Linux Audio

Check our new training course

Loading...
v3.1
   1/*
   2 *  This file contains work-arounds for many known PCI hardware
   3 *  bugs.  Devices present only on certain architectures (host
   4 *  bridges et cetera) should be handled in arch-specific code.
   5 *
   6 *  Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
   7 *
   8 *  Copyright (c) 1999 Martin Mares <mj@ucw.cz>
   9 *
  10 *  Init/reset quirks for USB host controllers should be in the
  11 *  USB quirks file, where their drivers can access reuse it.
  12 *
  13 *  The bridge optimization stuff has been removed. If you really
  14 *  have a silly BIOS which is unable to set your host bridge right,
  15 *  use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16 */
  17
  18#include <linux/types.h>
  19#include <linux/kernel.h>
 
  20#include <linux/pci.h>
  21#include <linux/init.h>
  22#include <linux/delay.h>
  23#include <linux/acpi.h>
  24#include <linux/kallsyms.h>
  25#include <linux/dmi.h>
  26#include <linux/pci-aspm.h>
  27#include <linux/ioport.h>
 
 
 
  28#include <asm/dma.h>	/* isa_dma_bridge_buggy */
  29#include "pci.h"
  30
  31/*
  32 * This quirk function disables memory decoding and releases memory resources
  33 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
  34 * It also rounds up size to specified alignment.
  35 * Later on, the kernel will assign page-aligned memory resource back
  36 * to the device.
  37 */
  38static void __devinit quirk_resource_alignment(struct pci_dev *dev)
  39{
  40	int i;
  41	struct resource *r;
  42	resource_size_t align, size;
  43	u16 command;
  44
  45	if (!pci_is_reassigndev(dev))
  46		return;
  47
  48	if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
  49	    (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
  50		dev_warn(&dev->dev,
  51			"Can't reassign resources to host bridge.\n");
  52		return;
  53	}
  54
  55	dev_info(&dev->dev,
  56		"Disabling memory decoding and releasing memory resources.\n");
  57	pci_read_config_word(dev, PCI_COMMAND, &command);
  58	command &= ~PCI_COMMAND_MEMORY;
  59	pci_write_config_word(dev, PCI_COMMAND, command);
  60
  61	align = pci_specified_resource_alignment(dev);
  62	for (i=0; i < PCI_BRIDGE_RESOURCES; i++) {
  63		r = &dev->resource[i];
  64		if (!(r->flags & IORESOURCE_MEM))
  65			continue;
  66		size = resource_size(r);
  67		if (size < align) {
  68			size = align;
  69			dev_info(&dev->dev,
  70				"Rounding up size of resource #%d to %#llx.\n",
  71				i, (unsigned long long)size);
  72		}
  73		r->end = size - 1;
  74		r->start = 0;
  75	}
  76	/* Need to disable bridge's resource window,
  77	 * to enable the kernel to reassign new resource
  78	 * window later on.
  79	 */
  80	if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  81	    (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  82		for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
  83			r = &dev->resource[i];
  84			if (!(r->flags & IORESOURCE_MEM))
  85				continue;
  86			r->end = resource_size(r) - 1;
  87			r->start = 0;
  88		}
  89		pci_disable_bridge_window(dev);
  90	}
  91}
  92DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_resource_alignment);
  93
  94/*
  95 * Decoding should be disabled for a PCI device during BAR sizing to avoid
  96 * conflict. But doing so may cause problems on host bridge and perhaps other
  97 * key system devices. For devices that need to have mmio decoding always-on,
  98 * we need to set the dev->mmio_always_on bit.
  99 */
 100static void __devinit quirk_mmio_always_on(struct pci_dev *dev)
 101{
 102	if ((dev->class >> 8) == PCI_CLASS_BRIDGE_HOST)
 103		dev->mmio_always_on = 1;
 104}
 105DECLARE_PCI_FIXUP_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_mmio_always_on);
 
 106
 107/* The Mellanox Tavor device gives false positive parity errors
 108 * Mark this device with a broken_parity_status, to allow
 109 * PCI scanning code to "skip" this now blacklisted device.
 110 */
 111static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
 112{
 113	dev->broken_parity_status = 1;	/* This device gives false positives */
 114}
 115DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
 116DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
 117
 118/* Deal with broken BIOS'es that neglect to enable passive release,
 119   which can cause problems in combination with the 82441FX/PPro MTRRs */
 120static void quirk_passive_release(struct pci_dev *dev)
 121{
 122	struct pci_dev *d = NULL;
 123	unsigned char dlc;
 124
 125	/* We have to make sure a particular bit is set in the PIIX3
 126	   ISA bridge, so we have to go out and find it. */
 127	while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
 128		pci_read_config_byte(d, 0x82, &dlc);
 129		if (!(dlc & 1<<1)) {
 130			dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
 131			dlc |= 1<<1;
 132			pci_write_config_byte(d, 0x82, dlc);
 133		}
 134	}
 135}
 136DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82441,	quirk_passive_release);
 137DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82441,	quirk_passive_release);
 138
 139/*  The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
 140    but VIA don't answer queries. If you happen to have good contacts at VIA
 141    ask them for me please -- Alan 
 142    
 143    This appears to be BIOS not version dependent. So presumably there is a 
 144    chipset level fix */
 145    
 146static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
 147{
 148	if (!isa_dma_bridge_buggy) {
 149		isa_dma_bridge_buggy=1;
 150		dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
 151	}
 152}
 153	/*
 154	 * Its not totally clear which chipsets are the problematic ones
 155	 * We know 82C586 and 82C596 variants are affected.
 156	 */
 157DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C586_0,	quirk_isa_dma_hangs);
 158DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C596,	quirk_isa_dma_hangs);
 159DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82371SB_0,  quirk_isa_dma_hangs);
 160DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL,	PCI_DEVICE_ID_AL_M1533, 	quirk_isa_dma_hangs);
 161DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC,	PCI_DEVICE_ID_NEC_CBUS_1,	quirk_isa_dma_hangs);
 162DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC,	PCI_DEVICE_ID_NEC_CBUS_2,	quirk_isa_dma_hangs);
 163DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC,	PCI_DEVICE_ID_NEC_CBUS_3,	quirk_isa_dma_hangs);
 164
 165/*
 166 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
 167 * for some HT machines to use C4 w/o hanging.
 168 */
 169static void __devinit quirk_tigerpoint_bm_sts(struct pci_dev *dev)
 170{
 171	u32 pmbase;
 172	u16 pm1a;
 173
 174	pci_read_config_dword(dev, 0x40, &pmbase);
 175	pmbase = pmbase & 0xff80;
 176	pm1a = inw(pmbase);
 177
 178	if (pm1a & 0x10) {
 179		dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
 180		outw(0x10, pmbase);
 181	}
 182}
 183DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
 184
 185/*
 186 *	Chipsets where PCI->PCI transfers vanish or hang
 187 */
 188static void __devinit quirk_nopcipci(struct pci_dev *dev)
 189{
 190	if ((pci_pci_problems & PCIPCI_FAIL)==0) {
 191		dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
 192		pci_pci_problems |= PCIPCI_FAIL;
 193	}
 194}
 195DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_5597,		quirk_nopcipci);
 196DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_496,		quirk_nopcipci);
 197
 198static void __devinit quirk_nopciamd(struct pci_dev *dev)
 199{
 200	u8 rev;
 201	pci_read_config_byte(dev, 0x08, &rev);
 202	if (rev == 0x13) {
 203		/* Erratum 24 */
 204		dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
 205		pci_pci_problems |= PCIAGP_FAIL;
 206	}
 207}
 208DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_8151_0,	quirk_nopciamd);
 209
 210/*
 211 *	Triton requires workarounds to be used by the drivers
 212 */
 213static void __devinit quirk_triton(struct pci_dev *dev)
 214{
 215	if ((pci_pci_problems&PCIPCI_TRITON)==0) {
 216		dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
 217		pci_pci_problems |= PCIPCI_TRITON;
 218	}
 219}
 220DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 	PCI_DEVICE_ID_INTEL_82437, 	quirk_triton);
 221DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 	PCI_DEVICE_ID_INTEL_82437VX, 	quirk_triton);
 222DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 	PCI_DEVICE_ID_INTEL_82439, 	quirk_triton);
 223DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 	PCI_DEVICE_ID_INTEL_82439TX, 	quirk_triton);
 224
 225/*
 226 *	VIA Apollo KT133 needs PCI latency patch
 227 *	Made according to a windows driver based patch by George E. Breese
 228 *	see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
 229 *	and http://www.georgebreese.com/net/software/#PCI
 230 *      Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
 231 *      the info on which Mr Breese based his work.
 232 *
 233 *	Updated based on further information from the site and also on
 234 *	information provided by VIA 
 235 */
 236static void quirk_vialatency(struct pci_dev *dev)
 237{
 238	struct pci_dev *p;
 239	u8 busarb;
 240	/* Ok we have a potential problem chipset here. Now see if we have
 241	   a buggy southbridge */
 242	   
 243	p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
 244	if (p!=NULL) {
 245		/* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
 246		/* Check for buggy part revisions */
 247		if (p->revision < 0x40 || p->revision > 0x42)
 248			goto exit;
 249	} else {
 250		p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
 251		if (p==NULL)	/* No problem parts */
 252			goto exit;
 253		/* Check for buggy part revisions */
 254		if (p->revision < 0x10 || p->revision > 0x12)
 255			goto exit;
 256	}
 257	
 258	/*
 259	 *	Ok we have the problem. Now set the PCI master grant to 
 260	 *	occur every master grant. The apparent bug is that under high
 261	 *	PCI load (quite common in Linux of course) you can get data
 262	 *	loss when the CPU is held off the bus for 3 bus master requests
 263	 *	This happens to include the IDE controllers....
 264	 *
 265	 *	VIA only apply this fix when an SB Live! is present but under
 266	 *	both Linux and Windows this isn't enough, and we have seen
 267	 *	corruption without SB Live! but with things like 3 UDMA IDE
 268	 *	controllers. So we ignore that bit of the VIA recommendation..
 269	 */
 270
 271	pci_read_config_byte(dev, 0x76, &busarb);
 272	/* Set bit 4 and bi 5 of byte 76 to 0x01 
 273	   "Master priority rotation on every PCI master grant */
 274	busarb &= ~(1<<5);
 275	busarb |= (1<<4);
 276	pci_write_config_byte(dev, 0x76, busarb);
 277	dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
 278exit:
 279	pci_dev_put(p);
 280}
 281DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8363_0,	quirk_vialatency);
 282DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8371_1,	quirk_vialatency);
 283DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8361,		quirk_vialatency);
 284/* Must restore this on a resume from RAM */
 285DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8363_0,	quirk_vialatency);
 286DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8371_1,	quirk_vialatency);
 287DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8361,		quirk_vialatency);
 288
 289/*
 290 *	VIA Apollo VP3 needs ETBF on BT848/878
 291 */
 292static void __devinit quirk_viaetbf(struct pci_dev *dev)
 293{
 294	if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
 295		dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
 296		pci_pci_problems |= PCIPCI_VIAETBF;
 297	}
 298}
 299DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C597_0,	quirk_viaetbf);
 300
 301static void __devinit quirk_vsfx(struct pci_dev *dev)
 302{
 303	if ((pci_pci_problems&PCIPCI_VSFX)==0) {
 304		dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
 305		pci_pci_problems |= PCIPCI_VSFX;
 306	}
 307}
 308DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C576,	quirk_vsfx);
 309
 310/*
 311 *	Ali Magik requires workarounds to be used by the drivers
 312 *	that DMA to AGP space. Latency must be set to 0xA and triton
 313 *	workaround applied too
 314 *	[Info kindly provided by ALi]
 315 */	
 316static void __init quirk_alimagik(struct pci_dev *dev)
 317{
 318	if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
 319		dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
 320		pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
 321	}
 322}
 323DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, 	PCI_DEVICE_ID_AL_M1647, 	quirk_alimagik);
 324DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, 	PCI_DEVICE_ID_AL_M1651, 	quirk_alimagik);
 325
 326/*
 327 *	Natoma has some interesting boundary conditions with Zoran stuff
 328 *	at least
 329 */
 330static void __devinit quirk_natoma(struct pci_dev *dev)
 331{
 332	if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
 333		dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
 334		pci_pci_problems |= PCIPCI_NATOMA;
 335	}
 336}
 337DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 	PCI_DEVICE_ID_INTEL_82441, 	quirk_natoma);
 338DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 	PCI_DEVICE_ID_INTEL_82443LX_0, 	quirk_natoma);
 339DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 	PCI_DEVICE_ID_INTEL_82443LX_1, 	quirk_natoma);
 340DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 	PCI_DEVICE_ID_INTEL_82443BX_0, 	quirk_natoma);
 341DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 	PCI_DEVICE_ID_INTEL_82443BX_1, 	quirk_natoma);
 342DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 	PCI_DEVICE_ID_INTEL_82443BX_2, 	quirk_natoma);
 343
 344/*
 345 *  This chip can cause PCI parity errors if config register 0xA0 is read
 346 *  while DMAs are occurring.
 347 */
 348static void __devinit quirk_citrine(struct pci_dev *dev)
 349{
 350	dev->cfg_size = 0xA0;
 351}
 352DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM,	PCI_DEVICE_ID_IBM_CITRINE,	quirk_citrine);
 353
 354/*
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 355 *  S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
 356 *  If it's needed, re-allocate the region.
 357 */
 358static void __devinit quirk_s3_64M(struct pci_dev *dev)
 359{
 360	struct resource *r = &dev->resource[0];
 361
 362	if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
 
 363		r->start = 0;
 364		r->end = 0x3ffffff;
 365	}
 366}
 367DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3,	PCI_DEVICE_ID_S3_868,		quirk_s3_64M);
 368DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3,	PCI_DEVICE_ID_S3_968,		quirk_s3_64M);
 369
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 370/*
 371 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
 372 * ver. 1.33  20070103) don't set the correct ISA PCI region header info.
 373 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
 374 * (which conflicts w/ BAR1's memory range).
 
 
 
 375 */
 376static void __devinit quirk_cs5536_vsa(struct pci_dev *dev)
 377{
 
 
 378	if (pci_resource_len(dev, 0) != 8) {
 379		struct resource *res = &dev->resource[0];
 380		res->end = res->start + 8 - 1;
 381		dev_info(&dev->dev, "CS5536 ISA bridge bug detected "
 382				"(incorrect header); workaround applied.\n");
 
 383	}
 384}
 385DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
 386
 387static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
 388	unsigned size, int nr, const char *name)
 389{
 390	region &= ~(size-1);
 391	if (region) {
 392		struct pci_bus_region bus_region;
 393		struct resource *res = dev->resource + nr;
 394
 395		res->name = pci_name(dev);
 396		res->start = region;
 397		res->end = region + size - 1;
 398		res->flags = IORESOURCE_IO;
 399
 400		/* Convert from PCI bus to resource space.  */
 401		bus_region.start = res->start;
 402		bus_region.end = res->end;
 403		pcibios_bus_to_resource(dev, res, &bus_region);
 404
 405		if (pci_claim_resource(dev, nr) == 0)
 406			dev_info(&dev->dev, "quirk: %pR claimed by %s\n",
 407				 res, name);
 408	}
 409}	
 
 410
 411/*
 412 *	ATI Northbridge setups MCE the processor if you even
 413 *	read somewhere between 0x3b0->0x3bb or read 0x3d3
 414 */
 415static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
 416{
 417	dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
 418	/* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
 419	request_region(0x3b0, 0x0C, "RadeonIGP");
 420	request_region(0x3d3, 0x01, "RadeonIGP");
 421}
 422DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI,	PCI_DEVICE_ID_ATI_RS100,   quirk_ati_exploding_mce);
 423
 424/*
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 425 * Let's make the southbridge information explicit instead
 426 * of having to worry about people probing the ACPI areas,
 427 * for example.. (Yes, it happens, and if you read the wrong
 428 * ACPI register it will put the machine to sleep with no
 429 * way of waking it up again. Bummer).
 430 *
 431 * ALI M7101: Two IO regions pointed to by words at
 432 *	0xE0 (64 bytes of ACPI registers)
 433 *	0xE2 (32 bytes of SMB registers)
 434 */
 435static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
 436{
 437	u16 region;
 438
 439	pci_read_config_word(dev, 0xE0, &region);
 440	quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
 441	pci_read_config_word(dev, 0xE2, &region);
 442	quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
 443}
 444DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL,	PCI_DEVICE_ID_AL_M7101,		quirk_ali7101_acpi);
 445
 446static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
 447{
 448	u32 devres;
 449	u32 mask, size, base;
 450
 451	pci_read_config_dword(dev, port, &devres);
 452	if ((devres & enable) != enable)
 453		return;
 454	mask = (devres >> 16) & 15;
 455	base = devres & 0xffff;
 456	size = 16;
 457	for (;;) {
 458		unsigned bit = size >> 1;
 459		if ((bit & mask) == bit)
 460			break;
 461		size = bit;
 462	}
 463	/*
 464	 * For now we only print it out. Eventually we'll want to
 465	 * reserve it (at least if it's in the 0x1000+ range), but
 466	 * let's get enough confirmation reports first. 
 467	 */
 468	base &= -size;
 469	dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
 
 470}
 471
 472static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
 473{
 474	u32 devres;
 475	u32 mask, size, base;
 476
 477	pci_read_config_dword(dev, port, &devres);
 478	if ((devres & enable) != enable)
 479		return;
 480	base = devres & 0xffff0000;
 481	mask = (devres & 0x3f) << 16;
 482	size = 128 << 16;
 483	for (;;) {
 484		unsigned bit = size >> 1;
 485		if ((bit & mask) == bit)
 486			break;
 487		size = bit;
 488	}
 489	/*
 490	 * For now we only print it out. Eventually we'll want to
 491	 * reserve it, but let's get enough confirmation reports first. 
 492	 */
 493	base &= -size;
 494	dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
 
 495}
 496
 497/*
 498 * PIIX4 ACPI: Two IO regions pointed to by longwords at
 499 *	0x40 (64 bytes of ACPI registers)
 500 *	0x90 (16 bytes of SMB registers)
 501 * and a few strange programmable PIIX4 device resources.
 502 */
 503static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
 504{
 505	u32 region, res_a;
 506
 507	pci_read_config_dword(dev, 0x40, &region);
 508	quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
 509	pci_read_config_dword(dev, 0x90, &region);
 510	quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
 511
 512	/* Device resource A has enables for some of the other ones */
 513	pci_read_config_dword(dev, 0x5c, &res_a);
 514
 515	piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
 516	piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
 517
 518	/* Device resource D is just bitfields for static resources */
 519
 520	/* Device 12 enabled? */
 521	if (res_a & (1 << 29)) {
 522		piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
 523		piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
 524	}
 525	/* Device 13 enabled? */
 526	if (res_a & (1 << 30)) {
 527		piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
 528		piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
 529	}
 530	piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
 531	piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
 532}
 533DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82371AB_3,	quirk_piix4_acpi);
 534DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82443MX_3,	quirk_piix4_acpi);
 535
 536#define ICH_PMBASE	0x40
 537#define ICH_ACPI_CNTL	0x44
 538#define  ICH4_ACPI_EN	0x10
 539#define  ICH6_ACPI_EN	0x80
 540#define ICH4_GPIOBASE	0x58
 541#define ICH4_GPIO_CNTL	0x5c
 542#define  ICH4_GPIO_EN	0x10
 543#define ICH6_GPIOBASE	0x48
 544#define ICH6_GPIO_CNTL	0x4c
 545#define  ICH6_GPIO_EN	0x10
 546
 547/*
 548 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
 549 *	0x40 (128 bytes of ACPI, GPIO & TCO registers)
 550 *	0x58 (64 bytes of GPIO I/O space)
 551 */
 552static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
 553{
 554	u32 region;
 555	u8 enable;
 556
 557	/*
 558	 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
 559	 * with low legacy (and fixed) ports. We don't know the decoding
 560	 * priority and can't tell whether the legacy device or the one created
 561	 * here is really at that address.  This happens on boards with broken
 562	 * BIOSes.
 563	*/
 564
 565	pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
 566	if (enable & ICH4_ACPI_EN) {
 567		pci_read_config_dword(dev, ICH_PMBASE, &region);
 568		region &= PCI_BASE_ADDRESS_IO_MASK;
 569		if (region >= PCIBIOS_MIN_IO)
 570			quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES,
 571					"ICH4 ACPI/GPIO/TCO");
 572	}
 573
 574	pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
 575	if (enable & ICH4_GPIO_EN) {
 576		pci_read_config_dword(dev, ICH4_GPIOBASE, &region);
 577		region &= PCI_BASE_ADDRESS_IO_MASK;
 578		if (region >= PCIBIOS_MIN_IO)
 579			quirk_io_region(dev, region, 64,
 580					PCI_BRIDGE_RESOURCES + 1, "ICH4 GPIO");
 581	}
 582}
 583DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801AA_0,		quirk_ich4_lpc_acpi);
 584DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801AB_0,		quirk_ich4_lpc_acpi);
 585DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801BA_0,		quirk_ich4_lpc_acpi);
 586DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801BA_10,	quirk_ich4_lpc_acpi);
 587DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801CA_0,		quirk_ich4_lpc_acpi);
 588DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801CA_12,	quirk_ich4_lpc_acpi);
 589DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801DB_0,		quirk_ich4_lpc_acpi);
 590DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801DB_12,	quirk_ich4_lpc_acpi);
 591DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801EB_0,		quirk_ich4_lpc_acpi);
 592DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_ESB_1,		quirk_ich4_lpc_acpi);
 593
 594static void __devinit ich6_lpc_acpi_gpio(struct pci_dev *dev)
 595{
 596	u32 region;
 597	u8 enable;
 598
 599	pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
 600	if (enable & ICH6_ACPI_EN) {
 601		pci_read_config_dword(dev, ICH_PMBASE, &region);
 602		region &= PCI_BASE_ADDRESS_IO_MASK;
 603		if (region >= PCIBIOS_MIN_IO)
 604			quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES,
 605					"ICH6 ACPI/GPIO/TCO");
 606	}
 607
 608	pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
 609	if (enable & ICH6_GPIO_EN) {
 610		pci_read_config_dword(dev, ICH6_GPIOBASE, &region);
 611		region &= PCI_BASE_ADDRESS_IO_MASK;
 612		if (region >= PCIBIOS_MIN_IO)
 613			quirk_io_region(dev, region, 64,
 614					PCI_BRIDGE_RESOURCES + 1, "ICH6 GPIO");
 615	}
 616}
 617
 618static void __devinit ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
 619{
 620	u32 val;
 621	u32 size, base;
 622
 623	pci_read_config_dword(dev, reg, &val);
 624
 625	/* Enabled? */
 626	if (!(val & 1))
 627		return;
 628	base = val & 0xfffc;
 629	if (dynsize) {
 630		/*
 631		 * This is not correct. It is 16, 32 or 64 bytes depending on
 632		 * register D31:F0:ADh bits 5:4.
 633		 *
 634		 * But this gets us at least _part_ of it.
 635		 */
 636		size = 16;
 637	} else {
 638		size = 128;
 639	}
 640	base &= ~(size-1);
 641
 642	/* Just print it out for now. We should reserve it after more debugging */
 643	dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
 644}
 645
 646static void __devinit quirk_ich6_lpc(struct pci_dev *dev)
 647{
 648	/* Shared ACPI/GPIO decode with all ICH6+ */
 649	ich6_lpc_acpi_gpio(dev);
 650
 651	/* ICH6-specific generic IO decode */
 652	ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
 653	ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
 654}
 655DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
 656DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
 657
 658static void __devinit ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
 659{
 660	u32 val;
 661	u32 mask, base;
 662
 663	pci_read_config_dword(dev, reg, &val);
 664
 665	/* Enabled? */
 666	if (!(val & 1))
 667		return;
 668
 669	/*
 670	 * IO base in bits 15:2, mask in bits 23:18, both
 671	 * are dword-based
 672	 */
 673	base = val & 0xfffc;
 674	mask = (val >> 16) & 0xfc;
 675	mask |= 3;
 676
 677	/* Just print it out for now. We should reserve it after more debugging */
 678	dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
 679}
 680
 681/* ICH7-10 has the same common LPC generic IO decode registers */
 682static void __devinit quirk_ich7_lpc(struct pci_dev *dev)
 683{
 684	/* We share the common ACPI/GPIO decode with ICH6 */
 685	ich6_lpc_acpi_gpio(dev);
 686
 687	/* And have 4 ICH7+ generic decodes */
 688	ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
 689	ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
 690	ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
 691	ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
 692}
 693DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
 694DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
 695DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
 696DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
 697DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
 698DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
 699DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
 700DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
 701DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
 702DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
 703DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
 704DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
 705DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,   PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
 706
 707/*
 708 * VIA ACPI: One IO region pointed to by longword at
 709 *	0x48 or 0x20 (256 bytes of ACPI registers)
 710 */
 711static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
 712{
 713	u32 region;
 714
 715	if (dev->revision & 0x10) {
 716		pci_read_config_dword(dev, 0x48, &region);
 717		region &= PCI_BASE_ADDRESS_IO_MASK;
 718		quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
 719	}
 720}
 721DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C586_3,	quirk_vt82c586_acpi);
 722
 723/*
 724 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
 725 *	0x48 (256 bytes of ACPI registers)
 726 *	0x70 (128 bytes of hardware monitoring register)
 727 *	0x90 (16 bytes of SMB registers)
 728 */
 729static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
 730{
 731	u16 hm;
 732	u32 smb;
 733
 734	quirk_vt82c586_acpi(dev);
 735
 736	pci_read_config_word(dev, 0x70, &hm);
 737	hm &= PCI_BASE_ADDRESS_IO_MASK;
 738	quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
 739
 740	pci_read_config_dword(dev, 0x90, &smb);
 741	smb &= PCI_BASE_ADDRESS_IO_MASK;
 742	quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
 743}
 744DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686_4,	quirk_vt82c686_acpi);
 745
 746/*
 747 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
 748 *	0x88 (128 bytes of power management registers)
 749 *	0xd0 (16 bytes of SMB registers)
 750 */
 751static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
 752{
 753	u16 pm, smb;
 754
 755	pci_read_config_word(dev, 0x88, &pm);
 756	pm &= PCI_BASE_ADDRESS_IO_MASK;
 757	quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
 758
 759	pci_read_config_word(dev, 0xd0, &smb);
 760	smb &= PCI_BASE_ADDRESS_IO_MASK;
 761	quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
 762}
 763DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8235,	quirk_vt8235_acpi);
 764
 765/*
 766 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
 767 *	Disable fast back-to-back on the secondary bus segment
 768 */
 769static void __devinit quirk_xio2000a(struct pci_dev *dev)
 770{
 771	struct pci_dev *pdev;
 772	u16 command;
 773
 774	dev_warn(&dev->dev, "TI XIO2000a quirk detected; "
 775		"secondary bus fast back-to-back transfers disabled\n");
 776	list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
 777		pci_read_config_word(pdev, PCI_COMMAND, &command);
 778		if (command & PCI_COMMAND_FAST_BACK)
 779			pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
 780	}
 781}
 782DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
 783			quirk_xio2000a);
 784
 785#ifdef CONFIG_X86_IO_APIC 
 786
 787#include <asm/io_apic.h>
 788
 789/*
 790 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
 791 * devices to the external APIC.
 792 *
 793 * TODO: When we have device-specific interrupt routers,
 794 * this code will go away from quirks.
 795 */
 796static void quirk_via_ioapic(struct pci_dev *dev)
 797{
 798	u8 tmp;
 799	
 800	if (nr_ioapics < 1)
 801		tmp = 0;    /* nothing routed to external APIC */
 802	else
 803		tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
 804		
 805	dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
 806	       tmp == 0 ? "Disa" : "Ena");
 807
 808	/* Offset 0x58: External APIC IRQ output control */
 809	pci_write_config_byte (dev, 0x58, tmp);
 810}
 811DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686,	quirk_via_ioapic);
 812DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686,	quirk_via_ioapic);
 813
 814/*
 815 * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
 816 * This leads to doubled level interrupt rates.
 817 * Set this bit to get rid of cycle wastage.
 818 * Otherwise uncritical.
 819 */
 820static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
 821{
 822	u8 misc_control2;
 823#define BYPASS_APIC_DEASSERT 8
 824
 825	pci_read_config_byte(dev, 0x5B, &misc_control2);
 826	if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
 827		dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
 828		pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
 829	}
 830}
 831DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237,		quirk_via_vt8237_bypass_apic_deassert);
 832DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237,		quirk_via_vt8237_bypass_apic_deassert);
 833
 834/*
 835 * The AMD io apic can hang the box when an apic irq is masked.
 836 * We check all revs >= B0 (yet not in the pre production!) as the bug
 837 * is currently marked NoFix
 838 *
 839 * We have multiple reports of hangs with this chipset that went away with
 840 * noapic specified. For the moment we assume it's the erratum. We may be wrong
 841 * of course. However the advice is demonstrably good even if so..
 842 */
 843static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
 844{
 845	if (dev->revision >= 0x02) {
 846		dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
 847		dev_warn(&dev->dev, "        : booting with the \"noapic\" option\n");
 848	}
 849}
 850DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_VIPER_7410,	quirk_amd_ioapic);
 
 851
 852static void __init quirk_ioapic_rmw(struct pci_dev *dev)
 
 
 853{
 854	if (dev->devfn == 0 && dev->bus->number == 0)
 855		sis_apic_bug = 1;
 
 856}
 857DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI,	PCI_ANY_ID,			quirk_ioapic_rmw);
 858#endif /* CONFIG_X86_IO_APIC */
 859
 860/*
 861 * Some settings of MMRBC can lead to data corruption so block changes.
 862 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
 863 */
 864static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
 865{
 866	if (dev->subordinate && dev->revision <= 0x12) {
 867		dev_info(&dev->dev, "AMD8131 rev %x detected; "
 868			"disabling PCI-X MMRBC\n", dev->revision);
 869		dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
 870	}
 871}
 872DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
 873
 874/*
 875 * FIXME: it is questionable that quirk_via_acpi
 876 * is needed.  It shows up as an ISA bridge, and does not
 877 * support the PCI_INTERRUPT_LINE register at all.  Therefore
 878 * it seems like setting the pci_dev's 'irq' to the
 879 * value of the ACPI SCI interrupt is only done for convenience.
 880 *	-jgarzik
 881 */
 882static void __devinit quirk_via_acpi(struct pci_dev *d)
 883{
 884	/*
 885	 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
 886	 */
 887	u8 irq;
 888	pci_read_config_byte(d, 0x42, &irq);
 889	irq &= 0xf;
 890	if (irq && (irq != 2))
 891		d->irq = irq;
 892}
 893DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C586_3,	quirk_via_acpi);
 894DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686_4,	quirk_via_acpi);
 895
 896
 897/*
 898 *	VIA bridges which have VLink
 899 */
 900
 901static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
 902
 903static void quirk_via_bridge(struct pci_dev *dev)
 904{
 905	/* See what bridge we have and find the device ranges */
 906	switch (dev->device) {
 907	case PCI_DEVICE_ID_VIA_82C686:
 908		/* The VT82C686 is special, it attaches to PCI and can have
 909		   any device number. All its subdevices are functions of
 910		   that single device. */
 911		via_vlink_dev_lo = PCI_SLOT(dev->devfn);
 912		via_vlink_dev_hi = PCI_SLOT(dev->devfn);
 913		break;
 914	case PCI_DEVICE_ID_VIA_8237:
 915	case PCI_DEVICE_ID_VIA_8237A:
 916		via_vlink_dev_lo = 15;
 917		break;
 918	case PCI_DEVICE_ID_VIA_8235:
 919		via_vlink_dev_lo = 16;
 920		break;
 921	case PCI_DEVICE_ID_VIA_8231:
 922	case PCI_DEVICE_ID_VIA_8233_0:
 923	case PCI_DEVICE_ID_VIA_8233A:
 924	case PCI_DEVICE_ID_VIA_8233C_0:
 925		via_vlink_dev_lo = 17;
 926		break;
 927	}
 928}
 929DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686,	quirk_via_bridge);
 930DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8231,		quirk_via_bridge);
 931DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8233_0,	quirk_via_bridge);
 932DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8233A,	quirk_via_bridge);
 933DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8233C_0,	quirk_via_bridge);
 934DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8235,		quirk_via_bridge);
 935DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237,		quirk_via_bridge);
 936DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237A,	quirk_via_bridge);
 937
 938/**
 939 *	quirk_via_vlink		-	VIA VLink IRQ number update
 940 *	@dev: PCI device
 941 *
 942 *	If the device we are dealing with is on a PIC IRQ we need to
 943 *	ensure that the IRQ line register which usually is not relevant
 944 *	for PCI cards, is actually written so that interrupts get sent
 945 *	to the right place.
 946 *	We only do this on systems where a VIA south bridge was detected,
 947 *	and only for VIA devices on the motherboard (see quirk_via_bridge
 948 *	above).
 949 */
 950
 951static void quirk_via_vlink(struct pci_dev *dev)
 952{
 953	u8 irq, new_irq;
 954
 955	/* Check if we have VLink at all */
 956	if (via_vlink_dev_lo == -1)
 957		return;
 958
 959	new_irq = dev->irq;
 960
 961	/* Don't quirk interrupts outside the legacy IRQ range */
 962	if (!new_irq || new_irq > 15)
 963		return;
 964
 965	/* Internal device ? */
 966	if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
 967	    PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
 968		return;
 969
 970	/* This is an internal VLink device on a PIC interrupt. The BIOS
 971	   ought to have set this but may not have, so we redo it */
 972
 973	pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
 974	if (new_irq != irq) {
 975		dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
 976			irq, new_irq);
 977		udelay(15);	/* unknown if delay really needed */
 978		pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
 979	}
 980}
 981DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
 982
 983/*
 984 * VIA VT82C598 has its device ID settable and many BIOSes
 985 * set it to the ID of VT82C597 for backward compatibility.
 986 * We need to switch it off to be able to recognize the real
 987 * type of the chip.
 988 */
 989static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
 990{
 991	pci_write_config_byte(dev, 0xfc, 0);
 992	pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
 993}
 994DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C597_0,	quirk_vt82c598_id);
 995
 996/*
 997 * CardBus controllers have a legacy base address that enables them
 998 * to respond as i82365 pcmcia controllers.  We don't want them to
 999 * do this even if the Linux CardBus driver is not loaded, because
1000 * the Linux i82365 driver does not (and should not) handle CardBus.
1001 */
1002static void quirk_cardbus_legacy(struct pci_dev *dev)
1003{
1004	if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
1005		return;
1006	pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
1007}
1008DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
1009DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
 
 
1010
1011/*
1012 * Following the PCI ordering rules is optional on the AMD762. I'm not
1013 * sure what the designers were smoking but let's not inhale...
1014 *
1015 * To be fair to AMD, it follows the spec by default, its BIOS people
1016 * who turn it off!
1017 */
1018static void quirk_amd_ordering(struct pci_dev *dev)
1019{
1020	u32 pcic;
1021	pci_read_config_dword(dev, 0x4C, &pcic);
1022	if ((pcic&6)!=6) {
1023		pcic |= 6;
1024		dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
1025		pci_write_config_dword(dev, 0x4C, pcic);
1026		pci_read_config_dword(dev, 0x84, &pcic);
1027		pcic |= (1<<23);	/* Required in this mode */
1028		pci_write_config_dword(dev, 0x84, pcic);
1029	}
1030}
1031DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1032DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1033
1034/*
1035 *	DreamWorks provided workaround for Dunord I-3000 problem
1036 *
1037 *	This card decodes and responds to addresses not apparently
1038 *	assigned to it. We force a larger allocation to ensure that
1039 *	nothing gets put too close to it.
1040 */
1041static void __devinit quirk_dunord ( struct pci_dev * dev )
1042{
1043	struct resource *r = &dev->resource [1];
 
 
1044	r->start = 0;
1045	r->end = 0xffffff;
1046}
1047DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD,	PCI_DEVICE_ID_DUNORD_I3000,	quirk_dunord);
1048
1049/*
1050 * i82380FB mobile docking controller: its PCI-to-PCI bridge
1051 * is subtractive decoding (transparent), and does indicate this
1052 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
1053 * instead of 0x01.
1054 */
1055static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
1056{
1057	dev->transparent = 1;
1058}
1059DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82380FB,	quirk_transparent_bridge);
1060DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA,	0x605,	quirk_transparent_bridge);
1061
1062/*
1063 * Common misconfiguration of the MediaGX/Geode PCI master that will
1064 * reduce PCI bandwidth from 70MB/s to 25MB/s.  See the GXM/GXLV/GX1
1065 * datasheets found at http://www.national.com/analog for info on what
1066 * these bits do.  <christer@weinigel.se>
1067 */
1068static void quirk_mediagx_master(struct pci_dev *dev)
1069{
1070	u8 reg;
 
1071	pci_read_config_byte(dev, 0x41, &reg);
1072	if (reg & 2) {
1073		reg &= ~2;
1074		dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
1075                pci_write_config_byte(dev, 0x41, reg);
 
1076	}
1077}
1078DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX,	PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1079DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX,	PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1080
1081/*
1082 *	Ensure C0 rev restreaming is off. This is normally done by
1083 *	the BIOS but in the odd case it is not the results are corruption
1084 *	hence the presence of a Linux check
1085 */
1086static void quirk_disable_pxb(struct pci_dev *pdev)
1087{
1088	u16 config;
1089	
1090	if (pdev->revision != 0x04)		/* Only C0 requires this */
1091		return;
1092	pci_read_config_word(pdev, 0x40, &config);
1093	if (config & (1<<6)) {
1094		config &= ~(1<<6);
1095		pci_write_config_word(pdev, 0x40, config);
1096		dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
1097	}
1098}
1099DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82454NX,	quirk_disable_pxb);
1100DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82454NX,	quirk_disable_pxb);
1101
1102static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
1103{
1104	/* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
1105	u8 tmp;
1106
1107	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1108	if (tmp == 0x01) {
1109		pci_read_config_byte(pdev, 0x40, &tmp);
1110		pci_write_config_byte(pdev, 0x40, tmp|1);
1111		pci_write_config_byte(pdev, 0x9, 1);
1112		pci_write_config_byte(pdev, 0xa, 6);
1113		pci_write_config_byte(pdev, 0x40, tmp);
1114
1115		pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
1116		dev_info(&pdev->dev, "set SATA to AHCI mode\n");
1117	}
1118}
1119DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1120DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1121DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1122DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1123DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1124DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
 
 
1125
1126/*
1127 *	Serverworks CSB5 IDE does not fully support native mode
1128 */
1129static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
1130{
1131	u8 prog;
1132	pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1133	if (prog & 5) {
1134		prog &= ~5;
1135		pdev->class &= ~5;
1136		pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1137		/* PCI layer will sort out resources */
1138	}
1139}
1140DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1141
1142/*
1143 *	Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1144 */
1145static void __init quirk_ide_samemode(struct pci_dev *pdev)
1146{
1147	u8 prog;
1148
1149	pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1150
1151	if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
1152		dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
1153		prog &= ~5;
1154		pdev->class &= ~5;
1155		pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1156	}
1157}
1158DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1159
1160/*
1161 * Some ATA devices break if put into D3
1162 */
1163
1164static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
1165{
1166	/* Quirk the legacy ATA devices only. The AHCI ones are ok */
1167	if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
1168		pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
1169}
1170DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
1171DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
 
 
 
1172/* ALi loses some register settings that we cannot then restore */
1173DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, quirk_no_ata_d3);
 
1174/* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1175   occur when mode detecting */
1176DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_no_ata_d3);
 
1177
1178/* This was originally an Alpha specific thing, but it really fits here.
1179 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1180 */
1181static void __init quirk_eisa_bridge(struct pci_dev *dev)
1182{
1183	dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1184}
1185DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82375,	quirk_eisa_bridge);
1186
1187
1188/*
1189 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1190 * is not activated. The myth is that Asus said that they do not want the
1191 * users to be irritated by just another PCI Device in the Win98 device
1192 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors 
1193 * package 2.7.0 for details)
1194 *
1195 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC 
1196 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it 
1197 * becomes necessary to do this tweak in two steps -- the chosen trigger
1198 * is either the Host bridge (preferred) or on-board VGA controller.
1199 *
1200 * Note that we used to unhide the SMBus that way on Toshiba laptops
1201 * (Satellite A40 and Tecra M2) but then found that the thermal management
1202 * was done by SMM code, which could cause unsynchronized concurrent
1203 * accesses to the SMBus registers, with potentially bad effects. Thus you
1204 * should be very careful when adding new entries: if SMM is accessing the
1205 * Intel SMBus, this is a very good reason to leave it hidden.
1206 *
1207 * Likewise, many recent laptops use ACPI for thermal management. If the
1208 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1209 * natively, and keeping the SMBus hidden is the right thing to do. If you
1210 * are about to add an entry in the table below, please first disassemble
1211 * the DSDT and double-check that there is no code accessing the SMBus.
1212 */
1213static int asus_hides_smbus;
1214
1215static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
1216{
1217	if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1218		if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1219			switch(dev->subsystem_device) {
1220			case 0x8025: /* P4B-LX */
1221			case 0x8070: /* P4B */
1222			case 0x8088: /* P4B533 */
1223			case 0x1626: /* L3C notebook */
1224				asus_hides_smbus = 1;
1225			}
1226		else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
1227			switch(dev->subsystem_device) {
1228			case 0x80b1: /* P4GE-V */
1229			case 0x80b2: /* P4PE */
1230			case 0x8093: /* P4B533-V */
1231				asus_hides_smbus = 1;
1232			}
1233		else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
1234			switch(dev->subsystem_device) {
1235			case 0x8030: /* P4T533 */
1236				asus_hides_smbus = 1;
1237			}
1238		else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1239			switch (dev->subsystem_device) {
1240			case 0x8070: /* P4G8X Deluxe */
1241				asus_hides_smbus = 1;
1242			}
1243		else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
1244			switch (dev->subsystem_device) {
1245			case 0x80c9: /* PU-DLS */
1246				asus_hides_smbus = 1;
1247			}
1248		else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1249			switch (dev->subsystem_device) {
1250			case 0x1751: /* M2N notebook */
1251			case 0x1821: /* M5N notebook */
1252			case 0x1897: /* A6L notebook */
1253				asus_hides_smbus = 1;
1254			}
1255		else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1256			switch (dev->subsystem_device) {
1257			case 0x184b: /* W1N notebook */
1258			case 0x186a: /* M6Ne notebook */
1259				asus_hides_smbus = 1;
1260			}
1261		else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1262			switch (dev->subsystem_device) {
1263			case 0x80f2: /* P4P800-X */
1264				asus_hides_smbus = 1;
1265			}
1266		else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
1267			switch (dev->subsystem_device) {
1268			case 0x1882: /* M6V notebook */
1269			case 0x1977: /* A6VA notebook */
1270				asus_hides_smbus = 1;
1271			}
1272	} else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1273		if (dev->device ==  PCI_DEVICE_ID_INTEL_82855PM_HB)
1274			switch(dev->subsystem_device) {
1275			case 0x088C: /* HP Compaq nc8000 */
1276			case 0x0890: /* HP Compaq nc6000 */
1277				asus_hides_smbus = 1;
1278			}
1279		else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1280			switch (dev->subsystem_device) {
1281			case 0x12bc: /* HP D330L */
1282			case 0x12bd: /* HP D530 */
1283			case 0x006a: /* HP Compaq nx9500 */
1284				asus_hides_smbus = 1;
1285			}
1286		else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1287			switch (dev->subsystem_device) {
1288			case 0x12bf: /* HP xw4100 */
1289				asus_hides_smbus = 1;
1290			}
1291       } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1292               if (dev->device ==  PCI_DEVICE_ID_INTEL_82855PM_HB)
1293                       switch(dev->subsystem_device) {
1294                       case 0xC00C: /* Samsung P35 notebook */
1295                               asus_hides_smbus = 1;
1296                       }
1297	} else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1298		if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1299			switch(dev->subsystem_device) {
1300			case 0x0058: /* Compaq Evo N620c */
1301				asus_hides_smbus = 1;
1302			}
1303		else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1304			switch(dev->subsystem_device) {
1305			case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1306				/* Motherboard doesn't have Host bridge
1307				 * subvendor/subdevice IDs, therefore checking
1308				 * its on-board VGA controller */
1309				asus_hides_smbus = 1;
1310			}
1311		else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
1312			switch(dev->subsystem_device) {
1313			case 0x00b8: /* Compaq Evo D510 CMT */
1314			case 0x00b9: /* Compaq Evo D510 SFF */
1315			case 0x00ba: /* Compaq Evo D510 USDT */
1316				/* Motherboard doesn't have Host bridge
1317				 * subvendor/subdevice IDs and on-board VGA
1318				 * controller is disabled if an AGP card is
1319				 * inserted, therefore checking USB UHCI
1320				 * Controller #1 */
1321				asus_hides_smbus = 1;
1322			}
1323		else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1324			switch (dev->subsystem_device) {
1325			case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1326				/* Motherboard doesn't have host bridge
1327				 * subvendor/subdevice IDs, therefore checking
1328				 * its on-board VGA controller */
1329				asus_hides_smbus = 1;
1330			}
1331	}
1332}
1333DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82845_HB,	asus_hides_smbus_hostbridge);
1334DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82845G_HB,	asus_hides_smbus_hostbridge);
1335DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82850_HB,	asus_hides_smbus_hostbridge);
1336DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82865_HB,	asus_hides_smbus_hostbridge);
1337DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82875_HB,	asus_hides_smbus_hostbridge);
1338DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_7205_0,	asus_hides_smbus_hostbridge);
1339DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_E7501_MCH,	asus_hides_smbus_hostbridge);
1340DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82855PM_HB,	asus_hides_smbus_hostbridge);
1341DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82855GM_HB,	asus_hides_smbus_hostbridge);
1342DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1343
1344DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82810_IG3,	asus_hides_smbus_hostbridge);
1345DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_2,	asus_hides_smbus_hostbridge);
1346DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82815_CGC,	asus_hides_smbus_hostbridge);
1347
1348static void asus_hides_smbus_lpc(struct pci_dev *dev)
1349{
1350	u16 val;
1351	
1352	if (likely(!asus_hides_smbus))
1353		return;
1354
1355	pci_read_config_word(dev, 0xF2, &val);
1356	if (val & 0x8) {
1357		pci_write_config_word(dev, 0xF2, val & (~0x8));
1358		pci_read_config_word(dev, 0xF2, &val);
1359		if (val & 0x8)
1360			dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
 
1361		else
1362			dev_info(&dev->dev, "Enabled i801 SMBus device\n");
1363	}
1364}
1365DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801AA_0,	asus_hides_smbus_lpc);
1366DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_0,	asus_hides_smbus_lpc);
1367DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801BA_0,	asus_hides_smbus_lpc);
1368DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801CA_0,	asus_hides_smbus_lpc);
1369DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801CA_12,	asus_hides_smbus_lpc);
1370DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_12,	asus_hides_smbus_lpc);
1371DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801EB_0,	asus_hides_smbus_lpc);
1372DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801AA_0,	asus_hides_smbus_lpc);
1373DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_0,	asus_hides_smbus_lpc);
1374DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801BA_0,	asus_hides_smbus_lpc);
1375DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801CA_0,	asus_hides_smbus_lpc);
1376DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801CA_12,	asus_hides_smbus_lpc);
1377DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_12,	asus_hides_smbus_lpc);
1378DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801EB_0,	asus_hides_smbus_lpc);
1379
1380/* It appears we just have one such device. If not, we have a warning */
1381static void __iomem *asus_rcba_base;
1382static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
1383{
1384	u32 rcba;
1385
1386	if (likely(!asus_hides_smbus))
1387		return;
1388	WARN_ON(asus_rcba_base);
1389
1390	pci_read_config_dword(dev, 0xF0, &rcba);
1391	/* use bits 31:14, 16 kB aligned */
1392	asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1393	if (asus_rcba_base == NULL)
1394		return;
1395}
1396
1397static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1398{
1399	u32 val;
1400
1401	if (likely(!asus_hides_smbus || !asus_rcba_base))
1402		return;
1403	/* read the Function Disable register, dword mode only */
1404	val = readl(asus_rcba_base + 0x3418);
1405	writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1406}
1407
1408static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1409{
1410	if (likely(!asus_hides_smbus || !asus_rcba_base))
1411		return;
1412	iounmap(asus_rcba_base);
1413	asus_rcba_base = NULL;
1414	dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
1415}
1416
1417static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1418{
1419	asus_hides_smbus_lpc_ich6_suspend(dev);
1420	asus_hides_smbus_lpc_ich6_resume_early(dev);
1421	asus_hides_smbus_lpc_ich6_resume(dev);
1422}
1423DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_1,	asus_hides_smbus_lpc_ich6);
1424DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_1,	asus_hides_smbus_lpc_ich6_suspend);
1425DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_1,	asus_hides_smbus_lpc_ich6_resume);
1426DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_1,	asus_hides_smbus_lpc_ich6_resume_early);
1427
1428/*
1429 * SiS 96x south bridge: BIOS typically hides SMBus device...
1430 */
1431static void quirk_sis_96x_smbus(struct pci_dev *dev)
1432{
1433	u8 val = 0;
1434	pci_read_config_byte(dev, 0x77, &val);
1435	if (val & 0x10) {
1436		dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
1437		pci_write_config_byte(dev, 0x77, val & ~0x10);
1438	}
1439}
1440DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_961,		quirk_sis_96x_smbus);
1441DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_962,		quirk_sis_96x_smbus);
1442DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_963,		quirk_sis_96x_smbus);
1443DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_LPC,		quirk_sis_96x_smbus);
1444DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_961,		quirk_sis_96x_smbus);
1445DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_962,		quirk_sis_96x_smbus);
1446DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_963,		quirk_sis_96x_smbus);
1447DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_LPC,		quirk_sis_96x_smbus);
1448
1449/*
1450 * ... This is further complicated by the fact that some SiS96x south
1451 * bridges pretend to be 85C503/5513 instead.  In that case see if we
1452 * spotted a compatible north bridge to make sure.
1453 * (pci_find_device doesn't work yet)
1454 *
1455 * We can also enable the sis96x bit in the discovery register..
1456 */
1457#define SIS_DETECT_REGISTER 0x40
1458
1459static void quirk_sis_503(struct pci_dev *dev)
1460{
1461	u8 reg;
1462	u16 devid;
1463
1464	pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1465	pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1466	pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1467	if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1468		pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1469		return;
1470	}
1471
1472	/*
1473	 * Ok, it now shows up as a 96x.. run the 96x quirk by
1474	 * hand in case it has already been processed.
1475	 * (depends on link order, which is apparently not guaranteed)
1476	 */
1477	dev->device = devid;
1478	quirk_sis_96x_smbus(dev);
1479}
1480DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_503,		quirk_sis_503);
1481DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_503,		quirk_sis_503);
1482
1483
1484/*
1485 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1486 * and MC97 modem controller are disabled when a second PCI soundcard is
1487 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1488 * -- bjd
1489 */
1490static void asus_hides_ac97_lpc(struct pci_dev *dev)
1491{
1492	u8 val;
1493	int asus_hides_ac97 = 0;
1494
1495	if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1496		if (dev->device == PCI_DEVICE_ID_VIA_8237)
1497			asus_hides_ac97 = 1;
1498	}
1499
1500	if (!asus_hides_ac97)
1501		return;
1502
1503	pci_read_config_byte(dev, 0x50, &val);
1504	if (val & 0xc0) {
1505		pci_write_config_byte(dev, 0x50, val & (~0xc0));
1506		pci_read_config_byte(dev, 0x50, &val);
1507		if (val & 0xc0)
1508			dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
 
1509		else
1510			dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
1511	}
1512}
1513DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1514DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1515
1516#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
1517
1518/*
1519 *	If we are using libata we can drive this chip properly but must
1520 *	do this early on to make the additional device appear during
1521 *	the PCI scanning.
1522 */
1523static void quirk_jmicron_ata(struct pci_dev *pdev)
1524{
1525	u32 conf1, conf5, class;
1526	u8 hdr;
1527
1528	/* Only poke fn 0 */
1529	if (PCI_FUNC(pdev->devfn))
1530		return;
1531
1532	pci_read_config_dword(pdev, 0x40, &conf1);
1533	pci_read_config_dword(pdev, 0x80, &conf5);
1534
1535	conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1536	conf5 &= ~(1 << 24);  /* Clear bit 24 */
1537
1538	switch (pdev->device) {
1539	case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1540	case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
1541	case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
1542		/* The controller should be in single function ahci mode */
1543		conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1544		break;
1545
1546	case PCI_DEVICE_ID_JMICRON_JMB365:
1547	case PCI_DEVICE_ID_JMICRON_JMB366:
1548		/* Redirect IDE second PATA port to the right spot */
1549		conf5 |= (1 << 24);
1550		/* Fall through */
1551	case PCI_DEVICE_ID_JMICRON_JMB361:
1552	case PCI_DEVICE_ID_JMICRON_JMB363:
1553	case PCI_DEVICE_ID_JMICRON_JMB369:
1554		/* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1555		/* Set the class codes correctly and then direct IDE 0 */
1556		conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
1557		break;
1558
1559	case PCI_DEVICE_ID_JMICRON_JMB368:
1560		/* The controller should be in single function IDE mode */
1561		conf1 |= 0x00C00000; /* Set 22, 23 */
1562		break;
1563	}
1564
1565	pci_write_config_dword(pdev, 0x40, conf1);
1566	pci_write_config_dword(pdev, 0x80, conf5);
1567
1568	/* Update pdev accordingly */
1569	pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1570	pdev->hdr_type = hdr & 0x7f;
1571	pdev->multifunction = !!(hdr & 0x80);
1572
1573	pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1574	pdev->class = class >> 8;
1575}
1576DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1577DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1578DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1579DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1580DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1581DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1582DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1583DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1584DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1585DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1586DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1587DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1588DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1589DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1590DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1591DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1592DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1593DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1594
1595#endif
1596
 
 
 
 
 
 
 
 
 
 
 
 
1597#ifdef CONFIG_X86_IO_APIC
1598static void __init quirk_alder_ioapic(struct pci_dev *pdev)
1599{
1600	int i;
1601
1602	if ((pdev->class >> 8) != 0xff00)
1603		return;
1604
1605	/* the first BAR is the location of the IO APIC...we must
1606	 * not touch this (and it's already covered by the fixmap), so
1607	 * forcibly insert it into the resource tree */
1608	if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1609		insert_resource(&iomem_resource, &pdev->resource[0]);
1610
1611	/* The next five BARs all seem to be rubbish, so just clean
1612	 * them out */
1613	for (i=1; i < 6; i++) {
1614		memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1615	}
1616
1617}
1618DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_EESSC,	quirk_alder_ioapic);
1619#endif
1620
1621static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
1622{
1623	pci_msi_off(pdev);
1624	pdev->no_msi = 1;
1625}
1626DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_E7520_MCH,	quirk_pcie_mch);
1627DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_E7320_MCH,	quirk_pcie_mch);
1628DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_E7525_MCH,	quirk_pcie_mch);
 
1629
1630
1631/*
1632 * It's possible for the MSI to get corrupted if shpc and acpi
1633 * are used together on certain PXH-based systems.
1634 */
1635static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
1636{
1637	pci_msi_off(dev);
1638	dev->no_msi = 1;
1639	dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
1640}
1641DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXHD_0,	quirk_pcie_pxh);
1642DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXHD_1,	quirk_pcie_pxh);
1643DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_0,	quirk_pcie_pxh);
1644DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_1,	quirk_pcie_pxh);
1645DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXHV,	quirk_pcie_pxh);
1646
1647/*
1648 * Some Intel PCI Express chipsets have trouble with downstream
1649 * device power management.
1650 */
1651static void quirk_intel_pcie_pm(struct pci_dev * dev)
1652{
1653	pci_pm_d3_delay = 120;
1654	dev->no_d1d2 = 1;
1655}
1656
1657DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e2, quirk_intel_pcie_pm);
1658DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e3, quirk_intel_pcie_pm);
1659DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e4, quirk_intel_pcie_pm);
1660DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e5, quirk_intel_pcie_pm);
1661DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e6, quirk_intel_pcie_pm);
1662DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e7, quirk_intel_pcie_pm);
1663DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25f7, quirk_intel_pcie_pm);
1664DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25f8, quirk_intel_pcie_pm);
1665DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25f9, quirk_intel_pcie_pm);
1666DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25fa, quirk_intel_pcie_pm);
1667DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2601, quirk_intel_pcie_pm);
1668DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2602, quirk_intel_pcie_pm);
1669DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2603, quirk_intel_pcie_pm);
1670DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2604, quirk_intel_pcie_pm);
1671DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2605, quirk_intel_pcie_pm);
1672DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2606, quirk_intel_pcie_pm);
1673DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2607, quirk_intel_pcie_pm);
1674DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2608, quirk_intel_pcie_pm);
1675DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2609, quirk_intel_pcie_pm);
1676DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x260a, quirk_intel_pcie_pm);
1677DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x260b, quirk_intel_pcie_pm);
1678
1679#ifdef CONFIG_X86_IO_APIC
1680/*
1681 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1682 * remap the original interrupt in the linux kernel to the boot interrupt, so
1683 * that a PCI device's interrupt handler is installed on the boot interrupt
1684 * line instead.
1685 */
1686static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1687{
1688	if (noioapicquirk || noioapicreroute)
1689		return;
1690
1691	dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
1692	dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
1693		 dev->vendor, dev->device);
1694}
1695DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80333_0,	quirk_reroute_to_boot_interrupts_intel);
1696DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80333_1,	quirk_reroute_to_boot_interrupts_intel);
1697DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ESB2_0,	quirk_reroute_to_boot_interrupts_intel);
1698DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_0,	quirk_reroute_to_boot_interrupts_intel);
1699DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_1,	quirk_reroute_to_boot_interrupts_intel);
1700DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXHV,	quirk_reroute_to_boot_interrupts_intel);
1701DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80332_0,	quirk_reroute_to_boot_interrupts_intel);
1702DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80332_1,	quirk_reroute_to_boot_interrupts_intel);
1703DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80333_0,	quirk_reroute_to_boot_interrupts_intel);
1704DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80333_1,	quirk_reroute_to_boot_interrupts_intel);
1705DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ESB2_0,	quirk_reroute_to_boot_interrupts_intel);
1706DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_0,	quirk_reroute_to_boot_interrupts_intel);
1707DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_1,	quirk_reroute_to_boot_interrupts_intel);
1708DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXHV,	quirk_reroute_to_boot_interrupts_intel);
1709DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80332_0,	quirk_reroute_to_boot_interrupts_intel);
1710DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80332_1,	quirk_reroute_to_boot_interrupts_intel);
1711
1712/*
1713 * On some chipsets we can disable the generation of legacy INTx boot
1714 * interrupts.
1715 */
1716
1717/*
1718 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1719 * 300641-004US, section 5.7.3.
1720 */
1721#define INTEL_6300_IOAPIC_ABAR		0x40
1722#define INTEL_6300_DISABLE_BOOT_IRQ	(1<<14)
1723
1724static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1725{
1726	u16 pci_config_word;
1727
1728	if (noioapicquirk)
1729		return;
1730
1731	pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1732	pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1733	pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1734
1735	dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1736		 dev->vendor, dev->device);
1737}
1738DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,   PCI_DEVICE_ID_INTEL_ESB_10, 	quirk_disable_intel_boot_interrupt);
1739DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,   PCI_DEVICE_ID_INTEL_ESB_10, 	quirk_disable_intel_boot_interrupt);
1740
1741/*
1742 * disable boot interrupts on HT-1000
1743 */
1744#define BC_HT1000_FEATURE_REG		0x64
1745#define BC_HT1000_PIC_REGS_ENABLE	(1<<0)
1746#define BC_HT1000_MAP_IDX		0xC00
1747#define BC_HT1000_MAP_DATA		0xC01
1748
1749static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1750{
1751	u32 pci_config_dword;
1752	u8 irq;
1753
1754	if (noioapicquirk)
1755		return;
1756
1757	pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1758	pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1759			BC_HT1000_PIC_REGS_ENABLE);
1760
1761	for (irq = 0x10; irq < 0x10 + 32; irq++) {
1762		outb(irq, BC_HT1000_MAP_IDX);
1763		outb(0x00, BC_HT1000_MAP_DATA);
1764	}
1765
1766	pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1767
1768	dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1769		 dev->vendor, dev->device);
1770}
1771DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS,   PCI_DEVICE_ID_SERVERWORKS_HT1000SB, 	quirk_disable_broadcom_boot_interrupt);
1772DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS,   PCI_DEVICE_ID_SERVERWORKS_HT1000SB, 	quirk_disable_broadcom_boot_interrupt);
1773
1774/*
1775 * disable boot interrupts on AMD and ATI chipsets
1776 */
1777/*
1778 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1779 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1780 * (due to an erratum).
1781 */
1782#define AMD_813X_MISC			0x40
1783#define AMD_813X_NOIOAMODE		(1<<0)
1784#define AMD_813X_REV_B1			0x12
1785#define AMD_813X_REV_B2			0x13
1786
1787static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1788{
1789	u32 pci_config_dword;
1790
1791	if (noioapicquirk)
1792		return;
1793	if ((dev->revision == AMD_813X_REV_B1) ||
1794	    (dev->revision == AMD_813X_REV_B2))
1795		return;
1796
1797	pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1798	pci_config_dword &= ~AMD_813X_NOIOAMODE;
1799	pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1800
1801	dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1802		 dev->vendor, dev->device);
1803}
1804DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_8131_BRIDGE,	quirk_disable_amd_813x_boot_interrupt);
1805DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_8131_BRIDGE,	quirk_disable_amd_813x_boot_interrupt);
1806DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_8132_BRIDGE,	quirk_disable_amd_813x_boot_interrupt);
1807DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_8132_BRIDGE,	quirk_disable_amd_813x_boot_interrupt);
1808
1809#define AMD_8111_PCI_IRQ_ROUTING	0x56
1810
1811static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1812{
1813	u16 pci_config_word;
1814
1815	if (noioapicquirk)
1816		return;
1817
1818	pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1819	if (!pci_config_word) {
1820		dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] "
1821			 "already disabled\n", dev->vendor, dev->device);
1822		return;
1823	}
1824	pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
1825	dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1826		 dev->vendor, dev->device);
1827}
1828DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,   PCI_DEVICE_ID_AMD_8111_SMBUS, 	quirk_disable_amd_8111_boot_interrupt);
1829DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD,   PCI_DEVICE_ID_AMD_8111_SMBUS, 	quirk_disable_amd_8111_boot_interrupt);
1830#endif /* CONFIG_X86_IO_APIC */
1831
1832/*
1833 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1834 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1835 * Re-allocate the region if needed...
1836 */
1837static void __init quirk_tc86c001_ide(struct pci_dev *dev)
1838{
1839	struct resource *r = &dev->resource[0];
1840
1841	if (r->start & 0x8) {
 
1842		r->start = 0;
1843		r->end = 0xf;
1844	}
1845}
1846DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1847			 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1848			 quirk_tc86c001_ide);
1849
1850static void __devinit quirk_netmos(struct pci_dev *dev)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1851{
1852	unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1853	unsigned int num_serial = dev->subsystem_device & 0xf;
1854
1855	/*
1856	 * These Netmos parts are multiport serial devices with optional
1857	 * parallel ports.  Even when parallel ports are present, they
1858	 * are identified as class SERIAL, which means the serial driver
1859	 * will claim them.  To prevent this, mark them as class OTHER.
1860	 * These combo devices should be claimed by parport_serial.
1861	 *
1862	 * The subdevice ID is of the form 0x00PS, where <P> is the number
1863	 * of parallel ports and <S> is the number of serial ports.
1864	 */
1865	switch (dev->device) {
1866	case PCI_DEVICE_ID_NETMOS_9835:
1867		/* Well, this rule doesn't hold for the following 9835 device */
1868		if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
1869				dev->subsystem_device == 0x0299)
1870			return;
1871	case PCI_DEVICE_ID_NETMOS_9735:
1872	case PCI_DEVICE_ID_NETMOS_9745:
1873	case PCI_DEVICE_ID_NETMOS_9845:
1874	case PCI_DEVICE_ID_NETMOS_9855:
1875		if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
1876		    num_parallel) {
1877			dev_info(&dev->dev, "Netmos %04x (%u parallel, "
1878				"%u serial); changing class SERIAL to OTHER "
1879				"(use parport_serial)\n",
1880				dev->device, num_parallel, num_serial);
1881			dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1882			    (dev->class & 0xff);
1883		}
1884	}
1885}
1886DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1887
1888static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
1889{
1890	u16 command, pmcsr;
1891	u8 __iomem *csr;
1892	u8 cmd_hi;
1893	int pm;
1894
1895	switch (dev->device) {
1896	/* PCI IDs taken from drivers/net/e100.c */
1897	case 0x1029:
1898	case 0x1030 ... 0x1034:
1899	case 0x1038 ... 0x103E:
1900	case 0x1050 ... 0x1057:
1901	case 0x1059:
1902	case 0x1064 ... 0x106B:
1903	case 0x1091 ... 0x1095:
1904	case 0x1209:
1905	case 0x1229:
1906	case 0x2449:
1907	case 0x2459:
1908	case 0x245D:
1909	case 0x27DC:
1910		break;
1911	default:
1912		return;
1913	}
1914
1915	/*
1916	 * Some firmware hands off the e100 with interrupts enabled,
1917	 * which can cause a flood of interrupts if packets are
1918	 * received before the driver attaches to the device.  So
1919	 * disable all e100 interrupts here.  The driver will
1920	 * re-enable them when it's ready.
1921	 */
1922	pci_read_config_word(dev, PCI_COMMAND, &command);
1923
1924	if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
1925		return;
1926
1927	/*
1928	 * Check that the device is in the D0 power state. If it's not,
1929	 * there is no point to look any further.
1930	 */
1931	pm = pci_find_capability(dev, PCI_CAP_ID_PM);
1932	if (pm) {
1933		pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
1934		if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
1935			return;
1936	}
1937
1938	/* Convert from PCI bus to resource space.  */
1939	csr = ioremap(pci_resource_start(dev, 0), 8);
1940	if (!csr) {
1941		dev_warn(&dev->dev, "Can't map e100 registers\n");
1942		return;
1943	}
1944
1945	cmd_hi = readb(csr + 3);
1946	if (cmd_hi == 0) {
1947		dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
1948			"disabling\n");
1949		writeb(1, csr + 3);
1950	}
1951
1952	iounmap(csr);
1953}
1954DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
 
1955
1956/*
1957 * The 82575 and 82598 may experience data corruption issues when transitioning
1958 * out of L0S.  To prevent this we need to disable L0S on the pci-e link
1959 */
1960static void __devinit quirk_disable_aspm_l0s(struct pci_dev *dev)
1961{
1962	dev_info(&dev->dev, "Disabling L0s\n");
1963	pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
1964}
1965DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
1966DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
1967DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
1968DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
1969DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
1970DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
1971DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
1972DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
1973DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
1974DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
1975DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
1976DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
1977DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
1978DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
1979
1980static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
1981{
1982	/* rev 1 ncr53c810 chips don't set the class at all which means
 
 
 
1983	 * they don't get their resources remapped. Fix that here.
1984	 */
 
 
1985
1986	if (dev->class == PCI_CLASS_NOT_DEFINED) {
1987		dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
1988		dev->class = PCI_CLASS_STORAGE_SCSI;
1989	}
1990}
1991DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
1992
1993/* Enable 1k I/O space granularity on the Intel P64H2 */
1994static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
1995{
1996	u16 en1k;
1997	u8 io_base_lo, io_limit_lo;
1998	unsigned long base, limit;
1999	struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
2000
2001	pci_read_config_word(dev, 0x40, &en1k);
2002
2003	if (en1k & 0x200) {
2004		dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
2005
2006		pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
2007		pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
2008		base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
2009		limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
2010
2011		if (base <= limit) {
2012			res->start = base;
2013			res->end = limit + 0x3ff;
2014		}
2015	}
2016}
2017DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	0x1460,		quirk_p64h2_1k_io);
2018
2019/* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
2020 * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
2021 * in drivers/pci/setup-bus.c
2022 */
2023static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
2024{
2025	u16 en1k, iobl_adr, iobl_adr_1k;
2026	struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
2027
2028	pci_read_config_word(dev, 0x40, &en1k);
2029
2030	if (en1k & 0x200) {
2031		pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
2032
2033		iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
2034
2035		if (iobl_adr != iobl_adr_1k) {
2036			dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
2037				iobl_adr,iobl_adr_1k);
2038			pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
2039		}
2040	}
2041}
2042DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x1460,		quirk_p64h2_1k_io_fix_iobl);
2043
2044/* Under some circumstances, AER is not linked with extended capabilities.
2045 * Force it to be linked by setting the corresponding control bit in the
2046 * config space.
2047 */
2048static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
2049{
2050	uint8_t b;
2051	if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2052		if (!(b & 0x20)) {
2053			pci_write_config_byte(dev, 0xf41, b | 0x20);
2054			dev_info(&dev->dev,
2055			       "Linking AER extended capability\n");
2056		}
2057	}
2058}
2059DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA,  PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2060			quirk_nvidia_ck804_pcie_aer_ext_cap);
2061DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA,  PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2062			quirk_nvidia_ck804_pcie_aer_ext_cap);
2063
2064static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
2065{
2066	/*
2067	 * Disable PCI Bus Parking and PCI Master read caching on CX700
2068	 * which causes unspecified timing errors with a VT6212L on the PCI
2069	 * bus leading to USB2.0 packet loss.
2070	 *
2071	 * This quirk is only enabled if a second (on the external PCI bus)
2072	 * VT6212L is found -- the CX700 core itself also contains a USB
2073	 * host controller with the same PCI ID as the VT6212L.
2074	 */
2075
2076	/* Count VT6212L instances */
2077	struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2078		PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
2079	uint8_t b;
2080
2081	/* p should contain the first (internal) VT6212L -- see if we have
2082	   an external one by searching again */
2083	p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2084	if (!p)
2085		return;
2086	pci_dev_put(p);
2087
2088	if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2089		if (b & 0x40) {
2090			/* Turn off PCI Bus Parking */
2091			pci_write_config_byte(dev, 0x76, b ^ 0x40);
2092
2093			dev_info(&dev->dev,
2094				"Disabling VIA CX700 PCI parking\n");
2095		}
2096	}
2097
2098	if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2099		if (b != 0) {
2100			/* Turn off PCI Master read caching */
2101			pci_write_config_byte(dev, 0x72, 0x0);
2102
2103			/* Set PCI Master Bus time-out to "1x16 PCLK" */
2104			pci_write_config_byte(dev, 0x75, 0x1);
2105
2106			/* Disable "Read FIFO Timer" */
2107			pci_write_config_byte(dev, 0x77, 0x0);
2108
2109			dev_info(&dev->dev,
2110				"Disabling VIA CX700 PCI caching\n");
2111		}
2112	}
2113}
2114DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
2115
2116/*
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2117 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
2118 * VPD end tag will hang the device.  This problem was initially
2119 * observed when a vpd entry was created in sysfs
2120 * ('/sys/bus/pci/devices/<id>/vpd').   A read to this sysfs entry
2121 * will dump 32k of data.  Reading a full 32k will cause an access
2122 * beyond the VPD end tag causing the device to hang.  Once the device
2123 * is hung, the bnx2 driver will not be able to reset the device.
2124 * We believe that it is legal to read beyond the end tag and
2125 * therefore the solution is to limit the read/write length.
2126 */
2127static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
2128{
2129	/*
2130	 * Only disable the VPD capability for 5706, 5706S, 5708,
2131	 * 5708S and 5709 rev. A
2132	 */
2133	if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
2134	    (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
2135	    (dev->device == PCI_DEVICE_ID_NX2_5708) ||
2136	    (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
2137	    ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
2138	     (dev->revision & 0xf0) == 0x0)) {
2139		if (dev->vpd)
2140			dev->vpd->len = 0x80;
2141	}
2142}
2143
2144DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2145			PCI_DEVICE_ID_NX2_5706,
2146			quirk_brcm_570x_limit_vpd);
2147DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2148			PCI_DEVICE_ID_NX2_5706S,
2149			quirk_brcm_570x_limit_vpd);
2150DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2151			PCI_DEVICE_ID_NX2_5708,
2152			quirk_brcm_570x_limit_vpd);
2153DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2154			PCI_DEVICE_ID_NX2_5708S,
2155			quirk_brcm_570x_limit_vpd);
2156DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2157			PCI_DEVICE_ID_NX2_5709,
2158			quirk_brcm_570x_limit_vpd);
2159DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2160			PCI_DEVICE_ID_NX2_5709S,
2161			quirk_brcm_570x_limit_vpd);
2162
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2163/* Originally in EDAC sources for i82875P:
2164 * Intel tells BIOS developers to hide device 6 which
2165 * configures the overflow device access containing
2166 * the DRBs - this is where we expose device 6.
2167 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2168 */
2169static void __devinit quirk_unhide_mch_dev6(struct pci_dev *dev)
2170{
2171	u8 reg;
2172
2173	if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2174		dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
2175		pci_write_config_byte(dev, 0xF4, reg | 0x02);
2176	}
2177}
2178
2179DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2180			quirk_unhide_mch_dev6);
2181DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2182			quirk_unhide_mch_dev6);
2183
2184#ifdef CONFIG_TILE
2185/*
2186 * The Tilera TILEmpower platform needs to set the link speed
2187 * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
2188 * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
2189 * capability register of the PEX8624 PCIe switch. The switch
2190 * supports link speed auto negotiation, but falsely sets
2191 * the link speed to 5GT/s.
2192 */
2193static void __devinit quirk_tile_plx_gen1(struct pci_dev *dev)
2194{
2195	if (tile_plx_gen1) {
2196		pci_write_config_dword(dev, 0x98, 0x1);
2197		mdelay(50);
2198	}
2199}
2200DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
2201#endif /* CONFIG_TILE */
2202
2203#ifdef CONFIG_PCI_MSI
2204/* Some chipsets do not support MSI. We cannot easily rely on setting
2205 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
2206 * some other busses controlled by the chipset even if Linux is not
2207 * aware of it.  Instead of setting the flag on all busses in the
2208 * machine, simply disable MSI globally.
2209 */
2210static void __init quirk_disable_all_msi(struct pci_dev *dev)
2211{
2212	pci_no_msi();
2213	dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
2214}
2215DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2216DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2217DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
2218DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
2219DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
2220DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
2221DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
 
2222
2223/* Disable MSI on chipsets that are known to not support it */
2224static void __devinit quirk_disable_msi(struct pci_dev *dev)
2225{
2226	if (dev->subordinate) {
2227		dev_warn(&dev->dev, "MSI quirk detected; "
2228			"subordinate MSI disabled\n");
2229		dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2230	}
2231}
2232DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
2233DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
2234DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
2235
2236/*
2237 * The APC bridge device in AMD 780 family northbridges has some random
2238 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2239 * we use the possible vendor/device IDs of the host bridge for the
2240 * declared quirk, and search for the APC bridge by slot number.
2241 */
2242static void __devinit quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
2243{
2244	struct pci_dev *apc_bridge;
2245
2246	apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2247	if (apc_bridge) {
2248		if (apc_bridge->device == 0x9602)
2249			quirk_disable_msi(apc_bridge);
2250		pci_dev_put(apc_bridge);
2251	}
2252}
2253DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2254DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2255
2256/* Go through the list of Hypertransport capabilities and
2257 * return 1 if a HT MSI capability is found and enabled */
2258static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
2259{
2260	int pos, ttl = 48;
2261
2262	pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2263	while (pos && ttl--) {
2264		u8 flags;
2265
2266		if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2267					 &flags) == 0)
2268		{
2269			dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
2270				flags & HT_MSI_FLAGS_ENABLE ?
2271				"enabled" : "disabled");
2272			return (flags & HT_MSI_FLAGS_ENABLE) != 0;
2273		}
2274
2275		pos = pci_find_next_ht_capability(dev, pos,
2276						  HT_CAPTYPE_MSI_MAPPING);
2277	}
2278	return 0;
2279}
2280
2281/* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
2282static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
2283{
2284	if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
2285		dev_warn(&dev->dev, "MSI quirk detected; "
2286			"subordinate MSI disabled\n");
2287		dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2288	}
2289}
2290DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2291			quirk_msi_ht_cap);
2292
2293/* The nVidia CK804 chipset may have 2 HT MSI mappings.
2294 * MSI are supported if the MSI capability set in any of these mappings.
2295 */
2296static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
2297{
2298	struct pci_dev *pdev;
2299
2300	if (!dev->subordinate)
2301		return;
2302
2303	/* check HT MSI cap on this chipset and the root one.
2304	 * a single one having MSI is enough to be sure that MSI are supported.
2305	 */
2306	pdev = pci_get_slot(dev->bus, 0);
2307	if (!pdev)
2308		return;
2309	if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
2310		dev_warn(&dev->dev, "MSI quirk detected; "
2311			"subordinate MSI disabled\n");
2312		dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2313	}
2314	pci_dev_put(pdev);
2315}
2316DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2317			quirk_nvidia_ck804_msi_ht_cap);
2318
2319/* Force enable MSI mapping capability on HT bridges */
2320static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
2321{
2322	int pos, ttl = 48;
2323
2324	pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2325	while (pos && ttl--) {
2326		u8 flags;
2327
2328		if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2329					 &flags) == 0) {
2330			dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2331
2332			pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2333					      flags | HT_MSI_FLAGS_ENABLE);
2334		}
2335		pos = pci_find_next_ht_capability(dev, pos,
2336						  HT_CAPTYPE_MSI_MAPPING);
2337	}
2338}
2339DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2340			 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2341			 ht_enable_msi_mapping);
2342
2343DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2344			 ht_enable_msi_mapping);
2345
2346/* The P5N32-SLI motherboards from Asus have a problem with msi
2347 * for the MCP55 NIC. It is not yet determined whether the msi problem
2348 * also affects other devices. As for now, turn off msi for this device.
2349 */
2350static void __devinit nvenet_msi_disable(struct pci_dev *dev)
2351{
2352	const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2353
2354	if (board_name &&
2355	    (strstr(board_name, "P5N32-SLI PREMIUM") ||
2356	     strstr(board_name, "P5N32-E SLI"))) {
2357		dev_info(&dev->dev,
2358			 "Disabling msi for MCP55 NIC on P5N32-SLI\n");
2359		dev->no_msi = 1;
2360	}
2361}
2362DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2363			PCI_DEVICE_ID_NVIDIA_NVENET_15,
2364			nvenet_msi_disable);
2365
2366/*
2367 * Some versions of the MCP55 bridge from nvidia have a legacy irq routing
2368 * config register.  This register controls the routing of legacy interrupts
2369 * from devices that route through the MCP55.  If this register is misprogramed
2370 * interrupts are only sent to the bsp, unlike conventional systems where the
2371 * irq is broadxast to all online cpus.  Not having this register set
2372 * properly prevents kdump from booting up properly, so lets make sure that
2373 * we have it set correctly.
2374 * Note this is an undocumented register.
2375 */
2376static void __devinit nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
2377{
2378	u32 cfg;
2379
2380	if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2381		return;
2382
2383	pci_read_config_dword(dev, 0x74, &cfg);
2384
2385	if (cfg & ((1 << 2) | (1 << 15))) {
2386		printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
2387		cfg &= ~((1 << 2) | (1 << 15));
2388		pci_write_config_dword(dev, 0x74, cfg);
2389	}
2390}
2391
2392DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2393			PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2394			nvbridge_check_legacy_irq_routing);
2395
2396DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2397			PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2398			nvbridge_check_legacy_irq_routing);
2399
2400static int __devinit ht_check_msi_mapping(struct pci_dev *dev)
2401{
2402	int pos, ttl = 48;
2403	int found = 0;
2404
2405	/* check if there is HT MSI cap or enabled on this device */
2406	pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2407	while (pos && ttl--) {
2408		u8 flags;
2409
2410		if (found < 1)
2411			found = 1;
2412		if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2413					 &flags) == 0) {
2414			if (flags & HT_MSI_FLAGS_ENABLE) {
2415				if (found < 2) {
2416					found = 2;
2417					break;
2418				}
2419			}
2420		}
2421		pos = pci_find_next_ht_capability(dev, pos,
2422						  HT_CAPTYPE_MSI_MAPPING);
2423	}
2424
2425	return found;
2426}
2427
2428static int __devinit host_bridge_with_leaf(struct pci_dev *host_bridge)
2429{
2430	struct pci_dev *dev;
2431	int pos;
2432	int i, dev_no;
2433	int found = 0;
2434
2435	dev_no = host_bridge->devfn >> 3;
2436	for (i = dev_no + 1; i < 0x20; i++) {
2437		dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2438		if (!dev)
2439			continue;
2440
2441		/* found next host bridge ?*/
2442		pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2443		if (pos != 0) {
2444			pci_dev_put(dev);
2445			break;
2446		}
2447
2448		if (ht_check_msi_mapping(dev)) {
2449			found = 1;
2450			pci_dev_put(dev);
2451			break;
2452		}
2453		pci_dev_put(dev);
2454	}
2455
2456	return found;
2457}
2458
2459#define PCI_HT_CAP_SLAVE_CTRL0     4    /* link control */
2460#define PCI_HT_CAP_SLAVE_CTRL1     8    /* link control to */
2461
2462static int __devinit is_end_of_ht_chain(struct pci_dev *dev)
2463{
2464	int pos, ctrl_off;
2465	int end = 0;
2466	u16 flags, ctrl;
2467
2468	pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2469
2470	if (!pos)
2471		goto out;
2472
2473	pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2474
2475	ctrl_off = ((flags >> 10) & 1) ?
2476			PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2477	pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2478
2479	if (ctrl & (1 << 6))
2480		end = 1;
2481
2482out:
2483	return end;
2484}
2485
2486static void __devinit nv_ht_enable_msi_mapping(struct pci_dev *dev)
2487{
2488	struct pci_dev *host_bridge;
2489	int pos;
2490	int i, dev_no;
2491	int found = 0;
2492
2493	dev_no = dev->devfn >> 3;
2494	for (i = dev_no; i >= 0; i--) {
2495		host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2496		if (!host_bridge)
2497			continue;
2498
2499		pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2500		if (pos != 0) {
2501			found = 1;
2502			break;
2503		}
2504		pci_dev_put(host_bridge);
2505	}
2506
2507	if (!found)
2508		return;
2509
2510	/* don't enable end_device/host_bridge with leaf directly here */
2511	if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2512	    host_bridge_with_leaf(host_bridge))
2513		goto out;
2514
2515	/* root did that ! */
2516	if (msi_ht_cap_enabled(host_bridge))
2517		goto out;
2518
2519	ht_enable_msi_mapping(dev);
2520
2521out:
2522	pci_dev_put(host_bridge);
2523}
2524
2525static void __devinit ht_disable_msi_mapping(struct pci_dev *dev)
2526{
2527	int pos, ttl = 48;
2528
2529	pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2530	while (pos && ttl--) {
2531		u8 flags;
2532
2533		if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2534					 &flags) == 0) {
2535			dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
2536
2537			pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2538					      flags & ~HT_MSI_FLAGS_ENABLE);
2539		}
2540		pos = pci_find_next_ht_capability(dev, pos,
2541						  HT_CAPTYPE_MSI_MAPPING);
2542	}
2543}
2544
2545static void __devinit __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
2546{
2547	struct pci_dev *host_bridge;
2548	int pos;
2549	int found;
2550
2551	if (!pci_msi_enabled())
2552		return;
2553
2554	/* check if there is HT MSI cap or enabled on this device */
2555	found = ht_check_msi_mapping(dev);
2556
2557	/* no HT MSI CAP */
2558	if (found == 0)
2559		return;
2560
2561	/*
2562	 * HT MSI mapping should be disabled on devices that are below
2563	 * a non-Hypertransport host bridge. Locate the host bridge...
2564	 */
2565	host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2566	if (host_bridge == NULL) {
2567		dev_warn(&dev->dev,
2568			 "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2569		return;
2570	}
2571
2572	pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2573	if (pos != 0) {
2574		/* Host bridge is to HT */
2575		if (found == 1) {
2576			/* it is not enabled, try to enable it */
2577			if (all)
2578				ht_enable_msi_mapping(dev);
2579			else
2580				nv_ht_enable_msi_mapping(dev);
2581		}
2582		return;
2583	}
2584
2585	/* HT MSI is not enabled */
2586	if (found == 1)
2587		return;
2588
2589	/* Host bridge is not to HT, disable HT MSI mapping on this device */
2590	ht_disable_msi_mapping(dev);
 
 
 
2591}
2592
2593static void __devinit nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
2594{
2595	return __nv_msi_ht_cap_quirk(dev, 1);
2596}
2597
2598static void __devinit nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
2599{
2600	return __nv_msi_ht_cap_quirk(dev, 0);
2601}
2602
2603DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2604DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2605
2606DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2607DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2608
2609static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
2610{
2611	dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2612}
2613static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
2614{
2615	struct pci_dev *p;
2616
2617	/* SB700 MSI issue will be fixed at HW level from revision A21,
2618	 * we need check PCI REVISION ID of SMBus controller to get SB700
2619	 * revision.
2620	 */
2621	p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2622			   NULL);
2623	if (!p)
2624		return;
2625
2626	if ((p->revision < 0x3B) && (p->revision >= 0x30))
2627		dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2628	pci_dev_put(p);
2629}
 
 
 
 
 
 
 
 
2630DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2631			PCI_DEVICE_ID_TIGON3_5780,
2632			quirk_msi_intx_disable_bug);
2633DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2634			PCI_DEVICE_ID_TIGON3_5780S,
2635			quirk_msi_intx_disable_bug);
2636DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2637			PCI_DEVICE_ID_TIGON3_5714,
2638			quirk_msi_intx_disable_bug);
2639DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2640			PCI_DEVICE_ID_TIGON3_5714S,
2641			quirk_msi_intx_disable_bug);
2642DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2643			PCI_DEVICE_ID_TIGON3_5715,
2644			quirk_msi_intx_disable_bug);
2645DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2646			PCI_DEVICE_ID_TIGON3_5715S,
2647			quirk_msi_intx_disable_bug);
2648
2649DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
2650			quirk_msi_intx_disable_ati_bug);
2651DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
2652			quirk_msi_intx_disable_ati_bug);
2653DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
2654			quirk_msi_intx_disable_ati_bug);
2655DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
2656			quirk_msi_intx_disable_ati_bug);
2657DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
2658			quirk_msi_intx_disable_ati_bug);
2659
2660DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2661			quirk_msi_intx_disable_bug);
2662DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2663			quirk_msi_intx_disable_bug);
2664DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2665			quirk_msi_intx_disable_bug);
2666
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2667#endif /* CONFIG_PCI_MSI */
2668
2669/* Allow manual resource allocation for PCI hotplug bridges
2670 * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
2671 * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
2672 * kernel fails to allocate resources when hotplug device is 
2673 * inserted and PCI bus is rescanned.
2674 */
2675static void __devinit quirk_hotplug_bridge(struct pci_dev *dev)
2676{
2677	dev->is_hotplug_bridge = 1;
2678}
2679
2680DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
2681
2682/*
2683 * This is a quirk for the Ricoh MMC controller found as a part of
2684 * some mulifunction chips.
2685
2686 * This is very similar and based on the ricoh_mmc driver written by
2687 * Philip Langdale. Thank you for these magic sequences.
2688 *
2689 * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
2690 * and one or both of cardbus or firewire.
2691 *
2692 * It happens that they implement SD and MMC
2693 * support as separate controllers (and PCI functions). The linux SDHCI
2694 * driver supports MMC cards but the chip detects MMC cards in hardware
2695 * and directs them to the MMC controller - so the SDHCI driver never sees
2696 * them.
2697 *
2698 * To get around this, we must disable the useless MMC controller.
2699 * At that point, the SDHCI controller will start seeing them
2700 * It seems to be the case that the relevant PCI registers to deactivate the
2701 * MMC controller live on PCI function 0, which might be the cardbus controller
2702 * or the firewire controller, depending on the particular chip in question
2703 *
2704 * This has to be done early, because as soon as we disable the MMC controller
2705 * other pci functions shift up one level, e.g. function #2 becomes function
2706 * #1, and this will confuse the pci core.
2707 */
2708
2709#ifdef CONFIG_MMC_RICOH_MMC
2710static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
2711{
2712	/* disable via cardbus interface */
2713	u8 write_enable;
2714	u8 write_target;
2715	u8 disable;
2716
2717	/* disable must be done via function #0 */
2718	if (PCI_FUNC(dev->devfn))
2719		return;
2720
2721	pci_read_config_byte(dev, 0xB7, &disable);
2722	if (disable & 0x02)
2723		return;
2724
2725	pci_read_config_byte(dev, 0x8E, &write_enable);
2726	pci_write_config_byte(dev, 0x8E, 0xAA);
2727	pci_read_config_byte(dev, 0x8D, &write_target);
2728	pci_write_config_byte(dev, 0x8D, 0xB7);
2729	pci_write_config_byte(dev, 0xB7, disable | 0x02);
2730	pci_write_config_byte(dev, 0x8E, write_enable);
2731	pci_write_config_byte(dev, 0x8D, write_target);
2732
2733	dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
2734	dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2735}
2736DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2737DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2738
2739static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
2740{
2741	/* disable via firewire interface */
2742	u8 write_enable;
2743	u8 disable;
2744
2745	/* disable must be done via function #0 */
2746	if (PCI_FUNC(dev->devfn))
2747		return;
2748
2749	pci_read_config_byte(dev, 0xCB, &disable);
2750
2751	if (disable & 0x02)
2752		return;
2753
2754	pci_read_config_byte(dev, 0xCA, &write_enable);
2755	pci_write_config_byte(dev, 0xCA, 0x57);
2756	pci_write_config_byte(dev, 0xCB, disable | 0x02);
2757	pci_write_config_byte(dev, 0xCA, write_enable);
2758
2759	dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
2760	dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2761
2762	/*
2763	 * RICOH 0xe823 SD/MMC card reader fails to recognize
2764	 * certain types of SD/MMC cards. Lowering the SD base
2765	 * clock frequency from 200Mhz to 50Mhz fixes this issue.
2766	 *
2767	 * 0x150 - SD2.0 mode enable for changing base clock
2768	 *	   frequency to 50Mhz
2769	 * 0xe1  - Base clock frequency
2770	 * 0x32  - 50Mhz new clock frequency
2771	 * 0xf9  - Key register for 0x150
2772	 * 0xfc  - key register for 0xe1
2773	 */
2774	if (dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
 
2775		pci_write_config_byte(dev, 0xf9, 0xfc);
2776		pci_write_config_byte(dev, 0x150, 0x10);
2777		pci_write_config_byte(dev, 0xf9, 0x00);
2778		pci_write_config_byte(dev, 0xfc, 0x01);
2779		pci_write_config_byte(dev, 0xe1, 0x32);
2780		pci_write_config_byte(dev, 0xfc, 0x00);
2781
2782		dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
2783	}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2784}
2785DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2786DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
 
 
2787DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
2788DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
2789#endif /*CONFIG_MMC_RICOH_MMC*/
2790
2791#if defined(CONFIG_DMAR) || defined(CONFIG_INTR_REMAP)
2792#define VTUNCERRMSK_REG	0x1ac
2793#define VTD_MSK_SPEC_ERRORS	(1 << 31)
2794/*
2795 * This is a quirk for masking vt-d spec defined errors to platform error
2796 * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
2797 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
2798 * on the RAS config settings of the platform) when a vt-d fault happens.
2799 * The resulting SMI caused the system to hang.
2800 *
2801 * VT-d spec related errors are already handled by the VT-d OS code, so no
2802 * need to report the same error through other channels.
2803 */
2804static void vtd_mask_spec_errors(struct pci_dev *dev)
2805{
2806	u32 word;
2807
2808	pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
2809	pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
2810}
2811DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
2812DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
2813#endif
2814
2815static void __devinit fixup_ti816x_class(struct pci_dev* dev)
2816{
 
 
2817	/* TI 816x devices do not have class code set when in PCIe boot mode */
2818	if (dev->class == PCI_CLASS_NOT_DEFINED) {
2819		dev_info(&dev->dev, "Setting PCI class for 816x PCIe device\n");
2820		dev->class = PCI_CLASS_MULTIMEDIA_VIDEO;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2821	}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2822}
2823DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_TI, 0xb800, fixup_ti816x_class);
 
 
 
 
 
 
 
 
 
 
 
 
2824
2825static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
2826			  struct pci_fixup *end)
2827{
2828	while (f < end) {
2829		if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
2830		    (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
2831			dev_dbg(&dev->dev, "calling %pF\n", f->hook);
 
 
 
 
 
 
2832			f->hook(dev);
 
2833		}
2834		f++;
2835	}
2836}
2837
2838extern struct pci_fixup __start_pci_fixups_early[];
2839extern struct pci_fixup __end_pci_fixups_early[];
2840extern struct pci_fixup __start_pci_fixups_header[];
2841extern struct pci_fixup __end_pci_fixups_header[];
2842extern struct pci_fixup __start_pci_fixups_final[];
2843extern struct pci_fixup __end_pci_fixups_final[];
2844extern struct pci_fixup __start_pci_fixups_enable[];
2845extern struct pci_fixup __end_pci_fixups_enable[];
2846extern struct pci_fixup __start_pci_fixups_resume[];
2847extern struct pci_fixup __end_pci_fixups_resume[];
2848extern struct pci_fixup __start_pci_fixups_resume_early[];
2849extern struct pci_fixup __end_pci_fixups_resume_early[];
2850extern struct pci_fixup __start_pci_fixups_suspend[];
2851extern struct pci_fixup __end_pci_fixups_suspend[];
 
 
2852
 
2853
2854void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
2855{
2856	struct pci_fixup *start, *end;
2857
2858	switch(pass) {
2859	case pci_fixup_early:
2860		start = __start_pci_fixups_early;
2861		end = __end_pci_fixups_early;
2862		break;
2863
2864	case pci_fixup_header:
2865		start = __start_pci_fixups_header;
2866		end = __end_pci_fixups_header;
2867		break;
2868
2869	case pci_fixup_final:
 
 
2870		start = __start_pci_fixups_final;
2871		end = __end_pci_fixups_final;
2872		break;
2873
2874	case pci_fixup_enable:
2875		start = __start_pci_fixups_enable;
2876		end = __end_pci_fixups_enable;
2877		break;
2878
2879	case pci_fixup_resume:
2880		start = __start_pci_fixups_resume;
2881		end = __end_pci_fixups_resume;
2882		break;
2883
2884	case pci_fixup_resume_early:
2885		start = __start_pci_fixups_resume_early;
2886		end = __end_pci_fixups_resume_early;
2887		break;
2888
2889	case pci_fixup_suspend:
2890		start = __start_pci_fixups_suspend;
2891		end = __end_pci_fixups_suspend;
2892		break;
2893
 
 
 
 
 
2894	default:
2895		/* stupid compiler warning, you would think with an enum... */
2896		return;
2897	}
2898	pci_do_fixups(dev, start, end);
2899}
2900EXPORT_SYMBOL(pci_fixup_device);
2901
 
2902static int __init pci_apply_final_quirks(void)
2903{
2904	struct pci_dev *dev = NULL;
2905	u8 cls = 0;
2906	u8 tmp;
2907
2908	if (pci_cache_line_size)
2909		printk(KERN_DEBUG "PCI: CLS %u bytes\n",
2910		       pci_cache_line_size << 2);
2911
 
2912	for_each_pci_dev(dev) {
2913		pci_fixup_device(pci_fixup_final, dev);
2914		/*
2915		 * If arch hasn't set it explicitly yet, use the CLS
2916		 * value shared by all PCI devices.  If there's a
2917		 * mismatch, fall back to the default value.
2918		 */
2919		if (!pci_cache_line_size) {
2920			pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
2921			if (!cls)
2922				cls = tmp;
2923			if (!tmp || cls == tmp)
2924				continue;
2925
2926			printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), "
2927			       "using %u bytes\n", cls << 2, tmp << 2,
2928			       pci_dfl_cache_line_size << 2);
2929			pci_cache_line_size = pci_dfl_cache_line_size;
2930		}
2931	}
 
2932	if (!pci_cache_line_size) {
2933		printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
2934		       cls << 2, pci_dfl_cache_line_size << 2);
2935		pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
2936	}
2937
2938	return 0;
2939}
2940
2941fs_initcall_sync(pci_apply_final_quirks);
2942
2943/*
2944 * Followings are device-specific reset methods which can be used to
2945 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
2946 * not available.
2947 */
2948static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
2949{
2950	int pos;
 
 
 
 
 
 
2951
2952	/* only implement PCI_CLASS_SERIAL_USB at present */
2953	if (dev->class == PCI_CLASS_SERIAL_USB) {
2954		pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
2955		if (!pos)
2956			return -ENOTTY;
2957
2958		if (probe)
2959			return 0;
2960
2961		pci_write_config_byte(dev, pos + 0x4, 1);
2962		msleep(100);
2963
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2964		return 0;
2965	} else {
2966		return -ENOTTY;
2967	}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2968}
2969
2970static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
 
 
 
2971{
2972	int pos;
 
2973
2974	pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
2975	if (!pos)
 
 
 
2976		return -ENOTTY;
2977
 
 
 
 
2978	if (probe)
2979		return 0;
2980
2981	pci_write_config_word(dev, pos + PCI_EXP_DEVCTL,
2982				PCI_EXP_DEVCTL_BCR_FLR);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2983	msleep(100);
2984
 
 
 
 
 
 
 
 
 
 
 
2985	return 0;
2986}
2987
2988#define PCI_DEVICE_ID_INTEL_82599_SFP_VF   0x10ed
 
 
2989
2990static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
2991	{ PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
2992		 reset_intel_82599_sfp_virtfn },
2993	{ PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
2994		reset_intel_generic_dev },
 
 
 
 
2995	{ 0 }
2996};
2997
 
 
 
 
 
2998int pci_dev_specific_reset(struct pci_dev *dev, int probe)
2999{
3000	const struct pci_dev_reset_methods *i;
3001
3002	for (i = pci_dev_reset_methods; i->reset; i++) {
3003		if ((i->vendor == dev->vendor ||
3004		     i->vendor == (u16)PCI_ANY_ID) &&
3005		    (i->device == dev->device ||
3006		     i->device == (u16)PCI_ANY_ID))
3007			return i->reset(dev, probe);
3008	}
3009
3010	return -ENOTTY;
3011}
v4.10.11
   1/*
   2 *  This file contains work-arounds for many known PCI hardware
   3 *  bugs.  Devices present only on certain architectures (host
   4 *  bridges et cetera) should be handled in arch-specific code.
   5 *
   6 *  Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
   7 *
   8 *  Copyright (c) 1999 Martin Mares <mj@ucw.cz>
   9 *
  10 *  Init/reset quirks for USB host controllers should be in the
  11 *  USB quirks file, where their drivers can access reuse it.
 
 
 
 
  12 */
  13
  14#include <linux/types.h>
  15#include <linux/kernel.h>
  16#include <linux/export.h>
  17#include <linux/pci.h>
  18#include <linux/init.h>
  19#include <linux/delay.h>
  20#include <linux/acpi.h>
  21#include <linux/kallsyms.h>
  22#include <linux/dmi.h>
  23#include <linux/pci-aspm.h>
  24#include <linux/ioport.h>
  25#include <linux/sched.h>
  26#include <linux/ktime.h>
  27#include <linux/mm.h>
  28#include <asm/dma.h>	/* isa_dma_bridge_buggy */
  29#include "pci.h"
  30
  31/*
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  32 * Decoding should be disabled for a PCI device during BAR sizing to avoid
  33 * conflict. But doing so may cause problems on host bridge and perhaps other
  34 * key system devices. For devices that need to have mmio decoding always-on,
  35 * we need to set the dev->mmio_always_on bit.
  36 */
  37static void quirk_mmio_always_on(struct pci_dev *dev)
  38{
  39	dev->mmio_always_on = 1;
 
  40}
  41DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  42				PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
  43
  44/* The Mellanox Tavor device gives false positive parity errors
  45 * Mark this device with a broken_parity_status, to allow
  46 * PCI scanning code to "skip" this now blacklisted device.
  47 */
  48static void quirk_mellanox_tavor(struct pci_dev *dev)
  49{
  50	dev->broken_parity_status = 1;	/* This device gives false positives */
  51}
  52DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
  53DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
  54
  55/* Deal with broken BIOSes that neglect to enable passive release,
  56   which can cause problems in combination with the 82441FX/PPro MTRRs */
  57static void quirk_passive_release(struct pci_dev *dev)
  58{
  59	struct pci_dev *d = NULL;
  60	unsigned char dlc;
  61
  62	/* We have to make sure a particular bit is set in the PIIX3
  63	   ISA bridge, so we have to go out and find it. */
  64	while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  65		pci_read_config_byte(d, 0x82, &dlc);
  66		if (!(dlc & 1<<1)) {
  67			dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
  68			dlc |= 1<<1;
  69			pci_write_config_byte(d, 0x82, dlc);
  70		}
  71	}
  72}
  73DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82441,	quirk_passive_release);
  74DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82441,	quirk_passive_release);
  75
  76/*  The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  77    but VIA don't answer queries. If you happen to have good contacts at VIA
  78    ask them for me please -- Alan
  79
  80    This appears to be BIOS not version dependent. So presumably there is a
  81    chipset level fix */
  82
  83static void quirk_isa_dma_hangs(struct pci_dev *dev)
  84{
  85	if (!isa_dma_bridge_buggy) {
  86		isa_dma_bridge_buggy = 1;
  87		dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  88	}
  89}
  90	/*
  91	 * Its not totally clear which chipsets are the problematic ones
  92	 * We know 82C586 and 82C596 variants are affected.
  93	 */
  94DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C586_0,	quirk_isa_dma_hangs);
  95DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C596,	quirk_isa_dma_hangs);
  96DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82371SB_0,  quirk_isa_dma_hangs);
  97DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL,	PCI_DEVICE_ID_AL_M1533,		quirk_isa_dma_hangs);
  98DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC,	PCI_DEVICE_ID_NEC_CBUS_1,	quirk_isa_dma_hangs);
  99DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC,	PCI_DEVICE_ID_NEC_CBUS_2,	quirk_isa_dma_hangs);
 100DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC,	PCI_DEVICE_ID_NEC_CBUS_3,	quirk_isa_dma_hangs);
 101
 102/*
 103 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
 104 * for some HT machines to use C4 w/o hanging.
 105 */
 106static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
 107{
 108	u32 pmbase;
 109	u16 pm1a;
 110
 111	pci_read_config_dword(dev, 0x40, &pmbase);
 112	pmbase = pmbase & 0xff80;
 113	pm1a = inw(pmbase);
 114
 115	if (pm1a & 0x10) {
 116		dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
 117		outw(0x10, pmbase);
 118	}
 119}
 120DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
 121
 122/*
 123 *	Chipsets where PCI->PCI transfers vanish or hang
 124 */
 125static void quirk_nopcipci(struct pci_dev *dev)
 126{
 127	if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
 128		dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
 129		pci_pci_problems |= PCIPCI_FAIL;
 130	}
 131}
 132DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_5597,		quirk_nopcipci);
 133DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_496,		quirk_nopcipci);
 134
 135static void quirk_nopciamd(struct pci_dev *dev)
 136{
 137	u8 rev;
 138	pci_read_config_byte(dev, 0x08, &rev);
 139	if (rev == 0x13) {
 140		/* Erratum 24 */
 141		dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
 142		pci_pci_problems |= PCIAGP_FAIL;
 143	}
 144}
 145DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_8151_0,	quirk_nopciamd);
 146
 147/*
 148 *	Triton requires workarounds to be used by the drivers
 149 */
 150static void quirk_triton(struct pci_dev *dev)
 151{
 152	if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
 153		dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
 154		pci_pci_problems |= PCIPCI_TRITON;
 155	}
 156}
 157DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82437,	quirk_triton);
 158DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82437VX,	quirk_triton);
 159DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82439,	quirk_triton);
 160DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82439TX,	quirk_triton);
 161
 162/*
 163 *	VIA Apollo KT133 needs PCI latency patch
 164 *	Made according to a windows driver based patch by George E. Breese
 165 *	see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
 166 *	Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
 167 *	the info on which Mr Breese based his work.
 
 168 *
 169 *	Updated based on further information from the site and also on
 170 *	information provided by VIA
 171 */
 172static void quirk_vialatency(struct pci_dev *dev)
 173{
 174	struct pci_dev *p;
 175	u8 busarb;
 176	/* Ok we have a potential problem chipset here. Now see if we have
 177	   a buggy southbridge */
 178
 179	p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
 180	if (p != NULL) {
 181		/* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
 182		/* Check for buggy part revisions */
 183		if (p->revision < 0x40 || p->revision > 0x42)
 184			goto exit;
 185	} else {
 186		p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
 187		if (p == NULL)	/* No problem parts */
 188			goto exit;
 189		/* Check for buggy part revisions */
 190		if (p->revision < 0x10 || p->revision > 0x12)
 191			goto exit;
 192	}
 193
 194	/*
 195	 *	Ok we have the problem. Now set the PCI master grant to
 196	 *	occur every master grant. The apparent bug is that under high
 197	 *	PCI load (quite common in Linux of course) you can get data
 198	 *	loss when the CPU is held off the bus for 3 bus master requests
 199	 *	This happens to include the IDE controllers....
 200	 *
 201	 *	VIA only apply this fix when an SB Live! is present but under
 202	 *	both Linux and Windows this isn't enough, and we have seen
 203	 *	corruption without SB Live! but with things like 3 UDMA IDE
 204	 *	controllers. So we ignore that bit of the VIA recommendation..
 205	 */
 206
 207	pci_read_config_byte(dev, 0x76, &busarb);
 208	/* Set bit 4 and bi 5 of byte 76 to 0x01
 209	   "Master priority rotation on every PCI master grant */
 210	busarb &= ~(1<<5);
 211	busarb |= (1<<4);
 212	pci_write_config_byte(dev, 0x76, busarb);
 213	dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
 214exit:
 215	pci_dev_put(p);
 216}
 217DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8363_0,	quirk_vialatency);
 218DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8371_1,	quirk_vialatency);
 219DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8361,		quirk_vialatency);
 220/* Must restore this on a resume from RAM */
 221DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8363_0,	quirk_vialatency);
 222DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8371_1,	quirk_vialatency);
 223DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8361,		quirk_vialatency);
 224
 225/*
 226 *	VIA Apollo VP3 needs ETBF on BT848/878
 227 */
 228static void quirk_viaetbf(struct pci_dev *dev)
 229{
 230	if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
 231		dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
 232		pci_pci_problems |= PCIPCI_VIAETBF;
 233	}
 234}
 235DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C597_0,	quirk_viaetbf);
 236
 237static void quirk_vsfx(struct pci_dev *dev)
 238{
 239	if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
 240		dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
 241		pci_pci_problems |= PCIPCI_VSFX;
 242	}
 243}
 244DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C576,	quirk_vsfx);
 245
 246/*
 247 *	Ali Magik requires workarounds to be used by the drivers
 248 *	that DMA to AGP space. Latency must be set to 0xA and triton
 249 *	workaround applied too
 250 *	[Info kindly provided by ALi]
 251 */
 252static void quirk_alimagik(struct pci_dev *dev)
 253{
 254	if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
 255		dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
 256		pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
 257	}
 258}
 259DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL,	PCI_DEVICE_ID_AL_M1647,		quirk_alimagik);
 260DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL,	PCI_DEVICE_ID_AL_M1651,		quirk_alimagik);
 261
 262/*
 263 *	Natoma has some interesting boundary conditions with Zoran stuff
 264 *	at least
 265 */
 266static void quirk_natoma(struct pci_dev *dev)
 267{
 268	if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
 269		dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
 270		pci_pci_problems |= PCIPCI_NATOMA;
 271	}
 272}
 273DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82441,	quirk_natoma);
 274DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82443LX_0,	quirk_natoma);
 275DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82443LX_1,	quirk_natoma);
 276DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82443BX_0,	quirk_natoma);
 277DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82443BX_1,	quirk_natoma);
 278DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82443BX_2,	quirk_natoma);
 279
 280/*
 281 *  This chip can cause PCI parity errors if config register 0xA0 is read
 282 *  while DMAs are occurring.
 283 */
 284static void quirk_citrine(struct pci_dev *dev)
 285{
 286	dev->cfg_size = 0xA0;
 287}
 288DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM,	PCI_DEVICE_ID_IBM_CITRINE,	quirk_citrine);
 289
 290/*
 291 * This chip can cause bus lockups if config addresses above 0x600
 292 * are read or written.
 293 */
 294static void quirk_nfp6000(struct pci_dev *dev)
 295{
 296	dev->cfg_size = 0x600;
 297}
 298DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME,	PCI_DEVICE_ID_NETRONOME_NFP4000,	quirk_nfp6000);
 299DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME,	PCI_DEVICE_ID_NETRONOME_NFP6000,	quirk_nfp6000);
 300DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME,	PCI_DEVICE_ID_NETRONOME_NFP6000_VF,	quirk_nfp6000);
 301
 302/*  On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
 303static void quirk_extend_bar_to_page(struct pci_dev *dev)
 304{
 305	int i;
 306
 307	for (i = 0; i < PCI_STD_RESOURCE_END; i++) {
 308		struct resource *r = &dev->resource[i];
 309
 310		if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
 311			r->end = PAGE_SIZE - 1;
 312			r->start = 0;
 313			r->flags |= IORESOURCE_UNSET;
 314			dev_info(&dev->dev, "expanded BAR %d to page size: %pR\n",
 315				 i, r);
 316		}
 317	}
 318}
 319DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
 320
 321/*
 322 *  S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
 323 *  If it's needed, re-allocate the region.
 324 */
 325static void quirk_s3_64M(struct pci_dev *dev)
 326{
 327	struct resource *r = &dev->resource[0];
 328
 329	if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
 330		r->flags |= IORESOURCE_UNSET;
 331		r->start = 0;
 332		r->end = 0x3ffffff;
 333	}
 334}
 335DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3,	PCI_DEVICE_ID_S3_868,		quirk_s3_64M);
 336DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3,	PCI_DEVICE_ID_S3_968,		quirk_s3_64M);
 337
 338static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
 339		     const char *name)
 340{
 341	u32 region;
 342	struct pci_bus_region bus_region;
 343	struct resource *res = dev->resource + pos;
 344
 345	pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
 346
 347	if (!region)
 348		return;
 349
 350	res->name = pci_name(dev);
 351	res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
 352	res->flags |=
 353		(IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
 354	region &= ~(size - 1);
 355
 356	/* Convert from PCI bus to resource space */
 357	bus_region.start = region;
 358	bus_region.end = region + size - 1;
 359	pcibios_bus_to_resource(dev->bus, res, &bus_region);
 360
 361	dev_info(&dev->dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
 362		 name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
 363}
 364
 365/*
 366 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
 367 * ver. 1.33  20070103) don't set the correct ISA PCI region header info.
 368 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
 369 * (which conflicts w/ BAR1's memory range).
 370 *
 371 * CS553x's ISA PCI BARs may also be read-only (ref:
 372 * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
 373 */
 374static void quirk_cs5536_vsa(struct pci_dev *dev)
 375{
 376	static char *name = "CS5536 ISA bridge";
 377
 378	if (pci_resource_len(dev, 0) != 8) {
 379		quirk_io(dev, 0,   8, name);	/* SMB */
 380		quirk_io(dev, 1, 256, name);	/* GPIO */
 381		quirk_io(dev, 2,  64, name);	/* MFGPT */
 382		dev_info(&dev->dev, "%s bug detected (incorrect header); workaround applied\n",
 383			 name);
 384	}
 385}
 386DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
 387
 388static void quirk_io_region(struct pci_dev *dev, int port,
 389				unsigned size, int nr, const char *name)
 390{
 391	u16 region;
 392	struct pci_bus_region bus_region;
 393	struct resource *res = dev->resource + nr;
 394
 395	pci_read_config_word(dev, port, &region);
 396	region &= ~(size - 1);
 397
 398	if (!region)
 399		return;
 400
 401	res->name = pci_name(dev);
 402	res->flags = IORESOURCE_IO;
 403
 404	/* Convert from PCI bus to resource space */
 405	bus_region.start = region;
 406	bus_region.end = region + size - 1;
 407	pcibios_bus_to_resource(dev->bus, res, &bus_region);
 408
 409	if (!pci_claim_resource(dev, nr))
 410		dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
 411}
 412
 413/*
 414 *	ATI Northbridge setups MCE the processor if you even
 415 *	read somewhere between 0x3b0->0x3bb or read 0x3d3
 416 */
 417static void quirk_ati_exploding_mce(struct pci_dev *dev)
 418{
 419	dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
 420	/* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
 421	request_region(0x3b0, 0x0C, "RadeonIGP");
 422	request_region(0x3d3, 0x01, "RadeonIGP");
 423}
 424DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI,	PCI_DEVICE_ID_ATI_RS100,   quirk_ati_exploding_mce);
 425
 426/*
 427 * In the AMD NL platform, this device ([1022:7912]) has a class code of
 428 * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
 429 * claim it.
 430 * But the dwc3 driver is a more specific driver for this device, and we'd
 431 * prefer to use it instead of xhci. To prevent xhci from claiming the
 432 * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
 433 * defines as "USB device (not host controller)". The dwc3 driver can then
 434 * claim it based on its Vendor and Device ID.
 435 */
 436static void quirk_amd_nl_class(struct pci_dev *pdev)
 437{
 438	u32 class = pdev->class;
 439
 440	/* Use "USB Device (not host controller)" class */
 441	pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
 442	dev_info(&pdev->dev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
 443		 class, pdev->class);
 444}
 445DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
 446		quirk_amd_nl_class);
 447
 448/*
 449 * Let's make the southbridge information explicit instead
 450 * of having to worry about people probing the ACPI areas,
 451 * for example.. (Yes, it happens, and if you read the wrong
 452 * ACPI register it will put the machine to sleep with no
 453 * way of waking it up again. Bummer).
 454 *
 455 * ALI M7101: Two IO regions pointed to by words at
 456 *	0xE0 (64 bytes of ACPI registers)
 457 *	0xE2 (32 bytes of SMB registers)
 458 */
 459static void quirk_ali7101_acpi(struct pci_dev *dev)
 460{
 461	quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
 462	quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
 
 
 
 
 463}
 464DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL,	PCI_DEVICE_ID_AL_M7101,		quirk_ali7101_acpi);
 465
 466static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
 467{
 468	u32 devres;
 469	u32 mask, size, base;
 470
 471	pci_read_config_dword(dev, port, &devres);
 472	if ((devres & enable) != enable)
 473		return;
 474	mask = (devres >> 16) & 15;
 475	base = devres & 0xffff;
 476	size = 16;
 477	for (;;) {
 478		unsigned bit = size >> 1;
 479		if ((bit & mask) == bit)
 480			break;
 481		size = bit;
 482	}
 483	/*
 484	 * For now we only print it out. Eventually we'll want to
 485	 * reserve it (at least if it's in the 0x1000+ range), but
 486	 * let's get enough confirmation reports first.
 487	 */
 488	base &= -size;
 489	dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base,
 490		 base + size - 1);
 491}
 492
 493static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
 494{
 495	u32 devres;
 496	u32 mask, size, base;
 497
 498	pci_read_config_dword(dev, port, &devres);
 499	if ((devres & enable) != enable)
 500		return;
 501	base = devres & 0xffff0000;
 502	mask = (devres & 0x3f) << 16;
 503	size = 128 << 16;
 504	for (;;) {
 505		unsigned bit = size >> 1;
 506		if ((bit & mask) == bit)
 507			break;
 508		size = bit;
 509	}
 510	/*
 511	 * For now we only print it out. Eventually we'll want to
 512	 * reserve it, but let's get enough confirmation reports first.
 513	 */
 514	base &= -size;
 515	dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base,
 516		 base + size - 1);
 517}
 518
 519/*
 520 * PIIX4 ACPI: Two IO regions pointed to by longwords at
 521 *	0x40 (64 bytes of ACPI registers)
 522 *	0x90 (16 bytes of SMB registers)
 523 * and a few strange programmable PIIX4 device resources.
 524 */
 525static void quirk_piix4_acpi(struct pci_dev *dev)
 526{
 527	u32 res_a;
 528
 529	quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
 530	quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
 
 
 531
 532	/* Device resource A has enables for some of the other ones */
 533	pci_read_config_dword(dev, 0x5c, &res_a);
 534
 535	piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
 536	piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
 537
 538	/* Device resource D is just bitfields for static resources */
 539
 540	/* Device 12 enabled? */
 541	if (res_a & (1 << 29)) {
 542		piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
 543		piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
 544	}
 545	/* Device 13 enabled? */
 546	if (res_a & (1 << 30)) {
 547		piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
 548		piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
 549	}
 550	piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
 551	piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
 552}
 553DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82371AB_3,	quirk_piix4_acpi);
 554DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82443MX_3,	quirk_piix4_acpi);
 555
 556#define ICH_PMBASE	0x40
 557#define ICH_ACPI_CNTL	0x44
 558#define  ICH4_ACPI_EN	0x10
 559#define  ICH6_ACPI_EN	0x80
 560#define ICH4_GPIOBASE	0x58
 561#define ICH4_GPIO_CNTL	0x5c
 562#define  ICH4_GPIO_EN	0x10
 563#define ICH6_GPIOBASE	0x48
 564#define ICH6_GPIO_CNTL	0x4c
 565#define  ICH6_GPIO_EN	0x10
 566
 567/*
 568 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
 569 *	0x40 (128 bytes of ACPI, GPIO & TCO registers)
 570 *	0x58 (64 bytes of GPIO I/O space)
 571 */
 572static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
 573{
 
 574	u8 enable;
 575
 576	/*
 577	 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
 578	 * with low legacy (and fixed) ports. We don't know the decoding
 579	 * priority and can't tell whether the legacy device or the one created
 580	 * here is really at that address.  This happens on boards with broken
 581	 * BIOSes.
 582	*/
 583
 584	pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
 585	if (enable & ICH4_ACPI_EN)
 586		quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
 587				 "ICH4 ACPI/GPIO/TCO");
 
 
 
 
 588
 589	pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
 590	if (enable & ICH4_GPIO_EN)
 591		quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
 592				"ICH4 GPIO");
 
 
 
 
 593}
 594DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801AA_0,		quirk_ich4_lpc_acpi);
 595DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801AB_0,		quirk_ich4_lpc_acpi);
 596DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801BA_0,		quirk_ich4_lpc_acpi);
 597DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801BA_10,	quirk_ich4_lpc_acpi);
 598DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801CA_0,		quirk_ich4_lpc_acpi);
 599DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801CA_12,	quirk_ich4_lpc_acpi);
 600DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801DB_0,		quirk_ich4_lpc_acpi);
 601DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801DB_12,	quirk_ich4_lpc_acpi);
 602DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801EB_0,		quirk_ich4_lpc_acpi);
 603DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_ESB_1,		quirk_ich4_lpc_acpi);
 604
 605static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
 606{
 
 607	u8 enable;
 608
 609	pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
 610	if (enable & ICH6_ACPI_EN)
 611		quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
 612				 "ICH6 ACPI/GPIO/TCO");
 
 
 
 
 613
 614	pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
 615	if (enable & ICH6_GPIO_EN)
 616		quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
 617				"ICH6 GPIO");
 
 
 
 
 618}
 619
 620static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
 621{
 622	u32 val;
 623	u32 size, base;
 624
 625	pci_read_config_dword(dev, reg, &val);
 626
 627	/* Enabled? */
 628	if (!(val & 1))
 629		return;
 630	base = val & 0xfffc;
 631	if (dynsize) {
 632		/*
 633		 * This is not correct. It is 16, 32 or 64 bytes depending on
 634		 * register D31:F0:ADh bits 5:4.
 635		 *
 636		 * But this gets us at least _part_ of it.
 637		 */
 638		size = 16;
 639	} else {
 640		size = 128;
 641	}
 642	base &= ~(size-1);
 643
 644	/* Just print it out for now. We should reserve it after more debugging */
 645	dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
 646}
 647
 648static void quirk_ich6_lpc(struct pci_dev *dev)
 649{
 650	/* Shared ACPI/GPIO decode with all ICH6+ */
 651	ich6_lpc_acpi_gpio(dev);
 652
 653	/* ICH6-specific generic IO decode */
 654	ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
 655	ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
 656}
 657DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
 658DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
 659
 660static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
 661{
 662	u32 val;
 663	u32 mask, base;
 664
 665	pci_read_config_dword(dev, reg, &val);
 666
 667	/* Enabled? */
 668	if (!(val & 1))
 669		return;
 670
 671	/*
 672	 * IO base in bits 15:2, mask in bits 23:18, both
 673	 * are dword-based
 674	 */
 675	base = val & 0xfffc;
 676	mask = (val >> 16) & 0xfc;
 677	mask |= 3;
 678
 679	/* Just print it out for now. We should reserve it after more debugging */
 680	dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
 681}
 682
 683/* ICH7-10 has the same common LPC generic IO decode registers */
 684static void quirk_ich7_lpc(struct pci_dev *dev)
 685{
 686	/* We share the common ACPI/GPIO decode with ICH6 */
 687	ich6_lpc_acpi_gpio(dev);
 688
 689	/* And have 4 ICH7+ generic decodes */
 690	ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
 691	ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
 692	ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
 693	ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
 694}
 695DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
 696DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
 697DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
 698DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
 699DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
 700DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
 701DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
 702DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
 703DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
 704DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
 705DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
 706DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
 707DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,   PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
 708
 709/*
 710 * VIA ACPI: One IO region pointed to by longword at
 711 *	0x48 or 0x20 (256 bytes of ACPI registers)
 712 */
 713static void quirk_vt82c586_acpi(struct pci_dev *dev)
 714{
 715	if (dev->revision & 0x10)
 716		quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
 717				"vt82c586 ACPI");
 
 
 
 
 718}
 719DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C586_3,	quirk_vt82c586_acpi);
 720
 721/*
 722 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
 723 *	0x48 (256 bytes of ACPI registers)
 724 *	0x70 (128 bytes of hardware monitoring register)
 725 *	0x90 (16 bytes of SMB registers)
 726 */
 727static void quirk_vt82c686_acpi(struct pci_dev *dev)
 728{
 
 
 
 729	quirk_vt82c586_acpi(dev);
 730
 731	quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
 732				 "vt82c686 HW-mon");
 733
 734	quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
 
 
 
 735}
 736DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686_4,	quirk_vt82c686_acpi);
 737
 738/*
 739 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
 740 *	0x88 (128 bytes of power management registers)
 741 *	0xd0 (16 bytes of SMB registers)
 742 */
 743static void quirk_vt8235_acpi(struct pci_dev *dev)
 744{
 745	quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
 746	quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
 
 
 
 
 
 
 
 747}
 748DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8235,	quirk_vt8235_acpi);
 749
 750/*
 751 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
 752 *	Disable fast back-to-back on the secondary bus segment
 753 */
 754static void quirk_xio2000a(struct pci_dev *dev)
 755{
 756	struct pci_dev *pdev;
 757	u16 command;
 758
 759	dev_warn(&dev->dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
 
 760	list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
 761		pci_read_config_word(pdev, PCI_COMMAND, &command);
 762		if (command & PCI_COMMAND_FAST_BACK)
 763			pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
 764	}
 765}
 766DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
 767			quirk_xio2000a);
 768
 769#ifdef CONFIG_X86_IO_APIC
 770
 771#include <asm/io_apic.h>
 772
 773/*
 774 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
 775 * devices to the external APIC.
 776 *
 777 * TODO: When we have device-specific interrupt routers,
 778 * this code will go away from quirks.
 779 */
 780static void quirk_via_ioapic(struct pci_dev *dev)
 781{
 782	u8 tmp;
 783
 784	if (nr_ioapics < 1)
 785		tmp = 0;    /* nothing routed to external APIC */
 786	else
 787		tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
 788
 789	dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
 790	       tmp == 0 ? "Disa" : "Ena");
 791
 792	/* Offset 0x58: External APIC IRQ output control */
 793	pci_write_config_byte(dev, 0x58, tmp);
 794}
 795DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686,	quirk_via_ioapic);
 796DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686,	quirk_via_ioapic);
 797
 798/*
 799 * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
 800 * This leads to doubled level interrupt rates.
 801 * Set this bit to get rid of cycle wastage.
 802 * Otherwise uncritical.
 803 */
 804static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
 805{
 806	u8 misc_control2;
 807#define BYPASS_APIC_DEASSERT 8
 808
 809	pci_read_config_byte(dev, 0x5B, &misc_control2);
 810	if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
 811		dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
 812		pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
 813	}
 814}
 815DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237,		quirk_via_vt8237_bypass_apic_deassert);
 816DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237,		quirk_via_vt8237_bypass_apic_deassert);
 817
 818/*
 819 * The AMD io apic can hang the box when an apic irq is masked.
 820 * We check all revs >= B0 (yet not in the pre production!) as the bug
 821 * is currently marked NoFix
 822 *
 823 * We have multiple reports of hangs with this chipset that went away with
 824 * noapic specified. For the moment we assume it's the erratum. We may be wrong
 825 * of course. However the advice is demonstrably good even if so..
 826 */
 827static void quirk_amd_ioapic(struct pci_dev *dev)
 828{
 829	if (dev->revision >= 0x02) {
 830		dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
 831		dev_warn(&dev->dev, "        : booting with the \"noapic\" option\n");
 832	}
 833}
 834DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_VIPER_7410,	quirk_amd_ioapic);
 835#endif /* CONFIG_X86_IO_APIC */
 836
 837#if defined(CONFIG_ARM64) && defined(CONFIG_PCI_ATS)
 838
 839static void quirk_cavium_sriov_rnm_link(struct pci_dev *dev)
 840{
 841	/* Fix for improper SRIOV configuration on Cavium cn88xx  RNM device */
 842	if (dev->subsystem_device == 0xa118)
 843		dev->sriov->link = dev->devfn;
 844}
 845DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CAVIUM, 0xa018, quirk_cavium_sriov_rnm_link);
 846#endif
 847
 848/*
 849 * Some settings of MMRBC can lead to data corruption so block changes.
 850 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
 851 */
 852static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
 853{
 854	if (dev->subordinate && dev->revision <= 0x12) {
 855		dev_info(&dev->dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
 856			 dev->revision);
 857		dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
 858	}
 859}
 860DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
 861
 862/*
 863 * FIXME: it is questionable that quirk_via_acpi
 864 * is needed.  It shows up as an ISA bridge, and does not
 865 * support the PCI_INTERRUPT_LINE register at all.  Therefore
 866 * it seems like setting the pci_dev's 'irq' to the
 867 * value of the ACPI SCI interrupt is only done for convenience.
 868 *	-jgarzik
 869 */
 870static void quirk_via_acpi(struct pci_dev *d)
 871{
 872	/*
 873	 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
 874	 */
 875	u8 irq;
 876	pci_read_config_byte(d, 0x42, &irq);
 877	irq &= 0xf;
 878	if (irq && (irq != 2))
 879		d->irq = irq;
 880}
 881DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C586_3,	quirk_via_acpi);
 882DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686_4,	quirk_via_acpi);
 883
 884
 885/*
 886 *	VIA bridges which have VLink
 887 */
 888
 889static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
 890
 891static void quirk_via_bridge(struct pci_dev *dev)
 892{
 893	/* See what bridge we have and find the device ranges */
 894	switch (dev->device) {
 895	case PCI_DEVICE_ID_VIA_82C686:
 896		/* The VT82C686 is special, it attaches to PCI and can have
 897		   any device number. All its subdevices are functions of
 898		   that single device. */
 899		via_vlink_dev_lo = PCI_SLOT(dev->devfn);
 900		via_vlink_dev_hi = PCI_SLOT(dev->devfn);
 901		break;
 902	case PCI_DEVICE_ID_VIA_8237:
 903	case PCI_DEVICE_ID_VIA_8237A:
 904		via_vlink_dev_lo = 15;
 905		break;
 906	case PCI_DEVICE_ID_VIA_8235:
 907		via_vlink_dev_lo = 16;
 908		break;
 909	case PCI_DEVICE_ID_VIA_8231:
 910	case PCI_DEVICE_ID_VIA_8233_0:
 911	case PCI_DEVICE_ID_VIA_8233A:
 912	case PCI_DEVICE_ID_VIA_8233C_0:
 913		via_vlink_dev_lo = 17;
 914		break;
 915	}
 916}
 917DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686,	quirk_via_bridge);
 918DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8231,		quirk_via_bridge);
 919DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8233_0,	quirk_via_bridge);
 920DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8233A,	quirk_via_bridge);
 921DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8233C_0,	quirk_via_bridge);
 922DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8235,		quirk_via_bridge);
 923DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237,		quirk_via_bridge);
 924DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237A,	quirk_via_bridge);
 925
 926/**
 927 *	quirk_via_vlink		-	VIA VLink IRQ number update
 928 *	@dev: PCI device
 929 *
 930 *	If the device we are dealing with is on a PIC IRQ we need to
 931 *	ensure that the IRQ line register which usually is not relevant
 932 *	for PCI cards, is actually written so that interrupts get sent
 933 *	to the right place.
 934 *	We only do this on systems where a VIA south bridge was detected,
 935 *	and only for VIA devices on the motherboard (see quirk_via_bridge
 936 *	above).
 937 */
 938
 939static void quirk_via_vlink(struct pci_dev *dev)
 940{
 941	u8 irq, new_irq;
 942
 943	/* Check if we have VLink at all */
 944	if (via_vlink_dev_lo == -1)
 945		return;
 946
 947	new_irq = dev->irq;
 948
 949	/* Don't quirk interrupts outside the legacy IRQ range */
 950	if (!new_irq || new_irq > 15)
 951		return;
 952
 953	/* Internal device ? */
 954	if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
 955	    PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
 956		return;
 957
 958	/* This is an internal VLink device on a PIC interrupt. The BIOS
 959	   ought to have set this but may not have, so we redo it */
 960
 961	pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
 962	if (new_irq != irq) {
 963		dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
 964			irq, new_irq);
 965		udelay(15);	/* unknown if delay really needed */
 966		pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
 967	}
 968}
 969DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
 970
 971/*
 972 * VIA VT82C598 has its device ID settable and many BIOSes
 973 * set it to the ID of VT82C597 for backward compatibility.
 974 * We need to switch it off to be able to recognize the real
 975 * type of the chip.
 976 */
 977static void quirk_vt82c598_id(struct pci_dev *dev)
 978{
 979	pci_write_config_byte(dev, 0xfc, 0);
 980	pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
 981}
 982DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C597_0,	quirk_vt82c598_id);
 983
 984/*
 985 * CardBus controllers have a legacy base address that enables them
 986 * to respond as i82365 pcmcia controllers.  We don't want them to
 987 * do this even if the Linux CardBus driver is not loaded, because
 988 * the Linux i82365 driver does not (and should not) handle CardBus.
 989 */
 990static void quirk_cardbus_legacy(struct pci_dev *dev)
 991{
 
 
 992	pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
 993}
 994DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
 995			PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
 996DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
 997			PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
 998
 999/*
1000 * Following the PCI ordering rules is optional on the AMD762. I'm not
1001 * sure what the designers were smoking but let's not inhale...
1002 *
1003 * To be fair to AMD, it follows the spec by default, its BIOS people
1004 * who turn it off!
1005 */
1006static void quirk_amd_ordering(struct pci_dev *dev)
1007{
1008	u32 pcic;
1009	pci_read_config_dword(dev, 0x4C, &pcic);
1010	if ((pcic & 6) != 6) {
1011		pcic |= 6;
1012		dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
1013		pci_write_config_dword(dev, 0x4C, pcic);
1014		pci_read_config_dword(dev, 0x84, &pcic);
1015		pcic |= (1 << 23);	/* Required in this mode */
1016		pci_write_config_dword(dev, 0x84, pcic);
1017	}
1018}
1019DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1020DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1021
1022/*
1023 *	DreamWorks provided workaround for Dunord I-3000 problem
1024 *
1025 *	This card decodes and responds to addresses not apparently
1026 *	assigned to it. We force a larger allocation to ensure that
1027 *	nothing gets put too close to it.
1028 */
1029static void quirk_dunord(struct pci_dev *dev)
1030{
1031	struct resource *r = &dev->resource[1];
1032
1033	r->flags |= IORESOURCE_UNSET;
1034	r->start = 0;
1035	r->end = 0xffffff;
1036}
1037DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD,	PCI_DEVICE_ID_DUNORD_I3000,	quirk_dunord);
1038
1039/*
1040 * i82380FB mobile docking controller: its PCI-to-PCI bridge
1041 * is subtractive decoding (transparent), and does indicate this
1042 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
1043 * instead of 0x01.
1044 */
1045static void quirk_transparent_bridge(struct pci_dev *dev)
1046{
1047	dev->transparent = 1;
1048}
1049DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82380FB,	quirk_transparent_bridge);
1050DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA,	0x605,	quirk_transparent_bridge);
1051
1052/*
1053 * Common misconfiguration of the MediaGX/Geode PCI master that will
1054 * reduce PCI bandwidth from 70MB/s to 25MB/s.  See the GXM/GXLV/GX1
1055 * datasheets found at http://www.national.com/analog for info on what
1056 * these bits do.  <christer@weinigel.se>
1057 */
1058static void quirk_mediagx_master(struct pci_dev *dev)
1059{
1060	u8 reg;
1061
1062	pci_read_config_byte(dev, 0x41, &reg);
1063	if (reg & 2) {
1064		reg &= ~2;
1065		dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
1066			 reg);
1067		pci_write_config_byte(dev, 0x41, reg);
1068	}
1069}
1070DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX,	PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1071DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX,	PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1072
1073/*
1074 *	Ensure C0 rev restreaming is off. This is normally done by
1075 *	the BIOS but in the odd case it is not the results are corruption
1076 *	hence the presence of a Linux check
1077 */
1078static void quirk_disable_pxb(struct pci_dev *pdev)
1079{
1080	u16 config;
1081
1082	if (pdev->revision != 0x04)		/* Only C0 requires this */
1083		return;
1084	pci_read_config_word(pdev, 0x40, &config);
1085	if (config & (1<<6)) {
1086		config &= ~(1<<6);
1087		pci_write_config_word(pdev, 0x40, config);
1088		dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
1089	}
1090}
1091DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82454NX,	quirk_disable_pxb);
1092DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82454NX,	quirk_disable_pxb);
1093
1094static void quirk_amd_ide_mode(struct pci_dev *pdev)
1095{
1096	/* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
1097	u8 tmp;
1098
1099	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1100	if (tmp == 0x01) {
1101		pci_read_config_byte(pdev, 0x40, &tmp);
1102		pci_write_config_byte(pdev, 0x40, tmp|1);
1103		pci_write_config_byte(pdev, 0x9, 1);
1104		pci_write_config_byte(pdev, 0xa, 6);
1105		pci_write_config_byte(pdev, 0x40, tmp);
1106
1107		pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
1108		dev_info(&pdev->dev, "set SATA to AHCI mode\n");
1109	}
1110}
1111DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1112DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1113DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1114DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1115DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1116DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1117DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1118DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1119
1120/*
1121 *	Serverworks CSB5 IDE does not fully support native mode
1122 */
1123static void quirk_svwks_csb5ide(struct pci_dev *pdev)
1124{
1125	u8 prog;
1126	pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1127	if (prog & 5) {
1128		prog &= ~5;
1129		pdev->class &= ~5;
1130		pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1131		/* PCI layer will sort out resources */
1132	}
1133}
1134DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1135
1136/*
1137 *	Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1138 */
1139static void quirk_ide_samemode(struct pci_dev *pdev)
1140{
1141	u8 prog;
1142
1143	pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1144
1145	if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
1146		dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
1147		prog &= ~5;
1148		pdev->class &= ~5;
1149		pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1150	}
1151}
1152DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1153
1154/*
1155 * Some ATA devices break if put into D3
1156 */
1157
1158static void quirk_no_ata_d3(struct pci_dev *pdev)
1159{
1160	pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
 
 
1161}
1162/* Quirk the legacy ATA devices only. The AHCI ones are ok */
1163DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
1164				PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1165DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
1166				PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1167/* ALi loses some register settings that we cannot then restore */
1168DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
1169				PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1170/* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1171   occur when mode detecting */
1172DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
1173				PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1174
1175/* This was originally an Alpha specific thing, but it really fits here.
1176 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1177 */
1178static void quirk_eisa_bridge(struct pci_dev *dev)
1179{
1180	dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1181}
1182DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82375,	quirk_eisa_bridge);
1183
1184
1185/*
1186 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1187 * is not activated. The myth is that Asus said that they do not want the
1188 * users to be irritated by just another PCI Device in the Win98 device
1189 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1190 * package 2.7.0 for details)
1191 *
1192 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1193 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
1194 * becomes necessary to do this tweak in two steps -- the chosen trigger
1195 * is either the Host bridge (preferred) or on-board VGA controller.
1196 *
1197 * Note that we used to unhide the SMBus that way on Toshiba laptops
1198 * (Satellite A40 and Tecra M2) but then found that the thermal management
1199 * was done by SMM code, which could cause unsynchronized concurrent
1200 * accesses to the SMBus registers, with potentially bad effects. Thus you
1201 * should be very careful when adding new entries: if SMM is accessing the
1202 * Intel SMBus, this is a very good reason to leave it hidden.
1203 *
1204 * Likewise, many recent laptops use ACPI for thermal management. If the
1205 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1206 * natively, and keeping the SMBus hidden is the right thing to do. If you
1207 * are about to add an entry in the table below, please first disassemble
1208 * the DSDT and double-check that there is no code accessing the SMBus.
1209 */
1210static int asus_hides_smbus;
1211
1212static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
1213{
1214	if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1215		if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1216			switch (dev->subsystem_device) {
1217			case 0x8025: /* P4B-LX */
1218			case 0x8070: /* P4B */
1219			case 0x8088: /* P4B533 */
1220			case 0x1626: /* L3C notebook */
1221				asus_hides_smbus = 1;
1222			}
1223		else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
1224			switch (dev->subsystem_device) {
1225			case 0x80b1: /* P4GE-V */
1226			case 0x80b2: /* P4PE */
1227			case 0x8093: /* P4B533-V */
1228				asus_hides_smbus = 1;
1229			}
1230		else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
1231			switch (dev->subsystem_device) {
1232			case 0x8030: /* P4T533 */
1233				asus_hides_smbus = 1;
1234			}
1235		else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1236			switch (dev->subsystem_device) {
1237			case 0x8070: /* P4G8X Deluxe */
1238				asus_hides_smbus = 1;
1239			}
1240		else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
1241			switch (dev->subsystem_device) {
1242			case 0x80c9: /* PU-DLS */
1243				asus_hides_smbus = 1;
1244			}
1245		else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1246			switch (dev->subsystem_device) {
1247			case 0x1751: /* M2N notebook */
1248			case 0x1821: /* M5N notebook */
1249			case 0x1897: /* A6L notebook */
1250				asus_hides_smbus = 1;
1251			}
1252		else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1253			switch (dev->subsystem_device) {
1254			case 0x184b: /* W1N notebook */
1255			case 0x186a: /* M6Ne notebook */
1256				asus_hides_smbus = 1;
1257			}
1258		else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1259			switch (dev->subsystem_device) {
1260			case 0x80f2: /* P4P800-X */
1261				asus_hides_smbus = 1;
1262			}
1263		else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
1264			switch (dev->subsystem_device) {
1265			case 0x1882: /* M6V notebook */
1266			case 0x1977: /* A6VA notebook */
1267				asus_hides_smbus = 1;
1268			}
1269	} else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1270		if (dev->device ==  PCI_DEVICE_ID_INTEL_82855PM_HB)
1271			switch (dev->subsystem_device) {
1272			case 0x088C: /* HP Compaq nc8000 */
1273			case 0x0890: /* HP Compaq nc6000 */
1274				asus_hides_smbus = 1;
1275			}
1276		else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1277			switch (dev->subsystem_device) {
1278			case 0x12bc: /* HP D330L */
1279			case 0x12bd: /* HP D530 */
1280			case 0x006a: /* HP Compaq nx9500 */
1281				asus_hides_smbus = 1;
1282			}
1283		else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1284			switch (dev->subsystem_device) {
1285			case 0x12bf: /* HP xw4100 */
1286				asus_hides_smbus = 1;
1287			}
1288	} else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1289		if (dev->device ==  PCI_DEVICE_ID_INTEL_82855PM_HB)
1290			switch (dev->subsystem_device) {
1291			case 0xC00C: /* Samsung P35 notebook */
1292				asus_hides_smbus = 1;
1293		}
1294	} else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1295		if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1296			switch (dev->subsystem_device) {
1297			case 0x0058: /* Compaq Evo N620c */
1298				asus_hides_smbus = 1;
1299			}
1300		else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1301			switch (dev->subsystem_device) {
1302			case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1303				/* Motherboard doesn't have Host bridge
1304				 * subvendor/subdevice IDs, therefore checking
1305				 * its on-board VGA controller */
1306				asus_hides_smbus = 1;
1307			}
1308		else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
1309			switch (dev->subsystem_device) {
1310			case 0x00b8: /* Compaq Evo D510 CMT */
1311			case 0x00b9: /* Compaq Evo D510 SFF */
1312			case 0x00ba: /* Compaq Evo D510 USDT */
1313				/* Motherboard doesn't have Host bridge
1314				 * subvendor/subdevice IDs and on-board VGA
1315				 * controller is disabled if an AGP card is
1316				 * inserted, therefore checking USB UHCI
1317				 * Controller #1 */
1318				asus_hides_smbus = 1;
1319			}
1320		else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1321			switch (dev->subsystem_device) {
1322			case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1323				/* Motherboard doesn't have host bridge
1324				 * subvendor/subdevice IDs, therefore checking
1325				 * its on-board VGA controller */
1326				asus_hides_smbus = 1;
1327			}
1328	}
1329}
1330DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82845_HB,	asus_hides_smbus_hostbridge);
1331DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82845G_HB,	asus_hides_smbus_hostbridge);
1332DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82850_HB,	asus_hides_smbus_hostbridge);
1333DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82865_HB,	asus_hides_smbus_hostbridge);
1334DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82875_HB,	asus_hides_smbus_hostbridge);
1335DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_7205_0,	asus_hides_smbus_hostbridge);
1336DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_E7501_MCH,	asus_hides_smbus_hostbridge);
1337DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82855PM_HB,	asus_hides_smbus_hostbridge);
1338DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82855GM_HB,	asus_hides_smbus_hostbridge);
1339DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1340
1341DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82810_IG3,	asus_hides_smbus_hostbridge);
1342DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_2,	asus_hides_smbus_hostbridge);
1343DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82815_CGC,	asus_hides_smbus_hostbridge);
1344
1345static void asus_hides_smbus_lpc(struct pci_dev *dev)
1346{
1347	u16 val;
1348
1349	if (likely(!asus_hides_smbus))
1350		return;
1351
1352	pci_read_config_word(dev, 0xF2, &val);
1353	if (val & 0x8) {
1354		pci_write_config_word(dev, 0xF2, val & (~0x8));
1355		pci_read_config_word(dev, 0xF2, &val);
1356		if (val & 0x8)
1357			dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
1358				 val);
1359		else
1360			dev_info(&dev->dev, "Enabled i801 SMBus device\n");
1361	}
1362}
1363DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801AA_0,	asus_hides_smbus_lpc);
1364DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_0,	asus_hides_smbus_lpc);
1365DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801BA_0,	asus_hides_smbus_lpc);
1366DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801CA_0,	asus_hides_smbus_lpc);
1367DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801CA_12,	asus_hides_smbus_lpc);
1368DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_12,	asus_hides_smbus_lpc);
1369DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801EB_0,	asus_hides_smbus_lpc);
1370DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801AA_0,	asus_hides_smbus_lpc);
1371DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_0,	asus_hides_smbus_lpc);
1372DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801BA_0,	asus_hides_smbus_lpc);
1373DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801CA_0,	asus_hides_smbus_lpc);
1374DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801CA_12,	asus_hides_smbus_lpc);
1375DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_12,	asus_hides_smbus_lpc);
1376DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801EB_0,	asus_hides_smbus_lpc);
1377
1378/* It appears we just have one such device. If not, we have a warning */
1379static void __iomem *asus_rcba_base;
1380static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
1381{
1382	u32 rcba;
1383
1384	if (likely(!asus_hides_smbus))
1385		return;
1386	WARN_ON(asus_rcba_base);
1387
1388	pci_read_config_dword(dev, 0xF0, &rcba);
1389	/* use bits 31:14, 16 kB aligned */
1390	asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1391	if (asus_rcba_base == NULL)
1392		return;
1393}
1394
1395static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1396{
1397	u32 val;
1398
1399	if (likely(!asus_hides_smbus || !asus_rcba_base))
1400		return;
1401	/* read the Function Disable register, dword mode only */
1402	val = readl(asus_rcba_base + 0x3418);
1403	writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1404}
1405
1406static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1407{
1408	if (likely(!asus_hides_smbus || !asus_rcba_base))
1409		return;
1410	iounmap(asus_rcba_base);
1411	asus_rcba_base = NULL;
1412	dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
1413}
1414
1415static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1416{
1417	asus_hides_smbus_lpc_ich6_suspend(dev);
1418	asus_hides_smbus_lpc_ich6_resume_early(dev);
1419	asus_hides_smbus_lpc_ich6_resume(dev);
1420}
1421DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_1,	asus_hides_smbus_lpc_ich6);
1422DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_1,	asus_hides_smbus_lpc_ich6_suspend);
1423DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_1,	asus_hides_smbus_lpc_ich6_resume);
1424DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_1,	asus_hides_smbus_lpc_ich6_resume_early);
1425
1426/*
1427 * SiS 96x south bridge: BIOS typically hides SMBus device...
1428 */
1429static void quirk_sis_96x_smbus(struct pci_dev *dev)
1430{
1431	u8 val = 0;
1432	pci_read_config_byte(dev, 0x77, &val);
1433	if (val & 0x10) {
1434		dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
1435		pci_write_config_byte(dev, 0x77, val & ~0x10);
1436	}
1437}
1438DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_961,		quirk_sis_96x_smbus);
1439DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_962,		quirk_sis_96x_smbus);
1440DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_963,		quirk_sis_96x_smbus);
1441DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_LPC,		quirk_sis_96x_smbus);
1442DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_961,		quirk_sis_96x_smbus);
1443DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_962,		quirk_sis_96x_smbus);
1444DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_963,		quirk_sis_96x_smbus);
1445DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_LPC,		quirk_sis_96x_smbus);
1446
1447/*
1448 * ... This is further complicated by the fact that some SiS96x south
1449 * bridges pretend to be 85C503/5513 instead.  In that case see if we
1450 * spotted a compatible north bridge to make sure.
1451 * (pci_find_device doesn't work yet)
1452 *
1453 * We can also enable the sis96x bit in the discovery register..
1454 */
1455#define SIS_DETECT_REGISTER 0x40
1456
1457static void quirk_sis_503(struct pci_dev *dev)
1458{
1459	u8 reg;
1460	u16 devid;
1461
1462	pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1463	pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1464	pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1465	if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1466		pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1467		return;
1468	}
1469
1470	/*
1471	 * Ok, it now shows up as a 96x.. run the 96x quirk by
1472	 * hand in case it has already been processed.
1473	 * (depends on link order, which is apparently not guaranteed)
1474	 */
1475	dev->device = devid;
1476	quirk_sis_96x_smbus(dev);
1477}
1478DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_503,		quirk_sis_503);
1479DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_503,		quirk_sis_503);
1480
1481
1482/*
1483 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1484 * and MC97 modem controller are disabled when a second PCI soundcard is
1485 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1486 * -- bjd
1487 */
1488static void asus_hides_ac97_lpc(struct pci_dev *dev)
1489{
1490	u8 val;
1491	int asus_hides_ac97 = 0;
1492
1493	if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1494		if (dev->device == PCI_DEVICE_ID_VIA_8237)
1495			asus_hides_ac97 = 1;
1496	}
1497
1498	if (!asus_hides_ac97)
1499		return;
1500
1501	pci_read_config_byte(dev, 0x50, &val);
1502	if (val & 0xc0) {
1503		pci_write_config_byte(dev, 0x50, val & (~0xc0));
1504		pci_read_config_byte(dev, 0x50, &val);
1505		if (val & 0xc0)
1506			dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
1507				 val);
1508		else
1509			dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
1510	}
1511}
1512DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1513DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1514
1515#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
1516
1517/*
1518 *	If we are using libata we can drive this chip properly but must
1519 *	do this early on to make the additional device appear during
1520 *	the PCI scanning.
1521 */
1522static void quirk_jmicron_ata(struct pci_dev *pdev)
1523{
1524	u32 conf1, conf5, class;
1525	u8 hdr;
1526
1527	/* Only poke fn 0 */
1528	if (PCI_FUNC(pdev->devfn))
1529		return;
1530
1531	pci_read_config_dword(pdev, 0x40, &conf1);
1532	pci_read_config_dword(pdev, 0x80, &conf5);
1533
1534	conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1535	conf5 &= ~(1 << 24);  /* Clear bit 24 */
1536
1537	switch (pdev->device) {
1538	case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1539	case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
1540	case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
1541		/* The controller should be in single function ahci mode */
1542		conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1543		break;
1544
1545	case PCI_DEVICE_ID_JMICRON_JMB365:
1546	case PCI_DEVICE_ID_JMICRON_JMB366:
1547		/* Redirect IDE second PATA port to the right spot */
1548		conf5 |= (1 << 24);
1549		/* Fall through */
1550	case PCI_DEVICE_ID_JMICRON_JMB361:
1551	case PCI_DEVICE_ID_JMICRON_JMB363:
1552	case PCI_DEVICE_ID_JMICRON_JMB369:
1553		/* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1554		/* Set the class codes correctly and then direct IDE 0 */
1555		conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
1556		break;
1557
1558	case PCI_DEVICE_ID_JMICRON_JMB368:
1559		/* The controller should be in single function IDE mode */
1560		conf1 |= 0x00C00000; /* Set 22, 23 */
1561		break;
1562	}
1563
1564	pci_write_config_dword(pdev, 0x40, conf1);
1565	pci_write_config_dword(pdev, 0x80, conf5);
1566
1567	/* Update pdev accordingly */
1568	pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1569	pdev->hdr_type = hdr & 0x7f;
1570	pdev->multifunction = !!(hdr & 0x80);
1571
1572	pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1573	pdev->class = class >> 8;
1574}
1575DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1576DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1577DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1578DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1579DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1580DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1581DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1582DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1583DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1584DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1585DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1586DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1587DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1588DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1589DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1590DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1591DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1592DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1593
1594#endif
1595
1596static void quirk_jmicron_async_suspend(struct pci_dev *dev)
1597{
1598	if (dev->multifunction) {
1599		device_disable_async_suspend(&dev->dev);
1600		dev_info(&dev->dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
1601	}
1602}
1603DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
1604DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
1605DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
1606DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
1607
1608#ifdef CONFIG_X86_IO_APIC
1609static void quirk_alder_ioapic(struct pci_dev *pdev)
1610{
1611	int i;
1612
1613	if ((pdev->class >> 8) != 0xff00)
1614		return;
1615
1616	/* the first BAR is the location of the IO APIC...we must
1617	 * not touch this (and it's already covered by the fixmap), so
1618	 * forcibly insert it into the resource tree */
1619	if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1620		insert_resource(&iomem_resource, &pdev->resource[0]);
1621
1622	/* The next five BARs all seem to be rubbish, so just clean
1623	 * them out */
1624	for (i = 1; i < 6; i++)
1625		memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
 
 
1626}
1627DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_EESSC,	quirk_alder_ioapic);
1628#endif
1629
1630static void quirk_pcie_mch(struct pci_dev *pdev)
1631{
 
1632	pdev->no_msi = 1;
1633}
1634DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_E7520_MCH,	quirk_pcie_mch);
1635DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_E7320_MCH,	quirk_pcie_mch);
1636DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_E7525_MCH,	quirk_pcie_mch);
1637DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI,	0x1610,	quirk_pcie_mch);
1638
1639
1640/*
1641 * It's possible for the MSI to get corrupted if shpc and acpi
1642 * are used together on certain PXH-based systems.
1643 */
1644static void quirk_pcie_pxh(struct pci_dev *dev)
1645{
 
1646	dev->no_msi = 1;
1647	dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
1648}
1649DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXHD_0,	quirk_pcie_pxh);
1650DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXHD_1,	quirk_pcie_pxh);
1651DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_0,	quirk_pcie_pxh);
1652DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_1,	quirk_pcie_pxh);
1653DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXHV,	quirk_pcie_pxh);
1654
1655/*
1656 * Some Intel PCI Express chipsets have trouble with downstream
1657 * device power management.
1658 */
1659static void quirk_intel_pcie_pm(struct pci_dev *dev)
1660{
1661	pci_pm_d3_delay = 120;
1662	dev->no_d1d2 = 1;
1663}
1664
1665DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e2, quirk_intel_pcie_pm);
1666DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e3, quirk_intel_pcie_pm);
1667DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e4, quirk_intel_pcie_pm);
1668DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e5, quirk_intel_pcie_pm);
1669DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e6, quirk_intel_pcie_pm);
1670DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e7, quirk_intel_pcie_pm);
1671DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25f7, quirk_intel_pcie_pm);
1672DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25f8, quirk_intel_pcie_pm);
1673DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25f9, quirk_intel_pcie_pm);
1674DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25fa, quirk_intel_pcie_pm);
1675DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2601, quirk_intel_pcie_pm);
1676DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2602, quirk_intel_pcie_pm);
1677DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2603, quirk_intel_pcie_pm);
1678DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2604, quirk_intel_pcie_pm);
1679DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2605, quirk_intel_pcie_pm);
1680DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2606, quirk_intel_pcie_pm);
1681DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2607, quirk_intel_pcie_pm);
1682DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2608, quirk_intel_pcie_pm);
1683DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2609, quirk_intel_pcie_pm);
1684DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x260a, quirk_intel_pcie_pm);
1685DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x260b, quirk_intel_pcie_pm);
1686
1687#ifdef CONFIG_X86_IO_APIC
1688/*
1689 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1690 * remap the original interrupt in the linux kernel to the boot interrupt, so
1691 * that a PCI device's interrupt handler is installed on the boot interrupt
1692 * line instead.
1693 */
1694static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1695{
1696	if (noioapicquirk || noioapicreroute)
1697		return;
1698
1699	dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
1700	dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
1701		 dev->vendor, dev->device);
1702}
1703DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80333_0,	quirk_reroute_to_boot_interrupts_intel);
1704DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80333_1,	quirk_reroute_to_boot_interrupts_intel);
1705DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ESB2_0,	quirk_reroute_to_boot_interrupts_intel);
1706DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_0,	quirk_reroute_to_boot_interrupts_intel);
1707DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_1,	quirk_reroute_to_boot_interrupts_intel);
1708DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXHV,	quirk_reroute_to_boot_interrupts_intel);
1709DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80332_0,	quirk_reroute_to_boot_interrupts_intel);
1710DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80332_1,	quirk_reroute_to_boot_interrupts_intel);
1711DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80333_0,	quirk_reroute_to_boot_interrupts_intel);
1712DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80333_1,	quirk_reroute_to_boot_interrupts_intel);
1713DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ESB2_0,	quirk_reroute_to_boot_interrupts_intel);
1714DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_0,	quirk_reroute_to_boot_interrupts_intel);
1715DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_1,	quirk_reroute_to_boot_interrupts_intel);
1716DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXHV,	quirk_reroute_to_boot_interrupts_intel);
1717DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80332_0,	quirk_reroute_to_boot_interrupts_intel);
1718DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80332_1,	quirk_reroute_to_boot_interrupts_intel);
1719
1720/*
1721 * On some chipsets we can disable the generation of legacy INTx boot
1722 * interrupts.
1723 */
1724
1725/*
1726 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1727 * 300641-004US, section 5.7.3.
1728 */
1729#define INTEL_6300_IOAPIC_ABAR		0x40
1730#define INTEL_6300_DISABLE_BOOT_IRQ	(1<<14)
1731
1732static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1733{
1734	u16 pci_config_word;
1735
1736	if (noioapicquirk)
1737		return;
1738
1739	pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1740	pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1741	pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1742
1743	dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1744		 dev->vendor, dev->device);
1745}
1746DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,   PCI_DEVICE_ID_INTEL_ESB_10,	quirk_disable_intel_boot_interrupt);
1747DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,   PCI_DEVICE_ID_INTEL_ESB_10,	quirk_disable_intel_boot_interrupt);
1748
1749/*
1750 * disable boot interrupts on HT-1000
1751 */
1752#define BC_HT1000_FEATURE_REG		0x64
1753#define BC_HT1000_PIC_REGS_ENABLE	(1<<0)
1754#define BC_HT1000_MAP_IDX		0xC00
1755#define BC_HT1000_MAP_DATA		0xC01
1756
1757static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1758{
1759	u32 pci_config_dword;
1760	u8 irq;
1761
1762	if (noioapicquirk)
1763		return;
1764
1765	pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1766	pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1767			BC_HT1000_PIC_REGS_ENABLE);
1768
1769	for (irq = 0x10; irq < 0x10 + 32; irq++) {
1770		outb(irq, BC_HT1000_MAP_IDX);
1771		outb(0x00, BC_HT1000_MAP_DATA);
1772	}
1773
1774	pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1775
1776	dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1777		 dev->vendor, dev->device);
1778}
1779DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS,   PCI_DEVICE_ID_SERVERWORKS_HT1000SB,	quirk_disable_broadcom_boot_interrupt);
1780DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS,   PCI_DEVICE_ID_SERVERWORKS_HT1000SB,	quirk_disable_broadcom_boot_interrupt);
1781
1782/*
1783 * disable boot interrupts on AMD and ATI chipsets
1784 */
1785/*
1786 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1787 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1788 * (due to an erratum).
1789 */
1790#define AMD_813X_MISC			0x40
1791#define AMD_813X_NOIOAMODE		(1<<0)
1792#define AMD_813X_REV_B1			0x12
1793#define AMD_813X_REV_B2			0x13
1794
1795static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1796{
1797	u32 pci_config_dword;
1798
1799	if (noioapicquirk)
1800		return;
1801	if ((dev->revision == AMD_813X_REV_B1) ||
1802	    (dev->revision == AMD_813X_REV_B2))
1803		return;
1804
1805	pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1806	pci_config_dword &= ~AMD_813X_NOIOAMODE;
1807	pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1808
1809	dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1810		 dev->vendor, dev->device);
1811}
1812DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_8131_BRIDGE,	quirk_disable_amd_813x_boot_interrupt);
1813DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_8131_BRIDGE,	quirk_disable_amd_813x_boot_interrupt);
1814DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_8132_BRIDGE,	quirk_disable_amd_813x_boot_interrupt);
1815DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_8132_BRIDGE,	quirk_disable_amd_813x_boot_interrupt);
1816
1817#define AMD_8111_PCI_IRQ_ROUTING	0x56
1818
1819static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1820{
1821	u16 pci_config_word;
1822
1823	if (noioapicquirk)
1824		return;
1825
1826	pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1827	if (!pci_config_word) {
1828		dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] already disabled\n",
1829			 dev->vendor, dev->device);
1830		return;
1831	}
1832	pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
1833	dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1834		 dev->vendor, dev->device);
1835}
1836DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,   PCI_DEVICE_ID_AMD_8111_SMBUS,	quirk_disable_amd_8111_boot_interrupt);
1837DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD,   PCI_DEVICE_ID_AMD_8111_SMBUS,	quirk_disable_amd_8111_boot_interrupt);
1838#endif /* CONFIG_X86_IO_APIC */
1839
1840/*
1841 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1842 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1843 * Re-allocate the region if needed...
1844 */
1845static void quirk_tc86c001_ide(struct pci_dev *dev)
1846{
1847	struct resource *r = &dev->resource[0];
1848
1849	if (r->start & 0x8) {
1850		r->flags |= IORESOURCE_UNSET;
1851		r->start = 0;
1852		r->end = 0xf;
1853	}
1854}
1855DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1856			 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1857			 quirk_tc86c001_ide);
1858
1859/*
1860 * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
1861 * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
1862 * being read correctly if bit 7 of the base address is set.
1863 * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
1864 * Re-allocate the regions to a 256-byte boundary if necessary.
1865 */
1866static void quirk_plx_pci9050(struct pci_dev *dev)
1867{
1868	unsigned int bar;
1869
1870	/* Fixed in revision 2 (PCI 9052). */
1871	if (dev->revision >= 2)
1872		return;
1873	for (bar = 0; bar <= 1; bar++)
1874		if (pci_resource_len(dev, bar) == 0x80 &&
1875		    (pci_resource_start(dev, bar) & 0x80)) {
1876			struct resource *r = &dev->resource[bar];
1877			dev_info(&dev->dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
1878				 bar);
1879			r->flags |= IORESOURCE_UNSET;
1880			r->start = 0;
1881			r->end = 0xff;
1882		}
1883}
1884DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
1885			 quirk_plx_pci9050);
1886/*
1887 * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
1888 * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
1889 * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
1890 * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
1891 *
1892 * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
1893 * driver.
1894 */
1895DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
1896DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
1897
1898static void quirk_netmos(struct pci_dev *dev)
1899{
1900	unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1901	unsigned int num_serial = dev->subsystem_device & 0xf;
1902
1903	/*
1904	 * These Netmos parts are multiport serial devices with optional
1905	 * parallel ports.  Even when parallel ports are present, they
1906	 * are identified as class SERIAL, which means the serial driver
1907	 * will claim them.  To prevent this, mark them as class OTHER.
1908	 * These combo devices should be claimed by parport_serial.
1909	 *
1910	 * The subdevice ID is of the form 0x00PS, where <P> is the number
1911	 * of parallel ports and <S> is the number of serial ports.
1912	 */
1913	switch (dev->device) {
1914	case PCI_DEVICE_ID_NETMOS_9835:
1915		/* Well, this rule doesn't hold for the following 9835 device */
1916		if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
1917				dev->subsystem_device == 0x0299)
1918			return;
1919	case PCI_DEVICE_ID_NETMOS_9735:
1920	case PCI_DEVICE_ID_NETMOS_9745:
1921	case PCI_DEVICE_ID_NETMOS_9845:
1922	case PCI_DEVICE_ID_NETMOS_9855:
1923		if (num_parallel) {
1924			dev_info(&dev->dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
 
 
 
1925				dev->device, num_parallel, num_serial);
1926			dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1927			    (dev->class & 0xff);
1928		}
1929	}
1930}
1931DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
1932			 PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
1933
1934/*
1935 * Quirk non-zero PCI functions to route VPD access through function 0 for
1936 * devices that share VPD resources between functions.  The functions are
1937 * expected to be identical devices.
1938 */
1939static void quirk_f0_vpd_link(struct pci_dev *dev)
1940{
1941	struct pci_dev *f0;
1942
1943	if (!PCI_FUNC(dev->devfn))
1944		return;
1945
1946	f0 = pci_get_slot(dev->bus, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
1947	if (!f0)
1948		return;
1949
1950	if (f0->vpd && dev->class == f0->class &&
1951	    dev->vendor == f0->vendor && dev->device == f0->device)
1952		dev->dev_flags |= PCI_DEV_FLAGS_VPD_REF_F0;
1953
1954	pci_dev_put(f0);
1955}
1956DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
1957			      PCI_CLASS_NETWORK_ETHERNET, 8, quirk_f0_vpd_link);
1958
1959static void quirk_e100_interrupt(struct pci_dev *dev)
1960{
1961	u16 command, pmcsr;
1962	u8 __iomem *csr;
1963	u8 cmd_hi;
 
1964
1965	switch (dev->device) {
1966	/* PCI IDs taken from drivers/net/e100.c */
1967	case 0x1029:
1968	case 0x1030 ... 0x1034:
1969	case 0x1038 ... 0x103E:
1970	case 0x1050 ... 0x1057:
1971	case 0x1059:
1972	case 0x1064 ... 0x106B:
1973	case 0x1091 ... 0x1095:
1974	case 0x1209:
1975	case 0x1229:
1976	case 0x2449:
1977	case 0x2459:
1978	case 0x245D:
1979	case 0x27DC:
1980		break;
1981	default:
1982		return;
1983	}
1984
1985	/*
1986	 * Some firmware hands off the e100 with interrupts enabled,
1987	 * which can cause a flood of interrupts if packets are
1988	 * received before the driver attaches to the device.  So
1989	 * disable all e100 interrupts here.  The driver will
1990	 * re-enable them when it's ready.
1991	 */
1992	pci_read_config_word(dev, PCI_COMMAND, &command);
1993
1994	if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
1995		return;
1996
1997	/*
1998	 * Check that the device is in the D0 power state. If it's not,
1999	 * there is no point to look any further.
2000	 */
2001	if (dev->pm_cap) {
2002		pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
 
2003		if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
2004			return;
2005	}
2006
2007	/* Convert from PCI bus to resource space.  */
2008	csr = ioremap(pci_resource_start(dev, 0), 8);
2009	if (!csr) {
2010		dev_warn(&dev->dev, "Can't map e100 registers\n");
2011		return;
2012	}
2013
2014	cmd_hi = readb(csr + 3);
2015	if (cmd_hi == 0) {
2016		dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; disabling\n");
 
2017		writeb(1, csr + 3);
2018	}
2019
2020	iounmap(csr);
2021}
2022DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
2023			PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
2024
2025/*
2026 * The 82575 and 82598 may experience data corruption issues when transitioning
2027 * out of L0S.  To prevent this we need to disable L0S on the pci-e link
2028 */
2029static void quirk_disable_aspm_l0s(struct pci_dev *dev)
2030{
2031	dev_info(&dev->dev, "Disabling L0s\n");
2032	pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
2033}
2034DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
2035DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
2036DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
2037DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
2038DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
2039DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
2040DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
2041DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
2042DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
2043DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
2044DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
2045DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
2046DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
2047DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
2048
2049static void fixup_rev1_53c810(struct pci_dev *dev)
2050{
2051	u32 class = dev->class;
2052
2053	/*
2054	 * rev 1 ncr53c810 chips don't set the class at all which means
2055	 * they don't get their resources remapped. Fix that here.
2056	 */
2057	if (class)
2058		return;
2059
2060	dev->class = PCI_CLASS_STORAGE_SCSI << 8;
2061	dev_info(&dev->dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
2062		 class, dev->class);
 
2063}
2064DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
2065
2066/* Enable 1k I/O space granularity on the Intel P64H2 */
2067static void quirk_p64h2_1k_io(struct pci_dev *dev)
2068{
2069	u16 en1k;
 
 
 
2070
2071	pci_read_config_word(dev, 0x40, &en1k);
2072
2073	if (en1k & 0x200) {
2074		dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
2075		dev->io_window_1k = 1;
 
 
 
 
 
 
 
 
 
2076	}
2077}
2078DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	0x1460,		quirk_p64h2_1k_io);
2079
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2080/* Under some circumstances, AER is not linked with extended capabilities.
2081 * Force it to be linked by setting the corresponding control bit in the
2082 * config space.
2083 */
2084static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
2085{
2086	uint8_t b;
2087	if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2088		if (!(b & 0x20)) {
2089			pci_write_config_byte(dev, 0xf41, b | 0x20);
2090			dev_info(&dev->dev, "Linking AER extended capability\n");
 
2091		}
2092	}
2093}
2094DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA,  PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2095			quirk_nvidia_ck804_pcie_aer_ext_cap);
2096DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA,  PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2097			quirk_nvidia_ck804_pcie_aer_ext_cap);
2098
2099static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
2100{
2101	/*
2102	 * Disable PCI Bus Parking and PCI Master read caching on CX700
2103	 * which causes unspecified timing errors with a VT6212L on the PCI
2104	 * bus leading to USB2.0 packet loss.
2105	 *
2106	 * This quirk is only enabled if a second (on the external PCI bus)
2107	 * VT6212L is found -- the CX700 core itself also contains a USB
2108	 * host controller with the same PCI ID as the VT6212L.
2109	 */
2110
2111	/* Count VT6212L instances */
2112	struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2113		PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
2114	uint8_t b;
2115
2116	/* p should contain the first (internal) VT6212L -- see if we have
2117	   an external one by searching again */
2118	p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2119	if (!p)
2120		return;
2121	pci_dev_put(p);
2122
2123	if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2124		if (b & 0x40) {
2125			/* Turn off PCI Bus Parking */
2126			pci_write_config_byte(dev, 0x76, b ^ 0x40);
2127
2128			dev_info(&dev->dev, "Disabling VIA CX700 PCI parking\n");
 
2129		}
2130	}
2131
2132	if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2133		if (b != 0) {
2134			/* Turn off PCI Master read caching */
2135			pci_write_config_byte(dev, 0x72, 0x0);
2136
2137			/* Set PCI Master Bus time-out to "1x16 PCLK" */
2138			pci_write_config_byte(dev, 0x75, 0x1);
2139
2140			/* Disable "Read FIFO Timer" */
2141			pci_write_config_byte(dev, 0x77, 0x0);
2142
2143			dev_info(&dev->dev, "Disabling VIA CX700 PCI caching\n");
 
2144		}
2145	}
2146}
2147DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
2148
2149/*
2150 * If a device follows the VPD format spec, the PCI core will not read or
2151 * write past the VPD End Tag.  But some vendors do not follow the VPD
2152 * format spec, so we can't tell how much data is safe to access.  Devices
2153 * may behave unpredictably if we access too much.  Blacklist these devices
2154 * so we don't touch VPD at all.
2155 */
2156static void quirk_blacklist_vpd(struct pci_dev *dev)
2157{
2158	if (dev->vpd) {
2159		dev->vpd->len = 0;
2160		dev_warn(&dev->dev, FW_BUG "disabling VPD access (can't determine size of non-standard VPD format)\n");
2161	}
2162}
2163
2164DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0060, quirk_blacklist_vpd);
2165DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x007c, quirk_blacklist_vpd);
2166DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0413, quirk_blacklist_vpd);
2167DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0078, quirk_blacklist_vpd);
2168DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0079, quirk_blacklist_vpd);
2169DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0073, quirk_blacklist_vpd);
2170DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0071, quirk_blacklist_vpd);
2171DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x005b, quirk_blacklist_vpd);
2172DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x002f, quirk_blacklist_vpd);
2173DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x005d, quirk_blacklist_vpd);
2174DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x005f, quirk_blacklist_vpd);
2175DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, PCI_ANY_ID,
2176		quirk_blacklist_vpd);
2177DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_QLOGIC, 0x2261, quirk_blacklist_vpd);
2178
2179/*
2180 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
2181 * VPD end tag will hang the device.  This problem was initially
2182 * observed when a vpd entry was created in sysfs
2183 * ('/sys/bus/pci/devices/<id>/vpd').   A read to this sysfs entry
2184 * will dump 32k of data.  Reading a full 32k will cause an access
2185 * beyond the VPD end tag causing the device to hang.  Once the device
2186 * is hung, the bnx2 driver will not be able to reset the device.
2187 * We believe that it is legal to read beyond the end tag and
2188 * therefore the solution is to limit the read/write length.
2189 */
2190static void quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
2191{
2192	/*
2193	 * Only disable the VPD capability for 5706, 5706S, 5708,
2194	 * 5708S and 5709 rev. A
2195	 */
2196	if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
2197	    (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
2198	    (dev->device == PCI_DEVICE_ID_NX2_5708) ||
2199	    (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
2200	    ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
2201	     (dev->revision & 0xf0) == 0x0)) {
2202		if (dev->vpd)
2203			dev->vpd->len = 0x80;
2204	}
2205}
2206
2207DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2208			PCI_DEVICE_ID_NX2_5706,
2209			quirk_brcm_570x_limit_vpd);
2210DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2211			PCI_DEVICE_ID_NX2_5706S,
2212			quirk_brcm_570x_limit_vpd);
2213DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2214			PCI_DEVICE_ID_NX2_5708,
2215			quirk_brcm_570x_limit_vpd);
2216DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2217			PCI_DEVICE_ID_NX2_5708S,
2218			quirk_brcm_570x_limit_vpd);
2219DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2220			PCI_DEVICE_ID_NX2_5709,
2221			quirk_brcm_570x_limit_vpd);
2222DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2223			PCI_DEVICE_ID_NX2_5709S,
2224			quirk_brcm_570x_limit_vpd);
2225
2226static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
2227{
2228	u32 rev;
2229
2230	pci_read_config_dword(dev, 0xf4, &rev);
2231
2232	/* Only CAP the MRRS if the device is a 5719 A0 */
2233	if (rev == 0x05719000) {
2234		int readrq = pcie_get_readrq(dev);
2235		if (readrq > 2048)
2236			pcie_set_readrq(dev, 2048);
2237	}
2238}
2239
2240DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
2241			 PCI_DEVICE_ID_TIGON3_5719,
2242			 quirk_brcm_5719_limit_mrrs);
2243
2244#ifdef CONFIG_PCIE_IPROC_PLATFORM
2245static void quirk_paxc_bridge(struct pci_dev *pdev)
2246{
2247	/* The PCI config space is shared with the PAXC root port and the first
2248	 * Ethernet device.  So, we need to workaround this by telling the PCI
2249	 * code that the bridge is not an Ethernet device.
2250	 */
2251	if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
2252		pdev->class = PCI_CLASS_BRIDGE_PCI << 8;
2253
2254	/* MPSS is not being set properly (as it is currently 0).  This is
2255	 * because that area of the PCI config space is hard coded to zero, and
2256	 * is not modifiable by firmware.  Set this to 2 (e.g., 512 byte MPS)
2257	 * so that the MPS can be set to the real max value.
2258	 */
2259	pdev->pcie_mpss = 2;
2260}
2261DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16cd, quirk_paxc_bridge);
2262DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16f0, quirk_paxc_bridge);
2263#endif
2264
2265/* Originally in EDAC sources for i82875P:
2266 * Intel tells BIOS developers to hide device 6 which
2267 * configures the overflow device access containing
2268 * the DRBs - this is where we expose device 6.
2269 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2270 */
2271static void quirk_unhide_mch_dev6(struct pci_dev *dev)
2272{
2273	u8 reg;
2274
2275	if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2276		dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
2277		pci_write_config_byte(dev, 0xF4, reg | 0x02);
2278	}
2279}
2280
2281DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2282			quirk_unhide_mch_dev6);
2283DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2284			quirk_unhide_mch_dev6);
2285
2286#ifdef CONFIG_TILEPRO
2287/*
2288 * The Tilera TILEmpower tilepro platform needs to set the link speed
2289 * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
2290 * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
2291 * capability register of the PEX8624 PCIe switch. The switch
2292 * supports link speed auto negotiation, but falsely sets
2293 * the link speed to 5GT/s.
2294 */
2295static void quirk_tile_plx_gen1(struct pci_dev *dev)
2296{
2297	if (tile_plx_gen1) {
2298		pci_write_config_dword(dev, 0x98, 0x1);
2299		mdelay(50);
2300	}
2301}
2302DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
2303#endif /* CONFIG_TILEPRO */
2304
2305#ifdef CONFIG_PCI_MSI
2306/* Some chipsets do not support MSI. We cannot easily rely on setting
2307 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
2308 * some other buses controlled by the chipset even if Linux is not
2309 * aware of it.  Instead of setting the flag on all buses in the
2310 * machine, simply disable MSI globally.
2311 */
2312static void quirk_disable_all_msi(struct pci_dev *dev)
2313{
2314	pci_no_msi();
2315	dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
2316}
2317DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2318DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2319DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
2320DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
2321DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
2322DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
2323DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
2324DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi);
2325
2326/* Disable MSI on chipsets that are known to not support it */
2327static void quirk_disable_msi(struct pci_dev *dev)
2328{
2329	if (dev->subordinate) {
2330		dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
 
2331		dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2332	}
2333}
2334DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
2335DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
2336DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
2337
2338/*
2339 * The APC bridge device in AMD 780 family northbridges has some random
2340 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2341 * we use the possible vendor/device IDs of the host bridge for the
2342 * declared quirk, and search for the APC bridge by slot number.
2343 */
2344static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
2345{
2346	struct pci_dev *apc_bridge;
2347
2348	apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2349	if (apc_bridge) {
2350		if (apc_bridge->device == 0x9602)
2351			quirk_disable_msi(apc_bridge);
2352		pci_dev_put(apc_bridge);
2353	}
2354}
2355DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2356DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2357
2358/* Go through the list of Hypertransport capabilities and
2359 * return 1 if a HT MSI capability is found and enabled */
2360static int msi_ht_cap_enabled(struct pci_dev *dev)
2361{
2362	int pos, ttl = PCI_FIND_CAP_TTL;
2363
2364	pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2365	while (pos && ttl--) {
2366		u8 flags;
2367
2368		if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2369					 &flags) == 0) {
 
2370			dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
2371				flags & HT_MSI_FLAGS_ENABLE ?
2372				"enabled" : "disabled");
2373			return (flags & HT_MSI_FLAGS_ENABLE) != 0;
2374		}
2375
2376		pos = pci_find_next_ht_capability(dev, pos,
2377						  HT_CAPTYPE_MSI_MAPPING);
2378	}
2379	return 0;
2380}
2381
2382/* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
2383static void quirk_msi_ht_cap(struct pci_dev *dev)
2384{
2385	if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
2386		dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
 
2387		dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2388	}
2389}
2390DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2391			quirk_msi_ht_cap);
2392
2393/* The nVidia CK804 chipset may have 2 HT MSI mappings.
2394 * MSI are supported if the MSI capability set in any of these mappings.
2395 */
2396static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
2397{
2398	struct pci_dev *pdev;
2399
2400	if (!dev->subordinate)
2401		return;
2402
2403	/* check HT MSI cap on this chipset and the root one.
2404	 * a single one having MSI is enough to be sure that MSI are supported.
2405	 */
2406	pdev = pci_get_slot(dev->bus, 0);
2407	if (!pdev)
2408		return;
2409	if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
2410		dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
 
2411		dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2412	}
2413	pci_dev_put(pdev);
2414}
2415DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2416			quirk_nvidia_ck804_msi_ht_cap);
2417
2418/* Force enable MSI mapping capability on HT bridges */
2419static void ht_enable_msi_mapping(struct pci_dev *dev)
2420{
2421	int pos, ttl = PCI_FIND_CAP_TTL;
2422
2423	pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2424	while (pos && ttl--) {
2425		u8 flags;
2426
2427		if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2428					 &flags) == 0) {
2429			dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2430
2431			pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2432					      flags | HT_MSI_FLAGS_ENABLE);
2433		}
2434		pos = pci_find_next_ht_capability(dev, pos,
2435						  HT_CAPTYPE_MSI_MAPPING);
2436	}
2437}
2438DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2439			 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2440			 ht_enable_msi_mapping);
2441
2442DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2443			 ht_enable_msi_mapping);
2444
2445/* The P5N32-SLI motherboards from Asus have a problem with msi
2446 * for the MCP55 NIC. It is not yet determined whether the msi problem
2447 * also affects other devices. As for now, turn off msi for this device.
2448 */
2449static void nvenet_msi_disable(struct pci_dev *dev)
2450{
2451	const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2452
2453	if (board_name &&
2454	    (strstr(board_name, "P5N32-SLI PREMIUM") ||
2455	     strstr(board_name, "P5N32-E SLI"))) {
2456		dev_info(&dev->dev, "Disabling msi for MCP55 NIC on P5N32-SLI\n");
 
2457		dev->no_msi = 1;
2458	}
2459}
2460DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2461			PCI_DEVICE_ID_NVIDIA_NVENET_15,
2462			nvenet_msi_disable);
2463
2464/*
2465 * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
2466 * config register.  This register controls the routing of legacy
2467 * interrupts from devices that route through the MCP55.  If this register
2468 * is misprogrammed, interrupts are only sent to the BSP, unlike
2469 * conventional systems where the IRQ is broadcast to all online CPUs.  Not
2470 * having this register set properly prevents kdump from booting up
2471 * properly, so let's make sure that we have it set correctly.
2472 * Note that this is an undocumented register.
2473 */
2474static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
2475{
2476	u32 cfg;
2477
2478	if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2479		return;
2480
2481	pci_read_config_dword(dev, 0x74, &cfg);
2482
2483	if (cfg & ((1 << 2) | (1 << 15))) {
2484		printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
2485		cfg &= ~((1 << 2) | (1 << 15));
2486		pci_write_config_dword(dev, 0x74, cfg);
2487	}
2488}
2489
2490DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2491			PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2492			nvbridge_check_legacy_irq_routing);
2493
2494DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2495			PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2496			nvbridge_check_legacy_irq_routing);
2497
2498static int ht_check_msi_mapping(struct pci_dev *dev)
2499{
2500	int pos, ttl = PCI_FIND_CAP_TTL;
2501	int found = 0;
2502
2503	/* check if there is HT MSI cap or enabled on this device */
2504	pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2505	while (pos && ttl--) {
2506		u8 flags;
2507
2508		if (found < 1)
2509			found = 1;
2510		if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2511					 &flags) == 0) {
2512			if (flags & HT_MSI_FLAGS_ENABLE) {
2513				if (found < 2) {
2514					found = 2;
2515					break;
2516				}
2517			}
2518		}
2519		pos = pci_find_next_ht_capability(dev, pos,
2520						  HT_CAPTYPE_MSI_MAPPING);
2521	}
2522
2523	return found;
2524}
2525
2526static int host_bridge_with_leaf(struct pci_dev *host_bridge)
2527{
2528	struct pci_dev *dev;
2529	int pos;
2530	int i, dev_no;
2531	int found = 0;
2532
2533	dev_no = host_bridge->devfn >> 3;
2534	for (i = dev_no + 1; i < 0x20; i++) {
2535		dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2536		if (!dev)
2537			continue;
2538
2539		/* found next host bridge ?*/
2540		pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2541		if (pos != 0) {
2542			pci_dev_put(dev);
2543			break;
2544		}
2545
2546		if (ht_check_msi_mapping(dev)) {
2547			found = 1;
2548			pci_dev_put(dev);
2549			break;
2550		}
2551		pci_dev_put(dev);
2552	}
2553
2554	return found;
2555}
2556
2557#define PCI_HT_CAP_SLAVE_CTRL0     4    /* link control */
2558#define PCI_HT_CAP_SLAVE_CTRL1     8    /* link control to */
2559
2560static int is_end_of_ht_chain(struct pci_dev *dev)
2561{
2562	int pos, ctrl_off;
2563	int end = 0;
2564	u16 flags, ctrl;
2565
2566	pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2567
2568	if (!pos)
2569		goto out;
2570
2571	pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2572
2573	ctrl_off = ((flags >> 10) & 1) ?
2574			PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2575	pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2576
2577	if (ctrl & (1 << 6))
2578		end = 1;
2579
2580out:
2581	return end;
2582}
2583
2584static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
2585{
2586	struct pci_dev *host_bridge;
2587	int pos;
2588	int i, dev_no;
2589	int found = 0;
2590
2591	dev_no = dev->devfn >> 3;
2592	for (i = dev_no; i >= 0; i--) {
2593		host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2594		if (!host_bridge)
2595			continue;
2596
2597		pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2598		if (pos != 0) {
2599			found = 1;
2600			break;
2601		}
2602		pci_dev_put(host_bridge);
2603	}
2604
2605	if (!found)
2606		return;
2607
2608	/* don't enable end_device/host_bridge with leaf directly here */
2609	if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2610	    host_bridge_with_leaf(host_bridge))
2611		goto out;
2612
2613	/* root did that ! */
2614	if (msi_ht_cap_enabled(host_bridge))
2615		goto out;
2616
2617	ht_enable_msi_mapping(dev);
2618
2619out:
2620	pci_dev_put(host_bridge);
2621}
2622
2623static void ht_disable_msi_mapping(struct pci_dev *dev)
2624{
2625	int pos, ttl = PCI_FIND_CAP_TTL;
2626
2627	pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2628	while (pos && ttl--) {
2629		u8 flags;
2630
2631		if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2632					 &flags) == 0) {
2633			dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
2634
2635			pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2636					      flags & ~HT_MSI_FLAGS_ENABLE);
2637		}
2638		pos = pci_find_next_ht_capability(dev, pos,
2639						  HT_CAPTYPE_MSI_MAPPING);
2640	}
2641}
2642
2643static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
2644{
2645	struct pci_dev *host_bridge;
2646	int pos;
2647	int found;
2648
2649	if (!pci_msi_enabled())
2650		return;
2651
2652	/* check if there is HT MSI cap or enabled on this device */
2653	found = ht_check_msi_mapping(dev);
2654
2655	/* no HT MSI CAP */
2656	if (found == 0)
2657		return;
2658
2659	/*
2660	 * HT MSI mapping should be disabled on devices that are below
2661	 * a non-Hypertransport host bridge. Locate the host bridge...
2662	 */
2663	host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2664	if (host_bridge == NULL) {
2665		dev_warn(&dev->dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
 
2666		return;
2667	}
2668
2669	pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2670	if (pos != 0) {
2671		/* Host bridge is to HT */
2672		if (found == 1) {
2673			/* it is not enabled, try to enable it */
2674			if (all)
2675				ht_enable_msi_mapping(dev);
2676			else
2677				nv_ht_enable_msi_mapping(dev);
2678		}
2679		goto out;
2680	}
2681
2682	/* HT MSI is not enabled */
2683	if (found == 1)
2684		goto out;
2685
2686	/* Host bridge is not to HT, disable HT MSI mapping on this device */
2687	ht_disable_msi_mapping(dev);
2688
2689out:
2690	pci_dev_put(host_bridge);
2691}
2692
2693static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
2694{
2695	return __nv_msi_ht_cap_quirk(dev, 1);
2696}
2697
2698static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
2699{
2700	return __nv_msi_ht_cap_quirk(dev, 0);
2701}
2702
2703DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2704DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2705
2706DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2707DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2708
2709static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
2710{
2711	dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2712}
2713static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
2714{
2715	struct pci_dev *p;
2716
2717	/* SB700 MSI issue will be fixed at HW level from revision A21,
2718	 * we need check PCI REVISION ID of SMBus controller to get SB700
2719	 * revision.
2720	 */
2721	p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2722			   NULL);
2723	if (!p)
2724		return;
2725
2726	if ((p->revision < 0x3B) && (p->revision >= 0x30))
2727		dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2728	pci_dev_put(p);
2729}
2730static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
2731{
2732	/* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
2733	if (dev->revision < 0x18) {
2734		dev_info(&dev->dev, "set MSI_INTX_DISABLE_BUG flag\n");
2735		dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2736	}
2737}
2738DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2739			PCI_DEVICE_ID_TIGON3_5780,
2740			quirk_msi_intx_disable_bug);
2741DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2742			PCI_DEVICE_ID_TIGON3_5780S,
2743			quirk_msi_intx_disable_bug);
2744DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2745			PCI_DEVICE_ID_TIGON3_5714,
2746			quirk_msi_intx_disable_bug);
2747DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2748			PCI_DEVICE_ID_TIGON3_5714S,
2749			quirk_msi_intx_disable_bug);
2750DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2751			PCI_DEVICE_ID_TIGON3_5715,
2752			quirk_msi_intx_disable_bug);
2753DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2754			PCI_DEVICE_ID_TIGON3_5715S,
2755			quirk_msi_intx_disable_bug);
2756
2757DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
2758			quirk_msi_intx_disable_ati_bug);
2759DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
2760			quirk_msi_intx_disable_ati_bug);
2761DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
2762			quirk_msi_intx_disable_ati_bug);
2763DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
2764			quirk_msi_intx_disable_ati_bug);
2765DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
2766			quirk_msi_intx_disable_ati_bug);
2767
2768DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2769			quirk_msi_intx_disable_bug);
2770DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2771			quirk_msi_intx_disable_bug);
2772DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2773			quirk_msi_intx_disable_bug);
2774
2775DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
2776			quirk_msi_intx_disable_bug);
2777DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
2778			quirk_msi_intx_disable_bug);
2779DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
2780			quirk_msi_intx_disable_bug);
2781DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
2782			quirk_msi_intx_disable_bug);
2783DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
2784			quirk_msi_intx_disable_bug);
2785DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
2786			quirk_msi_intx_disable_bug);
2787DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
2788			quirk_msi_intx_disable_qca_bug);
2789DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
2790			quirk_msi_intx_disable_qca_bug);
2791DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
2792			quirk_msi_intx_disable_qca_bug);
2793DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
2794			quirk_msi_intx_disable_qca_bug);
2795DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
2796			quirk_msi_intx_disable_qca_bug);
2797#endif /* CONFIG_PCI_MSI */
2798
2799/* Allow manual resource allocation for PCI hotplug bridges
2800 * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
2801 * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
2802 * kernel fails to allocate resources when hotplug device is
2803 * inserted and PCI bus is rescanned.
2804 */
2805static void quirk_hotplug_bridge(struct pci_dev *dev)
2806{
2807	dev->is_hotplug_bridge = 1;
2808}
2809
2810DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
2811
2812/*
2813 * This is a quirk for the Ricoh MMC controller found as a part of
2814 * some mulifunction chips.
2815
2816 * This is very similar and based on the ricoh_mmc driver written by
2817 * Philip Langdale. Thank you for these magic sequences.
2818 *
2819 * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
2820 * and one or both of cardbus or firewire.
2821 *
2822 * It happens that they implement SD and MMC
2823 * support as separate controllers (and PCI functions). The linux SDHCI
2824 * driver supports MMC cards but the chip detects MMC cards in hardware
2825 * and directs them to the MMC controller - so the SDHCI driver never sees
2826 * them.
2827 *
2828 * To get around this, we must disable the useless MMC controller.
2829 * At that point, the SDHCI controller will start seeing them
2830 * It seems to be the case that the relevant PCI registers to deactivate the
2831 * MMC controller live on PCI function 0, which might be the cardbus controller
2832 * or the firewire controller, depending on the particular chip in question
2833 *
2834 * This has to be done early, because as soon as we disable the MMC controller
2835 * other pci functions shift up one level, e.g. function #2 becomes function
2836 * #1, and this will confuse the pci core.
2837 */
2838
2839#ifdef CONFIG_MMC_RICOH_MMC
2840static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
2841{
2842	/* disable via cardbus interface */
2843	u8 write_enable;
2844	u8 write_target;
2845	u8 disable;
2846
2847	/* disable must be done via function #0 */
2848	if (PCI_FUNC(dev->devfn))
2849		return;
2850
2851	pci_read_config_byte(dev, 0xB7, &disable);
2852	if (disable & 0x02)
2853		return;
2854
2855	pci_read_config_byte(dev, 0x8E, &write_enable);
2856	pci_write_config_byte(dev, 0x8E, 0xAA);
2857	pci_read_config_byte(dev, 0x8D, &write_target);
2858	pci_write_config_byte(dev, 0x8D, 0xB7);
2859	pci_write_config_byte(dev, 0xB7, disable | 0x02);
2860	pci_write_config_byte(dev, 0x8E, write_enable);
2861	pci_write_config_byte(dev, 0x8D, write_target);
2862
2863	dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
2864	dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2865}
2866DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2867DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2868
2869static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
2870{
2871	/* disable via firewire interface */
2872	u8 write_enable;
2873	u8 disable;
2874
2875	/* disable must be done via function #0 */
2876	if (PCI_FUNC(dev->devfn))
2877		return;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2878	/*
2879	 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
2880	 * certain types of SD/MMC cards. Lowering the SD base
2881	 * clock frequency from 200Mhz to 50Mhz fixes this issue.
2882	 *
2883	 * 0x150 - SD2.0 mode enable for changing base clock
2884	 *	   frequency to 50Mhz
2885	 * 0xe1  - Base clock frequency
2886	 * 0x32  - 50Mhz new clock frequency
2887	 * 0xf9  - Key register for 0x150
2888	 * 0xfc  - key register for 0xe1
2889	 */
2890	if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
2891	    dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
2892		pci_write_config_byte(dev, 0xf9, 0xfc);
2893		pci_write_config_byte(dev, 0x150, 0x10);
2894		pci_write_config_byte(dev, 0xf9, 0x00);
2895		pci_write_config_byte(dev, 0xfc, 0x01);
2896		pci_write_config_byte(dev, 0xe1, 0x32);
2897		pci_write_config_byte(dev, 0xfc, 0x00);
2898
2899		dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
2900	}
2901
2902	pci_read_config_byte(dev, 0xCB, &disable);
2903
2904	if (disable & 0x02)
2905		return;
2906
2907	pci_read_config_byte(dev, 0xCA, &write_enable);
2908	pci_write_config_byte(dev, 0xCA, 0x57);
2909	pci_write_config_byte(dev, 0xCB, disable | 0x02);
2910	pci_write_config_byte(dev, 0xCA, write_enable);
2911
2912	dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
2913	dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2914
2915}
2916DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2917DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2918DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
2919DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
2920DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
2921DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
2922#endif /*CONFIG_MMC_RICOH_MMC*/
2923
2924#ifdef CONFIG_DMAR_TABLE
2925#define VTUNCERRMSK_REG	0x1ac
2926#define VTD_MSK_SPEC_ERRORS	(1 << 31)
2927/*
2928 * This is a quirk for masking vt-d spec defined errors to platform error
2929 * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
2930 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
2931 * on the RAS config settings of the platform) when a vt-d fault happens.
2932 * The resulting SMI caused the system to hang.
2933 *
2934 * VT-d spec related errors are already handled by the VT-d OS code, so no
2935 * need to report the same error through other channels.
2936 */
2937static void vtd_mask_spec_errors(struct pci_dev *dev)
2938{
2939	u32 word;
2940
2941	pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
2942	pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
2943}
2944DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
2945DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
2946#endif
2947
2948static void fixup_ti816x_class(struct pci_dev *dev)
2949{
2950	u32 class = dev->class;
2951
2952	/* TI 816x devices do not have class code set when in PCIe boot mode */
2953	dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
2954	dev_info(&dev->dev, "PCI class overridden (%#08x -> %#08x)\n",
2955		 class, dev->class);
2956}
2957DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
2958			      PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
2959
2960/* Some PCIe devices do not work reliably with the claimed maximum
2961 * payload size supported.
2962 */
2963static void fixup_mpss_256(struct pci_dev *dev)
2964{
2965	dev->pcie_mpss = 1; /* 256 bytes */
2966}
2967DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2968			 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
2969DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2970			 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
2971DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2972			 PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
2973
2974/* Intel 5000 and 5100 Memory controllers have an errata with read completion
2975 * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
2976 * Since there is no way of knowing what the PCIE MPS on each fabric will be
2977 * until all of the devices are discovered and buses walked, read completion
2978 * coalescing must be disabled.  Unfortunately, it cannot be re-enabled because
2979 * it is possible to hotplug a device with MPS of 256B.
2980 */
2981static void quirk_intel_mc_errata(struct pci_dev *dev)
2982{
2983	int err;
2984	u16 rcc;
2985
2986	if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
2987	    pcie_bus_config == PCIE_BUS_DEFAULT)
2988		return;
2989
2990	/* Intel errata specifies bits to change but does not say what they are.
2991	 * Keeping them magical until such time as the registers and values can
2992	 * be explained.
2993	 */
2994	err = pci_read_config_word(dev, 0x48, &rcc);
2995	if (err) {
2996		dev_err(&dev->dev, "Error attempting to read the read completion coalescing register\n");
2997		return;
2998	}
2999
3000	if (!(rcc & (1 << 10)))
3001		return;
3002
3003	rcc &= ~(1 << 10);
3004
3005	err = pci_write_config_word(dev, 0x48, rcc);
3006	if (err) {
3007		dev_err(&dev->dev, "Error attempting to write the read completion coalescing register\n");
3008		return;
3009	}
3010
3011	pr_info_once("Read completion coalescing disabled due to hardware errata relating to 256B MPS\n");
3012}
3013/* Intel 5000 series memory controllers and ports 2-7 */
3014DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
3015DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
3016DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
3017DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
3018DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
3019DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
3020DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
3021DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
3022DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
3023DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
3024DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
3025DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
3026DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
3027DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
3028/* Intel 5100 series memory controllers and ports 2-7 */
3029DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
3030DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
3031DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
3032DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
3033DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
3034DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
3035DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
3036DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
3037DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
3038DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
3039DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
3040
3041
3042/*
3043 * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum.  To
3044 * work around this, query the size it should be configured to by the device and
3045 * modify the resource end to correspond to this new size.
3046 */
3047static void quirk_intel_ntb(struct pci_dev *dev)
3048{
3049	int rc;
3050	u8 val;
3051
3052	rc = pci_read_config_byte(dev, 0x00D0, &val);
3053	if (rc)
3054		return;
3055
3056	dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
3057
3058	rc = pci_read_config_byte(dev, 0x00D1, &val);
3059	if (rc)
3060		return;
3061
3062	dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
3063}
3064DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
3065DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
3066
3067static ktime_t fixup_debug_start(struct pci_dev *dev,
3068				 void (*fn)(struct pci_dev *dev))
3069{
3070	ktime_t calltime = 0;
3071
3072	dev_dbg(&dev->dev, "calling %pF\n", fn);
3073	if (initcall_debug) {
3074		pr_debug("calling  %pF @ %i for %s\n",
3075			 fn, task_pid_nr(current), dev_name(&dev->dev));
3076		calltime = ktime_get();
3077	}
3078
3079	return calltime;
3080}
3081
3082static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
3083			       void (*fn)(struct pci_dev *dev))
3084{
3085	ktime_t delta, rettime;
3086	unsigned long long duration;
3087
3088	if (initcall_debug) {
3089		rettime = ktime_get();
3090		delta = ktime_sub(rettime, calltime);
3091		duration = (unsigned long long) ktime_to_ns(delta) >> 10;
3092		pr_debug("pci fixup %pF returned after %lld usecs for %s\n",
3093			 fn, duration, dev_name(&dev->dev));
3094	}
3095}
3096
3097/*
3098 * Some BIOS implementations leave the Intel GPU interrupts enabled,
3099 * even though no one is handling them (f.e. i915 driver is never loaded).
3100 * Additionally the interrupt destination is not set up properly
3101 * and the interrupt ends up -somewhere-.
3102 *
3103 * These spurious interrupts are "sticky" and the kernel disables
3104 * the (shared) interrupt line after 100.000+ generated interrupts.
3105 *
3106 * Fix it by disabling the still enabled interrupts.
3107 * This resolves crashes often seen on monitor unplug.
3108 */
3109#define I915_DEIER_REG 0x4400c
3110static void disable_igfx_irq(struct pci_dev *dev)
3111{
3112	void __iomem *regs = pci_iomap(dev, 0, 0);
3113	if (regs == NULL) {
3114		dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
3115		return;
3116	}
3117
3118	/* Check if any interrupt line is still enabled */
3119	if (readl(regs + I915_DEIER_REG) != 0) {
3120		dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
3121
3122		writel(0, regs + I915_DEIER_REG);
3123	}
3124
3125	pci_iounmap(dev, regs);
3126}
3127DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
3128DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
3129DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
3130
3131/*
3132 * PCI devices which are on Intel chips can skip the 10ms delay
3133 * before entering D3 mode.
3134 */
3135static void quirk_remove_d3_delay(struct pci_dev *dev)
3136{
3137	dev->d3_delay = 0;
3138}
3139/* C600 Series devices do not need 10ms d3_delay */
3140DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
3141DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
3142DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
3143/* Lynxpoint-H PCH devices do not need 10ms d3_delay */
3144DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
3145DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
3146DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
3147DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
3148DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
3149DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
3150DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
3151DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
3152DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
3153DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
3154DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
3155/* Intel Cherrytrail devices do not need 10ms d3_delay */
3156DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3_delay);
3157DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3_delay);
3158DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3_delay);
3159DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3_delay);
3160DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3_delay);
3161DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3_delay);
3162DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3_delay);
3163DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3_delay);
3164DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3_delay);
3165
3166/*
3167 * Some devices may pass our check in pci_intx_mask_supported() if
3168 * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
3169 * support this feature.
3170 */
3171static void quirk_broken_intx_masking(struct pci_dev *dev)
3172{
3173	dev->broken_intx_masking = 1;
3174}
3175DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x0030,
3176			quirk_broken_intx_masking);
3177DECLARE_PCI_FIXUP_FINAL(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
3178			quirk_broken_intx_masking);
3179
3180/*
3181 * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
3182 * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
3183 *
3184 * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
3185 */
3186DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_REALTEK, 0x8169,
3187			quirk_broken_intx_masking);
3188
3189/*
3190 * Intel i40e (XL710/X710) 10/20/40GbE NICs all have broken INTx masking,
3191 * DisINTx can be set but the interrupt status bit is non-functional.
3192 */
3193DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1572,
3194			quirk_broken_intx_masking);
3195DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1574,
3196			quirk_broken_intx_masking);
3197DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1580,
3198			quirk_broken_intx_masking);
3199DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1581,
3200			quirk_broken_intx_masking);
3201DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1583,
3202			quirk_broken_intx_masking);
3203DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1584,
3204			quirk_broken_intx_masking);
3205DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1585,
3206			quirk_broken_intx_masking);
3207DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1586,
3208			quirk_broken_intx_masking);
3209DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1587,
3210			quirk_broken_intx_masking);
3211DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1588,
3212			quirk_broken_intx_masking);
3213DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1589,
3214			quirk_broken_intx_masking);
3215DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d0,
3216			quirk_broken_intx_masking);
3217DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d1,
3218			quirk_broken_intx_masking);
3219DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d2,
3220			quirk_broken_intx_masking);
3221
3222static u16 mellanox_broken_intx_devs[] = {
3223	PCI_DEVICE_ID_MELLANOX_HERMON_SDR,
3224	PCI_DEVICE_ID_MELLANOX_HERMON_DDR,
3225	PCI_DEVICE_ID_MELLANOX_HERMON_QDR,
3226	PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2,
3227	PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2,
3228	PCI_DEVICE_ID_MELLANOX_HERMON_EN,
3229	PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2,
3230	PCI_DEVICE_ID_MELLANOX_CONNECTX_EN,
3231	PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2,
3232	PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2,
3233	PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2,
3234	PCI_DEVICE_ID_MELLANOX_CONNECTX2,
3235	PCI_DEVICE_ID_MELLANOX_CONNECTX3,
3236	PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO,
3237};
3238
3239#define CONNECTX_4_CURR_MAX_MINOR 99
3240#define CONNECTX_4_INTX_SUPPORT_MINOR 14
3241
3242/*
3243 * Check ConnectX-4/LX FW version to see if it supports legacy interrupts.
3244 * If so, don't mark it as broken.
3245 * FW minor > 99 means older FW version format and no INTx masking support.
3246 * FW minor < 14 means new FW version format and no INTx masking support.
3247 */
3248static void mellanox_check_broken_intx_masking(struct pci_dev *pdev)
3249{
3250	__be32 __iomem *fw_ver;
3251	u16 fw_major;
3252	u16 fw_minor;
3253	u16 fw_subminor;
3254	u32 fw_maj_min;
3255	u32 fw_sub_min;
3256	int i;
3257
3258	for (i = 0; i < ARRAY_SIZE(mellanox_broken_intx_devs); i++) {
3259		if (pdev->device == mellanox_broken_intx_devs[i]) {
3260			pdev->broken_intx_masking = 1;
3261			return;
3262		}
3263	}
3264
3265	/* Getting here means Connect-IB cards and up. Connect-IB has no INTx
3266	 * support so shouldn't be checked further
3267	 */
3268	if (pdev->device == PCI_DEVICE_ID_MELLANOX_CONNECTIB)
3269		return;
3270
3271	if (pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4 &&
3272	    pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX)
3273		return;
3274
3275	/* For ConnectX-4 and ConnectX-4LX, need to check FW support */
3276	if (pci_enable_device_mem(pdev)) {
3277		dev_warn(&pdev->dev, "Can't enable device memory\n");
3278		return;
3279	}
3280
3281	fw_ver = ioremap(pci_resource_start(pdev, 0), 4);
3282	if (!fw_ver) {
3283		dev_warn(&pdev->dev, "Can't map ConnectX-4 initialization segment\n");
3284		goto out;
3285	}
3286
3287	/* Reading from resource space should be 32b aligned */
3288	fw_maj_min = ioread32be(fw_ver);
3289	fw_sub_min = ioread32be(fw_ver + 1);
3290	fw_major = fw_maj_min & 0xffff;
3291	fw_minor = fw_maj_min >> 16;
3292	fw_subminor = fw_sub_min & 0xffff;
3293	if (fw_minor > CONNECTX_4_CURR_MAX_MINOR ||
3294	    fw_minor < CONNECTX_4_INTX_SUPPORT_MINOR) {
3295		dev_warn(&pdev->dev, "ConnectX-4: FW %u.%u.%u doesn't support INTx masking, disabling. Please upgrade FW to %d.14.1100 and up for INTx support\n",
3296			 fw_major, fw_minor, fw_subminor, pdev->device ==
3297			 PCI_DEVICE_ID_MELLANOX_CONNECTX4 ? 12 : 14);
3298		pdev->broken_intx_masking = 1;
3299	}
3300
3301	iounmap(fw_ver);
3302
3303out:
3304	pci_disable_device(pdev);
3305}
3306DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
3307			mellanox_check_broken_intx_masking);
3308
3309static void quirk_no_bus_reset(struct pci_dev *dev)
3310{
3311	dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
3312}
3313
3314/*
3315 * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset.
3316 * The device will throw a Link Down error on AER-capable systems and
3317 * regardless of AER, config space of the device is never accessible again
3318 * and typically causes the system to hang or reset when access is attempted.
3319 * http://www.spinics.net/lists/linux-pci/msg34797.html
3320 */
3321DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
3322DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset);
3323DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset);
3324DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0033, quirk_no_bus_reset);
3325
3326static void quirk_no_pm_reset(struct pci_dev *dev)
3327{
3328	/*
3329	 * We can't do a bus reset on root bus devices, but an ineffective
3330	 * PM reset may be better than nothing.
3331	 */
3332	if (!pci_is_root_bus(dev->bus))
3333		dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
3334}
3335
3336/*
3337 * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
3338 * causes a reset (i.e., they advertise NoSoftRst-).  This transition seems
3339 * to have no effect on the device: it retains the framebuffer contents and
3340 * monitor sync.  Advertising this support makes other layers, like VFIO,
3341 * assume pci_reset_function() is viable for this device.  Mark it as
3342 * unavailable to skip it when testing reset methods.
3343 */
3344DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
3345			       PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
3346
3347/*
3348 * Thunderbolt controllers with broken MSI hotplug signaling:
3349 * Entire 1st generation (Light Ridge, Eagle Ridge, Light Peak) and part
3350 * of the 2nd generation (Cactus Ridge 4C up to revision 1, Port Ridge).
3351 */
3352static void quirk_thunderbolt_hotplug_msi(struct pci_dev *pdev)
3353{
3354	if (pdev->is_hotplug_bridge &&
3355	    (pdev->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C ||
3356	     pdev->revision <= 1))
3357		pdev->no_msi = 1;
3358}
3359DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
3360			quirk_thunderbolt_hotplug_msi);
3361DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EAGLE_RIDGE,
3362			quirk_thunderbolt_hotplug_msi);
3363DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_PEAK,
3364			quirk_thunderbolt_hotplug_msi);
3365DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3366			quirk_thunderbolt_hotplug_msi);
3367DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PORT_RIDGE,
3368			quirk_thunderbolt_hotplug_msi);
3369
3370static void quirk_chelsio_extend_vpd(struct pci_dev *dev)
3371{
3372	pci_set_vpd_size(dev, 8192);
3373}
3374
3375DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x20, quirk_chelsio_extend_vpd);
3376DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x21, quirk_chelsio_extend_vpd);
3377DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x22, quirk_chelsio_extend_vpd);
3378DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x23, quirk_chelsio_extend_vpd);
3379DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x24, quirk_chelsio_extend_vpd);
3380DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x25, quirk_chelsio_extend_vpd);
3381DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x26, quirk_chelsio_extend_vpd);
3382DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x30, quirk_chelsio_extend_vpd);
3383DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x31, quirk_chelsio_extend_vpd);
3384DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x32, quirk_chelsio_extend_vpd);
3385DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x35, quirk_chelsio_extend_vpd);
3386DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x36, quirk_chelsio_extend_vpd);
3387DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x37, quirk_chelsio_extend_vpd);
3388
3389#ifdef CONFIG_ACPI
3390/*
3391 * Apple: Shutdown Cactus Ridge Thunderbolt controller.
3392 *
3393 * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
3394 * shutdown before suspend. Otherwise the native host interface (NHI) will not
3395 * be present after resume if a device was plugged in before suspend.
3396 *
3397 * The thunderbolt controller consists of a pcie switch with downstream
3398 * bridges leading to the NHI and to the tunnel pci bridges.
3399 *
3400 * This quirk cuts power to the whole chip. Therefore we have to apply it
3401 * during suspend_noirq of the upstream bridge.
3402 *
3403 * Power is automagically restored before resume. No action is needed.
3404 */
3405static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
3406{
3407	acpi_handle bridge, SXIO, SXFP, SXLV;
3408
3409	if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
3410		return;
3411	if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
3412		return;
3413	bridge = ACPI_HANDLE(&dev->dev);
3414	if (!bridge)
3415		return;
3416	/*
3417	 * SXIO and SXLV are present only on machines requiring this quirk.
3418	 * TB bridges in external devices might have the same device id as those
3419	 * on the host, but they will not have the associated ACPI methods. This
3420	 * implicitly checks that we are at the right bridge.
3421	 */
3422	if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
3423	    || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
3424	    || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
3425		return;
3426	dev_info(&dev->dev, "quirk: cutting power to thunderbolt controller...\n");
3427
3428	/* magic sequence */
3429	acpi_execute_simple_method(SXIO, NULL, 1);
3430	acpi_execute_simple_method(SXFP, NULL, 0);
3431	msleep(300);
3432	acpi_execute_simple_method(SXLV, NULL, 0);
3433	acpi_execute_simple_method(SXIO, NULL, 0);
3434	acpi_execute_simple_method(SXLV, NULL, 0);
3435}
3436DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL,
3437			       PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3438			       quirk_apple_poweroff_thunderbolt);
3439
3440/*
3441 * Apple: Wait for the thunderbolt controller to reestablish pci tunnels.
3442 *
3443 * During suspend the thunderbolt controller is reset and all pci
3444 * tunnels are lost. The NHI driver will try to reestablish all tunnels
3445 * during resume. We have to manually wait for the NHI since there is
3446 * no parent child relationship between the NHI and the tunneled
3447 * bridges.
3448 */
3449static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
3450{
3451	struct pci_dev *sibling = NULL;
3452	struct pci_dev *nhi = NULL;
3453
3454	if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
3455		return;
3456	if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
3457		return;
3458	/*
3459	 * Find the NHI and confirm that we are a bridge on the tb host
3460	 * controller and not on a tb endpoint.
3461	 */
3462	sibling = pci_get_slot(dev->bus, 0x0);
3463	if (sibling == dev)
3464		goto out; /* we are the downstream bridge to the NHI */
3465	if (!sibling || !sibling->subordinate)
3466		goto out;
3467	nhi = pci_get_slot(sibling->subordinate, 0x0);
3468	if (!nhi)
3469		goto out;
3470	if (nhi->vendor != PCI_VENDOR_ID_INTEL
3471		    || (nhi->device != PCI_DEVICE_ID_INTEL_LIGHT_RIDGE &&
3472			nhi->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C &&
3473			nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_NHI &&
3474			nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_NHI)
3475		    || nhi->class != PCI_CLASS_SYSTEM_OTHER << 8)
3476		goto out;
3477	dev_info(&dev->dev, "quirk: waiting for thunderbolt to reestablish PCI tunnels...\n");
3478	device_pm_wait_for_dev(&dev->dev, &nhi->dev);
3479out:
3480	pci_dev_put(nhi);
3481	pci_dev_put(sibling);
3482}
3483DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3484			       PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
3485			       quirk_apple_wait_for_thunderbolt);
3486DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3487			       PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3488			       quirk_apple_wait_for_thunderbolt);
3489DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3490			       PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_BRIDGE,
3491			       quirk_apple_wait_for_thunderbolt);
3492DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3493			       PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_BRIDGE,
3494			       quirk_apple_wait_for_thunderbolt);
3495#endif
3496
3497static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
3498			  struct pci_fixup *end)
3499{
3500	ktime_t calltime;
3501
3502	for (; f < end; f++)
3503		if ((f->class == (u32) (dev->class >> f->class_shift) ||
3504		     f->class == (u32) PCI_ANY_ID) &&
3505		    (f->vendor == dev->vendor ||
3506		     f->vendor == (u16) PCI_ANY_ID) &&
3507		    (f->device == dev->device ||
3508		     f->device == (u16) PCI_ANY_ID)) {
3509			calltime = fixup_debug_start(dev, f->hook);
3510			f->hook(dev);
3511			fixup_debug_report(dev, calltime, f->hook);
3512		}
 
 
3513}
3514
3515extern struct pci_fixup __start_pci_fixups_early[];
3516extern struct pci_fixup __end_pci_fixups_early[];
3517extern struct pci_fixup __start_pci_fixups_header[];
3518extern struct pci_fixup __end_pci_fixups_header[];
3519extern struct pci_fixup __start_pci_fixups_final[];
3520extern struct pci_fixup __end_pci_fixups_final[];
3521extern struct pci_fixup __start_pci_fixups_enable[];
3522extern struct pci_fixup __end_pci_fixups_enable[];
3523extern struct pci_fixup __start_pci_fixups_resume[];
3524extern struct pci_fixup __end_pci_fixups_resume[];
3525extern struct pci_fixup __start_pci_fixups_resume_early[];
3526extern struct pci_fixup __end_pci_fixups_resume_early[];
3527extern struct pci_fixup __start_pci_fixups_suspend[];
3528extern struct pci_fixup __end_pci_fixups_suspend[];
3529extern struct pci_fixup __start_pci_fixups_suspend_late[];
3530extern struct pci_fixup __end_pci_fixups_suspend_late[];
3531
3532static bool pci_apply_fixup_final_quirks;
3533
3534void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
3535{
3536	struct pci_fixup *start, *end;
3537
3538	switch (pass) {
3539	case pci_fixup_early:
3540		start = __start_pci_fixups_early;
3541		end = __end_pci_fixups_early;
3542		break;
3543
3544	case pci_fixup_header:
3545		start = __start_pci_fixups_header;
3546		end = __end_pci_fixups_header;
3547		break;
3548
3549	case pci_fixup_final:
3550		if (!pci_apply_fixup_final_quirks)
3551			return;
3552		start = __start_pci_fixups_final;
3553		end = __end_pci_fixups_final;
3554		break;
3555
3556	case pci_fixup_enable:
3557		start = __start_pci_fixups_enable;
3558		end = __end_pci_fixups_enable;
3559		break;
3560
3561	case pci_fixup_resume:
3562		start = __start_pci_fixups_resume;
3563		end = __end_pci_fixups_resume;
3564		break;
3565
3566	case pci_fixup_resume_early:
3567		start = __start_pci_fixups_resume_early;
3568		end = __end_pci_fixups_resume_early;
3569		break;
3570
3571	case pci_fixup_suspend:
3572		start = __start_pci_fixups_suspend;
3573		end = __end_pci_fixups_suspend;
3574		break;
3575
3576	case pci_fixup_suspend_late:
3577		start = __start_pci_fixups_suspend_late;
3578		end = __end_pci_fixups_suspend_late;
3579		break;
3580
3581	default:
3582		/* stupid compiler warning, you would think with an enum... */
3583		return;
3584	}
3585	pci_do_fixups(dev, start, end);
3586}
3587EXPORT_SYMBOL(pci_fixup_device);
3588
3589
3590static int __init pci_apply_final_quirks(void)
3591{
3592	struct pci_dev *dev = NULL;
3593	u8 cls = 0;
3594	u8 tmp;
3595
3596	if (pci_cache_line_size)
3597		printk(KERN_DEBUG "PCI: CLS %u bytes\n",
3598		       pci_cache_line_size << 2);
3599
3600	pci_apply_fixup_final_quirks = true;
3601	for_each_pci_dev(dev) {
3602		pci_fixup_device(pci_fixup_final, dev);
3603		/*
3604		 * If arch hasn't set it explicitly yet, use the CLS
3605		 * value shared by all PCI devices.  If there's a
3606		 * mismatch, fall back to the default value.
3607		 */
3608		if (!pci_cache_line_size) {
3609			pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
3610			if (!cls)
3611				cls = tmp;
3612			if (!tmp || cls == tmp)
3613				continue;
3614
3615			printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
3616			       cls << 2, tmp << 2,
3617			       pci_dfl_cache_line_size << 2);
3618			pci_cache_line_size = pci_dfl_cache_line_size;
3619		}
3620	}
3621
3622	if (!pci_cache_line_size) {
3623		printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
3624		       cls << 2, pci_dfl_cache_line_size << 2);
3625		pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
3626	}
3627
3628	return 0;
3629}
3630
3631fs_initcall_sync(pci_apply_final_quirks);
3632
3633/*
3634 * Followings are device-specific reset methods which can be used to
3635 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3636 * not available.
3637 */
3638static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
3639{
3640	/*
3641	 * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
3642	 *
3643	 * The 82599 supports FLR on VFs, but FLR support is reported only
3644	 * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
3645	 * Therefore, we can't use pcie_flr(), which checks the VF DEVCAP.
3646	 */
3647
3648	if (probe)
3649		return 0;
 
 
 
3650
3651	if (!pci_wait_for_pending_transaction(dev))
3652		dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
3653
3654	pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
 
3655
3656	msleep(100);
3657
3658	return 0;
3659}
3660
3661#define SOUTH_CHICKEN2		0xc2004
3662#define PCH_PP_STATUS		0xc7200
3663#define PCH_PP_CONTROL		0xc7204
3664#define MSG_CTL			0x45010
3665#define NSDE_PWR_STATE		0xd0100
3666#define IGD_OPERATION_TIMEOUT	10000     /* set timeout 10 seconds */
3667
3668static int reset_ivb_igd(struct pci_dev *dev, int probe)
3669{
3670	void __iomem *mmio_base;
3671	unsigned long timeout;
3672	u32 val;
3673
3674	if (probe)
3675		return 0;
3676
3677	mmio_base = pci_iomap(dev, 0, 0);
3678	if (!mmio_base)
3679		return -ENOMEM;
3680
3681	iowrite32(0x00000002, mmio_base + MSG_CTL);
3682
3683	/*
3684	 * Clobbering SOUTH_CHICKEN2 register is fine only if the next
3685	 * driver loaded sets the right bits. However, this's a reset and
3686	 * the bits have been set by i915 previously, so we clobber
3687	 * SOUTH_CHICKEN2 register directly here.
3688	 */
3689	iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
3690
3691	val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
3692	iowrite32(val, mmio_base + PCH_PP_CONTROL);
3693
3694	timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
3695	do {
3696		val = ioread32(mmio_base + PCH_PP_STATUS);
3697		if ((val & 0xb0000000) == 0)
3698			goto reset_complete;
3699		msleep(10);
3700	} while (time_before(jiffies, timeout));
3701	dev_warn(&dev->dev, "timeout during reset\n");
3702
3703reset_complete:
3704	iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
3705
3706	pci_iounmap(dev, mmio_base);
3707	return 0;
3708}
3709
3710/*
3711 * Device-specific reset method for Chelsio T4-based adapters.
3712 */
3713static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
3714{
3715	u16 old_command;
3716	u16 msix_flags;
3717
3718	/*
3719	 * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
3720	 * that we have no device-specific reset method.
3721	 */
3722	if ((dev->device & 0xf000) != 0x4000)
3723		return -ENOTTY;
3724
3725	/*
3726	 * If this is the "probe" phase, return 0 indicating that we can
3727	 * reset this device.
3728	 */
3729	if (probe)
3730		return 0;
3731
3732	/*
3733	 * T4 can wedge if there are DMAs in flight within the chip and Bus
3734	 * Master has been disabled.  We need to have it on till the Function
3735	 * Level Reset completes.  (BUS_MASTER is disabled in
3736	 * pci_reset_function()).
3737	 */
3738	pci_read_config_word(dev, PCI_COMMAND, &old_command);
3739	pci_write_config_word(dev, PCI_COMMAND,
3740			      old_command | PCI_COMMAND_MASTER);
3741
3742	/*
3743	 * Perform the actual device function reset, saving and restoring
3744	 * configuration information around the reset.
3745	 */
3746	pci_save_state(dev);
3747
3748	/*
3749	 * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
3750	 * are disabled when an MSI-X interrupt message needs to be delivered.
3751	 * So we briefly re-enable MSI-X interrupts for the duration of the
3752	 * FLR.  The pci_restore_state() below will restore the original
3753	 * MSI-X state.
3754	 */
3755	pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
3756	if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
3757		pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
3758				      msix_flags |
3759				      PCI_MSIX_FLAGS_ENABLE |
3760				      PCI_MSIX_FLAGS_MASKALL);
3761
3762	/*
3763	 * Start of pcie_flr() code sequence.  This reset code is a copy of
3764	 * the guts of pcie_flr() because that's not an exported function.
3765	 */
3766
3767	if (!pci_wait_for_pending_transaction(dev))
3768		dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
3769
3770	pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
3771	msleep(100);
3772
3773	/*
3774	 * End of pcie_flr() code sequence.
3775	 */
3776
3777	/*
3778	 * Restore the configuration information (BAR values, etc.) including
3779	 * the original PCI Configuration Space Command word, and return
3780	 * success.
3781	 */
3782	pci_restore_state(dev);
3783	pci_write_config_word(dev, PCI_COMMAND, old_command);
3784	return 0;
3785}
3786
3787#define PCI_DEVICE_ID_INTEL_82599_SFP_VF   0x10ed
3788#define PCI_DEVICE_ID_INTEL_IVB_M_VGA      0x0156
3789#define PCI_DEVICE_ID_INTEL_IVB_M2_VGA     0x0166
3790
3791static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
3792	{ PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
3793		 reset_intel_82599_sfp_virtfn },
3794	{ PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
3795		reset_ivb_igd },
3796	{ PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
3797		reset_ivb_igd },
3798	{ PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
3799		reset_chelsio_generic_dev },
3800	{ 0 }
3801};
3802
3803/*
3804 * These device-specific reset methods are here rather than in a driver
3805 * because when a host assigns a device to a guest VM, the host may need
3806 * to reset the device but probably doesn't have a driver for it.
3807 */
3808int pci_dev_specific_reset(struct pci_dev *dev, int probe)
3809{
3810	const struct pci_dev_reset_methods *i;
3811
3812	for (i = pci_dev_reset_methods; i->reset; i++) {
3813		if ((i->vendor == dev->vendor ||
3814		     i->vendor == (u16)PCI_ANY_ID) &&
3815		    (i->device == dev->device ||
3816		     i->device == (u16)PCI_ANY_ID))
3817			return i->reset(dev, probe);
3818	}
3819
3820	return -ENOTTY;
3821}
3822
3823static void quirk_dma_func0_alias(struct pci_dev *dev)
3824{
3825	if (PCI_FUNC(dev->devfn) != 0)
3826		pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
3827}
3828
3829/*
3830 * https://bugzilla.redhat.com/show_bug.cgi?id=605888
3831 *
3832 * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
3833 */
3834DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
3835DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
3836
3837static void quirk_dma_func1_alias(struct pci_dev *dev)
3838{
3839	if (PCI_FUNC(dev->devfn) != 1)
3840		pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 1));
3841}
3842
3843/*
3844 * Marvell 88SE9123 uses function 1 as the requester ID for DMA.  In some
3845 * SKUs function 1 is present and is a legacy IDE controller, in other
3846 * SKUs this function is not present, making this a ghost requester.
3847 * https://bugzilla.kernel.org/show_bug.cgi?id=42679
3848 */
3849DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
3850			 quirk_dma_func1_alias);
3851DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
3852			 quirk_dma_func1_alias);
3853/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
3854DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
3855			 quirk_dma_func1_alias);
3856/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
3857DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
3858			 quirk_dma_func1_alias);
3859/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
3860DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
3861			 quirk_dma_func1_alias);
3862/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c78 */
3863DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9182,
3864			 quirk_dma_func1_alias);
3865/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
3866DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
3867			 quirk_dma_func1_alias);
3868/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
3869DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
3870			 quirk_dma_func1_alias);
3871DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
3872			 quirk_dma_func1_alias);
3873/* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
3874DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
3875			 PCI_DEVICE_ID_JMICRON_JMB388_ESD,
3876			 quirk_dma_func1_alias);
3877/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */
3878DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */
3879			 0x0122, /* Plextor M6E (Marvell 88SS9183)*/
3880			 quirk_dma_func1_alias);
3881
3882/*
3883 * Some devices DMA with the wrong devfn, not just the wrong function.
3884 * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
3885 * the alias is "fixed" and independent of the device devfn.
3886 *
3887 * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
3888 * processor.  To software, this appears as a PCIe-to-PCI/X bridge with a
3889 * single device on the secondary bus.  In reality, the single exposed
3890 * device at 0e.0 is the Address Translation Unit (ATU) of the controller
3891 * that provides a bridge to the internal bus of the I/O processor.  The
3892 * controller supports private devices, which can be hidden from PCI config
3893 * space.  In the case of the Adaptec 3405, a private device at 01.0
3894 * appears to be the DMA engine, which therefore needs to become a DMA
3895 * alias for the device.
3896 */
3897static const struct pci_device_id fixed_dma_alias_tbl[] = {
3898	{ PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
3899			 PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
3900	  .driver_data = PCI_DEVFN(1, 0) },
3901	{ PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
3902			 PCI_VENDOR_ID_ADAPTEC2, 0x02bc), /* Adaptec 3805 */
3903	  .driver_data = PCI_DEVFN(1, 0) },
3904	{ 0 }
3905};
3906
3907static void quirk_fixed_dma_alias(struct pci_dev *dev)
3908{
3909	const struct pci_device_id *id;
3910
3911	id = pci_match_id(fixed_dma_alias_tbl, dev);
3912	if (id)
3913		pci_add_dma_alias(dev, id->driver_data);
3914}
3915
3916DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
3917
3918/*
3919 * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
3920 * using the wrong DMA alias for the device.  Some of these devices can be
3921 * used as either forward or reverse bridges, so we need to test whether the
3922 * device is operating in the correct mode.  We could probably apply this
3923 * quirk to PCI_ANY_ID, but for now we'll just use known offenders.  The test
3924 * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
3925 * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
3926 */
3927static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
3928{
3929	if (!pci_is_root_bus(pdev->bus) &&
3930	    pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3931	    !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
3932	    pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
3933		pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
3934}
3935/* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
3936DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
3937			 quirk_use_pcie_bridge_dma_alias);
3938/* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
3939DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
3940/* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
3941DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
3942/* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
3943DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
3944
3945/*
3946 * MIC x200 NTB forwards PCIe traffic using multiple alien RIDs. They have to
3947 * be added as aliases to the DMA device in order to allow buffer access
3948 * when IOMMU is enabled. Following devfns have to match RIT-LUT table
3949 * programmed in the EEPROM.
3950 */
3951static void quirk_mic_x200_dma_alias(struct pci_dev *pdev)
3952{
3953	pci_add_dma_alias(pdev, PCI_DEVFN(0x10, 0x0));
3954	pci_add_dma_alias(pdev, PCI_DEVFN(0x11, 0x0));
3955	pci_add_dma_alias(pdev, PCI_DEVFN(0x12, 0x3));
3956}
3957DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2260, quirk_mic_x200_dma_alias);
3958DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2264, quirk_mic_x200_dma_alias);
3959
3960/*
3961 * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
3962 * class code.  Fix it.
3963 */
3964static void quirk_tw686x_class(struct pci_dev *pdev)
3965{
3966	u32 class = pdev->class;
3967
3968	/* Use "Multimedia controller" class */
3969	pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
3970	dev_info(&pdev->dev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
3971		 class, pdev->class);
3972}
3973DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
3974			      quirk_tw686x_class);
3975DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
3976			      quirk_tw686x_class);
3977DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
3978			      quirk_tw686x_class);
3979DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
3980			      quirk_tw686x_class);
3981
3982/*
3983 * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same
3984 * values for the Attribute as were supplied in the header of the
3985 * corresponding Request, except as explicitly allowed when IDO is used."
3986 *
3987 * If a non-compliant device generates a completion with a different
3988 * attribute than the request, the receiver may accept it (which itself
3989 * seems non-compliant based on sec 2.3.2), or it may handle it as a
3990 * Malformed TLP or an Unexpected Completion, which will probably lead to a
3991 * device access timeout.
3992 *
3993 * If the non-compliant device generates completions with zero attributes
3994 * (instead of copying the attributes from the request), we can work around
3995 * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in
3996 * upstream devices so they always generate requests with zero attributes.
3997 *
3998 * This affects other devices under the same Root Port, but since these
3999 * attributes are performance hints, there should be no functional problem.
4000 *
4001 * Note that Configuration Space accesses are never supposed to have TLP
4002 * Attributes, so we're safe waiting till after any Configuration Space
4003 * accesses to do the Root Port fixup.
4004 */
4005static void quirk_disable_root_port_attributes(struct pci_dev *pdev)
4006{
4007	struct pci_dev *root_port = pci_find_pcie_root_port(pdev);
4008
4009	if (!root_port) {
4010		dev_warn(&pdev->dev, "PCIe Completion erratum may cause device errors\n");
4011		return;
4012	}
4013
4014	dev_info(&root_port->dev, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n",
4015		 dev_name(&pdev->dev));
4016	pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL,
4017					   PCI_EXP_DEVCTL_RELAX_EN |
4018					   PCI_EXP_DEVCTL_NOSNOOP_EN, 0);
4019}
4020
4021/*
4022 * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the
4023 * Completion it generates.
4024 */
4025static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev)
4026{
4027	/*
4028	 * This mask/compare operation selects for Physical Function 4 on a
4029	 * T5.  We only need to fix up the Root Port once for any of the
4030	 * PFs.  PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely
4031	 * 0x54xx so we use that one,
4032	 */
4033	if ((pdev->device & 0xff00) == 0x5400)
4034		quirk_disable_root_port_attributes(pdev);
4035}
4036DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
4037			 quirk_chelsio_T5_disable_root_port_attributes);
4038
4039/*
4040 * AMD has indicated that the devices below do not support peer-to-peer
4041 * in any system where they are found in the southbridge with an AMD
4042 * IOMMU in the system.  Multifunction devices that do not support
4043 * peer-to-peer between functions can claim to support a subset of ACS.
4044 * Such devices effectively enable request redirect (RR) and completion
4045 * redirect (CR) since all transactions are redirected to the upstream
4046 * root complex.
4047 *
4048 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
4049 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
4050 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
4051 *
4052 * 1002:4385 SBx00 SMBus Controller
4053 * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
4054 * 1002:4383 SBx00 Azalia (Intel HDA)
4055 * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
4056 * 1002:4384 SBx00 PCI to PCI Bridge
4057 * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
4058 *
4059 * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
4060 *
4061 * 1022:780f [AMD] FCH PCI Bridge
4062 * 1022:7809 [AMD] FCH USB OHCI Controller
4063 */
4064static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
4065{
4066#ifdef CONFIG_ACPI
4067	struct acpi_table_header *header = NULL;
4068	acpi_status status;
4069
4070	/* Targeting multifunction devices on the SB (appears on root bus) */
4071	if (!dev->multifunction || !pci_is_root_bus(dev->bus))
4072		return -ENODEV;
4073
4074	/* The IVRS table describes the AMD IOMMU */
4075	status = acpi_get_table("IVRS", 0, &header);
4076	if (ACPI_FAILURE(status))
4077		return -ENODEV;
4078
4079	/* Filter out flags not applicable to multifunction */
4080	acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
4081
4082	return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
4083#else
4084	return -ENODEV;
4085#endif
4086}
4087
4088static int pci_quirk_cavium_acs(struct pci_dev *dev, u16 acs_flags)
4089{
4090	/*
4091	 * Cavium devices matching this quirk do not perform peer-to-peer
4092	 * with other functions, allowing masking out these bits as if they
4093	 * were unimplemented in the ACS capability.
4094	 */
4095	acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
4096		       PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
4097
4098	return acs_flags ? 0 : 1;
4099}
4100
4101/*
4102 * Many Intel PCH root ports do provide ACS-like features to disable peer
4103 * transactions and validate bus numbers in requests, but do not provide an
4104 * actual PCIe ACS capability.  This is the list of device IDs known to fall
4105 * into that category as provided by Intel in Red Hat bugzilla 1037684.
4106 */
4107static const u16 pci_quirk_intel_pch_acs_ids[] = {
4108	/* Ibexpeak PCH */
4109	0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
4110	0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
4111	/* Cougarpoint PCH */
4112	0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
4113	0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
4114	/* Pantherpoint PCH */
4115	0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
4116	0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
4117	/* Lynxpoint-H PCH */
4118	0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
4119	0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
4120	/* Lynxpoint-LP PCH */
4121	0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
4122	0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
4123	/* Wildcat PCH */
4124	0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
4125	0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
4126	/* Patsburg (X79) PCH */
4127	0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
4128	/* Wellsburg (X99) PCH */
4129	0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
4130	0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
4131	/* Lynx Point (9 series) PCH */
4132	0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
4133};
4134
4135static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
4136{
4137	int i;
4138
4139	/* Filter out a few obvious non-matches first */
4140	if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4141		return false;
4142
4143	for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
4144		if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
4145			return true;
4146
4147	return false;
4148}
4149
4150#define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
4151
4152static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
4153{
4154	u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
4155		    INTEL_PCH_ACS_FLAGS : 0;
4156
4157	if (!pci_quirk_intel_pch_acs_match(dev))
4158		return -ENOTTY;
4159
4160	return acs_flags & ~flags ? 0 : 1;
4161}
4162
4163/*
4164 * These QCOM root ports do provide ACS-like features to disable peer
4165 * transactions and validate bus numbers in requests, but do not provide an
4166 * actual PCIe ACS capability.  Hardware supports source validation but it
4167 * will report the issue as Completer Abort instead of ACS Violation.
4168 * Hardware doesn't support peer-to-peer and each root port is a root
4169 * complex with unique segment numbers.  It is not possible for one root
4170 * port to pass traffic to another root port.  All PCIe transactions are
4171 * terminated inside the root port.
4172 */
4173static int pci_quirk_qcom_rp_acs(struct pci_dev *dev, u16 acs_flags)
4174{
4175	u16 flags = (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV);
4176	int ret = acs_flags & ~flags ? 0 : 1;
4177
4178	dev_info(&dev->dev, "Using QCOM ACS Quirk (%d)\n", ret);
4179
4180	return ret;
4181}
4182
4183/*
4184 * Sunrise Point PCH root ports implement ACS, but unfortunately as shown in
4185 * the datasheet (Intel 100 Series Chipset Family PCH Datasheet, Vol. 2,
4186 * 12.1.46, 12.1.47)[1] this chipset uses dwords for the ACS capability and
4187 * control registers whereas the PCIe spec packs them into words (Rev 3.0,
4188 * 7.16 ACS Extended Capability).  The bit definitions are correct, but the
4189 * control register is at offset 8 instead of 6 and we should probably use
4190 * dword accesses to them.  This applies to the following PCI Device IDs, as
4191 * found in volume 1 of the datasheet[2]:
4192 *
4193 * 0xa110-0xa11f Sunrise Point-H PCI Express Root Port #{0-16}
4194 * 0xa167-0xa16a Sunrise Point-H PCI Express Root Port #{17-20}
4195 *
4196 * N.B. This doesn't fix what lspci shows.
4197 *
4198 * The 100 series chipset specification update includes this as errata #23[3].
4199 *
4200 * The 200 series chipset (Union Point) has the same bug according to the
4201 * specification update (Intel 200 Series Chipset Family Platform Controller
4202 * Hub, Specification Update, January 2017, Revision 001, Document# 335194-001,
4203 * Errata 22)[4].  Per the datasheet[5], root port PCI Device IDs for this
4204 * chipset include:
4205 *
4206 * 0xa290-0xa29f PCI Express Root port #{0-16}
4207 * 0xa2e7-0xa2ee PCI Express Root port #{17-24}
4208 *
4209 * [1] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-2.html
4210 * [2] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-1.html
4211 * [3] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-spec-update.html
4212 * [4] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-spec-update.html
4213 * [5] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-datasheet-vol-1.html
4214 */
4215static bool pci_quirk_intel_spt_pch_acs_match(struct pci_dev *dev)
4216{
4217	if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4218		return false;
4219
4220	switch (dev->device) {
4221	case 0xa110 ... 0xa11f: case 0xa167 ... 0xa16a: /* Sunrise Point */
4222	case 0xa290 ... 0xa29f: case 0xa2e7 ... 0xa2ee: /* Union Point */
4223		return true;
4224	}
4225
4226	return false;
4227}
4228
4229#define INTEL_SPT_ACS_CTRL (PCI_ACS_CAP + 4)
4230
4231static int pci_quirk_intel_spt_pch_acs(struct pci_dev *dev, u16 acs_flags)
4232{
4233	int pos;
4234	u32 cap, ctrl;
4235
4236	if (!pci_quirk_intel_spt_pch_acs_match(dev))
4237		return -ENOTTY;
4238
4239	pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
4240	if (!pos)
4241		return -ENOTTY;
4242
4243	/* see pci_acs_flags_enabled() */
4244	pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
4245	acs_flags &= (cap | PCI_ACS_EC);
4246
4247	pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
4248
4249	return acs_flags & ~ctrl ? 0 : 1;
4250}
4251
4252static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
4253{
4254	/*
4255	 * SV, TB, and UF are not relevant to multifunction endpoints.
4256	 *
4257	 * Multifunction devices are only required to implement RR, CR, and DT
4258	 * in their ACS capability if they support peer-to-peer transactions.
4259	 * Devices matching this quirk have been verified by the vendor to not
4260	 * perform peer-to-peer with other functions, allowing us to mask out
4261	 * these bits as if they were unimplemented in the ACS capability.
4262	 */
4263	acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
4264		       PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
4265
4266	return acs_flags ? 0 : 1;
4267}
4268
4269static const struct pci_dev_acs_enabled {
4270	u16 vendor;
4271	u16 device;
4272	int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
4273} pci_dev_acs_enabled[] = {
4274	{ PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
4275	{ PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
4276	{ PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
4277	{ PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
4278	{ PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
4279	{ PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
4280	{ PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
4281	{ PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
4282	{ PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
4283	{ PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
4284	{ PCI_VENDOR_ID_SOLARFLARE, 0x0A03, pci_quirk_mf_endpoint_acs },
4285	{ PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
4286	{ PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
4287	{ PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
4288	{ PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
4289	{ PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
4290	{ PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
4291	{ PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
4292	{ PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
4293	{ PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
4294	{ PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
4295	{ PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
4296	{ PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
4297	{ PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
4298	{ PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
4299	{ PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
4300	{ PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
4301	{ PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
4302	{ PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
4303	{ PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
4304	{ PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
4305	/* 82580 */
4306	{ PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
4307	{ PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
4308	{ PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
4309	{ PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
4310	{ PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
4311	{ PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
4312	{ PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
4313	/* 82576 */
4314	{ PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
4315	{ PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
4316	{ PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
4317	{ PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
4318	{ PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
4319	{ PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
4320	{ PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
4321	{ PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
4322	/* 82575 */
4323	{ PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
4324	{ PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
4325	{ PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
4326	/* I350 */
4327	{ PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
4328	{ PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
4329	{ PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
4330	{ PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
4331	/* 82571 (Quads omitted due to non-ACS switch) */
4332	{ PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
4333	{ PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
4334	{ PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
4335	{ PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
4336	/* I219 */
4337	{ PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs },
4338	{ PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs },
4339	/* QCOM QDF2xxx root ports */
4340	{ 0x17cb, 0x400, pci_quirk_qcom_rp_acs },
4341	{ 0x17cb, 0x401, pci_quirk_qcom_rp_acs },
4342	/* Intel PCH root ports */
4343	{ PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
4344	{ PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_spt_pch_acs },
4345	{ 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
4346	{ 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
4347	/* Cavium ThunderX */
4348	{ PCI_VENDOR_ID_CAVIUM, PCI_ANY_ID, pci_quirk_cavium_acs },
4349	{ 0 }
4350};
4351
4352int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
4353{
4354	const struct pci_dev_acs_enabled *i;
4355	int ret;
4356
4357	/*
4358	 * Allow devices that do not expose standard PCIe ACS capabilities
4359	 * or control to indicate their support here.  Multi-function express
4360	 * devices which do not allow internal peer-to-peer between functions,
4361	 * but do not implement PCIe ACS may wish to return true here.
4362	 */
4363	for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
4364		if ((i->vendor == dev->vendor ||
4365		     i->vendor == (u16)PCI_ANY_ID) &&
4366		    (i->device == dev->device ||
4367		     i->device == (u16)PCI_ANY_ID)) {
4368			ret = i->acs_enabled(dev, acs_flags);
4369			if (ret >= 0)
4370				return ret;
4371		}
4372	}
4373
4374	return -ENOTTY;
4375}
4376
4377/* Config space offset of Root Complex Base Address register */
4378#define INTEL_LPC_RCBA_REG 0xf0
4379/* 31:14 RCBA address */
4380#define INTEL_LPC_RCBA_MASK 0xffffc000
4381/* RCBA Enable */
4382#define INTEL_LPC_RCBA_ENABLE (1 << 0)
4383
4384/* Backbone Scratch Pad Register */
4385#define INTEL_BSPR_REG 0x1104
4386/* Backbone Peer Non-Posted Disable */
4387#define INTEL_BSPR_REG_BPNPD (1 << 8)
4388/* Backbone Peer Posted Disable */
4389#define INTEL_BSPR_REG_BPPD  (1 << 9)
4390
4391/* Upstream Peer Decode Configuration Register */
4392#define INTEL_UPDCR_REG 0x1114
4393/* 5:0 Peer Decode Enable bits */
4394#define INTEL_UPDCR_REG_MASK 0x3f
4395
4396static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
4397{
4398	u32 rcba, bspr, updcr;
4399	void __iomem *rcba_mem;
4400
4401	/*
4402	 * Read the RCBA register from the LPC (D31:F0).  PCH root ports
4403	 * are D28:F* and therefore get probed before LPC, thus we can't
4404	 * use pci_get_slot/pci_read_config_dword here.
4405	 */
4406	pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
4407				  INTEL_LPC_RCBA_REG, &rcba);
4408	if (!(rcba & INTEL_LPC_RCBA_ENABLE))
4409		return -EINVAL;
4410
4411	rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
4412				   PAGE_ALIGN(INTEL_UPDCR_REG));
4413	if (!rcba_mem)
4414		return -ENOMEM;
4415
4416	/*
4417	 * The BSPR can disallow peer cycles, but it's set by soft strap and
4418	 * therefore read-only.  If both posted and non-posted peer cycles are
4419	 * disallowed, we're ok.  If either are allowed, then we need to use
4420	 * the UPDCR to disable peer decodes for each port.  This provides the
4421	 * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
4422	 */
4423	bspr = readl(rcba_mem + INTEL_BSPR_REG);
4424	bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
4425	if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
4426		updcr = readl(rcba_mem + INTEL_UPDCR_REG);
4427		if (updcr & INTEL_UPDCR_REG_MASK) {
4428			dev_info(&dev->dev, "Disabling UPDCR peer decodes\n");
4429			updcr &= ~INTEL_UPDCR_REG_MASK;
4430			writel(updcr, rcba_mem + INTEL_UPDCR_REG);
4431		}
4432	}
4433
4434	iounmap(rcba_mem);
4435	return 0;
4436}
4437
4438/* Miscellaneous Port Configuration register */
4439#define INTEL_MPC_REG 0xd8
4440/* MPC: Invalid Receive Bus Number Check Enable */
4441#define INTEL_MPC_REG_IRBNCE (1 << 26)
4442
4443static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
4444{
4445	u32 mpc;
4446
4447	/*
4448	 * When enabled, the IRBNCE bit of the MPC register enables the
4449	 * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
4450	 * ensures that requester IDs fall within the bus number range
4451	 * of the bridge.  Enable if not already.
4452	 */
4453	pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
4454	if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
4455		dev_info(&dev->dev, "Enabling MPC IRBNCE\n");
4456		mpc |= INTEL_MPC_REG_IRBNCE;
4457		pci_write_config_word(dev, INTEL_MPC_REG, mpc);
4458	}
4459}
4460
4461static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
4462{
4463	if (!pci_quirk_intel_pch_acs_match(dev))
4464		return -ENOTTY;
4465
4466	if (pci_quirk_enable_intel_lpc_acs(dev)) {
4467		dev_warn(&dev->dev, "Failed to enable Intel PCH ACS quirk\n");
4468		return 0;
4469	}
4470
4471	pci_quirk_enable_intel_rp_mpc_acs(dev);
4472
4473	dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
4474
4475	dev_info(&dev->dev, "Intel PCH root port ACS workaround enabled\n");
4476
4477	return 0;
4478}
4479
4480static int pci_quirk_enable_intel_spt_pch_acs(struct pci_dev *dev)
4481{
4482	int pos;
4483	u32 cap, ctrl;
4484
4485	if (!pci_quirk_intel_spt_pch_acs_match(dev))
4486		return -ENOTTY;
4487
4488	pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
4489	if (!pos)
4490		return -ENOTTY;
4491
4492	pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
4493	pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
4494
4495	ctrl |= (cap & PCI_ACS_SV);
4496	ctrl |= (cap & PCI_ACS_RR);
4497	ctrl |= (cap & PCI_ACS_CR);
4498	ctrl |= (cap & PCI_ACS_UF);
4499
4500	pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
4501
4502	dev_info(&dev->dev, "Intel SPT PCH root port ACS workaround enabled\n");
4503
4504	return 0;
4505}
4506
4507static const struct pci_dev_enable_acs {
4508	u16 vendor;
4509	u16 device;
4510	int (*enable_acs)(struct pci_dev *dev);
4511} pci_dev_enable_acs[] = {
4512	{ PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_pch_acs },
4513	{ PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_spt_pch_acs },
4514	{ 0 }
4515};
4516
4517int pci_dev_specific_enable_acs(struct pci_dev *dev)
4518{
4519	const struct pci_dev_enable_acs *i;
4520	int ret;
4521
4522	for (i = pci_dev_enable_acs; i->enable_acs; i++) {
4523		if ((i->vendor == dev->vendor ||
4524		     i->vendor == (u16)PCI_ANY_ID) &&
4525		    (i->device == dev->device ||
4526		     i->device == (u16)PCI_ANY_ID)) {
4527			ret = i->enable_acs(dev);
4528			if (ret >= 0)
4529				return ret;
4530		}
4531	}
4532
4533	return -ENOTTY;
4534}
4535
4536/*
4537 * The PCI capabilities list for Intel DH895xCC VFs (device id 0x0443) with
4538 * QuickAssist Technology (QAT) is prematurely terminated in hardware.  The
4539 * Next Capability pointer in the MSI Capability Structure should point to
4540 * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
4541 * the list.
4542 */
4543static void quirk_intel_qat_vf_cap(struct pci_dev *pdev)
4544{
4545	int pos, i = 0;
4546	u8 next_cap;
4547	u16 reg16, *cap;
4548	struct pci_cap_saved_state *state;
4549
4550	/* Bail if the hardware bug is fixed */
4551	if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP))
4552		return;
4553
4554	/* Bail if MSI Capability Structure is not found for some reason */
4555	pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
4556	if (!pos)
4557		return;
4558
4559	/*
4560	 * Bail if Next Capability pointer in the MSI Capability Structure
4561	 * is not the expected incorrect 0x00.
4562	 */
4563	pci_read_config_byte(pdev, pos + 1, &next_cap);
4564	if (next_cap)
4565		return;
4566
4567	/*
4568	 * PCIe Capability Structure is expected to be at 0x50 and should
4569	 * terminate the list (Next Capability pointer is 0x00).  Verify
4570	 * Capability Id and Next Capability pointer is as expected.
4571	 * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
4572	 * to correctly set kernel data structures which have already been
4573	 * set incorrectly due to the hardware bug.
4574	 */
4575	pos = 0x50;
4576	pci_read_config_word(pdev, pos, &reg16);
4577	if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) {
4578		u32 status;
4579#ifndef PCI_EXP_SAVE_REGS
4580#define PCI_EXP_SAVE_REGS     7
4581#endif
4582		int size = PCI_EXP_SAVE_REGS * sizeof(u16);
4583
4584		pdev->pcie_cap = pos;
4585		pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
4586		pdev->pcie_flags_reg = reg16;
4587		pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
4588		pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
4589
4590		pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
4591		if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) !=
4592		    PCIBIOS_SUCCESSFUL || (status == 0xffffffff))
4593			pdev->cfg_size = PCI_CFG_SPACE_SIZE;
4594
4595		if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP))
4596			return;
4597
4598		/*
4599		 * Save PCIE cap
4600		 */
4601		state = kzalloc(sizeof(*state) + size, GFP_KERNEL);
4602		if (!state)
4603			return;
4604
4605		state->cap.cap_nr = PCI_CAP_ID_EXP;
4606		state->cap.cap_extended = 0;
4607		state->cap.size = size;
4608		cap = (u16 *)&state->cap.data[0];
4609		pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]);
4610		pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]);
4611		pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]);
4612		pcie_capability_read_word(pdev, PCI_EXP_RTCTL,  &cap[i++]);
4613		pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]);
4614		pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]);
4615		pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]);
4616		hlist_add_head(&state->next, &pdev->saved_cap_space);
4617	}
4618}
4619DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap);
4620
4621/*
4622 * VMD-enabled root ports will change the source ID for all messages
4623 * to the VMD device. Rather than doing device matching with the source
4624 * ID, the AER driver should traverse the child device tree, reading
4625 * AER registers to find the faulting device.
4626 */
4627static void quirk_no_aersid(struct pci_dev *pdev)
4628{
4629	/* VMD Domain */
4630	if (pdev->bus->sysdata && pci_domain_nr(pdev->bus) >= 0x10000)
4631		pdev->bus->bus_flags |= PCI_BUS_FLAGS_NO_AERSID;
4632}
4633DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x2030, quirk_no_aersid);
4634DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x2031, quirk_no_aersid);
4635DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x2032, quirk_no_aersid);
4636DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x2033, quirk_no_aersid);