Linux Audio

Check our new training course

Loading...
v6.8
   1// SPDX-License-Identifier: GPL-2.0
   2/*
   3 * xHCI host controller driver
   4 *
   5 * Copyright (C) 2008 Intel Corp.
   6 *
   7 * Author: Sarah Sharp
   8 * Some code borrowed from the Linux EHCI driver.
   9 */
  10
  11#include <linux/pci.h>
  12#include <linux/iommu.h>
  13#include <linux/iopoll.h>
  14#include <linux/irq.h>
  15#include <linux/log2.h>
  16#include <linux/module.h>
  17#include <linux/moduleparam.h>
  18#include <linux/slab.h>
  19#include <linux/dmi.h>
  20#include <linux/dma-mapping.h>
  21
  22#include "xhci.h"
  23#include "xhci-trace.h"
  24#include "xhci-debugfs.h"
  25#include "xhci-dbgcap.h"
  26
  27#define DRIVER_AUTHOR "Sarah Sharp"
  28#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
  29
  30#define	PORT_WAKE_BITS	(PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
  31
  32/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
  33static int link_quirk;
  34module_param(link_quirk, int, S_IRUGO | S_IWUSR);
  35MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
  36
  37static unsigned long long quirks;
  38module_param(quirks, ullong, S_IRUGO);
  39MODULE_PARM_DESC(quirks, "Bit flags for quirks to be enabled as default");
  40
  41static bool td_on_ring(struct xhci_td *td, struct xhci_ring *ring)
  42{
  43	struct xhci_segment *seg = ring->first_seg;
  44
  45	if (!td || !td->start_seg)
  46		return false;
  47	do {
  48		if (seg == td->start_seg)
  49			return true;
  50		seg = seg->next;
  51	} while (seg && seg != ring->first_seg);
  52
  53	return false;
  54}
  55
  56/*
  57 * xhci_handshake - spin reading hc until handshake completes or fails
  58 * @ptr: address of hc register to be read
  59 * @mask: bits to look at in result of read
  60 * @done: value of those bits when handshake succeeds
  61 * @usec: timeout in microseconds
  62 *
  63 * Returns negative errno, or zero on success
  64 *
  65 * Success happens when the "mask" bits have the specified value (hardware
  66 * handshake done).  There are two failure modes:  "usec" have passed (major
  67 * hardware flakeout), or the register reads as all-ones (hardware removed).
  68 */
  69int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, u64 timeout_us)
  70{
  71	u32	result;
  72	int	ret;
  73
  74	ret = readl_poll_timeout_atomic(ptr, result,
  75					(result & mask) == done ||
  76					result == U32_MAX,
  77					1, timeout_us);
  78	if (result == U32_MAX)		/* card removed */
  79		return -ENODEV;
  80
  81	return ret;
  82}
  83
  84/*
  85 * xhci_handshake_check_state - same as xhci_handshake but takes an additional
  86 * exit_state parameter, and bails out with an error immediately when xhc_state
  87 * has exit_state flag set.
  88 */
  89int xhci_handshake_check_state(struct xhci_hcd *xhci, void __iomem *ptr,
  90		u32 mask, u32 done, int usec, unsigned int exit_state)
  91{
  92	u32	result;
  93	int	ret;
  94
  95	ret = readl_poll_timeout_atomic(ptr, result,
  96				(result & mask) == done ||
  97				result == U32_MAX ||
  98				xhci->xhc_state & exit_state,
  99				1, usec);
 100
 101	if (result == U32_MAX || xhci->xhc_state & exit_state)
 102		return -ENODEV;
 103
 104	return ret;
 105}
 106
 107/*
 108 * Disable interrupts and begin the xHCI halting process.
 109 */
 110void xhci_quiesce(struct xhci_hcd *xhci)
 111{
 112	u32 halted;
 113	u32 cmd;
 114	u32 mask;
 115
 116	mask = ~(XHCI_IRQS);
 117	halted = readl(&xhci->op_regs->status) & STS_HALT;
 118	if (!halted)
 119		mask &= ~CMD_RUN;
 120
 121	cmd = readl(&xhci->op_regs->command);
 122	cmd &= mask;
 123	writel(cmd, &xhci->op_regs->command);
 124}
 125
 126/*
 127 * Force HC into halt state.
 128 *
 129 * Disable any IRQs and clear the run/stop bit.
 130 * HC will complete any current and actively pipelined transactions, and
 131 * should halt within 16 ms of the run/stop bit being cleared.
 132 * Read HC Halted bit in the status register to see when the HC is finished.
 133 */
 134int xhci_halt(struct xhci_hcd *xhci)
 135{
 136	int ret;
 137
 138	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Halt the HC");
 139	xhci_quiesce(xhci);
 140
 141	ret = xhci_handshake(&xhci->op_regs->status,
 142			STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
 143	if (ret) {
 144		xhci_warn(xhci, "Host halt failed, %d\n", ret);
 145		return ret;
 146	}
 147
 148	xhci->xhc_state |= XHCI_STATE_HALTED;
 149	xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
 150
 151	return ret;
 152}
 153
 154/*
 155 * Set the run bit and wait for the host to be running.
 156 */
 157int xhci_start(struct xhci_hcd *xhci)
 158{
 159	u32 temp;
 160	int ret;
 161
 162	temp = readl(&xhci->op_regs->command);
 163	temp |= (CMD_RUN);
 164	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Turn on HC, cmd = 0x%x.",
 165			temp);
 166	writel(temp, &xhci->op_regs->command);
 167
 168	/*
 169	 * Wait for the HCHalted Status bit to be 0 to indicate the host is
 170	 * running.
 171	 */
 172	ret = xhci_handshake(&xhci->op_regs->status,
 173			STS_HALT, 0, XHCI_MAX_HALT_USEC);
 174	if (ret == -ETIMEDOUT)
 175		xhci_err(xhci, "Host took too long to start, "
 176				"waited %u microseconds.\n",
 177				XHCI_MAX_HALT_USEC);
 178	if (!ret) {
 179		/* clear state flags. Including dying, halted or removing */
 180		xhci->xhc_state = 0;
 181		xhci->run_graceperiod = jiffies + msecs_to_jiffies(500);
 182	}
 183
 184	return ret;
 185}
 186
 187/*
 188 * Reset a halted HC.
 189 *
 190 * This resets pipelines, timers, counters, state machines, etc.
 191 * Transactions will be terminated immediately, and operational registers
 192 * will be set to their defaults.
 193 */
 194int xhci_reset(struct xhci_hcd *xhci, u64 timeout_us)
 195{
 196	u32 command;
 197	u32 state;
 198	int ret;
 199
 200	state = readl(&xhci->op_regs->status);
 201
 202	if (state == ~(u32)0) {
 203		xhci_warn(xhci, "Host not accessible, reset failed.\n");
 204		return -ENODEV;
 205	}
 206
 207	if ((state & STS_HALT) == 0) {
 208		xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
 209		return 0;
 210	}
 211
 212	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Reset the HC");
 213	command = readl(&xhci->op_regs->command);
 214	command |= CMD_RESET;
 215	writel(command, &xhci->op_regs->command);
 216
 217	/* Existing Intel xHCI controllers require a delay of 1 mS,
 218	 * after setting the CMD_RESET bit, and before accessing any
 219	 * HC registers. This allows the HC to complete the
 220	 * reset operation and be ready for HC register access.
 221	 * Without this delay, the subsequent HC register access,
 222	 * may result in a system hang very rarely.
 223	 */
 224	if (xhci->quirks & XHCI_INTEL_HOST)
 225		udelay(1000);
 226
 227	ret = xhci_handshake_check_state(xhci, &xhci->op_regs->command,
 228				CMD_RESET, 0, timeout_us, XHCI_STATE_REMOVING);
 229	if (ret)
 230		return ret;
 231
 232	if (xhci->quirks & XHCI_ASMEDIA_MODIFY_FLOWCONTROL)
 233		usb_asmedia_modifyflowcontrol(to_pci_dev(xhci_to_hcd(xhci)->self.controller));
 234
 235	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
 236			 "Wait for controller to be ready for doorbell rings");
 237	/*
 238	 * xHCI cannot write to any doorbells or operational registers other
 239	 * than status until the "Controller Not Ready" flag is cleared.
 240	 */
 241	ret = xhci_handshake(&xhci->op_regs->status, STS_CNR, 0, timeout_us);
 242
 243	xhci->usb2_rhub.bus_state.port_c_suspend = 0;
 244	xhci->usb2_rhub.bus_state.suspended_ports = 0;
 245	xhci->usb2_rhub.bus_state.resuming_ports = 0;
 246	xhci->usb3_rhub.bus_state.port_c_suspend = 0;
 247	xhci->usb3_rhub.bus_state.suspended_ports = 0;
 248	xhci->usb3_rhub.bus_state.resuming_ports = 0;
 249
 250	return ret;
 251}
 252
 253static void xhci_zero_64b_regs(struct xhci_hcd *xhci)
 254{
 255	struct device *dev = xhci_to_hcd(xhci)->self.sysdev;
 256	struct iommu_domain *domain;
 257	int err, i;
 258	u64 val;
 259	u32 intrs;
 260
 261	/*
 262	 * Some Renesas controllers get into a weird state if they are
 263	 * reset while programmed with 64bit addresses (they will preserve
 264	 * the top half of the address in internal, non visible
 265	 * registers). You end up with half the address coming from the
 266	 * kernel, and the other half coming from the firmware. Also,
 267	 * changing the programming leads to extra accesses even if the
 268	 * controller is supposed to be halted. The controller ends up with
 269	 * a fatal fault, and is then ripe for being properly reset.
 270	 *
 271	 * Special care is taken to only apply this if the device is behind
 272	 * an iommu. Doing anything when there is no iommu is definitely
 273	 * unsafe...
 274	 */
 275	domain = iommu_get_domain_for_dev(dev);
 276	if (!(xhci->quirks & XHCI_ZERO_64B_REGS) || !domain ||
 277	    domain->type == IOMMU_DOMAIN_IDENTITY)
 278		return;
 279
 280	xhci_info(xhci, "Zeroing 64bit base registers, expecting fault\n");
 281
 282	/* Clear HSEIE so that faults do not get signaled */
 283	val = readl(&xhci->op_regs->command);
 284	val &= ~CMD_HSEIE;
 285	writel(val, &xhci->op_regs->command);
 286
 287	/* Clear HSE (aka FATAL) */
 288	val = readl(&xhci->op_regs->status);
 289	val |= STS_FATAL;
 290	writel(val, &xhci->op_regs->status);
 291
 292	/* Now zero the registers, and brace for impact */
 293	val = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
 294	if (upper_32_bits(val))
 295		xhci_write_64(xhci, 0, &xhci->op_regs->dcbaa_ptr);
 296	val = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
 297	if (upper_32_bits(val))
 298		xhci_write_64(xhci, 0, &xhci->op_regs->cmd_ring);
 299
 300	intrs = min_t(u32, HCS_MAX_INTRS(xhci->hcs_params1),
 301		      ARRAY_SIZE(xhci->run_regs->ir_set));
 302
 303	for (i = 0; i < intrs; i++) {
 304		struct xhci_intr_reg __iomem *ir;
 305
 306		ir = &xhci->run_regs->ir_set[i];
 307		val = xhci_read_64(xhci, &ir->erst_base);
 308		if (upper_32_bits(val))
 309			xhci_write_64(xhci, 0, &ir->erst_base);
 310		val= xhci_read_64(xhci, &ir->erst_dequeue);
 311		if (upper_32_bits(val))
 312			xhci_write_64(xhci, 0, &ir->erst_dequeue);
 313	}
 314
 315	/* Wait for the fault to appear. It will be cleared on reset */
 316	err = xhci_handshake(&xhci->op_regs->status,
 317			     STS_FATAL, STS_FATAL,
 318			     XHCI_MAX_HALT_USEC);
 319	if (!err)
 320		xhci_info(xhci, "Fault detected\n");
 321}
 322
 323static int xhci_enable_interrupter(struct xhci_interrupter *ir)
 
 
 
 
 324{
 325	u32 iman;
 
 
 
 
 326
 327	if (!ir || !ir->ir_set)
 328		return -EINVAL;
 
 
 
 
 329
 330	iman = readl(&ir->ir_set->irq_pending);
 331	writel(ER_IRQ_ENABLE(iman), &ir->ir_set->irq_pending);
 
 
 
 
 
 332
 333	return 0;
 334}
 335
 336static int xhci_disable_interrupter(struct xhci_interrupter *ir)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 337{
 338	u32 iman;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 339
 340	if (!ir || !ir->ir_set)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 341		return -EINVAL;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 342
 343	iman = readl(&ir->ir_set->irq_pending);
 344	writel(ER_IRQ_DISABLE(iman), &ir->ir_set->irq_pending);
 345
 
 
 346	return 0;
 347}
 348
 
 
 
 
 
 
 
 
 
 
 349static void compliance_mode_recovery(struct timer_list *t)
 350{
 351	struct xhci_hcd *xhci;
 352	struct usb_hcd *hcd;
 353	struct xhci_hub *rhub;
 354	u32 temp;
 355	int i;
 356
 357	xhci = from_timer(xhci, t, comp_mode_recovery_timer);
 358	rhub = &xhci->usb3_rhub;
 359	hcd = rhub->hcd;
 360
 361	if (!hcd)
 362		return;
 363
 364	for (i = 0; i < rhub->num_ports; i++) {
 365		temp = readl(rhub->ports[i]->addr);
 366		if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
 367			/*
 368			 * Compliance Mode Detected. Letting USB Core
 369			 * handle the Warm Reset
 370			 */
 371			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
 372					"Compliance mode detected->port %d",
 373					i + 1);
 374			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
 375					"Attempting compliance mode recovery");
 376
 377			if (hcd->state == HC_STATE_SUSPENDED)
 378				usb_hcd_resume_root_hub(hcd);
 379
 380			usb_hcd_poll_rh_status(hcd);
 381		}
 382	}
 383
 384	if (xhci->port_status_u0 != ((1 << rhub->num_ports) - 1))
 385		mod_timer(&xhci->comp_mode_recovery_timer,
 386			jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
 387}
 388
 389/*
 390 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
 391 * that causes ports behind that hardware to enter compliance mode sometimes.
 392 * The quirk creates a timer that polls every 2 seconds the link state of
 393 * each host controller's port and recovers it by issuing a Warm reset
 394 * if Compliance mode is detected, otherwise the port will become "dead" (no
 395 * device connections or disconnections will be detected anymore). Becasue no
 396 * status event is generated when entering compliance mode (per xhci spec),
 397 * this quirk is needed on systems that have the failing hardware installed.
 398 */
 399static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
 400{
 401	xhci->port_status_u0 = 0;
 402	timer_setup(&xhci->comp_mode_recovery_timer, compliance_mode_recovery,
 403		    0);
 404	xhci->comp_mode_recovery_timer.expires = jiffies +
 405			msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
 406
 407	add_timer(&xhci->comp_mode_recovery_timer);
 408	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
 409			"Compliance mode recovery timer initialized");
 410}
 411
 412/*
 413 * This function identifies the systems that have installed the SN65LVPE502CP
 414 * USB3.0 re-driver and that need the Compliance Mode Quirk.
 415 * Systems:
 416 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
 417 */
 418static bool xhci_compliance_mode_recovery_timer_quirk_check(void)
 419{
 420	const char *dmi_product_name, *dmi_sys_vendor;
 421
 422	dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
 423	dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
 424	if (!dmi_product_name || !dmi_sys_vendor)
 425		return false;
 426
 427	if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
 428		return false;
 429
 430	if (strstr(dmi_product_name, "Z420") ||
 431			strstr(dmi_product_name, "Z620") ||
 432			strstr(dmi_product_name, "Z820") ||
 433			strstr(dmi_product_name, "Z1 Workstation"))
 434		return true;
 435
 436	return false;
 437}
 438
 439static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
 440{
 441	return (xhci->port_status_u0 == ((1 << xhci->usb3_rhub.num_ports) - 1));
 442}
 443
 444
 445/*
 446 * Initialize memory for HCD and xHC (one-time init).
 447 *
 448 * Program the PAGESIZE register, initialize the device context array, create
 449 * device contexts (?), set up a command ring segment (or two?), create event
 450 * ring (one for now).
 451 */
 452static int xhci_init(struct usb_hcd *hcd)
 453{
 454	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
 455	int retval;
 456
 457	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_init");
 458	spin_lock_init(&xhci->lock);
 459	if (xhci->hci_version == 0x95 && link_quirk) {
 460		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
 461				"QUIRK: Not clearing Link TRB chain bits.");
 462		xhci->quirks |= XHCI_LINK_TRB_QUIRK;
 463	} else {
 464		xhci_dbg_trace(xhci, trace_xhci_dbg_init,
 465				"xHCI doesn't need link TRB QUIRK");
 466	}
 467	retval = xhci_mem_init(xhci, GFP_KERNEL);
 468	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Finished xhci_init");
 469
 470	/* Initializing Compliance Mode Recovery Data If Needed */
 471	if (xhci_compliance_mode_recovery_timer_quirk_check()) {
 472		xhci->quirks |= XHCI_COMP_MODE_QUIRK;
 473		compliance_mode_recovery_timer_init(xhci);
 474	}
 475
 476	return retval;
 477}
 478
 479/*-------------------------------------------------------------------------*/
 480
 
 481static int xhci_run_finished(struct xhci_hcd *xhci)
 482{
 483	struct xhci_interrupter *ir = xhci->interrupters[0];
 484	unsigned long	flags;
 485	u32		temp;
 486
 487	/*
 488	 * Enable interrupts before starting the host (xhci 4.2 and 5.5.2).
 489	 * Protect the short window before host is running with a lock
 490	 */
 491	spin_lock_irqsave(&xhci->lock, flags);
 492
 493	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Enable interrupts");
 494	temp = readl(&xhci->op_regs->command);
 495	temp |= (CMD_EIE);
 496	writel(temp, &xhci->op_regs->command);
 497
 498	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Enable primary interrupter");
 499	xhci_enable_interrupter(ir);
 
 500
 501	if (xhci_start(xhci)) {
 502		xhci_halt(xhci);
 503		spin_unlock_irqrestore(&xhci->lock, flags);
 504		return -ENODEV;
 505	}
 506
 507	xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
 508
 509	if (xhci->quirks & XHCI_NEC_HOST)
 510		xhci_ring_cmd_db(xhci);
 511
 512	spin_unlock_irqrestore(&xhci->lock, flags);
 513
 514	return 0;
 515}
 516
 517/*
 518 * Start the HC after it was halted.
 519 *
 520 * This function is called by the USB core when the HC driver is added.
 521 * Its opposite is xhci_stop().
 522 *
 523 * xhci_init() must be called once before this function can be called.
 524 * Reset the HC, enable device slot contexts, program DCBAAP, and
 525 * set command ring pointer and event ring pointer.
 526 *
 527 * Setup MSI-X vectors and enable interrupts.
 528 */
 529int xhci_run(struct usb_hcd *hcd)
 530{
 531	u32 temp;
 532	u64 temp_64;
 533	int ret;
 534	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
 535	struct xhci_interrupter *ir = xhci->interrupters[0];
 536	/* Start the xHCI host controller running only after the USB 2.0 roothub
 537	 * is setup.
 538	 */
 539
 540	hcd->uses_new_polling = 1;
 541	if (!usb_hcd_is_primary_hcd(hcd))
 542		return xhci_run_finished(xhci);
 543
 544	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_run");
 545
 546	temp_64 = xhci_read_64(xhci, &ir->ir_set->erst_dequeue);
 547	temp_64 &= ERST_PTR_MASK;
 
 
 
 
 548	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
 549			"ERST deq = 64'h%0lx", (long unsigned int) temp_64);
 550
 551	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
 552			"// Set the interrupt modulation register");
 553	temp = readl(&ir->ir_set->irq_control);
 554	temp &= ~ER_IRQ_INTERVAL_MASK;
 555	temp |= (xhci->imod_interval / 250) & ER_IRQ_INTERVAL_MASK;
 556	writel(temp, &ir->ir_set->irq_control);
 557
 558	if (xhci->quirks & XHCI_NEC_HOST) {
 559		struct xhci_command *command;
 560
 561		command = xhci_alloc_command(xhci, false, GFP_KERNEL);
 562		if (!command)
 563			return -ENOMEM;
 564
 565		ret = xhci_queue_vendor_command(xhci, command, 0, 0, 0,
 566				TRB_TYPE(TRB_NEC_GET_FW));
 567		if (ret)
 568			xhci_free_command(xhci, command);
 569	}
 570	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
 571			"Finished %s for main hcd", __func__);
 572
 573	xhci_create_dbc_dev(xhci);
 574
 575	xhci_debugfs_init(xhci);
 576
 577	if (xhci_has_one_roothub(xhci))
 578		return xhci_run_finished(xhci);
 579
 580	set_bit(HCD_FLAG_DEFER_RH_REGISTER, &hcd->flags);
 581
 582	return 0;
 583}
 584EXPORT_SYMBOL_GPL(xhci_run);
 585
 586/*
 587 * Stop xHCI driver.
 588 *
 589 * This function is called by the USB core when the HC driver is removed.
 590 * Its opposite is xhci_run().
 591 *
 592 * Disable device contexts, disable IRQs, and quiesce the HC.
 593 * Reset the HC, finish any completed transactions, and cleanup memory.
 594 */
 595void xhci_stop(struct usb_hcd *hcd)
 596{
 597	u32 temp;
 598	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
 599	struct xhci_interrupter *ir = xhci->interrupters[0];
 600
 601	mutex_lock(&xhci->mutex);
 602
 603	/* Only halt host and free memory after both hcds are removed */
 604	if (!usb_hcd_is_primary_hcd(hcd)) {
 605		mutex_unlock(&xhci->mutex);
 606		return;
 607	}
 608
 609	xhci_remove_dbc_dev(xhci);
 610
 611	spin_lock_irq(&xhci->lock);
 612	xhci->xhc_state |= XHCI_STATE_HALTED;
 613	xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
 614	xhci_halt(xhci);
 615	xhci_reset(xhci, XHCI_RESET_SHORT_USEC);
 616	spin_unlock_irq(&xhci->lock);
 617
 
 
 618	/* Deleting Compliance Mode Recovery Timer */
 619	if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
 620			(!(xhci_all_ports_seen_u0(xhci)))) {
 621		del_timer_sync(&xhci->comp_mode_recovery_timer);
 622		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
 623				"%s: compliance mode recovery timer deleted",
 624				__func__);
 625	}
 626
 627	if (xhci->quirks & XHCI_AMD_PLL_FIX)
 628		usb_amd_dev_put();
 629
 630	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
 631			"// Disabling event ring interrupts");
 632	temp = readl(&xhci->op_regs->status);
 633	writel((temp & ~0x1fff) | STS_EINT, &xhci->op_regs->status);
 634	xhci_disable_interrupter(ir);
 
 635
 636	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "cleaning up memory");
 637	xhci_mem_cleanup(xhci);
 638	xhci_debugfs_exit(xhci);
 639	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
 640			"xhci_stop completed - status = %x",
 641			readl(&xhci->op_regs->status));
 642	mutex_unlock(&xhci->mutex);
 643}
 644EXPORT_SYMBOL_GPL(xhci_stop);
 645
 646/*
 647 * Shutdown HC (not bus-specific)
 648 *
 649 * This is called when the machine is rebooting or halting.  We assume that the
 650 * machine will be powered off, and the HC's internal state will be reset.
 651 * Don't bother to free memory.
 652 *
 653 * This will only ever be called with the main usb_hcd (the USB3 roothub).
 654 */
 655void xhci_shutdown(struct usb_hcd *hcd)
 656{
 657	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
 658
 659	if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
 660		usb_disable_xhci_ports(to_pci_dev(hcd->self.sysdev));
 661
 662	/* Don't poll the roothubs after shutdown. */
 663	xhci_dbg(xhci, "%s: stopping usb%d port polling.\n",
 664			__func__, hcd->self.busnum);
 665	clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
 666	del_timer_sync(&hcd->rh_timer);
 667
 668	if (xhci->shared_hcd) {
 669		clear_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
 670		del_timer_sync(&xhci->shared_hcd->rh_timer);
 671	}
 672
 673	spin_lock_irq(&xhci->lock);
 674	xhci_halt(xhci);
 675
 676	/*
 677	 * Workaround for spurious wakeps at shutdown with HSW, and for boot
 678	 * firmware delay in ADL-P PCH if port are left in U3 at shutdown
 679	 */
 680	if (xhci->quirks & XHCI_SPURIOUS_WAKEUP ||
 681	    xhci->quirks & XHCI_RESET_TO_DEFAULT)
 682		xhci_reset(xhci, XHCI_RESET_SHORT_USEC);
 683
 684	spin_unlock_irq(&xhci->lock);
 685
 
 
 686	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
 687			"xhci_shutdown completed - status = %x",
 688			readl(&xhci->op_regs->status));
 689}
 690EXPORT_SYMBOL_GPL(xhci_shutdown);
 691
 692#ifdef CONFIG_PM
 693static void xhci_save_registers(struct xhci_hcd *xhci)
 694{
 695	struct xhci_interrupter *ir;
 696	unsigned int i;
 697
 698	xhci->s3.command = readl(&xhci->op_regs->command);
 699	xhci->s3.dev_nt = readl(&xhci->op_regs->dev_notification);
 700	xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
 701	xhci->s3.config_reg = readl(&xhci->op_regs->config_reg);
 702
 703	/* save both primary and all secondary interrupters */
 704	/* fixme, shold we lock  to prevent race with remove secondary interrupter? */
 705	for (i = 0; i < xhci->max_interrupters; i++) {
 706		ir = xhci->interrupters[i];
 707		if (!ir)
 708			continue;
 709
 710		ir->s3_erst_size = readl(&ir->ir_set->erst_size);
 711		ir->s3_erst_base = xhci_read_64(xhci, &ir->ir_set->erst_base);
 712		ir->s3_erst_dequeue = xhci_read_64(xhci, &ir->ir_set->erst_dequeue);
 713		ir->s3_irq_pending = readl(&ir->ir_set->irq_pending);
 714		ir->s3_irq_control = readl(&ir->ir_set->irq_control);
 715	}
 716}
 717
 718static void xhci_restore_registers(struct xhci_hcd *xhci)
 719{
 720	struct xhci_interrupter *ir;
 721	unsigned int i;
 722
 723	writel(xhci->s3.command, &xhci->op_regs->command);
 724	writel(xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
 725	xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
 726	writel(xhci->s3.config_reg, &xhci->op_regs->config_reg);
 727
 728	/* FIXME should we lock to protect against freeing of interrupters */
 729	for (i = 0; i < xhci->max_interrupters; i++) {
 730		ir = xhci->interrupters[i];
 731		if (!ir)
 732			continue;
 733
 734		writel(ir->s3_erst_size, &ir->ir_set->erst_size);
 735		xhci_write_64(xhci, ir->s3_erst_base, &ir->ir_set->erst_base);
 736		xhci_write_64(xhci, ir->s3_erst_dequeue, &ir->ir_set->erst_dequeue);
 737		writel(ir->s3_irq_pending, &ir->ir_set->irq_pending);
 738		writel(ir->s3_irq_control, &ir->ir_set->irq_control);
 739	}
 740}
 741
 742static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
 743{
 744	u64	val_64;
 745
 746	/* step 2: initialize command ring buffer */
 747	val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
 748	val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
 749		(xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
 750				      xhci->cmd_ring->dequeue) &
 751		 (u64) ~CMD_RING_RSVD_BITS) |
 752		xhci->cmd_ring->cycle_state;
 753	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
 754			"// Setting command ring address to 0x%llx",
 755			(long unsigned long) val_64);
 756	xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
 757}
 758
 759/*
 760 * The whole command ring must be cleared to zero when we suspend the host.
 761 *
 762 * The host doesn't save the command ring pointer in the suspend well, so we
 763 * need to re-program it on resume.  Unfortunately, the pointer must be 64-byte
 764 * aligned, because of the reserved bits in the command ring dequeue pointer
 765 * register.  Therefore, we can't just set the dequeue pointer back in the
 766 * middle of the ring (TRBs are 16-byte aligned).
 767 */
 768static void xhci_clear_command_ring(struct xhci_hcd *xhci)
 769{
 770	struct xhci_ring *ring;
 771	struct xhci_segment *seg;
 772
 773	ring = xhci->cmd_ring;
 774	seg = ring->deq_seg;
 775	do {
 776		memset(seg->trbs, 0,
 777			sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
 778		seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
 779			cpu_to_le32(~TRB_CYCLE);
 780		seg = seg->next;
 781	} while (seg != ring->deq_seg);
 782
 783	/* Reset the software enqueue and dequeue pointers */
 784	ring->deq_seg = ring->first_seg;
 785	ring->dequeue = ring->first_seg->trbs;
 786	ring->enq_seg = ring->deq_seg;
 787	ring->enqueue = ring->dequeue;
 788
 789	ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
 790	/*
 791	 * Ring is now zeroed, so the HW should look for change of ownership
 792	 * when the cycle bit is set to 1.
 793	 */
 794	ring->cycle_state = 1;
 795
 796	/*
 797	 * Reset the hardware dequeue pointer.
 798	 * Yes, this will need to be re-written after resume, but we're paranoid
 799	 * and want to make sure the hardware doesn't access bogus memory
 800	 * because, say, the BIOS or an SMI started the host without changing
 801	 * the command ring pointers.
 802	 */
 803	xhci_set_cmd_ring_deq(xhci);
 804}
 805
 806/*
 807 * Disable port wake bits if do_wakeup is not set.
 808 *
 809 * Also clear a possible internal port wake state left hanging for ports that
 810 * detected termination but never successfully enumerated (trained to 0U).
 811 * Internal wake causes immediate xHCI wake after suspend. PORT_CSC write done
 812 * at enumeration clears this wake, force one here as well for unconnected ports
 813 */
 814
 815static void xhci_disable_hub_port_wake(struct xhci_hcd *xhci,
 816				       struct xhci_hub *rhub,
 817				       bool do_wakeup)
 818{
 819	unsigned long flags;
 820	u32 t1, t2, portsc;
 821	int i;
 822
 823	spin_lock_irqsave(&xhci->lock, flags);
 824
 825	for (i = 0; i < rhub->num_ports; i++) {
 826		portsc = readl(rhub->ports[i]->addr);
 827		t1 = xhci_port_state_to_neutral(portsc);
 828		t2 = t1;
 829
 830		/* clear wake bits if do_wake is not set */
 831		if (!do_wakeup)
 832			t2 &= ~PORT_WAKE_BITS;
 833
 834		/* Don't touch csc bit if connected or connect change is set */
 835		if (!(portsc & (PORT_CSC | PORT_CONNECT)))
 836			t2 |= PORT_CSC;
 837
 838		if (t1 != t2) {
 839			writel(t2, rhub->ports[i]->addr);
 840			xhci_dbg(xhci, "config port %d-%d wake bits, portsc: 0x%x, write: 0x%x\n",
 841				 rhub->hcd->self.busnum, i + 1, portsc, t2);
 842		}
 843	}
 844	spin_unlock_irqrestore(&xhci->lock, flags);
 845}
 846
 847static bool xhci_pending_portevent(struct xhci_hcd *xhci)
 848{
 849	struct xhci_port	**ports;
 850	int			port_index;
 851	u32			status;
 852	u32			portsc;
 853
 854	status = readl(&xhci->op_regs->status);
 855	if (status & STS_EINT)
 856		return true;
 857	/*
 858	 * Checking STS_EINT is not enough as there is a lag between a change
 859	 * bit being set and the Port Status Change Event that it generated
 860	 * being written to the Event Ring. See note in xhci 1.1 section 4.19.2.
 861	 */
 862
 863	port_index = xhci->usb2_rhub.num_ports;
 864	ports = xhci->usb2_rhub.ports;
 865	while (port_index--) {
 866		portsc = readl(ports[port_index]->addr);
 867		if (portsc & PORT_CHANGE_MASK ||
 868		    (portsc & PORT_PLS_MASK) == XDEV_RESUME)
 869			return true;
 870	}
 871	port_index = xhci->usb3_rhub.num_ports;
 872	ports = xhci->usb3_rhub.ports;
 873	while (port_index--) {
 874		portsc = readl(ports[port_index]->addr);
 875		if (portsc & (PORT_CHANGE_MASK | PORT_CAS) ||
 876		    (portsc & PORT_PLS_MASK) == XDEV_RESUME)
 877			return true;
 878	}
 879	return false;
 880}
 881
 882/*
 883 * Stop HC (not bus-specific)
 884 *
 885 * This is called when the machine transition into S3/S4 mode.
 886 *
 887 */
 888int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup)
 889{
 890	int			rc = 0;
 891	unsigned int		delay = XHCI_MAX_HALT_USEC * 2;
 892	struct usb_hcd		*hcd = xhci_to_hcd(xhci);
 893	u32			command;
 894	u32			res;
 895
 896	if (!hcd->state)
 897		return 0;
 898
 899	if (hcd->state != HC_STATE_SUSPENDED ||
 900	    (xhci->shared_hcd && xhci->shared_hcd->state != HC_STATE_SUSPENDED))
 901		return -EINVAL;
 902
 903	/* Clear root port wake on bits if wakeup not allowed. */
 904	xhci_disable_hub_port_wake(xhci, &xhci->usb3_rhub, do_wakeup);
 905	xhci_disable_hub_port_wake(xhci, &xhci->usb2_rhub, do_wakeup);
 906
 907	if (!HCD_HW_ACCESSIBLE(hcd))
 908		return 0;
 909
 910	xhci_dbc_suspend(xhci);
 911
 912	/* Don't poll the roothubs on bus suspend. */
 913	xhci_dbg(xhci, "%s: stopping usb%d port polling.\n",
 914		 __func__, hcd->self.busnum);
 915	clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
 916	del_timer_sync(&hcd->rh_timer);
 917	if (xhci->shared_hcd) {
 918		clear_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
 919		del_timer_sync(&xhci->shared_hcd->rh_timer);
 920	}
 921
 922	if (xhci->quirks & XHCI_SUSPEND_DELAY)
 923		usleep_range(1000, 1500);
 924
 925	spin_lock_irq(&xhci->lock);
 926	clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
 927	if (xhci->shared_hcd)
 928		clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
 929	/* step 1: stop endpoint */
 930	/* skipped assuming that port suspend has done */
 931
 932	/* step 2: clear Run/Stop bit */
 933	command = readl(&xhci->op_regs->command);
 934	command &= ~CMD_RUN;
 935	writel(command, &xhci->op_regs->command);
 936
 937	/* Some chips from Fresco Logic need an extraordinary delay */
 938	delay *= (xhci->quirks & XHCI_SLOW_SUSPEND) ? 10 : 1;
 939
 940	if (xhci_handshake(&xhci->op_regs->status,
 941		      STS_HALT, STS_HALT, delay)) {
 942		xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
 943		spin_unlock_irq(&xhci->lock);
 944		return -ETIMEDOUT;
 945	}
 946	xhci_clear_command_ring(xhci);
 947
 948	/* step 3: save registers */
 949	xhci_save_registers(xhci);
 950
 951	/* step 4: set CSS flag */
 952	command = readl(&xhci->op_regs->command);
 953	command |= CMD_CSS;
 954	writel(command, &xhci->op_regs->command);
 955	xhci->broken_suspend = 0;
 956	if (xhci_handshake(&xhci->op_regs->status,
 957				STS_SAVE, 0, 20 * 1000)) {
 958	/*
 959	 * AMD SNPS xHC 3.0 occasionally does not clear the
 960	 * SSS bit of USBSTS and when driver tries to poll
 961	 * to see if the xHC clears BIT(8) which never happens
 962	 * and driver assumes that controller is not responding
 963	 * and times out. To workaround this, its good to check
 964	 * if SRE and HCE bits are not set (as per xhci
 965	 * Section 5.4.2) and bypass the timeout.
 966	 */
 967		res = readl(&xhci->op_regs->status);
 968		if ((xhci->quirks & XHCI_SNPS_BROKEN_SUSPEND) &&
 969		    (((res & STS_SRE) == 0) &&
 970				((res & STS_HCE) == 0))) {
 971			xhci->broken_suspend = 1;
 972		} else {
 973			xhci_warn(xhci, "WARN: xHC save state timeout\n");
 974			spin_unlock_irq(&xhci->lock);
 975			return -ETIMEDOUT;
 976		}
 977	}
 978	spin_unlock_irq(&xhci->lock);
 979
 980	/*
 981	 * Deleting Compliance Mode Recovery Timer because the xHCI Host
 982	 * is about to be suspended.
 983	 */
 984	if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
 985			(!(xhci_all_ports_seen_u0(xhci)))) {
 986		del_timer_sync(&xhci->comp_mode_recovery_timer);
 987		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
 988				"%s: compliance mode recovery timer deleted",
 989				__func__);
 990	}
 991
 
 
 
 
 992	return rc;
 993}
 994EXPORT_SYMBOL_GPL(xhci_suspend);
 995
 996/*
 997 * start xHC (not bus-specific)
 998 *
 999 * This is called when the machine transition from S3/S4 mode.
1000 *
1001 */
1002int xhci_resume(struct xhci_hcd *xhci, pm_message_t msg)
1003{
1004	bool			hibernated = (msg.event == PM_EVENT_RESTORE);
1005	u32			command, temp = 0;
1006	struct usb_hcd		*hcd = xhci_to_hcd(xhci);
1007	int			retval = 0;
1008	bool			comp_timer_running = false;
1009	bool			pending_portevent = false;
1010	bool			suspended_usb3_devs = false;
1011	bool			reinit_xhc = false;
1012
1013	if (!hcd->state)
1014		return 0;
1015
1016	/* Wait a bit if either of the roothubs need to settle from the
1017	 * transition into bus suspend.
1018	 */
1019
1020	if (time_before(jiffies, xhci->usb2_rhub.bus_state.next_statechange) ||
1021	    time_before(jiffies, xhci->usb3_rhub.bus_state.next_statechange))
1022		msleep(100);
1023
1024	set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
1025	if (xhci->shared_hcd)
1026		set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
1027
1028	spin_lock_irq(&xhci->lock);
1029
1030	if (hibernated || xhci->quirks & XHCI_RESET_ON_RESUME || xhci->broken_suspend)
1031		reinit_xhc = true;
1032
1033	if (!reinit_xhc) {
1034		/*
1035		 * Some controllers might lose power during suspend, so wait
1036		 * for controller not ready bit to clear, just as in xHC init.
1037		 */
1038		retval = xhci_handshake(&xhci->op_regs->status,
1039					STS_CNR, 0, 10 * 1000 * 1000);
1040		if (retval) {
1041			xhci_warn(xhci, "Controller not ready at resume %d\n",
1042				  retval);
1043			spin_unlock_irq(&xhci->lock);
1044			return retval;
1045		}
1046		/* step 1: restore register */
1047		xhci_restore_registers(xhci);
1048		/* step 2: initialize command ring buffer */
1049		xhci_set_cmd_ring_deq(xhci);
1050		/* step 3: restore state and start state*/
1051		/* step 3: set CRS flag */
1052		command = readl(&xhci->op_regs->command);
1053		command |= CMD_CRS;
1054		writel(command, &xhci->op_regs->command);
1055		/*
1056		 * Some controllers take up to 55+ ms to complete the controller
1057		 * restore so setting the timeout to 100ms. Xhci specification
1058		 * doesn't mention any timeout value.
1059		 */
1060		if (xhci_handshake(&xhci->op_regs->status,
1061			      STS_RESTORE, 0, 100 * 1000)) {
1062			xhci_warn(xhci, "WARN: xHC restore state timeout\n");
1063			spin_unlock_irq(&xhci->lock);
1064			return -ETIMEDOUT;
1065		}
1066	}
1067
1068	temp = readl(&xhci->op_regs->status);
1069
1070	/* re-initialize the HC on Restore Error, or Host Controller Error */
1071	if ((temp & (STS_SRE | STS_HCE)) &&
1072	    !(xhci->xhc_state & XHCI_STATE_REMOVING)) {
1073		reinit_xhc = true;
1074		if (!xhci->broken_suspend)
1075			xhci_warn(xhci, "xHC error in resume, USBSTS 0x%x, Reinit\n", temp);
1076	}
1077
1078	if (reinit_xhc) {
1079		if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
1080				!(xhci_all_ports_seen_u0(xhci))) {
1081			del_timer_sync(&xhci->comp_mode_recovery_timer);
1082			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1083				"Compliance Mode Recovery Timer deleted!");
1084		}
1085
1086		/* Let the USB core know _both_ roothubs lost power. */
1087		usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
1088		if (xhci->shared_hcd)
1089			usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
1090
1091		xhci_dbg(xhci, "Stop HCD\n");
1092		xhci_halt(xhci);
1093		xhci_zero_64b_regs(xhci);
1094		retval = xhci_reset(xhci, XHCI_RESET_LONG_USEC);
1095		spin_unlock_irq(&xhci->lock);
1096		if (retval)
1097			return retval;
 
1098
1099		xhci_dbg(xhci, "// Disabling event ring interrupts\n");
1100		temp = readl(&xhci->op_regs->status);
1101		writel((temp & ~0x1fff) | STS_EINT, &xhci->op_regs->status);
1102		xhci_disable_interrupter(xhci->interrupters[0]);
 
1103
1104		xhci_dbg(xhci, "cleaning up memory\n");
1105		xhci_mem_cleanup(xhci);
1106		xhci_debugfs_exit(xhci);
1107		xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
1108			    readl(&xhci->op_regs->status));
1109
1110		/* USB core calls the PCI reinit and start functions twice:
1111		 * first with the primary HCD, and then with the secondary HCD.
1112		 * If we don't do the same, the host will never be started.
1113		 */
1114		xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1115		retval = xhci_init(hcd);
1116		if (retval)
1117			return retval;
1118		comp_timer_running = true;
1119
1120		xhci_dbg(xhci, "Start the primary HCD\n");
1121		retval = xhci_run(hcd);
1122		if (!retval && xhci->shared_hcd) {
1123			xhci_dbg(xhci, "Start the secondary HCD\n");
1124			retval = xhci_run(xhci->shared_hcd);
1125		}
1126
1127		hcd->state = HC_STATE_SUSPENDED;
1128		if (xhci->shared_hcd)
1129			xhci->shared_hcd->state = HC_STATE_SUSPENDED;
1130		goto done;
1131	}
1132
1133	/* step 4: set Run/Stop bit */
1134	command = readl(&xhci->op_regs->command);
1135	command |= CMD_RUN;
1136	writel(command, &xhci->op_regs->command);
1137	xhci_handshake(&xhci->op_regs->status, STS_HALT,
1138		  0, 250 * 1000);
1139
1140	/* step 5: walk topology and initialize portsc,
1141	 * portpmsc and portli
1142	 */
1143	/* this is done in bus_resume */
1144
1145	/* step 6: restart each of the previously
1146	 * Running endpoints by ringing their doorbells
1147	 */
1148
1149	spin_unlock_irq(&xhci->lock);
1150
1151	xhci_dbc_resume(xhci);
1152
1153 done:
1154	if (retval == 0) {
1155		/*
1156		 * Resume roothubs only if there are pending events.
1157		 * USB 3 devices resend U3 LFPS wake after a 100ms delay if
1158		 * the first wake signalling failed, give it that chance if
1159		 * there are suspended USB 3 devices.
1160		 */
1161		if (xhci->usb3_rhub.bus_state.suspended_ports ||
1162		    xhci->usb3_rhub.bus_state.bus_suspended)
1163			suspended_usb3_devs = true;
1164
1165		pending_portevent = xhci_pending_portevent(xhci);
1166
1167		if (suspended_usb3_devs && !pending_portevent &&
1168		    msg.event == PM_EVENT_AUTO_RESUME) {
1169			msleep(120);
1170			pending_portevent = xhci_pending_portevent(xhci);
1171		}
1172
1173		if (pending_portevent) {
1174			if (xhci->shared_hcd)
1175				usb_hcd_resume_root_hub(xhci->shared_hcd);
1176			usb_hcd_resume_root_hub(hcd);
1177		}
1178	}
1179	/*
1180	 * If system is subject to the Quirk, Compliance Mode Timer needs to
1181	 * be re-initialized Always after a system resume. Ports are subject
1182	 * to suffer the Compliance Mode issue again. It doesn't matter if
1183	 * ports have entered previously to U0 before system's suspension.
1184	 */
1185	if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
1186		compliance_mode_recovery_timer_init(xhci);
1187
1188	if (xhci->quirks & XHCI_ASMEDIA_MODIFY_FLOWCONTROL)
1189		usb_asmedia_modifyflowcontrol(to_pci_dev(hcd->self.controller));
1190
1191	/* Re-enable port polling. */
1192	xhci_dbg(xhci, "%s: starting usb%d port polling.\n",
1193		 __func__, hcd->self.busnum);
1194	if (xhci->shared_hcd) {
1195		set_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
1196		usb_hcd_poll_rh_status(xhci->shared_hcd);
1197	}
1198	set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1199	usb_hcd_poll_rh_status(hcd);
1200
1201	return retval;
1202}
1203EXPORT_SYMBOL_GPL(xhci_resume);
1204#endif	/* CONFIG_PM */
1205
1206/*-------------------------------------------------------------------------*/
1207
1208static int xhci_map_temp_buffer(struct usb_hcd *hcd, struct urb *urb)
1209{
1210	void *temp;
1211	int ret = 0;
1212	unsigned int buf_len;
1213	enum dma_data_direction dir;
1214
1215	dir = usb_urb_dir_in(urb) ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
1216	buf_len = urb->transfer_buffer_length;
1217
1218	temp = kzalloc_node(buf_len, GFP_ATOMIC,
1219			    dev_to_node(hcd->self.sysdev));
1220
1221	if (usb_urb_dir_out(urb))
1222		sg_pcopy_to_buffer(urb->sg, urb->num_sgs,
1223				   temp, buf_len, 0);
1224
1225	urb->transfer_buffer = temp;
1226	urb->transfer_dma = dma_map_single(hcd->self.sysdev,
1227					   urb->transfer_buffer,
1228					   urb->transfer_buffer_length,
1229					   dir);
1230
1231	if (dma_mapping_error(hcd->self.sysdev,
1232			      urb->transfer_dma)) {
1233		ret = -EAGAIN;
1234		kfree(temp);
1235	} else {
1236		urb->transfer_flags |= URB_DMA_MAP_SINGLE;
1237	}
1238
1239	return ret;
1240}
1241
1242static bool xhci_urb_temp_buffer_required(struct usb_hcd *hcd,
1243					  struct urb *urb)
1244{
1245	bool ret = false;
1246	unsigned int i;
1247	unsigned int len = 0;
1248	unsigned int trb_size;
1249	unsigned int max_pkt;
1250	struct scatterlist *sg;
1251	struct scatterlist *tail_sg;
1252
1253	tail_sg = urb->sg;
1254	max_pkt = usb_endpoint_maxp(&urb->ep->desc);
1255
1256	if (!urb->num_sgs)
1257		return ret;
1258
1259	if (urb->dev->speed >= USB_SPEED_SUPER)
1260		trb_size = TRB_CACHE_SIZE_SS;
1261	else
1262		trb_size = TRB_CACHE_SIZE_HS;
1263
1264	if (urb->transfer_buffer_length != 0 &&
1265	    !(urb->transfer_flags & URB_NO_TRANSFER_DMA_MAP)) {
1266		for_each_sg(urb->sg, sg, urb->num_sgs, i) {
1267			len = len + sg->length;
1268			if (i > trb_size - 2) {
1269				len = len - tail_sg->length;
1270				if (len < max_pkt) {
1271					ret = true;
1272					break;
1273				}
1274
1275				tail_sg = sg_next(tail_sg);
1276			}
1277		}
1278	}
1279	return ret;
1280}
1281
1282static void xhci_unmap_temp_buf(struct usb_hcd *hcd, struct urb *urb)
1283{
1284	unsigned int len;
1285	unsigned int buf_len;
1286	enum dma_data_direction dir;
1287
1288	dir = usb_urb_dir_in(urb) ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
1289
1290	buf_len = urb->transfer_buffer_length;
1291
1292	if (IS_ENABLED(CONFIG_HAS_DMA) &&
1293	    (urb->transfer_flags & URB_DMA_MAP_SINGLE))
1294		dma_unmap_single(hcd->self.sysdev,
1295				 urb->transfer_dma,
1296				 urb->transfer_buffer_length,
1297				 dir);
1298
1299	if (usb_urb_dir_in(urb)) {
1300		len = sg_pcopy_from_buffer(urb->sg, urb->num_sgs,
1301					   urb->transfer_buffer,
1302					   buf_len,
1303					   0);
1304		if (len != buf_len) {
1305			xhci_dbg(hcd_to_xhci(hcd),
1306				 "Copy from tmp buf to urb sg list failed\n");
1307			urb->actual_length = len;
1308		}
1309	}
1310	urb->transfer_flags &= ~URB_DMA_MAP_SINGLE;
1311	kfree(urb->transfer_buffer);
1312	urb->transfer_buffer = NULL;
1313}
1314
1315/*
1316 * Bypass the DMA mapping if URB is suitable for Immediate Transfer (IDT),
1317 * we'll copy the actual data into the TRB address register. This is limited to
1318 * transfers up to 8 bytes on output endpoints of any kind with wMaxPacketSize
1319 * >= 8 bytes. If suitable for IDT only one Transfer TRB per TD is allowed.
1320 */
1321static int xhci_map_urb_for_dma(struct usb_hcd *hcd, struct urb *urb,
1322				gfp_t mem_flags)
1323{
1324	struct xhci_hcd *xhci;
1325
1326	xhci = hcd_to_xhci(hcd);
1327
1328	if (xhci_urb_suitable_for_idt(urb))
1329		return 0;
1330
1331	if (xhci->quirks & XHCI_SG_TRB_CACHE_SIZE_QUIRK) {
1332		if (xhci_urb_temp_buffer_required(hcd, urb))
1333			return xhci_map_temp_buffer(hcd, urb);
1334	}
1335	return usb_hcd_map_urb_for_dma(hcd, urb, mem_flags);
1336}
1337
1338static void xhci_unmap_urb_for_dma(struct usb_hcd *hcd, struct urb *urb)
1339{
1340	struct xhci_hcd *xhci;
1341	bool unmap_temp_buf = false;
1342
1343	xhci = hcd_to_xhci(hcd);
1344
1345	if (urb->num_sgs && (urb->transfer_flags & URB_DMA_MAP_SINGLE))
1346		unmap_temp_buf = true;
1347
1348	if ((xhci->quirks & XHCI_SG_TRB_CACHE_SIZE_QUIRK) && unmap_temp_buf)
1349		xhci_unmap_temp_buf(hcd, urb);
1350	else
1351		usb_hcd_unmap_urb_for_dma(hcd, urb);
1352}
1353
1354/**
1355 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1356 * HCDs.  Find the index for an endpoint given its descriptor.  Use the return
1357 * value to right shift 1 for the bitmask.
1358 *
1359 * Index  = (epnum * 2) + direction - 1,
1360 * where direction = 0 for OUT, 1 for IN.
1361 * For control endpoints, the IN index is used (OUT index is unused), so
1362 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1363 */
1364unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1365{
1366	unsigned int index;
1367	if (usb_endpoint_xfer_control(desc))
1368		index = (unsigned int) (usb_endpoint_num(desc)*2);
1369	else
1370		index = (unsigned int) (usb_endpoint_num(desc)*2) +
1371			(usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1372	return index;
1373}
1374EXPORT_SYMBOL_GPL(xhci_get_endpoint_index);
1375
1376/* The reverse operation to xhci_get_endpoint_index. Calculate the USB endpoint
1377 * address from the XHCI endpoint index.
1378 */
1379static unsigned int xhci_get_endpoint_address(unsigned int ep_index)
1380{
1381	unsigned int number = DIV_ROUND_UP(ep_index, 2);
1382	unsigned int direction = ep_index % 2 ? USB_DIR_OUT : USB_DIR_IN;
1383	return direction | number;
1384}
1385
1386/* Find the flag for this endpoint (for use in the control context).  Use the
1387 * endpoint index to create a bitmask.  The slot context is bit 0, endpoint 0 is
1388 * bit 1, etc.
1389 */
1390static unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
1391{
1392	return 1 << (xhci_get_endpoint_index(desc) + 1);
1393}
1394
1395/* Compute the last valid endpoint context index.  Basically, this is the
1396 * endpoint index plus one.  For slot contexts with more than valid endpoint,
1397 * we find the most significant bit set in the added contexts flags.
1398 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1399 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1400 */
1401unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
1402{
1403	return fls(added_ctxs) - 1;
1404}
1405
1406/* Returns 1 if the arguments are OK;
1407 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1408 */
1409static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
1410		struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1411		const char *func) {
1412	struct xhci_hcd	*xhci;
1413	struct xhci_virt_device	*virt_dev;
1414
1415	if (!hcd || (check_ep && !ep) || !udev) {
1416		pr_debug("xHCI %s called with invalid args\n", func);
1417		return -EINVAL;
1418	}
1419	if (!udev->parent) {
1420		pr_debug("xHCI %s called for root hub\n", func);
1421		return 0;
1422	}
1423
1424	xhci = hcd_to_xhci(hcd);
1425	if (check_virt_dev) {
1426		if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
1427			xhci_dbg(xhci, "xHCI %s called with unaddressed device\n",
1428					func);
1429			return -EINVAL;
1430		}
1431
1432		virt_dev = xhci->devs[udev->slot_id];
1433		if (virt_dev->udev != udev) {
1434			xhci_dbg(xhci, "xHCI %s called with udev and "
1435					  "virt_dev does not match\n", func);
1436			return -EINVAL;
1437		}
1438	}
1439
1440	if (xhci->xhc_state & XHCI_STATE_HALTED)
1441		return -ENODEV;
1442
1443	return 1;
1444}
1445
1446static int xhci_configure_endpoint(struct xhci_hcd *xhci,
1447		struct usb_device *udev, struct xhci_command *command,
1448		bool ctx_change, bool must_succeed);
1449
1450/*
1451 * Full speed devices may have a max packet size greater than 8 bytes, but the
1452 * USB core doesn't know that until it reads the first 8 bytes of the
1453 * descriptor.  If the usb_device's max packet size changes after that point,
1454 * we need to issue an evaluate context command and wait on it.
1455 */
1456static int xhci_check_ep0_maxpacket(struct xhci_hcd *xhci, struct xhci_virt_device *vdev)
 
1457{
 
1458	struct xhci_input_control_ctx *ctrl_ctx;
1459	struct xhci_ep_ctx *ep_ctx;
1460	struct xhci_command *command;
1461	int max_packet_size;
1462	int hw_max_packet_size;
1463	int ret = 0;
1464
1465	ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, 0);
 
1466	hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
1467	max_packet_size = usb_endpoint_maxp(&vdev->udev->ep0.desc);
1468
1469	if (hw_max_packet_size == max_packet_size)
1470		return 0;
1471
1472	switch (max_packet_size) {
1473	case 8: case 16: case 32: case 64: case 9:
1474		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
1475				"Max Packet Size for ep 0 changed.");
1476		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
1477				"Max packet size in usb_device = %d",
1478				max_packet_size);
1479		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
1480				"Max packet size in xHCI HW = %d",
1481				hw_max_packet_size);
1482		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
1483				"Issuing evaluate context command.");
1484
1485		command = xhci_alloc_command(xhci, true, GFP_KERNEL);
 
 
 
 
 
1486		if (!command)
1487			return -ENOMEM;
1488
1489		command->in_ctx = vdev->in_ctx;
1490		ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
1491		if (!ctrl_ctx) {
1492			xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1493					__func__);
1494			ret = -ENOMEM;
1495			break;
1496		}
1497		/* Set up the modified control endpoint 0 */
1498		xhci_endpoint_copy(xhci, vdev->in_ctx, vdev->out_ctx, 0);
 
1499
1500		ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, 0);
1501		ep_ctx->ep_info &= cpu_to_le32(~EP_STATE_MASK);/* must clear */
1502		ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1503		ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
1504
1505		ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
1506		ctrl_ctx->drop_flags = 0;
1507
1508		ret = xhci_configure_endpoint(xhci, vdev->udev, command,
1509					      true, false);
1510		/* Clean up the input context for later use by bandwidth functions */
 
 
 
1511		ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
1512		break;
1513	default:
1514		dev_dbg(&vdev->udev->dev, "incorrect max packet size %d for ep0\n",
1515			max_packet_size);
1516		return -EINVAL;
1517	}
1518
1519	kfree(command->completion);
1520	kfree(command);
1521
1522	return ret;
1523}
1524
1525/*
1526 * non-error returns are a promise to giveback() the urb later
1527 * we drop ownership so next owner (or urb unlink) can get it
1528 */
1529static int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1530{
1531	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1532	unsigned long flags;
1533	int ret = 0;
1534	unsigned int slot_id, ep_index;
1535	unsigned int *ep_state;
1536	struct urb_priv	*urb_priv;
1537	int num_tds;
1538
 
 
 
 
 
 
 
 
1539	ep_index = xhci_get_endpoint_index(&urb->ep->desc);
 
 
 
 
 
 
 
 
 
1540
1541	if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1542		num_tds = urb->number_of_packets;
1543	else if (usb_endpoint_is_bulk_out(&urb->ep->desc) &&
1544	    urb->transfer_buffer_length > 0 &&
1545	    urb->transfer_flags & URB_ZERO_PACKET &&
1546	    !(urb->transfer_buffer_length % usb_endpoint_maxp(&urb->ep->desc)))
1547		num_tds = 2;
1548	else
1549		num_tds = 1;
1550
1551	urb_priv = kzalloc(struct_size(urb_priv, td, num_tds), mem_flags);
1552	if (!urb_priv)
1553		return -ENOMEM;
1554
1555	urb_priv->num_tds = num_tds;
1556	urb_priv->num_tds_done = 0;
1557	urb->hcpriv = urb_priv;
1558
1559	trace_xhci_urb_enqueue(urb);
1560
1561	spin_lock_irqsave(&xhci->lock, flags);
1562
1563	ret = xhci_check_args(hcd, urb->dev, urb->ep,
1564			      true, true, __func__);
1565	if (ret <= 0) {
1566		ret = ret ? ret : -EINVAL;
1567		goto free_priv;
1568	}
1569
1570	slot_id = urb->dev->slot_id;
1571
1572	if (!HCD_HW_ACCESSIBLE(hcd)) {
1573		ret = -ESHUTDOWN;
1574		goto free_priv;
1575	}
1576
1577	if (xhci->devs[slot_id]->flags & VDEV_PORT_ERROR) {
1578		xhci_dbg(xhci, "Can't queue urb, port error, link inactive\n");
1579		ret = -ENODEV;
1580		goto free_priv;
1581	}
1582
1583	if (xhci->xhc_state & XHCI_STATE_DYING) {
1584		xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for non-responsive xHCI host.\n",
1585			 urb->ep->desc.bEndpointAddress, urb);
1586		ret = -ESHUTDOWN;
1587		goto free_priv;
1588	}
1589
1590	ep_state = &xhci->devs[slot_id]->eps[ep_index].ep_state;
1591
1592	if (*ep_state & (EP_GETTING_STREAMS | EP_GETTING_NO_STREAMS)) {
1593		xhci_warn(xhci, "WARN: Can't enqueue URB, ep in streams transition state %x\n",
1594			  *ep_state);
1595		ret = -EINVAL;
1596		goto free_priv;
1597	}
1598	if (*ep_state & EP_SOFT_CLEAR_TOGGLE) {
1599		xhci_warn(xhci, "Can't enqueue URB while manually clearing toggle\n");
1600		ret = -EINVAL;
1601		goto free_priv;
1602	}
1603
1604	switch (usb_endpoint_type(&urb->ep->desc)) {
1605
1606	case USB_ENDPOINT_XFER_CONTROL:
1607		ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
1608					 slot_id, ep_index);
1609		break;
1610	case USB_ENDPOINT_XFER_BULK:
1611		ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1612					 slot_id, ep_index);
1613		break;
1614	case USB_ENDPOINT_XFER_INT:
1615		ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1616				slot_id, ep_index);
1617		break;
1618	case USB_ENDPOINT_XFER_ISOC:
1619		ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1620				slot_id, ep_index);
1621	}
1622
1623	if (ret) {
1624free_priv:
1625		xhci_urb_free_priv(urb_priv);
1626		urb->hcpriv = NULL;
1627	}
1628	spin_unlock_irqrestore(&xhci->lock, flags);
1629	return ret;
1630}
1631
1632/*
1633 * Remove the URB's TD from the endpoint ring.  This may cause the HC to stop
1634 * USB transfers, potentially stopping in the middle of a TRB buffer.  The HC
1635 * should pick up where it left off in the TD, unless a Set Transfer Ring
1636 * Dequeue Pointer is issued.
1637 *
1638 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1639 * the ring.  Since the ring is a contiguous structure, they can't be physically
1640 * removed.  Instead, there are two options:
1641 *
1642 *  1) If the HC is in the middle of processing the URB to be canceled, we
1643 *     simply move the ring's dequeue pointer past those TRBs using the Set
1644 *     Transfer Ring Dequeue Pointer command.  This will be the common case,
1645 *     when drivers timeout on the last submitted URB and attempt to cancel.
1646 *
1647 *  2) If the HC is in the middle of a different TD, we turn the TRBs into a
1648 *     series of 1-TRB transfer no-op TDs.  (No-ops shouldn't be chained.)  The
1649 *     HC will need to invalidate the any TRBs it has cached after the stop
1650 *     endpoint command, as noted in the xHCI 0.95 errata.
1651 *
1652 *  3) The TD may have completed by the time the Stop Endpoint Command
1653 *     completes, so software needs to handle that case too.
1654 *
1655 * This function should protect against the TD enqueueing code ringing the
1656 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1657 * It also needs to account for multiple cancellations on happening at the same
1658 * time for the same endpoint.
1659 *
1660 * Note that this function can be called in any context, or so says
1661 * usb_hcd_unlink_urb()
1662 */
1663static int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1664{
1665	unsigned long flags;
1666	int ret, i;
1667	u32 temp;
1668	struct xhci_hcd *xhci;
1669	struct urb_priv	*urb_priv;
1670	struct xhci_td *td;
1671	unsigned int ep_index;
1672	struct xhci_ring *ep_ring;
1673	struct xhci_virt_ep *ep;
1674	struct xhci_command *command;
1675	struct xhci_virt_device *vdev;
1676
1677	xhci = hcd_to_xhci(hcd);
1678	spin_lock_irqsave(&xhci->lock, flags);
1679
1680	trace_xhci_urb_dequeue(urb);
1681
1682	/* Make sure the URB hasn't completed or been unlinked already */
1683	ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1684	if (ret)
1685		goto done;
1686
1687	/* give back URB now if we can't queue it for cancel */
1688	vdev = xhci->devs[urb->dev->slot_id];
1689	urb_priv = urb->hcpriv;
1690	if (!vdev || !urb_priv)
1691		goto err_giveback;
1692
1693	ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1694	ep = &vdev->eps[ep_index];
1695	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1696	if (!ep || !ep_ring)
1697		goto err_giveback;
1698
1699	/* If xHC is dead take it down and return ALL URBs in xhci_hc_died() */
1700	temp = readl(&xhci->op_regs->status);
1701	if (temp == ~(u32)0 || xhci->xhc_state & XHCI_STATE_DYING) {
1702		xhci_hc_died(xhci);
1703		goto done;
1704	}
1705
1706	/*
1707	 * check ring is not re-allocated since URB was enqueued. If it is, then
1708	 * make sure none of the ring related pointers in this URB private data
1709	 * are touched, such as td_list, otherwise we overwrite freed data
1710	 */
1711	if (!td_on_ring(&urb_priv->td[0], ep_ring)) {
1712		xhci_err(xhci, "Canceled URB td not found on endpoint ring");
1713		for (i = urb_priv->num_tds_done; i < urb_priv->num_tds; i++) {
1714			td = &urb_priv->td[i];
1715			if (!list_empty(&td->cancelled_td_list))
1716				list_del_init(&td->cancelled_td_list);
1717		}
1718		goto err_giveback;
1719	}
1720
1721	if (xhci->xhc_state & XHCI_STATE_HALTED) {
1722		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1723				"HC halted, freeing TD manually.");
1724		for (i = urb_priv->num_tds_done;
1725		     i < urb_priv->num_tds;
1726		     i++) {
1727			td = &urb_priv->td[i];
1728			if (!list_empty(&td->td_list))
1729				list_del_init(&td->td_list);
1730			if (!list_empty(&td->cancelled_td_list))
1731				list_del_init(&td->cancelled_td_list);
1732		}
1733		goto err_giveback;
1734	}
1735
1736	i = urb_priv->num_tds_done;
1737	if (i < urb_priv->num_tds)
1738		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1739				"Cancel URB %p, dev %s, ep 0x%x, "
1740				"starting at offset 0x%llx",
1741				urb, urb->dev->devpath,
1742				urb->ep->desc.bEndpointAddress,
1743				(unsigned long long) xhci_trb_virt_to_dma(
1744					urb_priv->td[i].start_seg,
1745					urb_priv->td[i].first_trb));
1746
1747	for (; i < urb_priv->num_tds; i++) {
1748		td = &urb_priv->td[i];
1749		/* TD can already be on cancelled list if ep halted on it */
1750		if (list_empty(&td->cancelled_td_list)) {
1751			td->cancel_status = TD_DIRTY;
1752			list_add_tail(&td->cancelled_td_list,
1753				      &ep->cancelled_td_list);
1754		}
1755	}
1756
1757	/* Queue a stop endpoint command, but only if this is
1758	 * the first cancellation to be handled.
1759	 */
1760	if (!(ep->ep_state & EP_STOP_CMD_PENDING)) {
1761		command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
1762		if (!command) {
1763			ret = -ENOMEM;
1764			goto done;
1765		}
1766		ep->ep_state |= EP_STOP_CMD_PENDING;
1767		xhci_queue_stop_endpoint(xhci, command, urb->dev->slot_id,
1768					 ep_index, 0);
1769		xhci_ring_cmd_db(xhci);
1770	}
1771done:
1772	spin_unlock_irqrestore(&xhci->lock, flags);
1773	return ret;
1774
1775err_giveback:
1776	if (urb_priv)
1777		xhci_urb_free_priv(urb_priv);
1778	usb_hcd_unlink_urb_from_ep(hcd, urb);
1779	spin_unlock_irqrestore(&xhci->lock, flags);
1780	usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
1781	return ret;
1782}
1783
1784/* Drop an endpoint from a new bandwidth configuration for this device.
1785 * Only one call to this function is allowed per endpoint before
1786 * check_bandwidth() or reset_bandwidth() must be called.
1787 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1788 * add the endpoint to the schedule with possibly new parameters denoted by a
1789 * different endpoint descriptor in usb_host_endpoint.
1790 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1791 * not allowed.
1792 *
1793 * The USB core will not allow URBs to be queued to an endpoint that is being
1794 * disabled, so there's no need for mutual exclusion to protect
1795 * the xhci->devs[slot_id] structure.
1796 */
1797int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1798		       struct usb_host_endpoint *ep)
1799{
1800	struct xhci_hcd *xhci;
1801	struct xhci_container_ctx *in_ctx, *out_ctx;
1802	struct xhci_input_control_ctx *ctrl_ctx;
1803	unsigned int ep_index;
1804	struct xhci_ep_ctx *ep_ctx;
1805	u32 drop_flag;
1806	u32 new_add_flags, new_drop_flags;
1807	int ret;
1808
1809	ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
1810	if (ret <= 0)
1811		return ret;
1812	xhci = hcd_to_xhci(hcd);
1813	if (xhci->xhc_state & XHCI_STATE_DYING)
1814		return -ENODEV;
1815
1816	xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
1817	drop_flag = xhci_get_endpoint_flag(&ep->desc);
1818	if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1819		xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1820				__func__, drop_flag);
1821		return 0;
1822	}
1823
1824	in_ctx = xhci->devs[udev->slot_id]->in_ctx;
1825	out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1826	ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
1827	if (!ctrl_ctx) {
1828		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1829				__func__);
1830		return 0;
1831	}
1832
1833	ep_index = xhci_get_endpoint_index(&ep->desc);
1834	ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
1835	/* If the HC already knows the endpoint is disabled,
1836	 * or the HCD has noted it is disabled, ignore this request
1837	 */
1838	if ((GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) ||
1839	    le32_to_cpu(ctrl_ctx->drop_flags) &
1840	    xhci_get_endpoint_flag(&ep->desc)) {
1841		/* Do not warn when called after a usb_device_reset */
1842		if (xhci->devs[udev->slot_id]->eps[ep_index].ring != NULL)
1843			xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1844				  __func__, ep);
1845		return 0;
1846	}
1847
1848	ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1849	new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1850
1851	ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1852	new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1853
1854	xhci_debugfs_remove_endpoint(xhci, xhci->devs[udev->slot_id], ep_index);
1855
1856	xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1857
1858	xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
1859			(unsigned int) ep->desc.bEndpointAddress,
1860			udev->slot_id,
1861			(unsigned int) new_drop_flags,
1862			(unsigned int) new_add_flags);
1863	return 0;
1864}
1865EXPORT_SYMBOL_GPL(xhci_drop_endpoint);
1866
1867/* Add an endpoint to a new possible bandwidth configuration for this device.
1868 * Only one call to this function is allowed per endpoint before
1869 * check_bandwidth() or reset_bandwidth() must be called.
1870 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1871 * add the endpoint to the schedule with possibly new parameters denoted by a
1872 * different endpoint descriptor in usb_host_endpoint.
1873 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1874 * not allowed.
1875 *
1876 * The USB core will not allow URBs to be queued to an endpoint until the
1877 * configuration or alt setting is installed in the device, so there's no need
1878 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
1879 */
1880int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1881		      struct usb_host_endpoint *ep)
1882{
1883	struct xhci_hcd *xhci;
1884	struct xhci_container_ctx *in_ctx;
1885	unsigned int ep_index;
1886	struct xhci_input_control_ctx *ctrl_ctx;
1887	struct xhci_ep_ctx *ep_ctx;
1888	u32 added_ctxs;
1889	u32 new_add_flags, new_drop_flags;
1890	struct xhci_virt_device *virt_dev;
1891	int ret = 0;
1892
1893	ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
1894	if (ret <= 0) {
1895		/* So we won't queue a reset ep command for a root hub */
1896		ep->hcpriv = NULL;
1897		return ret;
1898	}
1899	xhci = hcd_to_xhci(hcd);
1900	if (xhci->xhc_state & XHCI_STATE_DYING)
1901		return -ENODEV;
1902
1903	added_ctxs = xhci_get_endpoint_flag(&ep->desc);
1904	if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1905		/* FIXME when we have to issue an evaluate endpoint command to
1906		 * deal with ep0 max packet size changing once we get the
1907		 * descriptors
1908		 */
1909		xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1910				__func__, added_ctxs);
1911		return 0;
1912	}
1913
1914	virt_dev = xhci->devs[udev->slot_id];
1915	in_ctx = virt_dev->in_ctx;
1916	ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
1917	if (!ctrl_ctx) {
1918		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1919				__func__);
1920		return 0;
1921	}
1922
1923	ep_index = xhci_get_endpoint_index(&ep->desc);
1924	/* If this endpoint is already in use, and the upper layers are trying
1925	 * to add it again without dropping it, reject the addition.
1926	 */
1927	if (virt_dev->eps[ep_index].ring &&
1928			!(le32_to_cpu(ctrl_ctx->drop_flags) & added_ctxs)) {
1929		xhci_warn(xhci, "Trying to add endpoint 0x%x "
1930				"without dropping it.\n",
1931				(unsigned int) ep->desc.bEndpointAddress);
1932		return -EINVAL;
1933	}
1934
1935	/* If the HCD has already noted the endpoint is enabled,
1936	 * ignore this request.
1937	 */
1938	if (le32_to_cpu(ctrl_ctx->add_flags) & added_ctxs) {
1939		xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1940				__func__, ep);
1941		return 0;
1942	}
1943
1944	/*
1945	 * Configuration and alternate setting changes must be done in
1946	 * process context, not interrupt context (or so documenation
1947	 * for usb_set_interface() and usb_set_configuration() claim).
1948	 */
1949	if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
1950		dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1951				__func__, ep->desc.bEndpointAddress);
1952		return -ENOMEM;
1953	}
1954
1955	ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1956	new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1957
1958	/* If xhci_endpoint_disable() was called for this endpoint, but the
1959	 * xHC hasn't been notified yet through the check_bandwidth() call,
1960	 * this re-adds a new state for the endpoint from the new endpoint
1961	 * descriptors.  We must drop and re-add this endpoint, so we leave the
1962	 * drop flags alone.
1963	 */
1964	new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1965
1966	/* Store the usb_device pointer for later use */
1967	ep->hcpriv = udev;
1968
1969	ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
1970	trace_xhci_add_endpoint(ep_ctx);
1971
1972	xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
1973			(unsigned int) ep->desc.bEndpointAddress,
1974			udev->slot_id,
1975			(unsigned int) new_drop_flags,
1976			(unsigned int) new_add_flags);
1977	return 0;
1978}
1979EXPORT_SYMBOL_GPL(xhci_add_endpoint);
1980
1981static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
1982{
1983	struct xhci_input_control_ctx *ctrl_ctx;
1984	struct xhci_ep_ctx *ep_ctx;
1985	struct xhci_slot_ctx *slot_ctx;
1986	int i;
1987
1988	ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
1989	if (!ctrl_ctx) {
1990		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1991				__func__);
1992		return;
1993	}
1994
1995	/* When a device's add flag and drop flag are zero, any subsequent
1996	 * configure endpoint command will leave that endpoint's state
1997	 * untouched.  Make sure we don't leave any old state in the input
1998	 * endpoint contexts.
1999	 */
2000	ctrl_ctx->drop_flags = 0;
2001	ctrl_ctx->add_flags = 0;
2002	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
2003	slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
2004	/* Endpoint 0 is always valid */
2005	slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
2006	for (i = 1; i < 31; i++) {
2007		ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
2008		ep_ctx->ep_info = 0;
2009		ep_ctx->ep_info2 = 0;
2010		ep_ctx->deq = 0;
2011		ep_ctx->tx_info = 0;
2012	}
2013}
2014
2015static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
2016		struct usb_device *udev, u32 *cmd_status)
2017{
2018	int ret;
2019
2020	switch (*cmd_status) {
2021	case COMP_COMMAND_ABORTED:
2022	case COMP_COMMAND_RING_STOPPED:
2023		xhci_warn(xhci, "Timeout while waiting for configure endpoint command\n");
2024		ret = -ETIME;
2025		break;
2026	case COMP_RESOURCE_ERROR:
2027		dev_warn(&udev->dev,
2028			 "Not enough host controller resources for new device state.\n");
2029		ret = -ENOMEM;
2030		/* FIXME: can we allocate more resources for the HC? */
2031		break;
2032	case COMP_BANDWIDTH_ERROR:
2033	case COMP_SECONDARY_BANDWIDTH_ERROR:
2034		dev_warn(&udev->dev,
2035			 "Not enough bandwidth for new device state.\n");
2036		ret = -ENOSPC;
2037		/* FIXME: can we go back to the old state? */
2038		break;
2039	case COMP_TRB_ERROR:
2040		/* the HCD set up something wrong */
2041		dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
2042				"add flag = 1, "
2043				"and endpoint is not disabled.\n");
2044		ret = -EINVAL;
2045		break;
2046	case COMP_INCOMPATIBLE_DEVICE_ERROR:
2047		dev_warn(&udev->dev,
2048			 "ERROR: Incompatible device for endpoint configure command.\n");
2049		ret = -ENODEV;
2050		break;
2051	case COMP_SUCCESS:
2052		xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
2053				"Successful Endpoint Configure command");
2054		ret = 0;
2055		break;
2056	default:
2057		xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
2058				*cmd_status);
2059		ret = -EINVAL;
2060		break;
2061	}
2062	return ret;
2063}
2064
2065static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
2066		struct usb_device *udev, u32 *cmd_status)
2067{
2068	int ret;
2069
2070	switch (*cmd_status) {
2071	case COMP_COMMAND_ABORTED:
2072	case COMP_COMMAND_RING_STOPPED:
2073		xhci_warn(xhci, "Timeout while waiting for evaluate context command\n");
2074		ret = -ETIME;
2075		break;
2076	case COMP_PARAMETER_ERROR:
2077		dev_warn(&udev->dev,
2078			 "WARN: xHCI driver setup invalid evaluate context command.\n");
2079		ret = -EINVAL;
2080		break;
2081	case COMP_SLOT_NOT_ENABLED_ERROR:
2082		dev_warn(&udev->dev,
2083			"WARN: slot not enabled for evaluate context command.\n");
2084		ret = -EINVAL;
2085		break;
2086	case COMP_CONTEXT_STATE_ERROR:
2087		dev_warn(&udev->dev,
2088			"WARN: invalid context state for evaluate context command.\n");
2089		ret = -EINVAL;
2090		break;
2091	case COMP_INCOMPATIBLE_DEVICE_ERROR:
2092		dev_warn(&udev->dev,
2093			"ERROR: Incompatible device for evaluate context command.\n");
2094		ret = -ENODEV;
2095		break;
2096	case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
2097		/* Max Exit Latency too large error */
2098		dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
2099		ret = -EINVAL;
2100		break;
2101	case COMP_SUCCESS:
2102		xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
2103				"Successful evaluate context command");
2104		ret = 0;
2105		break;
2106	default:
2107		xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
2108			*cmd_status);
2109		ret = -EINVAL;
2110		break;
2111	}
2112	return ret;
2113}
2114
2115static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
2116		struct xhci_input_control_ctx *ctrl_ctx)
2117{
2118	u32 valid_add_flags;
2119	u32 valid_drop_flags;
2120
2121	/* Ignore the slot flag (bit 0), and the default control endpoint flag
2122	 * (bit 1).  The default control endpoint is added during the Address
2123	 * Device command and is never removed until the slot is disabled.
2124	 */
2125	valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
2126	valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
2127
2128	/* Use hweight32 to count the number of ones in the add flags, or
2129	 * number of endpoints added.  Don't count endpoints that are changed
2130	 * (both added and dropped).
2131	 */
2132	return hweight32(valid_add_flags) -
2133		hweight32(valid_add_flags & valid_drop_flags);
2134}
2135
2136static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
2137		struct xhci_input_control_ctx *ctrl_ctx)
2138{
2139	u32 valid_add_flags;
2140	u32 valid_drop_flags;
2141
2142	valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
2143	valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
2144
2145	return hweight32(valid_drop_flags) -
2146		hweight32(valid_add_flags & valid_drop_flags);
2147}
2148
2149/*
2150 * We need to reserve the new number of endpoints before the configure endpoint
2151 * command completes.  We can't subtract the dropped endpoints from the number
2152 * of active endpoints until the command completes because we can oversubscribe
2153 * the host in this case:
2154 *
2155 *  - the first configure endpoint command drops more endpoints than it adds
2156 *  - a second configure endpoint command that adds more endpoints is queued
2157 *  - the first configure endpoint command fails, so the config is unchanged
2158 *  - the second command may succeed, even though there isn't enough resources
2159 *
2160 * Must be called with xhci->lock held.
2161 */
2162static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
2163		struct xhci_input_control_ctx *ctrl_ctx)
2164{
2165	u32 added_eps;
2166
2167	added_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
2168	if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
2169		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2170				"Not enough ep ctxs: "
2171				"%u active, need to add %u, limit is %u.",
2172				xhci->num_active_eps, added_eps,
2173				xhci->limit_active_eps);
2174		return -ENOMEM;
2175	}
2176	xhci->num_active_eps += added_eps;
2177	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2178			"Adding %u ep ctxs, %u now active.", added_eps,
2179			xhci->num_active_eps);
2180	return 0;
2181}
2182
2183/*
2184 * The configure endpoint was failed by the xHC for some other reason, so we
2185 * need to revert the resources that failed configuration would have used.
2186 *
2187 * Must be called with xhci->lock held.
2188 */
2189static void xhci_free_host_resources(struct xhci_hcd *xhci,
2190		struct xhci_input_control_ctx *ctrl_ctx)
2191{
2192	u32 num_failed_eps;
2193
2194	num_failed_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
2195	xhci->num_active_eps -= num_failed_eps;
2196	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2197			"Removing %u failed ep ctxs, %u now active.",
2198			num_failed_eps,
2199			xhci->num_active_eps);
2200}
2201
2202/*
2203 * Now that the command has completed, clean up the active endpoint count by
2204 * subtracting out the endpoints that were dropped (but not changed).
2205 *
2206 * Must be called with xhci->lock held.
2207 */
2208static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
2209		struct xhci_input_control_ctx *ctrl_ctx)
2210{
2211	u32 num_dropped_eps;
2212
2213	num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, ctrl_ctx);
2214	xhci->num_active_eps -= num_dropped_eps;
2215	if (num_dropped_eps)
2216		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2217				"Removing %u dropped ep ctxs, %u now active.",
2218				num_dropped_eps,
2219				xhci->num_active_eps);
2220}
2221
2222static unsigned int xhci_get_block_size(struct usb_device *udev)
2223{
2224	switch (udev->speed) {
2225	case USB_SPEED_LOW:
2226	case USB_SPEED_FULL:
2227		return FS_BLOCK;
2228	case USB_SPEED_HIGH:
2229		return HS_BLOCK;
2230	case USB_SPEED_SUPER:
2231	case USB_SPEED_SUPER_PLUS:
2232		return SS_BLOCK;
2233	case USB_SPEED_UNKNOWN:
 
2234	default:
2235		/* Should never happen */
2236		return 1;
2237	}
2238}
2239
2240static unsigned int
2241xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
2242{
2243	if (interval_bw->overhead[LS_OVERHEAD_TYPE])
2244		return LS_OVERHEAD;
2245	if (interval_bw->overhead[FS_OVERHEAD_TYPE])
2246		return FS_OVERHEAD;
2247	return HS_OVERHEAD;
2248}
2249
2250/* If we are changing a LS/FS device under a HS hub,
2251 * make sure (if we are activating a new TT) that the HS bus has enough
2252 * bandwidth for this new TT.
2253 */
2254static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
2255		struct xhci_virt_device *virt_dev,
2256		int old_active_eps)
2257{
2258	struct xhci_interval_bw_table *bw_table;
2259	struct xhci_tt_bw_info *tt_info;
2260
2261	/* Find the bandwidth table for the root port this TT is attached to. */
2262	bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
2263	tt_info = virt_dev->tt_info;
2264	/* If this TT already had active endpoints, the bandwidth for this TT
2265	 * has already been added.  Removing all periodic endpoints (and thus
2266	 * making the TT enactive) will only decrease the bandwidth used.
2267	 */
2268	if (old_active_eps)
2269		return 0;
2270	if (old_active_eps == 0 && tt_info->active_eps != 0) {
2271		if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2272			return -ENOMEM;
2273		return 0;
2274	}
2275	/* Not sure why we would have no new active endpoints...
2276	 *
2277	 * Maybe because of an Evaluate Context change for a hub update or a
2278	 * control endpoint 0 max packet size change?
2279	 * FIXME: skip the bandwidth calculation in that case.
2280	 */
2281	return 0;
2282}
2283
2284static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2285		struct xhci_virt_device *virt_dev)
2286{
2287	unsigned int bw_reserved;
2288
2289	bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2290	if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2291		return -ENOMEM;
2292
2293	bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2294	if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2295		return -ENOMEM;
2296
2297	return 0;
2298}
2299
2300/*
2301 * This algorithm is a very conservative estimate of the worst-case scheduling
2302 * scenario for any one interval.  The hardware dynamically schedules the
2303 * packets, so we can't tell which microframe could be the limiting factor in
2304 * the bandwidth scheduling.  This only takes into account periodic endpoints.
2305 *
2306 * Obviously, we can't solve an NP complete problem to find the minimum worst
2307 * case scenario.  Instead, we come up with an estimate that is no less than
2308 * the worst case bandwidth used for any one microframe, but may be an
2309 * over-estimate.
2310 *
2311 * We walk the requirements for each endpoint by interval, starting with the
2312 * smallest interval, and place packets in the schedule where there is only one
2313 * possible way to schedule packets for that interval.  In order to simplify
2314 * this algorithm, we record the largest max packet size for each interval, and
2315 * assume all packets will be that size.
2316 *
2317 * For interval 0, we obviously must schedule all packets for each interval.
2318 * The bandwidth for interval 0 is just the amount of data to be transmitted
2319 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2320 * the number of packets).
2321 *
2322 * For interval 1, we have two possible microframes to schedule those packets
2323 * in.  For this algorithm, if we can schedule the same number of packets for
2324 * each possible scheduling opportunity (each microframe), we will do so.  The
2325 * remaining number of packets will be saved to be transmitted in the gaps in
2326 * the next interval's scheduling sequence.
2327 *
2328 * As we move those remaining packets to be scheduled with interval 2 packets,
2329 * we have to double the number of remaining packets to transmit.  This is
2330 * because the intervals are actually powers of 2, and we would be transmitting
2331 * the previous interval's packets twice in this interval.  We also have to be
2332 * sure that when we look at the largest max packet size for this interval, we
2333 * also look at the largest max packet size for the remaining packets and take
2334 * the greater of the two.
2335 *
2336 * The algorithm continues to evenly distribute packets in each scheduling
2337 * opportunity, and push the remaining packets out, until we get to the last
2338 * interval.  Then those packets and their associated overhead are just added
2339 * to the bandwidth used.
2340 */
2341static int xhci_check_bw_table(struct xhci_hcd *xhci,
2342		struct xhci_virt_device *virt_dev,
2343		int old_active_eps)
2344{
2345	unsigned int bw_reserved;
2346	unsigned int max_bandwidth;
2347	unsigned int bw_used;
2348	unsigned int block_size;
2349	struct xhci_interval_bw_table *bw_table;
2350	unsigned int packet_size = 0;
2351	unsigned int overhead = 0;
2352	unsigned int packets_transmitted = 0;
2353	unsigned int packets_remaining = 0;
2354	unsigned int i;
2355
2356	if (virt_dev->udev->speed >= USB_SPEED_SUPER)
2357		return xhci_check_ss_bw(xhci, virt_dev);
2358
2359	if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2360		max_bandwidth = HS_BW_LIMIT;
2361		/* Convert percent of bus BW reserved to blocks reserved */
2362		bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2363	} else {
2364		max_bandwidth = FS_BW_LIMIT;
2365		bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2366	}
2367
2368	bw_table = virt_dev->bw_table;
2369	/* We need to translate the max packet size and max ESIT payloads into
2370	 * the units the hardware uses.
2371	 */
2372	block_size = xhci_get_block_size(virt_dev->udev);
2373
2374	/* If we are manipulating a LS/FS device under a HS hub, double check
2375	 * that the HS bus has enough bandwidth if we are activing a new TT.
2376	 */
2377	if (virt_dev->tt_info) {
2378		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2379				"Recalculating BW for rootport %u",
2380				virt_dev->real_port);
2381		if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2382			xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2383					"newly activated TT.\n");
2384			return -ENOMEM;
2385		}
2386		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2387				"Recalculating BW for TT slot %u port %u",
2388				virt_dev->tt_info->slot_id,
2389				virt_dev->tt_info->ttport);
2390	} else {
2391		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2392				"Recalculating BW for rootport %u",
2393				virt_dev->real_port);
2394	}
2395
2396	/* Add in how much bandwidth will be used for interval zero, or the
2397	 * rounded max ESIT payload + number of packets * largest overhead.
2398	 */
2399	bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2400		bw_table->interval_bw[0].num_packets *
2401		xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2402
2403	for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2404		unsigned int bw_added;
2405		unsigned int largest_mps;
2406		unsigned int interval_overhead;
2407
2408		/*
2409		 * How many packets could we transmit in this interval?
2410		 * If packets didn't fit in the previous interval, we will need
2411		 * to transmit that many packets twice within this interval.
2412		 */
2413		packets_remaining = 2 * packets_remaining +
2414			bw_table->interval_bw[i].num_packets;
2415
2416		/* Find the largest max packet size of this or the previous
2417		 * interval.
2418		 */
2419		if (list_empty(&bw_table->interval_bw[i].endpoints))
2420			largest_mps = 0;
2421		else {
2422			struct xhci_virt_ep *virt_ep;
2423			struct list_head *ep_entry;
2424
2425			ep_entry = bw_table->interval_bw[i].endpoints.next;
2426			virt_ep = list_entry(ep_entry,
2427					struct xhci_virt_ep, bw_endpoint_list);
2428			/* Convert to blocks, rounding up */
2429			largest_mps = DIV_ROUND_UP(
2430					virt_ep->bw_info.max_packet_size,
2431					block_size);
2432		}
2433		if (largest_mps > packet_size)
2434			packet_size = largest_mps;
2435
2436		/* Use the larger overhead of this or the previous interval. */
2437		interval_overhead = xhci_get_largest_overhead(
2438				&bw_table->interval_bw[i]);
2439		if (interval_overhead > overhead)
2440			overhead = interval_overhead;
2441
2442		/* How many packets can we evenly distribute across
2443		 * (1 << (i + 1)) possible scheduling opportunities?
2444		 */
2445		packets_transmitted = packets_remaining >> (i + 1);
2446
2447		/* Add in the bandwidth used for those scheduled packets */
2448		bw_added = packets_transmitted * (overhead + packet_size);
2449
2450		/* How many packets do we have remaining to transmit? */
2451		packets_remaining = packets_remaining % (1 << (i + 1));
2452
2453		/* What largest max packet size should those packets have? */
2454		/* If we've transmitted all packets, don't carry over the
2455		 * largest packet size.
2456		 */
2457		if (packets_remaining == 0) {
2458			packet_size = 0;
2459			overhead = 0;
2460		} else if (packets_transmitted > 0) {
2461			/* Otherwise if we do have remaining packets, and we've
2462			 * scheduled some packets in this interval, take the
2463			 * largest max packet size from endpoints with this
2464			 * interval.
2465			 */
2466			packet_size = largest_mps;
2467			overhead = interval_overhead;
2468		}
2469		/* Otherwise carry over packet_size and overhead from the last
2470		 * time we had a remainder.
2471		 */
2472		bw_used += bw_added;
2473		if (bw_used > max_bandwidth) {
2474			xhci_warn(xhci, "Not enough bandwidth. "
2475					"Proposed: %u, Max: %u\n",
2476				bw_used, max_bandwidth);
2477			return -ENOMEM;
2478		}
2479	}
2480	/*
2481	 * Ok, we know we have some packets left over after even-handedly
2482	 * scheduling interval 15.  We don't know which microframes they will
2483	 * fit into, so we over-schedule and say they will be scheduled every
2484	 * microframe.
2485	 */
2486	if (packets_remaining > 0)
2487		bw_used += overhead + packet_size;
2488
2489	if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2490		unsigned int port_index = virt_dev->real_port - 1;
2491
2492		/* OK, we're manipulating a HS device attached to a
2493		 * root port bandwidth domain.  Include the number of active TTs
2494		 * in the bandwidth used.
2495		 */
2496		bw_used += TT_HS_OVERHEAD *
2497			xhci->rh_bw[port_index].num_active_tts;
2498	}
2499
2500	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2501		"Final bandwidth: %u, Limit: %u, Reserved: %u, "
2502		"Available: %u " "percent",
2503		bw_used, max_bandwidth, bw_reserved,
2504		(max_bandwidth - bw_used - bw_reserved) * 100 /
2505		max_bandwidth);
2506
2507	bw_used += bw_reserved;
2508	if (bw_used > max_bandwidth) {
2509		xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2510				bw_used, max_bandwidth);
2511		return -ENOMEM;
2512	}
2513
2514	bw_table->bw_used = bw_used;
2515	return 0;
2516}
2517
2518static bool xhci_is_async_ep(unsigned int ep_type)
2519{
2520	return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2521					ep_type != ISOC_IN_EP &&
2522					ep_type != INT_IN_EP);
2523}
2524
2525static bool xhci_is_sync_in_ep(unsigned int ep_type)
2526{
2527	return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
2528}
2529
2530static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2531{
2532	unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2533
2534	if (ep_bw->ep_interval == 0)
2535		return SS_OVERHEAD_BURST +
2536			(ep_bw->mult * ep_bw->num_packets *
2537					(SS_OVERHEAD + mps));
2538	return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2539				(SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2540				1 << ep_bw->ep_interval);
2541
2542}
2543
2544static void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
2545		struct xhci_bw_info *ep_bw,
2546		struct xhci_interval_bw_table *bw_table,
2547		struct usb_device *udev,
2548		struct xhci_virt_ep *virt_ep,
2549		struct xhci_tt_bw_info *tt_info)
2550{
2551	struct xhci_interval_bw	*interval_bw;
2552	int normalized_interval;
2553
2554	if (xhci_is_async_ep(ep_bw->type))
2555		return;
2556
2557	if (udev->speed >= USB_SPEED_SUPER) {
2558		if (xhci_is_sync_in_ep(ep_bw->type))
2559			xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2560				xhci_get_ss_bw_consumed(ep_bw);
2561		else
2562			xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2563				xhci_get_ss_bw_consumed(ep_bw);
2564		return;
2565	}
2566
2567	/* SuperSpeed endpoints never get added to intervals in the table, so
2568	 * this check is only valid for HS/FS/LS devices.
2569	 */
2570	if (list_empty(&virt_ep->bw_endpoint_list))
2571		return;
2572	/* For LS/FS devices, we need to translate the interval expressed in
2573	 * microframes to frames.
2574	 */
2575	if (udev->speed == USB_SPEED_HIGH)
2576		normalized_interval = ep_bw->ep_interval;
2577	else
2578		normalized_interval = ep_bw->ep_interval - 3;
2579
2580	if (normalized_interval == 0)
2581		bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2582	interval_bw = &bw_table->interval_bw[normalized_interval];
2583	interval_bw->num_packets -= ep_bw->num_packets;
2584	switch (udev->speed) {
2585	case USB_SPEED_LOW:
2586		interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2587		break;
2588	case USB_SPEED_FULL:
2589		interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2590		break;
2591	case USB_SPEED_HIGH:
2592		interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2593		break;
2594	default:
 
 
 
2595		/* Should never happen because only LS/FS/HS endpoints will get
2596		 * added to the endpoint list.
2597		 */
2598		return;
2599	}
2600	if (tt_info)
2601		tt_info->active_eps -= 1;
2602	list_del_init(&virt_ep->bw_endpoint_list);
2603}
2604
2605static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2606		struct xhci_bw_info *ep_bw,
2607		struct xhci_interval_bw_table *bw_table,
2608		struct usb_device *udev,
2609		struct xhci_virt_ep *virt_ep,
2610		struct xhci_tt_bw_info *tt_info)
2611{
2612	struct xhci_interval_bw	*interval_bw;
2613	struct xhci_virt_ep *smaller_ep;
2614	int normalized_interval;
2615
2616	if (xhci_is_async_ep(ep_bw->type))
2617		return;
2618
2619	if (udev->speed == USB_SPEED_SUPER) {
2620		if (xhci_is_sync_in_ep(ep_bw->type))
2621			xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2622				xhci_get_ss_bw_consumed(ep_bw);
2623		else
2624			xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2625				xhci_get_ss_bw_consumed(ep_bw);
2626		return;
2627	}
2628
2629	/* For LS/FS devices, we need to translate the interval expressed in
2630	 * microframes to frames.
2631	 */
2632	if (udev->speed == USB_SPEED_HIGH)
2633		normalized_interval = ep_bw->ep_interval;
2634	else
2635		normalized_interval = ep_bw->ep_interval - 3;
2636
2637	if (normalized_interval == 0)
2638		bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2639	interval_bw = &bw_table->interval_bw[normalized_interval];
2640	interval_bw->num_packets += ep_bw->num_packets;
2641	switch (udev->speed) {
2642	case USB_SPEED_LOW:
2643		interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2644		break;
2645	case USB_SPEED_FULL:
2646		interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2647		break;
2648	case USB_SPEED_HIGH:
2649		interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2650		break;
2651	default:
 
 
 
2652		/* Should never happen because only LS/FS/HS endpoints will get
2653		 * added to the endpoint list.
2654		 */
2655		return;
2656	}
2657
2658	if (tt_info)
2659		tt_info->active_eps += 1;
2660	/* Insert the endpoint into the list, largest max packet size first. */
2661	list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2662			bw_endpoint_list) {
2663		if (ep_bw->max_packet_size >=
2664				smaller_ep->bw_info.max_packet_size) {
2665			/* Add the new ep before the smaller endpoint */
2666			list_add_tail(&virt_ep->bw_endpoint_list,
2667					&smaller_ep->bw_endpoint_list);
2668			return;
2669		}
2670	}
2671	/* Add the new endpoint at the end of the list. */
2672	list_add_tail(&virt_ep->bw_endpoint_list,
2673			&interval_bw->endpoints);
2674}
2675
2676void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2677		struct xhci_virt_device *virt_dev,
2678		int old_active_eps)
2679{
2680	struct xhci_root_port_bw_info *rh_bw_info;
2681	if (!virt_dev->tt_info)
2682		return;
2683
2684	rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2685	if (old_active_eps == 0 &&
2686				virt_dev->tt_info->active_eps != 0) {
2687		rh_bw_info->num_active_tts += 1;
2688		rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
2689	} else if (old_active_eps != 0 &&
2690				virt_dev->tt_info->active_eps == 0) {
2691		rh_bw_info->num_active_tts -= 1;
2692		rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
2693	}
2694}
2695
2696static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2697		struct xhci_virt_device *virt_dev,
2698		struct xhci_container_ctx *in_ctx)
2699{
2700	struct xhci_bw_info ep_bw_info[31];
2701	int i;
2702	struct xhci_input_control_ctx *ctrl_ctx;
2703	int old_active_eps = 0;
2704
2705	if (virt_dev->tt_info)
2706		old_active_eps = virt_dev->tt_info->active_eps;
2707
2708	ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
2709	if (!ctrl_ctx) {
2710		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2711				__func__);
2712		return -ENOMEM;
2713	}
2714
2715	for (i = 0; i < 31; i++) {
2716		if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2717			continue;
2718
2719		/* Make a copy of the BW info in case we need to revert this */
2720		memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2721				sizeof(ep_bw_info[i]));
2722		/* Drop the endpoint from the interval table if the endpoint is
2723		 * being dropped or changed.
2724		 */
2725		if (EP_IS_DROPPED(ctrl_ctx, i))
2726			xhci_drop_ep_from_interval_table(xhci,
2727					&virt_dev->eps[i].bw_info,
2728					virt_dev->bw_table,
2729					virt_dev->udev,
2730					&virt_dev->eps[i],
2731					virt_dev->tt_info);
2732	}
2733	/* Overwrite the information stored in the endpoints' bw_info */
2734	xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2735	for (i = 0; i < 31; i++) {
2736		/* Add any changed or added endpoints to the interval table */
2737		if (EP_IS_ADDED(ctrl_ctx, i))
2738			xhci_add_ep_to_interval_table(xhci,
2739					&virt_dev->eps[i].bw_info,
2740					virt_dev->bw_table,
2741					virt_dev->udev,
2742					&virt_dev->eps[i],
2743					virt_dev->tt_info);
2744	}
2745
2746	if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2747		/* Ok, this fits in the bandwidth we have.
2748		 * Update the number of active TTs.
2749		 */
2750		xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2751		return 0;
2752	}
2753
2754	/* We don't have enough bandwidth for this, revert the stored info. */
2755	for (i = 0; i < 31; i++) {
2756		if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2757			continue;
2758
2759		/* Drop the new copies of any added or changed endpoints from
2760		 * the interval table.
2761		 */
2762		if (EP_IS_ADDED(ctrl_ctx, i)) {
2763			xhci_drop_ep_from_interval_table(xhci,
2764					&virt_dev->eps[i].bw_info,
2765					virt_dev->bw_table,
2766					virt_dev->udev,
2767					&virt_dev->eps[i],
2768					virt_dev->tt_info);
2769		}
2770		/* Revert the endpoint back to its old information */
2771		memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2772				sizeof(ep_bw_info[i]));
2773		/* Add any changed or dropped endpoints back into the table */
2774		if (EP_IS_DROPPED(ctrl_ctx, i))
2775			xhci_add_ep_to_interval_table(xhci,
2776					&virt_dev->eps[i].bw_info,
2777					virt_dev->bw_table,
2778					virt_dev->udev,
2779					&virt_dev->eps[i],
2780					virt_dev->tt_info);
2781	}
2782	return -ENOMEM;
2783}
2784
2785
2786/* Issue a configure endpoint command or evaluate context command
2787 * and wait for it to finish.
2788 */
2789static int xhci_configure_endpoint(struct xhci_hcd *xhci,
2790		struct usb_device *udev,
2791		struct xhci_command *command,
2792		bool ctx_change, bool must_succeed)
2793{
2794	int ret;
2795	unsigned long flags;
2796	struct xhci_input_control_ctx *ctrl_ctx;
2797	struct xhci_virt_device *virt_dev;
2798	struct xhci_slot_ctx *slot_ctx;
2799
2800	if (!command)
2801		return -EINVAL;
2802
2803	spin_lock_irqsave(&xhci->lock, flags);
2804
2805	if (xhci->xhc_state & XHCI_STATE_DYING) {
2806		spin_unlock_irqrestore(&xhci->lock, flags);
2807		return -ESHUTDOWN;
2808	}
2809
2810	virt_dev = xhci->devs[udev->slot_id];
2811
2812	ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
2813	if (!ctrl_ctx) {
2814		spin_unlock_irqrestore(&xhci->lock, flags);
2815		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2816				__func__);
2817		return -ENOMEM;
2818	}
2819
2820	if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
2821			xhci_reserve_host_resources(xhci, ctrl_ctx)) {
2822		spin_unlock_irqrestore(&xhci->lock, flags);
2823		xhci_warn(xhci, "Not enough host resources, "
2824				"active endpoint contexts = %u\n",
2825				xhci->num_active_eps);
2826		return -ENOMEM;
2827	}
2828	if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
2829	    xhci_reserve_bandwidth(xhci, virt_dev, command->in_ctx)) {
2830		if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2831			xhci_free_host_resources(xhci, ctrl_ctx);
2832		spin_unlock_irqrestore(&xhci->lock, flags);
2833		xhci_warn(xhci, "Not enough bandwidth\n");
2834		return -ENOMEM;
2835	}
2836
2837	slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
2838
2839	trace_xhci_configure_endpoint_ctrl_ctx(ctrl_ctx);
2840	trace_xhci_configure_endpoint(slot_ctx);
2841
2842	if (!ctx_change)
2843		ret = xhci_queue_configure_endpoint(xhci, command,
2844				command->in_ctx->dma,
2845				udev->slot_id, must_succeed);
2846	else
2847		ret = xhci_queue_evaluate_context(xhci, command,
2848				command->in_ctx->dma,
2849				udev->slot_id, must_succeed);
2850	if (ret < 0) {
2851		if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2852			xhci_free_host_resources(xhci, ctrl_ctx);
2853		spin_unlock_irqrestore(&xhci->lock, flags);
2854		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
2855				"FIXME allocate a new ring segment");
2856		return -ENOMEM;
2857	}
2858	xhci_ring_cmd_db(xhci);
2859	spin_unlock_irqrestore(&xhci->lock, flags);
2860
2861	/* Wait for the configure endpoint command to complete */
2862	wait_for_completion(command->completion);
2863
2864	if (!ctx_change)
2865		ret = xhci_configure_endpoint_result(xhci, udev,
2866						     &command->status);
2867	else
2868		ret = xhci_evaluate_context_result(xhci, udev,
2869						   &command->status);
2870
2871	if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2872		spin_lock_irqsave(&xhci->lock, flags);
2873		/* If the command failed, remove the reserved resources.
2874		 * Otherwise, clean up the estimate to include dropped eps.
2875		 */
2876		if (ret)
2877			xhci_free_host_resources(xhci, ctrl_ctx);
2878		else
2879			xhci_finish_resource_reservation(xhci, ctrl_ctx);
2880		spin_unlock_irqrestore(&xhci->lock, flags);
2881	}
2882	return ret;
2883}
2884
2885static void xhci_check_bw_drop_ep_streams(struct xhci_hcd *xhci,
2886	struct xhci_virt_device *vdev, int i)
2887{
2888	struct xhci_virt_ep *ep = &vdev->eps[i];
2889
2890	if (ep->ep_state & EP_HAS_STREAMS) {
2891		xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on set_interface, freeing streams.\n",
2892				xhci_get_endpoint_address(i));
2893		xhci_free_stream_info(xhci, ep->stream_info);
2894		ep->stream_info = NULL;
2895		ep->ep_state &= ~EP_HAS_STREAMS;
2896	}
2897}
2898
2899/* Called after one or more calls to xhci_add_endpoint() or
2900 * xhci_drop_endpoint().  If this call fails, the USB core is expected
2901 * to call xhci_reset_bandwidth().
2902 *
2903 * Since we are in the middle of changing either configuration or
2904 * installing a new alt setting, the USB core won't allow URBs to be
2905 * enqueued for any endpoint on the old config or interface.  Nothing
2906 * else should be touching the xhci->devs[slot_id] structure, so we
2907 * don't need to take the xhci->lock for manipulating that.
2908 */
2909int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2910{
2911	int i;
2912	int ret = 0;
2913	struct xhci_hcd *xhci;
2914	struct xhci_virt_device	*virt_dev;
2915	struct xhci_input_control_ctx *ctrl_ctx;
2916	struct xhci_slot_ctx *slot_ctx;
2917	struct xhci_command *command;
2918
2919	ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
2920	if (ret <= 0)
2921		return ret;
2922	xhci = hcd_to_xhci(hcd);
2923	if ((xhci->xhc_state & XHCI_STATE_DYING) ||
2924		(xhci->xhc_state & XHCI_STATE_REMOVING))
2925		return -ENODEV;
2926
2927	xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
2928	virt_dev = xhci->devs[udev->slot_id];
2929
2930	command = xhci_alloc_command(xhci, true, GFP_KERNEL);
2931	if (!command)
2932		return -ENOMEM;
2933
2934	command->in_ctx = virt_dev->in_ctx;
2935
2936	/* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
2937	ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
2938	if (!ctrl_ctx) {
2939		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2940				__func__);
2941		ret = -ENOMEM;
2942		goto command_cleanup;
2943	}
2944	ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2945	ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
2946	ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
2947
2948	/* Don't issue the command if there's no endpoints to update. */
2949	if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
2950	    ctrl_ctx->drop_flags == 0) {
2951		ret = 0;
2952		goto command_cleanup;
2953	}
2954	/* Fix up Context Entries field. Minimum value is EP0 == BIT(1). */
2955	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
2956	for (i = 31; i >= 1; i--) {
2957		__le32 le32 = cpu_to_le32(BIT(i));
2958
2959		if ((virt_dev->eps[i-1].ring && !(ctrl_ctx->drop_flags & le32))
2960		    || (ctrl_ctx->add_flags & le32) || i == 1) {
2961			slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
2962			slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(i));
2963			break;
2964		}
2965	}
2966
2967	ret = xhci_configure_endpoint(xhci, udev, command,
2968			false, false);
2969	if (ret)
2970		/* Callee should call reset_bandwidth() */
2971		goto command_cleanup;
2972
2973	/* Free any rings that were dropped, but not changed. */
2974	for (i = 1; i < 31; i++) {
2975		if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
2976		    !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))) {
2977			xhci_free_endpoint_ring(xhci, virt_dev, i);
2978			xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
2979		}
2980	}
2981	xhci_zero_in_ctx(xhci, virt_dev);
2982	/*
2983	 * Install any rings for completely new endpoints or changed endpoints,
2984	 * and free any old rings from changed endpoints.
2985	 */
2986	for (i = 1; i < 31; i++) {
2987		if (!virt_dev->eps[i].new_ring)
2988			continue;
2989		/* Only free the old ring if it exists.
2990		 * It may not if this is the first add of an endpoint.
2991		 */
2992		if (virt_dev->eps[i].ring) {
2993			xhci_free_endpoint_ring(xhci, virt_dev, i);
2994		}
2995		xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
2996		virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
2997		virt_dev->eps[i].new_ring = NULL;
2998		xhci_debugfs_create_endpoint(xhci, virt_dev, i);
2999	}
3000command_cleanup:
3001	kfree(command->completion);
3002	kfree(command);
3003
3004	return ret;
3005}
3006EXPORT_SYMBOL_GPL(xhci_check_bandwidth);
3007
3008void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
3009{
3010	struct xhci_hcd *xhci;
3011	struct xhci_virt_device	*virt_dev;
3012	int i, ret;
3013
3014	ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
3015	if (ret <= 0)
3016		return;
3017	xhci = hcd_to_xhci(hcd);
3018
3019	xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
3020	virt_dev = xhci->devs[udev->slot_id];
3021	/* Free any rings allocated for added endpoints */
3022	for (i = 0; i < 31; i++) {
3023		if (virt_dev->eps[i].new_ring) {
3024			xhci_debugfs_remove_endpoint(xhci, virt_dev, i);
3025			xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
3026			virt_dev->eps[i].new_ring = NULL;
3027		}
3028	}
3029	xhci_zero_in_ctx(xhci, virt_dev);
3030}
3031EXPORT_SYMBOL_GPL(xhci_reset_bandwidth);
3032
3033static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
3034		struct xhci_container_ctx *in_ctx,
3035		struct xhci_container_ctx *out_ctx,
3036		struct xhci_input_control_ctx *ctrl_ctx,
3037		u32 add_flags, u32 drop_flags)
3038{
3039	ctrl_ctx->add_flags = cpu_to_le32(add_flags);
3040	ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
3041	xhci_slot_copy(xhci, in_ctx, out_ctx);
3042	ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
3043}
3044
3045static void xhci_endpoint_disable(struct usb_hcd *hcd,
3046				  struct usb_host_endpoint *host_ep)
3047{
3048	struct xhci_hcd		*xhci;
3049	struct xhci_virt_device	*vdev;
3050	struct xhci_virt_ep	*ep;
3051	struct usb_device	*udev;
3052	unsigned long		flags;
3053	unsigned int		ep_index;
3054
3055	xhci = hcd_to_xhci(hcd);
3056rescan:
3057	spin_lock_irqsave(&xhci->lock, flags);
3058
3059	udev = (struct usb_device *)host_ep->hcpriv;
3060	if (!udev || !udev->slot_id)
3061		goto done;
3062
3063	vdev = xhci->devs[udev->slot_id];
3064	if (!vdev)
3065		goto done;
3066
3067	ep_index = xhci_get_endpoint_index(&host_ep->desc);
3068	ep = &vdev->eps[ep_index];
3069
3070	/* wait for hub_tt_work to finish clearing hub TT */
3071	if (ep->ep_state & EP_CLEARING_TT) {
3072		spin_unlock_irqrestore(&xhci->lock, flags);
3073		schedule_timeout_uninterruptible(1);
3074		goto rescan;
3075	}
3076
3077	if (ep->ep_state)
3078		xhci_dbg(xhci, "endpoint disable with ep_state 0x%x\n",
3079			 ep->ep_state);
3080done:
3081	host_ep->hcpriv = NULL;
3082	spin_unlock_irqrestore(&xhci->lock, flags);
3083}
3084
3085/*
3086 * Called after usb core issues a clear halt control message.
3087 * The host side of the halt should already be cleared by a reset endpoint
3088 * command issued when the STALL event was received.
3089 *
3090 * The reset endpoint command may only be issued to endpoints in the halted
3091 * state. For software that wishes to reset the data toggle or sequence number
3092 * of an endpoint that isn't in the halted state this function will issue a
3093 * configure endpoint command with the Drop and Add bits set for the target
3094 * endpoint. Refer to the additional note in xhci spcification section 4.6.8.
3095 *
3096 * vdev may be lost due to xHC restore error and re-initialization during S3/S4
3097 * resume. A new vdev will be allocated later by xhci_discover_or_reset_device()
3098 */
3099
3100static void xhci_endpoint_reset(struct usb_hcd *hcd,
3101		struct usb_host_endpoint *host_ep)
3102{
3103	struct xhci_hcd *xhci;
3104	struct usb_device *udev;
3105	struct xhci_virt_device *vdev;
3106	struct xhci_virt_ep *ep;
3107	struct xhci_input_control_ctx *ctrl_ctx;
3108	struct xhci_command *stop_cmd, *cfg_cmd;
3109	unsigned int ep_index;
3110	unsigned long flags;
3111	u32 ep_flag;
3112	int err;
3113
3114	xhci = hcd_to_xhci(hcd);
3115	ep_index = xhci_get_endpoint_index(&host_ep->desc);
3116
3117	/*
3118	 * Usb core assumes a max packet value for ep0 on FS devices until the
3119	 * real value is read from the descriptor. Core resets Ep0 if values
3120	 * mismatch. Reconfigure the xhci ep0 endpoint context here in that case
3121	 */
3122	if (usb_endpoint_xfer_control(&host_ep->desc) && ep_index == 0) {
3123
3124		udev = container_of(host_ep, struct usb_device, ep0);
3125		if (udev->speed != USB_SPEED_FULL || !udev->slot_id)
3126			return;
3127
3128		vdev = xhci->devs[udev->slot_id];
3129		if (!vdev || vdev->udev != udev)
3130			return;
3131
3132		xhci_check_ep0_maxpacket(xhci, vdev);
3133
3134		/* Nothing else should be done here for ep0 during ep reset */
3135		return;
3136	}
3137
3138	if (!host_ep->hcpriv)
3139		return;
3140	udev = (struct usb_device *) host_ep->hcpriv;
3141	vdev = xhci->devs[udev->slot_id];
3142
 
 
 
 
 
3143	if (!udev->slot_id || !vdev)
3144		return;
3145
3146	ep = &vdev->eps[ep_index];
3147
3148	/* Bail out if toggle is already being cleared by a endpoint reset */
3149	spin_lock_irqsave(&xhci->lock, flags);
3150	if (ep->ep_state & EP_HARD_CLEAR_TOGGLE) {
3151		ep->ep_state &= ~EP_HARD_CLEAR_TOGGLE;
3152		spin_unlock_irqrestore(&xhci->lock, flags);
3153		return;
3154	}
3155	spin_unlock_irqrestore(&xhci->lock, flags);
3156	/* Only interrupt and bulk ep's use data toggle, USB2 spec 5.5.4-> */
3157	if (usb_endpoint_xfer_control(&host_ep->desc) ||
3158	    usb_endpoint_xfer_isoc(&host_ep->desc))
3159		return;
3160
3161	ep_flag = xhci_get_endpoint_flag(&host_ep->desc);
3162
3163	if (ep_flag == SLOT_FLAG || ep_flag == EP0_FLAG)
3164		return;
3165
3166	stop_cmd = xhci_alloc_command(xhci, true, GFP_NOWAIT);
3167	if (!stop_cmd)
3168		return;
3169
3170	cfg_cmd = xhci_alloc_command_with_ctx(xhci, true, GFP_NOWAIT);
3171	if (!cfg_cmd)
3172		goto cleanup;
3173
3174	spin_lock_irqsave(&xhci->lock, flags);
3175
3176	/* block queuing new trbs and ringing ep doorbell */
3177	ep->ep_state |= EP_SOFT_CLEAR_TOGGLE;
3178
3179	/*
3180	 * Make sure endpoint ring is empty before resetting the toggle/seq.
3181	 * Driver is required to synchronously cancel all transfer request.
3182	 * Stop the endpoint to force xHC to update the output context
3183	 */
3184
3185	if (!list_empty(&ep->ring->td_list)) {
3186		dev_err(&udev->dev, "EP not empty, refuse reset\n");
3187		spin_unlock_irqrestore(&xhci->lock, flags);
3188		xhci_free_command(xhci, cfg_cmd);
3189		goto cleanup;
3190	}
3191
3192	err = xhci_queue_stop_endpoint(xhci, stop_cmd, udev->slot_id,
3193					ep_index, 0);
3194	if (err < 0) {
3195		spin_unlock_irqrestore(&xhci->lock, flags);
3196		xhci_free_command(xhci, cfg_cmd);
3197		xhci_dbg(xhci, "%s: Failed to queue stop ep command, %d ",
3198				__func__, err);
3199		goto cleanup;
3200	}
3201
3202	xhci_ring_cmd_db(xhci);
3203	spin_unlock_irqrestore(&xhci->lock, flags);
3204
3205	wait_for_completion(stop_cmd->completion);
3206
3207	spin_lock_irqsave(&xhci->lock, flags);
3208
3209	/* config ep command clears toggle if add and drop ep flags are set */
3210	ctrl_ctx = xhci_get_input_control_ctx(cfg_cmd->in_ctx);
3211	if (!ctrl_ctx) {
3212		spin_unlock_irqrestore(&xhci->lock, flags);
3213		xhci_free_command(xhci, cfg_cmd);
3214		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3215				__func__);
3216		goto cleanup;
3217	}
3218
3219	xhci_setup_input_ctx_for_config_ep(xhci, cfg_cmd->in_ctx, vdev->out_ctx,
3220					   ctrl_ctx, ep_flag, ep_flag);
3221	xhci_endpoint_copy(xhci, cfg_cmd->in_ctx, vdev->out_ctx, ep_index);
3222
3223	err = xhci_queue_configure_endpoint(xhci, cfg_cmd, cfg_cmd->in_ctx->dma,
3224				      udev->slot_id, false);
3225	if (err < 0) {
3226		spin_unlock_irqrestore(&xhci->lock, flags);
3227		xhci_free_command(xhci, cfg_cmd);
3228		xhci_dbg(xhci, "%s: Failed to queue config ep command, %d ",
3229				__func__, err);
3230		goto cleanup;
3231	}
3232
3233	xhci_ring_cmd_db(xhci);
3234	spin_unlock_irqrestore(&xhci->lock, flags);
3235
3236	wait_for_completion(cfg_cmd->completion);
3237
3238	xhci_free_command(xhci, cfg_cmd);
3239cleanup:
3240	xhci_free_command(xhci, stop_cmd);
3241	spin_lock_irqsave(&xhci->lock, flags);
3242	if (ep->ep_state & EP_SOFT_CLEAR_TOGGLE)
3243		ep->ep_state &= ~EP_SOFT_CLEAR_TOGGLE;
3244	spin_unlock_irqrestore(&xhci->lock, flags);
3245}
3246
3247static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
3248		struct usb_device *udev, struct usb_host_endpoint *ep,
3249		unsigned int slot_id)
3250{
3251	int ret;
3252	unsigned int ep_index;
3253	unsigned int ep_state;
3254
3255	if (!ep)
3256		return -EINVAL;
3257	ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
3258	if (ret <= 0)
3259		return ret ? ret : -EINVAL;
3260	if (usb_ss_max_streams(&ep->ss_ep_comp) == 0) {
3261		xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
3262				" descriptor for ep 0x%x does not support streams\n",
3263				ep->desc.bEndpointAddress);
3264		return -EINVAL;
3265	}
3266
3267	ep_index = xhci_get_endpoint_index(&ep->desc);
3268	ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3269	if (ep_state & EP_HAS_STREAMS ||
3270			ep_state & EP_GETTING_STREAMS) {
3271		xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
3272				"already has streams set up.\n",
3273				ep->desc.bEndpointAddress);
3274		xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
3275				"dynamic stream context array reallocation.\n");
3276		return -EINVAL;
3277	}
3278	if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
3279		xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
3280				"endpoint 0x%x; URBs are pending.\n",
3281				ep->desc.bEndpointAddress);
3282		return -EINVAL;
3283	}
3284	return 0;
3285}
3286
3287static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
3288		unsigned int *num_streams, unsigned int *num_stream_ctxs)
3289{
3290	unsigned int max_streams;
3291
3292	/* The stream context array size must be a power of two */
3293	*num_stream_ctxs = roundup_pow_of_two(*num_streams);
3294	/*
3295	 * Find out how many primary stream array entries the host controller
3296	 * supports.  Later we may use secondary stream arrays (similar to 2nd
3297	 * level page entries), but that's an optional feature for xHCI host
3298	 * controllers. xHCs must support at least 4 stream IDs.
3299	 */
3300	max_streams = HCC_MAX_PSA(xhci->hcc_params);
3301	if (*num_stream_ctxs > max_streams) {
3302		xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
3303				max_streams);
3304		*num_stream_ctxs = max_streams;
3305		*num_streams = max_streams;
3306	}
3307}
3308
3309/* Returns an error code if one of the endpoint already has streams.
3310 * This does not change any data structures, it only checks and gathers
3311 * information.
3312 */
3313static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
3314		struct usb_device *udev,
3315		struct usb_host_endpoint **eps, unsigned int num_eps,
3316		unsigned int *num_streams, u32 *changed_ep_bitmask)
3317{
3318	unsigned int max_streams;
3319	unsigned int endpoint_flag;
3320	int i;
3321	int ret;
3322
3323	for (i = 0; i < num_eps; i++) {
3324		ret = xhci_check_streams_endpoint(xhci, udev,
3325				eps[i], udev->slot_id);
3326		if (ret < 0)
3327			return ret;
3328
3329		max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
3330		if (max_streams < (*num_streams - 1)) {
3331			xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
3332					eps[i]->desc.bEndpointAddress,
3333					max_streams);
3334			*num_streams = max_streams+1;
3335		}
3336
3337		endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
3338		if (*changed_ep_bitmask & endpoint_flag)
3339			return -EINVAL;
3340		*changed_ep_bitmask |= endpoint_flag;
3341	}
3342	return 0;
3343}
3344
3345static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
3346		struct usb_device *udev,
3347		struct usb_host_endpoint **eps, unsigned int num_eps)
3348{
3349	u32 changed_ep_bitmask = 0;
3350	unsigned int slot_id;
3351	unsigned int ep_index;
3352	unsigned int ep_state;
3353	int i;
3354
3355	slot_id = udev->slot_id;
3356	if (!xhci->devs[slot_id])
3357		return 0;
3358
3359	for (i = 0; i < num_eps; i++) {
3360		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3361		ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3362		/* Are streams already being freed for the endpoint? */
3363		if (ep_state & EP_GETTING_NO_STREAMS) {
3364			xhci_warn(xhci, "WARN Can't disable streams for "
3365					"endpoint 0x%x, "
3366					"streams are being disabled already\n",
3367					eps[i]->desc.bEndpointAddress);
3368			return 0;
3369		}
3370		/* Are there actually any streams to free? */
3371		if (!(ep_state & EP_HAS_STREAMS) &&
3372				!(ep_state & EP_GETTING_STREAMS)) {
3373			xhci_warn(xhci, "WARN Can't disable streams for "
3374					"endpoint 0x%x, "
3375					"streams are already disabled!\n",
3376					eps[i]->desc.bEndpointAddress);
3377			xhci_warn(xhci, "WARN xhci_free_streams() called "
3378					"with non-streams endpoint\n");
3379			return 0;
3380		}
3381		changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3382	}
3383	return changed_ep_bitmask;
3384}
3385
3386/*
3387 * The USB device drivers use this function (through the HCD interface in USB
3388 * core) to prepare a set of bulk endpoints to use streams.  Streams are used to
3389 * coordinate mass storage command queueing across multiple endpoints (basically
3390 * a stream ID == a task ID).
3391 *
3392 * Setting up streams involves allocating the same size stream context array
3393 * for each endpoint and issuing a configure endpoint command for all endpoints.
3394 *
3395 * Don't allow the call to succeed if one endpoint only supports one stream
3396 * (which means it doesn't support streams at all).
3397 *
3398 * Drivers may get less stream IDs than they asked for, if the host controller
3399 * hardware or endpoints claim they can't support the number of requested
3400 * stream IDs.
3401 */
3402static int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
3403		struct usb_host_endpoint **eps, unsigned int num_eps,
3404		unsigned int num_streams, gfp_t mem_flags)
3405{
3406	int i, ret;
3407	struct xhci_hcd *xhci;
3408	struct xhci_virt_device *vdev;
3409	struct xhci_command *config_cmd;
3410	struct xhci_input_control_ctx *ctrl_ctx;
3411	unsigned int ep_index;
3412	unsigned int num_stream_ctxs;
3413	unsigned int max_packet;
3414	unsigned long flags;
3415	u32 changed_ep_bitmask = 0;
3416
3417	if (!eps)
3418		return -EINVAL;
3419
3420	/* Add one to the number of streams requested to account for
3421	 * stream 0 that is reserved for xHCI usage.
3422	 */
3423	num_streams += 1;
3424	xhci = hcd_to_xhci(hcd);
3425	xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3426			num_streams);
3427
3428	/* MaxPSASize value 0 (2 streams) means streams are not supported */
3429	if ((xhci->quirks & XHCI_BROKEN_STREAMS) ||
3430			HCC_MAX_PSA(xhci->hcc_params) < 4) {
3431		xhci_dbg(xhci, "xHCI controller does not support streams.\n");
3432		return -ENOSYS;
3433	}
3434
3435	config_cmd = xhci_alloc_command_with_ctx(xhci, true, mem_flags);
3436	if (!config_cmd)
3437		return -ENOMEM;
3438
3439	ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
3440	if (!ctrl_ctx) {
3441		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3442				__func__);
3443		xhci_free_command(xhci, config_cmd);
3444		return -ENOMEM;
3445	}
3446
3447	/* Check to make sure all endpoints are not already configured for
3448	 * streams.  While we're at it, find the maximum number of streams that
3449	 * all the endpoints will support and check for duplicate endpoints.
3450	 */
3451	spin_lock_irqsave(&xhci->lock, flags);
3452	ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3453			num_eps, &num_streams, &changed_ep_bitmask);
3454	if (ret < 0) {
3455		xhci_free_command(xhci, config_cmd);
3456		spin_unlock_irqrestore(&xhci->lock, flags);
3457		return ret;
3458	}
3459	if (num_streams <= 1) {
3460		xhci_warn(xhci, "WARN: endpoints can't handle "
3461				"more than one stream.\n");
3462		xhci_free_command(xhci, config_cmd);
3463		spin_unlock_irqrestore(&xhci->lock, flags);
3464		return -EINVAL;
3465	}
3466	vdev = xhci->devs[udev->slot_id];
3467	/* Mark each endpoint as being in transition, so
3468	 * xhci_urb_enqueue() will reject all URBs.
3469	 */
3470	for (i = 0; i < num_eps; i++) {
3471		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3472		vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3473	}
3474	spin_unlock_irqrestore(&xhci->lock, flags);
3475
3476	/* Setup internal data structures and allocate HW data structures for
3477	 * streams (but don't install the HW structures in the input context
3478	 * until we're sure all memory allocation succeeded).
3479	 */
3480	xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3481	xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3482			num_stream_ctxs, num_streams);
3483
3484	for (i = 0; i < num_eps; i++) {
3485		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3486		max_packet = usb_endpoint_maxp(&eps[i]->desc);
3487		vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3488				num_stream_ctxs,
3489				num_streams,
3490				max_packet, mem_flags);
3491		if (!vdev->eps[ep_index].stream_info)
3492			goto cleanup;
3493		/* Set maxPstreams in endpoint context and update deq ptr to
3494		 * point to stream context array. FIXME
3495		 */
3496	}
3497
3498	/* Set up the input context for a configure endpoint command. */
3499	for (i = 0; i < num_eps; i++) {
3500		struct xhci_ep_ctx *ep_ctx;
3501
3502		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3503		ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3504
3505		xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3506				vdev->out_ctx, ep_index);
3507		xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3508				vdev->eps[ep_index].stream_info);
3509	}
3510	/* Tell the HW to drop its old copy of the endpoint context info
3511	 * and add the updated copy from the input context.
3512	 */
3513	xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
3514			vdev->out_ctx, ctrl_ctx,
3515			changed_ep_bitmask, changed_ep_bitmask);
3516
3517	/* Issue and wait for the configure endpoint command */
3518	ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3519			false, false);
3520
3521	/* xHC rejected the configure endpoint command for some reason, so we
3522	 * leave the old ring intact and free our internal streams data
3523	 * structure.
3524	 */
3525	if (ret < 0)
3526		goto cleanup;
3527
3528	spin_lock_irqsave(&xhci->lock, flags);
3529	for (i = 0; i < num_eps; i++) {
3530		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3531		vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3532		xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3533			 udev->slot_id, ep_index);
3534		vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3535	}
3536	xhci_free_command(xhci, config_cmd);
3537	spin_unlock_irqrestore(&xhci->lock, flags);
3538
3539	for (i = 0; i < num_eps; i++) {
3540		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3541		xhci_debugfs_create_stream_files(xhci, vdev, ep_index);
3542	}
3543	/* Subtract 1 for stream 0, which drivers can't use */
3544	return num_streams - 1;
3545
3546cleanup:
3547	/* If it didn't work, free the streams! */
3548	for (i = 0; i < num_eps; i++) {
3549		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3550		xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
3551		vdev->eps[ep_index].stream_info = NULL;
3552		/* FIXME Unset maxPstreams in endpoint context and
3553		 * update deq ptr to point to normal string ring.
3554		 */
3555		vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3556		vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3557		xhci_endpoint_zero(xhci, vdev, eps[i]);
3558	}
3559	xhci_free_command(xhci, config_cmd);
3560	return -ENOMEM;
3561}
3562
3563/* Transition the endpoint from using streams to being a "normal" endpoint
3564 * without streams.
3565 *
3566 * Modify the endpoint context state, submit a configure endpoint command,
3567 * and free all endpoint rings for streams if that completes successfully.
3568 */
3569static int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
3570		struct usb_host_endpoint **eps, unsigned int num_eps,
3571		gfp_t mem_flags)
3572{
3573	int i, ret;
3574	struct xhci_hcd *xhci;
3575	struct xhci_virt_device *vdev;
3576	struct xhci_command *command;
3577	struct xhci_input_control_ctx *ctrl_ctx;
3578	unsigned int ep_index;
3579	unsigned long flags;
3580	u32 changed_ep_bitmask;
3581
3582	xhci = hcd_to_xhci(hcd);
3583	vdev = xhci->devs[udev->slot_id];
3584
3585	/* Set up a configure endpoint command to remove the streams rings */
3586	spin_lock_irqsave(&xhci->lock, flags);
3587	changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3588			udev, eps, num_eps);
3589	if (changed_ep_bitmask == 0) {
3590		spin_unlock_irqrestore(&xhci->lock, flags);
3591		return -EINVAL;
3592	}
3593
3594	/* Use the xhci_command structure from the first endpoint.  We may have
3595	 * allocated too many, but the driver may call xhci_free_streams() for
3596	 * each endpoint it grouped into one call to xhci_alloc_streams().
3597	 */
3598	ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3599	command = vdev->eps[ep_index].stream_info->free_streams_command;
3600	ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
3601	if (!ctrl_ctx) {
3602		spin_unlock_irqrestore(&xhci->lock, flags);
3603		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3604				__func__);
3605		return -EINVAL;
3606	}
3607
3608	for (i = 0; i < num_eps; i++) {
3609		struct xhci_ep_ctx *ep_ctx;
3610
3611		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3612		ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3613		xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3614			EP_GETTING_NO_STREAMS;
3615
3616		xhci_endpoint_copy(xhci, command->in_ctx,
3617				vdev->out_ctx, ep_index);
3618		xhci_setup_no_streams_ep_input_ctx(ep_ctx,
3619				&vdev->eps[ep_index]);
3620	}
3621	xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
3622			vdev->out_ctx, ctrl_ctx,
3623			changed_ep_bitmask, changed_ep_bitmask);
3624	spin_unlock_irqrestore(&xhci->lock, flags);
3625
3626	/* Issue and wait for the configure endpoint command,
3627	 * which must succeed.
3628	 */
3629	ret = xhci_configure_endpoint(xhci, udev, command,
3630			false, true);
3631
3632	/* xHC rejected the configure endpoint command for some reason, so we
3633	 * leave the streams rings intact.
3634	 */
3635	if (ret < 0)
3636		return ret;
3637
3638	spin_lock_irqsave(&xhci->lock, flags);
3639	for (i = 0; i < num_eps; i++) {
3640		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3641		xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
3642		vdev->eps[ep_index].stream_info = NULL;
3643		/* FIXME Unset maxPstreams in endpoint context and
3644		 * update deq ptr to point to normal string ring.
3645		 */
3646		vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3647		vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3648	}
3649	spin_unlock_irqrestore(&xhci->lock, flags);
3650
3651	return 0;
3652}
3653
3654/*
3655 * Deletes endpoint resources for endpoints that were active before a Reset
3656 * Device command, or a Disable Slot command.  The Reset Device command leaves
3657 * the control endpoint intact, whereas the Disable Slot command deletes it.
3658 *
3659 * Must be called with xhci->lock held.
3660 */
3661void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3662	struct xhci_virt_device *virt_dev, bool drop_control_ep)
3663{
3664	int i;
3665	unsigned int num_dropped_eps = 0;
3666	unsigned int drop_flags = 0;
3667
3668	for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3669		if (virt_dev->eps[i].ring) {
3670			drop_flags |= 1 << i;
3671			num_dropped_eps++;
3672		}
3673	}
3674	xhci->num_active_eps -= num_dropped_eps;
3675	if (num_dropped_eps)
3676		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3677				"Dropped %u ep ctxs, flags = 0x%x, "
3678				"%u now active.",
3679				num_dropped_eps, drop_flags,
3680				xhci->num_active_eps);
3681}
3682
3683/*
3684 * This submits a Reset Device Command, which will set the device state to 0,
3685 * set the device address to 0, and disable all the endpoints except the default
3686 * control endpoint.  The USB core should come back and call
3687 * xhci_address_device(), and then re-set up the configuration.  If this is
3688 * called because of a usb_reset_and_verify_device(), then the old alternate
3689 * settings will be re-installed through the normal bandwidth allocation
3690 * functions.
3691 *
3692 * Wait for the Reset Device command to finish.  Remove all structures
3693 * associated with the endpoints that were disabled.  Clear the input device
3694 * structure? Reset the control endpoint 0 max packet size?
3695 *
3696 * If the virt_dev to be reset does not exist or does not match the udev,
3697 * it means the device is lost, possibly due to the xHC restore error and
3698 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3699 * re-allocate the device.
3700 */
3701static int xhci_discover_or_reset_device(struct usb_hcd *hcd,
3702		struct usb_device *udev)
3703{
3704	int ret, i;
3705	unsigned long flags;
3706	struct xhci_hcd *xhci;
3707	unsigned int slot_id;
3708	struct xhci_virt_device *virt_dev;
3709	struct xhci_command *reset_device_cmd;
3710	struct xhci_slot_ctx *slot_ctx;
3711	int old_active_eps = 0;
3712
3713	ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
3714	if (ret <= 0)
3715		return ret;
3716	xhci = hcd_to_xhci(hcd);
3717	slot_id = udev->slot_id;
3718	virt_dev = xhci->devs[slot_id];
3719	if (!virt_dev) {
3720		xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3721				"not exist. Re-allocate the device\n", slot_id);
3722		ret = xhci_alloc_dev(hcd, udev);
3723		if (ret == 1)
3724			return 0;
3725		else
3726			return -EINVAL;
3727	}
3728
3729	if (virt_dev->tt_info)
3730		old_active_eps = virt_dev->tt_info->active_eps;
3731
3732	if (virt_dev->udev != udev) {
3733		/* If the virt_dev and the udev does not match, this virt_dev
3734		 * may belong to another udev.
3735		 * Re-allocate the device.
3736		 */
3737		xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3738				"not match the udev. Re-allocate the device\n",
3739				slot_id);
3740		ret = xhci_alloc_dev(hcd, udev);
3741		if (ret == 1)
3742			return 0;
3743		else
3744			return -EINVAL;
3745	}
3746
3747	/* If device is not setup, there is no point in resetting it */
3748	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3749	if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3750						SLOT_STATE_DISABLED)
3751		return 0;
3752
3753	trace_xhci_discover_or_reset_device(slot_ctx);
3754
3755	xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3756	/* Allocate the command structure that holds the struct completion.
3757	 * Assume we're in process context, since the normal device reset
3758	 * process has to wait for the device anyway.  Storage devices are
3759	 * reset as part of error handling, so use GFP_NOIO instead of
3760	 * GFP_KERNEL.
3761	 */
3762	reset_device_cmd = xhci_alloc_command(xhci, true, GFP_NOIO);
3763	if (!reset_device_cmd) {
3764		xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3765		return -ENOMEM;
3766	}
3767
3768	/* Attempt to submit the Reset Device command to the command ring */
3769	spin_lock_irqsave(&xhci->lock, flags);
3770
3771	ret = xhci_queue_reset_device(xhci, reset_device_cmd, slot_id);
3772	if (ret) {
3773		xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3774		spin_unlock_irqrestore(&xhci->lock, flags);
3775		goto command_cleanup;
3776	}
3777	xhci_ring_cmd_db(xhci);
3778	spin_unlock_irqrestore(&xhci->lock, flags);
3779
3780	/* Wait for the Reset Device command to finish */
3781	wait_for_completion(reset_device_cmd->completion);
3782
3783	/* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3784	 * unless we tried to reset a slot ID that wasn't enabled,
3785	 * or the device wasn't in the addressed or configured state.
3786	 */
3787	ret = reset_device_cmd->status;
3788	switch (ret) {
3789	case COMP_COMMAND_ABORTED:
3790	case COMP_COMMAND_RING_STOPPED:
3791		xhci_warn(xhci, "Timeout waiting for reset device command\n");
3792		ret = -ETIME;
3793		goto command_cleanup;
3794	case COMP_SLOT_NOT_ENABLED_ERROR: /* 0.95 completion for bad slot ID */
3795	case COMP_CONTEXT_STATE_ERROR: /* 0.96 completion code for same thing */
3796		xhci_dbg(xhci, "Can't reset device (slot ID %u) in %s state\n",
3797				slot_id,
3798				xhci_get_slot_state(xhci, virt_dev->out_ctx));
3799		xhci_dbg(xhci, "Not freeing device rings.\n");
3800		/* Don't treat this as an error.  May change my mind later. */
3801		ret = 0;
3802		goto command_cleanup;
3803	case COMP_SUCCESS:
3804		xhci_dbg(xhci, "Successful reset device command.\n");
3805		break;
3806	default:
3807		if (xhci_is_vendor_info_code(xhci, ret))
3808			break;
3809		xhci_warn(xhci, "Unknown completion code %u for "
3810				"reset device command.\n", ret);
3811		ret = -EINVAL;
3812		goto command_cleanup;
3813	}
3814
3815	/* Free up host controller endpoint resources */
3816	if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3817		spin_lock_irqsave(&xhci->lock, flags);
3818		/* Don't delete the default control endpoint resources */
3819		xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3820		spin_unlock_irqrestore(&xhci->lock, flags);
3821	}
3822
3823	/* Everything but endpoint 0 is disabled, so free the rings. */
3824	for (i = 1; i < 31; i++) {
3825		struct xhci_virt_ep *ep = &virt_dev->eps[i];
3826
3827		if (ep->ep_state & EP_HAS_STREAMS) {
3828			xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on device reset, freeing streams.\n",
3829					xhci_get_endpoint_address(i));
3830			xhci_free_stream_info(xhci, ep->stream_info);
3831			ep->stream_info = NULL;
3832			ep->ep_state &= ~EP_HAS_STREAMS;
3833		}
3834
3835		if (ep->ring) {
3836			xhci_debugfs_remove_endpoint(xhci, virt_dev, i);
3837			xhci_free_endpoint_ring(xhci, virt_dev, i);
3838		}
3839		if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3840			xhci_drop_ep_from_interval_table(xhci,
3841					&virt_dev->eps[i].bw_info,
3842					virt_dev->bw_table,
3843					udev,
3844					&virt_dev->eps[i],
3845					virt_dev->tt_info);
3846		xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
3847	}
3848	/* If necessary, update the number of active TTs on this root port */
3849	xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
3850	virt_dev->flags = 0;
3851	ret = 0;
3852
3853command_cleanup:
3854	xhci_free_command(xhci, reset_device_cmd);
3855	return ret;
3856}
3857
3858/*
3859 * At this point, the struct usb_device is about to go away, the device has
3860 * disconnected, and all traffic has been stopped and the endpoints have been
3861 * disabled.  Free any HC data structures associated with that device.
3862 */
3863static void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
3864{
3865	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3866	struct xhci_virt_device *virt_dev;
3867	struct xhci_slot_ctx *slot_ctx;
3868	unsigned long flags;
3869	int i, ret;
3870
3871	/*
3872	 * We called pm_runtime_get_noresume when the device was attached.
3873	 * Decrement the counter here to allow controller to runtime suspend
3874	 * if no devices remain.
3875	 */
3876	if (xhci->quirks & XHCI_RESET_ON_RESUME)
3877		pm_runtime_put_noidle(hcd->self.controller);
3878
3879	ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
3880	/* If the host is halted due to driver unload, we still need to free the
3881	 * device.
3882	 */
3883	if (ret <= 0 && ret != -ENODEV)
3884		return;
3885
3886	virt_dev = xhci->devs[udev->slot_id];
3887	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3888	trace_xhci_free_dev(slot_ctx);
3889
3890	/* Stop any wayward timer functions (which may grab the lock) */
3891	for (i = 0; i < 31; i++)
3892		virt_dev->eps[i].ep_state &= ~EP_STOP_CMD_PENDING;
3893	virt_dev->udev = NULL;
3894	xhci_disable_slot(xhci, udev->slot_id);
3895
3896	spin_lock_irqsave(&xhci->lock, flags);
3897	xhci_free_virt_device(xhci, udev->slot_id);
3898	spin_unlock_irqrestore(&xhci->lock, flags);
3899
3900}
3901
3902int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id)
3903{
3904	struct xhci_command *command;
3905	unsigned long flags;
3906	u32 state;
3907	int ret;
3908
3909	command = xhci_alloc_command(xhci, true, GFP_KERNEL);
3910	if (!command)
3911		return -ENOMEM;
3912
3913	xhci_debugfs_remove_slot(xhci, slot_id);
3914
3915	spin_lock_irqsave(&xhci->lock, flags);
3916	/* Don't disable the slot if the host controller is dead. */
3917	state = readl(&xhci->op_regs->status);
3918	if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
3919			(xhci->xhc_state & XHCI_STATE_HALTED)) {
3920		spin_unlock_irqrestore(&xhci->lock, flags);
3921		kfree(command);
3922		return -ENODEV;
3923	}
3924
3925	ret = xhci_queue_slot_control(xhci, command, TRB_DISABLE_SLOT,
3926				slot_id);
3927	if (ret) {
3928		spin_unlock_irqrestore(&xhci->lock, flags);
3929		kfree(command);
3930		return ret;
3931	}
3932	xhci_ring_cmd_db(xhci);
3933	spin_unlock_irqrestore(&xhci->lock, flags);
3934
3935	wait_for_completion(command->completion);
3936
3937	if (command->status != COMP_SUCCESS)
3938		xhci_warn(xhci, "Unsuccessful disable slot %u command, status %d\n",
3939			  slot_id, command->status);
3940
3941	xhci_free_command(xhci, command);
3942
3943	return 0;
3944}
3945
3946/*
3947 * Checks if we have enough host controller resources for the default control
3948 * endpoint.
3949 *
3950 * Must be called with xhci->lock held.
3951 */
3952static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
3953{
3954	if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
3955		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3956				"Not enough ep ctxs: "
3957				"%u active, need to add 1, limit is %u.",
3958				xhci->num_active_eps, xhci->limit_active_eps);
3959		return -ENOMEM;
3960	}
3961	xhci->num_active_eps += 1;
3962	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3963			"Adding 1 ep ctx, %u now active.",
3964			xhci->num_active_eps);
3965	return 0;
3966}
3967
3968
3969/*
3970 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
3971 * timed out, or allocating memory failed.  Returns 1 on success.
3972 */
3973int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
3974{
3975	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3976	struct xhci_virt_device *vdev;
3977	struct xhci_slot_ctx *slot_ctx;
3978	unsigned long flags;
3979	int ret, slot_id;
3980	struct xhci_command *command;
3981
3982	command = xhci_alloc_command(xhci, true, GFP_KERNEL);
3983	if (!command)
3984		return 0;
3985
3986	spin_lock_irqsave(&xhci->lock, flags);
3987	ret = xhci_queue_slot_control(xhci, command, TRB_ENABLE_SLOT, 0);
3988	if (ret) {
3989		spin_unlock_irqrestore(&xhci->lock, flags);
3990		xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3991		xhci_free_command(xhci, command);
3992		return 0;
3993	}
3994	xhci_ring_cmd_db(xhci);
3995	spin_unlock_irqrestore(&xhci->lock, flags);
3996
3997	wait_for_completion(command->completion);
3998	slot_id = command->slot_id;
3999
4000	if (!slot_id || command->status != COMP_SUCCESS) {
4001		xhci_err(xhci, "Error while assigning device slot ID: %s\n",
4002			 xhci_trb_comp_code_string(command->status));
4003		xhci_err(xhci, "Max number of devices this xHCI host supports is %u.\n",
4004				HCS_MAX_SLOTS(
4005					readl(&xhci->cap_regs->hcs_params1)));
4006		xhci_free_command(xhci, command);
4007		return 0;
4008	}
4009
4010	xhci_free_command(xhci, command);
4011
4012	if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
4013		spin_lock_irqsave(&xhci->lock, flags);
4014		ret = xhci_reserve_host_control_ep_resources(xhci);
4015		if (ret) {
4016			spin_unlock_irqrestore(&xhci->lock, flags);
4017			xhci_warn(xhci, "Not enough host resources, "
4018					"active endpoint contexts = %u\n",
4019					xhci->num_active_eps);
4020			goto disable_slot;
4021		}
4022		spin_unlock_irqrestore(&xhci->lock, flags);
4023	}
4024	/* Use GFP_NOIO, since this function can be called from
4025	 * xhci_discover_or_reset_device(), which may be called as part of
4026	 * mass storage driver error handling.
4027	 */
4028	if (!xhci_alloc_virt_device(xhci, slot_id, udev, GFP_NOIO)) {
4029		xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
4030		goto disable_slot;
4031	}
4032	vdev = xhci->devs[slot_id];
4033	slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
4034	trace_xhci_alloc_dev(slot_ctx);
4035
4036	udev->slot_id = slot_id;
4037
4038	xhci_debugfs_create_slot(xhci, slot_id);
4039
4040	/*
4041	 * If resetting upon resume, we can't put the controller into runtime
4042	 * suspend if there is a device attached.
4043	 */
4044	if (xhci->quirks & XHCI_RESET_ON_RESUME)
4045		pm_runtime_get_noresume(hcd->self.controller);
4046
4047	/* Is this a LS or FS device under a HS hub? */
4048	/* Hub or peripherial? */
4049	return 1;
4050
4051disable_slot:
4052	xhci_disable_slot(xhci, udev->slot_id);
4053	xhci_free_virt_device(xhci, udev->slot_id);
4054
4055	return 0;
4056}
4057
4058/**
4059 * xhci_setup_device - issues an Address Device command to assign a unique
4060 *			USB bus address.
4061 * @hcd: USB host controller data structure.
4062 * @udev: USB dev structure representing the connected device.
4063 * @setup: Enum specifying setup mode: address only or with context.
4064 * @timeout_ms: Max wait time (ms) for the command operation to complete.
4065 *
4066 * Return: 0 if successful; otherwise, negative error code.
4067 */
4068static int xhci_setup_device(struct usb_hcd *hcd, struct usb_device *udev,
4069			     enum xhci_setup_dev setup, unsigned int timeout_ms)
4070{
4071	const char *act = setup == SETUP_CONTEXT_ONLY ? "context" : "address";
4072	unsigned long flags;
4073	struct xhci_virt_device *virt_dev;
4074	int ret = 0;
4075	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4076	struct xhci_slot_ctx *slot_ctx;
4077	struct xhci_input_control_ctx *ctrl_ctx;
4078	u64 temp_64;
4079	struct xhci_command *command = NULL;
4080
4081	mutex_lock(&xhci->mutex);
4082
4083	if (xhci->xhc_state) {	/* dying, removing or halted */
4084		ret = -ESHUTDOWN;
4085		goto out;
4086	}
4087
4088	if (!udev->slot_id) {
4089		xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4090				"Bad Slot ID %d", udev->slot_id);
4091		ret = -EINVAL;
4092		goto out;
4093	}
4094
4095	virt_dev = xhci->devs[udev->slot_id];
4096
4097	if (WARN_ON(!virt_dev)) {
4098		/*
4099		 * In plug/unplug torture test with an NEC controller,
4100		 * a zero-dereference was observed once due to virt_dev = 0.
4101		 * Print useful debug rather than crash if it is observed again!
4102		 */
4103		xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
4104			udev->slot_id);
4105		ret = -EINVAL;
4106		goto out;
4107	}
4108	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
4109	trace_xhci_setup_device_slot(slot_ctx);
4110
4111	if (setup == SETUP_CONTEXT_ONLY) {
4112		if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
4113		    SLOT_STATE_DEFAULT) {
4114			xhci_dbg(xhci, "Slot already in default state\n");
4115			goto out;
4116		}
4117	}
4118
4119	command = xhci_alloc_command(xhci, true, GFP_KERNEL);
4120	if (!command) {
4121		ret = -ENOMEM;
4122		goto out;
4123	}
4124
4125	command->in_ctx = virt_dev->in_ctx;
4126	command->timeout_ms = timeout_ms;
4127
4128	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
4129	ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
4130	if (!ctrl_ctx) {
4131		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4132				__func__);
4133		ret = -EINVAL;
4134		goto out;
4135	}
4136	/*
4137	 * If this is the first Set Address since device plug-in or
4138	 * virt_device realloaction after a resume with an xHCI power loss,
4139	 * then set up the slot context.
4140	 */
4141	if (!slot_ctx->dev_info)
4142		xhci_setup_addressable_virt_dev(xhci, udev);
4143	/* Otherwise, update the control endpoint ring enqueue pointer. */
4144	else
4145		xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
4146	ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
4147	ctrl_ctx->drop_flags = 0;
4148
4149	trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
4150				le32_to_cpu(slot_ctx->dev_info) >> 27);
4151
4152	trace_xhci_address_ctrl_ctx(ctrl_ctx);
4153	spin_lock_irqsave(&xhci->lock, flags);
4154	trace_xhci_setup_device(virt_dev);
4155	ret = xhci_queue_address_device(xhci, command, virt_dev->in_ctx->dma,
4156					udev->slot_id, setup);
4157	if (ret) {
4158		spin_unlock_irqrestore(&xhci->lock, flags);
4159		xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4160				"FIXME: allocate a command ring segment");
4161		goto out;
4162	}
4163	xhci_ring_cmd_db(xhci);
4164	spin_unlock_irqrestore(&xhci->lock, flags);
4165
4166	/* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
4167	wait_for_completion(command->completion);
4168
4169	/* FIXME: From section 4.3.4: "Software shall be responsible for timing
4170	 * the SetAddress() "recovery interval" required by USB and aborting the
4171	 * command on a timeout.
4172	 */
4173	switch (command->status) {
4174	case COMP_COMMAND_ABORTED:
4175	case COMP_COMMAND_RING_STOPPED:
4176		xhci_warn(xhci, "Timeout while waiting for setup device command\n");
4177		ret = -ETIME;
4178		break;
4179	case COMP_CONTEXT_STATE_ERROR:
4180	case COMP_SLOT_NOT_ENABLED_ERROR:
4181		xhci_err(xhci, "Setup ERROR: setup %s command for slot %d.\n",
4182			 act, udev->slot_id);
4183		ret = -EINVAL;
4184		break;
4185	case COMP_USB_TRANSACTION_ERROR:
4186		dev_warn(&udev->dev, "Device not responding to setup %s.\n", act);
4187
4188		mutex_unlock(&xhci->mutex);
4189		ret = xhci_disable_slot(xhci, udev->slot_id);
4190		xhci_free_virt_device(xhci, udev->slot_id);
4191		if (!ret)
4192			xhci_alloc_dev(hcd, udev);
4193		kfree(command->completion);
4194		kfree(command);
4195		return -EPROTO;
4196	case COMP_INCOMPATIBLE_DEVICE_ERROR:
4197		dev_warn(&udev->dev,
4198			 "ERROR: Incompatible device for setup %s command\n", act);
4199		ret = -ENODEV;
4200		break;
4201	case COMP_SUCCESS:
4202		xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4203			       "Successful setup %s command", act);
4204		break;
4205	default:
4206		xhci_err(xhci,
4207			 "ERROR: unexpected setup %s command completion code 0x%x.\n",
4208			 act, command->status);
4209		trace_xhci_address_ctx(xhci, virt_dev->out_ctx, 1);
4210		ret = -EINVAL;
4211		break;
4212	}
4213	if (ret)
4214		goto out;
4215	temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
4216	xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4217			"Op regs DCBAA ptr = %#016llx", temp_64);
4218	xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4219		"Slot ID %d dcbaa entry @%p = %#016llx",
4220		udev->slot_id,
4221		&xhci->dcbaa->dev_context_ptrs[udev->slot_id],
4222		(unsigned long long)
4223		le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
4224	xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4225			"Output Context DMA address = %#08llx",
4226			(unsigned long long)virt_dev->out_ctx->dma);
4227	trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
4228				le32_to_cpu(slot_ctx->dev_info) >> 27);
4229	/*
4230	 * USB core uses address 1 for the roothubs, so we add one to the
4231	 * address given back to us by the HC.
4232	 */
4233	trace_xhci_address_ctx(xhci, virt_dev->out_ctx,
4234				le32_to_cpu(slot_ctx->dev_info) >> 27);
4235	/* Zero the input context control for later use */
4236	ctrl_ctx->add_flags = 0;
4237	ctrl_ctx->drop_flags = 0;
4238	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
4239	udev->devaddr = (u8)(le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
4240
4241	xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4242		       "Internal device address = %d",
4243		       le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
4244out:
4245	mutex_unlock(&xhci->mutex);
4246	if (command) {
4247		kfree(command->completion);
4248		kfree(command);
4249	}
4250	return ret;
4251}
4252
4253static int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev,
4254			       unsigned int timeout_ms)
4255{
4256	return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ADDRESS, timeout_ms);
4257}
4258
4259static int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev)
4260{
4261	return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ONLY,
4262				 XHCI_CMD_DEFAULT_TIMEOUT);
4263}
4264
4265/*
4266 * Transfer the port index into real index in the HW port status
4267 * registers. Caculate offset between the port's PORTSC register
4268 * and port status base. Divide the number of per port register
4269 * to get the real index. The raw port number bases 1.
4270 */
4271int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1)
4272{
4273	struct xhci_hub *rhub;
4274
4275	rhub = xhci_get_rhub(hcd);
4276	return rhub->ports[port1 - 1]->hw_portnum + 1;
4277}
4278
4279/*
4280 * Issue an Evaluate Context command to change the Maximum Exit Latency in the
4281 * slot context.  If that succeeds, store the new MEL in the xhci_virt_device.
4282 */
4283static int __maybe_unused xhci_change_max_exit_latency(struct xhci_hcd *xhci,
4284			struct usb_device *udev, u16 max_exit_latency)
4285{
4286	struct xhci_virt_device *virt_dev;
4287	struct xhci_command *command;
4288	struct xhci_input_control_ctx *ctrl_ctx;
4289	struct xhci_slot_ctx *slot_ctx;
4290	unsigned long flags;
4291	int ret;
4292
4293	command = xhci_alloc_command_with_ctx(xhci, true, GFP_KERNEL);
4294	if (!command)
4295		return -ENOMEM;
4296
4297	spin_lock_irqsave(&xhci->lock, flags);
4298
4299	virt_dev = xhci->devs[udev->slot_id];
4300
4301	/*
4302	 * virt_dev might not exists yet if xHC resumed from hibernate (S4) and
4303	 * xHC was re-initialized. Exit latency will be set later after
4304	 * hub_port_finish_reset() is done and xhci->devs[] are re-allocated
4305	 */
4306
4307	if (!virt_dev || max_exit_latency == virt_dev->current_mel) {
4308		spin_unlock_irqrestore(&xhci->lock, flags);
4309		xhci_free_command(xhci, command);
4310		return 0;
4311	}
4312
4313	/* Attempt to issue an Evaluate Context command to change the MEL. */
4314	ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
4315	if (!ctrl_ctx) {
4316		spin_unlock_irqrestore(&xhci->lock, flags);
4317		xhci_free_command(xhci, command);
4318		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4319				__func__);
4320		return -ENOMEM;
4321	}
4322
4323	xhci_slot_copy(xhci, command->in_ctx, virt_dev->out_ctx);
4324	spin_unlock_irqrestore(&xhci->lock, flags);
4325
4326	ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
4327	slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
4328	slot_ctx->dev_info2 &= cpu_to_le32(~((u32) MAX_EXIT));
4329	slot_ctx->dev_info2 |= cpu_to_le32(max_exit_latency);
4330	slot_ctx->dev_state = 0;
4331
4332	xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
4333			"Set up evaluate context for LPM MEL change.");
4334
4335	/* Issue and wait for the evaluate context command. */
4336	ret = xhci_configure_endpoint(xhci, udev, command,
4337			true, true);
4338
4339	if (!ret) {
4340		spin_lock_irqsave(&xhci->lock, flags);
4341		virt_dev->current_mel = max_exit_latency;
4342		spin_unlock_irqrestore(&xhci->lock, flags);
4343	}
4344
4345	xhci_free_command(xhci, command);
4346
4347	return ret;
4348}
4349
4350#ifdef CONFIG_PM
4351
4352/* BESL to HIRD Encoding array for USB2 LPM */
4353static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
4354	3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
4355
4356/* Calculate HIRD/BESL for USB2 PORTPMSC*/
4357static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
4358					struct usb_device *udev)
4359{
4360	int u2del, besl, besl_host;
4361	int besl_device = 0;
4362	u32 field;
4363
4364	u2del = HCS_U2_LATENCY(xhci->hcs_params3);
4365	field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4366
4367	if (field & USB_BESL_SUPPORT) {
4368		for (besl_host = 0; besl_host < 16; besl_host++) {
4369			if (xhci_besl_encoding[besl_host] >= u2del)
4370				break;
4371		}
4372		/* Use baseline BESL value as default */
4373		if (field & USB_BESL_BASELINE_VALID)
4374			besl_device = USB_GET_BESL_BASELINE(field);
4375		else if (field & USB_BESL_DEEP_VALID)
4376			besl_device = USB_GET_BESL_DEEP(field);
4377	} else {
4378		if (u2del <= 50)
4379			besl_host = 0;
4380		else
4381			besl_host = (u2del - 51) / 75 + 1;
4382	}
4383
4384	besl = besl_host + besl_device;
4385	if (besl > 15)
4386		besl = 15;
4387
4388	return besl;
4389}
4390
4391/* Calculate BESLD, L1 timeout and HIRDM for USB2 PORTHLPMC */
4392static int xhci_calculate_usb2_hw_lpm_params(struct usb_device *udev)
4393{
4394	u32 field;
4395	int l1;
4396	int besld = 0;
4397	int hirdm = 0;
4398
4399	field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4400
4401	/* xHCI l1 is set in steps of 256us, xHCI 1.0 section 5.4.11.2 */
4402	l1 = udev->l1_params.timeout / 256;
4403
4404	/* device has preferred BESLD */
4405	if (field & USB_BESL_DEEP_VALID) {
4406		besld = USB_GET_BESL_DEEP(field);
4407		hirdm = 1;
4408	}
4409
4410	return PORT_BESLD(besld) | PORT_L1_TIMEOUT(l1) | PORT_HIRDM(hirdm);
4411}
4412
4413static int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4414			struct usb_device *udev, int enable)
4415{
4416	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
4417	struct xhci_port **ports;
4418	__le32 __iomem	*pm_addr, *hlpm_addr;
4419	u32		pm_val, hlpm_val, field;
4420	unsigned int	port_num;
4421	unsigned long	flags;
4422	int		hird, exit_latency;
4423	int		ret;
4424
4425	if (xhci->quirks & XHCI_HW_LPM_DISABLE)
4426		return -EPERM;
4427
4428	if (hcd->speed >= HCD_USB3 || !xhci->hw_lpm_support ||
4429			!udev->lpm_capable)
4430		return -EPERM;
4431
4432	if (!udev->parent || udev->parent->parent ||
4433			udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4434		return -EPERM;
4435
4436	if (udev->usb2_hw_lpm_capable != 1)
4437		return -EPERM;
4438
4439	spin_lock_irqsave(&xhci->lock, flags);
4440
4441	ports = xhci->usb2_rhub.ports;
4442	port_num = udev->portnum - 1;
4443	pm_addr = ports[port_num]->addr + PORTPMSC;
4444	pm_val = readl(pm_addr);
4445	hlpm_addr = ports[port_num]->addr + PORTHLPMC;
4446
4447	xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
4448			enable ? "enable" : "disable", port_num + 1);
4449
4450	if (enable) {
4451		/* Host supports BESL timeout instead of HIRD */
4452		if (udev->usb2_hw_lpm_besl_capable) {
4453			/* if device doesn't have a preferred BESL value use a
4454			 * default one which works with mixed HIRD and BESL
4455			 * systems. See XHCI_DEFAULT_BESL definition in xhci.h
4456			 */
4457			field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4458			if ((field & USB_BESL_SUPPORT) &&
4459			    (field & USB_BESL_BASELINE_VALID))
4460				hird = USB_GET_BESL_BASELINE(field);
4461			else
4462				hird = udev->l1_params.besl;
4463
4464			exit_latency = xhci_besl_encoding[hird];
4465			spin_unlock_irqrestore(&xhci->lock, flags);
4466
4467			ret = xhci_change_max_exit_latency(xhci, udev,
4468							   exit_latency);
4469			if (ret < 0)
4470				return ret;
4471			spin_lock_irqsave(&xhci->lock, flags);
4472
4473			hlpm_val = xhci_calculate_usb2_hw_lpm_params(udev);
4474			writel(hlpm_val, hlpm_addr);
4475			/* flush write */
4476			readl(hlpm_addr);
4477		} else {
4478			hird = xhci_calculate_hird_besl(xhci, udev);
4479		}
4480
4481		pm_val &= ~PORT_HIRD_MASK;
4482		pm_val |= PORT_HIRD(hird) | PORT_RWE | PORT_L1DS(udev->slot_id);
4483		writel(pm_val, pm_addr);
4484		pm_val = readl(pm_addr);
4485		pm_val |= PORT_HLE;
4486		writel(pm_val, pm_addr);
4487		/* flush write */
4488		readl(pm_addr);
4489	} else {
4490		pm_val &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK | PORT_L1DS_MASK);
4491		writel(pm_val, pm_addr);
4492		/* flush write */
4493		readl(pm_addr);
4494		if (udev->usb2_hw_lpm_besl_capable) {
4495			spin_unlock_irqrestore(&xhci->lock, flags);
4496			xhci_change_max_exit_latency(xhci, udev, 0);
4497			readl_poll_timeout(ports[port_num]->addr, pm_val,
4498					   (pm_val & PORT_PLS_MASK) == XDEV_U0,
4499					   100, 10000);
4500			return 0;
4501		}
4502	}
4503
4504	spin_unlock_irqrestore(&xhci->lock, flags);
4505	return 0;
4506}
4507
4508/* check if a usb2 port supports a given extened capability protocol
4509 * only USB2 ports extended protocol capability values are cached.
4510 * Return 1 if capability is supported
4511 */
4512static int xhci_check_usb2_port_capability(struct xhci_hcd *xhci, int port,
4513					   unsigned capability)
4514{
4515	u32 port_offset, port_count;
4516	int i;
4517
4518	for (i = 0; i < xhci->num_ext_caps; i++) {
4519		if (xhci->ext_caps[i] & capability) {
4520			/* port offsets starts at 1 */
4521			port_offset = XHCI_EXT_PORT_OFF(xhci->ext_caps[i]) - 1;
4522			port_count = XHCI_EXT_PORT_COUNT(xhci->ext_caps[i]);
4523			if (port >= port_offset &&
4524			    port < port_offset + port_count)
4525				return 1;
4526		}
4527	}
4528	return 0;
4529}
4530
4531static int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4532{
4533	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
4534	int		portnum = udev->portnum - 1;
4535
4536	if (hcd->speed >= HCD_USB3 || !udev->lpm_capable)
4537		return 0;
4538
4539	/* we only support lpm for non-hub device connected to root hub yet */
4540	if (!udev->parent || udev->parent->parent ||
4541			udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4542		return 0;
4543
4544	if (xhci->hw_lpm_support == 1 &&
4545			xhci_check_usb2_port_capability(
4546				xhci, portnum, XHCI_HLC)) {
4547		udev->usb2_hw_lpm_capable = 1;
4548		udev->l1_params.timeout = XHCI_L1_TIMEOUT;
4549		udev->l1_params.besl = XHCI_DEFAULT_BESL;
4550		if (xhci_check_usb2_port_capability(xhci, portnum,
4551					XHCI_BLC))
4552			udev->usb2_hw_lpm_besl_capable = 1;
4553	}
4554
4555	return 0;
4556}
4557
4558/*---------------------- USB 3.0 Link PM functions ------------------------*/
4559
4560/* Service interval in nanoseconds = 2^(bInterval - 1) * 125us * 1000ns / 1us */
4561static unsigned long long xhci_service_interval_to_ns(
4562		struct usb_endpoint_descriptor *desc)
4563{
4564	return (1ULL << (desc->bInterval - 1)) * 125 * 1000;
4565}
4566
4567static u16 xhci_get_timeout_no_hub_lpm(struct usb_device *udev,
4568		enum usb3_link_state state)
4569{
4570	unsigned long long sel;
4571	unsigned long long pel;
4572	unsigned int max_sel_pel;
4573	char *state_name;
4574
4575	switch (state) {
4576	case USB3_LPM_U1:
4577		/* Convert SEL and PEL stored in nanoseconds to microseconds */
4578		sel = DIV_ROUND_UP(udev->u1_params.sel, 1000);
4579		pel = DIV_ROUND_UP(udev->u1_params.pel, 1000);
4580		max_sel_pel = USB3_LPM_MAX_U1_SEL_PEL;
4581		state_name = "U1";
4582		break;
4583	case USB3_LPM_U2:
4584		sel = DIV_ROUND_UP(udev->u2_params.sel, 1000);
4585		pel = DIV_ROUND_UP(udev->u2_params.pel, 1000);
4586		max_sel_pel = USB3_LPM_MAX_U2_SEL_PEL;
4587		state_name = "U2";
4588		break;
4589	default:
4590		dev_warn(&udev->dev, "%s: Can't get timeout for non-U1 or U2 state.\n",
4591				__func__);
4592		return USB3_LPM_DISABLED;
4593	}
4594
4595	if (sel <= max_sel_pel && pel <= max_sel_pel)
4596		return USB3_LPM_DEVICE_INITIATED;
4597
4598	if (sel > max_sel_pel)
4599		dev_dbg(&udev->dev, "Device-initiated %s disabled "
4600				"due to long SEL %llu ms\n",
4601				state_name, sel);
4602	else
4603		dev_dbg(&udev->dev, "Device-initiated %s disabled "
4604				"due to long PEL %llu ms\n",
4605				state_name, pel);
4606	return USB3_LPM_DISABLED;
4607}
4608
4609/* The U1 timeout should be the maximum of the following values:
4610 *  - For control endpoints, U1 system exit latency (SEL) * 3
4611 *  - For bulk endpoints, U1 SEL * 5
4612 *  - For interrupt endpoints:
4613 *    - Notification EPs, U1 SEL * 3
4614 *    - Periodic EPs, max(105% of bInterval, U1 SEL * 2)
4615 *  - For isochronous endpoints, max(105% of bInterval, U1 SEL * 2)
4616 */
4617static unsigned long long xhci_calculate_intel_u1_timeout(
4618		struct usb_device *udev,
4619		struct usb_endpoint_descriptor *desc)
4620{
4621	unsigned long long timeout_ns;
4622	int ep_type;
4623	int intr_type;
4624
4625	ep_type = usb_endpoint_type(desc);
4626	switch (ep_type) {
4627	case USB_ENDPOINT_XFER_CONTROL:
4628		timeout_ns = udev->u1_params.sel * 3;
4629		break;
4630	case USB_ENDPOINT_XFER_BULK:
4631		timeout_ns = udev->u1_params.sel * 5;
4632		break;
4633	case USB_ENDPOINT_XFER_INT:
4634		intr_type = usb_endpoint_interrupt_type(desc);
4635		if (intr_type == USB_ENDPOINT_INTR_NOTIFICATION) {
4636			timeout_ns = udev->u1_params.sel * 3;
4637			break;
4638		}
4639		/* Otherwise the calculation is the same as isoc eps */
4640		fallthrough;
4641	case USB_ENDPOINT_XFER_ISOC:
4642		timeout_ns = xhci_service_interval_to_ns(desc);
4643		timeout_ns = DIV_ROUND_UP_ULL(timeout_ns * 105, 100);
4644		if (timeout_ns < udev->u1_params.sel * 2)
4645			timeout_ns = udev->u1_params.sel * 2;
4646		break;
4647	default:
4648		return 0;
4649	}
4650
4651	return timeout_ns;
4652}
4653
4654/* Returns the hub-encoded U1 timeout value. */
4655static u16 xhci_calculate_u1_timeout(struct xhci_hcd *xhci,
4656		struct usb_device *udev,
4657		struct usb_endpoint_descriptor *desc)
4658{
4659	unsigned long long timeout_ns;
4660
4661	/* Prevent U1 if service interval is shorter than U1 exit latency */
4662	if (usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) {
4663		if (xhci_service_interval_to_ns(desc) <= udev->u1_params.mel) {
4664			dev_dbg(&udev->dev, "Disable U1, ESIT shorter than exit latency\n");
4665			return USB3_LPM_DISABLED;
4666		}
4667	}
4668
4669	if (xhci->quirks & (XHCI_INTEL_HOST | XHCI_ZHAOXIN_HOST))
4670		timeout_ns = xhci_calculate_intel_u1_timeout(udev, desc);
4671	else
4672		timeout_ns = udev->u1_params.sel;
4673
4674	/* The U1 timeout is encoded in 1us intervals.
4675	 * Don't return a timeout of zero, because that's USB3_LPM_DISABLED.
4676	 */
4677	if (timeout_ns == USB3_LPM_DISABLED)
4678		timeout_ns = 1;
4679	else
4680		timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 1000);
4681
4682	/* If the necessary timeout value is bigger than what we can set in the
4683	 * USB 3.0 hub, we have to disable hub-initiated U1.
4684	 */
4685	if (timeout_ns <= USB3_LPM_U1_MAX_TIMEOUT)
4686		return timeout_ns;
4687	dev_dbg(&udev->dev, "Hub-initiated U1 disabled "
4688			"due to long timeout %llu ms\n", timeout_ns);
4689	return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U1);
4690}
4691
4692/* The U2 timeout should be the maximum of:
4693 *  - 10 ms (to avoid the bandwidth impact on the scheduler)
4694 *  - largest bInterval of any active periodic endpoint (to avoid going
4695 *    into lower power link states between intervals).
4696 *  - the U2 Exit Latency of the device
4697 */
4698static unsigned long long xhci_calculate_intel_u2_timeout(
4699		struct usb_device *udev,
4700		struct usb_endpoint_descriptor *desc)
4701{
4702	unsigned long long timeout_ns;
4703	unsigned long long u2_del_ns;
4704
4705	timeout_ns = 10 * 1000 * 1000;
4706
4707	if ((usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) &&
4708			(xhci_service_interval_to_ns(desc) > timeout_ns))
4709		timeout_ns = xhci_service_interval_to_ns(desc);
4710
4711	u2_del_ns = le16_to_cpu(udev->bos->ss_cap->bU2DevExitLat) * 1000ULL;
4712	if (u2_del_ns > timeout_ns)
4713		timeout_ns = u2_del_ns;
4714
4715	return timeout_ns;
4716}
4717
4718/* Returns the hub-encoded U2 timeout value. */
4719static u16 xhci_calculate_u2_timeout(struct xhci_hcd *xhci,
4720		struct usb_device *udev,
4721		struct usb_endpoint_descriptor *desc)
4722{
4723	unsigned long long timeout_ns;
4724
4725	/* Prevent U2 if service interval is shorter than U2 exit latency */
4726	if (usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) {
4727		if (xhci_service_interval_to_ns(desc) <= udev->u2_params.mel) {
4728			dev_dbg(&udev->dev, "Disable U2, ESIT shorter than exit latency\n");
4729			return USB3_LPM_DISABLED;
4730		}
4731	}
4732
4733	if (xhci->quirks & (XHCI_INTEL_HOST | XHCI_ZHAOXIN_HOST))
4734		timeout_ns = xhci_calculate_intel_u2_timeout(udev, desc);
4735	else
4736		timeout_ns = udev->u2_params.sel;
4737
4738	/* The U2 timeout is encoded in 256us intervals */
4739	timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 256 * 1000);
4740	/* If the necessary timeout value is bigger than what we can set in the
4741	 * USB 3.0 hub, we have to disable hub-initiated U2.
4742	 */
4743	if (timeout_ns <= USB3_LPM_U2_MAX_TIMEOUT)
4744		return timeout_ns;
4745	dev_dbg(&udev->dev, "Hub-initiated U2 disabled "
4746			"due to long timeout %llu ms\n", timeout_ns);
4747	return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U2);
4748}
4749
4750static u16 xhci_call_host_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4751		struct usb_device *udev,
4752		struct usb_endpoint_descriptor *desc,
4753		enum usb3_link_state state,
4754		u16 *timeout)
4755{
4756	if (state == USB3_LPM_U1)
4757		return xhci_calculate_u1_timeout(xhci, udev, desc);
4758	else if (state == USB3_LPM_U2)
4759		return xhci_calculate_u2_timeout(xhci, udev, desc);
4760
4761	return USB3_LPM_DISABLED;
4762}
4763
4764static int xhci_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4765		struct usb_device *udev,
4766		struct usb_endpoint_descriptor *desc,
4767		enum usb3_link_state state,
4768		u16 *timeout)
4769{
4770	u16 alt_timeout;
4771
4772	alt_timeout = xhci_call_host_update_timeout_for_endpoint(xhci, udev,
4773		desc, state, timeout);
4774
4775	/* If we found we can't enable hub-initiated LPM, and
4776	 * the U1 or U2 exit latency was too high to allow
4777	 * device-initiated LPM as well, then we will disable LPM
4778	 * for this device, so stop searching any further.
4779	 */
4780	if (alt_timeout == USB3_LPM_DISABLED) {
4781		*timeout = alt_timeout;
4782		return -E2BIG;
4783	}
4784	if (alt_timeout > *timeout)
4785		*timeout = alt_timeout;
4786	return 0;
4787}
4788
4789static int xhci_update_timeout_for_interface(struct xhci_hcd *xhci,
4790		struct usb_device *udev,
4791		struct usb_host_interface *alt,
4792		enum usb3_link_state state,
4793		u16 *timeout)
4794{
4795	int j;
4796
4797	for (j = 0; j < alt->desc.bNumEndpoints; j++) {
4798		if (xhci_update_timeout_for_endpoint(xhci, udev,
4799					&alt->endpoint[j].desc, state, timeout))
4800			return -E2BIG;
4801	}
4802	return 0;
4803}
4804
4805static int xhci_check_tier_policy(struct xhci_hcd *xhci,
4806		struct usb_device *udev,
4807		enum usb3_link_state state)
4808{
4809	struct usb_device *parent = udev->parent;
4810	int tier = 1; /* roothub is tier1 */
4811
4812	while (parent) {
4813		parent = parent->parent;
4814		tier++;
4815	}
4816
4817	if (xhci->quirks & XHCI_INTEL_HOST && tier > 3)
4818		goto fail;
4819	if (xhci->quirks & XHCI_ZHAOXIN_HOST && tier > 2)
4820		goto fail;
4821
4822	return 0;
4823fail:
4824	dev_dbg(&udev->dev, "Tier policy prevents U1/U2 LPM states for devices at tier %d\n",
4825			tier);
4826	return -E2BIG;
4827}
4828
 
 
 
 
 
 
 
 
 
 
4829/* Returns the U1 or U2 timeout that should be enabled.
4830 * If the tier check or timeout setting functions return with a non-zero exit
4831 * code, that means the timeout value has been finalized and we shouldn't look
4832 * at any more endpoints.
4833 */
4834static u16 xhci_calculate_lpm_timeout(struct usb_hcd *hcd,
4835			struct usb_device *udev, enum usb3_link_state state)
4836{
4837	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4838	struct usb_host_config *config;
4839	char *state_name;
4840	int i;
4841	u16 timeout = USB3_LPM_DISABLED;
4842
4843	if (state == USB3_LPM_U1)
4844		state_name = "U1";
4845	else if (state == USB3_LPM_U2)
4846		state_name = "U2";
4847	else {
4848		dev_warn(&udev->dev, "Can't enable unknown link state %i\n",
4849				state);
4850		return timeout;
4851	}
4852
4853	/* Gather some information about the currently installed configuration
4854	 * and alternate interface settings.
4855	 */
4856	if (xhci_update_timeout_for_endpoint(xhci, udev, &udev->ep0.desc,
4857			state, &timeout))
4858		return timeout;
4859
4860	config = udev->actconfig;
4861	if (!config)
4862		return timeout;
4863
4864	for (i = 0; i < config->desc.bNumInterfaces; i++) {
4865		struct usb_driver *driver;
4866		struct usb_interface *intf = config->interface[i];
4867
4868		if (!intf)
4869			continue;
4870
4871		/* Check if any currently bound drivers want hub-initiated LPM
4872		 * disabled.
4873		 */
4874		if (intf->dev.driver) {
4875			driver = to_usb_driver(intf->dev.driver);
4876			if (driver && driver->disable_hub_initiated_lpm) {
4877				dev_dbg(&udev->dev, "Hub-initiated %s disabled at request of driver %s\n",
4878					state_name, driver->name);
4879				timeout = xhci_get_timeout_no_hub_lpm(udev,
4880								      state);
4881				if (timeout == USB3_LPM_DISABLED)
4882					return timeout;
4883			}
4884		}
4885
4886		/* Not sure how this could happen... */
4887		if (!intf->cur_altsetting)
4888			continue;
4889
4890		if (xhci_update_timeout_for_interface(xhci, udev,
4891					intf->cur_altsetting,
4892					state, &timeout))
4893			return timeout;
4894	}
4895	return timeout;
4896}
4897
4898static int calculate_max_exit_latency(struct usb_device *udev,
4899		enum usb3_link_state state_changed,
4900		u16 hub_encoded_timeout)
4901{
4902	unsigned long long u1_mel_us = 0;
4903	unsigned long long u2_mel_us = 0;
4904	unsigned long long mel_us = 0;
4905	bool disabling_u1;
4906	bool disabling_u2;
4907	bool enabling_u1;
4908	bool enabling_u2;
4909
4910	disabling_u1 = (state_changed == USB3_LPM_U1 &&
4911			hub_encoded_timeout == USB3_LPM_DISABLED);
4912	disabling_u2 = (state_changed == USB3_LPM_U2 &&
4913			hub_encoded_timeout == USB3_LPM_DISABLED);
4914
4915	enabling_u1 = (state_changed == USB3_LPM_U1 &&
4916			hub_encoded_timeout != USB3_LPM_DISABLED);
4917	enabling_u2 = (state_changed == USB3_LPM_U2 &&
4918			hub_encoded_timeout != USB3_LPM_DISABLED);
4919
4920	/* If U1 was already enabled and we're not disabling it,
4921	 * or we're going to enable U1, account for the U1 max exit latency.
4922	 */
4923	if ((udev->u1_params.timeout != USB3_LPM_DISABLED && !disabling_u1) ||
4924			enabling_u1)
4925		u1_mel_us = DIV_ROUND_UP(udev->u1_params.mel, 1000);
4926	if ((udev->u2_params.timeout != USB3_LPM_DISABLED && !disabling_u2) ||
4927			enabling_u2)
4928		u2_mel_us = DIV_ROUND_UP(udev->u2_params.mel, 1000);
4929
4930	mel_us = max(u1_mel_us, u2_mel_us);
4931
4932	/* xHCI host controller max exit latency field is only 16 bits wide. */
4933	if (mel_us > MAX_EXIT) {
4934		dev_warn(&udev->dev, "Link PM max exit latency of %lluus "
4935				"is too big.\n", mel_us);
4936		return -E2BIG;
4937	}
4938	return mel_us;
4939}
4940
4941/* Returns the USB3 hub-encoded value for the U1/U2 timeout. */
4942static int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
4943			struct usb_device *udev, enum usb3_link_state state)
4944{
4945	struct xhci_hcd	*xhci;
4946	struct xhci_port *port;
4947	u16 hub_encoded_timeout;
4948	int mel;
4949	int ret;
4950
4951	xhci = hcd_to_xhci(hcd);
4952	/* The LPM timeout values are pretty host-controller specific, so don't
4953	 * enable hub-initiated timeouts unless the vendor has provided
4954	 * information about their timeout algorithm.
4955	 */
4956	if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4957			!xhci->devs[udev->slot_id])
4958		return USB3_LPM_DISABLED;
4959
4960	if (xhci_check_tier_policy(xhci, udev, state) < 0)
4961		return USB3_LPM_DISABLED;
4962
4963	/* If connected to root port then check port can handle lpm */
4964	if (udev->parent && !udev->parent->parent) {
4965		port = xhci->usb3_rhub.ports[udev->portnum - 1];
4966		if (port->lpm_incapable)
4967			return USB3_LPM_DISABLED;
4968	}
4969
4970	hub_encoded_timeout = xhci_calculate_lpm_timeout(hcd, udev, state);
4971	mel = calculate_max_exit_latency(udev, state, hub_encoded_timeout);
4972	if (mel < 0) {
4973		/* Max Exit Latency is too big, disable LPM. */
4974		hub_encoded_timeout = USB3_LPM_DISABLED;
4975		mel = 0;
4976	}
4977
4978	ret = xhci_change_max_exit_latency(xhci, udev, mel);
4979	if (ret)
4980		return ret;
4981	return hub_encoded_timeout;
4982}
4983
4984static int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
4985			struct usb_device *udev, enum usb3_link_state state)
4986{
4987	struct xhci_hcd	*xhci;
4988	u16 mel;
4989
4990	xhci = hcd_to_xhci(hcd);
4991	if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4992			!xhci->devs[udev->slot_id])
4993		return 0;
4994
4995	mel = calculate_max_exit_latency(udev, state, USB3_LPM_DISABLED);
4996	return xhci_change_max_exit_latency(xhci, udev, mel);
4997}
4998#else /* CONFIG_PM */
4999
5000static int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
5001				struct usb_device *udev, int enable)
5002{
5003	return 0;
5004}
5005
5006static int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
5007{
5008	return 0;
5009}
5010
5011static int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
5012			struct usb_device *udev, enum usb3_link_state state)
5013{
5014	return USB3_LPM_DISABLED;
5015}
5016
5017static int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
5018			struct usb_device *udev, enum usb3_link_state state)
5019{
5020	return 0;
5021}
5022#endif	/* CONFIG_PM */
5023
5024/*-------------------------------------------------------------------------*/
5025
5026/* Once a hub descriptor is fetched for a device, we need to update the xHC's
5027 * internal data structures for the device.
5028 */
5029int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
5030			struct usb_tt *tt, gfp_t mem_flags)
5031{
5032	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
5033	struct xhci_virt_device *vdev;
5034	struct xhci_command *config_cmd;
5035	struct xhci_input_control_ctx *ctrl_ctx;
5036	struct xhci_slot_ctx *slot_ctx;
5037	unsigned long flags;
5038	unsigned think_time;
5039	int ret;
5040
5041	/* Ignore root hubs */
5042	if (!hdev->parent)
5043		return 0;
5044
5045	vdev = xhci->devs[hdev->slot_id];
5046	if (!vdev) {
5047		xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
5048		return -EINVAL;
5049	}
5050
5051	config_cmd = xhci_alloc_command_with_ctx(xhci, true, mem_flags);
5052	if (!config_cmd)
5053		return -ENOMEM;
5054
5055	ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
5056	if (!ctrl_ctx) {
5057		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
5058				__func__);
5059		xhci_free_command(xhci, config_cmd);
5060		return -ENOMEM;
5061	}
5062
5063	spin_lock_irqsave(&xhci->lock, flags);
5064	if (hdev->speed == USB_SPEED_HIGH &&
5065			xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
5066		xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
5067		xhci_free_command(xhci, config_cmd);
5068		spin_unlock_irqrestore(&xhci->lock, flags);
5069		return -ENOMEM;
5070	}
5071
5072	xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
5073	ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
5074	slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
5075	slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
5076	/*
5077	 * refer to section 6.2.2: MTT should be 0 for full speed hub,
5078	 * but it may be already set to 1 when setup an xHCI virtual
5079	 * device, so clear it anyway.
5080	 */
5081	if (tt->multi)
5082		slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
5083	else if (hdev->speed == USB_SPEED_FULL)
5084		slot_ctx->dev_info &= cpu_to_le32(~DEV_MTT);
5085
5086	if (xhci->hci_version > 0x95) {
5087		xhci_dbg(xhci, "xHCI version %x needs hub "
5088				"TT think time and number of ports\n",
5089				(unsigned int) xhci->hci_version);
5090		slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
5091		/* Set TT think time - convert from ns to FS bit times.
5092		 * 0 = 8 FS bit times, 1 = 16 FS bit times,
5093		 * 2 = 24 FS bit times, 3 = 32 FS bit times.
5094		 *
5095		 * xHCI 1.0: this field shall be 0 if the device is not a
5096		 * High-spped hub.
5097		 */
5098		think_time = tt->think_time;
5099		if (think_time != 0)
5100			think_time = (think_time / 666) - 1;
5101		if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
5102			slot_ctx->tt_info |=
5103				cpu_to_le32(TT_THINK_TIME(think_time));
5104	} else {
5105		xhci_dbg(xhci, "xHCI version %x doesn't need hub "
5106				"TT think time or number of ports\n",
5107				(unsigned int) xhci->hci_version);
5108	}
5109	slot_ctx->dev_state = 0;
5110	spin_unlock_irqrestore(&xhci->lock, flags);
5111
5112	xhci_dbg(xhci, "Set up %s for hub device.\n",
5113			(xhci->hci_version > 0x95) ?
5114			"configure endpoint" : "evaluate context");
5115
5116	/* Issue and wait for the configure endpoint or
5117	 * evaluate context command.
5118	 */
5119	if (xhci->hci_version > 0x95)
5120		ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
5121				false, false);
5122	else
5123		ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
5124				true, false);
5125
5126	xhci_free_command(xhci, config_cmd);
5127	return ret;
5128}
5129EXPORT_SYMBOL_GPL(xhci_update_hub_device);
5130
5131static int xhci_get_frame(struct usb_hcd *hcd)
5132{
5133	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
5134	/* EHCI mods by the periodic size.  Why? */
5135	return readl(&xhci->run_regs->microframe_index) >> 3;
5136}
5137
5138static void xhci_hcd_init_usb2_data(struct xhci_hcd *xhci, struct usb_hcd *hcd)
5139{
5140	xhci->usb2_rhub.hcd = hcd;
5141	hcd->speed = HCD_USB2;
5142	hcd->self.root_hub->speed = USB_SPEED_HIGH;
5143	/*
5144	 * USB 2.0 roothub under xHCI has an integrated TT,
5145	 * (rate matching hub) as opposed to having an OHCI/UHCI
5146	 * companion controller.
5147	 */
5148	hcd->has_tt = 1;
5149}
5150
5151static void xhci_hcd_init_usb3_data(struct xhci_hcd *xhci, struct usb_hcd *hcd)
5152{
5153	unsigned int minor_rev;
5154
5155	/*
5156	 * Early xHCI 1.1 spec did not mention USB 3.1 capable hosts
5157	 * should return 0x31 for sbrn, or that the minor revision
5158	 * is a two digit BCD containig minor and sub-minor numbers.
5159	 * This was later clarified in xHCI 1.2.
5160	 *
5161	 * Some USB 3.1 capable hosts therefore have sbrn 0x30, and
5162	 * minor revision set to 0x1 instead of 0x10.
5163	 */
5164	if (xhci->usb3_rhub.min_rev == 0x1)
5165		minor_rev = 1;
5166	else
5167		minor_rev = xhci->usb3_rhub.min_rev / 0x10;
5168
5169	switch (minor_rev) {
5170	case 2:
5171		hcd->speed = HCD_USB32;
5172		hcd->self.root_hub->speed = USB_SPEED_SUPER_PLUS;
5173		hcd->self.root_hub->rx_lanes = 2;
5174		hcd->self.root_hub->tx_lanes = 2;
5175		hcd->self.root_hub->ssp_rate = USB_SSP_GEN_2x2;
5176		break;
5177	case 1:
5178		hcd->speed = HCD_USB31;
5179		hcd->self.root_hub->speed = USB_SPEED_SUPER_PLUS;
5180		hcd->self.root_hub->ssp_rate = USB_SSP_GEN_2x1;
5181		break;
5182	}
5183	xhci_info(xhci, "Host supports USB 3.%x %sSuperSpeed\n",
5184		  minor_rev, minor_rev ? "Enhanced " : "");
5185
5186	xhci->usb3_rhub.hcd = hcd;
5187}
5188
5189int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
5190{
5191	struct xhci_hcd		*xhci;
5192	/*
5193	 * TODO: Check with DWC3 clients for sysdev according to
5194	 * quirks
5195	 */
5196	struct device		*dev = hcd->self.sysdev;
5197	int			retval;
5198
5199	/* Accept arbitrarily long scatter-gather lists */
5200	hcd->self.sg_tablesize = ~0;
5201
5202	/* support to build packet from discontinuous buffers */
5203	hcd->self.no_sg_constraint = 1;
5204
5205	/* XHCI controllers don't stop the ep queue on short packets :| */
5206	hcd->self.no_stop_on_short = 1;
5207
5208	xhci = hcd_to_xhci(hcd);
5209
5210	if (!usb_hcd_is_primary_hcd(hcd)) {
5211		xhci_hcd_init_usb3_data(xhci, hcd);
5212		return 0;
5213	}
5214
5215	mutex_init(&xhci->mutex);
5216	xhci->main_hcd = hcd;
5217	xhci->cap_regs = hcd->regs;
5218	xhci->op_regs = hcd->regs +
5219		HC_LENGTH(readl(&xhci->cap_regs->hc_capbase));
5220	xhci->run_regs = hcd->regs +
5221		(readl(&xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
5222	/* Cache read-only capability registers */
5223	xhci->hcs_params1 = readl(&xhci->cap_regs->hcs_params1);
5224	xhci->hcs_params2 = readl(&xhci->cap_regs->hcs_params2);
5225	xhci->hcs_params3 = readl(&xhci->cap_regs->hcs_params3);
5226	xhci->hci_version = HC_VERSION(readl(&xhci->cap_regs->hc_capbase));
5227	xhci->hcc_params = readl(&xhci->cap_regs->hcc_params);
5228	if (xhci->hci_version > 0x100)
5229		xhci->hcc_params2 = readl(&xhci->cap_regs->hcc_params2);
5230
5231	/* xhci-plat or xhci-pci might have set max_interrupters already */
5232	if ((!xhci->max_interrupters) ||
5233	    xhci->max_interrupters > HCS_MAX_INTRS(xhci->hcs_params1))
5234		xhci->max_interrupters = HCS_MAX_INTRS(xhci->hcs_params1);
5235
5236	xhci->quirks |= quirks;
5237
5238	if (get_quirks)
5239		get_quirks(dev, xhci);
5240
5241	/* In xhci controllers which follow xhci 1.0 spec gives a spurious
5242	 * success event after a short transfer. This quirk will ignore such
5243	 * spurious event.
5244	 */
5245	if (xhci->hci_version > 0x96)
5246		xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
5247
5248	/* Make sure the HC is halted. */
5249	retval = xhci_halt(xhci);
5250	if (retval)
5251		return retval;
5252
5253	xhci_zero_64b_regs(xhci);
5254
5255	xhci_dbg(xhci, "Resetting HCD\n");
5256	/* Reset the internal HC memory state and registers. */
5257	retval = xhci_reset(xhci, XHCI_RESET_LONG_USEC);
5258	if (retval)
5259		return retval;
5260	xhci_dbg(xhci, "Reset complete\n");
5261
5262	/*
5263	 * On some xHCI controllers (e.g. R-Car SoCs), the AC64 bit (bit 0)
5264	 * of HCCPARAMS1 is set to 1. However, the xHCs don't support 64-bit
5265	 * address memory pointers actually. So, this driver clears the AC64
5266	 * bit of xhci->hcc_params to call dma_set_coherent_mask(dev,
5267	 * DMA_BIT_MASK(32)) in this xhci_gen_setup().
5268	 */
5269	if (xhci->quirks & XHCI_NO_64BIT_SUPPORT)
5270		xhci->hcc_params &= ~BIT(0);
5271
5272	/* Set dma_mask and coherent_dma_mask to 64-bits,
5273	 * if xHC supports 64-bit addressing */
5274	if (HCC_64BIT_ADDR(xhci->hcc_params) &&
5275			!dma_set_mask(dev, DMA_BIT_MASK(64))) {
5276		xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
5277		dma_set_coherent_mask(dev, DMA_BIT_MASK(64));
5278	} else {
5279		/*
5280		 * This is to avoid error in cases where a 32-bit USB
5281		 * controller is used on a 64-bit capable system.
5282		 */
5283		retval = dma_set_mask(dev, DMA_BIT_MASK(32));
5284		if (retval)
5285			return retval;
5286		xhci_dbg(xhci, "Enabling 32-bit DMA addresses.\n");
5287		dma_set_coherent_mask(dev, DMA_BIT_MASK(32));
5288	}
5289
5290	xhci_dbg(xhci, "Calling HCD init\n");
5291	/* Initialize HCD and host controller data structures. */
5292	retval = xhci_init(hcd);
5293	if (retval)
5294		return retval;
5295	xhci_dbg(xhci, "Called HCD init\n");
5296
5297	if (xhci_hcd_is_usb3(hcd))
5298		xhci_hcd_init_usb3_data(xhci, hcd);
5299	else
5300		xhci_hcd_init_usb2_data(xhci, hcd);
5301
5302	xhci_info(xhci, "hcc params 0x%08x hci version 0x%x quirks 0x%016llx\n",
5303		  xhci->hcc_params, xhci->hci_version, xhci->quirks);
5304
5305	return 0;
5306}
5307EXPORT_SYMBOL_GPL(xhci_gen_setup);
5308
5309static void xhci_clear_tt_buffer_complete(struct usb_hcd *hcd,
5310		struct usb_host_endpoint *ep)
5311{
5312	struct xhci_hcd *xhci;
5313	struct usb_device *udev;
5314	unsigned int slot_id;
5315	unsigned int ep_index;
5316	unsigned long flags;
5317
5318	xhci = hcd_to_xhci(hcd);
5319
5320	spin_lock_irqsave(&xhci->lock, flags);
5321	udev = (struct usb_device *)ep->hcpriv;
5322	slot_id = udev->slot_id;
5323	ep_index = xhci_get_endpoint_index(&ep->desc);
5324
5325	xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_CLEARING_TT;
5326	xhci_ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
5327	spin_unlock_irqrestore(&xhci->lock, flags);
5328}
5329
5330static const struct hc_driver xhci_hc_driver = {
5331	.description =		"xhci-hcd",
5332	.product_desc =		"xHCI Host Controller",
5333	.hcd_priv_size =	sizeof(struct xhci_hcd),
5334
5335	/*
5336	 * generic hardware linkage
5337	 */
5338	.irq =			xhci_irq,
5339	.flags =		HCD_MEMORY | HCD_DMA | HCD_USB3 | HCD_SHARED |
5340				HCD_BH,
5341
5342	/*
5343	 * basic lifecycle operations
5344	 */
5345	.reset =		NULL, /* set in xhci_init_driver() */
5346	.start =		xhci_run,
5347	.stop =			xhci_stop,
5348	.shutdown =		xhci_shutdown,
5349
5350	/*
5351	 * managing i/o requests and associated device resources
5352	 */
5353	.map_urb_for_dma =      xhci_map_urb_for_dma,
5354	.unmap_urb_for_dma =    xhci_unmap_urb_for_dma,
5355	.urb_enqueue =		xhci_urb_enqueue,
5356	.urb_dequeue =		xhci_urb_dequeue,
5357	.alloc_dev =		xhci_alloc_dev,
5358	.free_dev =		xhci_free_dev,
5359	.alloc_streams =	xhci_alloc_streams,
5360	.free_streams =		xhci_free_streams,
5361	.add_endpoint =		xhci_add_endpoint,
5362	.drop_endpoint =	xhci_drop_endpoint,
5363	.endpoint_disable =	xhci_endpoint_disable,
5364	.endpoint_reset =	xhci_endpoint_reset,
5365	.check_bandwidth =	xhci_check_bandwidth,
5366	.reset_bandwidth =	xhci_reset_bandwidth,
5367	.address_device =	xhci_address_device,
5368	.enable_device =	xhci_enable_device,
5369	.update_hub_device =	xhci_update_hub_device,
5370	.reset_device =		xhci_discover_or_reset_device,
5371
5372	/*
5373	 * scheduling support
5374	 */
5375	.get_frame_number =	xhci_get_frame,
5376
5377	/*
5378	 * root hub support
5379	 */
5380	.hub_control =		xhci_hub_control,
5381	.hub_status_data =	xhci_hub_status_data,
5382	.bus_suspend =		xhci_bus_suspend,
5383	.bus_resume =		xhci_bus_resume,
5384	.get_resuming_ports =	xhci_get_resuming_ports,
5385
5386	/*
5387	 * call back when device connected and addressed
5388	 */
5389	.update_device =        xhci_update_device,
5390	.set_usb2_hw_lpm =	xhci_set_usb2_hardware_lpm,
5391	.enable_usb3_lpm_timeout =	xhci_enable_usb3_lpm_timeout,
5392	.disable_usb3_lpm_timeout =	xhci_disable_usb3_lpm_timeout,
5393	.find_raw_port_number =	xhci_find_raw_port_number,
5394	.clear_tt_buffer_complete = xhci_clear_tt_buffer_complete,
5395};
5396
5397void xhci_init_driver(struct hc_driver *drv,
5398		      const struct xhci_driver_overrides *over)
5399{
5400	BUG_ON(!over);
5401
5402	/* Copy the generic table to drv then apply the overrides */
5403	*drv = xhci_hc_driver;
5404
5405	if (over) {
5406		drv->hcd_priv_size += over->extra_priv_size;
5407		if (over->reset)
5408			drv->reset = over->reset;
5409		if (over->start)
5410			drv->start = over->start;
5411		if (over->add_endpoint)
5412			drv->add_endpoint = over->add_endpoint;
5413		if (over->drop_endpoint)
5414			drv->drop_endpoint = over->drop_endpoint;
5415		if (over->check_bandwidth)
5416			drv->check_bandwidth = over->check_bandwidth;
5417		if (over->reset_bandwidth)
5418			drv->reset_bandwidth = over->reset_bandwidth;
5419		if (over->update_hub_device)
5420			drv->update_hub_device = over->update_hub_device;
5421		if (over->hub_control)
5422			drv->hub_control = over->hub_control;
5423	}
5424}
5425EXPORT_SYMBOL_GPL(xhci_init_driver);
5426
5427MODULE_DESCRIPTION(DRIVER_DESC);
5428MODULE_AUTHOR(DRIVER_AUTHOR);
5429MODULE_LICENSE("GPL");
5430
5431static int __init xhci_hcd_init(void)
5432{
5433	/*
5434	 * Check the compiler generated sizes of structures that must be laid
5435	 * out in specific ways for hardware access.
5436	 */
5437	BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
5438	BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
5439	BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
5440	/* xhci_device_control has eight fields, and also
5441	 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
5442	 */
5443	BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
5444	BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
5445	BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
5446	BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 8*32/8);
5447	BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
5448	/* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
5449	BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
5450
5451	if (usb_disabled())
5452		return -ENODEV;
5453
5454	xhci_debugfs_create_root();
5455	xhci_dbc_init();
5456
5457	return 0;
5458}
5459
5460/*
5461 * If an init function is provided, an exit function must also be provided
5462 * to allow module unload.
5463 */
5464static void __exit xhci_hcd_fini(void)
5465{
5466	xhci_debugfs_remove_root();
5467	xhci_dbc_exit();
5468}
5469
5470module_init(xhci_hcd_init);
5471module_exit(xhci_hcd_fini);
v6.2
   1// SPDX-License-Identifier: GPL-2.0
   2/*
   3 * xHCI host controller driver
   4 *
   5 * Copyright (C) 2008 Intel Corp.
   6 *
   7 * Author: Sarah Sharp
   8 * Some code borrowed from the Linux EHCI driver.
   9 */
  10
  11#include <linux/pci.h>
 
  12#include <linux/iopoll.h>
  13#include <linux/irq.h>
  14#include <linux/log2.h>
  15#include <linux/module.h>
  16#include <linux/moduleparam.h>
  17#include <linux/slab.h>
  18#include <linux/dmi.h>
  19#include <linux/dma-mapping.h>
  20
  21#include "xhci.h"
  22#include "xhci-trace.h"
  23#include "xhci-debugfs.h"
  24#include "xhci-dbgcap.h"
  25
  26#define DRIVER_AUTHOR "Sarah Sharp"
  27#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
  28
  29#define	PORT_WAKE_BITS	(PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
  30
  31/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
  32static int link_quirk;
  33module_param(link_quirk, int, S_IRUGO | S_IWUSR);
  34MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
  35
  36static unsigned long long quirks;
  37module_param(quirks, ullong, S_IRUGO);
  38MODULE_PARM_DESC(quirks, "Bit flags for quirks to be enabled as default");
  39
  40static bool td_on_ring(struct xhci_td *td, struct xhci_ring *ring)
  41{
  42	struct xhci_segment *seg = ring->first_seg;
  43
  44	if (!td || !td->start_seg)
  45		return false;
  46	do {
  47		if (seg == td->start_seg)
  48			return true;
  49		seg = seg->next;
  50	} while (seg && seg != ring->first_seg);
  51
  52	return false;
  53}
  54
  55/*
  56 * xhci_handshake - spin reading hc until handshake completes or fails
  57 * @ptr: address of hc register to be read
  58 * @mask: bits to look at in result of read
  59 * @done: value of those bits when handshake succeeds
  60 * @usec: timeout in microseconds
  61 *
  62 * Returns negative errno, or zero on success
  63 *
  64 * Success happens when the "mask" bits have the specified value (hardware
  65 * handshake done).  There are two failure modes:  "usec" have passed (major
  66 * hardware flakeout), or the register reads as all-ones (hardware removed).
  67 */
  68int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, u64 timeout_us)
  69{
  70	u32	result;
  71	int	ret;
  72
  73	ret = readl_poll_timeout_atomic(ptr, result,
  74					(result & mask) == done ||
  75					result == U32_MAX,
  76					1, timeout_us);
  77	if (result == U32_MAX)		/* card removed */
  78		return -ENODEV;
  79
  80	return ret;
  81}
  82
  83/*
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  84 * Disable interrupts and begin the xHCI halting process.
  85 */
  86void xhci_quiesce(struct xhci_hcd *xhci)
  87{
  88	u32 halted;
  89	u32 cmd;
  90	u32 mask;
  91
  92	mask = ~(XHCI_IRQS);
  93	halted = readl(&xhci->op_regs->status) & STS_HALT;
  94	if (!halted)
  95		mask &= ~CMD_RUN;
  96
  97	cmd = readl(&xhci->op_regs->command);
  98	cmd &= mask;
  99	writel(cmd, &xhci->op_regs->command);
 100}
 101
 102/*
 103 * Force HC into halt state.
 104 *
 105 * Disable any IRQs and clear the run/stop bit.
 106 * HC will complete any current and actively pipelined transactions, and
 107 * should halt within 16 ms of the run/stop bit being cleared.
 108 * Read HC Halted bit in the status register to see when the HC is finished.
 109 */
 110int xhci_halt(struct xhci_hcd *xhci)
 111{
 112	int ret;
 113
 114	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Halt the HC");
 115	xhci_quiesce(xhci);
 116
 117	ret = xhci_handshake(&xhci->op_regs->status,
 118			STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
 119	if (ret) {
 120		xhci_warn(xhci, "Host halt failed, %d\n", ret);
 121		return ret;
 122	}
 123
 124	xhci->xhc_state |= XHCI_STATE_HALTED;
 125	xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
 126
 127	return ret;
 128}
 129
 130/*
 131 * Set the run bit and wait for the host to be running.
 132 */
 133int xhci_start(struct xhci_hcd *xhci)
 134{
 135	u32 temp;
 136	int ret;
 137
 138	temp = readl(&xhci->op_regs->command);
 139	temp |= (CMD_RUN);
 140	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Turn on HC, cmd = 0x%x.",
 141			temp);
 142	writel(temp, &xhci->op_regs->command);
 143
 144	/*
 145	 * Wait for the HCHalted Status bit to be 0 to indicate the host is
 146	 * running.
 147	 */
 148	ret = xhci_handshake(&xhci->op_regs->status,
 149			STS_HALT, 0, XHCI_MAX_HALT_USEC);
 150	if (ret == -ETIMEDOUT)
 151		xhci_err(xhci, "Host took too long to start, "
 152				"waited %u microseconds.\n",
 153				XHCI_MAX_HALT_USEC);
 154	if (!ret) {
 155		/* clear state flags. Including dying, halted or removing */
 156		xhci->xhc_state = 0;
 157		xhci->run_graceperiod = jiffies + msecs_to_jiffies(500);
 158	}
 159
 160	return ret;
 161}
 162
 163/*
 164 * Reset a halted HC.
 165 *
 166 * This resets pipelines, timers, counters, state machines, etc.
 167 * Transactions will be terminated immediately, and operational registers
 168 * will be set to their defaults.
 169 */
 170int xhci_reset(struct xhci_hcd *xhci, u64 timeout_us)
 171{
 172	u32 command;
 173	u32 state;
 174	int ret;
 175
 176	state = readl(&xhci->op_regs->status);
 177
 178	if (state == ~(u32)0) {
 179		xhci_warn(xhci, "Host not accessible, reset failed.\n");
 180		return -ENODEV;
 181	}
 182
 183	if ((state & STS_HALT) == 0) {
 184		xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
 185		return 0;
 186	}
 187
 188	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Reset the HC");
 189	command = readl(&xhci->op_regs->command);
 190	command |= CMD_RESET;
 191	writel(command, &xhci->op_regs->command);
 192
 193	/* Existing Intel xHCI controllers require a delay of 1 mS,
 194	 * after setting the CMD_RESET bit, and before accessing any
 195	 * HC registers. This allows the HC to complete the
 196	 * reset operation and be ready for HC register access.
 197	 * Without this delay, the subsequent HC register access,
 198	 * may result in a system hang very rarely.
 199	 */
 200	if (xhci->quirks & XHCI_INTEL_HOST)
 201		udelay(1000);
 202
 203	ret = xhci_handshake(&xhci->op_regs->command, CMD_RESET, 0, timeout_us);
 
 204	if (ret)
 205		return ret;
 206
 207	if (xhci->quirks & XHCI_ASMEDIA_MODIFY_FLOWCONTROL)
 208		usb_asmedia_modifyflowcontrol(to_pci_dev(xhci_to_hcd(xhci)->self.controller));
 209
 210	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
 211			 "Wait for controller to be ready for doorbell rings");
 212	/*
 213	 * xHCI cannot write to any doorbells or operational registers other
 214	 * than status until the "Controller Not Ready" flag is cleared.
 215	 */
 216	ret = xhci_handshake(&xhci->op_regs->status, STS_CNR, 0, timeout_us);
 217
 218	xhci->usb2_rhub.bus_state.port_c_suspend = 0;
 219	xhci->usb2_rhub.bus_state.suspended_ports = 0;
 220	xhci->usb2_rhub.bus_state.resuming_ports = 0;
 221	xhci->usb3_rhub.bus_state.port_c_suspend = 0;
 222	xhci->usb3_rhub.bus_state.suspended_ports = 0;
 223	xhci->usb3_rhub.bus_state.resuming_ports = 0;
 224
 225	return ret;
 226}
 227
 228static void xhci_zero_64b_regs(struct xhci_hcd *xhci)
 229{
 230	struct device *dev = xhci_to_hcd(xhci)->self.sysdev;
 
 231	int err, i;
 232	u64 val;
 233	u32 intrs;
 234
 235	/*
 236	 * Some Renesas controllers get into a weird state if they are
 237	 * reset while programmed with 64bit addresses (they will preserve
 238	 * the top half of the address in internal, non visible
 239	 * registers). You end up with half the address coming from the
 240	 * kernel, and the other half coming from the firmware. Also,
 241	 * changing the programming leads to extra accesses even if the
 242	 * controller is supposed to be halted. The controller ends up with
 243	 * a fatal fault, and is then ripe for being properly reset.
 244	 *
 245	 * Special care is taken to only apply this if the device is behind
 246	 * an iommu. Doing anything when there is no iommu is definitely
 247	 * unsafe...
 248	 */
 249	if (!(xhci->quirks & XHCI_ZERO_64B_REGS) || !device_iommu_mapped(dev))
 
 
 250		return;
 251
 252	xhci_info(xhci, "Zeroing 64bit base registers, expecting fault\n");
 253
 254	/* Clear HSEIE so that faults do not get signaled */
 255	val = readl(&xhci->op_regs->command);
 256	val &= ~CMD_HSEIE;
 257	writel(val, &xhci->op_regs->command);
 258
 259	/* Clear HSE (aka FATAL) */
 260	val = readl(&xhci->op_regs->status);
 261	val |= STS_FATAL;
 262	writel(val, &xhci->op_regs->status);
 263
 264	/* Now zero the registers, and brace for impact */
 265	val = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
 266	if (upper_32_bits(val))
 267		xhci_write_64(xhci, 0, &xhci->op_regs->dcbaa_ptr);
 268	val = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
 269	if (upper_32_bits(val))
 270		xhci_write_64(xhci, 0, &xhci->op_regs->cmd_ring);
 271
 272	intrs = min_t(u32, HCS_MAX_INTRS(xhci->hcs_params1),
 273		      ARRAY_SIZE(xhci->run_regs->ir_set));
 274
 275	for (i = 0; i < intrs; i++) {
 276		struct xhci_intr_reg __iomem *ir;
 277
 278		ir = &xhci->run_regs->ir_set[i];
 279		val = xhci_read_64(xhci, &ir->erst_base);
 280		if (upper_32_bits(val))
 281			xhci_write_64(xhci, 0, &ir->erst_base);
 282		val= xhci_read_64(xhci, &ir->erst_dequeue);
 283		if (upper_32_bits(val))
 284			xhci_write_64(xhci, 0, &ir->erst_dequeue);
 285	}
 286
 287	/* Wait for the fault to appear. It will be cleared on reset */
 288	err = xhci_handshake(&xhci->op_regs->status,
 289			     STS_FATAL, STS_FATAL,
 290			     XHCI_MAX_HALT_USEC);
 291	if (!err)
 292		xhci_info(xhci, "Fault detected\n");
 293}
 294
 295#ifdef CONFIG_USB_PCI
 296/*
 297 * Set up MSI
 298 */
 299static int xhci_setup_msi(struct xhci_hcd *xhci)
 300{
 301	int ret;
 302	/*
 303	 * TODO:Check with MSI Soc for sysdev
 304	 */
 305	struct pci_dev  *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
 306
 307	ret = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSI);
 308	if (ret < 0) {
 309		xhci_dbg_trace(xhci, trace_xhci_dbg_init,
 310				"failed to allocate MSI entry");
 311		return ret;
 312	}
 313
 314	ret = request_irq(pdev->irq, xhci_msi_irq,
 315				0, "xhci_hcd", xhci_to_hcd(xhci));
 316	if (ret) {
 317		xhci_dbg_trace(xhci, trace_xhci_dbg_init,
 318				"disable MSI interrupt");
 319		pci_free_irq_vectors(pdev);
 320	}
 321
 322	return ret;
 323}
 324
 325/*
 326 * Set up MSI-X
 327 */
 328static int xhci_setup_msix(struct xhci_hcd *xhci)
 329{
 330	int i, ret;
 331	struct usb_hcd *hcd = xhci_to_hcd(xhci);
 332	struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
 333
 334	/*
 335	 * calculate number of msi-x vectors supported.
 336	 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
 337	 *   with max number of interrupters based on the xhci HCSPARAMS1.
 338	 * - num_online_cpus: maximum msi-x vectors per CPUs core.
 339	 *   Add additional 1 vector to ensure always available interrupt.
 340	 */
 341	xhci->msix_count = min(num_online_cpus() + 1,
 342				HCS_MAX_INTRS(xhci->hcs_params1));
 343
 344	ret = pci_alloc_irq_vectors(pdev, xhci->msix_count, xhci->msix_count,
 345			PCI_IRQ_MSIX);
 346	if (ret < 0) {
 347		xhci_dbg_trace(xhci, trace_xhci_dbg_init,
 348				"Failed to enable MSI-X");
 349		return ret;
 350	}
 351
 352	for (i = 0; i < xhci->msix_count; i++) {
 353		ret = request_irq(pci_irq_vector(pdev, i), xhci_msi_irq, 0,
 354				"xhci_hcd", xhci_to_hcd(xhci));
 355		if (ret)
 356			goto disable_msix;
 357	}
 358
 359	hcd->msix_enabled = 1;
 360	return ret;
 361
 362disable_msix:
 363	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "disable MSI-X interrupt");
 364	while (--i >= 0)
 365		free_irq(pci_irq_vector(pdev, i), xhci_to_hcd(xhci));
 366	pci_free_irq_vectors(pdev);
 367	return ret;
 368}
 369
 370/* Free any IRQs and disable MSI-X */
 371static void xhci_cleanup_msix(struct xhci_hcd *xhci)
 372{
 373	struct usb_hcd *hcd = xhci_to_hcd(xhci);
 374	struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
 375
 376	if (xhci->quirks & XHCI_PLAT)
 377		return;
 378
 379	/* return if using legacy interrupt */
 380	if (hcd->irq > 0)
 381		return;
 382
 383	if (hcd->msix_enabled) {
 384		int i;
 385
 386		for (i = 0; i < xhci->msix_count; i++)
 387			free_irq(pci_irq_vector(pdev, i), xhci_to_hcd(xhci));
 388	} else {
 389		free_irq(pci_irq_vector(pdev, 0), xhci_to_hcd(xhci));
 390	}
 391
 392	pci_free_irq_vectors(pdev);
 393	hcd->msix_enabled = 0;
 394}
 395
 396static void __maybe_unused xhci_msix_sync_irqs(struct xhci_hcd *xhci)
 397{
 398	struct usb_hcd *hcd = xhci_to_hcd(xhci);
 399
 400	if (hcd->msix_enabled) {
 401		struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
 402		int i;
 403
 404		for (i = 0; i < xhci->msix_count; i++)
 405			synchronize_irq(pci_irq_vector(pdev, i));
 406	}
 407}
 408
 409static int xhci_try_enable_msi(struct usb_hcd *hcd)
 410{
 411	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
 412	struct pci_dev  *pdev;
 413	int ret;
 414
 415	/* The xhci platform device has set up IRQs through usb_add_hcd. */
 416	if (xhci->quirks & XHCI_PLAT)
 417		return 0;
 418
 419	pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
 420	/*
 421	 * Some Fresco Logic host controllers advertise MSI, but fail to
 422	 * generate interrupts.  Don't even try to enable MSI.
 423	 */
 424	if (xhci->quirks & XHCI_BROKEN_MSI)
 425		goto legacy_irq;
 426
 427	/* unregister the legacy interrupt */
 428	if (hcd->irq)
 429		free_irq(hcd->irq, hcd);
 430	hcd->irq = 0;
 431
 432	ret = xhci_setup_msix(xhci);
 433	if (ret)
 434		/* fall back to msi*/
 435		ret = xhci_setup_msi(xhci);
 436
 437	if (!ret) {
 438		hcd->msi_enabled = 1;
 439		return 0;
 440	}
 441
 442	if (!pdev->irq) {
 443		xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
 444		return -EINVAL;
 445	}
 446
 447 legacy_irq:
 448	if (!strlen(hcd->irq_descr))
 449		snprintf(hcd->irq_descr, sizeof(hcd->irq_descr), "%s:usb%d",
 450			 hcd->driver->description, hcd->self.busnum);
 451
 452	/* fall back to legacy interrupt*/
 453	ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
 454			hcd->irq_descr, hcd);
 455	if (ret) {
 456		xhci_err(xhci, "request interrupt %d failed\n",
 457				pdev->irq);
 458		return ret;
 459	}
 460	hcd->irq = pdev->irq;
 461	return 0;
 462}
 463
 464#else
 
 465
 466static inline int xhci_try_enable_msi(struct usb_hcd *hcd)
 467{
 468	return 0;
 469}
 470
 471static inline void xhci_cleanup_msix(struct xhci_hcd *xhci)
 472{
 473}
 474
 475static inline void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
 476{
 477}
 478
 479#endif
 480
 481static void compliance_mode_recovery(struct timer_list *t)
 482{
 483	struct xhci_hcd *xhci;
 484	struct usb_hcd *hcd;
 485	struct xhci_hub *rhub;
 486	u32 temp;
 487	int i;
 488
 489	xhci = from_timer(xhci, t, comp_mode_recovery_timer);
 490	rhub = &xhci->usb3_rhub;
 491	hcd = rhub->hcd;
 492
 493	if (!hcd)
 494		return;
 495
 496	for (i = 0; i < rhub->num_ports; i++) {
 497		temp = readl(rhub->ports[i]->addr);
 498		if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
 499			/*
 500			 * Compliance Mode Detected. Letting USB Core
 501			 * handle the Warm Reset
 502			 */
 503			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
 504					"Compliance mode detected->port %d",
 505					i + 1);
 506			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
 507					"Attempting compliance mode recovery");
 508
 509			if (hcd->state == HC_STATE_SUSPENDED)
 510				usb_hcd_resume_root_hub(hcd);
 511
 512			usb_hcd_poll_rh_status(hcd);
 513		}
 514	}
 515
 516	if (xhci->port_status_u0 != ((1 << rhub->num_ports) - 1))
 517		mod_timer(&xhci->comp_mode_recovery_timer,
 518			jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
 519}
 520
 521/*
 522 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
 523 * that causes ports behind that hardware to enter compliance mode sometimes.
 524 * The quirk creates a timer that polls every 2 seconds the link state of
 525 * each host controller's port and recovers it by issuing a Warm reset
 526 * if Compliance mode is detected, otherwise the port will become "dead" (no
 527 * device connections or disconnections will be detected anymore). Becasue no
 528 * status event is generated when entering compliance mode (per xhci spec),
 529 * this quirk is needed on systems that have the failing hardware installed.
 530 */
 531static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
 532{
 533	xhci->port_status_u0 = 0;
 534	timer_setup(&xhci->comp_mode_recovery_timer, compliance_mode_recovery,
 535		    0);
 536	xhci->comp_mode_recovery_timer.expires = jiffies +
 537			msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
 538
 539	add_timer(&xhci->comp_mode_recovery_timer);
 540	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
 541			"Compliance mode recovery timer initialized");
 542}
 543
 544/*
 545 * This function identifies the systems that have installed the SN65LVPE502CP
 546 * USB3.0 re-driver and that need the Compliance Mode Quirk.
 547 * Systems:
 548 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
 549 */
 550static bool xhci_compliance_mode_recovery_timer_quirk_check(void)
 551{
 552	const char *dmi_product_name, *dmi_sys_vendor;
 553
 554	dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
 555	dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
 556	if (!dmi_product_name || !dmi_sys_vendor)
 557		return false;
 558
 559	if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
 560		return false;
 561
 562	if (strstr(dmi_product_name, "Z420") ||
 563			strstr(dmi_product_name, "Z620") ||
 564			strstr(dmi_product_name, "Z820") ||
 565			strstr(dmi_product_name, "Z1 Workstation"))
 566		return true;
 567
 568	return false;
 569}
 570
 571static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
 572{
 573	return (xhci->port_status_u0 == ((1 << xhci->usb3_rhub.num_ports) - 1));
 574}
 575
 576
 577/*
 578 * Initialize memory for HCD and xHC (one-time init).
 579 *
 580 * Program the PAGESIZE register, initialize the device context array, create
 581 * device contexts (?), set up a command ring segment (or two?), create event
 582 * ring (one for now).
 583 */
 584static int xhci_init(struct usb_hcd *hcd)
 585{
 586	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
 587	int retval;
 588
 589	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_init");
 590	spin_lock_init(&xhci->lock);
 591	if (xhci->hci_version == 0x95 && link_quirk) {
 592		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
 593				"QUIRK: Not clearing Link TRB chain bits.");
 594		xhci->quirks |= XHCI_LINK_TRB_QUIRK;
 595	} else {
 596		xhci_dbg_trace(xhci, trace_xhci_dbg_init,
 597				"xHCI doesn't need link TRB QUIRK");
 598	}
 599	retval = xhci_mem_init(xhci, GFP_KERNEL);
 600	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Finished xhci_init");
 601
 602	/* Initializing Compliance Mode Recovery Data If Needed */
 603	if (xhci_compliance_mode_recovery_timer_quirk_check()) {
 604		xhci->quirks |= XHCI_COMP_MODE_QUIRK;
 605		compliance_mode_recovery_timer_init(xhci);
 606	}
 607
 608	return retval;
 609}
 610
 611/*-------------------------------------------------------------------------*/
 612
 613
 614static int xhci_run_finished(struct xhci_hcd *xhci)
 615{
 
 616	unsigned long	flags;
 617	u32		temp;
 618
 619	/*
 620	 * Enable interrupts before starting the host (xhci 4.2 and 5.5.2).
 621	 * Protect the short window before host is running with a lock
 622	 */
 623	spin_lock_irqsave(&xhci->lock, flags);
 624
 625	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Enable interrupts");
 626	temp = readl(&xhci->op_regs->command);
 627	temp |= (CMD_EIE);
 628	writel(temp, &xhci->op_regs->command);
 629
 630	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Enable primary interrupter");
 631	temp = readl(&xhci->ir_set->irq_pending);
 632	writel(ER_IRQ_ENABLE(temp), &xhci->ir_set->irq_pending);
 633
 634	if (xhci_start(xhci)) {
 635		xhci_halt(xhci);
 636		spin_unlock_irqrestore(&xhci->lock, flags);
 637		return -ENODEV;
 638	}
 639
 640	xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
 641
 642	if (xhci->quirks & XHCI_NEC_HOST)
 643		xhci_ring_cmd_db(xhci);
 644
 645	spin_unlock_irqrestore(&xhci->lock, flags);
 646
 647	return 0;
 648}
 649
 650/*
 651 * Start the HC after it was halted.
 652 *
 653 * This function is called by the USB core when the HC driver is added.
 654 * Its opposite is xhci_stop().
 655 *
 656 * xhci_init() must be called once before this function can be called.
 657 * Reset the HC, enable device slot contexts, program DCBAAP, and
 658 * set command ring pointer and event ring pointer.
 659 *
 660 * Setup MSI-X vectors and enable interrupts.
 661 */
 662int xhci_run(struct usb_hcd *hcd)
 663{
 664	u32 temp;
 665	u64 temp_64;
 666	int ret;
 667	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
 668
 669	/* Start the xHCI host controller running only after the USB 2.0 roothub
 670	 * is setup.
 671	 */
 672
 673	hcd->uses_new_polling = 1;
 674	if (!usb_hcd_is_primary_hcd(hcd))
 675		return xhci_run_finished(xhci);
 676
 677	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_run");
 678
 679	ret = xhci_try_enable_msi(hcd);
 680	if (ret)
 681		return ret;
 682
 683	temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
 684	temp_64 &= ~ERST_PTR_MASK;
 685	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
 686			"ERST deq = 64'h%0lx", (long unsigned int) temp_64);
 687
 688	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
 689			"// Set the interrupt modulation register");
 690	temp = readl(&xhci->ir_set->irq_control);
 691	temp &= ~ER_IRQ_INTERVAL_MASK;
 692	temp |= (xhci->imod_interval / 250) & ER_IRQ_INTERVAL_MASK;
 693	writel(temp, &xhci->ir_set->irq_control);
 694
 695	if (xhci->quirks & XHCI_NEC_HOST) {
 696		struct xhci_command *command;
 697
 698		command = xhci_alloc_command(xhci, false, GFP_KERNEL);
 699		if (!command)
 700			return -ENOMEM;
 701
 702		ret = xhci_queue_vendor_command(xhci, command, 0, 0, 0,
 703				TRB_TYPE(TRB_NEC_GET_FW));
 704		if (ret)
 705			xhci_free_command(xhci, command);
 706	}
 707	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
 708			"Finished %s for main hcd", __func__);
 709
 710	xhci_create_dbc_dev(xhci);
 711
 712	xhci_debugfs_init(xhci);
 713
 714	if (xhci_has_one_roothub(xhci))
 715		return xhci_run_finished(xhci);
 716
 717	set_bit(HCD_FLAG_DEFER_RH_REGISTER, &hcd->flags);
 718
 719	return 0;
 720}
 721EXPORT_SYMBOL_GPL(xhci_run);
 722
 723/*
 724 * Stop xHCI driver.
 725 *
 726 * This function is called by the USB core when the HC driver is removed.
 727 * Its opposite is xhci_run().
 728 *
 729 * Disable device contexts, disable IRQs, and quiesce the HC.
 730 * Reset the HC, finish any completed transactions, and cleanup memory.
 731 */
 732static void xhci_stop(struct usb_hcd *hcd)
 733{
 734	u32 temp;
 735	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
 
 736
 737	mutex_lock(&xhci->mutex);
 738
 739	/* Only halt host and free memory after both hcds are removed */
 740	if (!usb_hcd_is_primary_hcd(hcd)) {
 741		mutex_unlock(&xhci->mutex);
 742		return;
 743	}
 744
 745	xhci_remove_dbc_dev(xhci);
 746
 747	spin_lock_irq(&xhci->lock);
 748	xhci->xhc_state |= XHCI_STATE_HALTED;
 749	xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
 750	xhci_halt(xhci);
 751	xhci_reset(xhci, XHCI_RESET_SHORT_USEC);
 752	spin_unlock_irq(&xhci->lock);
 753
 754	xhci_cleanup_msix(xhci);
 755
 756	/* Deleting Compliance Mode Recovery Timer */
 757	if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
 758			(!(xhci_all_ports_seen_u0(xhci)))) {
 759		del_timer_sync(&xhci->comp_mode_recovery_timer);
 760		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
 761				"%s: compliance mode recovery timer deleted",
 762				__func__);
 763	}
 764
 765	if (xhci->quirks & XHCI_AMD_PLL_FIX)
 766		usb_amd_dev_put();
 767
 768	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
 769			"// Disabling event ring interrupts");
 770	temp = readl(&xhci->op_regs->status);
 771	writel((temp & ~0x1fff) | STS_EINT, &xhci->op_regs->status);
 772	temp = readl(&xhci->ir_set->irq_pending);
 773	writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
 774
 775	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "cleaning up memory");
 776	xhci_mem_cleanup(xhci);
 777	xhci_debugfs_exit(xhci);
 778	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
 779			"xhci_stop completed - status = %x",
 780			readl(&xhci->op_regs->status));
 781	mutex_unlock(&xhci->mutex);
 782}
 
 783
 784/*
 785 * Shutdown HC (not bus-specific)
 786 *
 787 * This is called when the machine is rebooting or halting.  We assume that the
 788 * machine will be powered off, and the HC's internal state will be reset.
 789 * Don't bother to free memory.
 790 *
 791 * This will only ever be called with the main usb_hcd (the USB3 roothub).
 792 */
 793void xhci_shutdown(struct usb_hcd *hcd)
 794{
 795	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
 796
 797	if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
 798		usb_disable_xhci_ports(to_pci_dev(hcd->self.sysdev));
 799
 800	/* Don't poll the roothubs after shutdown. */
 801	xhci_dbg(xhci, "%s: stopping usb%d port polling.\n",
 802			__func__, hcd->self.busnum);
 803	clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
 804	del_timer_sync(&hcd->rh_timer);
 805
 806	if (xhci->shared_hcd) {
 807		clear_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
 808		del_timer_sync(&xhci->shared_hcd->rh_timer);
 809	}
 810
 811	spin_lock_irq(&xhci->lock);
 812	xhci_halt(xhci);
 813
 814	/*
 815	 * Workaround for spurious wakeps at shutdown with HSW, and for boot
 816	 * firmware delay in ADL-P PCH if port are left in U3 at shutdown
 817	 */
 818	if (xhci->quirks & XHCI_SPURIOUS_WAKEUP ||
 819	    xhci->quirks & XHCI_RESET_TO_DEFAULT)
 820		xhci_reset(xhci, XHCI_RESET_SHORT_USEC);
 821
 822	spin_unlock_irq(&xhci->lock);
 823
 824	xhci_cleanup_msix(xhci);
 825
 826	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
 827			"xhci_shutdown completed - status = %x",
 828			readl(&xhci->op_regs->status));
 829}
 830EXPORT_SYMBOL_GPL(xhci_shutdown);
 831
 832#ifdef CONFIG_PM
 833static void xhci_save_registers(struct xhci_hcd *xhci)
 834{
 
 
 
 835	xhci->s3.command = readl(&xhci->op_regs->command);
 836	xhci->s3.dev_nt = readl(&xhci->op_regs->dev_notification);
 837	xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
 838	xhci->s3.config_reg = readl(&xhci->op_regs->config_reg);
 839	xhci->s3.erst_size = readl(&xhci->ir_set->erst_size);
 840	xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
 841	xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
 842	xhci->s3.irq_pending = readl(&xhci->ir_set->irq_pending);
 843	xhci->s3.irq_control = readl(&xhci->ir_set->irq_control);
 
 
 
 
 
 
 
 
 
 844}
 845
 846static void xhci_restore_registers(struct xhci_hcd *xhci)
 847{
 
 
 
 848	writel(xhci->s3.command, &xhci->op_regs->command);
 849	writel(xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
 850	xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
 851	writel(xhci->s3.config_reg, &xhci->op_regs->config_reg);
 852	writel(xhci->s3.erst_size, &xhci->ir_set->erst_size);
 853	xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
 854	xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
 855	writel(xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
 856	writel(xhci->s3.irq_control, &xhci->ir_set->irq_control);
 
 
 
 
 
 
 
 
 857}
 858
 859static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
 860{
 861	u64	val_64;
 862
 863	/* step 2: initialize command ring buffer */
 864	val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
 865	val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
 866		(xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
 867				      xhci->cmd_ring->dequeue) &
 868		 (u64) ~CMD_RING_RSVD_BITS) |
 869		xhci->cmd_ring->cycle_state;
 870	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
 871			"// Setting command ring address to 0x%llx",
 872			(long unsigned long) val_64);
 873	xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
 874}
 875
 876/*
 877 * The whole command ring must be cleared to zero when we suspend the host.
 878 *
 879 * The host doesn't save the command ring pointer in the suspend well, so we
 880 * need to re-program it on resume.  Unfortunately, the pointer must be 64-byte
 881 * aligned, because of the reserved bits in the command ring dequeue pointer
 882 * register.  Therefore, we can't just set the dequeue pointer back in the
 883 * middle of the ring (TRBs are 16-byte aligned).
 884 */
 885static void xhci_clear_command_ring(struct xhci_hcd *xhci)
 886{
 887	struct xhci_ring *ring;
 888	struct xhci_segment *seg;
 889
 890	ring = xhci->cmd_ring;
 891	seg = ring->deq_seg;
 892	do {
 893		memset(seg->trbs, 0,
 894			sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
 895		seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
 896			cpu_to_le32(~TRB_CYCLE);
 897		seg = seg->next;
 898	} while (seg != ring->deq_seg);
 899
 900	/* Reset the software enqueue and dequeue pointers */
 901	ring->deq_seg = ring->first_seg;
 902	ring->dequeue = ring->first_seg->trbs;
 903	ring->enq_seg = ring->deq_seg;
 904	ring->enqueue = ring->dequeue;
 905
 906	ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
 907	/*
 908	 * Ring is now zeroed, so the HW should look for change of ownership
 909	 * when the cycle bit is set to 1.
 910	 */
 911	ring->cycle_state = 1;
 912
 913	/*
 914	 * Reset the hardware dequeue pointer.
 915	 * Yes, this will need to be re-written after resume, but we're paranoid
 916	 * and want to make sure the hardware doesn't access bogus memory
 917	 * because, say, the BIOS or an SMI started the host without changing
 918	 * the command ring pointers.
 919	 */
 920	xhci_set_cmd_ring_deq(xhci);
 921}
 922
 923/*
 924 * Disable port wake bits if do_wakeup is not set.
 925 *
 926 * Also clear a possible internal port wake state left hanging for ports that
 927 * detected termination but never successfully enumerated (trained to 0U).
 928 * Internal wake causes immediate xHCI wake after suspend. PORT_CSC write done
 929 * at enumeration clears this wake, force one here as well for unconnected ports
 930 */
 931
 932static void xhci_disable_hub_port_wake(struct xhci_hcd *xhci,
 933				       struct xhci_hub *rhub,
 934				       bool do_wakeup)
 935{
 936	unsigned long flags;
 937	u32 t1, t2, portsc;
 938	int i;
 939
 940	spin_lock_irqsave(&xhci->lock, flags);
 941
 942	for (i = 0; i < rhub->num_ports; i++) {
 943		portsc = readl(rhub->ports[i]->addr);
 944		t1 = xhci_port_state_to_neutral(portsc);
 945		t2 = t1;
 946
 947		/* clear wake bits if do_wake is not set */
 948		if (!do_wakeup)
 949			t2 &= ~PORT_WAKE_BITS;
 950
 951		/* Don't touch csc bit if connected or connect change is set */
 952		if (!(portsc & (PORT_CSC | PORT_CONNECT)))
 953			t2 |= PORT_CSC;
 954
 955		if (t1 != t2) {
 956			writel(t2, rhub->ports[i]->addr);
 957			xhci_dbg(xhci, "config port %d-%d wake bits, portsc: 0x%x, write: 0x%x\n",
 958				 rhub->hcd->self.busnum, i + 1, portsc, t2);
 959		}
 960	}
 961	spin_unlock_irqrestore(&xhci->lock, flags);
 962}
 963
 964static bool xhci_pending_portevent(struct xhci_hcd *xhci)
 965{
 966	struct xhci_port	**ports;
 967	int			port_index;
 968	u32			status;
 969	u32			portsc;
 970
 971	status = readl(&xhci->op_regs->status);
 972	if (status & STS_EINT)
 973		return true;
 974	/*
 975	 * Checking STS_EINT is not enough as there is a lag between a change
 976	 * bit being set and the Port Status Change Event that it generated
 977	 * being written to the Event Ring. See note in xhci 1.1 section 4.19.2.
 978	 */
 979
 980	port_index = xhci->usb2_rhub.num_ports;
 981	ports = xhci->usb2_rhub.ports;
 982	while (port_index--) {
 983		portsc = readl(ports[port_index]->addr);
 984		if (portsc & PORT_CHANGE_MASK ||
 985		    (portsc & PORT_PLS_MASK) == XDEV_RESUME)
 986			return true;
 987	}
 988	port_index = xhci->usb3_rhub.num_ports;
 989	ports = xhci->usb3_rhub.ports;
 990	while (port_index--) {
 991		portsc = readl(ports[port_index]->addr);
 992		if (portsc & PORT_CHANGE_MASK ||
 993		    (portsc & PORT_PLS_MASK) == XDEV_RESUME)
 994			return true;
 995	}
 996	return false;
 997}
 998
 999/*
1000 * Stop HC (not bus-specific)
1001 *
1002 * This is called when the machine transition into S3/S4 mode.
1003 *
1004 */
1005int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup)
1006{
1007	int			rc = 0;
1008	unsigned int		delay = XHCI_MAX_HALT_USEC * 2;
1009	struct usb_hcd		*hcd = xhci_to_hcd(xhci);
1010	u32			command;
1011	u32			res;
1012
1013	if (!hcd->state)
1014		return 0;
1015
1016	if (hcd->state != HC_STATE_SUSPENDED ||
1017	    (xhci->shared_hcd && xhci->shared_hcd->state != HC_STATE_SUSPENDED))
1018		return -EINVAL;
1019
1020	/* Clear root port wake on bits if wakeup not allowed. */
1021	xhci_disable_hub_port_wake(xhci, &xhci->usb3_rhub, do_wakeup);
1022	xhci_disable_hub_port_wake(xhci, &xhci->usb2_rhub, do_wakeup);
1023
1024	if (!HCD_HW_ACCESSIBLE(hcd))
1025		return 0;
1026
1027	xhci_dbc_suspend(xhci);
1028
1029	/* Don't poll the roothubs on bus suspend. */
1030	xhci_dbg(xhci, "%s: stopping usb%d port polling.\n",
1031		 __func__, hcd->self.busnum);
1032	clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1033	del_timer_sync(&hcd->rh_timer);
1034	if (xhci->shared_hcd) {
1035		clear_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
1036		del_timer_sync(&xhci->shared_hcd->rh_timer);
1037	}
1038
1039	if (xhci->quirks & XHCI_SUSPEND_DELAY)
1040		usleep_range(1000, 1500);
1041
1042	spin_lock_irq(&xhci->lock);
1043	clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
1044	if (xhci->shared_hcd)
1045		clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
1046	/* step 1: stop endpoint */
1047	/* skipped assuming that port suspend has done */
1048
1049	/* step 2: clear Run/Stop bit */
1050	command = readl(&xhci->op_regs->command);
1051	command &= ~CMD_RUN;
1052	writel(command, &xhci->op_regs->command);
1053
1054	/* Some chips from Fresco Logic need an extraordinary delay */
1055	delay *= (xhci->quirks & XHCI_SLOW_SUSPEND) ? 10 : 1;
1056
1057	if (xhci_handshake(&xhci->op_regs->status,
1058		      STS_HALT, STS_HALT, delay)) {
1059		xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
1060		spin_unlock_irq(&xhci->lock);
1061		return -ETIMEDOUT;
1062	}
1063	xhci_clear_command_ring(xhci);
1064
1065	/* step 3: save registers */
1066	xhci_save_registers(xhci);
1067
1068	/* step 4: set CSS flag */
1069	command = readl(&xhci->op_regs->command);
1070	command |= CMD_CSS;
1071	writel(command, &xhci->op_regs->command);
1072	xhci->broken_suspend = 0;
1073	if (xhci_handshake(&xhci->op_regs->status,
1074				STS_SAVE, 0, 20 * 1000)) {
1075	/*
1076	 * AMD SNPS xHC 3.0 occasionally does not clear the
1077	 * SSS bit of USBSTS and when driver tries to poll
1078	 * to see if the xHC clears BIT(8) which never happens
1079	 * and driver assumes that controller is not responding
1080	 * and times out. To workaround this, its good to check
1081	 * if SRE and HCE bits are not set (as per xhci
1082	 * Section 5.4.2) and bypass the timeout.
1083	 */
1084		res = readl(&xhci->op_regs->status);
1085		if ((xhci->quirks & XHCI_SNPS_BROKEN_SUSPEND) &&
1086		    (((res & STS_SRE) == 0) &&
1087				((res & STS_HCE) == 0))) {
1088			xhci->broken_suspend = 1;
1089		} else {
1090			xhci_warn(xhci, "WARN: xHC save state timeout\n");
1091			spin_unlock_irq(&xhci->lock);
1092			return -ETIMEDOUT;
1093		}
1094	}
1095	spin_unlock_irq(&xhci->lock);
1096
1097	/*
1098	 * Deleting Compliance Mode Recovery Timer because the xHCI Host
1099	 * is about to be suspended.
1100	 */
1101	if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
1102			(!(xhci_all_ports_seen_u0(xhci)))) {
1103		del_timer_sync(&xhci->comp_mode_recovery_timer);
1104		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1105				"%s: compliance mode recovery timer deleted",
1106				__func__);
1107	}
1108
1109	/* step 5: remove core well power */
1110	/* synchronize irq when using MSI-X */
1111	xhci_msix_sync_irqs(xhci);
1112
1113	return rc;
1114}
1115EXPORT_SYMBOL_GPL(xhci_suspend);
1116
1117/*
1118 * start xHC (not bus-specific)
1119 *
1120 * This is called when the machine transition from S3/S4 mode.
1121 *
1122 */
1123int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
1124{
 
1125	u32			command, temp = 0;
1126	struct usb_hcd		*hcd = xhci_to_hcd(xhci);
1127	int			retval = 0;
1128	bool			comp_timer_running = false;
1129	bool			pending_portevent = false;
 
1130	bool			reinit_xhc = false;
1131
1132	if (!hcd->state)
1133		return 0;
1134
1135	/* Wait a bit if either of the roothubs need to settle from the
1136	 * transition into bus suspend.
1137	 */
1138
1139	if (time_before(jiffies, xhci->usb2_rhub.bus_state.next_statechange) ||
1140	    time_before(jiffies, xhci->usb3_rhub.bus_state.next_statechange))
1141		msleep(100);
1142
1143	set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
1144	if (xhci->shared_hcd)
1145		set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
1146
1147	spin_lock_irq(&xhci->lock);
1148
1149	if (hibernated || xhci->quirks & XHCI_RESET_ON_RESUME || xhci->broken_suspend)
1150		reinit_xhc = true;
1151
1152	if (!reinit_xhc) {
1153		/*
1154		 * Some controllers might lose power during suspend, so wait
1155		 * for controller not ready bit to clear, just as in xHC init.
1156		 */
1157		retval = xhci_handshake(&xhci->op_regs->status,
1158					STS_CNR, 0, 10 * 1000 * 1000);
1159		if (retval) {
1160			xhci_warn(xhci, "Controller not ready at resume %d\n",
1161				  retval);
1162			spin_unlock_irq(&xhci->lock);
1163			return retval;
1164		}
1165		/* step 1: restore register */
1166		xhci_restore_registers(xhci);
1167		/* step 2: initialize command ring buffer */
1168		xhci_set_cmd_ring_deq(xhci);
1169		/* step 3: restore state and start state*/
1170		/* step 3: set CRS flag */
1171		command = readl(&xhci->op_regs->command);
1172		command |= CMD_CRS;
1173		writel(command, &xhci->op_regs->command);
1174		/*
1175		 * Some controllers take up to 55+ ms to complete the controller
1176		 * restore so setting the timeout to 100ms. Xhci specification
1177		 * doesn't mention any timeout value.
1178		 */
1179		if (xhci_handshake(&xhci->op_regs->status,
1180			      STS_RESTORE, 0, 100 * 1000)) {
1181			xhci_warn(xhci, "WARN: xHC restore state timeout\n");
1182			spin_unlock_irq(&xhci->lock);
1183			return -ETIMEDOUT;
1184		}
1185	}
1186
1187	temp = readl(&xhci->op_regs->status);
1188
1189	/* re-initialize the HC on Restore Error, or Host Controller Error */
1190	if (temp & (STS_SRE | STS_HCE)) {
 
1191		reinit_xhc = true;
1192		if (!xhci->broken_suspend)
1193			xhci_warn(xhci, "xHC error in resume, USBSTS 0x%x, Reinit\n", temp);
1194	}
1195
1196	if (reinit_xhc) {
1197		if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
1198				!(xhci_all_ports_seen_u0(xhci))) {
1199			del_timer_sync(&xhci->comp_mode_recovery_timer);
1200			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1201				"Compliance Mode Recovery Timer deleted!");
1202		}
1203
1204		/* Let the USB core know _both_ roothubs lost power. */
1205		usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
1206		if (xhci->shared_hcd)
1207			usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
1208
1209		xhci_dbg(xhci, "Stop HCD\n");
1210		xhci_halt(xhci);
1211		xhci_zero_64b_regs(xhci);
1212		retval = xhci_reset(xhci, XHCI_RESET_LONG_USEC);
1213		spin_unlock_irq(&xhci->lock);
1214		if (retval)
1215			return retval;
1216		xhci_cleanup_msix(xhci);
1217
1218		xhci_dbg(xhci, "// Disabling event ring interrupts\n");
1219		temp = readl(&xhci->op_regs->status);
1220		writel((temp & ~0x1fff) | STS_EINT, &xhci->op_regs->status);
1221		temp = readl(&xhci->ir_set->irq_pending);
1222		writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
1223
1224		xhci_dbg(xhci, "cleaning up memory\n");
1225		xhci_mem_cleanup(xhci);
1226		xhci_debugfs_exit(xhci);
1227		xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
1228			    readl(&xhci->op_regs->status));
1229
1230		/* USB core calls the PCI reinit and start functions twice:
1231		 * first with the primary HCD, and then with the secondary HCD.
1232		 * If we don't do the same, the host will never be started.
1233		 */
1234		xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1235		retval = xhci_init(hcd);
1236		if (retval)
1237			return retval;
1238		comp_timer_running = true;
1239
1240		xhci_dbg(xhci, "Start the primary HCD\n");
1241		retval = xhci_run(hcd);
1242		if (!retval && xhci->shared_hcd) {
1243			xhci_dbg(xhci, "Start the secondary HCD\n");
1244			retval = xhci_run(xhci->shared_hcd);
1245		}
1246
1247		hcd->state = HC_STATE_SUSPENDED;
1248		if (xhci->shared_hcd)
1249			xhci->shared_hcd->state = HC_STATE_SUSPENDED;
1250		goto done;
1251	}
1252
1253	/* step 4: set Run/Stop bit */
1254	command = readl(&xhci->op_regs->command);
1255	command |= CMD_RUN;
1256	writel(command, &xhci->op_regs->command);
1257	xhci_handshake(&xhci->op_regs->status, STS_HALT,
1258		  0, 250 * 1000);
1259
1260	/* step 5: walk topology and initialize portsc,
1261	 * portpmsc and portli
1262	 */
1263	/* this is done in bus_resume */
1264
1265	/* step 6: restart each of the previously
1266	 * Running endpoints by ringing their doorbells
1267	 */
1268
1269	spin_unlock_irq(&xhci->lock);
1270
1271	xhci_dbc_resume(xhci);
1272
1273 done:
1274	if (retval == 0) {
1275		/*
1276		 * Resume roothubs only if there are pending events.
1277		 * USB 3 devices resend U3 LFPS wake after a 100ms delay if
1278		 * the first wake signalling failed, give it that chance.
 
1279		 */
 
 
 
 
1280		pending_portevent = xhci_pending_portevent(xhci);
1281		if (!pending_portevent) {
 
 
1282			msleep(120);
1283			pending_portevent = xhci_pending_portevent(xhci);
1284		}
1285
1286		if (pending_portevent) {
1287			if (xhci->shared_hcd)
1288				usb_hcd_resume_root_hub(xhci->shared_hcd);
1289			usb_hcd_resume_root_hub(hcd);
1290		}
1291	}
1292	/*
1293	 * If system is subject to the Quirk, Compliance Mode Timer needs to
1294	 * be re-initialized Always after a system resume. Ports are subject
1295	 * to suffer the Compliance Mode issue again. It doesn't matter if
1296	 * ports have entered previously to U0 before system's suspension.
1297	 */
1298	if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
1299		compliance_mode_recovery_timer_init(xhci);
1300
1301	if (xhci->quirks & XHCI_ASMEDIA_MODIFY_FLOWCONTROL)
1302		usb_asmedia_modifyflowcontrol(to_pci_dev(hcd->self.controller));
1303
1304	/* Re-enable port polling. */
1305	xhci_dbg(xhci, "%s: starting usb%d port polling.\n",
1306		 __func__, hcd->self.busnum);
1307	if (xhci->shared_hcd) {
1308		set_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
1309		usb_hcd_poll_rh_status(xhci->shared_hcd);
1310	}
1311	set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1312	usb_hcd_poll_rh_status(hcd);
1313
1314	return retval;
1315}
1316EXPORT_SYMBOL_GPL(xhci_resume);
1317#endif	/* CONFIG_PM */
1318
1319/*-------------------------------------------------------------------------*/
1320
1321static int xhci_map_temp_buffer(struct usb_hcd *hcd, struct urb *urb)
1322{
1323	void *temp;
1324	int ret = 0;
1325	unsigned int buf_len;
1326	enum dma_data_direction dir;
1327
1328	dir = usb_urb_dir_in(urb) ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
1329	buf_len = urb->transfer_buffer_length;
1330
1331	temp = kzalloc_node(buf_len, GFP_ATOMIC,
1332			    dev_to_node(hcd->self.sysdev));
1333
1334	if (usb_urb_dir_out(urb))
1335		sg_pcopy_to_buffer(urb->sg, urb->num_sgs,
1336				   temp, buf_len, 0);
1337
1338	urb->transfer_buffer = temp;
1339	urb->transfer_dma = dma_map_single(hcd->self.sysdev,
1340					   urb->transfer_buffer,
1341					   urb->transfer_buffer_length,
1342					   dir);
1343
1344	if (dma_mapping_error(hcd->self.sysdev,
1345			      urb->transfer_dma)) {
1346		ret = -EAGAIN;
1347		kfree(temp);
1348	} else {
1349		urb->transfer_flags |= URB_DMA_MAP_SINGLE;
1350	}
1351
1352	return ret;
1353}
1354
1355static bool xhci_urb_temp_buffer_required(struct usb_hcd *hcd,
1356					  struct urb *urb)
1357{
1358	bool ret = false;
1359	unsigned int i;
1360	unsigned int len = 0;
1361	unsigned int trb_size;
1362	unsigned int max_pkt;
1363	struct scatterlist *sg;
1364	struct scatterlist *tail_sg;
1365
1366	tail_sg = urb->sg;
1367	max_pkt = usb_endpoint_maxp(&urb->ep->desc);
1368
1369	if (!urb->num_sgs)
1370		return ret;
1371
1372	if (urb->dev->speed >= USB_SPEED_SUPER)
1373		trb_size = TRB_CACHE_SIZE_SS;
1374	else
1375		trb_size = TRB_CACHE_SIZE_HS;
1376
1377	if (urb->transfer_buffer_length != 0 &&
1378	    !(urb->transfer_flags & URB_NO_TRANSFER_DMA_MAP)) {
1379		for_each_sg(urb->sg, sg, urb->num_sgs, i) {
1380			len = len + sg->length;
1381			if (i > trb_size - 2) {
1382				len = len - tail_sg->length;
1383				if (len < max_pkt) {
1384					ret = true;
1385					break;
1386				}
1387
1388				tail_sg = sg_next(tail_sg);
1389			}
1390		}
1391	}
1392	return ret;
1393}
1394
1395static void xhci_unmap_temp_buf(struct usb_hcd *hcd, struct urb *urb)
1396{
1397	unsigned int len;
1398	unsigned int buf_len;
1399	enum dma_data_direction dir;
1400
1401	dir = usb_urb_dir_in(urb) ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
1402
1403	buf_len = urb->transfer_buffer_length;
1404
1405	if (IS_ENABLED(CONFIG_HAS_DMA) &&
1406	    (urb->transfer_flags & URB_DMA_MAP_SINGLE))
1407		dma_unmap_single(hcd->self.sysdev,
1408				 urb->transfer_dma,
1409				 urb->transfer_buffer_length,
1410				 dir);
1411
1412	if (usb_urb_dir_in(urb)) {
1413		len = sg_pcopy_from_buffer(urb->sg, urb->num_sgs,
1414					   urb->transfer_buffer,
1415					   buf_len,
1416					   0);
1417		if (len != buf_len) {
1418			xhci_dbg(hcd_to_xhci(hcd),
1419				 "Copy from tmp buf to urb sg list failed\n");
1420			urb->actual_length = len;
1421		}
1422	}
1423	urb->transfer_flags &= ~URB_DMA_MAP_SINGLE;
1424	kfree(urb->transfer_buffer);
1425	urb->transfer_buffer = NULL;
1426}
1427
1428/*
1429 * Bypass the DMA mapping if URB is suitable for Immediate Transfer (IDT),
1430 * we'll copy the actual data into the TRB address register. This is limited to
1431 * transfers up to 8 bytes on output endpoints of any kind with wMaxPacketSize
1432 * >= 8 bytes. If suitable for IDT only one Transfer TRB per TD is allowed.
1433 */
1434static int xhci_map_urb_for_dma(struct usb_hcd *hcd, struct urb *urb,
1435				gfp_t mem_flags)
1436{
1437	struct xhci_hcd *xhci;
1438
1439	xhci = hcd_to_xhci(hcd);
1440
1441	if (xhci_urb_suitable_for_idt(urb))
1442		return 0;
1443
1444	if (xhci->quirks & XHCI_SG_TRB_CACHE_SIZE_QUIRK) {
1445		if (xhci_urb_temp_buffer_required(hcd, urb))
1446			return xhci_map_temp_buffer(hcd, urb);
1447	}
1448	return usb_hcd_map_urb_for_dma(hcd, urb, mem_flags);
1449}
1450
1451static void xhci_unmap_urb_for_dma(struct usb_hcd *hcd, struct urb *urb)
1452{
1453	struct xhci_hcd *xhci;
1454	bool unmap_temp_buf = false;
1455
1456	xhci = hcd_to_xhci(hcd);
1457
1458	if (urb->num_sgs && (urb->transfer_flags & URB_DMA_MAP_SINGLE))
1459		unmap_temp_buf = true;
1460
1461	if ((xhci->quirks & XHCI_SG_TRB_CACHE_SIZE_QUIRK) && unmap_temp_buf)
1462		xhci_unmap_temp_buf(hcd, urb);
1463	else
1464		usb_hcd_unmap_urb_for_dma(hcd, urb);
1465}
1466
1467/**
1468 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1469 * HCDs.  Find the index for an endpoint given its descriptor.  Use the return
1470 * value to right shift 1 for the bitmask.
1471 *
1472 * Index  = (epnum * 2) + direction - 1,
1473 * where direction = 0 for OUT, 1 for IN.
1474 * For control endpoints, the IN index is used (OUT index is unused), so
1475 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1476 */
1477unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1478{
1479	unsigned int index;
1480	if (usb_endpoint_xfer_control(desc))
1481		index = (unsigned int) (usb_endpoint_num(desc)*2);
1482	else
1483		index = (unsigned int) (usb_endpoint_num(desc)*2) +
1484			(usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1485	return index;
1486}
1487EXPORT_SYMBOL_GPL(xhci_get_endpoint_index);
1488
1489/* The reverse operation to xhci_get_endpoint_index. Calculate the USB endpoint
1490 * address from the XHCI endpoint index.
1491 */
1492static unsigned int xhci_get_endpoint_address(unsigned int ep_index)
1493{
1494	unsigned int number = DIV_ROUND_UP(ep_index, 2);
1495	unsigned int direction = ep_index % 2 ? USB_DIR_OUT : USB_DIR_IN;
1496	return direction | number;
1497}
1498
1499/* Find the flag for this endpoint (for use in the control context).  Use the
1500 * endpoint index to create a bitmask.  The slot context is bit 0, endpoint 0 is
1501 * bit 1, etc.
1502 */
1503static unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
1504{
1505	return 1 << (xhci_get_endpoint_index(desc) + 1);
1506}
1507
1508/* Compute the last valid endpoint context index.  Basically, this is the
1509 * endpoint index plus one.  For slot contexts with more than valid endpoint,
1510 * we find the most significant bit set in the added contexts flags.
1511 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1512 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1513 */
1514unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
1515{
1516	return fls(added_ctxs) - 1;
1517}
1518
1519/* Returns 1 if the arguments are OK;
1520 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1521 */
1522static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
1523		struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1524		const char *func) {
1525	struct xhci_hcd	*xhci;
1526	struct xhci_virt_device	*virt_dev;
1527
1528	if (!hcd || (check_ep && !ep) || !udev) {
1529		pr_debug("xHCI %s called with invalid args\n", func);
1530		return -EINVAL;
1531	}
1532	if (!udev->parent) {
1533		pr_debug("xHCI %s called for root hub\n", func);
1534		return 0;
1535	}
1536
1537	xhci = hcd_to_xhci(hcd);
1538	if (check_virt_dev) {
1539		if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
1540			xhci_dbg(xhci, "xHCI %s called with unaddressed device\n",
1541					func);
1542			return -EINVAL;
1543		}
1544
1545		virt_dev = xhci->devs[udev->slot_id];
1546		if (virt_dev->udev != udev) {
1547			xhci_dbg(xhci, "xHCI %s called with udev and "
1548					  "virt_dev does not match\n", func);
1549			return -EINVAL;
1550		}
1551	}
1552
1553	if (xhci->xhc_state & XHCI_STATE_HALTED)
1554		return -ENODEV;
1555
1556	return 1;
1557}
1558
1559static int xhci_configure_endpoint(struct xhci_hcd *xhci,
1560		struct usb_device *udev, struct xhci_command *command,
1561		bool ctx_change, bool must_succeed);
1562
1563/*
1564 * Full speed devices may have a max packet size greater than 8 bytes, but the
1565 * USB core doesn't know that until it reads the first 8 bytes of the
1566 * descriptor.  If the usb_device's max packet size changes after that point,
1567 * we need to issue an evaluate context command and wait on it.
1568 */
1569static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1570		unsigned int ep_index, struct urb *urb, gfp_t mem_flags)
1571{
1572	struct xhci_container_ctx *out_ctx;
1573	struct xhci_input_control_ctx *ctrl_ctx;
1574	struct xhci_ep_ctx *ep_ctx;
1575	struct xhci_command *command;
1576	int max_packet_size;
1577	int hw_max_packet_size;
1578	int ret = 0;
1579
1580	out_ctx = xhci->devs[slot_id]->out_ctx;
1581	ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
1582	hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
1583	max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
1584	if (hw_max_packet_size != max_packet_size) {
 
 
 
 
 
1585		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
1586				"Max Packet Size for ep 0 changed.");
1587		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
1588				"Max packet size in usb_device = %d",
1589				max_packet_size);
1590		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
1591				"Max packet size in xHCI HW = %d",
1592				hw_max_packet_size);
1593		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
1594				"Issuing evaluate context command.");
1595
1596		/* Set up the input context flags for the command */
1597		/* FIXME: This won't work if a non-default control endpoint
1598		 * changes max packet sizes.
1599		 */
1600
1601		command = xhci_alloc_command(xhci, true, mem_flags);
1602		if (!command)
1603			return -ENOMEM;
1604
1605		command->in_ctx = xhci->devs[slot_id]->in_ctx;
1606		ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
1607		if (!ctrl_ctx) {
1608			xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1609					__func__);
1610			ret = -ENOMEM;
1611			goto command_cleanup;
1612		}
1613		/* Set up the modified control endpoint 0 */
1614		xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1615				xhci->devs[slot_id]->out_ctx, ep_index);
1616
1617		ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
1618		ep_ctx->ep_info &= cpu_to_le32(~EP_STATE_MASK);/* must clear */
1619		ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1620		ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
1621
1622		ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
1623		ctrl_ctx->drop_flags = 0;
1624
1625		ret = xhci_configure_endpoint(xhci, urb->dev, command,
1626				true, false);
1627
1628		/* Clean up the input context for later use by bandwidth
1629		 * functions.
1630		 */
1631		ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
1632command_cleanup:
1633		kfree(command->completion);
1634		kfree(command);
 
 
1635	}
 
 
 
 
1636	return ret;
1637}
1638
1639/*
1640 * non-error returns are a promise to giveback() the urb later
1641 * we drop ownership so next owner (or urb unlink) can get it
1642 */
1643static int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1644{
1645	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1646	unsigned long flags;
1647	int ret = 0;
1648	unsigned int slot_id, ep_index;
1649	unsigned int *ep_state;
1650	struct urb_priv	*urb_priv;
1651	int num_tds;
1652
1653	if (!urb)
1654		return -EINVAL;
1655	ret = xhci_check_args(hcd, urb->dev, urb->ep,
1656					true, true, __func__);
1657	if (ret <= 0)
1658		return ret ? ret : -EINVAL;
1659
1660	slot_id = urb->dev->slot_id;
1661	ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1662	ep_state = &xhci->devs[slot_id]->eps[ep_index].ep_state;
1663
1664	if (!HCD_HW_ACCESSIBLE(hcd))
1665		return -ESHUTDOWN;
1666
1667	if (xhci->devs[slot_id]->flags & VDEV_PORT_ERROR) {
1668		xhci_dbg(xhci, "Can't queue urb, port error, link inactive\n");
1669		return -ENODEV;
1670	}
1671
1672	if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1673		num_tds = urb->number_of_packets;
1674	else if (usb_endpoint_is_bulk_out(&urb->ep->desc) &&
1675	    urb->transfer_buffer_length > 0 &&
1676	    urb->transfer_flags & URB_ZERO_PACKET &&
1677	    !(urb->transfer_buffer_length % usb_endpoint_maxp(&urb->ep->desc)))
1678		num_tds = 2;
1679	else
1680		num_tds = 1;
1681
1682	urb_priv = kzalloc(struct_size(urb_priv, td, num_tds), mem_flags);
1683	if (!urb_priv)
1684		return -ENOMEM;
1685
1686	urb_priv->num_tds = num_tds;
1687	urb_priv->num_tds_done = 0;
1688	urb->hcpriv = urb_priv;
1689
1690	trace_xhci_urb_enqueue(urb);
1691
1692	if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1693		/* Check to see if the max packet size for the default control
1694		 * endpoint changed during FS device enumeration
1695		 */
1696		if (urb->dev->speed == USB_SPEED_FULL) {
1697			ret = xhci_check_maxpacket(xhci, slot_id,
1698					ep_index, urb, mem_flags);
1699			if (ret < 0) {
1700				xhci_urb_free_priv(urb_priv);
1701				urb->hcpriv = NULL;
1702				return ret;
1703			}
1704		}
 
1705	}
1706
1707	spin_lock_irqsave(&xhci->lock, flags);
 
 
 
 
1708
1709	if (xhci->xhc_state & XHCI_STATE_DYING) {
1710		xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for non-responsive xHCI host.\n",
1711			 urb->ep->desc.bEndpointAddress, urb);
1712		ret = -ESHUTDOWN;
1713		goto free_priv;
1714	}
 
 
 
1715	if (*ep_state & (EP_GETTING_STREAMS | EP_GETTING_NO_STREAMS)) {
1716		xhci_warn(xhci, "WARN: Can't enqueue URB, ep in streams transition state %x\n",
1717			  *ep_state);
1718		ret = -EINVAL;
1719		goto free_priv;
1720	}
1721	if (*ep_state & EP_SOFT_CLEAR_TOGGLE) {
1722		xhci_warn(xhci, "Can't enqueue URB while manually clearing toggle\n");
1723		ret = -EINVAL;
1724		goto free_priv;
1725	}
1726
1727	switch (usb_endpoint_type(&urb->ep->desc)) {
1728
1729	case USB_ENDPOINT_XFER_CONTROL:
1730		ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
1731					 slot_id, ep_index);
1732		break;
1733	case USB_ENDPOINT_XFER_BULK:
1734		ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1735					 slot_id, ep_index);
1736		break;
1737	case USB_ENDPOINT_XFER_INT:
1738		ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1739				slot_id, ep_index);
1740		break;
1741	case USB_ENDPOINT_XFER_ISOC:
1742		ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1743				slot_id, ep_index);
1744	}
1745
1746	if (ret) {
1747free_priv:
1748		xhci_urb_free_priv(urb_priv);
1749		urb->hcpriv = NULL;
1750	}
1751	spin_unlock_irqrestore(&xhci->lock, flags);
1752	return ret;
1753}
1754
1755/*
1756 * Remove the URB's TD from the endpoint ring.  This may cause the HC to stop
1757 * USB transfers, potentially stopping in the middle of a TRB buffer.  The HC
1758 * should pick up where it left off in the TD, unless a Set Transfer Ring
1759 * Dequeue Pointer is issued.
1760 *
1761 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1762 * the ring.  Since the ring is a contiguous structure, they can't be physically
1763 * removed.  Instead, there are two options:
1764 *
1765 *  1) If the HC is in the middle of processing the URB to be canceled, we
1766 *     simply move the ring's dequeue pointer past those TRBs using the Set
1767 *     Transfer Ring Dequeue Pointer command.  This will be the common case,
1768 *     when drivers timeout on the last submitted URB and attempt to cancel.
1769 *
1770 *  2) If the HC is in the middle of a different TD, we turn the TRBs into a
1771 *     series of 1-TRB transfer no-op TDs.  (No-ops shouldn't be chained.)  The
1772 *     HC will need to invalidate the any TRBs it has cached after the stop
1773 *     endpoint command, as noted in the xHCI 0.95 errata.
1774 *
1775 *  3) The TD may have completed by the time the Stop Endpoint Command
1776 *     completes, so software needs to handle that case too.
1777 *
1778 * This function should protect against the TD enqueueing code ringing the
1779 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1780 * It also needs to account for multiple cancellations on happening at the same
1781 * time for the same endpoint.
1782 *
1783 * Note that this function can be called in any context, or so says
1784 * usb_hcd_unlink_urb()
1785 */
1786static int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1787{
1788	unsigned long flags;
1789	int ret, i;
1790	u32 temp;
1791	struct xhci_hcd *xhci;
1792	struct urb_priv	*urb_priv;
1793	struct xhci_td *td;
1794	unsigned int ep_index;
1795	struct xhci_ring *ep_ring;
1796	struct xhci_virt_ep *ep;
1797	struct xhci_command *command;
1798	struct xhci_virt_device *vdev;
1799
1800	xhci = hcd_to_xhci(hcd);
1801	spin_lock_irqsave(&xhci->lock, flags);
1802
1803	trace_xhci_urb_dequeue(urb);
1804
1805	/* Make sure the URB hasn't completed or been unlinked already */
1806	ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1807	if (ret)
1808		goto done;
1809
1810	/* give back URB now if we can't queue it for cancel */
1811	vdev = xhci->devs[urb->dev->slot_id];
1812	urb_priv = urb->hcpriv;
1813	if (!vdev || !urb_priv)
1814		goto err_giveback;
1815
1816	ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1817	ep = &vdev->eps[ep_index];
1818	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1819	if (!ep || !ep_ring)
1820		goto err_giveback;
1821
1822	/* If xHC is dead take it down and return ALL URBs in xhci_hc_died() */
1823	temp = readl(&xhci->op_regs->status);
1824	if (temp == ~(u32)0 || xhci->xhc_state & XHCI_STATE_DYING) {
1825		xhci_hc_died(xhci);
1826		goto done;
1827	}
1828
1829	/*
1830	 * check ring is not re-allocated since URB was enqueued. If it is, then
1831	 * make sure none of the ring related pointers in this URB private data
1832	 * are touched, such as td_list, otherwise we overwrite freed data
1833	 */
1834	if (!td_on_ring(&urb_priv->td[0], ep_ring)) {
1835		xhci_err(xhci, "Canceled URB td not found on endpoint ring");
1836		for (i = urb_priv->num_tds_done; i < urb_priv->num_tds; i++) {
1837			td = &urb_priv->td[i];
1838			if (!list_empty(&td->cancelled_td_list))
1839				list_del_init(&td->cancelled_td_list);
1840		}
1841		goto err_giveback;
1842	}
1843
1844	if (xhci->xhc_state & XHCI_STATE_HALTED) {
1845		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1846				"HC halted, freeing TD manually.");
1847		for (i = urb_priv->num_tds_done;
1848		     i < urb_priv->num_tds;
1849		     i++) {
1850			td = &urb_priv->td[i];
1851			if (!list_empty(&td->td_list))
1852				list_del_init(&td->td_list);
1853			if (!list_empty(&td->cancelled_td_list))
1854				list_del_init(&td->cancelled_td_list);
1855		}
1856		goto err_giveback;
1857	}
1858
1859	i = urb_priv->num_tds_done;
1860	if (i < urb_priv->num_tds)
1861		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1862				"Cancel URB %p, dev %s, ep 0x%x, "
1863				"starting at offset 0x%llx",
1864				urb, urb->dev->devpath,
1865				urb->ep->desc.bEndpointAddress,
1866				(unsigned long long) xhci_trb_virt_to_dma(
1867					urb_priv->td[i].start_seg,
1868					urb_priv->td[i].first_trb));
1869
1870	for (; i < urb_priv->num_tds; i++) {
1871		td = &urb_priv->td[i];
1872		/* TD can already be on cancelled list if ep halted on it */
1873		if (list_empty(&td->cancelled_td_list)) {
1874			td->cancel_status = TD_DIRTY;
1875			list_add_tail(&td->cancelled_td_list,
1876				      &ep->cancelled_td_list);
1877		}
1878	}
1879
1880	/* Queue a stop endpoint command, but only if this is
1881	 * the first cancellation to be handled.
1882	 */
1883	if (!(ep->ep_state & EP_STOP_CMD_PENDING)) {
1884		command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
1885		if (!command) {
1886			ret = -ENOMEM;
1887			goto done;
1888		}
1889		ep->ep_state |= EP_STOP_CMD_PENDING;
1890		xhci_queue_stop_endpoint(xhci, command, urb->dev->slot_id,
1891					 ep_index, 0);
1892		xhci_ring_cmd_db(xhci);
1893	}
1894done:
1895	spin_unlock_irqrestore(&xhci->lock, flags);
1896	return ret;
1897
1898err_giveback:
1899	if (urb_priv)
1900		xhci_urb_free_priv(urb_priv);
1901	usb_hcd_unlink_urb_from_ep(hcd, urb);
1902	spin_unlock_irqrestore(&xhci->lock, flags);
1903	usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
1904	return ret;
1905}
1906
1907/* Drop an endpoint from a new bandwidth configuration for this device.
1908 * Only one call to this function is allowed per endpoint before
1909 * check_bandwidth() or reset_bandwidth() must be called.
1910 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1911 * add the endpoint to the schedule with possibly new parameters denoted by a
1912 * different endpoint descriptor in usb_host_endpoint.
1913 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1914 * not allowed.
1915 *
1916 * The USB core will not allow URBs to be queued to an endpoint that is being
1917 * disabled, so there's no need for mutual exclusion to protect
1918 * the xhci->devs[slot_id] structure.
1919 */
1920int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1921		       struct usb_host_endpoint *ep)
1922{
1923	struct xhci_hcd *xhci;
1924	struct xhci_container_ctx *in_ctx, *out_ctx;
1925	struct xhci_input_control_ctx *ctrl_ctx;
1926	unsigned int ep_index;
1927	struct xhci_ep_ctx *ep_ctx;
1928	u32 drop_flag;
1929	u32 new_add_flags, new_drop_flags;
1930	int ret;
1931
1932	ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
1933	if (ret <= 0)
1934		return ret;
1935	xhci = hcd_to_xhci(hcd);
1936	if (xhci->xhc_state & XHCI_STATE_DYING)
1937		return -ENODEV;
1938
1939	xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
1940	drop_flag = xhci_get_endpoint_flag(&ep->desc);
1941	if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1942		xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1943				__func__, drop_flag);
1944		return 0;
1945	}
1946
1947	in_ctx = xhci->devs[udev->slot_id]->in_ctx;
1948	out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1949	ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
1950	if (!ctrl_ctx) {
1951		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1952				__func__);
1953		return 0;
1954	}
1955
1956	ep_index = xhci_get_endpoint_index(&ep->desc);
1957	ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
1958	/* If the HC already knows the endpoint is disabled,
1959	 * or the HCD has noted it is disabled, ignore this request
1960	 */
1961	if ((GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) ||
1962	    le32_to_cpu(ctrl_ctx->drop_flags) &
1963	    xhci_get_endpoint_flag(&ep->desc)) {
1964		/* Do not warn when called after a usb_device_reset */
1965		if (xhci->devs[udev->slot_id]->eps[ep_index].ring != NULL)
1966			xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1967				  __func__, ep);
1968		return 0;
1969	}
1970
1971	ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1972	new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1973
1974	ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1975	new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1976
1977	xhci_debugfs_remove_endpoint(xhci, xhci->devs[udev->slot_id], ep_index);
1978
1979	xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1980
1981	xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
1982			(unsigned int) ep->desc.bEndpointAddress,
1983			udev->slot_id,
1984			(unsigned int) new_drop_flags,
1985			(unsigned int) new_add_flags);
1986	return 0;
1987}
1988EXPORT_SYMBOL_GPL(xhci_drop_endpoint);
1989
1990/* Add an endpoint to a new possible bandwidth configuration for this device.
1991 * Only one call to this function is allowed per endpoint before
1992 * check_bandwidth() or reset_bandwidth() must be called.
1993 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1994 * add the endpoint to the schedule with possibly new parameters denoted by a
1995 * different endpoint descriptor in usb_host_endpoint.
1996 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1997 * not allowed.
1998 *
1999 * The USB core will not allow URBs to be queued to an endpoint until the
2000 * configuration or alt setting is installed in the device, so there's no need
2001 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
2002 */
2003int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
2004		      struct usb_host_endpoint *ep)
2005{
2006	struct xhci_hcd *xhci;
2007	struct xhci_container_ctx *in_ctx;
2008	unsigned int ep_index;
2009	struct xhci_input_control_ctx *ctrl_ctx;
2010	struct xhci_ep_ctx *ep_ctx;
2011	u32 added_ctxs;
2012	u32 new_add_flags, new_drop_flags;
2013	struct xhci_virt_device *virt_dev;
2014	int ret = 0;
2015
2016	ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
2017	if (ret <= 0) {
2018		/* So we won't queue a reset ep command for a root hub */
2019		ep->hcpriv = NULL;
2020		return ret;
2021	}
2022	xhci = hcd_to_xhci(hcd);
2023	if (xhci->xhc_state & XHCI_STATE_DYING)
2024		return -ENODEV;
2025
2026	added_ctxs = xhci_get_endpoint_flag(&ep->desc);
2027	if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
2028		/* FIXME when we have to issue an evaluate endpoint command to
2029		 * deal with ep0 max packet size changing once we get the
2030		 * descriptors
2031		 */
2032		xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
2033				__func__, added_ctxs);
2034		return 0;
2035	}
2036
2037	virt_dev = xhci->devs[udev->slot_id];
2038	in_ctx = virt_dev->in_ctx;
2039	ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
2040	if (!ctrl_ctx) {
2041		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2042				__func__);
2043		return 0;
2044	}
2045
2046	ep_index = xhci_get_endpoint_index(&ep->desc);
2047	/* If this endpoint is already in use, and the upper layers are trying
2048	 * to add it again without dropping it, reject the addition.
2049	 */
2050	if (virt_dev->eps[ep_index].ring &&
2051			!(le32_to_cpu(ctrl_ctx->drop_flags) & added_ctxs)) {
2052		xhci_warn(xhci, "Trying to add endpoint 0x%x "
2053				"without dropping it.\n",
2054				(unsigned int) ep->desc.bEndpointAddress);
2055		return -EINVAL;
2056	}
2057
2058	/* If the HCD has already noted the endpoint is enabled,
2059	 * ignore this request.
2060	 */
2061	if (le32_to_cpu(ctrl_ctx->add_flags) & added_ctxs) {
2062		xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
2063				__func__, ep);
2064		return 0;
2065	}
2066
2067	/*
2068	 * Configuration and alternate setting changes must be done in
2069	 * process context, not interrupt context (or so documenation
2070	 * for usb_set_interface() and usb_set_configuration() claim).
2071	 */
2072	if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
2073		dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
2074				__func__, ep->desc.bEndpointAddress);
2075		return -ENOMEM;
2076	}
2077
2078	ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
2079	new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
2080
2081	/* If xhci_endpoint_disable() was called for this endpoint, but the
2082	 * xHC hasn't been notified yet through the check_bandwidth() call,
2083	 * this re-adds a new state for the endpoint from the new endpoint
2084	 * descriptors.  We must drop and re-add this endpoint, so we leave the
2085	 * drop flags alone.
2086	 */
2087	new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
2088
2089	/* Store the usb_device pointer for later use */
2090	ep->hcpriv = udev;
2091
2092	ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
2093	trace_xhci_add_endpoint(ep_ctx);
2094
2095	xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
2096			(unsigned int) ep->desc.bEndpointAddress,
2097			udev->slot_id,
2098			(unsigned int) new_drop_flags,
2099			(unsigned int) new_add_flags);
2100	return 0;
2101}
2102EXPORT_SYMBOL_GPL(xhci_add_endpoint);
2103
2104static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
2105{
2106	struct xhci_input_control_ctx *ctrl_ctx;
2107	struct xhci_ep_ctx *ep_ctx;
2108	struct xhci_slot_ctx *slot_ctx;
2109	int i;
2110
2111	ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
2112	if (!ctrl_ctx) {
2113		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2114				__func__);
2115		return;
2116	}
2117
2118	/* When a device's add flag and drop flag are zero, any subsequent
2119	 * configure endpoint command will leave that endpoint's state
2120	 * untouched.  Make sure we don't leave any old state in the input
2121	 * endpoint contexts.
2122	 */
2123	ctrl_ctx->drop_flags = 0;
2124	ctrl_ctx->add_flags = 0;
2125	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
2126	slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
2127	/* Endpoint 0 is always valid */
2128	slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
2129	for (i = 1; i < 31; i++) {
2130		ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
2131		ep_ctx->ep_info = 0;
2132		ep_ctx->ep_info2 = 0;
2133		ep_ctx->deq = 0;
2134		ep_ctx->tx_info = 0;
2135	}
2136}
2137
2138static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
2139		struct usb_device *udev, u32 *cmd_status)
2140{
2141	int ret;
2142
2143	switch (*cmd_status) {
2144	case COMP_COMMAND_ABORTED:
2145	case COMP_COMMAND_RING_STOPPED:
2146		xhci_warn(xhci, "Timeout while waiting for configure endpoint command\n");
2147		ret = -ETIME;
2148		break;
2149	case COMP_RESOURCE_ERROR:
2150		dev_warn(&udev->dev,
2151			 "Not enough host controller resources for new device state.\n");
2152		ret = -ENOMEM;
2153		/* FIXME: can we allocate more resources for the HC? */
2154		break;
2155	case COMP_BANDWIDTH_ERROR:
2156	case COMP_SECONDARY_BANDWIDTH_ERROR:
2157		dev_warn(&udev->dev,
2158			 "Not enough bandwidth for new device state.\n");
2159		ret = -ENOSPC;
2160		/* FIXME: can we go back to the old state? */
2161		break;
2162	case COMP_TRB_ERROR:
2163		/* the HCD set up something wrong */
2164		dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
2165				"add flag = 1, "
2166				"and endpoint is not disabled.\n");
2167		ret = -EINVAL;
2168		break;
2169	case COMP_INCOMPATIBLE_DEVICE_ERROR:
2170		dev_warn(&udev->dev,
2171			 "ERROR: Incompatible device for endpoint configure command.\n");
2172		ret = -ENODEV;
2173		break;
2174	case COMP_SUCCESS:
2175		xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
2176				"Successful Endpoint Configure command");
2177		ret = 0;
2178		break;
2179	default:
2180		xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
2181				*cmd_status);
2182		ret = -EINVAL;
2183		break;
2184	}
2185	return ret;
2186}
2187
2188static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
2189		struct usb_device *udev, u32 *cmd_status)
2190{
2191	int ret;
2192
2193	switch (*cmd_status) {
2194	case COMP_COMMAND_ABORTED:
2195	case COMP_COMMAND_RING_STOPPED:
2196		xhci_warn(xhci, "Timeout while waiting for evaluate context command\n");
2197		ret = -ETIME;
2198		break;
2199	case COMP_PARAMETER_ERROR:
2200		dev_warn(&udev->dev,
2201			 "WARN: xHCI driver setup invalid evaluate context command.\n");
2202		ret = -EINVAL;
2203		break;
2204	case COMP_SLOT_NOT_ENABLED_ERROR:
2205		dev_warn(&udev->dev,
2206			"WARN: slot not enabled for evaluate context command.\n");
2207		ret = -EINVAL;
2208		break;
2209	case COMP_CONTEXT_STATE_ERROR:
2210		dev_warn(&udev->dev,
2211			"WARN: invalid context state for evaluate context command.\n");
2212		ret = -EINVAL;
2213		break;
2214	case COMP_INCOMPATIBLE_DEVICE_ERROR:
2215		dev_warn(&udev->dev,
2216			"ERROR: Incompatible device for evaluate context command.\n");
2217		ret = -ENODEV;
2218		break;
2219	case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
2220		/* Max Exit Latency too large error */
2221		dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
2222		ret = -EINVAL;
2223		break;
2224	case COMP_SUCCESS:
2225		xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
2226				"Successful evaluate context command");
2227		ret = 0;
2228		break;
2229	default:
2230		xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
2231			*cmd_status);
2232		ret = -EINVAL;
2233		break;
2234	}
2235	return ret;
2236}
2237
2238static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
2239		struct xhci_input_control_ctx *ctrl_ctx)
2240{
2241	u32 valid_add_flags;
2242	u32 valid_drop_flags;
2243
2244	/* Ignore the slot flag (bit 0), and the default control endpoint flag
2245	 * (bit 1).  The default control endpoint is added during the Address
2246	 * Device command and is never removed until the slot is disabled.
2247	 */
2248	valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
2249	valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
2250
2251	/* Use hweight32 to count the number of ones in the add flags, or
2252	 * number of endpoints added.  Don't count endpoints that are changed
2253	 * (both added and dropped).
2254	 */
2255	return hweight32(valid_add_flags) -
2256		hweight32(valid_add_flags & valid_drop_flags);
2257}
2258
2259static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
2260		struct xhci_input_control_ctx *ctrl_ctx)
2261{
2262	u32 valid_add_flags;
2263	u32 valid_drop_flags;
2264
2265	valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
2266	valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
2267
2268	return hweight32(valid_drop_flags) -
2269		hweight32(valid_add_flags & valid_drop_flags);
2270}
2271
2272/*
2273 * We need to reserve the new number of endpoints before the configure endpoint
2274 * command completes.  We can't subtract the dropped endpoints from the number
2275 * of active endpoints until the command completes because we can oversubscribe
2276 * the host in this case:
2277 *
2278 *  - the first configure endpoint command drops more endpoints than it adds
2279 *  - a second configure endpoint command that adds more endpoints is queued
2280 *  - the first configure endpoint command fails, so the config is unchanged
2281 *  - the second command may succeed, even though there isn't enough resources
2282 *
2283 * Must be called with xhci->lock held.
2284 */
2285static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
2286		struct xhci_input_control_ctx *ctrl_ctx)
2287{
2288	u32 added_eps;
2289
2290	added_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
2291	if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
2292		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2293				"Not enough ep ctxs: "
2294				"%u active, need to add %u, limit is %u.",
2295				xhci->num_active_eps, added_eps,
2296				xhci->limit_active_eps);
2297		return -ENOMEM;
2298	}
2299	xhci->num_active_eps += added_eps;
2300	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2301			"Adding %u ep ctxs, %u now active.", added_eps,
2302			xhci->num_active_eps);
2303	return 0;
2304}
2305
2306/*
2307 * The configure endpoint was failed by the xHC for some other reason, so we
2308 * need to revert the resources that failed configuration would have used.
2309 *
2310 * Must be called with xhci->lock held.
2311 */
2312static void xhci_free_host_resources(struct xhci_hcd *xhci,
2313		struct xhci_input_control_ctx *ctrl_ctx)
2314{
2315	u32 num_failed_eps;
2316
2317	num_failed_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
2318	xhci->num_active_eps -= num_failed_eps;
2319	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2320			"Removing %u failed ep ctxs, %u now active.",
2321			num_failed_eps,
2322			xhci->num_active_eps);
2323}
2324
2325/*
2326 * Now that the command has completed, clean up the active endpoint count by
2327 * subtracting out the endpoints that were dropped (but not changed).
2328 *
2329 * Must be called with xhci->lock held.
2330 */
2331static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
2332		struct xhci_input_control_ctx *ctrl_ctx)
2333{
2334	u32 num_dropped_eps;
2335
2336	num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, ctrl_ctx);
2337	xhci->num_active_eps -= num_dropped_eps;
2338	if (num_dropped_eps)
2339		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2340				"Removing %u dropped ep ctxs, %u now active.",
2341				num_dropped_eps,
2342				xhci->num_active_eps);
2343}
2344
2345static unsigned int xhci_get_block_size(struct usb_device *udev)
2346{
2347	switch (udev->speed) {
2348	case USB_SPEED_LOW:
2349	case USB_SPEED_FULL:
2350		return FS_BLOCK;
2351	case USB_SPEED_HIGH:
2352		return HS_BLOCK;
2353	case USB_SPEED_SUPER:
2354	case USB_SPEED_SUPER_PLUS:
2355		return SS_BLOCK;
2356	case USB_SPEED_UNKNOWN:
2357	case USB_SPEED_WIRELESS:
2358	default:
2359		/* Should never happen */
2360		return 1;
2361	}
2362}
2363
2364static unsigned int
2365xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
2366{
2367	if (interval_bw->overhead[LS_OVERHEAD_TYPE])
2368		return LS_OVERHEAD;
2369	if (interval_bw->overhead[FS_OVERHEAD_TYPE])
2370		return FS_OVERHEAD;
2371	return HS_OVERHEAD;
2372}
2373
2374/* If we are changing a LS/FS device under a HS hub,
2375 * make sure (if we are activating a new TT) that the HS bus has enough
2376 * bandwidth for this new TT.
2377 */
2378static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
2379		struct xhci_virt_device *virt_dev,
2380		int old_active_eps)
2381{
2382	struct xhci_interval_bw_table *bw_table;
2383	struct xhci_tt_bw_info *tt_info;
2384
2385	/* Find the bandwidth table for the root port this TT is attached to. */
2386	bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
2387	tt_info = virt_dev->tt_info;
2388	/* If this TT already had active endpoints, the bandwidth for this TT
2389	 * has already been added.  Removing all periodic endpoints (and thus
2390	 * making the TT enactive) will only decrease the bandwidth used.
2391	 */
2392	if (old_active_eps)
2393		return 0;
2394	if (old_active_eps == 0 && tt_info->active_eps != 0) {
2395		if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2396			return -ENOMEM;
2397		return 0;
2398	}
2399	/* Not sure why we would have no new active endpoints...
2400	 *
2401	 * Maybe because of an Evaluate Context change for a hub update or a
2402	 * control endpoint 0 max packet size change?
2403	 * FIXME: skip the bandwidth calculation in that case.
2404	 */
2405	return 0;
2406}
2407
2408static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2409		struct xhci_virt_device *virt_dev)
2410{
2411	unsigned int bw_reserved;
2412
2413	bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2414	if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2415		return -ENOMEM;
2416
2417	bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2418	if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2419		return -ENOMEM;
2420
2421	return 0;
2422}
2423
2424/*
2425 * This algorithm is a very conservative estimate of the worst-case scheduling
2426 * scenario for any one interval.  The hardware dynamically schedules the
2427 * packets, so we can't tell which microframe could be the limiting factor in
2428 * the bandwidth scheduling.  This only takes into account periodic endpoints.
2429 *
2430 * Obviously, we can't solve an NP complete problem to find the minimum worst
2431 * case scenario.  Instead, we come up with an estimate that is no less than
2432 * the worst case bandwidth used for any one microframe, but may be an
2433 * over-estimate.
2434 *
2435 * We walk the requirements for each endpoint by interval, starting with the
2436 * smallest interval, and place packets in the schedule where there is only one
2437 * possible way to schedule packets for that interval.  In order to simplify
2438 * this algorithm, we record the largest max packet size for each interval, and
2439 * assume all packets will be that size.
2440 *
2441 * For interval 0, we obviously must schedule all packets for each interval.
2442 * The bandwidth for interval 0 is just the amount of data to be transmitted
2443 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2444 * the number of packets).
2445 *
2446 * For interval 1, we have two possible microframes to schedule those packets
2447 * in.  For this algorithm, if we can schedule the same number of packets for
2448 * each possible scheduling opportunity (each microframe), we will do so.  The
2449 * remaining number of packets will be saved to be transmitted in the gaps in
2450 * the next interval's scheduling sequence.
2451 *
2452 * As we move those remaining packets to be scheduled with interval 2 packets,
2453 * we have to double the number of remaining packets to transmit.  This is
2454 * because the intervals are actually powers of 2, and we would be transmitting
2455 * the previous interval's packets twice in this interval.  We also have to be
2456 * sure that when we look at the largest max packet size for this interval, we
2457 * also look at the largest max packet size for the remaining packets and take
2458 * the greater of the two.
2459 *
2460 * The algorithm continues to evenly distribute packets in each scheduling
2461 * opportunity, and push the remaining packets out, until we get to the last
2462 * interval.  Then those packets and their associated overhead are just added
2463 * to the bandwidth used.
2464 */
2465static int xhci_check_bw_table(struct xhci_hcd *xhci,
2466		struct xhci_virt_device *virt_dev,
2467		int old_active_eps)
2468{
2469	unsigned int bw_reserved;
2470	unsigned int max_bandwidth;
2471	unsigned int bw_used;
2472	unsigned int block_size;
2473	struct xhci_interval_bw_table *bw_table;
2474	unsigned int packet_size = 0;
2475	unsigned int overhead = 0;
2476	unsigned int packets_transmitted = 0;
2477	unsigned int packets_remaining = 0;
2478	unsigned int i;
2479
2480	if (virt_dev->udev->speed >= USB_SPEED_SUPER)
2481		return xhci_check_ss_bw(xhci, virt_dev);
2482
2483	if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2484		max_bandwidth = HS_BW_LIMIT;
2485		/* Convert percent of bus BW reserved to blocks reserved */
2486		bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2487	} else {
2488		max_bandwidth = FS_BW_LIMIT;
2489		bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2490	}
2491
2492	bw_table = virt_dev->bw_table;
2493	/* We need to translate the max packet size and max ESIT payloads into
2494	 * the units the hardware uses.
2495	 */
2496	block_size = xhci_get_block_size(virt_dev->udev);
2497
2498	/* If we are manipulating a LS/FS device under a HS hub, double check
2499	 * that the HS bus has enough bandwidth if we are activing a new TT.
2500	 */
2501	if (virt_dev->tt_info) {
2502		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2503				"Recalculating BW for rootport %u",
2504				virt_dev->real_port);
2505		if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2506			xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2507					"newly activated TT.\n");
2508			return -ENOMEM;
2509		}
2510		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2511				"Recalculating BW for TT slot %u port %u",
2512				virt_dev->tt_info->slot_id,
2513				virt_dev->tt_info->ttport);
2514	} else {
2515		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2516				"Recalculating BW for rootport %u",
2517				virt_dev->real_port);
2518	}
2519
2520	/* Add in how much bandwidth will be used for interval zero, or the
2521	 * rounded max ESIT payload + number of packets * largest overhead.
2522	 */
2523	bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2524		bw_table->interval_bw[0].num_packets *
2525		xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2526
2527	for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2528		unsigned int bw_added;
2529		unsigned int largest_mps;
2530		unsigned int interval_overhead;
2531
2532		/*
2533		 * How many packets could we transmit in this interval?
2534		 * If packets didn't fit in the previous interval, we will need
2535		 * to transmit that many packets twice within this interval.
2536		 */
2537		packets_remaining = 2 * packets_remaining +
2538			bw_table->interval_bw[i].num_packets;
2539
2540		/* Find the largest max packet size of this or the previous
2541		 * interval.
2542		 */
2543		if (list_empty(&bw_table->interval_bw[i].endpoints))
2544			largest_mps = 0;
2545		else {
2546			struct xhci_virt_ep *virt_ep;
2547			struct list_head *ep_entry;
2548
2549			ep_entry = bw_table->interval_bw[i].endpoints.next;
2550			virt_ep = list_entry(ep_entry,
2551					struct xhci_virt_ep, bw_endpoint_list);
2552			/* Convert to blocks, rounding up */
2553			largest_mps = DIV_ROUND_UP(
2554					virt_ep->bw_info.max_packet_size,
2555					block_size);
2556		}
2557		if (largest_mps > packet_size)
2558			packet_size = largest_mps;
2559
2560		/* Use the larger overhead of this or the previous interval. */
2561		interval_overhead = xhci_get_largest_overhead(
2562				&bw_table->interval_bw[i]);
2563		if (interval_overhead > overhead)
2564			overhead = interval_overhead;
2565
2566		/* How many packets can we evenly distribute across
2567		 * (1 << (i + 1)) possible scheduling opportunities?
2568		 */
2569		packets_transmitted = packets_remaining >> (i + 1);
2570
2571		/* Add in the bandwidth used for those scheduled packets */
2572		bw_added = packets_transmitted * (overhead + packet_size);
2573
2574		/* How many packets do we have remaining to transmit? */
2575		packets_remaining = packets_remaining % (1 << (i + 1));
2576
2577		/* What largest max packet size should those packets have? */
2578		/* If we've transmitted all packets, don't carry over the
2579		 * largest packet size.
2580		 */
2581		if (packets_remaining == 0) {
2582			packet_size = 0;
2583			overhead = 0;
2584		} else if (packets_transmitted > 0) {
2585			/* Otherwise if we do have remaining packets, and we've
2586			 * scheduled some packets in this interval, take the
2587			 * largest max packet size from endpoints with this
2588			 * interval.
2589			 */
2590			packet_size = largest_mps;
2591			overhead = interval_overhead;
2592		}
2593		/* Otherwise carry over packet_size and overhead from the last
2594		 * time we had a remainder.
2595		 */
2596		bw_used += bw_added;
2597		if (bw_used > max_bandwidth) {
2598			xhci_warn(xhci, "Not enough bandwidth. "
2599					"Proposed: %u, Max: %u\n",
2600				bw_used, max_bandwidth);
2601			return -ENOMEM;
2602		}
2603	}
2604	/*
2605	 * Ok, we know we have some packets left over after even-handedly
2606	 * scheduling interval 15.  We don't know which microframes they will
2607	 * fit into, so we over-schedule and say they will be scheduled every
2608	 * microframe.
2609	 */
2610	if (packets_remaining > 0)
2611		bw_used += overhead + packet_size;
2612
2613	if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2614		unsigned int port_index = virt_dev->real_port - 1;
2615
2616		/* OK, we're manipulating a HS device attached to a
2617		 * root port bandwidth domain.  Include the number of active TTs
2618		 * in the bandwidth used.
2619		 */
2620		bw_used += TT_HS_OVERHEAD *
2621			xhci->rh_bw[port_index].num_active_tts;
2622	}
2623
2624	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2625		"Final bandwidth: %u, Limit: %u, Reserved: %u, "
2626		"Available: %u " "percent",
2627		bw_used, max_bandwidth, bw_reserved,
2628		(max_bandwidth - bw_used - bw_reserved) * 100 /
2629		max_bandwidth);
2630
2631	bw_used += bw_reserved;
2632	if (bw_used > max_bandwidth) {
2633		xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2634				bw_used, max_bandwidth);
2635		return -ENOMEM;
2636	}
2637
2638	bw_table->bw_used = bw_used;
2639	return 0;
2640}
2641
2642static bool xhci_is_async_ep(unsigned int ep_type)
2643{
2644	return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2645					ep_type != ISOC_IN_EP &&
2646					ep_type != INT_IN_EP);
2647}
2648
2649static bool xhci_is_sync_in_ep(unsigned int ep_type)
2650{
2651	return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
2652}
2653
2654static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2655{
2656	unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2657
2658	if (ep_bw->ep_interval == 0)
2659		return SS_OVERHEAD_BURST +
2660			(ep_bw->mult * ep_bw->num_packets *
2661					(SS_OVERHEAD + mps));
2662	return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2663				(SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2664				1 << ep_bw->ep_interval);
2665
2666}
2667
2668static void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
2669		struct xhci_bw_info *ep_bw,
2670		struct xhci_interval_bw_table *bw_table,
2671		struct usb_device *udev,
2672		struct xhci_virt_ep *virt_ep,
2673		struct xhci_tt_bw_info *tt_info)
2674{
2675	struct xhci_interval_bw	*interval_bw;
2676	int normalized_interval;
2677
2678	if (xhci_is_async_ep(ep_bw->type))
2679		return;
2680
2681	if (udev->speed >= USB_SPEED_SUPER) {
2682		if (xhci_is_sync_in_ep(ep_bw->type))
2683			xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2684				xhci_get_ss_bw_consumed(ep_bw);
2685		else
2686			xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2687				xhci_get_ss_bw_consumed(ep_bw);
2688		return;
2689	}
2690
2691	/* SuperSpeed endpoints never get added to intervals in the table, so
2692	 * this check is only valid for HS/FS/LS devices.
2693	 */
2694	if (list_empty(&virt_ep->bw_endpoint_list))
2695		return;
2696	/* For LS/FS devices, we need to translate the interval expressed in
2697	 * microframes to frames.
2698	 */
2699	if (udev->speed == USB_SPEED_HIGH)
2700		normalized_interval = ep_bw->ep_interval;
2701	else
2702		normalized_interval = ep_bw->ep_interval - 3;
2703
2704	if (normalized_interval == 0)
2705		bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2706	interval_bw = &bw_table->interval_bw[normalized_interval];
2707	interval_bw->num_packets -= ep_bw->num_packets;
2708	switch (udev->speed) {
2709	case USB_SPEED_LOW:
2710		interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2711		break;
2712	case USB_SPEED_FULL:
2713		interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2714		break;
2715	case USB_SPEED_HIGH:
2716		interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2717		break;
2718	case USB_SPEED_SUPER:
2719	case USB_SPEED_SUPER_PLUS:
2720	case USB_SPEED_UNKNOWN:
2721	case USB_SPEED_WIRELESS:
2722		/* Should never happen because only LS/FS/HS endpoints will get
2723		 * added to the endpoint list.
2724		 */
2725		return;
2726	}
2727	if (tt_info)
2728		tt_info->active_eps -= 1;
2729	list_del_init(&virt_ep->bw_endpoint_list);
2730}
2731
2732static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2733		struct xhci_bw_info *ep_bw,
2734		struct xhci_interval_bw_table *bw_table,
2735		struct usb_device *udev,
2736		struct xhci_virt_ep *virt_ep,
2737		struct xhci_tt_bw_info *tt_info)
2738{
2739	struct xhci_interval_bw	*interval_bw;
2740	struct xhci_virt_ep *smaller_ep;
2741	int normalized_interval;
2742
2743	if (xhci_is_async_ep(ep_bw->type))
2744		return;
2745
2746	if (udev->speed == USB_SPEED_SUPER) {
2747		if (xhci_is_sync_in_ep(ep_bw->type))
2748			xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2749				xhci_get_ss_bw_consumed(ep_bw);
2750		else
2751			xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2752				xhci_get_ss_bw_consumed(ep_bw);
2753		return;
2754	}
2755
2756	/* For LS/FS devices, we need to translate the interval expressed in
2757	 * microframes to frames.
2758	 */
2759	if (udev->speed == USB_SPEED_HIGH)
2760		normalized_interval = ep_bw->ep_interval;
2761	else
2762		normalized_interval = ep_bw->ep_interval - 3;
2763
2764	if (normalized_interval == 0)
2765		bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2766	interval_bw = &bw_table->interval_bw[normalized_interval];
2767	interval_bw->num_packets += ep_bw->num_packets;
2768	switch (udev->speed) {
2769	case USB_SPEED_LOW:
2770		interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2771		break;
2772	case USB_SPEED_FULL:
2773		interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2774		break;
2775	case USB_SPEED_HIGH:
2776		interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2777		break;
2778	case USB_SPEED_SUPER:
2779	case USB_SPEED_SUPER_PLUS:
2780	case USB_SPEED_UNKNOWN:
2781	case USB_SPEED_WIRELESS:
2782		/* Should never happen because only LS/FS/HS endpoints will get
2783		 * added to the endpoint list.
2784		 */
2785		return;
2786	}
2787
2788	if (tt_info)
2789		tt_info->active_eps += 1;
2790	/* Insert the endpoint into the list, largest max packet size first. */
2791	list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2792			bw_endpoint_list) {
2793		if (ep_bw->max_packet_size >=
2794				smaller_ep->bw_info.max_packet_size) {
2795			/* Add the new ep before the smaller endpoint */
2796			list_add_tail(&virt_ep->bw_endpoint_list,
2797					&smaller_ep->bw_endpoint_list);
2798			return;
2799		}
2800	}
2801	/* Add the new endpoint at the end of the list. */
2802	list_add_tail(&virt_ep->bw_endpoint_list,
2803			&interval_bw->endpoints);
2804}
2805
2806void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2807		struct xhci_virt_device *virt_dev,
2808		int old_active_eps)
2809{
2810	struct xhci_root_port_bw_info *rh_bw_info;
2811	if (!virt_dev->tt_info)
2812		return;
2813
2814	rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2815	if (old_active_eps == 0 &&
2816				virt_dev->tt_info->active_eps != 0) {
2817		rh_bw_info->num_active_tts += 1;
2818		rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
2819	} else if (old_active_eps != 0 &&
2820				virt_dev->tt_info->active_eps == 0) {
2821		rh_bw_info->num_active_tts -= 1;
2822		rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
2823	}
2824}
2825
2826static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2827		struct xhci_virt_device *virt_dev,
2828		struct xhci_container_ctx *in_ctx)
2829{
2830	struct xhci_bw_info ep_bw_info[31];
2831	int i;
2832	struct xhci_input_control_ctx *ctrl_ctx;
2833	int old_active_eps = 0;
2834
2835	if (virt_dev->tt_info)
2836		old_active_eps = virt_dev->tt_info->active_eps;
2837
2838	ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
2839	if (!ctrl_ctx) {
2840		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2841				__func__);
2842		return -ENOMEM;
2843	}
2844
2845	for (i = 0; i < 31; i++) {
2846		if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2847			continue;
2848
2849		/* Make a copy of the BW info in case we need to revert this */
2850		memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2851				sizeof(ep_bw_info[i]));
2852		/* Drop the endpoint from the interval table if the endpoint is
2853		 * being dropped or changed.
2854		 */
2855		if (EP_IS_DROPPED(ctrl_ctx, i))
2856			xhci_drop_ep_from_interval_table(xhci,
2857					&virt_dev->eps[i].bw_info,
2858					virt_dev->bw_table,
2859					virt_dev->udev,
2860					&virt_dev->eps[i],
2861					virt_dev->tt_info);
2862	}
2863	/* Overwrite the information stored in the endpoints' bw_info */
2864	xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2865	for (i = 0; i < 31; i++) {
2866		/* Add any changed or added endpoints to the interval table */
2867		if (EP_IS_ADDED(ctrl_ctx, i))
2868			xhci_add_ep_to_interval_table(xhci,
2869					&virt_dev->eps[i].bw_info,
2870					virt_dev->bw_table,
2871					virt_dev->udev,
2872					&virt_dev->eps[i],
2873					virt_dev->tt_info);
2874	}
2875
2876	if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2877		/* Ok, this fits in the bandwidth we have.
2878		 * Update the number of active TTs.
2879		 */
2880		xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2881		return 0;
2882	}
2883
2884	/* We don't have enough bandwidth for this, revert the stored info. */
2885	for (i = 0; i < 31; i++) {
2886		if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2887			continue;
2888
2889		/* Drop the new copies of any added or changed endpoints from
2890		 * the interval table.
2891		 */
2892		if (EP_IS_ADDED(ctrl_ctx, i)) {
2893			xhci_drop_ep_from_interval_table(xhci,
2894					&virt_dev->eps[i].bw_info,
2895					virt_dev->bw_table,
2896					virt_dev->udev,
2897					&virt_dev->eps[i],
2898					virt_dev->tt_info);
2899		}
2900		/* Revert the endpoint back to its old information */
2901		memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2902				sizeof(ep_bw_info[i]));
2903		/* Add any changed or dropped endpoints back into the table */
2904		if (EP_IS_DROPPED(ctrl_ctx, i))
2905			xhci_add_ep_to_interval_table(xhci,
2906					&virt_dev->eps[i].bw_info,
2907					virt_dev->bw_table,
2908					virt_dev->udev,
2909					&virt_dev->eps[i],
2910					virt_dev->tt_info);
2911	}
2912	return -ENOMEM;
2913}
2914
2915
2916/* Issue a configure endpoint command or evaluate context command
2917 * and wait for it to finish.
2918 */
2919static int xhci_configure_endpoint(struct xhci_hcd *xhci,
2920		struct usb_device *udev,
2921		struct xhci_command *command,
2922		bool ctx_change, bool must_succeed)
2923{
2924	int ret;
2925	unsigned long flags;
2926	struct xhci_input_control_ctx *ctrl_ctx;
2927	struct xhci_virt_device *virt_dev;
2928	struct xhci_slot_ctx *slot_ctx;
2929
2930	if (!command)
2931		return -EINVAL;
2932
2933	spin_lock_irqsave(&xhci->lock, flags);
2934
2935	if (xhci->xhc_state & XHCI_STATE_DYING) {
2936		spin_unlock_irqrestore(&xhci->lock, flags);
2937		return -ESHUTDOWN;
2938	}
2939
2940	virt_dev = xhci->devs[udev->slot_id];
2941
2942	ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
2943	if (!ctrl_ctx) {
2944		spin_unlock_irqrestore(&xhci->lock, flags);
2945		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2946				__func__);
2947		return -ENOMEM;
2948	}
2949
2950	if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
2951			xhci_reserve_host_resources(xhci, ctrl_ctx)) {
2952		spin_unlock_irqrestore(&xhci->lock, flags);
2953		xhci_warn(xhci, "Not enough host resources, "
2954				"active endpoint contexts = %u\n",
2955				xhci->num_active_eps);
2956		return -ENOMEM;
2957	}
2958	if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
2959	    xhci_reserve_bandwidth(xhci, virt_dev, command->in_ctx)) {
2960		if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2961			xhci_free_host_resources(xhci, ctrl_ctx);
2962		spin_unlock_irqrestore(&xhci->lock, flags);
2963		xhci_warn(xhci, "Not enough bandwidth\n");
2964		return -ENOMEM;
2965	}
2966
2967	slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
2968
2969	trace_xhci_configure_endpoint_ctrl_ctx(ctrl_ctx);
2970	trace_xhci_configure_endpoint(slot_ctx);
2971
2972	if (!ctx_change)
2973		ret = xhci_queue_configure_endpoint(xhci, command,
2974				command->in_ctx->dma,
2975				udev->slot_id, must_succeed);
2976	else
2977		ret = xhci_queue_evaluate_context(xhci, command,
2978				command->in_ctx->dma,
2979				udev->slot_id, must_succeed);
2980	if (ret < 0) {
2981		if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2982			xhci_free_host_resources(xhci, ctrl_ctx);
2983		spin_unlock_irqrestore(&xhci->lock, flags);
2984		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
2985				"FIXME allocate a new ring segment");
2986		return -ENOMEM;
2987	}
2988	xhci_ring_cmd_db(xhci);
2989	spin_unlock_irqrestore(&xhci->lock, flags);
2990
2991	/* Wait for the configure endpoint command to complete */
2992	wait_for_completion(command->completion);
2993
2994	if (!ctx_change)
2995		ret = xhci_configure_endpoint_result(xhci, udev,
2996						     &command->status);
2997	else
2998		ret = xhci_evaluate_context_result(xhci, udev,
2999						   &command->status);
3000
3001	if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3002		spin_lock_irqsave(&xhci->lock, flags);
3003		/* If the command failed, remove the reserved resources.
3004		 * Otherwise, clean up the estimate to include dropped eps.
3005		 */
3006		if (ret)
3007			xhci_free_host_resources(xhci, ctrl_ctx);
3008		else
3009			xhci_finish_resource_reservation(xhci, ctrl_ctx);
3010		spin_unlock_irqrestore(&xhci->lock, flags);
3011	}
3012	return ret;
3013}
3014
3015static void xhci_check_bw_drop_ep_streams(struct xhci_hcd *xhci,
3016	struct xhci_virt_device *vdev, int i)
3017{
3018	struct xhci_virt_ep *ep = &vdev->eps[i];
3019
3020	if (ep->ep_state & EP_HAS_STREAMS) {
3021		xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on set_interface, freeing streams.\n",
3022				xhci_get_endpoint_address(i));
3023		xhci_free_stream_info(xhci, ep->stream_info);
3024		ep->stream_info = NULL;
3025		ep->ep_state &= ~EP_HAS_STREAMS;
3026	}
3027}
3028
3029/* Called after one or more calls to xhci_add_endpoint() or
3030 * xhci_drop_endpoint().  If this call fails, the USB core is expected
3031 * to call xhci_reset_bandwidth().
3032 *
3033 * Since we are in the middle of changing either configuration or
3034 * installing a new alt setting, the USB core won't allow URBs to be
3035 * enqueued for any endpoint on the old config or interface.  Nothing
3036 * else should be touching the xhci->devs[slot_id] structure, so we
3037 * don't need to take the xhci->lock for manipulating that.
3038 */
3039int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
3040{
3041	int i;
3042	int ret = 0;
3043	struct xhci_hcd *xhci;
3044	struct xhci_virt_device	*virt_dev;
3045	struct xhci_input_control_ctx *ctrl_ctx;
3046	struct xhci_slot_ctx *slot_ctx;
3047	struct xhci_command *command;
3048
3049	ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
3050	if (ret <= 0)
3051		return ret;
3052	xhci = hcd_to_xhci(hcd);
3053	if ((xhci->xhc_state & XHCI_STATE_DYING) ||
3054		(xhci->xhc_state & XHCI_STATE_REMOVING))
3055		return -ENODEV;
3056
3057	xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
3058	virt_dev = xhci->devs[udev->slot_id];
3059
3060	command = xhci_alloc_command(xhci, true, GFP_KERNEL);
3061	if (!command)
3062		return -ENOMEM;
3063
3064	command->in_ctx = virt_dev->in_ctx;
3065
3066	/* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
3067	ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
3068	if (!ctrl_ctx) {
3069		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3070				__func__);
3071		ret = -ENOMEM;
3072		goto command_cleanup;
3073	}
3074	ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
3075	ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
3076	ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
3077
3078	/* Don't issue the command if there's no endpoints to update. */
3079	if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
3080	    ctrl_ctx->drop_flags == 0) {
3081		ret = 0;
3082		goto command_cleanup;
3083	}
3084	/* Fix up Context Entries field. Minimum value is EP0 == BIT(1). */
3085	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
3086	for (i = 31; i >= 1; i--) {
3087		__le32 le32 = cpu_to_le32(BIT(i));
3088
3089		if ((virt_dev->eps[i-1].ring && !(ctrl_ctx->drop_flags & le32))
3090		    || (ctrl_ctx->add_flags & le32) || i == 1) {
3091			slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
3092			slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(i));
3093			break;
3094		}
3095	}
3096
3097	ret = xhci_configure_endpoint(xhci, udev, command,
3098			false, false);
3099	if (ret)
3100		/* Callee should call reset_bandwidth() */
3101		goto command_cleanup;
3102
3103	/* Free any rings that were dropped, but not changed. */
3104	for (i = 1; i < 31; i++) {
3105		if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
3106		    !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))) {
3107			xhci_free_endpoint_ring(xhci, virt_dev, i);
3108			xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
3109		}
3110	}
3111	xhci_zero_in_ctx(xhci, virt_dev);
3112	/*
3113	 * Install any rings for completely new endpoints or changed endpoints,
3114	 * and free any old rings from changed endpoints.
3115	 */
3116	for (i = 1; i < 31; i++) {
3117		if (!virt_dev->eps[i].new_ring)
3118			continue;
3119		/* Only free the old ring if it exists.
3120		 * It may not if this is the first add of an endpoint.
3121		 */
3122		if (virt_dev->eps[i].ring) {
3123			xhci_free_endpoint_ring(xhci, virt_dev, i);
3124		}
3125		xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
3126		virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
3127		virt_dev->eps[i].new_ring = NULL;
3128		xhci_debugfs_create_endpoint(xhci, virt_dev, i);
3129	}
3130command_cleanup:
3131	kfree(command->completion);
3132	kfree(command);
3133
3134	return ret;
3135}
3136EXPORT_SYMBOL_GPL(xhci_check_bandwidth);
3137
3138void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
3139{
3140	struct xhci_hcd *xhci;
3141	struct xhci_virt_device	*virt_dev;
3142	int i, ret;
3143
3144	ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
3145	if (ret <= 0)
3146		return;
3147	xhci = hcd_to_xhci(hcd);
3148
3149	xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
3150	virt_dev = xhci->devs[udev->slot_id];
3151	/* Free any rings allocated for added endpoints */
3152	for (i = 0; i < 31; i++) {
3153		if (virt_dev->eps[i].new_ring) {
3154			xhci_debugfs_remove_endpoint(xhci, virt_dev, i);
3155			xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
3156			virt_dev->eps[i].new_ring = NULL;
3157		}
3158	}
3159	xhci_zero_in_ctx(xhci, virt_dev);
3160}
3161EXPORT_SYMBOL_GPL(xhci_reset_bandwidth);
3162
3163static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
3164		struct xhci_container_ctx *in_ctx,
3165		struct xhci_container_ctx *out_ctx,
3166		struct xhci_input_control_ctx *ctrl_ctx,
3167		u32 add_flags, u32 drop_flags)
3168{
3169	ctrl_ctx->add_flags = cpu_to_le32(add_flags);
3170	ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
3171	xhci_slot_copy(xhci, in_ctx, out_ctx);
3172	ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
3173}
3174
3175static void xhci_endpoint_disable(struct usb_hcd *hcd,
3176				  struct usb_host_endpoint *host_ep)
3177{
3178	struct xhci_hcd		*xhci;
3179	struct xhci_virt_device	*vdev;
3180	struct xhci_virt_ep	*ep;
3181	struct usb_device	*udev;
3182	unsigned long		flags;
3183	unsigned int		ep_index;
3184
3185	xhci = hcd_to_xhci(hcd);
3186rescan:
3187	spin_lock_irqsave(&xhci->lock, flags);
3188
3189	udev = (struct usb_device *)host_ep->hcpriv;
3190	if (!udev || !udev->slot_id)
3191		goto done;
3192
3193	vdev = xhci->devs[udev->slot_id];
3194	if (!vdev)
3195		goto done;
3196
3197	ep_index = xhci_get_endpoint_index(&host_ep->desc);
3198	ep = &vdev->eps[ep_index];
3199
3200	/* wait for hub_tt_work to finish clearing hub TT */
3201	if (ep->ep_state & EP_CLEARING_TT) {
3202		spin_unlock_irqrestore(&xhci->lock, flags);
3203		schedule_timeout_uninterruptible(1);
3204		goto rescan;
3205	}
3206
3207	if (ep->ep_state)
3208		xhci_dbg(xhci, "endpoint disable with ep_state 0x%x\n",
3209			 ep->ep_state);
3210done:
3211	host_ep->hcpriv = NULL;
3212	spin_unlock_irqrestore(&xhci->lock, flags);
3213}
3214
3215/*
3216 * Called after usb core issues a clear halt control message.
3217 * The host side of the halt should already be cleared by a reset endpoint
3218 * command issued when the STALL event was received.
3219 *
3220 * The reset endpoint command may only be issued to endpoints in the halted
3221 * state. For software that wishes to reset the data toggle or sequence number
3222 * of an endpoint that isn't in the halted state this function will issue a
3223 * configure endpoint command with the Drop and Add bits set for the target
3224 * endpoint. Refer to the additional note in xhci spcification section 4.6.8.
 
 
 
3225 */
3226
3227static void xhci_endpoint_reset(struct usb_hcd *hcd,
3228		struct usb_host_endpoint *host_ep)
3229{
3230	struct xhci_hcd *xhci;
3231	struct usb_device *udev;
3232	struct xhci_virt_device *vdev;
3233	struct xhci_virt_ep *ep;
3234	struct xhci_input_control_ctx *ctrl_ctx;
3235	struct xhci_command *stop_cmd, *cfg_cmd;
3236	unsigned int ep_index;
3237	unsigned long flags;
3238	u32 ep_flag;
3239	int err;
3240
3241	xhci = hcd_to_xhci(hcd);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
3242	if (!host_ep->hcpriv)
3243		return;
3244	udev = (struct usb_device *) host_ep->hcpriv;
3245	vdev = xhci->devs[udev->slot_id];
3246
3247	/*
3248	 * vdev may be lost due to xHC restore error and re-initialization
3249	 * during S3/S4 resume. A new vdev will be allocated later by
3250	 * xhci_discover_or_reset_device()
3251	 */
3252	if (!udev->slot_id || !vdev)
3253		return;
3254	ep_index = xhci_get_endpoint_index(&host_ep->desc);
3255	ep = &vdev->eps[ep_index];
3256
3257	/* Bail out if toggle is already being cleared by a endpoint reset */
3258	spin_lock_irqsave(&xhci->lock, flags);
3259	if (ep->ep_state & EP_HARD_CLEAR_TOGGLE) {
3260		ep->ep_state &= ~EP_HARD_CLEAR_TOGGLE;
3261		spin_unlock_irqrestore(&xhci->lock, flags);
3262		return;
3263	}
3264	spin_unlock_irqrestore(&xhci->lock, flags);
3265	/* Only interrupt and bulk ep's use data toggle, USB2 spec 5.5.4-> */
3266	if (usb_endpoint_xfer_control(&host_ep->desc) ||
3267	    usb_endpoint_xfer_isoc(&host_ep->desc))
3268		return;
3269
3270	ep_flag = xhci_get_endpoint_flag(&host_ep->desc);
3271
3272	if (ep_flag == SLOT_FLAG || ep_flag == EP0_FLAG)
3273		return;
3274
3275	stop_cmd = xhci_alloc_command(xhci, true, GFP_NOWAIT);
3276	if (!stop_cmd)
3277		return;
3278
3279	cfg_cmd = xhci_alloc_command_with_ctx(xhci, true, GFP_NOWAIT);
3280	if (!cfg_cmd)
3281		goto cleanup;
3282
3283	spin_lock_irqsave(&xhci->lock, flags);
3284
3285	/* block queuing new trbs and ringing ep doorbell */
3286	ep->ep_state |= EP_SOFT_CLEAR_TOGGLE;
3287
3288	/*
3289	 * Make sure endpoint ring is empty before resetting the toggle/seq.
3290	 * Driver is required to synchronously cancel all transfer request.
3291	 * Stop the endpoint to force xHC to update the output context
3292	 */
3293
3294	if (!list_empty(&ep->ring->td_list)) {
3295		dev_err(&udev->dev, "EP not empty, refuse reset\n");
3296		spin_unlock_irqrestore(&xhci->lock, flags);
3297		xhci_free_command(xhci, cfg_cmd);
3298		goto cleanup;
3299	}
3300
3301	err = xhci_queue_stop_endpoint(xhci, stop_cmd, udev->slot_id,
3302					ep_index, 0);
3303	if (err < 0) {
3304		spin_unlock_irqrestore(&xhci->lock, flags);
3305		xhci_free_command(xhci, cfg_cmd);
3306		xhci_dbg(xhci, "%s: Failed to queue stop ep command, %d ",
3307				__func__, err);
3308		goto cleanup;
3309	}
3310
3311	xhci_ring_cmd_db(xhci);
3312	spin_unlock_irqrestore(&xhci->lock, flags);
3313
3314	wait_for_completion(stop_cmd->completion);
3315
3316	spin_lock_irqsave(&xhci->lock, flags);
3317
3318	/* config ep command clears toggle if add and drop ep flags are set */
3319	ctrl_ctx = xhci_get_input_control_ctx(cfg_cmd->in_ctx);
3320	if (!ctrl_ctx) {
3321		spin_unlock_irqrestore(&xhci->lock, flags);
3322		xhci_free_command(xhci, cfg_cmd);
3323		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3324				__func__);
3325		goto cleanup;
3326	}
3327
3328	xhci_setup_input_ctx_for_config_ep(xhci, cfg_cmd->in_ctx, vdev->out_ctx,
3329					   ctrl_ctx, ep_flag, ep_flag);
3330	xhci_endpoint_copy(xhci, cfg_cmd->in_ctx, vdev->out_ctx, ep_index);
3331
3332	err = xhci_queue_configure_endpoint(xhci, cfg_cmd, cfg_cmd->in_ctx->dma,
3333				      udev->slot_id, false);
3334	if (err < 0) {
3335		spin_unlock_irqrestore(&xhci->lock, flags);
3336		xhci_free_command(xhci, cfg_cmd);
3337		xhci_dbg(xhci, "%s: Failed to queue config ep command, %d ",
3338				__func__, err);
3339		goto cleanup;
3340	}
3341
3342	xhci_ring_cmd_db(xhci);
3343	spin_unlock_irqrestore(&xhci->lock, flags);
3344
3345	wait_for_completion(cfg_cmd->completion);
3346
3347	xhci_free_command(xhci, cfg_cmd);
3348cleanup:
3349	xhci_free_command(xhci, stop_cmd);
3350	spin_lock_irqsave(&xhci->lock, flags);
3351	if (ep->ep_state & EP_SOFT_CLEAR_TOGGLE)
3352		ep->ep_state &= ~EP_SOFT_CLEAR_TOGGLE;
3353	spin_unlock_irqrestore(&xhci->lock, flags);
3354}
3355
3356static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
3357		struct usb_device *udev, struct usb_host_endpoint *ep,
3358		unsigned int slot_id)
3359{
3360	int ret;
3361	unsigned int ep_index;
3362	unsigned int ep_state;
3363
3364	if (!ep)
3365		return -EINVAL;
3366	ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
3367	if (ret <= 0)
3368		return ret ? ret : -EINVAL;
3369	if (usb_ss_max_streams(&ep->ss_ep_comp) == 0) {
3370		xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
3371				" descriptor for ep 0x%x does not support streams\n",
3372				ep->desc.bEndpointAddress);
3373		return -EINVAL;
3374	}
3375
3376	ep_index = xhci_get_endpoint_index(&ep->desc);
3377	ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3378	if (ep_state & EP_HAS_STREAMS ||
3379			ep_state & EP_GETTING_STREAMS) {
3380		xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
3381				"already has streams set up.\n",
3382				ep->desc.bEndpointAddress);
3383		xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
3384				"dynamic stream context array reallocation.\n");
3385		return -EINVAL;
3386	}
3387	if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
3388		xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
3389				"endpoint 0x%x; URBs are pending.\n",
3390				ep->desc.bEndpointAddress);
3391		return -EINVAL;
3392	}
3393	return 0;
3394}
3395
3396static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
3397		unsigned int *num_streams, unsigned int *num_stream_ctxs)
3398{
3399	unsigned int max_streams;
3400
3401	/* The stream context array size must be a power of two */
3402	*num_stream_ctxs = roundup_pow_of_two(*num_streams);
3403	/*
3404	 * Find out how many primary stream array entries the host controller
3405	 * supports.  Later we may use secondary stream arrays (similar to 2nd
3406	 * level page entries), but that's an optional feature for xHCI host
3407	 * controllers. xHCs must support at least 4 stream IDs.
3408	 */
3409	max_streams = HCC_MAX_PSA(xhci->hcc_params);
3410	if (*num_stream_ctxs > max_streams) {
3411		xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
3412				max_streams);
3413		*num_stream_ctxs = max_streams;
3414		*num_streams = max_streams;
3415	}
3416}
3417
3418/* Returns an error code if one of the endpoint already has streams.
3419 * This does not change any data structures, it only checks and gathers
3420 * information.
3421 */
3422static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
3423		struct usb_device *udev,
3424		struct usb_host_endpoint **eps, unsigned int num_eps,
3425		unsigned int *num_streams, u32 *changed_ep_bitmask)
3426{
3427	unsigned int max_streams;
3428	unsigned int endpoint_flag;
3429	int i;
3430	int ret;
3431
3432	for (i = 0; i < num_eps; i++) {
3433		ret = xhci_check_streams_endpoint(xhci, udev,
3434				eps[i], udev->slot_id);
3435		if (ret < 0)
3436			return ret;
3437
3438		max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
3439		if (max_streams < (*num_streams - 1)) {
3440			xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
3441					eps[i]->desc.bEndpointAddress,
3442					max_streams);
3443			*num_streams = max_streams+1;
3444		}
3445
3446		endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
3447		if (*changed_ep_bitmask & endpoint_flag)
3448			return -EINVAL;
3449		*changed_ep_bitmask |= endpoint_flag;
3450	}
3451	return 0;
3452}
3453
3454static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
3455		struct usb_device *udev,
3456		struct usb_host_endpoint **eps, unsigned int num_eps)
3457{
3458	u32 changed_ep_bitmask = 0;
3459	unsigned int slot_id;
3460	unsigned int ep_index;
3461	unsigned int ep_state;
3462	int i;
3463
3464	slot_id = udev->slot_id;
3465	if (!xhci->devs[slot_id])
3466		return 0;
3467
3468	for (i = 0; i < num_eps; i++) {
3469		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3470		ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3471		/* Are streams already being freed for the endpoint? */
3472		if (ep_state & EP_GETTING_NO_STREAMS) {
3473			xhci_warn(xhci, "WARN Can't disable streams for "
3474					"endpoint 0x%x, "
3475					"streams are being disabled already\n",
3476					eps[i]->desc.bEndpointAddress);
3477			return 0;
3478		}
3479		/* Are there actually any streams to free? */
3480		if (!(ep_state & EP_HAS_STREAMS) &&
3481				!(ep_state & EP_GETTING_STREAMS)) {
3482			xhci_warn(xhci, "WARN Can't disable streams for "
3483					"endpoint 0x%x, "
3484					"streams are already disabled!\n",
3485					eps[i]->desc.bEndpointAddress);
3486			xhci_warn(xhci, "WARN xhci_free_streams() called "
3487					"with non-streams endpoint\n");
3488			return 0;
3489		}
3490		changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3491	}
3492	return changed_ep_bitmask;
3493}
3494
3495/*
3496 * The USB device drivers use this function (through the HCD interface in USB
3497 * core) to prepare a set of bulk endpoints to use streams.  Streams are used to
3498 * coordinate mass storage command queueing across multiple endpoints (basically
3499 * a stream ID == a task ID).
3500 *
3501 * Setting up streams involves allocating the same size stream context array
3502 * for each endpoint and issuing a configure endpoint command for all endpoints.
3503 *
3504 * Don't allow the call to succeed if one endpoint only supports one stream
3505 * (which means it doesn't support streams at all).
3506 *
3507 * Drivers may get less stream IDs than they asked for, if the host controller
3508 * hardware or endpoints claim they can't support the number of requested
3509 * stream IDs.
3510 */
3511static int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
3512		struct usb_host_endpoint **eps, unsigned int num_eps,
3513		unsigned int num_streams, gfp_t mem_flags)
3514{
3515	int i, ret;
3516	struct xhci_hcd *xhci;
3517	struct xhci_virt_device *vdev;
3518	struct xhci_command *config_cmd;
3519	struct xhci_input_control_ctx *ctrl_ctx;
3520	unsigned int ep_index;
3521	unsigned int num_stream_ctxs;
3522	unsigned int max_packet;
3523	unsigned long flags;
3524	u32 changed_ep_bitmask = 0;
3525
3526	if (!eps)
3527		return -EINVAL;
3528
3529	/* Add one to the number of streams requested to account for
3530	 * stream 0 that is reserved for xHCI usage.
3531	 */
3532	num_streams += 1;
3533	xhci = hcd_to_xhci(hcd);
3534	xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3535			num_streams);
3536
3537	/* MaxPSASize value 0 (2 streams) means streams are not supported */
3538	if ((xhci->quirks & XHCI_BROKEN_STREAMS) ||
3539			HCC_MAX_PSA(xhci->hcc_params) < 4) {
3540		xhci_dbg(xhci, "xHCI controller does not support streams.\n");
3541		return -ENOSYS;
3542	}
3543
3544	config_cmd = xhci_alloc_command_with_ctx(xhci, true, mem_flags);
3545	if (!config_cmd)
3546		return -ENOMEM;
3547
3548	ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
3549	if (!ctrl_ctx) {
3550		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3551				__func__);
3552		xhci_free_command(xhci, config_cmd);
3553		return -ENOMEM;
3554	}
3555
3556	/* Check to make sure all endpoints are not already configured for
3557	 * streams.  While we're at it, find the maximum number of streams that
3558	 * all the endpoints will support and check for duplicate endpoints.
3559	 */
3560	spin_lock_irqsave(&xhci->lock, flags);
3561	ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3562			num_eps, &num_streams, &changed_ep_bitmask);
3563	if (ret < 0) {
3564		xhci_free_command(xhci, config_cmd);
3565		spin_unlock_irqrestore(&xhci->lock, flags);
3566		return ret;
3567	}
3568	if (num_streams <= 1) {
3569		xhci_warn(xhci, "WARN: endpoints can't handle "
3570				"more than one stream.\n");
3571		xhci_free_command(xhci, config_cmd);
3572		spin_unlock_irqrestore(&xhci->lock, flags);
3573		return -EINVAL;
3574	}
3575	vdev = xhci->devs[udev->slot_id];
3576	/* Mark each endpoint as being in transition, so
3577	 * xhci_urb_enqueue() will reject all URBs.
3578	 */
3579	for (i = 0; i < num_eps; i++) {
3580		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3581		vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3582	}
3583	spin_unlock_irqrestore(&xhci->lock, flags);
3584
3585	/* Setup internal data structures and allocate HW data structures for
3586	 * streams (but don't install the HW structures in the input context
3587	 * until we're sure all memory allocation succeeded).
3588	 */
3589	xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3590	xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3591			num_stream_ctxs, num_streams);
3592
3593	for (i = 0; i < num_eps; i++) {
3594		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3595		max_packet = usb_endpoint_maxp(&eps[i]->desc);
3596		vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3597				num_stream_ctxs,
3598				num_streams,
3599				max_packet, mem_flags);
3600		if (!vdev->eps[ep_index].stream_info)
3601			goto cleanup;
3602		/* Set maxPstreams in endpoint context and update deq ptr to
3603		 * point to stream context array. FIXME
3604		 */
3605	}
3606
3607	/* Set up the input context for a configure endpoint command. */
3608	for (i = 0; i < num_eps; i++) {
3609		struct xhci_ep_ctx *ep_ctx;
3610
3611		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3612		ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3613
3614		xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3615				vdev->out_ctx, ep_index);
3616		xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3617				vdev->eps[ep_index].stream_info);
3618	}
3619	/* Tell the HW to drop its old copy of the endpoint context info
3620	 * and add the updated copy from the input context.
3621	 */
3622	xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
3623			vdev->out_ctx, ctrl_ctx,
3624			changed_ep_bitmask, changed_ep_bitmask);
3625
3626	/* Issue and wait for the configure endpoint command */
3627	ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3628			false, false);
3629
3630	/* xHC rejected the configure endpoint command for some reason, so we
3631	 * leave the old ring intact and free our internal streams data
3632	 * structure.
3633	 */
3634	if (ret < 0)
3635		goto cleanup;
3636
3637	spin_lock_irqsave(&xhci->lock, flags);
3638	for (i = 0; i < num_eps; i++) {
3639		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3640		vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3641		xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3642			 udev->slot_id, ep_index);
3643		vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3644	}
3645	xhci_free_command(xhci, config_cmd);
3646	spin_unlock_irqrestore(&xhci->lock, flags);
3647
3648	for (i = 0; i < num_eps; i++) {
3649		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3650		xhci_debugfs_create_stream_files(xhci, vdev, ep_index);
3651	}
3652	/* Subtract 1 for stream 0, which drivers can't use */
3653	return num_streams - 1;
3654
3655cleanup:
3656	/* If it didn't work, free the streams! */
3657	for (i = 0; i < num_eps; i++) {
3658		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3659		xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
3660		vdev->eps[ep_index].stream_info = NULL;
3661		/* FIXME Unset maxPstreams in endpoint context and
3662		 * update deq ptr to point to normal string ring.
3663		 */
3664		vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3665		vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3666		xhci_endpoint_zero(xhci, vdev, eps[i]);
3667	}
3668	xhci_free_command(xhci, config_cmd);
3669	return -ENOMEM;
3670}
3671
3672/* Transition the endpoint from using streams to being a "normal" endpoint
3673 * without streams.
3674 *
3675 * Modify the endpoint context state, submit a configure endpoint command,
3676 * and free all endpoint rings for streams if that completes successfully.
3677 */
3678static int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
3679		struct usb_host_endpoint **eps, unsigned int num_eps,
3680		gfp_t mem_flags)
3681{
3682	int i, ret;
3683	struct xhci_hcd *xhci;
3684	struct xhci_virt_device *vdev;
3685	struct xhci_command *command;
3686	struct xhci_input_control_ctx *ctrl_ctx;
3687	unsigned int ep_index;
3688	unsigned long flags;
3689	u32 changed_ep_bitmask;
3690
3691	xhci = hcd_to_xhci(hcd);
3692	vdev = xhci->devs[udev->slot_id];
3693
3694	/* Set up a configure endpoint command to remove the streams rings */
3695	spin_lock_irqsave(&xhci->lock, flags);
3696	changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3697			udev, eps, num_eps);
3698	if (changed_ep_bitmask == 0) {
3699		spin_unlock_irqrestore(&xhci->lock, flags);
3700		return -EINVAL;
3701	}
3702
3703	/* Use the xhci_command structure from the first endpoint.  We may have
3704	 * allocated too many, but the driver may call xhci_free_streams() for
3705	 * each endpoint it grouped into one call to xhci_alloc_streams().
3706	 */
3707	ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3708	command = vdev->eps[ep_index].stream_info->free_streams_command;
3709	ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
3710	if (!ctrl_ctx) {
3711		spin_unlock_irqrestore(&xhci->lock, flags);
3712		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3713				__func__);
3714		return -EINVAL;
3715	}
3716
3717	for (i = 0; i < num_eps; i++) {
3718		struct xhci_ep_ctx *ep_ctx;
3719
3720		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3721		ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3722		xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3723			EP_GETTING_NO_STREAMS;
3724
3725		xhci_endpoint_copy(xhci, command->in_ctx,
3726				vdev->out_ctx, ep_index);
3727		xhci_setup_no_streams_ep_input_ctx(ep_ctx,
3728				&vdev->eps[ep_index]);
3729	}
3730	xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
3731			vdev->out_ctx, ctrl_ctx,
3732			changed_ep_bitmask, changed_ep_bitmask);
3733	spin_unlock_irqrestore(&xhci->lock, flags);
3734
3735	/* Issue and wait for the configure endpoint command,
3736	 * which must succeed.
3737	 */
3738	ret = xhci_configure_endpoint(xhci, udev, command,
3739			false, true);
3740
3741	/* xHC rejected the configure endpoint command for some reason, so we
3742	 * leave the streams rings intact.
3743	 */
3744	if (ret < 0)
3745		return ret;
3746
3747	spin_lock_irqsave(&xhci->lock, flags);
3748	for (i = 0; i < num_eps; i++) {
3749		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3750		xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
3751		vdev->eps[ep_index].stream_info = NULL;
3752		/* FIXME Unset maxPstreams in endpoint context and
3753		 * update deq ptr to point to normal string ring.
3754		 */
3755		vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3756		vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3757	}
3758	spin_unlock_irqrestore(&xhci->lock, flags);
3759
3760	return 0;
3761}
3762
3763/*
3764 * Deletes endpoint resources for endpoints that were active before a Reset
3765 * Device command, or a Disable Slot command.  The Reset Device command leaves
3766 * the control endpoint intact, whereas the Disable Slot command deletes it.
3767 *
3768 * Must be called with xhci->lock held.
3769 */
3770void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3771	struct xhci_virt_device *virt_dev, bool drop_control_ep)
3772{
3773	int i;
3774	unsigned int num_dropped_eps = 0;
3775	unsigned int drop_flags = 0;
3776
3777	for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3778		if (virt_dev->eps[i].ring) {
3779			drop_flags |= 1 << i;
3780			num_dropped_eps++;
3781		}
3782	}
3783	xhci->num_active_eps -= num_dropped_eps;
3784	if (num_dropped_eps)
3785		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3786				"Dropped %u ep ctxs, flags = 0x%x, "
3787				"%u now active.",
3788				num_dropped_eps, drop_flags,
3789				xhci->num_active_eps);
3790}
3791
3792/*
3793 * This submits a Reset Device Command, which will set the device state to 0,
3794 * set the device address to 0, and disable all the endpoints except the default
3795 * control endpoint.  The USB core should come back and call
3796 * xhci_address_device(), and then re-set up the configuration.  If this is
3797 * called because of a usb_reset_and_verify_device(), then the old alternate
3798 * settings will be re-installed through the normal bandwidth allocation
3799 * functions.
3800 *
3801 * Wait for the Reset Device command to finish.  Remove all structures
3802 * associated with the endpoints that were disabled.  Clear the input device
3803 * structure? Reset the control endpoint 0 max packet size?
3804 *
3805 * If the virt_dev to be reset does not exist or does not match the udev,
3806 * it means the device is lost, possibly due to the xHC restore error and
3807 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3808 * re-allocate the device.
3809 */
3810static int xhci_discover_or_reset_device(struct usb_hcd *hcd,
3811		struct usb_device *udev)
3812{
3813	int ret, i;
3814	unsigned long flags;
3815	struct xhci_hcd *xhci;
3816	unsigned int slot_id;
3817	struct xhci_virt_device *virt_dev;
3818	struct xhci_command *reset_device_cmd;
3819	struct xhci_slot_ctx *slot_ctx;
3820	int old_active_eps = 0;
3821
3822	ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
3823	if (ret <= 0)
3824		return ret;
3825	xhci = hcd_to_xhci(hcd);
3826	slot_id = udev->slot_id;
3827	virt_dev = xhci->devs[slot_id];
3828	if (!virt_dev) {
3829		xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3830				"not exist. Re-allocate the device\n", slot_id);
3831		ret = xhci_alloc_dev(hcd, udev);
3832		if (ret == 1)
3833			return 0;
3834		else
3835			return -EINVAL;
3836	}
3837
3838	if (virt_dev->tt_info)
3839		old_active_eps = virt_dev->tt_info->active_eps;
3840
3841	if (virt_dev->udev != udev) {
3842		/* If the virt_dev and the udev does not match, this virt_dev
3843		 * may belong to another udev.
3844		 * Re-allocate the device.
3845		 */
3846		xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3847				"not match the udev. Re-allocate the device\n",
3848				slot_id);
3849		ret = xhci_alloc_dev(hcd, udev);
3850		if (ret == 1)
3851			return 0;
3852		else
3853			return -EINVAL;
3854	}
3855
3856	/* If device is not setup, there is no point in resetting it */
3857	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3858	if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3859						SLOT_STATE_DISABLED)
3860		return 0;
3861
3862	trace_xhci_discover_or_reset_device(slot_ctx);
3863
3864	xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3865	/* Allocate the command structure that holds the struct completion.
3866	 * Assume we're in process context, since the normal device reset
3867	 * process has to wait for the device anyway.  Storage devices are
3868	 * reset as part of error handling, so use GFP_NOIO instead of
3869	 * GFP_KERNEL.
3870	 */
3871	reset_device_cmd = xhci_alloc_command(xhci, true, GFP_NOIO);
3872	if (!reset_device_cmd) {
3873		xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3874		return -ENOMEM;
3875	}
3876
3877	/* Attempt to submit the Reset Device command to the command ring */
3878	spin_lock_irqsave(&xhci->lock, flags);
3879
3880	ret = xhci_queue_reset_device(xhci, reset_device_cmd, slot_id);
3881	if (ret) {
3882		xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3883		spin_unlock_irqrestore(&xhci->lock, flags);
3884		goto command_cleanup;
3885	}
3886	xhci_ring_cmd_db(xhci);
3887	spin_unlock_irqrestore(&xhci->lock, flags);
3888
3889	/* Wait for the Reset Device command to finish */
3890	wait_for_completion(reset_device_cmd->completion);
3891
3892	/* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3893	 * unless we tried to reset a slot ID that wasn't enabled,
3894	 * or the device wasn't in the addressed or configured state.
3895	 */
3896	ret = reset_device_cmd->status;
3897	switch (ret) {
3898	case COMP_COMMAND_ABORTED:
3899	case COMP_COMMAND_RING_STOPPED:
3900		xhci_warn(xhci, "Timeout waiting for reset device command\n");
3901		ret = -ETIME;
3902		goto command_cleanup;
3903	case COMP_SLOT_NOT_ENABLED_ERROR: /* 0.95 completion for bad slot ID */
3904	case COMP_CONTEXT_STATE_ERROR: /* 0.96 completion code for same thing */
3905		xhci_dbg(xhci, "Can't reset device (slot ID %u) in %s state\n",
3906				slot_id,
3907				xhci_get_slot_state(xhci, virt_dev->out_ctx));
3908		xhci_dbg(xhci, "Not freeing device rings.\n");
3909		/* Don't treat this as an error.  May change my mind later. */
3910		ret = 0;
3911		goto command_cleanup;
3912	case COMP_SUCCESS:
3913		xhci_dbg(xhci, "Successful reset device command.\n");
3914		break;
3915	default:
3916		if (xhci_is_vendor_info_code(xhci, ret))
3917			break;
3918		xhci_warn(xhci, "Unknown completion code %u for "
3919				"reset device command.\n", ret);
3920		ret = -EINVAL;
3921		goto command_cleanup;
3922	}
3923
3924	/* Free up host controller endpoint resources */
3925	if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3926		spin_lock_irqsave(&xhci->lock, flags);
3927		/* Don't delete the default control endpoint resources */
3928		xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3929		spin_unlock_irqrestore(&xhci->lock, flags);
3930	}
3931
3932	/* Everything but endpoint 0 is disabled, so free the rings. */
3933	for (i = 1; i < 31; i++) {
3934		struct xhci_virt_ep *ep = &virt_dev->eps[i];
3935
3936		if (ep->ep_state & EP_HAS_STREAMS) {
3937			xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on device reset, freeing streams.\n",
3938					xhci_get_endpoint_address(i));
3939			xhci_free_stream_info(xhci, ep->stream_info);
3940			ep->stream_info = NULL;
3941			ep->ep_state &= ~EP_HAS_STREAMS;
3942		}
3943
3944		if (ep->ring) {
3945			xhci_debugfs_remove_endpoint(xhci, virt_dev, i);
3946			xhci_free_endpoint_ring(xhci, virt_dev, i);
3947		}
3948		if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3949			xhci_drop_ep_from_interval_table(xhci,
3950					&virt_dev->eps[i].bw_info,
3951					virt_dev->bw_table,
3952					udev,
3953					&virt_dev->eps[i],
3954					virt_dev->tt_info);
3955		xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
3956	}
3957	/* If necessary, update the number of active TTs on this root port */
3958	xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
3959	virt_dev->flags = 0;
3960	ret = 0;
3961
3962command_cleanup:
3963	xhci_free_command(xhci, reset_device_cmd);
3964	return ret;
3965}
3966
3967/*
3968 * At this point, the struct usb_device is about to go away, the device has
3969 * disconnected, and all traffic has been stopped and the endpoints have been
3970 * disabled.  Free any HC data structures associated with that device.
3971 */
3972static void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
3973{
3974	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3975	struct xhci_virt_device *virt_dev;
3976	struct xhci_slot_ctx *slot_ctx;
3977	unsigned long flags;
3978	int i, ret;
3979
3980	/*
3981	 * We called pm_runtime_get_noresume when the device was attached.
3982	 * Decrement the counter here to allow controller to runtime suspend
3983	 * if no devices remain.
3984	 */
3985	if (xhci->quirks & XHCI_RESET_ON_RESUME)
3986		pm_runtime_put_noidle(hcd->self.controller);
3987
3988	ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
3989	/* If the host is halted due to driver unload, we still need to free the
3990	 * device.
3991	 */
3992	if (ret <= 0 && ret != -ENODEV)
3993		return;
3994
3995	virt_dev = xhci->devs[udev->slot_id];
3996	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3997	trace_xhci_free_dev(slot_ctx);
3998
3999	/* Stop any wayward timer functions (which may grab the lock) */
4000	for (i = 0; i < 31; i++)
4001		virt_dev->eps[i].ep_state &= ~EP_STOP_CMD_PENDING;
4002	virt_dev->udev = NULL;
4003	xhci_disable_slot(xhci, udev->slot_id);
4004
4005	spin_lock_irqsave(&xhci->lock, flags);
4006	xhci_free_virt_device(xhci, udev->slot_id);
4007	spin_unlock_irqrestore(&xhci->lock, flags);
4008
4009}
4010
4011int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id)
4012{
4013	struct xhci_command *command;
4014	unsigned long flags;
4015	u32 state;
4016	int ret;
4017
4018	command = xhci_alloc_command(xhci, true, GFP_KERNEL);
4019	if (!command)
4020		return -ENOMEM;
4021
4022	xhci_debugfs_remove_slot(xhci, slot_id);
4023
4024	spin_lock_irqsave(&xhci->lock, flags);
4025	/* Don't disable the slot if the host controller is dead. */
4026	state = readl(&xhci->op_regs->status);
4027	if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
4028			(xhci->xhc_state & XHCI_STATE_HALTED)) {
4029		spin_unlock_irqrestore(&xhci->lock, flags);
4030		kfree(command);
4031		return -ENODEV;
4032	}
4033
4034	ret = xhci_queue_slot_control(xhci, command, TRB_DISABLE_SLOT,
4035				slot_id);
4036	if (ret) {
4037		spin_unlock_irqrestore(&xhci->lock, flags);
4038		kfree(command);
4039		return ret;
4040	}
4041	xhci_ring_cmd_db(xhci);
4042	spin_unlock_irqrestore(&xhci->lock, flags);
4043
4044	wait_for_completion(command->completion);
4045
4046	if (command->status != COMP_SUCCESS)
4047		xhci_warn(xhci, "Unsuccessful disable slot %u command, status %d\n",
4048			  slot_id, command->status);
4049
4050	xhci_free_command(xhci, command);
4051
4052	return 0;
4053}
4054
4055/*
4056 * Checks if we have enough host controller resources for the default control
4057 * endpoint.
4058 *
4059 * Must be called with xhci->lock held.
4060 */
4061static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
4062{
4063	if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
4064		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
4065				"Not enough ep ctxs: "
4066				"%u active, need to add 1, limit is %u.",
4067				xhci->num_active_eps, xhci->limit_active_eps);
4068		return -ENOMEM;
4069	}
4070	xhci->num_active_eps += 1;
4071	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
4072			"Adding 1 ep ctx, %u now active.",
4073			xhci->num_active_eps);
4074	return 0;
4075}
4076
4077
4078/*
4079 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
4080 * timed out, or allocating memory failed.  Returns 1 on success.
4081 */
4082int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
4083{
4084	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4085	struct xhci_virt_device *vdev;
4086	struct xhci_slot_ctx *slot_ctx;
4087	unsigned long flags;
4088	int ret, slot_id;
4089	struct xhci_command *command;
4090
4091	command = xhci_alloc_command(xhci, true, GFP_KERNEL);
4092	if (!command)
4093		return 0;
4094
4095	spin_lock_irqsave(&xhci->lock, flags);
4096	ret = xhci_queue_slot_control(xhci, command, TRB_ENABLE_SLOT, 0);
4097	if (ret) {
4098		spin_unlock_irqrestore(&xhci->lock, flags);
4099		xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
4100		xhci_free_command(xhci, command);
4101		return 0;
4102	}
4103	xhci_ring_cmd_db(xhci);
4104	spin_unlock_irqrestore(&xhci->lock, flags);
4105
4106	wait_for_completion(command->completion);
4107	slot_id = command->slot_id;
4108
4109	if (!slot_id || command->status != COMP_SUCCESS) {
4110		xhci_err(xhci, "Error while assigning device slot ID: %s\n",
4111			 xhci_trb_comp_code_string(command->status));
4112		xhci_err(xhci, "Max number of devices this xHCI host supports is %u.\n",
4113				HCS_MAX_SLOTS(
4114					readl(&xhci->cap_regs->hcs_params1)));
4115		xhci_free_command(xhci, command);
4116		return 0;
4117	}
4118
4119	xhci_free_command(xhci, command);
4120
4121	if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
4122		spin_lock_irqsave(&xhci->lock, flags);
4123		ret = xhci_reserve_host_control_ep_resources(xhci);
4124		if (ret) {
4125			spin_unlock_irqrestore(&xhci->lock, flags);
4126			xhci_warn(xhci, "Not enough host resources, "
4127					"active endpoint contexts = %u\n",
4128					xhci->num_active_eps);
4129			goto disable_slot;
4130		}
4131		spin_unlock_irqrestore(&xhci->lock, flags);
4132	}
4133	/* Use GFP_NOIO, since this function can be called from
4134	 * xhci_discover_or_reset_device(), which may be called as part of
4135	 * mass storage driver error handling.
4136	 */
4137	if (!xhci_alloc_virt_device(xhci, slot_id, udev, GFP_NOIO)) {
4138		xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
4139		goto disable_slot;
4140	}
4141	vdev = xhci->devs[slot_id];
4142	slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
4143	trace_xhci_alloc_dev(slot_ctx);
4144
4145	udev->slot_id = slot_id;
4146
4147	xhci_debugfs_create_slot(xhci, slot_id);
4148
4149	/*
4150	 * If resetting upon resume, we can't put the controller into runtime
4151	 * suspend if there is a device attached.
4152	 */
4153	if (xhci->quirks & XHCI_RESET_ON_RESUME)
4154		pm_runtime_get_noresume(hcd->self.controller);
4155
4156	/* Is this a LS or FS device under a HS hub? */
4157	/* Hub or peripherial? */
4158	return 1;
4159
4160disable_slot:
4161	xhci_disable_slot(xhci, udev->slot_id);
4162	xhci_free_virt_device(xhci, udev->slot_id);
4163
4164	return 0;
4165}
4166
4167/*
4168 * Issue an Address Device command and optionally send a corresponding
4169 * SetAddress request to the device.
 
 
 
 
 
 
4170 */
4171static int xhci_setup_device(struct usb_hcd *hcd, struct usb_device *udev,
4172			     enum xhci_setup_dev setup)
4173{
4174	const char *act = setup == SETUP_CONTEXT_ONLY ? "context" : "address";
4175	unsigned long flags;
4176	struct xhci_virt_device *virt_dev;
4177	int ret = 0;
4178	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4179	struct xhci_slot_ctx *slot_ctx;
4180	struct xhci_input_control_ctx *ctrl_ctx;
4181	u64 temp_64;
4182	struct xhci_command *command = NULL;
4183
4184	mutex_lock(&xhci->mutex);
4185
4186	if (xhci->xhc_state) {	/* dying, removing or halted */
4187		ret = -ESHUTDOWN;
4188		goto out;
4189	}
4190
4191	if (!udev->slot_id) {
4192		xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4193				"Bad Slot ID %d", udev->slot_id);
4194		ret = -EINVAL;
4195		goto out;
4196	}
4197
4198	virt_dev = xhci->devs[udev->slot_id];
4199
4200	if (WARN_ON(!virt_dev)) {
4201		/*
4202		 * In plug/unplug torture test with an NEC controller,
4203		 * a zero-dereference was observed once due to virt_dev = 0.
4204		 * Print useful debug rather than crash if it is observed again!
4205		 */
4206		xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
4207			udev->slot_id);
4208		ret = -EINVAL;
4209		goto out;
4210	}
4211	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
4212	trace_xhci_setup_device_slot(slot_ctx);
4213
4214	if (setup == SETUP_CONTEXT_ONLY) {
4215		if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
4216		    SLOT_STATE_DEFAULT) {
4217			xhci_dbg(xhci, "Slot already in default state\n");
4218			goto out;
4219		}
4220	}
4221
4222	command = xhci_alloc_command(xhci, true, GFP_KERNEL);
4223	if (!command) {
4224		ret = -ENOMEM;
4225		goto out;
4226	}
4227
4228	command->in_ctx = virt_dev->in_ctx;
 
4229
4230	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
4231	ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
4232	if (!ctrl_ctx) {
4233		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4234				__func__);
4235		ret = -EINVAL;
4236		goto out;
4237	}
4238	/*
4239	 * If this is the first Set Address since device plug-in or
4240	 * virt_device realloaction after a resume with an xHCI power loss,
4241	 * then set up the slot context.
4242	 */
4243	if (!slot_ctx->dev_info)
4244		xhci_setup_addressable_virt_dev(xhci, udev);
4245	/* Otherwise, update the control endpoint ring enqueue pointer. */
4246	else
4247		xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
4248	ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
4249	ctrl_ctx->drop_flags = 0;
4250
4251	trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
4252				le32_to_cpu(slot_ctx->dev_info) >> 27);
4253
4254	trace_xhci_address_ctrl_ctx(ctrl_ctx);
4255	spin_lock_irqsave(&xhci->lock, flags);
4256	trace_xhci_setup_device(virt_dev);
4257	ret = xhci_queue_address_device(xhci, command, virt_dev->in_ctx->dma,
4258					udev->slot_id, setup);
4259	if (ret) {
4260		spin_unlock_irqrestore(&xhci->lock, flags);
4261		xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4262				"FIXME: allocate a command ring segment");
4263		goto out;
4264	}
4265	xhci_ring_cmd_db(xhci);
4266	spin_unlock_irqrestore(&xhci->lock, flags);
4267
4268	/* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
4269	wait_for_completion(command->completion);
4270
4271	/* FIXME: From section 4.3.4: "Software shall be responsible for timing
4272	 * the SetAddress() "recovery interval" required by USB and aborting the
4273	 * command on a timeout.
4274	 */
4275	switch (command->status) {
4276	case COMP_COMMAND_ABORTED:
4277	case COMP_COMMAND_RING_STOPPED:
4278		xhci_warn(xhci, "Timeout while waiting for setup device command\n");
4279		ret = -ETIME;
4280		break;
4281	case COMP_CONTEXT_STATE_ERROR:
4282	case COMP_SLOT_NOT_ENABLED_ERROR:
4283		xhci_err(xhci, "Setup ERROR: setup %s command for slot %d.\n",
4284			 act, udev->slot_id);
4285		ret = -EINVAL;
4286		break;
4287	case COMP_USB_TRANSACTION_ERROR:
4288		dev_warn(&udev->dev, "Device not responding to setup %s.\n", act);
4289
4290		mutex_unlock(&xhci->mutex);
4291		ret = xhci_disable_slot(xhci, udev->slot_id);
4292		xhci_free_virt_device(xhci, udev->slot_id);
4293		if (!ret)
4294			xhci_alloc_dev(hcd, udev);
4295		kfree(command->completion);
4296		kfree(command);
4297		return -EPROTO;
4298	case COMP_INCOMPATIBLE_DEVICE_ERROR:
4299		dev_warn(&udev->dev,
4300			 "ERROR: Incompatible device for setup %s command\n", act);
4301		ret = -ENODEV;
4302		break;
4303	case COMP_SUCCESS:
4304		xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4305			       "Successful setup %s command", act);
4306		break;
4307	default:
4308		xhci_err(xhci,
4309			 "ERROR: unexpected setup %s command completion code 0x%x.\n",
4310			 act, command->status);
4311		trace_xhci_address_ctx(xhci, virt_dev->out_ctx, 1);
4312		ret = -EINVAL;
4313		break;
4314	}
4315	if (ret)
4316		goto out;
4317	temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
4318	xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4319			"Op regs DCBAA ptr = %#016llx", temp_64);
4320	xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4321		"Slot ID %d dcbaa entry @%p = %#016llx",
4322		udev->slot_id,
4323		&xhci->dcbaa->dev_context_ptrs[udev->slot_id],
4324		(unsigned long long)
4325		le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
4326	xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4327			"Output Context DMA address = %#08llx",
4328			(unsigned long long)virt_dev->out_ctx->dma);
4329	trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
4330				le32_to_cpu(slot_ctx->dev_info) >> 27);
4331	/*
4332	 * USB core uses address 1 for the roothubs, so we add one to the
4333	 * address given back to us by the HC.
4334	 */
4335	trace_xhci_address_ctx(xhci, virt_dev->out_ctx,
4336				le32_to_cpu(slot_ctx->dev_info) >> 27);
4337	/* Zero the input context control for later use */
4338	ctrl_ctx->add_flags = 0;
4339	ctrl_ctx->drop_flags = 0;
4340	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
4341	udev->devaddr = (u8)(le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
4342
4343	xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4344		       "Internal device address = %d",
4345		       le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
4346out:
4347	mutex_unlock(&xhci->mutex);
4348	if (command) {
4349		kfree(command->completion);
4350		kfree(command);
4351	}
4352	return ret;
4353}
4354
4355static int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
 
4356{
4357	return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ADDRESS);
4358}
4359
4360static int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev)
4361{
4362	return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ONLY);
 
4363}
4364
4365/*
4366 * Transfer the port index into real index in the HW port status
4367 * registers. Caculate offset between the port's PORTSC register
4368 * and port status base. Divide the number of per port register
4369 * to get the real index. The raw port number bases 1.
4370 */
4371int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1)
4372{
4373	struct xhci_hub *rhub;
4374
4375	rhub = xhci_get_rhub(hcd);
4376	return rhub->ports[port1 - 1]->hw_portnum + 1;
4377}
4378
4379/*
4380 * Issue an Evaluate Context command to change the Maximum Exit Latency in the
4381 * slot context.  If that succeeds, store the new MEL in the xhci_virt_device.
4382 */
4383static int __maybe_unused xhci_change_max_exit_latency(struct xhci_hcd *xhci,
4384			struct usb_device *udev, u16 max_exit_latency)
4385{
4386	struct xhci_virt_device *virt_dev;
4387	struct xhci_command *command;
4388	struct xhci_input_control_ctx *ctrl_ctx;
4389	struct xhci_slot_ctx *slot_ctx;
4390	unsigned long flags;
4391	int ret;
4392
4393	command = xhci_alloc_command_with_ctx(xhci, true, GFP_KERNEL);
4394	if (!command)
4395		return -ENOMEM;
4396
4397	spin_lock_irqsave(&xhci->lock, flags);
4398
4399	virt_dev = xhci->devs[udev->slot_id];
4400
4401	/*
4402	 * virt_dev might not exists yet if xHC resumed from hibernate (S4) and
4403	 * xHC was re-initialized. Exit latency will be set later after
4404	 * hub_port_finish_reset() is done and xhci->devs[] are re-allocated
4405	 */
4406
4407	if (!virt_dev || max_exit_latency == virt_dev->current_mel) {
4408		spin_unlock_irqrestore(&xhci->lock, flags);
 
4409		return 0;
4410	}
4411
4412	/* Attempt to issue an Evaluate Context command to change the MEL. */
4413	ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
4414	if (!ctrl_ctx) {
4415		spin_unlock_irqrestore(&xhci->lock, flags);
4416		xhci_free_command(xhci, command);
4417		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4418				__func__);
4419		return -ENOMEM;
4420	}
4421
4422	xhci_slot_copy(xhci, command->in_ctx, virt_dev->out_ctx);
4423	spin_unlock_irqrestore(&xhci->lock, flags);
4424
4425	ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
4426	slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
4427	slot_ctx->dev_info2 &= cpu_to_le32(~((u32) MAX_EXIT));
4428	slot_ctx->dev_info2 |= cpu_to_le32(max_exit_latency);
4429	slot_ctx->dev_state = 0;
4430
4431	xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
4432			"Set up evaluate context for LPM MEL change.");
4433
4434	/* Issue and wait for the evaluate context command. */
4435	ret = xhci_configure_endpoint(xhci, udev, command,
4436			true, true);
4437
4438	if (!ret) {
4439		spin_lock_irqsave(&xhci->lock, flags);
4440		virt_dev->current_mel = max_exit_latency;
4441		spin_unlock_irqrestore(&xhci->lock, flags);
4442	}
4443
4444	xhci_free_command(xhci, command);
4445
4446	return ret;
4447}
4448
4449#ifdef CONFIG_PM
4450
4451/* BESL to HIRD Encoding array for USB2 LPM */
4452static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
4453	3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
4454
4455/* Calculate HIRD/BESL for USB2 PORTPMSC*/
4456static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
4457					struct usb_device *udev)
4458{
4459	int u2del, besl, besl_host;
4460	int besl_device = 0;
4461	u32 field;
4462
4463	u2del = HCS_U2_LATENCY(xhci->hcs_params3);
4464	field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4465
4466	if (field & USB_BESL_SUPPORT) {
4467		for (besl_host = 0; besl_host < 16; besl_host++) {
4468			if (xhci_besl_encoding[besl_host] >= u2del)
4469				break;
4470		}
4471		/* Use baseline BESL value as default */
4472		if (field & USB_BESL_BASELINE_VALID)
4473			besl_device = USB_GET_BESL_BASELINE(field);
4474		else if (field & USB_BESL_DEEP_VALID)
4475			besl_device = USB_GET_BESL_DEEP(field);
4476	} else {
4477		if (u2del <= 50)
4478			besl_host = 0;
4479		else
4480			besl_host = (u2del - 51) / 75 + 1;
4481	}
4482
4483	besl = besl_host + besl_device;
4484	if (besl > 15)
4485		besl = 15;
4486
4487	return besl;
4488}
4489
4490/* Calculate BESLD, L1 timeout and HIRDM for USB2 PORTHLPMC */
4491static int xhci_calculate_usb2_hw_lpm_params(struct usb_device *udev)
4492{
4493	u32 field;
4494	int l1;
4495	int besld = 0;
4496	int hirdm = 0;
4497
4498	field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4499
4500	/* xHCI l1 is set in steps of 256us, xHCI 1.0 section 5.4.11.2 */
4501	l1 = udev->l1_params.timeout / 256;
4502
4503	/* device has preferred BESLD */
4504	if (field & USB_BESL_DEEP_VALID) {
4505		besld = USB_GET_BESL_DEEP(field);
4506		hirdm = 1;
4507	}
4508
4509	return PORT_BESLD(besld) | PORT_L1_TIMEOUT(l1) | PORT_HIRDM(hirdm);
4510}
4511
4512static int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4513			struct usb_device *udev, int enable)
4514{
4515	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
4516	struct xhci_port **ports;
4517	__le32 __iomem	*pm_addr, *hlpm_addr;
4518	u32		pm_val, hlpm_val, field;
4519	unsigned int	port_num;
4520	unsigned long	flags;
4521	int		hird, exit_latency;
4522	int		ret;
4523
4524	if (xhci->quirks & XHCI_HW_LPM_DISABLE)
4525		return -EPERM;
4526
4527	if (hcd->speed >= HCD_USB3 || !xhci->hw_lpm_support ||
4528			!udev->lpm_capable)
4529		return -EPERM;
4530
4531	if (!udev->parent || udev->parent->parent ||
4532			udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4533		return -EPERM;
4534
4535	if (udev->usb2_hw_lpm_capable != 1)
4536		return -EPERM;
4537
4538	spin_lock_irqsave(&xhci->lock, flags);
4539
4540	ports = xhci->usb2_rhub.ports;
4541	port_num = udev->portnum - 1;
4542	pm_addr = ports[port_num]->addr + PORTPMSC;
4543	pm_val = readl(pm_addr);
4544	hlpm_addr = ports[port_num]->addr + PORTHLPMC;
4545
4546	xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
4547			enable ? "enable" : "disable", port_num + 1);
4548
4549	if (enable) {
4550		/* Host supports BESL timeout instead of HIRD */
4551		if (udev->usb2_hw_lpm_besl_capable) {
4552			/* if device doesn't have a preferred BESL value use a
4553			 * default one which works with mixed HIRD and BESL
4554			 * systems. See XHCI_DEFAULT_BESL definition in xhci.h
4555			 */
4556			field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4557			if ((field & USB_BESL_SUPPORT) &&
4558			    (field & USB_BESL_BASELINE_VALID))
4559				hird = USB_GET_BESL_BASELINE(field);
4560			else
4561				hird = udev->l1_params.besl;
4562
4563			exit_latency = xhci_besl_encoding[hird];
4564			spin_unlock_irqrestore(&xhci->lock, flags);
4565
4566			ret = xhci_change_max_exit_latency(xhci, udev,
4567							   exit_latency);
4568			if (ret < 0)
4569				return ret;
4570			spin_lock_irqsave(&xhci->lock, flags);
4571
4572			hlpm_val = xhci_calculate_usb2_hw_lpm_params(udev);
4573			writel(hlpm_val, hlpm_addr);
4574			/* flush write */
4575			readl(hlpm_addr);
4576		} else {
4577			hird = xhci_calculate_hird_besl(xhci, udev);
4578		}
4579
4580		pm_val &= ~PORT_HIRD_MASK;
4581		pm_val |= PORT_HIRD(hird) | PORT_RWE | PORT_L1DS(udev->slot_id);
4582		writel(pm_val, pm_addr);
4583		pm_val = readl(pm_addr);
4584		pm_val |= PORT_HLE;
4585		writel(pm_val, pm_addr);
4586		/* flush write */
4587		readl(pm_addr);
4588	} else {
4589		pm_val &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK | PORT_L1DS_MASK);
4590		writel(pm_val, pm_addr);
4591		/* flush write */
4592		readl(pm_addr);
4593		if (udev->usb2_hw_lpm_besl_capable) {
4594			spin_unlock_irqrestore(&xhci->lock, flags);
4595			xhci_change_max_exit_latency(xhci, udev, 0);
4596			readl_poll_timeout(ports[port_num]->addr, pm_val,
4597					   (pm_val & PORT_PLS_MASK) == XDEV_U0,
4598					   100, 10000);
4599			return 0;
4600		}
4601	}
4602
4603	spin_unlock_irqrestore(&xhci->lock, flags);
4604	return 0;
4605}
4606
4607/* check if a usb2 port supports a given extened capability protocol
4608 * only USB2 ports extended protocol capability values are cached.
4609 * Return 1 if capability is supported
4610 */
4611static int xhci_check_usb2_port_capability(struct xhci_hcd *xhci, int port,
4612					   unsigned capability)
4613{
4614	u32 port_offset, port_count;
4615	int i;
4616
4617	for (i = 0; i < xhci->num_ext_caps; i++) {
4618		if (xhci->ext_caps[i] & capability) {
4619			/* port offsets starts at 1 */
4620			port_offset = XHCI_EXT_PORT_OFF(xhci->ext_caps[i]) - 1;
4621			port_count = XHCI_EXT_PORT_COUNT(xhci->ext_caps[i]);
4622			if (port >= port_offset &&
4623			    port < port_offset + port_count)
4624				return 1;
4625		}
4626	}
4627	return 0;
4628}
4629
4630static int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4631{
4632	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
4633	int		portnum = udev->portnum - 1;
4634
4635	if (hcd->speed >= HCD_USB3 || !udev->lpm_capable)
4636		return 0;
4637
4638	/* we only support lpm for non-hub device connected to root hub yet */
4639	if (!udev->parent || udev->parent->parent ||
4640			udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4641		return 0;
4642
4643	if (xhci->hw_lpm_support == 1 &&
4644			xhci_check_usb2_port_capability(
4645				xhci, portnum, XHCI_HLC)) {
4646		udev->usb2_hw_lpm_capable = 1;
4647		udev->l1_params.timeout = XHCI_L1_TIMEOUT;
4648		udev->l1_params.besl = XHCI_DEFAULT_BESL;
4649		if (xhci_check_usb2_port_capability(xhci, portnum,
4650					XHCI_BLC))
4651			udev->usb2_hw_lpm_besl_capable = 1;
4652	}
4653
4654	return 0;
4655}
4656
4657/*---------------------- USB 3.0 Link PM functions ------------------------*/
4658
4659/* Service interval in nanoseconds = 2^(bInterval - 1) * 125us * 1000ns / 1us */
4660static unsigned long long xhci_service_interval_to_ns(
4661		struct usb_endpoint_descriptor *desc)
4662{
4663	return (1ULL << (desc->bInterval - 1)) * 125 * 1000;
4664}
4665
4666static u16 xhci_get_timeout_no_hub_lpm(struct usb_device *udev,
4667		enum usb3_link_state state)
4668{
4669	unsigned long long sel;
4670	unsigned long long pel;
4671	unsigned int max_sel_pel;
4672	char *state_name;
4673
4674	switch (state) {
4675	case USB3_LPM_U1:
4676		/* Convert SEL and PEL stored in nanoseconds to microseconds */
4677		sel = DIV_ROUND_UP(udev->u1_params.sel, 1000);
4678		pel = DIV_ROUND_UP(udev->u1_params.pel, 1000);
4679		max_sel_pel = USB3_LPM_MAX_U1_SEL_PEL;
4680		state_name = "U1";
4681		break;
4682	case USB3_LPM_U2:
4683		sel = DIV_ROUND_UP(udev->u2_params.sel, 1000);
4684		pel = DIV_ROUND_UP(udev->u2_params.pel, 1000);
4685		max_sel_pel = USB3_LPM_MAX_U2_SEL_PEL;
4686		state_name = "U2";
4687		break;
4688	default:
4689		dev_warn(&udev->dev, "%s: Can't get timeout for non-U1 or U2 state.\n",
4690				__func__);
4691		return USB3_LPM_DISABLED;
4692	}
4693
4694	if (sel <= max_sel_pel && pel <= max_sel_pel)
4695		return USB3_LPM_DEVICE_INITIATED;
4696
4697	if (sel > max_sel_pel)
4698		dev_dbg(&udev->dev, "Device-initiated %s disabled "
4699				"due to long SEL %llu ms\n",
4700				state_name, sel);
4701	else
4702		dev_dbg(&udev->dev, "Device-initiated %s disabled "
4703				"due to long PEL %llu ms\n",
4704				state_name, pel);
4705	return USB3_LPM_DISABLED;
4706}
4707
4708/* The U1 timeout should be the maximum of the following values:
4709 *  - For control endpoints, U1 system exit latency (SEL) * 3
4710 *  - For bulk endpoints, U1 SEL * 5
4711 *  - For interrupt endpoints:
4712 *    - Notification EPs, U1 SEL * 3
4713 *    - Periodic EPs, max(105% of bInterval, U1 SEL * 2)
4714 *  - For isochronous endpoints, max(105% of bInterval, U1 SEL * 2)
4715 */
4716static unsigned long long xhci_calculate_intel_u1_timeout(
4717		struct usb_device *udev,
4718		struct usb_endpoint_descriptor *desc)
4719{
4720	unsigned long long timeout_ns;
4721	int ep_type;
4722	int intr_type;
4723
4724	ep_type = usb_endpoint_type(desc);
4725	switch (ep_type) {
4726	case USB_ENDPOINT_XFER_CONTROL:
4727		timeout_ns = udev->u1_params.sel * 3;
4728		break;
4729	case USB_ENDPOINT_XFER_BULK:
4730		timeout_ns = udev->u1_params.sel * 5;
4731		break;
4732	case USB_ENDPOINT_XFER_INT:
4733		intr_type = usb_endpoint_interrupt_type(desc);
4734		if (intr_type == USB_ENDPOINT_INTR_NOTIFICATION) {
4735			timeout_ns = udev->u1_params.sel * 3;
4736			break;
4737		}
4738		/* Otherwise the calculation is the same as isoc eps */
4739		fallthrough;
4740	case USB_ENDPOINT_XFER_ISOC:
4741		timeout_ns = xhci_service_interval_to_ns(desc);
4742		timeout_ns = DIV_ROUND_UP_ULL(timeout_ns * 105, 100);
4743		if (timeout_ns < udev->u1_params.sel * 2)
4744			timeout_ns = udev->u1_params.sel * 2;
4745		break;
4746	default:
4747		return 0;
4748	}
4749
4750	return timeout_ns;
4751}
4752
4753/* Returns the hub-encoded U1 timeout value. */
4754static u16 xhci_calculate_u1_timeout(struct xhci_hcd *xhci,
4755		struct usb_device *udev,
4756		struct usb_endpoint_descriptor *desc)
4757{
4758	unsigned long long timeout_ns;
4759
4760	/* Prevent U1 if service interval is shorter than U1 exit latency */
4761	if (usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) {
4762		if (xhci_service_interval_to_ns(desc) <= udev->u1_params.mel) {
4763			dev_dbg(&udev->dev, "Disable U1, ESIT shorter than exit latency\n");
4764			return USB3_LPM_DISABLED;
4765		}
4766	}
4767
4768	if (xhci->quirks & XHCI_INTEL_HOST)
4769		timeout_ns = xhci_calculate_intel_u1_timeout(udev, desc);
4770	else
4771		timeout_ns = udev->u1_params.sel;
4772
4773	/* The U1 timeout is encoded in 1us intervals.
4774	 * Don't return a timeout of zero, because that's USB3_LPM_DISABLED.
4775	 */
4776	if (timeout_ns == USB3_LPM_DISABLED)
4777		timeout_ns = 1;
4778	else
4779		timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 1000);
4780
4781	/* If the necessary timeout value is bigger than what we can set in the
4782	 * USB 3.0 hub, we have to disable hub-initiated U1.
4783	 */
4784	if (timeout_ns <= USB3_LPM_U1_MAX_TIMEOUT)
4785		return timeout_ns;
4786	dev_dbg(&udev->dev, "Hub-initiated U1 disabled "
4787			"due to long timeout %llu ms\n", timeout_ns);
4788	return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U1);
4789}
4790
4791/* The U2 timeout should be the maximum of:
4792 *  - 10 ms (to avoid the bandwidth impact on the scheduler)
4793 *  - largest bInterval of any active periodic endpoint (to avoid going
4794 *    into lower power link states between intervals).
4795 *  - the U2 Exit Latency of the device
4796 */
4797static unsigned long long xhci_calculate_intel_u2_timeout(
4798		struct usb_device *udev,
4799		struct usb_endpoint_descriptor *desc)
4800{
4801	unsigned long long timeout_ns;
4802	unsigned long long u2_del_ns;
4803
4804	timeout_ns = 10 * 1000 * 1000;
4805
4806	if ((usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) &&
4807			(xhci_service_interval_to_ns(desc) > timeout_ns))
4808		timeout_ns = xhci_service_interval_to_ns(desc);
4809
4810	u2_del_ns = le16_to_cpu(udev->bos->ss_cap->bU2DevExitLat) * 1000ULL;
4811	if (u2_del_ns > timeout_ns)
4812		timeout_ns = u2_del_ns;
4813
4814	return timeout_ns;
4815}
4816
4817/* Returns the hub-encoded U2 timeout value. */
4818static u16 xhci_calculate_u2_timeout(struct xhci_hcd *xhci,
4819		struct usb_device *udev,
4820		struct usb_endpoint_descriptor *desc)
4821{
4822	unsigned long long timeout_ns;
4823
4824	/* Prevent U2 if service interval is shorter than U2 exit latency */
4825	if (usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) {
4826		if (xhci_service_interval_to_ns(desc) <= udev->u2_params.mel) {
4827			dev_dbg(&udev->dev, "Disable U2, ESIT shorter than exit latency\n");
4828			return USB3_LPM_DISABLED;
4829		}
4830	}
4831
4832	if (xhci->quirks & XHCI_INTEL_HOST)
4833		timeout_ns = xhci_calculate_intel_u2_timeout(udev, desc);
4834	else
4835		timeout_ns = udev->u2_params.sel;
4836
4837	/* The U2 timeout is encoded in 256us intervals */
4838	timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 256 * 1000);
4839	/* If the necessary timeout value is bigger than what we can set in the
4840	 * USB 3.0 hub, we have to disable hub-initiated U2.
4841	 */
4842	if (timeout_ns <= USB3_LPM_U2_MAX_TIMEOUT)
4843		return timeout_ns;
4844	dev_dbg(&udev->dev, "Hub-initiated U2 disabled "
4845			"due to long timeout %llu ms\n", timeout_ns);
4846	return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U2);
4847}
4848
4849static u16 xhci_call_host_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4850		struct usb_device *udev,
4851		struct usb_endpoint_descriptor *desc,
4852		enum usb3_link_state state,
4853		u16 *timeout)
4854{
4855	if (state == USB3_LPM_U1)
4856		return xhci_calculate_u1_timeout(xhci, udev, desc);
4857	else if (state == USB3_LPM_U2)
4858		return xhci_calculate_u2_timeout(xhci, udev, desc);
4859
4860	return USB3_LPM_DISABLED;
4861}
4862
4863static int xhci_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4864		struct usb_device *udev,
4865		struct usb_endpoint_descriptor *desc,
4866		enum usb3_link_state state,
4867		u16 *timeout)
4868{
4869	u16 alt_timeout;
4870
4871	alt_timeout = xhci_call_host_update_timeout_for_endpoint(xhci, udev,
4872		desc, state, timeout);
4873
4874	/* If we found we can't enable hub-initiated LPM, and
4875	 * the U1 or U2 exit latency was too high to allow
4876	 * device-initiated LPM as well, then we will disable LPM
4877	 * for this device, so stop searching any further.
4878	 */
4879	if (alt_timeout == USB3_LPM_DISABLED) {
4880		*timeout = alt_timeout;
4881		return -E2BIG;
4882	}
4883	if (alt_timeout > *timeout)
4884		*timeout = alt_timeout;
4885	return 0;
4886}
4887
4888static int xhci_update_timeout_for_interface(struct xhci_hcd *xhci,
4889		struct usb_device *udev,
4890		struct usb_host_interface *alt,
4891		enum usb3_link_state state,
4892		u16 *timeout)
4893{
4894	int j;
4895
4896	for (j = 0; j < alt->desc.bNumEndpoints; j++) {
4897		if (xhci_update_timeout_for_endpoint(xhci, udev,
4898					&alt->endpoint[j].desc, state, timeout))
4899			return -E2BIG;
4900	}
4901	return 0;
4902}
4903
4904static int xhci_check_intel_tier_policy(struct usb_device *udev,
 
4905		enum usb3_link_state state)
4906{
4907	struct usb_device *parent;
4908	unsigned int num_hubs;
4909
4910	/* Don't enable U1 if the device is on a 2nd tier hub or lower. */
4911	for (parent = udev->parent, num_hubs = 0; parent->parent;
4912			parent = parent->parent)
4913		num_hubs++;
4914
4915	if (num_hubs < 2)
4916		return 0;
 
 
4917
4918	dev_dbg(&udev->dev, "Disabling U1/U2 link state for device"
4919			" below second-tier hub.\n");
4920	dev_dbg(&udev->dev, "Plug device into first-tier hub "
4921			"to decrease power consumption.\n");
4922	return -E2BIG;
4923}
4924
4925static int xhci_check_tier_policy(struct xhci_hcd *xhci,
4926		struct usb_device *udev,
4927		enum usb3_link_state state)
4928{
4929	if (xhci->quirks & XHCI_INTEL_HOST)
4930		return xhci_check_intel_tier_policy(udev, state);
4931	else
4932		return 0;
4933}
4934
4935/* Returns the U1 or U2 timeout that should be enabled.
4936 * If the tier check or timeout setting functions return with a non-zero exit
4937 * code, that means the timeout value has been finalized and we shouldn't look
4938 * at any more endpoints.
4939 */
4940static u16 xhci_calculate_lpm_timeout(struct usb_hcd *hcd,
4941			struct usb_device *udev, enum usb3_link_state state)
4942{
4943	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4944	struct usb_host_config *config;
4945	char *state_name;
4946	int i;
4947	u16 timeout = USB3_LPM_DISABLED;
4948
4949	if (state == USB3_LPM_U1)
4950		state_name = "U1";
4951	else if (state == USB3_LPM_U2)
4952		state_name = "U2";
4953	else {
4954		dev_warn(&udev->dev, "Can't enable unknown link state %i\n",
4955				state);
4956		return timeout;
4957	}
4958
4959	/* Gather some information about the currently installed configuration
4960	 * and alternate interface settings.
4961	 */
4962	if (xhci_update_timeout_for_endpoint(xhci, udev, &udev->ep0.desc,
4963			state, &timeout))
4964		return timeout;
4965
4966	config = udev->actconfig;
4967	if (!config)
4968		return timeout;
4969
4970	for (i = 0; i < config->desc.bNumInterfaces; i++) {
4971		struct usb_driver *driver;
4972		struct usb_interface *intf = config->interface[i];
4973
4974		if (!intf)
4975			continue;
4976
4977		/* Check if any currently bound drivers want hub-initiated LPM
4978		 * disabled.
4979		 */
4980		if (intf->dev.driver) {
4981			driver = to_usb_driver(intf->dev.driver);
4982			if (driver && driver->disable_hub_initiated_lpm) {
4983				dev_dbg(&udev->dev, "Hub-initiated %s disabled at request of driver %s\n",
4984					state_name, driver->name);
4985				timeout = xhci_get_timeout_no_hub_lpm(udev,
4986								      state);
4987				if (timeout == USB3_LPM_DISABLED)
4988					return timeout;
4989			}
4990		}
4991
4992		/* Not sure how this could happen... */
4993		if (!intf->cur_altsetting)
4994			continue;
4995
4996		if (xhci_update_timeout_for_interface(xhci, udev,
4997					intf->cur_altsetting,
4998					state, &timeout))
4999			return timeout;
5000	}
5001	return timeout;
5002}
5003
5004static int calculate_max_exit_latency(struct usb_device *udev,
5005		enum usb3_link_state state_changed,
5006		u16 hub_encoded_timeout)
5007{
5008	unsigned long long u1_mel_us = 0;
5009	unsigned long long u2_mel_us = 0;
5010	unsigned long long mel_us = 0;
5011	bool disabling_u1;
5012	bool disabling_u2;
5013	bool enabling_u1;
5014	bool enabling_u2;
5015
5016	disabling_u1 = (state_changed == USB3_LPM_U1 &&
5017			hub_encoded_timeout == USB3_LPM_DISABLED);
5018	disabling_u2 = (state_changed == USB3_LPM_U2 &&
5019			hub_encoded_timeout == USB3_LPM_DISABLED);
5020
5021	enabling_u1 = (state_changed == USB3_LPM_U1 &&
5022			hub_encoded_timeout != USB3_LPM_DISABLED);
5023	enabling_u2 = (state_changed == USB3_LPM_U2 &&
5024			hub_encoded_timeout != USB3_LPM_DISABLED);
5025
5026	/* If U1 was already enabled and we're not disabling it,
5027	 * or we're going to enable U1, account for the U1 max exit latency.
5028	 */
5029	if ((udev->u1_params.timeout != USB3_LPM_DISABLED && !disabling_u1) ||
5030			enabling_u1)
5031		u1_mel_us = DIV_ROUND_UP(udev->u1_params.mel, 1000);
5032	if ((udev->u2_params.timeout != USB3_LPM_DISABLED && !disabling_u2) ||
5033			enabling_u2)
5034		u2_mel_us = DIV_ROUND_UP(udev->u2_params.mel, 1000);
5035
5036	mel_us = max(u1_mel_us, u2_mel_us);
5037
5038	/* xHCI host controller max exit latency field is only 16 bits wide. */
5039	if (mel_us > MAX_EXIT) {
5040		dev_warn(&udev->dev, "Link PM max exit latency of %lluus "
5041				"is too big.\n", mel_us);
5042		return -E2BIG;
5043	}
5044	return mel_us;
5045}
5046
5047/* Returns the USB3 hub-encoded value for the U1/U2 timeout. */
5048static int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
5049			struct usb_device *udev, enum usb3_link_state state)
5050{
5051	struct xhci_hcd	*xhci;
5052	struct xhci_port *port;
5053	u16 hub_encoded_timeout;
5054	int mel;
5055	int ret;
5056
5057	xhci = hcd_to_xhci(hcd);
5058	/* The LPM timeout values are pretty host-controller specific, so don't
5059	 * enable hub-initiated timeouts unless the vendor has provided
5060	 * information about their timeout algorithm.
5061	 */
5062	if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
5063			!xhci->devs[udev->slot_id])
5064		return USB3_LPM_DISABLED;
5065
5066	if (xhci_check_tier_policy(xhci, udev, state) < 0)
5067		return USB3_LPM_DISABLED;
5068
5069	/* If connected to root port then check port can handle lpm */
5070	if (udev->parent && !udev->parent->parent) {
5071		port = xhci->usb3_rhub.ports[udev->portnum - 1];
5072		if (port->lpm_incapable)
5073			return USB3_LPM_DISABLED;
5074	}
5075
5076	hub_encoded_timeout = xhci_calculate_lpm_timeout(hcd, udev, state);
5077	mel = calculate_max_exit_latency(udev, state, hub_encoded_timeout);
5078	if (mel < 0) {
5079		/* Max Exit Latency is too big, disable LPM. */
5080		hub_encoded_timeout = USB3_LPM_DISABLED;
5081		mel = 0;
5082	}
5083
5084	ret = xhci_change_max_exit_latency(xhci, udev, mel);
5085	if (ret)
5086		return ret;
5087	return hub_encoded_timeout;
5088}
5089
5090static int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
5091			struct usb_device *udev, enum usb3_link_state state)
5092{
5093	struct xhci_hcd	*xhci;
5094	u16 mel;
5095
5096	xhci = hcd_to_xhci(hcd);
5097	if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
5098			!xhci->devs[udev->slot_id])
5099		return 0;
5100
5101	mel = calculate_max_exit_latency(udev, state, USB3_LPM_DISABLED);
5102	return xhci_change_max_exit_latency(xhci, udev, mel);
5103}
5104#else /* CONFIG_PM */
5105
5106static int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
5107				struct usb_device *udev, int enable)
5108{
5109	return 0;
5110}
5111
5112static int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
5113{
5114	return 0;
5115}
5116
5117static int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
5118			struct usb_device *udev, enum usb3_link_state state)
5119{
5120	return USB3_LPM_DISABLED;
5121}
5122
5123static int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
5124			struct usb_device *udev, enum usb3_link_state state)
5125{
5126	return 0;
5127}
5128#endif	/* CONFIG_PM */
5129
5130/*-------------------------------------------------------------------------*/
5131
5132/* Once a hub descriptor is fetched for a device, we need to update the xHC's
5133 * internal data structures for the device.
5134 */
5135int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
5136			struct usb_tt *tt, gfp_t mem_flags)
5137{
5138	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
5139	struct xhci_virt_device *vdev;
5140	struct xhci_command *config_cmd;
5141	struct xhci_input_control_ctx *ctrl_ctx;
5142	struct xhci_slot_ctx *slot_ctx;
5143	unsigned long flags;
5144	unsigned think_time;
5145	int ret;
5146
5147	/* Ignore root hubs */
5148	if (!hdev->parent)
5149		return 0;
5150
5151	vdev = xhci->devs[hdev->slot_id];
5152	if (!vdev) {
5153		xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
5154		return -EINVAL;
5155	}
5156
5157	config_cmd = xhci_alloc_command_with_ctx(xhci, true, mem_flags);
5158	if (!config_cmd)
5159		return -ENOMEM;
5160
5161	ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
5162	if (!ctrl_ctx) {
5163		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
5164				__func__);
5165		xhci_free_command(xhci, config_cmd);
5166		return -ENOMEM;
5167	}
5168
5169	spin_lock_irqsave(&xhci->lock, flags);
5170	if (hdev->speed == USB_SPEED_HIGH &&
5171			xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
5172		xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
5173		xhci_free_command(xhci, config_cmd);
5174		spin_unlock_irqrestore(&xhci->lock, flags);
5175		return -ENOMEM;
5176	}
5177
5178	xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
5179	ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
5180	slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
5181	slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
5182	/*
5183	 * refer to section 6.2.2: MTT should be 0 for full speed hub,
5184	 * but it may be already set to 1 when setup an xHCI virtual
5185	 * device, so clear it anyway.
5186	 */
5187	if (tt->multi)
5188		slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
5189	else if (hdev->speed == USB_SPEED_FULL)
5190		slot_ctx->dev_info &= cpu_to_le32(~DEV_MTT);
5191
5192	if (xhci->hci_version > 0x95) {
5193		xhci_dbg(xhci, "xHCI version %x needs hub "
5194				"TT think time and number of ports\n",
5195				(unsigned int) xhci->hci_version);
5196		slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
5197		/* Set TT think time - convert from ns to FS bit times.
5198		 * 0 = 8 FS bit times, 1 = 16 FS bit times,
5199		 * 2 = 24 FS bit times, 3 = 32 FS bit times.
5200		 *
5201		 * xHCI 1.0: this field shall be 0 if the device is not a
5202		 * High-spped hub.
5203		 */
5204		think_time = tt->think_time;
5205		if (think_time != 0)
5206			think_time = (think_time / 666) - 1;
5207		if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
5208			slot_ctx->tt_info |=
5209				cpu_to_le32(TT_THINK_TIME(think_time));
5210	} else {
5211		xhci_dbg(xhci, "xHCI version %x doesn't need hub "
5212				"TT think time or number of ports\n",
5213				(unsigned int) xhci->hci_version);
5214	}
5215	slot_ctx->dev_state = 0;
5216	spin_unlock_irqrestore(&xhci->lock, flags);
5217
5218	xhci_dbg(xhci, "Set up %s for hub device.\n",
5219			(xhci->hci_version > 0x95) ?
5220			"configure endpoint" : "evaluate context");
5221
5222	/* Issue and wait for the configure endpoint or
5223	 * evaluate context command.
5224	 */
5225	if (xhci->hci_version > 0x95)
5226		ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
5227				false, false);
5228	else
5229		ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
5230				true, false);
5231
5232	xhci_free_command(xhci, config_cmd);
5233	return ret;
5234}
5235EXPORT_SYMBOL_GPL(xhci_update_hub_device);
5236
5237static int xhci_get_frame(struct usb_hcd *hcd)
5238{
5239	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
5240	/* EHCI mods by the periodic size.  Why? */
5241	return readl(&xhci->run_regs->microframe_index) >> 3;
5242}
5243
5244static void xhci_hcd_init_usb2_data(struct xhci_hcd *xhci, struct usb_hcd *hcd)
5245{
5246	xhci->usb2_rhub.hcd = hcd;
5247	hcd->speed = HCD_USB2;
5248	hcd->self.root_hub->speed = USB_SPEED_HIGH;
5249	/*
5250	 * USB 2.0 roothub under xHCI has an integrated TT,
5251	 * (rate matching hub) as opposed to having an OHCI/UHCI
5252	 * companion controller.
5253	 */
5254	hcd->has_tt = 1;
5255}
5256
5257static void xhci_hcd_init_usb3_data(struct xhci_hcd *xhci, struct usb_hcd *hcd)
5258{
5259	unsigned int minor_rev;
5260
5261	/*
5262	 * Early xHCI 1.1 spec did not mention USB 3.1 capable hosts
5263	 * should return 0x31 for sbrn, or that the minor revision
5264	 * is a two digit BCD containig minor and sub-minor numbers.
5265	 * This was later clarified in xHCI 1.2.
5266	 *
5267	 * Some USB 3.1 capable hosts therefore have sbrn 0x30, and
5268	 * minor revision set to 0x1 instead of 0x10.
5269	 */
5270	if (xhci->usb3_rhub.min_rev == 0x1)
5271		minor_rev = 1;
5272	else
5273		minor_rev = xhci->usb3_rhub.min_rev / 0x10;
5274
5275	switch (minor_rev) {
5276	case 2:
5277		hcd->speed = HCD_USB32;
5278		hcd->self.root_hub->speed = USB_SPEED_SUPER_PLUS;
5279		hcd->self.root_hub->rx_lanes = 2;
5280		hcd->self.root_hub->tx_lanes = 2;
5281		hcd->self.root_hub->ssp_rate = USB_SSP_GEN_2x2;
5282		break;
5283	case 1:
5284		hcd->speed = HCD_USB31;
5285		hcd->self.root_hub->speed = USB_SPEED_SUPER_PLUS;
5286		hcd->self.root_hub->ssp_rate = USB_SSP_GEN_2x1;
5287		break;
5288	}
5289	xhci_info(xhci, "Host supports USB 3.%x %sSuperSpeed\n",
5290		  minor_rev, minor_rev ? "Enhanced " : "");
5291
5292	xhci->usb3_rhub.hcd = hcd;
5293}
5294
5295int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
5296{
5297	struct xhci_hcd		*xhci;
5298	/*
5299	 * TODO: Check with DWC3 clients for sysdev according to
5300	 * quirks
5301	 */
5302	struct device		*dev = hcd->self.sysdev;
5303	int			retval;
5304
5305	/* Accept arbitrarily long scatter-gather lists */
5306	hcd->self.sg_tablesize = ~0;
5307
5308	/* support to build packet from discontinuous buffers */
5309	hcd->self.no_sg_constraint = 1;
5310
5311	/* XHCI controllers don't stop the ep queue on short packets :| */
5312	hcd->self.no_stop_on_short = 1;
5313
5314	xhci = hcd_to_xhci(hcd);
5315
5316	if (!usb_hcd_is_primary_hcd(hcd)) {
5317		xhci_hcd_init_usb3_data(xhci, hcd);
5318		return 0;
5319	}
5320
5321	mutex_init(&xhci->mutex);
5322	xhci->main_hcd = hcd;
5323	xhci->cap_regs = hcd->regs;
5324	xhci->op_regs = hcd->regs +
5325		HC_LENGTH(readl(&xhci->cap_regs->hc_capbase));
5326	xhci->run_regs = hcd->regs +
5327		(readl(&xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
5328	/* Cache read-only capability registers */
5329	xhci->hcs_params1 = readl(&xhci->cap_regs->hcs_params1);
5330	xhci->hcs_params2 = readl(&xhci->cap_regs->hcs_params2);
5331	xhci->hcs_params3 = readl(&xhci->cap_regs->hcs_params3);
5332	xhci->hci_version = HC_VERSION(readl(&xhci->cap_regs->hc_capbase));
5333	xhci->hcc_params = readl(&xhci->cap_regs->hcc_params);
5334	if (xhci->hci_version > 0x100)
5335		xhci->hcc_params2 = readl(&xhci->cap_regs->hcc_params2);
5336
 
 
 
 
 
5337	xhci->quirks |= quirks;
5338
5339	get_quirks(dev, xhci);
 
5340
5341	/* In xhci controllers which follow xhci 1.0 spec gives a spurious
5342	 * success event after a short transfer. This quirk will ignore such
5343	 * spurious event.
5344	 */
5345	if (xhci->hci_version > 0x96)
5346		xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
5347
5348	/* Make sure the HC is halted. */
5349	retval = xhci_halt(xhci);
5350	if (retval)
5351		return retval;
5352
5353	xhci_zero_64b_regs(xhci);
5354
5355	xhci_dbg(xhci, "Resetting HCD\n");
5356	/* Reset the internal HC memory state and registers. */
5357	retval = xhci_reset(xhci, XHCI_RESET_LONG_USEC);
5358	if (retval)
5359		return retval;
5360	xhci_dbg(xhci, "Reset complete\n");
5361
5362	/*
5363	 * On some xHCI controllers (e.g. R-Car SoCs), the AC64 bit (bit 0)
5364	 * of HCCPARAMS1 is set to 1. However, the xHCs don't support 64-bit
5365	 * address memory pointers actually. So, this driver clears the AC64
5366	 * bit of xhci->hcc_params to call dma_set_coherent_mask(dev,
5367	 * DMA_BIT_MASK(32)) in this xhci_gen_setup().
5368	 */
5369	if (xhci->quirks & XHCI_NO_64BIT_SUPPORT)
5370		xhci->hcc_params &= ~BIT(0);
5371
5372	/* Set dma_mask and coherent_dma_mask to 64-bits,
5373	 * if xHC supports 64-bit addressing */
5374	if (HCC_64BIT_ADDR(xhci->hcc_params) &&
5375			!dma_set_mask(dev, DMA_BIT_MASK(64))) {
5376		xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
5377		dma_set_coherent_mask(dev, DMA_BIT_MASK(64));
5378	} else {
5379		/*
5380		 * This is to avoid error in cases where a 32-bit USB
5381		 * controller is used on a 64-bit capable system.
5382		 */
5383		retval = dma_set_mask(dev, DMA_BIT_MASK(32));
5384		if (retval)
5385			return retval;
5386		xhci_dbg(xhci, "Enabling 32-bit DMA addresses.\n");
5387		dma_set_coherent_mask(dev, DMA_BIT_MASK(32));
5388	}
5389
5390	xhci_dbg(xhci, "Calling HCD init\n");
5391	/* Initialize HCD and host controller data structures. */
5392	retval = xhci_init(hcd);
5393	if (retval)
5394		return retval;
5395	xhci_dbg(xhci, "Called HCD init\n");
5396
5397	if (xhci_hcd_is_usb3(hcd))
5398		xhci_hcd_init_usb3_data(xhci, hcd);
5399	else
5400		xhci_hcd_init_usb2_data(xhci, hcd);
5401
5402	xhci_info(xhci, "hcc params 0x%08x hci version 0x%x quirks 0x%016llx\n",
5403		  xhci->hcc_params, xhci->hci_version, xhci->quirks);
5404
5405	return 0;
5406}
5407EXPORT_SYMBOL_GPL(xhci_gen_setup);
5408
5409static void xhci_clear_tt_buffer_complete(struct usb_hcd *hcd,
5410		struct usb_host_endpoint *ep)
5411{
5412	struct xhci_hcd *xhci;
5413	struct usb_device *udev;
5414	unsigned int slot_id;
5415	unsigned int ep_index;
5416	unsigned long flags;
5417
5418	xhci = hcd_to_xhci(hcd);
5419
5420	spin_lock_irqsave(&xhci->lock, flags);
5421	udev = (struct usb_device *)ep->hcpriv;
5422	slot_id = udev->slot_id;
5423	ep_index = xhci_get_endpoint_index(&ep->desc);
5424
5425	xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_CLEARING_TT;
5426	xhci_ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
5427	spin_unlock_irqrestore(&xhci->lock, flags);
5428}
5429
5430static const struct hc_driver xhci_hc_driver = {
5431	.description =		"xhci-hcd",
5432	.product_desc =		"xHCI Host Controller",
5433	.hcd_priv_size =	sizeof(struct xhci_hcd),
5434
5435	/*
5436	 * generic hardware linkage
5437	 */
5438	.irq =			xhci_irq,
5439	.flags =		HCD_MEMORY | HCD_DMA | HCD_USB3 | HCD_SHARED |
5440				HCD_BH,
5441
5442	/*
5443	 * basic lifecycle operations
5444	 */
5445	.reset =		NULL, /* set in xhci_init_driver() */
5446	.start =		xhci_run,
5447	.stop =			xhci_stop,
5448	.shutdown =		xhci_shutdown,
5449
5450	/*
5451	 * managing i/o requests and associated device resources
5452	 */
5453	.map_urb_for_dma =      xhci_map_urb_for_dma,
5454	.unmap_urb_for_dma =    xhci_unmap_urb_for_dma,
5455	.urb_enqueue =		xhci_urb_enqueue,
5456	.urb_dequeue =		xhci_urb_dequeue,
5457	.alloc_dev =		xhci_alloc_dev,
5458	.free_dev =		xhci_free_dev,
5459	.alloc_streams =	xhci_alloc_streams,
5460	.free_streams =		xhci_free_streams,
5461	.add_endpoint =		xhci_add_endpoint,
5462	.drop_endpoint =	xhci_drop_endpoint,
5463	.endpoint_disable =	xhci_endpoint_disable,
5464	.endpoint_reset =	xhci_endpoint_reset,
5465	.check_bandwidth =	xhci_check_bandwidth,
5466	.reset_bandwidth =	xhci_reset_bandwidth,
5467	.address_device =	xhci_address_device,
5468	.enable_device =	xhci_enable_device,
5469	.update_hub_device =	xhci_update_hub_device,
5470	.reset_device =		xhci_discover_or_reset_device,
5471
5472	/*
5473	 * scheduling support
5474	 */
5475	.get_frame_number =	xhci_get_frame,
5476
5477	/*
5478	 * root hub support
5479	 */
5480	.hub_control =		xhci_hub_control,
5481	.hub_status_data =	xhci_hub_status_data,
5482	.bus_suspend =		xhci_bus_suspend,
5483	.bus_resume =		xhci_bus_resume,
5484	.get_resuming_ports =	xhci_get_resuming_ports,
5485
5486	/*
5487	 * call back when device connected and addressed
5488	 */
5489	.update_device =        xhci_update_device,
5490	.set_usb2_hw_lpm =	xhci_set_usb2_hardware_lpm,
5491	.enable_usb3_lpm_timeout =	xhci_enable_usb3_lpm_timeout,
5492	.disable_usb3_lpm_timeout =	xhci_disable_usb3_lpm_timeout,
5493	.find_raw_port_number =	xhci_find_raw_port_number,
5494	.clear_tt_buffer_complete = xhci_clear_tt_buffer_complete,
5495};
5496
5497void xhci_init_driver(struct hc_driver *drv,
5498		      const struct xhci_driver_overrides *over)
5499{
5500	BUG_ON(!over);
5501
5502	/* Copy the generic table to drv then apply the overrides */
5503	*drv = xhci_hc_driver;
5504
5505	if (over) {
5506		drv->hcd_priv_size += over->extra_priv_size;
5507		if (over->reset)
5508			drv->reset = over->reset;
5509		if (over->start)
5510			drv->start = over->start;
5511		if (over->add_endpoint)
5512			drv->add_endpoint = over->add_endpoint;
5513		if (over->drop_endpoint)
5514			drv->drop_endpoint = over->drop_endpoint;
5515		if (over->check_bandwidth)
5516			drv->check_bandwidth = over->check_bandwidth;
5517		if (over->reset_bandwidth)
5518			drv->reset_bandwidth = over->reset_bandwidth;
5519		if (over->update_hub_device)
5520			drv->update_hub_device = over->update_hub_device;
 
 
5521	}
5522}
5523EXPORT_SYMBOL_GPL(xhci_init_driver);
5524
5525MODULE_DESCRIPTION(DRIVER_DESC);
5526MODULE_AUTHOR(DRIVER_AUTHOR);
5527MODULE_LICENSE("GPL");
5528
5529static int __init xhci_hcd_init(void)
5530{
5531	/*
5532	 * Check the compiler generated sizes of structures that must be laid
5533	 * out in specific ways for hardware access.
5534	 */
5535	BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
5536	BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
5537	BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
5538	/* xhci_device_control has eight fields, and also
5539	 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
5540	 */
5541	BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
5542	BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
5543	BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
5544	BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 8*32/8);
5545	BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
5546	/* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
5547	BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
5548
5549	if (usb_disabled())
5550		return -ENODEV;
5551
5552	xhci_debugfs_create_root();
5553	xhci_dbc_init();
5554
5555	return 0;
5556}
5557
5558/*
5559 * If an init function is provided, an exit function must also be provided
5560 * to allow module unload.
5561 */
5562static void __exit xhci_hcd_fini(void)
5563{
5564	xhci_debugfs_remove_root();
5565	xhci_dbc_exit();
5566}
5567
5568module_init(xhci_hcd_init);
5569module_exit(xhci_hcd_fini);