Linux Audio

Check our new training course

Loading...
v6.8
   1// SPDX-License-Identifier: GPL-2.0-or-later
   2/*
   3 *  Derived from "arch/i386/kernel/process.c"
   4 *    Copyright (C) 1995  Linus Torvalds
   5 *
   6 *  Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
   7 *  Paul Mackerras (paulus@cs.anu.edu.au)
   8 *
   9 *  PowerPC version
  10 *    Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
 
 
 
 
 
  11 */
  12
  13#include <linux/errno.h>
  14#include <linux/sched.h>
  15#include <linux/sched/debug.h>
  16#include <linux/sched/task.h>
  17#include <linux/sched/task_stack.h>
  18#include <linux/kernel.h>
  19#include <linux/mm.h>
  20#include <linux/smp.h>
  21#include <linux/stddef.h>
  22#include <linux/unistd.h>
  23#include <linux/ptrace.h>
  24#include <linux/slab.h>
  25#include <linux/user.h>
  26#include <linux/elf.h>
  27#include <linux/prctl.h>
  28#include <linux/init_task.h>
  29#include <linux/export.h>
  30#include <linux/kallsyms.h>
  31#include <linux/mqueue.h>
  32#include <linux/hardirq.h>
  33#include <linux/utsname.h>
  34#include <linux/ftrace.h>
  35#include <linux/kernel_stat.h>
  36#include <linux/personality.h>
 
  37#include <linux/hw_breakpoint.h>
  38#include <linux/uaccess.h>
 
  39#include <linux/pkeys.h>
  40#include <linux/seq_buf.h>
  41
  42#include <asm/interrupt.h>
  43#include <asm/io.h>
  44#include <asm/processor.h>
  45#include <asm/mmu.h>
 
  46#include <asm/machdep.h>
  47#include <asm/time.h>
  48#include <asm/runlatch.h>
  49#include <asm/syscalls.h>
  50#include <asm/switch_to.h>
  51#include <asm/tm.h>
  52#include <asm/debug.h>
  53#ifdef CONFIG_PPC64
  54#include <asm/firmware.h>
  55#include <asm/hw_irq.h>
  56#endif
  57#include <asm/code-patching.h>
  58#include <asm/exec.h>
  59#include <asm/livepatch.h>
  60#include <asm/cpu_has_feature.h>
  61#include <asm/asm-prototypes.h>
  62#include <asm/stacktrace.h>
  63#include <asm/hw_breakpoint.h>
  64
  65#include <linux/kprobes.h>
  66#include <linux/kdebug.h>
  67
  68/* Transactional Memory debug */
  69#ifdef TM_DEBUG_SW
  70#define TM_DEBUG(x...) printk(KERN_INFO x)
  71#else
  72#define TM_DEBUG(x...) do { } while(0)
  73#endif
  74
  75extern unsigned long _get_SP(void);
  76
  77#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  78/*
  79 * Are we running in "Suspend disabled" mode? If so we have to block any
  80 * sigreturn that would get us into suspended state, and we also warn in some
  81 * other paths that we should never reach with suspend disabled.
  82 */
  83bool tm_suspend_disabled __ro_after_init = false;
  84
  85static void check_if_tm_restore_required(struct task_struct *tsk)
  86{
  87	/*
  88	 * If we are saving the current thread's registers, and the
  89	 * thread is in a transactional state, set the TIF_RESTORE_TM
  90	 * bit so that we know to restore the registers before
  91	 * returning to userspace.
  92	 */
  93	if (tsk == current && tsk->thread.regs &&
  94	    MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
  95	    !test_thread_flag(TIF_RESTORE_TM)) {
  96		regs_set_return_msr(&tsk->thread.ckpt_regs,
  97						tsk->thread.regs->msr);
  98		set_thread_flag(TIF_RESTORE_TM);
  99	}
 100}
 101
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 102#else
 
 103static inline void check_if_tm_restore_required(struct task_struct *tsk) { }
 
 
 104#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
 105
 106bool strict_msr_control;
 107EXPORT_SYMBOL(strict_msr_control);
 108
 109static int __init enable_strict_msr_control(char *str)
 110{
 111	strict_msr_control = true;
 112	pr_info("Enabling strict facility control\n");
 113
 114	return 0;
 115}
 116early_param("ppc_strict_facility_enable", enable_strict_msr_control);
 117
 118/* notrace because it's called by restore_math */
 119unsigned long notrace msr_check_and_set(unsigned long bits)
 120{
 121	unsigned long oldmsr = mfmsr();
 122	unsigned long newmsr;
 123
 124	newmsr = oldmsr | bits;
 125
 
 126	if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
 127		newmsr |= MSR_VSX;
 
 128
 129	if (oldmsr != newmsr)
 130		newmsr = mtmsr_isync_irqsafe(newmsr);
 131
 132	return newmsr;
 133}
 134EXPORT_SYMBOL_GPL(msr_check_and_set);
 135
 136/* notrace because it's called by restore_math */
 137void notrace __msr_check_and_clear(unsigned long bits)
 138{
 139	unsigned long oldmsr = mfmsr();
 140	unsigned long newmsr;
 141
 142	newmsr = oldmsr & ~bits;
 143
 
 144	if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
 145		newmsr &= ~MSR_VSX;
 
 146
 147	if (oldmsr != newmsr)
 148		mtmsr_isync_irqsafe(newmsr);
 149}
 150EXPORT_SYMBOL(__msr_check_and_clear);
 151
 152#ifdef CONFIG_PPC_FPU
 153static void __giveup_fpu(struct task_struct *tsk)
 154{
 155	unsigned long msr;
 156
 157	save_fpu(tsk);
 158	msr = tsk->thread.regs->msr;
 159	msr &= ~(MSR_FP|MSR_FE0|MSR_FE1);
 
 160	if (cpu_has_feature(CPU_FTR_VSX))
 161		msr &= ~MSR_VSX;
 162	regs_set_return_msr(tsk->thread.regs, msr);
 
 163}
 164
 165void giveup_fpu(struct task_struct *tsk)
 166{
 167	check_if_tm_restore_required(tsk);
 168
 169	msr_check_and_set(MSR_FP);
 170	__giveup_fpu(tsk);
 171	msr_check_and_clear(MSR_FP);
 172}
 173EXPORT_SYMBOL(giveup_fpu);
 174
 175/*
 176 * Make sure the floating-point register state in the
 177 * the thread_struct is up to date for task tsk.
 178 */
 179void flush_fp_to_thread(struct task_struct *tsk)
 180{
 181	if (tsk->thread.regs) {
 182		/*
 183		 * We need to disable preemption here because if we didn't,
 184		 * another process could get scheduled after the regs->msr
 185		 * test but before we have finished saving the FP registers
 186		 * to the thread_struct.  That process could take over the
 187		 * FPU, and then when we get scheduled again we would store
 188		 * bogus values for the remaining FP registers.
 189		 */
 190		preempt_disable();
 191		if (tsk->thread.regs->msr & MSR_FP) {
 192			/*
 193			 * This should only ever be called for current or
 194			 * for a stopped child process.  Since we save away
 195			 * the FP register state on context switch,
 196			 * there is something wrong if a stopped child appears
 197			 * to still have its FP state in the CPU registers.
 198			 */
 199			BUG_ON(tsk != current);
 200			giveup_fpu(tsk);
 201		}
 202		preempt_enable();
 203	}
 204}
 205EXPORT_SYMBOL_GPL(flush_fp_to_thread);
 206
 207void enable_kernel_fp(void)
 208{
 209	unsigned long cpumsr;
 210
 211	WARN_ON(preemptible());
 212
 213	cpumsr = msr_check_and_set(MSR_FP);
 214
 215	if (current->thread.regs && (current->thread.regs->msr & MSR_FP)) {
 216		check_if_tm_restore_required(current);
 217		/*
 218		 * If a thread has already been reclaimed then the
 219		 * checkpointed registers are on the CPU but have definitely
 220		 * been saved by the reclaim code. Don't need to and *cannot*
 221		 * giveup as this would save  to the 'live' structure not the
 222		 * checkpointed structure.
 223		 */
 224		if (!MSR_TM_ACTIVE(cpumsr) &&
 225		     MSR_TM_ACTIVE(current->thread.regs->msr))
 226			return;
 227		__giveup_fpu(current);
 228	}
 229}
 230EXPORT_SYMBOL(enable_kernel_fp);
 
 
 
 
 
 
 
 
 
 
 231#else
 232static inline void __giveup_fpu(struct task_struct *tsk) { }
 233#endif /* CONFIG_PPC_FPU */
 234
 235#ifdef CONFIG_ALTIVEC
 
 
 236static void __giveup_altivec(struct task_struct *tsk)
 237{
 238	unsigned long msr;
 239
 240	save_altivec(tsk);
 241	msr = tsk->thread.regs->msr;
 242	msr &= ~MSR_VEC;
 
 243	if (cpu_has_feature(CPU_FTR_VSX))
 244		msr &= ~MSR_VSX;
 245	regs_set_return_msr(tsk->thread.regs, msr);
 
 246}
 247
 248void giveup_altivec(struct task_struct *tsk)
 249{
 250	check_if_tm_restore_required(tsk);
 251
 252	msr_check_and_set(MSR_VEC);
 253	__giveup_altivec(tsk);
 254	msr_check_and_clear(MSR_VEC);
 255}
 256EXPORT_SYMBOL(giveup_altivec);
 257
 258void enable_kernel_altivec(void)
 259{
 260	unsigned long cpumsr;
 261
 262	WARN_ON(preemptible());
 263
 264	cpumsr = msr_check_and_set(MSR_VEC);
 265
 266	if (current->thread.regs && (current->thread.regs->msr & MSR_VEC)) {
 267		check_if_tm_restore_required(current);
 268		/*
 269		 * If a thread has already been reclaimed then the
 270		 * checkpointed registers are on the CPU but have definitely
 271		 * been saved by the reclaim code. Don't need to and *cannot*
 272		 * giveup as this would save  to the 'live' structure not the
 273		 * checkpointed structure.
 274		 */
 275		if (!MSR_TM_ACTIVE(cpumsr) &&
 276		     MSR_TM_ACTIVE(current->thread.regs->msr))
 277			return;
 278		__giveup_altivec(current);
 279	}
 280}
 281EXPORT_SYMBOL(enable_kernel_altivec);
 282
 283/*
 284 * Make sure the VMX/Altivec register state in the
 285 * the thread_struct is up to date for task tsk.
 286 */
 287void flush_altivec_to_thread(struct task_struct *tsk)
 288{
 289	if (tsk->thread.regs) {
 290		preempt_disable();
 291		if (tsk->thread.regs->msr & MSR_VEC) {
 292			BUG_ON(tsk != current);
 293			giveup_altivec(tsk);
 294		}
 295		preempt_enable();
 296	}
 297}
 298EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 299#endif /* CONFIG_ALTIVEC */
 300
 301#ifdef CONFIG_VSX
 302static void __giveup_vsx(struct task_struct *tsk)
 303{
 304	unsigned long msr = tsk->thread.regs->msr;
 305
 306	/*
 307	 * We should never be setting MSR_VSX without also setting
 308	 * MSR_FP and MSR_VEC
 309	 */
 310	WARN_ON((msr & MSR_VSX) && !((msr & MSR_FP) && (msr & MSR_VEC)));
 311
 312	/* __giveup_fpu will clear MSR_VSX */
 313	if (msr & MSR_FP)
 314		__giveup_fpu(tsk);
 315	if (msr & MSR_VEC)
 316		__giveup_altivec(tsk);
 317}
 318
 319static void giveup_vsx(struct task_struct *tsk)
 320{
 321	check_if_tm_restore_required(tsk);
 322
 323	msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
 324	__giveup_vsx(tsk);
 325	msr_check_and_clear(MSR_FP|MSR_VEC|MSR_VSX);
 326}
 327
 328void enable_kernel_vsx(void)
 329{
 330	unsigned long cpumsr;
 331
 332	WARN_ON(preemptible());
 333
 334	cpumsr = msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
 335
 336	if (current->thread.regs &&
 337	    (current->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP))) {
 338		check_if_tm_restore_required(current);
 339		/*
 340		 * If a thread has already been reclaimed then the
 341		 * checkpointed registers are on the CPU but have definitely
 342		 * been saved by the reclaim code. Don't need to and *cannot*
 343		 * giveup as this would save  to the 'live' structure not the
 344		 * checkpointed structure.
 345		 */
 346		if (!MSR_TM_ACTIVE(cpumsr) &&
 347		     MSR_TM_ACTIVE(current->thread.regs->msr))
 348			return;
 349		__giveup_vsx(current);
 350	}
 351}
 352EXPORT_SYMBOL(enable_kernel_vsx);
 353
 354void flush_vsx_to_thread(struct task_struct *tsk)
 355{
 356	if (tsk->thread.regs) {
 357		preempt_disable();
 358		if (tsk->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP)) {
 359			BUG_ON(tsk != current);
 360			giveup_vsx(tsk);
 361		}
 362		preempt_enable();
 363	}
 364}
 365EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
 
 
 
 
 
 
 
 
 
 
 
 
 366#endif /* CONFIG_VSX */
 367
 368#ifdef CONFIG_SPE
 369void giveup_spe(struct task_struct *tsk)
 370{
 371	check_if_tm_restore_required(tsk);
 372
 373	msr_check_and_set(MSR_SPE);
 374	__giveup_spe(tsk);
 375	msr_check_and_clear(MSR_SPE);
 376}
 377EXPORT_SYMBOL(giveup_spe);
 378
 379void enable_kernel_spe(void)
 380{
 381	WARN_ON(preemptible());
 382
 383	msr_check_and_set(MSR_SPE);
 384
 385	if (current->thread.regs && (current->thread.regs->msr & MSR_SPE)) {
 386		check_if_tm_restore_required(current);
 387		__giveup_spe(current);
 388	}
 389}
 390EXPORT_SYMBOL(enable_kernel_spe);
 391
 392void flush_spe_to_thread(struct task_struct *tsk)
 393{
 394	if (tsk->thread.regs) {
 395		preempt_disable();
 396		if (tsk->thread.regs->msr & MSR_SPE) {
 397			BUG_ON(tsk != current);
 398			tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
 399			giveup_spe(tsk);
 400		}
 401		preempt_enable();
 402	}
 403}
 404#endif /* CONFIG_SPE */
 405
 406static unsigned long msr_all_available;
 407
 408static int __init init_msr_all_available(void)
 409{
 410	if (IS_ENABLED(CONFIG_PPC_FPU))
 411		msr_all_available |= MSR_FP;
 
 
 412	if (cpu_has_feature(CPU_FTR_ALTIVEC))
 413		msr_all_available |= MSR_VEC;
 
 
 414	if (cpu_has_feature(CPU_FTR_VSX))
 415		msr_all_available |= MSR_VSX;
 
 
 416	if (cpu_has_feature(CPU_FTR_SPE))
 417		msr_all_available |= MSR_SPE;
 
 418
 419	return 0;
 420}
 421early_initcall(init_msr_all_available);
 422
 423void giveup_all(struct task_struct *tsk)
 424{
 425	unsigned long usermsr;
 426
 427	if (!tsk->thread.regs)
 428		return;
 429
 430	check_if_tm_restore_required(tsk);
 431
 432	usermsr = tsk->thread.regs->msr;
 433
 434	if ((usermsr & msr_all_available) == 0)
 435		return;
 436
 437	msr_check_and_set(msr_all_available);
 
 438
 439	WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
 440
 
 441	if (usermsr & MSR_FP)
 442		__giveup_fpu(tsk);
 
 
 443	if (usermsr & MSR_VEC)
 444		__giveup_altivec(tsk);
 
 
 445	if (usermsr & MSR_SPE)
 446		__giveup_spe(tsk);
 
 447
 448	msr_check_and_clear(msr_all_available);
 449}
 450EXPORT_SYMBOL(giveup_all);
 451
 452#ifdef CONFIG_PPC_BOOK3S_64
 453#ifdef CONFIG_PPC_FPU
 454static bool should_restore_fp(void)
 455{
 456	if (current->thread.load_fp) {
 457		current->thread.load_fp++;
 458		return true;
 459	}
 460	return false;
 461}
 462
 463static void do_restore_fp(void)
 464{
 465	load_fp_state(&current->thread.fp_state);
 466}
 467#else
 468static bool should_restore_fp(void) { return false; }
 469static void do_restore_fp(void) { }
 470#endif /* CONFIG_PPC_FPU */
 471
 472#ifdef CONFIG_ALTIVEC
 473static bool should_restore_altivec(void)
 474{
 475	if (cpu_has_feature(CPU_FTR_ALTIVEC) && (current->thread.load_vec)) {
 476		current->thread.load_vec++;
 477		return true;
 478	}
 479	return false;
 480}
 481
 482static void do_restore_altivec(void)
 483{
 484	load_vr_state(&current->thread.vr_state);
 485	current->thread.used_vr = 1;
 486}
 487#else
 488static bool should_restore_altivec(void) { return false; }
 489static void do_restore_altivec(void) { }
 490#endif /* CONFIG_ALTIVEC */
 491
 492static bool should_restore_vsx(void)
 493{
 494	if (cpu_has_feature(CPU_FTR_VSX))
 495		return true;
 496	return false;
 497}
 498#ifdef CONFIG_VSX
 499static void do_restore_vsx(void)
 500{
 501	current->thread.used_vsr = 1;
 502}
 503#else
 504static void do_restore_vsx(void) { }
 505#endif /* CONFIG_VSX */
 506
 507/*
 508 * The exception exit path calls restore_math() with interrupts hard disabled
 509 * but the soft irq state not "reconciled". ftrace code that calls
 510 * local_irq_save/restore causes warnings.
 511 *
 512 * Rather than complicate the exit path, just don't trace restore_math. This
 513 * could be done by having ftrace entry code check for this un-reconciled
 514 * condition where MSR[EE]=0 and PACA_IRQ_HARD_DIS is not set, and
 515 * temporarily fix it up for the duration of the ftrace call.
 516 */
 517void notrace restore_math(struct pt_regs *regs)
 518{
 519	unsigned long msr;
 520	unsigned long new_msr = 0;
 
 
 
 521
 522	msr = regs->msr;
 
 523
 524	/*
 525	 * new_msr tracks the facilities that are to be restored. Only reload
 526	 * if the bit is not set in the user MSR (if it is set, the registers
 527	 * are live for the user thread).
 528	 */
 529	if ((!(msr & MSR_FP)) && should_restore_fp())
 530		new_msr |= MSR_FP;
 531
 532	if ((!(msr & MSR_VEC)) && should_restore_altivec())
 533		new_msr |= MSR_VEC;
 534
 535	if ((!(msr & MSR_VSX)) && should_restore_vsx()) {
 536		if (((msr | new_msr) & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC))
 537			new_msr |= MSR_VSX;
 538	}
 539
 540	if (new_msr) {
 541		unsigned long fpexc_mode = 0;
 542
 543		msr_check_and_set(new_msr);
 544
 545		if (new_msr & MSR_FP) {
 546			do_restore_fp();
 547
 548			// This also covers VSX, because VSX implies FP
 549			fpexc_mode = current->thread.fpexc_mode;
 550		}
 551
 552		if (new_msr & MSR_VEC)
 553			do_restore_altivec();
 554
 555		if (new_msr & MSR_VSX)
 556			do_restore_vsx();
 557
 558		msr_check_and_clear(new_msr);
 559
 560		regs_set_return_msr(regs, regs->msr | new_msr | fpexc_mode);
 561	}
 562}
 563#endif /* CONFIG_PPC_BOOK3S_64 */
 564
 565static void save_all(struct task_struct *tsk)
 566{
 567	unsigned long usermsr;
 568
 569	if (!tsk->thread.regs)
 570		return;
 571
 572	usermsr = tsk->thread.regs->msr;
 573
 574	if ((usermsr & msr_all_available) == 0)
 575		return;
 576
 577	msr_check_and_set(msr_all_available);
 578
 579	WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
 580
 581	if (usermsr & MSR_FP)
 582		save_fpu(tsk);
 583
 584	if (usermsr & MSR_VEC)
 585		save_altivec(tsk);
 586
 587	if (usermsr & MSR_SPE)
 588		__giveup_spe(tsk);
 589
 590	msr_check_and_clear(msr_all_available);
 591}
 592
 593void flush_all_to_thread(struct task_struct *tsk)
 594{
 595	if (tsk->thread.regs) {
 596		preempt_disable();
 597		BUG_ON(tsk != current);
 
 
 598#ifdef CONFIG_SPE
 599		if (tsk->thread.regs->msr & MSR_SPE)
 600			tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
 601#endif
 602		save_all(tsk);
 603
 604		preempt_enable();
 605	}
 606}
 607EXPORT_SYMBOL(flush_all_to_thread);
 608
 609#ifdef CONFIG_PPC_ADV_DEBUG_REGS
 610void do_send_trap(struct pt_regs *regs, unsigned long address,
 611		  unsigned long error_code, int breakpt)
 612{
 613	current->thread.trap_nr = TRAP_HWBKPT;
 614	if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
 615			11, SIGSEGV) == NOTIFY_STOP)
 616		return;
 617
 618	/* Deliver the signal to userspace */
 619	force_sig_ptrace_errno_trap(breakpt, /* breakpoint or watchpoint id */
 620				    (void __user *)address);
 621}
 622#else	/* !CONFIG_PPC_ADV_DEBUG_REGS */
 623
 624static void do_break_handler(struct pt_regs *regs)
 625{
 626	struct arch_hw_breakpoint null_brk = {0};
 627	struct arch_hw_breakpoint *info;
 628	ppc_inst_t instr = ppc_inst(0);
 629	int type = 0;
 630	int size = 0;
 631	unsigned long ea;
 632	int i;
 633
 634	/*
 635	 * If underneath hw supports only one watchpoint, we know it
 636	 * caused exception. 8xx also falls into this category.
 637	 */
 638	if (nr_wp_slots() == 1) {
 639		__set_breakpoint(0, &null_brk);
 640		current->thread.hw_brk[0] = null_brk;
 641		current->thread.hw_brk[0].flags |= HW_BRK_FLAG_DISABLED;
 642		return;
 643	}
 644
 645	/* Otherwise find out which DAWR caused exception and disable it. */
 646	wp_get_instr_detail(regs, &instr, &type, &size, &ea);
 647
 648	for (i = 0; i < nr_wp_slots(); i++) {
 649		info = &current->thread.hw_brk[i];
 650		if (!info->address)
 651			continue;
 652
 653		if (wp_check_constraints(regs, instr, ea, type, size, info)) {
 654			__set_breakpoint(i, &null_brk);
 655			current->thread.hw_brk[i] = null_brk;
 656			current->thread.hw_brk[i].flags |= HW_BRK_FLAG_DISABLED;
 657		}
 658	}
 659}
 660
 661DEFINE_INTERRUPT_HANDLER(do_break)
 662{
 663	current->thread.trap_nr = TRAP_HWBKPT;
 664	if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, regs->dsisr,
 665			11, SIGSEGV) == NOTIFY_STOP)
 666		return;
 667
 668	if (debugger_break_match(regs))
 669		return;
 670
 671	/*
 672	 * We reach here only when watchpoint exception is generated by ptrace
 673	 * event (or hw is buggy!). Now if CONFIG_HAVE_HW_BREAKPOINT is set,
 674	 * watchpoint is already handled by hw_breakpoint_handler() so we don't
 675	 * have to do anything. But when CONFIG_HAVE_HW_BREAKPOINT is not set,
 676	 * we need to manually handle the watchpoint here.
 677	 */
 678	if (!IS_ENABLED(CONFIG_HAVE_HW_BREAKPOINT))
 679		do_break_handler(regs);
 680
 681	/* Deliver the signal to userspace */
 682	force_sig_fault(SIGTRAP, TRAP_HWBKPT, (void __user *)regs->dar);
 
 
 
 
 683}
 684#endif	/* CONFIG_PPC_ADV_DEBUG_REGS */
 685
 686static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk[HBP_NUM_MAX]);
 687
 688#ifdef CONFIG_PPC_ADV_DEBUG_REGS
 689/*
 690 * Set the debug registers back to their default "safe" values.
 691 */
 692static void set_debug_reg_defaults(struct thread_struct *thread)
 693{
 694	thread->debug.iac1 = thread->debug.iac2 = 0;
 695#if CONFIG_PPC_ADV_DEBUG_IACS > 2
 696	thread->debug.iac3 = thread->debug.iac4 = 0;
 697#endif
 698	thread->debug.dac1 = thread->debug.dac2 = 0;
 699#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
 700	thread->debug.dvc1 = thread->debug.dvc2 = 0;
 701#endif
 702	thread->debug.dbcr0 = 0;
 703#ifdef CONFIG_BOOKE
 704	/*
 705	 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
 706	 */
 707	thread->debug.dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US |
 708			DBCR1_IAC3US | DBCR1_IAC4US;
 709	/*
 710	 * Force Data Address Compare User/Supervisor bits to be User-only
 711	 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
 712	 */
 713	thread->debug.dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
 714#else
 715	thread->debug.dbcr1 = 0;
 716#endif
 717}
 718
 719static void prime_debug_regs(struct debug_reg *debug)
 720{
 721	/*
 722	 * We could have inherited MSR_DE from userspace, since
 723	 * it doesn't get cleared on exception entry.  Make sure
 724	 * MSR_DE is clear before we enable any debug events.
 725	 */
 726	mtmsr(mfmsr() & ~MSR_DE);
 727
 728	mtspr(SPRN_IAC1, debug->iac1);
 729	mtspr(SPRN_IAC2, debug->iac2);
 730#if CONFIG_PPC_ADV_DEBUG_IACS > 2
 731	mtspr(SPRN_IAC3, debug->iac3);
 732	mtspr(SPRN_IAC4, debug->iac4);
 733#endif
 734	mtspr(SPRN_DAC1, debug->dac1);
 735	mtspr(SPRN_DAC2, debug->dac2);
 736#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
 737	mtspr(SPRN_DVC1, debug->dvc1);
 738	mtspr(SPRN_DVC2, debug->dvc2);
 739#endif
 740	mtspr(SPRN_DBCR0, debug->dbcr0);
 741	mtspr(SPRN_DBCR1, debug->dbcr1);
 742#ifdef CONFIG_BOOKE
 743	mtspr(SPRN_DBCR2, debug->dbcr2);
 744#endif
 745}
 746/*
 747 * Unless neither the old or new thread are making use of the
 748 * debug registers, set the debug registers from the values
 749 * stored in the new thread.
 750 */
 751void switch_booke_debug_regs(struct debug_reg *new_debug)
 752{
 753	if ((current->thread.debug.dbcr0 & DBCR0_IDM)
 754		|| (new_debug->dbcr0 & DBCR0_IDM))
 755			prime_debug_regs(new_debug);
 756}
 757EXPORT_SYMBOL_GPL(switch_booke_debug_regs);
 758#else	/* !CONFIG_PPC_ADV_DEBUG_REGS */
 759#ifndef CONFIG_HAVE_HW_BREAKPOINT
 760static void set_breakpoint(int i, struct arch_hw_breakpoint *brk)
 761{
 762	preempt_disable();
 763	__set_breakpoint(i, brk);
 764	preempt_enable();
 
 765}
 
 
 766
 767static void set_debug_reg_defaults(struct thread_struct *thread)
 
 768{
 769	int i;
 770	struct arch_hw_breakpoint null_brk = {0};
 771
 772	for (i = 0; i < nr_wp_slots(); i++) {
 773		thread->hw_brk[i] = null_brk;
 774		if (ppc_breakpoint_available())
 775			set_breakpoint(i, &thread->hw_brk[i]);
 776	}
 777}
 778
 779static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
 780				struct arch_hw_breakpoint *b)
 781{
 782	if (a->address != b->address)
 783		return false;
 784	if (a->type != b->type)
 785		return false;
 786	if (a->len != b->len)
 787		return false;
 788	/* no need to check hw_len. it's calculated from address and len */
 789	return true;
 790}
 791
 792static void switch_hw_breakpoint(struct task_struct *new)
 793{
 794	int i;
 
 
 
 
 
 
 
 
 
 795
 796	for (i = 0; i < nr_wp_slots(); i++) {
 797		if (likely(hw_brk_match(this_cpu_ptr(&current_brk[i]),
 798					&new->thread.hw_brk[i])))
 799			continue;
 
 800
 801		__set_breakpoint(i, &new->thread.hw_brk[i]);
 802	}
 803}
 804#endif /* !CONFIG_HAVE_HW_BREAKPOINT */
 805#endif	/* CONFIG_PPC_ADV_DEBUG_REGS */
 
 
 
 
 806
 807static inline int set_dabr(struct arch_hw_breakpoint *brk)
 808{
 809	unsigned long dabr, dabrx;
 810
 811	dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
 812	dabrx = ((brk->type >> 3) & 0x7);
 813
 814	if (ppc_md.set_dabr)
 815		return ppc_md.set_dabr(dabr, dabrx);
 816
 817	if (IS_ENABLED(CONFIG_PPC_ADV_DEBUG_REGS)) {
 818		mtspr(SPRN_DAC1, dabr);
 819		if (IS_ENABLED(CONFIG_PPC_47x))
 820			isync();
 821		return 0;
 822	} else if (IS_ENABLED(CONFIG_PPC_BOOK3S)) {
 823		mtspr(SPRN_DABR, dabr);
 824		if (cpu_has_feature(CPU_FTR_DABRX))
 825			mtspr(SPRN_DABRX, dabrx);
 826		return 0;
 827	} else {
 828		return -EINVAL;
 829	}
 830}
 831
 832static inline int set_breakpoint_8xx(struct arch_hw_breakpoint *brk)
 833{
 834	unsigned long lctrl1 = LCTRL1_CTE_GT | LCTRL1_CTF_LT | LCTRL1_CRWE_RW |
 835			       LCTRL1_CRWF_RW;
 836	unsigned long lctrl2 = LCTRL2_LW0EN | LCTRL2_LW0LADC | LCTRL2_SLW0EN;
 837	unsigned long start_addr = ALIGN_DOWN(brk->address, HW_BREAKPOINT_SIZE);
 838	unsigned long end_addr = ALIGN(brk->address + brk->len, HW_BREAKPOINT_SIZE);
 839
 840	if (start_addr == 0)
 841		lctrl2 |= LCTRL2_LW0LA_F;
 842	else if (end_addr == 0)
 843		lctrl2 |= LCTRL2_LW0LA_E;
 844	else
 845		lctrl2 |= LCTRL2_LW0LA_EandF;
 846
 847	mtspr(SPRN_LCTRL2, 0);
 848
 849	if ((brk->type & HW_BRK_TYPE_RDWR) == 0)
 850		return 0;
 851
 852	if ((brk->type & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_READ)
 853		lctrl1 |= LCTRL1_CRWE_RO | LCTRL1_CRWF_RO;
 854	if ((brk->type & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_WRITE)
 855		lctrl1 |= LCTRL1_CRWE_WO | LCTRL1_CRWF_WO;
 856
 857	mtspr(SPRN_CMPE, start_addr - 1);
 858	mtspr(SPRN_CMPF, end_addr);
 859	mtspr(SPRN_LCTRL1, lctrl1);
 860	mtspr(SPRN_LCTRL2, lctrl2);
 861
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 862	return 0;
 863}
 864
 865static void set_hw_breakpoint(int nr, struct arch_hw_breakpoint *brk)
 866{
 867	if (dawr_enabled())
 
 
 868		// Power8 or later
 869		set_dawr(nr, brk);
 870	else if (IS_ENABLED(CONFIG_PPC_8xx))
 871		set_breakpoint_8xx(brk);
 872	else if (!cpu_has_feature(CPU_FTR_ARCH_207S))
 873		// Power7 or earlier
 874		set_dabr(brk);
 875	else
 876		// Shouldn't happen due to higher level checks
 877		WARN_ON_ONCE(1);
 878}
 879
 880void __set_breakpoint(int nr, struct arch_hw_breakpoint *brk)
 881{
 882	memcpy(this_cpu_ptr(&current_brk[nr]), brk, sizeof(*brk));
 883	set_hw_breakpoint(nr, brk);
 
 884}
 885
 886/* Check if we have DAWR or DABR hardware */
 887bool ppc_breakpoint_available(void)
 888{
 889	if (dawr_enabled())
 890		return true; /* POWER8 DAWR or POWER9 forced DAWR */
 891	if (cpu_has_feature(CPU_FTR_ARCH_207S))
 892		return false; /* POWER9 with DAWR disabled */
 893	/* DABR: Everything but POWER8 and POWER9 */
 894	return true;
 895}
 896EXPORT_SYMBOL_GPL(ppc_breakpoint_available);
 897
 898/* Disable the breakpoint in hardware without touching current_brk[] */
 899void suspend_breakpoints(void)
 900{
 901	struct arch_hw_breakpoint brk = {0};
 902	int i;
 903
 904	if (!ppc_breakpoint_available())
 905		return;
 906
 907	for (i = 0; i < nr_wp_slots(); i++)
 908		set_hw_breakpoint(i, &brk);
 909}
 910
 911/*
 912 * Re-enable breakpoints suspended by suspend_breakpoints() in hardware
 913 * from current_brk[]
 914 */
 915void restore_breakpoints(void)
 916{
 917	int i;
 918
 919	if (!ppc_breakpoint_available())
 920		return;
 921
 922	for (i = 0; i < nr_wp_slots(); i++)
 923		set_hw_breakpoint(i, this_cpu_ptr(&current_brk[i]));
 924}
 925
 926#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
 927
 928static inline bool tm_enabled(struct task_struct *tsk)
 929{
 930	return tsk && tsk->thread.regs && (tsk->thread.regs->msr & MSR_TM);
 931}
 932
 933static void tm_reclaim_thread(struct thread_struct *thr, uint8_t cause)
 
 934{
 935	/*
 936	 * Use the current MSR TM suspended bit to track if we have
 937	 * checkpointed state outstanding.
 938	 * On signal delivery, we'd normally reclaim the checkpointed
 939	 * state to obtain stack pointer (see:get_tm_stackpointer()).
 940	 * This will then directly return to userspace without going
 941	 * through __switch_to(). However, if the stack frame is bad,
 942	 * we need to exit this thread which calls __switch_to() which
 943	 * will again attempt to reclaim the already saved tm state.
 944	 * Hence we need to check that we've not already reclaimed
 945	 * this state.
 946	 * We do this using the current MSR, rather tracking it in
 947	 * some specific thread_struct bit, as it has the additional
 948	 * benefit of checking for a potential TM bad thing exception.
 949	 */
 950	if (!MSR_TM_SUSPENDED(mfmsr()))
 951		return;
 952
 953	giveup_all(container_of(thr, struct task_struct, thread));
 954
 955	tm_reclaim(thr, cause);
 956
 957	/*
 958	 * If we are in a transaction and FP is off then we can't have
 959	 * used FP inside that transaction. Hence the checkpointed
 960	 * state is the same as the live state. We need to copy the
 961	 * live state to the checkpointed state so that when the
 962	 * transaction is restored, the checkpointed state is correct
 963	 * and the aborted transaction sees the correct state. We use
 964	 * ckpt_regs.msr here as that's what tm_reclaim will use to
 965	 * determine if it's going to write the checkpointed state or
 966	 * not. So either this will write the checkpointed registers,
 967	 * or reclaim will. Similarly for VMX.
 968	 */
 969	if ((thr->ckpt_regs.msr & MSR_FP) == 0)
 970		memcpy(&thr->ckfp_state, &thr->fp_state,
 971		       sizeof(struct thread_fp_state));
 972	if ((thr->ckpt_regs.msr & MSR_VEC) == 0)
 973		memcpy(&thr->ckvr_state, &thr->vr_state,
 974		       sizeof(struct thread_vr_state));
 975}
 976
 977void tm_reclaim_current(uint8_t cause)
 978{
 979	tm_enable();
 980	tm_reclaim_thread(&current->thread, cause);
 981}
 982
 983static inline void tm_reclaim_task(struct task_struct *tsk)
 984{
 985	/* We have to work out if we're switching from/to a task that's in the
 986	 * middle of a transaction.
 987	 *
 988	 * In switching we need to maintain a 2nd register state as
 989	 * oldtask->thread.ckpt_regs.  We tm_reclaim(oldproc); this saves the
 990	 * checkpointed (tbegin) state in ckpt_regs, ckfp_state and
 991	 * ckvr_state
 992	 *
 993	 * We also context switch (save) TFHAR/TEXASR/TFIAR in here.
 994	 */
 995	struct thread_struct *thr = &tsk->thread;
 996
 997	if (!thr->regs)
 998		return;
 999
1000	if (!MSR_TM_ACTIVE(thr->regs->msr))
1001		goto out_and_saveregs;
1002
1003	WARN_ON(tm_suspend_disabled);
1004
1005	TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, "
1006		 "ccr=%lx, msr=%lx, trap=%lx)\n",
1007		 tsk->pid, thr->regs->nip,
1008		 thr->regs->ccr, thr->regs->msr,
1009		 thr->regs->trap);
1010
1011	tm_reclaim_thread(thr, TM_CAUSE_RESCHED);
1012
1013	TM_DEBUG("--- tm_reclaim on pid %d complete\n",
1014		 tsk->pid);
1015
1016out_and_saveregs:
1017	/* Always save the regs here, even if a transaction's not active.
1018	 * This context-switches a thread's TM info SPRs.  We do it here to
1019	 * be consistent with the restore path (in recheckpoint) which
1020	 * cannot happen later in _switch().
1021	 */
1022	tm_save_sprs(thr);
1023}
1024
1025extern void __tm_recheckpoint(struct thread_struct *thread);
1026
1027void tm_recheckpoint(struct thread_struct *thread)
1028{
1029	unsigned long flags;
1030
1031	if (!(thread->regs->msr & MSR_TM))
1032		return;
1033
1034	/* We really can't be interrupted here as the TEXASR registers can't
1035	 * change and later in the trecheckpoint code, we have a userspace R1.
1036	 * So let's hard disable over this region.
1037	 */
1038	local_irq_save(flags);
1039	hard_irq_disable();
1040
1041	/* The TM SPRs are restored here, so that TEXASR.FS can be set
1042	 * before the trecheckpoint and no explosion occurs.
1043	 */
1044	tm_restore_sprs(thread);
1045
1046	__tm_recheckpoint(thread);
1047
1048	local_irq_restore(flags);
1049}
1050
1051static inline void tm_recheckpoint_new_task(struct task_struct *new)
1052{
1053	if (!cpu_has_feature(CPU_FTR_TM))
1054		return;
1055
1056	/* Recheckpoint the registers of the thread we're about to switch to.
1057	 *
1058	 * If the task was using FP, we non-lazily reload both the original and
1059	 * the speculative FP register states.  This is because the kernel
1060	 * doesn't see if/when a TM rollback occurs, so if we take an FP
1061	 * unavailable later, we are unable to determine which set of FP regs
1062	 * need to be restored.
1063	 */
1064	if (!tm_enabled(new))
1065		return;
1066
1067	if (!MSR_TM_ACTIVE(new->thread.regs->msr)){
1068		tm_restore_sprs(&new->thread);
1069		return;
1070	}
1071	/* Recheckpoint to restore original checkpointed register state. */
1072	TM_DEBUG("*** tm_recheckpoint of pid %d (new->msr 0x%lx)\n",
1073		 new->pid, new->thread.regs->msr);
1074
1075	tm_recheckpoint(&new->thread);
1076
1077	/*
1078	 * The checkpointed state has been restored but the live state has
1079	 * not, ensure all the math functionality is turned off to trigger
1080	 * restore_math() to reload.
1081	 */
1082	new->thread.regs->msr &= ~(MSR_FP | MSR_VEC | MSR_VSX);
1083
1084	TM_DEBUG("*** tm_recheckpoint of pid %d complete "
1085		 "(kernel msr 0x%lx)\n",
1086		 new->pid, mfmsr());
1087}
1088
1089static inline void __switch_to_tm(struct task_struct *prev,
1090		struct task_struct *new)
1091{
1092	if (cpu_has_feature(CPU_FTR_TM)) {
1093		if (tm_enabled(prev) || tm_enabled(new))
1094			tm_enable();
1095
1096		if (tm_enabled(prev)) {
1097			prev->thread.load_tm++;
1098			tm_reclaim_task(prev);
1099			if (!MSR_TM_ACTIVE(prev->thread.regs->msr) && prev->thread.load_tm == 0)
1100				prev->thread.regs->msr &= ~MSR_TM;
1101		}
1102
1103		tm_recheckpoint_new_task(new);
1104	}
1105}
1106
1107/*
1108 * This is called if we are on the way out to userspace and the
1109 * TIF_RESTORE_TM flag is set.  It checks if we need to reload
1110 * FP and/or vector state and does so if necessary.
1111 * If userspace is inside a transaction (whether active or
1112 * suspended) and FP/VMX/VSX instructions have ever been enabled
1113 * inside that transaction, then we have to keep them enabled
1114 * and keep the FP/VMX/VSX state loaded while ever the transaction
1115 * continues.  The reason is that if we didn't, and subsequently
1116 * got a FP/VMX/VSX unavailable interrupt inside a transaction,
1117 * we don't know whether it's the same transaction, and thus we
1118 * don't know which of the checkpointed state and the transactional
1119 * state to use.
1120 */
1121void restore_tm_state(struct pt_regs *regs)
1122{
1123	unsigned long msr_diff;
1124
1125	/*
1126	 * This is the only moment we should clear TIF_RESTORE_TM as
1127	 * it is here that ckpt_regs.msr and pt_regs.msr become the same
1128	 * again, anything else could lead to an incorrect ckpt_msr being
1129	 * saved and therefore incorrect signal contexts.
1130	 */
1131	clear_thread_flag(TIF_RESTORE_TM);
1132	if (!MSR_TM_ACTIVE(regs->msr))
1133		return;
1134
1135	msr_diff = current->thread.ckpt_regs.msr & ~regs->msr;
1136	msr_diff &= MSR_FP | MSR_VEC | MSR_VSX;
1137
1138	/* Ensure that restore_math() will restore */
1139	if (msr_diff & MSR_FP)
1140		current->thread.load_fp = 1;
1141#ifdef CONFIG_ALTIVEC
1142	if (cpu_has_feature(CPU_FTR_ALTIVEC) && msr_diff & MSR_VEC)
1143		current->thread.load_vec = 1;
1144#endif
1145	restore_math(regs);
1146
1147	regs_set_return_msr(regs, regs->msr | msr_diff);
1148}
1149
1150#else /* !CONFIG_PPC_TRANSACTIONAL_MEM */
1151#define tm_recheckpoint_new_task(new)
1152#define __switch_to_tm(prev, new)
1153void tm_reclaim_current(uint8_t cause) {}
1154#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1155
1156static inline void save_sprs(struct thread_struct *t)
1157{
1158#ifdef CONFIG_ALTIVEC
1159	if (cpu_has_feature(CPU_FTR_ALTIVEC))
1160		t->vrsave = mfspr(SPRN_VRSAVE);
1161#endif
1162#ifdef CONFIG_SPE
1163	if (cpu_has_feature(CPU_FTR_SPE))
1164		t->spefscr = mfspr(SPRN_SPEFSCR);
1165#endif
1166#ifdef CONFIG_PPC_BOOK3S_64
1167	if (cpu_has_feature(CPU_FTR_DSCR))
1168		t->dscr = mfspr(SPRN_DSCR);
1169
1170	if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1171		t->bescr = mfspr(SPRN_BESCR);
1172		t->ebbhr = mfspr(SPRN_EBBHR);
1173		t->ebbrr = mfspr(SPRN_EBBRR);
1174
1175		t->fscr = mfspr(SPRN_FSCR);
1176
1177		/*
1178		 * Note that the TAR is not available for use in the kernel.
1179		 * (To provide this, the TAR should be backed up/restored on
1180		 * exception entry/exit instead, and be in pt_regs.  FIXME,
1181		 * this should be in pt_regs anyway (for debug).)
1182		 */
1183		t->tar = mfspr(SPRN_TAR);
1184	}
1185
1186	if (cpu_has_feature(CPU_FTR_DEXCR_NPHIE))
1187		t->hashkeyr = mfspr(SPRN_HASHKEYR);
1188#endif
1189}
1190
1191#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
1192void kvmppc_save_user_regs(void)
1193{
1194	unsigned long usermsr;
1195
1196	if (!current->thread.regs)
1197		return;
1198
1199	usermsr = current->thread.regs->msr;
1200
1201	/* Caller has enabled FP/VEC/VSX/TM in MSR */
1202	if (usermsr & MSR_FP)
1203		__giveup_fpu(current);
1204	if (usermsr & MSR_VEC)
1205		__giveup_altivec(current);
1206
1207#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1208	if (usermsr & MSR_TM) {
1209		current->thread.tm_tfhar = mfspr(SPRN_TFHAR);
1210		current->thread.tm_tfiar = mfspr(SPRN_TFIAR);
1211		current->thread.tm_texasr = mfspr(SPRN_TEXASR);
1212		current->thread.regs->msr &= ~MSR_TM;
1213	}
1214#endif
1215}
1216EXPORT_SYMBOL_GPL(kvmppc_save_user_regs);
1217
1218void kvmppc_save_current_sprs(void)
1219{
1220	save_sprs(&current->thread);
1221}
1222EXPORT_SYMBOL_GPL(kvmppc_save_current_sprs);
1223#endif /* CONFIG_KVM_BOOK3S_HV_POSSIBLE */
1224
1225static inline void restore_sprs(struct thread_struct *old_thread,
1226				struct thread_struct *new_thread)
1227{
1228#ifdef CONFIG_ALTIVEC
1229	if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
1230	    old_thread->vrsave != new_thread->vrsave)
1231		mtspr(SPRN_VRSAVE, new_thread->vrsave);
1232#endif
1233#ifdef CONFIG_SPE
1234	if (cpu_has_feature(CPU_FTR_SPE) &&
1235	    old_thread->spefscr != new_thread->spefscr)
1236		mtspr(SPRN_SPEFSCR, new_thread->spefscr);
1237#endif
1238#ifdef CONFIG_PPC_BOOK3S_64
1239	if (cpu_has_feature(CPU_FTR_DSCR)) {
1240		u64 dscr = get_paca()->dscr_default;
1241		if (new_thread->dscr_inherit)
1242			dscr = new_thread->dscr;
1243
1244		if (old_thread->dscr != dscr)
1245			mtspr(SPRN_DSCR, dscr);
1246	}
1247
1248	if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1249		if (old_thread->bescr != new_thread->bescr)
1250			mtspr(SPRN_BESCR, new_thread->bescr);
1251		if (old_thread->ebbhr != new_thread->ebbhr)
1252			mtspr(SPRN_EBBHR, new_thread->ebbhr);
1253		if (old_thread->ebbrr != new_thread->ebbrr)
1254			mtspr(SPRN_EBBRR, new_thread->ebbrr);
1255
1256		if (old_thread->fscr != new_thread->fscr)
1257			mtspr(SPRN_FSCR, new_thread->fscr);
1258
1259		if (old_thread->tar != new_thread->tar)
1260			mtspr(SPRN_TAR, new_thread->tar);
1261	}
1262
1263	if (cpu_has_feature(CPU_FTR_P9_TIDR) &&
1264	    old_thread->tidr != new_thread->tidr)
1265		mtspr(SPRN_TIDR, new_thread->tidr);
1266
1267	if (cpu_has_feature(CPU_FTR_DEXCR_NPHIE) &&
1268	    old_thread->hashkeyr != new_thread->hashkeyr)
1269		mtspr(SPRN_HASHKEYR, new_thread->hashkeyr);
1270#endif
1271
 
1272}
1273
 
 
 
 
 
1274struct task_struct *__switch_to(struct task_struct *prev,
1275	struct task_struct *new)
1276{
1277	struct thread_struct *new_thread, *old_thread;
1278	struct task_struct *last;
1279#ifdef CONFIG_PPC_64S_HASH_MMU
1280	struct ppc64_tlb_batch *batch;
1281#endif
1282
1283	new_thread = &new->thread;
1284	old_thread = &current->thread;
1285
1286	WARN_ON(!irqs_disabled());
1287
1288#ifdef CONFIG_PPC_64S_HASH_MMU
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1289	batch = this_cpu_ptr(&ppc64_tlb_batch);
1290	if (batch->active) {
1291		current_thread_info()->local_flags |= _TLF_LAZY_MMU;
1292		if (batch->index)
1293			__flush_tlb_pending(batch);
1294		batch->active = 0;
1295	}
1296
1297	/*
1298	 * On POWER9 the copy-paste buffer can only paste into
1299	 * foreign real addresses, so unprivileged processes can not
1300	 * see the data or use it in any way unless they have
1301	 * foreign real mappings. If the new process has the foreign
1302	 * real address mappings, we must issue a cp_abort to clear
1303	 * any state and prevent snooping, corruption or a covert
1304	 * channel. ISA v3.1 supports paste into local memory.
1305	 */
1306	if (new->mm && (cpu_has_feature(CPU_FTR_ARCH_31) ||
1307			atomic_read(&new->mm->context.vas_windows)))
1308		asm volatile(PPC_CP_ABORT);
1309#endif /* CONFIG_PPC_BOOK3S_64 */
1310
1311#ifdef CONFIG_PPC_ADV_DEBUG_REGS
1312	switch_booke_debug_regs(&new->thread.debug);
1313#else
1314/*
1315 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
1316 * schedule DABR
1317 */
1318#ifndef CONFIG_HAVE_HW_BREAKPOINT
1319	switch_hw_breakpoint(new);
 
1320#endif /* CONFIG_HAVE_HW_BREAKPOINT */
1321#endif
1322
1323	/*
1324	 * We need to save SPRs before treclaim/trecheckpoint as these will
1325	 * change a number of them.
1326	 */
1327	save_sprs(&prev->thread);
1328
1329	/* Save FPU, Altivec, VSX and SPE state */
1330	giveup_all(prev);
1331
1332	__switch_to_tm(prev, new);
1333
1334	if (!radix_enabled()) {
1335		/*
1336		 * We can't take a PMU exception inside _switch() since there
1337		 * is a window where the kernel stack SLB and the kernel stack
1338		 * are out of sync. Hard disable here.
1339		 */
1340		hard_irq_disable();
1341	}
1342
1343	/*
1344	 * Call restore_sprs() and set_return_regs_changed() before calling
1345	 * _switch(). If we move it after _switch() then we miss out on calling
1346	 * it for new tasks. The reason for this is we manually create a stack
1347	 * frame for new tasks that directly returns through ret_from_fork() or
1348	 * ret_from_kernel_thread(). See copy_thread() for details.
1349	 */
1350	restore_sprs(old_thread, new_thread);
1351
1352	set_return_regs_changed(); /* _switch changes stack (and regs) */
1353
1354	if (!IS_ENABLED(CONFIG_PPC_BOOK3S_64))
1355		kuap_assert_locked();
1356
1357	last = _switch(old_thread, new_thread);
1358
1359	/*
1360	 * Nothing after _switch will be run for newly created tasks,
1361	 * because they switch directly to ret_from_fork/ret_from_kernel_thread
1362	 * etc. Code added here should have a comment explaining why that is
1363	 * okay.
1364	 */
1365
1366#ifdef CONFIG_PPC_BOOK3S_64
1367#ifdef CONFIG_PPC_64S_HASH_MMU
1368	/*
1369	 * This applies to a process that was context switched while inside
1370	 * arch_enter_lazy_mmu_mode(), to re-activate the batch that was
1371	 * deactivated above, before _switch(). This will never be the case
1372	 * for new tasks.
1373	 */
1374	if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
1375		current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
1376		batch = this_cpu_ptr(&ppc64_tlb_batch);
1377		batch->active = 1;
1378	}
1379#endif
1380
1381	/*
1382	 * Math facilities are masked out of the child MSR in copy_thread.
1383	 * A new task does not need to restore_math because it will
1384	 * demand fault them.
1385	 */
1386	if (current->thread.regs)
1387		restore_math(current->thread.regs);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1388#endif /* CONFIG_PPC_BOOK3S_64 */
1389
1390	return last;
1391}
1392
1393#define NR_INSN_TO_PRINT	16
1394
1395static void show_instructions(struct pt_regs *regs)
1396{
1397	int i;
1398	unsigned long nip = regs->nip;
1399	unsigned long pc = regs->nip - (NR_INSN_TO_PRINT * 3 / 4 * sizeof(int));
1400
1401	printk("Code: ");
1402
1403	/*
1404	 * If we were executing with the MMU off for instructions, adjust pc
1405	 * rather than printing XXXXXXXX.
1406	 */
1407	if (!IS_ENABLED(CONFIG_BOOKE) && !(regs->msr & MSR_IR)) {
1408		pc = (unsigned long)phys_to_virt(pc);
1409		nip = (unsigned long)phys_to_virt(regs->nip);
1410	}
1411
1412	for (i = 0; i < NR_INSN_TO_PRINT; i++) {
1413		int instr;
1414
1415		if (get_kernel_nofault(instr, (const void *)pc)) {
 
 
 
 
 
 
 
 
 
 
 
 
1416			pr_cont("XXXXXXXX ");
1417		} else {
1418			if (nip == pc)
1419				pr_cont("<%08x> ", instr);
1420			else
1421				pr_cont("%08x ", instr);
1422		}
1423
1424		pc += sizeof(int);
1425	}
1426
1427	pr_cont("\n");
1428}
1429
1430void show_user_instructions(struct pt_regs *regs)
1431{
1432	unsigned long pc;
1433	int n = NR_INSN_TO_PRINT;
1434	struct seq_buf s;
1435	char buf[96]; /* enough for 8 times 9 + 2 chars */
1436
1437	pc = regs->nip - (NR_INSN_TO_PRINT * 3 / 4 * sizeof(int));
1438
1439	seq_buf_init(&s, buf, sizeof(buf));
1440
1441	while (n) {
1442		int i;
1443
1444		seq_buf_clear(&s);
1445
1446		for (i = 0; i < 8 && n; i++, n--, pc += sizeof(int)) {
1447			int instr;
1448
1449			if (copy_from_user_nofault(&instr, (void __user *)pc,
1450					sizeof(instr))) {
1451				seq_buf_printf(&s, "XXXXXXXX ");
1452				continue;
1453			}
1454			seq_buf_printf(&s, regs->nip == pc ? "<%08x> " : "%08x ", instr);
1455		}
1456
1457		if (!seq_buf_has_overflowed(&s))
1458			pr_info("%s[%d]: code: %s\n", current->comm,
1459				current->pid, s.buffer);
1460	}
1461}
1462
1463struct regbit {
1464	unsigned long bit;
1465	const char *name;
1466};
1467
1468static struct regbit msr_bits[] = {
1469#if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
1470	{MSR_SF,	"SF"},
1471	{MSR_HV,	"HV"},
1472#endif
1473	{MSR_VEC,	"VEC"},
1474	{MSR_VSX,	"VSX"},
1475#ifdef CONFIG_BOOKE
1476	{MSR_CE,	"CE"},
1477#endif
1478	{MSR_EE,	"EE"},
1479	{MSR_PR,	"PR"},
1480	{MSR_FP,	"FP"},
1481	{MSR_ME,	"ME"},
1482#ifdef CONFIG_BOOKE
1483	{MSR_DE,	"DE"},
1484#else
1485	{MSR_SE,	"SE"},
1486	{MSR_BE,	"BE"},
1487#endif
1488	{MSR_IR,	"IR"},
1489	{MSR_DR,	"DR"},
1490	{MSR_PMM,	"PMM"},
1491#ifndef CONFIG_BOOKE
1492	{MSR_RI,	"RI"},
1493	{MSR_LE,	"LE"},
1494#endif
1495	{0,		NULL}
1496};
1497
1498static void print_bits(unsigned long val, struct regbit *bits, const char *sep)
1499{
1500	const char *s = "";
1501
1502	for (; bits->bit; ++bits)
1503		if (val & bits->bit) {
1504			pr_cont("%s%s", s, bits->name);
1505			s = sep;
1506		}
1507}
1508
1509#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1510static struct regbit msr_tm_bits[] = {
1511	{MSR_TS_T,	"T"},
1512	{MSR_TS_S,	"S"},
1513	{MSR_TM,	"E"},
1514	{0,		NULL}
1515};
1516
1517static void print_tm_bits(unsigned long val)
1518{
1519/*
1520 * This only prints something if at least one of the TM bit is set.
1521 * Inside the TM[], the output means:
1522 *   E: Enabled		(bit 32)
1523 *   S: Suspended	(bit 33)
1524 *   T: Transactional	(bit 34)
1525 */
1526	if (val & (MSR_TM | MSR_TS_S | MSR_TS_T)) {
1527		pr_cont(",TM[");
1528		print_bits(val, msr_tm_bits, "");
1529		pr_cont("]");
1530	}
1531}
1532#else
1533static void print_tm_bits(unsigned long val) {}
1534#endif
1535
1536static void print_msr_bits(unsigned long val)
1537{
1538	pr_cont("<");
1539	print_bits(val, msr_bits, ",");
1540	print_tm_bits(val);
1541	pr_cont(">");
1542}
1543
1544#ifdef CONFIG_PPC64
1545#define REG		"%016lx"
1546#define REGS_PER_LINE	4
 
1547#else
1548#define REG		"%08lx"
1549#define REGS_PER_LINE	8
 
1550#endif
1551
1552static void __show_regs(struct pt_regs *regs)
1553{
1554	int i, trap;
1555
 
 
1556	printk("NIP:  "REG" LR: "REG" CTR: "REG"\n",
1557	       regs->nip, regs->link, regs->ctr);
1558	printk("REGS: %px TRAP: %04lx   %s  (%s)\n",
1559	       regs, regs->trap, print_tainted(), init_utsname()->release);
1560	printk("MSR:  "REG" ", regs->msr);
1561	print_msr_bits(regs->msr);
1562	pr_cont("  CR: %08lx  XER: %08lx\n", regs->ccr, regs->xer);
1563	trap = TRAP(regs);
1564	if (!trap_is_syscall(regs) && cpu_has_feature(CPU_FTR_CFAR))
1565		pr_cont("CFAR: "REG" ", regs->orig_gpr3);
1566	if (trap == INTERRUPT_MACHINE_CHECK ||
1567	    trap == INTERRUPT_DATA_STORAGE ||
1568	    trap == INTERRUPT_ALIGNMENT) {
1569		if (IS_ENABLED(CONFIG_4xx) || IS_ENABLED(CONFIG_BOOKE))
1570			pr_cont("DEAR: "REG" ESR: "REG" ", regs->dear, regs->esr);
1571		else
1572			pr_cont("DAR: "REG" DSISR: %08lx ", regs->dar, regs->dsisr);
1573	}
1574
1575#ifdef CONFIG_PPC64
1576	pr_cont("IRQMASK: %lx ", regs->softe);
1577#endif
1578#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1579	if (MSR_TM_ACTIVE(regs->msr))
1580		pr_cont("\nPACATMSCRATCH: %016llx ", get_paca()->tm_scratch);
1581#endif
1582
1583	for (i = 0;  i < 32;  i++) {
1584		if ((i % REGS_PER_LINE) == 0)
1585			pr_cont("\nGPR%02d: ", i);
1586		pr_cont(REG " ", regs->gpr[i]);
 
 
1587	}
1588	pr_cont("\n");
 
1589	/*
1590	 * Lookup NIP late so we have the best change of getting the
1591	 * above info out without failing
1592	 */
1593	if (IS_ENABLED(CONFIG_KALLSYMS)) {
1594		printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
1595		printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
1596	}
1597}
1598
1599void show_regs(struct pt_regs *regs)
1600{
1601	show_regs_print_info(KERN_DEFAULT);
1602	__show_regs(regs);
1603	show_stack(current, (unsigned long *) regs->gpr[1], KERN_DEFAULT);
1604	if (!user_mode(regs))
1605		show_instructions(regs);
1606}
1607
1608void flush_thread(void)
1609{
1610#ifdef CONFIG_HAVE_HW_BREAKPOINT
1611	flush_ptrace_hw_breakpoint(current);
1612#else /* CONFIG_HAVE_HW_BREAKPOINT */
1613	set_debug_reg_defaults(&current->thread);
1614#endif /* CONFIG_HAVE_HW_BREAKPOINT */
1615}
1616
1617void arch_setup_new_exec(void)
1618{
1619
1620#ifdef CONFIG_PPC_BOOK3S_64
1621	if (!radix_enabled())
1622		hash__setup_new_exec();
1623#endif
 
 
1624	/*
1625	 * If we exec out of a kernel thread then thread.regs will not be
1626	 * set.  Do it now.
 
 
 
1627	 */
1628	if (!current->thread.regs) {
1629		struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
1630		current->thread.regs = regs - 1;
1631	}
1632
1633#ifdef CONFIG_PPC_MEM_KEYS
1634	current->thread.regs->amr  = default_amr;
1635	current->thread.regs->iamr  = default_iamr;
1636#endif
1637}
1638
1639#ifdef CONFIG_PPC64
 
 
 
1640/*
1641 * Assign a TIDR (thread ID) for task @t and set it in the thread
1642 * structure. For now, we only support setting TIDR for 'current' task.
1643 *
1644 * Since the TID value is a truncated form of it PID, it is possible
1645 * (but unlikely) for 2 threads to have the same TID. In the unlikely event
1646 * that 2 threads share the same TID and are waiting, one of the following
1647 * cases will happen:
1648 *
1649 * 1. The correct thread is running, the wrong thread is not
1650 * In this situation, the correct thread is woken and proceeds to pass it's
1651 * condition check.
1652 *
1653 * 2. Neither threads are running
1654 * In this situation, neither thread will be woken. When scheduled, the waiting
1655 * threads will execute either a wait, which will return immediately, followed
1656 * by a condition check, which will pass for the correct thread and fail
1657 * for the wrong thread, or they will execute the condition check immediately.
1658 *
1659 * 3. The wrong thread is running, the correct thread is not
1660 * The wrong thread will be woken, but will fail it's condition check and
1661 * re-execute wait. The correct thread, when scheduled, will execute either
1662 * it's condition check (which will pass), or wait, which returns immediately
1663 * when called the first time after the thread is scheduled, followed by it's
1664 * condition check (which will pass).
1665 *
1666 * 4. Both threads are running
1667 * Both threads will be woken. The wrong thread will fail it's condition check
1668 * and execute another wait, while the correct thread will pass it's condition
1669 * check.
1670 *
1671 * @t: the task to set the thread ID for
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1672 */
1673int set_thread_tidr(struct task_struct *t)
1674{
1675	if (!cpu_has_feature(CPU_FTR_P9_TIDR))
 
 
1676		return -EINVAL;
1677
1678	if (t != current)
1679		return -EINVAL;
1680
1681	if (t->thread.tidr)
1682		return 0;
1683
1684	t->thread.tidr = (u16)task_pid_nr(t);
 
 
 
 
1685	mtspr(SPRN_TIDR, t->thread.tidr);
1686
1687	return 0;
1688}
1689EXPORT_SYMBOL_GPL(set_thread_tidr);
1690
1691#endif /* CONFIG_PPC64 */
1692
 
 
 
 
 
1693/*
1694 * this gets called so that we can store coprocessor state into memory and
1695 * copy the current task into the new thread.
1696 */
1697int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
1698{
1699	flush_all_to_thread(src);
1700	/*
1701	 * Flush TM state out so we can copy it.  __switch_to_tm() does this
1702	 * flush but it removes the checkpointed state from the current CPU and
1703	 * transitions the CPU out of TM mode.  Hence we need to call
1704	 * tm_recheckpoint_new_task() (on the same task) to restore the
1705	 * checkpointed state back and the TM mode.
1706	 *
1707	 * Can't pass dst because it isn't ready. Doesn't matter, passing
1708	 * dst is only important for __switch_to()
1709	 */
1710	__switch_to_tm(src, src);
1711
1712	*dst = *src;
1713
1714	clear_task_ebb(dst);
1715
1716	return 0;
1717}
1718
1719static void setup_ksp_vsid(struct task_struct *p, unsigned long sp)
1720{
1721#ifdef CONFIG_PPC_64S_HASH_MMU
1722	unsigned long sp_vsid;
1723	unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
1724
1725	if (radix_enabled())
1726		return;
1727
1728	if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
1729		sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
1730			<< SLB_VSID_SHIFT_1T;
1731	else
1732		sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
1733			<< SLB_VSID_SHIFT;
1734	sp_vsid |= SLB_VSID_KERNEL | llp;
1735	p->thread.ksp_vsid = sp_vsid;
1736#endif
1737}
1738
1739/*
1740 * Copy a thread..
1741 */
1742
1743/*
1744 * Copy architecture-specific thread state
1745 */
1746int copy_thread(struct task_struct *p, const struct kernel_clone_args *args)
 
1747{
1748	struct pt_regs *kregs; /* Switch frame regs */
1749	extern void ret_from_fork(void);
1750	extern void ret_from_fork_scv(void);
1751	extern void ret_from_kernel_user_thread(void);
1752	extern void start_kernel_thread(void);
1753	void (*f)(void);
1754	unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
1755#ifdef CONFIG_HAVE_HW_BREAKPOINT
1756	int i;
1757#endif
1758
1759	klp_init_thread_info(p);
1760
 
 
 
1761	if (unlikely(p->flags & PF_KTHREAD)) {
1762		/* kernel thread */
1763
1764		/* Create initial minimum stack frame. */
1765		sp -= STACK_FRAME_MIN_SIZE;
1766		((unsigned long *)sp)[0] = 0;
1767
1768		f = start_kernel_thread;
 
 
 
 
1769		p->thread.regs = NULL;	/* no user register state */
1770		clear_tsk_compat_task(p);
 
1771	} else {
1772		/* user thread */
1773		struct pt_regs *childregs;
1774
1775		/* Create initial user return stack frame. */
1776		sp -= STACK_USER_INT_FRAME_SIZE;
1777		*(unsigned long *)(sp + STACK_INT_FRAME_MARKER) = STACK_FRAME_REGS_MARKER;
1778
1779		childregs = (struct pt_regs *)(sp + STACK_INT_FRAME_REGS);
1780
1781		if (unlikely(args->fn)) {
1782			/*
1783			 * A user space thread, but it first runs a kernel
1784			 * thread, and then returns as though it had called
1785			 * execve rather than fork, so user regs will be
1786			 * filled in (e.g., by kernel_execve()).
1787			 */
1788			((unsigned long *)sp)[0] = 0;
1789			memset(childregs, 0, sizeof(struct pt_regs));
1790#ifdef CONFIG_PPC64
1791			childregs->softe = IRQS_ENABLED;
1792#endif
1793			f = ret_from_kernel_user_thread;
1794		} else {
1795			struct pt_regs *regs = current_pt_regs();
1796			unsigned long clone_flags = args->flags;
1797			unsigned long usp = args->stack;
1798
1799			/* Copy registers */
1800			*childregs = *regs;
1801			if (usp)
1802				childregs->gpr[1] = usp;
1803			((unsigned long *)sp)[0] = childregs->gpr[1];
1804#ifdef CONFIG_PPC_IRQ_SOFT_MASK_DEBUG
1805			WARN_ON_ONCE(childregs->softe != IRQS_ENABLED);
1806#endif
1807			if (clone_flags & CLONE_SETTLS) {
1808				unsigned long tls = args->tls;
1809
1810				if (!is_32bit_task())
1811					childregs->gpr[13] = tls;
1812				else
1813					childregs->gpr[2] = tls;
1814			}
1815
1816			if (trap_is_scv(regs))
1817				f = ret_from_fork_scv;
1818			else
1819				f = ret_from_fork;
 
1820		}
1821
1822		childregs->msr &= ~(MSR_FP|MSR_VEC|MSR_VSX);
1823		p->thread.regs = childregs;
1824	}
 
 
1825
1826	/*
1827	 * The way this works is that at some point in the future
1828	 * some task will call _switch to switch to the new task.
1829	 * That will pop off the stack frame created below and start
1830	 * the new task running at ret_from_fork.  The new task will
1831	 * do some house keeping and then return from the fork or clone
1832	 * system call, using the stack frame created above.
1833	 */
1834	((unsigned long *)sp)[STACK_FRAME_LR_SAVE] = (unsigned long)f;
1835	sp -= STACK_SWITCH_FRAME_SIZE;
1836	((unsigned long *)sp)[0] = sp + STACK_SWITCH_FRAME_SIZE;
1837	kregs = (struct pt_regs *)(sp + STACK_SWITCH_FRAME_REGS);
1838	kregs->nip = ppc_function_entry(f);
1839	if (unlikely(args->fn)) {
1840		/*
1841		 * Put kthread fn, arg parameters in non-volatile GPRs in the
1842		 * switch frame so they are loaded by _switch before it returns
1843		 * to ret_from_kernel_thread.
1844		 */
1845		kregs->gpr[14] = ppc_function_entry((void *)args->fn);
1846		kregs->gpr[15] = (unsigned long)args->fn_arg;
1847	}
1848	p->thread.ksp = sp;
1849
 
 
 
1850#ifdef CONFIG_HAVE_HW_BREAKPOINT
1851	for (i = 0; i < nr_wp_slots(); i++)
1852		p->thread.ptrace_bps[i] = NULL;
1853#endif
1854
1855#ifdef CONFIG_PPC_FPU_REGS
1856	p->thread.fp_save_area = NULL;
1857#endif
1858#ifdef CONFIG_ALTIVEC
1859	p->thread.vr_save_area = NULL;
1860#endif
1861#if defined(CONFIG_PPC_BOOK3S_32) && defined(CONFIG_PPC_KUAP)
1862	p->thread.kuap = KUAP_NONE;
1863#endif
1864#if defined(CONFIG_BOOKE_OR_40x) && defined(CONFIG_PPC_KUAP)
1865	p->thread.pid = MMU_NO_CONTEXT;
1866#endif
1867
1868	setup_ksp_vsid(p, sp);
1869
1870#ifdef CONFIG_PPC64 
1871	if (cpu_has_feature(CPU_FTR_DSCR)) {
1872		p->thread.dscr_inherit = current->thread.dscr_inherit;
1873		p->thread.dscr = mfspr(SPRN_DSCR);
1874	}
 
 
1875
1876	p->thread.tidr = 0;
1877#endif
1878#ifdef CONFIG_PPC_BOOK3S_64
1879	if (cpu_has_feature(CPU_FTR_DEXCR_NPHIE))
1880		p->thread.hashkeyr = current->thread.hashkeyr;
1881#endif
1882	return 0;
1883}
1884
1885void preload_new_slb_context(unsigned long start, unsigned long sp);
1886
1887/*
1888 * Set up a thread for executing a new program
1889 */
1890void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
1891{
1892#ifdef CONFIG_PPC64
1893	unsigned long load_addr = regs->gpr[2];	/* saved by ELF_PLAT_INIT */
1894
1895	if (IS_ENABLED(CONFIG_PPC_BOOK3S_64) && !radix_enabled())
1896		preload_new_slb_context(start, sp);
1897#endif
1898
 
 
 
 
 
 
 
 
 
1899#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1900	/*
1901	 * Clear any transactional state, we're exec()ing. The cause is
1902	 * not important as there will never be a recheckpoint so it's not
1903	 * user visible.
1904	 */
1905	if (MSR_TM_SUSPENDED(mfmsr()))
1906		tm_reclaim_current(0);
1907#endif
1908
1909	memset(&regs->gpr[1], 0, sizeof(regs->gpr) - sizeof(regs->gpr[0]));
1910	regs->ctr = 0;
1911	regs->link = 0;
1912	regs->xer = 0;
1913	regs->ccr = 0;
1914	regs->gpr[1] = sp;
1915
 
 
 
 
 
 
 
1916#ifdef CONFIG_PPC32
1917	regs->mq = 0;
1918	regs->nip = start;
1919	regs->msr = MSR_USER;
1920#else
1921	if (!is_32bit_task()) {
1922		unsigned long entry;
1923
1924		if (is_elf2_task()) {
1925			/* Look ma, no function descriptors! */
1926			entry = start;
1927
1928			/*
1929			 * Ulrich says:
1930			 *   The latest iteration of the ABI requires that when
1931			 *   calling a function (at its global entry point),
1932			 *   the caller must ensure r12 holds the entry point
1933			 *   address (so that the function can quickly
1934			 *   establish addressability).
1935			 */
1936			regs->gpr[12] = start;
1937			/* Make sure that's restored on entry to userspace. */
1938			set_thread_flag(TIF_RESTOREALL);
1939		} else {
1940			unsigned long toc;
1941
1942			/* start is a relocated pointer to the function
1943			 * descriptor for the elf _start routine.  The first
1944			 * entry in the function descriptor is the entry
1945			 * address of _start and the second entry is the TOC
1946			 * value we need to use.
1947			 */
1948			__get_user(entry, (unsigned long __user *)start);
1949			__get_user(toc, (unsigned long __user *)start+1);
1950
1951			/* Check whether the e_entry function descriptor entries
1952			 * need to be relocated before we can use them.
1953			 */
1954			if (load_addr != 0) {
1955				entry += load_addr;
1956				toc   += load_addr;
1957			}
1958			regs->gpr[2] = toc;
1959		}
1960		regs_set_return_ip(regs, entry);
1961		regs_set_return_msr(regs, MSR_USER64);
1962	} else {
 
1963		regs->gpr[2] = 0;
1964		regs_set_return_ip(regs, start);
1965		regs_set_return_msr(regs, MSR_USER32);
1966	}
1967
1968#endif
1969#ifdef CONFIG_VSX
1970	current->thread.used_vsr = 0;
1971#endif
1972	current->thread.load_slb = 0;
1973	current->thread.load_fp = 0;
1974#ifdef CONFIG_PPC_FPU_REGS
1975	memset(&current->thread.fp_state, 0, sizeof(current->thread.fp_state));
1976	current->thread.fp_save_area = NULL;
1977#endif
1978#ifdef CONFIG_ALTIVEC
1979	memset(&current->thread.vr_state, 0, sizeof(current->thread.vr_state));
1980	current->thread.vr_state.vscr.u[3] = 0x00010000; /* Java mode disabled */
1981	current->thread.vr_save_area = NULL;
1982	current->thread.vrsave = 0;
1983	current->thread.used_vr = 0;
1984	current->thread.load_vec = 0;
1985#endif /* CONFIG_ALTIVEC */
1986#ifdef CONFIG_SPE
1987	memset(current->thread.evr, 0, sizeof(current->thread.evr));
1988	current->thread.acc = 0;
1989	current->thread.spefscr = 0;
1990	current->thread.used_spe = 0;
1991#endif /* CONFIG_SPE */
1992#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1993	current->thread.tm_tfhar = 0;
1994	current->thread.tm_texasr = 0;
1995	current->thread.tm_tfiar = 0;
1996	current->thread.load_tm = 0;
1997#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1998#ifdef CONFIG_PPC_BOOK3S_64
1999	if (cpu_has_feature(CPU_FTR_DEXCR_NPHIE)) {
2000		current->thread.hashkeyr = get_random_long();
2001		mtspr(SPRN_HASHKEYR, current->thread.hashkeyr);
2002	}
2003#endif /* CONFIG_PPC_BOOK3S_64 */
2004}
2005EXPORT_SYMBOL(start_thread);
2006
2007#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
2008		| PR_FP_EXC_RES | PR_FP_EXC_INV)
2009
2010int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
2011{
2012	struct pt_regs *regs = tsk->thread.regs;
2013
2014	/* This is a bit hairy.  If we are an SPE enabled  processor
2015	 * (have embedded fp) we store the IEEE exception enable flags in
2016	 * fpexc_mode.  fpexc_mode is also used for setting FP exception
2017	 * mode (asyn, precise, disabled) for 'Classic' FP. */
2018	if (val & PR_FP_EXC_SW_ENABLE) {
 
2019		if (cpu_has_feature(CPU_FTR_SPE)) {
2020			/*
2021			 * When the sticky exception bits are set
2022			 * directly by userspace, it must call prctl
2023			 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
2024			 * in the existing prctl settings) or
2025			 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
2026			 * the bits being set).  <fenv.h> functions
2027			 * saving and restoring the whole
2028			 * floating-point environment need to do so
2029			 * anyway to restore the prctl settings from
2030			 * the saved environment.
2031			 */
2032#ifdef CONFIG_SPE
2033			tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
2034			tsk->thread.fpexc_mode = val &
2035				(PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
2036#endif
2037			return 0;
2038		} else {
2039			return -EINVAL;
2040		}
 
 
 
2041	}
2042
2043	/* on a CONFIG_SPE this does not hurt us.  The bits that
2044	 * __pack_fe01 use do not overlap with bits used for
2045	 * PR_FP_EXC_SW_ENABLE.  Additionally, the MSR[FE0,FE1] bits
2046	 * on CONFIG_SPE implementations are reserved so writing to
2047	 * them does not change anything */
2048	if (val > PR_FP_EXC_PRECISE)
2049		return -EINVAL;
2050	tsk->thread.fpexc_mode = __pack_fe01(val);
2051	if (regs != NULL && (regs->msr & MSR_FP) != 0) {
2052		regs_set_return_msr(regs, (regs->msr & ~(MSR_FE0|MSR_FE1))
2053						| tsk->thread.fpexc_mode);
2054	}
2055	return 0;
2056}
2057
2058int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
2059{
2060	unsigned int val = 0;
2061
2062	if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE) {
 
2063		if (cpu_has_feature(CPU_FTR_SPE)) {
2064			/*
2065			 * When the sticky exception bits are set
2066			 * directly by userspace, it must call prctl
2067			 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
2068			 * in the existing prctl settings) or
2069			 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
2070			 * the bits being set).  <fenv.h> functions
2071			 * saving and restoring the whole
2072			 * floating-point environment need to do so
2073			 * anyway to restore the prctl settings from
2074			 * the saved environment.
2075			 */
2076#ifdef CONFIG_SPE
2077			tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
2078			val = tsk->thread.fpexc_mode;
2079#endif
2080		} else
2081			return -EINVAL;
2082	} else {
 
 
 
2083		val = __unpack_fe01(tsk->thread.fpexc_mode);
2084	}
2085	return put_user(val, (unsigned int __user *) adr);
2086}
2087
2088int set_endian(struct task_struct *tsk, unsigned int val)
2089{
2090	struct pt_regs *regs = tsk->thread.regs;
2091
2092	if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
2093	    (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
2094		return -EINVAL;
2095
2096	if (regs == NULL)
2097		return -EINVAL;
2098
2099	if (val == PR_ENDIAN_BIG)
2100		regs_set_return_msr(regs, regs->msr & ~MSR_LE);
2101	else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
2102		regs_set_return_msr(regs, regs->msr | MSR_LE);
2103	else
2104		return -EINVAL;
2105
2106	return 0;
2107}
2108
2109int get_endian(struct task_struct *tsk, unsigned long adr)
2110{
2111	struct pt_regs *regs = tsk->thread.regs;
2112	unsigned int val;
2113
2114	if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
2115	    !cpu_has_feature(CPU_FTR_REAL_LE))
2116		return -EINVAL;
2117
2118	if (regs == NULL)
2119		return -EINVAL;
2120
2121	if (regs->msr & MSR_LE) {
2122		if (cpu_has_feature(CPU_FTR_REAL_LE))
2123			val = PR_ENDIAN_LITTLE;
2124		else
2125			val = PR_ENDIAN_PPC_LITTLE;
2126	} else
2127		val = PR_ENDIAN_BIG;
2128
2129	return put_user(val, (unsigned int __user *)adr);
2130}
2131
2132int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
2133{
2134	tsk->thread.align_ctl = val;
2135	return 0;
2136}
2137
2138int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
2139{
2140	return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
2141}
2142
2143static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
2144				  unsigned long nbytes)
2145{
2146	unsigned long stack_page;
2147	unsigned long cpu = task_cpu(p);
2148
2149	if (!hardirq_ctx[cpu] || !softirq_ctx[cpu])
2150		return 0;
2151
2152	stack_page = (unsigned long)hardirq_ctx[cpu];
2153	if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
2154		return 1;
2155
2156	stack_page = (unsigned long)softirq_ctx[cpu];
2157	if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
2158		return 1;
2159
2160	return 0;
2161}
2162
2163static inline int valid_emergency_stack(unsigned long sp, struct task_struct *p,
2164					unsigned long nbytes)
2165{
2166#ifdef CONFIG_PPC64
2167	unsigned long stack_page;
2168	unsigned long cpu = task_cpu(p);
2169
2170	if (!paca_ptrs)
2171		return 0;
2172
2173	if (!paca_ptrs[cpu]->emergency_sp)
2174		return 0;
2175
2176# ifdef CONFIG_PPC_BOOK3S_64
2177	if (!paca_ptrs[cpu]->nmi_emergency_sp || !paca_ptrs[cpu]->mc_emergency_sp)
2178		return 0;
2179#endif
2180
2181	stack_page = (unsigned long)paca_ptrs[cpu]->emergency_sp - THREAD_SIZE;
2182	if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
2183		return 1;
2184
2185# ifdef CONFIG_PPC_BOOK3S_64
2186	stack_page = (unsigned long)paca_ptrs[cpu]->nmi_emergency_sp - THREAD_SIZE;
2187	if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
2188		return 1;
2189
2190	stack_page = (unsigned long)paca_ptrs[cpu]->mc_emergency_sp - THREAD_SIZE;
2191	if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
2192		return 1;
2193# endif
2194#endif
2195
2196	return 0;
2197}
2198
2199/*
2200 * validate the stack frame of a particular minimum size, used for when we are
2201 * looking at a certain object in the stack beyond the minimum.
2202 */
2203int validate_sp_size(unsigned long sp, struct task_struct *p,
2204		     unsigned long nbytes)
2205{
2206	unsigned long stack_page = (unsigned long)task_stack_page(p);
2207
2208	if (sp < THREAD_SIZE)
2209		return 0;
2210
2211	if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
2212		return 1;
2213
2214	if (valid_irq_stack(sp, p, nbytes))
2215		return 1;
2216
2217	return valid_emergency_stack(sp, p, nbytes);
2218}
2219
2220int validate_sp(unsigned long sp, struct task_struct *p)
2221{
2222	return validate_sp_size(sp, p, STACK_FRAME_MIN_SIZE);
2223}
2224
2225static unsigned long ___get_wchan(struct task_struct *p)
2226{
2227	unsigned long ip, sp;
2228	int count = 0;
2229
 
 
 
2230	sp = p->thread.ksp;
2231	if (!validate_sp(sp, p))
2232		return 0;
2233
2234	do {
2235		sp = READ_ONCE_NOCHECK(*(unsigned long *)sp);
2236		if (!validate_sp(sp, p) || task_is_running(p))
 
2237			return 0;
2238		if (count > 0) {
2239			ip = READ_ONCE_NOCHECK(((unsigned long *)sp)[STACK_FRAME_LR_SAVE]);
2240			if (!in_sched_functions(ip))
2241				return ip;
2242		}
2243	} while (count++ < 16);
2244	return 0;
2245}
2246
2247unsigned long __get_wchan(struct task_struct *p)
2248{
2249	unsigned long ret;
2250
2251	if (!try_get_task_stack(p))
2252		return 0;
2253
2254	ret = ___get_wchan(p);
2255
2256	put_task_stack(p);
2257
2258	return ret;
2259}
2260
2261static bool empty_user_regs(struct pt_regs *regs, struct task_struct *tsk)
2262{
2263	unsigned long stack_page;
2264
2265	// A non-empty pt_regs should never have a zero MSR or TRAP value.
2266	if (regs->msr || regs->trap)
2267		return false;
2268
2269	// Check it sits at the very base of the stack
2270	stack_page = (unsigned long)task_stack_page(tsk);
2271	if ((unsigned long)(regs + 1) != stack_page + THREAD_SIZE)
2272		return false;
2273
2274	return true;
2275}
2276
2277static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
2278
2279void __no_sanitize_address show_stack(struct task_struct *tsk,
2280				      unsigned long *stack,
2281				      const char *loglvl)
2282{
2283	unsigned long sp, ip, lr, newsp;
2284	int count = 0;
2285	int firstframe = 1;
2286	unsigned long ret_addr;
2287	int ftrace_idx = 0;
 
 
 
2288
 
2289	if (tsk == NULL)
2290		tsk = current;
2291
2292	if (!try_get_task_stack(tsk))
2293		return;
2294
2295	sp = (unsigned long) stack;
2296	if (sp == 0) {
2297		if (tsk == current)
2298			sp = current_stack_frame();
2299		else
2300			sp = tsk->thread.ksp;
2301	}
2302
2303	lr = 0;
2304	printk("%sCall Trace:\n", loglvl);
2305	do {
2306		if (!validate_sp(sp, tsk))
2307			break;
2308
2309		stack = (unsigned long *) sp;
2310		newsp = stack[0];
2311		ip = stack[STACK_FRAME_LR_SAVE];
2312		if (!firstframe || ip != lr) {
2313			printk("%s["REG"] ["REG"] %pS",
2314				loglvl, sp, ip, (void *)ip);
2315			ret_addr = ftrace_graph_ret_addr(current,
2316						&ftrace_idx, ip, stack);
2317			if (ret_addr != ip)
2318				pr_cont(" (%pS)", (void *)ret_addr);
 
 
2319			if (firstframe)
2320				pr_cont(" (unreliable)");
2321			pr_cont("\n");
2322		}
2323		firstframe = 0;
2324
2325		/*
2326		 * See if this is an exception frame.
2327		 * We look for the "regs" marker in the current frame.
2328		 *
2329		 * STACK_SWITCH_FRAME_SIZE being the smallest frame that
2330		 * could hold a pt_regs, if that does not fit then it can't
2331		 * have regs.
2332		 */
2333		if (validate_sp_size(sp, tsk, STACK_SWITCH_FRAME_SIZE)
2334		    && stack[STACK_INT_FRAME_MARKER_LONGS] == STACK_FRAME_REGS_MARKER) {
2335			struct pt_regs *regs = (struct pt_regs *)
2336				(sp + STACK_INT_FRAME_REGS);
2337
2338			lr = regs->link;
2339			printk("%s--- interrupt: %lx at %pS\n",
2340			       loglvl, regs->trap, (void *)regs->nip);
2341
2342			// Detect the case of an empty pt_regs at the very base
2343			// of the stack and suppress showing it in full.
2344			if (!empty_user_regs(regs, tsk)) {
2345				__show_regs(regs);
2346				printk("%s--- interrupt: %lx\n", loglvl, regs->trap);
2347			}
2348
2349			firstframe = 1;
2350		}
2351
2352		sp = newsp;
2353	} while (count++ < kstack_depth_to_print);
2354
2355	put_task_stack(tsk);
2356}
2357
2358#ifdef CONFIG_PPC64
2359/* Called with hard IRQs off */
2360void notrace __ppc64_runlatch_on(void)
2361{
2362	struct thread_info *ti = current_thread_info();
2363
2364	if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2365		/*
2366		 * Least significant bit (RUN) is the only writable bit of
2367		 * the CTRL register, so we can avoid mfspr. 2.06 is not the
2368		 * earliest ISA where this is the case, but it's convenient.
2369		 */
2370		mtspr(SPRN_CTRLT, CTRL_RUNLATCH);
2371	} else {
2372		unsigned long ctrl;
2373
2374		/*
2375		 * Some architectures (e.g., Cell) have writable fields other
2376		 * than RUN, so do the read-modify-write.
2377		 */
2378		ctrl = mfspr(SPRN_CTRLF);
2379		ctrl |= CTRL_RUNLATCH;
2380		mtspr(SPRN_CTRLT, ctrl);
2381	}
2382
2383	ti->local_flags |= _TLF_RUNLATCH;
2384}
2385
2386/* Called with hard IRQs off */
2387void notrace __ppc64_runlatch_off(void)
2388{
2389	struct thread_info *ti = current_thread_info();
2390
2391	ti->local_flags &= ~_TLF_RUNLATCH;
2392
2393	if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2394		mtspr(SPRN_CTRLT, 0);
2395	} else {
2396		unsigned long ctrl;
2397
2398		ctrl = mfspr(SPRN_CTRLF);
2399		ctrl &= ~CTRL_RUNLATCH;
2400		mtspr(SPRN_CTRLT, ctrl);
2401	}
2402}
2403#endif /* CONFIG_PPC64 */
2404
2405unsigned long arch_align_stack(unsigned long sp)
2406{
2407	if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
2408		sp -= get_random_u32_below(PAGE_SIZE);
2409	return sp & ~0xf;
2410}
v4.17
 
   1/*
   2 *  Derived from "arch/i386/kernel/process.c"
   3 *    Copyright (C) 1995  Linus Torvalds
   4 *
   5 *  Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
   6 *  Paul Mackerras (paulus@cs.anu.edu.au)
   7 *
   8 *  PowerPC version
   9 *    Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  10 *
  11 *  This program is free software; you can redistribute it and/or
  12 *  modify it under the terms of the GNU General Public License
  13 *  as published by the Free Software Foundation; either version
  14 *  2 of the License, or (at your option) any later version.
  15 */
  16
  17#include <linux/errno.h>
  18#include <linux/sched.h>
  19#include <linux/sched/debug.h>
  20#include <linux/sched/task.h>
  21#include <linux/sched/task_stack.h>
  22#include <linux/kernel.h>
  23#include <linux/mm.h>
  24#include <linux/smp.h>
  25#include <linux/stddef.h>
  26#include <linux/unistd.h>
  27#include <linux/ptrace.h>
  28#include <linux/slab.h>
  29#include <linux/user.h>
  30#include <linux/elf.h>
  31#include <linux/prctl.h>
  32#include <linux/init_task.h>
  33#include <linux/export.h>
  34#include <linux/kallsyms.h>
  35#include <linux/mqueue.h>
  36#include <linux/hardirq.h>
  37#include <linux/utsname.h>
  38#include <linux/ftrace.h>
  39#include <linux/kernel_stat.h>
  40#include <linux/personality.h>
  41#include <linux/random.h>
  42#include <linux/hw_breakpoint.h>
  43#include <linux/uaccess.h>
  44#include <linux/elf-randomize.h>
  45#include <linux/pkeys.h>
 
  46
  47#include <asm/pgtable.h>
  48#include <asm/io.h>
  49#include <asm/processor.h>
  50#include <asm/mmu.h>
  51#include <asm/prom.h>
  52#include <asm/machdep.h>
  53#include <asm/time.h>
  54#include <asm/runlatch.h>
  55#include <asm/syscalls.h>
  56#include <asm/switch_to.h>
  57#include <asm/tm.h>
  58#include <asm/debug.h>
  59#ifdef CONFIG_PPC64
  60#include <asm/firmware.h>
  61#include <asm/hw_irq.h>
  62#endif
  63#include <asm/code-patching.h>
  64#include <asm/exec.h>
  65#include <asm/livepatch.h>
  66#include <asm/cpu_has_feature.h>
  67#include <asm/asm-prototypes.h>
 
 
  68
  69#include <linux/kprobes.h>
  70#include <linux/kdebug.h>
  71
  72/* Transactional Memory debug */
  73#ifdef TM_DEBUG_SW
  74#define TM_DEBUG(x...) printk(KERN_INFO x)
  75#else
  76#define TM_DEBUG(x...) do { } while(0)
  77#endif
  78
  79extern unsigned long _get_SP(void);
  80
  81#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  82/*
  83 * Are we running in "Suspend disabled" mode? If so we have to block any
  84 * sigreturn that would get us into suspended state, and we also warn in some
  85 * other paths that we should never reach with suspend disabled.
  86 */
  87bool tm_suspend_disabled __ro_after_init = false;
  88
  89static void check_if_tm_restore_required(struct task_struct *tsk)
  90{
  91	/*
  92	 * If we are saving the current thread's registers, and the
  93	 * thread is in a transactional state, set the TIF_RESTORE_TM
  94	 * bit so that we know to restore the registers before
  95	 * returning to userspace.
  96	 */
  97	if (tsk == current && tsk->thread.regs &&
  98	    MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
  99	    !test_thread_flag(TIF_RESTORE_TM)) {
 100		tsk->thread.ckpt_regs.msr = tsk->thread.regs->msr;
 
 101		set_thread_flag(TIF_RESTORE_TM);
 102	}
 103}
 104
 105static inline bool msr_tm_active(unsigned long msr)
 106{
 107	return MSR_TM_ACTIVE(msr);
 108}
 109
 110static bool tm_active_with_fp(struct task_struct *tsk)
 111{
 112	return msr_tm_active(tsk->thread.regs->msr) &&
 113		(tsk->thread.ckpt_regs.msr & MSR_FP);
 114}
 115
 116static bool tm_active_with_altivec(struct task_struct *tsk)
 117{
 118	return msr_tm_active(tsk->thread.regs->msr) &&
 119		(tsk->thread.ckpt_regs.msr & MSR_VEC);
 120}
 121#else
 122static inline bool msr_tm_active(unsigned long msr) { return false; }
 123static inline void check_if_tm_restore_required(struct task_struct *tsk) { }
 124static inline bool tm_active_with_fp(struct task_struct *tsk) { return false; }
 125static inline bool tm_active_with_altivec(struct task_struct *tsk) { return false; }
 126#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
 127
 128bool strict_msr_control;
 129EXPORT_SYMBOL(strict_msr_control);
 130
 131static int __init enable_strict_msr_control(char *str)
 132{
 133	strict_msr_control = true;
 134	pr_info("Enabling strict facility control\n");
 135
 136	return 0;
 137}
 138early_param("ppc_strict_facility_enable", enable_strict_msr_control);
 139
 140unsigned long msr_check_and_set(unsigned long bits)
 
 141{
 142	unsigned long oldmsr = mfmsr();
 143	unsigned long newmsr;
 144
 145	newmsr = oldmsr | bits;
 146
 147#ifdef CONFIG_VSX
 148	if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
 149		newmsr |= MSR_VSX;
 150#endif
 151
 152	if (oldmsr != newmsr)
 153		mtmsr_isync(newmsr);
 154
 155	return newmsr;
 156}
 
 157
 158void __msr_check_and_clear(unsigned long bits)
 
 159{
 160	unsigned long oldmsr = mfmsr();
 161	unsigned long newmsr;
 162
 163	newmsr = oldmsr & ~bits;
 164
 165#ifdef CONFIG_VSX
 166	if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
 167		newmsr &= ~MSR_VSX;
 168#endif
 169
 170	if (oldmsr != newmsr)
 171		mtmsr_isync(newmsr);
 172}
 173EXPORT_SYMBOL(__msr_check_and_clear);
 174
 175#ifdef CONFIG_PPC_FPU
 176static void __giveup_fpu(struct task_struct *tsk)
 177{
 178	unsigned long msr;
 179
 180	save_fpu(tsk);
 181	msr = tsk->thread.regs->msr;
 182	msr &= ~MSR_FP;
 183#ifdef CONFIG_VSX
 184	if (cpu_has_feature(CPU_FTR_VSX))
 185		msr &= ~MSR_VSX;
 186#endif
 187	tsk->thread.regs->msr = msr;
 188}
 189
 190void giveup_fpu(struct task_struct *tsk)
 191{
 192	check_if_tm_restore_required(tsk);
 193
 194	msr_check_and_set(MSR_FP);
 195	__giveup_fpu(tsk);
 196	msr_check_and_clear(MSR_FP);
 197}
 198EXPORT_SYMBOL(giveup_fpu);
 199
 200/*
 201 * Make sure the floating-point register state in the
 202 * the thread_struct is up to date for task tsk.
 203 */
 204void flush_fp_to_thread(struct task_struct *tsk)
 205{
 206	if (tsk->thread.regs) {
 207		/*
 208		 * We need to disable preemption here because if we didn't,
 209		 * another process could get scheduled after the regs->msr
 210		 * test but before we have finished saving the FP registers
 211		 * to the thread_struct.  That process could take over the
 212		 * FPU, and then when we get scheduled again we would store
 213		 * bogus values for the remaining FP registers.
 214		 */
 215		preempt_disable();
 216		if (tsk->thread.regs->msr & MSR_FP) {
 217			/*
 218			 * This should only ever be called for current or
 219			 * for a stopped child process.  Since we save away
 220			 * the FP register state on context switch,
 221			 * there is something wrong if a stopped child appears
 222			 * to still have its FP state in the CPU registers.
 223			 */
 224			BUG_ON(tsk != current);
 225			giveup_fpu(tsk);
 226		}
 227		preempt_enable();
 228	}
 229}
 230EXPORT_SYMBOL_GPL(flush_fp_to_thread);
 231
 232void enable_kernel_fp(void)
 233{
 234	unsigned long cpumsr;
 235
 236	WARN_ON(preemptible());
 237
 238	cpumsr = msr_check_and_set(MSR_FP);
 239
 240	if (current->thread.regs && (current->thread.regs->msr & MSR_FP)) {
 241		check_if_tm_restore_required(current);
 242		/*
 243		 * If a thread has already been reclaimed then the
 244		 * checkpointed registers are on the CPU but have definitely
 245		 * been saved by the reclaim code. Don't need to and *cannot*
 246		 * giveup as this would save  to the 'live' structure not the
 247		 * checkpointed structure.
 248		 */
 249		if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
 
 250			return;
 251		__giveup_fpu(current);
 252	}
 253}
 254EXPORT_SYMBOL(enable_kernel_fp);
 255
 256static int restore_fp(struct task_struct *tsk)
 257{
 258	if (tsk->thread.load_fp || tm_active_with_fp(tsk)) {
 259		load_fp_state(&current->thread.fp_state);
 260		current->thread.load_fp++;
 261		return 1;
 262	}
 263	return 0;
 264}
 265#else
 266static int restore_fp(struct task_struct *tsk) { return 0; }
 267#endif /* CONFIG_PPC_FPU */
 268
 269#ifdef CONFIG_ALTIVEC
 270#define loadvec(thr) ((thr).load_vec)
 271
 272static void __giveup_altivec(struct task_struct *tsk)
 273{
 274	unsigned long msr;
 275
 276	save_altivec(tsk);
 277	msr = tsk->thread.regs->msr;
 278	msr &= ~MSR_VEC;
 279#ifdef CONFIG_VSX
 280	if (cpu_has_feature(CPU_FTR_VSX))
 281		msr &= ~MSR_VSX;
 282#endif
 283	tsk->thread.regs->msr = msr;
 284}
 285
 286void giveup_altivec(struct task_struct *tsk)
 287{
 288	check_if_tm_restore_required(tsk);
 289
 290	msr_check_and_set(MSR_VEC);
 291	__giveup_altivec(tsk);
 292	msr_check_and_clear(MSR_VEC);
 293}
 294EXPORT_SYMBOL(giveup_altivec);
 295
 296void enable_kernel_altivec(void)
 297{
 298	unsigned long cpumsr;
 299
 300	WARN_ON(preemptible());
 301
 302	cpumsr = msr_check_and_set(MSR_VEC);
 303
 304	if (current->thread.regs && (current->thread.regs->msr & MSR_VEC)) {
 305		check_if_tm_restore_required(current);
 306		/*
 307		 * If a thread has already been reclaimed then the
 308		 * checkpointed registers are on the CPU but have definitely
 309		 * been saved by the reclaim code. Don't need to and *cannot*
 310		 * giveup as this would save  to the 'live' structure not the
 311		 * checkpointed structure.
 312		 */
 313		if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
 
 314			return;
 315		__giveup_altivec(current);
 316	}
 317}
 318EXPORT_SYMBOL(enable_kernel_altivec);
 319
 320/*
 321 * Make sure the VMX/Altivec register state in the
 322 * the thread_struct is up to date for task tsk.
 323 */
 324void flush_altivec_to_thread(struct task_struct *tsk)
 325{
 326	if (tsk->thread.regs) {
 327		preempt_disable();
 328		if (tsk->thread.regs->msr & MSR_VEC) {
 329			BUG_ON(tsk != current);
 330			giveup_altivec(tsk);
 331		}
 332		preempt_enable();
 333	}
 334}
 335EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
 336
 337static int restore_altivec(struct task_struct *tsk)
 338{
 339	if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
 340		(tsk->thread.load_vec || tm_active_with_altivec(tsk))) {
 341		load_vr_state(&tsk->thread.vr_state);
 342		tsk->thread.used_vr = 1;
 343		tsk->thread.load_vec++;
 344
 345		return 1;
 346	}
 347	return 0;
 348}
 349#else
 350#define loadvec(thr) 0
 351static inline int restore_altivec(struct task_struct *tsk) { return 0; }
 352#endif /* CONFIG_ALTIVEC */
 353
 354#ifdef CONFIG_VSX
 355static void __giveup_vsx(struct task_struct *tsk)
 356{
 357	unsigned long msr = tsk->thread.regs->msr;
 358
 359	/*
 360	 * We should never be ssetting MSR_VSX without also setting
 361	 * MSR_FP and MSR_VEC
 362	 */
 363	WARN_ON((msr & MSR_VSX) && !((msr & MSR_FP) && (msr & MSR_VEC)));
 364
 365	/* __giveup_fpu will clear MSR_VSX */
 366	if (msr & MSR_FP)
 367		__giveup_fpu(tsk);
 368	if (msr & MSR_VEC)
 369		__giveup_altivec(tsk);
 370}
 371
 372static void giveup_vsx(struct task_struct *tsk)
 373{
 374	check_if_tm_restore_required(tsk);
 375
 376	msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
 377	__giveup_vsx(tsk);
 378	msr_check_and_clear(MSR_FP|MSR_VEC|MSR_VSX);
 379}
 380
 381void enable_kernel_vsx(void)
 382{
 383	unsigned long cpumsr;
 384
 385	WARN_ON(preemptible());
 386
 387	cpumsr = msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
 388
 389	if (current->thread.regs &&
 390	    (current->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP))) {
 391		check_if_tm_restore_required(current);
 392		/*
 393		 * If a thread has already been reclaimed then the
 394		 * checkpointed registers are on the CPU but have definitely
 395		 * been saved by the reclaim code. Don't need to and *cannot*
 396		 * giveup as this would save  to the 'live' structure not the
 397		 * checkpointed structure.
 398		 */
 399		if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
 
 400			return;
 401		__giveup_vsx(current);
 402	}
 403}
 404EXPORT_SYMBOL(enable_kernel_vsx);
 405
 406void flush_vsx_to_thread(struct task_struct *tsk)
 407{
 408	if (tsk->thread.regs) {
 409		preempt_disable();
 410		if (tsk->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP)) {
 411			BUG_ON(tsk != current);
 412			giveup_vsx(tsk);
 413		}
 414		preempt_enable();
 415	}
 416}
 417EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
 418
 419static int restore_vsx(struct task_struct *tsk)
 420{
 421	if (cpu_has_feature(CPU_FTR_VSX)) {
 422		tsk->thread.used_vsr = 1;
 423		return 1;
 424	}
 425
 426	return 0;
 427}
 428#else
 429static inline int restore_vsx(struct task_struct *tsk) { return 0; }
 430#endif /* CONFIG_VSX */
 431
 432#ifdef CONFIG_SPE
 433void giveup_spe(struct task_struct *tsk)
 434{
 435	check_if_tm_restore_required(tsk);
 436
 437	msr_check_and_set(MSR_SPE);
 438	__giveup_spe(tsk);
 439	msr_check_and_clear(MSR_SPE);
 440}
 441EXPORT_SYMBOL(giveup_spe);
 442
 443void enable_kernel_spe(void)
 444{
 445	WARN_ON(preemptible());
 446
 447	msr_check_and_set(MSR_SPE);
 448
 449	if (current->thread.regs && (current->thread.regs->msr & MSR_SPE)) {
 450		check_if_tm_restore_required(current);
 451		__giveup_spe(current);
 452	}
 453}
 454EXPORT_SYMBOL(enable_kernel_spe);
 455
 456void flush_spe_to_thread(struct task_struct *tsk)
 457{
 458	if (tsk->thread.regs) {
 459		preempt_disable();
 460		if (tsk->thread.regs->msr & MSR_SPE) {
 461			BUG_ON(tsk != current);
 462			tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
 463			giveup_spe(tsk);
 464		}
 465		preempt_enable();
 466	}
 467}
 468#endif /* CONFIG_SPE */
 469
 470static unsigned long msr_all_available;
 471
 472static int __init init_msr_all_available(void)
 473{
 474#ifdef CONFIG_PPC_FPU
 475	msr_all_available |= MSR_FP;
 476#endif
 477#ifdef CONFIG_ALTIVEC
 478	if (cpu_has_feature(CPU_FTR_ALTIVEC))
 479		msr_all_available |= MSR_VEC;
 480#endif
 481#ifdef CONFIG_VSX
 482	if (cpu_has_feature(CPU_FTR_VSX))
 483		msr_all_available |= MSR_VSX;
 484#endif
 485#ifdef CONFIG_SPE
 486	if (cpu_has_feature(CPU_FTR_SPE))
 487		msr_all_available |= MSR_SPE;
 488#endif
 489
 490	return 0;
 491}
 492early_initcall(init_msr_all_available);
 493
 494void giveup_all(struct task_struct *tsk)
 495{
 496	unsigned long usermsr;
 497
 498	if (!tsk->thread.regs)
 499		return;
 500
 
 
 501	usermsr = tsk->thread.regs->msr;
 502
 503	if ((usermsr & msr_all_available) == 0)
 504		return;
 505
 506	msr_check_and_set(msr_all_available);
 507	check_if_tm_restore_required(tsk);
 508
 509	WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
 510
 511#ifdef CONFIG_PPC_FPU
 512	if (usermsr & MSR_FP)
 513		__giveup_fpu(tsk);
 514#endif
 515#ifdef CONFIG_ALTIVEC
 516	if (usermsr & MSR_VEC)
 517		__giveup_altivec(tsk);
 518#endif
 519#ifdef CONFIG_SPE
 520	if (usermsr & MSR_SPE)
 521		__giveup_spe(tsk);
 522#endif
 523
 524	msr_check_and_clear(msr_all_available);
 525}
 526EXPORT_SYMBOL(giveup_all);
 527
 528void restore_math(struct pt_regs *regs)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 529{
 530	unsigned long msr;
 531
 532	if (!msr_tm_active(regs->msr) &&
 533		!current->thread.load_fp && !loadvec(current->thread))
 534		return;
 535
 536	msr = regs->msr;
 537	msr_check_and_set(msr_all_available);
 538
 539	/*
 540	 * Only reload if the bit is not set in the user MSR, the bit BEING set
 541	 * indicates that the registers are hot
 
 542	 */
 543	if ((!(msr & MSR_FP)) && restore_fp(current))
 544		msr |= MSR_FP | current->thread.fpexc_mode;
 545
 546	if ((!(msr & MSR_VEC)) && restore_altivec(current))
 547		msr |= MSR_VEC;
 548
 549	if ((msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC) &&
 550			restore_vsx(current)) {
 551		msr |= MSR_VSX;
 552	}
 553
 554	msr_check_and_clear(msr_all_available);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 555
 556	regs->msr = msr;
 
 557}
 
 558
 559static void save_all(struct task_struct *tsk)
 560{
 561	unsigned long usermsr;
 562
 563	if (!tsk->thread.regs)
 564		return;
 565
 566	usermsr = tsk->thread.regs->msr;
 567
 568	if ((usermsr & msr_all_available) == 0)
 569		return;
 570
 571	msr_check_and_set(msr_all_available);
 572
 573	WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
 574
 575	if (usermsr & MSR_FP)
 576		save_fpu(tsk);
 577
 578	if (usermsr & MSR_VEC)
 579		save_altivec(tsk);
 580
 581	if (usermsr & MSR_SPE)
 582		__giveup_spe(tsk);
 583
 584	msr_check_and_clear(msr_all_available);
 585}
 586
 587void flush_all_to_thread(struct task_struct *tsk)
 588{
 589	if (tsk->thread.regs) {
 590		preempt_disable();
 591		BUG_ON(tsk != current);
 592		save_all(tsk);
 593
 594#ifdef CONFIG_SPE
 595		if (tsk->thread.regs->msr & MSR_SPE)
 596			tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
 597#endif
 
 598
 599		preempt_enable();
 600	}
 601}
 602EXPORT_SYMBOL(flush_all_to_thread);
 603
 604#ifdef CONFIG_PPC_ADV_DEBUG_REGS
 605void do_send_trap(struct pt_regs *regs, unsigned long address,
 606		  unsigned long error_code, int breakpt)
 607{
 608	current->thread.trap_nr = TRAP_HWBKPT;
 609	if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
 610			11, SIGSEGV) == NOTIFY_STOP)
 611		return;
 612
 613	/* Deliver the signal to userspace */
 614	force_sig_ptrace_errno_trap(breakpt, /* breakpoint or watchpoint id */
 615				    (void __user *)address);
 616}
 617#else	/* !CONFIG_PPC_ADV_DEBUG_REGS */
 618void do_break (struct pt_regs *regs, unsigned long address,
 619		    unsigned long error_code)
 620{
 621	siginfo_t info;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 622
 
 
 623	current->thread.trap_nr = TRAP_HWBKPT;
 624	if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
 625			11, SIGSEGV) == NOTIFY_STOP)
 626		return;
 627
 628	if (debugger_break_match(regs))
 629		return;
 630
 631	/* Clear the breakpoint */
 632	hw_breakpoint_disable();
 
 
 
 
 
 
 
 633
 634	/* Deliver the signal to userspace */
 635	info.si_signo = SIGTRAP;
 636	info.si_errno = 0;
 637	info.si_code = TRAP_HWBKPT;
 638	info.si_addr = (void __user *)address;
 639	force_sig_info(SIGTRAP, &info, current);
 640}
 641#endif	/* CONFIG_PPC_ADV_DEBUG_REGS */
 642
 643static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk);
 644
 645#ifdef CONFIG_PPC_ADV_DEBUG_REGS
 646/*
 647 * Set the debug registers back to their default "safe" values.
 648 */
 649static void set_debug_reg_defaults(struct thread_struct *thread)
 650{
 651	thread->debug.iac1 = thread->debug.iac2 = 0;
 652#if CONFIG_PPC_ADV_DEBUG_IACS > 2
 653	thread->debug.iac3 = thread->debug.iac4 = 0;
 654#endif
 655	thread->debug.dac1 = thread->debug.dac2 = 0;
 656#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
 657	thread->debug.dvc1 = thread->debug.dvc2 = 0;
 658#endif
 659	thread->debug.dbcr0 = 0;
 660#ifdef CONFIG_BOOKE
 661	/*
 662	 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
 663	 */
 664	thread->debug.dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US |
 665			DBCR1_IAC3US | DBCR1_IAC4US;
 666	/*
 667	 * Force Data Address Compare User/Supervisor bits to be User-only
 668	 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
 669	 */
 670	thread->debug.dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
 671#else
 672	thread->debug.dbcr1 = 0;
 673#endif
 674}
 675
 676static void prime_debug_regs(struct debug_reg *debug)
 677{
 678	/*
 679	 * We could have inherited MSR_DE from userspace, since
 680	 * it doesn't get cleared on exception entry.  Make sure
 681	 * MSR_DE is clear before we enable any debug events.
 682	 */
 683	mtmsr(mfmsr() & ~MSR_DE);
 684
 685	mtspr(SPRN_IAC1, debug->iac1);
 686	mtspr(SPRN_IAC2, debug->iac2);
 687#if CONFIG_PPC_ADV_DEBUG_IACS > 2
 688	mtspr(SPRN_IAC3, debug->iac3);
 689	mtspr(SPRN_IAC4, debug->iac4);
 690#endif
 691	mtspr(SPRN_DAC1, debug->dac1);
 692	mtspr(SPRN_DAC2, debug->dac2);
 693#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
 694	mtspr(SPRN_DVC1, debug->dvc1);
 695	mtspr(SPRN_DVC2, debug->dvc2);
 696#endif
 697	mtspr(SPRN_DBCR0, debug->dbcr0);
 698	mtspr(SPRN_DBCR1, debug->dbcr1);
 699#ifdef CONFIG_BOOKE
 700	mtspr(SPRN_DBCR2, debug->dbcr2);
 701#endif
 702}
 703/*
 704 * Unless neither the old or new thread are making use of the
 705 * debug registers, set the debug registers from the values
 706 * stored in the new thread.
 707 */
 708void switch_booke_debug_regs(struct debug_reg *new_debug)
 709{
 710	if ((current->thread.debug.dbcr0 & DBCR0_IDM)
 711		|| (new_debug->dbcr0 & DBCR0_IDM))
 712			prime_debug_regs(new_debug);
 713}
 714EXPORT_SYMBOL_GPL(switch_booke_debug_regs);
 715#else	/* !CONFIG_PPC_ADV_DEBUG_REGS */
 716#ifndef CONFIG_HAVE_HW_BREAKPOINT
 717static void set_debug_reg_defaults(struct thread_struct *thread)
 718{
 719	thread->hw_brk.address = 0;
 720	thread->hw_brk.type = 0;
 721	if (ppc_breakpoint_available())
 722		set_breakpoint(&thread->hw_brk);
 723}
 724#endif /* !CONFIG_HAVE_HW_BREAKPOINT */
 725#endif	/* CONFIG_PPC_ADV_DEBUG_REGS */
 726
 727#ifdef CONFIG_PPC_ADV_DEBUG_REGS
 728static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
 729{
 730	mtspr(SPRN_DAC1, dabr);
 731#ifdef CONFIG_PPC_47x
 732	isync();
 733#endif
 734	return 0;
 
 
 
 735}
 736#elif defined(CONFIG_PPC_BOOK3S)
 737static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
 
 738{
 739	mtspr(SPRN_DABR, dabr);
 740	if (cpu_has_feature(CPU_FTR_DABRX))
 741		mtspr(SPRN_DABRX, dabrx);
 742	return 0;
 
 
 
 
 743}
 744#elif defined(CONFIG_PPC_8xx)
 745static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
 746{
 747	unsigned long addr = dabr & ~HW_BRK_TYPE_DABR;
 748	unsigned long lctrl1 = 0x90000000; /* compare type: equal on E & F */
 749	unsigned long lctrl2 = 0x8e000002; /* watchpoint 1 on cmp E | F */
 750
 751	if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_READ)
 752		lctrl1 |= 0xa0000;
 753	else if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_WRITE)
 754		lctrl1 |= 0xf0000;
 755	else if ((dabr & HW_BRK_TYPE_RDWR) == 0)
 756		lctrl2 = 0;
 757
 758	mtspr(SPRN_LCTRL2, 0);
 759	mtspr(SPRN_CMPE, addr);
 760	mtspr(SPRN_CMPF, addr + 4);
 761	mtspr(SPRN_LCTRL1, lctrl1);
 762	mtspr(SPRN_LCTRL2, lctrl2);
 763
 764	return 0;
 
 765}
 766#else
 767static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
 768{
 769	return -EINVAL;
 770}
 771#endif
 772
 773static inline int set_dabr(struct arch_hw_breakpoint *brk)
 774{
 775	unsigned long dabr, dabrx;
 776
 777	dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
 778	dabrx = ((brk->type >> 3) & 0x7);
 779
 780	if (ppc_md.set_dabr)
 781		return ppc_md.set_dabr(dabr, dabrx);
 782
 783	return __set_dabr(dabr, dabrx);
 
 
 
 
 
 
 
 
 
 
 
 
 784}
 785
 786static inline int set_dawr(struct arch_hw_breakpoint *brk)
 787{
 788	unsigned long dawr, dawrx, mrd;
 
 
 
 
 
 
 
 
 
 
 
 
 
 789
 790	dawr = brk->address;
 
 
 
 
 
 
 
 
 
 
 
 791
 792	dawrx  = (brk->type & (HW_BRK_TYPE_READ | HW_BRK_TYPE_WRITE)) \
 793		                   << (63 - 58); //* read/write bits */
 794	dawrx |= ((brk->type & (HW_BRK_TYPE_TRANSLATE)) >> 2) \
 795		                   << (63 - 59); //* translate */
 796	dawrx |= (brk->type & (HW_BRK_TYPE_PRIV_ALL)) \
 797		                   >> 3; //* PRIM bits */
 798	/* dawr length is stored in field MDR bits 48:53.  Matches range in
 799	   doublewords (64 bits) baised by -1 eg. 0b000000=1DW and
 800	   0b111111=64DW.
 801	   brk->len is in bytes.
 802	   This aligns up to double word size, shifts and does the bias.
 803	*/
 804	mrd = ((brk->len + 7) >> 3) - 1;
 805	dawrx |= (mrd & 0x3f) << (63 - 53);
 806
 807	if (ppc_md.set_dawr)
 808		return ppc_md.set_dawr(dawr, dawrx);
 809	mtspr(SPRN_DAWR, dawr);
 810	mtspr(SPRN_DAWRX, dawrx);
 811	return 0;
 812}
 813
 814void __set_breakpoint(struct arch_hw_breakpoint *brk)
 815{
 816	memcpy(this_cpu_ptr(&current_brk), brk, sizeof(*brk));
 817
 818	if (cpu_has_feature(CPU_FTR_DAWR))
 819		// Power8 or later
 820		set_dawr(brk);
 
 
 821	else if (!cpu_has_feature(CPU_FTR_ARCH_207S))
 822		// Power7 or earlier
 823		set_dabr(brk);
 824	else
 825		// Shouldn't happen due to higher level checks
 826		WARN_ON_ONCE(1);
 827}
 828
 829void set_breakpoint(struct arch_hw_breakpoint *brk)
 830{
 831	preempt_disable();
 832	__set_breakpoint(brk);
 833	preempt_enable();
 834}
 835
 836/* Check if we have DAWR or DABR hardware */
 837bool ppc_breakpoint_available(void)
 838{
 839	if (cpu_has_feature(CPU_FTR_DAWR))
 840		return true; /* POWER8 DAWR */
 841	if (cpu_has_feature(CPU_FTR_ARCH_207S))
 842		return false; /* POWER9 with DAWR disabled */
 843	/* DABR: Everything but POWER8 and POWER9 */
 844	return true;
 845}
 846EXPORT_SYMBOL_GPL(ppc_breakpoint_available);
 847
 848#ifdef CONFIG_PPC64
 849DEFINE_PER_CPU(struct cpu_usage, cpu_usage_array);
 850#endif
 
 
 
 
 
 
 
 
 
 851
 852static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
 853			      struct arch_hw_breakpoint *b)
 
 
 
 854{
 855	if (a->address != b->address)
 856		return false;
 857	if (a->type != b->type)
 858		return false;
 859	if (a->len != b->len)
 860		return false;
 861	return true;
 862}
 863
 864#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
 865
 866static inline bool tm_enabled(struct task_struct *tsk)
 867{
 868	return tsk && tsk->thread.regs && (tsk->thread.regs->msr & MSR_TM);
 869}
 870
 871static void tm_reclaim_thread(struct thread_struct *thr,
 872			      struct thread_info *ti, uint8_t cause)
 873{
 874	/*
 875	 * Use the current MSR TM suspended bit to track if we have
 876	 * checkpointed state outstanding.
 877	 * On signal delivery, we'd normally reclaim the checkpointed
 878	 * state to obtain stack pointer (see:get_tm_stackpointer()).
 879	 * This will then directly return to userspace without going
 880	 * through __switch_to(). However, if the stack frame is bad,
 881	 * we need to exit this thread which calls __switch_to() which
 882	 * will again attempt to reclaim the already saved tm state.
 883	 * Hence we need to check that we've not already reclaimed
 884	 * this state.
 885	 * We do this using the current MSR, rather tracking it in
 886	 * some specific thread_struct bit, as it has the additional
 887	 * benefit of checking for a potential TM bad thing exception.
 888	 */
 889	if (!MSR_TM_SUSPENDED(mfmsr()))
 890		return;
 891
 892	giveup_all(container_of(thr, struct task_struct, thread));
 893
 894	tm_reclaim(thr, cause);
 895
 896	/*
 897	 * If we are in a transaction and FP is off then we can't have
 898	 * used FP inside that transaction. Hence the checkpointed
 899	 * state is the same as the live state. We need to copy the
 900	 * live state to the checkpointed state so that when the
 901	 * transaction is restored, the checkpointed state is correct
 902	 * and the aborted transaction sees the correct state. We use
 903	 * ckpt_regs.msr here as that's what tm_reclaim will use to
 904	 * determine if it's going to write the checkpointed state or
 905	 * not. So either this will write the checkpointed registers,
 906	 * or reclaim will. Similarly for VMX.
 907	 */
 908	if ((thr->ckpt_regs.msr & MSR_FP) == 0)
 909		memcpy(&thr->ckfp_state, &thr->fp_state,
 910		       sizeof(struct thread_fp_state));
 911	if ((thr->ckpt_regs.msr & MSR_VEC) == 0)
 912		memcpy(&thr->ckvr_state, &thr->vr_state,
 913		       sizeof(struct thread_vr_state));
 914}
 915
 916void tm_reclaim_current(uint8_t cause)
 917{
 918	tm_enable();
 919	tm_reclaim_thread(&current->thread, current_thread_info(), cause);
 920}
 921
 922static inline void tm_reclaim_task(struct task_struct *tsk)
 923{
 924	/* We have to work out if we're switching from/to a task that's in the
 925	 * middle of a transaction.
 926	 *
 927	 * In switching we need to maintain a 2nd register state as
 928	 * oldtask->thread.ckpt_regs.  We tm_reclaim(oldproc); this saves the
 929	 * checkpointed (tbegin) state in ckpt_regs, ckfp_state and
 930	 * ckvr_state
 931	 *
 932	 * We also context switch (save) TFHAR/TEXASR/TFIAR in here.
 933	 */
 934	struct thread_struct *thr = &tsk->thread;
 935
 936	if (!thr->regs)
 937		return;
 938
 939	if (!MSR_TM_ACTIVE(thr->regs->msr))
 940		goto out_and_saveregs;
 941
 942	WARN_ON(tm_suspend_disabled);
 943
 944	TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, "
 945		 "ccr=%lx, msr=%lx, trap=%lx)\n",
 946		 tsk->pid, thr->regs->nip,
 947		 thr->regs->ccr, thr->regs->msr,
 948		 thr->regs->trap);
 949
 950	tm_reclaim_thread(thr, task_thread_info(tsk), TM_CAUSE_RESCHED);
 951
 952	TM_DEBUG("--- tm_reclaim on pid %d complete\n",
 953		 tsk->pid);
 954
 955out_and_saveregs:
 956	/* Always save the regs here, even if a transaction's not active.
 957	 * This context-switches a thread's TM info SPRs.  We do it here to
 958	 * be consistent with the restore path (in recheckpoint) which
 959	 * cannot happen later in _switch().
 960	 */
 961	tm_save_sprs(thr);
 962}
 963
 964extern void __tm_recheckpoint(struct thread_struct *thread);
 965
 966void tm_recheckpoint(struct thread_struct *thread)
 967{
 968	unsigned long flags;
 969
 970	if (!(thread->regs->msr & MSR_TM))
 971		return;
 972
 973	/* We really can't be interrupted here as the TEXASR registers can't
 974	 * change and later in the trecheckpoint code, we have a userspace R1.
 975	 * So let's hard disable over this region.
 976	 */
 977	local_irq_save(flags);
 978	hard_irq_disable();
 979
 980	/* The TM SPRs are restored here, so that TEXASR.FS can be set
 981	 * before the trecheckpoint and no explosion occurs.
 982	 */
 983	tm_restore_sprs(thread);
 984
 985	__tm_recheckpoint(thread);
 986
 987	local_irq_restore(flags);
 988}
 989
 990static inline void tm_recheckpoint_new_task(struct task_struct *new)
 991{
 992	if (!cpu_has_feature(CPU_FTR_TM))
 993		return;
 994
 995	/* Recheckpoint the registers of the thread we're about to switch to.
 996	 *
 997	 * If the task was using FP, we non-lazily reload both the original and
 998	 * the speculative FP register states.  This is because the kernel
 999	 * doesn't see if/when a TM rollback occurs, so if we take an FP
1000	 * unavailable later, we are unable to determine which set of FP regs
1001	 * need to be restored.
1002	 */
1003	if (!tm_enabled(new))
1004		return;
1005
1006	if (!MSR_TM_ACTIVE(new->thread.regs->msr)){
1007		tm_restore_sprs(&new->thread);
1008		return;
1009	}
1010	/* Recheckpoint to restore original checkpointed register state. */
1011	TM_DEBUG("*** tm_recheckpoint of pid %d (new->msr 0x%lx)\n",
1012		 new->pid, new->thread.regs->msr);
1013
1014	tm_recheckpoint(&new->thread);
1015
1016	/*
1017	 * The checkpointed state has been restored but the live state has
1018	 * not, ensure all the math functionality is turned off to trigger
1019	 * restore_math() to reload.
1020	 */
1021	new->thread.regs->msr &= ~(MSR_FP | MSR_VEC | MSR_VSX);
1022
1023	TM_DEBUG("*** tm_recheckpoint of pid %d complete "
1024		 "(kernel msr 0x%lx)\n",
1025		 new->pid, mfmsr());
1026}
1027
1028static inline void __switch_to_tm(struct task_struct *prev,
1029		struct task_struct *new)
1030{
1031	if (cpu_has_feature(CPU_FTR_TM)) {
1032		if (tm_enabled(prev) || tm_enabled(new))
1033			tm_enable();
1034
1035		if (tm_enabled(prev)) {
1036			prev->thread.load_tm++;
1037			tm_reclaim_task(prev);
1038			if (!MSR_TM_ACTIVE(prev->thread.regs->msr) && prev->thread.load_tm == 0)
1039				prev->thread.regs->msr &= ~MSR_TM;
1040		}
1041
1042		tm_recheckpoint_new_task(new);
1043	}
1044}
1045
1046/*
1047 * This is called if we are on the way out to userspace and the
1048 * TIF_RESTORE_TM flag is set.  It checks if we need to reload
1049 * FP and/or vector state and does so if necessary.
1050 * If userspace is inside a transaction (whether active or
1051 * suspended) and FP/VMX/VSX instructions have ever been enabled
1052 * inside that transaction, then we have to keep them enabled
1053 * and keep the FP/VMX/VSX state loaded while ever the transaction
1054 * continues.  The reason is that if we didn't, and subsequently
1055 * got a FP/VMX/VSX unavailable interrupt inside a transaction,
1056 * we don't know whether it's the same transaction, and thus we
1057 * don't know which of the checkpointed state and the transactional
1058 * state to use.
1059 */
1060void restore_tm_state(struct pt_regs *regs)
1061{
1062	unsigned long msr_diff;
1063
1064	/*
1065	 * This is the only moment we should clear TIF_RESTORE_TM as
1066	 * it is here that ckpt_regs.msr and pt_regs.msr become the same
1067	 * again, anything else could lead to an incorrect ckpt_msr being
1068	 * saved and therefore incorrect signal contexts.
1069	 */
1070	clear_thread_flag(TIF_RESTORE_TM);
1071	if (!MSR_TM_ACTIVE(regs->msr))
1072		return;
1073
1074	msr_diff = current->thread.ckpt_regs.msr & ~regs->msr;
1075	msr_diff &= MSR_FP | MSR_VEC | MSR_VSX;
1076
1077	/* Ensure that restore_math() will restore */
1078	if (msr_diff & MSR_FP)
1079		current->thread.load_fp = 1;
1080#ifdef CONFIG_ALTIVEC
1081	if (cpu_has_feature(CPU_FTR_ALTIVEC) && msr_diff & MSR_VEC)
1082		current->thread.load_vec = 1;
1083#endif
1084	restore_math(regs);
1085
1086	regs->msr |= msr_diff;
1087}
1088
1089#else
1090#define tm_recheckpoint_new_task(new)
1091#define __switch_to_tm(prev, new)
 
1092#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1093
1094static inline void save_sprs(struct thread_struct *t)
1095{
1096#ifdef CONFIG_ALTIVEC
1097	if (cpu_has_feature(CPU_FTR_ALTIVEC))
1098		t->vrsave = mfspr(SPRN_VRSAVE);
1099#endif
 
 
 
 
1100#ifdef CONFIG_PPC_BOOK3S_64
1101	if (cpu_has_feature(CPU_FTR_DSCR))
1102		t->dscr = mfspr(SPRN_DSCR);
1103
1104	if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1105		t->bescr = mfspr(SPRN_BESCR);
1106		t->ebbhr = mfspr(SPRN_EBBHR);
1107		t->ebbrr = mfspr(SPRN_EBBRR);
1108
1109		t->fscr = mfspr(SPRN_FSCR);
1110
1111		/*
1112		 * Note that the TAR is not available for use in the kernel.
1113		 * (To provide this, the TAR should be backed up/restored on
1114		 * exception entry/exit instead, and be in pt_regs.  FIXME,
1115		 * this should be in pt_regs anyway (for debug).)
1116		 */
1117		t->tar = mfspr(SPRN_TAR);
1118	}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1119#endif
 
 
1120
1121	thread_pkey_regs_save(t);
 
 
1122}
 
 
1123
1124static inline void restore_sprs(struct thread_struct *old_thread,
1125				struct thread_struct *new_thread)
1126{
1127#ifdef CONFIG_ALTIVEC
1128	if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
1129	    old_thread->vrsave != new_thread->vrsave)
1130		mtspr(SPRN_VRSAVE, new_thread->vrsave);
1131#endif
 
 
 
 
 
1132#ifdef CONFIG_PPC_BOOK3S_64
1133	if (cpu_has_feature(CPU_FTR_DSCR)) {
1134		u64 dscr = get_paca()->dscr_default;
1135		if (new_thread->dscr_inherit)
1136			dscr = new_thread->dscr;
1137
1138		if (old_thread->dscr != dscr)
1139			mtspr(SPRN_DSCR, dscr);
1140	}
1141
1142	if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1143		if (old_thread->bescr != new_thread->bescr)
1144			mtspr(SPRN_BESCR, new_thread->bescr);
1145		if (old_thread->ebbhr != new_thread->ebbhr)
1146			mtspr(SPRN_EBBHR, new_thread->ebbhr);
1147		if (old_thread->ebbrr != new_thread->ebbrr)
1148			mtspr(SPRN_EBBRR, new_thread->ebbrr);
1149
1150		if (old_thread->fscr != new_thread->fscr)
1151			mtspr(SPRN_FSCR, new_thread->fscr);
1152
1153		if (old_thread->tar != new_thread->tar)
1154			mtspr(SPRN_TAR, new_thread->tar);
1155	}
1156
1157	if (cpu_has_feature(CPU_FTR_ARCH_300) &&
1158	    old_thread->tidr != new_thread->tidr)
1159		mtspr(SPRN_TIDR, new_thread->tidr);
 
 
 
 
1160#endif
1161
1162	thread_pkey_regs_restore(new_thread, old_thread);
1163}
1164
1165#ifdef CONFIG_PPC_BOOK3S_64
1166#define CP_SIZE 128
1167static const u8 dummy_copy_buffer[CP_SIZE] __attribute__((aligned(CP_SIZE)));
1168#endif
1169
1170struct task_struct *__switch_to(struct task_struct *prev,
1171	struct task_struct *new)
1172{
1173	struct thread_struct *new_thread, *old_thread;
1174	struct task_struct *last;
1175#ifdef CONFIG_PPC_BOOK3S_64
1176	struct ppc64_tlb_batch *batch;
1177#endif
1178
1179	new_thread = &new->thread;
1180	old_thread = &current->thread;
1181
1182	WARN_ON(!irqs_disabled());
1183
1184#ifdef CONFIG_PPC64
1185	/*
1186	 * Collect processor utilization data per process
1187	 */
1188	if (firmware_has_feature(FW_FEATURE_SPLPAR)) {
1189		struct cpu_usage *cu = this_cpu_ptr(&cpu_usage_array);
1190		long unsigned start_tb, current_tb;
1191		start_tb = old_thread->start_tb;
1192		cu->current_tb = current_tb = mfspr(SPRN_PURR);
1193		old_thread->accum_tb += (current_tb - start_tb);
1194		new_thread->start_tb = current_tb;
1195	}
1196#endif /* CONFIG_PPC64 */
1197
1198#ifdef CONFIG_PPC_BOOK3S_64
1199	batch = this_cpu_ptr(&ppc64_tlb_batch);
1200	if (batch->active) {
1201		current_thread_info()->local_flags |= _TLF_LAZY_MMU;
1202		if (batch->index)
1203			__flush_tlb_pending(batch);
1204		batch->active = 0;
1205	}
 
 
 
 
 
 
 
 
 
 
 
 
 
1206#endif /* CONFIG_PPC_BOOK3S_64 */
1207
1208#ifdef CONFIG_PPC_ADV_DEBUG_REGS
1209	switch_booke_debug_regs(&new->thread.debug);
1210#else
1211/*
1212 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
1213 * schedule DABR
1214 */
1215#ifndef CONFIG_HAVE_HW_BREAKPOINT
1216	if (unlikely(!hw_brk_match(this_cpu_ptr(&current_brk), &new->thread.hw_brk)))
1217		__set_breakpoint(&new->thread.hw_brk);
1218#endif /* CONFIG_HAVE_HW_BREAKPOINT */
1219#endif
1220
1221	/*
1222	 * We need to save SPRs before treclaim/trecheckpoint as these will
1223	 * change a number of them.
1224	 */
1225	save_sprs(&prev->thread);
1226
1227	/* Save FPU, Altivec, VSX and SPE state */
1228	giveup_all(prev);
1229
1230	__switch_to_tm(prev, new);
1231
1232	if (!radix_enabled()) {
1233		/*
1234		 * We can't take a PMU exception inside _switch() since there
1235		 * is a window where the kernel stack SLB and the kernel stack
1236		 * are out of sync. Hard disable here.
1237		 */
1238		hard_irq_disable();
1239	}
1240
1241	/*
1242	 * Call restore_sprs() before calling _switch(). If we move it after
1243	 * _switch() then we miss out on calling it for new tasks. The reason
1244	 * for this is we manually create a stack frame for new tasks that
1245	 * directly returns through ret_from_fork() or
1246	 * ret_from_kernel_thread(). See copy_thread() for details.
1247	 */
1248	restore_sprs(old_thread, new_thread);
1249
 
 
 
 
 
1250	last = _switch(old_thread, new_thread);
1251
 
 
 
 
 
 
 
1252#ifdef CONFIG_PPC_BOOK3S_64
 
 
 
 
 
 
 
1253	if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
1254		current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
1255		batch = this_cpu_ptr(&ppc64_tlb_batch);
1256		batch->active = 1;
1257	}
 
1258
1259	if (current_thread_info()->task->thread.regs) {
1260		restore_math(current_thread_info()->task->thread.regs);
1261
1262		/*
1263		 * The copy-paste buffer can only store into foreign real
1264		 * addresses, so unprivileged processes can not see the
1265		 * data or use it in any way unless they have foreign real
1266		 * mappings. If the new process has the foreign real address
1267		 * mappings, we must issue a cp_abort to clear any state and
1268		 * prevent snooping, corruption or a covert channel.
1269		 *
1270		 * DD1 allows paste into normal system memory so we do an
1271		 * unpaired copy, rather than cp_abort, to clear the buffer,
1272		 * since cp_abort is quite expensive.
1273		 */
1274		if (current_thread_info()->task->thread.used_vas) {
1275			asm volatile(PPC_CP_ABORT);
1276		} else if (cpu_has_feature(CPU_FTR_POWER9_DD1)) {
1277			asm volatile(PPC_COPY(%0, %1)
1278					: : "r"(dummy_copy_buffer), "r"(0));
1279		}
1280	}
1281#endif /* CONFIG_PPC_BOOK3S_64 */
1282
1283	return last;
1284}
1285
1286static int instructions_to_print = 16;
1287
1288static void show_instructions(struct pt_regs *regs)
1289{
1290	int i;
1291	unsigned long pc = regs->nip - (instructions_to_print * 3 / 4 *
1292			sizeof(int));
1293
1294	printk("Instruction dump:");
1295
1296	for (i = 0; i < instructions_to_print; i++) {
 
 
 
 
 
 
 
 
 
1297		int instr;
1298
1299		if (!(i % 8))
1300			pr_cont("\n");
1301
1302#if !defined(CONFIG_BOOKE)
1303		/* If executing with the IMMU off, adjust pc rather
1304		 * than print XXXXXXXX.
1305		 */
1306		if (!(regs->msr & MSR_IR))
1307			pc = (unsigned long)phys_to_virt(pc);
1308#endif
1309
1310		if (!__kernel_text_address(pc) ||
1311		     probe_kernel_address((unsigned int __user *)pc, instr)) {
1312			pr_cont("XXXXXXXX ");
1313		} else {
1314			if (regs->nip == pc)
1315				pr_cont("<%08x> ", instr);
1316			else
1317				pr_cont("%08x ", instr);
1318		}
1319
1320		pc += sizeof(int);
1321	}
1322
1323	pr_cont("\n");
1324}
1325
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1326struct regbit {
1327	unsigned long bit;
1328	const char *name;
1329};
1330
1331static struct regbit msr_bits[] = {
1332#if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
1333	{MSR_SF,	"SF"},
1334	{MSR_HV,	"HV"},
1335#endif
1336	{MSR_VEC,	"VEC"},
1337	{MSR_VSX,	"VSX"},
1338#ifdef CONFIG_BOOKE
1339	{MSR_CE,	"CE"},
1340#endif
1341	{MSR_EE,	"EE"},
1342	{MSR_PR,	"PR"},
1343	{MSR_FP,	"FP"},
1344	{MSR_ME,	"ME"},
1345#ifdef CONFIG_BOOKE
1346	{MSR_DE,	"DE"},
1347#else
1348	{MSR_SE,	"SE"},
1349	{MSR_BE,	"BE"},
1350#endif
1351	{MSR_IR,	"IR"},
1352	{MSR_DR,	"DR"},
1353	{MSR_PMM,	"PMM"},
1354#ifndef CONFIG_BOOKE
1355	{MSR_RI,	"RI"},
1356	{MSR_LE,	"LE"},
1357#endif
1358	{0,		NULL}
1359};
1360
1361static void print_bits(unsigned long val, struct regbit *bits, const char *sep)
1362{
1363	const char *s = "";
1364
1365	for (; bits->bit; ++bits)
1366		if (val & bits->bit) {
1367			pr_cont("%s%s", s, bits->name);
1368			s = sep;
1369		}
1370}
1371
1372#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1373static struct regbit msr_tm_bits[] = {
1374	{MSR_TS_T,	"T"},
1375	{MSR_TS_S,	"S"},
1376	{MSR_TM,	"E"},
1377	{0,		NULL}
1378};
1379
1380static void print_tm_bits(unsigned long val)
1381{
1382/*
1383 * This only prints something if at least one of the TM bit is set.
1384 * Inside the TM[], the output means:
1385 *   E: Enabled		(bit 32)
1386 *   S: Suspended	(bit 33)
1387 *   T: Transactional	(bit 34)
1388 */
1389	if (val & (MSR_TM | MSR_TS_S | MSR_TS_T)) {
1390		pr_cont(",TM[");
1391		print_bits(val, msr_tm_bits, "");
1392		pr_cont("]");
1393	}
1394}
1395#else
1396static void print_tm_bits(unsigned long val) {}
1397#endif
1398
1399static void print_msr_bits(unsigned long val)
1400{
1401	pr_cont("<");
1402	print_bits(val, msr_bits, ",");
1403	print_tm_bits(val);
1404	pr_cont(">");
1405}
1406
1407#ifdef CONFIG_PPC64
1408#define REG		"%016lx"
1409#define REGS_PER_LINE	4
1410#define LAST_VOLATILE	13
1411#else
1412#define REG		"%08lx"
1413#define REGS_PER_LINE	8
1414#define LAST_VOLATILE	12
1415#endif
1416
1417void show_regs(struct pt_regs * regs)
1418{
1419	int i, trap;
1420
1421	show_regs_print_info(KERN_DEFAULT);
1422
1423	printk("NIP:  "REG" LR: "REG" CTR: "REG"\n",
1424	       regs->nip, regs->link, regs->ctr);
1425	printk("REGS: %px TRAP: %04lx   %s  (%s)\n",
1426	       regs, regs->trap, print_tainted(), init_utsname()->release);
1427	printk("MSR:  "REG" ", regs->msr);
1428	print_msr_bits(regs->msr);
1429	pr_cont("  CR: %08lx  XER: %08lx\n", regs->ccr, regs->xer);
1430	trap = TRAP(regs);
1431	if ((TRAP(regs) != 0xc00) && cpu_has_feature(CPU_FTR_CFAR))
1432		pr_cont("CFAR: "REG" ", regs->orig_gpr3);
1433	if (trap == 0x200 || trap == 0x300 || trap == 0x600)
1434#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
1435		pr_cont("DEAR: "REG" ESR: "REG" ", regs->dar, regs->dsisr);
1436#else
1437		pr_cont("DAR: "REG" DSISR: %08lx ", regs->dar, regs->dsisr);
1438#endif
 
 
 
1439#ifdef CONFIG_PPC64
1440	pr_cont("SOFTE: %ld ", regs->softe);
1441#endif
1442#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1443	if (MSR_TM_ACTIVE(regs->msr))
1444		pr_cont("\nPACATMSCRATCH: %016llx ", get_paca()->tm_scratch);
1445#endif
1446
1447	for (i = 0;  i < 32;  i++) {
1448		if ((i % REGS_PER_LINE) == 0)
1449			pr_cont("\nGPR%02d: ", i);
1450		pr_cont(REG " ", regs->gpr[i]);
1451		if (i == LAST_VOLATILE && !FULL_REGS(regs))
1452			break;
1453	}
1454	pr_cont("\n");
1455#ifdef CONFIG_KALLSYMS
1456	/*
1457	 * Lookup NIP late so we have the best change of getting the
1458	 * above info out without failing
1459	 */
1460	printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
1461	printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
1462#endif
1463	show_stack(current, (unsigned long *) regs->gpr[1]);
 
 
 
 
 
 
 
1464	if (!user_mode(regs))
1465		show_instructions(regs);
1466}
1467
1468void flush_thread(void)
1469{
1470#ifdef CONFIG_HAVE_HW_BREAKPOINT
1471	flush_ptrace_hw_breakpoint(current);
1472#else /* CONFIG_HAVE_HW_BREAKPOINT */
1473	set_debug_reg_defaults(&current->thread);
1474#endif /* CONFIG_HAVE_HW_BREAKPOINT */
1475}
1476
1477int set_thread_uses_vas(void)
1478{
 
1479#ifdef CONFIG_PPC_BOOK3S_64
1480	if (!cpu_has_feature(CPU_FTR_ARCH_300))
1481		return -EINVAL;
1482
1483	current->thread.used_vas = 1;
1484
1485	/*
1486	 * Even a process that has no foreign real address mapping can use
1487	 * an unpaired COPY instruction (to no real effect). Issue CP_ABORT
1488	 * to clear any pending COPY and prevent a covert channel.
1489	 *
1490	 * __switch_to() will issue CP_ABORT on future context switches.
1491	 */
1492	asm volatile(PPC_CP_ABORT);
 
 
 
1493
1494#endif /* CONFIG_PPC_BOOK3S_64 */
1495	return 0;
 
 
1496}
1497
1498#ifdef CONFIG_PPC64
1499static DEFINE_SPINLOCK(vas_thread_id_lock);
1500static DEFINE_IDA(vas_thread_ida);
1501
1502/*
1503 * We need to assign a unique thread id to each thread in a process.
 
1504 *
1505 * This thread id, referred to as TIDR, and separate from the Linux's tgid,
1506 * is intended to be used to direct an ASB_Notify from the hardware to the
1507 * thread, when a suitable event occurs in the system.
 
1508 *
1509 * One such event is a "paste" instruction in the context of Fast Thread
1510 * Wakeup (aka Core-to-core wake up in the Virtual Accelerator Switchboard
1511 * (VAS) in POWER9.
1512 *
1513 * To get a unique TIDR per process we could simply reuse task_pid_nr() but
1514 * the problem is that task_pid_nr() is not yet available copy_thread() is
1515 * called. Fixing that would require changing more intrusive arch-neutral
1516 * code in code path in copy_process()?.
 
1517 *
1518 * Further, to assign unique TIDRs within each process, we need an atomic
1519 * field (or an IDR) in task_struct, which again intrudes into the arch-
1520 * neutral code. So try to assign globally unique TIDRs for now.
 
 
 
1521 *
1522 * NOTE: TIDR 0 indicates that the thread does not need a TIDR value.
1523 *	 For now, only threads that expect to be notified by the VAS
1524 *	 hardware need a TIDR value and we assign values > 0 for those.
1525 */
1526#define MAX_THREAD_CONTEXT	((1 << 16) - 1)
1527static int assign_thread_tidr(void)
1528{
1529	int index;
1530	int err;
1531	unsigned long flags;
1532
1533again:
1534	if (!ida_pre_get(&vas_thread_ida, GFP_KERNEL))
1535		return -ENOMEM;
1536
1537	spin_lock_irqsave(&vas_thread_id_lock, flags);
1538	err = ida_get_new_above(&vas_thread_ida, 1, &index);
1539	spin_unlock_irqrestore(&vas_thread_id_lock, flags);
1540
1541	if (err == -EAGAIN)
1542		goto again;
1543	else if (err)
1544		return err;
1545
1546	if (index > MAX_THREAD_CONTEXT) {
1547		spin_lock_irqsave(&vas_thread_id_lock, flags);
1548		ida_remove(&vas_thread_ida, index);
1549		spin_unlock_irqrestore(&vas_thread_id_lock, flags);
1550		return -ENOMEM;
1551	}
1552
1553	return index;
1554}
1555
1556static void free_thread_tidr(int id)
1557{
1558	unsigned long flags;
1559
1560	spin_lock_irqsave(&vas_thread_id_lock, flags);
1561	ida_remove(&vas_thread_ida, id);
1562	spin_unlock_irqrestore(&vas_thread_id_lock, flags);
1563}
1564
1565/*
1566 * Clear any TIDR value assigned to this thread.
1567 */
1568void clear_thread_tidr(struct task_struct *t)
1569{
1570	if (!t->thread.tidr)
1571		return;
1572
1573	if (!cpu_has_feature(CPU_FTR_ARCH_300)) {
1574		WARN_ON_ONCE(1);
1575		return;
1576	}
1577
1578	mtspr(SPRN_TIDR, 0);
1579	free_thread_tidr(t->thread.tidr);
1580	t->thread.tidr = 0;
1581}
1582
1583void arch_release_task_struct(struct task_struct *t)
1584{
1585	clear_thread_tidr(t);
1586}
1587
1588/*
1589 * Assign a unique TIDR (thread id) for task @t and set it in the thread
1590 * structure. For now, we only support setting TIDR for 'current' task.
1591 */
1592int set_thread_tidr(struct task_struct *t)
1593{
1594	int rc;
1595
1596	if (!cpu_has_feature(CPU_FTR_ARCH_300))
1597		return -EINVAL;
1598
1599	if (t != current)
1600		return -EINVAL;
1601
1602	if (t->thread.tidr)
1603		return 0;
1604
1605	rc = assign_thread_tidr();
1606	if (rc < 0)
1607		return rc;
1608
1609	t->thread.tidr = rc;
1610	mtspr(SPRN_TIDR, t->thread.tidr);
1611
1612	return 0;
1613}
1614EXPORT_SYMBOL_GPL(set_thread_tidr);
1615
1616#endif /* CONFIG_PPC64 */
1617
1618void
1619release_thread(struct task_struct *t)
1620{
1621}
1622
1623/*
1624 * this gets called so that we can store coprocessor state into memory and
1625 * copy the current task into the new thread.
1626 */
1627int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
1628{
1629	flush_all_to_thread(src);
1630	/*
1631	 * Flush TM state out so we can copy it.  __switch_to_tm() does this
1632	 * flush but it removes the checkpointed state from the current CPU and
1633	 * transitions the CPU out of TM mode.  Hence we need to call
1634	 * tm_recheckpoint_new_task() (on the same task) to restore the
1635	 * checkpointed state back and the TM mode.
1636	 *
1637	 * Can't pass dst because it isn't ready. Doesn't matter, passing
1638	 * dst is only important for __switch_to()
1639	 */
1640	__switch_to_tm(src, src);
1641
1642	*dst = *src;
1643
1644	clear_task_ebb(dst);
1645
1646	return 0;
1647}
1648
1649static void setup_ksp_vsid(struct task_struct *p, unsigned long sp)
1650{
1651#ifdef CONFIG_PPC_BOOK3S_64
1652	unsigned long sp_vsid;
1653	unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
1654
1655	if (radix_enabled())
1656		return;
1657
1658	if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
1659		sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
1660			<< SLB_VSID_SHIFT_1T;
1661	else
1662		sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
1663			<< SLB_VSID_SHIFT;
1664	sp_vsid |= SLB_VSID_KERNEL | llp;
1665	p->thread.ksp_vsid = sp_vsid;
1666#endif
1667}
1668
1669/*
1670 * Copy a thread..
1671 */
1672
1673/*
1674 * Copy architecture-specific thread state
1675 */
1676int copy_thread(unsigned long clone_flags, unsigned long usp,
1677		unsigned long kthread_arg, struct task_struct *p)
1678{
1679	struct pt_regs *childregs, *kregs;
1680	extern void ret_from_fork(void);
1681	extern void ret_from_kernel_thread(void);
 
 
1682	void (*f)(void);
1683	unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
1684	struct thread_info *ti = task_thread_info(p);
 
 
1685
1686	klp_init_thread_info(ti);
1687
1688	/* Copy registers */
1689	sp -= sizeof(struct pt_regs);
1690	childregs = (struct pt_regs *) sp;
1691	if (unlikely(p->flags & PF_KTHREAD)) {
1692		/* kernel thread */
1693		memset(childregs, 0, sizeof(struct pt_regs));
1694		childregs->gpr[1] = sp + sizeof(struct pt_regs);
1695		/* function */
1696		if (usp)
1697			childregs->gpr[14] = ppc_function_entry((void *)usp);
1698#ifdef CONFIG_PPC64
1699		clear_tsk_thread_flag(p, TIF_32BIT);
1700		childregs->softe = IRQS_ENABLED;
1701#endif
1702		childregs->gpr[15] = kthread_arg;
1703		p->thread.regs = NULL;	/* no user register state */
1704		ti->flags |= _TIF_RESTOREALL;
1705		f = ret_from_kernel_thread;
1706	} else {
1707		/* user thread */
1708		struct pt_regs *regs = current_pt_regs();
1709		CHECK_FULL_REGS(regs);
1710		*childregs = *regs;
1711		if (usp)
1712			childregs->gpr[1] = usp;
1713		p->thread.regs = childregs;
1714		childregs->gpr[3] = 0;  /* Result from fork() */
1715		if (clone_flags & CLONE_SETTLS) {
 
 
 
 
 
 
 
 
 
1716#ifdef CONFIG_PPC64
1717			if (!is_32bit_task())
1718				childregs->gpr[13] = childregs->gpr[6];
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1719			else
1720#endif
1721				childregs->gpr[2] = childregs->gpr[6];
1722		}
1723
1724		f = ret_from_fork;
 
1725	}
1726	childregs->msr &= ~(MSR_FP|MSR_VEC|MSR_VSX);
1727	sp -= STACK_FRAME_OVERHEAD;
1728
1729	/*
1730	 * The way this works is that at some point in the future
1731	 * some task will call _switch to switch to the new task.
1732	 * That will pop off the stack frame created below and start
1733	 * the new task running at ret_from_fork.  The new task will
1734	 * do some house keeping and then return from the fork or clone
1735	 * system call, using the stack frame created above.
1736	 */
1737	((unsigned long *)sp)[0] = 0;
1738	sp -= sizeof(struct pt_regs);
1739	kregs = (struct pt_regs *) sp;
1740	sp -= STACK_FRAME_OVERHEAD;
 
 
 
 
 
 
 
 
 
 
1741	p->thread.ksp = sp;
1742#ifdef CONFIG_PPC32
1743	p->thread.ksp_limit = (unsigned long)task_stack_page(p) +
1744				_ALIGN_UP(sizeof(struct thread_info), 16);
1745#endif
1746#ifdef CONFIG_HAVE_HW_BREAKPOINT
1747	p->thread.ptrace_bps[0] = NULL;
 
1748#endif
1749
 
1750	p->thread.fp_save_area = NULL;
 
1751#ifdef CONFIG_ALTIVEC
1752	p->thread.vr_save_area = NULL;
1753#endif
 
 
 
 
 
 
1754
1755	setup_ksp_vsid(p, sp);
1756
1757#ifdef CONFIG_PPC64 
1758	if (cpu_has_feature(CPU_FTR_DSCR)) {
1759		p->thread.dscr_inherit = current->thread.dscr_inherit;
1760		p->thread.dscr = mfspr(SPRN_DSCR);
1761	}
1762	if (cpu_has_feature(CPU_FTR_HAS_PPR))
1763		p->thread.ppr = INIT_PPR;
1764
1765	p->thread.tidr = 0;
1766#endif
1767	kregs->nip = ppc_function_entry(f);
 
 
 
1768	return 0;
1769}
1770
 
 
1771/*
1772 * Set up a thread for executing a new program
1773 */
1774void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
1775{
1776#ifdef CONFIG_PPC64
1777	unsigned long load_addr = regs->gpr[2];	/* saved by ELF_PLAT_INIT */
 
 
 
1778#endif
1779
1780	/*
1781	 * If we exec out of a kernel thread then thread.regs will not be
1782	 * set.  Do it now.
1783	 */
1784	if (!current->thread.regs) {
1785		struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
1786		current->thread.regs = regs - 1;
1787	}
1788
1789#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1790	/*
1791	 * Clear any transactional state, we're exec()ing. The cause is
1792	 * not important as there will never be a recheckpoint so it's not
1793	 * user visible.
1794	 */
1795	if (MSR_TM_SUSPENDED(mfmsr()))
1796		tm_reclaim_current(0);
1797#endif
1798
1799	memset(regs->gpr, 0, sizeof(regs->gpr));
1800	regs->ctr = 0;
1801	regs->link = 0;
1802	regs->xer = 0;
1803	regs->ccr = 0;
1804	regs->gpr[1] = sp;
1805
1806	/*
1807	 * We have just cleared all the nonvolatile GPRs, so make
1808	 * FULL_REGS(regs) return true.  This is necessary to allow
1809	 * ptrace to examine the thread immediately after exec.
1810	 */
1811	regs->trap &= ~1UL;
1812
1813#ifdef CONFIG_PPC32
1814	regs->mq = 0;
1815	regs->nip = start;
1816	regs->msr = MSR_USER;
1817#else
1818	if (!is_32bit_task()) {
1819		unsigned long entry;
1820
1821		if (is_elf2_task()) {
1822			/* Look ma, no function descriptors! */
1823			entry = start;
1824
1825			/*
1826			 * Ulrich says:
1827			 *   The latest iteration of the ABI requires that when
1828			 *   calling a function (at its global entry point),
1829			 *   the caller must ensure r12 holds the entry point
1830			 *   address (so that the function can quickly
1831			 *   establish addressability).
1832			 */
1833			regs->gpr[12] = start;
1834			/* Make sure that's restored on entry to userspace. */
1835			set_thread_flag(TIF_RESTOREALL);
1836		} else {
1837			unsigned long toc;
1838
1839			/* start is a relocated pointer to the function
1840			 * descriptor for the elf _start routine.  The first
1841			 * entry in the function descriptor is the entry
1842			 * address of _start and the second entry is the TOC
1843			 * value we need to use.
1844			 */
1845			__get_user(entry, (unsigned long __user *)start);
1846			__get_user(toc, (unsigned long __user *)start+1);
1847
1848			/* Check whether the e_entry function descriptor entries
1849			 * need to be relocated before we can use them.
1850			 */
1851			if (load_addr != 0) {
1852				entry += load_addr;
1853				toc   += load_addr;
1854			}
1855			regs->gpr[2] = toc;
1856		}
1857		regs->nip = entry;
1858		regs->msr = MSR_USER64;
1859	} else {
1860		regs->nip = start;
1861		regs->gpr[2] = 0;
1862		regs->msr = MSR_USER32;
 
1863	}
 
1864#endif
1865#ifdef CONFIG_VSX
1866	current->thread.used_vsr = 0;
1867#endif
 
1868	current->thread.load_fp = 0;
 
1869	memset(&current->thread.fp_state, 0, sizeof(current->thread.fp_state));
1870	current->thread.fp_save_area = NULL;
 
1871#ifdef CONFIG_ALTIVEC
1872	memset(&current->thread.vr_state, 0, sizeof(current->thread.vr_state));
1873	current->thread.vr_state.vscr.u[3] = 0x00010000; /* Java mode disabled */
1874	current->thread.vr_save_area = NULL;
1875	current->thread.vrsave = 0;
1876	current->thread.used_vr = 0;
1877	current->thread.load_vec = 0;
1878#endif /* CONFIG_ALTIVEC */
1879#ifdef CONFIG_SPE
1880	memset(current->thread.evr, 0, sizeof(current->thread.evr));
1881	current->thread.acc = 0;
1882	current->thread.spefscr = 0;
1883	current->thread.used_spe = 0;
1884#endif /* CONFIG_SPE */
1885#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1886	current->thread.tm_tfhar = 0;
1887	current->thread.tm_texasr = 0;
1888	current->thread.tm_tfiar = 0;
1889	current->thread.load_tm = 0;
1890#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1891
1892	thread_pkey_regs_init(&current->thread);
 
 
 
 
1893}
1894EXPORT_SYMBOL(start_thread);
1895
1896#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
1897		| PR_FP_EXC_RES | PR_FP_EXC_INV)
1898
1899int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
1900{
1901	struct pt_regs *regs = tsk->thread.regs;
1902
1903	/* This is a bit hairy.  If we are an SPE enabled  processor
1904	 * (have embedded fp) we store the IEEE exception enable flags in
1905	 * fpexc_mode.  fpexc_mode is also used for setting FP exception
1906	 * mode (asyn, precise, disabled) for 'Classic' FP. */
1907	if (val & PR_FP_EXC_SW_ENABLE) {
1908#ifdef CONFIG_SPE
1909		if (cpu_has_feature(CPU_FTR_SPE)) {
1910			/*
1911			 * When the sticky exception bits are set
1912			 * directly by userspace, it must call prctl
1913			 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1914			 * in the existing prctl settings) or
1915			 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1916			 * the bits being set).  <fenv.h> functions
1917			 * saving and restoring the whole
1918			 * floating-point environment need to do so
1919			 * anyway to restore the prctl settings from
1920			 * the saved environment.
1921			 */
 
1922			tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
1923			tsk->thread.fpexc_mode = val &
1924				(PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
 
1925			return 0;
1926		} else {
1927			return -EINVAL;
1928		}
1929#else
1930		return -EINVAL;
1931#endif
1932	}
1933
1934	/* on a CONFIG_SPE this does not hurt us.  The bits that
1935	 * __pack_fe01 use do not overlap with bits used for
1936	 * PR_FP_EXC_SW_ENABLE.  Additionally, the MSR[FE0,FE1] bits
1937	 * on CONFIG_SPE implementations are reserved so writing to
1938	 * them does not change anything */
1939	if (val > PR_FP_EXC_PRECISE)
1940		return -EINVAL;
1941	tsk->thread.fpexc_mode = __pack_fe01(val);
1942	if (regs != NULL && (regs->msr & MSR_FP) != 0)
1943		regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1))
1944			| tsk->thread.fpexc_mode;
 
1945	return 0;
1946}
1947
1948int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
1949{
1950	unsigned int val;
1951
1952	if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
1953#ifdef CONFIG_SPE
1954		if (cpu_has_feature(CPU_FTR_SPE)) {
1955			/*
1956			 * When the sticky exception bits are set
1957			 * directly by userspace, it must call prctl
1958			 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1959			 * in the existing prctl settings) or
1960			 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1961			 * the bits being set).  <fenv.h> functions
1962			 * saving and restoring the whole
1963			 * floating-point environment need to do so
1964			 * anyway to restore the prctl settings from
1965			 * the saved environment.
1966			 */
 
1967			tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
1968			val = tsk->thread.fpexc_mode;
 
1969		} else
1970			return -EINVAL;
1971#else
1972		return -EINVAL;
1973#endif
1974	else
1975		val = __unpack_fe01(tsk->thread.fpexc_mode);
 
1976	return put_user(val, (unsigned int __user *) adr);
1977}
1978
1979int set_endian(struct task_struct *tsk, unsigned int val)
1980{
1981	struct pt_regs *regs = tsk->thread.regs;
1982
1983	if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
1984	    (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
1985		return -EINVAL;
1986
1987	if (regs == NULL)
1988		return -EINVAL;
1989
1990	if (val == PR_ENDIAN_BIG)
1991		regs->msr &= ~MSR_LE;
1992	else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
1993		regs->msr |= MSR_LE;
1994	else
1995		return -EINVAL;
1996
1997	return 0;
1998}
1999
2000int get_endian(struct task_struct *tsk, unsigned long adr)
2001{
2002	struct pt_regs *regs = tsk->thread.regs;
2003	unsigned int val;
2004
2005	if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
2006	    !cpu_has_feature(CPU_FTR_REAL_LE))
2007		return -EINVAL;
2008
2009	if (regs == NULL)
2010		return -EINVAL;
2011
2012	if (regs->msr & MSR_LE) {
2013		if (cpu_has_feature(CPU_FTR_REAL_LE))
2014			val = PR_ENDIAN_LITTLE;
2015		else
2016			val = PR_ENDIAN_PPC_LITTLE;
2017	} else
2018		val = PR_ENDIAN_BIG;
2019
2020	return put_user(val, (unsigned int __user *)adr);
2021}
2022
2023int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
2024{
2025	tsk->thread.align_ctl = val;
2026	return 0;
2027}
2028
2029int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
2030{
2031	return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
2032}
2033
2034static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
2035				  unsigned long nbytes)
2036{
2037	unsigned long stack_page;
2038	unsigned long cpu = task_cpu(p);
2039
2040	/*
2041	 * Avoid crashing if the stack has overflowed and corrupted
2042	 * task_cpu(p), which is in the thread_info struct.
2043	 */
2044	if (cpu < NR_CPUS && cpu_possible(cpu)) {
2045		stack_page = (unsigned long) hardirq_ctx[cpu];
2046		if (sp >= stack_page + sizeof(struct thread_struct)
2047		    && sp <= stack_page + THREAD_SIZE - nbytes)
2048			return 1;
2049
2050		stack_page = (unsigned long) softirq_ctx[cpu];
2051		if (sp >= stack_page + sizeof(struct thread_struct)
2052		    && sp <= stack_page + THREAD_SIZE - nbytes)
2053			return 1;
2054	}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2055	return 0;
2056}
2057
2058int validate_sp(unsigned long sp, struct task_struct *p,
2059		       unsigned long nbytes)
 
 
 
 
2060{
2061	unsigned long stack_page = (unsigned long)task_stack_page(p);
2062
2063	if (sp >= stack_page + sizeof(struct thread_struct)
2064	    && sp <= stack_page + THREAD_SIZE - nbytes)
 
 
 
 
 
2065		return 1;
2066
2067	return valid_irq_stack(sp, p, nbytes);
2068}
2069
2070EXPORT_SYMBOL(validate_sp);
 
 
 
2071
2072unsigned long get_wchan(struct task_struct *p)
2073{
2074	unsigned long ip, sp;
2075	int count = 0;
2076
2077	if (!p || p == current || p->state == TASK_RUNNING)
2078		return 0;
2079
2080	sp = p->thread.ksp;
2081	if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
2082		return 0;
2083
2084	do {
2085		sp = *(unsigned long *)sp;
2086		if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD) ||
2087		    p->state == TASK_RUNNING)
2088			return 0;
2089		if (count > 0) {
2090			ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
2091			if (!in_sched_functions(ip))
2092				return ip;
2093		}
2094	} while (count++ < 16);
2095	return 0;
2096}
2097
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2098static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
2099
2100void show_stack(struct task_struct *tsk, unsigned long *stack)
 
 
2101{
2102	unsigned long sp, ip, lr, newsp;
2103	int count = 0;
2104	int firstframe = 1;
2105#ifdef CONFIG_FUNCTION_GRAPH_TRACER
2106	int curr_frame = current->curr_ret_stack;
2107	extern void return_to_handler(void);
2108	unsigned long rth = (unsigned long)return_to_handler;
2109#endif
2110
2111	sp = (unsigned long) stack;
2112	if (tsk == NULL)
2113		tsk = current;
 
 
 
 
 
2114	if (sp == 0) {
2115		if (tsk == current)
2116			sp = current_stack_pointer();
2117		else
2118			sp = tsk->thread.ksp;
2119	}
2120
2121	lr = 0;
2122	printk("Call Trace:\n");
2123	do {
2124		if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
2125			return;
2126
2127		stack = (unsigned long *) sp;
2128		newsp = stack[0];
2129		ip = stack[STACK_FRAME_LR_SAVE];
2130		if (!firstframe || ip != lr) {
2131			printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip);
2132#ifdef CONFIG_FUNCTION_GRAPH_TRACER
2133			if ((ip == rth) && curr_frame >= 0) {
2134				pr_cont(" (%pS)",
2135				       (void *)current->ret_stack[curr_frame].ret);
2136				curr_frame--;
2137			}
2138#endif
2139			if (firstframe)
2140				pr_cont(" (unreliable)");
2141			pr_cont("\n");
2142		}
2143		firstframe = 0;
2144
2145		/*
2146		 * See if this is an exception frame.
2147		 * We look for the "regshere" marker in the current frame.
 
 
 
 
2148		 */
2149		if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE)
2150		    && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
2151			struct pt_regs *regs = (struct pt_regs *)
2152				(sp + STACK_FRAME_OVERHEAD);
 
2153			lr = regs->link;
2154			printk("--- interrupt: %lx at %pS\n    LR = %pS\n",
2155			       regs->trap, (void *)regs->nip, (void *)lr);
 
 
 
 
 
 
 
 
2156			firstframe = 1;
2157		}
2158
2159		sp = newsp;
2160	} while (count++ < kstack_depth_to_print);
 
 
2161}
2162
2163#ifdef CONFIG_PPC64
2164/* Called with hard IRQs off */
2165void notrace __ppc64_runlatch_on(void)
2166{
2167	struct thread_info *ti = current_thread_info();
2168
2169	if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2170		/*
2171		 * Least significant bit (RUN) is the only writable bit of
2172		 * the CTRL register, so we can avoid mfspr. 2.06 is not the
2173		 * earliest ISA where this is the case, but it's convenient.
2174		 */
2175		mtspr(SPRN_CTRLT, CTRL_RUNLATCH);
2176	} else {
2177		unsigned long ctrl;
2178
2179		/*
2180		 * Some architectures (e.g., Cell) have writable fields other
2181		 * than RUN, so do the read-modify-write.
2182		 */
2183		ctrl = mfspr(SPRN_CTRLF);
2184		ctrl |= CTRL_RUNLATCH;
2185		mtspr(SPRN_CTRLT, ctrl);
2186	}
2187
2188	ti->local_flags |= _TLF_RUNLATCH;
2189}
2190
2191/* Called with hard IRQs off */
2192void notrace __ppc64_runlatch_off(void)
2193{
2194	struct thread_info *ti = current_thread_info();
2195
2196	ti->local_flags &= ~_TLF_RUNLATCH;
2197
2198	if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2199		mtspr(SPRN_CTRLT, 0);
2200	} else {
2201		unsigned long ctrl;
2202
2203		ctrl = mfspr(SPRN_CTRLF);
2204		ctrl &= ~CTRL_RUNLATCH;
2205		mtspr(SPRN_CTRLT, ctrl);
2206	}
2207}
2208#endif /* CONFIG_PPC64 */
2209
2210unsigned long arch_align_stack(unsigned long sp)
2211{
2212	if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
2213		sp -= get_random_int() & ~PAGE_MASK;
2214	return sp & ~0xf;
2215}
2216
2217static inline unsigned long brk_rnd(void)
2218{
2219        unsigned long rnd = 0;
2220
2221	/* 8MB for 32bit, 1GB for 64bit */
2222	if (is_32bit_task())
2223		rnd = (get_random_long() % (1UL<<(23-PAGE_SHIFT)));
2224	else
2225		rnd = (get_random_long() % (1UL<<(30-PAGE_SHIFT)));
2226
2227	return rnd << PAGE_SHIFT;
2228}
2229
2230unsigned long arch_randomize_brk(struct mm_struct *mm)
2231{
2232	unsigned long base = mm->brk;
2233	unsigned long ret;
2234
2235#ifdef CONFIG_PPC_BOOK3S_64
2236	/*
2237	 * If we are using 1TB segments and we are allowed to randomise
2238	 * the heap, we can put it above 1TB so it is backed by a 1TB
2239	 * segment. Otherwise the heap will be in the bottom 1TB
2240	 * which always uses 256MB segments and this may result in a
2241	 * performance penalty. We don't need to worry about radix. For
2242	 * radix, mmu_highuser_ssize remains unchanged from 256MB.
2243	 */
2244	if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
2245		base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
2246#endif
2247
2248	ret = PAGE_ALIGN(base + brk_rnd());
2249
2250	if (ret < mm->brk)
2251		return mm->brk;
2252
2253	return ret;
2254}
2255