Loading...
1// SPDX-License-Identifier: GPL-2.0
2/* SuperH Ethernet device driver
3 *
4 * Copyright (C) 2014 Renesas Electronics Corporation
5 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
6 * Copyright (C) 2008-2014 Renesas Solutions Corp.
7 * Copyright (C) 2013-2017 Cogent Embedded, Inc.
8 * Copyright (C) 2014 Codethink Limited
9 */
10
11#include <linux/module.h>
12#include <linux/kernel.h>
13#include <linux/spinlock.h>
14#include <linux/interrupt.h>
15#include <linux/dma-mapping.h>
16#include <linux/etherdevice.h>
17#include <linux/delay.h>
18#include <linux/platform_device.h>
19#include <linux/mdio-bitbang.h>
20#include <linux/netdevice.h>
21#include <linux/of.h>
22#include <linux/of_net.h>
23#include <linux/phy.h>
24#include <linux/cache.h>
25#include <linux/io.h>
26#include <linux/pm_runtime.h>
27#include <linux/slab.h>
28#include <linux/ethtool.h>
29#include <linux/if_vlan.h>
30#include <linux/sh_eth.h>
31#include <linux/of_mdio.h>
32
33#include "sh_eth.h"
34
35#define SH_ETH_DEF_MSG_ENABLE \
36 (NETIF_MSG_LINK | \
37 NETIF_MSG_TIMER | \
38 NETIF_MSG_RX_ERR| \
39 NETIF_MSG_TX_ERR)
40
41#define SH_ETH_OFFSET_INVALID ((u16)~0)
42
43#define SH_ETH_OFFSET_DEFAULTS \
44 [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
45
46/* use some intentionally tricky logic here to initialize the whole struct to
47 * 0xffff, but then override certain fields, requiring us to indicate that we
48 * "know" that there are overrides in this structure, and we'll need to disable
49 * that warning from W=1 builds. GCC has supported this option since 4.2.X, but
50 * the macros available to do this only define GCC 8.
51 */
52__diag_push();
53__diag_ignore(GCC, 8, "-Woverride-init",
54 "logic to initialize all and then override some is OK");
55static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
56 SH_ETH_OFFSET_DEFAULTS,
57
58 [EDSR] = 0x0000,
59 [EDMR] = 0x0400,
60 [EDTRR] = 0x0408,
61 [EDRRR] = 0x0410,
62 [EESR] = 0x0428,
63 [EESIPR] = 0x0430,
64 [TDLAR] = 0x0010,
65 [TDFAR] = 0x0014,
66 [TDFXR] = 0x0018,
67 [TDFFR] = 0x001c,
68 [RDLAR] = 0x0030,
69 [RDFAR] = 0x0034,
70 [RDFXR] = 0x0038,
71 [RDFFR] = 0x003c,
72 [TRSCER] = 0x0438,
73 [RMFCR] = 0x0440,
74 [TFTR] = 0x0448,
75 [FDR] = 0x0450,
76 [RMCR] = 0x0458,
77 [RPADIR] = 0x0460,
78 [FCFTR] = 0x0468,
79 [CSMR] = 0x04E4,
80
81 [ECMR] = 0x0500,
82 [ECSR] = 0x0510,
83 [ECSIPR] = 0x0518,
84 [PIR] = 0x0520,
85 [PSR] = 0x0528,
86 [PIPR] = 0x052c,
87 [RFLR] = 0x0508,
88 [APR] = 0x0554,
89 [MPR] = 0x0558,
90 [PFTCR] = 0x055c,
91 [PFRCR] = 0x0560,
92 [TPAUSER] = 0x0564,
93 [GECMR] = 0x05b0,
94 [BCULR] = 0x05b4,
95 [MAHR] = 0x05c0,
96 [MALR] = 0x05c8,
97 [TROCR] = 0x0700,
98 [CDCR] = 0x0708,
99 [LCCR] = 0x0710,
100 [CEFCR] = 0x0740,
101 [FRECR] = 0x0748,
102 [TSFRCR] = 0x0750,
103 [TLFRCR] = 0x0758,
104 [RFCR] = 0x0760,
105 [CERCR] = 0x0768,
106 [CEECR] = 0x0770,
107 [MAFCR] = 0x0778,
108 [RMII_MII] = 0x0790,
109
110 [ARSTR] = 0x0000,
111 [TSU_CTRST] = 0x0004,
112 [TSU_FWEN0] = 0x0010,
113 [TSU_FWEN1] = 0x0014,
114 [TSU_FCM] = 0x0018,
115 [TSU_BSYSL0] = 0x0020,
116 [TSU_BSYSL1] = 0x0024,
117 [TSU_PRISL0] = 0x0028,
118 [TSU_PRISL1] = 0x002c,
119 [TSU_FWSL0] = 0x0030,
120 [TSU_FWSL1] = 0x0034,
121 [TSU_FWSLC] = 0x0038,
122 [TSU_QTAGM0] = 0x0040,
123 [TSU_QTAGM1] = 0x0044,
124 [TSU_FWSR] = 0x0050,
125 [TSU_FWINMK] = 0x0054,
126 [TSU_ADQT0] = 0x0048,
127 [TSU_ADQT1] = 0x004c,
128 [TSU_VTAG0] = 0x0058,
129 [TSU_VTAG1] = 0x005c,
130 [TSU_ADSBSY] = 0x0060,
131 [TSU_TEN] = 0x0064,
132 [TSU_POST1] = 0x0070,
133 [TSU_POST2] = 0x0074,
134 [TSU_POST3] = 0x0078,
135 [TSU_POST4] = 0x007c,
136 [TSU_ADRH0] = 0x0100,
137
138 [TXNLCR0] = 0x0080,
139 [TXALCR0] = 0x0084,
140 [RXNLCR0] = 0x0088,
141 [RXALCR0] = 0x008c,
142 [FWNLCR0] = 0x0090,
143 [FWALCR0] = 0x0094,
144 [TXNLCR1] = 0x00a0,
145 [TXALCR1] = 0x00a4,
146 [RXNLCR1] = 0x00a8,
147 [RXALCR1] = 0x00ac,
148 [FWNLCR1] = 0x00b0,
149 [FWALCR1] = 0x00b4,
150};
151
152static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
153 SH_ETH_OFFSET_DEFAULTS,
154
155 [ECMR] = 0x0300,
156 [RFLR] = 0x0308,
157 [ECSR] = 0x0310,
158 [ECSIPR] = 0x0318,
159 [PIR] = 0x0320,
160 [PSR] = 0x0328,
161 [RDMLR] = 0x0340,
162 [IPGR] = 0x0350,
163 [APR] = 0x0354,
164 [MPR] = 0x0358,
165 [RFCF] = 0x0360,
166 [TPAUSER] = 0x0364,
167 [TPAUSECR] = 0x0368,
168 [MAHR] = 0x03c0,
169 [MALR] = 0x03c8,
170 [TROCR] = 0x03d0,
171 [CDCR] = 0x03d4,
172 [LCCR] = 0x03d8,
173 [CNDCR] = 0x03dc,
174 [CEFCR] = 0x03e4,
175 [FRECR] = 0x03e8,
176 [TSFRCR] = 0x03ec,
177 [TLFRCR] = 0x03f0,
178 [RFCR] = 0x03f4,
179 [MAFCR] = 0x03f8,
180
181 [EDMR] = 0x0200,
182 [EDTRR] = 0x0208,
183 [EDRRR] = 0x0210,
184 [TDLAR] = 0x0218,
185 [RDLAR] = 0x0220,
186 [EESR] = 0x0228,
187 [EESIPR] = 0x0230,
188 [TRSCER] = 0x0238,
189 [RMFCR] = 0x0240,
190 [TFTR] = 0x0248,
191 [FDR] = 0x0250,
192 [RMCR] = 0x0258,
193 [TFUCR] = 0x0264,
194 [RFOCR] = 0x0268,
195 [RMIIMODE] = 0x026c,
196 [FCFTR] = 0x0270,
197 [TRIMD] = 0x027c,
198};
199
200static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
201 SH_ETH_OFFSET_DEFAULTS,
202
203 [ECMR] = 0x0100,
204 [RFLR] = 0x0108,
205 [ECSR] = 0x0110,
206 [ECSIPR] = 0x0118,
207 [PIR] = 0x0120,
208 [PSR] = 0x0128,
209 [RDMLR] = 0x0140,
210 [IPGR] = 0x0150,
211 [APR] = 0x0154,
212 [MPR] = 0x0158,
213 [TPAUSER] = 0x0164,
214 [RFCF] = 0x0160,
215 [TPAUSECR] = 0x0168,
216 [BCFRR] = 0x016c,
217 [MAHR] = 0x01c0,
218 [MALR] = 0x01c8,
219 [TROCR] = 0x01d0,
220 [CDCR] = 0x01d4,
221 [LCCR] = 0x01d8,
222 [CNDCR] = 0x01dc,
223 [CEFCR] = 0x01e4,
224 [FRECR] = 0x01e8,
225 [TSFRCR] = 0x01ec,
226 [TLFRCR] = 0x01f0,
227 [RFCR] = 0x01f4,
228 [MAFCR] = 0x01f8,
229 [RTRATE] = 0x01fc,
230
231 [EDMR] = 0x0000,
232 [EDTRR] = 0x0008,
233 [EDRRR] = 0x0010,
234 [TDLAR] = 0x0018,
235 [RDLAR] = 0x0020,
236 [EESR] = 0x0028,
237 [EESIPR] = 0x0030,
238 [TRSCER] = 0x0038,
239 [RMFCR] = 0x0040,
240 [TFTR] = 0x0048,
241 [FDR] = 0x0050,
242 [RMCR] = 0x0058,
243 [TFUCR] = 0x0064,
244 [RFOCR] = 0x0068,
245 [FCFTR] = 0x0070,
246 [RPADIR] = 0x0078,
247 [TRIMD] = 0x007c,
248 [RBWAR] = 0x00c8,
249 [RDFAR] = 0x00cc,
250 [TBRAR] = 0x00d4,
251 [TDFAR] = 0x00d8,
252};
253
254static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
255 SH_ETH_OFFSET_DEFAULTS,
256
257 [EDMR] = 0x0000,
258 [EDTRR] = 0x0004,
259 [EDRRR] = 0x0008,
260 [TDLAR] = 0x000c,
261 [RDLAR] = 0x0010,
262 [EESR] = 0x0014,
263 [EESIPR] = 0x0018,
264 [TRSCER] = 0x001c,
265 [RMFCR] = 0x0020,
266 [TFTR] = 0x0024,
267 [FDR] = 0x0028,
268 [RMCR] = 0x002c,
269 [EDOCR] = 0x0030,
270 [FCFTR] = 0x0034,
271 [RPADIR] = 0x0038,
272 [TRIMD] = 0x003c,
273 [RBWAR] = 0x0040,
274 [RDFAR] = 0x0044,
275 [TBRAR] = 0x004c,
276 [TDFAR] = 0x0050,
277
278 [ECMR] = 0x0160,
279 [ECSR] = 0x0164,
280 [ECSIPR] = 0x0168,
281 [PIR] = 0x016c,
282 [MAHR] = 0x0170,
283 [MALR] = 0x0174,
284 [RFLR] = 0x0178,
285 [PSR] = 0x017c,
286 [TROCR] = 0x0180,
287 [CDCR] = 0x0184,
288 [LCCR] = 0x0188,
289 [CNDCR] = 0x018c,
290 [CEFCR] = 0x0194,
291 [FRECR] = 0x0198,
292 [TSFRCR] = 0x019c,
293 [TLFRCR] = 0x01a0,
294 [RFCR] = 0x01a4,
295 [MAFCR] = 0x01a8,
296 [IPGR] = 0x01b4,
297 [APR] = 0x01b8,
298 [MPR] = 0x01bc,
299 [TPAUSER] = 0x01c4,
300 [BCFR] = 0x01cc,
301
302 [ARSTR] = 0x0000,
303 [TSU_CTRST] = 0x0004,
304 [TSU_FWEN0] = 0x0010,
305 [TSU_FWEN1] = 0x0014,
306 [TSU_FCM] = 0x0018,
307 [TSU_BSYSL0] = 0x0020,
308 [TSU_BSYSL1] = 0x0024,
309 [TSU_PRISL0] = 0x0028,
310 [TSU_PRISL1] = 0x002c,
311 [TSU_FWSL0] = 0x0030,
312 [TSU_FWSL1] = 0x0034,
313 [TSU_FWSLC] = 0x0038,
314 [TSU_QTAGM0] = 0x0040,
315 [TSU_QTAGM1] = 0x0044,
316 [TSU_ADQT0] = 0x0048,
317 [TSU_ADQT1] = 0x004c,
318 [TSU_FWSR] = 0x0050,
319 [TSU_FWINMK] = 0x0054,
320 [TSU_ADSBSY] = 0x0060,
321 [TSU_TEN] = 0x0064,
322 [TSU_POST1] = 0x0070,
323 [TSU_POST2] = 0x0074,
324 [TSU_POST3] = 0x0078,
325 [TSU_POST4] = 0x007c,
326
327 [TXNLCR0] = 0x0080,
328 [TXALCR0] = 0x0084,
329 [RXNLCR0] = 0x0088,
330 [RXALCR0] = 0x008c,
331 [FWNLCR0] = 0x0090,
332 [FWALCR0] = 0x0094,
333 [TXNLCR1] = 0x00a0,
334 [TXALCR1] = 0x00a4,
335 [RXNLCR1] = 0x00a8,
336 [RXALCR1] = 0x00ac,
337 [FWNLCR1] = 0x00b0,
338 [FWALCR1] = 0x00b4,
339
340 [TSU_ADRH0] = 0x0100,
341};
342__diag_pop();
343
344static void sh_eth_rcv_snd_disable(struct net_device *ndev);
345static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
346
347static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
348{
349 struct sh_eth_private *mdp = netdev_priv(ndev);
350 u16 offset = mdp->reg_offset[enum_index];
351
352 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
353 return;
354
355 iowrite32(data, mdp->addr + offset);
356}
357
358static u32 sh_eth_read(struct net_device *ndev, int enum_index)
359{
360 struct sh_eth_private *mdp = netdev_priv(ndev);
361 u16 offset = mdp->reg_offset[enum_index];
362
363 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
364 return ~0U;
365
366 return ioread32(mdp->addr + offset);
367}
368
369static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
370 u32 set)
371{
372 sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
373 enum_index);
374}
375
376static u16 sh_eth_tsu_get_offset(struct sh_eth_private *mdp, int enum_index)
377{
378 return mdp->reg_offset[enum_index];
379}
380
381static void sh_eth_tsu_write(struct sh_eth_private *mdp, u32 data,
382 int enum_index)
383{
384 u16 offset = sh_eth_tsu_get_offset(mdp, enum_index);
385
386 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
387 return;
388
389 iowrite32(data, mdp->tsu_addr + offset);
390}
391
392static u32 sh_eth_tsu_read(struct sh_eth_private *mdp, int enum_index)
393{
394 u16 offset = sh_eth_tsu_get_offset(mdp, enum_index);
395
396 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
397 return ~0U;
398
399 return ioread32(mdp->tsu_addr + offset);
400}
401
402static void sh_eth_soft_swap(char *src, int len)
403{
404#ifdef __LITTLE_ENDIAN
405 u32 *p = (u32 *)src;
406 u32 *maxp = p + DIV_ROUND_UP(len, sizeof(u32));
407
408 for (; p < maxp; p++)
409 *p = swab32(*p);
410#endif
411}
412
413static void sh_eth_select_mii(struct net_device *ndev)
414{
415 struct sh_eth_private *mdp = netdev_priv(ndev);
416 u32 value;
417
418 switch (mdp->phy_interface) {
419 case PHY_INTERFACE_MODE_RGMII ... PHY_INTERFACE_MODE_RGMII_TXID:
420 value = 0x3;
421 break;
422 case PHY_INTERFACE_MODE_GMII:
423 value = 0x2;
424 break;
425 case PHY_INTERFACE_MODE_MII:
426 value = 0x1;
427 break;
428 case PHY_INTERFACE_MODE_RMII:
429 value = 0x0;
430 break;
431 default:
432 netdev_warn(ndev,
433 "PHY interface mode was not setup. Set to MII.\n");
434 value = 0x1;
435 break;
436 }
437
438 sh_eth_write(ndev, value, RMII_MII);
439}
440
441static void sh_eth_set_duplex(struct net_device *ndev)
442{
443 struct sh_eth_private *mdp = netdev_priv(ndev);
444
445 sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
446}
447
448static void sh_eth_chip_reset(struct net_device *ndev)
449{
450 struct sh_eth_private *mdp = netdev_priv(ndev);
451
452 /* reset device */
453 sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
454 mdelay(1);
455}
456
457static int sh_eth_soft_reset(struct net_device *ndev)
458{
459 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
460 mdelay(3);
461 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
462
463 return 0;
464}
465
466static int sh_eth_check_soft_reset(struct net_device *ndev)
467{
468 int cnt;
469
470 for (cnt = 100; cnt > 0; cnt--) {
471 if (!(sh_eth_read(ndev, EDMR) & EDMR_SRST_GETHER))
472 return 0;
473 mdelay(1);
474 }
475
476 netdev_err(ndev, "Device reset failed\n");
477 return -ETIMEDOUT;
478}
479
480static int sh_eth_soft_reset_gether(struct net_device *ndev)
481{
482 struct sh_eth_private *mdp = netdev_priv(ndev);
483 int ret;
484
485 sh_eth_write(ndev, EDSR_ENALL, EDSR);
486 sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
487
488 ret = sh_eth_check_soft_reset(ndev);
489 if (ret)
490 return ret;
491
492 /* Table Init */
493 sh_eth_write(ndev, 0, TDLAR);
494 sh_eth_write(ndev, 0, TDFAR);
495 sh_eth_write(ndev, 0, TDFXR);
496 sh_eth_write(ndev, 0, TDFFR);
497 sh_eth_write(ndev, 0, RDLAR);
498 sh_eth_write(ndev, 0, RDFAR);
499 sh_eth_write(ndev, 0, RDFXR);
500 sh_eth_write(ndev, 0, RDFFR);
501
502 /* Reset HW CRC register */
503 if (mdp->cd->csmr)
504 sh_eth_write(ndev, 0, CSMR);
505
506 /* Select MII mode */
507 if (mdp->cd->select_mii)
508 sh_eth_select_mii(ndev);
509
510 return ret;
511}
512
513static void sh_eth_set_rate_gether(struct net_device *ndev)
514{
515 struct sh_eth_private *mdp = netdev_priv(ndev);
516
517 if (WARN_ON(!mdp->cd->gecmr))
518 return;
519
520 switch (mdp->speed) {
521 case 10: /* 10BASE */
522 sh_eth_write(ndev, GECMR_10, GECMR);
523 break;
524 case 100:/* 100BASE */
525 sh_eth_write(ndev, GECMR_100, GECMR);
526 break;
527 case 1000: /* 1000BASE */
528 sh_eth_write(ndev, GECMR_1000, GECMR);
529 break;
530 }
531}
532
533#ifdef CONFIG_OF
534/* R7S72100 */
535static struct sh_eth_cpu_data r7s72100_data = {
536 .soft_reset = sh_eth_soft_reset_gether,
537
538 .chip_reset = sh_eth_chip_reset,
539 .set_duplex = sh_eth_set_duplex,
540
541 .register_type = SH_ETH_REG_GIGABIT,
542
543 .edtrr_trns = EDTRR_TRNS_GETHER,
544 .ecsr_value = ECSR_ICD,
545 .ecsipr_value = ECSIPR_ICDIP,
546 .eesipr_value = EESIPR_TWB1IP | EESIPR_TWBIP | EESIPR_TC1IP |
547 EESIPR_TABTIP | EESIPR_RABTIP | EESIPR_RFCOFIP |
548 EESIPR_ECIIP |
549 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
550 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
551 EESIPR_RMAFIP | EESIPR_RRFIP |
552 EESIPR_RTLFIP | EESIPR_RTSFIP |
553 EESIPR_PREIP | EESIPR_CERFIP,
554
555 .tx_check = EESR_TC1 | EESR_FTC,
556 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
557 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
558 EESR_TDE,
559 .fdr_value = 0x0000070f,
560
561 .trscer_err_mask = TRSCER_RMAFCE | TRSCER_RRFCE,
562
563 .no_psr = 1,
564 .apr = 1,
565 .mpr = 1,
566 .tpauser = 1,
567 .hw_swap = 1,
568 .rpadir = 1,
569 .no_trimd = 1,
570 .no_ade = 1,
571 .xdfar_rw = 1,
572 .csmr = 1,
573 .rx_csum = 1,
574 .tsu = 1,
575 .no_tx_cntrs = 1,
576};
577
578static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
579{
580 sh_eth_chip_reset(ndev);
581
582 sh_eth_select_mii(ndev);
583}
584
585/* R8A7740 */
586static struct sh_eth_cpu_data r8a7740_data = {
587 .soft_reset = sh_eth_soft_reset_gether,
588
589 .chip_reset = sh_eth_chip_reset_r8a7740,
590 .set_duplex = sh_eth_set_duplex,
591 .set_rate = sh_eth_set_rate_gether,
592
593 .register_type = SH_ETH_REG_GIGABIT,
594
595 .edtrr_trns = EDTRR_TRNS_GETHER,
596 .ecsr_value = ECSR_ICD | ECSR_MPD,
597 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
598 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
599 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
600 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
601 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
602 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
603 EESIPR_CEEFIP | EESIPR_CELFIP |
604 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
605 EESIPR_PREIP | EESIPR_CERFIP,
606
607 .tx_check = EESR_TC1 | EESR_FTC,
608 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
609 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
610 EESR_TDE,
611 .fdr_value = 0x0000070f,
612
613 .apr = 1,
614 .mpr = 1,
615 .tpauser = 1,
616 .gecmr = 1,
617 .bculr = 1,
618 .hw_swap = 1,
619 .rpadir = 1,
620 .no_trimd = 1,
621 .no_ade = 1,
622 .xdfar_rw = 1,
623 .csmr = 1,
624 .rx_csum = 1,
625 .tsu = 1,
626 .select_mii = 1,
627 .magic = 1,
628 .cexcr = 1,
629};
630
631/* There is CPU dependent code */
632static void sh_eth_set_rate_rcar(struct net_device *ndev)
633{
634 struct sh_eth_private *mdp = netdev_priv(ndev);
635
636 switch (mdp->speed) {
637 case 10: /* 10BASE */
638 sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
639 break;
640 case 100:/* 100BASE */
641 sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
642 break;
643 }
644}
645
646/* R-Car Gen1 */
647static struct sh_eth_cpu_data rcar_gen1_data = {
648 .soft_reset = sh_eth_soft_reset,
649
650 .set_duplex = sh_eth_set_duplex,
651 .set_rate = sh_eth_set_rate_rcar,
652
653 .register_type = SH_ETH_REG_FAST_RCAR,
654
655 .edtrr_trns = EDTRR_TRNS_ETHER,
656 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
657 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
658 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
659 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
660 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
661 EESIPR_RMAFIP | EESIPR_RRFIP |
662 EESIPR_RTLFIP | EESIPR_RTSFIP |
663 EESIPR_PREIP | EESIPR_CERFIP,
664
665 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
666 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
667 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
668 .fdr_value = 0x00000f0f,
669
670 .apr = 1,
671 .mpr = 1,
672 .tpauser = 1,
673 .hw_swap = 1,
674 .no_xdfar = 1,
675};
676
677/* R-Car Gen2 and RZ/G1 */
678static struct sh_eth_cpu_data rcar_gen2_data = {
679 .soft_reset = sh_eth_soft_reset,
680
681 .set_duplex = sh_eth_set_duplex,
682 .set_rate = sh_eth_set_rate_rcar,
683
684 .register_type = SH_ETH_REG_FAST_RCAR,
685
686 .edtrr_trns = EDTRR_TRNS_ETHER,
687 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
688 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
689 ECSIPR_MPDIP,
690 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
691 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
692 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
693 EESIPR_RMAFIP | EESIPR_RRFIP |
694 EESIPR_RTLFIP | EESIPR_RTSFIP |
695 EESIPR_PREIP | EESIPR_CERFIP,
696
697 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
698 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
699 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
700 .fdr_value = 0x00000f0f,
701
702 .trscer_err_mask = TRSCER_RMAFCE,
703
704 .apr = 1,
705 .mpr = 1,
706 .tpauser = 1,
707 .hw_swap = 1,
708 .no_xdfar = 1,
709 .rmiimode = 1,
710 .magic = 1,
711};
712
713/* R8A77980 */
714static struct sh_eth_cpu_data r8a77980_data = {
715 .soft_reset = sh_eth_soft_reset_gether,
716
717 .set_duplex = sh_eth_set_duplex,
718 .set_rate = sh_eth_set_rate_gether,
719
720 .register_type = SH_ETH_REG_GIGABIT,
721
722 .edtrr_trns = EDTRR_TRNS_GETHER,
723 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
724 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
725 ECSIPR_MPDIP,
726 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
727 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
728 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
729 EESIPR_RMAFIP | EESIPR_RRFIP |
730 EESIPR_RTLFIP | EESIPR_RTSFIP |
731 EESIPR_PREIP | EESIPR_CERFIP,
732
733 .tx_check = EESR_FTC | EESR_CD | EESR_TRO,
734 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
735 EESR_RFE | EESR_RDE | EESR_RFRMER |
736 EESR_TFE | EESR_TDE | EESR_ECI,
737 .fdr_value = 0x0000070f,
738
739 .apr = 1,
740 .mpr = 1,
741 .tpauser = 1,
742 .gecmr = 1,
743 .bculr = 1,
744 .hw_swap = 1,
745 .nbst = 1,
746 .rpadir = 1,
747 .no_trimd = 1,
748 .no_ade = 1,
749 .xdfar_rw = 1,
750 .csmr = 1,
751 .rx_csum = 1,
752 .select_mii = 1,
753 .magic = 1,
754 .cexcr = 1,
755};
756
757/* R7S9210 */
758static struct sh_eth_cpu_data r7s9210_data = {
759 .soft_reset = sh_eth_soft_reset,
760
761 .set_duplex = sh_eth_set_duplex,
762 .set_rate = sh_eth_set_rate_rcar,
763
764 .register_type = SH_ETH_REG_FAST_SH4,
765
766 .edtrr_trns = EDTRR_TRNS_ETHER,
767 .ecsr_value = ECSR_ICD,
768 .ecsipr_value = ECSIPR_ICDIP,
769 .eesipr_value = EESIPR_TWBIP | EESIPR_TABTIP | EESIPR_RABTIP |
770 EESIPR_RFCOFIP | EESIPR_ECIIP | EESIPR_FTCIP |
771 EESIPR_TDEIP | EESIPR_TFUFIP | EESIPR_FRIP |
772 EESIPR_RDEIP | EESIPR_RFOFIP | EESIPR_CNDIP |
773 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
774 EESIPR_RMAFIP | EESIPR_RRFIP | EESIPR_RTLFIP |
775 EESIPR_RTSFIP | EESIPR_PREIP | EESIPR_CERFIP,
776
777 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
778 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
779 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
780
781 .fdr_value = 0x0000070f,
782
783 .trscer_err_mask = TRSCER_RMAFCE | TRSCER_RRFCE,
784
785 .apr = 1,
786 .mpr = 1,
787 .tpauser = 1,
788 .hw_swap = 1,
789 .rpadir = 1,
790 .no_ade = 1,
791 .xdfar_rw = 1,
792};
793#endif /* CONFIG_OF */
794
795static void sh_eth_set_rate_sh7724(struct net_device *ndev)
796{
797 struct sh_eth_private *mdp = netdev_priv(ndev);
798
799 switch (mdp->speed) {
800 case 10: /* 10BASE */
801 sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
802 break;
803 case 100:/* 100BASE */
804 sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
805 break;
806 }
807}
808
809/* SH7724 */
810static struct sh_eth_cpu_data sh7724_data = {
811 .soft_reset = sh_eth_soft_reset,
812
813 .set_duplex = sh_eth_set_duplex,
814 .set_rate = sh_eth_set_rate_sh7724,
815
816 .register_type = SH_ETH_REG_FAST_SH4,
817
818 .edtrr_trns = EDTRR_TRNS_ETHER,
819 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
820 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
821 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
822 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
823 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
824 EESIPR_RMAFIP | EESIPR_RRFIP |
825 EESIPR_RTLFIP | EESIPR_RTSFIP |
826 EESIPR_PREIP | EESIPR_CERFIP,
827
828 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
829 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
830 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
831
832 .apr = 1,
833 .mpr = 1,
834 .tpauser = 1,
835 .hw_swap = 1,
836 .rpadir = 1,
837};
838
839static void sh_eth_set_rate_sh7757(struct net_device *ndev)
840{
841 struct sh_eth_private *mdp = netdev_priv(ndev);
842
843 switch (mdp->speed) {
844 case 10: /* 10BASE */
845 sh_eth_write(ndev, 0, RTRATE);
846 break;
847 case 100:/* 100BASE */
848 sh_eth_write(ndev, 1, RTRATE);
849 break;
850 }
851}
852
853/* SH7757 */
854static struct sh_eth_cpu_data sh7757_data = {
855 .soft_reset = sh_eth_soft_reset,
856
857 .set_duplex = sh_eth_set_duplex,
858 .set_rate = sh_eth_set_rate_sh7757,
859
860 .register_type = SH_ETH_REG_FAST_SH4,
861
862 .edtrr_trns = EDTRR_TRNS_ETHER,
863 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
864 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
865 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
866 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
867 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
868 EESIPR_CEEFIP | EESIPR_CELFIP |
869 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
870 EESIPR_PREIP | EESIPR_CERFIP,
871
872 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
873 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
874 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
875
876 .irq_flags = IRQF_SHARED,
877 .apr = 1,
878 .mpr = 1,
879 .tpauser = 1,
880 .hw_swap = 1,
881 .no_ade = 1,
882 .rpadir = 1,
883 .rtrate = 1,
884 .dual_port = 1,
885};
886
887#define SH_GIGA_ETH_BASE 0xfee00000UL
888#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
889#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
890static void sh_eth_chip_reset_giga(struct net_device *ndev)
891{
892 u32 mahr[2], malr[2];
893 int i;
894
895 /* save MAHR and MALR */
896 for (i = 0; i < 2; i++) {
897 malr[i] = ioread32((void *)GIGA_MALR(i));
898 mahr[i] = ioread32((void *)GIGA_MAHR(i));
899 }
900
901 sh_eth_chip_reset(ndev);
902
903 /* restore MAHR and MALR */
904 for (i = 0; i < 2; i++) {
905 iowrite32(malr[i], (void *)GIGA_MALR(i));
906 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
907 }
908}
909
910static void sh_eth_set_rate_giga(struct net_device *ndev)
911{
912 struct sh_eth_private *mdp = netdev_priv(ndev);
913
914 if (WARN_ON(!mdp->cd->gecmr))
915 return;
916
917 switch (mdp->speed) {
918 case 10: /* 10BASE */
919 sh_eth_write(ndev, 0x00000000, GECMR);
920 break;
921 case 100:/* 100BASE */
922 sh_eth_write(ndev, 0x00000010, GECMR);
923 break;
924 case 1000: /* 1000BASE */
925 sh_eth_write(ndev, 0x00000020, GECMR);
926 break;
927 }
928}
929
930/* SH7757(GETHERC) */
931static struct sh_eth_cpu_data sh7757_data_giga = {
932 .soft_reset = sh_eth_soft_reset_gether,
933
934 .chip_reset = sh_eth_chip_reset_giga,
935 .set_duplex = sh_eth_set_duplex,
936 .set_rate = sh_eth_set_rate_giga,
937
938 .register_type = SH_ETH_REG_GIGABIT,
939
940 .edtrr_trns = EDTRR_TRNS_GETHER,
941 .ecsr_value = ECSR_ICD | ECSR_MPD,
942 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
943 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
944 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
945 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
946 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
947 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
948 EESIPR_CEEFIP | EESIPR_CELFIP |
949 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
950 EESIPR_PREIP | EESIPR_CERFIP,
951
952 .tx_check = EESR_TC1 | EESR_FTC,
953 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
954 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
955 EESR_TDE,
956 .fdr_value = 0x0000072f,
957
958 .irq_flags = IRQF_SHARED,
959 .apr = 1,
960 .mpr = 1,
961 .tpauser = 1,
962 .gecmr = 1,
963 .bculr = 1,
964 .hw_swap = 1,
965 .rpadir = 1,
966 .no_trimd = 1,
967 .no_ade = 1,
968 .xdfar_rw = 1,
969 .tsu = 1,
970 .cexcr = 1,
971 .dual_port = 1,
972};
973
974/* SH7734 */
975static struct sh_eth_cpu_data sh7734_data = {
976 .soft_reset = sh_eth_soft_reset_gether,
977
978 .chip_reset = sh_eth_chip_reset,
979 .set_duplex = sh_eth_set_duplex,
980 .set_rate = sh_eth_set_rate_gether,
981
982 .register_type = SH_ETH_REG_GIGABIT,
983
984 .edtrr_trns = EDTRR_TRNS_GETHER,
985 .ecsr_value = ECSR_ICD | ECSR_MPD,
986 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
987 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
988 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
989 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
990 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
991 EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
992 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
993 EESIPR_PREIP | EESIPR_CERFIP,
994
995 .tx_check = EESR_TC1 | EESR_FTC,
996 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
997 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
998 EESR_TDE,
999
1000 .apr = 1,
1001 .mpr = 1,
1002 .tpauser = 1,
1003 .gecmr = 1,
1004 .bculr = 1,
1005 .hw_swap = 1,
1006 .no_trimd = 1,
1007 .no_ade = 1,
1008 .xdfar_rw = 1,
1009 .tsu = 1,
1010 .csmr = 1,
1011 .rx_csum = 1,
1012 .select_mii = 1,
1013 .magic = 1,
1014 .cexcr = 1,
1015};
1016
1017/* SH7763 */
1018static struct sh_eth_cpu_data sh7763_data = {
1019 .soft_reset = sh_eth_soft_reset_gether,
1020
1021 .chip_reset = sh_eth_chip_reset,
1022 .set_duplex = sh_eth_set_duplex,
1023 .set_rate = sh_eth_set_rate_gether,
1024
1025 .register_type = SH_ETH_REG_GIGABIT,
1026
1027 .edtrr_trns = EDTRR_TRNS_GETHER,
1028 .ecsr_value = ECSR_ICD | ECSR_MPD,
1029 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
1030 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1031 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1032 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1033 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
1034 EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
1035 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1036 EESIPR_PREIP | EESIPR_CERFIP,
1037
1038 .tx_check = EESR_TC1 | EESR_FTC,
1039 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
1040 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
1041
1042 .apr = 1,
1043 .mpr = 1,
1044 .tpauser = 1,
1045 .gecmr = 1,
1046 .bculr = 1,
1047 .hw_swap = 1,
1048 .no_trimd = 1,
1049 .no_ade = 1,
1050 .xdfar_rw = 1,
1051 .tsu = 1,
1052 .irq_flags = IRQF_SHARED,
1053 .magic = 1,
1054 .cexcr = 1,
1055 .rx_csum = 1,
1056 .dual_port = 1,
1057};
1058
1059static struct sh_eth_cpu_data sh7619_data = {
1060 .soft_reset = sh_eth_soft_reset,
1061
1062 .register_type = SH_ETH_REG_FAST_SH3_SH2,
1063
1064 .edtrr_trns = EDTRR_TRNS_ETHER,
1065 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1066 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1067 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1068 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
1069 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
1070 EESIPR_CEEFIP | EESIPR_CELFIP |
1071 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1072 EESIPR_PREIP | EESIPR_CERFIP,
1073
1074 .apr = 1,
1075 .mpr = 1,
1076 .tpauser = 1,
1077 .hw_swap = 1,
1078};
1079
1080static struct sh_eth_cpu_data sh771x_data = {
1081 .soft_reset = sh_eth_soft_reset,
1082
1083 .register_type = SH_ETH_REG_FAST_SH3_SH2,
1084
1085 .edtrr_trns = EDTRR_TRNS_ETHER,
1086 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1087 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1088 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1089 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
1090 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
1091 EESIPR_CEEFIP | EESIPR_CELFIP |
1092 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1093 EESIPR_PREIP | EESIPR_CERFIP,
1094
1095 .trscer_err_mask = TRSCER_RMAFCE,
1096
1097 .tsu = 1,
1098 .dual_port = 1,
1099};
1100
1101static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
1102{
1103 if (!cd->ecsr_value)
1104 cd->ecsr_value = DEFAULT_ECSR_INIT;
1105
1106 if (!cd->ecsipr_value)
1107 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
1108
1109 if (!cd->fcftr_value)
1110 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
1111 DEFAULT_FIFO_F_D_RFD;
1112
1113 if (!cd->fdr_value)
1114 cd->fdr_value = DEFAULT_FDR_INIT;
1115
1116 if (!cd->tx_check)
1117 cd->tx_check = DEFAULT_TX_CHECK;
1118
1119 if (!cd->eesr_err_check)
1120 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
1121
1122 if (!cd->trscer_err_mask)
1123 cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
1124}
1125
1126static void sh_eth_set_receive_align(struct sk_buff *skb)
1127{
1128 uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
1129
1130 if (reserve)
1131 skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
1132}
1133
1134/* Program the hardware MAC address from dev->dev_addr. */
1135static void update_mac_address(struct net_device *ndev)
1136{
1137 sh_eth_write(ndev,
1138 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
1139 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
1140 sh_eth_write(ndev,
1141 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
1142}
1143
1144/* Get MAC address from SuperH MAC address register
1145 *
1146 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
1147 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
1148 * When you want use this device, you must set MAC address in bootloader.
1149 *
1150 */
1151static void read_mac_address(struct net_device *ndev, unsigned char *mac)
1152{
1153 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
1154 eth_hw_addr_set(ndev, mac);
1155 } else {
1156 u32 mahr = sh_eth_read(ndev, MAHR);
1157 u32 malr = sh_eth_read(ndev, MALR);
1158 u8 addr[ETH_ALEN];
1159
1160 addr[0] = (mahr >> 24) & 0xFF;
1161 addr[1] = (mahr >> 16) & 0xFF;
1162 addr[2] = (mahr >> 8) & 0xFF;
1163 addr[3] = (mahr >> 0) & 0xFF;
1164 addr[4] = (malr >> 8) & 0xFF;
1165 addr[5] = (malr >> 0) & 0xFF;
1166 eth_hw_addr_set(ndev, addr);
1167 }
1168}
1169
1170struct bb_info {
1171 void (*set_gate)(void *addr);
1172 struct mdiobb_ctrl ctrl;
1173 void *addr;
1174};
1175
1176static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
1177{
1178 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
1179 u32 pir;
1180
1181 if (bitbang->set_gate)
1182 bitbang->set_gate(bitbang->addr);
1183
1184 pir = ioread32(bitbang->addr);
1185 if (set)
1186 pir |= mask;
1187 else
1188 pir &= ~mask;
1189 iowrite32(pir, bitbang->addr);
1190}
1191
1192/* Data I/O pin control */
1193static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1194{
1195 sh_mdio_ctrl(ctrl, PIR_MMD, bit);
1196}
1197
1198/* Set bit data*/
1199static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
1200{
1201 sh_mdio_ctrl(ctrl, PIR_MDO, bit);
1202}
1203
1204/* Get bit data*/
1205static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
1206{
1207 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
1208
1209 if (bitbang->set_gate)
1210 bitbang->set_gate(bitbang->addr);
1211
1212 return (ioread32(bitbang->addr) & PIR_MDI) != 0;
1213}
1214
1215/* MDC pin control */
1216static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1217{
1218 sh_mdio_ctrl(ctrl, PIR_MDC, bit);
1219}
1220
1221/* mdio bus control struct */
1222static const struct mdiobb_ops bb_ops = {
1223 .owner = THIS_MODULE,
1224 .set_mdc = sh_mdc_ctrl,
1225 .set_mdio_dir = sh_mmd_ctrl,
1226 .set_mdio_data = sh_set_mdio,
1227 .get_mdio_data = sh_get_mdio,
1228};
1229
1230/* free Tx skb function */
1231static int sh_eth_tx_free(struct net_device *ndev, bool sent_only)
1232{
1233 struct sh_eth_private *mdp = netdev_priv(ndev);
1234 struct sh_eth_txdesc *txdesc;
1235 int free_num = 0;
1236 int entry;
1237 bool sent;
1238
1239 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
1240 entry = mdp->dirty_tx % mdp->num_tx_ring;
1241 txdesc = &mdp->tx_ring[entry];
1242 sent = !(txdesc->status & cpu_to_le32(TD_TACT));
1243 if (sent_only && !sent)
1244 break;
1245 /* TACT bit must be checked before all the following reads */
1246 dma_rmb();
1247 netif_info(mdp, tx_done, ndev,
1248 "tx entry %d status 0x%08x\n",
1249 entry, le32_to_cpu(txdesc->status));
1250 /* Free the original skb. */
1251 if (mdp->tx_skbuff[entry]) {
1252 dma_unmap_single(&mdp->pdev->dev,
1253 le32_to_cpu(txdesc->addr),
1254 le32_to_cpu(txdesc->len) >> 16,
1255 DMA_TO_DEVICE);
1256 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1257 mdp->tx_skbuff[entry] = NULL;
1258 free_num++;
1259 }
1260 txdesc->status = cpu_to_le32(TD_TFP);
1261 if (entry >= mdp->num_tx_ring - 1)
1262 txdesc->status |= cpu_to_le32(TD_TDLE);
1263
1264 if (sent) {
1265 ndev->stats.tx_packets++;
1266 ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
1267 }
1268 }
1269 return free_num;
1270}
1271
1272/* free skb and descriptor buffer */
1273static void sh_eth_ring_free(struct net_device *ndev)
1274{
1275 struct sh_eth_private *mdp = netdev_priv(ndev);
1276 int ringsize, i;
1277
1278 if (mdp->rx_ring) {
1279 for (i = 0; i < mdp->num_rx_ring; i++) {
1280 if (mdp->rx_skbuff[i]) {
1281 struct sh_eth_rxdesc *rxdesc = &mdp->rx_ring[i];
1282
1283 dma_unmap_single(&mdp->pdev->dev,
1284 le32_to_cpu(rxdesc->addr),
1285 ALIGN(mdp->rx_buf_sz, 32),
1286 DMA_FROM_DEVICE);
1287 }
1288 }
1289 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
1290 dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->rx_ring,
1291 mdp->rx_desc_dma);
1292 mdp->rx_ring = NULL;
1293 }
1294
1295 /* Free Rx skb ringbuffer */
1296 if (mdp->rx_skbuff) {
1297 for (i = 0; i < mdp->num_rx_ring; i++)
1298 dev_kfree_skb(mdp->rx_skbuff[i]);
1299 }
1300 kfree(mdp->rx_skbuff);
1301 mdp->rx_skbuff = NULL;
1302
1303 if (mdp->tx_ring) {
1304 sh_eth_tx_free(ndev, false);
1305
1306 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
1307 dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->tx_ring,
1308 mdp->tx_desc_dma);
1309 mdp->tx_ring = NULL;
1310 }
1311
1312 /* Free Tx skb ringbuffer */
1313 kfree(mdp->tx_skbuff);
1314 mdp->tx_skbuff = NULL;
1315}
1316
1317/* format skb and descriptor buffer */
1318static void sh_eth_ring_format(struct net_device *ndev)
1319{
1320 struct sh_eth_private *mdp = netdev_priv(ndev);
1321 int i;
1322 struct sk_buff *skb;
1323 struct sh_eth_rxdesc *rxdesc = NULL;
1324 struct sh_eth_txdesc *txdesc = NULL;
1325 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1326 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
1327 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
1328 dma_addr_t dma_addr;
1329 u32 buf_len;
1330
1331 mdp->cur_rx = 0;
1332 mdp->cur_tx = 0;
1333 mdp->dirty_rx = 0;
1334 mdp->dirty_tx = 0;
1335
1336 memset(mdp->rx_ring, 0, rx_ringsize);
1337
1338 /* build Rx ring buffer */
1339 for (i = 0; i < mdp->num_rx_ring; i++) {
1340 /* skb */
1341 mdp->rx_skbuff[i] = NULL;
1342 skb = netdev_alloc_skb(ndev, skbuff_size);
1343 if (skb == NULL)
1344 break;
1345 sh_eth_set_receive_align(skb);
1346
1347 /* The size of the buffer is a multiple of 32 bytes. */
1348 buf_len = ALIGN(mdp->rx_buf_sz, 32);
1349 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, buf_len,
1350 DMA_FROM_DEVICE);
1351 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
1352 kfree_skb(skb);
1353 break;
1354 }
1355 mdp->rx_skbuff[i] = skb;
1356
1357 /* RX descriptor */
1358 rxdesc = &mdp->rx_ring[i];
1359 rxdesc->len = cpu_to_le32(buf_len << 16);
1360 rxdesc->addr = cpu_to_le32(dma_addr);
1361 rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
1362
1363 /* Rx descriptor address set */
1364 if (i == 0) {
1365 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
1366 if (mdp->cd->xdfar_rw)
1367 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
1368 }
1369 }
1370
1371 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
1372
1373 /* Mark the last entry as wrapping the ring. */
1374 if (rxdesc)
1375 rxdesc->status |= cpu_to_le32(RD_RDLE);
1376
1377 memset(mdp->tx_ring, 0, tx_ringsize);
1378
1379 /* build Tx ring buffer */
1380 for (i = 0; i < mdp->num_tx_ring; i++) {
1381 mdp->tx_skbuff[i] = NULL;
1382 txdesc = &mdp->tx_ring[i];
1383 txdesc->status = cpu_to_le32(TD_TFP);
1384 txdesc->len = cpu_to_le32(0);
1385 if (i == 0) {
1386 /* Tx descriptor address set */
1387 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
1388 if (mdp->cd->xdfar_rw)
1389 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
1390 }
1391 }
1392
1393 txdesc->status |= cpu_to_le32(TD_TDLE);
1394}
1395
1396/* Get skb and descriptor buffer */
1397static int sh_eth_ring_init(struct net_device *ndev)
1398{
1399 struct sh_eth_private *mdp = netdev_priv(ndev);
1400 int rx_ringsize, tx_ringsize;
1401
1402 /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
1403 * card needs room to do 8 byte alignment, +2 so we can reserve
1404 * the first 2 bytes, and +16 gets room for the status word from the
1405 * card.
1406 */
1407 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1408 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
1409 if (mdp->cd->rpadir)
1410 mdp->rx_buf_sz += NET_IP_ALIGN;
1411
1412 /* Allocate RX and TX skb rings */
1413 mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
1414 GFP_KERNEL);
1415 if (!mdp->rx_skbuff)
1416 return -ENOMEM;
1417
1418 mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
1419 GFP_KERNEL);
1420 if (!mdp->tx_skbuff)
1421 goto ring_free;
1422
1423 /* Allocate all Rx descriptors. */
1424 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
1425 mdp->rx_ring = dma_alloc_coherent(&mdp->pdev->dev, rx_ringsize,
1426 &mdp->rx_desc_dma, GFP_KERNEL);
1427 if (!mdp->rx_ring)
1428 goto ring_free;
1429
1430 mdp->dirty_rx = 0;
1431
1432 /* Allocate all Tx descriptors. */
1433 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
1434 mdp->tx_ring = dma_alloc_coherent(&mdp->pdev->dev, tx_ringsize,
1435 &mdp->tx_desc_dma, GFP_KERNEL);
1436 if (!mdp->tx_ring)
1437 goto ring_free;
1438 return 0;
1439
1440ring_free:
1441 /* Free Rx and Tx skb ring buffer and DMA buffer */
1442 sh_eth_ring_free(ndev);
1443
1444 return -ENOMEM;
1445}
1446
1447static int sh_eth_dev_init(struct net_device *ndev)
1448{
1449 struct sh_eth_private *mdp = netdev_priv(ndev);
1450 int ret;
1451
1452 /* Soft Reset */
1453 ret = mdp->cd->soft_reset(ndev);
1454 if (ret)
1455 return ret;
1456
1457 if (mdp->cd->rmiimode)
1458 sh_eth_write(ndev, 0x1, RMIIMODE);
1459
1460 /* Descriptor format */
1461 sh_eth_ring_format(ndev);
1462 if (mdp->cd->rpadir)
1463 sh_eth_write(ndev, NET_IP_ALIGN << 16, RPADIR);
1464
1465 /* all sh_eth int mask */
1466 sh_eth_write(ndev, 0, EESIPR);
1467
1468#if defined(__LITTLE_ENDIAN)
1469 if (mdp->cd->hw_swap)
1470 sh_eth_write(ndev, EDMR_EL, EDMR);
1471 else
1472#endif
1473 sh_eth_write(ndev, 0, EDMR);
1474
1475 /* FIFO size set */
1476 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1477 sh_eth_write(ndev, 0, TFTR);
1478
1479 /* Frame recv control (enable multiple-packets per rx irq) */
1480 sh_eth_write(ndev, RMCR_RNC, RMCR);
1481
1482 sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
1483
1484 /* DMA transfer burst mode */
1485 if (mdp->cd->nbst)
1486 sh_eth_modify(ndev, EDMR, EDMR_NBST, EDMR_NBST);
1487
1488 /* Burst cycle count upper-limit */
1489 if (mdp->cd->bculr)
1490 sh_eth_write(ndev, 0x800, BCULR);
1491
1492 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
1493
1494 if (!mdp->cd->no_trimd)
1495 sh_eth_write(ndev, 0, TRIMD);
1496
1497 /* Recv frame limit set register */
1498 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1499 RFLR);
1500
1501 sh_eth_modify(ndev, EESR, 0, 0);
1502 mdp->irq_enabled = true;
1503 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
1504
1505 /* EMAC Mode: PAUSE prohibition; Duplex; RX Checksum; TX; RX */
1506 sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
1507 (ndev->features & NETIF_F_RXCSUM ? ECMR_RCSC : 0) |
1508 ECMR_TE | ECMR_RE, ECMR);
1509
1510 if (mdp->cd->set_rate)
1511 mdp->cd->set_rate(ndev);
1512
1513 /* E-MAC Status Register clear */
1514 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
1515
1516 /* E-MAC Interrupt Enable register */
1517 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
1518
1519 /* Set MAC address */
1520 update_mac_address(ndev);
1521
1522 /* mask reset */
1523 if (mdp->cd->apr)
1524 sh_eth_write(ndev, 1, APR);
1525 if (mdp->cd->mpr)
1526 sh_eth_write(ndev, 1, MPR);
1527 if (mdp->cd->tpauser)
1528 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
1529
1530 /* Setting the Rx mode will start the Rx process. */
1531 sh_eth_write(ndev, EDRRR_R, EDRRR);
1532
1533 return ret;
1534}
1535
1536static void sh_eth_dev_exit(struct net_device *ndev)
1537{
1538 struct sh_eth_private *mdp = netdev_priv(ndev);
1539 int i;
1540
1541 /* Deactivate all TX descriptors, so DMA should stop at next
1542 * packet boundary if it's currently running
1543 */
1544 for (i = 0; i < mdp->num_tx_ring; i++)
1545 mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
1546
1547 /* Disable TX FIFO egress to MAC */
1548 sh_eth_rcv_snd_disable(ndev);
1549
1550 /* Stop RX DMA at next packet boundary */
1551 sh_eth_write(ndev, 0, EDRRR);
1552
1553 /* Aside from TX DMA, we can't tell when the hardware is
1554 * really stopped, so we need to reset to make sure.
1555 * Before doing that, wait for long enough to *probably*
1556 * finish transmitting the last packet and poll stats.
1557 */
1558 msleep(2); /* max frame time at 10 Mbps < 1250 us */
1559 sh_eth_get_stats(ndev);
1560 mdp->cd->soft_reset(ndev);
1561
1562 /* Set the RMII mode again if required */
1563 if (mdp->cd->rmiimode)
1564 sh_eth_write(ndev, 0x1, RMIIMODE);
1565
1566 /* Set MAC address again */
1567 update_mac_address(ndev);
1568}
1569
1570static void sh_eth_rx_csum(struct sk_buff *skb)
1571{
1572 u8 *hw_csum;
1573
1574 /* The hardware checksum is 2 bytes appended to packet data */
1575 if (unlikely(skb->len < sizeof(__sum16)))
1576 return;
1577 hw_csum = skb_tail_pointer(skb) - sizeof(__sum16);
1578 skb->csum = csum_unfold((__force __sum16)get_unaligned_le16(hw_csum));
1579 skb->ip_summed = CHECKSUM_COMPLETE;
1580 skb_trim(skb, skb->len - sizeof(__sum16));
1581}
1582
1583/* Packet receive function */
1584static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
1585{
1586 struct sh_eth_private *mdp = netdev_priv(ndev);
1587 struct sh_eth_rxdesc *rxdesc;
1588
1589 int entry = mdp->cur_rx % mdp->num_rx_ring;
1590 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
1591 int limit;
1592 struct sk_buff *skb;
1593 u32 desc_status;
1594 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
1595 dma_addr_t dma_addr;
1596 u16 pkt_len;
1597 u32 buf_len;
1598
1599 boguscnt = min(boguscnt, *quota);
1600 limit = boguscnt;
1601 rxdesc = &mdp->rx_ring[entry];
1602 while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
1603 /* RACT bit must be checked before all the following reads */
1604 dma_rmb();
1605 desc_status = le32_to_cpu(rxdesc->status);
1606 pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
1607
1608 if (--boguscnt < 0)
1609 break;
1610
1611 netif_info(mdp, rx_status, ndev,
1612 "rx entry %d status 0x%08x len %d\n",
1613 entry, desc_status, pkt_len);
1614
1615 if (!(desc_status & RDFEND))
1616 ndev->stats.rx_length_errors++;
1617
1618 /* In case of almost all GETHER/ETHERs, the Receive Frame State
1619 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
1620 * bit 0. However, in case of the R8A7740 and R7S72100
1621 * the RFS bits are from bit 25 to bit 16. So, the
1622 * driver needs right shifting by 16.
1623 */
1624 if (mdp->cd->csmr)
1625 desc_status >>= 16;
1626
1627 skb = mdp->rx_skbuff[entry];
1628 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1629 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
1630 ndev->stats.rx_errors++;
1631 if (desc_status & RD_RFS1)
1632 ndev->stats.rx_crc_errors++;
1633 if (desc_status & RD_RFS2)
1634 ndev->stats.rx_frame_errors++;
1635 if (desc_status & RD_RFS3)
1636 ndev->stats.rx_length_errors++;
1637 if (desc_status & RD_RFS4)
1638 ndev->stats.rx_length_errors++;
1639 if (desc_status & RD_RFS6)
1640 ndev->stats.rx_missed_errors++;
1641 if (desc_status & RD_RFS10)
1642 ndev->stats.rx_over_errors++;
1643 } else if (skb) {
1644 dma_addr = le32_to_cpu(rxdesc->addr);
1645 if (!mdp->cd->hw_swap)
1646 sh_eth_soft_swap(
1647 phys_to_virt(ALIGN(dma_addr, 4)),
1648 pkt_len + 2);
1649 mdp->rx_skbuff[entry] = NULL;
1650 if (mdp->cd->rpadir)
1651 skb_reserve(skb, NET_IP_ALIGN);
1652 dma_unmap_single(&mdp->pdev->dev, dma_addr,
1653 ALIGN(mdp->rx_buf_sz, 32),
1654 DMA_FROM_DEVICE);
1655 skb_put(skb, pkt_len);
1656 skb->protocol = eth_type_trans(skb, ndev);
1657 if (ndev->features & NETIF_F_RXCSUM)
1658 sh_eth_rx_csum(skb);
1659 netif_receive_skb(skb);
1660 ndev->stats.rx_packets++;
1661 ndev->stats.rx_bytes += pkt_len;
1662 if (desc_status & RD_RFS8)
1663 ndev->stats.multicast++;
1664 }
1665 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
1666 rxdesc = &mdp->rx_ring[entry];
1667 }
1668
1669 /* Refill the Rx ring buffers. */
1670 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
1671 entry = mdp->dirty_rx % mdp->num_rx_ring;
1672 rxdesc = &mdp->rx_ring[entry];
1673 /* The size of the buffer is 32 byte boundary. */
1674 buf_len = ALIGN(mdp->rx_buf_sz, 32);
1675 rxdesc->len = cpu_to_le32(buf_len << 16);
1676
1677 if (mdp->rx_skbuff[entry] == NULL) {
1678 skb = netdev_alloc_skb(ndev, skbuff_size);
1679 if (skb == NULL)
1680 break; /* Better luck next round. */
1681 sh_eth_set_receive_align(skb);
1682 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data,
1683 buf_len, DMA_FROM_DEVICE);
1684 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
1685 kfree_skb(skb);
1686 break;
1687 }
1688 mdp->rx_skbuff[entry] = skb;
1689
1690 skb_checksum_none_assert(skb);
1691 rxdesc->addr = cpu_to_le32(dma_addr);
1692 }
1693 dma_wmb(); /* RACT bit must be set after all the above writes */
1694 if (entry >= mdp->num_rx_ring - 1)
1695 rxdesc->status |=
1696 cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
1697 else
1698 rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
1699 }
1700
1701 /* Restart Rx engine if stopped. */
1702 /* If we don't need to check status, don't. -KDU */
1703 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
1704 /* fix the values for the next receiving if RDE is set */
1705 if (intr_status & EESR_RDE && !mdp->cd->no_xdfar) {
1706 u32 count = (sh_eth_read(ndev, RDFAR) -
1707 sh_eth_read(ndev, RDLAR)) >> 4;
1708
1709 mdp->cur_rx = count;
1710 mdp->dirty_rx = count;
1711 }
1712 sh_eth_write(ndev, EDRRR_R, EDRRR);
1713 }
1714
1715 *quota -= limit - boguscnt - 1;
1716
1717 return *quota <= 0;
1718}
1719
1720static void sh_eth_rcv_snd_disable(struct net_device *ndev)
1721{
1722 /* disable tx and rx */
1723 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
1724}
1725
1726static void sh_eth_rcv_snd_enable(struct net_device *ndev)
1727{
1728 /* enable tx and rx */
1729 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
1730}
1731
1732/* E-MAC interrupt handler */
1733static void sh_eth_emac_interrupt(struct net_device *ndev)
1734{
1735 struct sh_eth_private *mdp = netdev_priv(ndev);
1736 u32 felic_stat;
1737 u32 link_stat;
1738
1739 felic_stat = sh_eth_read(ndev, ECSR) & sh_eth_read(ndev, ECSIPR);
1740 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
1741 if (felic_stat & ECSR_ICD)
1742 ndev->stats.tx_carrier_errors++;
1743 if (felic_stat & ECSR_MPD)
1744 pm_wakeup_event(&mdp->pdev->dev, 0);
1745 if (felic_stat & ECSR_LCHNG) {
1746 /* Link Changed */
1747 if (mdp->cd->no_psr || mdp->no_ether_link)
1748 return;
1749 link_stat = sh_eth_read(ndev, PSR);
1750 if (mdp->ether_link_active_low)
1751 link_stat = ~link_stat;
1752 if (!(link_stat & PSR_LMON)) {
1753 sh_eth_rcv_snd_disable(ndev);
1754 } else {
1755 /* Link Up */
1756 sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, 0);
1757 /* clear int */
1758 sh_eth_modify(ndev, ECSR, 0, 0);
1759 sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, EESIPR_ECIIP);
1760 /* enable tx and rx */
1761 sh_eth_rcv_snd_enable(ndev);
1762 }
1763 }
1764}
1765
1766/* error control function */
1767static void sh_eth_error(struct net_device *ndev, u32 intr_status)
1768{
1769 struct sh_eth_private *mdp = netdev_priv(ndev);
1770 u32 mask;
1771
1772 if (intr_status & EESR_TWB) {
1773 /* Unused write back interrupt */
1774 if (intr_status & EESR_TABT) { /* Transmit Abort int */
1775 ndev->stats.tx_aborted_errors++;
1776 netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
1777 }
1778 }
1779
1780 if (intr_status & EESR_RABT) {
1781 /* Receive Abort int */
1782 if (intr_status & EESR_RFRMER) {
1783 /* Receive Frame Overflow int */
1784 ndev->stats.rx_frame_errors++;
1785 }
1786 }
1787
1788 if (intr_status & EESR_TDE) {
1789 /* Transmit Descriptor Empty int */
1790 ndev->stats.tx_fifo_errors++;
1791 netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
1792 }
1793
1794 if (intr_status & EESR_TFE) {
1795 /* FIFO under flow */
1796 ndev->stats.tx_fifo_errors++;
1797 netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
1798 }
1799
1800 if (intr_status & EESR_RDE) {
1801 /* Receive Descriptor Empty int */
1802 ndev->stats.rx_over_errors++;
1803 }
1804
1805 if (intr_status & EESR_RFE) {
1806 /* Receive FIFO Overflow int */
1807 ndev->stats.rx_fifo_errors++;
1808 }
1809
1810 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1811 /* Address Error */
1812 ndev->stats.tx_fifo_errors++;
1813 netif_err(mdp, tx_err, ndev, "Address Error\n");
1814 }
1815
1816 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1817 if (mdp->cd->no_ade)
1818 mask &= ~EESR_ADE;
1819 if (intr_status & mask) {
1820 /* Tx error */
1821 u32 edtrr = sh_eth_read(ndev, EDTRR);
1822
1823 /* dmesg */
1824 netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
1825 intr_status, mdp->cur_tx, mdp->dirty_tx,
1826 (u32)ndev->state, edtrr);
1827 /* dirty buffer free */
1828 sh_eth_tx_free(ndev, true);
1829
1830 /* SH7712 BUG */
1831 if (edtrr ^ mdp->cd->edtrr_trns) {
1832 /* tx dma start */
1833 sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
1834 }
1835 /* wakeup */
1836 netif_wake_queue(ndev);
1837 }
1838}
1839
1840static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1841{
1842 struct net_device *ndev = netdev;
1843 struct sh_eth_private *mdp = netdev_priv(ndev);
1844 struct sh_eth_cpu_data *cd = mdp->cd;
1845 irqreturn_t ret = IRQ_NONE;
1846 u32 intr_status, intr_enable;
1847
1848 spin_lock(&mdp->lock);
1849
1850 /* Get interrupt status */
1851 intr_status = sh_eth_read(ndev, EESR);
1852 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1853 * enabled since it's the one that comes thru regardless of the mask,
1854 * and we need to fully handle it in sh_eth_emac_interrupt() in order
1855 * to quench it as it doesn't get cleared by just writing 1 to the ECI
1856 * bit...
1857 */
1858 intr_enable = sh_eth_read(ndev, EESIPR);
1859 intr_status &= intr_enable | EESIPR_ECIIP;
1860 if (intr_status & (EESR_RX_CHECK | cd->tx_check | EESR_ECI |
1861 cd->eesr_err_check))
1862 ret = IRQ_HANDLED;
1863 else
1864 goto out;
1865
1866 if (unlikely(!mdp->irq_enabled)) {
1867 sh_eth_write(ndev, 0, EESIPR);
1868 goto out;
1869 }
1870
1871 if (intr_status & EESR_RX_CHECK) {
1872 if (napi_schedule_prep(&mdp->napi)) {
1873 /* Mask Rx interrupts */
1874 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1875 EESIPR);
1876 __napi_schedule(&mdp->napi);
1877 } else {
1878 netdev_warn(ndev,
1879 "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
1880 intr_status, intr_enable);
1881 }
1882 }
1883
1884 /* Tx Check */
1885 if (intr_status & cd->tx_check) {
1886 /* Clear Tx interrupts */
1887 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1888
1889 sh_eth_tx_free(ndev, true);
1890 netif_wake_queue(ndev);
1891 }
1892
1893 /* E-MAC interrupt */
1894 if (intr_status & EESR_ECI)
1895 sh_eth_emac_interrupt(ndev);
1896
1897 if (intr_status & cd->eesr_err_check) {
1898 /* Clear error interrupts */
1899 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1900
1901 sh_eth_error(ndev, intr_status);
1902 }
1903
1904out:
1905 spin_unlock(&mdp->lock);
1906
1907 return ret;
1908}
1909
1910static int sh_eth_poll(struct napi_struct *napi, int budget)
1911{
1912 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1913 napi);
1914 struct net_device *ndev = napi->dev;
1915 int quota = budget;
1916 u32 intr_status;
1917
1918 for (;;) {
1919 intr_status = sh_eth_read(ndev, EESR);
1920 if (!(intr_status & EESR_RX_CHECK))
1921 break;
1922 /* Clear Rx interrupts */
1923 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1924
1925 if (sh_eth_rx(ndev, intr_status, "a))
1926 goto out;
1927 }
1928
1929 napi_complete(napi);
1930
1931 /* Reenable Rx interrupts */
1932 if (mdp->irq_enabled)
1933 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
1934out:
1935 return budget - quota;
1936}
1937
1938/* PHY state control function */
1939static void sh_eth_adjust_link(struct net_device *ndev)
1940{
1941 struct sh_eth_private *mdp = netdev_priv(ndev);
1942 struct phy_device *phydev = ndev->phydev;
1943 unsigned long flags;
1944 int new_state = 0;
1945
1946 spin_lock_irqsave(&mdp->lock, flags);
1947
1948 /* Disable TX and RX right over here, if E-MAC change is ignored */
1949 if (mdp->cd->no_psr || mdp->no_ether_link)
1950 sh_eth_rcv_snd_disable(ndev);
1951
1952 if (phydev->link) {
1953 if (phydev->duplex != mdp->duplex) {
1954 new_state = 1;
1955 mdp->duplex = phydev->duplex;
1956 if (mdp->cd->set_duplex)
1957 mdp->cd->set_duplex(ndev);
1958 }
1959
1960 if (phydev->speed != mdp->speed) {
1961 new_state = 1;
1962 mdp->speed = phydev->speed;
1963 if (mdp->cd->set_rate)
1964 mdp->cd->set_rate(ndev);
1965 }
1966 if (!mdp->link) {
1967 sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
1968 new_state = 1;
1969 mdp->link = phydev->link;
1970 }
1971 } else if (mdp->link) {
1972 new_state = 1;
1973 mdp->link = 0;
1974 mdp->speed = 0;
1975 mdp->duplex = -1;
1976 }
1977
1978 /* Enable TX and RX right over here, if E-MAC change is ignored */
1979 if ((mdp->cd->no_psr || mdp->no_ether_link) && phydev->link)
1980 sh_eth_rcv_snd_enable(ndev);
1981
1982 spin_unlock_irqrestore(&mdp->lock, flags);
1983
1984 if (new_state && netif_msg_link(mdp))
1985 phy_print_status(phydev);
1986}
1987
1988/* PHY init function */
1989static int sh_eth_phy_init(struct net_device *ndev)
1990{
1991 struct device_node *np = ndev->dev.parent->of_node;
1992 struct sh_eth_private *mdp = netdev_priv(ndev);
1993 struct phy_device *phydev;
1994
1995 mdp->link = 0;
1996 mdp->speed = 0;
1997 mdp->duplex = -1;
1998
1999 /* Try connect to PHY */
2000 if (np) {
2001 struct device_node *pn;
2002
2003 pn = of_parse_phandle(np, "phy-handle", 0);
2004 phydev = of_phy_connect(ndev, pn,
2005 sh_eth_adjust_link, 0,
2006 mdp->phy_interface);
2007
2008 of_node_put(pn);
2009 if (!phydev)
2010 phydev = ERR_PTR(-ENOENT);
2011 } else {
2012 char phy_id[MII_BUS_ID_SIZE + 3];
2013
2014 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
2015 mdp->mii_bus->id, mdp->phy_id);
2016
2017 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
2018 mdp->phy_interface);
2019 }
2020
2021 if (IS_ERR(phydev)) {
2022 netdev_err(ndev, "failed to connect PHY\n");
2023 return PTR_ERR(phydev);
2024 }
2025
2026 /* mask with MAC supported features */
2027 if (mdp->cd->register_type != SH_ETH_REG_GIGABIT)
2028 phy_set_max_speed(phydev, SPEED_100);
2029
2030 phy_attached_info(phydev);
2031
2032 return 0;
2033}
2034
2035/* PHY control start function */
2036static int sh_eth_phy_start(struct net_device *ndev)
2037{
2038 int ret;
2039
2040 ret = sh_eth_phy_init(ndev);
2041 if (ret)
2042 return ret;
2043
2044 phy_start(ndev->phydev);
2045
2046 return 0;
2047}
2048
2049/* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
2050 * version must be bumped as well. Just adding registers up to that
2051 * limit is fine, as long as the existing register indices don't
2052 * change.
2053 */
2054#define SH_ETH_REG_DUMP_VERSION 1
2055#define SH_ETH_REG_DUMP_MAX_REGS 256
2056
2057static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
2058{
2059 struct sh_eth_private *mdp = netdev_priv(ndev);
2060 struct sh_eth_cpu_data *cd = mdp->cd;
2061 u32 *valid_map;
2062 size_t len;
2063
2064 BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
2065
2066 /* Dump starts with a bitmap that tells ethtool which
2067 * registers are defined for this chip.
2068 */
2069 len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
2070 if (buf) {
2071 valid_map = buf;
2072 buf += len;
2073 } else {
2074 valid_map = NULL;
2075 }
2076
2077 /* Add a register to the dump, if it has a defined offset.
2078 * This automatically skips most undefined registers, but for
2079 * some it is also necessary to check a capability flag in
2080 * struct sh_eth_cpu_data.
2081 */
2082#define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
2083#define add_reg_from(reg, read_expr) do { \
2084 if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
2085 if (buf) { \
2086 mark_reg_valid(reg); \
2087 *buf++ = read_expr; \
2088 } \
2089 ++len; \
2090 } \
2091 } while (0)
2092#define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
2093#define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
2094
2095 add_reg(EDSR);
2096 add_reg(EDMR);
2097 add_reg(EDTRR);
2098 add_reg(EDRRR);
2099 add_reg(EESR);
2100 add_reg(EESIPR);
2101 add_reg(TDLAR);
2102 if (!cd->no_xdfar)
2103 add_reg(TDFAR);
2104 add_reg(TDFXR);
2105 add_reg(TDFFR);
2106 add_reg(RDLAR);
2107 if (!cd->no_xdfar)
2108 add_reg(RDFAR);
2109 add_reg(RDFXR);
2110 add_reg(RDFFR);
2111 add_reg(TRSCER);
2112 add_reg(RMFCR);
2113 add_reg(TFTR);
2114 add_reg(FDR);
2115 add_reg(RMCR);
2116 add_reg(TFUCR);
2117 add_reg(RFOCR);
2118 if (cd->rmiimode)
2119 add_reg(RMIIMODE);
2120 add_reg(FCFTR);
2121 if (cd->rpadir)
2122 add_reg(RPADIR);
2123 if (!cd->no_trimd)
2124 add_reg(TRIMD);
2125 add_reg(ECMR);
2126 add_reg(ECSR);
2127 add_reg(ECSIPR);
2128 add_reg(PIR);
2129 if (!cd->no_psr)
2130 add_reg(PSR);
2131 add_reg(RDMLR);
2132 add_reg(RFLR);
2133 add_reg(IPGR);
2134 if (cd->apr)
2135 add_reg(APR);
2136 if (cd->mpr)
2137 add_reg(MPR);
2138 add_reg(RFCR);
2139 add_reg(RFCF);
2140 if (cd->tpauser)
2141 add_reg(TPAUSER);
2142 add_reg(TPAUSECR);
2143 if (cd->gecmr)
2144 add_reg(GECMR);
2145 if (cd->bculr)
2146 add_reg(BCULR);
2147 add_reg(MAHR);
2148 add_reg(MALR);
2149 if (!cd->no_tx_cntrs) {
2150 add_reg(TROCR);
2151 add_reg(CDCR);
2152 add_reg(LCCR);
2153 add_reg(CNDCR);
2154 }
2155 add_reg(CEFCR);
2156 add_reg(FRECR);
2157 add_reg(TSFRCR);
2158 add_reg(TLFRCR);
2159 if (cd->cexcr) {
2160 add_reg(CERCR);
2161 add_reg(CEECR);
2162 }
2163 add_reg(MAFCR);
2164 if (cd->rtrate)
2165 add_reg(RTRATE);
2166 if (cd->csmr)
2167 add_reg(CSMR);
2168 if (cd->select_mii)
2169 add_reg(RMII_MII);
2170 if (cd->tsu) {
2171 add_tsu_reg(ARSTR);
2172 add_tsu_reg(TSU_CTRST);
2173 if (cd->dual_port) {
2174 add_tsu_reg(TSU_FWEN0);
2175 add_tsu_reg(TSU_FWEN1);
2176 add_tsu_reg(TSU_FCM);
2177 add_tsu_reg(TSU_BSYSL0);
2178 add_tsu_reg(TSU_BSYSL1);
2179 add_tsu_reg(TSU_PRISL0);
2180 add_tsu_reg(TSU_PRISL1);
2181 add_tsu_reg(TSU_FWSL0);
2182 add_tsu_reg(TSU_FWSL1);
2183 }
2184 add_tsu_reg(TSU_FWSLC);
2185 if (cd->dual_port) {
2186 add_tsu_reg(TSU_QTAGM0);
2187 add_tsu_reg(TSU_QTAGM1);
2188 add_tsu_reg(TSU_FWSR);
2189 add_tsu_reg(TSU_FWINMK);
2190 add_tsu_reg(TSU_ADQT0);
2191 add_tsu_reg(TSU_ADQT1);
2192 add_tsu_reg(TSU_VTAG0);
2193 add_tsu_reg(TSU_VTAG1);
2194 }
2195 add_tsu_reg(TSU_ADSBSY);
2196 add_tsu_reg(TSU_TEN);
2197 add_tsu_reg(TSU_POST1);
2198 add_tsu_reg(TSU_POST2);
2199 add_tsu_reg(TSU_POST3);
2200 add_tsu_reg(TSU_POST4);
2201 /* This is the start of a table, not just a single register. */
2202 if (buf) {
2203 unsigned int i;
2204
2205 mark_reg_valid(TSU_ADRH0);
2206 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
2207 *buf++ = ioread32(mdp->tsu_addr +
2208 mdp->reg_offset[TSU_ADRH0] +
2209 i * 4);
2210 }
2211 len += SH_ETH_TSU_CAM_ENTRIES * 2;
2212 }
2213
2214#undef mark_reg_valid
2215#undef add_reg_from
2216#undef add_reg
2217#undef add_tsu_reg
2218
2219 return len * 4;
2220}
2221
2222static int sh_eth_get_regs_len(struct net_device *ndev)
2223{
2224 return __sh_eth_get_regs(ndev, NULL);
2225}
2226
2227static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
2228 void *buf)
2229{
2230 struct sh_eth_private *mdp = netdev_priv(ndev);
2231
2232 regs->version = SH_ETH_REG_DUMP_VERSION;
2233
2234 pm_runtime_get_sync(&mdp->pdev->dev);
2235 __sh_eth_get_regs(ndev, buf);
2236 pm_runtime_put_sync(&mdp->pdev->dev);
2237}
2238
2239static u32 sh_eth_get_msglevel(struct net_device *ndev)
2240{
2241 struct sh_eth_private *mdp = netdev_priv(ndev);
2242 return mdp->msg_enable;
2243}
2244
2245static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
2246{
2247 struct sh_eth_private *mdp = netdev_priv(ndev);
2248 mdp->msg_enable = value;
2249}
2250
2251static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
2252 "rx_current", "tx_current",
2253 "rx_dirty", "tx_dirty",
2254};
2255#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
2256
2257static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
2258{
2259 switch (sset) {
2260 case ETH_SS_STATS:
2261 return SH_ETH_STATS_LEN;
2262 default:
2263 return -EOPNOTSUPP;
2264 }
2265}
2266
2267static void sh_eth_get_ethtool_stats(struct net_device *ndev,
2268 struct ethtool_stats *stats, u64 *data)
2269{
2270 struct sh_eth_private *mdp = netdev_priv(ndev);
2271 int i = 0;
2272
2273 /* device-specific stats */
2274 data[i++] = mdp->cur_rx;
2275 data[i++] = mdp->cur_tx;
2276 data[i++] = mdp->dirty_rx;
2277 data[i++] = mdp->dirty_tx;
2278}
2279
2280static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
2281{
2282 switch (stringset) {
2283 case ETH_SS_STATS:
2284 memcpy(data, sh_eth_gstrings_stats,
2285 sizeof(sh_eth_gstrings_stats));
2286 break;
2287 }
2288}
2289
2290static void sh_eth_get_ringparam(struct net_device *ndev,
2291 struct ethtool_ringparam *ring,
2292 struct kernel_ethtool_ringparam *kernel_ring,
2293 struct netlink_ext_ack *extack)
2294{
2295 struct sh_eth_private *mdp = netdev_priv(ndev);
2296
2297 ring->rx_max_pending = RX_RING_MAX;
2298 ring->tx_max_pending = TX_RING_MAX;
2299 ring->rx_pending = mdp->num_rx_ring;
2300 ring->tx_pending = mdp->num_tx_ring;
2301}
2302
2303static int sh_eth_set_ringparam(struct net_device *ndev,
2304 struct ethtool_ringparam *ring,
2305 struct kernel_ethtool_ringparam *kernel_ring,
2306 struct netlink_ext_ack *extack)
2307{
2308 struct sh_eth_private *mdp = netdev_priv(ndev);
2309 int ret;
2310
2311 if (ring->tx_pending > TX_RING_MAX ||
2312 ring->rx_pending > RX_RING_MAX ||
2313 ring->tx_pending < TX_RING_MIN ||
2314 ring->rx_pending < RX_RING_MIN)
2315 return -EINVAL;
2316 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
2317 return -EINVAL;
2318
2319 if (netif_running(ndev)) {
2320 netif_device_detach(ndev);
2321 netif_tx_disable(ndev);
2322
2323 /* Serialise with the interrupt handler and NAPI, then
2324 * disable interrupts. We have to clear the
2325 * irq_enabled flag first to ensure that interrupts
2326 * won't be re-enabled.
2327 */
2328 mdp->irq_enabled = false;
2329 synchronize_irq(ndev->irq);
2330 napi_synchronize(&mdp->napi);
2331 sh_eth_write(ndev, 0x0000, EESIPR);
2332
2333 sh_eth_dev_exit(ndev);
2334
2335 /* Free all the skbuffs in the Rx queue and the DMA buffers. */
2336 sh_eth_ring_free(ndev);
2337 }
2338
2339 /* Set new parameters */
2340 mdp->num_rx_ring = ring->rx_pending;
2341 mdp->num_tx_ring = ring->tx_pending;
2342
2343 if (netif_running(ndev)) {
2344 ret = sh_eth_ring_init(ndev);
2345 if (ret < 0) {
2346 netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
2347 __func__);
2348 return ret;
2349 }
2350 ret = sh_eth_dev_init(ndev);
2351 if (ret < 0) {
2352 netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
2353 __func__);
2354 return ret;
2355 }
2356
2357 netif_device_attach(ndev);
2358 }
2359
2360 return 0;
2361}
2362
2363static void sh_eth_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2364{
2365 struct sh_eth_private *mdp = netdev_priv(ndev);
2366
2367 wol->supported = 0;
2368 wol->wolopts = 0;
2369
2370 if (mdp->cd->magic) {
2371 wol->supported = WAKE_MAGIC;
2372 wol->wolopts = mdp->wol_enabled ? WAKE_MAGIC : 0;
2373 }
2374}
2375
2376static int sh_eth_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2377{
2378 struct sh_eth_private *mdp = netdev_priv(ndev);
2379
2380 if (!mdp->cd->magic || wol->wolopts & ~WAKE_MAGIC)
2381 return -EOPNOTSUPP;
2382
2383 mdp->wol_enabled = !!(wol->wolopts & WAKE_MAGIC);
2384
2385 device_set_wakeup_enable(&mdp->pdev->dev, mdp->wol_enabled);
2386
2387 return 0;
2388}
2389
2390static const struct ethtool_ops sh_eth_ethtool_ops = {
2391 .get_regs_len = sh_eth_get_regs_len,
2392 .get_regs = sh_eth_get_regs,
2393 .nway_reset = phy_ethtool_nway_reset,
2394 .get_msglevel = sh_eth_get_msglevel,
2395 .set_msglevel = sh_eth_set_msglevel,
2396 .get_link = ethtool_op_get_link,
2397 .get_strings = sh_eth_get_strings,
2398 .get_ethtool_stats = sh_eth_get_ethtool_stats,
2399 .get_sset_count = sh_eth_get_sset_count,
2400 .get_ringparam = sh_eth_get_ringparam,
2401 .set_ringparam = sh_eth_set_ringparam,
2402 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2403 .set_link_ksettings = phy_ethtool_set_link_ksettings,
2404 .get_wol = sh_eth_get_wol,
2405 .set_wol = sh_eth_set_wol,
2406};
2407
2408/* network device open function */
2409static int sh_eth_open(struct net_device *ndev)
2410{
2411 struct sh_eth_private *mdp = netdev_priv(ndev);
2412 int ret;
2413
2414 pm_runtime_get_sync(&mdp->pdev->dev);
2415
2416 napi_enable(&mdp->napi);
2417
2418 ret = request_irq(ndev->irq, sh_eth_interrupt,
2419 mdp->cd->irq_flags, ndev->name, ndev);
2420 if (ret) {
2421 netdev_err(ndev, "Can not assign IRQ number\n");
2422 goto out_napi_off;
2423 }
2424
2425 /* Descriptor set */
2426 ret = sh_eth_ring_init(ndev);
2427 if (ret)
2428 goto out_free_irq;
2429
2430 /* device init */
2431 ret = sh_eth_dev_init(ndev);
2432 if (ret)
2433 goto out_free_irq;
2434
2435 /* PHY control start*/
2436 ret = sh_eth_phy_start(ndev);
2437 if (ret)
2438 goto out_free_irq;
2439
2440 netif_start_queue(ndev);
2441
2442 mdp->is_opened = 1;
2443
2444 return ret;
2445
2446out_free_irq:
2447 free_irq(ndev->irq, ndev);
2448out_napi_off:
2449 napi_disable(&mdp->napi);
2450 pm_runtime_put_sync(&mdp->pdev->dev);
2451 return ret;
2452}
2453
2454/* Timeout function */
2455static void sh_eth_tx_timeout(struct net_device *ndev, unsigned int txqueue)
2456{
2457 struct sh_eth_private *mdp = netdev_priv(ndev);
2458 struct sh_eth_rxdesc *rxdesc;
2459 int i;
2460
2461 netif_stop_queue(ndev);
2462
2463 netif_err(mdp, timer, ndev,
2464 "transmit timed out, status %8.8x, resetting...\n",
2465 sh_eth_read(ndev, EESR));
2466
2467 /* tx_errors count up */
2468 ndev->stats.tx_errors++;
2469
2470 /* Free all the skbuffs in the Rx queue. */
2471 for (i = 0; i < mdp->num_rx_ring; i++) {
2472 rxdesc = &mdp->rx_ring[i];
2473 rxdesc->status = cpu_to_le32(0);
2474 rxdesc->addr = cpu_to_le32(0xBADF00D0);
2475 dev_kfree_skb(mdp->rx_skbuff[i]);
2476 mdp->rx_skbuff[i] = NULL;
2477 }
2478 for (i = 0; i < mdp->num_tx_ring; i++) {
2479 dev_kfree_skb(mdp->tx_skbuff[i]);
2480 mdp->tx_skbuff[i] = NULL;
2481 }
2482
2483 /* device init */
2484 sh_eth_dev_init(ndev);
2485
2486 netif_start_queue(ndev);
2487}
2488
2489/* Packet transmit function */
2490static netdev_tx_t sh_eth_start_xmit(struct sk_buff *skb,
2491 struct net_device *ndev)
2492{
2493 struct sh_eth_private *mdp = netdev_priv(ndev);
2494 struct sh_eth_txdesc *txdesc;
2495 dma_addr_t dma_addr;
2496 u32 entry;
2497 unsigned long flags;
2498
2499 spin_lock_irqsave(&mdp->lock, flags);
2500 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
2501 if (!sh_eth_tx_free(ndev, true)) {
2502 netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
2503 netif_stop_queue(ndev);
2504 spin_unlock_irqrestore(&mdp->lock, flags);
2505 return NETDEV_TX_BUSY;
2506 }
2507 }
2508 spin_unlock_irqrestore(&mdp->lock, flags);
2509
2510 if (skb_put_padto(skb, ETH_ZLEN))
2511 return NETDEV_TX_OK;
2512
2513 entry = mdp->cur_tx % mdp->num_tx_ring;
2514 mdp->tx_skbuff[entry] = skb;
2515 txdesc = &mdp->tx_ring[entry];
2516 /* soft swap. */
2517 if (!mdp->cd->hw_swap)
2518 sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
2519 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, skb->len,
2520 DMA_TO_DEVICE);
2521 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
2522 kfree_skb(skb);
2523 return NETDEV_TX_OK;
2524 }
2525 txdesc->addr = cpu_to_le32(dma_addr);
2526 txdesc->len = cpu_to_le32(skb->len << 16);
2527
2528 dma_wmb(); /* TACT bit must be set after all the above writes */
2529 if (entry >= mdp->num_tx_ring - 1)
2530 txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
2531 else
2532 txdesc->status |= cpu_to_le32(TD_TACT);
2533
2534 wmb(); /* cur_tx must be incremented after TACT bit was set */
2535 mdp->cur_tx++;
2536
2537 if (!(sh_eth_read(ndev, EDTRR) & mdp->cd->edtrr_trns))
2538 sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
2539
2540 return NETDEV_TX_OK;
2541}
2542
2543/* The statistics registers have write-clear behaviour, which means we
2544 * will lose any increment between the read and write. We mitigate
2545 * this by only clearing when we read a non-zero value, so we will
2546 * never falsely report a total of zero.
2547 */
2548static void
2549sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
2550{
2551 u32 delta = sh_eth_read(ndev, reg);
2552
2553 if (delta) {
2554 *stat += delta;
2555 sh_eth_write(ndev, 0, reg);
2556 }
2557}
2558
2559static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2560{
2561 struct sh_eth_private *mdp = netdev_priv(ndev);
2562
2563 if (mdp->cd->no_tx_cntrs)
2564 return &ndev->stats;
2565
2566 if (!mdp->is_opened)
2567 return &ndev->stats;
2568
2569 sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
2570 sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
2571 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
2572
2573 if (mdp->cd->cexcr) {
2574 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2575 CERCR);
2576 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2577 CEECR);
2578 } else {
2579 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2580 CNDCR);
2581 }
2582
2583 return &ndev->stats;
2584}
2585
2586/* device close function */
2587static int sh_eth_close(struct net_device *ndev)
2588{
2589 struct sh_eth_private *mdp = netdev_priv(ndev);
2590
2591 netif_stop_queue(ndev);
2592
2593 /* Serialise with the interrupt handler and NAPI, then disable
2594 * interrupts. We have to clear the irq_enabled flag first to
2595 * ensure that interrupts won't be re-enabled.
2596 */
2597 mdp->irq_enabled = false;
2598 synchronize_irq(ndev->irq);
2599 napi_disable(&mdp->napi);
2600 sh_eth_write(ndev, 0x0000, EESIPR);
2601
2602 sh_eth_dev_exit(ndev);
2603
2604 /* PHY Disconnect */
2605 if (ndev->phydev) {
2606 phy_stop(ndev->phydev);
2607 phy_disconnect(ndev->phydev);
2608 }
2609
2610 free_irq(ndev->irq, ndev);
2611
2612 /* Free all the skbuffs in the Rx queue and the DMA buffer. */
2613 sh_eth_ring_free(ndev);
2614
2615 mdp->is_opened = 0;
2616
2617 pm_runtime_put(&mdp->pdev->dev);
2618
2619 return 0;
2620}
2621
2622static int sh_eth_change_mtu(struct net_device *ndev, int new_mtu)
2623{
2624 if (netif_running(ndev))
2625 return -EBUSY;
2626
2627 ndev->mtu = new_mtu;
2628 netdev_update_features(ndev);
2629
2630 return 0;
2631}
2632
2633/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
2634static u32 sh_eth_tsu_get_post_mask(int entry)
2635{
2636 return 0x0f << (28 - ((entry % 8) * 4));
2637}
2638
2639static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2640{
2641 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2642}
2643
2644static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2645 int entry)
2646{
2647 struct sh_eth_private *mdp = netdev_priv(ndev);
2648 int reg = TSU_POST1 + entry / 8;
2649 u32 tmp;
2650
2651 tmp = sh_eth_tsu_read(mdp, reg);
2652 sh_eth_tsu_write(mdp, tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg);
2653}
2654
2655static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2656 int entry)
2657{
2658 struct sh_eth_private *mdp = netdev_priv(ndev);
2659 int reg = TSU_POST1 + entry / 8;
2660 u32 post_mask, ref_mask, tmp;
2661
2662 post_mask = sh_eth_tsu_get_post_mask(entry);
2663 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2664
2665 tmp = sh_eth_tsu_read(mdp, reg);
2666 sh_eth_tsu_write(mdp, tmp & ~post_mask, reg);
2667
2668 /* If other port enables, the function returns "true" */
2669 return tmp & ref_mask;
2670}
2671
2672static int sh_eth_tsu_busy(struct net_device *ndev)
2673{
2674 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2675 struct sh_eth_private *mdp = netdev_priv(ndev);
2676
2677 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2678 udelay(10);
2679 timeout--;
2680 if (timeout <= 0) {
2681 netdev_err(ndev, "%s: timeout\n", __func__);
2682 return -ETIMEDOUT;
2683 }
2684 }
2685
2686 return 0;
2687}
2688
2689static int sh_eth_tsu_write_entry(struct net_device *ndev, u16 offset,
2690 const u8 *addr)
2691{
2692 struct sh_eth_private *mdp = netdev_priv(ndev);
2693 u32 val;
2694
2695 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
2696 iowrite32(val, mdp->tsu_addr + offset);
2697 if (sh_eth_tsu_busy(ndev) < 0)
2698 return -EBUSY;
2699
2700 val = addr[4] << 8 | addr[5];
2701 iowrite32(val, mdp->tsu_addr + offset + 4);
2702 if (sh_eth_tsu_busy(ndev) < 0)
2703 return -EBUSY;
2704
2705 return 0;
2706}
2707
2708static void sh_eth_tsu_read_entry(struct net_device *ndev, u16 offset, u8 *addr)
2709{
2710 struct sh_eth_private *mdp = netdev_priv(ndev);
2711 u32 val;
2712
2713 val = ioread32(mdp->tsu_addr + offset);
2714 addr[0] = (val >> 24) & 0xff;
2715 addr[1] = (val >> 16) & 0xff;
2716 addr[2] = (val >> 8) & 0xff;
2717 addr[3] = val & 0xff;
2718 val = ioread32(mdp->tsu_addr + offset + 4);
2719 addr[4] = (val >> 8) & 0xff;
2720 addr[5] = val & 0xff;
2721}
2722
2723
2724static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2725{
2726 struct sh_eth_private *mdp = netdev_priv(ndev);
2727 u16 reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2728 int i;
2729 u8 c_addr[ETH_ALEN];
2730
2731 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2732 sh_eth_tsu_read_entry(ndev, reg_offset, c_addr);
2733 if (ether_addr_equal(addr, c_addr))
2734 return i;
2735 }
2736
2737 return -ENOENT;
2738}
2739
2740static int sh_eth_tsu_find_empty(struct net_device *ndev)
2741{
2742 u8 blank[ETH_ALEN];
2743 int entry;
2744
2745 memset(blank, 0, sizeof(blank));
2746 entry = sh_eth_tsu_find_entry(ndev, blank);
2747 return (entry < 0) ? -ENOMEM : entry;
2748}
2749
2750static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2751 int entry)
2752{
2753 struct sh_eth_private *mdp = netdev_priv(ndev);
2754 u16 reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2755 int ret;
2756 u8 blank[ETH_ALEN];
2757
2758 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2759 ~(1 << (31 - entry)), TSU_TEN);
2760
2761 memset(blank, 0, sizeof(blank));
2762 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
2763 if (ret < 0)
2764 return ret;
2765 return 0;
2766}
2767
2768static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2769{
2770 struct sh_eth_private *mdp = netdev_priv(ndev);
2771 u16 reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2772 int i, ret;
2773
2774 if (!mdp->cd->tsu)
2775 return 0;
2776
2777 i = sh_eth_tsu_find_entry(ndev, addr);
2778 if (i < 0) {
2779 /* No entry found, create one */
2780 i = sh_eth_tsu_find_empty(ndev);
2781 if (i < 0)
2782 return -ENOMEM;
2783 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
2784 if (ret < 0)
2785 return ret;
2786
2787 /* Enable the entry */
2788 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2789 (1 << (31 - i)), TSU_TEN);
2790 }
2791
2792 /* Entry found or created, enable POST */
2793 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2794
2795 return 0;
2796}
2797
2798static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2799{
2800 struct sh_eth_private *mdp = netdev_priv(ndev);
2801 int i, ret;
2802
2803 if (!mdp->cd->tsu)
2804 return 0;
2805
2806 i = sh_eth_tsu_find_entry(ndev, addr);
2807 if (i) {
2808 /* Entry found */
2809 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2810 goto done;
2811
2812 /* Disable the entry if both ports was disabled */
2813 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2814 if (ret < 0)
2815 return ret;
2816 }
2817done:
2818 return 0;
2819}
2820
2821static int sh_eth_tsu_purge_all(struct net_device *ndev)
2822{
2823 struct sh_eth_private *mdp = netdev_priv(ndev);
2824 int i, ret;
2825
2826 if (!mdp->cd->tsu)
2827 return 0;
2828
2829 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2830 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2831 continue;
2832
2833 /* Disable the entry if both ports was disabled */
2834 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2835 if (ret < 0)
2836 return ret;
2837 }
2838
2839 return 0;
2840}
2841
2842static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2843{
2844 struct sh_eth_private *mdp = netdev_priv(ndev);
2845 u16 reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2846 u8 addr[ETH_ALEN];
2847 int i;
2848
2849 if (!mdp->cd->tsu)
2850 return;
2851
2852 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2853 sh_eth_tsu_read_entry(ndev, reg_offset, addr);
2854 if (is_multicast_ether_addr(addr))
2855 sh_eth_tsu_del_entry(ndev, addr);
2856 }
2857}
2858
2859/* Update promiscuous flag and multicast filter */
2860static void sh_eth_set_rx_mode(struct net_device *ndev)
2861{
2862 struct sh_eth_private *mdp = netdev_priv(ndev);
2863 u32 ecmr_bits;
2864 int mcast_all = 0;
2865 unsigned long flags;
2866
2867 spin_lock_irqsave(&mdp->lock, flags);
2868 /* Initial condition is MCT = 1, PRM = 0.
2869 * Depending on ndev->flags, set PRM or clear MCT
2870 */
2871 ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
2872 if (mdp->cd->tsu)
2873 ecmr_bits |= ECMR_MCT;
2874
2875 if (!(ndev->flags & IFF_MULTICAST)) {
2876 sh_eth_tsu_purge_mcast(ndev);
2877 mcast_all = 1;
2878 }
2879 if (ndev->flags & IFF_ALLMULTI) {
2880 sh_eth_tsu_purge_mcast(ndev);
2881 ecmr_bits &= ~ECMR_MCT;
2882 mcast_all = 1;
2883 }
2884
2885 if (ndev->flags & IFF_PROMISC) {
2886 sh_eth_tsu_purge_all(ndev);
2887 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2888 } else if (mdp->cd->tsu) {
2889 struct netdev_hw_addr *ha;
2890 netdev_for_each_mc_addr(ha, ndev) {
2891 if (mcast_all && is_multicast_ether_addr(ha->addr))
2892 continue;
2893
2894 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2895 if (!mcast_all) {
2896 sh_eth_tsu_purge_mcast(ndev);
2897 ecmr_bits &= ~ECMR_MCT;
2898 mcast_all = 1;
2899 }
2900 }
2901 }
2902 }
2903
2904 /* update the ethernet mode */
2905 sh_eth_write(ndev, ecmr_bits, ECMR);
2906
2907 spin_unlock_irqrestore(&mdp->lock, flags);
2908}
2909
2910static void sh_eth_set_rx_csum(struct net_device *ndev, bool enable)
2911{
2912 struct sh_eth_private *mdp = netdev_priv(ndev);
2913 unsigned long flags;
2914
2915 spin_lock_irqsave(&mdp->lock, flags);
2916
2917 /* Disable TX and RX */
2918 sh_eth_rcv_snd_disable(ndev);
2919
2920 /* Modify RX Checksum setting */
2921 sh_eth_modify(ndev, ECMR, ECMR_RCSC, enable ? ECMR_RCSC : 0);
2922
2923 /* Enable TX and RX */
2924 sh_eth_rcv_snd_enable(ndev);
2925
2926 spin_unlock_irqrestore(&mdp->lock, flags);
2927}
2928
2929static int sh_eth_set_features(struct net_device *ndev,
2930 netdev_features_t features)
2931{
2932 netdev_features_t changed = ndev->features ^ features;
2933 struct sh_eth_private *mdp = netdev_priv(ndev);
2934
2935 if (changed & NETIF_F_RXCSUM && mdp->cd->rx_csum)
2936 sh_eth_set_rx_csum(ndev, features & NETIF_F_RXCSUM);
2937
2938 ndev->features = features;
2939
2940 return 0;
2941}
2942
2943static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2944{
2945 if (!mdp->port)
2946 return TSU_VTAG0;
2947 else
2948 return TSU_VTAG1;
2949}
2950
2951static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2952 __be16 proto, u16 vid)
2953{
2954 struct sh_eth_private *mdp = netdev_priv(ndev);
2955 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2956
2957 if (unlikely(!mdp->cd->tsu))
2958 return -EPERM;
2959
2960 /* No filtering if vid = 0 */
2961 if (!vid)
2962 return 0;
2963
2964 mdp->vlan_num_ids++;
2965
2966 /* The controller has one VLAN tag HW filter. So, if the filter is
2967 * already enabled, the driver disables it and the filte
2968 */
2969 if (mdp->vlan_num_ids > 1) {
2970 /* disable VLAN filter */
2971 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2972 return 0;
2973 }
2974
2975 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
2976 vtag_reg_index);
2977
2978 return 0;
2979}
2980
2981static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
2982 __be16 proto, u16 vid)
2983{
2984 struct sh_eth_private *mdp = netdev_priv(ndev);
2985 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2986
2987 if (unlikely(!mdp->cd->tsu))
2988 return -EPERM;
2989
2990 /* No filtering if vid = 0 */
2991 if (!vid)
2992 return 0;
2993
2994 mdp->vlan_num_ids--;
2995 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2996
2997 return 0;
2998}
2999
3000/* SuperH's TSU register init function */
3001static void sh_eth_tsu_init(struct sh_eth_private *mdp)
3002{
3003 if (!mdp->cd->dual_port) {
3004 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
3005 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL,
3006 TSU_FWSLC); /* Enable POST registers */
3007 return;
3008 }
3009
3010 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
3011 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
3012 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
3013 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
3014 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
3015 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
3016 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
3017 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
3018 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
3019 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
3020 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
3021 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
3022 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
3023 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
3024 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
3025 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
3026 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
3027 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
3028 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
3029}
3030
3031/* MDIO bus release function */
3032static int sh_mdio_release(struct sh_eth_private *mdp)
3033{
3034 /* unregister mdio bus */
3035 mdiobus_unregister(mdp->mii_bus);
3036
3037 /* free bitbang info */
3038 free_mdio_bitbang(mdp->mii_bus);
3039
3040 return 0;
3041}
3042
3043static int sh_mdiobb_read_c22(struct mii_bus *bus, int phy, int reg)
3044{
3045 int res;
3046
3047 pm_runtime_get_sync(bus->parent);
3048 res = mdiobb_read_c22(bus, phy, reg);
3049 pm_runtime_put(bus->parent);
3050
3051 return res;
3052}
3053
3054static int sh_mdiobb_write_c22(struct mii_bus *bus, int phy, int reg, u16 val)
3055{
3056 int res;
3057
3058 pm_runtime_get_sync(bus->parent);
3059 res = mdiobb_write_c22(bus, phy, reg, val);
3060 pm_runtime_put(bus->parent);
3061
3062 return res;
3063}
3064
3065static int sh_mdiobb_read_c45(struct mii_bus *bus, int phy, int devad, int reg)
3066{
3067 int res;
3068
3069 pm_runtime_get_sync(bus->parent);
3070 res = mdiobb_read_c45(bus, phy, devad, reg);
3071 pm_runtime_put(bus->parent);
3072
3073 return res;
3074}
3075
3076static int sh_mdiobb_write_c45(struct mii_bus *bus, int phy, int devad,
3077 int reg, u16 val)
3078{
3079 int res;
3080
3081 pm_runtime_get_sync(bus->parent);
3082 res = mdiobb_write_c45(bus, phy, devad, reg, val);
3083 pm_runtime_put(bus->parent);
3084
3085 return res;
3086}
3087
3088/* MDIO bus init function */
3089static int sh_mdio_init(struct sh_eth_private *mdp,
3090 struct sh_eth_plat_data *pd)
3091{
3092 int ret;
3093 struct bb_info *bitbang;
3094 struct platform_device *pdev = mdp->pdev;
3095 struct device *dev = &mdp->pdev->dev;
3096 struct phy_device *phydev;
3097 struct device_node *pn;
3098
3099 /* create bit control struct for PHY */
3100 bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
3101 if (!bitbang)
3102 return -ENOMEM;
3103
3104 /* bitbang init */
3105 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
3106 bitbang->set_gate = pd->set_mdio_gate;
3107 bitbang->ctrl.ops = &bb_ops;
3108
3109 /* MII controller setting */
3110 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
3111 if (!mdp->mii_bus)
3112 return -ENOMEM;
3113
3114 /* Wrap accessors with Runtime PM-aware ops */
3115 mdp->mii_bus->read = sh_mdiobb_read_c22;
3116 mdp->mii_bus->write = sh_mdiobb_write_c22;
3117 mdp->mii_bus->read_c45 = sh_mdiobb_read_c45;
3118 mdp->mii_bus->write_c45 = sh_mdiobb_write_c45;
3119
3120 /* Hook up MII support for ethtool */
3121 mdp->mii_bus->name = "sh_mii";
3122 mdp->mii_bus->parent = dev;
3123 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
3124 pdev->name, pdev->id);
3125
3126 /* register MDIO bus */
3127 if (pd->phy_irq > 0)
3128 mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
3129
3130 ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
3131 if (ret)
3132 goto out_free_bus;
3133
3134 pn = of_parse_phandle(dev->of_node, "phy-handle", 0);
3135 phydev = of_phy_find_device(pn);
3136 if (phydev) {
3137 phydev->mac_managed_pm = true;
3138 put_device(&phydev->mdio.dev);
3139 }
3140 of_node_put(pn);
3141
3142 return 0;
3143
3144out_free_bus:
3145 free_mdio_bitbang(mdp->mii_bus);
3146 return ret;
3147}
3148
3149static const u16 *sh_eth_get_register_offset(int register_type)
3150{
3151 const u16 *reg_offset = NULL;
3152
3153 switch (register_type) {
3154 case SH_ETH_REG_GIGABIT:
3155 reg_offset = sh_eth_offset_gigabit;
3156 break;
3157 case SH_ETH_REG_FAST_RCAR:
3158 reg_offset = sh_eth_offset_fast_rcar;
3159 break;
3160 case SH_ETH_REG_FAST_SH4:
3161 reg_offset = sh_eth_offset_fast_sh4;
3162 break;
3163 case SH_ETH_REG_FAST_SH3_SH2:
3164 reg_offset = sh_eth_offset_fast_sh3_sh2;
3165 break;
3166 }
3167
3168 return reg_offset;
3169}
3170
3171static const struct net_device_ops sh_eth_netdev_ops = {
3172 .ndo_open = sh_eth_open,
3173 .ndo_stop = sh_eth_close,
3174 .ndo_start_xmit = sh_eth_start_xmit,
3175 .ndo_get_stats = sh_eth_get_stats,
3176 .ndo_set_rx_mode = sh_eth_set_rx_mode,
3177 .ndo_tx_timeout = sh_eth_tx_timeout,
3178 .ndo_eth_ioctl = phy_do_ioctl_running,
3179 .ndo_change_mtu = sh_eth_change_mtu,
3180 .ndo_validate_addr = eth_validate_addr,
3181 .ndo_set_mac_address = eth_mac_addr,
3182 .ndo_set_features = sh_eth_set_features,
3183};
3184
3185static const struct net_device_ops sh_eth_netdev_ops_tsu = {
3186 .ndo_open = sh_eth_open,
3187 .ndo_stop = sh_eth_close,
3188 .ndo_start_xmit = sh_eth_start_xmit,
3189 .ndo_get_stats = sh_eth_get_stats,
3190 .ndo_set_rx_mode = sh_eth_set_rx_mode,
3191 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
3192 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
3193 .ndo_tx_timeout = sh_eth_tx_timeout,
3194 .ndo_eth_ioctl = phy_do_ioctl_running,
3195 .ndo_change_mtu = sh_eth_change_mtu,
3196 .ndo_validate_addr = eth_validate_addr,
3197 .ndo_set_mac_address = eth_mac_addr,
3198 .ndo_set_features = sh_eth_set_features,
3199};
3200
3201#ifdef CONFIG_OF
3202static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3203{
3204 struct device_node *np = dev->of_node;
3205 struct sh_eth_plat_data *pdata;
3206 phy_interface_t interface;
3207 int ret;
3208
3209 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
3210 if (!pdata)
3211 return NULL;
3212
3213 ret = of_get_phy_mode(np, &interface);
3214 if (ret)
3215 return NULL;
3216 pdata->phy_interface = interface;
3217
3218 of_get_mac_address(np, pdata->mac_addr);
3219
3220 pdata->no_ether_link =
3221 of_property_read_bool(np, "renesas,no-ether-link");
3222 pdata->ether_link_active_low =
3223 of_property_read_bool(np, "renesas,ether-link-active-low");
3224
3225 return pdata;
3226}
3227
3228static const struct of_device_id sh_eth_match_table[] = {
3229 { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
3230 { .compatible = "renesas,ether-r8a7743", .data = &rcar_gen2_data },
3231 { .compatible = "renesas,ether-r8a7745", .data = &rcar_gen2_data },
3232 { .compatible = "renesas,ether-r8a7778", .data = &rcar_gen1_data },
3233 { .compatible = "renesas,ether-r8a7779", .data = &rcar_gen1_data },
3234 { .compatible = "renesas,ether-r8a7790", .data = &rcar_gen2_data },
3235 { .compatible = "renesas,ether-r8a7791", .data = &rcar_gen2_data },
3236 { .compatible = "renesas,ether-r8a7793", .data = &rcar_gen2_data },
3237 { .compatible = "renesas,ether-r8a7794", .data = &rcar_gen2_data },
3238 { .compatible = "renesas,gether-r8a77980", .data = &r8a77980_data },
3239 { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
3240 { .compatible = "renesas,ether-r7s9210", .data = &r7s9210_data },
3241 { .compatible = "renesas,rcar-gen1-ether", .data = &rcar_gen1_data },
3242 { .compatible = "renesas,rcar-gen2-ether", .data = &rcar_gen2_data },
3243 { }
3244};
3245MODULE_DEVICE_TABLE(of, sh_eth_match_table);
3246#else
3247static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3248{
3249 return NULL;
3250}
3251#endif
3252
3253static int sh_eth_drv_probe(struct platform_device *pdev)
3254{
3255 struct resource *res;
3256 struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
3257 const struct platform_device_id *id = platform_get_device_id(pdev);
3258 struct sh_eth_private *mdp;
3259 struct net_device *ndev;
3260 int ret;
3261
3262 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
3263 if (!ndev)
3264 return -ENOMEM;
3265
3266 pm_runtime_enable(&pdev->dev);
3267 pm_runtime_get_sync(&pdev->dev);
3268
3269 ret = platform_get_irq(pdev, 0);
3270 if (ret < 0)
3271 goto out_release;
3272 ndev->irq = ret;
3273
3274 SET_NETDEV_DEV(ndev, &pdev->dev);
3275
3276 mdp = netdev_priv(ndev);
3277 mdp->num_tx_ring = TX_RING_SIZE;
3278 mdp->num_rx_ring = RX_RING_SIZE;
3279 mdp->addr = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
3280 if (IS_ERR(mdp->addr)) {
3281 ret = PTR_ERR(mdp->addr);
3282 goto out_release;
3283 }
3284
3285 ndev->base_addr = res->start;
3286
3287 spin_lock_init(&mdp->lock);
3288 mdp->pdev = pdev;
3289
3290 if (pdev->dev.of_node)
3291 pd = sh_eth_parse_dt(&pdev->dev);
3292 if (!pd) {
3293 dev_err(&pdev->dev, "no platform data\n");
3294 ret = -EINVAL;
3295 goto out_release;
3296 }
3297
3298 /* get PHY ID */
3299 mdp->phy_id = pd->phy;
3300 mdp->phy_interface = pd->phy_interface;
3301 mdp->no_ether_link = pd->no_ether_link;
3302 mdp->ether_link_active_low = pd->ether_link_active_low;
3303
3304 /* set cpu data */
3305 if (id)
3306 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
3307 else
3308 mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
3309
3310 mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
3311 if (!mdp->reg_offset) {
3312 dev_err(&pdev->dev, "Unknown register type (%d)\n",
3313 mdp->cd->register_type);
3314 ret = -EINVAL;
3315 goto out_release;
3316 }
3317 sh_eth_set_default_cpu_data(mdp->cd);
3318
3319 /* User's manual states max MTU should be 2048 but due to the
3320 * alignment calculations in sh_eth_ring_init() the practical
3321 * MTU is a bit less. Maybe this can be optimized some more.
3322 */
3323 ndev->max_mtu = 2000 - (ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN);
3324 ndev->min_mtu = ETH_MIN_MTU;
3325
3326 if (mdp->cd->rx_csum) {
3327 ndev->features = NETIF_F_RXCSUM;
3328 ndev->hw_features = NETIF_F_RXCSUM;
3329 }
3330
3331 /* set function */
3332 if (mdp->cd->tsu)
3333 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
3334 else
3335 ndev->netdev_ops = &sh_eth_netdev_ops;
3336 ndev->ethtool_ops = &sh_eth_ethtool_ops;
3337 ndev->watchdog_timeo = TX_TIMEOUT;
3338
3339 /* debug message level */
3340 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
3341
3342 /* read and set MAC address */
3343 read_mac_address(ndev, pd->mac_addr);
3344 if (!is_valid_ether_addr(ndev->dev_addr)) {
3345 dev_warn(&pdev->dev,
3346 "no valid MAC address supplied, using a random one.\n");
3347 eth_hw_addr_random(ndev);
3348 }
3349
3350 if (mdp->cd->tsu) {
3351 int port = pdev->id < 0 ? 0 : pdev->id % 2;
3352 struct resource *rtsu;
3353
3354 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
3355 if (!rtsu) {
3356 dev_err(&pdev->dev, "no TSU resource\n");
3357 ret = -ENODEV;
3358 goto out_release;
3359 }
3360 /* We can only request the TSU region for the first port
3361 * of the two sharing this TSU for the probe to succeed...
3362 */
3363 if (port == 0 &&
3364 !devm_request_mem_region(&pdev->dev, rtsu->start,
3365 resource_size(rtsu),
3366 dev_name(&pdev->dev))) {
3367 dev_err(&pdev->dev, "can't request TSU resource.\n");
3368 ret = -EBUSY;
3369 goto out_release;
3370 }
3371 /* ioremap the TSU registers */
3372 mdp->tsu_addr = devm_ioremap(&pdev->dev, rtsu->start,
3373 resource_size(rtsu));
3374 if (!mdp->tsu_addr) {
3375 dev_err(&pdev->dev, "TSU region ioremap() failed.\n");
3376 ret = -ENOMEM;
3377 goto out_release;
3378 }
3379 mdp->port = port;
3380 ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
3381
3382 /* Need to init only the first port of the two sharing a TSU */
3383 if (port == 0) {
3384 if (mdp->cd->chip_reset)
3385 mdp->cd->chip_reset(ndev);
3386
3387 /* TSU init (Init only)*/
3388 sh_eth_tsu_init(mdp);
3389 }
3390 }
3391
3392 if (mdp->cd->rmiimode)
3393 sh_eth_write(ndev, 0x1, RMIIMODE);
3394
3395 /* MDIO bus init */
3396 ret = sh_mdio_init(mdp, pd);
3397 if (ret) {
3398 dev_err_probe(&pdev->dev, ret, "MDIO init failed\n");
3399 goto out_release;
3400 }
3401
3402 netif_napi_add(ndev, &mdp->napi, sh_eth_poll);
3403
3404 /* network device register */
3405 ret = register_netdev(ndev);
3406 if (ret)
3407 goto out_napi_del;
3408
3409 if (mdp->cd->magic)
3410 device_set_wakeup_capable(&pdev->dev, 1);
3411
3412 /* print device information */
3413 netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
3414 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
3415
3416 pm_runtime_put(&pdev->dev);
3417 platform_set_drvdata(pdev, ndev);
3418
3419 return ret;
3420
3421out_napi_del:
3422 netif_napi_del(&mdp->napi);
3423 sh_mdio_release(mdp);
3424
3425out_release:
3426 /* net_dev free */
3427 free_netdev(ndev);
3428
3429 pm_runtime_put(&pdev->dev);
3430 pm_runtime_disable(&pdev->dev);
3431 return ret;
3432}
3433
3434static void sh_eth_drv_remove(struct platform_device *pdev)
3435{
3436 struct net_device *ndev = platform_get_drvdata(pdev);
3437 struct sh_eth_private *mdp = netdev_priv(ndev);
3438
3439 unregister_netdev(ndev);
3440 netif_napi_del(&mdp->napi);
3441 sh_mdio_release(mdp);
3442 pm_runtime_disable(&pdev->dev);
3443 free_netdev(ndev);
3444}
3445
3446#ifdef CONFIG_PM
3447#ifdef CONFIG_PM_SLEEP
3448static int sh_eth_wol_setup(struct net_device *ndev)
3449{
3450 struct sh_eth_private *mdp = netdev_priv(ndev);
3451
3452 /* Only allow ECI interrupts */
3453 synchronize_irq(ndev->irq);
3454 napi_disable(&mdp->napi);
3455 sh_eth_write(ndev, EESIPR_ECIIP, EESIPR);
3456
3457 /* Enable MagicPacket */
3458 sh_eth_modify(ndev, ECMR, ECMR_MPDE, ECMR_MPDE);
3459
3460 return enable_irq_wake(ndev->irq);
3461}
3462
3463static int sh_eth_wol_restore(struct net_device *ndev)
3464{
3465 struct sh_eth_private *mdp = netdev_priv(ndev);
3466 int ret;
3467
3468 napi_enable(&mdp->napi);
3469
3470 /* Disable MagicPacket */
3471 sh_eth_modify(ndev, ECMR, ECMR_MPDE, 0);
3472
3473 /* The device needs to be reset to restore MagicPacket logic
3474 * for next wakeup. If we close and open the device it will
3475 * both be reset and all registers restored. This is what
3476 * happens during suspend and resume without WoL enabled.
3477 */
3478 sh_eth_close(ndev);
3479 ret = sh_eth_open(ndev);
3480 if (ret < 0)
3481 return ret;
3482
3483 return disable_irq_wake(ndev->irq);
3484}
3485
3486static int sh_eth_suspend(struct device *dev)
3487{
3488 struct net_device *ndev = dev_get_drvdata(dev);
3489 struct sh_eth_private *mdp = netdev_priv(ndev);
3490 int ret;
3491
3492 if (!netif_running(ndev))
3493 return 0;
3494
3495 netif_device_detach(ndev);
3496
3497 if (mdp->wol_enabled)
3498 ret = sh_eth_wol_setup(ndev);
3499 else
3500 ret = sh_eth_close(ndev);
3501
3502 return ret;
3503}
3504
3505static int sh_eth_resume(struct device *dev)
3506{
3507 struct net_device *ndev = dev_get_drvdata(dev);
3508 struct sh_eth_private *mdp = netdev_priv(ndev);
3509 int ret;
3510
3511 if (!netif_running(ndev))
3512 return 0;
3513
3514 if (mdp->wol_enabled)
3515 ret = sh_eth_wol_restore(ndev);
3516 else
3517 ret = sh_eth_open(ndev);
3518
3519 if (ret < 0)
3520 return ret;
3521
3522 netif_device_attach(ndev);
3523
3524 return ret;
3525}
3526#endif
3527
3528static int sh_eth_runtime_nop(struct device *dev)
3529{
3530 /* Runtime PM callback shared between ->runtime_suspend()
3531 * and ->runtime_resume(). Simply returns success.
3532 *
3533 * This driver re-initializes all registers after
3534 * pm_runtime_get_sync() anyway so there is no need
3535 * to save and restore registers here.
3536 */
3537 return 0;
3538}
3539
3540static const struct dev_pm_ops sh_eth_dev_pm_ops = {
3541 SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
3542 SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
3543};
3544#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
3545#else
3546#define SH_ETH_PM_OPS NULL
3547#endif
3548
3549static const struct platform_device_id sh_eth_id_table[] = {
3550 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
3551 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
3552 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
3553 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
3554 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
3555 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
3556 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
3557 { }
3558};
3559MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
3560
3561static struct platform_driver sh_eth_driver = {
3562 .probe = sh_eth_drv_probe,
3563 .remove_new = sh_eth_drv_remove,
3564 .id_table = sh_eth_id_table,
3565 .driver = {
3566 .name = CARDNAME,
3567 .pm = SH_ETH_PM_OPS,
3568 .of_match_table = of_match_ptr(sh_eth_match_table),
3569 },
3570};
3571
3572module_platform_driver(sh_eth_driver);
3573
3574MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
3575MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
3576MODULE_LICENSE("GPL v2");
1/* SuperH Ethernet device driver
2 *
3 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
4 * Copyright (C) 2008-2014 Renesas Solutions Corp.
5 * Copyright (C) 2013-2014 Cogent Embedded, Inc.
6 * Copyright (C) 2014 Codethink Limited
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms and conditions of the GNU General Public License,
10 * version 2, as published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * The full GNU General Public License is included in this distribution in
18 * the file called "COPYING".
19 */
20
21#include <linux/module.h>
22#include <linux/kernel.h>
23#include <linux/spinlock.h>
24#include <linux/interrupt.h>
25#include <linux/dma-mapping.h>
26#include <linux/etherdevice.h>
27#include <linux/delay.h>
28#include <linux/platform_device.h>
29#include <linux/mdio-bitbang.h>
30#include <linux/netdevice.h>
31#include <linux/of.h>
32#include <linux/of_device.h>
33#include <linux/of_irq.h>
34#include <linux/of_net.h>
35#include <linux/phy.h>
36#include <linux/cache.h>
37#include <linux/io.h>
38#include <linux/pm_runtime.h>
39#include <linux/slab.h>
40#include <linux/ethtool.h>
41#include <linux/if_vlan.h>
42#include <linux/clk.h>
43#include <linux/sh_eth.h>
44#include <linux/of_mdio.h>
45
46#include "sh_eth.h"
47
48#define SH_ETH_DEF_MSG_ENABLE \
49 (NETIF_MSG_LINK | \
50 NETIF_MSG_TIMER | \
51 NETIF_MSG_RX_ERR| \
52 NETIF_MSG_TX_ERR)
53
54static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
55 [EDSR] = 0x0000,
56 [EDMR] = 0x0400,
57 [EDTRR] = 0x0408,
58 [EDRRR] = 0x0410,
59 [EESR] = 0x0428,
60 [EESIPR] = 0x0430,
61 [TDLAR] = 0x0010,
62 [TDFAR] = 0x0014,
63 [TDFXR] = 0x0018,
64 [TDFFR] = 0x001c,
65 [RDLAR] = 0x0030,
66 [RDFAR] = 0x0034,
67 [RDFXR] = 0x0038,
68 [RDFFR] = 0x003c,
69 [TRSCER] = 0x0438,
70 [RMFCR] = 0x0440,
71 [TFTR] = 0x0448,
72 [FDR] = 0x0450,
73 [RMCR] = 0x0458,
74 [RPADIR] = 0x0460,
75 [FCFTR] = 0x0468,
76 [CSMR] = 0x04E4,
77
78 [ECMR] = 0x0500,
79 [ECSR] = 0x0510,
80 [ECSIPR] = 0x0518,
81 [PIR] = 0x0520,
82 [PSR] = 0x0528,
83 [PIPR] = 0x052c,
84 [RFLR] = 0x0508,
85 [APR] = 0x0554,
86 [MPR] = 0x0558,
87 [PFTCR] = 0x055c,
88 [PFRCR] = 0x0560,
89 [TPAUSER] = 0x0564,
90 [GECMR] = 0x05b0,
91 [BCULR] = 0x05b4,
92 [MAHR] = 0x05c0,
93 [MALR] = 0x05c8,
94 [TROCR] = 0x0700,
95 [CDCR] = 0x0708,
96 [LCCR] = 0x0710,
97 [CEFCR] = 0x0740,
98 [FRECR] = 0x0748,
99 [TSFRCR] = 0x0750,
100 [TLFRCR] = 0x0758,
101 [RFCR] = 0x0760,
102 [CERCR] = 0x0768,
103 [CEECR] = 0x0770,
104 [MAFCR] = 0x0778,
105 [RMII_MII] = 0x0790,
106
107 [ARSTR] = 0x0000,
108 [TSU_CTRST] = 0x0004,
109 [TSU_FWEN0] = 0x0010,
110 [TSU_FWEN1] = 0x0014,
111 [TSU_FCM] = 0x0018,
112 [TSU_BSYSL0] = 0x0020,
113 [TSU_BSYSL1] = 0x0024,
114 [TSU_PRISL0] = 0x0028,
115 [TSU_PRISL1] = 0x002c,
116 [TSU_FWSL0] = 0x0030,
117 [TSU_FWSL1] = 0x0034,
118 [TSU_FWSLC] = 0x0038,
119 [TSU_QTAG0] = 0x0040,
120 [TSU_QTAG1] = 0x0044,
121 [TSU_FWSR] = 0x0050,
122 [TSU_FWINMK] = 0x0054,
123 [TSU_ADQT0] = 0x0048,
124 [TSU_ADQT1] = 0x004c,
125 [TSU_VTAG0] = 0x0058,
126 [TSU_VTAG1] = 0x005c,
127 [TSU_ADSBSY] = 0x0060,
128 [TSU_TEN] = 0x0064,
129 [TSU_POST1] = 0x0070,
130 [TSU_POST2] = 0x0074,
131 [TSU_POST3] = 0x0078,
132 [TSU_POST4] = 0x007c,
133 [TSU_ADRH0] = 0x0100,
134 [TSU_ADRL0] = 0x0104,
135 [TSU_ADRH31] = 0x01f8,
136 [TSU_ADRL31] = 0x01fc,
137
138 [TXNLCR0] = 0x0080,
139 [TXALCR0] = 0x0084,
140 [RXNLCR0] = 0x0088,
141 [RXALCR0] = 0x008c,
142 [FWNLCR0] = 0x0090,
143 [FWALCR0] = 0x0094,
144 [TXNLCR1] = 0x00a0,
145 [TXALCR1] = 0x00a0,
146 [RXNLCR1] = 0x00a8,
147 [RXALCR1] = 0x00ac,
148 [FWNLCR1] = 0x00b0,
149 [FWALCR1] = 0x00b4,
150};
151
152static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
153 [EDSR] = 0x0000,
154 [EDMR] = 0x0400,
155 [EDTRR] = 0x0408,
156 [EDRRR] = 0x0410,
157 [EESR] = 0x0428,
158 [EESIPR] = 0x0430,
159 [TDLAR] = 0x0010,
160 [TDFAR] = 0x0014,
161 [TDFXR] = 0x0018,
162 [TDFFR] = 0x001c,
163 [RDLAR] = 0x0030,
164 [RDFAR] = 0x0034,
165 [RDFXR] = 0x0038,
166 [RDFFR] = 0x003c,
167 [TRSCER] = 0x0438,
168 [RMFCR] = 0x0440,
169 [TFTR] = 0x0448,
170 [FDR] = 0x0450,
171 [RMCR] = 0x0458,
172 [RPADIR] = 0x0460,
173 [FCFTR] = 0x0468,
174 [CSMR] = 0x04E4,
175
176 [ECMR] = 0x0500,
177 [RFLR] = 0x0508,
178 [ECSR] = 0x0510,
179 [ECSIPR] = 0x0518,
180 [PIR] = 0x0520,
181 [APR] = 0x0554,
182 [MPR] = 0x0558,
183 [PFTCR] = 0x055c,
184 [PFRCR] = 0x0560,
185 [TPAUSER] = 0x0564,
186 [MAHR] = 0x05c0,
187 [MALR] = 0x05c8,
188 [CEFCR] = 0x0740,
189 [FRECR] = 0x0748,
190 [TSFRCR] = 0x0750,
191 [TLFRCR] = 0x0758,
192 [RFCR] = 0x0760,
193 [MAFCR] = 0x0778,
194
195 [ARSTR] = 0x0000,
196 [TSU_CTRST] = 0x0004,
197 [TSU_VTAG0] = 0x0058,
198 [TSU_ADSBSY] = 0x0060,
199 [TSU_TEN] = 0x0064,
200 [TSU_ADRH0] = 0x0100,
201 [TSU_ADRL0] = 0x0104,
202 [TSU_ADRH31] = 0x01f8,
203 [TSU_ADRL31] = 0x01fc,
204
205 [TXNLCR0] = 0x0080,
206 [TXALCR0] = 0x0084,
207 [RXNLCR0] = 0x0088,
208 [RXALCR0] = 0x008C,
209};
210
211static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
212 [ECMR] = 0x0300,
213 [RFLR] = 0x0308,
214 [ECSR] = 0x0310,
215 [ECSIPR] = 0x0318,
216 [PIR] = 0x0320,
217 [PSR] = 0x0328,
218 [RDMLR] = 0x0340,
219 [IPGR] = 0x0350,
220 [APR] = 0x0354,
221 [MPR] = 0x0358,
222 [RFCF] = 0x0360,
223 [TPAUSER] = 0x0364,
224 [TPAUSECR] = 0x0368,
225 [MAHR] = 0x03c0,
226 [MALR] = 0x03c8,
227 [TROCR] = 0x03d0,
228 [CDCR] = 0x03d4,
229 [LCCR] = 0x03d8,
230 [CNDCR] = 0x03dc,
231 [CEFCR] = 0x03e4,
232 [FRECR] = 0x03e8,
233 [TSFRCR] = 0x03ec,
234 [TLFRCR] = 0x03f0,
235 [RFCR] = 0x03f4,
236 [MAFCR] = 0x03f8,
237
238 [EDMR] = 0x0200,
239 [EDTRR] = 0x0208,
240 [EDRRR] = 0x0210,
241 [TDLAR] = 0x0218,
242 [RDLAR] = 0x0220,
243 [EESR] = 0x0228,
244 [EESIPR] = 0x0230,
245 [TRSCER] = 0x0238,
246 [RMFCR] = 0x0240,
247 [TFTR] = 0x0248,
248 [FDR] = 0x0250,
249 [RMCR] = 0x0258,
250 [TFUCR] = 0x0264,
251 [RFOCR] = 0x0268,
252 [RMIIMODE] = 0x026c,
253 [FCFTR] = 0x0270,
254 [TRIMD] = 0x027c,
255};
256
257static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
258 [ECMR] = 0x0100,
259 [RFLR] = 0x0108,
260 [ECSR] = 0x0110,
261 [ECSIPR] = 0x0118,
262 [PIR] = 0x0120,
263 [PSR] = 0x0128,
264 [RDMLR] = 0x0140,
265 [IPGR] = 0x0150,
266 [APR] = 0x0154,
267 [MPR] = 0x0158,
268 [TPAUSER] = 0x0164,
269 [RFCF] = 0x0160,
270 [TPAUSECR] = 0x0168,
271 [BCFRR] = 0x016c,
272 [MAHR] = 0x01c0,
273 [MALR] = 0x01c8,
274 [TROCR] = 0x01d0,
275 [CDCR] = 0x01d4,
276 [LCCR] = 0x01d8,
277 [CNDCR] = 0x01dc,
278 [CEFCR] = 0x01e4,
279 [FRECR] = 0x01e8,
280 [TSFRCR] = 0x01ec,
281 [TLFRCR] = 0x01f0,
282 [RFCR] = 0x01f4,
283 [MAFCR] = 0x01f8,
284 [RTRATE] = 0x01fc,
285
286 [EDMR] = 0x0000,
287 [EDTRR] = 0x0008,
288 [EDRRR] = 0x0010,
289 [TDLAR] = 0x0018,
290 [RDLAR] = 0x0020,
291 [EESR] = 0x0028,
292 [EESIPR] = 0x0030,
293 [TRSCER] = 0x0038,
294 [RMFCR] = 0x0040,
295 [TFTR] = 0x0048,
296 [FDR] = 0x0050,
297 [RMCR] = 0x0058,
298 [TFUCR] = 0x0064,
299 [RFOCR] = 0x0068,
300 [FCFTR] = 0x0070,
301 [RPADIR] = 0x0078,
302 [TRIMD] = 0x007c,
303 [RBWAR] = 0x00c8,
304 [RDFAR] = 0x00cc,
305 [TBRAR] = 0x00d4,
306 [TDFAR] = 0x00d8,
307};
308
309static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
310 [ECMR] = 0x0160,
311 [ECSR] = 0x0164,
312 [ECSIPR] = 0x0168,
313 [PIR] = 0x016c,
314 [MAHR] = 0x0170,
315 [MALR] = 0x0174,
316 [RFLR] = 0x0178,
317 [PSR] = 0x017c,
318 [TROCR] = 0x0180,
319 [CDCR] = 0x0184,
320 [LCCR] = 0x0188,
321 [CNDCR] = 0x018c,
322 [CEFCR] = 0x0194,
323 [FRECR] = 0x0198,
324 [TSFRCR] = 0x019c,
325 [TLFRCR] = 0x01a0,
326 [RFCR] = 0x01a4,
327 [MAFCR] = 0x01a8,
328 [IPGR] = 0x01b4,
329 [APR] = 0x01b8,
330 [MPR] = 0x01bc,
331 [TPAUSER] = 0x01c4,
332 [BCFR] = 0x01cc,
333
334 [ARSTR] = 0x0000,
335 [TSU_CTRST] = 0x0004,
336 [TSU_FWEN0] = 0x0010,
337 [TSU_FWEN1] = 0x0014,
338 [TSU_FCM] = 0x0018,
339 [TSU_BSYSL0] = 0x0020,
340 [TSU_BSYSL1] = 0x0024,
341 [TSU_PRISL0] = 0x0028,
342 [TSU_PRISL1] = 0x002c,
343 [TSU_FWSL0] = 0x0030,
344 [TSU_FWSL1] = 0x0034,
345 [TSU_FWSLC] = 0x0038,
346 [TSU_QTAGM0] = 0x0040,
347 [TSU_QTAGM1] = 0x0044,
348 [TSU_ADQT0] = 0x0048,
349 [TSU_ADQT1] = 0x004c,
350 [TSU_FWSR] = 0x0050,
351 [TSU_FWINMK] = 0x0054,
352 [TSU_ADSBSY] = 0x0060,
353 [TSU_TEN] = 0x0064,
354 [TSU_POST1] = 0x0070,
355 [TSU_POST2] = 0x0074,
356 [TSU_POST3] = 0x0078,
357 [TSU_POST4] = 0x007c,
358
359 [TXNLCR0] = 0x0080,
360 [TXALCR0] = 0x0084,
361 [RXNLCR0] = 0x0088,
362 [RXALCR0] = 0x008c,
363 [FWNLCR0] = 0x0090,
364 [FWALCR0] = 0x0094,
365 [TXNLCR1] = 0x00a0,
366 [TXALCR1] = 0x00a0,
367 [RXNLCR1] = 0x00a8,
368 [RXALCR1] = 0x00ac,
369 [FWNLCR1] = 0x00b0,
370 [FWALCR1] = 0x00b4,
371
372 [TSU_ADRH0] = 0x0100,
373 [TSU_ADRL0] = 0x0104,
374 [TSU_ADRL31] = 0x01fc,
375};
376
377static bool sh_eth_is_gether(struct sh_eth_private *mdp)
378{
379 return mdp->reg_offset == sh_eth_offset_gigabit;
380}
381
382static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
383{
384 return mdp->reg_offset == sh_eth_offset_fast_rz;
385}
386
387static void sh_eth_select_mii(struct net_device *ndev)
388{
389 u32 value = 0x0;
390 struct sh_eth_private *mdp = netdev_priv(ndev);
391
392 switch (mdp->phy_interface) {
393 case PHY_INTERFACE_MODE_GMII:
394 value = 0x2;
395 break;
396 case PHY_INTERFACE_MODE_MII:
397 value = 0x1;
398 break;
399 case PHY_INTERFACE_MODE_RMII:
400 value = 0x0;
401 break;
402 default:
403 netdev_warn(ndev,
404 "PHY interface mode was not setup. Set to MII.\n");
405 value = 0x1;
406 break;
407 }
408
409 sh_eth_write(ndev, value, RMII_MII);
410}
411
412static void sh_eth_set_duplex(struct net_device *ndev)
413{
414 struct sh_eth_private *mdp = netdev_priv(ndev);
415
416 if (mdp->duplex) /* Full */
417 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
418 else /* Half */
419 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
420}
421
422/* There is CPU dependent code */
423static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
424{
425 struct sh_eth_private *mdp = netdev_priv(ndev);
426
427 switch (mdp->speed) {
428 case 10: /* 10BASE */
429 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_ELB, ECMR);
430 break;
431 case 100:/* 100BASE */
432 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_ELB, ECMR);
433 break;
434 default:
435 break;
436 }
437}
438
439/* R8A7778/9 */
440static struct sh_eth_cpu_data r8a777x_data = {
441 .set_duplex = sh_eth_set_duplex,
442 .set_rate = sh_eth_set_rate_r8a777x,
443
444 .register_type = SH_ETH_REG_FAST_RCAR,
445
446 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
447 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
448 .eesipr_value = 0x01ff009f,
449
450 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
451 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
452 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
453 EESR_ECI,
454
455 .apr = 1,
456 .mpr = 1,
457 .tpauser = 1,
458 .hw_swap = 1,
459};
460
461/* R8A7790/1 */
462static struct sh_eth_cpu_data r8a779x_data = {
463 .set_duplex = sh_eth_set_duplex,
464 .set_rate = sh_eth_set_rate_r8a777x,
465
466 .register_type = SH_ETH_REG_FAST_RCAR,
467
468 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
469 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
470 .eesipr_value = 0x01ff009f,
471
472 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
473 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
474 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
475 EESR_ECI,
476
477 .apr = 1,
478 .mpr = 1,
479 .tpauser = 1,
480 .hw_swap = 1,
481 .rmiimode = 1,
482 .shift_rd0 = 1,
483};
484
485static void sh_eth_set_rate_sh7724(struct net_device *ndev)
486{
487 struct sh_eth_private *mdp = netdev_priv(ndev);
488
489 switch (mdp->speed) {
490 case 10: /* 10BASE */
491 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
492 break;
493 case 100:/* 100BASE */
494 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
495 break;
496 default:
497 break;
498 }
499}
500
501/* SH7724 */
502static struct sh_eth_cpu_data sh7724_data = {
503 .set_duplex = sh_eth_set_duplex,
504 .set_rate = sh_eth_set_rate_sh7724,
505
506 .register_type = SH_ETH_REG_FAST_SH4,
507
508 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
509 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
510 .eesipr_value = 0x01ff009f,
511
512 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
513 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
514 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
515 EESR_ECI,
516
517 .apr = 1,
518 .mpr = 1,
519 .tpauser = 1,
520 .hw_swap = 1,
521 .rpadir = 1,
522 .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
523};
524
525static void sh_eth_set_rate_sh7757(struct net_device *ndev)
526{
527 struct sh_eth_private *mdp = netdev_priv(ndev);
528
529 switch (mdp->speed) {
530 case 10: /* 10BASE */
531 sh_eth_write(ndev, 0, RTRATE);
532 break;
533 case 100:/* 100BASE */
534 sh_eth_write(ndev, 1, RTRATE);
535 break;
536 default:
537 break;
538 }
539}
540
541/* SH7757 */
542static struct sh_eth_cpu_data sh7757_data = {
543 .set_duplex = sh_eth_set_duplex,
544 .set_rate = sh_eth_set_rate_sh7757,
545
546 .register_type = SH_ETH_REG_FAST_SH4,
547
548 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
549 .rmcr_value = RMCR_RNC,
550
551 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
552 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
553 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
554 EESR_ECI,
555
556 .irq_flags = IRQF_SHARED,
557 .apr = 1,
558 .mpr = 1,
559 .tpauser = 1,
560 .hw_swap = 1,
561 .no_ade = 1,
562 .rpadir = 1,
563 .rpadir_value = 2 << 16,
564};
565
566#define SH_GIGA_ETH_BASE 0xfee00000UL
567#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
568#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
569static void sh_eth_chip_reset_giga(struct net_device *ndev)
570{
571 int i;
572 unsigned long mahr[2], malr[2];
573
574 /* save MAHR and MALR */
575 for (i = 0; i < 2; i++) {
576 malr[i] = ioread32((void *)GIGA_MALR(i));
577 mahr[i] = ioread32((void *)GIGA_MAHR(i));
578 }
579
580 /* reset device */
581 iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
582 mdelay(1);
583
584 /* restore MAHR and MALR */
585 for (i = 0; i < 2; i++) {
586 iowrite32(malr[i], (void *)GIGA_MALR(i));
587 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
588 }
589}
590
591static void sh_eth_set_rate_giga(struct net_device *ndev)
592{
593 struct sh_eth_private *mdp = netdev_priv(ndev);
594
595 switch (mdp->speed) {
596 case 10: /* 10BASE */
597 sh_eth_write(ndev, 0x00000000, GECMR);
598 break;
599 case 100:/* 100BASE */
600 sh_eth_write(ndev, 0x00000010, GECMR);
601 break;
602 case 1000: /* 1000BASE */
603 sh_eth_write(ndev, 0x00000020, GECMR);
604 break;
605 default:
606 break;
607 }
608}
609
610/* SH7757(GETHERC) */
611static struct sh_eth_cpu_data sh7757_data_giga = {
612 .chip_reset = sh_eth_chip_reset_giga,
613 .set_duplex = sh_eth_set_duplex,
614 .set_rate = sh_eth_set_rate_giga,
615
616 .register_type = SH_ETH_REG_GIGABIT,
617
618 .ecsr_value = ECSR_ICD | ECSR_MPD,
619 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
620 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
621
622 .tx_check = EESR_TC1 | EESR_FTC,
623 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
624 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
625 EESR_TDE | EESR_ECI,
626 .fdr_value = 0x0000072f,
627 .rmcr_value = RMCR_RNC,
628
629 .irq_flags = IRQF_SHARED,
630 .apr = 1,
631 .mpr = 1,
632 .tpauser = 1,
633 .bculr = 1,
634 .hw_swap = 1,
635 .rpadir = 1,
636 .rpadir_value = 2 << 16,
637 .no_trimd = 1,
638 .no_ade = 1,
639 .tsu = 1,
640};
641
642static void sh_eth_chip_reset(struct net_device *ndev)
643{
644 struct sh_eth_private *mdp = netdev_priv(ndev);
645
646 /* reset device */
647 sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
648 mdelay(1);
649}
650
651static void sh_eth_set_rate_gether(struct net_device *ndev)
652{
653 struct sh_eth_private *mdp = netdev_priv(ndev);
654
655 switch (mdp->speed) {
656 case 10: /* 10BASE */
657 sh_eth_write(ndev, GECMR_10, GECMR);
658 break;
659 case 100:/* 100BASE */
660 sh_eth_write(ndev, GECMR_100, GECMR);
661 break;
662 case 1000: /* 1000BASE */
663 sh_eth_write(ndev, GECMR_1000, GECMR);
664 break;
665 default:
666 break;
667 }
668}
669
670/* SH7734 */
671static struct sh_eth_cpu_data sh7734_data = {
672 .chip_reset = sh_eth_chip_reset,
673 .set_duplex = sh_eth_set_duplex,
674 .set_rate = sh_eth_set_rate_gether,
675
676 .register_type = SH_ETH_REG_GIGABIT,
677
678 .ecsr_value = ECSR_ICD | ECSR_MPD,
679 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
680 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
681
682 .tx_check = EESR_TC1 | EESR_FTC,
683 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
684 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
685 EESR_TDE | EESR_ECI,
686
687 .apr = 1,
688 .mpr = 1,
689 .tpauser = 1,
690 .bculr = 1,
691 .hw_swap = 1,
692 .no_trimd = 1,
693 .no_ade = 1,
694 .tsu = 1,
695 .hw_crc = 1,
696 .select_mii = 1,
697};
698
699/* SH7763 */
700static struct sh_eth_cpu_data sh7763_data = {
701 .chip_reset = sh_eth_chip_reset,
702 .set_duplex = sh_eth_set_duplex,
703 .set_rate = sh_eth_set_rate_gether,
704
705 .register_type = SH_ETH_REG_GIGABIT,
706
707 .ecsr_value = ECSR_ICD | ECSR_MPD,
708 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
709 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
710
711 .tx_check = EESR_TC1 | EESR_FTC,
712 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
713 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
714 EESR_ECI,
715
716 .apr = 1,
717 .mpr = 1,
718 .tpauser = 1,
719 .bculr = 1,
720 .hw_swap = 1,
721 .no_trimd = 1,
722 .no_ade = 1,
723 .tsu = 1,
724 .irq_flags = IRQF_SHARED,
725};
726
727static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
728{
729 struct sh_eth_private *mdp = netdev_priv(ndev);
730
731 /* reset device */
732 sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
733 mdelay(1);
734
735 sh_eth_select_mii(ndev);
736}
737
738/* R8A7740 */
739static struct sh_eth_cpu_data r8a7740_data = {
740 .chip_reset = sh_eth_chip_reset_r8a7740,
741 .set_duplex = sh_eth_set_duplex,
742 .set_rate = sh_eth_set_rate_gether,
743
744 .register_type = SH_ETH_REG_GIGABIT,
745
746 .ecsr_value = ECSR_ICD | ECSR_MPD,
747 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
748 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
749
750 .tx_check = EESR_TC1 | EESR_FTC,
751 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
752 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
753 EESR_TDE | EESR_ECI,
754 .fdr_value = 0x0000070f,
755 .rmcr_value = RMCR_RNC,
756
757 .apr = 1,
758 .mpr = 1,
759 .tpauser = 1,
760 .bculr = 1,
761 .hw_swap = 1,
762 .rpadir = 1,
763 .rpadir_value = 2 << 16,
764 .no_trimd = 1,
765 .no_ade = 1,
766 .tsu = 1,
767 .select_mii = 1,
768 .shift_rd0 = 1,
769};
770
771/* R7S72100 */
772static struct sh_eth_cpu_data r7s72100_data = {
773 .chip_reset = sh_eth_chip_reset,
774 .set_duplex = sh_eth_set_duplex,
775
776 .register_type = SH_ETH_REG_FAST_RZ,
777
778 .ecsr_value = ECSR_ICD,
779 .ecsipr_value = ECSIPR_ICDIP,
780 .eesipr_value = 0xff7f009f,
781
782 .tx_check = EESR_TC1 | EESR_FTC,
783 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
784 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
785 EESR_TDE | EESR_ECI,
786 .fdr_value = 0x0000070f,
787 .rmcr_value = RMCR_RNC,
788
789 .no_psr = 1,
790 .apr = 1,
791 .mpr = 1,
792 .tpauser = 1,
793 .hw_swap = 1,
794 .rpadir = 1,
795 .rpadir_value = 2 << 16,
796 .no_trimd = 1,
797 .no_ade = 1,
798 .hw_crc = 1,
799 .tsu = 1,
800 .shift_rd0 = 1,
801};
802
803static struct sh_eth_cpu_data sh7619_data = {
804 .register_type = SH_ETH_REG_FAST_SH3_SH2,
805
806 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
807
808 .apr = 1,
809 .mpr = 1,
810 .tpauser = 1,
811 .hw_swap = 1,
812};
813
814static struct sh_eth_cpu_data sh771x_data = {
815 .register_type = SH_ETH_REG_FAST_SH3_SH2,
816
817 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
818 .tsu = 1,
819};
820
821static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
822{
823 if (!cd->ecsr_value)
824 cd->ecsr_value = DEFAULT_ECSR_INIT;
825
826 if (!cd->ecsipr_value)
827 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
828
829 if (!cd->fcftr_value)
830 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
831 DEFAULT_FIFO_F_D_RFD;
832
833 if (!cd->fdr_value)
834 cd->fdr_value = DEFAULT_FDR_INIT;
835
836 if (!cd->rmcr_value)
837 cd->rmcr_value = DEFAULT_RMCR_VALUE;
838
839 if (!cd->tx_check)
840 cd->tx_check = DEFAULT_TX_CHECK;
841
842 if (!cd->eesr_err_check)
843 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
844}
845
846static int sh_eth_check_reset(struct net_device *ndev)
847{
848 int ret = 0;
849 int cnt = 100;
850
851 while (cnt > 0) {
852 if (!(sh_eth_read(ndev, EDMR) & 0x3))
853 break;
854 mdelay(1);
855 cnt--;
856 }
857 if (cnt <= 0) {
858 netdev_err(ndev, "Device reset failed\n");
859 ret = -ETIMEDOUT;
860 }
861 return ret;
862}
863
864static int sh_eth_reset(struct net_device *ndev)
865{
866 struct sh_eth_private *mdp = netdev_priv(ndev);
867 int ret = 0;
868
869 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
870 sh_eth_write(ndev, EDSR_ENALL, EDSR);
871 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
872 EDMR);
873
874 ret = sh_eth_check_reset(ndev);
875 if (ret)
876 return ret;
877
878 /* Table Init */
879 sh_eth_write(ndev, 0x0, TDLAR);
880 sh_eth_write(ndev, 0x0, TDFAR);
881 sh_eth_write(ndev, 0x0, TDFXR);
882 sh_eth_write(ndev, 0x0, TDFFR);
883 sh_eth_write(ndev, 0x0, RDLAR);
884 sh_eth_write(ndev, 0x0, RDFAR);
885 sh_eth_write(ndev, 0x0, RDFXR);
886 sh_eth_write(ndev, 0x0, RDFFR);
887
888 /* Reset HW CRC register */
889 if (mdp->cd->hw_crc)
890 sh_eth_write(ndev, 0x0, CSMR);
891
892 /* Select MII mode */
893 if (mdp->cd->select_mii)
894 sh_eth_select_mii(ndev);
895 } else {
896 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
897 EDMR);
898 mdelay(3);
899 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
900 EDMR);
901 }
902
903 return ret;
904}
905
906#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
907static void sh_eth_set_receive_align(struct sk_buff *skb)
908{
909 int reserve;
910
911 reserve = SH4_SKB_RX_ALIGN - ((u32)skb->data & (SH4_SKB_RX_ALIGN - 1));
912 if (reserve)
913 skb_reserve(skb, reserve);
914}
915#else
916static void sh_eth_set_receive_align(struct sk_buff *skb)
917{
918 skb_reserve(skb, SH2_SH3_SKB_RX_ALIGN);
919}
920#endif
921
922
923/* CPU <-> EDMAC endian convert */
924static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
925{
926 switch (mdp->edmac_endian) {
927 case EDMAC_LITTLE_ENDIAN:
928 return cpu_to_le32(x);
929 case EDMAC_BIG_ENDIAN:
930 return cpu_to_be32(x);
931 }
932 return x;
933}
934
935static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
936{
937 switch (mdp->edmac_endian) {
938 case EDMAC_LITTLE_ENDIAN:
939 return le32_to_cpu(x);
940 case EDMAC_BIG_ENDIAN:
941 return be32_to_cpu(x);
942 }
943 return x;
944}
945
946/* Program the hardware MAC address from dev->dev_addr. */
947static void update_mac_address(struct net_device *ndev)
948{
949 sh_eth_write(ndev,
950 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
951 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
952 sh_eth_write(ndev,
953 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
954}
955
956/* Get MAC address from SuperH MAC address register
957 *
958 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
959 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
960 * When you want use this device, you must set MAC address in bootloader.
961 *
962 */
963static void read_mac_address(struct net_device *ndev, unsigned char *mac)
964{
965 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
966 memcpy(ndev->dev_addr, mac, ETH_ALEN);
967 } else {
968 ndev->dev_addr[0] = (sh_eth_read(ndev, MAHR) >> 24);
969 ndev->dev_addr[1] = (sh_eth_read(ndev, MAHR) >> 16) & 0xFF;
970 ndev->dev_addr[2] = (sh_eth_read(ndev, MAHR) >> 8) & 0xFF;
971 ndev->dev_addr[3] = (sh_eth_read(ndev, MAHR) & 0xFF);
972 ndev->dev_addr[4] = (sh_eth_read(ndev, MALR) >> 8) & 0xFF;
973 ndev->dev_addr[5] = (sh_eth_read(ndev, MALR) & 0xFF);
974 }
975}
976
977static unsigned long sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
978{
979 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
980 return EDTRR_TRNS_GETHER;
981 else
982 return EDTRR_TRNS_ETHER;
983}
984
985struct bb_info {
986 void (*set_gate)(void *addr);
987 struct mdiobb_ctrl ctrl;
988 void *addr;
989 u32 mmd_msk;/* MMD */
990 u32 mdo_msk;
991 u32 mdi_msk;
992 u32 mdc_msk;
993};
994
995/* PHY bit set */
996static void bb_set(void *addr, u32 msk)
997{
998 iowrite32(ioread32(addr) | msk, addr);
999}
1000
1001/* PHY bit clear */
1002static void bb_clr(void *addr, u32 msk)
1003{
1004 iowrite32((ioread32(addr) & ~msk), addr);
1005}
1006
1007/* PHY bit read */
1008static int bb_read(void *addr, u32 msk)
1009{
1010 return (ioread32(addr) & msk) != 0;
1011}
1012
1013/* Data I/O pin control */
1014static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1015{
1016 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
1017
1018 if (bitbang->set_gate)
1019 bitbang->set_gate(bitbang->addr);
1020
1021 if (bit)
1022 bb_set(bitbang->addr, bitbang->mmd_msk);
1023 else
1024 bb_clr(bitbang->addr, bitbang->mmd_msk);
1025}
1026
1027/* Set bit data*/
1028static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
1029{
1030 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
1031
1032 if (bitbang->set_gate)
1033 bitbang->set_gate(bitbang->addr);
1034
1035 if (bit)
1036 bb_set(bitbang->addr, bitbang->mdo_msk);
1037 else
1038 bb_clr(bitbang->addr, bitbang->mdo_msk);
1039}
1040
1041/* Get bit data*/
1042static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
1043{
1044 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
1045
1046 if (bitbang->set_gate)
1047 bitbang->set_gate(bitbang->addr);
1048
1049 return bb_read(bitbang->addr, bitbang->mdi_msk);
1050}
1051
1052/* MDC pin control */
1053static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1054{
1055 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
1056
1057 if (bitbang->set_gate)
1058 bitbang->set_gate(bitbang->addr);
1059
1060 if (bit)
1061 bb_set(bitbang->addr, bitbang->mdc_msk);
1062 else
1063 bb_clr(bitbang->addr, bitbang->mdc_msk);
1064}
1065
1066/* mdio bus control struct */
1067static struct mdiobb_ops bb_ops = {
1068 .owner = THIS_MODULE,
1069 .set_mdc = sh_mdc_ctrl,
1070 .set_mdio_dir = sh_mmd_ctrl,
1071 .set_mdio_data = sh_set_mdio,
1072 .get_mdio_data = sh_get_mdio,
1073};
1074
1075/* free skb and descriptor buffer */
1076static void sh_eth_ring_free(struct net_device *ndev)
1077{
1078 struct sh_eth_private *mdp = netdev_priv(ndev);
1079 int i;
1080
1081 /* Free Rx skb ringbuffer */
1082 if (mdp->rx_skbuff) {
1083 for (i = 0; i < mdp->num_rx_ring; i++) {
1084 if (mdp->rx_skbuff[i])
1085 dev_kfree_skb(mdp->rx_skbuff[i]);
1086 }
1087 }
1088 kfree(mdp->rx_skbuff);
1089 mdp->rx_skbuff = NULL;
1090
1091 /* Free Tx skb ringbuffer */
1092 if (mdp->tx_skbuff) {
1093 for (i = 0; i < mdp->num_tx_ring; i++) {
1094 if (mdp->tx_skbuff[i])
1095 dev_kfree_skb(mdp->tx_skbuff[i]);
1096 }
1097 }
1098 kfree(mdp->tx_skbuff);
1099 mdp->tx_skbuff = NULL;
1100}
1101
1102/* format skb and descriptor buffer */
1103static void sh_eth_ring_format(struct net_device *ndev)
1104{
1105 struct sh_eth_private *mdp = netdev_priv(ndev);
1106 int i;
1107 struct sk_buff *skb;
1108 struct sh_eth_rxdesc *rxdesc = NULL;
1109 struct sh_eth_txdesc *txdesc = NULL;
1110 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1111 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
1112
1113 mdp->cur_rx = 0;
1114 mdp->cur_tx = 0;
1115 mdp->dirty_rx = 0;
1116 mdp->dirty_tx = 0;
1117
1118 memset(mdp->rx_ring, 0, rx_ringsize);
1119
1120 /* build Rx ring buffer */
1121 for (i = 0; i < mdp->num_rx_ring; i++) {
1122 /* skb */
1123 mdp->rx_skbuff[i] = NULL;
1124 skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
1125 mdp->rx_skbuff[i] = skb;
1126 if (skb == NULL)
1127 break;
1128 dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
1129 DMA_FROM_DEVICE);
1130 sh_eth_set_receive_align(skb);
1131
1132 /* RX descriptor */
1133 rxdesc = &mdp->rx_ring[i];
1134 rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
1135 rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
1136
1137 /* The size of the buffer is 16 byte boundary. */
1138 rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
1139 /* Rx descriptor address set */
1140 if (i == 0) {
1141 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
1142 if (sh_eth_is_gether(mdp) ||
1143 sh_eth_is_rz_fast_ether(mdp))
1144 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
1145 }
1146 }
1147
1148 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
1149
1150 /* Mark the last entry as wrapping the ring. */
1151 rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
1152
1153 memset(mdp->tx_ring, 0, tx_ringsize);
1154
1155 /* build Tx ring buffer */
1156 for (i = 0; i < mdp->num_tx_ring; i++) {
1157 mdp->tx_skbuff[i] = NULL;
1158 txdesc = &mdp->tx_ring[i];
1159 txdesc->status = cpu_to_edmac(mdp, TD_TFP);
1160 txdesc->buffer_length = 0;
1161 if (i == 0) {
1162 /* Tx descriptor address set */
1163 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
1164 if (sh_eth_is_gether(mdp) ||
1165 sh_eth_is_rz_fast_ether(mdp))
1166 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
1167 }
1168 }
1169
1170 txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
1171}
1172
1173/* Get skb and descriptor buffer */
1174static int sh_eth_ring_init(struct net_device *ndev)
1175{
1176 struct sh_eth_private *mdp = netdev_priv(ndev);
1177 int rx_ringsize, tx_ringsize, ret = 0;
1178
1179 /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
1180 * card needs room to do 8 byte alignment, +2 so we can reserve
1181 * the first 2 bytes, and +16 gets room for the status word from the
1182 * card.
1183 */
1184 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1185 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
1186 if (mdp->cd->rpadir)
1187 mdp->rx_buf_sz += NET_IP_ALIGN;
1188
1189 /* Allocate RX and TX skb rings */
1190 mdp->rx_skbuff = kmalloc_array(mdp->num_rx_ring,
1191 sizeof(*mdp->rx_skbuff), GFP_KERNEL);
1192 if (!mdp->rx_skbuff) {
1193 ret = -ENOMEM;
1194 return ret;
1195 }
1196
1197 mdp->tx_skbuff = kmalloc_array(mdp->num_tx_ring,
1198 sizeof(*mdp->tx_skbuff), GFP_KERNEL);
1199 if (!mdp->tx_skbuff) {
1200 ret = -ENOMEM;
1201 goto skb_ring_free;
1202 }
1203
1204 /* Allocate all Rx descriptors. */
1205 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
1206 mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
1207 GFP_KERNEL);
1208 if (!mdp->rx_ring) {
1209 ret = -ENOMEM;
1210 goto desc_ring_free;
1211 }
1212
1213 mdp->dirty_rx = 0;
1214
1215 /* Allocate all Tx descriptors. */
1216 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
1217 mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
1218 GFP_KERNEL);
1219 if (!mdp->tx_ring) {
1220 ret = -ENOMEM;
1221 goto desc_ring_free;
1222 }
1223 return ret;
1224
1225desc_ring_free:
1226 /* free DMA buffer */
1227 dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
1228
1229skb_ring_free:
1230 /* Free Rx and Tx skb ring buffer */
1231 sh_eth_ring_free(ndev);
1232 mdp->tx_ring = NULL;
1233 mdp->rx_ring = NULL;
1234
1235 return ret;
1236}
1237
1238static void sh_eth_free_dma_buffer(struct sh_eth_private *mdp)
1239{
1240 int ringsize;
1241
1242 if (mdp->rx_ring) {
1243 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
1244 dma_free_coherent(NULL, ringsize, mdp->rx_ring,
1245 mdp->rx_desc_dma);
1246 mdp->rx_ring = NULL;
1247 }
1248
1249 if (mdp->tx_ring) {
1250 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
1251 dma_free_coherent(NULL, ringsize, mdp->tx_ring,
1252 mdp->tx_desc_dma);
1253 mdp->tx_ring = NULL;
1254 }
1255}
1256
1257static int sh_eth_dev_init(struct net_device *ndev, bool start)
1258{
1259 int ret = 0;
1260 struct sh_eth_private *mdp = netdev_priv(ndev);
1261 u32 val;
1262
1263 /* Soft Reset */
1264 ret = sh_eth_reset(ndev);
1265 if (ret)
1266 return ret;
1267
1268 if (mdp->cd->rmiimode)
1269 sh_eth_write(ndev, 0x1, RMIIMODE);
1270
1271 /* Descriptor format */
1272 sh_eth_ring_format(ndev);
1273 if (mdp->cd->rpadir)
1274 sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
1275
1276 /* all sh_eth int mask */
1277 sh_eth_write(ndev, 0, EESIPR);
1278
1279#if defined(__LITTLE_ENDIAN)
1280 if (mdp->cd->hw_swap)
1281 sh_eth_write(ndev, EDMR_EL, EDMR);
1282 else
1283#endif
1284 sh_eth_write(ndev, 0, EDMR);
1285
1286 /* FIFO size set */
1287 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1288 sh_eth_write(ndev, 0, TFTR);
1289
1290 /* Frame recv control */
1291 sh_eth_write(ndev, mdp->cd->rmcr_value, RMCR);
1292
1293 sh_eth_write(ndev, DESC_I_RINT8 | DESC_I_RINT5 | DESC_I_TINT2, TRSCER);
1294
1295 if (mdp->cd->bculr)
1296 sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
1297
1298 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
1299
1300 if (!mdp->cd->no_trimd)
1301 sh_eth_write(ndev, 0, TRIMD);
1302
1303 /* Recv frame limit set register */
1304 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1305 RFLR);
1306
1307 sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
1308 if (start)
1309 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
1310
1311 /* PAUSE Prohibition */
1312 val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
1313 ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
1314
1315 sh_eth_write(ndev, val, ECMR);
1316
1317 if (mdp->cd->set_rate)
1318 mdp->cd->set_rate(ndev);
1319
1320 /* E-MAC Status Register clear */
1321 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
1322
1323 /* E-MAC Interrupt Enable register */
1324 if (start)
1325 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
1326
1327 /* Set MAC address */
1328 update_mac_address(ndev);
1329
1330 /* mask reset */
1331 if (mdp->cd->apr)
1332 sh_eth_write(ndev, APR_AP, APR);
1333 if (mdp->cd->mpr)
1334 sh_eth_write(ndev, MPR_MP, MPR);
1335 if (mdp->cd->tpauser)
1336 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
1337
1338 if (start) {
1339 /* Setting the Rx mode will start the Rx process. */
1340 sh_eth_write(ndev, EDRRR_R, EDRRR);
1341
1342 netif_start_queue(ndev);
1343 }
1344
1345 return ret;
1346}
1347
1348/* free Tx skb function */
1349static int sh_eth_txfree(struct net_device *ndev)
1350{
1351 struct sh_eth_private *mdp = netdev_priv(ndev);
1352 struct sh_eth_txdesc *txdesc;
1353 int free_num = 0;
1354 int entry = 0;
1355
1356 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
1357 entry = mdp->dirty_tx % mdp->num_tx_ring;
1358 txdesc = &mdp->tx_ring[entry];
1359 if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
1360 break;
1361 /* Free the original skb. */
1362 if (mdp->tx_skbuff[entry]) {
1363 dma_unmap_single(&ndev->dev, txdesc->addr,
1364 txdesc->buffer_length, DMA_TO_DEVICE);
1365 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1366 mdp->tx_skbuff[entry] = NULL;
1367 free_num++;
1368 }
1369 txdesc->status = cpu_to_edmac(mdp, TD_TFP);
1370 if (entry >= mdp->num_tx_ring - 1)
1371 txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
1372
1373 ndev->stats.tx_packets++;
1374 ndev->stats.tx_bytes += txdesc->buffer_length;
1375 }
1376 return free_num;
1377}
1378
1379/* Packet receive function */
1380static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
1381{
1382 struct sh_eth_private *mdp = netdev_priv(ndev);
1383 struct sh_eth_rxdesc *rxdesc;
1384
1385 int entry = mdp->cur_rx % mdp->num_rx_ring;
1386 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
1387 struct sk_buff *skb;
1388 int exceeded = 0;
1389 u16 pkt_len = 0;
1390 u32 desc_status;
1391
1392 rxdesc = &mdp->rx_ring[entry];
1393 while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
1394 desc_status = edmac_to_cpu(mdp, rxdesc->status);
1395 pkt_len = rxdesc->frame_length;
1396
1397 if (--boguscnt < 0)
1398 break;
1399
1400 if (*quota <= 0) {
1401 exceeded = 1;
1402 break;
1403 }
1404 (*quota)--;
1405
1406 if (!(desc_status & RDFEND))
1407 ndev->stats.rx_length_errors++;
1408
1409 /* In case of almost all GETHER/ETHERs, the Receive Frame State
1410 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
1411 * bit 0. However, in case of the R8A7740, R8A779x, and
1412 * R7S72100 the RFS bits are from bit 25 to bit 16. So, the
1413 * driver needs right shifting by 16.
1414 */
1415 if (mdp->cd->shift_rd0)
1416 desc_status >>= 16;
1417
1418 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1419 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
1420 ndev->stats.rx_errors++;
1421 if (desc_status & RD_RFS1)
1422 ndev->stats.rx_crc_errors++;
1423 if (desc_status & RD_RFS2)
1424 ndev->stats.rx_frame_errors++;
1425 if (desc_status & RD_RFS3)
1426 ndev->stats.rx_length_errors++;
1427 if (desc_status & RD_RFS4)
1428 ndev->stats.rx_length_errors++;
1429 if (desc_status & RD_RFS6)
1430 ndev->stats.rx_missed_errors++;
1431 if (desc_status & RD_RFS10)
1432 ndev->stats.rx_over_errors++;
1433 } else {
1434 if (!mdp->cd->hw_swap)
1435 sh_eth_soft_swap(
1436 phys_to_virt(ALIGN(rxdesc->addr, 4)),
1437 pkt_len + 2);
1438 skb = mdp->rx_skbuff[entry];
1439 mdp->rx_skbuff[entry] = NULL;
1440 if (mdp->cd->rpadir)
1441 skb_reserve(skb, NET_IP_ALIGN);
1442 dma_sync_single_for_cpu(&ndev->dev, rxdesc->addr,
1443 mdp->rx_buf_sz,
1444 DMA_FROM_DEVICE);
1445 skb_put(skb, pkt_len);
1446 skb->protocol = eth_type_trans(skb, ndev);
1447 netif_receive_skb(skb);
1448 ndev->stats.rx_packets++;
1449 ndev->stats.rx_bytes += pkt_len;
1450 }
1451 rxdesc->status |= cpu_to_edmac(mdp, RD_RACT);
1452 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
1453 rxdesc = &mdp->rx_ring[entry];
1454 }
1455
1456 /* Refill the Rx ring buffers. */
1457 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
1458 entry = mdp->dirty_rx % mdp->num_rx_ring;
1459 rxdesc = &mdp->rx_ring[entry];
1460 /* The size of the buffer is 16 byte boundary. */
1461 rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
1462
1463 if (mdp->rx_skbuff[entry] == NULL) {
1464 skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
1465 mdp->rx_skbuff[entry] = skb;
1466 if (skb == NULL)
1467 break; /* Better luck next round. */
1468 dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
1469 DMA_FROM_DEVICE);
1470 sh_eth_set_receive_align(skb);
1471
1472 skb_checksum_none_assert(skb);
1473 rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
1474 }
1475 if (entry >= mdp->num_rx_ring - 1)
1476 rxdesc->status |=
1477 cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
1478 else
1479 rxdesc->status |=
1480 cpu_to_edmac(mdp, RD_RACT | RD_RFP);
1481 }
1482
1483 /* Restart Rx engine if stopped. */
1484 /* If we don't need to check status, don't. -KDU */
1485 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
1486 /* fix the values for the next receiving if RDE is set */
1487 if (intr_status & EESR_RDE) {
1488 u32 count = (sh_eth_read(ndev, RDFAR) -
1489 sh_eth_read(ndev, RDLAR)) >> 4;
1490
1491 mdp->cur_rx = count;
1492 mdp->dirty_rx = count;
1493 }
1494 sh_eth_write(ndev, EDRRR_R, EDRRR);
1495 }
1496
1497 return exceeded;
1498}
1499
1500static void sh_eth_rcv_snd_disable(struct net_device *ndev)
1501{
1502 /* disable tx and rx */
1503 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
1504 ~(ECMR_RE | ECMR_TE), ECMR);
1505}
1506
1507static void sh_eth_rcv_snd_enable(struct net_device *ndev)
1508{
1509 /* enable tx and rx */
1510 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
1511 (ECMR_RE | ECMR_TE), ECMR);
1512}
1513
1514/* error control function */
1515static void sh_eth_error(struct net_device *ndev, int intr_status)
1516{
1517 struct sh_eth_private *mdp = netdev_priv(ndev);
1518 u32 felic_stat;
1519 u32 link_stat;
1520 u32 mask;
1521
1522 if (intr_status & EESR_ECI) {
1523 felic_stat = sh_eth_read(ndev, ECSR);
1524 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
1525 if (felic_stat & ECSR_ICD)
1526 ndev->stats.tx_carrier_errors++;
1527 if (felic_stat & ECSR_LCHNG) {
1528 /* Link Changed */
1529 if (mdp->cd->no_psr || mdp->no_ether_link) {
1530 goto ignore_link;
1531 } else {
1532 link_stat = (sh_eth_read(ndev, PSR));
1533 if (mdp->ether_link_active_low)
1534 link_stat = ~link_stat;
1535 }
1536 if (!(link_stat & PHY_ST_LINK)) {
1537 sh_eth_rcv_snd_disable(ndev);
1538 } else {
1539 /* Link Up */
1540 sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
1541 ~DMAC_M_ECI, EESIPR);
1542 /* clear int */
1543 sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
1544 ECSR);
1545 sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
1546 DMAC_M_ECI, EESIPR);
1547 /* enable tx and rx */
1548 sh_eth_rcv_snd_enable(ndev);
1549 }
1550 }
1551 }
1552
1553ignore_link:
1554 if (intr_status & EESR_TWB) {
1555 /* Unused write back interrupt */
1556 if (intr_status & EESR_TABT) { /* Transmit Abort int */
1557 ndev->stats.tx_aborted_errors++;
1558 netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
1559 }
1560 }
1561
1562 if (intr_status & EESR_RABT) {
1563 /* Receive Abort int */
1564 if (intr_status & EESR_RFRMER) {
1565 /* Receive Frame Overflow int */
1566 ndev->stats.rx_frame_errors++;
1567 netif_err(mdp, rx_err, ndev, "Receive Abort\n");
1568 }
1569 }
1570
1571 if (intr_status & EESR_TDE) {
1572 /* Transmit Descriptor Empty int */
1573 ndev->stats.tx_fifo_errors++;
1574 netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
1575 }
1576
1577 if (intr_status & EESR_TFE) {
1578 /* FIFO under flow */
1579 ndev->stats.tx_fifo_errors++;
1580 netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
1581 }
1582
1583 if (intr_status & EESR_RDE) {
1584 /* Receive Descriptor Empty int */
1585 ndev->stats.rx_over_errors++;
1586 netif_err(mdp, rx_err, ndev, "Receive Descriptor Empty\n");
1587 }
1588
1589 if (intr_status & EESR_RFE) {
1590 /* Receive FIFO Overflow int */
1591 ndev->stats.rx_fifo_errors++;
1592 netif_err(mdp, rx_err, ndev, "Receive FIFO Overflow\n");
1593 }
1594
1595 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1596 /* Address Error */
1597 ndev->stats.tx_fifo_errors++;
1598 netif_err(mdp, tx_err, ndev, "Address Error\n");
1599 }
1600
1601 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1602 if (mdp->cd->no_ade)
1603 mask &= ~EESR_ADE;
1604 if (intr_status & mask) {
1605 /* Tx error */
1606 u32 edtrr = sh_eth_read(ndev, EDTRR);
1607
1608 /* dmesg */
1609 netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
1610 intr_status, mdp->cur_tx, mdp->dirty_tx,
1611 (u32)ndev->state, edtrr);
1612 /* dirty buffer free */
1613 sh_eth_txfree(ndev);
1614
1615 /* SH7712 BUG */
1616 if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
1617 /* tx dma start */
1618 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
1619 }
1620 /* wakeup */
1621 netif_wake_queue(ndev);
1622 }
1623}
1624
1625static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1626{
1627 struct net_device *ndev = netdev;
1628 struct sh_eth_private *mdp = netdev_priv(ndev);
1629 struct sh_eth_cpu_data *cd = mdp->cd;
1630 irqreturn_t ret = IRQ_NONE;
1631 unsigned long intr_status, intr_enable;
1632
1633 spin_lock(&mdp->lock);
1634
1635 /* Get interrupt status */
1636 intr_status = sh_eth_read(ndev, EESR);
1637 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1638 * enabled since it's the one that comes thru regardless of the mask,
1639 * and we need to fully handle it in sh_eth_error() in order to quench
1640 * it as it doesn't get cleared by just writing 1 to the ECI bit...
1641 */
1642 intr_enable = sh_eth_read(ndev, EESIPR);
1643 intr_status &= intr_enable | DMAC_M_ECI;
1644 if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
1645 ret = IRQ_HANDLED;
1646 else
1647 goto other_irq;
1648
1649 if (intr_status & EESR_RX_CHECK) {
1650 if (napi_schedule_prep(&mdp->napi)) {
1651 /* Mask Rx interrupts */
1652 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1653 EESIPR);
1654 __napi_schedule(&mdp->napi);
1655 } else {
1656 netdev_warn(ndev,
1657 "ignoring interrupt, status 0x%08lx, mask 0x%08lx.\n",
1658 intr_status, intr_enable);
1659 }
1660 }
1661
1662 /* Tx Check */
1663 if (intr_status & cd->tx_check) {
1664 /* Clear Tx interrupts */
1665 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1666
1667 sh_eth_txfree(ndev);
1668 netif_wake_queue(ndev);
1669 }
1670
1671 if (intr_status & cd->eesr_err_check) {
1672 /* Clear error interrupts */
1673 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1674
1675 sh_eth_error(ndev, intr_status);
1676 }
1677
1678other_irq:
1679 spin_unlock(&mdp->lock);
1680
1681 return ret;
1682}
1683
1684static int sh_eth_poll(struct napi_struct *napi, int budget)
1685{
1686 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1687 napi);
1688 struct net_device *ndev = napi->dev;
1689 int quota = budget;
1690 unsigned long intr_status;
1691
1692 for (;;) {
1693 intr_status = sh_eth_read(ndev, EESR);
1694 if (!(intr_status & EESR_RX_CHECK))
1695 break;
1696 /* Clear Rx interrupts */
1697 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1698
1699 if (sh_eth_rx(ndev, intr_status, "a))
1700 goto out;
1701 }
1702
1703 napi_complete(napi);
1704
1705 /* Reenable Rx interrupts */
1706 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
1707out:
1708 return budget - quota;
1709}
1710
1711/* PHY state control function */
1712static void sh_eth_adjust_link(struct net_device *ndev)
1713{
1714 struct sh_eth_private *mdp = netdev_priv(ndev);
1715 struct phy_device *phydev = mdp->phydev;
1716 int new_state = 0;
1717
1718 if (phydev->link) {
1719 if (phydev->duplex != mdp->duplex) {
1720 new_state = 1;
1721 mdp->duplex = phydev->duplex;
1722 if (mdp->cd->set_duplex)
1723 mdp->cd->set_duplex(ndev);
1724 }
1725
1726 if (phydev->speed != mdp->speed) {
1727 new_state = 1;
1728 mdp->speed = phydev->speed;
1729 if (mdp->cd->set_rate)
1730 mdp->cd->set_rate(ndev);
1731 }
1732 if (!mdp->link) {
1733 sh_eth_write(ndev,
1734 sh_eth_read(ndev, ECMR) & ~ECMR_TXF,
1735 ECMR);
1736 new_state = 1;
1737 mdp->link = phydev->link;
1738 if (mdp->cd->no_psr || mdp->no_ether_link)
1739 sh_eth_rcv_snd_enable(ndev);
1740 }
1741 } else if (mdp->link) {
1742 new_state = 1;
1743 mdp->link = 0;
1744 mdp->speed = 0;
1745 mdp->duplex = -1;
1746 if (mdp->cd->no_psr || mdp->no_ether_link)
1747 sh_eth_rcv_snd_disable(ndev);
1748 }
1749
1750 if (new_state && netif_msg_link(mdp))
1751 phy_print_status(phydev);
1752}
1753
1754/* PHY init function */
1755static int sh_eth_phy_init(struct net_device *ndev)
1756{
1757 struct device_node *np = ndev->dev.parent->of_node;
1758 struct sh_eth_private *mdp = netdev_priv(ndev);
1759 struct phy_device *phydev = NULL;
1760
1761 mdp->link = 0;
1762 mdp->speed = 0;
1763 mdp->duplex = -1;
1764
1765 /* Try connect to PHY */
1766 if (np) {
1767 struct device_node *pn;
1768
1769 pn = of_parse_phandle(np, "phy-handle", 0);
1770 phydev = of_phy_connect(ndev, pn,
1771 sh_eth_adjust_link, 0,
1772 mdp->phy_interface);
1773
1774 if (!phydev)
1775 phydev = ERR_PTR(-ENOENT);
1776 } else {
1777 char phy_id[MII_BUS_ID_SIZE + 3];
1778
1779 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
1780 mdp->mii_bus->id, mdp->phy_id);
1781
1782 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
1783 mdp->phy_interface);
1784 }
1785
1786 if (IS_ERR(phydev)) {
1787 netdev_err(ndev, "failed to connect PHY\n");
1788 return PTR_ERR(phydev);
1789 }
1790
1791 netdev_info(ndev, "attached PHY %d (IRQ %d) to driver %s\n",
1792 phydev->addr, phydev->irq, phydev->drv->name);
1793
1794 mdp->phydev = phydev;
1795
1796 return 0;
1797}
1798
1799/* PHY control start function */
1800static int sh_eth_phy_start(struct net_device *ndev)
1801{
1802 struct sh_eth_private *mdp = netdev_priv(ndev);
1803 int ret;
1804
1805 ret = sh_eth_phy_init(ndev);
1806 if (ret)
1807 return ret;
1808
1809 phy_start(mdp->phydev);
1810
1811 return 0;
1812}
1813
1814static int sh_eth_get_settings(struct net_device *ndev,
1815 struct ethtool_cmd *ecmd)
1816{
1817 struct sh_eth_private *mdp = netdev_priv(ndev);
1818 unsigned long flags;
1819 int ret;
1820
1821 spin_lock_irqsave(&mdp->lock, flags);
1822 ret = phy_ethtool_gset(mdp->phydev, ecmd);
1823 spin_unlock_irqrestore(&mdp->lock, flags);
1824
1825 return ret;
1826}
1827
1828static int sh_eth_set_settings(struct net_device *ndev,
1829 struct ethtool_cmd *ecmd)
1830{
1831 struct sh_eth_private *mdp = netdev_priv(ndev);
1832 unsigned long flags;
1833 int ret;
1834
1835 spin_lock_irqsave(&mdp->lock, flags);
1836
1837 /* disable tx and rx */
1838 sh_eth_rcv_snd_disable(ndev);
1839
1840 ret = phy_ethtool_sset(mdp->phydev, ecmd);
1841 if (ret)
1842 goto error_exit;
1843
1844 if (ecmd->duplex == DUPLEX_FULL)
1845 mdp->duplex = 1;
1846 else
1847 mdp->duplex = 0;
1848
1849 if (mdp->cd->set_duplex)
1850 mdp->cd->set_duplex(ndev);
1851
1852error_exit:
1853 mdelay(1);
1854
1855 /* enable tx and rx */
1856 sh_eth_rcv_snd_enable(ndev);
1857
1858 spin_unlock_irqrestore(&mdp->lock, flags);
1859
1860 return ret;
1861}
1862
1863static int sh_eth_nway_reset(struct net_device *ndev)
1864{
1865 struct sh_eth_private *mdp = netdev_priv(ndev);
1866 unsigned long flags;
1867 int ret;
1868
1869 spin_lock_irqsave(&mdp->lock, flags);
1870 ret = phy_start_aneg(mdp->phydev);
1871 spin_unlock_irqrestore(&mdp->lock, flags);
1872
1873 return ret;
1874}
1875
1876static u32 sh_eth_get_msglevel(struct net_device *ndev)
1877{
1878 struct sh_eth_private *mdp = netdev_priv(ndev);
1879 return mdp->msg_enable;
1880}
1881
1882static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
1883{
1884 struct sh_eth_private *mdp = netdev_priv(ndev);
1885 mdp->msg_enable = value;
1886}
1887
1888static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
1889 "rx_current", "tx_current",
1890 "rx_dirty", "tx_dirty",
1891};
1892#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
1893
1894static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
1895{
1896 switch (sset) {
1897 case ETH_SS_STATS:
1898 return SH_ETH_STATS_LEN;
1899 default:
1900 return -EOPNOTSUPP;
1901 }
1902}
1903
1904static void sh_eth_get_ethtool_stats(struct net_device *ndev,
1905 struct ethtool_stats *stats, u64 *data)
1906{
1907 struct sh_eth_private *mdp = netdev_priv(ndev);
1908 int i = 0;
1909
1910 /* device-specific stats */
1911 data[i++] = mdp->cur_rx;
1912 data[i++] = mdp->cur_tx;
1913 data[i++] = mdp->dirty_rx;
1914 data[i++] = mdp->dirty_tx;
1915}
1916
1917static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
1918{
1919 switch (stringset) {
1920 case ETH_SS_STATS:
1921 memcpy(data, *sh_eth_gstrings_stats,
1922 sizeof(sh_eth_gstrings_stats));
1923 break;
1924 }
1925}
1926
1927static void sh_eth_get_ringparam(struct net_device *ndev,
1928 struct ethtool_ringparam *ring)
1929{
1930 struct sh_eth_private *mdp = netdev_priv(ndev);
1931
1932 ring->rx_max_pending = RX_RING_MAX;
1933 ring->tx_max_pending = TX_RING_MAX;
1934 ring->rx_pending = mdp->num_rx_ring;
1935 ring->tx_pending = mdp->num_tx_ring;
1936}
1937
1938static int sh_eth_set_ringparam(struct net_device *ndev,
1939 struct ethtool_ringparam *ring)
1940{
1941 struct sh_eth_private *mdp = netdev_priv(ndev);
1942 int ret;
1943
1944 if (ring->tx_pending > TX_RING_MAX ||
1945 ring->rx_pending > RX_RING_MAX ||
1946 ring->tx_pending < TX_RING_MIN ||
1947 ring->rx_pending < RX_RING_MIN)
1948 return -EINVAL;
1949 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
1950 return -EINVAL;
1951
1952 if (netif_running(ndev)) {
1953 netif_tx_disable(ndev);
1954 /* Disable interrupts by clearing the interrupt mask. */
1955 sh_eth_write(ndev, 0x0000, EESIPR);
1956 /* Stop the chip's Tx and Rx processes. */
1957 sh_eth_write(ndev, 0, EDTRR);
1958 sh_eth_write(ndev, 0, EDRRR);
1959 synchronize_irq(ndev->irq);
1960 }
1961
1962 /* Free all the skbuffs in the Rx queue. */
1963 sh_eth_ring_free(ndev);
1964 /* Free DMA buffer */
1965 sh_eth_free_dma_buffer(mdp);
1966
1967 /* Set new parameters */
1968 mdp->num_rx_ring = ring->rx_pending;
1969 mdp->num_tx_ring = ring->tx_pending;
1970
1971 ret = sh_eth_ring_init(ndev);
1972 if (ret < 0) {
1973 netdev_err(ndev, "%s: sh_eth_ring_init failed.\n", __func__);
1974 return ret;
1975 }
1976 ret = sh_eth_dev_init(ndev, false);
1977 if (ret < 0) {
1978 netdev_err(ndev, "%s: sh_eth_dev_init failed.\n", __func__);
1979 return ret;
1980 }
1981
1982 if (netif_running(ndev)) {
1983 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
1984 /* Setting the Rx mode will start the Rx process. */
1985 sh_eth_write(ndev, EDRRR_R, EDRRR);
1986 netif_wake_queue(ndev);
1987 }
1988
1989 return 0;
1990}
1991
1992static const struct ethtool_ops sh_eth_ethtool_ops = {
1993 .get_settings = sh_eth_get_settings,
1994 .set_settings = sh_eth_set_settings,
1995 .nway_reset = sh_eth_nway_reset,
1996 .get_msglevel = sh_eth_get_msglevel,
1997 .set_msglevel = sh_eth_set_msglevel,
1998 .get_link = ethtool_op_get_link,
1999 .get_strings = sh_eth_get_strings,
2000 .get_ethtool_stats = sh_eth_get_ethtool_stats,
2001 .get_sset_count = sh_eth_get_sset_count,
2002 .get_ringparam = sh_eth_get_ringparam,
2003 .set_ringparam = sh_eth_set_ringparam,
2004};
2005
2006/* network device open function */
2007static int sh_eth_open(struct net_device *ndev)
2008{
2009 int ret = 0;
2010 struct sh_eth_private *mdp = netdev_priv(ndev);
2011
2012 pm_runtime_get_sync(&mdp->pdev->dev);
2013
2014 napi_enable(&mdp->napi);
2015
2016 ret = request_irq(ndev->irq, sh_eth_interrupt,
2017 mdp->cd->irq_flags, ndev->name, ndev);
2018 if (ret) {
2019 netdev_err(ndev, "Can not assign IRQ number\n");
2020 goto out_napi_off;
2021 }
2022
2023 /* Descriptor set */
2024 ret = sh_eth_ring_init(ndev);
2025 if (ret)
2026 goto out_free_irq;
2027
2028 /* device init */
2029 ret = sh_eth_dev_init(ndev, true);
2030 if (ret)
2031 goto out_free_irq;
2032
2033 /* PHY control start*/
2034 ret = sh_eth_phy_start(ndev);
2035 if (ret)
2036 goto out_free_irq;
2037
2038 return ret;
2039
2040out_free_irq:
2041 free_irq(ndev->irq, ndev);
2042out_napi_off:
2043 napi_disable(&mdp->napi);
2044 pm_runtime_put_sync(&mdp->pdev->dev);
2045 return ret;
2046}
2047
2048/* Timeout function */
2049static void sh_eth_tx_timeout(struct net_device *ndev)
2050{
2051 struct sh_eth_private *mdp = netdev_priv(ndev);
2052 struct sh_eth_rxdesc *rxdesc;
2053 int i;
2054
2055 netif_stop_queue(ndev);
2056
2057 netif_err(mdp, timer, ndev,
2058 "transmit timed out, status %8.8x, resetting...\n",
2059 (int)sh_eth_read(ndev, EESR));
2060
2061 /* tx_errors count up */
2062 ndev->stats.tx_errors++;
2063
2064 /* Free all the skbuffs in the Rx queue. */
2065 for (i = 0; i < mdp->num_rx_ring; i++) {
2066 rxdesc = &mdp->rx_ring[i];
2067 rxdesc->status = 0;
2068 rxdesc->addr = 0xBADF00D0;
2069 if (mdp->rx_skbuff[i])
2070 dev_kfree_skb(mdp->rx_skbuff[i]);
2071 mdp->rx_skbuff[i] = NULL;
2072 }
2073 for (i = 0; i < mdp->num_tx_ring; i++) {
2074 if (mdp->tx_skbuff[i])
2075 dev_kfree_skb(mdp->tx_skbuff[i]);
2076 mdp->tx_skbuff[i] = NULL;
2077 }
2078
2079 /* device init */
2080 sh_eth_dev_init(ndev, true);
2081}
2082
2083/* Packet transmit function */
2084static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2085{
2086 struct sh_eth_private *mdp = netdev_priv(ndev);
2087 struct sh_eth_txdesc *txdesc;
2088 u32 entry;
2089 unsigned long flags;
2090
2091 spin_lock_irqsave(&mdp->lock, flags);
2092 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
2093 if (!sh_eth_txfree(ndev)) {
2094 netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
2095 netif_stop_queue(ndev);
2096 spin_unlock_irqrestore(&mdp->lock, flags);
2097 return NETDEV_TX_BUSY;
2098 }
2099 }
2100 spin_unlock_irqrestore(&mdp->lock, flags);
2101
2102 entry = mdp->cur_tx % mdp->num_tx_ring;
2103 mdp->tx_skbuff[entry] = skb;
2104 txdesc = &mdp->tx_ring[entry];
2105 /* soft swap. */
2106 if (!mdp->cd->hw_swap)
2107 sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
2108 skb->len + 2);
2109 txdesc->addr = dma_map_single(&ndev->dev, skb->data, skb->len,
2110 DMA_TO_DEVICE);
2111 if (skb->len < ETH_ZLEN)
2112 txdesc->buffer_length = ETH_ZLEN;
2113 else
2114 txdesc->buffer_length = skb->len;
2115
2116 if (entry >= mdp->num_tx_ring - 1)
2117 txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
2118 else
2119 txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
2120
2121 mdp->cur_tx++;
2122
2123 if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
2124 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
2125
2126 return NETDEV_TX_OK;
2127}
2128
2129/* device close function */
2130static int sh_eth_close(struct net_device *ndev)
2131{
2132 struct sh_eth_private *mdp = netdev_priv(ndev);
2133
2134 netif_stop_queue(ndev);
2135
2136 /* Disable interrupts by clearing the interrupt mask. */
2137 sh_eth_write(ndev, 0x0000, EESIPR);
2138
2139 /* Stop the chip's Tx and Rx processes. */
2140 sh_eth_write(ndev, 0, EDTRR);
2141 sh_eth_write(ndev, 0, EDRRR);
2142
2143 /* PHY Disconnect */
2144 if (mdp->phydev) {
2145 phy_stop(mdp->phydev);
2146 phy_disconnect(mdp->phydev);
2147 }
2148
2149 free_irq(ndev->irq, ndev);
2150
2151 napi_disable(&mdp->napi);
2152
2153 /* Free all the skbuffs in the Rx queue. */
2154 sh_eth_ring_free(ndev);
2155
2156 /* free DMA buffer */
2157 sh_eth_free_dma_buffer(mdp);
2158
2159 pm_runtime_put_sync(&mdp->pdev->dev);
2160
2161 return 0;
2162}
2163
2164static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2165{
2166 struct sh_eth_private *mdp = netdev_priv(ndev);
2167
2168 if (sh_eth_is_rz_fast_ether(mdp))
2169 return &ndev->stats;
2170
2171 pm_runtime_get_sync(&mdp->pdev->dev);
2172
2173 ndev->stats.tx_dropped += sh_eth_read(ndev, TROCR);
2174 sh_eth_write(ndev, 0, TROCR); /* (write clear) */
2175 ndev->stats.collisions += sh_eth_read(ndev, CDCR);
2176 sh_eth_write(ndev, 0, CDCR); /* (write clear) */
2177 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, LCCR);
2178 sh_eth_write(ndev, 0, LCCR); /* (write clear) */
2179 if (sh_eth_is_gether(mdp)) {
2180 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CERCR);
2181 sh_eth_write(ndev, 0, CERCR); /* (write clear) */
2182 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CEECR);
2183 sh_eth_write(ndev, 0, CEECR); /* (write clear) */
2184 } else {
2185 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CNDCR);
2186 sh_eth_write(ndev, 0, CNDCR); /* (write clear) */
2187 }
2188 pm_runtime_put_sync(&mdp->pdev->dev);
2189
2190 return &ndev->stats;
2191}
2192
2193/* ioctl to device function */
2194static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
2195{
2196 struct sh_eth_private *mdp = netdev_priv(ndev);
2197 struct phy_device *phydev = mdp->phydev;
2198
2199 if (!netif_running(ndev))
2200 return -EINVAL;
2201
2202 if (!phydev)
2203 return -ENODEV;
2204
2205 return phy_mii_ioctl(phydev, rq, cmd);
2206}
2207
2208/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
2209static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
2210 int entry)
2211{
2212 return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
2213}
2214
2215static u32 sh_eth_tsu_get_post_mask(int entry)
2216{
2217 return 0x0f << (28 - ((entry % 8) * 4));
2218}
2219
2220static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2221{
2222 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2223}
2224
2225static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2226 int entry)
2227{
2228 struct sh_eth_private *mdp = netdev_priv(ndev);
2229 u32 tmp;
2230 void *reg_offset;
2231
2232 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2233 tmp = ioread32(reg_offset);
2234 iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
2235}
2236
2237static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2238 int entry)
2239{
2240 struct sh_eth_private *mdp = netdev_priv(ndev);
2241 u32 post_mask, ref_mask, tmp;
2242 void *reg_offset;
2243
2244 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2245 post_mask = sh_eth_tsu_get_post_mask(entry);
2246 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2247
2248 tmp = ioread32(reg_offset);
2249 iowrite32(tmp & ~post_mask, reg_offset);
2250
2251 /* If other port enables, the function returns "true" */
2252 return tmp & ref_mask;
2253}
2254
2255static int sh_eth_tsu_busy(struct net_device *ndev)
2256{
2257 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2258 struct sh_eth_private *mdp = netdev_priv(ndev);
2259
2260 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2261 udelay(10);
2262 timeout--;
2263 if (timeout <= 0) {
2264 netdev_err(ndev, "%s: timeout\n", __func__);
2265 return -ETIMEDOUT;
2266 }
2267 }
2268
2269 return 0;
2270}
2271
2272static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
2273 const u8 *addr)
2274{
2275 u32 val;
2276
2277 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
2278 iowrite32(val, reg);
2279 if (sh_eth_tsu_busy(ndev) < 0)
2280 return -EBUSY;
2281
2282 val = addr[4] << 8 | addr[5];
2283 iowrite32(val, reg + 4);
2284 if (sh_eth_tsu_busy(ndev) < 0)
2285 return -EBUSY;
2286
2287 return 0;
2288}
2289
2290static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
2291{
2292 u32 val;
2293
2294 val = ioread32(reg);
2295 addr[0] = (val >> 24) & 0xff;
2296 addr[1] = (val >> 16) & 0xff;
2297 addr[2] = (val >> 8) & 0xff;
2298 addr[3] = val & 0xff;
2299 val = ioread32(reg + 4);
2300 addr[4] = (val >> 8) & 0xff;
2301 addr[5] = val & 0xff;
2302}
2303
2304
2305static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2306{
2307 struct sh_eth_private *mdp = netdev_priv(ndev);
2308 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2309 int i;
2310 u8 c_addr[ETH_ALEN];
2311
2312 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2313 sh_eth_tsu_read_entry(reg_offset, c_addr);
2314 if (ether_addr_equal(addr, c_addr))
2315 return i;
2316 }
2317
2318 return -ENOENT;
2319}
2320
2321static int sh_eth_tsu_find_empty(struct net_device *ndev)
2322{
2323 u8 blank[ETH_ALEN];
2324 int entry;
2325
2326 memset(blank, 0, sizeof(blank));
2327 entry = sh_eth_tsu_find_entry(ndev, blank);
2328 return (entry < 0) ? -ENOMEM : entry;
2329}
2330
2331static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2332 int entry)
2333{
2334 struct sh_eth_private *mdp = netdev_priv(ndev);
2335 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2336 int ret;
2337 u8 blank[ETH_ALEN];
2338
2339 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2340 ~(1 << (31 - entry)), TSU_TEN);
2341
2342 memset(blank, 0, sizeof(blank));
2343 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
2344 if (ret < 0)
2345 return ret;
2346 return 0;
2347}
2348
2349static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2350{
2351 struct sh_eth_private *mdp = netdev_priv(ndev);
2352 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2353 int i, ret;
2354
2355 if (!mdp->cd->tsu)
2356 return 0;
2357
2358 i = sh_eth_tsu_find_entry(ndev, addr);
2359 if (i < 0) {
2360 /* No entry found, create one */
2361 i = sh_eth_tsu_find_empty(ndev);
2362 if (i < 0)
2363 return -ENOMEM;
2364 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
2365 if (ret < 0)
2366 return ret;
2367
2368 /* Enable the entry */
2369 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2370 (1 << (31 - i)), TSU_TEN);
2371 }
2372
2373 /* Entry found or created, enable POST */
2374 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2375
2376 return 0;
2377}
2378
2379static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2380{
2381 struct sh_eth_private *mdp = netdev_priv(ndev);
2382 int i, ret;
2383
2384 if (!mdp->cd->tsu)
2385 return 0;
2386
2387 i = sh_eth_tsu_find_entry(ndev, addr);
2388 if (i) {
2389 /* Entry found */
2390 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2391 goto done;
2392
2393 /* Disable the entry if both ports was disabled */
2394 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2395 if (ret < 0)
2396 return ret;
2397 }
2398done:
2399 return 0;
2400}
2401
2402static int sh_eth_tsu_purge_all(struct net_device *ndev)
2403{
2404 struct sh_eth_private *mdp = netdev_priv(ndev);
2405 int i, ret;
2406
2407 if (unlikely(!mdp->cd->tsu))
2408 return 0;
2409
2410 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2411 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2412 continue;
2413
2414 /* Disable the entry if both ports was disabled */
2415 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2416 if (ret < 0)
2417 return ret;
2418 }
2419
2420 return 0;
2421}
2422
2423static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2424{
2425 struct sh_eth_private *mdp = netdev_priv(ndev);
2426 u8 addr[ETH_ALEN];
2427 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2428 int i;
2429
2430 if (unlikely(!mdp->cd->tsu))
2431 return;
2432
2433 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2434 sh_eth_tsu_read_entry(reg_offset, addr);
2435 if (is_multicast_ether_addr(addr))
2436 sh_eth_tsu_del_entry(ndev, addr);
2437 }
2438}
2439
2440/* Multicast reception directions set */
2441static void sh_eth_set_multicast_list(struct net_device *ndev)
2442{
2443 struct sh_eth_private *mdp = netdev_priv(ndev);
2444 u32 ecmr_bits;
2445 int mcast_all = 0;
2446 unsigned long flags;
2447
2448 spin_lock_irqsave(&mdp->lock, flags);
2449 /* Initial condition is MCT = 1, PRM = 0.
2450 * Depending on ndev->flags, set PRM or clear MCT
2451 */
2452 ecmr_bits = (sh_eth_read(ndev, ECMR) & ~ECMR_PRM) | ECMR_MCT;
2453
2454 if (!(ndev->flags & IFF_MULTICAST)) {
2455 sh_eth_tsu_purge_mcast(ndev);
2456 mcast_all = 1;
2457 }
2458 if (ndev->flags & IFF_ALLMULTI) {
2459 sh_eth_tsu_purge_mcast(ndev);
2460 ecmr_bits &= ~ECMR_MCT;
2461 mcast_all = 1;
2462 }
2463
2464 if (ndev->flags & IFF_PROMISC) {
2465 sh_eth_tsu_purge_all(ndev);
2466 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2467 } else if (mdp->cd->tsu) {
2468 struct netdev_hw_addr *ha;
2469 netdev_for_each_mc_addr(ha, ndev) {
2470 if (mcast_all && is_multicast_ether_addr(ha->addr))
2471 continue;
2472
2473 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2474 if (!mcast_all) {
2475 sh_eth_tsu_purge_mcast(ndev);
2476 ecmr_bits &= ~ECMR_MCT;
2477 mcast_all = 1;
2478 }
2479 }
2480 }
2481 } else {
2482 /* Normal, unicast/broadcast-only mode. */
2483 ecmr_bits = (ecmr_bits & ~ECMR_PRM) | ECMR_MCT;
2484 }
2485
2486 /* update the ethernet mode */
2487 sh_eth_write(ndev, ecmr_bits, ECMR);
2488
2489 spin_unlock_irqrestore(&mdp->lock, flags);
2490}
2491
2492static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2493{
2494 if (!mdp->port)
2495 return TSU_VTAG0;
2496 else
2497 return TSU_VTAG1;
2498}
2499
2500static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2501 __be16 proto, u16 vid)
2502{
2503 struct sh_eth_private *mdp = netdev_priv(ndev);
2504 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2505
2506 if (unlikely(!mdp->cd->tsu))
2507 return -EPERM;
2508
2509 /* No filtering if vid = 0 */
2510 if (!vid)
2511 return 0;
2512
2513 mdp->vlan_num_ids++;
2514
2515 /* The controller has one VLAN tag HW filter. So, if the filter is
2516 * already enabled, the driver disables it and the filte
2517 */
2518 if (mdp->vlan_num_ids > 1) {
2519 /* disable VLAN filter */
2520 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2521 return 0;
2522 }
2523
2524 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
2525 vtag_reg_index);
2526
2527 return 0;
2528}
2529
2530static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
2531 __be16 proto, u16 vid)
2532{
2533 struct sh_eth_private *mdp = netdev_priv(ndev);
2534 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2535
2536 if (unlikely(!mdp->cd->tsu))
2537 return -EPERM;
2538
2539 /* No filtering if vid = 0 */
2540 if (!vid)
2541 return 0;
2542
2543 mdp->vlan_num_ids--;
2544 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2545
2546 return 0;
2547}
2548
2549/* SuperH's TSU register init function */
2550static void sh_eth_tsu_init(struct sh_eth_private *mdp)
2551{
2552 if (sh_eth_is_rz_fast_ether(mdp)) {
2553 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2554 return;
2555 }
2556
2557 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
2558 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
2559 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
2560 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
2561 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
2562 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
2563 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
2564 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
2565 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
2566 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
2567 if (sh_eth_is_gether(mdp)) {
2568 sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
2569 sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
2570 } else {
2571 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
2572 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
2573 }
2574 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
2575 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
2576 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2577 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
2578 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
2579 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
2580 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
2581}
2582
2583/* MDIO bus release function */
2584static int sh_mdio_release(struct sh_eth_private *mdp)
2585{
2586 /* unregister mdio bus */
2587 mdiobus_unregister(mdp->mii_bus);
2588
2589 /* free bitbang info */
2590 free_mdio_bitbang(mdp->mii_bus);
2591
2592 return 0;
2593}
2594
2595/* MDIO bus init function */
2596static int sh_mdio_init(struct sh_eth_private *mdp,
2597 struct sh_eth_plat_data *pd)
2598{
2599 int ret, i;
2600 struct bb_info *bitbang;
2601 struct platform_device *pdev = mdp->pdev;
2602 struct device *dev = &mdp->pdev->dev;
2603
2604 /* create bit control struct for PHY */
2605 bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
2606 if (!bitbang)
2607 return -ENOMEM;
2608
2609 /* bitbang init */
2610 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
2611 bitbang->set_gate = pd->set_mdio_gate;
2612 bitbang->mdi_msk = PIR_MDI;
2613 bitbang->mdo_msk = PIR_MDO;
2614 bitbang->mmd_msk = PIR_MMD;
2615 bitbang->mdc_msk = PIR_MDC;
2616 bitbang->ctrl.ops = &bb_ops;
2617
2618 /* MII controller setting */
2619 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
2620 if (!mdp->mii_bus)
2621 return -ENOMEM;
2622
2623 /* Hook up MII support for ethtool */
2624 mdp->mii_bus->name = "sh_mii";
2625 mdp->mii_bus->parent = dev;
2626 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
2627 pdev->name, pdev->id);
2628
2629 /* PHY IRQ */
2630 mdp->mii_bus->irq = devm_kzalloc(dev, sizeof(int) * PHY_MAX_ADDR,
2631 GFP_KERNEL);
2632 if (!mdp->mii_bus->irq) {
2633 ret = -ENOMEM;
2634 goto out_free_bus;
2635 }
2636
2637 /* register MDIO bus */
2638 if (dev->of_node) {
2639 ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
2640 } else {
2641 for (i = 0; i < PHY_MAX_ADDR; i++)
2642 mdp->mii_bus->irq[i] = PHY_POLL;
2643 if (pd->phy_irq > 0)
2644 mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
2645
2646 ret = mdiobus_register(mdp->mii_bus);
2647 }
2648
2649 if (ret)
2650 goto out_free_bus;
2651
2652 return 0;
2653
2654out_free_bus:
2655 free_mdio_bitbang(mdp->mii_bus);
2656 return ret;
2657}
2658
2659static const u16 *sh_eth_get_register_offset(int register_type)
2660{
2661 const u16 *reg_offset = NULL;
2662
2663 switch (register_type) {
2664 case SH_ETH_REG_GIGABIT:
2665 reg_offset = sh_eth_offset_gigabit;
2666 break;
2667 case SH_ETH_REG_FAST_RZ:
2668 reg_offset = sh_eth_offset_fast_rz;
2669 break;
2670 case SH_ETH_REG_FAST_RCAR:
2671 reg_offset = sh_eth_offset_fast_rcar;
2672 break;
2673 case SH_ETH_REG_FAST_SH4:
2674 reg_offset = sh_eth_offset_fast_sh4;
2675 break;
2676 case SH_ETH_REG_FAST_SH3_SH2:
2677 reg_offset = sh_eth_offset_fast_sh3_sh2;
2678 break;
2679 default:
2680 break;
2681 }
2682
2683 return reg_offset;
2684}
2685
2686static const struct net_device_ops sh_eth_netdev_ops = {
2687 .ndo_open = sh_eth_open,
2688 .ndo_stop = sh_eth_close,
2689 .ndo_start_xmit = sh_eth_start_xmit,
2690 .ndo_get_stats = sh_eth_get_stats,
2691 .ndo_tx_timeout = sh_eth_tx_timeout,
2692 .ndo_do_ioctl = sh_eth_do_ioctl,
2693 .ndo_validate_addr = eth_validate_addr,
2694 .ndo_set_mac_address = eth_mac_addr,
2695 .ndo_change_mtu = eth_change_mtu,
2696};
2697
2698static const struct net_device_ops sh_eth_netdev_ops_tsu = {
2699 .ndo_open = sh_eth_open,
2700 .ndo_stop = sh_eth_close,
2701 .ndo_start_xmit = sh_eth_start_xmit,
2702 .ndo_get_stats = sh_eth_get_stats,
2703 .ndo_set_rx_mode = sh_eth_set_multicast_list,
2704 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
2705 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
2706 .ndo_tx_timeout = sh_eth_tx_timeout,
2707 .ndo_do_ioctl = sh_eth_do_ioctl,
2708 .ndo_validate_addr = eth_validate_addr,
2709 .ndo_set_mac_address = eth_mac_addr,
2710 .ndo_change_mtu = eth_change_mtu,
2711};
2712
2713#ifdef CONFIG_OF
2714static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
2715{
2716 struct device_node *np = dev->of_node;
2717 struct sh_eth_plat_data *pdata;
2718 const char *mac_addr;
2719
2720 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
2721 if (!pdata)
2722 return NULL;
2723
2724 pdata->phy_interface = of_get_phy_mode(np);
2725
2726 mac_addr = of_get_mac_address(np);
2727 if (mac_addr)
2728 memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
2729
2730 pdata->no_ether_link =
2731 of_property_read_bool(np, "renesas,no-ether-link");
2732 pdata->ether_link_active_low =
2733 of_property_read_bool(np, "renesas,ether-link-active-low");
2734
2735 return pdata;
2736}
2737
2738static const struct of_device_id sh_eth_match_table[] = {
2739 { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
2740 { .compatible = "renesas,ether-r8a7778", .data = &r8a777x_data },
2741 { .compatible = "renesas,ether-r8a7779", .data = &r8a777x_data },
2742 { .compatible = "renesas,ether-r8a7790", .data = &r8a779x_data },
2743 { .compatible = "renesas,ether-r8a7791", .data = &r8a779x_data },
2744 { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
2745 { }
2746};
2747MODULE_DEVICE_TABLE(of, sh_eth_match_table);
2748#else
2749static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
2750{
2751 return NULL;
2752}
2753#endif
2754
2755static int sh_eth_drv_probe(struct platform_device *pdev)
2756{
2757 int ret, devno = 0;
2758 struct resource *res;
2759 struct net_device *ndev = NULL;
2760 struct sh_eth_private *mdp = NULL;
2761 struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
2762 const struct platform_device_id *id = platform_get_device_id(pdev);
2763
2764 /* get base addr */
2765 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2766 if (unlikely(res == NULL)) {
2767 dev_err(&pdev->dev, "invalid resource\n");
2768 return -EINVAL;
2769 }
2770
2771 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
2772 if (!ndev)
2773 return -ENOMEM;
2774
2775 pm_runtime_enable(&pdev->dev);
2776 pm_runtime_get_sync(&pdev->dev);
2777
2778 /* The sh Ether-specific entries in the device structure. */
2779 ndev->base_addr = res->start;
2780 devno = pdev->id;
2781 if (devno < 0)
2782 devno = 0;
2783
2784 ndev->dma = -1;
2785 ret = platform_get_irq(pdev, 0);
2786 if (ret < 0) {
2787 ret = -ENODEV;
2788 goto out_release;
2789 }
2790 ndev->irq = ret;
2791
2792 SET_NETDEV_DEV(ndev, &pdev->dev);
2793
2794 mdp = netdev_priv(ndev);
2795 mdp->num_tx_ring = TX_RING_SIZE;
2796 mdp->num_rx_ring = RX_RING_SIZE;
2797 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
2798 if (IS_ERR(mdp->addr)) {
2799 ret = PTR_ERR(mdp->addr);
2800 goto out_release;
2801 }
2802
2803 spin_lock_init(&mdp->lock);
2804 mdp->pdev = pdev;
2805
2806 if (pdev->dev.of_node)
2807 pd = sh_eth_parse_dt(&pdev->dev);
2808 if (!pd) {
2809 dev_err(&pdev->dev, "no platform data\n");
2810 ret = -EINVAL;
2811 goto out_release;
2812 }
2813
2814 /* get PHY ID */
2815 mdp->phy_id = pd->phy;
2816 mdp->phy_interface = pd->phy_interface;
2817 /* EDMAC endian */
2818 mdp->edmac_endian = pd->edmac_endian;
2819 mdp->no_ether_link = pd->no_ether_link;
2820 mdp->ether_link_active_low = pd->ether_link_active_low;
2821
2822 /* set cpu data */
2823 if (id) {
2824 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
2825 } else {
2826 const struct of_device_id *match;
2827
2828 match = of_match_device(of_match_ptr(sh_eth_match_table),
2829 &pdev->dev);
2830 mdp->cd = (struct sh_eth_cpu_data *)match->data;
2831 }
2832 mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
2833 if (!mdp->reg_offset) {
2834 dev_err(&pdev->dev, "Unknown register type (%d)\n",
2835 mdp->cd->register_type);
2836 ret = -EINVAL;
2837 goto out_release;
2838 }
2839 sh_eth_set_default_cpu_data(mdp->cd);
2840
2841 /* set function */
2842 if (mdp->cd->tsu)
2843 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
2844 else
2845 ndev->netdev_ops = &sh_eth_netdev_ops;
2846 SET_ETHTOOL_OPS(ndev, &sh_eth_ethtool_ops);
2847 ndev->watchdog_timeo = TX_TIMEOUT;
2848
2849 /* debug message level */
2850 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
2851
2852 /* read and set MAC address */
2853 read_mac_address(ndev, pd->mac_addr);
2854 if (!is_valid_ether_addr(ndev->dev_addr)) {
2855 dev_warn(&pdev->dev,
2856 "no valid MAC address supplied, using a random one.\n");
2857 eth_hw_addr_random(ndev);
2858 }
2859
2860 /* ioremap the TSU registers */
2861 if (mdp->cd->tsu) {
2862 struct resource *rtsu;
2863 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
2864 mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
2865 if (IS_ERR(mdp->tsu_addr)) {
2866 ret = PTR_ERR(mdp->tsu_addr);
2867 goto out_release;
2868 }
2869 mdp->port = devno % 2;
2870 ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
2871 }
2872
2873 /* initialize first or needed device */
2874 if (!devno || pd->needs_init) {
2875 if (mdp->cd->chip_reset)
2876 mdp->cd->chip_reset(ndev);
2877
2878 if (mdp->cd->tsu) {
2879 /* TSU init (Init only)*/
2880 sh_eth_tsu_init(mdp);
2881 }
2882 }
2883
2884 /* MDIO bus init */
2885 ret = sh_mdio_init(mdp, pd);
2886 if (ret) {
2887 dev_err(&ndev->dev, "failed to initialise MDIO\n");
2888 goto out_release;
2889 }
2890
2891 netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
2892
2893 /* network device register */
2894 ret = register_netdev(ndev);
2895 if (ret)
2896 goto out_napi_del;
2897
2898 /* print device information */
2899 netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
2900 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
2901
2902 pm_runtime_put(&pdev->dev);
2903 platform_set_drvdata(pdev, ndev);
2904
2905 return ret;
2906
2907out_napi_del:
2908 netif_napi_del(&mdp->napi);
2909 sh_mdio_release(mdp);
2910
2911out_release:
2912 /* net_dev free */
2913 if (ndev)
2914 free_netdev(ndev);
2915
2916 pm_runtime_put(&pdev->dev);
2917 pm_runtime_disable(&pdev->dev);
2918 return ret;
2919}
2920
2921static int sh_eth_drv_remove(struct platform_device *pdev)
2922{
2923 struct net_device *ndev = platform_get_drvdata(pdev);
2924 struct sh_eth_private *mdp = netdev_priv(ndev);
2925
2926 unregister_netdev(ndev);
2927 netif_napi_del(&mdp->napi);
2928 sh_mdio_release(mdp);
2929 pm_runtime_disable(&pdev->dev);
2930 free_netdev(ndev);
2931
2932 return 0;
2933}
2934
2935#ifdef CONFIG_PM
2936static int sh_eth_runtime_nop(struct device *dev)
2937{
2938 /* Runtime PM callback shared between ->runtime_suspend()
2939 * and ->runtime_resume(). Simply returns success.
2940 *
2941 * This driver re-initializes all registers after
2942 * pm_runtime_get_sync() anyway so there is no need
2943 * to save and restore registers here.
2944 */
2945 return 0;
2946}
2947
2948static const struct dev_pm_ops sh_eth_dev_pm_ops = {
2949 .runtime_suspend = sh_eth_runtime_nop,
2950 .runtime_resume = sh_eth_runtime_nop,
2951};
2952#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
2953#else
2954#define SH_ETH_PM_OPS NULL
2955#endif
2956
2957static struct platform_device_id sh_eth_id_table[] = {
2958 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
2959 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
2960 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
2961 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
2962 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
2963 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
2964 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
2965 { "r7s72100-ether", (kernel_ulong_t)&r7s72100_data },
2966 { "r8a7740-gether", (kernel_ulong_t)&r8a7740_data },
2967 { "r8a777x-ether", (kernel_ulong_t)&r8a777x_data },
2968 { "r8a7790-ether", (kernel_ulong_t)&r8a779x_data },
2969 { "r8a7791-ether", (kernel_ulong_t)&r8a779x_data },
2970 { }
2971};
2972MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
2973
2974static struct platform_driver sh_eth_driver = {
2975 .probe = sh_eth_drv_probe,
2976 .remove = sh_eth_drv_remove,
2977 .id_table = sh_eth_id_table,
2978 .driver = {
2979 .name = CARDNAME,
2980 .pm = SH_ETH_PM_OPS,
2981 .of_match_table = of_match_ptr(sh_eth_match_table),
2982 },
2983};
2984
2985module_platform_driver(sh_eth_driver);
2986
2987MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
2988MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
2989MODULE_LICENSE("GPL v2");