Linux Audio

Check our new training course

Loading...
v6.2
   1// SPDX-License-Identifier: GPL-2.0-or-later
   2/*
   3 * Broadcom Starfighter 2 DSA switch driver
   4 *
   5 * Copyright (C) 2014, Broadcom Corporation
   6 */
   7
   8#include <linux/list.h>
   9#include <linux/module.h>
  10#include <linux/netdevice.h>
  11#include <linux/interrupt.h>
  12#include <linux/platform_device.h>
  13#include <linux/phy.h>
  14#include <linux/phy_fixed.h>
  15#include <linux/phylink.h>
  16#include <linux/mii.h>
  17#include <linux/clk.h>
  18#include <linux/of.h>
  19#include <linux/of_irq.h>
  20#include <linux/of_address.h>
  21#include <linux/of_net.h>
  22#include <linux/of_mdio.h>
  23#include <net/dsa.h>
  24#include <linux/ethtool.h>
  25#include <linux/if_bridge.h>
  26#include <linux/brcmphy.h>
  27#include <linux/etherdevice.h>
  28#include <linux/platform_data/b53.h>
  29
  30#include "bcm_sf2.h"
  31#include "bcm_sf2_regs.h"
  32#include "b53/b53_priv.h"
  33#include "b53/b53_regs.h"
  34
  35static u16 bcm_sf2_reg_rgmii_cntrl(struct bcm_sf2_priv *priv, int port)
  36{
  37	switch (priv->type) {
  38	case BCM4908_DEVICE_ID:
  39		switch (port) {
  40		case 7:
  41			return REG_RGMII_11_CNTRL;
  42		default:
  43			break;
  44		}
  45		break;
  46	default:
  47		switch (port) {
  48		case 0:
  49			return REG_RGMII_0_CNTRL;
  50		case 1:
  51			return REG_RGMII_1_CNTRL;
  52		case 2:
  53			return REG_RGMII_2_CNTRL;
  54		default:
  55			break;
  56		}
  57	}
  58
  59	WARN_ONCE(1, "Unsupported port %d\n", port);
  60
  61	/* RO fallback reg */
  62	return REG_SWITCH_STATUS;
  63}
  64
  65static u16 bcm_sf2_reg_led_base(struct bcm_sf2_priv *priv, int port)
  66{
  67	switch (port) {
  68	case 0:
  69		return REG_LED_0_CNTRL;
  70	case 1:
  71		return REG_LED_1_CNTRL;
  72	case 2:
  73		return REG_LED_2_CNTRL;
  74	}
  75
  76	switch (priv->type) {
  77	case BCM4908_DEVICE_ID:
  78		switch (port) {
  79		case 3:
  80			return REG_LED_3_CNTRL;
  81		case 7:
  82			return REG_LED_4_CNTRL;
  83		default:
  84			break;
  85		}
  86		break;
  87	default:
  88		break;
  89	}
  90
  91	WARN_ONCE(1, "Unsupported port %d\n", port);
  92
  93	/* RO fallback reg */
  94	return REG_SWITCH_STATUS;
  95}
  96
  97static u32 bcm_sf2_port_override_offset(struct bcm_sf2_priv *priv, int port)
  98{
  99	switch (priv->type) {
 100	case BCM4908_DEVICE_ID:
 101	case BCM7445_DEVICE_ID:
 102		return port == 8 ? CORE_STS_OVERRIDE_IMP :
 103				   CORE_STS_OVERRIDE_GMIIP_PORT(port);
 104	case BCM7278_DEVICE_ID:
 105		return port == 8 ? CORE_STS_OVERRIDE_IMP2 :
 106				   CORE_STS_OVERRIDE_GMIIP2_PORT(port);
 107	default:
 108		WARN_ONCE(1, "Unsupported device: %d\n", priv->type);
 109	}
 110
 111	/* RO fallback register */
 112	return REG_SWITCH_STATUS;
 113}
 114
 115/* Return the number of active ports, not counting the IMP (CPU) port */
 116static unsigned int bcm_sf2_num_active_ports(struct dsa_switch *ds)
 117{
 118	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 119	unsigned int port, count = 0;
 120
 121	for (port = 0; port < ds->num_ports; port++) {
 122		if (dsa_is_cpu_port(ds, port))
 123			continue;
 124		if (priv->port_sts[port].enabled)
 125			count++;
 126	}
 127
 128	return count;
 129}
 130
 131static void bcm_sf2_recalc_clock(struct dsa_switch *ds)
 132{
 133	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 134	unsigned long new_rate;
 135	unsigned int ports_active;
 136	/* Frequenty in Mhz */
 137	static const unsigned long rate_table[] = {
 138		59220000,
 139		60820000,
 140		62500000,
 141		62500000,
 142	};
 143
 144	ports_active = bcm_sf2_num_active_ports(ds);
 145	if (ports_active == 0 || !priv->clk_mdiv)
 146		return;
 147
 148	/* If we overflow our table, just use the recommended operational
 149	 * frequency
 150	 */
 151	if (ports_active > ARRAY_SIZE(rate_table))
 152		new_rate = 90000000;
 153	else
 154		new_rate = rate_table[ports_active - 1];
 155	clk_set_rate(priv->clk_mdiv, new_rate);
 156}
 157
 158static void bcm_sf2_imp_setup(struct dsa_switch *ds, int port)
 159{
 160	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 161	unsigned int i;
 162	u32 reg;
 163
 164	/* Enable the port memories */
 165	reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
 166	reg &= ~P_TXQ_PSM_VDD(port);
 167	core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
 168
 169	/* Enable forwarding */
 170	core_writel(priv, SW_FWDG_EN, CORE_SWMODE);
 171
 172	/* Enable IMP port in dumb mode */
 173	reg = core_readl(priv, CORE_SWITCH_CTRL);
 174	reg |= MII_DUMB_FWDG_EN;
 175	core_writel(priv, reg, CORE_SWITCH_CTRL);
 176
 177	/* Configure Traffic Class to QoS mapping, allow each priority to map
 178	 * to a different queue number
 179	 */
 180	reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
 181	for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
 182		reg |= i << (PRT_TO_QID_SHIFT * i);
 183	core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
 184
 185	b53_brcm_hdr_setup(ds, port);
 186
 187	if (port == 8) {
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 188		/* Enable Broadcast, Multicast, Unicast forwarding to IMP port */
 189		reg = core_readl(priv, CORE_IMP_CTL);
 190		reg |= (RX_BCST_EN | RX_MCST_EN | RX_UCST_EN);
 191		reg &= ~(RX_DIS | TX_DIS);
 192		core_writel(priv, reg, CORE_IMP_CTL);
 193	} else {
 194		reg = core_readl(priv, CORE_G_PCTL_PORT(port));
 195		reg &= ~(RX_DIS | TX_DIS);
 196		core_writel(priv, reg, CORE_G_PCTL_PORT(port));
 197	}
 198
 199	priv->port_sts[port].enabled = true;
 200}
 201
 202static void bcm_sf2_gphy_enable_set(struct dsa_switch *ds, bool enable)
 203{
 204	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 205	u32 reg;
 206
 207	reg = reg_readl(priv, REG_SPHY_CNTRL);
 208	if (enable) {
 209		reg |= PHY_RESET;
 210		reg &= ~(EXT_PWR_DOWN | IDDQ_BIAS | IDDQ_GLOBAL_PWR | CK25_DIS);
 211		reg_writel(priv, reg, REG_SPHY_CNTRL);
 212		udelay(21);
 213		reg = reg_readl(priv, REG_SPHY_CNTRL);
 214		reg &= ~PHY_RESET;
 215	} else {
 216		reg |= EXT_PWR_DOWN | IDDQ_BIAS | PHY_RESET;
 217		reg_writel(priv, reg, REG_SPHY_CNTRL);
 218		mdelay(1);
 219		reg |= CK25_DIS;
 220	}
 221	reg_writel(priv, reg, REG_SPHY_CNTRL);
 222
 223	/* Use PHY-driven LED signaling */
 224	if (!enable) {
 225		u16 led_ctrl = bcm_sf2_reg_led_base(priv, 0);
 226
 227		if (priv->type == BCM7278_DEVICE_ID ||
 228		    priv->type == BCM7445_DEVICE_ID) {
 229			reg = reg_led_readl(priv, led_ctrl, 0);
 230			reg |= LED_CNTRL_SPDLNK_SRC_SEL;
 231			reg_led_writel(priv, reg, led_ctrl, 0);
 232		}
 233	}
 234}
 235
 236static inline void bcm_sf2_port_intr_enable(struct bcm_sf2_priv *priv,
 237					    int port)
 238{
 239	unsigned int off;
 240
 241	switch (port) {
 242	case 7:
 243		off = P7_IRQ_OFF;
 244		break;
 245	case 0:
 246		/* Port 0 interrupts are located on the first bank */
 247		intrl2_0_mask_clear(priv, P_IRQ_MASK(P0_IRQ_OFF));
 248		return;
 249	default:
 250		off = P_IRQ_OFF(port);
 251		break;
 252	}
 253
 254	intrl2_1_mask_clear(priv, P_IRQ_MASK(off));
 255}
 256
 257static inline void bcm_sf2_port_intr_disable(struct bcm_sf2_priv *priv,
 258					     int port)
 259{
 260	unsigned int off;
 261
 262	switch (port) {
 263	case 7:
 264		off = P7_IRQ_OFF;
 265		break;
 266	case 0:
 267		/* Port 0 interrupts are located on the first bank */
 268		intrl2_0_mask_set(priv, P_IRQ_MASK(P0_IRQ_OFF));
 269		intrl2_0_writel(priv, P_IRQ_MASK(P0_IRQ_OFF), INTRL2_CPU_CLEAR);
 270		return;
 271	default:
 272		off = P_IRQ_OFF(port);
 273		break;
 274	}
 275
 276	intrl2_1_mask_set(priv, P_IRQ_MASK(off));
 277	intrl2_1_writel(priv, P_IRQ_MASK(off), INTRL2_CPU_CLEAR);
 278}
 279
 280static int bcm_sf2_port_setup(struct dsa_switch *ds, int port,
 281			      struct phy_device *phy)
 282{
 283	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 284	unsigned int i;
 285	u32 reg;
 286
 287	if (!dsa_is_user_port(ds, port))
 288		return 0;
 289
 290	priv->port_sts[port].enabled = true;
 291
 292	bcm_sf2_recalc_clock(ds);
 293
 294	/* Clear the memory power down */
 295	reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
 296	reg &= ~P_TXQ_PSM_VDD(port);
 297	core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
 298
 299	/* Enable Broadcom tags for that port if requested */
 300	if (priv->brcm_tag_mask & BIT(port))
 301		b53_brcm_hdr_setup(ds, port);
 302
 303	/* Configure Traffic Class to QoS mapping, allow each priority to map
 304	 * to a different queue number
 305	 */
 306	reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
 307	for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
 308		reg |= i << (PRT_TO_QID_SHIFT * i);
 309	core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
 310
 311	/* Re-enable the GPHY and re-apply workarounds */
 312	if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1) {
 313		bcm_sf2_gphy_enable_set(ds, true);
 314		if (phy) {
 315			/* if phy_stop() has been called before, phy
 316			 * will be in halted state, and phy_start()
 317			 * will call resume.
 318			 *
 319			 * the resume path does not configure back
 320			 * autoneg settings, and since we hard reset
 321			 * the phy manually here, we need to reset the
 322			 * state machine also.
 323			 */
 324			phy->state = PHY_READY;
 325			phy_init_hw(phy);
 326		}
 327	}
 328
 329	/* Enable MoCA port interrupts to get notified */
 330	if (port == priv->moca_port)
 331		bcm_sf2_port_intr_enable(priv, port);
 332
 333	/* Set per-queue pause threshold to 32 */
 334	core_writel(priv, 32, CORE_TXQ_THD_PAUSE_QN_PORT(port));
 335
 336	/* Set ACB threshold to 24 */
 337	for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++) {
 338		reg = acb_readl(priv, ACB_QUEUE_CFG(port *
 339						    SF2_NUM_EGRESS_QUEUES + i));
 340		reg &= ~XOFF_THRESHOLD_MASK;
 341		reg |= 24;
 342		acb_writel(priv, reg, ACB_QUEUE_CFG(port *
 343						    SF2_NUM_EGRESS_QUEUES + i));
 344	}
 345
 346	return b53_enable_port(ds, port, phy);
 347}
 348
 349static void bcm_sf2_port_disable(struct dsa_switch *ds, int port)
 350{
 351	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 352	u32 reg;
 353
 354	/* Disable learning while in WoL mode */
 355	if (priv->wol_ports_mask & (1 << port)) {
 356		reg = core_readl(priv, CORE_DIS_LEARN);
 357		reg |= BIT(port);
 358		core_writel(priv, reg, CORE_DIS_LEARN);
 359		return;
 360	}
 361
 362	if (port == priv->moca_port)
 363		bcm_sf2_port_intr_disable(priv, port);
 364
 365	if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1)
 366		bcm_sf2_gphy_enable_set(ds, false);
 367
 368	b53_disable_port(ds, port);
 369
 370	/* Power down the port memory */
 371	reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
 372	reg |= P_TXQ_PSM_VDD(port);
 373	core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
 374
 375	priv->port_sts[port].enabled = false;
 376
 377	bcm_sf2_recalc_clock(ds);
 378}
 379
 380
 381static int bcm_sf2_sw_indir_rw(struct bcm_sf2_priv *priv, int op, int addr,
 382			       int regnum, u16 val)
 383{
 384	int ret = 0;
 385	u32 reg;
 386
 387	reg = reg_readl(priv, REG_SWITCH_CNTRL);
 388	reg |= MDIO_MASTER_SEL;
 389	reg_writel(priv, reg, REG_SWITCH_CNTRL);
 390
 391	/* Page << 8 | offset */
 392	reg = 0x70;
 393	reg <<= 2;
 394	core_writel(priv, addr, reg);
 395
 396	/* Page << 8 | offset */
 397	reg = 0x80 << 8 | regnum << 1;
 398	reg <<= 2;
 399
 400	if (op)
 401		ret = core_readl(priv, reg);
 402	else
 403		core_writel(priv, val, reg);
 404
 405	reg = reg_readl(priv, REG_SWITCH_CNTRL);
 406	reg &= ~MDIO_MASTER_SEL;
 407	reg_writel(priv, reg, REG_SWITCH_CNTRL);
 408
 409	return ret & 0xffff;
 410}
 411
 412static int bcm_sf2_sw_mdio_read(struct mii_bus *bus, int addr, int regnum)
 413{
 414	struct bcm_sf2_priv *priv = bus->priv;
 415
 416	/* Intercept reads from Broadcom pseudo-PHY address, else, send
 417	 * them to our master MDIO bus controller
 418	 */
 419	if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
 420		return bcm_sf2_sw_indir_rw(priv, 1, addr, regnum, 0);
 421	else
 422		return mdiobus_read_nested(priv->master_mii_bus, addr, regnum);
 423}
 424
 425static int bcm_sf2_sw_mdio_write(struct mii_bus *bus, int addr, int regnum,
 426				 u16 val)
 427{
 428	struct bcm_sf2_priv *priv = bus->priv;
 429
 430	/* Intercept writes to the Broadcom pseudo-PHY address, else,
 431	 * send them to our master MDIO bus controller
 432	 */
 433	if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
 434		return bcm_sf2_sw_indir_rw(priv, 0, addr, regnum, val);
 435	else
 436		return mdiobus_write_nested(priv->master_mii_bus, addr,
 437				regnum, val);
 438}
 439
 440static irqreturn_t bcm_sf2_switch_0_isr(int irq, void *dev_id)
 441{
 442	struct dsa_switch *ds = dev_id;
 443	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 444
 445	priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
 446				~priv->irq0_mask;
 447	intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
 448
 449	return IRQ_HANDLED;
 450}
 451
 452static irqreturn_t bcm_sf2_switch_1_isr(int irq, void *dev_id)
 453{
 454	struct dsa_switch *ds = dev_id;
 455	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 456
 457	priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
 458				~priv->irq1_mask;
 459	intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
 460
 461	if (priv->irq1_stat & P_LINK_UP_IRQ(P7_IRQ_OFF)) {
 462		priv->port_sts[7].link = true;
 463		dsa_port_phylink_mac_change(ds, 7, true);
 464	}
 465	if (priv->irq1_stat & P_LINK_DOWN_IRQ(P7_IRQ_OFF)) {
 466		priv->port_sts[7].link = false;
 467		dsa_port_phylink_mac_change(ds, 7, false);
 468	}
 469
 470	return IRQ_HANDLED;
 471}
 472
 473static int bcm_sf2_sw_rst(struct bcm_sf2_priv *priv)
 474{
 475	unsigned int timeout = 1000;
 476	u32 reg;
 477	int ret;
 478
 479	/* The watchdog reset does not work on 7278, we need to hit the
 480	 * "external" reset line through the reset controller.
 481	 */
 482	if (priv->type == BCM7278_DEVICE_ID) {
 483		ret = reset_control_assert(priv->rcdev);
 484		if (ret)
 485			return ret;
 486
 487		return reset_control_deassert(priv->rcdev);
 488	}
 489
 490	reg = core_readl(priv, CORE_WATCHDOG_CTRL);
 491	reg |= SOFTWARE_RESET | EN_CHIP_RST | EN_SW_RESET;
 492	core_writel(priv, reg, CORE_WATCHDOG_CTRL);
 493
 494	do {
 495		reg = core_readl(priv, CORE_WATCHDOG_CTRL);
 496		if (!(reg & SOFTWARE_RESET))
 497			break;
 498
 499		usleep_range(1000, 2000);
 500	} while (timeout-- > 0);
 501
 502	if (timeout == 0)
 503		return -ETIMEDOUT;
 504
 505	return 0;
 506}
 507
 508static void bcm_sf2_crossbar_setup(struct bcm_sf2_priv *priv)
 509{
 510	struct device *dev = priv->dev->ds->dev;
 511	int shift;
 512	u32 mask;
 513	u32 reg;
 514	int i;
 515
 516	mask = BIT(priv->num_crossbar_int_ports) - 1;
 517
 518	reg = reg_readl(priv, REG_CROSSBAR);
 519	switch (priv->type) {
 520	case BCM4908_DEVICE_ID:
 521		shift = CROSSBAR_BCM4908_INT_P7 * priv->num_crossbar_int_ports;
 522		reg &= ~(mask << shift);
 523		if (0) /* FIXME */
 524			reg |= CROSSBAR_BCM4908_EXT_SERDES << shift;
 525		else if (priv->int_phy_mask & BIT(7))
 526			reg |= CROSSBAR_BCM4908_EXT_GPHY4 << shift;
 527		else if (phy_interface_mode_is_rgmii(priv->port_sts[7].mode))
 528			reg |= CROSSBAR_BCM4908_EXT_RGMII << shift;
 529		else if (WARN(1, "Invalid port mode\n"))
 530			return;
 531		break;
 532	default:
 533		return;
 534	}
 535	reg_writel(priv, reg, REG_CROSSBAR);
 536
 537	reg = reg_readl(priv, REG_CROSSBAR);
 538	for (i = 0; i < priv->num_crossbar_int_ports; i++) {
 539		shift = i * priv->num_crossbar_int_ports;
 540
 541		dev_dbg(dev, "crossbar int port #%d - ext port #%d\n", i,
 542			(reg >> shift) & mask);
 543	}
 544}
 545
 546static void bcm_sf2_intr_disable(struct bcm_sf2_priv *priv)
 547{
 548	intrl2_0_mask_set(priv, 0xffffffff);
 549	intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
 550	intrl2_1_mask_set(priv, 0xffffffff);
 551	intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
 552}
 553
 554static void bcm_sf2_identify_ports(struct bcm_sf2_priv *priv,
 555				   struct device_node *dn)
 556{
 557	struct device *dev = priv->dev->ds->dev;
 558	struct bcm_sf2_port_status *port_st;
 559	struct device_node *port;
 560	unsigned int port_num;
 561	struct property *prop;
 562	int err;
 563
 564	priv->moca_port = -1;
 565
 566	for_each_available_child_of_node(dn, port) {
 567		if (of_property_read_u32(port, "reg", &port_num))
 568			continue;
 569
 570		if (port_num >= DSA_MAX_PORTS) {
 571			dev_err(dev, "Invalid port number %d\n", port_num);
 572			continue;
 573		}
 574
 575		port_st = &priv->port_sts[port_num];
 576
 577		/* Internal PHYs get assigned a specific 'phy-mode' property
 578		 * value: "internal" to help flag them before MDIO probing
 579		 * has completed, since they might be turned off at that
 580		 * time
 581		 */
 582		err = of_get_phy_mode(port, &port_st->mode);
 583		if (err)
 584			continue;
 585
 586		if (port_st->mode == PHY_INTERFACE_MODE_INTERNAL)
 587			priv->int_phy_mask |= 1 << port_num;
 588
 589		if (port_st->mode == PHY_INTERFACE_MODE_MOCA)
 590			priv->moca_port = port_num;
 591
 592		if (of_property_read_bool(port, "brcm,use-bcm-hdr"))
 593			priv->brcm_tag_mask |= 1 << port_num;
 594
 595		/* Ensure that port 5 is not picked up as a DSA CPU port
 596		 * flavour but a regular port instead. We should be using
 597		 * devlink to be able to set the port flavour.
 598		 */
 599		if (port_num == 5 && priv->type == BCM7278_DEVICE_ID) {
 600			prop = of_find_property(port, "ethernet", NULL);
 601			if (prop)
 602				of_remove_property(port, prop);
 603		}
 604	}
 605}
 606
 607static int bcm_sf2_mdio_register(struct dsa_switch *ds)
 608{
 609	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 610	struct device_node *dn, *child;
 611	struct phy_device *phydev;
 612	struct property *prop;
 613	static int index;
 614	int err, reg;
 615
 616	/* Find our integrated MDIO bus node */
 617	dn = of_find_compatible_node(NULL, NULL, "brcm,unimac-mdio");
 618	priv->master_mii_bus = of_mdio_find_bus(dn);
 619	if (!priv->master_mii_bus) {
 620		of_node_put(dn);
 621		return -EPROBE_DEFER;
 622	}
 623
 624	get_device(&priv->master_mii_bus->dev);
 625	priv->master_mii_dn = dn;
 626
 627	priv->slave_mii_bus = mdiobus_alloc();
 628	if (!priv->slave_mii_bus) {
 629		of_node_put(dn);
 630		return -ENOMEM;
 631	}
 632
 633	priv->slave_mii_bus->priv = priv;
 634	priv->slave_mii_bus->name = "sf2 slave mii";
 635	priv->slave_mii_bus->read = bcm_sf2_sw_mdio_read;
 636	priv->slave_mii_bus->write = bcm_sf2_sw_mdio_write;
 637	snprintf(priv->slave_mii_bus->id, MII_BUS_ID_SIZE, "sf2-%d",
 638		 index++);
 639	priv->slave_mii_bus->dev.of_node = dn;
 640
 641	/* Include the pseudo-PHY address to divert reads towards our
 642	 * workaround. This is only required for 7445D0, since 7445E0
 643	 * disconnects the internal switch pseudo-PHY such that we can use the
 644	 * regular SWITCH_MDIO master controller instead.
 645	 *
 646	 * Here we flag the pseudo PHY as needing special treatment and would
 647	 * otherwise make all other PHY read/writes go to the master MDIO bus
 648	 * controller that comes with this switch backed by the "mdio-unimac"
 649	 * driver.
 650	 */
 651	if (of_machine_is_compatible("brcm,bcm7445d0"))
 652		priv->indir_phy_mask |= (1 << BRCM_PSEUDO_PHY_ADDR) | (1 << 0);
 653	else
 654		priv->indir_phy_mask = 0;
 655
 656	ds->phys_mii_mask = priv->indir_phy_mask;
 657	ds->slave_mii_bus = priv->slave_mii_bus;
 658	priv->slave_mii_bus->parent = ds->dev->parent;
 659	priv->slave_mii_bus->phy_mask = ~priv->indir_phy_mask;
 660
 661	/* We need to make sure that of_phy_connect() will not work by
 662	 * removing the 'phandle' and 'linux,phandle' properties and
 663	 * unregister the existing PHY device that was already registered.
 664	 */
 665	for_each_available_child_of_node(dn, child) {
 666		if (of_property_read_u32(child, "reg", &reg) ||
 667		    reg >= PHY_MAX_ADDR)
 668			continue;
 669
 670		if (!(priv->indir_phy_mask & BIT(reg)))
 671			continue;
 672
 673		prop = of_find_property(child, "phandle", NULL);
 674		if (prop)
 675			of_remove_property(child, prop);
 676
 677		prop = of_find_property(child, "linux,phandle", NULL);
 678		if (prop)
 679			of_remove_property(child, prop);
 680
 681		phydev = of_phy_find_device(child);
 682		if (phydev)
 683			phy_device_remove(phydev);
 684	}
 685
 686	err = mdiobus_register(priv->slave_mii_bus);
 687	if (err && dn) {
 688		mdiobus_free(priv->slave_mii_bus);
 689		of_node_put(dn);
 690	}
 691
 692	return err;
 693}
 694
 695static void bcm_sf2_mdio_unregister(struct bcm_sf2_priv *priv)
 696{
 697	mdiobus_unregister(priv->slave_mii_bus);
 698	mdiobus_free(priv->slave_mii_bus);
 699	of_node_put(priv->master_mii_dn);
 700}
 701
 702static u32 bcm_sf2_sw_get_phy_flags(struct dsa_switch *ds, int port)
 703{
 704	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 705
 706	/* The BCM7xxx PHY driver expects to find the integrated PHY revision
 707	 * in bits 15:8 and the patch level in bits 7:0 which is exactly what
 708	 * the REG_PHY_REVISION register layout is.
 709	 */
 710	if (priv->int_phy_mask & BIT(port))
 711		return priv->hw_params.gphy_rev;
 712	else
 713		return PHY_BRCM_AUTO_PWRDWN_ENABLE |
 714		       PHY_BRCM_DIS_TXCRXC_NOENRGY |
 715		       PHY_BRCM_IDDQ_SUSPEND;
 716}
 717
 718static void bcm_sf2_sw_get_caps(struct dsa_switch *ds, int port,
 719				struct phylink_config *config)
 720{
 721	unsigned long *interfaces = config->supported_interfaces;
 722	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 723
 724	if (priv->int_phy_mask & BIT(port)) {
 725		__set_bit(PHY_INTERFACE_MODE_INTERNAL, interfaces);
 726	} else if (priv->moca_port == port) {
 727		__set_bit(PHY_INTERFACE_MODE_MOCA, interfaces);
 728	} else {
 729		__set_bit(PHY_INTERFACE_MODE_MII, interfaces);
 730		__set_bit(PHY_INTERFACE_MODE_REVMII, interfaces);
 731		__set_bit(PHY_INTERFACE_MODE_GMII, interfaces);
 732		phy_interface_set_rgmii(interfaces);
 
 
 
 
 733	}
 734
 735	config->mac_capabilities = MAC_ASYM_PAUSE | MAC_SYM_PAUSE |
 736		MAC_10 | MAC_100 | MAC_1000;
 
 
 
 
 
 
 
 737}
 738
 739static void bcm_sf2_sw_mac_config(struct dsa_switch *ds, int port,
 740				  unsigned int mode,
 741				  const struct phylink_link_state *state)
 742{
 743	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 744	u32 id_mode_dis = 0, port_mode;
 745	u32 reg_rgmii_ctrl;
 746	u32 reg;
 747
 748	if (port == core_readl(priv, CORE_IMP0_PRT_ID))
 749		return;
 750
 751	switch (state->interface) {
 752	case PHY_INTERFACE_MODE_RGMII:
 753		id_mode_dis = 1;
 754		fallthrough;
 755	case PHY_INTERFACE_MODE_RGMII_TXID:
 756		port_mode = EXT_GPHY;
 757		break;
 758	case PHY_INTERFACE_MODE_MII:
 759		port_mode = EXT_EPHY;
 760		break;
 761	case PHY_INTERFACE_MODE_REVMII:
 762		port_mode = EXT_REVMII;
 763		break;
 764	default:
 765		/* Nothing required for all other PHYs: internal and MoCA */
 766		return;
 767	}
 768
 769	reg_rgmii_ctrl = bcm_sf2_reg_rgmii_cntrl(priv, port);
 770
 771	/* Clear id_mode_dis bit, and the existing port mode, let
 772	 * RGMII_MODE_EN bet set by mac_link_{up,down}
 773	 */
 774	reg = reg_readl(priv, reg_rgmii_ctrl);
 775	reg &= ~ID_MODE_DIS;
 776	reg &= ~(PORT_MODE_MASK << PORT_MODE_SHIFT);
 777
 778	reg |= port_mode;
 779	if (id_mode_dis)
 780		reg |= ID_MODE_DIS;
 781
 782	reg_writel(priv, reg, reg_rgmii_ctrl);
 783}
 784
 785static void bcm_sf2_sw_mac_link_set(struct dsa_switch *ds, int port,
 786				    phy_interface_t interface, bool link)
 787{
 788	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 789	u32 reg_rgmii_ctrl;
 790	u32 reg;
 791
 792	if (!phy_interface_mode_is_rgmii(interface) &&
 793	    interface != PHY_INTERFACE_MODE_MII &&
 794	    interface != PHY_INTERFACE_MODE_REVMII)
 795		return;
 796
 797	reg_rgmii_ctrl = bcm_sf2_reg_rgmii_cntrl(priv, port);
 798
 799	/* If the link is down, just disable the interface to conserve power */
 800	reg = reg_readl(priv, reg_rgmii_ctrl);
 801	if (link)
 802		reg |= RGMII_MODE_EN;
 803	else
 804		reg &= ~RGMII_MODE_EN;
 805	reg_writel(priv, reg, reg_rgmii_ctrl);
 806}
 807
 808static void bcm_sf2_sw_mac_link_down(struct dsa_switch *ds, int port,
 809				     unsigned int mode,
 810				     phy_interface_t interface)
 811{
 812	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 813	u32 reg, offset;
 814
 815	if (priv->wol_ports_mask & BIT(port))
 816		return;
 
 
 
 
 817
 818	offset = bcm_sf2_port_override_offset(priv, port);
 819	reg = core_readl(priv, offset);
 820	reg &= ~LINK_STS;
 821	core_writel(priv, reg, offset);
 822
 823	bcm_sf2_sw_mac_link_set(ds, port, interface, false);
 824}
 825
 826static void bcm_sf2_sw_mac_link_up(struct dsa_switch *ds, int port,
 827				   unsigned int mode,
 828				   phy_interface_t interface,
 829				   struct phy_device *phydev,
 830				   int speed, int duplex,
 831				   bool tx_pause, bool rx_pause)
 832{
 833	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 834	struct ethtool_eee *p = &priv->dev->ports[port].eee;
 835	u32 reg_rgmii_ctrl = 0;
 836	u32 reg, offset;
 837
 838	bcm_sf2_sw_mac_link_set(ds, port, interface, true);
 839
 840	offset = bcm_sf2_port_override_offset(priv, port);
 
 
 
 
 
 
 
 
 841
 842	if (phy_interface_mode_is_rgmii(interface) ||
 843	    interface == PHY_INTERFACE_MODE_MII ||
 844	    interface == PHY_INTERFACE_MODE_REVMII) {
 845		reg_rgmii_ctrl = bcm_sf2_reg_rgmii_cntrl(priv, port);
 846		reg = reg_readl(priv, reg_rgmii_ctrl);
 847		reg &= ~(RX_PAUSE_EN | TX_PAUSE_EN);
 
 
 
 
 
 
 848
 849		if (tx_pause)
 850			reg |= TX_PAUSE_EN;
 851		if (rx_pause)
 852			reg |= RX_PAUSE_EN;
 853
 854		reg_writel(priv, reg, reg_rgmii_ctrl);
 855	}
 
 
 
 
 
 
 
 856
 857	reg = LINK_STS;
 858	if (port == 8) {
 859		if (priv->type == BCM4908_DEVICE_ID)
 860			reg |= GMII_SPEED_UP_2G;
 861		reg |= MII_SW_OR;
 862	} else {
 863		reg |= SW_OVERRIDE;
 864	}
 865
 866	switch (speed) {
 867	case SPEED_1000:
 868		reg |= SPDSTS_1000 << SPEED_SHIFT;
 869		break;
 870	case SPEED_100:
 871		reg |= SPDSTS_100 << SPEED_SHIFT;
 872		break;
 873	}
 874
 875	if (duplex == DUPLEX_FULL)
 876		reg |= DUPLX_MODE;
 877
 878	if (tx_pause)
 879		reg |= TXFLOW_CNTL;
 880	if (rx_pause)
 881		reg |= RXFLOW_CNTL;
 882
 883	core_writel(priv, reg, offset);
 884
 885	if (mode == MLO_AN_PHY && phydev)
 886		p->eee_enabled = b53_eee_init(ds, port, phydev);
 887}
 888
 889static void bcm_sf2_sw_fixed_state(struct dsa_switch *ds, int port,
 890				   struct phylink_link_state *status)
 891{
 892	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 893
 894	status->link = false;
 895
 896	/* MoCA port is special as we do not get link status from CORE_LNKSTS,
 897	 * which means that we need to force the link at the port override
 898	 * level to get the data to flow. We do use what the interrupt handler
 899	 * did determine before.
 900	 *
 901	 * For the other ports, we just force the link status, since this is
 902	 * a fixed PHY device.
 903	 */
 904	if (port == priv->moca_port) {
 905		status->link = priv->port_sts[port].link;
 906		/* For MoCA interfaces, also force a link down notification
 907		 * since some version of the user-space daemon (mocad) use
 908		 * cmd->autoneg to force the link, which messes up the PHY
 909		 * state machine and make it go in PHY_FORCING state instead.
 910		 */
 911		if (!status->link)
 912			netif_carrier_off(dsa_to_port(ds, port)->slave);
 913		status->duplex = DUPLEX_FULL;
 914	} else {
 915		status->link = true;
 916	}
 917}
 918
 919static void bcm_sf2_enable_acb(struct dsa_switch *ds)
 920{
 921	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 922	u32 reg;
 923
 924	/* Enable ACB globally */
 925	reg = acb_readl(priv, ACB_CONTROL);
 926	reg |= (ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
 927	acb_writel(priv, reg, ACB_CONTROL);
 928	reg &= ~(ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
 929	reg |= ACB_EN | ACB_ALGORITHM;
 930	acb_writel(priv, reg, ACB_CONTROL);
 931}
 932
 933static int bcm_sf2_sw_suspend(struct dsa_switch *ds)
 934{
 935	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 936	unsigned int port;
 937
 938	bcm_sf2_intr_disable(priv);
 939
 940	/* Disable all ports physically present including the IMP
 941	 * port, the other ones have already been disabled during
 942	 * bcm_sf2_sw_setup
 943	 */
 944	for (port = 0; port < ds->num_ports; port++) {
 945		if (dsa_is_user_port(ds, port) || dsa_is_cpu_port(ds, port))
 946			bcm_sf2_port_disable(ds, port);
 947	}
 948
 949	if (!priv->wol_ports_mask)
 950		clk_disable_unprepare(priv->clk);
 951
 952	return 0;
 953}
 954
 955static int bcm_sf2_sw_resume(struct dsa_switch *ds)
 956{
 957	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 958	int ret;
 959
 960	if (!priv->wol_ports_mask)
 961		clk_prepare_enable(priv->clk);
 962
 963	ret = bcm_sf2_sw_rst(priv);
 964	if (ret) {
 965		pr_err("%s: failed to software reset switch\n", __func__);
 966		return ret;
 967	}
 968
 969	bcm_sf2_crossbar_setup(priv);
 970
 971	ret = bcm_sf2_cfp_resume(ds);
 972	if (ret)
 973		return ret;
 974
 975	if (priv->hw_params.num_gphy == 1)
 976		bcm_sf2_gphy_enable_set(ds, true);
 977
 978	ds->ops->setup(ds);
 979
 980	return 0;
 981}
 982
 983static void bcm_sf2_sw_get_wol(struct dsa_switch *ds, int port,
 984			       struct ethtool_wolinfo *wol)
 985{
 986	struct net_device *p = dsa_port_to_master(dsa_to_port(ds, port));
 987	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 988	struct ethtool_wolinfo pwol = { };
 989
 990	/* Get the parent device WoL settings */
 991	if (p->ethtool_ops->get_wol)
 992		p->ethtool_ops->get_wol(p, &pwol);
 993
 994	/* Advertise the parent device supported settings */
 995	wol->supported = pwol.supported;
 996	memset(&wol->sopass, 0, sizeof(wol->sopass));
 997
 998	if (pwol.wolopts & WAKE_MAGICSECURE)
 999		memcpy(&wol->sopass, pwol.sopass, sizeof(wol->sopass));
1000
1001	if (priv->wol_ports_mask & (1 << port))
1002		wol->wolopts = pwol.wolopts;
1003	else
1004		wol->wolopts = 0;
1005}
1006
1007static int bcm_sf2_sw_set_wol(struct dsa_switch *ds, int port,
1008			      struct ethtool_wolinfo *wol)
1009{
1010	struct net_device *p = dsa_port_to_master(dsa_to_port(ds, port));
1011	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
1012	s8 cpu_port = dsa_to_port(ds, port)->cpu_dp->index;
1013	struct ethtool_wolinfo pwol =  { };
1014
1015	if (p->ethtool_ops->get_wol)
1016		p->ethtool_ops->get_wol(p, &pwol);
1017	if (wol->wolopts & ~pwol.supported)
1018		return -EINVAL;
1019
1020	if (wol->wolopts)
1021		priv->wol_ports_mask |= (1 << port);
1022	else
1023		priv->wol_ports_mask &= ~(1 << port);
1024
1025	/* If we have at least one port enabled, make sure the CPU port
1026	 * is also enabled. If the CPU port is the last one enabled, we disable
1027	 * it since this configuration does not make sense.
1028	 */
1029	if (priv->wol_ports_mask && priv->wol_ports_mask != (1 << cpu_port))
1030		priv->wol_ports_mask |= (1 << cpu_port);
1031	else
1032		priv->wol_ports_mask &= ~(1 << cpu_port);
1033
1034	return p->ethtool_ops->set_wol(p, wol);
1035}
1036
1037static int bcm_sf2_sw_setup(struct dsa_switch *ds)
1038{
1039	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
1040	unsigned int port;
1041
1042	/* Enable all valid ports and disable those unused */
1043	for (port = 0; port < priv->hw_params.num_ports; port++) {
1044		/* IMP port receives special treatment */
1045		if (dsa_is_user_port(ds, port))
1046			bcm_sf2_port_setup(ds, port, NULL);
1047		else if (dsa_is_cpu_port(ds, port))
1048			bcm_sf2_imp_setup(ds, port);
1049		else
1050			bcm_sf2_port_disable(ds, port);
1051	}
1052
1053	b53_configure_vlan(ds);
1054	bcm_sf2_enable_acb(ds);
1055
1056	return b53_setup_devlink_resources(ds);
1057}
1058
1059static void bcm_sf2_sw_teardown(struct dsa_switch *ds)
1060{
1061	dsa_devlink_resources_unregister(ds);
1062}
1063
1064/* The SWITCH_CORE register space is managed by b53 but operates on a page +
1065 * register basis so we need to translate that into an address that the
1066 * bus-glue understands.
1067 */
1068#define SF2_PAGE_REG_MKADDR(page, reg)	((page) << 10 | (reg) << 2)
1069
1070static int bcm_sf2_core_read8(struct b53_device *dev, u8 page, u8 reg,
1071			      u8 *val)
1072{
1073	struct bcm_sf2_priv *priv = dev->priv;
1074
1075	*val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
1076
1077	return 0;
1078}
1079
1080static int bcm_sf2_core_read16(struct b53_device *dev, u8 page, u8 reg,
1081			       u16 *val)
1082{
1083	struct bcm_sf2_priv *priv = dev->priv;
1084
1085	*val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
1086
1087	return 0;
1088}
1089
1090static int bcm_sf2_core_read32(struct b53_device *dev, u8 page, u8 reg,
1091			       u32 *val)
1092{
1093	struct bcm_sf2_priv *priv = dev->priv;
1094
1095	*val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
1096
1097	return 0;
1098}
1099
1100static int bcm_sf2_core_read64(struct b53_device *dev, u8 page, u8 reg,
1101			       u64 *val)
1102{
1103	struct bcm_sf2_priv *priv = dev->priv;
1104
1105	*val = core_readq(priv, SF2_PAGE_REG_MKADDR(page, reg));
1106
1107	return 0;
1108}
1109
1110static int bcm_sf2_core_write8(struct b53_device *dev, u8 page, u8 reg,
1111			       u8 value)
1112{
1113	struct bcm_sf2_priv *priv = dev->priv;
1114
1115	core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
1116
1117	return 0;
1118}
1119
1120static int bcm_sf2_core_write16(struct b53_device *dev, u8 page, u8 reg,
1121				u16 value)
1122{
1123	struct bcm_sf2_priv *priv = dev->priv;
1124
1125	core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
1126
1127	return 0;
1128}
1129
1130static int bcm_sf2_core_write32(struct b53_device *dev, u8 page, u8 reg,
1131				u32 value)
1132{
1133	struct bcm_sf2_priv *priv = dev->priv;
1134
1135	core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
1136
1137	return 0;
1138}
1139
1140static int bcm_sf2_core_write64(struct b53_device *dev, u8 page, u8 reg,
1141				u64 value)
1142{
1143	struct bcm_sf2_priv *priv = dev->priv;
1144
1145	core_writeq(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
1146
1147	return 0;
1148}
1149
1150static const struct b53_io_ops bcm_sf2_io_ops = {
1151	.read8	= bcm_sf2_core_read8,
1152	.read16	= bcm_sf2_core_read16,
1153	.read32	= bcm_sf2_core_read32,
1154	.read48	= bcm_sf2_core_read64,
1155	.read64	= bcm_sf2_core_read64,
1156	.write8	= bcm_sf2_core_write8,
1157	.write16 = bcm_sf2_core_write16,
1158	.write32 = bcm_sf2_core_write32,
1159	.write48 = bcm_sf2_core_write64,
1160	.write64 = bcm_sf2_core_write64,
1161};
1162
1163static void bcm_sf2_sw_get_strings(struct dsa_switch *ds, int port,
1164				   u32 stringset, uint8_t *data)
1165{
1166	int cnt = b53_get_sset_count(ds, port, stringset);
1167
1168	b53_get_strings(ds, port, stringset, data);
1169	bcm_sf2_cfp_get_strings(ds, port, stringset,
1170				data + cnt * ETH_GSTRING_LEN);
1171}
1172
1173static void bcm_sf2_sw_get_ethtool_stats(struct dsa_switch *ds, int port,
1174					 uint64_t *data)
1175{
1176	int cnt = b53_get_sset_count(ds, port, ETH_SS_STATS);
1177
1178	b53_get_ethtool_stats(ds, port, data);
1179	bcm_sf2_cfp_get_ethtool_stats(ds, port, data + cnt);
1180}
1181
1182static int bcm_sf2_sw_get_sset_count(struct dsa_switch *ds, int port,
1183				     int sset)
1184{
1185	int cnt = b53_get_sset_count(ds, port, sset);
1186
1187	if (cnt < 0)
1188		return cnt;
1189
1190	cnt += bcm_sf2_cfp_get_sset_count(ds, port, sset);
1191
1192	return cnt;
1193}
1194
1195static const struct dsa_switch_ops bcm_sf2_ops = {
1196	.get_tag_protocol	= b53_get_tag_protocol,
1197	.setup			= bcm_sf2_sw_setup,
1198	.teardown		= bcm_sf2_sw_teardown,
1199	.get_strings		= bcm_sf2_sw_get_strings,
1200	.get_ethtool_stats	= bcm_sf2_sw_get_ethtool_stats,
1201	.get_sset_count		= bcm_sf2_sw_get_sset_count,
1202	.get_ethtool_phy_stats	= b53_get_ethtool_phy_stats,
1203	.get_phy_flags		= bcm_sf2_sw_get_phy_flags,
1204	.phylink_get_caps	= bcm_sf2_sw_get_caps,
1205	.phylink_mac_config	= bcm_sf2_sw_mac_config,
1206	.phylink_mac_link_down	= bcm_sf2_sw_mac_link_down,
1207	.phylink_mac_link_up	= bcm_sf2_sw_mac_link_up,
1208	.phylink_fixed_state	= bcm_sf2_sw_fixed_state,
1209	.suspend		= bcm_sf2_sw_suspend,
1210	.resume			= bcm_sf2_sw_resume,
1211	.get_wol		= bcm_sf2_sw_get_wol,
1212	.set_wol		= bcm_sf2_sw_set_wol,
1213	.port_enable		= bcm_sf2_port_setup,
1214	.port_disable		= bcm_sf2_port_disable,
1215	.get_mac_eee		= b53_get_mac_eee,
1216	.set_mac_eee		= b53_set_mac_eee,
1217	.port_bridge_join	= b53_br_join,
1218	.port_bridge_leave	= b53_br_leave,
1219	.port_pre_bridge_flags	= b53_br_flags_pre,
1220	.port_bridge_flags	= b53_br_flags,
1221	.port_stp_state_set	= b53_br_set_stp_state,
1222	.port_fast_age		= b53_br_fast_age,
1223	.port_vlan_filtering	= b53_vlan_filtering,
1224	.port_vlan_add		= b53_vlan_add,
1225	.port_vlan_del		= b53_vlan_del,
1226	.port_fdb_dump		= b53_fdb_dump,
1227	.port_fdb_add		= b53_fdb_add,
1228	.port_fdb_del		= b53_fdb_del,
1229	.get_rxnfc		= bcm_sf2_get_rxnfc,
1230	.set_rxnfc		= bcm_sf2_set_rxnfc,
1231	.port_mirror_add	= b53_mirror_add,
1232	.port_mirror_del	= b53_mirror_del,
1233	.port_mdb_add		= b53_mdb_add,
1234	.port_mdb_del		= b53_mdb_del,
1235};
1236
1237struct bcm_sf2_of_data {
1238	u32 type;
1239	const u16 *reg_offsets;
1240	unsigned int core_reg_align;
1241	unsigned int num_cfp_rules;
1242	unsigned int num_crossbar_int_ports;
1243};
1244
1245static const u16 bcm_sf2_4908_reg_offsets[] = {
1246	[REG_SWITCH_CNTRL]	= 0x00,
1247	[REG_SWITCH_STATUS]	= 0x04,
1248	[REG_DIR_DATA_WRITE]	= 0x08,
1249	[REG_DIR_DATA_READ]	= 0x0c,
1250	[REG_SWITCH_REVISION]	= 0x10,
1251	[REG_PHY_REVISION]	= 0x14,
1252	[REG_SPHY_CNTRL]	= 0x24,
1253	[REG_CROSSBAR]		= 0xc8,
1254	[REG_RGMII_11_CNTRL]	= 0x014c,
1255	[REG_LED_0_CNTRL]		= 0x40,
1256	[REG_LED_1_CNTRL]		= 0x4c,
1257	[REG_LED_2_CNTRL]		= 0x58,
1258	[REG_LED_3_CNTRL]		= 0x64,
1259	[REG_LED_4_CNTRL]		= 0x88,
1260	[REG_LED_5_CNTRL]		= 0xa0,
1261	[REG_LED_AGGREGATE_CTRL]	= 0xb8,
1262
1263};
1264
1265static const struct bcm_sf2_of_data bcm_sf2_4908_data = {
1266	.type		= BCM4908_DEVICE_ID,
1267	.core_reg_align	= 0,
1268	.reg_offsets	= bcm_sf2_4908_reg_offsets,
1269	.num_cfp_rules	= 256,
1270	.num_crossbar_int_ports = 2,
1271};
1272
1273/* Register offsets for the SWITCH_REG_* block */
1274static const u16 bcm_sf2_7445_reg_offsets[] = {
1275	[REG_SWITCH_CNTRL]	= 0x00,
1276	[REG_SWITCH_STATUS]	= 0x04,
1277	[REG_DIR_DATA_WRITE]	= 0x08,
1278	[REG_DIR_DATA_READ]	= 0x0C,
1279	[REG_SWITCH_REVISION]	= 0x18,
1280	[REG_PHY_REVISION]	= 0x1C,
1281	[REG_SPHY_CNTRL]	= 0x2C,
1282	[REG_RGMII_0_CNTRL]	= 0x34,
1283	[REG_RGMII_1_CNTRL]	= 0x40,
1284	[REG_RGMII_2_CNTRL]	= 0x4c,
1285	[REG_LED_0_CNTRL]	= 0x90,
1286	[REG_LED_1_CNTRL]	= 0x94,
1287	[REG_LED_2_CNTRL]	= 0x98,
1288};
1289
1290static const struct bcm_sf2_of_data bcm_sf2_7445_data = {
1291	.type		= BCM7445_DEVICE_ID,
1292	.core_reg_align	= 0,
1293	.reg_offsets	= bcm_sf2_7445_reg_offsets,
1294	.num_cfp_rules	= 256,
1295};
1296
1297static const u16 bcm_sf2_7278_reg_offsets[] = {
1298	[REG_SWITCH_CNTRL]	= 0x00,
1299	[REG_SWITCH_STATUS]	= 0x04,
1300	[REG_DIR_DATA_WRITE]	= 0x08,
1301	[REG_DIR_DATA_READ]	= 0x0c,
1302	[REG_SWITCH_REVISION]	= 0x10,
1303	[REG_PHY_REVISION]	= 0x14,
1304	[REG_SPHY_CNTRL]	= 0x24,
1305	[REG_RGMII_0_CNTRL]	= 0xe0,
1306	[REG_RGMII_1_CNTRL]	= 0xec,
1307	[REG_RGMII_2_CNTRL]	= 0xf8,
1308	[REG_LED_0_CNTRL]	= 0x40,
1309	[REG_LED_1_CNTRL]	= 0x4c,
1310	[REG_LED_2_CNTRL]	= 0x58,
1311};
1312
1313static const struct bcm_sf2_of_data bcm_sf2_7278_data = {
1314	.type		= BCM7278_DEVICE_ID,
1315	.core_reg_align	= 1,
1316	.reg_offsets	= bcm_sf2_7278_reg_offsets,
1317	.num_cfp_rules	= 128,
1318};
1319
1320static const struct of_device_id bcm_sf2_of_match[] = {
1321	{ .compatible = "brcm,bcm4908-switch",
1322	  .data = &bcm_sf2_4908_data
1323	},
1324	{ .compatible = "brcm,bcm7445-switch-v4.0",
1325	  .data = &bcm_sf2_7445_data
1326	},
1327	{ .compatible = "brcm,bcm7278-switch-v4.0",
1328	  .data = &bcm_sf2_7278_data
1329	},
1330	{ .compatible = "brcm,bcm7278-switch-v4.8",
1331	  .data = &bcm_sf2_7278_data
1332	},
1333	{ /* sentinel */ },
1334};
1335MODULE_DEVICE_TABLE(of, bcm_sf2_of_match);
1336
1337static int bcm_sf2_sw_probe(struct platform_device *pdev)
1338{
1339	const char *reg_names[BCM_SF2_REGS_NUM] = BCM_SF2_REGS_NAME;
1340	struct device_node *dn = pdev->dev.of_node;
1341	const struct of_device_id *of_id = NULL;
1342	const struct bcm_sf2_of_data *data;
1343	struct b53_platform_data *pdata;
1344	struct dsa_switch_ops *ops;
1345	struct device_node *ports;
1346	struct bcm_sf2_priv *priv;
1347	struct b53_device *dev;
1348	struct dsa_switch *ds;
1349	void __iomem **base;
1350	unsigned int i;
1351	u32 reg, rev;
1352	int ret;
1353
1354	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
1355	if (!priv)
1356		return -ENOMEM;
1357
1358	ops = devm_kzalloc(&pdev->dev, sizeof(*ops), GFP_KERNEL);
1359	if (!ops)
1360		return -ENOMEM;
1361
1362	dev = b53_switch_alloc(&pdev->dev, &bcm_sf2_io_ops, priv);
1363	if (!dev)
1364		return -ENOMEM;
1365
1366	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1367	if (!pdata)
1368		return -ENOMEM;
1369
1370	of_id = of_match_node(bcm_sf2_of_match, dn);
1371	if (!of_id || !of_id->data)
1372		return -EINVAL;
1373
1374	data = of_id->data;
1375
1376	/* Set SWITCH_REG register offsets and SWITCH_CORE align factor */
1377	priv->type = data->type;
1378	priv->reg_offsets = data->reg_offsets;
1379	priv->core_reg_align = data->core_reg_align;
1380	priv->num_cfp_rules = data->num_cfp_rules;
1381	priv->num_crossbar_int_ports = data->num_crossbar_int_ports;
1382
1383	priv->rcdev = devm_reset_control_get_optional_exclusive(&pdev->dev,
1384								"switch");
1385	if (IS_ERR(priv->rcdev))
1386		return PTR_ERR(priv->rcdev);
1387
1388	/* Auto-detection using standard registers will not work, so
1389	 * provide an indication of what kind of device we are for
1390	 * b53_common to work with
1391	 */
1392	pdata->chip_id = priv->type;
1393	dev->pdata = pdata;
1394
1395	priv->dev = dev;
1396	ds = dev->ds;
1397	ds->ops = &bcm_sf2_ops;
1398
1399	/* Advertise the 8 egress queues */
1400	ds->num_tx_queues = SF2_NUM_EGRESS_QUEUES;
1401
1402	dev_set_drvdata(&pdev->dev, priv);
1403
1404	spin_lock_init(&priv->indir_lock);
1405	mutex_init(&priv->cfp.lock);
1406	INIT_LIST_HEAD(&priv->cfp.rules_list);
1407
1408	/* CFP rule #0 cannot be used for specific classifications, flag it as
1409	 * permanently used
1410	 */
1411	set_bit(0, priv->cfp.used);
1412	set_bit(0, priv->cfp.unique);
1413
1414	/* Balance of_node_put() done by of_find_node_by_name() */
1415	of_node_get(dn);
1416	ports = of_find_node_by_name(dn, "ports");
1417	if (ports) {
1418		bcm_sf2_identify_ports(priv, ports);
1419		of_node_put(ports);
1420	}
1421
1422	priv->irq0 = irq_of_parse_and_map(dn, 0);
1423	priv->irq1 = irq_of_parse_and_map(dn, 1);
1424
1425	base = &priv->core;
1426	for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
1427		*base = devm_platform_ioremap_resource(pdev, i);
1428		if (IS_ERR(*base)) {
1429			pr_err("unable to find register: %s\n", reg_names[i]);
1430			return PTR_ERR(*base);
1431		}
1432		base++;
1433	}
1434
1435	priv->clk = devm_clk_get_optional(&pdev->dev, "sw_switch");
1436	if (IS_ERR(priv->clk))
1437		return PTR_ERR(priv->clk);
1438
1439	clk_prepare_enable(priv->clk);
1440
1441	priv->clk_mdiv = devm_clk_get_optional(&pdev->dev, "sw_switch_mdiv");
1442	if (IS_ERR(priv->clk_mdiv)) {
1443		ret = PTR_ERR(priv->clk_mdiv);
1444		goto out_clk;
1445	}
1446
1447	clk_prepare_enable(priv->clk_mdiv);
1448
1449	ret = bcm_sf2_sw_rst(priv);
1450	if (ret) {
1451		pr_err("unable to software reset switch: %d\n", ret);
1452		goto out_clk_mdiv;
1453	}
1454
1455	bcm_sf2_crossbar_setup(priv);
1456
1457	bcm_sf2_gphy_enable_set(priv->dev->ds, true);
1458
1459	ret = bcm_sf2_mdio_register(ds);
1460	if (ret) {
1461		pr_err("failed to register MDIO bus\n");
1462		goto out_clk_mdiv;
1463	}
1464
1465	bcm_sf2_gphy_enable_set(priv->dev->ds, false);
1466
1467	ret = bcm_sf2_cfp_rst(priv);
1468	if (ret) {
1469		pr_err("failed to reset CFP\n");
1470		goto out_mdio;
1471	}
1472
1473	/* Disable all interrupts and request them */
1474	bcm_sf2_intr_disable(priv);
1475
1476	ret = devm_request_irq(&pdev->dev, priv->irq0, bcm_sf2_switch_0_isr, 0,
1477			       "switch_0", ds);
1478	if (ret < 0) {
1479		pr_err("failed to request switch_0 IRQ\n");
1480		goto out_mdio;
1481	}
1482
1483	ret = devm_request_irq(&pdev->dev, priv->irq1, bcm_sf2_switch_1_isr, 0,
1484			       "switch_1", ds);
1485	if (ret < 0) {
1486		pr_err("failed to request switch_1 IRQ\n");
1487		goto out_mdio;
1488	}
1489
1490	/* Reset the MIB counters */
1491	reg = core_readl(priv, CORE_GMNCFGCFG);
1492	reg |= RST_MIB_CNT;
1493	core_writel(priv, reg, CORE_GMNCFGCFG);
1494	reg &= ~RST_MIB_CNT;
1495	core_writel(priv, reg, CORE_GMNCFGCFG);
1496
1497	/* Get the maximum number of ports for this switch */
1498	priv->hw_params.num_ports = core_readl(priv, CORE_IMP0_PRT_ID) + 1;
1499	if (priv->hw_params.num_ports > DSA_MAX_PORTS)
1500		priv->hw_params.num_ports = DSA_MAX_PORTS;
1501
1502	/* Assume a single GPHY setup if we can't read that property */
1503	if (of_property_read_u32(dn, "brcm,num-gphy",
1504				 &priv->hw_params.num_gphy))
1505		priv->hw_params.num_gphy = 1;
1506
1507	rev = reg_readl(priv, REG_SWITCH_REVISION);
1508	priv->hw_params.top_rev = (rev >> SWITCH_TOP_REV_SHIFT) &
1509					SWITCH_TOP_REV_MASK;
1510	priv->hw_params.core_rev = (rev & SF2_REV_MASK);
1511
1512	rev = reg_readl(priv, REG_PHY_REVISION);
1513	priv->hw_params.gphy_rev = rev & PHY_REVISION_MASK;
1514
1515	ret = b53_switch_register(dev);
1516	if (ret)
1517		goto out_mdio;
1518
1519	dev_info(&pdev->dev,
1520		 "Starfighter 2 top: %x.%02x, core: %x.%02x, IRQs: %d, %d\n",
1521		 priv->hw_params.top_rev >> 8, priv->hw_params.top_rev & 0xff,
1522		 priv->hw_params.core_rev >> 8, priv->hw_params.core_rev & 0xff,
1523		 priv->irq0, priv->irq1);
1524
1525	return 0;
1526
1527out_mdio:
1528	bcm_sf2_mdio_unregister(priv);
1529out_clk_mdiv:
1530	clk_disable_unprepare(priv->clk_mdiv);
1531out_clk:
1532	clk_disable_unprepare(priv->clk);
1533	return ret;
1534}
1535
1536static int bcm_sf2_sw_remove(struct platform_device *pdev)
1537{
1538	struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
1539
1540	if (!priv)
1541		return 0;
1542
1543	priv->wol_ports_mask = 0;
1544	/* Disable interrupts */
1545	bcm_sf2_intr_disable(priv);
1546	dsa_unregister_switch(priv->dev->ds);
1547	bcm_sf2_cfp_exit(priv->dev->ds);
1548	bcm_sf2_mdio_unregister(priv);
1549	clk_disable_unprepare(priv->clk_mdiv);
1550	clk_disable_unprepare(priv->clk);
1551	if (priv->type == BCM7278_DEVICE_ID)
1552		reset_control_assert(priv->rcdev);
1553
1554	return 0;
1555}
1556
1557static void bcm_sf2_sw_shutdown(struct platform_device *pdev)
1558{
1559	struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
1560
1561	if (!priv)
1562		return;
1563
1564	/* For a kernel about to be kexec'd we want to keep the GPHY on for a
1565	 * successful MDIO bus scan to occur. If we did turn off the GPHY
1566	 * before (e.g: port_disable), this will also power it back on.
1567	 *
1568	 * Do not rely on kexec_in_progress, just power the PHY on.
1569	 */
1570	if (priv->hw_params.num_gphy == 1)
1571		bcm_sf2_gphy_enable_set(priv->dev->ds, true);
1572
1573	dsa_switch_shutdown(priv->dev->ds);
1574
1575	platform_set_drvdata(pdev, NULL);
1576}
1577
1578#ifdef CONFIG_PM_SLEEP
1579static int bcm_sf2_suspend(struct device *dev)
1580{
1581	struct bcm_sf2_priv *priv = dev_get_drvdata(dev);
1582
1583	return dsa_switch_suspend(priv->dev->ds);
1584}
1585
1586static int bcm_sf2_resume(struct device *dev)
1587{
1588	struct bcm_sf2_priv *priv = dev_get_drvdata(dev);
1589
1590	return dsa_switch_resume(priv->dev->ds);
1591}
1592#endif /* CONFIG_PM_SLEEP */
1593
1594static SIMPLE_DEV_PM_OPS(bcm_sf2_pm_ops,
1595			 bcm_sf2_suspend, bcm_sf2_resume);
1596
1597
1598static struct platform_driver bcm_sf2_driver = {
1599	.probe	= bcm_sf2_sw_probe,
1600	.remove	= bcm_sf2_sw_remove,
1601	.shutdown = bcm_sf2_sw_shutdown,
1602	.driver = {
1603		.name = "brcm-sf2",
1604		.of_match_table = bcm_sf2_of_match,
1605		.pm = &bcm_sf2_pm_ops,
1606	},
1607};
1608module_platform_driver(bcm_sf2_driver);
1609
1610MODULE_AUTHOR("Broadcom Corporation");
1611MODULE_DESCRIPTION("Driver for Broadcom Starfighter 2 ethernet switch chip");
1612MODULE_LICENSE("GPL");
1613MODULE_ALIAS("platform:brcm-sf2");
v5.14.15
   1// SPDX-License-Identifier: GPL-2.0-or-later
   2/*
   3 * Broadcom Starfighter 2 DSA switch driver
   4 *
   5 * Copyright (C) 2014, Broadcom Corporation
   6 */
   7
   8#include <linux/list.h>
   9#include <linux/module.h>
  10#include <linux/netdevice.h>
  11#include <linux/interrupt.h>
  12#include <linux/platform_device.h>
  13#include <linux/phy.h>
  14#include <linux/phy_fixed.h>
  15#include <linux/phylink.h>
  16#include <linux/mii.h>
  17#include <linux/clk.h>
  18#include <linux/of.h>
  19#include <linux/of_irq.h>
  20#include <linux/of_address.h>
  21#include <linux/of_net.h>
  22#include <linux/of_mdio.h>
  23#include <net/dsa.h>
  24#include <linux/ethtool.h>
  25#include <linux/if_bridge.h>
  26#include <linux/brcmphy.h>
  27#include <linux/etherdevice.h>
  28#include <linux/platform_data/b53.h>
  29
  30#include "bcm_sf2.h"
  31#include "bcm_sf2_regs.h"
  32#include "b53/b53_priv.h"
  33#include "b53/b53_regs.h"
  34
  35static u16 bcm_sf2_reg_rgmii_cntrl(struct bcm_sf2_priv *priv, int port)
  36{
  37	switch (priv->type) {
  38	case BCM4908_DEVICE_ID:
  39		switch (port) {
  40		case 7:
  41			return REG_RGMII_11_CNTRL;
  42		default:
  43			break;
  44		}
  45		break;
  46	default:
  47		switch (port) {
  48		case 0:
  49			return REG_RGMII_0_CNTRL;
  50		case 1:
  51			return REG_RGMII_1_CNTRL;
  52		case 2:
  53			return REG_RGMII_2_CNTRL;
  54		default:
  55			break;
  56		}
  57	}
  58
  59	WARN_ONCE(1, "Unsupported port %d\n", port);
  60
  61	/* RO fallback reg */
  62	return REG_SWITCH_STATUS;
  63}
  64
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  65/* Return the number of active ports, not counting the IMP (CPU) port */
  66static unsigned int bcm_sf2_num_active_ports(struct dsa_switch *ds)
  67{
  68	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  69	unsigned int port, count = 0;
  70
  71	for (port = 0; port < ds->num_ports; port++) {
  72		if (dsa_is_cpu_port(ds, port))
  73			continue;
  74		if (priv->port_sts[port].enabled)
  75			count++;
  76	}
  77
  78	return count;
  79}
  80
  81static void bcm_sf2_recalc_clock(struct dsa_switch *ds)
  82{
  83	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  84	unsigned long new_rate;
  85	unsigned int ports_active;
  86	/* Frequenty in Mhz */
  87	static const unsigned long rate_table[] = {
  88		59220000,
  89		60820000,
  90		62500000,
  91		62500000,
  92	};
  93
  94	ports_active = bcm_sf2_num_active_ports(ds);
  95	if (ports_active == 0 || !priv->clk_mdiv)
  96		return;
  97
  98	/* If we overflow our table, just use the recommended operational
  99	 * frequency
 100	 */
 101	if (ports_active > ARRAY_SIZE(rate_table))
 102		new_rate = 90000000;
 103	else
 104		new_rate = rate_table[ports_active - 1];
 105	clk_set_rate(priv->clk_mdiv, new_rate);
 106}
 107
 108static void bcm_sf2_imp_setup(struct dsa_switch *ds, int port)
 109{
 110	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 111	unsigned int i;
 112	u32 reg, offset;
 113
 114	/* Enable the port memories */
 115	reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
 116	reg &= ~P_TXQ_PSM_VDD(port);
 117	core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
 118
 119	/* Enable forwarding */
 120	core_writel(priv, SW_FWDG_EN, CORE_SWMODE);
 121
 122	/* Enable IMP port in dumb mode */
 123	reg = core_readl(priv, CORE_SWITCH_CTRL);
 124	reg |= MII_DUMB_FWDG_EN;
 125	core_writel(priv, reg, CORE_SWITCH_CTRL);
 126
 127	/* Configure Traffic Class to QoS mapping, allow each priority to map
 128	 * to a different queue number
 129	 */
 130	reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
 131	for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
 132		reg |= i << (PRT_TO_QID_SHIFT * i);
 133	core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
 134
 135	b53_brcm_hdr_setup(ds, port);
 136
 137	if (port == 8) {
 138		if (priv->type == BCM4908_DEVICE_ID ||
 139		    priv->type == BCM7445_DEVICE_ID)
 140			offset = CORE_STS_OVERRIDE_IMP;
 141		else
 142			offset = CORE_STS_OVERRIDE_IMP2;
 143
 144		/* Force link status for IMP port */
 145		reg = core_readl(priv, offset);
 146		reg |= (MII_SW_OR | LINK_STS);
 147		if (priv->type == BCM4908_DEVICE_ID)
 148			reg |= GMII_SPEED_UP_2G;
 149		else
 150			reg &= ~GMII_SPEED_UP_2G;
 151		core_writel(priv, reg, offset);
 152
 153		/* Enable Broadcast, Multicast, Unicast forwarding to IMP port */
 154		reg = core_readl(priv, CORE_IMP_CTL);
 155		reg |= (RX_BCST_EN | RX_MCST_EN | RX_UCST_EN);
 156		reg &= ~(RX_DIS | TX_DIS);
 157		core_writel(priv, reg, CORE_IMP_CTL);
 158	} else {
 159		reg = core_readl(priv, CORE_G_PCTL_PORT(port));
 160		reg &= ~(RX_DIS | TX_DIS);
 161		core_writel(priv, reg, CORE_G_PCTL_PORT(port));
 162	}
 163
 164	priv->port_sts[port].enabled = true;
 165}
 166
 167static void bcm_sf2_gphy_enable_set(struct dsa_switch *ds, bool enable)
 168{
 169	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 170	u32 reg;
 171
 172	reg = reg_readl(priv, REG_SPHY_CNTRL);
 173	if (enable) {
 174		reg |= PHY_RESET;
 175		reg &= ~(EXT_PWR_DOWN | IDDQ_BIAS | IDDQ_GLOBAL_PWR | CK25_DIS);
 176		reg_writel(priv, reg, REG_SPHY_CNTRL);
 177		udelay(21);
 178		reg = reg_readl(priv, REG_SPHY_CNTRL);
 179		reg &= ~PHY_RESET;
 180	} else {
 181		reg |= EXT_PWR_DOWN | IDDQ_BIAS | PHY_RESET;
 182		reg_writel(priv, reg, REG_SPHY_CNTRL);
 183		mdelay(1);
 184		reg |= CK25_DIS;
 185	}
 186	reg_writel(priv, reg, REG_SPHY_CNTRL);
 187
 188	/* Use PHY-driven LED signaling */
 189	if (!enable) {
 190		reg = reg_readl(priv, REG_LED_CNTRL(0));
 191		reg |= SPDLNK_SRC_SEL;
 192		reg_writel(priv, reg, REG_LED_CNTRL(0));
 
 
 
 
 
 193	}
 194}
 195
 196static inline void bcm_sf2_port_intr_enable(struct bcm_sf2_priv *priv,
 197					    int port)
 198{
 199	unsigned int off;
 200
 201	switch (port) {
 202	case 7:
 203		off = P7_IRQ_OFF;
 204		break;
 205	case 0:
 206		/* Port 0 interrupts are located on the first bank */
 207		intrl2_0_mask_clear(priv, P_IRQ_MASK(P0_IRQ_OFF));
 208		return;
 209	default:
 210		off = P_IRQ_OFF(port);
 211		break;
 212	}
 213
 214	intrl2_1_mask_clear(priv, P_IRQ_MASK(off));
 215}
 216
 217static inline void bcm_sf2_port_intr_disable(struct bcm_sf2_priv *priv,
 218					     int port)
 219{
 220	unsigned int off;
 221
 222	switch (port) {
 223	case 7:
 224		off = P7_IRQ_OFF;
 225		break;
 226	case 0:
 227		/* Port 0 interrupts are located on the first bank */
 228		intrl2_0_mask_set(priv, P_IRQ_MASK(P0_IRQ_OFF));
 229		intrl2_0_writel(priv, P_IRQ_MASK(P0_IRQ_OFF), INTRL2_CPU_CLEAR);
 230		return;
 231	default:
 232		off = P_IRQ_OFF(port);
 233		break;
 234	}
 235
 236	intrl2_1_mask_set(priv, P_IRQ_MASK(off));
 237	intrl2_1_writel(priv, P_IRQ_MASK(off), INTRL2_CPU_CLEAR);
 238}
 239
 240static int bcm_sf2_port_setup(struct dsa_switch *ds, int port,
 241			      struct phy_device *phy)
 242{
 243	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 244	unsigned int i;
 245	u32 reg;
 246
 247	if (!dsa_is_user_port(ds, port))
 248		return 0;
 249
 250	priv->port_sts[port].enabled = true;
 251
 252	bcm_sf2_recalc_clock(ds);
 253
 254	/* Clear the memory power down */
 255	reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
 256	reg &= ~P_TXQ_PSM_VDD(port);
 257	core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
 258
 259	/* Enable Broadcom tags for that port if requested */
 260	if (priv->brcm_tag_mask & BIT(port))
 261		b53_brcm_hdr_setup(ds, port);
 262
 263	/* Configure Traffic Class to QoS mapping, allow each priority to map
 264	 * to a different queue number
 265	 */
 266	reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
 267	for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
 268		reg |= i << (PRT_TO_QID_SHIFT * i);
 269	core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
 270
 271	/* Re-enable the GPHY and re-apply workarounds */
 272	if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1) {
 273		bcm_sf2_gphy_enable_set(ds, true);
 274		if (phy) {
 275			/* if phy_stop() has been called before, phy
 276			 * will be in halted state, and phy_start()
 277			 * will call resume.
 278			 *
 279			 * the resume path does not configure back
 280			 * autoneg settings, and since we hard reset
 281			 * the phy manually here, we need to reset the
 282			 * state machine also.
 283			 */
 284			phy->state = PHY_READY;
 285			phy_init_hw(phy);
 286		}
 287	}
 288
 289	/* Enable MoCA port interrupts to get notified */
 290	if (port == priv->moca_port)
 291		bcm_sf2_port_intr_enable(priv, port);
 292
 293	/* Set per-queue pause threshold to 32 */
 294	core_writel(priv, 32, CORE_TXQ_THD_PAUSE_QN_PORT(port));
 295
 296	/* Set ACB threshold to 24 */
 297	for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++) {
 298		reg = acb_readl(priv, ACB_QUEUE_CFG(port *
 299						    SF2_NUM_EGRESS_QUEUES + i));
 300		reg &= ~XOFF_THRESHOLD_MASK;
 301		reg |= 24;
 302		acb_writel(priv, reg, ACB_QUEUE_CFG(port *
 303						    SF2_NUM_EGRESS_QUEUES + i));
 304	}
 305
 306	return b53_enable_port(ds, port, phy);
 307}
 308
 309static void bcm_sf2_port_disable(struct dsa_switch *ds, int port)
 310{
 311	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 312	u32 reg;
 313
 314	/* Disable learning while in WoL mode */
 315	if (priv->wol_ports_mask & (1 << port)) {
 316		reg = core_readl(priv, CORE_DIS_LEARN);
 317		reg |= BIT(port);
 318		core_writel(priv, reg, CORE_DIS_LEARN);
 319		return;
 320	}
 321
 322	if (port == priv->moca_port)
 323		bcm_sf2_port_intr_disable(priv, port);
 324
 325	if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1)
 326		bcm_sf2_gphy_enable_set(ds, false);
 327
 328	b53_disable_port(ds, port);
 329
 330	/* Power down the port memory */
 331	reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
 332	reg |= P_TXQ_PSM_VDD(port);
 333	core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
 334
 335	priv->port_sts[port].enabled = false;
 336
 337	bcm_sf2_recalc_clock(ds);
 338}
 339
 340
 341static int bcm_sf2_sw_indir_rw(struct bcm_sf2_priv *priv, int op, int addr,
 342			       int regnum, u16 val)
 343{
 344	int ret = 0;
 345	u32 reg;
 346
 347	reg = reg_readl(priv, REG_SWITCH_CNTRL);
 348	reg |= MDIO_MASTER_SEL;
 349	reg_writel(priv, reg, REG_SWITCH_CNTRL);
 350
 351	/* Page << 8 | offset */
 352	reg = 0x70;
 353	reg <<= 2;
 354	core_writel(priv, addr, reg);
 355
 356	/* Page << 8 | offset */
 357	reg = 0x80 << 8 | regnum << 1;
 358	reg <<= 2;
 359
 360	if (op)
 361		ret = core_readl(priv, reg);
 362	else
 363		core_writel(priv, val, reg);
 364
 365	reg = reg_readl(priv, REG_SWITCH_CNTRL);
 366	reg &= ~MDIO_MASTER_SEL;
 367	reg_writel(priv, reg, REG_SWITCH_CNTRL);
 368
 369	return ret & 0xffff;
 370}
 371
 372static int bcm_sf2_sw_mdio_read(struct mii_bus *bus, int addr, int regnum)
 373{
 374	struct bcm_sf2_priv *priv = bus->priv;
 375
 376	/* Intercept reads from Broadcom pseudo-PHY address, else, send
 377	 * them to our master MDIO bus controller
 378	 */
 379	if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
 380		return bcm_sf2_sw_indir_rw(priv, 1, addr, regnum, 0);
 381	else
 382		return mdiobus_read_nested(priv->master_mii_bus, addr, regnum);
 383}
 384
 385static int bcm_sf2_sw_mdio_write(struct mii_bus *bus, int addr, int regnum,
 386				 u16 val)
 387{
 388	struct bcm_sf2_priv *priv = bus->priv;
 389
 390	/* Intercept writes to the Broadcom pseudo-PHY address, else,
 391	 * send them to our master MDIO bus controller
 392	 */
 393	if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
 394		return bcm_sf2_sw_indir_rw(priv, 0, addr, regnum, val);
 395	else
 396		return mdiobus_write_nested(priv->master_mii_bus, addr,
 397				regnum, val);
 398}
 399
 400static irqreturn_t bcm_sf2_switch_0_isr(int irq, void *dev_id)
 401{
 402	struct dsa_switch *ds = dev_id;
 403	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 404
 405	priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
 406				~priv->irq0_mask;
 407	intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
 408
 409	return IRQ_HANDLED;
 410}
 411
 412static irqreturn_t bcm_sf2_switch_1_isr(int irq, void *dev_id)
 413{
 414	struct dsa_switch *ds = dev_id;
 415	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 416
 417	priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
 418				~priv->irq1_mask;
 419	intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
 420
 421	if (priv->irq1_stat & P_LINK_UP_IRQ(P7_IRQ_OFF)) {
 422		priv->port_sts[7].link = true;
 423		dsa_port_phylink_mac_change(ds, 7, true);
 424	}
 425	if (priv->irq1_stat & P_LINK_DOWN_IRQ(P7_IRQ_OFF)) {
 426		priv->port_sts[7].link = false;
 427		dsa_port_phylink_mac_change(ds, 7, false);
 428	}
 429
 430	return IRQ_HANDLED;
 431}
 432
 433static int bcm_sf2_sw_rst(struct bcm_sf2_priv *priv)
 434{
 435	unsigned int timeout = 1000;
 436	u32 reg;
 437	int ret;
 438
 439	/* The watchdog reset does not work on 7278, we need to hit the
 440	 * "external" reset line through the reset controller.
 441	 */
 442	if (priv->type == BCM7278_DEVICE_ID) {
 443		ret = reset_control_assert(priv->rcdev);
 444		if (ret)
 445			return ret;
 446
 447		return reset_control_deassert(priv->rcdev);
 448	}
 449
 450	reg = core_readl(priv, CORE_WATCHDOG_CTRL);
 451	reg |= SOFTWARE_RESET | EN_CHIP_RST | EN_SW_RESET;
 452	core_writel(priv, reg, CORE_WATCHDOG_CTRL);
 453
 454	do {
 455		reg = core_readl(priv, CORE_WATCHDOG_CTRL);
 456		if (!(reg & SOFTWARE_RESET))
 457			break;
 458
 459		usleep_range(1000, 2000);
 460	} while (timeout-- > 0);
 461
 462	if (timeout == 0)
 463		return -ETIMEDOUT;
 464
 465	return 0;
 466}
 467
 468static void bcm_sf2_crossbar_setup(struct bcm_sf2_priv *priv)
 469{
 470	struct device *dev = priv->dev->ds->dev;
 471	int shift;
 472	u32 mask;
 473	u32 reg;
 474	int i;
 475
 476	mask = BIT(priv->num_crossbar_int_ports) - 1;
 477
 478	reg = reg_readl(priv, REG_CROSSBAR);
 479	switch (priv->type) {
 480	case BCM4908_DEVICE_ID:
 481		shift = CROSSBAR_BCM4908_INT_P7 * priv->num_crossbar_int_ports;
 482		reg &= ~(mask << shift);
 483		if (0) /* FIXME */
 484			reg |= CROSSBAR_BCM4908_EXT_SERDES << shift;
 485		else if (priv->int_phy_mask & BIT(7))
 486			reg |= CROSSBAR_BCM4908_EXT_GPHY4 << shift;
 487		else if (phy_interface_mode_is_rgmii(priv->port_sts[7].mode))
 488			reg |= CROSSBAR_BCM4908_EXT_RGMII << shift;
 489		else if (WARN(1, "Invalid port mode\n"))
 490			return;
 491		break;
 492	default:
 493		return;
 494	}
 495	reg_writel(priv, reg, REG_CROSSBAR);
 496
 497	reg = reg_readl(priv, REG_CROSSBAR);
 498	for (i = 0; i < priv->num_crossbar_int_ports; i++) {
 499		shift = i * priv->num_crossbar_int_ports;
 500
 501		dev_dbg(dev, "crossbar int port #%d - ext port #%d\n", i,
 502			(reg >> shift) & mask);
 503	}
 504}
 505
 506static void bcm_sf2_intr_disable(struct bcm_sf2_priv *priv)
 507{
 508	intrl2_0_mask_set(priv, 0xffffffff);
 509	intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
 510	intrl2_1_mask_set(priv, 0xffffffff);
 511	intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
 512}
 513
 514static void bcm_sf2_identify_ports(struct bcm_sf2_priv *priv,
 515				   struct device_node *dn)
 516{
 517	struct device *dev = priv->dev->ds->dev;
 518	struct bcm_sf2_port_status *port_st;
 519	struct device_node *port;
 520	unsigned int port_num;
 521	struct property *prop;
 522	int err;
 523
 524	priv->moca_port = -1;
 525
 526	for_each_available_child_of_node(dn, port) {
 527		if (of_property_read_u32(port, "reg", &port_num))
 528			continue;
 529
 530		if (port_num >= DSA_MAX_PORTS) {
 531			dev_err(dev, "Invalid port number %d\n", port_num);
 532			continue;
 533		}
 534
 535		port_st = &priv->port_sts[port_num];
 536
 537		/* Internal PHYs get assigned a specific 'phy-mode' property
 538		 * value: "internal" to help flag them before MDIO probing
 539		 * has completed, since they might be turned off at that
 540		 * time
 541		 */
 542		err = of_get_phy_mode(port, &port_st->mode);
 543		if (err)
 544			continue;
 545
 546		if (port_st->mode == PHY_INTERFACE_MODE_INTERNAL)
 547			priv->int_phy_mask |= 1 << port_num;
 548
 549		if (port_st->mode == PHY_INTERFACE_MODE_MOCA)
 550			priv->moca_port = port_num;
 551
 552		if (of_property_read_bool(port, "brcm,use-bcm-hdr"))
 553			priv->brcm_tag_mask |= 1 << port_num;
 554
 555		/* Ensure that port 5 is not picked up as a DSA CPU port
 556		 * flavour but a regular port instead. We should be using
 557		 * devlink to be able to set the port flavour.
 558		 */
 559		if (port_num == 5 && priv->type == BCM7278_DEVICE_ID) {
 560			prop = of_find_property(port, "ethernet", NULL);
 561			if (prop)
 562				of_remove_property(port, prop);
 563		}
 564	}
 565}
 566
 567static int bcm_sf2_mdio_register(struct dsa_switch *ds)
 568{
 569	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 570	struct device_node *dn, *child;
 571	struct phy_device *phydev;
 572	struct property *prop;
 573	static int index;
 574	int err, reg;
 575
 576	/* Find our integrated MDIO bus node */
 577	dn = of_find_compatible_node(NULL, NULL, "brcm,unimac-mdio");
 578	priv->master_mii_bus = of_mdio_find_bus(dn);
 579	if (!priv->master_mii_bus) {
 580		of_node_put(dn);
 581		return -EPROBE_DEFER;
 582	}
 583
 584	get_device(&priv->master_mii_bus->dev);
 585	priv->master_mii_dn = dn;
 586
 587	priv->slave_mii_bus = devm_mdiobus_alloc(ds->dev);
 588	if (!priv->slave_mii_bus) {
 589		of_node_put(dn);
 590		return -ENOMEM;
 591	}
 592
 593	priv->slave_mii_bus->priv = priv;
 594	priv->slave_mii_bus->name = "sf2 slave mii";
 595	priv->slave_mii_bus->read = bcm_sf2_sw_mdio_read;
 596	priv->slave_mii_bus->write = bcm_sf2_sw_mdio_write;
 597	snprintf(priv->slave_mii_bus->id, MII_BUS_ID_SIZE, "sf2-%d",
 598		 index++);
 599	priv->slave_mii_bus->dev.of_node = dn;
 600
 601	/* Include the pseudo-PHY address to divert reads towards our
 602	 * workaround. This is only required for 7445D0, since 7445E0
 603	 * disconnects the internal switch pseudo-PHY such that we can use the
 604	 * regular SWITCH_MDIO master controller instead.
 605	 *
 606	 * Here we flag the pseudo PHY as needing special treatment and would
 607	 * otherwise make all other PHY read/writes go to the master MDIO bus
 608	 * controller that comes with this switch backed by the "mdio-unimac"
 609	 * driver.
 610	 */
 611	if (of_machine_is_compatible("brcm,bcm7445d0"))
 612		priv->indir_phy_mask |= (1 << BRCM_PSEUDO_PHY_ADDR) | (1 << 0);
 613	else
 614		priv->indir_phy_mask = 0;
 615
 616	ds->phys_mii_mask = priv->indir_phy_mask;
 617	ds->slave_mii_bus = priv->slave_mii_bus;
 618	priv->slave_mii_bus->parent = ds->dev->parent;
 619	priv->slave_mii_bus->phy_mask = ~priv->indir_phy_mask;
 620
 621	/* We need to make sure that of_phy_connect() will not work by
 622	 * removing the 'phandle' and 'linux,phandle' properties and
 623	 * unregister the existing PHY device that was already registered.
 624	 */
 625	for_each_available_child_of_node(dn, child) {
 626		if (of_property_read_u32(child, "reg", &reg) ||
 627		    reg >= PHY_MAX_ADDR)
 628			continue;
 629
 630		if (!(priv->indir_phy_mask & BIT(reg)))
 631			continue;
 632
 633		prop = of_find_property(child, "phandle", NULL);
 634		if (prop)
 635			of_remove_property(child, prop);
 636
 637		prop = of_find_property(child, "linux,phandle", NULL);
 638		if (prop)
 639			of_remove_property(child, prop);
 640
 641		phydev = of_phy_find_device(child);
 642		if (phydev)
 643			phy_device_remove(phydev);
 644	}
 645
 646	err = mdiobus_register(priv->slave_mii_bus);
 647	if (err && dn)
 
 648		of_node_put(dn);
 
 649
 650	return err;
 651}
 652
 653static void bcm_sf2_mdio_unregister(struct bcm_sf2_priv *priv)
 654{
 655	mdiobus_unregister(priv->slave_mii_bus);
 
 656	of_node_put(priv->master_mii_dn);
 657}
 658
 659static u32 bcm_sf2_sw_get_phy_flags(struct dsa_switch *ds, int port)
 660{
 661	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 662
 663	/* The BCM7xxx PHY driver expects to find the integrated PHY revision
 664	 * in bits 15:8 and the patch level in bits 7:0 which is exactly what
 665	 * the REG_PHY_REVISION register layout is.
 666	 */
 667	if (priv->int_phy_mask & BIT(port))
 668		return priv->hw_params.gphy_rev;
 669	else
 670		return 0;
 
 
 671}
 672
 673static void bcm_sf2_sw_validate(struct dsa_switch *ds, int port,
 674				unsigned long *supported,
 675				struct phylink_link_state *state)
 676{
 677	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 678	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
 679
 680	if (!phy_interface_mode_is_rgmii(state->interface) &&
 681	    state->interface != PHY_INTERFACE_MODE_MII &&
 682	    state->interface != PHY_INTERFACE_MODE_REVMII &&
 683	    state->interface != PHY_INTERFACE_MODE_GMII &&
 684	    state->interface != PHY_INTERFACE_MODE_INTERNAL &&
 685	    state->interface != PHY_INTERFACE_MODE_MOCA) {
 686		bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
 687		if (port != core_readl(priv, CORE_IMP0_PRT_ID))
 688			dev_err(ds->dev,
 689				"Unsupported interface: %d for port %d\n",
 690				state->interface, port);
 691		return;
 692	}
 693
 694	/* Allow all the expected bits */
 695	phylink_set(mask, Autoneg);
 696	phylink_set_port_modes(mask);
 697	phylink_set(mask, Pause);
 698	phylink_set(mask, Asym_Pause);
 699
 700	/* With the exclusion of MII and Reverse MII, we support Gigabit,
 701	 * including Half duplex
 702	 */
 703	if (state->interface != PHY_INTERFACE_MODE_MII &&
 704	    state->interface != PHY_INTERFACE_MODE_REVMII) {
 705		phylink_set(mask, 1000baseT_Full);
 706		phylink_set(mask, 1000baseT_Half);
 707	}
 708
 709	phylink_set(mask, 10baseT_Half);
 710	phylink_set(mask, 10baseT_Full);
 711	phylink_set(mask, 100baseT_Half);
 712	phylink_set(mask, 100baseT_Full);
 713
 714	bitmap_and(supported, supported, mask,
 715		   __ETHTOOL_LINK_MODE_MASK_NBITS);
 716	bitmap_and(state->advertising, state->advertising, mask,
 717		   __ETHTOOL_LINK_MODE_MASK_NBITS);
 718}
 719
 720static void bcm_sf2_sw_mac_config(struct dsa_switch *ds, int port,
 721				  unsigned int mode,
 722				  const struct phylink_link_state *state)
 723{
 724	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 725	u32 id_mode_dis = 0, port_mode;
 726	u32 reg_rgmii_ctrl;
 727	u32 reg;
 728
 729	if (port == core_readl(priv, CORE_IMP0_PRT_ID))
 730		return;
 731
 732	switch (state->interface) {
 733	case PHY_INTERFACE_MODE_RGMII:
 734		id_mode_dis = 1;
 735		fallthrough;
 736	case PHY_INTERFACE_MODE_RGMII_TXID:
 737		port_mode = EXT_GPHY;
 738		break;
 739	case PHY_INTERFACE_MODE_MII:
 740		port_mode = EXT_EPHY;
 741		break;
 742	case PHY_INTERFACE_MODE_REVMII:
 743		port_mode = EXT_REVMII;
 744		break;
 745	default:
 746		/* Nothing required for all other PHYs: internal and MoCA */
 747		return;
 748	}
 749
 750	reg_rgmii_ctrl = bcm_sf2_reg_rgmii_cntrl(priv, port);
 751
 752	/* Clear id_mode_dis bit, and the existing port mode, let
 753	 * RGMII_MODE_EN bet set by mac_link_{up,down}
 754	 */
 755	reg = reg_readl(priv, reg_rgmii_ctrl);
 756	reg &= ~ID_MODE_DIS;
 757	reg &= ~(PORT_MODE_MASK << PORT_MODE_SHIFT);
 758
 759	reg |= port_mode;
 760	if (id_mode_dis)
 761		reg |= ID_MODE_DIS;
 762
 763	reg_writel(priv, reg, reg_rgmii_ctrl);
 764}
 765
 766static void bcm_sf2_sw_mac_link_set(struct dsa_switch *ds, int port,
 767				    phy_interface_t interface, bool link)
 768{
 769	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 770	u32 reg_rgmii_ctrl;
 771	u32 reg;
 772
 773	if (!phy_interface_mode_is_rgmii(interface) &&
 774	    interface != PHY_INTERFACE_MODE_MII &&
 775	    interface != PHY_INTERFACE_MODE_REVMII)
 776		return;
 777
 778	reg_rgmii_ctrl = bcm_sf2_reg_rgmii_cntrl(priv, port);
 779
 780	/* If the link is down, just disable the interface to conserve power */
 781	reg = reg_readl(priv, reg_rgmii_ctrl);
 782	if (link)
 783		reg |= RGMII_MODE_EN;
 784	else
 785		reg &= ~RGMII_MODE_EN;
 786	reg_writel(priv, reg, reg_rgmii_ctrl);
 787}
 788
 789static void bcm_sf2_sw_mac_link_down(struct dsa_switch *ds, int port,
 790				     unsigned int mode,
 791				     phy_interface_t interface)
 792{
 793	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 794	u32 reg, offset;
 795
 796	if (port != core_readl(priv, CORE_IMP0_PRT_ID)) {
 797		if (priv->type == BCM4908_DEVICE_ID ||
 798		    priv->type == BCM7445_DEVICE_ID)
 799			offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
 800		else
 801			offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
 802
 803		reg = core_readl(priv, offset);
 804		reg &= ~LINK_STS;
 805		core_writel(priv, reg, offset);
 806	}
 807
 808	bcm_sf2_sw_mac_link_set(ds, port, interface, false);
 809}
 810
 811static void bcm_sf2_sw_mac_link_up(struct dsa_switch *ds, int port,
 812				   unsigned int mode,
 813				   phy_interface_t interface,
 814				   struct phy_device *phydev,
 815				   int speed, int duplex,
 816				   bool tx_pause, bool rx_pause)
 817{
 818	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 819	struct ethtool_eee *p = &priv->dev->ports[port].eee;
 
 
 820
 821	bcm_sf2_sw_mac_link_set(ds, port, interface, true);
 822
 823	if (port != core_readl(priv, CORE_IMP0_PRT_ID)) {
 824		u32 reg_rgmii_ctrl = 0;
 825		u32 reg, offset;
 826
 827		if (priv->type == BCM4908_DEVICE_ID ||
 828		    priv->type == BCM7445_DEVICE_ID)
 829			offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
 830		else
 831			offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
 832
 833		if (interface == PHY_INTERFACE_MODE_RGMII ||
 834		    interface == PHY_INTERFACE_MODE_RGMII_TXID ||
 835		    interface == PHY_INTERFACE_MODE_MII ||
 836		    interface == PHY_INTERFACE_MODE_REVMII) {
 837			reg_rgmii_ctrl = bcm_sf2_reg_rgmii_cntrl(priv, port);
 838			reg = reg_readl(priv, reg_rgmii_ctrl);
 839			reg &= ~(RX_PAUSE_EN | TX_PAUSE_EN);
 840
 841			if (tx_pause)
 842				reg |= TX_PAUSE_EN;
 843			if (rx_pause)
 844				reg |= RX_PAUSE_EN;
 845
 846			reg_writel(priv, reg, reg_rgmii_ctrl);
 847		}
 
 
 848
 849		reg = SW_OVERRIDE | LINK_STS;
 850		switch (speed) {
 851		case SPEED_1000:
 852			reg |= SPDSTS_1000 << SPEED_SHIFT;
 853			break;
 854		case SPEED_100:
 855			reg |= SPDSTS_100 << SPEED_SHIFT;
 856			break;
 857		}
 858
 859		if (duplex == DUPLEX_FULL)
 860			reg |= DUPLX_MODE;
 
 
 
 
 
 
 861
 862		core_writel(priv, reg, offset);
 
 
 
 
 
 
 863	}
 864
 
 
 
 
 
 
 
 
 
 
 865	if (mode == MLO_AN_PHY && phydev)
 866		p->eee_enabled = b53_eee_init(ds, port, phydev);
 867}
 868
 869static void bcm_sf2_sw_fixed_state(struct dsa_switch *ds, int port,
 870				   struct phylink_link_state *status)
 871{
 872	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 873
 874	status->link = false;
 875
 876	/* MoCA port is special as we do not get link status from CORE_LNKSTS,
 877	 * which means that we need to force the link at the port override
 878	 * level to get the data to flow. We do use what the interrupt handler
 879	 * did determine before.
 880	 *
 881	 * For the other ports, we just force the link status, since this is
 882	 * a fixed PHY device.
 883	 */
 884	if (port == priv->moca_port) {
 885		status->link = priv->port_sts[port].link;
 886		/* For MoCA interfaces, also force a link down notification
 887		 * since some version of the user-space daemon (mocad) use
 888		 * cmd->autoneg to force the link, which messes up the PHY
 889		 * state machine and make it go in PHY_FORCING state instead.
 890		 */
 891		if (!status->link)
 892			netif_carrier_off(dsa_to_port(ds, port)->slave);
 893		status->duplex = DUPLEX_FULL;
 894	} else {
 895		status->link = true;
 896	}
 897}
 898
 899static void bcm_sf2_enable_acb(struct dsa_switch *ds)
 900{
 901	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 902	u32 reg;
 903
 904	/* Enable ACB globally */
 905	reg = acb_readl(priv, ACB_CONTROL);
 906	reg |= (ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
 907	acb_writel(priv, reg, ACB_CONTROL);
 908	reg &= ~(ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
 909	reg |= ACB_EN | ACB_ALGORITHM;
 910	acb_writel(priv, reg, ACB_CONTROL);
 911}
 912
 913static int bcm_sf2_sw_suspend(struct dsa_switch *ds)
 914{
 915	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 916	unsigned int port;
 917
 918	bcm_sf2_intr_disable(priv);
 919
 920	/* Disable all ports physically present including the IMP
 921	 * port, the other ones have already been disabled during
 922	 * bcm_sf2_sw_setup
 923	 */
 924	for (port = 0; port < ds->num_ports; port++) {
 925		if (dsa_is_user_port(ds, port) || dsa_is_cpu_port(ds, port))
 926			bcm_sf2_port_disable(ds, port);
 927	}
 928
 929	if (!priv->wol_ports_mask)
 930		clk_disable_unprepare(priv->clk);
 931
 932	return 0;
 933}
 934
 935static int bcm_sf2_sw_resume(struct dsa_switch *ds)
 936{
 937	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 938	int ret;
 939
 940	if (!priv->wol_ports_mask)
 941		clk_prepare_enable(priv->clk);
 942
 943	ret = bcm_sf2_sw_rst(priv);
 944	if (ret) {
 945		pr_err("%s: failed to software reset switch\n", __func__);
 946		return ret;
 947	}
 948
 949	bcm_sf2_crossbar_setup(priv);
 950
 951	ret = bcm_sf2_cfp_resume(ds);
 952	if (ret)
 953		return ret;
 954
 955	if (priv->hw_params.num_gphy == 1)
 956		bcm_sf2_gphy_enable_set(ds, true);
 957
 958	ds->ops->setup(ds);
 959
 960	return 0;
 961}
 962
 963static void bcm_sf2_sw_get_wol(struct dsa_switch *ds, int port,
 964			       struct ethtool_wolinfo *wol)
 965{
 966	struct net_device *p = dsa_to_port(ds, port)->cpu_dp->master;
 967	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 968	struct ethtool_wolinfo pwol = { };
 969
 970	/* Get the parent device WoL settings */
 971	if (p->ethtool_ops->get_wol)
 972		p->ethtool_ops->get_wol(p, &pwol);
 973
 974	/* Advertise the parent device supported settings */
 975	wol->supported = pwol.supported;
 976	memset(&wol->sopass, 0, sizeof(wol->sopass));
 977
 978	if (pwol.wolopts & WAKE_MAGICSECURE)
 979		memcpy(&wol->sopass, pwol.sopass, sizeof(wol->sopass));
 980
 981	if (priv->wol_ports_mask & (1 << port))
 982		wol->wolopts = pwol.wolopts;
 983	else
 984		wol->wolopts = 0;
 985}
 986
 987static int bcm_sf2_sw_set_wol(struct dsa_switch *ds, int port,
 988			      struct ethtool_wolinfo *wol)
 989{
 990	struct net_device *p = dsa_to_port(ds, port)->cpu_dp->master;
 991	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
 992	s8 cpu_port = dsa_to_port(ds, port)->cpu_dp->index;
 993	struct ethtool_wolinfo pwol =  { };
 994
 995	if (p->ethtool_ops->get_wol)
 996		p->ethtool_ops->get_wol(p, &pwol);
 997	if (wol->wolopts & ~pwol.supported)
 998		return -EINVAL;
 999
1000	if (wol->wolopts)
1001		priv->wol_ports_mask |= (1 << port);
1002	else
1003		priv->wol_ports_mask &= ~(1 << port);
1004
1005	/* If we have at least one port enabled, make sure the CPU port
1006	 * is also enabled. If the CPU port is the last one enabled, we disable
1007	 * it since this configuration does not make sense.
1008	 */
1009	if (priv->wol_ports_mask && priv->wol_ports_mask != (1 << cpu_port))
1010		priv->wol_ports_mask |= (1 << cpu_port);
1011	else
1012		priv->wol_ports_mask &= ~(1 << cpu_port);
1013
1014	return p->ethtool_ops->set_wol(p, wol);
1015}
1016
1017static int bcm_sf2_sw_setup(struct dsa_switch *ds)
1018{
1019	struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
1020	unsigned int port;
1021
1022	/* Enable all valid ports and disable those unused */
1023	for (port = 0; port < priv->hw_params.num_ports; port++) {
1024		/* IMP port receives special treatment */
1025		if (dsa_is_user_port(ds, port))
1026			bcm_sf2_port_setup(ds, port, NULL);
1027		else if (dsa_is_cpu_port(ds, port))
1028			bcm_sf2_imp_setup(ds, port);
1029		else
1030			bcm_sf2_port_disable(ds, port);
1031	}
1032
1033	b53_configure_vlan(ds);
1034	bcm_sf2_enable_acb(ds);
1035
1036	return b53_setup_devlink_resources(ds);
1037}
1038
1039static void bcm_sf2_sw_teardown(struct dsa_switch *ds)
1040{
1041	dsa_devlink_resources_unregister(ds);
1042}
1043
1044/* The SWITCH_CORE register space is managed by b53 but operates on a page +
1045 * register basis so we need to translate that into an address that the
1046 * bus-glue understands.
1047 */
1048#define SF2_PAGE_REG_MKADDR(page, reg)	((page) << 10 | (reg) << 2)
1049
1050static int bcm_sf2_core_read8(struct b53_device *dev, u8 page, u8 reg,
1051			      u8 *val)
1052{
1053	struct bcm_sf2_priv *priv = dev->priv;
1054
1055	*val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
1056
1057	return 0;
1058}
1059
1060static int bcm_sf2_core_read16(struct b53_device *dev, u8 page, u8 reg,
1061			       u16 *val)
1062{
1063	struct bcm_sf2_priv *priv = dev->priv;
1064
1065	*val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
1066
1067	return 0;
1068}
1069
1070static int bcm_sf2_core_read32(struct b53_device *dev, u8 page, u8 reg,
1071			       u32 *val)
1072{
1073	struct bcm_sf2_priv *priv = dev->priv;
1074
1075	*val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
1076
1077	return 0;
1078}
1079
1080static int bcm_sf2_core_read64(struct b53_device *dev, u8 page, u8 reg,
1081			       u64 *val)
1082{
1083	struct bcm_sf2_priv *priv = dev->priv;
1084
1085	*val = core_readq(priv, SF2_PAGE_REG_MKADDR(page, reg));
1086
1087	return 0;
1088}
1089
1090static int bcm_sf2_core_write8(struct b53_device *dev, u8 page, u8 reg,
1091			       u8 value)
1092{
1093	struct bcm_sf2_priv *priv = dev->priv;
1094
1095	core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
1096
1097	return 0;
1098}
1099
1100static int bcm_sf2_core_write16(struct b53_device *dev, u8 page, u8 reg,
1101				u16 value)
1102{
1103	struct bcm_sf2_priv *priv = dev->priv;
1104
1105	core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
1106
1107	return 0;
1108}
1109
1110static int bcm_sf2_core_write32(struct b53_device *dev, u8 page, u8 reg,
1111				u32 value)
1112{
1113	struct bcm_sf2_priv *priv = dev->priv;
1114
1115	core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
1116
1117	return 0;
1118}
1119
1120static int bcm_sf2_core_write64(struct b53_device *dev, u8 page, u8 reg,
1121				u64 value)
1122{
1123	struct bcm_sf2_priv *priv = dev->priv;
1124
1125	core_writeq(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
1126
1127	return 0;
1128}
1129
1130static const struct b53_io_ops bcm_sf2_io_ops = {
1131	.read8	= bcm_sf2_core_read8,
1132	.read16	= bcm_sf2_core_read16,
1133	.read32	= bcm_sf2_core_read32,
1134	.read48	= bcm_sf2_core_read64,
1135	.read64	= bcm_sf2_core_read64,
1136	.write8	= bcm_sf2_core_write8,
1137	.write16 = bcm_sf2_core_write16,
1138	.write32 = bcm_sf2_core_write32,
1139	.write48 = bcm_sf2_core_write64,
1140	.write64 = bcm_sf2_core_write64,
1141};
1142
1143static void bcm_sf2_sw_get_strings(struct dsa_switch *ds, int port,
1144				   u32 stringset, uint8_t *data)
1145{
1146	int cnt = b53_get_sset_count(ds, port, stringset);
1147
1148	b53_get_strings(ds, port, stringset, data);
1149	bcm_sf2_cfp_get_strings(ds, port, stringset,
1150				data + cnt * ETH_GSTRING_LEN);
1151}
1152
1153static void bcm_sf2_sw_get_ethtool_stats(struct dsa_switch *ds, int port,
1154					 uint64_t *data)
1155{
1156	int cnt = b53_get_sset_count(ds, port, ETH_SS_STATS);
1157
1158	b53_get_ethtool_stats(ds, port, data);
1159	bcm_sf2_cfp_get_ethtool_stats(ds, port, data + cnt);
1160}
1161
1162static int bcm_sf2_sw_get_sset_count(struct dsa_switch *ds, int port,
1163				     int sset)
1164{
1165	int cnt = b53_get_sset_count(ds, port, sset);
1166
1167	if (cnt < 0)
1168		return cnt;
1169
1170	cnt += bcm_sf2_cfp_get_sset_count(ds, port, sset);
1171
1172	return cnt;
1173}
1174
1175static const struct dsa_switch_ops bcm_sf2_ops = {
1176	.get_tag_protocol	= b53_get_tag_protocol,
1177	.setup			= bcm_sf2_sw_setup,
1178	.teardown		= bcm_sf2_sw_teardown,
1179	.get_strings		= bcm_sf2_sw_get_strings,
1180	.get_ethtool_stats	= bcm_sf2_sw_get_ethtool_stats,
1181	.get_sset_count		= bcm_sf2_sw_get_sset_count,
1182	.get_ethtool_phy_stats	= b53_get_ethtool_phy_stats,
1183	.get_phy_flags		= bcm_sf2_sw_get_phy_flags,
1184	.phylink_validate	= bcm_sf2_sw_validate,
1185	.phylink_mac_config	= bcm_sf2_sw_mac_config,
1186	.phylink_mac_link_down	= bcm_sf2_sw_mac_link_down,
1187	.phylink_mac_link_up	= bcm_sf2_sw_mac_link_up,
1188	.phylink_fixed_state	= bcm_sf2_sw_fixed_state,
1189	.suspend		= bcm_sf2_sw_suspend,
1190	.resume			= bcm_sf2_sw_resume,
1191	.get_wol		= bcm_sf2_sw_get_wol,
1192	.set_wol		= bcm_sf2_sw_set_wol,
1193	.port_enable		= bcm_sf2_port_setup,
1194	.port_disable		= bcm_sf2_port_disable,
1195	.get_mac_eee		= b53_get_mac_eee,
1196	.set_mac_eee		= b53_set_mac_eee,
1197	.port_bridge_join	= b53_br_join,
1198	.port_bridge_leave	= b53_br_leave,
1199	.port_pre_bridge_flags	= b53_br_flags_pre,
1200	.port_bridge_flags	= b53_br_flags,
1201	.port_stp_state_set	= b53_br_set_stp_state,
1202	.port_fast_age		= b53_br_fast_age,
1203	.port_vlan_filtering	= b53_vlan_filtering,
1204	.port_vlan_add		= b53_vlan_add,
1205	.port_vlan_del		= b53_vlan_del,
1206	.port_fdb_dump		= b53_fdb_dump,
1207	.port_fdb_add		= b53_fdb_add,
1208	.port_fdb_del		= b53_fdb_del,
1209	.get_rxnfc		= bcm_sf2_get_rxnfc,
1210	.set_rxnfc		= bcm_sf2_set_rxnfc,
1211	.port_mirror_add	= b53_mirror_add,
1212	.port_mirror_del	= b53_mirror_del,
1213	.port_mdb_add		= b53_mdb_add,
1214	.port_mdb_del		= b53_mdb_del,
1215};
1216
1217struct bcm_sf2_of_data {
1218	u32 type;
1219	const u16 *reg_offsets;
1220	unsigned int core_reg_align;
1221	unsigned int num_cfp_rules;
1222	unsigned int num_crossbar_int_ports;
1223};
1224
1225static const u16 bcm_sf2_4908_reg_offsets[] = {
1226	[REG_SWITCH_CNTRL]	= 0x00,
1227	[REG_SWITCH_STATUS]	= 0x04,
1228	[REG_DIR_DATA_WRITE]	= 0x08,
1229	[REG_DIR_DATA_READ]	= 0x0c,
1230	[REG_SWITCH_REVISION]	= 0x10,
1231	[REG_PHY_REVISION]	= 0x14,
1232	[REG_SPHY_CNTRL]	= 0x24,
1233	[REG_CROSSBAR]		= 0xc8,
1234	[REG_RGMII_11_CNTRL]	= 0x014c,
1235	[REG_LED_0_CNTRL]	= 0x40,
1236	[REG_LED_1_CNTRL]	= 0x4c,
1237	[REG_LED_2_CNTRL]	= 0x58,
 
 
 
 
 
1238};
1239
1240static const struct bcm_sf2_of_data bcm_sf2_4908_data = {
1241	.type		= BCM4908_DEVICE_ID,
1242	.core_reg_align	= 0,
1243	.reg_offsets	= bcm_sf2_4908_reg_offsets,
1244	.num_cfp_rules	= 256,
1245	.num_crossbar_int_ports = 2,
1246};
1247
1248/* Register offsets for the SWITCH_REG_* block */
1249static const u16 bcm_sf2_7445_reg_offsets[] = {
1250	[REG_SWITCH_CNTRL]	= 0x00,
1251	[REG_SWITCH_STATUS]	= 0x04,
1252	[REG_DIR_DATA_WRITE]	= 0x08,
1253	[REG_DIR_DATA_READ]	= 0x0C,
1254	[REG_SWITCH_REVISION]	= 0x18,
1255	[REG_PHY_REVISION]	= 0x1C,
1256	[REG_SPHY_CNTRL]	= 0x2C,
1257	[REG_RGMII_0_CNTRL]	= 0x34,
1258	[REG_RGMII_1_CNTRL]	= 0x40,
1259	[REG_RGMII_2_CNTRL]	= 0x4c,
1260	[REG_LED_0_CNTRL]	= 0x90,
1261	[REG_LED_1_CNTRL]	= 0x94,
1262	[REG_LED_2_CNTRL]	= 0x98,
1263};
1264
1265static const struct bcm_sf2_of_data bcm_sf2_7445_data = {
1266	.type		= BCM7445_DEVICE_ID,
1267	.core_reg_align	= 0,
1268	.reg_offsets	= bcm_sf2_7445_reg_offsets,
1269	.num_cfp_rules	= 256,
1270};
1271
1272static const u16 bcm_sf2_7278_reg_offsets[] = {
1273	[REG_SWITCH_CNTRL]	= 0x00,
1274	[REG_SWITCH_STATUS]	= 0x04,
1275	[REG_DIR_DATA_WRITE]	= 0x08,
1276	[REG_DIR_DATA_READ]	= 0x0c,
1277	[REG_SWITCH_REVISION]	= 0x10,
1278	[REG_PHY_REVISION]	= 0x14,
1279	[REG_SPHY_CNTRL]	= 0x24,
1280	[REG_RGMII_0_CNTRL]	= 0xe0,
1281	[REG_RGMII_1_CNTRL]	= 0xec,
1282	[REG_RGMII_2_CNTRL]	= 0xf8,
1283	[REG_LED_0_CNTRL]	= 0x40,
1284	[REG_LED_1_CNTRL]	= 0x4c,
1285	[REG_LED_2_CNTRL]	= 0x58,
1286};
1287
1288static const struct bcm_sf2_of_data bcm_sf2_7278_data = {
1289	.type		= BCM7278_DEVICE_ID,
1290	.core_reg_align	= 1,
1291	.reg_offsets	= bcm_sf2_7278_reg_offsets,
1292	.num_cfp_rules	= 128,
1293};
1294
1295static const struct of_device_id bcm_sf2_of_match[] = {
1296	{ .compatible = "brcm,bcm4908-switch",
1297	  .data = &bcm_sf2_4908_data
1298	},
1299	{ .compatible = "brcm,bcm7445-switch-v4.0",
1300	  .data = &bcm_sf2_7445_data
1301	},
1302	{ .compatible = "brcm,bcm7278-switch-v4.0",
1303	  .data = &bcm_sf2_7278_data
1304	},
1305	{ .compatible = "brcm,bcm7278-switch-v4.8",
1306	  .data = &bcm_sf2_7278_data
1307	},
1308	{ /* sentinel */ },
1309};
1310MODULE_DEVICE_TABLE(of, bcm_sf2_of_match);
1311
1312static int bcm_sf2_sw_probe(struct platform_device *pdev)
1313{
1314	const char *reg_names[BCM_SF2_REGS_NUM] = BCM_SF2_REGS_NAME;
1315	struct device_node *dn = pdev->dev.of_node;
1316	const struct of_device_id *of_id = NULL;
1317	const struct bcm_sf2_of_data *data;
1318	struct b53_platform_data *pdata;
1319	struct dsa_switch_ops *ops;
1320	struct device_node *ports;
1321	struct bcm_sf2_priv *priv;
1322	struct b53_device *dev;
1323	struct dsa_switch *ds;
1324	void __iomem **base;
1325	unsigned int i;
1326	u32 reg, rev;
1327	int ret;
1328
1329	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
1330	if (!priv)
1331		return -ENOMEM;
1332
1333	ops = devm_kzalloc(&pdev->dev, sizeof(*ops), GFP_KERNEL);
1334	if (!ops)
1335		return -ENOMEM;
1336
1337	dev = b53_switch_alloc(&pdev->dev, &bcm_sf2_io_ops, priv);
1338	if (!dev)
1339		return -ENOMEM;
1340
1341	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1342	if (!pdata)
1343		return -ENOMEM;
1344
1345	of_id = of_match_node(bcm_sf2_of_match, dn);
1346	if (!of_id || !of_id->data)
1347		return -EINVAL;
1348
1349	data = of_id->data;
1350
1351	/* Set SWITCH_REG register offsets and SWITCH_CORE align factor */
1352	priv->type = data->type;
1353	priv->reg_offsets = data->reg_offsets;
1354	priv->core_reg_align = data->core_reg_align;
1355	priv->num_cfp_rules = data->num_cfp_rules;
1356	priv->num_crossbar_int_ports = data->num_crossbar_int_ports;
1357
1358	priv->rcdev = devm_reset_control_get_optional_exclusive(&pdev->dev,
1359								"switch");
1360	if (IS_ERR(priv->rcdev))
1361		return PTR_ERR(priv->rcdev);
1362
1363	/* Auto-detection using standard registers will not work, so
1364	 * provide an indication of what kind of device we are for
1365	 * b53_common to work with
1366	 */
1367	pdata->chip_id = priv->type;
1368	dev->pdata = pdata;
1369
1370	priv->dev = dev;
1371	ds = dev->ds;
1372	ds->ops = &bcm_sf2_ops;
1373
1374	/* Advertise the 8 egress queues */
1375	ds->num_tx_queues = SF2_NUM_EGRESS_QUEUES;
1376
1377	dev_set_drvdata(&pdev->dev, priv);
1378
1379	spin_lock_init(&priv->indir_lock);
1380	mutex_init(&priv->cfp.lock);
1381	INIT_LIST_HEAD(&priv->cfp.rules_list);
1382
1383	/* CFP rule #0 cannot be used for specific classifications, flag it as
1384	 * permanently used
1385	 */
1386	set_bit(0, priv->cfp.used);
1387	set_bit(0, priv->cfp.unique);
1388
1389	/* Balance of_node_put() done by of_find_node_by_name() */
1390	of_node_get(dn);
1391	ports = of_find_node_by_name(dn, "ports");
1392	if (ports) {
1393		bcm_sf2_identify_ports(priv, ports);
1394		of_node_put(ports);
1395	}
1396
1397	priv->irq0 = irq_of_parse_and_map(dn, 0);
1398	priv->irq1 = irq_of_parse_and_map(dn, 1);
1399
1400	base = &priv->core;
1401	for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
1402		*base = devm_platform_ioremap_resource(pdev, i);
1403		if (IS_ERR(*base)) {
1404			pr_err("unable to find register: %s\n", reg_names[i]);
1405			return PTR_ERR(*base);
1406		}
1407		base++;
1408	}
1409
1410	priv->clk = devm_clk_get_optional(&pdev->dev, "sw_switch");
1411	if (IS_ERR(priv->clk))
1412		return PTR_ERR(priv->clk);
1413
1414	clk_prepare_enable(priv->clk);
1415
1416	priv->clk_mdiv = devm_clk_get_optional(&pdev->dev, "sw_switch_mdiv");
1417	if (IS_ERR(priv->clk_mdiv)) {
1418		ret = PTR_ERR(priv->clk_mdiv);
1419		goto out_clk;
1420	}
1421
1422	clk_prepare_enable(priv->clk_mdiv);
1423
1424	ret = bcm_sf2_sw_rst(priv);
1425	if (ret) {
1426		pr_err("unable to software reset switch: %d\n", ret);
1427		goto out_clk_mdiv;
1428	}
1429
1430	bcm_sf2_crossbar_setup(priv);
1431
1432	bcm_sf2_gphy_enable_set(priv->dev->ds, true);
1433
1434	ret = bcm_sf2_mdio_register(ds);
1435	if (ret) {
1436		pr_err("failed to register MDIO bus\n");
1437		goto out_clk_mdiv;
1438	}
1439
1440	bcm_sf2_gphy_enable_set(priv->dev->ds, false);
1441
1442	ret = bcm_sf2_cfp_rst(priv);
1443	if (ret) {
1444		pr_err("failed to reset CFP\n");
1445		goto out_mdio;
1446	}
1447
1448	/* Disable all interrupts and request them */
1449	bcm_sf2_intr_disable(priv);
1450
1451	ret = devm_request_irq(&pdev->dev, priv->irq0, bcm_sf2_switch_0_isr, 0,
1452			       "switch_0", ds);
1453	if (ret < 0) {
1454		pr_err("failed to request switch_0 IRQ\n");
1455		goto out_mdio;
1456	}
1457
1458	ret = devm_request_irq(&pdev->dev, priv->irq1, bcm_sf2_switch_1_isr, 0,
1459			       "switch_1", ds);
1460	if (ret < 0) {
1461		pr_err("failed to request switch_1 IRQ\n");
1462		goto out_mdio;
1463	}
1464
1465	/* Reset the MIB counters */
1466	reg = core_readl(priv, CORE_GMNCFGCFG);
1467	reg |= RST_MIB_CNT;
1468	core_writel(priv, reg, CORE_GMNCFGCFG);
1469	reg &= ~RST_MIB_CNT;
1470	core_writel(priv, reg, CORE_GMNCFGCFG);
1471
1472	/* Get the maximum number of ports for this switch */
1473	priv->hw_params.num_ports = core_readl(priv, CORE_IMP0_PRT_ID) + 1;
1474	if (priv->hw_params.num_ports > DSA_MAX_PORTS)
1475		priv->hw_params.num_ports = DSA_MAX_PORTS;
1476
1477	/* Assume a single GPHY setup if we can't read that property */
1478	if (of_property_read_u32(dn, "brcm,num-gphy",
1479				 &priv->hw_params.num_gphy))
1480		priv->hw_params.num_gphy = 1;
1481
1482	rev = reg_readl(priv, REG_SWITCH_REVISION);
1483	priv->hw_params.top_rev = (rev >> SWITCH_TOP_REV_SHIFT) &
1484					SWITCH_TOP_REV_MASK;
1485	priv->hw_params.core_rev = (rev & SF2_REV_MASK);
1486
1487	rev = reg_readl(priv, REG_PHY_REVISION);
1488	priv->hw_params.gphy_rev = rev & PHY_REVISION_MASK;
1489
1490	ret = b53_switch_register(dev);
1491	if (ret)
1492		goto out_mdio;
1493
1494	dev_info(&pdev->dev,
1495		 "Starfighter 2 top: %x.%02x, core: %x.%02x, IRQs: %d, %d\n",
1496		 priv->hw_params.top_rev >> 8, priv->hw_params.top_rev & 0xff,
1497		 priv->hw_params.core_rev >> 8, priv->hw_params.core_rev & 0xff,
1498		 priv->irq0, priv->irq1);
1499
1500	return 0;
1501
1502out_mdio:
1503	bcm_sf2_mdio_unregister(priv);
1504out_clk_mdiv:
1505	clk_disable_unprepare(priv->clk_mdiv);
1506out_clk:
1507	clk_disable_unprepare(priv->clk);
1508	return ret;
1509}
1510
1511static int bcm_sf2_sw_remove(struct platform_device *pdev)
1512{
1513	struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
1514
 
 
 
1515	priv->wol_ports_mask = 0;
1516	/* Disable interrupts */
1517	bcm_sf2_intr_disable(priv);
1518	dsa_unregister_switch(priv->dev->ds);
1519	bcm_sf2_cfp_exit(priv->dev->ds);
1520	bcm_sf2_mdio_unregister(priv);
1521	clk_disable_unprepare(priv->clk_mdiv);
1522	clk_disable_unprepare(priv->clk);
1523	if (priv->type == BCM7278_DEVICE_ID)
1524		reset_control_assert(priv->rcdev);
1525
1526	return 0;
1527}
1528
1529static void bcm_sf2_sw_shutdown(struct platform_device *pdev)
1530{
1531	struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
1532
 
 
 
1533	/* For a kernel about to be kexec'd we want to keep the GPHY on for a
1534	 * successful MDIO bus scan to occur. If we did turn off the GPHY
1535	 * before (e.g: port_disable), this will also power it back on.
1536	 *
1537	 * Do not rely on kexec_in_progress, just power the PHY on.
1538	 */
1539	if (priv->hw_params.num_gphy == 1)
1540		bcm_sf2_gphy_enable_set(priv->dev->ds, true);
 
 
 
 
1541}
1542
1543#ifdef CONFIG_PM_SLEEP
1544static int bcm_sf2_suspend(struct device *dev)
1545{
1546	struct bcm_sf2_priv *priv = dev_get_drvdata(dev);
1547
1548	return dsa_switch_suspend(priv->dev->ds);
1549}
1550
1551static int bcm_sf2_resume(struct device *dev)
1552{
1553	struct bcm_sf2_priv *priv = dev_get_drvdata(dev);
1554
1555	return dsa_switch_resume(priv->dev->ds);
1556}
1557#endif /* CONFIG_PM_SLEEP */
1558
1559static SIMPLE_DEV_PM_OPS(bcm_sf2_pm_ops,
1560			 bcm_sf2_suspend, bcm_sf2_resume);
1561
1562
1563static struct platform_driver bcm_sf2_driver = {
1564	.probe	= bcm_sf2_sw_probe,
1565	.remove	= bcm_sf2_sw_remove,
1566	.shutdown = bcm_sf2_sw_shutdown,
1567	.driver = {
1568		.name = "brcm-sf2",
1569		.of_match_table = bcm_sf2_of_match,
1570		.pm = &bcm_sf2_pm_ops,
1571	},
1572};
1573module_platform_driver(bcm_sf2_driver);
1574
1575MODULE_AUTHOR("Broadcom Corporation");
1576MODULE_DESCRIPTION("Driver for Broadcom Starfighter 2 ethernet switch chip");
1577MODULE_LICENSE("GPL");
1578MODULE_ALIAS("platform:brcm-sf2");