Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * GPIO driver for the ACCES 104-DIO-48E series
4 * Copyright (C) 2016 William Breathitt Gray
5 *
6 * This driver supports the following ACCES devices: 104-DIO-48E and
7 * 104-DIO-24E.
8 */
9#include <linux/bits.h>
10#include <linux/device.h>
11#include <linux/errno.h>
12#include <linux/gpio/driver.h>
13#include <linux/io.h>
14#include <linux/ioport.h>
15#include <linux/interrupt.h>
16#include <linux/irqdesc.h>
17#include <linux/isa.h>
18#include <linux/kernel.h>
19#include <linux/module.h>
20#include <linux/moduleparam.h>
21#include <linux/spinlock.h>
22#include <linux/types.h>
23
24#include "gpio-i8255.h"
25
26MODULE_IMPORT_NS(I8255);
27
28#define DIO48E_EXTENT 16
29#define MAX_NUM_DIO48E max_num_isa_dev(DIO48E_EXTENT)
30
31static unsigned int base[MAX_NUM_DIO48E];
32static unsigned int num_dio48e;
33module_param_hw_array(base, uint, ioport, &num_dio48e, 0);
34MODULE_PARM_DESC(base, "ACCES 104-DIO-48E base addresses");
35
36static unsigned int irq[MAX_NUM_DIO48E];
37static unsigned int num_irq;
38module_param_hw_array(irq, uint, irq, &num_irq, 0);
39MODULE_PARM_DESC(irq, "ACCES 104-DIO-48E interrupt line numbers");
40
41#define DIO48E_NUM_PPI 2
42
43/**
44 * struct dio48e_reg - device register structure
45 * @ppi: Programmable Peripheral Interface groups
46 * @enable_buffer: Enable/Disable Buffer groups
47 * @unused1: Unused
48 * @enable_interrupt: Write: Enable Interrupt
49 * Read: Disable Interrupt
50 * @unused2: Unused
51 * @enable_counter: Write: Enable Counter/Timer Addressing
52 * Read: Disable Counter/Timer Addressing
53 * @unused3: Unused
54 * @clear_interrupt: Clear Interrupt
55 */
56struct dio48e_reg {
57 struct i8255 ppi[DIO48E_NUM_PPI];
58 u8 enable_buffer[DIO48E_NUM_PPI];
59 u8 unused1;
60 u8 enable_interrupt;
61 u8 unused2;
62 u8 enable_counter;
63 u8 unused3;
64 u8 clear_interrupt;
65};
66
67/**
68 * struct dio48e_gpio - GPIO device private data structure
69 * @chip: instance of the gpio_chip
70 * @ppi_state: PPI device states
71 * @lock: synchronization lock to prevent I/O race conditions
72 * @reg: I/O address offset for the device registers
73 * @irq_mask: I/O bits affected by interrupts
74 */
75struct dio48e_gpio {
76 struct gpio_chip chip;
77 struct i8255_state ppi_state[DIO48E_NUM_PPI];
78 raw_spinlock_t lock;
79 struct dio48e_reg __iomem *reg;
80 unsigned char irq_mask;
81};
82
83static int dio48e_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
84{
85 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
86
87 if (i8255_get_direction(dio48egpio->ppi_state, offset))
88 return GPIO_LINE_DIRECTION_IN;
89
90 return GPIO_LINE_DIRECTION_OUT;
91}
92
93static int dio48e_gpio_direction_input(struct gpio_chip *chip, unsigned int offset)
94{
95 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
96
97 i8255_direction_input(dio48egpio->reg->ppi, dio48egpio->ppi_state,
98 offset);
99
100 return 0;
101}
102
103static int dio48e_gpio_direction_output(struct gpio_chip *chip, unsigned int offset,
104 int value)
105{
106 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
107
108 i8255_direction_output(dio48egpio->reg->ppi, dio48egpio->ppi_state,
109 offset, value);
110
111 return 0;
112}
113
114static int dio48e_gpio_get(struct gpio_chip *chip, unsigned int offset)
115{
116 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
117
118 return i8255_get(dio48egpio->reg->ppi, offset);
119}
120
121static int dio48e_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask,
122 unsigned long *bits)
123{
124 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
125
126 i8255_get_multiple(dio48egpio->reg->ppi, mask, bits, chip->ngpio);
127
128 return 0;
129}
130
131static void dio48e_gpio_set(struct gpio_chip *chip, unsigned int offset, int value)
132{
133 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
134
135 i8255_set(dio48egpio->reg->ppi, dio48egpio->ppi_state, offset, value);
136}
137
138static void dio48e_gpio_set_multiple(struct gpio_chip *chip,
139 unsigned long *mask, unsigned long *bits)
140{
141 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
142
143 i8255_set_multiple(dio48egpio->reg->ppi, dio48egpio->ppi_state, mask,
144 bits, chip->ngpio);
145}
146
147static void dio48e_irq_ack(struct irq_data *data)
148{
149}
150
151static void dio48e_irq_mask(struct irq_data *data)
152{
153 struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
154 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
155 const unsigned long offset = irqd_to_hwirq(data);
156 unsigned long flags;
157
158 /* only bit 3 on each respective Port C supports interrupts */
159 if (offset != 19 && offset != 43)
160 return;
161
162 raw_spin_lock_irqsave(&dio48egpio->lock, flags);
163
164 if (offset == 19)
165 dio48egpio->irq_mask &= ~BIT(0);
166 else
167 dio48egpio->irq_mask &= ~BIT(1);
168 gpiochip_disable_irq(chip, offset);
169
170 if (!dio48egpio->irq_mask)
171 /* disable interrupts */
172 ioread8(&dio48egpio->reg->enable_interrupt);
173
174 raw_spin_unlock_irqrestore(&dio48egpio->lock, flags);
175}
176
177static void dio48e_irq_unmask(struct irq_data *data)
178{
179 struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
180 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
181 const unsigned long offset = irqd_to_hwirq(data);
182 unsigned long flags;
183
184 /* only bit 3 on each respective Port C supports interrupts */
185 if (offset != 19 && offset != 43)
186 return;
187
188 raw_spin_lock_irqsave(&dio48egpio->lock, flags);
189
190 if (!dio48egpio->irq_mask) {
191 /* enable interrupts */
192 iowrite8(0x00, &dio48egpio->reg->clear_interrupt);
193 iowrite8(0x00, &dio48egpio->reg->enable_interrupt);
194 }
195
196 gpiochip_enable_irq(chip, offset);
197 if (offset == 19)
198 dio48egpio->irq_mask |= BIT(0);
199 else
200 dio48egpio->irq_mask |= BIT(1);
201
202 raw_spin_unlock_irqrestore(&dio48egpio->lock, flags);
203}
204
205static int dio48e_irq_set_type(struct irq_data *data, unsigned int flow_type)
206{
207 const unsigned long offset = irqd_to_hwirq(data);
208
209 /* only bit 3 on each respective Port C supports interrupts */
210 if (offset != 19 && offset != 43)
211 return -EINVAL;
212
213 if (flow_type != IRQ_TYPE_NONE && flow_type != IRQ_TYPE_EDGE_RISING)
214 return -EINVAL;
215
216 return 0;
217}
218
219static const struct irq_chip dio48e_irqchip = {
220 .name = "104-dio-48e",
221 .irq_ack = dio48e_irq_ack,
222 .irq_mask = dio48e_irq_mask,
223 .irq_unmask = dio48e_irq_unmask,
224 .irq_set_type = dio48e_irq_set_type,
225 .flags = IRQCHIP_IMMUTABLE,
226 GPIOCHIP_IRQ_RESOURCE_HELPERS,
227};
228
229static irqreturn_t dio48e_irq_handler(int irq, void *dev_id)
230{
231 struct dio48e_gpio *const dio48egpio = dev_id;
232 struct gpio_chip *const chip = &dio48egpio->chip;
233 const unsigned long irq_mask = dio48egpio->irq_mask;
234 unsigned long gpio;
235
236 for_each_set_bit(gpio, &irq_mask, 2)
237 generic_handle_domain_irq(chip->irq.domain,
238 19 + gpio*24);
239
240 raw_spin_lock(&dio48egpio->lock);
241
242 iowrite8(0x00, &dio48egpio->reg->clear_interrupt);
243
244 raw_spin_unlock(&dio48egpio->lock);
245
246 return IRQ_HANDLED;
247}
248
249#define DIO48E_NGPIO 48
250static const char *dio48e_names[DIO48E_NGPIO] = {
251 "PPI Group 0 Port A 0", "PPI Group 0 Port A 1", "PPI Group 0 Port A 2",
252 "PPI Group 0 Port A 3", "PPI Group 0 Port A 4", "PPI Group 0 Port A 5",
253 "PPI Group 0 Port A 6", "PPI Group 0 Port A 7", "PPI Group 0 Port B 0",
254 "PPI Group 0 Port B 1", "PPI Group 0 Port B 2", "PPI Group 0 Port B 3",
255 "PPI Group 0 Port B 4", "PPI Group 0 Port B 5", "PPI Group 0 Port B 6",
256 "PPI Group 0 Port B 7", "PPI Group 0 Port C 0", "PPI Group 0 Port C 1",
257 "PPI Group 0 Port C 2", "PPI Group 0 Port C 3", "PPI Group 0 Port C 4",
258 "PPI Group 0 Port C 5", "PPI Group 0 Port C 6", "PPI Group 0 Port C 7",
259 "PPI Group 1 Port A 0", "PPI Group 1 Port A 1", "PPI Group 1 Port A 2",
260 "PPI Group 1 Port A 3", "PPI Group 1 Port A 4", "PPI Group 1 Port A 5",
261 "PPI Group 1 Port A 6", "PPI Group 1 Port A 7", "PPI Group 1 Port B 0",
262 "PPI Group 1 Port B 1", "PPI Group 1 Port B 2", "PPI Group 1 Port B 3",
263 "PPI Group 1 Port B 4", "PPI Group 1 Port B 5", "PPI Group 1 Port B 6",
264 "PPI Group 1 Port B 7", "PPI Group 1 Port C 0", "PPI Group 1 Port C 1",
265 "PPI Group 1 Port C 2", "PPI Group 1 Port C 3", "PPI Group 1 Port C 4",
266 "PPI Group 1 Port C 5", "PPI Group 1 Port C 6", "PPI Group 1 Port C 7"
267};
268
269static int dio48e_irq_init_hw(struct gpio_chip *gc)
270{
271 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(gc);
272
273 /* Disable IRQ by default */
274 ioread8(&dio48egpio->reg->enable_interrupt);
275
276 return 0;
277}
278
279static void dio48e_init_ppi(struct i8255 __iomem *const ppi,
280 struct i8255_state *const ppi_state)
281{
282 const unsigned long ngpio = 24;
283 const unsigned long mask = GENMASK(ngpio - 1, 0);
284 const unsigned long bits = 0;
285 unsigned long i;
286
287 /* Initialize all GPIO to output 0 */
288 for (i = 0; i < DIO48E_NUM_PPI; i++) {
289 i8255_mode0_output(&ppi[i]);
290 i8255_set_multiple(&ppi[i], &ppi_state[i], &mask, &bits, ngpio);
291 }
292}
293
294static int dio48e_probe(struct device *dev, unsigned int id)
295{
296 struct dio48e_gpio *dio48egpio;
297 const char *const name = dev_name(dev);
298 struct gpio_irq_chip *girq;
299 int err;
300
301 dio48egpio = devm_kzalloc(dev, sizeof(*dio48egpio), GFP_KERNEL);
302 if (!dio48egpio)
303 return -ENOMEM;
304
305 if (!devm_request_region(dev, base[id], DIO48E_EXTENT, name)) {
306 dev_err(dev, "Unable to lock port addresses (0x%X-0x%X)\n",
307 base[id], base[id] + DIO48E_EXTENT);
308 return -EBUSY;
309 }
310
311 dio48egpio->reg = devm_ioport_map(dev, base[id], DIO48E_EXTENT);
312 if (!dio48egpio->reg)
313 return -ENOMEM;
314
315 dio48egpio->chip.label = name;
316 dio48egpio->chip.parent = dev;
317 dio48egpio->chip.owner = THIS_MODULE;
318 dio48egpio->chip.base = -1;
319 dio48egpio->chip.ngpio = DIO48E_NGPIO;
320 dio48egpio->chip.names = dio48e_names;
321 dio48egpio->chip.get_direction = dio48e_gpio_get_direction;
322 dio48egpio->chip.direction_input = dio48e_gpio_direction_input;
323 dio48egpio->chip.direction_output = dio48e_gpio_direction_output;
324 dio48egpio->chip.get = dio48e_gpio_get;
325 dio48egpio->chip.get_multiple = dio48e_gpio_get_multiple;
326 dio48egpio->chip.set = dio48e_gpio_set;
327 dio48egpio->chip.set_multiple = dio48e_gpio_set_multiple;
328
329 girq = &dio48egpio->chip.irq;
330 gpio_irq_chip_set_chip(girq, &dio48e_irqchip);
331 /* This will let us handle the parent IRQ in the driver */
332 girq->parent_handler = NULL;
333 girq->num_parents = 0;
334 girq->parents = NULL;
335 girq->default_type = IRQ_TYPE_NONE;
336 girq->handler = handle_edge_irq;
337 girq->init_hw = dio48e_irq_init_hw;
338
339 raw_spin_lock_init(&dio48egpio->lock);
340
341 i8255_state_init(dio48egpio->ppi_state, DIO48E_NUM_PPI);
342 dio48e_init_ppi(dio48egpio->reg->ppi, dio48egpio->ppi_state);
343
344 err = devm_gpiochip_add_data(dev, &dio48egpio->chip, dio48egpio);
345 if (err) {
346 dev_err(dev, "GPIO registering failed (%d)\n", err);
347 return err;
348 }
349
350 err = devm_request_irq(dev, irq[id], dio48e_irq_handler, 0, name,
351 dio48egpio);
352 if (err) {
353 dev_err(dev, "IRQ handler registering failed (%d)\n", err);
354 return err;
355 }
356
357 return 0;
358}
359
360static struct isa_driver dio48e_driver = {
361 .probe = dio48e_probe,
362 .driver = {
363 .name = "104-dio-48e"
364 },
365};
366module_isa_driver_with_irq(dio48e_driver, num_dio48e, num_irq);
367
368MODULE_AUTHOR("William Breathitt Gray <vilhelm.gray@gmail.com>");
369MODULE_DESCRIPTION("ACCES 104-DIO-48E GPIO driver");
370MODULE_LICENSE("GPL v2");
1/*
2 * GPIO driver for the ACCES 104-DIO-48E
3 * Copyright (C) 2016 William Breathitt Gray
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License, version 2, as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
12 * General Public License for more details.
13 */
14#include <linux/bitops.h>
15#include <linux/device.h>
16#include <linux/errno.h>
17#include <linux/gpio/driver.h>
18#include <linux/io.h>
19#include <linux/ioport.h>
20#include <linux/interrupt.h>
21#include <linux/irqdesc.h>
22#include <linux/kernel.h>
23#include <linux/module.h>
24#include <linux/moduleparam.h>
25#include <linux/platform_device.h>
26#include <linux/spinlock.h>
27
28static unsigned dio_48e_base;
29module_param(dio_48e_base, uint, 0);
30MODULE_PARM_DESC(dio_48e_base, "ACCES 104-DIO-48E base address");
31static unsigned dio_48e_irq;
32module_param(dio_48e_irq, uint, 0);
33MODULE_PARM_DESC(dio_48e_irq, "ACCES 104-DIO-48E interrupt line number");
34
35/**
36 * struct dio48e_gpio - GPIO device private data structure
37 * @chip: instance of the gpio_chip
38 * @io_state: bit I/O state (whether bit is set to input or output)
39 * @out_state: output bits state
40 * @control: Control registers state
41 * @lock: synchronization lock to prevent I/O race conditions
42 * @base: base port address of the GPIO device
43 * @irq: Interrupt line number
44 * @irq_mask: I/O bits affected by interrupts
45 */
46struct dio48e_gpio {
47 struct gpio_chip chip;
48 unsigned char io_state[6];
49 unsigned char out_state[6];
50 unsigned char control[2];
51 spinlock_t lock;
52 unsigned base;
53 unsigned irq;
54 unsigned char irq_mask;
55};
56
57static int dio48e_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
58{
59 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
60 const unsigned port = offset / 8;
61 const unsigned mask = BIT(offset % 8);
62
63 return !!(dio48egpio->io_state[port] & mask);
64}
65
66static int dio48e_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
67{
68 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
69 const unsigned io_port = offset / 8;
70 const unsigned control_port = io_port / 2;
71 const unsigned control_addr = dio48egpio->base + 3 + control_port*4;
72 unsigned long flags;
73 unsigned control;
74
75 spin_lock_irqsave(&dio48egpio->lock, flags);
76
77 /* Check if configuring Port C */
78 if (io_port == 2 || io_port == 5) {
79 /* Port C can be configured by nibble */
80 if (offset % 8 > 3) {
81 dio48egpio->io_state[io_port] |= 0xF0;
82 dio48egpio->control[control_port] |= BIT(3);
83 } else {
84 dio48egpio->io_state[io_port] |= 0x0F;
85 dio48egpio->control[control_port] |= BIT(0);
86 }
87 } else {
88 dio48egpio->io_state[io_port] |= 0xFF;
89 if (io_port == 0 || io_port == 3)
90 dio48egpio->control[control_port] |= BIT(4);
91 else
92 dio48egpio->control[control_port] |= BIT(1);
93 }
94
95 control = BIT(7) | dio48egpio->control[control_port];
96 outb(control, control_addr);
97 control &= ~BIT(7);
98 outb(control, control_addr);
99
100 spin_unlock_irqrestore(&dio48egpio->lock, flags);
101
102 return 0;
103}
104
105static int dio48e_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
106 int value)
107{
108 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
109 const unsigned io_port = offset / 8;
110 const unsigned control_port = io_port / 2;
111 const unsigned mask = BIT(offset % 8);
112 const unsigned control_addr = dio48egpio->base + 3 + control_port*4;
113 const unsigned out_port = (io_port > 2) ? io_port + 1 : io_port;
114 unsigned long flags;
115 unsigned control;
116
117 spin_lock_irqsave(&dio48egpio->lock, flags);
118
119 /* Check if configuring Port C */
120 if (io_port == 2 || io_port == 5) {
121 /* Port C can be configured by nibble */
122 if (offset % 8 > 3) {
123 dio48egpio->io_state[io_port] &= 0x0F;
124 dio48egpio->control[control_port] &= ~BIT(3);
125 } else {
126 dio48egpio->io_state[io_port] &= 0xF0;
127 dio48egpio->control[control_port] &= ~BIT(0);
128 }
129 } else {
130 dio48egpio->io_state[io_port] &= 0x00;
131 if (io_port == 0 || io_port == 3)
132 dio48egpio->control[control_port] &= ~BIT(4);
133 else
134 dio48egpio->control[control_port] &= ~BIT(1);
135 }
136
137 if (value)
138 dio48egpio->out_state[io_port] |= mask;
139 else
140 dio48egpio->out_state[io_port] &= ~mask;
141
142 control = BIT(7) | dio48egpio->control[control_port];
143 outb(control, control_addr);
144
145 outb(dio48egpio->out_state[io_port], dio48egpio->base + out_port);
146
147 control &= ~BIT(7);
148 outb(control, control_addr);
149
150 spin_unlock_irqrestore(&dio48egpio->lock, flags);
151
152 return 0;
153}
154
155static int dio48e_gpio_get(struct gpio_chip *chip, unsigned offset)
156{
157 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
158 const unsigned port = offset / 8;
159 const unsigned mask = BIT(offset % 8);
160 const unsigned in_port = (port > 2) ? port + 1 : port;
161 unsigned long flags;
162 unsigned port_state;
163
164 spin_lock_irqsave(&dio48egpio->lock, flags);
165
166 /* ensure that GPIO is set for input */
167 if (!(dio48egpio->io_state[port] & mask)) {
168 spin_unlock_irqrestore(&dio48egpio->lock, flags);
169 return -EINVAL;
170 }
171
172 port_state = inb(dio48egpio->base + in_port);
173
174 spin_unlock_irqrestore(&dio48egpio->lock, flags);
175
176 return !!(port_state & mask);
177}
178
179static void dio48e_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
180{
181 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
182 const unsigned port = offset / 8;
183 const unsigned mask = BIT(offset % 8);
184 const unsigned out_port = (port > 2) ? port + 1 : port;
185 unsigned long flags;
186
187 spin_lock_irqsave(&dio48egpio->lock, flags);
188
189 if (value)
190 dio48egpio->out_state[port] |= mask;
191 else
192 dio48egpio->out_state[port] &= ~mask;
193
194 outb(dio48egpio->out_state[port], dio48egpio->base + out_port);
195
196 spin_unlock_irqrestore(&dio48egpio->lock, flags);
197}
198
199static void dio48e_irq_ack(struct irq_data *data)
200{
201}
202
203static void dio48e_irq_mask(struct irq_data *data)
204{
205 struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
206 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
207 const unsigned long offset = irqd_to_hwirq(data);
208 unsigned long flags;
209
210 /* only bit 3 on each respective Port C supports interrupts */
211 if (offset != 19 && offset != 43)
212 return;
213
214 spin_lock_irqsave(&dio48egpio->lock, flags);
215
216 if (offset == 19)
217 dio48egpio->irq_mask &= ~BIT(0);
218 else
219 dio48egpio->irq_mask &= ~BIT(1);
220
221 if (!dio48egpio->irq_mask)
222 /* disable interrupts */
223 inb(dio48egpio->base + 0xB);
224
225 spin_unlock_irqrestore(&dio48egpio->lock, flags);
226}
227
228static void dio48e_irq_unmask(struct irq_data *data)
229{
230 struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
231 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
232 const unsigned long offset = irqd_to_hwirq(data);
233 unsigned long flags;
234
235 /* only bit 3 on each respective Port C supports interrupts */
236 if (offset != 19 && offset != 43)
237 return;
238
239 spin_lock_irqsave(&dio48egpio->lock, flags);
240
241 if (!dio48egpio->irq_mask) {
242 /* enable interrupts */
243 outb(0x00, dio48egpio->base + 0xF);
244 outb(0x00, dio48egpio->base + 0xB);
245 }
246
247 if (offset == 19)
248 dio48egpio->irq_mask |= BIT(0);
249 else
250 dio48egpio->irq_mask |= BIT(1);
251
252 spin_unlock_irqrestore(&dio48egpio->lock, flags);
253}
254
255static int dio48e_irq_set_type(struct irq_data *data, unsigned flow_type)
256{
257 const unsigned long offset = irqd_to_hwirq(data);
258
259 /* only bit 3 on each respective Port C supports interrupts */
260 if (offset != 19 && offset != 43)
261 return -EINVAL;
262
263 if (flow_type != IRQ_TYPE_NONE && flow_type != IRQ_TYPE_EDGE_RISING)
264 return -EINVAL;
265
266 return 0;
267}
268
269static struct irq_chip dio48e_irqchip = {
270 .name = "104-dio-48e",
271 .irq_ack = dio48e_irq_ack,
272 .irq_mask = dio48e_irq_mask,
273 .irq_unmask = dio48e_irq_unmask,
274 .irq_set_type = dio48e_irq_set_type
275};
276
277static irqreturn_t dio48e_irq_handler(int irq, void *dev_id)
278{
279 struct dio48e_gpio *const dio48egpio = dev_id;
280 struct gpio_chip *const chip = &dio48egpio->chip;
281 const unsigned long irq_mask = dio48egpio->irq_mask;
282 unsigned long gpio;
283
284 for_each_set_bit(gpio, &irq_mask, 2)
285 generic_handle_irq(irq_find_mapping(chip->irqdomain,
286 19 + gpio*24));
287
288 spin_lock(&dio48egpio->lock);
289
290 outb(0x00, dio48egpio->base + 0xF);
291
292 spin_unlock(&dio48egpio->lock);
293
294 return IRQ_HANDLED;
295}
296
297static int __init dio48e_probe(struct platform_device *pdev)
298{
299 struct device *dev = &pdev->dev;
300 struct dio48e_gpio *dio48egpio;
301 const unsigned base = dio_48e_base;
302 const unsigned extent = 16;
303 const char *const name = dev_name(dev);
304 int err;
305 const unsigned irq = dio_48e_irq;
306
307 dio48egpio = devm_kzalloc(dev, sizeof(*dio48egpio), GFP_KERNEL);
308 if (!dio48egpio)
309 return -ENOMEM;
310
311 if (!devm_request_region(dev, base, extent, name)) {
312 dev_err(dev, "Unable to lock port addresses (0x%X-0x%X)\n",
313 base, base + extent);
314 return -EBUSY;
315 }
316
317 dio48egpio->chip.label = name;
318 dio48egpio->chip.parent = dev;
319 dio48egpio->chip.owner = THIS_MODULE;
320 dio48egpio->chip.base = -1;
321 dio48egpio->chip.ngpio = 48;
322 dio48egpio->chip.get_direction = dio48e_gpio_get_direction;
323 dio48egpio->chip.direction_input = dio48e_gpio_direction_input;
324 dio48egpio->chip.direction_output = dio48e_gpio_direction_output;
325 dio48egpio->chip.get = dio48e_gpio_get;
326 dio48egpio->chip.set = dio48e_gpio_set;
327 dio48egpio->base = base;
328 dio48egpio->irq = irq;
329
330 spin_lock_init(&dio48egpio->lock);
331
332 dev_set_drvdata(dev, dio48egpio);
333
334 err = gpiochip_add_data(&dio48egpio->chip, dio48egpio);
335 if (err) {
336 dev_err(dev, "GPIO registering failed (%d)\n", err);
337 return err;
338 }
339
340 /* initialize all GPIO as output */
341 outb(0x80, base + 3);
342 outb(0x00, base);
343 outb(0x00, base + 1);
344 outb(0x00, base + 2);
345 outb(0x00, base + 3);
346 outb(0x80, base + 7);
347 outb(0x00, base + 4);
348 outb(0x00, base + 5);
349 outb(0x00, base + 6);
350 outb(0x00, base + 7);
351
352 /* disable IRQ by default */
353 inb(base + 0xB);
354
355 err = gpiochip_irqchip_add(&dio48egpio->chip, &dio48e_irqchip, 0,
356 handle_edge_irq, IRQ_TYPE_NONE);
357 if (err) {
358 dev_err(dev, "Could not add irqchip (%d)\n", err);
359 goto err_gpiochip_remove;
360 }
361
362 err = request_irq(irq, dio48e_irq_handler, 0, name, dio48egpio);
363 if (err) {
364 dev_err(dev, "IRQ handler registering failed (%d)\n", err);
365 goto err_gpiochip_remove;
366 }
367
368 return 0;
369
370err_gpiochip_remove:
371 gpiochip_remove(&dio48egpio->chip);
372 return err;
373}
374
375static int dio48e_remove(struct platform_device *pdev)
376{
377 struct dio48e_gpio *const dio48egpio = platform_get_drvdata(pdev);
378
379 free_irq(dio48egpio->irq, dio48egpio);
380 gpiochip_remove(&dio48egpio->chip);
381
382 return 0;
383}
384
385static struct platform_device *dio48e_device;
386
387static struct platform_driver dio48e_driver = {
388 .driver = {
389 .name = "104-dio-48e"
390 },
391 .remove = dio48e_remove
392};
393
394static void __exit dio48e_exit(void)
395{
396 platform_device_unregister(dio48e_device);
397 platform_driver_unregister(&dio48e_driver);
398}
399
400static int __init dio48e_init(void)
401{
402 int err;
403
404 dio48e_device = platform_device_alloc(dio48e_driver.driver.name, -1);
405 if (!dio48e_device)
406 return -ENOMEM;
407
408 err = platform_device_add(dio48e_device);
409 if (err)
410 goto err_platform_device;
411
412 err = platform_driver_probe(&dio48e_driver, dio48e_probe);
413 if (err)
414 goto err_platform_driver;
415
416 return 0;
417
418err_platform_driver:
419 platform_device_del(dio48e_device);
420err_platform_device:
421 platform_device_put(dio48e_device);
422 return err;
423}
424
425module_init(dio48e_init);
426module_exit(dio48e_exit);
427
428MODULE_AUTHOR("William Breathitt Gray <vilhelm.gray@gmail.com>");
429MODULE_DESCRIPTION("ACCES 104-DIO-48E GPIO driver");
430MODULE_LICENSE("GPL v2");