Linux Audio

Check our new training course

Loading...
v4.17
  1// SPDX-License-Identifier: GPL-2.0
  2/*
  3 * Architecture specific OF callbacks.
  4 */
  5#include <linux/export.h>
  6#include <linux/io.h>
  7#include <linux/interrupt.h>
  8#include <linux/list.h>
  9#include <linux/of.h>
 10#include <linux/of_fdt.h>
 11#include <linux/of_address.h>
 12#include <linux/of_platform.h>
 13#include <linux/of_irq.h>
 14#include <linux/libfdt.h>
 15#include <linux/slab.h>
 16#include <linux/pci.h>
 17#include <linux/of_pci.h>
 18#include <linux/initrd.h>
 19
 20#include <asm/irqdomain.h>
 21#include <asm/hpet.h>
 22#include <asm/apic.h>
 
 23#include <asm/pci_x86.h>
 24#include <asm/setup.h>
 25#include <asm/i8259.h>
 
 26
 27__initdata u64 initial_dtb;
 28char __initdata cmd_line[COMMAND_LINE_SIZE];
 29
 30int __initdata of_ioapic;
 31
 32void __init early_init_dt_scan_chosen_arch(unsigned long node)
 33{
 34	BUG();
 35}
 36
 37void __init early_init_dt_add_memory_arch(u64 base, u64 size)
 38{
 39	BUG();
 40}
 41
 42void __init add_dtb(u64 data)
 43{
 44	initial_dtb = data + offsetof(struct setup_data, data);
 45}
 46
 47/*
 48 * CE4100 ids. Will be moved to machine_device_initcall() once we have it.
 49 */
 50static struct of_device_id __initdata ce4100_ids[] = {
 51	{ .compatible = "intel,ce4100-cp", },
 52	{ .compatible = "isa", },
 53	{ .compatible = "pci", },
 54	{},
 55};
 56
 57static int __init add_bus_probe(void)
 58{
 59	if (!of_have_populated_dt())
 60		return 0;
 61
 62	return of_platform_bus_probe(NULL, ce4100_ids, NULL);
 63}
 64device_initcall(add_bus_probe);
 65
 66#ifdef CONFIG_PCI
 67struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
 68{
 69	struct device_node *np;
 70
 71	for_each_node_by_type(np, "pci") {
 72		const void *prop;
 73		unsigned int bus_min;
 74
 75		prop = of_get_property(np, "bus-range", NULL);
 76		if (!prop)
 77			continue;
 78		bus_min = be32_to_cpup(prop);
 79		if (bus->number == bus_min)
 80			return np;
 81	}
 82	return NULL;
 83}
 84
 85static int x86_of_pci_irq_enable(struct pci_dev *dev)
 86{
 87	u32 virq;
 88	int ret;
 89	u8 pin;
 90
 91	ret = pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
 92	if (ret)
 93		return ret;
 94	if (!pin)
 95		return 0;
 96
 97	virq = of_irq_parse_and_map_pci(dev, 0, 0);
 98	if (virq == 0)
 99		return -EINVAL;
100	dev->irq = virq;
101	return 0;
102}
103
104static void x86_of_pci_irq_disable(struct pci_dev *dev)
105{
106}
107
108void x86_of_pci_init(void)
109{
110	pcibios_enable_irq = x86_of_pci_irq_enable;
111	pcibios_disable_irq = x86_of_pci_irq_disable;
112}
113#endif
114
115static void __init dtb_setup_hpet(void)
116{
117#ifdef CONFIG_HPET_TIMER
118	struct device_node *dn;
119	struct resource r;
120	int ret;
121
122	dn = of_find_compatible_node(NULL, NULL, "intel,ce4100-hpet");
123	if (!dn)
124		return;
125	ret = of_address_to_resource(dn, 0, &r);
126	if (ret) {
127		WARN_ON(1);
128		return;
129	}
130	hpet_address = r.start;
131#endif
132}
133
134#ifdef CONFIG_X86_LOCAL_APIC
135
136static void __init dtb_cpu_setup(void)
137{
138	struct device_node *dn;
139	u32 apic_id, version;
140	int ret;
141
142	version = GET_APIC_VERSION(apic_read(APIC_LVR));
143	for_each_node_by_type(dn, "cpu") {
144		ret = of_property_read_u32(dn, "reg", &apic_id);
145		if (ret < 0) {
146			pr_warn("%pOF: missing local APIC ID\n", dn);
147			continue;
148		}
149		generic_processor_info(apic_id, version);
150	}
151}
152
153static void __init dtb_lapic_setup(void)
154{
155	struct device_node *dn;
156	struct resource r;
157	unsigned long lapic_addr = APIC_DEFAULT_PHYS_BASE;
158	int ret;
159
160	dn = of_find_compatible_node(NULL, NULL, "intel,ce4100-lapic");
161	if (dn) {
162		ret = of_address_to_resource(dn, 0, &r);
163		if (WARN_ON(ret))
164			return;
165		lapic_addr = r.start;
166	}
167
168	/* Did the boot loader setup the local APIC ? */
169	if (!boot_cpu_has(X86_FEATURE_APIC)) {
170		if (apic_force_enable(lapic_addr))
171			return;
172	}
173	smp_found_config = 1;
174	pic_mode = 1;
175	register_lapic_address(lapic_addr);
176}
177
178#endif /* CONFIG_X86_LOCAL_APIC */
179
180#ifdef CONFIG_X86_IO_APIC
181static unsigned int ioapic_id;
182
183struct of_ioapic_type {
184	u32 out_type;
185	u32 trigger;
186	u32 polarity;
187};
188
189static struct of_ioapic_type of_ioapic_type[] =
190{
191	{
192		.out_type	= IRQ_TYPE_EDGE_RISING,
193		.trigger	= IOAPIC_EDGE,
194		.polarity	= 1,
195	},
196	{
197		.out_type	= IRQ_TYPE_LEVEL_LOW,
198		.trigger	= IOAPIC_LEVEL,
199		.polarity	= 0,
200	},
201	{
202		.out_type	= IRQ_TYPE_LEVEL_HIGH,
203		.trigger	= IOAPIC_LEVEL,
204		.polarity	= 1,
205	},
206	{
207		.out_type	= IRQ_TYPE_EDGE_FALLING,
208		.trigger	= IOAPIC_EDGE,
209		.polarity	= 0,
210	},
211};
212
213static int dt_irqdomain_alloc(struct irq_domain *domain, unsigned int virq,
214			      unsigned int nr_irqs, void *arg)
215{
216	struct irq_fwspec *fwspec = (struct irq_fwspec *)arg;
217	struct of_ioapic_type *it;
218	struct irq_alloc_info tmp;
219	int type_index;
220
221	if (WARN_ON(fwspec->param_count < 2))
222		return -EINVAL;
223
224	type_index = fwspec->param[1];
225	if (type_index >= ARRAY_SIZE(of_ioapic_type))
226		return -EINVAL;
227
228	it = &of_ioapic_type[type_index];
229	ioapic_set_alloc_attr(&tmp, NUMA_NO_NODE, it->trigger, it->polarity);
230	tmp.ioapic_id = mpc_ioapic_id(mp_irqdomain_ioapic_idx(domain));
231	tmp.ioapic_pin = fwspec->param[0];
232
233	return mp_irqdomain_alloc(domain, virq, nr_irqs, &tmp);
234}
235
236static const struct irq_domain_ops ioapic_irq_domain_ops = {
237	.alloc		= dt_irqdomain_alloc,
238	.free		= mp_irqdomain_free,
239	.activate	= mp_irqdomain_activate,
240	.deactivate	= mp_irqdomain_deactivate,
241};
242
243static void __init dtb_add_ioapic(struct device_node *dn)
244{
245	struct resource r;
246	int ret;
247	struct ioapic_domain_cfg cfg = {
248		.type = IOAPIC_DOMAIN_DYNAMIC,
249		.ops = &ioapic_irq_domain_ops,
250		.dev = dn,
251	};
252
253	ret = of_address_to_resource(dn, 0, &r);
254	if (ret) {
255		printk(KERN_ERR "Can't obtain address from device node %pOF.\n", dn);
256		return;
257	}
258	mp_register_ioapic(++ioapic_id, r.start, gsi_top, &cfg);
259}
260
261static void __init dtb_ioapic_setup(void)
262{
263	struct device_node *dn;
264
265	for_each_compatible_node(dn, NULL, "intel,ce4100-ioapic")
266		dtb_add_ioapic(dn);
267
268	if (nr_ioapics) {
269		of_ioapic = 1;
270		return;
271	}
272	printk(KERN_ERR "Error: No information about IO-APIC in OF.\n");
273}
274#else
275static void __init dtb_ioapic_setup(void) {}
276#endif
277
278static void __init dtb_apic_setup(void)
279{
280#ifdef CONFIG_X86_LOCAL_APIC
281	dtb_lapic_setup();
282	dtb_cpu_setup();
283#endif
284	dtb_ioapic_setup();
285}
286
287#ifdef CONFIG_OF_EARLY_FLATTREE
288static void __init x86_flattree_get_config(void)
289{
290	u32 size, map_len;
291	void *dt;
292
293	if (!initial_dtb)
294		return;
295
296	map_len = max(PAGE_SIZE - (initial_dtb & ~PAGE_MASK), (u64)128);
297
298	dt = early_memremap(initial_dtb, map_len);
299	size = fdt_totalsize(dt);
300	if (map_len < size) {
301		early_memunmap(dt, map_len);
302		dt = early_memremap(initial_dtb, size);
303		map_len = size;
304	}
305
306	early_init_dt_verify(dt);
307	unflatten_and_copy_device_tree();
308	early_memunmap(dt, map_len);
309}
310#else
311static inline void x86_flattree_get_config(void) { }
312#endif
313
314void __init x86_dtb_init(void)
315{
316	x86_flattree_get_config();
317
318	if (!of_have_populated_dt())
319		return;
320
321	dtb_setup_hpet();
322	dtb_apic_setup();
323}
v5.9
  1// SPDX-License-Identifier: GPL-2.0
  2/*
  3 * Architecture specific OF callbacks.
  4 */
  5#include <linux/export.h>
  6#include <linux/io.h>
  7#include <linux/interrupt.h>
  8#include <linux/list.h>
  9#include <linux/of.h>
 10#include <linux/of_fdt.h>
 11#include <linux/of_address.h>
 12#include <linux/of_platform.h>
 13#include <linux/of_irq.h>
 14#include <linux/libfdt.h>
 15#include <linux/slab.h>
 16#include <linux/pci.h>
 17#include <linux/of_pci.h>
 18#include <linux/initrd.h>
 19
 20#include <asm/irqdomain.h>
 21#include <asm/hpet.h>
 22#include <asm/apic.h>
 23#include <asm/io_apic.h>
 24#include <asm/pci_x86.h>
 25#include <asm/setup.h>
 26#include <asm/i8259.h>
 27#include <asm/prom.h>
 28
 29__initdata u64 initial_dtb;
 30char __initdata cmd_line[COMMAND_LINE_SIZE];
 31
 32int __initdata of_ioapic;
 33
 34void __init early_init_dt_scan_chosen_arch(unsigned long node)
 35{
 36	BUG();
 37}
 38
 39void __init early_init_dt_add_memory_arch(u64 base, u64 size)
 40{
 41	BUG();
 42}
 43
 44void __init add_dtb(u64 data)
 45{
 46	initial_dtb = data + offsetof(struct setup_data, data);
 47}
 48
 49/*
 50 * CE4100 ids. Will be moved to machine_device_initcall() once we have it.
 51 */
 52static struct of_device_id __initdata ce4100_ids[] = {
 53	{ .compatible = "intel,ce4100-cp", },
 54	{ .compatible = "isa", },
 55	{ .compatible = "pci", },
 56	{},
 57};
 58
 59static int __init add_bus_probe(void)
 60{
 61	if (!of_have_populated_dt())
 62		return 0;
 63
 64	return of_platform_bus_probe(NULL, ce4100_ids, NULL);
 65}
 66device_initcall(add_bus_probe);
 67
 68#ifdef CONFIG_PCI
 69struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
 70{
 71	struct device_node *np;
 72
 73	for_each_node_by_type(np, "pci") {
 74		const void *prop;
 75		unsigned int bus_min;
 76
 77		prop = of_get_property(np, "bus-range", NULL);
 78		if (!prop)
 79			continue;
 80		bus_min = be32_to_cpup(prop);
 81		if (bus->number == bus_min)
 82			return np;
 83	}
 84	return NULL;
 85}
 86
 87static int x86_of_pci_irq_enable(struct pci_dev *dev)
 88{
 89	u32 virq;
 90	int ret;
 91	u8 pin;
 92
 93	ret = pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
 94	if (ret)
 95		return ret;
 96	if (!pin)
 97		return 0;
 98
 99	virq = of_irq_parse_and_map_pci(dev, 0, 0);
100	if (virq == 0)
101		return -EINVAL;
102	dev->irq = virq;
103	return 0;
104}
105
106static void x86_of_pci_irq_disable(struct pci_dev *dev)
107{
108}
109
110void x86_of_pci_init(void)
111{
112	pcibios_enable_irq = x86_of_pci_irq_enable;
113	pcibios_disable_irq = x86_of_pci_irq_disable;
114}
115#endif
116
117static void __init dtb_setup_hpet(void)
118{
119#ifdef CONFIG_HPET_TIMER
120	struct device_node *dn;
121	struct resource r;
122	int ret;
123
124	dn = of_find_compatible_node(NULL, NULL, "intel,ce4100-hpet");
125	if (!dn)
126		return;
127	ret = of_address_to_resource(dn, 0, &r);
128	if (ret) {
129		WARN_ON(1);
130		return;
131	}
132	hpet_address = r.start;
133#endif
134}
135
136#ifdef CONFIG_X86_LOCAL_APIC
137
138static void __init dtb_cpu_setup(void)
139{
140	struct device_node *dn;
141	u32 apic_id, version;
142	int ret;
143
144	version = GET_APIC_VERSION(apic_read(APIC_LVR));
145	for_each_of_cpu_node(dn) {
146		ret = of_property_read_u32(dn, "reg", &apic_id);
147		if (ret < 0) {
148			pr_warn("%pOF: missing local APIC ID\n", dn);
149			continue;
150		}
151		generic_processor_info(apic_id, version);
152	}
153}
154
155static void __init dtb_lapic_setup(void)
156{
157	struct device_node *dn;
158	struct resource r;
159	unsigned long lapic_addr = APIC_DEFAULT_PHYS_BASE;
160	int ret;
161
162	dn = of_find_compatible_node(NULL, NULL, "intel,ce4100-lapic");
163	if (dn) {
164		ret = of_address_to_resource(dn, 0, &r);
165		if (WARN_ON(ret))
166			return;
167		lapic_addr = r.start;
168	}
169
170	/* Did the boot loader setup the local APIC ? */
171	if (!boot_cpu_has(X86_FEATURE_APIC)) {
172		if (apic_force_enable(lapic_addr))
173			return;
174	}
175	smp_found_config = 1;
176	pic_mode = 1;
177	register_lapic_address(lapic_addr);
178}
179
180#endif /* CONFIG_X86_LOCAL_APIC */
181
182#ifdef CONFIG_X86_IO_APIC
183static unsigned int ioapic_id;
184
185struct of_ioapic_type {
186	u32 out_type;
187	u32 trigger;
188	u32 polarity;
189};
190
191static struct of_ioapic_type of_ioapic_type[] =
192{
193	{
194		.out_type	= IRQ_TYPE_EDGE_RISING,
195		.trigger	= IOAPIC_EDGE,
196		.polarity	= 1,
197	},
198	{
199		.out_type	= IRQ_TYPE_LEVEL_LOW,
200		.trigger	= IOAPIC_LEVEL,
201		.polarity	= 0,
202	},
203	{
204		.out_type	= IRQ_TYPE_LEVEL_HIGH,
205		.trigger	= IOAPIC_LEVEL,
206		.polarity	= 1,
207	},
208	{
209		.out_type	= IRQ_TYPE_EDGE_FALLING,
210		.trigger	= IOAPIC_EDGE,
211		.polarity	= 0,
212	},
213};
214
215static int dt_irqdomain_alloc(struct irq_domain *domain, unsigned int virq,
216			      unsigned int nr_irqs, void *arg)
217{
218	struct irq_fwspec *fwspec = (struct irq_fwspec *)arg;
219	struct of_ioapic_type *it;
220	struct irq_alloc_info tmp;
221	int type_index;
222
223	if (WARN_ON(fwspec->param_count < 2))
224		return -EINVAL;
225
226	type_index = fwspec->param[1];
227	if (type_index >= ARRAY_SIZE(of_ioapic_type))
228		return -EINVAL;
229
230	it = &of_ioapic_type[type_index];
231	ioapic_set_alloc_attr(&tmp, NUMA_NO_NODE, it->trigger, it->polarity);
232	tmp.ioapic_id = mpc_ioapic_id(mp_irqdomain_ioapic_idx(domain));
233	tmp.ioapic_pin = fwspec->param[0];
234
235	return mp_irqdomain_alloc(domain, virq, nr_irqs, &tmp);
236}
237
238static const struct irq_domain_ops ioapic_irq_domain_ops = {
239	.alloc		= dt_irqdomain_alloc,
240	.free		= mp_irqdomain_free,
241	.activate	= mp_irqdomain_activate,
242	.deactivate	= mp_irqdomain_deactivate,
243};
244
245static void __init dtb_add_ioapic(struct device_node *dn)
246{
247	struct resource r;
248	int ret;
249	struct ioapic_domain_cfg cfg = {
250		.type = IOAPIC_DOMAIN_DYNAMIC,
251		.ops = &ioapic_irq_domain_ops,
252		.dev = dn,
253	};
254
255	ret = of_address_to_resource(dn, 0, &r);
256	if (ret) {
257		printk(KERN_ERR "Can't obtain address from device node %pOF.\n", dn);
258		return;
259	}
260	mp_register_ioapic(++ioapic_id, r.start, gsi_top, &cfg);
261}
262
263static void __init dtb_ioapic_setup(void)
264{
265	struct device_node *dn;
266
267	for_each_compatible_node(dn, NULL, "intel,ce4100-ioapic")
268		dtb_add_ioapic(dn);
269
270	if (nr_ioapics) {
271		of_ioapic = 1;
272		return;
273	}
274	printk(KERN_ERR "Error: No information about IO-APIC in OF.\n");
275}
276#else
277static void __init dtb_ioapic_setup(void) {}
278#endif
279
280static void __init dtb_apic_setup(void)
281{
282#ifdef CONFIG_X86_LOCAL_APIC
283	dtb_lapic_setup();
284	dtb_cpu_setup();
285#endif
286	dtb_ioapic_setup();
287}
288
289#ifdef CONFIG_OF_EARLY_FLATTREE
290static void __init x86_flattree_get_config(void)
291{
292	u32 size, map_len;
293	void *dt;
294
295	if (!initial_dtb)
296		return;
297
298	map_len = max(PAGE_SIZE - (initial_dtb & ~PAGE_MASK), (u64)128);
299
300	dt = early_memremap(initial_dtb, map_len);
301	size = fdt_totalsize(dt);
302	if (map_len < size) {
303		early_memunmap(dt, map_len);
304		dt = early_memremap(initial_dtb, size);
305		map_len = size;
306	}
307
308	early_init_dt_verify(dt);
309	unflatten_and_copy_device_tree();
310	early_memunmap(dt, map_len);
311}
312#else
313static inline void x86_flattree_get_config(void) { }
314#endif
315
316void __init x86_dtb_init(void)
317{
318	x86_flattree_get_config();
319
320	if (!of_have_populated_dt())
321		return;
322
323	dtb_setup_hpet();
324	dtb_apic_setup();
325}