Loading...
1/*
2 * Common prep/pmac/chrp boot and setup code.
3 */
4
5#include <linux/module.h>
6#include <linux/string.h>
7#include <linux/sched.h>
8#include <linux/init.h>
9#include <linux/kernel.h>
10#include <linux/reboot.h>
11#include <linux/delay.h>
12#include <linux/initrd.h>
13#include <linux/tty.h>
14#include <linux/seq_file.h>
15#include <linux/root_dev.h>
16#include <linux/cpu.h>
17#include <linux/console.h>
18#include <linux/memblock.h>
19#include <linux/export.h>
20
21#include <asm/io.h>
22#include <asm/prom.h>
23#include <asm/processor.h>
24#include <asm/pgtable.h>
25#include <asm/setup.h>
26#include <asm/smp.h>
27#include <asm/elf.h>
28#include <asm/cputable.h>
29#include <asm/bootx.h>
30#include <asm/btext.h>
31#include <asm/machdep.h>
32#include <linux/uaccess.h>
33#include <asm/pmac_feature.h>
34#include <asm/sections.h>
35#include <asm/nvram.h>
36#include <asm/xmon.h>
37#include <asm/time.h>
38#include <asm/serial.h>
39#include <asm/udbg.h>
40#include <asm/code-patching.h>
41#include <asm/cpu_has_feature.h>
42#include <asm/asm-prototypes.h>
43
44#define DBG(fmt...)
45
46extern void bootx_init(unsigned long r4, unsigned long phys);
47
48int boot_cpuid_phys;
49EXPORT_SYMBOL_GPL(boot_cpuid_phys);
50
51int smp_hw_index[NR_CPUS];
52EXPORT_SYMBOL(smp_hw_index);
53
54unsigned long ISA_DMA_THRESHOLD;
55unsigned int DMA_MODE_READ;
56unsigned int DMA_MODE_WRITE;
57
58EXPORT_SYMBOL(ISA_DMA_THRESHOLD);
59EXPORT_SYMBOL(DMA_MODE_READ);
60EXPORT_SYMBOL(DMA_MODE_WRITE);
61
62/*
63 * We're called here very early in the boot.
64 *
65 * Note that the kernel may be running at an address which is different
66 * from the address that it was linked at, so we must use RELOC/PTRRELOC
67 * to access static data (including strings). -- paulus
68 */
69notrace unsigned long __init early_init(unsigned long dt_ptr)
70{
71 unsigned long offset = reloc_offset();
72
73 /* First zero the BSS -- use memset_io, some platforms don't have
74 * caches on yet */
75 memset_io((void __iomem *)PTRRELOC(&__bss_start), 0,
76 __bss_stop - __bss_start);
77
78 /*
79 * Identify the CPU type and fix up code sections
80 * that depend on which cpu we have.
81 */
82 identify_cpu(offset, mfspr(SPRN_PVR));
83
84 apply_feature_fixups();
85
86 return KERNELBASE + offset;
87}
88
89
90/*
91 * This is run before start_kernel(), the kernel has been relocated
92 * and we are running with enough of the MMU enabled to have our
93 * proper kernel virtual addresses
94 *
95 * We do the initial parsing of the flat device-tree and prepares
96 * for the MMU to be fully initialized.
97 */
98extern unsigned int memset_nocache_branch; /* Insn to be replaced by NOP */
99
100notrace void __init machine_init(u64 dt_ptr)
101{
102 unsigned int *addr = &memset_nocache_branch;
103 unsigned long insn;
104
105 /* Configure static keys first, now that we're relocated. */
106 setup_feature_keys();
107
108 /* Enable early debugging if any specified (see udbg.h) */
109 udbg_early_init();
110
111 patch_instruction((unsigned int *)&memcpy, PPC_INST_NOP);
112
113 insn = create_cond_branch(addr, branch_target(addr), 0x820000);
114 patch_instruction(addr, insn); /* replace b by bne cr0 */
115
116 /* Do some early initialization based on the flat device tree */
117 early_init_devtree(__va(dt_ptr));
118
119 early_init_mmu();
120
121 setup_kdump_trampoline();
122}
123
124/* Checks "l2cr=xxxx" command-line option */
125static int __init ppc_setup_l2cr(char *str)
126{
127 if (cpu_has_feature(CPU_FTR_L2CR)) {
128 unsigned long val = simple_strtoul(str, NULL, 0);
129 printk(KERN_INFO "l2cr set to %lx\n", val);
130 _set_L2CR(0); /* force invalidate by disable cache */
131 _set_L2CR(val); /* and enable it */
132 }
133 return 1;
134}
135__setup("l2cr=", ppc_setup_l2cr);
136
137/* Checks "l3cr=xxxx" command-line option */
138static int __init ppc_setup_l3cr(char *str)
139{
140 if (cpu_has_feature(CPU_FTR_L3CR)) {
141 unsigned long val = simple_strtoul(str, NULL, 0);
142 printk(KERN_INFO "l3cr set to %lx\n", val);
143 _set_L3CR(val); /* and enable it */
144 }
145 return 1;
146}
147__setup("l3cr=", ppc_setup_l3cr);
148
149#ifdef CONFIG_GENERIC_NVRAM
150
151/* Generic nvram hooks used by drivers/char/gen_nvram.c */
152unsigned char nvram_read_byte(int addr)
153{
154 if (ppc_md.nvram_read_val)
155 return ppc_md.nvram_read_val(addr);
156 return 0xff;
157}
158EXPORT_SYMBOL(nvram_read_byte);
159
160void nvram_write_byte(unsigned char val, int addr)
161{
162 if (ppc_md.nvram_write_val)
163 ppc_md.nvram_write_val(addr, val);
164}
165EXPORT_SYMBOL(nvram_write_byte);
166
167ssize_t nvram_get_size(void)
168{
169 if (ppc_md.nvram_size)
170 return ppc_md.nvram_size();
171 return -1;
172}
173EXPORT_SYMBOL(nvram_get_size);
174
175void nvram_sync(void)
176{
177 if (ppc_md.nvram_sync)
178 ppc_md.nvram_sync();
179}
180EXPORT_SYMBOL(nvram_sync);
181
182#endif /* CONFIG_NVRAM */
183
184static int __init ppc_init(void)
185{
186 /* clear the progress line */
187 if (ppc_md.progress)
188 ppc_md.progress(" ", 0xffff);
189
190 /* call platform init */
191 if (ppc_md.init != NULL) {
192 ppc_md.init();
193 }
194 return 0;
195}
196arch_initcall(ppc_init);
197
198void __init irqstack_early_init(void)
199{
200 unsigned int i;
201
202 /* interrupt stacks must be in lowmem, we get that for free on ppc32
203 * as the memblock is limited to lowmem by default */
204 for_each_possible_cpu(i) {
205 softirq_ctx[i] = (struct thread_info *)
206 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
207 hardirq_ctx[i] = (struct thread_info *)
208 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
209 }
210}
211
212#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
213void __init exc_lvl_early_init(void)
214{
215 unsigned int i, hw_cpu;
216
217 /* interrupt stacks must be in lowmem, we get that for free on ppc32
218 * as the memblock is limited to lowmem by MEMBLOCK_REAL_LIMIT */
219 for_each_possible_cpu(i) {
220#ifdef CONFIG_SMP
221 hw_cpu = get_hard_smp_processor_id(i);
222#else
223 hw_cpu = 0;
224#endif
225
226 critirq_ctx[hw_cpu] = (struct thread_info *)
227 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
228#ifdef CONFIG_BOOKE
229 dbgirq_ctx[hw_cpu] = (struct thread_info *)
230 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
231 mcheckirq_ctx[hw_cpu] = (struct thread_info *)
232 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
233#endif
234 }
235}
236#endif
237
238void __init setup_power_save(void)
239{
240#ifdef CONFIG_6xx
241 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
242 cpu_has_feature(CPU_FTR_CAN_NAP))
243 ppc_md.power_save = ppc6xx_idle;
244#endif
245
246#ifdef CONFIG_E500
247 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
248 cpu_has_feature(CPU_FTR_CAN_NAP))
249 ppc_md.power_save = e500_idle;
250#endif
251}
252
253__init void initialize_cache_info(void)
254{
255 /*
256 * Set cache line size based on type of cpu as a default.
257 * Systems with OF can look in the properties on the cpu node(s)
258 * for a possibly more accurate value.
259 */
260 dcache_bsize = cur_cpu_spec->dcache_bsize;
261 icache_bsize = cur_cpu_spec->icache_bsize;
262 ucache_bsize = 0;
263 if (cpu_has_feature(CPU_FTR_UNIFIED_ID_CACHE))
264 ucache_bsize = icache_bsize = dcache_bsize;
265}
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Common prep/pmac/chrp boot and setup code.
4 */
5
6#include <linux/module.h>
7#include <linux/string.h>
8#include <linux/sched.h>
9#include <linux/init.h>
10#include <linux/kernel.h>
11#include <linux/reboot.h>
12#include <linux/delay.h>
13#include <linux/initrd.h>
14#include <linux/tty.h>
15#include <linux/seq_file.h>
16#include <linux/root_dev.h>
17#include <linux/cpu.h>
18#include <linux/console.h>
19#include <linux/memblock.h>
20#include <linux/export.h>
21#include <linux/nvram.h>
22
23#include <asm/io.h>
24#include <asm/prom.h>
25#include <asm/processor.h>
26#include <asm/pgtable.h>
27#include <asm/setup.h>
28#include <asm/smp.h>
29#include <asm/elf.h>
30#include <asm/cputable.h>
31#include <asm/bootx.h>
32#include <asm/btext.h>
33#include <asm/machdep.h>
34#include <linux/uaccess.h>
35#include <asm/pmac_feature.h>
36#include <asm/sections.h>
37#include <asm/nvram.h>
38#include <asm/xmon.h>
39#include <asm/time.h>
40#include <asm/serial.h>
41#include <asm/udbg.h>
42#include <asm/code-patching.h>
43#include <asm/cpu_has_feature.h>
44#include <asm/asm-prototypes.h>
45#include <asm/kdump.h>
46#include <asm/feature-fixups.h>
47
48#include "setup.h"
49
50#define DBG(fmt...)
51
52extern void bootx_init(unsigned long r4, unsigned long phys);
53
54int boot_cpuid_phys;
55EXPORT_SYMBOL_GPL(boot_cpuid_phys);
56
57int smp_hw_index[NR_CPUS];
58EXPORT_SYMBOL(smp_hw_index);
59
60unsigned long ISA_DMA_THRESHOLD;
61unsigned int DMA_MODE_READ;
62unsigned int DMA_MODE_WRITE;
63
64EXPORT_SYMBOL(DMA_MODE_READ);
65EXPORT_SYMBOL(DMA_MODE_WRITE);
66
67/*
68 * This is run before start_kernel(), the kernel has been relocated
69 * and we are running with enough of the MMU enabled to have our
70 * proper kernel virtual addresses
71 *
72 * We do the initial parsing of the flat device-tree and prepares
73 * for the MMU to be fully initialized.
74 */
75notrace void __init machine_init(u64 dt_ptr)
76{
77 unsigned int *addr = (unsigned int *)patch_site_addr(&patch__memset_nocache);
78 unsigned long insn;
79
80 /* Configure static keys first, now that we're relocated. */
81 setup_feature_keys();
82
83 /* Enable early debugging if any specified (see udbg.h) */
84 udbg_early_init();
85
86 patch_instruction_site(&patch__memcpy_nocache, PPC_INST_NOP);
87
88 insn = create_cond_branch(addr, branch_target(addr), 0x820000);
89 patch_instruction(addr, insn); /* replace b by bne cr0 */
90
91 /* Do some early initialization based on the flat device tree */
92 early_init_devtree(__va(dt_ptr));
93
94 early_init_mmu();
95
96 setup_kdump_trampoline();
97}
98
99/* Checks "l2cr=xxxx" command-line option */
100static int __init ppc_setup_l2cr(char *str)
101{
102 if (cpu_has_feature(CPU_FTR_L2CR)) {
103 unsigned long val = simple_strtoul(str, NULL, 0);
104 printk(KERN_INFO "l2cr set to %lx\n", val);
105 _set_L2CR(0); /* force invalidate by disable cache */
106 _set_L2CR(val); /* and enable it */
107 }
108 return 1;
109}
110__setup("l2cr=", ppc_setup_l2cr);
111
112/* Checks "l3cr=xxxx" command-line option */
113static int __init ppc_setup_l3cr(char *str)
114{
115 if (cpu_has_feature(CPU_FTR_L3CR)) {
116 unsigned long val = simple_strtoul(str, NULL, 0);
117 printk(KERN_INFO "l3cr set to %lx\n", val);
118 _set_L3CR(val); /* and enable it */
119 }
120 return 1;
121}
122__setup("l3cr=", ppc_setup_l3cr);
123
124static int __init ppc_init(void)
125{
126 /* clear the progress line */
127 if (ppc_md.progress)
128 ppc_md.progress(" ", 0xffff);
129
130 /* call platform init */
131 if (ppc_md.init != NULL) {
132 ppc_md.init();
133 }
134 return 0;
135}
136arch_initcall(ppc_init);
137
138static void *__init alloc_stack(void)
139{
140 void *ptr = memblock_alloc(THREAD_SIZE, THREAD_SIZE);
141
142 if (!ptr)
143 panic("cannot allocate %d bytes for stack at %pS\n",
144 THREAD_SIZE, (void *)_RET_IP_);
145
146 return ptr;
147}
148
149void __init irqstack_early_init(void)
150{
151 unsigned int i;
152
153 /* interrupt stacks must be in lowmem, we get that for free on ppc32
154 * as the memblock is limited to lowmem by default */
155 for_each_possible_cpu(i) {
156 softirq_ctx[i] = alloc_stack();
157 hardirq_ctx[i] = alloc_stack();
158 }
159}
160
161#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
162void __init exc_lvl_early_init(void)
163{
164 unsigned int i, hw_cpu;
165
166 /* interrupt stacks must be in lowmem, we get that for free on ppc32
167 * as the memblock is limited to lowmem by MEMBLOCK_REAL_LIMIT */
168 for_each_possible_cpu(i) {
169#ifdef CONFIG_SMP
170 hw_cpu = get_hard_smp_processor_id(i);
171#else
172 hw_cpu = 0;
173#endif
174
175 critirq_ctx[hw_cpu] = alloc_stack();
176#ifdef CONFIG_BOOKE
177 dbgirq_ctx[hw_cpu] = alloc_stack();
178 mcheckirq_ctx[hw_cpu] = alloc_stack();
179#endif
180 }
181}
182#endif
183
184void __init setup_power_save(void)
185{
186#ifdef CONFIG_PPC_BOOK3S_32
187 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
188 cpu_has_feature(CPU_FTR_CAN_NAP))
189 ppc_md.power_save = ppc6xx_idle;
190#endif
191
192#ifdef CONFIG_E500
193 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
194 cpu_has_feature(CPU_FTR_CAN_NAP))
195 ppc_md.power_save = e500_idle;
196#endif
197}
198
199__init void initialize_cache_info(void)
200{
201 /*
202 * Set cache line size based on type of cpu as a default.
203 * Systems with OF can look in the properties on the cpu node(s)
204 * for a possibly more accurate value.
205 */
206 dcache_bsize = cur_cpu_spec->dcache_bsize;
207 icache_bsize = cur_cpu_spec->icache_bsize;
208 ucache_bsize = 0;
209 if (IS_ENABLED(CONFIG_PPC_BOOK3S_601) || IS_ENABLED(CONFIG_E200))
210 ucache_bsize = icache_bsize = dcache_bsize;
211}