Loading...
1/*
2 * Common prep/pmac/chrp boot and setup code.
3 */
4
5#include <linux/module.h>
6#include <linux/string.h>
7#include <linux/sched.h>
8#include <linux/init.h>
9#include <linux/kernel.h>
10#include <linux/reboot.h>
11#include <linux/delay.h>
12#include <linux/initrd.h>
13#include <linux/tty.h>
14#include <linux/seq_file.h>
15#include <linux/root_dev.h>
16#include <linux/cpu.h>
17#include <linux/console.h>
18#include <linux/memblock.h>
19#include <linux/export.h>
20
21#include <asm/io.h>
22#include <asm/prom.h>
23#include <asm/processor.h>
24#include <asm/pgtable.h>
25#include <asm/setup.h>
26#include <asm/smp.h>
27#include <asm/elf.h>
28#include <asm/cputable.h>
29#include <asm/bootx.h>
30#include <asm/btext.h>
31#include <asm/machdep.h>
32#include <linux/uaccess.h>
33#include <asm/pmac_feature.h>
34#include <asm/sections.h>
35#include <asm/nvram.h>
36#include <asm/xmon.h>
37#include <asm/time.h>
38#include <asm/serial.h>
39#include <asm/udbg.h>
40#include <asm/code-patching.h>
41#include <asm/cpu_has_feature.h>
42#include <asm/asm-prototypes.h>
43
44#define DBG(fmt...)
45
46extern void bootx_init(unsigned long r4, unsigned long phys);
47
48int boot_cpuid_phys;
49EXPORT_SYMBOL_GPL(boot_cpuid_phys);
50
51int smp_hw_index[NR_CPUS];
52EXPORT_SYMBOL(smp_hw_index);
53
54unsigned long ISA_DMA_THRESHOLD;
55unsigned int DMA_MODE_READ;
56unsigned int DMA_MODE_WRITE;
57
58EXPORT_SYMBOL(ISA_DMA_THRESHOLD);
59EXPORT_SYMBOL(DMA_MODE_READ);
60EXPORT_SYMBOL(DMA_MODE_WRITE);
61
62/*
63 * We're called here very early in the boot.
64 *
65 * Note that the kernel may be running at an address which is different
66 * from the address that it was linked at, so we must use RELOC/PTRRELOC
67 * to access static data (including strings). -- paulus
68 */
69notrace unsigned long __init early_init(unsigned long dt_ptr)
70{
71 unsigned long offset = reloc_offset();
72
73 /* First zero the BSS -- use memset_io, some platforms don't have
74 * caches on yet */
75 memset_io((void __iomem *)PTRRELOC(&__bss_start), 0,
76 __bss_stop - __bss_start);
77
78 /*
79 * Identify the CPU type and fix up code sections
80 * that depend on which cpu we have.
81 */
82 identify_cpu(offset, mfspr(SPRN_PVR));
83
84 apply_feature_fixups();
85
86 return KERNELBASE + offset;
87}
88
89
90/*
91 * This is run before start_kernel(), the kernel has been relocated
92 * and we are running with enough of the MMU enabled to have our
93 * proper kernel virtual addresses
94 *
95 * We do the initial parsing of the flat device-tree and prepares
96 * for the MMU to be fully initialized.
97 */
98extern unsigned int memset_nocache_branch; /* Insn to be replaced by NOP */
99
100notrace void __init machine_init(u64 dt_ptr)
101{
102 unsigned int *addr = &memset_nocache_branch;
103 unsigned long insn;
104
105 /* Configure static keys first, now that we're relocated. */
106 setup_feature_keys();
107
108 /* Enable early debugging if any specified (see udbg.h) */
109 udbg_early_init();
110
111 patch_instruction((unsigned int *)&memcpy, PPC_INST_NOP);
112
113 insn = create_cond_branch(addr, branch_target(addr), 0x820000);
114 patch_instruction(addr, insn); /* replace b by bne cr0 */
115
116 /* Do some early initialization based on the flat device tree */
117 early_init_devtree(__va(dt_ptr));
118
119 early_init_mmu();
120
121 setup_kdump_trampoline();
122}
123
124/* Checks "l2cr=xxxx" command-line option */
125static int __init ppc_setup_l2cr(char *str)
126{
127 if (cpu_has_feature(CPU_FTR_L2CR)) {
128 unsigned long val = simple_strtoul(str, NULL, 0);
129 printk(KERN_INFO "l2cr set to %lx\n", val);
130 _set_L2CR(0); /* force invalidate by disable cache */
131 _set_L2CR(val); /* and enable it */
132 }
133 return 1;
134}
135__setup("l2cr=", ppc_setup_l2cr);
136
137/* Checks "l3cr=xxxx" command-line option */
138static int __init ppc_setup_l3cr(char *str)
139{
140 if (cpu_has_feature(CPU_FTR_L3CR)) {
141 unsigned long val = simple_strtoul(str, NULL, 0);
142 printk(KERN_INFO "l3cr set to %lx\n", val);
143 _set_L3CR(val); /* and enable it */
144 }
145 return 1;
146}
147__setup("l3cr=", ppc_setup_l3cr);
148
149#ifdef CONFIG_GENERIC_NVRAM
150
151/* Generic nvram hooks used by drivers/char/gen_nvram.c */
152unsigned char nvram_read_byte(int addr)
153{
154 if (ppc_md.nvram_read_val)
155 return ppc_md.nvram_read_val(addr);
156 return 0xff;
157}
158EXPORT_SYMBOL(nvram_read_byte);
159
160void nvram_write_byte(unsigned char val, int addr)
161{
162 if (ppc_md.nvram_write_val)
163 ppc_md.nvram_write_val(addr, val);
164}
165EXPORT_SYMBOL(nvram_write_byte);
166
167ssize_t nvram_get_size(void)
168{
169 if (ppc_md.nvram_size)
170 return ppc_md.nvram_size();
171 return -1;
172}
173EXPORT_SYMBOL(nvram_get_size);
174
175void nvram_sync(void)
176{
177 if (ppc_md.nvram_sync)
178 ppc_md.nvram_sync();
179}
180EXPORT_SYMBOL(nvram_sync);
181
182#endif /* CONFIG_NVRAM */
183
184static int __init ppc_init(void)
185{
186 /* clear the progress line */
187 if (ppc_md.progress)
188 ppc_md.progress(" ", 0xffff);
189
190 /* call platform init */
191 if (ppc_md.init != NULL) {
192 ppc_md.init();
193 }
194 return 0;
195}
196arch_initcall(ppc_init);
197
198void __init irqstack_early_init(void)
199{
200 unsigned int i;
201
202 /* interrupt stacks must be in lowmem, we get that for free on ppc32
203 * as the memblock is limited to lowmem by default */
204 for_each_possible_cpu(i) {
205 softirq_ctx[i] = (struct thread_info *)
206 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
207 hardirq_ctx[i] = (struct thread_info *)
208 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
209 }
210}
211
212#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
213void __init exc_lvl_early_init(void)
214{
215 unsigned int i, hw_cpu;
216
217 /* interrupt stacks must be in lowmem, we get that for free on ppc32
218 * as the memblock is limited to lowmem by MEMBLOCK_REAL_LIMIT */
219 for_each_possible_cpu(i) {
220#ifdef CONFIG_SMP
221 hw_cpu = get_hard_smp_processor_id(i);
222#else
223 hw_cpu = 0;
224#endif
225
226 critirq_ctx[hw_cpu] = (struct thread_info *)
227 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
228#ifdef CONFIG_BOOKE
229 dbgirq_ctx[hw_cpu] = (struct thread_info *)
230 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
231 mcheckirq_ctx[hw_cpu] = (struct thread_info *)
232 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
233#endif
234 }
235}
236#endif
237
238void __init setup_power_save(void)
239{
240#ifdef CONFIG_6xx
241 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
242 cpu_has_feature(CPU_FTR_CAN_NAP))
243 ppc_md.power_save = ppc6xx_idle;
244#endif
245
246#ifdef CONFIG_E500
247 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
248 cpu_has_feature(CPU_FTR_CAN_NAP))
249 ppc_md.power_save = e500_idle;
250#endif
251}
252
253__init void initialize_cache_info(void)
254{
255 /*
256 * Set cache line size based on type of cpu as a default.
257 * Systems with OF can look in the properties on the cpu node(s)
258 * for a possibly more accurate value.
259 */
260 dcache_bsize = cur_cpu_spec->dcache_bsize;
261 icache_bsize = cur_cpu_spec->icache_bsize;
262 ucache_bsize = 0;
263 if (cpu_has_feature(CPU_FTR_UNIFIED_ID_CACHE))
264 ucache_bsize = icache_bsize = dcache_bsize;
265}
1/*
2 * Common prep/pmac/chrp boot and setup code.
3 */
4
5#include <linux/module.h>
6#include <linux/string.h>
7#include <linux/sched.h>
8#include <linux/init.h>
9#include <linux/kernel.h>
10#include <linux/reboot.h>
11#include <linux/delay.h>
12#include <linux/initrd.h>
13#include <linux/tty.h>
14#include <linux/bootmem.h>
15#include <linux/seq_file.h>
16#include <linux/root_dev.h>
17#include <linux/cpu.h>
18#include <linux/console.h>
19#include <linux/memblock.h>
20
21#include <asm/io.h>
22#include <asm/prom.h>
23#include <asm/processor.h>
24#include <asm/pgtable.h>
25#include <asm/setup.h>
26#include <asm/smp.h>
27#include <asm/elf.h>
28#include <asm/cputable.h>
29#include <asm/bootx.h>
30#include <asm/btext.h>
31#include <asm/machdep.h>
32#include <asm/uaccess.h>
33#include <asm/pmac_feature.h>
34#include <asm/sections.h>
35#include <asm/nvram.h>
36#include <asm/xmon.h>
37#include <asm/time.h>
38#include <asm/serial.h>
39#include <asm/udbg.h>
40#include <asm/mmu_context.h>
41
42#include "setup.h"
43
44#define DBG(fmt...)
45
46extern void bootx_init(unsigned long r4, unsigned long phys);
47
48int boot_cpuid = -1;
49EXPORT_SYMBOL_GPL(boot_cpuid);
50int boot_cpuid_phys;
51EXPORT_SYMBOL_GPL(boot_cpuid_phys);
52
53int smp_hw_index[NR_CPUS];
54
55unsigned long ISA_DMA_THRESHOLD;
56unsigned int DMA_MODE_READ;
57unsigned int DMA_MODE_WRITE;
58
59#ifdef CONFIG_VGA_CONSOLE
60unsigned long vgacon_remap_base;
61EXPORT_SYMBOL(vgacon_remap_base);
62#endif
63
64/*
65 * These are used in binfmt_elf.c to put aux entries on the stack
66 * for each elf executable being started.
67 */
68int dcache_bsize;
69int icache_bsize;
70int ucache_bsize;
71
72/*
73 * We're called here very early in the boot. We determine the machine
74 * type and call the appropriate low-level setup functions.
75 * -- Cort <cort@fsmlabs.com>
76 *
77 * Note that the kernel may be running at an address which is different
78 * from the address that it was linked at, so we must use RELOC/PTRRELOC
79 * to access static data (including strings). -- paulus
80 */
81notrace unsigned long __init early_init(unsigned long dt_ptr)
82{
83 unsigned long offset = reloc_offset();
84 struct cpu_spec *spec;
85
86 /* First zero the BSS -- use memset_io, some platforms don't have
87 * caches on yet */
88 memset_io((void __iomem *)PTRRELOC(&__bss_start), 0,
89 __bss_stop - __bss_start);
90
91 /*
92 * Identify the CPU type and fix up code sections
93 * that depend on which cpu we have.
94 */
95 spec = identify_cpu(offset, mfspr(SPRN_PVR));
96
97 do_feature_fixups(spec->cpu_features,
98 PTRRELOC(&__start___ftr_fixup),
99 PTRRELOC(&__stop___ftr_fixup));
100
101 do_feature_fixups(spec->mmu_features,
102 PTRRELOC(&__start___mmu_ftr_fixup),
103 PTRRELOC(&__stop___mmu_ftr_fixup));
104
105 do_lwsync_fixups(spec->cpu_features,
106 PTRRELOC(&__start___lwsync_fixup),
107 PTRRELOC(&__stop___lwsync_fixup));
108
109 do_final_fixups();
110
111 return KERNELBASE + offset;
112}
113
114
115/*
116 * Find out what kind of machine we're on and save any data we need
117 * from the early boot process (devtree is copied on pmac by prom_init()).
118 * This is called very early on the boot process, after a minimal
119 * MMU environment has been set up but before MMU_init is called.
120 */
121notrace void __init machine_init(u64 dt_ptr)
122{
123 lockdep_init();
124
125 /* Enable early debugging if any specified (see udbg.h) */
126 udbg_early_init();
127
128 /* Do some early initialization based on the flat device tree */
129 early_init_devtree(__va(dt_ptr));
130
131 early_init_mmu();
132
133 probe_machine();
134
135 setup_kdump_trampoline();
136
137#ifdef CONFIG_6xx
138 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
139 cpu_has_feature(CPU_FTR_CAN_NAP))
140 ppc_md.power_save = ppc6xx_idle;
141#endif
142
143#ifdef CONFIG_E500
144 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
145 cpu_has_feature(CPU_FTR_CAN_NAP))
146 ppc_md.power_save = e500_idle;
147#endif
148 if (ppc_md.progress)
149 ppc_md.progress("id mach(): done", 0x200);
150}
151
152#ifdef CONFIG_BOOKE_WDT
153extern u32 booke_wdt_enabled;
154extern u32 booke_wdt_period;
155
156/* Checks wdt=x and wdt_period=xx command-line option */
157notrace int __init early_parse_wdt(char *p)
158{
159 if (p && strncmp(p, "0", 1) != 0)
160 booke_wdt_enabled = 1;
161
162 return 0;
163}
164early_param("wdt", early_parse_wdt);
165
166int __init early_parse_wdt_period (char *p)
167{
168 if (p)
169 booke_wdt_period = simple_strtoul(p, NULL, 0);
170
171 return 0;
172}
173early_param("wdt_period", early_parse_wdt_period);
174#endif /* CONFIG_BOOKE_WDT */
175
176/* Checks "l2cr=xxxx" command-line option */
177int __init ppc_setup_l2cr(char *str)
178{
179 if (cpu_has_feature(CPU_FTR_L2CR)) {
180 unsigned long val = simple_strtoul(str, NULL, 0);
181 printk(KERN_INFO "l2cr set to %lx\n", val);
182 _set_L2CR(0); /* force invalidate by disable cache */
183 _set_L2CR(val); /* and enable it */
184 }
185 return 1;
186}
187__setup("l2cr=", ppc_setup_l2cr);
188
189/* Checks "l3cr=xxxx" command-line option */
190int __init ppc_setup_l3cr(char *str)
191{
192 if (cpu_has_feature(CPU_FTR_L3CR)) {
193 unsigned long val = simple_strtoul(str, NULL, 0);
194 printk(KERN_INFO "l3cr set to %lx\n", val);
195 _set_L3CR(val); /* and enable it */
196 }
197 return 1;
198}
199__setup("l3cr=", ppc_setup_l3cr);
200
201#ifdef CONFIG_GENERIC_NVRAM
202
203/* Generic nvram hooks used by drivers/char/gen_nvram.c */
204unsigned char nvram_read_byte(int addr)
205{
206 if (ppc_md.nvram_read_val)
207 return ppc_md.nvram_read_val(addr);
208 return 0xff;
209}
210EXPORT_SYMBOL(nvram_read_byte);
211
212void nvram_write_byte(unsigned char val, int addr)
213{
214 if (ppc_md.nvram_write_val)
215 ppc_md.nvram_write_val(addr, val);
216}
217EXPORT_SYMBOL(nvram_write_byte);
218
219ssize_t nvram_get_size(void)
220{
221 if (ppc_md.nvram_size)
222 return ppc_md.nvram_size();
223 return -1;
224}
225EXPORT_SYMBOL(nvram_get_size);
226
227void nvram_sync(void)
228{
229 if (ppc_md.nvram_sync)
230 ppc_md.nvram_sync();
231}
232EXPORT_SYMBOL(nvram_sync);
233
234#endif /* CONFIG_NVRAM */
235
236int __init ppc_init(void)
237{
238 /* clear the progress line */
239 if (ppc_md.progress)
240 ppc_md.progress(" ", 0xffff);
241
242 /* call platform init */
243 if (ppc_md.init != NULL) {
244 ppc_md.init();
245 }
246 return 0;
247}
248
249arch_initcall(ppc_init);
250
251static void __init irqstack_early_init(void)
252{
253 unsigned int i;
254
255 /* interrupt stacks must be in lowmem, we get that for free on ppc32
256 * as the memblock is limited to lowmem by default */
257 for_each_possible_cpu(i) {
258 softirq_ctx[i] = (struct thread_info *)
259 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
260 hardirq_ctx[i] = (struct thread_info *)
261 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
262 }
263}
264
265#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
266static void __init exc_lvl_early_init(void)
267{
268 unsigned int i, hw_cpu;
269
270 /* interrupt stacks must be in lowmem, we get that for free on ppc32
271 * as the memblock is limited to lowmem by MEMBLOCK_REAL_LIMIT */
272 for_each_possible_cpu(i) {
273 hw_cpu = get_hard_smp_processor_id(i);
274 critirq_ctx[hw_cpu] = (struct thread_info *)
275 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
276#ifdef CONFIG_BOOKE
277 dbgirq_ctx[hw_cpu] = (struct thread_info *)
278 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
279 mcheckirq_ctx[hw_cpu] = (struct thread_info *)
280 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
281#endif
282 }
283}
284#else
285#define exc_lvl_early_init()
286#endif
287
288/* Warning, IO base is not yet inited */
289void __init setup_arch(char **cmdline_p)
290{
291 *cmdline_p = cmd_line;
292
293 /* so udelay does something sensible, assume <= 1000 bogomips */
294 loops_per_jiffy = 500000000 / HZ;
295
296 unflatten_device_tree();
297 check_for_initrd();
298
299 if (ppc_md.init_early)
300 ppc_md.init_early();
301
302 find_legacy_serial_ports();
303
304 smp_setup_cpu_maps();
305
306 /* Register early console */
307 register_early_udbg_console();
308
309 xmon_setup();
310
311 /*
312 * Set cache line size based on type of cpu as a default.
313 * Systems with OF can look in the properties on the cpu node(s)
314 * for a possibly more accurate value.
315 */
316 dcache_bsize = cur_cpu_spec->dcache_bsize;
317 icache_bsize = cur_cpu_spec->icache_bsize;
318 ucache_bsize = 0;
319 if (cpu_has_feature(CPU_FTR_UNIFIED_ID_CACHE))
320 ucache_bsize = icache_bsize = dcache_bsize;
321
322 /* reboot on panic */
323 panic_timeout = 180;
324
325 if (ppc_md.panic)
326 setup_panic();
327
328 init_mm.start_code = (unsigned long)_stext;
329 init_mm.end_code = (unsigned long) _etext;
330 init_mm.end_data = (unsigned long) _edata;
331 init_mm.brk = klimit;
332
333 exc_lvl_early_init();
334
335 irqstack_early_init();
336
337 /* set up the bootmem stuff with available memory */
338 do_init_bootmem();
339 if ( ppc_md.progress ) ppc_md.progress("setup_arch: bootmem", 0x3eab);
340
341#ifdef CONFIG_DUMMY_CONSOLE
342 conswitchp = &dummy_con;
343#endif
344
345 if (ppc_md.setup_arch)
346 ppc_md.setup_arch();
347 if ( ppc_md.progress ) ppc_md.progress("arch: exit", 0x3eab);
348
349 paging_init();
350
351 /* Initialize the MMU context management stuff */
352 mmu_context_init();
353
354}