Linux Audio

Check our new training course

Loading...
v4.10.11
   1/*
   2 * This file is subject to the terms and conditions of the GNU General Public
   3 * License.  See the file "COPYING" in the main directory of this archive
   4 * for more details.
   5 *
   6 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
   7 * Copyright (C) 1997, 1998, 1999, 2000, 2001, 2002 Ralf Baechle (ralf@gnu.org)
   8 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
   9 */
  10#include <linux/cpu_pm.h>
  11#include <linux/hardirq.h>
  12#include <linux/init.h>
  13#include <linux/highmem.h>
  14#include <linux/kernel.h>
  15#include <linux/linkage.h>
  16#include <linux/preempt.h>
  17#include <linux/sched.h>
  18#include <linux/smp.h>
  19#include <linux/mm.h>
  20#include <linux/export.h>
  21#include <linux/bitops.h>
  22
  23#include <asm/bcache.h>
  24#include <asm/bootinfo.h>
  25#include <asm/cache.h>
  26#include <asm/cacheops.h>
  27#include <asm/cpu.h>
  28#include <asm/cpu-features.h>
  29#include <asm/cpu-type.h>
  30#include <asm/io.h>
  31#include <asm/page.h>
  32#include <asm/pgtable.h>
  33#include <asm/r4kcache.h>
  34#include <asm/sections.h>
  35#include <asm/mmu_context.h>
  36#include <asm/war.h>
  37#include <asm/cacheflush.h> /* for run_uncached() */
  38#include <asm/traps.h>
  39#include <asm/dma-coherence.h>
  40#include <asm/mips-cm.h>
  41
  42/*
  43 * Bits describing what cache ops an SMP callback function may perform.
  44 *
  45 * R4K_HIT   -	Virtual user or kernel address based cache operations. The
  46 *		active_mm must be checked before using user addresses, falling
  47 *		back to kmap.
  48 * R4K_INDEX -	Index based cache operations.
  49 */
  50
  51#define R4K_HIT		BIT(0)
  52#define R4K_INDEX	BIT(1)
  53
  54/**
  55 * r4k_op_needs_ipi() - Decide if a cache op needs to be done on every core.
  56 * @type:	Type of cache operations (R4K_HIT or R4K_INDEX).
  57 *
  58 * Decides whether a cache op needs to be performed on every core in the system.
  59 * This may change depending on the @type of cache operation, as well as the set
  60 * of online CPUs, so preemption should be disabled by the caller to prevent CPU
  61 * hotplug from changing the result.
  62 *
  63 * Returns:	1 if the cache operation @type should be done on every core in
  64 *		the system.
  65 *		0 if the cache operation @type is globalized and only needs to
  66 *		be performed on a simple CPU.
  67 */
  68static inline bool r4k_op_needs_ipi(unsigned int type)
  69{
  70	/* The MIPS Coherence Manager (CM) globalizes address-based cache ops */
  71	if (type == R4K_HIT && mips_cm_present())
  72		return false;
  73
  74	/*
  75	 * Hardware doesn't globalize the required cache ops, so SMP calls may
  76	 * be needed, but only if there are foreign CPUs (non-siblings with
  77	 * separate caches).
  78	 */
  79	/* cpu_foreign_map[] undeclared when !CONFIG_SMP */
  80#ifdef CONFIG_SMP
  81	return !cpumask_empty(&cpu_foreign_map[0]);
  82#else
  83	return false;
  84#endif
  85}
  86
  87/*
  88 * Special Variant of smp_call_function for use by cache functions:
  89 *
  90 *  o No return value
  91 *  o collapses to normal function call on UP kernels
  92 *  o collapses to normal function call on systems with a single shared
  93 *    primary cache.
  94 *  o doesn't disable interrupts on the local CPU
  95 */
  96static inline void r4k_on_each_cpu(unsigned int type,
  97				   void (*func)(void *info), void *info)
  98{
  99	preempt_disable();
 100	if (r4k_op_needs_ipi(type))
 101		smp_call_function_many(&cpu_foreign_map[smp_processor_id()],
 102				       func, info, 1);
 
 103	func(info);
 104	preempt_enable();
 105}
 106
 
 
 
 
 
 
 107/*
 108 * Must die.
 109 */
 110static unsigned long icache_size __read_mostly;
 111static unsigned long dcache_size __read_mostly;
 112static unsigned long vcache_size __read_mostly;
 113static unsigned long scache_size __read_mostly;
 114
 115/*
 116 * Dummy cache handling routines for machines without boardcaches
 117 */
 118static void cache_noop(void) {}
 119
 120static struct bcache_ops no_sc_ops = {
 121	.bc_enable = (void *)cache_noop,
 122	.bc_disable = (void *)cache_noop,
 123	.bc_wback_inv = (void *)cache_noop,
 124	.bc_inv = (void *)cache_noop
 125};
 126
 127struct bcache_ops *bcops = &no_sc_ops;
 128
 129#define cpu_is_r4600_v1_x()	((read_c0_prid() & 0xfffffff0) == 0x00002010)
 130#define cpu_is_r4600_v2_x()	((read_c0_prid() & 0xfffffff0) == 0x00002020)
 131
 132#define R4600_HIT_CACHEOP_WAR_IMPL					\
 133do {									\
 134	if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x())		\
 135		*(volatile unsigned long *)CKSEG1;			\
 136	if (R4600_V1_HIT_CACHEOP_WAR)					\
 137		__asm__ __volatile__("nop;nop;nop;nop");		\
 138} while (0)
 139
 140static void (*r4k_blast_dcache_page)(unsigned long addr);
 141
 142static inline void r4k_blast_dcache_page_dc32(unsigned long addr)
 143{
 144	R4600_HIT_CACHEOP_WAR_IMPL;
 145	blast_dcache32_page(addr);
 146}
 147
 148static inline void r4k_blast_dcache_page_dc64(unsigned long addr)
 149{
 
 150	blast_dcache64_page(addr);
 151}
 152
 153static inline void r4k_blast_dcache_page_dc128(unsigned long addr)
 154{
 155	blast_dcache128_page(addr);
 156}
 157
 158static void r4k_blast_dcache_page_setup(void)
 159{
 160	unsigned long  dc_lsize = cpu_dcache_line_size();
 161
 162	switch (dc_lsize) {
 163	case 0:
 164		r4k_blast_dcache_page = (void *)cache_noop;
 165		break;
 166	case 16:
 167		r4k_blast_dcache_page = blast_dcache16_page;
 168		break;
 169	case 32:
 170		r4k_blast_dcache_page = r4k_blast_dcache_page_dc32;
 171		break;
 172	case 64:
 173		r4k_blast_dcache_page = r4k_blast_dcache_page_dc64;
 174		break;
 175	case 128:
 176		r4k_blast_dcache_page = r4k_blast_dcache_page_dc128;
 177		break;
 178	default:
 179		break;
 180	}
 181}
 182
 183#ifndef CONFIG_EVA
 184#define r4k_blast_dcache_user_page  r4k_blast_dcache_page
 185#else
 186
 187static void (*r4k_blast_dcache_user_page)(unsigned long addr);
 188
 189static void r4k_blast_dcache_user_page_setup(void)
 190{
 191	unsigned long  dc_lsize = cpu_dcache_line_size();
 192
 193	if (dc_lsize == 0)
 194		r4k_blast_dcache_user_page = (void *)cache_noop;
 195	else if (dc_lsize == 16)
 196		r4k_blast_dcache_user_page = blast_dcache16_user_page;
 197	else if (dc_lsize == 32)
 198		r4k_blast_dcache_user_page = blast_dcache32_user_page;
 199	else if (dc_lsize == 64)
 200		r4k_blast_dcache_user_page = blast_dcache64_user_page;
 201}
 202
 203#endif
 204
 205static void (* r4k_blast_dcache_page_indexed)(unsigned long addr);
 206
 207static void r4k_blast_dcache_page_indexed_setup(void)
 208{
 209	unsigned long dc_lsize = cpu_dcache_line_size();
 210
 211	if (dc_lsize == 0)
 212		r4k_blast_dcache_page_indexed = (void *)cache_noop;
 213	else if (dc_lsize == 16)
 214		r4k_blast_dcache_page_indexed = blast_dcache16_page_indexed;
 215	else if (dc_lsize == 32)
 216		r4k_blast_dcache_page_indexed = blast_dcache32_page_indexed;
 217	else if (dc_lsize == 64)
 218		r4k_blast_dcache_page_indexed = blast_dcache64_page_indexed;
 219	else if (dc_lsize == 128)
 220		r4k_blast_dcache_page_indexed = blast_dcache128_page_indexed;
 221}
 222
 223void (* r4k_blast_dcache)(void);
 224EXPORT_SYMBOL(r4k_blast_dcache);
 225
 226static void r4k_blast_dcache_setup(void)
 227{
 228	unsigned long dc_lsize = cpu_dcache_line_size();
 229
 230	if (dc_lsize == 0)
 231		r4k_blast_dcache = (void *)cache_noop;
 232	else if (dc_lsize == 16)
 233		r4k_blast_dcache = blast_dcache16;
 234	else if (dc_lsize == 32)
 235		r4k_blast_dcache = blast_dcache32;
 236	else if (dc_lsize == 64)
 237		r4k_blast_dcache = blast_dcache64;
 238	else if (dc_lsize == 128)
 239		r4k_blast_dcache = blast_dcache128;
 240}
 241
 242/* force code alignment (used for TX49XX_ICACHE_INDEX_INV_WAR) */
 243#define JUMP_TO_ALIGN(order) \
 244	__asm__ __volatile__( \
 245		"b\t1f\n\t" \
 246		".align\t" #order "\n\t" \
 247		"1:\n\t" \
 248		)
 249#define CACHE32_UNROLL32_ALIGN	JUMP_TO_ALIGN(10) /* 32 * 32 = 1024 */
 250#define CACHE32_UNROLL32_ALIGN2 JUMP_TO_ALIGN(11)
 251
 252static inline void blast_r4600_v1_icache32(void)
 253{
 254	unsigned long flags;
 255
 256	local_irq_save(flags);
 257	blast_icache32();
 258	local_irq_restore(flags);
 259}
 260
 261static inline void tx49_blast_icache32(void)
 262{
 263	unsigned long start = INDEX_BASE;
 264	unsigned long end = start + current_cpu_data.icache.waysize;
 265	unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
 266	unsigned long ws_end = current_cpu_data.icache.ways <<
 267			       current_cpu_data.icache.waybit;
 268	unsigned long ws, addr;
 269
 270	CACHE32_UNROLL32_ALIGN2;
 271	/* I'm in even chunk.  blast odd chunks */
 272	for (ws = 0; ws < ws_end; ws += ws_inc)
 273		for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
 274			cache32_unroll32(addr|ws, Index_Invalidate_I);
 275	CACHE32_UNROLL32_ALIGN;
 276	/* I'm in odd chunk.  blast even chunks */
 277	for (ws = 0; ws < ws_end; ws += ws_inc)
 278		for (addr = start; addr < end; addr += 0x400 * 2)
 279			cache32_unroll32(addr|ws, Index_Invalidate_I);
 280}
 281
 282static inline void blast_icache32_r4600_v1_page_indexed(unsigned long page)
 283{
 284	unsigned long flags;
 285
 286	local_irq_save(flags);
 287	blast_icache32_page_indexed(page);
 288	local_irq_restore(flags);
 289}
 290
 291static inline void tx49_blast_icache32_page_indexed(unsigned long page)
 292{
 293	unsigned long indexmask = current_cpu_data.icache.waysize - 1;
 294	unsigned long start = INDEX_BASE + (page & indexmask);
 295	unsigned long end = start + PAGE_SIZE;
 296	unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
 297	unsigned long ws_end = current_cpu_data.icache.ways <<
 298			       current_cpu_data.icache.waybit;
 299	unsigned long ws, addr;
 300
 301	CACHE32_UNROLL32_ALIGN2;
 302	/* I'm in even chunk.  blast odd chunks */
 303	for (ws = 0; ws < ws_end; ws += ws_inc)
 304		for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
 305			cache32_unroll32(addr|ws, Index_Invalidate_I);
 306	CACHE32_UNROLL32_ALIGN;
 307	/* I'm in odd chunk.  blast even chunks */
 308	for (ws = 0; ws < ws_end; ws += ws_inc)
 309		for (addr = start; addr < end; addr += 0x400 * 2)
 310			cache32_unroll32(addr|ws, Index_Invalidate_I);
 311}
 312
 313static void (* r4k_blast_icache_page)(unsigned long addr);
 314
 315static void r4k_blast_icache_page_setup(void)
 316{
 317	unsigned long ic_lsize = cpu_icache_line_size();
 318
 319	if (ic_lsize == 0)
 320		r4k_blast_icache_page = (void *)cache_noop;
 321	else if (ic_lsize == 16)
 322		r4k_blast_icache_page = blast_icache16_page;
 323	else if (ic_lsize == 32 && current_cpu_type() == CPU_LOONGSON2)
 324		r4k_blast_icache_page = loongson2_blast_icache32_page;
 325	else if (ic_lsize == 32)
 326		r4k_blast_icache_page = blast_icache32_page;
 327	else if (ic_lsize == 64)
 328		r4k_blast_icache_page = blast_icache64_page;
 329	else if (ic_lsize == 128)
 330		r4k_blast_icache_page = blast_icache128_page;
 331}
 332
 333#ifndef CONFIG_EVA
 334#define r4k_blast_icache_user_page  r4k_blast_icache_page
 335#else
 336
 337static void (*r4k_blast_icache_user_page)(unsigned long addr);
 338
 339static void r4k_blast_icache_user_page_setup(void)
 340{
 341	unsigned long ic_lsize = cpu_icache_line_size();
 342
 343	if (ic_lsize == 0)
 344		r4k_blast_icache_user_page = (void *)cache_noop;
 345	else if (ic_lsize == 16)
 346		r4k_blast_icache_user_page = blast_icache16_user_page;
 347	else if (ic_lsize == 32)
 348		r4k_blast_icache_user_page = blast_icache32_user_page;
 349	else if (ic_lsize == 64)
 350		r4k_blast_icache_user_page = blast_icache64_user_page;
 351}
 352
 353#endif
 354
 355static void (* r4k_blast_icache_page_indexed)(unsigned long addr);
 356
 357static void r4k_blast_icache_page_indexed_setup(void)
 358{
 359	unsigned long ic_lsize = cpu_icache_line_size();
 360
 361	if (ic_lsize == 0)
 362		r4k_blast_icache_page_indexed = (void *)cache_noop;
 363	else if (ic_lsize == 16)
 364		r4k_blast_icache_page_indexed = blast_icache16_page_indexed;
 365	else if (ic_lsize == 32) {
 366		if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
 367			r4k_blast_icache_page_indexed =
 368				blast_icache32_r4600_v1_page_indexed;
 369		else if (TX49XX_ICACHE_INDEX_INV_WAR)
 370			r4k_blast_icache_page_indexed =
 371				tx49_blast_icache32_page_indexed;
 372		else if (current_cpu_type() == CPU_LOONGSON2)
 373			r4k_blast_icache_page_indexed =
 374				loongson2_blast_icache32_page_indexed;
 375		else
 376			r4k_blast_icache_page_indexed =
 377				blast_icache32_page_indexed;
 378	} else if (ic_lsize == 64)
 379		r4k_blast_icache_page_indexed = blast_icache64_page_indexed;
 380}
 381
 382void (* r4k_blast_icache)(void);
 383EXPORT_SYMBOL(r4k_blast_icache);
 384
 385static void r4k_blast_icache_setup(void)
 386{
 387	unsigned long ic_lsize = cpu_icache_line_size();
 388
 389	if (ic_lsize == 0)
 390		r4k_blast_icache = (void *)cache_noop;
 391	else if (ic_lsize == 16)
 392		r4k_blast_icache = blast_icache16;
 393	else if (ic_lsize == 32) {
 394		if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
 395			r4k_blast_icache = blast_r4600_v1_icache32;
 396		else if (TX49XX_ICACHE_INDEX_INV_WAR)
 397			r4k_blast_icache = tx49_blast_icache32;
 398		else if (current_cpu_type() == CPU_LOONGSON2)
 399			r4k_blast_icache = loongson2_blast_icache32;
 400		else
 401			r4k_blast_icache = blast_icache32;
 402	} else if (ic_lsize == 64)
 403		r4k_blast_icache = blast_icache64;
 404	else if (ic_lsize == 128)
 405		r4k_blast_icache = blast_icache128;
 406}
 407
 408static void (* r4k_blast_scache_page)(unsigned long addr);
 409
 410static void r4k_blast_scache_page_setup(void)
 411{
 412	unsigned long sc_lsize = cpu_scache_line_size();
 413
 414	if (scache_size == 0)
 415		r4k_blast_scache_page = (void *)cache_noop;
 416	else if (sc_lsize == 16)
 417		r4k_blast_scache_page = blast_scache16_page;
 418	else if (sc_lsize == 32)
 419		r4k_blast_scache_page = blast_scache32_page;
 420	else if (sc_lsize == 64)
 421		r4k_blast_scache_page = blast_scache64_page;
 422	else if (sc_lsize == 128)
 423		r4k_blast_scache_page = blast_scache128_page;
 424}
 425
 426static void (* r4k_blast_scache_page_indexed)(unsigned long addr);
 427
 428static void r4k_blast_scache_page_indexed_setup(void)
 429{
 430	unsigned long sc_lsize = cpu_scache_line_size();
 431
 432	if (scache_size == 0)
 433		r4k_blast_scache_page_indexed = (void *)cache_noop;
 434	else if (sc_lsize == 16)
 435		r4k_blast_scache_page_indexed = blast_scache16_page_indexed;
 436	else if (sc_lsize == 32)
 437		r4k_blast_scache_page_indexed = blast_scache32_page_indexed;
 438	else if (sc_lsize == 64)
 439		r4k_blast_scache_page_indexed = blast_scache64_page_indexed;
 440	else if (sc_lsize == 128)
 441		r4k_blast_scache_page_indexed = blast_scache128_page_indexed;
 442}
 443
 444static void (* r4k_blast_scache)(void);
 445
 446static void r4k_blast_scache_setup(void)
 447{
 448	unsigned long sc_lsize = cpu_scache_line_size();
 449
 450	if (scache_size == 0)
 451		r4k_blast_scache = (void *)cache_noop;
 452	else if (sc_lsize == 16)
 453		r4k_blast_scache = blast_scache16;
 454	else if (sc_lsize == 32)
 455		r4k_blast_scache = blast_scache32;
 456	else if (sc_lsize == 64)
 457		r4k_blast_scache = blast_scache64;
 458	else if (sc_lsize == 128)
 459		r4k_blast_scache = blast_scache128;
 460}
 461
 462static inline void local_r4k___flush_cache_all(void * args)
 463{
 464	switch (current_cpu_type()) {
 465	case CPU_LOONGSON2:
 466	case CPU_LOONGSON3:
 467	case CPU_R4000SC:
 468	case CPU_R4000MC:
 469	case CPU_R4400SC:
 470	case CPU_R4400MC:
 471	case CPU_R10000:
 472	case CPU_R12000:
 473	case CPU_R14000:
 474	case CPU_R16000:
 475		/*
 476		 * These caches are inclusive caches, that is, if something
 477		 * is not cached in the S-cache, we know it also won't be
 478		 * in one of the primary caches.
 479		 */
 480		r4k_blast_scache();
 481		break;
 482
 483	case CPU_BMIPS5000:
 484		r4k_blast_scache();
 485		__sync();
 486		break;
 487
 488	default:
 489		r4k_blast_dcache();
 490		r4k_blast_icache();
 491		break;
 492	}
 493}
 494
 495static void r4k___flush_cache_all(void)
 496{
 497	r4k_on_each_cpu(R4K_INDEX, local_r4k___flush_cache_all, NULL);
 498}
 499
 500/**
 501 * has_valid_asid() - Determine if an mm already has an ASID.
 502 * @mm:		Memory map.
 503 * @type:	R4K_HIT or R4K_INDEX, type of cache op.
 504 *
 505 * Determines whether @mm already has an ASID on any of the CPUs which cache ops
 506 * of type @type within an r4k_on_each_cpu() call will affect. If
 507 * r4k_on_each_cpu() does an SMP call to a single VPE in each core, then the
 508 * scope of the operation is confined to sibling CPUs, otherwise all online CPUs
 509 * will need to be checked.
 510 *
 511 * Must be called in non-preemptive context.
 512 *
 513 * Returns:	1 if the CPUs affected by @type cache ops have an ASID for @mm.
 514 *		0 otherwise.
 515 */
 516static inline int has_valid_asid(const struct mm_struct *mm, unsigned int type)
 517{
 518	unsigned int i;
 519	const cpumask_t *mask = cpu_present_mask;
 520
 521	/* cpu_sibling_map[] undeclared when !CONFIG_SMP */
 522#ifdef CONFIG_SMP
 523	/*
 524	 * If r4k_on_each_cpu does SMP calls, it does them to a single VPE in
 525	 * each foreign core, so we only need to worry about siblings.
 526	 * Otherwise we need to worry about all present CPUs.
 527	 */
 528	if (r4k_op_needs_ipi(type))
 529		mask = &cpu_sibling_map[smp_processor_id()];
 530#endif
 531	for_each_cpu(i, mask)
 532		if (cpu_context(i, mm))
 533			return 1;
 
 534	return 0;
 
 
 
 535}
 536
 537static void r4k__flush_cache_vmap(void)
 538{
 539	r4k_blast_dcache();
 540}
 541
 542static void r4k__flush_cache_vunmap(void)
 543{
 544	r4k_blast_dcache();
 545}
 546
 547/*
 548 * Note: flush_tlb_range() assumes flush_cache_range() sufficiently flushes
 549 * whole caches when vma is executable.
 550 */
 551static inline void local_r4k_flush_cache_range(void * args)
 552{
 553	struct vm_area_struct *vma = args;
 554	int exec = vma->vm_flags & VM_EXEC;
 555
 556	if (!has_valid_asid(vma->vm_mm, R4K_INDEX))
 557		return;
 558
 559	/*
 560	 * If dcache can alias, we must blast it since mapping is changing.
 561	 * If executable, we must ensure any dirty lines are written back far
 562	 * enough to be visible to icache.
 563	 */
 564	if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc))
 565		r4k_blast_dcache();
 566	/* If executable, blast stale lines from icache */
 567	if (exec)
 568		r4k_blast_icache();
 569}
 570
 571static void r4k_flush_cache_range(struct vm_area_struct *vma,
 572	unsigned long start, unsigned long end)
 573{
 574	int exec = vma->vm_flags & VM_EXEC;
 575
 576	if (cpu_has_dc_aliases || exec)
 577		r4k_on_each_cpu(R4K_INDEX, local_r4k_flush_cache_range, vma);
 578}
 579
 580static inline void local_r4k_flush_cache_mm(void * args)
 581{
 582	struct mm_struct *mm = args;
 583
 584	if (!has_valid_asid(mm, R4K_INDEX))
 585		return;
 586
 587	/*
 588	 * Kludge alert.  For obscure reasons R4000SC and R4400SC go nuts if we
 589	 * only flush the primary caches but R1x000 behave sane ...
 590	 * R4000SC and R4400SC indexed S-cache ops also invalidate primary
 591	 * caches, so we can bail out early.
 592	 */
 593	if (current_cpu_type() == CPU_R4000SC ||
 594	    current_cpu_type() == CPU_R4000MC ||
 595	    current_cpu_type() == CPU_R4400SC ||
 596	    current_cpu_type() == CPU_R4400MC) {
 597		r4k_blast_scache();
 598		return;
 599	}
 600
 601	r4k_blast_dcache();
 602}
 603
 604static void r4k_flush_cache_mm(struct mm_struct *mm)
 605{
 606	if (!cpu_has_dc_aliases)
 607		return;
 608
 609	r4k_on_each_cpu(R4K_INDEX, local_r4k_flush_cache_mm, mm);
 610}
 611
 612struct flush_cache_page_args {
 613	struct vm_area_struct *vma;
 614	unsigned long addr;
 615	unsigned long pfn;
 616};
 617
 618static inline void local_r4k_flush_cache_page(void *args)
 619{
 620	struct flush_cache_page_args *fcp_args = args;
 621	struct vm_area_struct *vma = fcp_args->vma;
 622	unsigned long addr = fcp_args->addr;
 623	struct page *page = pfn_to_page(fcp_args->pfn);
 624	int exec = vma->vm_flags & VM_EXEC;
 625	struct mm_struct *mm = vma->vm_mm;
 626	int map_coherent = 0;
 627	pgd_t *pgdp;
 628	pud_t *pudp;
 629	pmd_t *pmdp;
 630	pte_t *ptep;
 631	void *vaddr;
 632
 633	/*
 634	 * If owns no valid ASID yet, cannot possibly have gotten
 635	 * this page into the cache.
 636	 */
 637	if (!has_valid_asid(mm, R4K_HIT))
 638		return;
 639
 640	addr &= PAGE_MASK;
 641	pgdp = pgd_offset(mm, addr);
 642	pudp = pud_offset(pgdp, addr);
 643	pmdp = pmd_offset(pudp, addr);
 644	ptep = pte_offset(pmdp, addr);
 645
 646	/*
 647	 * If the page isn't marked valid, the page cannot possibly be
 648	 * in the cache.
 649	 */
 650	if (!(pte_present(*ptep)))
 651		return;
 652
 653	if ((mm == current->active_mm) && (pte_val(*ptep) & _PAGE_VALID))
 654		vaddr = NULL;
 655	else {
 656		/*
 657		 * Use kmap_coherent or kmap_atomic to do flushes for
 658		 * another ASID than the current one.
 659		 */
 660		map_coherent = (cpu_has_dc_aliases &&
 661				page_mapcount(page) &&
 662				!Page_dcache_dirty(page));
 663		if (map_coherent)
 664			vaddr = kmap_coherent(page, addr);
 665		else
 666			vaddr = kmap_atomic(page);
 667		addr = (unsigned long)vaddr;
 668	}
 669
 670	if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc)) {
 671		vaddr ? r4k_blast_dcache_page(addr) :
 672			r4k_blast_dcache_user_page(addr);
 673		if (exec && !cpu_icache_snoops_remote_store)
 674			r4k_blast_scache_page(addr);
 675	}
 676	if (exec) {
 677		if (vaddr && cpu_has_vtag_icache && mm == current->active_mm) {
 678			int cpu = smp_processor_id();
 679
 680			if (cpu_context(cpu, mm) != 0)
 681				drop_mmu_context(mm, cpu);
 682		} else
 683			vaddr ? r4k_blast_icache_page(addr) :
 684				r4k_blast_icache_user_page(addr);
 685	}
 686
 687	if (vaddr) {
 688		if (map_coherent)
 689			kunmap_coherent();
 690		else
 691			kunmap_atomic(vaddr);
 692	}
 693}
 694
 695static void r4k_flush_cache_page(struct vm_area_struct *vma,
 696	unsigned long addr, unsigned long pfn)
 697{
 698	struct flush_cache_page_args args;
 699
 700	args.vma = vma;
 701	args.addr = addr;
 702	args.pfn = pfn;
 703
 704	r4k_on_each_cpu(R4K_HIT, local_r4k_flush_cache_page, &args);
 705}
 706
 707static inline void local_r4k_flush_data_cache_page(void * addr)
 708{
 709	r4k_blast_dcache_page((unsigned long) addr);
 710}
 711
 712static void r4k_flush_data_cache_page(unsigned long addr)
 713{
 714	if (in_atomic())
 715		local_r4k_flush_data_cache_page((void *)addr);
 716	else
 717		r4k_on_each_cpu(R4K_HIT, local_r4k_flush_data_cache_page,
 718				(void *) addr);
 719}
 720
 721struct flush_icache_range_args {
 722	unsigned long start;
 723	unsigned long end;
 724	unsigned int type;
 725	bool user;
 726};
 727
 728static inline void __local_r4k_flush_icache_range(unsigned long start,
 729						  unsigned long end,
 730						  unsigned int type,
 731						  bool user)
 732{
 733	if (!cpu_has_ic_fills_f_dc) {
 734		if (type == R4K_INDEX ||
 735		    (type & R4K_INDEX && end - start >= dcache_size)) {
 736			r4k_blast_dcache();
 737		} else {
 738			R4600_HIT_CACHEOP_WAR_IMPL;
 739			if (user)
 740				protected_blast_dcache_range(start, end);
 741			else
 742				blast_dcache_range(start, end);
 743		}
 744	}
 745
 746	if (type == R4K_INDEX ||
 747	    (type & R4K_INDEX && end - start > icache_size))
 748		r4k_blast_icache();
 749	else {
 750		switch (boot_cpu_type()) {
 751		case CPU_LOONGSON2:
 752			protected_loongson2_blast_icache_range(start, end);
 753			break;
 754
 755		default:
 756			if (user)
 757				protected_blast_icache_range(start, end);
 758			else
 759				blast_icache_range(start, end);
 760			break;
 761		}
 762	}
 763}
 764
 765static inline void local_r4k_flush_icache_range(unsigned long start,
 766						unsigned long end)
 767{
 768	__local_r4k_flush_icache_range(start, end, R4K_HIT | R4K_INDEX, false);
 769}
 770
 771static inline void local_r4k_flush_icache_user_range(unsigned long start,
 772						     unsigned long end)
 773{
 774	__local_r4k_flush_icache_range(start, end, R4K_HIT | R4K_INDEX, true);
 775}
 776
 777static inline void local_r4k_flush_icache_range_ipi(void *args)
 778{
 779	struct flush_icache_range_args *fir_args = args;
 780	unsigned long start = fir_args->start;
 781	unsigned long end = fir_args->end;
 782	unsigned int type = fir_args->type;
 783	bool user = fir_args->user;
 784
 785	__local_r4k_flush_icache_range(start, end, type, user);
 786}
 787
 788static void __r4k_flush_icache_range(unsigned long start, unsigned long end,
 789				     bool user)
 790{
 791	struct flush_icache_range_args args;
 792	unsigned long size, cache_size;
 793
 794	args.start = start;
 795	args.end = end;
 796	args.type = R4K_HIT | R4K_INDEX;
 797	args.user = user;
 798
 799	/*
 800	 * Indexed cache ops require an SMP call.
 801	 * Consider if that can or should be avoided.
 802	 */
 803	preempt_disable();
 804	if (r4k_op_needs_ipi(R4K_INDEX) && !r4k_op_needs_ipi(R4K_HIT)) {
 805		/*
 806		 * If address-based cache ops don't require an SMP call, then
 807		 * use them exclusively for small flushes.
 808		 */
 809		size = end - start;
 810		cache_size = icache_size;
 811		if (!cpu_has_ic_fills_f_dc) {
 812			size *= 2;
 813			cache_size += dcache_size;
 814		}
 815		if (size <= cache_size)
 816			args.type &= ~R4K_INDEX;
 817	}
 818	r4k_on_each_cpu(args.type, local_r4k_flush_icache_range_ipi, &args);
 819	preempt_enable();
 820	instruction_hazard();
 821}
 822
 823static void r4k_flush_icache_range(unsigned long start, unsigned long end)
 824{
 825	return __r4k_flush_icache_range(start, end, false);
 826}
 827
 828static void r4k_flush_icache_user_range(unsigned long start, unsigned long end)
 829{
 830	return __r4k_flush_icache_range(start, end, true);
 831}
 832
 833#if defined(CONFIG_DMA_NONCOHERENT) || defined(CONFIG_DMA_MAYBE_COHERENT)
 834
 835static void r4k_dma_cache_wback_inv(unsigned long addr, unsigned long size)
 836{
 837	/* Catch bad driver code */
 838	BUG_ON(size == 0);
 839
 840	preempt_disable();
 841	if (cpu_has_inclusive_pcaches) {
 842		if (size >= scache_size)
 843			r4k_blast_scache();
 844		else
 845			blast_scache_range(addr, addr + size);
 846		preempt_enable();
 847		__sync();
 848		return;
 849	}
 850
 851	/*
 852	 * Either no secondary cache or the available caches don't have the
 853	 * subset property so we have to flush the primary caches
 854	 * explicitly
 855	 */
 856	if (size >= dcache_size) {
 857		r4k_blast_dcache();
 858	} else {
 859		R4600_HIT_CACHEOP_WAR_IMPL;
 860		blast_dcache_range(addr, addr + size);
 861	}
 862	preempt_enable();
 863
 864	bc_wback_inv(addr, size);
 865	__sync();
 866}
 867
 868static void r4k_dma_cache_inv(unsigned long addr, unsigned long size)
 869{
 870	/* Catch bad driver code */
 871	BUG_ON(size == 0);
 872
 873	preempt_disable();
 874	if (cpu_has_inclusive_pcaches) {
 875		if (size >= scache_size)
 876			r4k_blast_scache();
 877		else {
 878			/*
 879			 * There is no clearly documented alignment requirement
 880			 * for the cache instruction on MIPS processors and
 881			 * some processors, among them the RM5200 and RM7000
 882			 * QED processors will throw an address error for cache
 883			 * hit ops with insufficient alignment.	 Solved by
 884			 * aligning the address to cache line size.
 885			 */
 886			blast_inv_scache_range(addr, addr + size);
 887		}
 888		preempt_enable();
 889		__sync();
 890		return;
 891	}
 892
 893	if (size >= dcache_size) {
 894		r4k_blast_dcache();
 895	} else {
 896		R4600_HIT_CACHEOP_WAR_IMPL;
 897		blast_inv_dcache_range(addr, addr + size);
 898	}
 899	preempt_enable();
 900
 901	bc_inv(addr, size);
 902	__sync();
 903}
 904#endif /* CONFIG_DMA_NONCOHERENT || CONFIG_DMA_MAYBE_COHERENT */
 905
 906struct flush_cache_sigtramp_args {
 907	struct mm_struct *mm;
 908	struct page *page;
 909	unsigned long addr;
 910};
 911
 912/*
 913 * While we're protected against bad userland addresses we don't care
 914 * very much about what happens in that case.  Usually a segmentation
 915 * fault will dump the process later on anyway ...
 916 */
 917static void local_r4k_flush_cache_sigtramp(void *args)
 918{
 919	struct flush_cache_sigtramp_args *fcs_args = args;
 920	unsigned long addr = fcs_args->addr;
 921	struct page *page = fcs_args->page;
 922	struct mm_struct *mm = fcs_args->mm;
 923	int map_coherent = 0;
 924	void *vaddr;
 925
 926	unsigned long ic_lsize = cpu_icache_line_size();
 927	unsigned long dc_lsize = cpu_dcache_line_size();
 928	unsigned long sc_lsize = cpu_scache_line_size();
 929
 930	/*
 931	 * If owns no valid ASID yet, cannot possibly have gotten
 932	 * this page into the cache.
 933	 */
 934	if (!has_valid_asid(mm, R4K_HIT))
 935		return;
 936
 937	if (mm == current->active_mm) {
 938		vaddr = NULL;
 939	} else {
 940		/*
 941		 * Use kmap_coherent or kmap_atomic to do flushes for
 942		 * another ASID than the current one.
 943		 */
 944		map_coherent = (cpu_has_dc_aliases &&
 945				page_mapcount(page) &&
 946				!Page_dcache_dirty(page));
 947		if (map_coherent)
 948			vaddr = kmap_coherent(page, addr);
 949		else
 950			vaddr = kmap_atomic(page);
 951		addr = (unsigned long)vaddr + (addr & ~PAGE_MASK);
 952	}
 953
 954	R4600_HIT_CACHEOP_WAR_IMPL;
 955	if (!cpu_has_ic_fills_f_dc) {
 956		if (dc_lsize)
 957			vaddr ? flush_dcache_line(addr & ~(dc_lsize - 1))
 958			      : protected_writeback_dcache_line(
 959							addr & ~(dc_lsize - 1));
 960		if (!cpu_icache_snoops_remote_store && scache_size)
 961			vaddr ? flush_scache_line(addr & ~(sc_lsize - 1))
 962			      : protected_writeback_scache_line(
 963							addr & ~(sc_lsize - 1));
 964	}
 965	if (ic_lsize)
 966		vaddr ? flush_icache_line(addr & ~(ic_lsize - 1))
 967		      : protected_flush_icache_line(addr & ~(ic_lsize - 1));
 968
 969	if (vaddr) {
 970		if (map_coherent)
 971			kunmap_coherent();
 972		else
 973			kunmap_atomic(vaddr);
 974	}
 975
 976	if (MIPS4K_ICACHE_REFILL_WAR) {
 977		__asm__ __volatile__ (
 978			".set push\n\t"
 979			".set noat\n\t"
 980			".set "MIPS_ISA_LEVEL"\n\t"
 981#ifdef CONFIG_32BIT
 982			"la	$at,1f\n\t"
 983#endif
 984#ifdef CONFIG_64BIT
 985			"dla	$at,1f\n\t"
 986#endif
 987			"cache	%0,($at)\n\t"
 988			"nop; nop; nop\n"
 989			"1:\n\t"
 990			".set pop"
 991			:
 992			: "i" (Hit_Invalidate_I));
 993	}
 994	if (MIPS_CACHE_SYNC_WAR)
 995		__asm__ __volatile__ ("sync");
 996}
 997
 998static void r4k_flush_cache_sigtramp(unsigned long addr)
 999{
1000	struct flush_cache_sigtramp_args args;
1001	int npages;
1002
1003	down_read(&current->mm->mmap_sem);
1004
1005	npages = get_user_pages_fast(addr, 1, 0, &args.page);
1006	if (npages < 1)
1007		goto out;
1008
1009	args.mm = current->mm;
1010	args.addr = addr;
1011
1012	r4k_on_each_cpu(R4K_HIT, local_r4k_flush_cache_sigtramp, &args);
1013
1014	put_page(args.page);
1015out:
1016	up_read(&current->mm->mmap_sem);
1017}
1018
1019static void r4k_flush_icache_all(void)
1020{
1021	if (cpu_has_vtag_icache)
1022		r4k_blast_icache();
1023}
1024
1025struct flush_kernel_vmap_range_args {
1026	unsigned long	vaddr;
1027	int		size;
1028};
1029
1030static inline void local_r4k_flush_kernel_vmap_range_index(void *args)
1031{
1032	/*
1033	 * Aliases only affect the primary caches so don't bother with
1034	 * S-caches or T-caches.
1035	 */
1036	r4k_blast_dcache();
1037}
1038
1039static inline void local_r4k_flush_kernel_vmap_range(void *args)
1040{
1041	struct flush_kernel_vmap_range_args *vmra = args;
1042	unsigned long vaddr = vmra->vaddr;
1043	int size = vmra->size;
1044
1045	/*
1046	 * Aliases only affect the primary caches so don't bother with
1047	 * S-caches or T-caches.
1048	 */
1049	R4600_HIT_CACHEOP_WAR_IMPL;
1050	blast_dcache_range(vaddr, vaddr + size);
 
 
 
 
1051}
1052
1053static void r4k_flush_kernel_vmap_range(unsigned long vaddr, int size)
1054{
1055	struct flush_kernel_vmap_range_args args;
1056
1057	args.vaddr = (unsigned long) vaddr;
1058	args.size = size;
1059
1060	if (size >= dcache_size)
1061		r4k_on_each_cpu(R4K_INDEX,
1062				local_r4k_flush_kernel_vmap_range_index, NULL);
1063	else
1064		r4k_on_each_cpu(R4K_HIT, local_r4k_flush_kernel_vmap_range,
1065				&args);
1066}
1067
1068static inline void rm7k_erratum31(void)
1069{
1070	const unsigned long ic_lsize = 32;
1071	unsigned long addr;
1072
1073	/* RM7000 erratum #31. The icache is screwed at startup. */
1074	write_c0_taglo(0);
1075	write_c0_taghi(0);
1076
1077	for (addr = INDEX_BASE; addr <= INDEX_BASE + 4096; addr += ic_lsize) {
1078		__asm__ __volatile__ (
1079			".set push\n\t"
1080			".set noreorder\n\t"
1081			".set mips3\n\t"
1082			"cache\t%1, 0(%0)\n\t"
1083			"cache\t%1, 0x1000(%0)\n\t"
1084			"cache\t%1, 0x2000(%0)\n\t"
1085			"cache\t%1, 0x3000(%0)\n\t"
1086			"cache\t%2, 0(%0)\n\t"
1087			"cache\t%2, 0x1000(%0)\n\t"
1088			"cache\t%2, 0x2000(%0)\n\t"
1089			"cache\t%2, 0x3000(%0)\n\t"
1090			"cache\t%1, 0(%0)\n\t"
1091			"cache\t%1, 0x1000(%0)\n\t"
1092			"cache\t%1, 0x2000(%0)\n\t"
1093			"cache\t%1, 0x3000(%0)\n\t"
1094			".set pop\n"
1095			:
1096			: "r" (addr), "i" (Index_Store_Tag_I), "i" (Fill));
1097	}
1098}
1099
1100static inline int alias_74k_erratum(struct cpuinfo_mips *c)
1101{
1102	unsigned int imp = c->processor_id & PRID_IMP_MASK;
1103	unsigned int rev = c->processor_id & PRID_REV_MASK;
1104	int present = 0;
1105
1106	/*
1107	 * Early versions of the 74K do not update the cache tags on a
1108	 * vtag miss/ptag hit which can occur in the case of KSEG0/KUSEG
1109	 * aliases.  In this case it is better to treat the cache as always
1110	 * having aliases.  Also disable the synonym tag update feature
1111	 * where available.  In this case no opportunistic tag update will
1112	 * happen where a load causes a virtual address miss but a physical
1113	 * address hit during a D-cache look-up.
1114	 */
1115	switch (imp) {
1116	case PRID_IMP_74K:
1117		if (rev <= PRID_REV_ENCODE_332(2, 4, 0))
1118			present = 1;
1119		if (rev == PRID_REV_ENCODE_332(2, 4, 0))
1120			write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
1121		break;
1122	case PRID_IMP_1074K:
1123		if (rev <= PRID_REV_ENCODE_332(1, 1, 0)) {
1124			present = 1;
1125			write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
1126		}
1127		break;
1128	default:
1129		BUG();
1130	}
1131
1132	return present;
1133}
1134
1135static void b5k_instruction_hazard(void)
1136{
1137	__sync();
1138	__sync();
1139	__asm__ __volatile__(
1140	"       nop; nop; nop; nop; nop; nop; nop; nop\n"
1141	"       nop; nop; nop; nop; nop; nop; nop; nop\n"
1142	"       nop; nop; nop; nop; nop; nop; nop; nop\n"
1143	"       nop; nop; nop; nop; nop; nop; nop; nop\n"
1144	: : : "memory");
1145}
1146
1147static char *way_string[] = { NULL, "direct mapped", "2-way",
1148	"3-way", "4-way", "5-way", "6-way", "7-way", "8-way",
1149	"9-way", "10-way", "11-way", "12-way",
1150	"13-way", "14-way", "15-way", "16-way",
1151};
1152
1153static void probe_pcache(void)
1154{
1155	struct cpuinfo_mips *c = &current_cpu_data;
1156	unsigned int config = read_c0_config();
1157	unsigned int prid = read_c0_prid();
1158	int has_74k_erratum = 0;
1159	unsigned long config1;
1160	unsigned int lsize;
1161
1162	switch (current_cpu_type()) {
1163	case CPU_R4600:			/* QED style two way caches? */
1164	case CPU_R4700:
1165	case CPU_R5000:
1166	case CPU_NEVADA:
1167		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1168		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1169		c->icache.ways = 2;
1170		c->icache.waybit = __ffs(icache_size/2);
1171
1172		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1173		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1174		c->dcache.ways = 2;
1175		c->dcache.waybit= __ffs(dcache_size/2);
1176
1177		c->options |= MIPS_CPU_CACHE_CDEX_P;
1178		break;
1179
1180	case CPU_R5432:
1181	case CPU_R5500:
1182		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1183		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1184		c->icache.ways = 2;
1185		c->icache.waybit= 0;
1186
1187		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1188		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1189		c->dcache.ways = 2;
1190		c->dcache.waybit = 0;
1191
1192		c->options |= MIPS_CPU_CACHE_CDEX_P | MIPS_CPU_PREFETCH;
1193		break;
1194
1195	case CPU_TX49XX:
1196		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1197		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1198		c->icache.ways = 4;
1199		c->icache.waybit= 0;
1200
1201		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1202		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1203		c->dcache.ways = 4;
1204		c->dcache.waybit = 0;
1205
1206		c->options |= MIPS_CPU_CACHE_CDEX_P;
1207		c->options |= MIPS_CPU_PREFETCH;
1208		break;
1209
1210	case CPU_R4000PC:
1211	case CPU_R4000SC:
1212	case CPU_R4000MC:
1213	case CPU_R4400PC:
1214	case CPU_R4400SC:
1215	case CPU_R4400MC:
1216	case CPU_R4300:
1217		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1218		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1219		c->icache.ways = 1;
1220		c->icache.waybit = 0;	/* doesn't matter */
1221
1222		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1223		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1224		c->dcache.ways = 1;
1225		c->dcache.waybit = 0;	/* does not matter */
1226
1227		c->options |= MIPS_CPU_CACHE_CDEX_P;
1228		break;
1229
1230	case CPU_R10000:
1231	case CPU_R12000:
1232	case CPU_R14000:
1233	case CPU_R16000:
1234		icache_size = 1 << (12 + ((config & R10K_CONF_IC) >> 29));
1235		c->icache.linesz = 64;
1236		c->icache.ways = 2;
1237		c->icache.waybit = 0;
1238
1239		dcache_size = 1 << (12 + ((config & R10K_CONF_DC) >> 26));
1240		c->dcache.linesz = 32;
1241		c->dcache.ways = 2;
1242		c->dcache.waybit = 0;
1243
1244		c->options |= MIPS_CPU_PREFETCH;
1245		break;
1246
1247	case CPU_VR4133:
1248		write_c0_config(config & ~VR41_CONF_P4K);
1249	case CPU_VR4131:
1250		/* Workaround for cache instruction bug of VR4131 */
1251		if (c->processor_id == 0x0c80U || c->processor_id == 0x0c81U ||
1252		    c->processor_id == 0x0c82U) {
1253			config |= 0x00400000U;
1254			if (c->processor_id == 0x0c80U)
1255				config |= VR41_CONF_BP;
1256			write_c0_config(config);
1257		} else
1258			c->options |= MIPS_CPU_CACHE_CDEX_P;
1259
1260		icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
1261		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1262		c->icache.ways = 2;
1263		c->icache.waybit = __ffs(icache_size/2);
1264
1265		dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
1266		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1267		c->dcache.ways = 2;
1268		c->dcache.waybit = __ffs(dcache_size/2);
1269		break;
1270
1271	case CPU_VR41XX:
1272	case CPU_VR4111:
1273	case CPU_VR4121:
1274	case CPU_VR4122:
1275	case CPU_VR4181:
1276	case CPU_VR4181A:
1277		icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
1278		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1279		c->icache.ways = 1;
1280		c->icache.waybit = 0;	/* doesn't matter */
1281
1282		dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
1283		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1284		c->dcache.ways = 1;
1285		c->dcache.waybit = 0;	/* does not matter */
1286
1287		c->options |= MIPS_CPU_CACHE_CDEX_P;
1288		break;
1289
1290	case CPU_RM7000:
1291		rm7k_erratum31();
1292
1293		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1294		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1295		c->icache.ways = 4;
1296		c->icache.waybit = __ffs(icache_size / c->icache.ways);
1297
1298		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1299		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1300		c->dcache.ways = 4;
1301		c->dcache.waybit = __ffs(dcache_size / c->dcache.ways);
1302
1303		c->options |= MIPS_CPU_CACHE_CDEX_P;
1304		c->options |= MIPS_CPU_PREFETCH;
1305		break;
1306
1307	case CPU_LOONGSON2:
1308		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1309		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1310		if (prid & 0x3)
1311			c->icache.ways = 4;
1312		else
1313			c->icache.ways = 2;
1314		c->icache.waybit = 0;
1315
1316		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1317		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1318		if (prid & 0x3)
1319			c->dcache.ways = 4;
1320		else
1321			c->dcache.ways = 2;
1322		c->dcache.waybit = 0;
1323		break;
1324
1325	case CPU_LOONGSON3:
1326		config1 = read_c0_config1();
1327		lsize = (config1 >> 19) & 7;
1328		if (lsize)
1329			c->icache.linesz = 2 << lsize;
1330		else
1331			c->icache.linesz = 0;
1332		c->icache.sets = 64 << ((config1 >> 22) & 7);
1333		c->icache.ways = 1 + ((config1 >> 16) & 7);
1334		icache_size = c->icache.sets *
1335					  c->icache.ways *
1336					  c->icache.linesz;
1337		c->icache.waybit = 0;
1338
1339		lsize = (config1 >> 10) & 7;
1340		if (lsize)
1341			c->dcache.linesz = 2 << lsize;
1342		else
1343			c->dcache.linesz = 0;
1344		c->dcache.sets = 64 << ((config1 >> 13) & 7);
1345		c->dcache.ways = 1 + ((config1 >> 7) & 7);
1346		dcache_size = c->dcache.sets *
1347					  c->dcache.ways *
1348					  c->dcache.linesz;
1349		c->dcache.waybit = 0;
1350		if ((prid & PRID_REV_MASK) >= PRID_REV_LOONGSON3A_R2)
1351			c->options |= MIPS_CPU_PREFETCH;
1352		break;
1353
1354	case CPU_CAVIUM_OCTEON3:
1355		/* For now lie about the number of ways. */
1356		c->icache.linesz = 128;
1357		c->icache.sets = 16;
1358		c->icache.ways = 8;
1359		c->icache.flags |= MIPS_CACHE_VTAG;
1360		icache_size = c->icache.sets * c->icache.ways * c->icache.linesz;
1361
1362		c->dcache.linesz = 128;
1363		c->dcache.ways = 8;
1364		c->dcache.sets = 8;
1365		dcache_size = c->dcache.sets * c->dcache.ways * c->dcache.linesz;
1366		c->options |= MIPS_CPU_PREFETCH;
1367		break;
1368
1369	default:
1370		if (!(config & MIPS_CONF_M))
1371			panic("Don't know how to probe P-caches on this cpu.");
1372
1373		/*
1374		 * So we seem to be a MIPS32 or MIPS64 CPU
1375		 * So let's probe the I-cache ...
1376		 */
1377		config1 = read_c0_config1();
1378
1379		lsize = (config1 >> 19) & 7;
1380
1381		/* IL == 7 is reserved */
1382		if (lsize == 7)
1383			panic("Invalid icache line size");
1384
1385		c->icache.linesz = lsize ? 2 << lsize : 0;
1386
1387		c->icache.sets = 32 << (((config1 >> 22) + 1) & 7);
1388		c->icache.ways = 1 + ((config1 >> 16) & 7);
1389
1390		icache_size = c->icache.sets *
1391			      c->icache.ways *
1392			      c->icache.linesz;
1393		c->icache.waybit = __ffs(icache_size/c->icache.ways);
1394
1395		if (config & MIPS_CONF_VI)
1396			c->icache.flags |= MIPS_CACHE_VTAG;
1397
1398		/*
1399		 * Now probe the MIPS32 / MIPS64 data cache.
1400		 */
1401		c->dcache.flags = 0;
1402
1403		lsize = (config1 >> 10) & 7;
1404
1405		/* DL == 7 is reserved */
1406		if (lsize == 7)
1407			panic("Invalid dcache line size");
1408
1409		c->dcache.linesz = lsize ? 2 << lsize : 0;
1410
1411		c->dcache.sets = 32 << (((config1 >> 13) + 1) & 7);
1412		c->dcache.ways = 1 + ((config1 >> 7) & 7);
1413
1414		dcache_size = c->dcache.sets *
1415			      c->dcache.ways *
1416			      c->dcache.linesz;
1417		c->dcache.waybit = __ffs(dcache_size/c->dcache.ways);
1418
1419		c->options |= MIPS_CPU_PREFETCH;
1420		break;
1421	}
1422
1423	/*
1424	 * Processor configuration sanity check for the R4000SC erratum
1425	 * #5.	With page sizes larger than 32kB there is no possibility
1426	 * to get a VCE exception anymore so we don't care about this
1427	 * misconfiguration.  The case is rather theoretical anyway;
1428	 * presumably no vendor is shipping his hardware in the "bad"
1429	 * configuration.
1430	 */
1431	if ((prid & PRID_IMP_MASK) == PRID_IMP_R4000 &&
1432	    (prid & PRID_REV_MASK) < PRID_REV_R4400 &&
1433	    !(config & CONF_SC) && c->icache.linesz != 16 &&
1434	    PAGE_SIZE <= 0x8000)
1435		panic("Improper R4000SC processor configuration detected");
1436
1437	/* compute a couple of other cache variables */
1438	c->icache.waysize = icache_size / c->icache.ways;
1439	c->dcache.waysize = dcache_size / c->dcache.ways;
1440
1441	c->icache.sets = c->icache.linesz ?
1442		icache_size / (c->icache.linesz * c->icache.ways) : 0;
1443	c->dcache.sets = c->dcache.linesz ?
1444		dcache_size / (c->dcache.linesz * c->dcache.ways) : 0;
1445
1446	/*
1447	 * R1x000 P-caches are odd in a positive way.  They're 32kB 2-way
1448	 * virtually indexed so normally would suffer from aliases.  So
1449	 * normally they'd suffer from aliases but magic in the hardware deals
1450	 * with that for us so we don't need to take care ourselves.
1451	 */
1452	switch (current_cpu_type()) {
1453	case CPU_20KC:
1454	case CPU_25KF:
1455	case CPU_SB1:
1456	case CPU_SB1A:
1457	case CPU_XLR:
1458		c->dcache.flags |= MIPS_CACHE_PINDEX;
1459		break;
1460
1461	case CPU_R10000:
1462	case CPU_R12000:
1463	case CPU_R14000:
1464	case CPU_R16000:
1465		break;
1466
1467	case CPU_74K:
1468	case CPU_1074K:
1469		has_74k_erratum = alias_74k_erratum(c);
1470		/* Fall through. */
1471	case CPU_M14KC:
1472	case CPU_M14KEC:
1473	case CPU_24K:
1474	case CPU_34K:
 
1475	case CPU_1004K:
 
1476	case CPU_INTERAPTIV:
1477	case CPU_P5600:
1478	case CPU_PROAPTIV:
1479	case CPU_M5150:
1480	case CPU_QEMU_GENERIC:
1481	case CPU_I6400:
1482	case CPU_P6600:
1483	case CPU_M6250:
1484		if (!(read_c0_config7() & MIPS_CONF7_IAR) &&
1485		    (c->icache.waysize > PAGE_SIZE))
1486			c->icache.flags |= MIPS_CACHE_ALIASES;
1487		if (!has_74k_erratum && (read_c0_config7() & MIPS_CONF7_AR)) {
1488			/*
1489			 * Effectively physically indexed dcache,
1490			 * thus no virtual aliases.
1491			*/
1492			c->dcache.flags |= MIPS_CACHE_PINDEX;
1493			break;
1494		}
1495	default:
1496		if (has_74k_erratum || c->dcache.waysize > PAGE_SIZE)
1497			c->dcache.flags |= MIPS_CACHE_ALIASES;
1498	}
1499
1500	switch (current_cpu_type()) {
1501	case CPU_20KC:
1502		/*
1503		 * Some older 20Kc chips doesn't have the 'VI' bit in
1504		 * the config register.
1505		 */
1506		c->icache.flags |= MIPS_CACHE_VTAG;
1507		break;
1508
1509	case CPU_ALCHEMY:
1510	case CPU_I6400:
1511		c->icache.flags |= MIPS_CACHE_IC_F_DC;
1512		break;
1513
1514	case CPU_BMIPS5000:
1515		c->icache.flags |= MIPS_CACHE_IC_F_DC;
1516		/* Cache aliases are handled in hardware; allow HIGHMEM */
1517		c->dcache.flags &= ~MIPS_CACHE_ALIASES;
1518		break;
1519
1520	case CPU_LOONGSON2:
1521		/*
1522		 * LOONGSON2 has 4 way icache, but when using indexed cache op,
1523		 * one op will act on all 4 ways
1524		 */
1525		c->icache.ways = 1;
1526	}
1527
1528	printk("Primary instruction cache %ldkB, %s, %s, linesize %d bytes.\n",
1529	       icache_size >> 10,
1530	       c->icache.flags & MIPS_CACHE_VTAG ? "VIVT" : "VIPT",
1531	       way_string[c->icache.ways], c->icache.linesz);
1532
1533	printk("Primary data cache %ldkB, %s, %s, %s, linesize %d bytes\n",
1534	       dcache_size >> 10, way_string[c->dcache.ways],
1535	       (c->dcache.flags & MIPS_CACHE_PINDEX) ? "PIPT" : "VIPT",
1536	       (c->dcache.flags & MIPS_CACHE_ALIASES) ?
1537			"cache aliases" : "no aliases",
1538	       c->dcache.linesz);
1539}
1540
1541static void probe_vcache(void)
1542{
1543	struct cpuinfo_mips *c = &current_cpu_data;
1544	unsigned int config2, lsize;
1545
1546	if (current_cpu_type() != CPU_LOONGSON3)
1547		return;
1548
1549	config2 = read_c0_config2();
1550	if ((lsize = ((config2 >> 20) & 15)))
1551		c->vcache.linesz = 2 << lsize;
1552	else
1553		c->vcache.linesz = lsize;
1554
1555	c->vcache.sets = 64 << ((config2 >> 24) & 15);
1556	c->vcache.ways = 1 + ((config2 >> 16) & 15);
1557
1558	vcache_size = c->vcache.sets * c->vcache.ways * c->vcache.linesz;
1559
1560	c->vcache.waybit = 0;
1561	c->vcache.waysize = vcache_size / c->vcache.ways;
1562
1563	pr_info("Unified victim cache %ldkB %s, linesize %d bytes.\n",
1564		vcache_size >> 10, way_string[c->vcache.ways], c->vcache.linesz);
1565}
1566
1567/*
1568 * If you even _breathe_ on this function, look at the gcc output and make sure
1569 * it does not pop things on and off the stack for the cache sizing loop that
1570 * executes in KSEG1 space or else you will crash and burn badly.  You have
1571 * been warned.
1572 */
1573static int probe_scache(void)
1574{
1575	unsigned long flags, addr, begin, end, pow2;
1576	unsigned int config = read_c0_config();
1577	struct cpuinfo_mips *c = &current_cpu_data;
1578
1579	if (config & CONF_SC)
1580		return 0;
1581
1582	begin = (unsigned long) &_stext;
1583	begin &= ~((4 * 1024 * 1024) - 1);
1584	end = begin + (4 * 1024 * 1024);
1585
1586	/*
1587	 * This is such a bitch, you'd think they would make it easy to do
1588	 * this.  Away you daemons of stupidity!
1589	 */
1590	local_irq_save(flags);
1591
1592	/* Fill each size-multiple cache line with a valid tag. */
1593	pow2 = (64 * 1024);
1594	for (addr = begin; addr < end; addr = (begin + pow2)) {
1595		unsigned long *p = (unsigned long *) addr;
1596		__asm__ __volatile__("nop" : : "r" (*p)); /* whee... */
1597		pow2 <<= 1;
1598	}
1599
1600	/* Load first line with zero (therefore invalid) tag. */
1601	write_c0_taglo(0);
1602	write_c0_taghi(0);
1603	__asm__ __volatile__("nop; nop; nop; nop;"); /* avoid the hazard */
1604	cache_op(Index_Store_Tag_I, begin);
1605	cache_op(Index_Store_Tag_D, begin);
1606	cache_op(Index_Store_Tag_SD, begin);
1607
1608	/* Now search for the wrap around point. */
1609	pow2 = (128 * 1024);
1610	for (addr = begin + (128 * 1024); addr < end; addr = begin + pow2) {
1611		cache_op(Index_Load_Tag_SD, addr);
1612		__asm__ __volatile__("nop; nop; nop; nop;"); /* hazard... */
1613		if (!read_c0_taglo())
1614			break;
1615		pow2 <<= 1;
1616	}
1617	local_irq_restore(flags);
1618	addr -= begin;
1619
1620	scache_size = addr;
1621	c->scache.linesz = 16 << ((config & R4K_CONF_SB) >> 22);
1622	c->scache.ways = 1;
1623	c->scache.waybit = 0;		/* does not matter */
1624
1625	return 1;
1626}
1627
1628static void __init loongson2_sc_init(void)
1629{
1630	struct cpuinfo_mips *c = &current_cpu_data;
1631
1632	scache_size = 512*1024;
1633	c->scache.linesz = 32;
1634	c->scache.ways = 4;
1635	c->scache.waybit = 0;
1636	c->scache.waysize = scache_size / (c->scache.ways);
1637	c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1638	pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1639	       scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1640
1641	c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1642}
1643
1644static void __init loongson3_sc_init(void)
1645{
1646	struct cpuinfo_mips *c = &current_cpu_data;
1647	unsigned int config2, lsize;
1648
1649	config2 = read_c0_config2();
1650	lsize = (config2 >> 4) & 15;
1651	if (lsize)
1652		c->scache.linesz = 2 << lsize;
1653	else
1654		c->scache.linesz = 0;
1655	c->scache.sets = 64 << ((config2 >> 8) & 15);
1656	c->scache.ways = 1 + (config2 & 15);
1657
1658	scache_size = c->scache.sets *
1659				  c->scache.ways *
1660				  c->scache.linesz;
1661	/* Loongson-3 has 4 cores, 1MB scache for each. scaches are shared */
1662	scache_size *= 4;
1663	c->scache.waybit = 0;
1664	c->scache.waysize = scache_size / c->scache.ways;
1665	pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1666	       scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1667	if (scache_size)
1668		c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1669	return;
1670}
1671
1672extern int r5k_sc_init(void);
1673extern int rm7k_sc_init(void);
1674extern int mips_sc_init(void);
1675
1676static void setup_scache(void)
1677{
1678	struct cpuinfo_mips *c = &current_cpu_data;
1679	unsigned int config = read_c0_config();
1680	int sc_present = 0;
1681
1682	/*
1683	 * Do the probing thing on R4000SC and R4400SC processors.  Other
1684	 * processors don't have a S-cache that would be relevant to the
1685	 * Linux memory management.
1686	 */
1687	switch (current_cpu_type()) {
1688	case CPU_R4000SC:
1689	case CPU_R4000MC:
1690	case CPU_R4400SC:
1691	case CPU_R4400MC:
1692		sc_present = run_uncached(probe_scache);
1693		if (sc_present)
1694			c->options |= MIPS_CPU_CACHE_CDEX_S;
1695		break;
1696
1697	case CPU_R10000:
1698	case CPU_R12000:
1699	case CPU_R14000:
1700	case CPU_R16000:
1701		scache_size = 0x80000 << ((config & R10K_CONF_SS) >> 16);
1702		c->scache.linesz = 64 << ((config >> 13) & 1);
1703		c->scache.ways = 2;
1704		c->scache.waybit= 0;
1705		sc_present = 1;
1706		break;
1707
1708	case CPU_R5000:
1709	case CPU_NEVADA:
1710#ifdef CONFIG_R5000_CPU_SCACHE
1711		r5k_sc_init();
1712#endif
1713		return;
1714
1715	case CPU_RM7000:
1716#ifdef CONFIG_RM7000_CPU_SCACHE
1717		rm7k_sc_init();
1718#endif
1719		return;
1720
1721	case CPU_LOONGSON2:
1722		loongson2_sc_init();
1723		return;
1724
1725	case CPU_LOONGSON3:
1726		loongson3_sc_init();
1727		return;
1728
1729	case CPU_CAVIUM_OCTEON3:
1730	case CPU_XLP:
1731		/* don't need to worry about L2, fully coherent */
1732		return;
1733
1734	default:
1735		if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
1736				    MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R1 |
1737				    MIPS_CPU_ISA_M64R2 | MIPS_CPU_ISA_M64R6)) {
1738#ifdef CONFIG_MIPS_CPU_SCACHE
1739			if (mips_sc_init ()) {
1740				scache_size = c->scache.ways * c->scache.sets * c->scache.linesz;
1741				printk("MIPS secondary cache %ldkB, %s, linesize %d bytes.\n",
1742				       scache_size >> 10,
1743				       way_string[c->scache.ways], c->scache.linesz);
1744			}
1745#else
1746			if (!(c->scache.flags & MIPS_CACHE_NOT_PRESENT))
1747				panic("Dunno how to handle MIPS32 / MIPS64 second level cache");
1748#endif
1749			return;
1750		}
1751		sc_present = 0;
1752	}
1753
1754	if (!sc_present)
1755		return;
1756
1757	/* compute a couple of other cache variables */
1758	c->scache.waysize = scache_size / c->scache.ways;
1759
1760	c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1761
1762	printk("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1763	       scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1764
1765	c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1766}
1767
1768void au1x00_fixup_config_od(void)
1769{
1770	/*
1771	 * c0_config.od (bit 19) was write only (and read as 0)
1772	 * on the early revisions of Alchemy SOCs.  It disables the bus
1773	 * transaction overlapping and needs to be set to fix various errata.
1774	 */
1775	switch (read_c0_prid()) {
1776	case 0x00030100: /* Au1000 DA */
1777	case 0x00030201: /* Au1000 HA */
1778	case 0x00030202: /* Au1000 HB */
1779	case 0x01030200: /* Au1500 AB */
1780	/*
1781	 * Au1100 errata actually keeps silence about this bit, so we set it
1782	 * just in case for those revisions that require it to be set according
1783	 * to the (now gone) cpu table.
1784	 */
1785	case 0x02030200: /* Au1100 AB */
1786	case 0x02030201: /* Au1100 BA */
1787	case 0x02030202: /* Au1100 BC */
1788		set_c0_config(1 << 19);
1789		break;
1790	}
1791}
1792
1793/* CP0 hazard avoidance. */
1794#define NXP_BARRIER()							\
1795	 __asm__ __volatile__(						\
1796	".set noreorder\n\t"						\
1797	"nop; nop; nop; nop; nop; nop;\n\t"				\
1798	".set reorder\n\t")
1799
1800static void nxp_pr4450_fixup_config(void)
1801{
1802	unsigned long config0;
1803
1804	config0 = read_c0_config();
1805
1806	/* clear all three cache coherency fields */
1807	config0 &= ~(0x7 | (7 << 25) | (7 << 28));
1808	config0 |= (((_page_cachable_default >> _CACHE_SHIFT) <<  0) |
1809		    ((_page_cachable_default >> _CACHE_SHIFT) << 25) |
1810		    ((_page_cachable_default >> _CACHE_SHIFT) << 28));
1811	write_c0_config(config0);
1812	NXP_BARRIER();
1813}
1814
1815static int cca = -1;
1816
1817static int __init cca_setup(char *str)
1818{
1819	get_option(&str, &cca);
1820
1821	return 0;
1822}
1823
1824early_param("cca", cca_setup);
1825
1826static void coherency_setup(void)
1827{
1828	if (cca < 0 || cca > 7)
1829		cca = read_c0_config() & CONF_CM_CMASK;
1830	_page_cachable_default = cca << _CACHE_SHIFT;
1831
1832	pr_debug("Using cache attribute %d\n", cca);
1833	change_c0_config(CONF_CM_CMASK, cca);
1834
1835	/*
1836	 * c0_status.cu=0 specifies that updates by the sc instruction use
1837	 * the coherency mode specified by the TLB; 1 means cachable
1838	 * coherent update on write will be used.  Not all processors have
1839	 * this bit and; some wire it to zero, others like Toshiba had the
1840	 * silly idea of putting something else there ...
1841	 */
1842	switch (current_cpu_type()) {
1843	case CPU_R4000PC:
1844	case CPU_R4000SC:
1845	case CPU_R4000MC:
1846	case CPU_R4400PC:
1847	case CPU_R4400SC:
1848	case CPU_R4400MC:
1849		clear_c0_config(CONF_CU);
1850		break;
1851	/*
1852	 * We need to catch the early Alchemy SOCs with
1853	 * the write-only co_config.od bit and set it back to one on:
1854	 * Au1000 rev DA, HA, HB;  Au1100 AB, BA, BC, Au1500 AB
1855	 */
1856	case CPU_ALCHEMY:
1857		au1x00_fixup_config_od();
1858		break;
1859
1860	case PRID_IMP_PR4450:
1861		nxp_pr4450_fixup_config();
1862		break;
1863	}
1864}
1865
1866static void r4k_cache_error_setup(void)
1867{
1868	extern char __weak except_vec2_generic;
1869	extern char __weak except_vec2_sb1;
1870
1871	switch (current_cpu_type()) {
1872	case CPU_SB1:
1873	case CPU_SB1A:
1874		set_uncached_handler(0x100, &except_vec2_sb1, 0x80);
1875		break;
1876
1877	default:
1878		set_uncached_handler(0x100, &except_vec2_generic, 0x80);
1879		break;
1880	}
1881}
1882
1883void r4k_cache_init(void)
1884{
1885	extern void build_clear_page(void);
1886	extern void build_copy_page(void);
1887	struct cpuinfo_mips *c = &current_cpu_data;
1888
1889	probe_pcache();
1890	probe_vcache();
1891	setup_scache();
1892
1893	r4k_blast_dcache_page_setup();
1894	r4k_blast_dcache_page_indexed_setup();
1895	r4k_blast_dcache_setup();
1896	r4k_blast_icache_page_setup();
1897	r4k_blast_icache_page_indexed_setup();
1898	r4k_blast_icache_setup();
1899	r4k_blast_scache_page_setup();
1900	r4k_blast_scache_page_indexed_setup();
1901	r4k_blast_scache_setup();
1902#ifdef CONFIG_EVA
1903	r4k_blast_dcache_user_page_setup();
1904	r4k_blast_icache_user_page_setup();
1905#endif
1906
1907	/*
1908	 * Some MIPS32 and MIPS64 processors have physically indexed caches.
1909	 * This code supports virtually indexed processors and will be
1910	 * unnecessarily inefficient on physically indexed processors.
1911	 */
1912	if (c->dcache.linesz && cpu_has_dc_aliases)
1913		shm_align_mask = max_t( unsigned long,
1914					c->dcache.sets * c->dcache.linesz - 1,
1915					PAGE_SIZE - 1);
1916	else
1917		shm_align_mask = PAGE_SIZE-1;
1918
1919	__flush_cache_vmap	= r4k__flush_cache_vmap;
1920	__flush_cache_vunmap	= r4k__flush_cache_vunmap;
1921
1922	flush_cache_all		= cache_noop;
1923	__flush_cache_all	= r4k___flush_cache_all;
1924	flush_cache_mm		= r4k_flush_cache_mm;
1925	flush_cache_page	= r4k_flush_cache_page;
1926	flush_cache_range	= r4k_flush_cache_range;
1927
1928	__flush_kernel_vmap_range = r4k_flush_kernel_vmap_range;
1929
1930	flush_cache_sigtramp	= r4k_flush_cache_sigtramp;
1931	flush_icache_all	= r4k_flush_icache_all;
1932	local_flush_data_cache_page	= local_r4k_flush_data_cache_page;
1933	flush_data_cache_page	= r4k_flush_data_cache_page;
1934	flush_icache_range	= r4k_flush_icache_range;
1935	local_flush_icache_range	= local_r4k_flush_icache_range;
1936	__flush_icache_user_range	= r4k_flush_icache_user_range;
1937	__local_flush_icache_user_range	= local_r4k_flush_icache_user_range;
1938
1939#if defined(CONFIG_DMA_NONCOHERENT) || defined(CONFIG_DMA_MAYBE_COHERENT)
1940# if defined(CONFIG_DMA_PERDEV_COHERENT)
1941	if (0) {
1942# else
1943	if ((coherentio == IO_COHERENCE_ENABLED) ||
1944	    ((coherentio == IO_COHERENCE_DEFAULT) && hw_coherentio)) {
1945# endif
1946		_dma_cache_wback_inv	= (void *)cache_noop;
1947		_dma_cache_wback	= (void *)cache_noop;
1948		_dma_cache_inv		= (void *)cache_noop;
1949	} else {
1950		_dma_cache_wback_inv	= r4k_dma_cache_wback_inv;
1951		_dma_cache_wback	= r4k_dma_cache_wback_inv;
1952		_dma_cache_inv		= r4k_dma_cache_inv;
1953	}
1954#endif
1955
1956	build_clear_page();
1957	build_copy_page();
1958
1959	/*
1960	 * We want to run CMP kernels on core with and without coherent
1961	 * caches. Therefore, do not use CONFIG_MIPS_CMP to decide whether
1962	 * or not to flush caches.
1963	 */
1964	local_r4k___flush_cache_all(NULL);
1965
1966	coherency_setup();
1967	board_cache_error_setup = r4k_cache_error_setup;
1968
1969	/*
1970	 * Per-CPU overrides
1971	 */
1972	switch (current_cpu_type()) {
1973	case CPU_BMIPS4350:
1974	case CPU_BMIPS4380:
1975		/* No IPI is needed because all CPUs share the same D$ */
1976		flush_data_cache_page = r4k_blast_dcache_page;
1977		break;
1978	case CPU_BMIPS5000:
1979		/* We lose our superpowers if L2 is disabled */
1980		if (c->scache.flags & MIPS_CACHE_NOT_PRESENT)
1981			break;
1982
1983		/* I$ fills from D$ just by emptying the write buffers */
1984		flush_cache_page = (void *)b5k_instruction_hazard;
1985		flush_cache_range = (void *)b5k_instruction_hazard;
1986		flush_cache_sigtramp = (void *)b5k_instruction_hazard;
1987		local_flush_data_cache_page = (void *)b5k_instruction_hazard;
1988		flush_data_cache_page = (void *)b5k_instruction_hazard;
1989		flush_icache_range = (void *)b5k_instruction_hazard;
1990		local_flush_icache_range = (void *)b5k_instruction_hazard;
1991
1992
1993		/* Optimization: an L2 flush implicitly flushes the L1 */
1994		current_cpu_data.options |= MIPS_CPU_INCLUSIVE_CACHES;
1995		break;
1996	case CPU_LOONGSON3:
1997		/* Loongson-3 maintains cache coherency by hardware */
1998		__flush_cache_all	= cache_noop;
1999		__flush_cache_vmap	= cache_noop;
2000		__flush_cache_vunmap	= cache_noop;
2001		__flush_kernel_vmap_range = (void *)cache_noop;
2002		flush_cache_mm		= (void *)cache_noop;
2003		flush_cache_page	= (void *)cache_noop;
2004		flush_cache_range	= (void *)cache_noop;
2005		flush_cache_sigtramp	= (void *)cache_noop;
2006		flush_icache_all	= (void *)cache_noop;
2007		flush_data_cache_page	= (void *)cache_noop;
2008		local_flush_data_cache_page	= (void *)cache_noop;
2009		break;
2010	}
2011}
2012
2013static int r4k_cache_pm_notifier(struct notifier_block *self, unsigned long cmd,
2014			       void *v)
2015{
2016	switch (cmd) {
2017	case CPU_PM_ENTER_FAILED:
2018	case CPU_PM_EXIT:
2019		coherency_setup();
2020		break;
2021	}
2022
2023	return NOTIFY_OK;
2024}
2025
2026static struct notifier_block r4k_cache_pm_notifier_block = {
2027	.notifier_call = r4k_cache_pm_notifier,
2028};
2029
2030int __init r4k_cache_init_pm(void)
2031{
2032	return cpu_pm_register_notifier(&r4k_cache_pm_notifier_block);
2033}
2034arch_initcall(r4k_cache_init_pm);
v3.15
   1/*
   2 * This file is subject to the terms and conditions of the GNU General Public
   3 * License.  See the file "COPYING" in the main directory of this archive
   4 * for more details.
   5 *
   6 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
   7 * Copyright (C) 1997, 1998, 1999, 2000, 2001, 2002 Ralf Baechle (ralf@gnu.org)
   8 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
   9 */
 
  10#include <linux/hardirq.h>
  11#include <linux/init.h>
  12#include <linux/highmem.h>
  13#include <linux/kernel.h>
  14#include <linux/linkage.h>
  15#include <linux/preempt.h>
  16#include <linux/sched.h>
  17#include <linux/smp.h>
  18#include <linux/mm.h>
  19#include <linux/module.h>
  20#include <linux/bitops.h>
  21
  22#include <asm/bcache.h>
  23#include <asm/bootinfo.h>
  24#include <asm/cache.h>
  25#include <asm/cacheops.h>
  26#include <asm/cpu.h>
  27#include <asm/cpu-features.h>
  28#include <asm/cpu-type.h>
  29#include <asm/io.h>
  30#include <asm/page.h>
  31#include <asm/pgtable.h>
  32#include <asm/r4kcache.h>
  33#include <asm/sections.h>
  34#include <asm/mmu_context.h>
  35#include <asm/war.h>
  36#include <asm/cacheflush.h> /* for run_uncached() */
  37#include <asm/traps.h>
  38#include <asm/dma-coherence.h>
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  39
  40/*
  41 * Special Variant of smp_call_function for use by cache functions:
  42 *
  43 *  o No return value
  44 *  o collapses to normal function call on UP kernels
  45 *  o collapses to normal function call on systems with a single shared
  46 *    primary cache.
  47 *  o doesn't disable interrupts on the local CPU
  48 */
  49static inline void r4k_on_each_cpu(void (*func) (void *info), void *info)
 
  50{
  51	preempt_disable();
  52
  53#if !defined(CONFIG_MIPS_MT_SMP) && !defined(CONFIG_MIPS_MT_SMTC)
  54	smp_call_function(func, info, 1);
  55#endif
  56	func(info);
  57	preempt_enable();
  58}
  59
  60#if defined(CONFIG_MIPS_CMP) || defined(CONFIG_MIPS_CPS)
  61#define cpu_has_safe_index_cacheops 0
  62#else
  63#define cpu_has_safe_index_cacheops 1
  64#endif
  65
  66/*
  67 * Must die.
  68 */
  69static unsigned long icache_size __read_mostly;
  70static unsigned long dcache_size __read_mostly;
 
  71static unsigned long scache_size __read_mostly;
  72
  73/*
  74 * Dummy cache handling routines for machines without boardcaches
  75 */
  76static void cache_noop(void) {}
  77
  78static struct bcache_ops no_sc_ops = {
  79	.bc_enable = (void *)cache_noop,
  80	.bc_disable = (void *)cache_noop,
  81	.bc_wback_inv = (void *)cache_noop,
  82	.bc_inv = (void *)cache_noop
  83};
  84
  85struct bcache_ops *bcops = &no_sc_ops;
  86
  87#define cpu_is_r4600_v1_x()	((read_c0_prid() & 0xfffffff0) == 0x00002010)
  88#define cpu_is_r4600_v2_x()	((read_c0_prid() & 0xfffffff0) == 0x00002020)
  89
  90#define R4600_HIT_CACHEOP_WAR_IMPL					\
  91do {									\
  92	if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x())		\
  93		*(volatile unsigned long *)CKSEG1;			\
  94	if (R4600_V1_HIT_CACHEOP_WAR)					\
  95		__asm__ __volatile__("nop;nop;nop;nop");		\
  96} while (0)
  97
  98static void (*r4k_blast_dcache_page)(unsigned long addr);
  99
 100static inline void r4k_blast_dcache_page_dc32(unsigned long addr)
 101{
 102	R4600_HIT_CACHEOP_WAR_IMPL;
 103	blast_dcache32_page(addr);
 104}
 105
 106static inline void r4k_blast_dcache_page_dc64(unsigned long addr)
 107{
 108	R4600_HIT_CACHEOP_WAR_IMPL;
 109	blast_dcache64_page(addr);
 110}
 111
 
 
 
 
 
 112static void r4k_blast_dcache_page_setup(void)
 113{
 114	unsigned long  dc_lsize = cpu_dcache_line_size();
 115
 116	if (dc_lsize == 0)
 
 117		r4k_blast_dcache_page = (void *)cache_noop;
 118	else if (dc_lsize == 16)
 
 119		r4k_blast_dcache_page = blast_dcache16_page;
 120	else if (dc_lsize == 32)
 
 121		r4k_blast_dcache_page = r4k_blast_dcache_page_dc32;
 122	else if (dc_lsize == 64)
 
 123		r4k_blast_dcache_page = r4k_blast_dcache_page_dc64;
 
 
 
 
 
 
 
 124}
 125
 126#ifndef CONFIG_EVA
 127#define r4k_blast_dcache_user_page  r4k_blast_dcache_page
 128#else
 129
 130static void (*r4k_blast_dcache_user_page)(unsigned long addr);
 131
 132static void r4k_blast_dcache_user_page_setup(void)
 133{
 134	unsigned long  dc_lsize = cpu_dcache_line_size();
 135
 136	if (dc_lsize == 0)
 137		r4k_blast_dcache_user_page = (void *)cache_noop;
 138	else if (dc_lsize == 16)
 139		r4k_blast_dcache_user_page = blast_dcache16_user_page;
 140	else if (dc_lsize == 32)
 141		r4k_blast_dcache_user_page = blast_dcache32_user_page;
 142	else if (dc_lsize == 64)
 143		r4k_blast_dcache_user_page = blast_dcache64_user_page;
 144}
 145
 146#endif
 147
 148static void (* r4k_blast_dcache_page_indexed)(unsigned long addr);
 149
 150static void r4k_blast_dcache_page_indexed_setup(void)
 151{
 152	unsigned long dc_lsize = cpu_dcache_line_size();
 153
 154	if (dc_lsize == 0)
 155		r4k_blast_dcache_page_indexed = (void *)cache_noop;
 156	else if (dc_lsize == 16)
 157		r4k_blast_dcache_page_indexed = blast_dcache16_page_indexed;
 158	else if (dc_lsize == 32)
 159		r4k_blast_dcache_page_indexed = blast_dcache32_page_indexed;
 160	else if (dc_lsize == 64)
 161		r4k_blast_dcache_page_indexed = blast_dcache64_page_indexed;
 
 
 162}
 163
 164void (* r4k_blast_dcache)(void);
 165EXPORT_SYMBOL(r4k_blast_dcache);
 166
 167static void r4k_blast_dcache_setup(void)
 168{
 169	unsigned long dc_lsize = cpu_dcache_line_size();
 170
 171	if (dc_lsize == 0)
 172		r4k_blast_dcache = (void *)cache_noop;
 173	else if (dc_lsize == 16)
 174		r4k_blast_dcache = blast_dcache16;
 175	else if (dc_lsize == 32)
 176		r4k_blast_dcache = blast_dcache32;
 177	else if (dc_lsize == 64)
 178		r4k_blast_dcache = blast_dcache64;
 
 
 179}
 180
 181/* force code alignment (used for TX49XX_ICACHE_INDEX_INV_WAR) */
 182#define JUMP_TO_ALIGN(order) \
 183	__asm__ __volatile__( \
 184		"b\t1f\n\t" \
 185		".align\t" #order "\n\t" \
 186		"1:\n\t" \
 187		)
 188#define CACHE32_UNROLL32_ALIGN	JUMP_TO_ALIGN(10) /* 32 * 32 = 1024 */
 189#define CACHE32_UNROLL32_ALIGN2 JUMP_TO_ALIGN(11)
 190
 191static inline void blast_r4600_v1_icache32(void)
 192{
 193	unsigned long flags;
 194
 195	local_irq_save(flags);
 196	blast_icache32();
 197	local_irq_restore(flags);
 198}
 199
 200static inline void tx49_blast_icache32(void)
 201{
 202	unsigned long start = INDEX_BASE;
 203	unsigned long end = start + current_cpu_data.icache.waysize;
 204	unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
 205	unsigned long ws_end = current_cpu_data.icache.ways <<
 206			       current_cpu_data.icache.waybit;
 207	unsigned long ws, addr;
 208
 209	CACHE32_UNROLL32_ALIGN2;
 210	/* I'm in even chunk.  blast odd chunks */
 211	for (ws = 0; ws < ws_end; ws += ws_inc)
 212		for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
 213			cache32_unroll32(addr|ws, Index_Invalidate_I);
 214	CACHE32_UNROLL32_ALIGN;
 215	/* I'm in odd chunk.  blast even chunks */
 216	for (ws = 0; ws < ws_end; ws += ws_inc)
 217		for (addr = start; addr < end; addr += 0x400 * 2)
 218			cache32_unroll32(addr|ws, Index_Invalidate_I);
 219}
 220
 221static inline void blast_icache32_r4600_v1_page_indexed(unsigned long page)
 222{
 223	unsigned long flags;
 224
 225	local_irq_save(flags);
 226	blast_icache32_page_indexed(page);
 227	local_irq_restore(flags);
 228}
 229
 230static inline void tx49_blast_icache32_page_indexed(unsigned long page)
 231{
 232	unsigned long indexmask = current_cpu_data.icache.waysize - 1;
 233	unsigned long start = INDEX_BASE + (page & indexmask);
 234	unsigned long end = start + PAGE_SIZE;
 235	unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
 236	unsigned long ws_end = current_cpu_data.icache.ways <<
 237			       current_cpu_data.icache.waybit;
 238	unsigned long ws, addr;
 239
 240	CACHE32_UNROLL32_ALIGN2;
 241	/* I'm in even chunk.  blast odd chunks */
 242	for (ws = 0; ws < ws_end; ws += ws_inc)
 243		for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
 244			cache32_unroll32(addr|ws, Index_Invalidate_I);
 245	CACHE32_UNROLL32_ALIGN;
 246	/* I'm in odd chunk.  blast even chunks */
 247	for (ws = 0; ws < ws_end; ws += ws_inc)
 248		for (addr = start; addr < end; addr += 0x400 * 2)
 249			cache32_unroll32(addr|ws, Index_Invalidate_I);
 250}
 251
 252static void (* r4k_blast_icache_page)(unsigned long addr);
 253
 254static void r4k_blast_icache_page_setup(void)
 255{
 256	unsigned long ic_lsize = cpu_icache_line_size();
 257
 258	if (ic_lsize == 0)
 259		r4k_blast_icache_page = (void *)cache_noop;
 260	else if (ic_lsize == 16)
 261		r4k_blast_icache_page = blast_icache16_page;
 262	else if (ic_lsize == 32 && current_cpu_type() == CPU_LOONGSON2)
 263		r4k_blast_icache_page = loongson2_blast_icache32_page;
 264	else if (ic_lsize == 32)
 265		r4k_blast_icache_page = blast_icache32_page;
 266	else if (ic_lsize == 64)
 267		r4k_blast_icache_page = blast_icache64_page;
 
 
 268}
 269
 270#ifndef CONFIG_EVA
 271#define r4k_blast_icache_user_page  r4k_blast_icache_page
 272#else
 273
 274static void (*r4k_blast_icache_user_page)(unsigned long addr);
 275
 276static void __cpuinit r4k_blast_icache_user_page_setup(void)
 277{
 278	unsigned long ic_lsize = cpu_icache_line_size();
 279
 280	if (ic_lsize == 0)
 281		r4k_blast_icache_user_page = (void *)cache_noop;
 282	else if (ic_lsize == 16)
 283		r4k_blast_icache_user_page = blast_icache16_user_page;
 284	else if (ic_lsize == 32)
 285		r4k_blast_icache_user_page = blast_icache32_user_page;
 286	else if (ic_lsize == 64)
 287		r4k_blast_icache_user_page = blast_icache64_user_page;
 288}
 289
 290#endif
 291
 292static void (* r4k_blast_icache_page_indexed)(unsigned long addr);
 293
 294static void r4k_blast_icache_page_indexed_setup(void)
 295{
 296	unsigned long ic_lsize = cpu_icache_line_size();
 297
 298	if (ic_lsize == 0)
 299		r4k_blast_icache_page_indexed = (void *)cache_noop;
 300	else if (ic_lsize == 16)
 301		r4k_blast_icache_page_indexed = blast_icache16_page_indexed;
 302	else if (ic_lsize == 32) {
 303		if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
 304			r4k_blast_icache_page_indexed =
 305				blast_icache32_r4600_v1_page_indexed;
 306		else if (TX49XX_ICACHE_INDEX_INV_WAR)
 307			r4k_blast_icache_page_indexed =
 308				tx49_blast_icache32_page_indexed;
 309		else if (current_cpu_type() == CPU_LOONGSON2)
 310			r4k_blast_icache_page_indexed =
 311				loongson2_blast_icache32_page_indexed;
 312		else
 313			r4k_blast_icache_page_indexed =
 314				blast_icache32_page_indexed;
 315	} else if (ic_lsize == 64)
 316		r4k_blast_icache_page_indexed = blast_icache64_page_indexed;
 317}
 318
 319void (* r4k_blast_icache)(void);
 320EXPORT_SYMBOL(r4k_blast_icache);
 321
 322static void r4k_blast_icache_setup(void)
 323{
 324	unsigned long ic_lsize = cpu_icache_line_size();
 325
 326	if (ic_lsize == 0)
 327		r4k_blast_icache = (void *)cache_noop;
 328	else if (ic_lsize == 16)
 329		r4k_blast_icache = blast_icache16;
 330	else if (ic_lsize == 32) {
 331		if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
 332			r4k_blast_icache = blast_r4600_v1_icache32;
 333		else if (TX49XX_ICACHE_INDEX_INV_WAR)
 334			r4k_blast_icache = tx49_blast_icache32;
 335		else if (current_cpu_type() == CPU_LOONGSON2)
 336			r4k_blast_icache = loongson2_blast_icache32;
 337		else
 338			r4k_blast_icache = blast_icache32;
 339	} else if (ic_lsize == 64)
 340		r4k_blast_icache = blast_icache64;
 
 
 341}
 342
 343static void (* r4k_blast_scache_page)(unsigned long addr);
 344
 345static void r4k_blast_scache_page_setup(void)
 346{
 347	unsigned long sc_lsize = cpu_scache_line_size();
 348
 349	if (scache_size == 0)
 350		r4k_blast_scache_page = (void *)cache_noop;
 351	else if (sc_lsize == 16)
 352		r4k_blast_scache_page = blast_scache16_page;
 353	else if (sc_lsize == 32)
 354		r4k_blast_scache_page = blast_scache32_page;
 355	else if (sc_lsize == 64)
 356		r4k_blast_scache_page = blast_scache64_page;
 357	else if (sc_lsize == 128)
 358		r4k_blast_scache_page = blast_scache128_page;
 359}
 360
 361static void (* r4k_blast_scache_page_indexed)(unsigned long addr);
 362
 363static void r4k_blast_scache_page_indexed_setup(void)
 364{
 365	unsigned long sc_lsize = cpu_scache_line_size();
 366
 367	if (scache_size == 0)
 368		r4k_blast_scache_page_indexed = (void *)cache_noop;
 369	else if (sc_lsize == 16)
 370		r4k_blast_scache_page_indexed = blast_scache16_page_indexed;
 371	else if (sc_lsize == 32)
 372		r4k_blast_scache_page_indexed = blast_scache32_page_indexed;
 373	else if (sc_lsize == 64)
 374		r4k_blast_scache_page_indexed = blast_scache64_page_indexed;
 375	else if (sc_lsize == 128)
 376		r4k_blast_scache_page_indexed = blast_scache128_page_indexed;
 377}
 378
 379static void (* r4k_blast_scache)(void);
 380
 381static void r4k_blast_scache_setup(void)
 382{
 383	unsigned long sc_lsize = cpu_scache_line_size();
 384
 385	if (scache_size == 0)
 386		r4k_blast_scache = (void *)cache_noop;
 387	else if (sc_lsize == 16)
 388		r4k_blast_scache = blast_scache16;
 389	else if (sc_lsize == 32)
 390		r4k_blast_scache = blast_scache32;
 391	else if (sc_lsize == 64)
 392		r4k_blast_scache = blast_scache64;
 393	else if (sc_lsize == 128)
 394		r4k_blast_scache = blast_scache128;
 395}
 396
 397static inline void local_r4k___flush_cache_all(void * args)
 398{
 399	switch (current_cpu_type()) {
 400	case CPU_LOONGSON2:
 401	case CPU_LOONGSON3:
 402	case CPU_R4000SC:
 403	case CPU_R4000MC:
 404	case CPU_R4400SC:
 405	case CPU_R4400MC:
 406	case CPU_R10000:
 407	case CPU_R12000:
 408	case CPU_R14000:
 
 409		/*
 410		 * These caches are inclusive caches, that is, if something
 411		 * is not cached in the S-cache, we know it also won't be
 412		 * in one of the primary caches.
 413		 */
 414		r4k_blast_scache();
 415		break;
 416
 
 
 
 
 
 417	default:
 418		r4k_blast_dcache();
 419		r4k_blast_icache();
 420		break;
 421	}
 422}
 423
 424static void r4k___flush_cache_all(void)
 425{
 426	r4k_on_each_cpu(local_r4k___flush_cache_all, NULL);
 427}
 428
 429static inline int has_valid_asid(const struct mm_struct *mm)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 430{
 431#if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_MIPS_MT_SMTC)
 432	int i;
 433
 434	for_each_online_cpu(i)
 
 
 
 
 
 
 
 
 
 
 435		if (cpu_context(i, mm))
 436			return 1;
 437
 438	return 0;
 439#else
 440	return cpu_context(smp_processor_id(), mm);
 441#endif
 442}
 443
 444static void r4k__flush_cache_vmap(void)
 445{
 446	r4k_blast_dcache();
 447}
 448
 449static void r4k__flush_cache_vunmap(void)
 450{
 451	r4k_blast_dcache();
 452}
 453
 
 
 
 
 454static inline void local_r4k_flush_cache_range(void * args)
 455{
 456	struct vm_area_struct *vma = args;
 457	int exec = vma->vm_flags & VM_EXEC;
 458
 459	if (!(has_valid_asid(vma->vm_mm)))
 460		return;
 461
 462	r4k_blast_dcache();
 
 
 
 
 
 
 
 463	if (exec)
 464		r4k_blast_icache();
 465}
 466
 467static void r4k_flush_cache_range(struct vm_area_struct *vma,
 468	unsigned long start, unsigned long end)
 469{
 470	int exec = vma->vm_flags & VM_EXEC;
 471
 472	if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc))
 473		r4k_on_each_cpu(local_r4k_flush_cache_range, vma);
 474}
 475
 476static inline void local_r4k_flush_cache_mm(void * args)
 477{
 478	struct mm_struct *mm = args;
 479
 480	if (!has_valid_asid(mm))
 481		return;
 482
 483	/*
 484	 * Kludge alert.  For obscure reasons R4000SC and R4400SC go nuts if we
 485	 * only flush the primary caches but R10000 and R12000 behave sane ...
 486	 * R4000SC and R4400SC indexed S-cache ops also invalidate primary
 487	 * caches, so we can bail out early.
 488	 */
 489	if (current_cpu_type() == CPU_R4000SC ||
 490	    current_cpu_type() == CPU_R4000MC ||
 491	    current_cpu_type() == CPU_R4400SC ||
 492	    current_cpu_type() == CPU_R4400MC) {
 493		r4k_blast_scache();
 494		return;
 495	}
 496
 497	r4k_blast_dcache();
 498}
 499
 500static void r4k_flush_cache_mm(struct mm_struct *mm)
 501{
 502	if (!cpu_has_dc_aliases)
 503		return;
 504
 505	r4k_on_each_cpu(local_r4k_flush_cache_mm, mm);
 506}
 507
 508struct flush_cache_page_args {
 509	struct vm_area_struct *vma;
 510	unsigned long addr;
 511	unsigned long pfn;
 512};
 513
 514static inline void local_r4k_flush_cache_page(void *args)
 515{
 516	struct flush_cache_page_args *fcp_args = args;
 517	struct vm_area_struct *vma = fcp_args->vma;
 518	unsigned long addr = fcp_args->addr;
 519	struct page *page = pfn_to_page(fcp_args->pfn);
 520	int exec = vma->vm_flags & VM_EXEC;
 521	struct mm_struct *mm = vma->vm_mm;
 522	int map_coherent = 0;
 523	pgd_t *pgdp;
 524	pud_t *pudp;
 525	pmd_t *pmdp;
 526	pte_t *ptep;
 527	void *vaddr;
 528
 529	/*
 530	 * If ownes no valid ASID yet, cannot possibly have gotten
 531	 * this page into the cache.
 532	 */
 533	if (!has_valid_asid(mm))
 534		return;
 535
 536	addr &= PAGE_MASK;
 537	pgdp = pgd_offset(mm, addr);
 538	pudp = pud_offset(pgdp, addr);
 539	pmdp = pmd_offset(pudp, addr);
 540	ptep = pte_offset(pmdp, addr);
 541
 542	/*
 543	 * If the page isn't marked valid, the page cannot possibly be
 544	 * in the cache.
 545	 */
 546	if (!(pte_present(*ptep)))
 547		return;
 548
 549	if ((mm == current->active_mm) && (pte_val(*ptep) & _PAGE_VALID))
 550		vaddr = NULL;
 551	else {
 552		/*
 553		 * Use kmap_coherent or kmap_atomic to do flushes for
 554		 * another ASID than the current one.
 555		 */
 556		map_coherent = (cpu_has_dc_aliases &&
 557				page_mapped(page) && !Page_dcache_dirty(page));
 
 558		if (map_coherent)
 559			vaddr = kmap_coherent(page, addr);
 560		else
 561			vaddr = kmap_atomic(page);
 562		addr = (unsigned long)vaddr;
 563	}
 564
 565	if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc)) {
 566		vaddr ? r4k_blast_dcache_page(addr) :
 567			r4k_blast_dcache_user_page(addr);
 568		if (exec && !cpu_icache_snoops_remote_store)
 569			r4k_blast_scache_page(addr);
 570	}
 571	if (exec) {
 572		if (vaddr && cpu_has_vtag_icache && mm == current->active_mm) {
 573			int cpu = smp_processor_id();
 574
 575			if (cpu_context(cpu, mm) != 0)
 576				drop_mmu_context(mm, cpu);
 577		} else
 578			vaddr ? r4k_blast_icache_page(addr) :
 579				r4k_blast_icache_user_page(addr);
 580	}
 581
 582	if (vaddr) {
 583		if (map_coherent)
 584			kunmap_coherent();
 585		else
 586			kunmap_atomic(vaddr);
 587	}
 588}
 589
 590static void r4k_flush_cache_page(struct vm_area_struct *vma,
 591	unsigned long addr, unsigned long pfn)
 592{
 593	struct flush_cache_page_args args;
 594
 595	args.vma = vma;
 596	args.addr = addr;
 597	args.pfn = pfn;
 598
 599	r4k_on_each_cpu(local_r4k_flush_cache_page, &args);
 600}
 601
 602static inline void local_r4k_flush_data_cache_page(void * addr)
 603{
 604	r4k_blast_dcache_page((unsigned long) addr);
 605}
 606
 607static void r4k_flush_data_cache_page(unsigned long addr)
 608{
 609	if (in_atomic())
 610		local_r4k_flush_data_cache_page((void *)addr);
 611	else
 612		r4k_on_each_cpu(local_r4k_flush_data_cache_page, (void *) addr);
 
 613}
 614
 615struct flush_icache_range_args {
 616	unsigned long start;
 617	unsigned long end;
 
 
 618};
 619
 620static inline void local_r4k_flush_icache_range(unsigned long start, unsigned long end)
 
 
 
 621{
 622	if (!cpu_has_ic_fills_f_dc) {
 623		if (end - start >= dcache_size) {
 
 624			r4k_blast_dcache();
 625		} else {
 626			R4600_HIT_CACHEOP_WAR_IMPL;
 627			protected_blast_dcache_range(start, end);
 
 
 
 628		}
 629	}
 630
 631	if (end - start > icache_size)
 
 632		r4k_blast_icache();
 633	else {
 634		switch (boot_cpu_type()) {
 635		case CPU_LOONGSON2:
 636			protected_loongson2_blast_icache_range(start, end);
 637			break;
 638
 639		default:
 640			protected_blast_icache_range(start, end);
 
 
 
 641			break;
 642		}
 643	}
 644#ifdef CONFIG_EVA
 645	/*
 646	 * Due to all possible segment mappings, there might cache aliases
 647	 * caused by the bootloader being in non-EVA mode, and the CPU switching
 648	 * to EVA during early kernel init. It's best to flush the scache
 649	 * to avoid having secondary cores fetching stale data and lead to
 650	 * kernel crashes.
 651	 */
 652	bc_wback_inv(start, (end - start));
 653	__sync();
 654#endif
 
 655}
 656
 657static inline void local_r4k_flush_icache_range_ipi(void *args)
 658{
 659	struct flush_icache_range_args *fir_args = args;
 660	unsigned long start = fir_args->start;
 661	unsigned long end = fir_args->end;
 
 
 662
 663	local_r4k_flush_icache_range(start, end);
 664}
 665
 666static void r4k_flush_icache_range(unsigned long start, unsigned long end)
 
 667{
 668	struct flush_icache_range_args args;
 
 669
 670	args.start = start;
 671	args.end = end;
 
 
 672
 673	r4k_on_each_cpu(local_r4k_flush_icache_range_ipi, &args);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 674	instruction_hazard();
 675}
 676
 
 
 
 
 
 
 
 
 
 
 677#if defined(CONFIG_DMA_NONCOHERENT) || defined(CONFIG_DMA_MAYBE_COHERENT)
 678
 679static void r4k_dma_cache_wback_inv(unsigned long addr, unsigned long size)
 680{
 681	/* Catch bad driver code */
 682	BUG_ON(size == 0);
 683
 684	preempt_disable();
 685	if (cpu_has_inclusive_pcaches) {
 686		if (size >= scache_size)
 687			r4k_blast_scache();
 688		else
 689			blast_scache_range(addr, addr + size);
 690		preempt_enable();
 691		__sync();
 692		return;
 693	}
 694
 695	/*
 696	 * Either no secondary cache or the available caches don't have the
 697	 * subset property so we have to flush the primary caches
 698	 * explicitly
 699	 */
 700	if (cpu_has_safe_index_cacheops && size >= dcache_size) {
 701		r4k_blast_dcache();
 702	} else {
 703		R4600_HIT_CACHEOP_WAR_IMPL;
 704		blast_dcache_range(addr, addr + size);
 705	}
 706	preempt_enable();
 707
 708	bc_wback_inv(addr, size);
 709	__sync();
 710}
 711
 712static void r4k_dma_cache_inv(unsigned long addr, unsigned long size)
 713{
 714	/* Catch bad driver code */
 715	BUG_ON(size == 0);
 716
 717	preempt_disable();
 718	if (cpu_has_inclusive_pcaches) {
 719		if (size >= scache_size)
 720			r4k_blast_scache();
 721		else {
 722			/*
 723			 * There is no clearly documented alignment requirement
 724			 * for the cache instruction on MIPS processors and
 725			 * some processors, among them the RM5200 and RM7000
 726			 * QED processors will throw an address error for cache
 727			 * hit ops with insufficient alignment.	 Solved by
 728			 * aligning the address to cache line size.
 729			 */
 730			blast_inv_scache_range(addr, addr + size);
 731		}
 732		preempt_enable();
 733		__sync();
 734		return;
 735	}
 736
 737	if (cpu_has_safe_index_cacheops && size >= dcache_size) {
 738		r4k_blast_dcache();
 739	} else {
 740		R4600_HIT_CACHEOP_WAR_IMPL;
 741		blast_inv_dcache_range(addr, addr + size);
 742	}
 743	preempt_enable();
 744
 745	bc_inv(addr, size);
 746	__sync();
 747}
 748#endif /* CONFIG_DMA_NONCOHERENT || CONFIG_DMA_MAYBE_COHERENT */
 749
 
 
 
 
 
 
 750/*
 751 * While we're protected against bad userland addresses we don't care
 752 * very much about what happens in that case.  Usually a segmentation
 753 * fault will dump the process later on anyway ...
 754 */
 755static void local_r4k_flush_cache_sigtramp(void * arg)
 756{
 
 
 
 
 
 
 
 757	unsigned long ic_lsize = cpu_icache_line_size();
 758	unsigned long dc_lsize = cpu_dcache_line_size();
 759	unsigned long sc_lsize = cpu_scache_line_size();
 760	unsigned long addr = (unsigned long) arg;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 761
 762	R4600_HIT_CACHEOP_WAR_IMPL;
 763	if (dc_lsize)
 764		protected_writeback_dcache_line(addr & ~(dc_lsize - 1));
 765	if (!cpu_icache_snoops_remote_store && scache_size)
 766		protected_writeback_scache_line(addr & ~(sc_lsize - 1));
 
 
 
 
 
 
 767	if (ic_lsize)
 768		protected_flush_icache_line(addr & ~(ic_lsize - 1));
 
 
 
 
 
 
 
 
 
 769	if (MIPS4K_ICACHE_REFILL_WAR) {
 770		__asm__ __volatile__ (
 771			".set push\n\t"
 772			".set noat\n\t"
 773			".set mips3\n\t"
 774#ifdef CONFIG_32BIT
 775			"la	$at,1f\n\t"
 776#endif
 777#ifdef CONFIG_64BIT
 778			"dla	$at,1f\n\t"
 779#endif
 780			"cache	%0,($at)\n\t"
 781			"nop; nop; nop\n"
 782			"1:\n\t"
 783			".set pop"
 784			:
 785			: "i" (Hit_Invalidate_I));
 786	}
 787	if (MIPS_CACHE_SYNC_WAR)
 788		__asm__ __volatile__ ("sync");
 789}
 790
 791static void r4k_flush_cache_sigtramp(unsigned long addr)
 792{
 793	r4k_on_each_cpu(local_r4k_flush_cache_sigtramp, (void *) addr);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 794}
 795
 796static void r4k_flush_icache_all(void)
 797{
 798	if (cpu_has_vtag_icache)
 799		r4k_blast_icache();
 800}
 801
 802struct flush_kernel_vmap_range_args {
 803	unsigned long	vaddr;
 804	int		size;
 805};
 806
 
 
 
 
 
 
 
 
 
 807static inline void local_r4k_flush_kernel_vmap_range(void *args)
 808{
 809	struct flush_kernel_vmap_range_args *vmra = args;
 810	unsigned long vaddr = vmra->vaddr;
 811	int size = vmra->size;
 812
 813	/*
 814	 * Aliases only affect the primary caches so don't bother with
 815	 * S-caches or T-caches.
 816	 */
 817	if (cpu_has_safe_index_cacheops && size >= dcache_size)
 818		r4k_blast_dcache();
 819	else {
 820		R4600_HIT_CACHEOP_WAR_IMPL;
 821		blast_dcache_range(vaddr, vaddr + size);
 822	}
 823}
 824
 825static void r4k_flush_kernel_vmap_range(unsigned long vaddr, int size)
 826{
 827	struct flush_kernel_vmap_range_args args;
 828
 829	args.vaddr = (unsigned long) vaddr;
 830	args.size = size;
 831
 832	r4k_on_each_cpu(local_r4k_flush_kernel_vmap_range, &args);
 
 
 
 
 
 833}
 834
 835static inline void rm7k_erratum31(void)
 836{
 837	const unsigned long ic_lsize = 32;
 838	unsigned long addr;
 839
 840	/* RM7000 erratum #31. The icache is screwed at startup. */
 841	write_c0_taglo(0);
 842	write_c0_taghi(0);
 843
 844	for (addr = INDEX_BASE; addr <= INDEX_BASE + 4096; addr += ic_lsize) {
 845		__asm__ __volatile__ (
 846			".set push\n\t"
 847			".set noreorder\n\t"
 848			".set mips3\n\t"
 849			"cache\t%1, 0(%0)\n\t"
 850			"cache\t%1, 0x1000(%0)\n\t"
 851			"cache\t%1, 0x2000(%0)\n\t"
 852			"cache\t%1, 0x3000(%0)\n\t"
 853			"cache\t%2, 0(%0)\n\t"
 854			"cache\t%2, 0x1000(%0)\n\t"
 855			"cache\t%2, 0x2000(%0)\n\t"
 856			"cache\t%2, 0x3000(%0)\n\t"
 857			"cache\t%1, 0(%0)\n\t"
 858			"cache\t%1, 0x1000(%0)\n\t"
 859			"cache\t%1, 0x2000(%0)\n\t"
 860			"cache\t%1, 0x3000(%0)\n\t"
 861			".set pop\n"
 862			:
 863			: "r" (addr), "i" (Index_Store_Tag_I), "i" (Fill));
 864	}
 865}
 866
 867static inline void alias_74k_erratum(struct cpuinfo_mips *c)
 868{
 869	unsigned int imp = c->processor_id & PRID_IMP_MASK;
 870	unsigned int rev = c->processor_id & PRID_REV_MASK;
 
 871
 872	/*
 873	 * Early versions of the 74K do not update the cache tags on a
 874	 * vtag miss/ptag hit which can occur in the case of KSEG0/KUSEG
 875	 * aliases. In this case it is better to treat the cache as always
 876	 * having aliases.
 
 
 
 877	 */
 878	switch (imp) {
 879	case PRID_IMP_74K:
 880		if (rev <= PRID_REV_ENCODE_332(2, 4, 0))
 881			c->dcache.flags |= MIPS_CACHE_VTAG;
 882		if (rev == PRID_REV_ENCODE_332(2, 4, 0))
 883			write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
 884		break;
 885	case PRID_IMP_1074K:
 886		if (rev <= PRID_REV_ENCODE_332(1, 1, 0)) {
 887			c->dcache.flags |= MIPS_CACHE_VTAG;
 888			write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
 889		}
 890		break;
 891	default:
 892		BUG();
 893	}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 894}
 895
 896static char *way_string[] = { NULL, "direct mapped", "2-way",
 897	"3-way", "4-way", "5-way", "6-way", "7-way", "8-way"
 
 
 898};
 899
 900static void probe_pcache(void)
 901{
 902	struct cpuinfo_mips *c = &current_cpu_data;
 903	unsigned int config = read_c0_config();
 904	unsigned int prid = read_c0_prid();
 
 905	unsigned long config1;
 906	unsigned int lsize;
 907
 908	switch (current_cpu_type()) {
 909	case CPU_R4600:			/* QED style two way caches? */
 910	case CPU_R4700:
 911	case CPU_R5000:
 912	case CPU_NEVADA:
 913		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
 914		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
 915		c->icache.ways = 2;
 916		c->icache.waybit = __ffs(icache_size/2);
 917
 918		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
 919		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
 920		c->dcache.ways = 2;
 921		c->dcache.waybit= __ffs(dcache_size/2);
 922
 923		c->options |= MIPS_CPU_CACHE_CDEX_P;
 924		break;
 925
 926	case CPU_R5432:
 927	case CPU_R5500:
 928		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
 929		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
 930		c->icache.ways = 2;
 931		c->icache.waybit= 0;
 932
 933		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
 934		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
 935		c->dcache.ways = 2;
 936		c->dcache.waybit = 0;
 937
 938		c->options |= MIPS_CPU_CACHE_CDEX_P | MIPS_CPU_PREFETCH;
 939		break;
 940
 941	case CPU_TX49XX:
 942		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
 943		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
 944		c->icache.ways = 4;
 945		c->icache.waybit= 0;
 946
 947		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
 948		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
 949		c->dcache.ways = 4;
 950		c->dcache.waybit = 0;
 951
 952		c->options |= MIPS_CPU_CACHE_CDEX_P;
 953		c->options |= MIPS_CPU_PREFETCH;
 954		break;
 955
 956	case CPU_R4000PC:
 957	case CPU_R4000SC:
 958	case CPU_R4000MC:
 959	case CPU_R4400PC:
 960	case CPU_R4400SC:
 961	case CPU_R4400MC:
 962	case CPU_R4300:
 963		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
 964		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
 965		c->icache.ways = 1;
 966		c->icache.waybit = 0;	/* doesn't matter */
 967
 968		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
 969		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
 970		c->dcache.ways = 1;
 971		c->dcache.waybit = 0;	/* does not matter */
 972
 973		c->options |= MIPS_CPU_CACHE_CDEX_P;
 974		break;
 975
 976	case CPU_R10000:
 977	case CPU_R12000:
 978	case CPU_R14000:
 
 979		icache_size = 1 << (12 + ((config & R10K_CONF_IC) >> 29));
 980		c->icache.linesz = 64;
 981		c->icache.ways = 2;
 982		c->icache.waybit = 0;
 983
 984		dcache_size = 1 << (12 + ((config & R10K_CONF_DC) >> 26));
 985		c->dcache.linesz = 32;
 986		c->dcache.ways = 2;
 987		c->dcache.waybit = 0;
 988
 989		c->options |= MIPS_CPU_PREFETCH;
 990		break;
 991
 992	case CPU_VR4133:
 993		write_c0_config(config & ~VR41_CONF_P4K);
 994	case CPU_VR4131:
 995		/* Workaround for cache instruction bug of VR4131 */
 996		if (c->processor_id == 0x0c80U || c->processor_id == 0x0c81U ||
 997		    c->processor_id == 0x0c82U) {
 998			config |= 0x00400000U;
 999			if (c->processor_id == 0x0c80U)
1000				config |= VR41_CONF_BP;
1001			write_c0_config(config);
1002		} else
1003			c->options |= MIPS_CPU_CACHE_CDEX_P;
1004
1005		icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
1006		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1007		c->icache.ways = 2;
1008		c->icache.waybit = __ffs(icache_size/2);
1009
1010		dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
1011		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1012		c->dcache.ways = 2;
1013		c->dcache.waybit = __ffs(dcache_size/2);
1014		break;
1015
1016	case CPU_VR41XX:
1017	case CPU_VR4111:
1018	case CPU_VR4121:
1019	case CPU_VR4122:
1020	case CPU_VR4181:
1021	case CPU_VR4181A:
1022		icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
1023		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1024		c->icache.ways = 1;
1025		c->icache.waybit = 0;	/* doesn't matter */
1026
1027		dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
1028		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1029		c->dcache.ways = 1;
1030		c->dcache.waybit = 0;	/* does not matter */
1031
1032		c->options |= MIPS_CPU_CACHE_CDEX_P;
1033		break;
1034
1035	case CPU_RM7000:
1036		rm7k_erratum31();
1037
1038		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1039		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1040		c->icache.ways = 4;
1041		c->icache.waybit = __ffs(icache_size / c->icache.ways);
1042
1043		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1044		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1045		c->dcache.ways = 4;
1046		c->dcache.waybit = __ffs(dcache_size / c->dcache.ways);
1047
1048		c->options |= MIPS_CPU_CACHE_CDEX_P;
1049		c->options |= MIPS_CPU_PREFETCH;
1050		break;
1051
1052	case CPU_LOONGSON2:
1053		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1054		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1055		if (prid & 0x3)
1056			c->icache.ways = 4;
1057		else
1058			c->icache.ways = 2;
1059		c->icache.waybit = 0;
1060
1061		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1062		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1063		if (prid & 0x3)
1064			c->dcache.ways = 4;
1065		else
1066			c->dcache.ways = 2;
1067		c->dcache.waybit = 0;
1068		break;
1069
1070	case CPU_LOONGSON3:
1071		config1 = read_c0_config1();
1072		lsize = (config1 >> 19) & 7;
1073		if (lsize)
1074			c->icache.linesz = 2 << lsize;
1075		else
1076			c->icache.linesz = 0;
1077		c->icache.sets = 64 << ((config1 >> 22) & 7);
1078		c->icache.ways = 1 + ((config1 >> 16) & 7);
1079		icache_size = c->icache.sets *
1080					  c->icache.ways *
1081					  c->icache.linesz;
1082		c->icache.waybit = 0;
1083
1084		lsize = (config1 >> 10) & 7;
1085		if (lsize)
1086			c->dcache.linesz = 2 << lsize;
1087		else
1088			c->dcache.linesz = 0;
1089		c->dcache.sets = 64 << ((config1 >> 13) & 7);
1090		c->dcache.ways = 1 + ((config1 >> 7) & 7);
1091		dcache_size = c->dcache.sets *
1092					  c->dcache.ways *
1093					  c->dcache.linesz;
1094		c->dcache.waybit = 0;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1095		break;
1096
1097	default:
1098		if (!(config & MIPS_CONF_M))
1099			panic("Don't know how to probe P-caches on this cpu.");
1100
1101		/*
1102		 * So we seem to be a MIPS32 or MIPS64 CPU
1103		 * So let's probe the I-cache ...
1104		 */
1105		config1 = read_c0_config1();
1106
1107		lsize = (config1 >> 19) & 7;
1108
1109		/* IL == 7 is reserved */
1110		if (lsize == 7)
1111			panic("Invalid icache line size");
1112
1113		c->icache.linesz = lsize ? 2 << lsize : 0;
1114
1115		c->icache.sets = 32 << (((config1 >> 22) + 1) & 7);
1116		c->icache.ways = 1 + ((config1 >> 16) & 7);
1117
1118		icache_size = c->icache.sets *
1119			      c->icache.ways *
1120			      c->icache.linesz;
1121		c->icache.waybit = __ffs(icache_size/c->icache.ways);
1122
1123		if (config & 0x8)		/* VI bit */
1124			c->icache.flags |= MIPS_CACHE_VTAG;
1125
1126		/*
1127		 * Now probe the MIPS32 / MIPS64 data cache.
1128		 */
1129		c->dcache.flags = 0;
1130
1131		lsize = (config1 >> 10) & 7;
1132
1133		/* DL == 7 is reserved */
1134		if (lsize == 7)
1135			panic("Invalid dcache line size");
1136
1137		c->dcache.linesz = lsize ? 2 << lsize : 0;
1138
1139		c->dcache.sets = 32 << (((config1 >> 13) + 1) & 7);
1140		c->dcache.ways = 1 + ((config1 >> 7) & 7);
1141
1142		dcache_size = c->dcache.sets *
1143			      c->dcache.ways *
1144			      c->dcache.linesz;
1145		c->dcache.waybit = __ffs(dcache_size/c->dcache.ways);
1146
1147		c->options |= MIPS_CPU_PREFETCH;
1148		break;
1149	}
1150
1151	/*
1152	 * Processor configuration sanity check for the R4000SC erratum
1153	 * #5.	With page sizes larger than 32kB there is no possibility
1154	 * to get a VCE exception anymore so we don't care about this
1155	 * misconfiguration.  The case is rather theoretical anyway;
1156	 * presumably no vendor is shipping his hardware in the "bad"
1157	 * configuration.
1158	 */
1159	if ((prid & PRID_IMP_MASK) == PRID_IMP_R4000 &&
1160	    (prid & PRID_REV_MASK) < PRID_REV_R4400 &&
1161	    !(config & CONF_SC) && c->icache.linesz != 16 &&
1162	    PAGE_SIZE <= 0x8000)
1163		panic("Improper R4000SC processor configuration detected");
1164
1165	/* compute a couple of other cache variables */
1166	c->icache.waysize = icache_size / c->icache.ways;
1167	c->dcache.waysize = dcache_size / c->dcache.ways;
1168
1169	c->icache.sets = c->icache.linesz ?
1170		icache_size / (c->icache.linesz * c->icache.ways) : 0;
1171	c->dcache.sets = c->dcache.linesz ?
1172		dcache_size / (c->dcache.linesz * c->dcache.ways) : 0;
1173
1174	/*
1175	 * R10000 and R12000 P-caches are odd in a positive way.  They're 32kB
1176	 * 2-way virtually indexed so normally would suffer from aliases.  So
1177	 * normally they'd suffer from aliases but magic in the hardware deals
1178	 * with that for us so we don't need to take care ourselves.
1179	 */
1180	switch (current_cpu_type()) {
1181	case CPU_20KC:
1182	case CPU_25KF:
1183	case CPU_SB1:
1184	case CPU_SB1A:
1185	case CPU_XLR:
1186		c->dcache.flags |= MIPS_CACHE_PINDEX;
1187		break;
1188
1189	case CPU_R10000:
1190	case CPU_R12000:
1191	case CPU_R14000:
 
1192		break;
1193
 
 
 
 
1194	case CPU_M14KC:
1195	case CPU_M14KEC:
1196	case CPU_24K:
1197	case CPU_34K:
1198	case CPU_74K:
1199	case CPU_1004K:
1200	case CPU_1074K:
1201	case CPU_INTERAPTIV:
1202	case CPU_P5600:
1203	case CPU_PROAPTIV:
1204	case CPU_M5150:
1205		if ((c->cputype == CPU_74K) || (c->cputype == CPU_1074K))
1206			alias_74k_erratum(c);
 
 
1207		if (!(read_c0_config7() & MIPS_CONF7_IAR) &&
1208		    (c->icache.waysize > PAGE_SIZE))
1209			c->icache.flags |= MIPS_CACHE_ALIASES;
1210		if (read_c0_config7() & MIPS_CONF7_AR) {
1211			/*
1212			 * Effectively physically indexed dcache,
1213			 * thus no virtual aliases.
1214			*/
1215			c->dcache.flags |= MIPS_CACHE_PINDEX;
1216			break;
1217		}
1218	default:
1219		if (c->dcache.waysize > PAGE_SIZE)
1220			c->dcache.flags |= MIPS_CACHE_ALIASES;
1221	}
1222
1223	switch (current_cpu_type()) {
1224	case CPU_20KC:
1225		/*
1226		 * Some older 20Kc chips doesn't have the 'VI' bit in
1227		 * the config register.
1228		 */
1229		c->icache.flags |= MIPS_CACHE_VTAG;
1230		break;
1231
1232	case CPU_ALCHEMY:
 
 
 
 
 
1233		c->icache.flags |= MIPS_CACHE_IC_F_DC;
 
 
1234		break;
1235
1236	case CPU_LOONGSON2:
1237		/*
1238		 * LOONGSON2 has 4 way icache, but when using indexed cache op,
1239		 * one op will act on all 4 ways
1240		 */
1241		c->icache.ways = 1;
1242	}
1243
1244	printk("Primary instruction cache %ldkB, %s, %s, linesize %d bytes.\n",
1245	       icache_size >> 10,
1246	       c->icache.flags & MIPS_CACHE_VTAG ? "VIVT" : "VIPT",
1247	       way_string[c->icache.ways], c->icache.linesz);
1248
1249	printk("Primary data cache %ldkB, %s, %s, %s, linesize %d bytes\n",
1250	       dcache_size >> 10, way_string[c->dcache.ways],
1251	       (c->dcache.flags & MIPS_CACHE_PINDEX) ? "PIPT" : "VIPT",
1252	       (c->dcache.flags & MIPS_CACHE_ALIASES) ?
1253			"cache aliases" : "no aliases",
1254	       c->dcache.linesz);
1255}
1256
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1257/*
1258 * If you even _breathe_ on this function, look at the gcc output and make sure
1259 * it does not pop things on and off the stack for the cache sizing loop that
1260 * executes in KSEG1 space or else you will crash and burn badly.  You have
1261 * been warned.
1262 */
1263static int probe_scache(void)
1264{
1265	unsigned long flags, addr, begin, end, pow2;
1266	unsigned int config = read_c0_config();
1267	struct cpuinfo_mips *c = &current_cpu_data;
1268
1269	if (config & CONF_SC)
1270		return 0;
1271
1272	begin = (unsigned long) &_stext;
1273	begin &= ~((4 * 1024 * 1024) - 1);
1274	end = begin + (4 * 1024 * 1024);
1275
1276	/*
1277	 * This is such a bitch, you'd think they would make it easy to do
1278	 * this.  Away you daemons of stupidity!
1279	 */
1280	local_irq_save(flags);
1281
1282	/* Fill each size-multiple cache line with a valid tag. */
1283	pow2 = (64 * 1024);
1284	for (addr = begin; addr < end; addr = (begin + pow2)) {
1285		unsigned long *p = (unsigned long *) addr;
1286		__asm__ __volatile__("nop" : : "r" (*p)); /* whee... */
1287		pow2 <<= 1;
1288	}
1289
1290	/* Load first line with zero (therefore invalid) tag. */
1291	write_c0_taglo(0);
1292	write_c0_taghi(0);
1293	__asm__ __volatile__("nop; nop; nop; nop;"); /* avoid the hazard */
1294	cache_op(Index_Store_Tag_I, begin);
1295	cache_op(Index_Store_Tag_D, begin);
1296	cache_op(Index_Store_Tag_SD, begin);
1297
1298	/* Now search for the wrap around point. */
1299	pow2 = (128 * 1024);
1300	for (addr = begin + (128 * 1024); addr < end; addr = begin + pow2) {
1301		cache_op(Index_Load_Tag_SD, addr);
1302		__asm__ __volatile__("nop; nop; nop; nop;"); /* hazard... */
1303		if (!read_c0_taglo())
1304			break;
1305		pow2 <<= 1;
1306	}
1307	local_irq_restore(flags);
1308	addr -= begin;
1309
1310	scache_size = addr;
1311	c->scache.linesz = 16 << ((config & R4K_CONF_SB) >> 22);
1312	c->scache.ways = 1;
1313	c->dcache.waybit = 0;		/* does not matter */
1314
1315	return 1;
1316}
1317
1318static void __init loongson2_sc_init(void)
1319{
1320	struct cpuinfo_mips *c = &current_cpu_data;
1321
1322	scache_size = 512*1024;
1323	c->scache.linesz = 32;
1324	c->scache.ways = 4;
1325	c->scache.waybit = 0;
1326	c->scache.waysize = scache_size / (c->scache.ways);
1327	c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1328	pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1329	       scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1330
1331	c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1332}
1333
1334static void __init loongson3_sc_init(void)
1335{
1336	struct cpuinfo_mips *c = &current_cpu_data;
1337	unsigned int config2, lsize;
1338
1339	config2 = read_c0_config2();
1340	lsize = (config2 >> 4) & 15;
1341	if (lsize)
1342		c->scache.linesz = 2 << lsize;
1343	else
1344		c->scache.linesz = 0;
1345	c->scache.sets = 64 << ((config2 >> 8) & 15);
1346	c->scache.ways = 1 + (config2 & 15);
1347
1348	scache_size = c->scache.sets *
1349				  c->scache.ways *
1350				  c->scache.linesz;
1351	/* Loongson-3 has 4 cores, 1MB scache for each. scaches are shared */
1352	scache_size *= 4;
1353	c->scache.waybit = 0;
 
1354	pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1355	       scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1356	if (scache_size)
1357		c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1358	return;
1359}
1360
1361extern int r5k_sc_init(void);
1362extern int rm7k_sc_init(void);
1363extern int mips_sc_init(void);
1364
1365static void setup_scache(void)
1366{
1367	struct cpuinfo_mips *c = &current_cpu_data;
1368	unsigned int config = read_c0_config();
1369	int sc_present = 0;
1370
1371	/*
1372	 * Do the probing thing on R4000SC and R4400SC processors.  Other
1373	 * processors don't have a S-cache that would be relevant to the
1374	 * Linux memory management.
1375	 */
1376	switch (current_cpu_type()) {
1377	case CPU_R4000SC:
1378	case CPU_R4000MC:
1379	case CPU_R4400SC:
1380	case CPU_R4400MC:
1381		sc_present = run_uncached(probe_scache);
1382		if (sc_present)
1383			c->options |= MIPS_CPU_CACHE_CDEX_S;
1384		break;
1385
1386	case CPU_R10000:
1387	case CPU_R12000:
1388	case CPU_R14000:
 
1389		scache_size = 0x80000 << ((config & R10K_CONF_SS) >> 16);
1390		c->scache.linesz = 64 << ((config >> 13) & 1);
1391		c->scache.ways = 2;
1392		c->scache.waybit= 0;
1393		sc_present = 1;
1394		break;
1395
1396	case CPU_R5000:
1397	case CPU_NEVADA:
1398#ifdef CONFIG_R5000_CPU_SCACHE
1399		r5k_sc_init();
1400#endif
1401		return;
1402
1403	case CPU_RM7000:
1404#ifdef CONFIG_RM7000_CPU_SCACHE
1405		rm7k_sc_init();
1406#endif
1407		return;
1408
1409	case CPU_LOONGSON2:
1410		loongson2_sc_init();
1411		return;
1412
1413	case CPU_LOONGSON3:
1414		loongson3_sc_init();
1415		return;
1416
 
1417	case CPU_XLP:
1418		/* don't need to worry about L2, fully coherent */
1419		return;
1420
1421	default:
1422		if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
1423				    MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
 
1424#ifdef CONFIG_MIPS_CPU_SCACHE
1425			if (mips_sc_init ()) {
1426				scache_size = c->scache.ways * c->scache.sets * c->scache.linesz;
1427				printk("MIPS secondary cache %ldkB, %s, linesize %d bytes.\n",
1428				       scache_size >> 10,
1429				       way_string[c->scache.ways], c->scache.linesz);
1430			}
1431#else
1432			if (!(c->scache.flags & MIPS_CACHE_NOT_PRESENT))
1433				panic("Dunno how to handle MIPS32 / MIPS64 second level cache");
1434#endif
1435			return;
1436		}
1437		sc_present = 0;
1438	}
1439
1440	if (!sc_present)
1441		return;
1442
1443	/* compute a couple of other cache variables */
1444	c->scache.waysize = scache_size / c->scache.ways;
1445
1446	c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1447
1448	printk("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1449	       scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1450
1451	c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1452}
1453
1454void au1x00_fixup_config_od(void)
1455{
1456	/*
1457	 * c0_config.od (bit 19) was write only (and read as 0)
1458	 * on the early revisions of Alchemy SOCs.  It disables the bus
1459	 * transaction overlapping and needs to be set to fix various errata.
1460	 */
1461	switch (read_c0_prid()) {
1462	case 0x00030100: /* Au1000 DA */
1463	case 0x00030201: /* Au1000 HA */
1464	case 0x00030202: /* Au1000 HB */
1465	case 0x01030200: /* Au1500 AB */
1466	/*
1467	 * Au1100 errata actually keeps silence about this bit, so we set it
1468	 * just in case for those revisions that require it to be set according
1469	 * to the (now gone) cpu table.
1470	 */
1471	case 0x02030200: /* Au1100 AB */
1472	case 0x02030201: /* Au1100 BA */
1473	case 0x02030202: /* Au1100 BC */
1474		set_c0_config(1 << 19);
1475		break;
1476	}
1477}
1478
1479/* CP0 hazard avoidance. */
1480#define NXP_BARRIER()							\
1481	 __asm__ __volatile__(						\
1482	".set noreorder\n\t"						\
1483	"nop; nop; nop; nop; nop; nop;\n\t"				\
1484	".set reorder\n\t")
1485
1486static void nxp_pr4450_fixup_config(void)
1487{
1488	unsigned long config0;
1489
1490	config0 = read_c0_config();
1491
1492	/* clear all three cache coherency fields */
1493	config0 &= ~(0x7 | (7 << 25) | (7 << 28));
1494	config0 |= (((_page_cachable_default >> _CACHE_SHIFT) <<  0) |
1495		    ((_page_cachable_default >> _CACHE_SHIFT) << 25) |
1496		    ((_page_cachable_default >> _CACHE_SHIFT) << 28));
1497	write_c0_config(config0);
1498	NXP_BARRIER();
1499}
1500
1501static int cca = -1;
1502
1503static int __init cca_setup(char *str)
1504{
1505	get_option(&str, &cca);
1506
1507	return 0;
1508}
1509
1510early_param("cca", cca_setup);
1511
1512static void coherency_setup(void)
1513{
1514	if (cca < 0 || cca > 7)
1515		cca = read_c0_config() & CONF_CM_CMASK;
1516	_page_cachable_default = cca << _CACHE_SHIFT;
1517
1518	pr_debug("Using cache attribute %d\n", cca);
1519	change_c0_config(CONF_CM_CMASK, cca);
1520
1521	/*
1522	 * c0_status.cu=0 specifies that updates by the sc instruction use
1523	 * the coherency mode specified by the TLB; 1 means cachable
1524	 * coherent update on write will be used.  Not all processors have
1525	 * this bit and; some wire it to zero, others like Toshiba had the
1526	 * silly idea of putting something else there ...
1527	 */
1528	switch (current_cpu_type()) {
1529	case CPU_R4000PC:
1530	case CPU_R4000SC:
1531	case CPU_R4000MC:
1532	case CPU_R4400PC:
1533	case CPU_R4400SC:
1534	case CPU_R4400MC:
1535		clear_c0_config(CONF_CU);
1536		break;
1537	/*
1538	 * We need to catch the early Alchemy SOCs with
1539	 * the write-only co_config.od bit and set it back to one on:
1540	 * Au1000 rev DA, HA, HB;  Au1100 AB, BA, BC, Au1500 AB
1541	 */
1542	case CPU_ALCHEMY:
1543		au1x00_fixup_config_od();
1544		break;
1545
1546	case PRID_IMP_PR4450:
1547		nxp_pr4450_fixup_config();
1548		break;
1549	}
1550}
1551
1552static void r4k_cache_error_setup(void)
1553{
1554	extern char __weak except_vec2_generic;
1555	extern char __weak except_vec2_sb1;
1556
1557	switch (current_cpu_type()) {
1558	case CPU_SB1:
1559	case CPU_SB1A:
1560		set_uncached_handler(0x100, &except_vec2_sb1, 0x80);
1561		break;
1562
1563	default:
1564		set_uncached_handler(0x100, &except_vec2_generic, 0x80);
1565		break;
1566	}
1567}
1568
1569void r4k_cache_init(void)
1570{
1571	extern void build_clear_page(void);
1572	extern void build_copy_page(void);
1573	struct cpuinfo_mips *c = &current_cpu_data;
1574
1575	probe_pcache();
 
1576	setup_scache();
1577
1578	r4k_blast_dcache_page_setup();
1579	r4k_blast_dcache_page_indexed_setup();
1580	r4k_blast_dcache_setup();
1581	r4k_blast_icache_page_setup();
1582	r4k_blast_icache_page_indexed_setup();
1583	r4k_blast_icache_setup();
1584	r4k_blast_scache_page_setup();
1585	r4k_blast_scache_page_indexed_setup();
1586	r4k_blast_scache_setup();
1587#ifdef CONFIG_EVA
1588	r4k_blast_dcache_user_page_setup();
1589	r4k_blast_icache_user_page_setup();
1590#endif
1591
1592	/*
1593	 * Some MIPS32 and MIPS64 processors have physically indexed caches.
1594	 * This code supports virtually indexed processors and will be
1595	 * unnecessarily inefficient on physically indexed processors.
1596	 */
1597	if (c->dcache.linesz)
1598		shm_align_mask = max_t( unsigned long,
1599					c->dcache.sets * c->dcache.linesz - 1,
1600					PAGE_SIZE - 1);
1601	else
1602		shm_align_mask = PAGE_SIZE-1;
1603
1604	__flush_cache_vmap	= r4k__flush_cache_vmap;
1605	__flush_cache_vunmap	= r4k__flush_cache_vunmap;
1606
1607	flush_cache_all		= cache_noop;
1608	__flush_cache_all	= r4k___flush_cache_all;
1609	flush_cache_mm		= r4k_flush_cache_mm;
1610	flush_cache_page	= r4k_flush_cache_page;
1611	flush_cache_range	= r4k_flush_cache_range;
1612
1613	__flush_kernel_vmap_range = r4k_flush_kernel_vmap_range;
1614
1615	flush_cache_sigtramp	= r4k_flush_cache_sigtramp;
1616	flush_icache_all	= r4k_flush_icache_all;
1617	local_flush_data_cache_page	= local_r4k_flush_data_cache_page;
1618	flush_data_cache_page	= r4k_flush_data_cache_page;
1619	flush_icache_range	= r4k_flush_icache_range;
1620	local_flush_icache_range	= local_r4k_flush_icache_range;
 
 
1621
1622#if defined(CONFIG_DMA_NONCOHERENT) || defined(CONFIG_DMA_MAYBE_COHERENT)
1623	if (coherentio) {
 
 
 
 
 
1624		_dma_cache_wback_inv	= (void *)cache_noop;
1625		_dma_cache_wback	= (void *)cache_noop;
1626		_dma_cache_inv		= (void *)cache_noop;
1627	} else {
1628		_dma_cache_wback_inv	= r4k_dma_cache_wback_inv;
1629		_dma_cache_wback	= r4k_dma_cache_wback_inv;
1630		_dma_cache_inv		= r4k_dma_cache_inv;
1631	}
1632#endif
1633
1634	build_clear_page();
1635	build_copy_page();
1636
1637	/*
1638	 * We want to run CMP kernels on core with and without coherent
1639	 * caches. Therefore, do not use CONFIG_MIPS_CMP to decide whether
1640	 * or not to flush caches.
1641	 */
1642	local_r4k___flush_cache_all(NULL);
1643
1644	coherency_setup();
1645	board_cache_error_setup = r4k_cache_error_setup;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1646}