Linux Audio

Check our new training course

Loading...
v3.15
  1/*
  2 * Register map access API - MMIO support
  3 *
  4 * Copyright (c) 2012, NVIDIA CORPORATION.  All rights reserved.
  5 *
  6 * This program is free software; you can redistribute it and/or modify it
  7 * under the terms and conditions of the GNU General Public License,
  8 * version 2, as published by the Free Software Foundation.
  9 *
 10 * This program is distributed in the hope it will be useful, but WITHOUT
 11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 12 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 13 * more details.
 14 *
 15 * You should have received a copy of the GNU General Public License
 16 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
 17 */
 18
 19#include <linux/clk.h>
 20#include <linux/err.h>
 21#include <linux/io.h>
 22#include <linux/module.h>
 23#include <linux/regmap.h>
 24#include <linux/slab.h>
 
 
 
 25
 26struct regmap_mmio_context {
 27	void __iomem *regs;
 28	unsigned reg_bytes;
 29	unsigned val_bytes;
 30	unsigned pad_bytes;
 
 31	struct clk *clk;
 
 
 
 
 
 32};
 33
 34static inline void regmap_mmio_regsize_check(size_t reg_size)
 35{
 36	switch (reg_size) {
 37	case 1:
 38	case 2:
 39	case 4:
 40#ifdef CONFIG_64BIT
 41	case 8:
 42#endif
 43		break;
 
 44	default:
 45		BUG();
 46	}
 47}
 48
 49static int regmap_mmio_regbits_check(size_t reg_bits)
 50{
 51	switch (reg_bits) {
 
 
 52	case 8:
 
 
 
 53	case 16:
 
 
 54	case 32:
 55#ifdef CONFIG_64BIT
 56	case 64:
 57#endif
 58		return 0;
 59	default:
 60		return -EINVAL;
 61	}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 62}
 63
 64static inline void regmap_mmio_count_check(size_t count)
 
 
 65{
 66	BUG_ON(count % 2 != 0);
 67}
 68
 69static int regmap_mmio_gather_write(void *context,
 70				    const void *reg, size_t reg_size,
 71				    const void *val, size_t val_size)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 72{
 73	struct regmap_mmio_context *ctx = context;
 74	u32 offset;
 75	int ret;
 76
 77	regmap_mmio_regsize_check(reg_size);
 78
 79	if (!IS_ERR(ctx->clk)) {
 80		ret = clk_enable(ctx->clk);
 81		if (ret < 0)
 82			return ret;
 83	}
 84
 85	offset = *(u32 *)reg;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 86
 87	while (val_size) {
 
 
 
 
 
 
 88		switch (ctx->val_bytes) {
 89		case 1:
 90			writeb(*(u8 *)val, ctx->regs + offset);
 91			break;
 92		case 2:
 93			writew(*(u16 *)val, ctx->regs + offset);
 94			break;
 
 
 
 
 95		case 4:
 96			writel(*(u32 *)val, ctx->regs + offset);
 97			break;
 
 
 
 
 98#ifdef CONFIG_64BIT
 99		case 8:
100			writeq(*(u64 *)val, ctx->regs + offset);
101			break;
 
 
 
 
102#endif
103		default:
104			/* Should be caught by regmap_mmio_check_config */
105			BUG();
106		}
107		val_size -= ctx->val_bytes;
108		val += ctx->val_bytes;
109		offset += ctx->val_bytes;
110	}
111
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
112	if (!IS_ERR(ctx->clk))
113		clk_disable(ctx->clk);
114
115	return 0;
116}
117
118static int regmap_mmio_write(void *context, const void *data, size_t count)
 
119{
120	struct regmap_mmio_context *ctx = context;
121	u32 offset = ctx->reg_bytes + ctx->pad_bytes;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
122
123	regmap_mmio_count_check(count);
 
 
 
 
124
125	return regmap_mmio_gather_write(context, data, ctx->reg_bytes,
126					data + offset, count - offset);
 
 
127}
128
129static int regmap_mmio_read(void *context,
130			    const void *reg, size_t reg_size,
131			    void *val, size_t val_size)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
132{
133	struct regmap_mmio_context *ctx = context;
134	u32 offset;
135	int ret;
136
137	regmap_mmio_regsize_check(reg_size);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
138
139	if (!IS_ERR(ctx->clk)) {
140		ret = clk_enable(ctx->clk);
141		if (ret < 0)
142			return ret;
143	}
144
145	offset = *(u32 *)reg;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
146
147	while (val_size) {
 
 
 
 
 
 
148		switch (ctx->val_bytes) {
149		case 1:
150			*(u8 *)val = readb(ctx->regs + offset);
151			break;
152		case 2:
153			*(u16 *)val = readw(ctx->regs + offset);
154			break;
155		case 4:
156			*(u32 *)val = readl(ctx->regs + offset);
157			break;
158#ifdef CONFIG_64BIT
159		case 8:
160			*(u64 *)val = readq(ctx->regs + offset);
161			break;
162#endif
163		default:
164			/* Should be caught by regmap_mmio_check_config */
165			BUG();
166		}
167		val_size -= ctx->val_bytes;
168		val += ctx->val_bytes;
169		offset += ctx->val_bytes;
170	}
171
 
172	if (!IS_ERR(ctx->clk))
173		clk_disable(ctx->clk);
174
175	return 0;
176}
177
 
178static void regmap_mmio_free_context(void *context)
179{
180	struct regmap_mmio_context *ctx = context;
181
182	if (!IS_ERR(ctx->clk)) {
183		clk_unprepare(ctx->clk);
184		clk_put(ctx->clk);
 
185	}
186	kfree(context);
187}
188
189static struct regmap_bus regmap_mmio = {
190	.fast_io = true,
191	.write = regmap_mmio_write,
192	.gather_write = regmap_mmio_gather_write,
193	.read = regmap_mmio_read,
 
194	.free_context = regmap_mmio_free_context,
195	.reg_format_endian_default = REGMAP_ENDIAN_NATIVE,
196	.val_format_endian_default = REGMAP_ENDIAN_NATIVE,
197};
198
199static struct regmap_mmio_context *regmap_mmio_gen_context(struct device *dev,
200					const char *clk_id,
201					void __iomem *regs,
202					const struct regmap_config *config)
203{
204	struct regmap_mmio_context *ctx;
205	int min_stride;
206	int ret;
207
208	ret = regmap_mmio_regbits_check(config->reg_bits);
209	if (ret)
210		return ERR_PTR(ret);
211
212	if (config->pad_bits)
213		return ERR_PTR(-EINVAL);
214
215	switch (config->val_bits) {
216	case 8:
217		/* The core treats 0 as 1 */
218		min_stride = 0;
219		break;
220	case 16:
221		min_stride = 2;
222		break;
223	case 32:
224		min_stride = 4;
225		break;
226#ifdef CONFIG_64BIT
227	case 64:
228		min_stride = 8;
229		break;
230#endif
231		break;
232	default:
233		return ERR_PTR(-EINVAL);
234	}
235
236	if (config->reg_stride < min_stride)
237		return ERR_PTR(-EINVAL);
238
239	switch (config->reg_format_endian) {
240	case REGMAP_ENDIAN_DEFAULT:
241	case REGMAP_ENDIAN_NATIVE:
242		break;
243	default:
244		return ERR_PTR(-EINVAL);
245	}
246
247	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
248	if (!ctx)
249		return ERR_PTR(-ENOMEM);
250
251	ctx->regs = regs;
252	ctx->val_bytes = config->val_bits / 8;
253	ctx->reg_bytes = config->reg_bits / 8;
254	ctx->pad_bytes = config->pad_bits / 8;
255	ctx->clk = ERR_PTR(-ENODEV);
256
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
257	if (clk_id == NULL)
258		return ctx;
259
260	ctx->clk = clk_get(dev, clk_id);
261	if (IS_ERR(ctx->clk)) {
262		ret = PTR_ERR(ctx->clk);
263		goto err_free;
264	}
265
266	ret = clk_prepare(ctx->clk);
267	if (ret < 0) {
268		clk_put(ctx->clk);
269		goto err_free;
270	}
271
272	return ctx;
273
274err_free:
275	kfree(ctx);
276
277	return ERR_PTR(ret);
278}
279
280/**
281 * regmap_init_mmio_clk(): Initialise register map with register clock
282 *
283 * @dev: Device that will be interacted with
284 * @clk_id: register clock consumer ID
285 * @regs: Pointer to memory-mapped IO region
286 * @config: Configuration for register map
287 *
288 * The return value will be an ERR_PTR() on error or a valid pointer to
289 * a struct regmap.
290 */
291struct regmap *regmap_init_mmio_clk(struct device *dev, const char *clk_id,
292				    void __iomem *regs,
293				    const struct regmap_config *config)
294{
295	struct regmap_mmio_context *ctx;
296
297	ctx = regmap_mmio_gen_context(dev, clk_id, regs, config);
298	if (IS_ERR(ctx))
299		return ERR_CAST(ctx);
300
301	return regmap_init(dev, &regmap_mmio, ctx, config);
 
302}
303EXPORT_SYMBOL_GPL(regmap_init_mmio_clk);
304
305/**
306 * devm_regmap_init_mmio_clk(): Initialise managed register map with clock
307 *
308 * @dev: Device that will be interacted with
309 * @clk_id: register clock consumer ID
310 * @regs: Pointer to memory-mapped IO region
311 * @config: Configuration for register map
312 *
313 * The return value will be an ERR_PTR() on error or a valid pointer
314 * to a struct regmap.  The regmap will be automatically freed by the
315 * device management code.
316 */
317struct regmap *devm_regmap_init_mmio_clk(struct device *dev, const char *clk_id,
318					 void __iomem *regs,
319					 const struct regmap_config *config)
320{
321	struct regmap_mmio_context *ctx;
322
323	ctx = regmap_mmio_gen_context(dev, clk_id, regs, config);
324	if (IS_ERR(ctx))
325		return ERR_CAST(ctx);
326
327	return devm_regmap_init(dev, &regmap_mmio, ctx, config);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
328}
329EXPORT_SYMBOL_GPL(devm_regmap_init_mmio_clk);
330
331MODULE_LICENSE("GPL v2");
v6.2
  1// SPDX-License-Identifier: GPL-2.0
  2//
  3// Register map access API - MMIO support
  4//
  5// Copyright (c) 2012, NVIDIA CORPORATION.  All rights reserved.
 
 
 
 
 
 
 
 
 
 
 
 
  6
  7#include <linux/clk.h>
  8#include <linux/err.h>
  9#include <linux/io.h>
 10#include <linux/module.h>
 11#include <linux/regmap.h>
 12#include <linux/slab.h>
 13#include <linux/swab.h>
 14
 15#include "internal.h"
 16
 17struct regmap_mmio_context {
 18	void __iomem *regs;
 19	unsigned int val_bytes;
 20	bool big_endian;
 21
 22	bool attached_clk;
 23	struct clk *clk;
 24
 25	void (*reg_write)(struct regmap_mmio_context *ctx,
 26			  unsigned int reg, unsigned int val);
 27	unsigned int (*reg_read)(struct regmap_mmio_context *ctx,
 28			         unsigned int reg);
 29};
 30
 31static int regmap_mmio_regbits_check(size_t reg_bits)
 32{
 33	switch (reg_bits) {
 
 
 
 
 34	case 8:
 35	case 16:
 36	case 32:
 37		return 0;
 38	default:
 39		return -EINVAL;
 40	}
 41}
 42
 43static int regmap_mmio_get_min_stride(size_t val_bits)
 44{
 45	int min_stride;
 46
 47	switch (val_bits) {
 48	case 8:
 49		/* The core treats 0 as 1 */
 50		min_stride = 0;
 51		break;
 52	case 16:
 53		min_stride = 2;
 54		break;
 55	case 32:
 56		min_stride = 4;
 57		break;
 
 
 58	default:
 59		return -EINVAL;
 60	}
 61
 62	return min_stride;
 63}
 64
 65static void regmap_mmio_write8(struct regmap_mmio_context *ctx,
 66				unsigned int reg,
 67				unsigned int val)
 68{
 69	writeb(val, ctx->regs + reg);
 70}
 71
 72static void regmap_mmio_write8_relaxed(struct regmap_mmio_context *ctx,
 73				unsigned int reg,
 74				unsigned int val)
 75{
 76	writeb_relaxed(val, ctx->regs + reg);
 77}
 78
 79static void regmap_mmio_iowrite8(struct regmap_mmio_context *ctx,
 80				 unsigned int reg, unsigned int val)
 81{
 82	iowrite8(val, ctx->regs + reg);
 83}
 84
 85static void regmap_mmio_write16le(struct regmap_mmio_context *ctx,
 86				  unsigned int reg,
 87				  unsigned int val)
 88{
 89	writew(val, ctx->regs + reg);
 90}
 91
 92static void regmap_mmio_write16le_relaxed(struct regmap_mmio_context *ctx,
 93				  unsigned int reg,
 94				  unsigned int val)
 95{
 96	writew_relaxed(val, ctx->regs + reg);
 97}
 98
 99static void regmap_mmio_iowrite16le(struct regmap_mmio_context *ctx,
100				    unsigned int reg, unsigned int val)
101{
102	iowrite16(val, ctx->regs + reg);
103}
104
105static void regmap_mmio_write16be(struct regmap_mmio_context *ctx,
106				  unsigned int reg,
107				  unsigned int val)
108{
109	writew(swab16(val), ctx->regs + reg);
110}
111
112static void regmap_mmio_iowrite16be(struct regmap_mmio_context *ctx,
113				    unsigned int reg, unsigned int val)
114{
115	iowrite16be(val, ctx->regs + reg);
116}
117
118static void regmap_mmio_write32le(struct regmap_mmio_context *ctx,
119				  unsigned int reg,
120				  unsigned int val)
121{
122	writel(val, ctx->regs + reg);
123}
124
125static void regmap_mmio_write32le_relaxed(struct regmap_mmio_context *ctx,
126				  unsigned int reg,
127				  unsigned int val)
128{
129	writel_relaxed(val, ctx->regs + reg);
130}
131
132static void regmap_mmio_iowrite32le(struct regmap_mmio_context *ctx,
133				    unsigned int reg, unsigned int val)
134{
135	iowrite32(val, ctx->regs + reg);
136}
137
138static void regmap_mmio_write32be(struct regmap_mmio_context *ctx,
139				  unsigned int reg,
140				  unsigned int val)
141{
142	writel(swab32(val), ctx->regs + reg);
143}
144
145static void regmap_mmio_iowrite32be(struct regmap_mmio_context *ctx,
146				    unsigned int reg, unsigned int val)
147{
148	iowrite32be(val, ctx->regs + reg);
149}
150
151static int regmap_mmio_write(void *context, unsigned int reg, unsigned int val)
152{
153	struct regmap_mmio_context *ctx = context;
 
154	int ret;
155
 
 
156	if (!IS_ERR(ctx->clk)) {
157		ret = clk_enable(ctx->clk);
158		if (ret < 0)
159			return ret;
160	}
161
162	ctx->reg_write(ctx, reg, val);
163
164	if (!IS_ERR(ctx->clk))
165		clk_disable(ctx->clk);
166
167	return 0;
168}
169
170static int regmap_mmio_noinc_write(void *context, unsigned int reg,
171				   const void *val, size_t val_count)
172{
173	struct regmap_mmio_context *ctx = context;
174	int ret = 0;
175	int i;
176
177	if (!IS_ERR(ctx->clk)) {
178		ret = clk_enable(ctx->clk);
179		if (ret < 0)
180			return ret;
181	}
182
183	/*
184	 * There are no native, assembly-optimized write single register
185	 * operations for big endian, so fall back to emulation if this
186	 * is needed. (Single bytes are fine, they are not affected by
187	 * endianness.)
188	 */
189	if (ctx->big_endian && (ctx->val_bytes > 1)) {
190		switch (ctx->val_bytes) {
 
 
 
191		case 2:
192		{
193			const u16 *valp = (const u16 *)val;
194			for (i = 0; i < val_count; i++)
195				writew(swab16(valp[i]), ctx->regs + reg);
196			goto out_clk;
197		}
198		case 4:
199		{
200			const u32 *valp = (const u32 *)val;
201			for (i = 0; i < val_count; i++)
202				writel(swab32(valp[i]), ctx->regs + reg);
203			goto out_clk;
204		}
205#ifdef CONFIG_64BIT
206		case 8:
207		{
208			const u64 *valp = (const u64 *)val;
209			for (i = 0; i < val_count; i++)
210				writeq(swab64(valp[i]), ctx->regs + reg);
211			goto out_clk;
212		}
213#endif
214		default:
215			ret = -EINVAL;
216			goto out_clk;
217		}
 
 
 
218	}
219
220	switch (ctx->val_bytes) {
221	case 1:
222		writesb(ctx->regs + reg, (const u8 *)val, val_count);
223		break;
224	case 2:
225		writesw(ctx->regs + reg, (const u16 *)val, val_count);
226		break;
227	case 4:
228		writesl(ctx->regs + reg, (const u32 *)val, val_count);
229		break;
230#ifdef CONFIG_64BIT
231	case 8:
232		writesq(ctx->regs + reg, (const u64 *)val, val_count);
233		break;
234#endif
235	default:
236		ret = -EINVAL;
237		break;
238	}
239
240out_clk:
241	if (!IS_ERR(ctx->clk))
242		clk_disable(ctx->clk);
243
244	return ret;
245}
246
247static unsigned int regmap_mmio_read8(struct regmap_mmio_context *ctx,
248				      unsigned int reg)
249{
250	return readb(ctx->regs + reg);
251}
252
253static unsigned int regmap_mmio_read8_relaxed(struct regmap_mmio_context *ctx,
254				      unsigned int reg)
255{
256	return readb_relaxed(ctx->regs + reg);
257}
258
259static unsigned int regmap_mmio_ioread8(struct regmap_mmio_context *ctx,
260					unsigned int reg)
261{
262	return ioread8(ctx->regs + reg);
263}
264
265static unsigned int regmap_mmio_read16le(struct regmap_mmio_context *ctx,
266				         unsigned int reg)
267{
268	return readw(ctx->regs + reg);
269}
270
271static unsigned int regmap_mmio_read16le_relaxed(struct regmap_mmio_context *ctx,
272						 unsigned int reg)
273{
274	return readw_relaxed(ctx->regs + reg);
275}
276
277static unsigned int regmap_mmio_ioread16le(struct regmap_mmio_context *ctx,
278					   unsigned int reg)
279{
280	return ioread16(ctx->regs + reg);
281}
282
283static unsigned int regmap_mmio_read16be(struct regmap_mmio_context *ctx,
284				         unsigned int reg)
285{
286	return swab16(readw(ctx->regs + reg));
287}
288
289static unsigned int regmap_mmio_ioread16be(struct regmap_mmio_context *ctx,
290					   unsigned int reg)
291{
292	return ioread16be(ctx->regs + reg);
293}
294
295static unsigned int regmap_mmio_read32le(struct regmap_mmio_context *ctx,
296				         unsigned int reg)
297{
298	return readl(ctx->regs + reg);
299}
300
301static unsigned int regmap_mmio_read32le_relaxed(struct regmap_mmio_context *ctx,
302						 unsigned int reg)
303{
304	return readl_relaxed(ctx->regs + reg);
305}
306
307static unsigned int regmap_mmio_ioread32le(struct regmap_mmio_context *ctx,
308					   unsigned int reg)
309{
310	return ioread32(ctx->regs + reg);
311}
312
313static unsigned int regmap_mmio_read32be(struct regmap_mmio_context *ctx,
314				         unsigned int reg)
315{
316	return swab32(readl(ctx->regs + reg));
317}
318
319static unsigned int regmap_mmio_ioread32be(struct regmap_mmio_context *ctx,
320					   unsigned int reg)
321{
322	return ioread32be(ctx->regs + reg);
323}
324
325static int regmap_mmio_read(void *context, unsigned int reg, unsigned int *val)
326{
327	struct regmap_mmio_context *ctx = context;
 
328	int ret;
329
330	if (!IS_ERR(ctx->clk)) {
331		ret = clk_enable(ctx->clk);
332		if (ret < 0)
333			return ret;
334	}
335
336	*val = ctx->reg_read(ctx, reg);
337
338	if (!IS_ERR(ctx->clk))
339		clk_disable(ctx->clk);
340
341	return 0;
342}
343
344static int regmap_mmio_noinc_read(void *context, unsigned int reg,
345				  void *val, size_t val_count)
346{
347	struct regmap_mmio_context *ctx = context;
348	int ret = 0;
349
350	if (!IS_ERR(ctx->clk)) {
351		ret = clk_enable(ctx->clk);
352		if (ret < 0)
353			return ret;
354	}
355
356	switch (ctx->val_bytes) {
357	case 1:
358		readsb(ctx->regs + reg, (u8 *)val, val_count);
359		break;
360	case 2:
361		readsw(ctx->regs + reg, (u16 *)val, val_count);
362		break;
363	case 4:
364		readsl(ctx->regs + reg, (u32 *)val, val_count);
365		break;
366#ifdef CONFIG_64BIT
367	case 8:
368		readsq(ctx->regs + reg, (u64 *)val, val_count);
369		break;
370#endif
371	default:
372		ret = -EINVAL;
373		goto out_clk;
374	}
375
376	/*
377	 * There are no native, assembly-optimized write single register
378	 * operations for big endian, so fall back to emulation if this
379	 * is needed. (Single bytes are fine, they are not affected by
380	 * endianness.)
381	 */
382	if (ctx->big_endian && (ctx->val_bytes > 1)) {
383		switch (ctx->val_bytes) {
 
 
 
384		case 2:
385			swab16_array(val, val_count);
386			break;
387		case 4:
388			swab32_array(val, val_count);
389			break;
390#ifdef CONFIG_64BIT
391		case 8:
392			swab64_array(val, val_count);
393			break;
394#endif
395		default:
396			ret = -EINVAL;
397			break;
398		}
 
 
 
399	}
400
401out_clk:
402	if (!IS_ERR(ctx->clk))
403		clk_disable(ctx->clk);
404
405	return ret;
406}
407
408
409static void regmap_mmio_free_context(void *context)
410{
411	struct regmap_mmio_context *ctx = context;
412
413	if (!IS_ERR(ctx->clk)) {
414		clk_unprepare(ctx->clk);
415		if (!ctx->attached_clk)
416			clk_put(ctx->clk);
417	}
418	kfree(context);
419}
420
421static const struct regmap_bus regmap_mmio = {
422	.fast_io = true,
423	.reg_write = regmap_mmio_write,
424	.reg_read = regmap_mmio_read,
425	.reg_noinc_write = regmap_mmio_noinc_write,
426	.reg_noinc_read = regmap_mmio_noinc_read,
427	.free_context = regmap_mmio_free_context,
428	.val_format_endian_default = REGMAP_ENDIAN_LITTLE,
 
429};
430
431static struct regmap_mmio_context *regmap_mmio_gen_context(struct device *dev,
432					const char *clk_id,
433					void __iomem *regs,
434					const struct regmap_config *config)
435{
436	struct regmap_mmio_context *ctx;
437	int min_stride;
438	int ret;
439
440	ret = regmap_mmio_regbits_check(config->reg_bits);
441	if (ret)
442		return ERR_PTR(ret);
443
444	if (config->pad_bits)
445		return ERR_PTR(-EINVAL);
446
447	min_stride = regmap_mmio_get_min_stride(config->val_bits);
448	if (min_stride < 0)
449		return ERR_PTR(min_stride);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
450
451	if (config->reg_stride < min_stride)
452		return ERR_PTR(-EINVAL);
453
454	if (config->use_relaxed_mmio && config->io_port)
 
 
 
 
455		return ERR_PTR(-EINVAL);
 
456
457	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
458	if (!ctx)
459		return ERR_PTR(-ENOMEM);
460
461	ctx->regs = regs;
462	ctx->val_bytes = config->val_bits / 8;
 
 
463	ctx->clk = ERR_PTR(-ENODEV);
464
465	switch (regmap_get_val_endian(dev, &regmap_mmio, config)) {
466	case REGMAP_ENDIAN_DEFAULT:
467	case REGMAP_ENDIAN_LITTLE:
468#ifdef __LITTLE_ENDIAN
469	case REGMAP_ENDIAN_NATIVE:
470#endif
471		switch (config->val_bits) {
472		case 8:
473			if (config->io_port) {
474				ctx->reg_read = regmap_mmio_ioread8;
475				ctx->reg_write = regmap_mmio_iowrite8;
476			} else if (config->use_relaxed_mmio) {
477				ctx->reg_read = regmap_mmio_read8_relaxed;
478				ctx->reg_write = regmap_mmio_write8_relaxed;
479			} else {
480				ctx->reg_read = regmap_mmio_read8;
481				ctx->reg_write = regmap_mmio_write8;
482			}
483			break;
484		case 16:
485			if (config->io_port) {
486				ctx->reg_read = regmap_mmio_ioread16le;
487				ctx->reg_write = regmap_mmio_iowrite16le;
488			} else if (config->use_relaxed_mmio) {
489				ctx->reg_read = regmap_mmio_read16le_relaxed;
490				ctx->reg_write = regmap_mmio_write16le_relaxed;
491			} else {
492				ctx->reg_read = regmap_mmio_read16le;
493				ctx->reg_write = regmap_mmio_write16le;
494			}
495			break;
496		case 32:
497			if (config->io_port) {
498				ctx->reg_read = regmap_mmio_ioread32le;
499				ctx->reg_write = regmap_mmio_iowrite32le;
500			} else if (config->use_relaxed_mmio) {
501				ctx->reg_read = regmap_mmio_read32le_relaxed;
502				ctx->reg_write = regmap_mmio_write32le_relaxed;
503			} else {
504				ctx->reg_read = regmap_mmio_read32le;
505				ctx->reg_write = regmap_mmio_write32le;
506			}
507			break;
508		default:
509			ret = -EINVAL;
510			goto err_free;
511		}
512		break;
513	case REGMAP_ENDIAN_BIG:
514#ifdef __BIG_ENDIAN
515	case REGMAP_ENDIAN_NATIVE:
516#endif
517		ctx->big_endian = true;
518		switch (config->val_bits) {
519		case 8:
520			if (config->io_port) {
521				ctx->reg_read = regmap_mmio_ioread8;
522				ctx->reg_write = regmap_mmio_iowrite8;
523			} else {
524				ctx->reg_read = regmap_mmio_read8;
525				ctx->reg_write = regmap_mmio_write8;
526			}
527			break;
528		case 16:
529			if (config->io_port) {
530				ctx->reg_read = regmap_mmio_ioread16be;
531				ctx->reg_write = regmap_mmio_iowrite16be;
532			} else {
533				ctx->reg_read = regmap_mmio_read16be;
534				ctx->reg_write = regmap_mmio_write16be;
535			}
536			break;
537		case 32:
538			if (config->io_port) {
539				ctx->reg_read = regmap_mmio_ioread32be;
540				ctx->reg_write = regmap_mmio_iowrite32be;
541			} else {
542				ctx->reg_read = regmap_mmio_read32be;
543				ctx->reg_write = regmap_mmio_write32be;
544			}
545			break;
546		default:
547			ret = -EINVAL;
548			goto err_free;
549		}
550		break;
551	default:
552		ret = -EINVAL;
553		goto err_free;
554	}
555
556	if (clk_id == NULL)
557		return ctx;
558
559	ctx->clk = clk_get(dev, clk_id);
560	if (IS_ERR(ctx->clk)) {
561		ret = PTR_ERR(ctx->clk);
562		goto err_free;
563	}
564
565	ret = clk_prepare(ctx->clk);
566	if (ret < 0) {
567		clk_put(ctx->clk);
568		goto err_free;
569	}
570
571	return ctx;
572
573err_free:
574	kfree(ctx);
575
576	return ERR_PTR(ret);
577}
578
579struct regmap *__regmap_init_mmio_clk(struct device *dev, const char *clk_id,
580				      void __iomem *regs,
581				      const struct regmap_config *config,
582				      struct lock_class_key *lock_key,
583				      const char *lock_name)
 
 
 
 
 
 
 
 
 
584{
585	struct regmap_mmio_context *ctx;
586
587	ctx = regmap_mmio_gen_context(dev, clk_id, regs, config);
588	if (IS_ERR(ctx))
589		return ERR_CAST(ctx);
590
591	return __regmap_init(dev, &regmap_mmio, ctx, config,
592			     lock_key, lock_name);
593}
594EXPORT_SYMBOL_GPL(__regmap_init_mmio_clk);
595
596struct regmap *__devm_regmap_init_mmio_clk(struct device *dev,
597					   const char *clk_id,
598					   void __iomem *regs,
599					   const struct regmap_config *config,
600					   struct lock_class_key *lock_key,
601					   const char *lock_name)
 
 
 
 
 
 
 
 
 
602{
603	struct regmap_mmio_context *ctx;
604
605	ctx = regmap_mmio_gen_context(dev, clk_id, regs, config);
606	if (IS_ERR(ctx))
607		return ERR_CAST(ctx);
608
609	return __devm_regmap_init(dev, &regmap_mmio, ctx, config,
610				  lock_key, lock_name);
611}
612EXPORT_SYMBOL_GPL(__devm_regmap_init_mmio_clk);
613
614int regmap_mmio_attach_clk(struct regmap *map, struct clk *clk)
615{
616	struct regmap_mmio_context *ctx = map->bus_context;
617
618	ctx->clk = clk;
619	ctx->attached_clk = true;
620
621	return clk_prepare(ctx->clk);
622}
623EXPORT_SYMBOL_GPL(regmap_mmio_attach_clk);
624
625void regmap_mmio_detach_clk(struct regmap *map)
626{
627	struct regmap_mmio_context *ctx = map->bus_context;
628
629	clk_unprepare(ctx->clk);
630
631	ctx->attached_clk = false;
632	ctx->clk = NULL;
633}
634EXPORT_SYMBOL_GPL(regmap_mmio_detach_clk);
635
636MODULE_LICENSE("GPL v2");