Loading...
1/*
2 * GPIO driver for Fintek Super-I/O F71882 and F71889
3 *
4 * Copyright (C) 2010-2013 LaCie
5 *
6 * Author: Simon Guinot <simon.guinot@sequanux.org>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
14#include <linux/module.h>
15#include <linux/init.h>
16#include <linux/platform_device.h>
17#include <linux/io.h>
18#include <linux/gpio.h>
19
20#define DRVNAME "gpio-f7188x"
21
22/*
23 * Super-I/O registers
24 */
25#define SIO_LDSEL 0x07 /* Logical device select */
26#define SIO_DEVID 0x20 /* Device ID (2 bytes) */
27#define SIO_DEVREV 0x22 /* Device revision */
28#define SIO_MANID 0x23 /* Fintek ID (2 bytes) */
29
30#define SIO_LD_GPIO 0x06 /* GPIO logical device */
31#define SIO_UNLOCK_KEY 0x87 /* Key to enable Super-I/O */
32#define SIO_LOCK_KEY 0xAA /* Key to disable Super-I/O */
33
34#define SIO_FINTEK_ID 0x1934 /* Manufacturer ID */
35#define SIO_F71882_ID 0x0541 /* F71882 chipset ID */
36#define SIO_F71889_ID 0x0909 /* F71889 chipset ID */
37
38enum chips { f71882fg, f71889f };
39
40static const char * const f7188x_names[] = {
41 "f71882fg",
42 "f71889f",
43};
44
45struct f7188x_sio {
46 int addr;
47 enum chips type;
48};
49
50struct f7188x_gpio_bank {
51 struct gpio_chip chip;
52 unsigned int regbase;
53 struct f7188x_gpio_data *data;
54};
55
56struct f7188x_gpio_data {
57 struct f7188x_sio *sio;
58 int nr_bank;
59 struct f7188x_gpio_bank *bank;
60};
61
62/*
63 * Super-I/O functions.
64 */
65
66static inline int superio_inb(int base, int reg)
67{
68 outb(reg, base);
69 return inb(base + 1);
70}
71
72static int superio_inw(int base, int reg)
73{
74 int val;
75
76 outb(reg++, base);
77 val = inb(base + 1) << 8;
78 outb(reg, base);
79 val |= inb(base + 1);
80
81 return val;
82}
83
84static inline void superio_outb(int base, int reg, int val)
85{
86 outb(reg, base);
87 outb(val, base + 1);
88}
89
90static inline int superio_enter(int base)
91{
92 /* Don't step on other drivers' I/O space by accident. */
93 if (!request_muxed_region(base, 2, DRVNAME)) {
94 pr_err(DRVNAME "I/O address 0x%04x already in use\n", base);
95 return -EBUSY;
96 }
97
98 /* According to the datasheet the key must be send twice. */
99 outb(SIO_UNLOCK_KEY, base);
100 outb(SIO_UNLOCK_KEY, base);
101
102 return 0;
103}
104
105static inline void superio_select(int base, int ld)
106{
107 outb(SIO_LDSEL, base);
108 outb(ld, base + 1);
109}
110
111static inline void superio_exit(int base)
112{
113 outb(SIO_LOCK_KEY, base);
114 release_region(base, 2);
115}
116
117/*
118 * GPIO chip.
119 */
120
121static int f7188x_gpio_direction_in(struct gpio_chip *chip, unsigned offset);
122static int f7188x_gpio_get(struct gpio_chip *chip, unsigned offset);
123static int f7188x_gpio_direction_out(struct gpio_chip *chip,
124 unsigned offset, int value);
125static void f7188x_gpio_set(struct gpio_chip *chip, unsigned offset, int value);
126
127#define F7188X_GPIO_BANK(_base, _ngpio, _regbase) \
128 { \
129 .chip = { \
130 .label = DRVNAME, \
131 .owner = THIS_MODULE, \
132 .direction_input = f7188x_gpio_direction_in, \
133 .get = f7188x_gpio_get, \
134 .direction_output = f7188x_gpio_direction_out, \
135 .set = f7188x_gpio_set, \
136 .base = _base, \
137 .ngpio = _ngpio, \
138 .can_sleep = true, \
139 }, \
140 .regbase = _regbase, \
141 }
142
143#define gpio_dir(base) (base + 0)
144#define gpio_data_out(base) (base + 1)
145#define gpio_data_in(base) (base + 2)
146/* Output mode register (0:open drain 1:push-pull). */
147#define gpio_out_mode(base) (base + 3)
148
149static struct f7188x_gpio_bank f71882_gpio_bank[] = {
150 F7188X_GPIO_BANK(0 , 8, 0xF0),
151 F7188X_GPIO_BANK(10, 8, 0xE0),
152 F7188X_GPIO_BANK(20, 8, 0xD0),
153 F7188X_GPIO_BANK(30, 4, 0xC0),
154 F7188X_GPIO_BANK(40, 4, 0xB0),
155};
156
157static struct f7188x_gpio_bank f71889_gpio_bank[] = {
158 F7188X_GPIO_BANK(0 , 7, 0xF0),
159 F7188X_GPIO_BANK(10, 7, 0xE0),
160 F7188X_GPIO_BANK(20, 8, 0xD0),
161 F7188X_GPIO_BANK(30, 8, 0xC0),
162 F7188X_GPIO_BANK(40, 8, 0xB0),
163 F7188X_GPIO_BANK(50, 5, 0xA0),
164 F7188X_GPIO_BANK(60, 8, 0x90),
165 F7188X_GPIO_BANK(70, 8, 0x80),
166};
167
168static int f7188x_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
169{
170 int err;
171 struct f7188x_gpio_bank *bank =
172 container_of(chip, struct f7188x_gpio_bank, chip);
173 struct f7188x_sio *sio = bank->data->sio;
174 u8 dir;
175
176 err = superio_enter(sio->addr);
177 if (err)
178 return err;
179 superio_select(sio->addr, SIO_LD_GPIO);
180
181 dir = superio_inb(sio->addr, gpio_dir(bank->regbase));
182 dir &= ~(1 << offset);
183 superio_outb(sio->addr, gpio_dir(bank->regbase), dir);
184
185 superio_exit(sio->addr);
186
187 return 0;
188}
189
190static int f7188x_gpio_get(struct gpio_chip *chip, unsigned offset)
191{
192 int err;
193 struct f7188x_gpio_bank *bank =
194 container_of(chip, struct f7188x_gpio_bank, chip);
195 struct f7188x_sio *sio = bank->data->sio;
196 u8 dir, data;
197
198 err = superio_enter(sio->addr);
199 if (err)
200 return err;
201 superio_select(sio->addr, SIO_LD_GPIO);
202
203 dir = superio_inb(sio->addr, gpio_dir(bank->regbase));
204 dir = !!(dir & (1 << offset));
205 if (dir)
206 data = superio_inb(sio->addr, gpio_data_out(bank->regbase));
207 else
208 data = superio_inb(sio->addr, gpio_data_in(bank->regbase));
209
210 superio_exit(sio->addr);
211
212 return !!(data & 1 << offset);
213}
214
215static int f7188x_gpio_direction_out(struct gpio_chip *chip,
216 unsigned offset, int value)
217{
218 int err;
219 struct f7188x_gpio_bank *bank =
220 container_of(chip, struct f7188x_gpio_bank, chip);
221 struct f7188x_sio *sio = bank->data->sio;
222 u8 dir, data_out;
223
224 err = superio_enter(sio->addr);
225 if (err)
226 return err;
227 superio_select(sio->addr, SIO_LD_GPIO);
228
229 data_out = superio_inb(sio->addr, gpio_data_out(bank->regbase));
230 if (value)
231 data_out |= (1 << offset);
232 else
233 data_out &= ~(1 << offset);
234 superio_outb(sio->addr, gpio_data_out(bank->regbase), data_out);
235
236 dir = superio_inb(sio->addr, gpio_dir(bank->regbase));
237 dir |= (1 << offset);
238 superio_outb(sio->addr, gpio_dir(bank->regbase), dir);
239
240 superio_exit(sio->addr);
241
242 return 0;
243}
244
245static void f7188x_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
246{
247 int err;
248 struct f7188x_gpio_bank *bank =
249 container_of(chip, struct f7188x_gpio_bank, chip);
250 struct f7188x_sio *sio = bank->data->sio;
251 u8 data_out;
252
253 err = superio_enter(sio->addr);
254 if (err)
255 return;
256 superio_select(sio->addr, SIO_LD_GPIO);
257
258 data_out = superio_inb(sio->addr, gpio_data_out(bank->regbase));
259 if (value)
260 data_out |= (1 << offset);
261 else
262 data_out &= ~(1 << offset);
263 superio_outb(sio->addr, gpio_data_out(bank->regbase), data_out);
264
265 superio_exit(sio->addr);
266}
267
268/*
269 * Platform device and driver.
270 */
271
272static int f7188x_gpio_probe(struct platform_device *pdev)
273{
274 int err;
275 int i;
276 struct f7188x_sio *sio = pdev->dev.platform_data;
277 struct f7188x_gpio_data *data;
278
279 data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
280 if (!data)
281 return -ENOMEM;
282
283 switch (sio->type) {
284 case f71882fg:
285 data->nr_bank = ARRAY_SIZE(f71882_gpio_bank);
286 data->bank = f71882_gpio_bank;
287 break;
288 case f71889f:
289 data->nr_bank = ARRAY_SIZE(f71889_gpio_bank);
290 data->bank = f71889_gpio_bank;
291 break;
292 default:
293 return -ENODEV;
294 }
295 data->sio = sio;
296
297 platform_set_drvdata(pdev, data);
298
299 /* For each GPIO bank, register a GPIO chip. */
300 for (i = 0; i < data->nr_bank; i++) {
301 struct f7188x_gpio_bank *bank = &data->bank[i];
302
303 bank->chip.dev = &pdev->dev;
304 bank->data = data;
305
306 err = gpiochip_add(&bank->chip);
307 if (err) {
308 dev_err(&pdev->dev,
309 "Failed to register gpiochip %d: %d\n",
310 i, err);
311 goto err_gpiochip;
312 }
313 }
314
315 return 0;
316
317err_gpiochip:
318 for (i = i - 1; i >= 0; i--) {
319 struct f7188x_gpio_bank *bank = &data->bank[i];
320 int tmp;
321
322 tmp = gpiochip_remove(&bank->chip);
323 if (tmp < 0)
324 dev_err(&pdev->dev,
325 "Failed to remove gpiochip %d: %d\n",
326 i, tmp);
327 }
328
329 return err;
330}
331
332static int f7188x_gpio_remove(struct platform_device *pdev)
333{
334 int err;
335 int i;
336 struct f7188x_gpio_data *data = platform_get_drvdata(pdev);
337
338 for (i = 0; i < data->nr_bank; i++) {
339 struct f7188x_gpio_bank *bank = &data->bank[i];
340
341 err = gpiochip_remove(&bank->chip);
342 if (err) {
343 dev_err(&pdev->dev,
344 "Failed to remove GPIO gpiochip %d: %d\n",
345 i, err);
346 return err;
347 }
348 }
349
350 return 0;
351}
352
353static int __init f7188x_find(int addr, struct f7188x_sio *sio)
354{
355 int err;
356 u16 devid;
357
358 err = superio_enter(addr);
359 if (err)
360 return err;
361
362 err = -ENODEV;
363 devid = superio_inw(addr, SIO_MANID);
364 if (devid != SIO_FINTEK_ID) {
365 pr_debug(DRVNAME ": Not a Fintek device at 0x%08x\n", addr);
366 goto err;
367 }
368
369 devid = superio_inw(addr, SIO_DEVID);
370 switch (devid) {
371 case SIO_F71882_ID:
372 sio->type = f71882fg;
373 break;
374 case SIO_F71889_ID:
375 sio->type = f71889f;
376 break;
377 default:
378 pr_info(DRVNAME ": Unsupported Fintek device 0x%04x\n", devid);
379 goto err;
380 }
381 sio->addr = addr;
382 err = 0;
383
384 pr_info(DRVNAME ": Found %s at %#x, revision %d\n",
385 f7188x_names[sio->type],
386 (unsigned int) addr,
387 (int) superio_inb(addr, SIO_DEVREV));
388
389err:
390 superio_exit(addr);
391 return err;
392}
393
394static struct platform_device *f7188x_gpio_pdev;
395
396static int __init
397f7188x_gpio_device_add(const struct f7188x_sio *sio)
398{
399 int err;
400
401 f7188x_gpio_pdev = platform_device_alloc(DRVNAME, -1);
402 if (!f7188x_gpio_pdev)
403 return -ENOMEM;
404
405 err = platform_device_add_data(f7188x_gpio_pdev,
406 sio, sizeof(*sio));
407 if (err) {
408 pr_err(DRVNAME "Platform data allocation failed\n");
409 goto err;
410 }
411
412 err = platform_device_add(f7188x_gpio_pdev);
413 if (err) {
414 pr_err(DRVNAME "Device addition failed\n");
415 goto err;
416 }
417
418 return 0;
419
420err:
421 platform_device_put(f7188x_gpio_pdev);
422
423 return err;
424}
425
426/*
427 * Try to match a supported Fintech device by reading the (hard-wired)
428 * configuration I/O ports. If available, then register both the platform
429 * device and driver to support the GPIOs.
430 */
431
432static struct platform_driver f7188x_gpio_driver = {
433 .driver = {
434 .owner = THIS_MODULE,
435 .name = DRVNAME,
436 },
437 .probe = f7188x_gpio_probe,
438 .remove = f7188x_gpio_remove,
439};
440
441static int __init f7188x_gpio_init(void)
442{
443 int err;
444 struct f7188x_sio sio;
445
446 if (f7188x_find(0x2e, &sio) &&
447 f7188x_find(0x4e, &sio))
448 return -ENODEV;
449
450 err = platform_driver_register(&f7188x_gpio_driver);
451 if (!err) {
452 err = f7188x_gpio_device_add(&sio);
453 if (err)
454 platform_driver_unregister(&f7188x_gpio_driver);
455 }
456
457 return err;
458}
459subsys_initcall(f7188x_gpio_init);
460
461static void __exit f7188x_gpio_exit(void)
462{
463 platform_device_unregister(f7188x_gpio_pdev);
464 platform_driver_unregister(&f7188x_gpio_driver);
465}
466module_exit(f7188x_gpio_exit);
467
468MODULE_DESCRIPTION("GPIO driver for Super-I/O chips F71882FG and F71889F");
469MODULE_AUTHOR("Simon Guinot <simon.guinot@sequanux.org>");
470MODULE_LICENSE("GPL");
1// SPDX-License-Identifier: GPL-2.0-or-later
2/*
3 * GPIO driver for Fintek Super-I/O F71869, F71869A, F71882, F71889 and F81866
4 *
5 * Copyright (C) 2010-2013 LaCie
6 *
7 * Author: Simon Guinot <simon.guinot@sequanux.org>
8 */
9
10#include <linux/module.h>
11#include <linux/init.h>
12#include <linux/platform_device.h>
13#include <linux/io.h>
14#include <linux/gpio/driver.h>
15#include <linux/bitops.h>
16
17#define DRVNAME "gpio-f7188x"
18
19/*
20 * Super-I/O registers
21 */
22#define SIO_LDSEL 0x07 /* Logical device select */
23#define SIO_DEVID 0x20 /* Device ID (2 bytes) */
24#define SIO_DEVREV 0x22 /* Device revision */
25#define SIO_MANID 0x23 /* Fintek ID (2 bytes) */
26
27#define SIO_LD_GPIO 0x06 /* GPIO logical device */
28#define SIO_UNLOCK_KEY 0x87 /* Key to enable Super-I/O */
29#define SIO_LOCK_KEY 0xAA /* Key to disable Super-I/O */
30
31#define SIO_FINTEK_ID 0x1934 /* Manufacturer ID */
32#define SIO_F71869_ID 0x0814 /* F71869 chipset ID */
33#define SIO_F71869A_ID 0x1007 /* F71869A chipset ID */
34#define SIO_F71882_ID 0x0541 /* F71882 chipset ID */
35#define SIO_F71889_ID 0x0909 /* F71889 chipset ID */
36#define SIO_F71889A_ID 0x1005 /* F71889A chipset ID */
37#define SIO_F81866_ID 0x1010 /* F81866 chipset ID */
38#define SIO_F81804_ID 0x1502 /* F81804 chipset ID, same for f81966 */
39
40
41enum chips { f71869, f71869a, f71882fg, f71889a, f71889f, f81866, f81804 };
42
43static const char * const f7188x_names[] = {
44 "f71869",
45 "f71869a",
46 "f71882fg",
47 "f71889a",
48 "f71889f",
49 "f81866",
50 "f81804",
51};
52
53struct f7188x_sio {
54 int addr;
55 enum chips type;
56};
57
58struct f7188x_gpio_bank {
59 struct gpio_chip chip;
60 unsigned int regbase;
61 struct f7188x_gpio_data *data;
62};
63
64struct f7188x_gpio_data {
65 struct f7188x_sio *sio;
66 int nr_bank;
67 struct f7188x_gpio_bank *bank;
68};
69
70/*
71 * Super-I/O functions.
72 */
73
74static inline int superio_inb(int base, int reg)
75{
76 outb(reg, base);
77 return inb(base + 1);
78}
79
80static int superio_inw(int base, int reg)
81{
82 int val;
83
84 outb(reg++, base);
85 val = inb(base + 1) << 8;
86 outb(reg, base);
87 val |= inb(base + 1);
88
89 return val;
90}
91
92static inline void superio_outb(int base, int reg, int val)
93{
94 outb(reg, base);
95 outb(val, base + 1);
96}
97
98static inline int superio_enter(int base)
99{
100 /* Don't step on other drivers' I/O space by accident. */
101 if (!request_muxed_region(base, 2, DRVNAME)) {
102 pr_err(DRVNAME "I/O address 0x%04x already in use\n", base);
103 return -EBUSY;
104 }
105
106 /* According to the datasheet the key must be send twice. */
107 outb(SIO_UNLOCK_KEY, base);
108 outb(SIO_UNLOCK_KEY, base);
109
110 return 0;
111}
112
113static inline void superio_select(int base, int ld)
114{
115 outb(SIO_LDSEL, base);
116 outb(ld, base + 1);
117}
118
119static inline void superio_exit(int base)
120{
121 outb(SIO_LOCK_KEY, base);
122 release_region(base, 2);
123}
124
125/*
126 * GPIO chip.
127 */
128
129static int f7188x_gpio_get_direction(struct gpio_chip *chip, unsigned offset);
130static int f7188x_gpio_direction_in(struct gpio_chip *chip, unsigned offset);
131static int f7188x_gpio_get(struct gpio_chip *chip, unsigned offset);
132static int f7188x_gpio_direction_out(struct gpio_chip *chip,
133 unsigned offset, int value);
134static void f7188x_gpio_set(struct gpio_chip *chip, unsigned offset, int value);
135static int f7188x_gpio_set_config(struct gpio_chip *chip, unsigned offset,
136 unsigned long config);
137
138#define F7188X_GPIO_BANK(_base, _ngpio, _regbase) \
139 { \
140 .chip = { \
141 .label = DRVNAME, \
142 .owner = THIS_MODULE, \
143 .get_direction = f7188x_gpio_get_direction, \
144 .direction_input = f7188x_gpio_direction_in, \
145 .get = f7188x_gpio_get, \
146 .direction_output = f7188x_gpio_direction_out, \
147 .set = f7188x_gpio_set, \
148 .set_config = f7188x_gpio_set_config, \
149 .base = _base, \
150 .ngpio = _ngpio, \
151 .can_sleep = true, \
152 }, \
153 .regbase = _regbase, \
154 }
155
156#define gpio_dir(base) (base + 0)
157#define gpio_data_out(base) (base + 1)
158#define gpio_data_in(base) (base + 2)
159/* Output mode register (0:open drain 1:push-pull). */
160#define gpio_out_mode(base) (base + 3)
161
162static struct f7188x_gpio_bank f71869_gpio_bank[] = {
163 F7188X_GPIO_BANK(0, 6, 0xF0),
164 F7188X_GPIO_BANK(10, 8, 0xE0),
165 F7188X_GPIO_BANK(20, 8, 0xD0),
166 F7188X_GPIO_BANK(30, 8, 0xC0),
167 F7188X_GPIO_BANK(40, 8, 0xB0),
168 F7188X_GPIO_BANK(50, 5, 0xA0),
169 F7188X_GPIO_BANK(60, 6, 0x90),
170};
171
172static struct f7188x_gpio_bank f71869a_gpio_bank[] = {
173 F7188X_GPIO_BANK(0, 6, 0xF0),
174 F7188X_GPIO_BANK(10, 8, 0xE0),
175 F7188X_GPIO_BANK(20, 8, 0xD0),
176 F7188X_GPIO_BANK(30, 8, 0xC0),
177 F7188X_GPIO_BANK(40, 8, 0xB0),
178 F7188X_GPIO_BANK(50, 5, 0xA0),
179 F7188X_GPIO_BANK(60, 8, 0x90),
180 F7188X_GPIO_BANK(70, 8, 0x80),
181};
182
183static struct f7188x_gpio_bank f71882_gpio_bank[] = {
184 F7188X_GPIO_BANK(0, 8, 0xF0),
185 F7188X_GPIO_BANK(10, 8, 0xE0),
186 F7188X_GPIO_BANK(20, 8, 0xD0),
187 F7188X_GPIO_BANK(30, 4, 0xC0),
188 F7188X_GPIO_BANK(40, 4, 0xB0),
189};
190
191static struct f7188x_gpio_bank f71889a_gpio_bank[] = {
192 F7188X_GPIO_BANK(0, 7, 0xF0),
193 F7188X_GPIO_BANK(10, 7, 0xE0),
194 F7188X_GPIO_BANK(20, 8, 0xD0),
195 F7188X_GPIO_BANK(30, 8, 0xC0),
196 F7188X_GPIO_BANK(40, 8, 0xB0),
197 F7188X_GPIO_BANK(50, 5, 0xA0),
198 F7188X_GPIO_BANK(60, 8, 0x90),
199 F7188X_GPIO_BANK(70, 8, 0x80),
200};
201
202static struct f7188x_gpio_bank f71889_gpio_bank[] = {
203 F7188X_GPIO_BANK(0, 7, 0xF0),
204 F7188X_GPIO_BANK(10, 7, 0xE0),
205 F7188X_GPIO_BANK(20, 8, 0xD0),
206 F7188X_GPIO_BANK(30, 8, 0xC0),
207 F7188X_GPIO_BANK(40, 8, 0xB0),
208 F7188X_GPIO_BANK(50, 5, 0xA0),
209 F7188X_GPIO_BANK(60, 8, 0x90),
210 F7188X_GPIO_BANK(70, 8, 0x80),
211};
212
213static struct f7188x_gpio_bank f81866_gpio_bank[] = {
214 F7188X_GPIO_BANK(0, 8, 0xF0),
215 F7188X_GPIO_BANK(10, 8, 0xE0),
216 F7188X_GPIO_BANK(20, 8, 0xD0),
217 F7188X_GPIO_BANK(30, 8, 0xC0),
218 F7188X_GPIO_BANK(40, 8, 0xB0),
219 F7188X_GPIO_BANK(50, 8, 0xA0),
220 F7188X_GPIO_BANK(60, 8, 0x90),
221 F7188X_GPIO_BANK(70, 8, 0x80),
222 F7188X_GPIO_BANK(80, 8, 0x88),
223};
224
225
226static struct f7188x_gpio_bank f81804_gpio_bank[] = {
227 F7188X_GPIO_BANK(0, 8, 0xF0),
228 F7188X_GPIO_BANK(10, 8, 0xE0),
229 F7188X_GPIO_BANK(20, 8, 0xD0),
230 F7188X_GPIO_BANK(50, 8, 0xA0),
231 F7188X_GPIO_BANK(60, 8, 0x90),
232 F7188X_GPIO_BANK(70, 8, 0x80),
233 F7188X_GPIO_BANK(90, 8, 0x98),
234};
235
236
237static int f7188x_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
238{
239 int err;
240 struct f7188x_gpio_bank *bank = gpiochip_get_data(chip);
241 struct f7188x_sio *sio = bank->data->sio;
242 u8 dir;
243
244 err = superio_enter(sio->addr);
245 if (err)
246 return err;
247 superio_select(sio->addr, SIO_LD_GPIO);
248
249 dir = superio_inb(sio->addr, gpio_dir(bank->regbase));
250
251 superio_exit(sio->addr);
252
253 return !(dir & 1 << offset);
254}
255
256static int f7188x_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
257{
258 int err;
259 struct f7188x_gpio_bank *bank = gpiochip_get_data(chip);
260 struct f7188x_sio *sio = bank->data->sio;
261 u8 dir;
262
263 err = superio_enter(sio->addr);
264 if (err)
265 return err;
266 superio_select(sio->addr, SIO_LD_GPIO);
267
268 dir = superio_inb(sio->addr, gpio_dir(bank->regbase));
269 dir &= ~BIT(offset);
270 superio_outb(sio->addr, gpio_dir(bank->regbase), dir);
271
272 superio_exit(sio->addr);
273
274 return 0;
275}
276
277static int f7188x_gpio_get(struct gpio_chip *chip, unsigned offset)
278{
279 int err;
280 struct f7188x_gpio_bank *bank = gpiochip_get_data(chip);
281 struct f7188x_sio *sio = bank->data->sio;
282 u8 dir, data;
283
284 err = superio_enter(sio->addr);
285 if (err)
286 return err;
287 superio_select(sio->addr, SIO_LD_GPIO);
288
289 dir = superio_inb(sio->addr, gpio_dir(bank->regbase));
290 dir = !!(dir & BIT(offset));
291 if (dir)
292 data = superio_inb(sio->addr, gpio_data_out(bank->regbase));
293 else
294 data = superio_inb(sio->addr, gpio_data_in(bank->regbase));
295
296 superio_exit(sio->addr);
297
298 return !!(data & BIT(offset));
299}
300
301static int f7188x_gpio_direction_out(struct gpio_chip *chip,
302 unsigned offset, int value)
303{
304 int err;
305 struct f7188x_gpio_bank *bank = gpiochip_get_data(chip);
306 struct f7188x_sio *sio = bank->data->sio;
307 u8 dir, data_out;
308
309 err = superio_enter(sio->addr);
310 if (err)
311 return err;
312 superio_select(sio->addr, SIO_LD_GPIO);
313
314 data_out = superio_inb(sio->addr, gpio_data_out(bank->regbase));
315 if (value)
316 data_out |= BIT(offset);
317 else
318 data_out &= ~BIT(offset);
319 superio_outb(sio->addr, gpio_data_out(bank->regbase), data_out);
320
321 dir = superio_inb(sio->addr, gpio_dir(bank->regbase));
322 dir |= BIT(offset);
323 superio_outb(sio->addr, gpio_dir(bank->regbase), dir);
324
325 superio_exit(sio->addr);
326
327 return 0;
328}
329
330static void f7188x_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
331{
332 int err;
333 struct f7188x_gpio_bank *bank = gpiochip_get_data(chip);
334 struct f7188x_sio *sio = bank->data->sio;
335 u8 data_out;
336
337 err = superio_enter(sio->addr);
338 if (err)
339 return;
340 superio_select(sio->addr, SIO_LD_GPIO);
341
342 data_out = superio_inb(sio->addr, gpio_data_out(bank->regbase));
343 if (value)
344 data_out |= BIT(offset);
345 else
346 data_out &= ~BIT(offset);
347 superio_outb(sio->addr, gpio_data_out(bank->regbase), data_out);
348
349 superio_exit(sio->addr);
350}
351
352static int f7188x_gpio_set_config(struct gpio_chip *chip, unsigned offset,
353 unsigned long config)
354{
355 int err;
356 enum pin_config_param param = pinconf_to_config_param(config);
357 struct f7188x_gpio_bank *bank = gpiochip_get_data(chip);
358 struct f7188x_sio *sio = bank->data->sio;
359 u8 data;
360
361 if (param != PIN_CONFIG_DRIVE_OPEN_DRAIN &&
362 param != PIN_CONFIG_DRIVE_PUSH_PULL)
363 return -ENOTSUPP;
364
365 err = superio_enter(sio->addr);
366 if (err)
367 return err;
368 superio_select(sio->addr, SIO_LD_GPIO);
369
370 data = superio_inb(sio->addr, gpio_out_mode(bank->regbase));
371 if (param == PIN_CONFIG_DRIVE_OPEN_DRAIN)
372 data &= ~BIT(offset);
373 else
374 data |= BIT(offset);
375 superio_outb(sio->addr, gpio_out_mode(bank->regbase), data);
376
377 superio_exit(sio->addr);
378 return 0;
379}
380
381/*
382 * Platform device and driver.
383 */
384
385static int f7188x_gpio_probe(struct platform_device *pdev)
386{
387 int err;
388 int i;
389 struct f7188x_sio *sio = dev_get_platdata(&pdev->dev);
390 struct f7188x_gpio_data *data;
391
392 data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
393 if (!data)
394 return -ENOMEM;
395
396 switch (sio->type) {
397 case f71869:
398 data->nr_bank = ARRAY_SIZE(f71869_gpio_bank);
399 data->bank = f71869_gpio_bank;
400 break;
401 case f71869a:
402 data->nr_bank = ARRAY_SIZE(f71869a_gpio_bank);
403 data->bank = f71869a_gpio_bank;
404 break;
405 case f71882fg:
406 data->nr_bank = ARRAY_SIZE(f71882_gpio_bank);
407 data->bank = f71882_gpio_bank;
408 break;
409 case f71889a:
410 data->nr_bank = ARRAY_SIZE(f71889a_gpio_bank);
411 data->bank = f71889a_gpio_bank;
412 break;
413 case f71889f:
414 data->nr_bank = ARRAY_SIZE(f71889_gpio_bank);
415 data->bank = f71889_gpio_bank;
416 break;
417 case f81866:
418 data->nr_bank = ARRAY_SIZE(f81866_gpio_bank);
419 data->bank = f81866_gpio_bank;
420 break;
421 case f81804:
422 data->nr_bank = ARRAY_SIZE(f81804_gpio_bank);
423 data->bank = f81804_gpio_bank;
424 break;
425 default:
426 return -ENODEV;
427 }
428 data->sio = sio;
429
430 platform_set_drvdata(pdev, data);
431
432 /* For each GPIO bank, register a GPIO chip. */
433 for (i = 0; i < data->nr_bank; i++) {
434 struct f7188x_gpio_bank *bank = &data->bank[i];
435
436 bank->chip.parent = &pdev->dev;
437 bank->data = data;
438
439 err = devm_gpiochip_add_data(&pdev->dev, &bank->chip, bank);
440 if (err) {
441 dev_err(&pdev->dev,
442 "Failed to register gpiochip %d: %d\n",
443 i, err);
444 return err;
445 }
446 }
447
448 return 0;
449}
450
451static int __init f7188x_find(int addr, struct f7188x_sio *sio)
452{
453 int err;
454 u16 devid;
455
456 err = superio_enter(addr);
457 if (err)
458 return err;
459
460 err = -ENODEV;
461 devid = superio_inw(addr, SIO_MANID);
462 if (devid != SIO_FINTEK_ID) {
463 pr_debug(DRVNAME ": Not a Fintek device at 0x%08x\n", addr);
464 goto err;
465 }
466
467 devid = superio_inw(addr, SIO_DEVID);
468 switch (devid) {
469 case SIO_F71869_ID:
470 sio->type = f71869;
471 break;
472 case SIO_F71869A_ID:
473 sio->type = f71869a;
474 break;
475 case SIO_F71882_ID:
476 sio->type = f71882fg;
477 break;
478 case SIO_F71889A_ID:
479 sio->type = f71889a;
480 break;
481 case SIO_F71889_ID:
482 sio->type = f71889f;
483 break;
484 case SIO_F81866_ID:
485 sio->type = f81866;
486 break;
487 case SIO_F81804_ID:
488 sio->type = f81804;
489 break;
490 default:
491 pr_info(DRVNAME ": Unsupported Fintek device 0x%04x\n", devid);
492 goto err;
493 }
494 sio->addr = addr;
495 err = 0;
496
497 pr_info(DRVNAME ": Found %s at %#x, revision %d\n",
498 f7188x_names[sio->type],
499 (unsigned int) addr,
500 (int) superio_inb(addr, SIO_DEVREV));
501
502err:
503 superio_exit(addr);
504 return err;
505}
506
507static struct platform_device *f7188x_gpio_pdev;
508
509static int __init
510f7188x_gpio_device_add(const struct f7188x_sio *sio)
511{
512 int err;
513
514 f7188x_gpio_pdev = platform_device_alloc(DRVNAME, -1);
515 if (!f7188x_gpio_pdev)
516 return -ENOMEM;
517
518 err = platform_device_add_data(f7188x_gpio_pdev,
519 sio, sizeof(*sio));
520 if (err) {
521 pr_err(DRVNAME "Platform data allocation failed\n");
522 goto err;
523 }
524
525 err = platform_device_add(f7188x_gpio_pdev);
526 if (err) {
527 pr_err(DRVNAME "Device addition failed\n");
528 goto err;
529 }
530
531 return 0;
532
533err:
534 platform_device_put(f7188x_gpio_pdev);
535
536 return err;
537}
538
539/*
540 * Try to match a supported Fintek device by reading the (hard-wired)
541 * configuration I/O ports. If available, then register both the platform
542 * device and driver to support the GPIOs.
543 */
544
545static struct platform_driver f7188x_gpio_driver = {
546 .driver = {
547 .name = DRVNAME,
548 },
549 .probe = f7188x_gpio_probe,
550};
551
552static int __init f7188x_gpio_init(void)
553{
554 int err;
555 struct f7188x_sio sio;
556
557 if (f7188x_find(0x2e, &sio) &&
558 f7188x_find(0x4e, &sio))
559 return -ENODEV;
560
561 err = platform_driver_register(&f7188x_gpio_driver);
562 if (!err) {
563 err = f7188x_gpio_device_add(&sio);
564 if (err)
565 platform_driver_unregister(&f7188x_gpio_driver);
566 }
567
568 return err;
569}
570subsys_initcall(f7188x_gpio_init);
571
572static void __exit f7188x_gpio_exit(void)
573{
574 platform_device_unregister(f7188x_gpio_pdev);
575 platform_driver_unregister(&f7188x_gpio_driver);
576}
577module_exit(f7188x_gpio_exit);
578
579MODULE_DESCRIPTION("GPIO driver for Super-I/O chips F71869, F71869A, F71882FG, F71889A, F71889F and F81866");
580MODULE_AUTHOR("Simon Guinot <simon.guinot@sequanux.org>");
581MODULE_LICENSE("GPL");