Loading...
1#include <linux/module.h>
2#include <linux/kernel.h>
3#include <linux/init.h>
4#include <linux/platform_device.h>
5#include <linux/dma-mapping.h>
6#include <linux/spi/pxa2xx_spi.h>
7#include <linux/i2c/pxa-i2c.h>
8
9#include <mach/udc.h>
10#include <linux/platform_data/usb-pxa3xx-ulpi.h>
11#include <linux/platform_data/video-pxafb.h>
12#include <linux/platform_data/mmc-pxamci.h>
13#include <linux/platform_data/irda-pxaficp.h>
14#include <mach/irqs.h>
15#include <linux/platform_data/usb-ohci-pxa27x.h>
16#include <linux/platform_data/keypad-pxa27x.h>
17#include <linux/platform_data/camera-pxa.h>
18#include <mach/audio.h>
19#include <mach/hardware.h>
20#include <linux/platform_data/mtd-nand-pxa3xx.h>
21
22#include "devices.h"
23#include "generic.h"
24
25void __init pxa_register_device(struct platform_device *dev, void *data)
26{
27 int ret;
28
29 dev->dev.platform_data = data;
30
31 ret = platform_device_register(dev);
32 if (ret)
33 dev_err(&dev->dev, "unable to register device: %d\n", ret);
34}
35
36static struct resource pxa_resource_pmu = {
37 .start = IRQ_PMU,
38 .end = IRQ_PMU,
39 .flags = IORESOURCE_IRQ,
40};
41
42struct platform_device pxa_device_pmu = {
43 .name = "arm-pmu",
44 .id = -1,
45 .resource = &pxa_resource_pmu,
46 .num_resources = 1,
47};
48
49static struct resource pxamci_resources[] = {
50 [0] = {
51 .start = 0x41100000,
52 .end = 0x41100fff,
53 .flags = IORESOURCE_MEM,
54 },
55 [1] = {
56 .start = IRQ_MMC,
57 .end = IRQ_MMC,
58 .flags = IORESOURCE_IRQ,
59 },
60 [2] = {
61 .start = 21,
62 .end = 21,
63 .flags = IORESOURCE_DMA,
64 },
65 [3] = {
66 .start = 22,
67 .end = 22,
68 .flags = IORESOURCE_DMA,
69 },
70};
71
72static u64 pxamci_dmamask = 0xffffffffUL;
73
74struct platform_device pxa_device_mci = {
75 .name = "pxa2xx-mci",
76 .id = 0,
77 .dev = {
78 .dma_mask = &pxamci_dmamask,
79 .coherent_dma_mask = 0xffffffff,
80 },
81 .num_resources = ARRAY_SIZE(pxamci_resources),
82 .resource = pxamci_resources,
83};
84
85void __init pxa_set_mci_info(struct pxamci_platform_data *info)
86{
87 pxa_register_device(&pxa_device_mci, info);
88}
89
90
91static struct pxa2xx_udc_mach_info pxa_udc_info = {
92 .gpio_pullup = -1,
93};
94
95void __init pxa_set_udc_info(struct pxa2xx_udc_mach_info *info)
96{
97 memcpy(&pxa_udc_info, info, sizeof *info);
98}
99
100static struct resource pxa2xx_udc_resources[] = {
101 [0] = {
102 .start = 0x40600000,
103 .end = 0x4060ffff,
104 .flags = IORESOURCE_MEM,
105 },
106 [1] = {
107 .start = IRQ_USB,
108 .end = IRQ_USB,
109 .flags = IORESOURCE_IRQ,
110 },
111};
112
113static u64 udc_dma_mask = ~(u32)0;
114
115struct platform_device pxa25x_device_udc = {
116 .name = "pxa25x-udc",
117 .id = -1,
118 .resource = pxa2xx_udc_resources,
119 .num_resources = ARRAY_SIZE(pxa2xx_udc_resources),
120 .dev = {
121 .platform_data = &pxa_udc_info,
122 .dma_mask = &udc_dma_mask,
123 }
124};
125
126struct platform_device pxa27x_device_udc = {
127 .name = "pxa27x-udc",
128 .id = -1,
129 .resource = pxa2xx_udc_resources,
130 .num_resources = ARRAY_SIZE(pxa2xx_udc_resources),
131 .dev = {
132 .platform_data = &pxa_udc_info,
133 .dma_mask = &udc_dma_mask,
134 }
135};
136
137#ifdef CONFIG_PXA3xx
138static struct resource pxa3xx_u2d_resources[] = {
139 [0] = {
140 .start = 0x54100000,
141 .end = 0x54100fff,
142 .flags = IORESOURCE_MEM,
143 },
144 [1] = {
145 .start = IRQ_USB2,
146 .end = IRQ_USB2,
147 .flags = IORESOURCE_IRQ,
148 },
149};
150
151struct platform_device pxa3xx_device_u2d = {
152 .name = "pxa3xx-u2d",
153 .id = -1,
154 .resource = pxa3xx_u2d_resources,
155 .num_resources = ARRAY_SIZE(pxa3xx_u2d_resources),
156};
157
158void __init pxa3xx_set_u2d_info(struct pxa3xx_u2d_platform_data *info)
159{
160 pxa_register_device(&pxa3xx_device_u2d, info);
161}
162#endif /* CONFIG_PXA3xx */
163
164static struct resource pxafb_resources[] = {
165 [0] = {
166 .start = 0x44000000,
167 .end = 0x4400ffff,
168 .flags = IORESOURCE_MEM,
169 },
170 [1] = {
171 .start = IRQ_LCD,
172 .end = IRQ_LCD,
173 .flags = IORESOURCE_IRQ,
174 },
175};
176
177static u64 fb_dma_mask = ~(u64)0;
178
179struct platform_device pxa_device_fb = {
180 .name = "pxa2xx-fb",
181 .id = -1,
182 .dev = {
183 .dma_mask = &fb_dma_mask,
184 .coherent_dma_mask = 0xffffffff,
185 },
186 .num_resources = ARRAY_SIZE(pxafb_resources),
187 .resource = pxafb_resources,
188};
189
190void __init pxa_set_fb_info(struct device *parent, struct pxafb_mach_info *info)
191{
192 pxa_device_fb.dev.parent = parent;
193 pxa_register_device(&pxa_device_fb, info);
194}
195
196static struct resource pxa_resource_ffuart[] = {
197 {
198 .start = 0x40100000,
199 .end = 0x40100023,
200 .flags = IORESOURCE_MEM,
201 }, {
202 .start = IRQ_FFUART,
203 .end = IRQ_FFUART,
204 .flags = IORESOURCE_IRQ,
205 }
206};
207
208struct platform_device pxa_device_ffuart = {
209 .name = "pxa2xx-uart",
210 .id = 0,
211 .resource = pxa_resource_ffuart,
212 .num_resources = ARRAY_SIZE(pxa_resource_ffuart),
213};
214
215void __init pxa_set_ffuart_info(void *info)
216{
217 pxa_register_device(&pxa_device_ffuart, info);
218}
219
220static struct resource pxa_resource_btuart[] = {
221 {
222 .start = 0x40200000,
223 .end = 0x40200023,
224 .flags = IORESOURCE_MEM,
225 }, {
226 .start = IRQ_BTUART,
227 .end = IRQ_BTUART,
228 .flags = IORESOURCE_IRQ,
229 }
230};
231
232struct platform_device pxa_device_btuart = {
233 .name = "pxa2xx-uart",
234 .id = 1,
235 .resource = pxa_resource_btuart,
236 .num_resources = ARRAY_SIZE(pxa_resource_btuart),
237};
238
239void __init pxa_set_btuart_info(void *info)
240{
241 pxa_register_device(&pxa_device_btuart, info);
242}
243
244static struct resource pxa_resource_stuart[] = {
245 {
246 .start = 0x40700000,
247 .end = 0x40700023,
248 .flags = IORESOURCE_MEM,
249 }, {
250 .start = IRQ_STUART,
251 .end = IRQ_STUART,
252 .flags = IORESOURCE_IRQ,
253 }
254};
255
256struct platform_device pxa_device_stuart = {
257 .name = "pxa2xx-uart",
258 .id = 2,
259 .resource = pxa_resource_stuart,
260 .num_resources = ARRAY_SIZE(pxa_resource_stuart),
261};
262
263void __init pxa_set_stuart_info(void *info)
264{
265 pxa_register_device(&pxa_device_stuart, info);
266}
267
268static struct resource pxa_resource_hwuart[] = {
269 {
270 .start = 0x41600000,
271 .end = 0x4160002F,
272 .flags = IORESOURCE_MEM,
273 }, {
274 .start = IRQ_HWUART,
275 .end = IRQ_HWUART,
276 .flags = IORESOURCE_IRQ,
277 }
278};
279
280struct platform_device pxa_device_hwuart = {
281 .name = "pxa2xx-uart",
282 .id = 3,
283 .resource = pxa_resource_hwuart,
284 .num_resources = ARRAY_SIZE(pxa_resource_hwuart),
285};
286
287void __init pxa_set_hwuart_info(void *info)
288{
289 if (cpu_is_pxa255())
290 pxa_register_device(&pxa_device_hwuart, info);
291 else
292 pr_info("UART: Ignoring attempt to register HWUART on non-PXA255 hardware");
293}
294
295static struct resource pxai2c_resources[] = {
296 {
297 .start = 0x40301680,
298 .end = 0x403016a3,
299 .flags = IORESOURCE_MEM,
300 }, {
301 .start = IRQ_I2C,
302 .end = IRQ_I2C,
303 .flags = IORESOURCE_IRQ,
304 },
305};
306
307struct platform_device pxa_device_i2c = {
308 .name = "pxa2xx-i2c",
309 .id = 0,
310 .resource = pxai2c_resources,
311 .num_resources = ARRAY_SIZE(pxai2c_resources),
312};
313
314void __init pxa_set_i2c_info(struct i2c_pxa_platform_data *info)
315{
316 pxa_register_device(&pxa_device_i2c, info);
317}
318
319#ifdef CONFIG_PXA27x
320static struct resource pxa27x_resources_i2c_power[] = {
321 {
322 .start = 0x40f00180,
323 .end = 0x40f001a3,
324 .flags = IORESOURCE_MEM,
325 }, {
326 .start = IRQ_PWRI2C,
327 .end = IRQ_PWRI2C,
328 .flags = IORESOURCE_IRQ,
329 },
330};
331
332struct platform_device pxa27x_device_i2c_power = {
333 .name = "pxa2xx-i2c",
334 .id = 1,
335 .resource = pxa27x_resources_i2c_power,
336 .num_resources = ARRAY_SIZE(pxa27x_resources_i2c_power),
337};
338#endif
339
340static struct resource pxai2s_resources[] = {
341 {
342 .start = 0x40400000,
343 .end = 0x40400083,
344 .flags = IORESOURCE_MEM,
345 }, {
346 .start = IRQ_I2S,
347 .end = IRQ_I2S,
348 .flags = IORESOURCE_IRQ,
349 },
350};
351
352struct platform_device pxa_device_i2s = {
353 .name = "pxa2xx-i2s",
354 .id = -1,
355 .resource = pxai2s_resources,
356 .num_resources = ARRAY_SIZE(pxai2s_resources),
357};
358
359struct platform_device pxa_device_asoc_ssp1 = {
360 .name = "pxa-ssp-dai",
361 .id = 0,
362};
363
364struct platform_device pxa_device_asoc_ssp2= {
365 .name = "pxa-ssp-dai",
366 .id = 1,
367};
368
369struct platform_device pxa_device_asoc_ssp3 = {
370 .name = "pxa-ssp-dai",
371 .id = 2,
372};
373
374struct platform_device pxa_device_asoc_ssp4 = {
375 .name = "pxa-ssp-dai",
376 .id = 3,
377};
378
379struct platform_device pxa_device_asoc_platform = {
380 .name = "pxa-pcm-audio",
381 .id = -1,
382};
383
384static u64 pxaficp_dmamask = ~(u32)0;
385
386static struct resource pxa_ir_resources[] = {
387 [0] = {
388 .start = IRQ_STUART,
389 .end = IRQ_STUART,
390 .flags = IORESOURCE_IRQ,
391 },
392 [1] = {
393 .start = IRQ_ICP,
394 .end = IRQ_ICP,
395 .flags = IORESOURCE_IRQ,
396 },
397};
398
399struct platform_device pxa_device_ficp = {
400 .name = "pxa2xx-ir",
401 .id = -1,
402 .num_resources = ARRAY_SIZE(pxa_ir_resources),
403 .resource = pxa_ir_resources,
404 .dev = {
405 .dma_mask = &pxaficp_dmamask,
406 .coherent_dma_mask = 0xffffffff,
407 },
408};
409
410void __init pxa_set_ficp_info(struct pxaficp_platform_data *info)
411{
412 pxa_register_device(&pxa_device_ficp, info);
413}
414
415static struct resource pxa_rtc_resources[] = {
416 [0] = {
417 .start = 0x40900000,
418 .end = 0x40900000 + 0x3b,
419 .flags = IORESOURCE_MEM,
420 },
421 [1] = {
422 .start = IRQ_RTC1Hz,
423 .end = IRQ_RTC1Hz,
424 .name = "rtc 1Hz",
425 .flags = IORESOURCE_IRQ,
426 },
427 [2] = {
428 .start = IRQ_RTCAlrm,
429 .end = IRQ_RTCAlrm,
430 .name = "rtc alarm",
431 .flags = IORESOURCE_IRQ,
432 },
433};
434
435struct platform_device pxa_device_rtc = {
436 .name = "pxa-rtc",
437 .id = -1,
438 .num_resources = ARRAY_SIZE(pxa_rtc_resources),
439 .resource = pxa_rtc_resources,
440};
441
442static struct resource sa1100_rtc_resources[] = {
443 {
444 .start = IRQ_RTC1Hz,
445 .end = IRQ_RTC1Hz,
446 .name = "rtc 1Hz",
447 .flags = IORESOURCE_IRQ,
448 }, {
449 .start = IRQ_RTCAlrm,
450 .end = IRQ_RTCAlrm,
451 .name = "rtc alarm",
452 .flags = IORESOURCE_IRQ,
453 },
454};
455
456struct platform_device sa1100_device_rtc = {
457 .name = "sa1100-rtc",
458 .id = -1,
459 .num_resources = ARRAY_SIZE(sa1100_rtc_resources),
460 .resource = sa1100_rtc_resources,
461};
462
463static struct resource pxa_ac97_resources[] = {
464 [0] = {
465 .start = 0x40500000,
466 .end = 0x40500000 + 0xfff,
467 .flags = IORESOURCE_MEM,
468 },
469 [1] = {
470 .start = IRQ_AC97,
471 .end = IRQ_AC97,
472 .flags = IORESOURCE_IRQ,
473 },
474};
475
476static u64 pxa_ac97_dmamask = 0xffffffffUL;
477
478struct platform_device pxa_device_ac97 = {
479 .name = "pxa2xx-ac97",
480 .id = -1,
481 .dev = {
482 .dma_mask = &pxa_ac97_dmamask,
483 .coherent_dma_mask = 0xffffffff,
484 },
485 .num_resources = ARRAY_SIZE(pxa_ac97_resources),
486 .resource = pxa_ac97_resources,
487};
488
489void __init pxa_set_ac97_info(pxa2xx_audio_ops_t *ops)
490{
491 pxa_register_device(&pxa_device_ac97, ops);
492}
493
494#ifdef CONFIG_PXA25x
495
496static struct resource pxa25x_resource_pwm0[] = {
497 [0] = {
498 .start = 0x40b00000,
499 .end = 0x40b0000f,
500 .flags = IORESOURCE_MEM,
501 },
502};
503
504struct platform_device pxa25x_device_pwm0 = {
505 .name = "pxa25x-pwm",
506 .id = 0,
507 .resource = pxa25x_resource_pwm0,
508 .num_resources = ARRAY_SIZE(pxa25x_resource_pwm0),
509};
510
511static struct resource pxa25x_resource_pwm1[] = {
512 [0] = {
513 .start = 0x40c00000,
514 .end = 0x40c0000f,
515 .flags = IORESOURCE_MEM,
516 },
517};
518
519struct platform_device pxa25x_device_pwm1 = {
520 .name = "pxa25x-pwm",
521 .id = 1,
522 .resource = pxa25x_resource_pwm1,
523 .num_resources = ARRAY_SIZE(pxa25x_resource_pwm1),
524};
525
526static u64 pxa25x_ssp_dma_mask = DMA_BIT_MASK(32);
527
528static struct resource pxa25x_resource_ssp[] = {
529 [0] = {
530 .start = 0x41000000,
531 .end = 0x4100001f,
532 .flags = IORESOURCE_MEM,
533 },
534 [1] = {
535 .start = IRQ_SSP,
536 .end = IRQ_SSP,
537 .flags = IORESOURCE_IRQ,
538 },
539 [2] = {
540 /* DRCMR for RX */
541 .start = 13,
542 .end = 13,
543 .flags = IORESOURCE_DMA,
544 },
545 [3] = {
546 /* DRCMR for TX */
547 .start = 14,
548 .end = 14,
549 .flags = IORESOURCE_DMA,
550 },
551};
552
553struct platform_device pxa25x_device_ssp = {
554 .name = "pxa25x-ssp",
555 .id = 0,
556 .dev = {
557 .dma_mask = &pxa25x_ssp_dma_mask,
558 .coherent_dma_mask = DMA_BIT_MASK(32),
559 },
560 .resource = pxa25x_resource_ssp,
561 .num_resources = ARRAY_SIZE(pxa25x_resource_ssp),
562};
563
564static u64 pxa25x_nssp_dma_mask = DMA_BIT_MASK(32);
565
566static struct resource pxa25x_resource_nssp[] = {
567 [0] = {
568 .start = 0x41400000,
569 .end = 0x4140002f,
570 .flags = IORESOURCE_MEM,
571 },
572 [1] = {
573 .start = IRQ_NSSP,
574 .end = IRQ_NSSP,
575 .flags = IORESOURCE_IRQ,
576 },
577 [2] = {
578 /* DRCMR for RX */
579 .start = 15,
580 .end = 15,
581 .flags = IORESOURCE_DMA,
582 },
583 [3] = {
584 /* DRCMR for TX */
585 .start = 16,
586 .end = 16,
587 .flags = IORESOURCE_DMA,
588 },
589};
590
591struct platform_device pxa25x_device_nssp = {
592 .name = "pxa25x-nssp",
593 .id = 1,
594 .dev = {
595 .dma_mask = &pxa25x_nssp_dma_mask,
596 .coherent_dma_mask = DMA_BIT_MASK(32),
597 },
598 .resource = pxa25x_resource_nssp,
599 .num_resources = ARRAY_SIZE(pxa25x_resource_nssp),
600};
601
602static u64 pxa25x_assp_dma_mask = DMA_BIT_MASK(32);
603
604static struct resource pxa25x_resource_assp[] = {
605 [0] = {
606 .start = 0x41500000,
607 .end = 0x4150002f,
608 .flags = IORESOURCE_MEM,
609 },
610 [1] = {
611 .start = IRQ_ASSP,
612 .end = IRQ_ASSP,
613 .flags = IORESOURCE_IRQ,
614 },
615 [2] = {
616 /* DRCMR for RX */
617 .start = 23,
618 .end = 23,
619 .flags = IORESOURCE_DMA,
620 },
621 [3] = {
622 /* DRCMR for TX */
623 .start = 24,
624 .end = 24,
625 .flags = IORESOURCE_DMA,
626 },
627};
628
629struct platform_device pxa25x_device_assp = {
630 /* ASSP is basically equivalent to NSSP */
631 .name = "pxa25x-nssp",
632 .id = 2,
633 .dev = {
634 .dma_mask = &pxa25x_assp_dma_mask,
635 .coherent_dma_mask = DMA_BIT_MASK(32),
636 },
637 .resource = pxa25x_resource_assp,
638 .num_resources = ARRAY_SIZE(pxa25x_resource_assp),
639};
640#endif /* CONFIG_PXA25x */
641
642#if defined(CONFIG_PXA27x) || defined(CONFIG_PXA3xx)
643static struct resource pxa27x_resource_camera[] = {
644 [0] = {
645 .start = 0x50000000,
646 .end = 0x50000fff,
647 .flags = IORESOURCE_MEM,
648 },
649 [1] = {
650 .start = IRQ_CAMERA,
651 .end = IRQ_CAMERA,
652 .flags = IORESOURCE_IRQ,
653 },
654};
655
656static u64 pxa27x_dma_mask_camera = DMA_BIT_MASK(32);
657
658static struct platform_device pxa27x_device_camera = {
659 .name = "pxa27x-camera",
660 .id = 0, /* This is used to put cameras on this interface */
661 .dev = {
662 .dma_mask = &pxa27x_dma_mask_camera,
663 .coherent_dma_mask = 0xffffffff,
664 },
665 .num_resources = ARRAY_SIZE(pxa27x_resource_camera),
666 .resource = pxa27x_resource_camera,
667};
668
669void __init pxa_set_camera_info(struct pxacamera_platform_data *info)
670{
671 pxa_register_device(&pxa27x_device_camera, info);
672}
673
674static u64 pxa27x_ohci_dma_mask = DMA_BIT_MASK(32);
675
676static struct resource pxa27x_resource_ohci[] = {
677 [0] = {
678 .start = 0x4C000000,
679 .end = 0x4C00ff6f,
680 .flags = IORESOURCE_MEM,
681 },
682 [1] = {
683 .start = IRQ_USBH1,
684 .end = IRQ_USBH1,
685 .flags = IORESOURCE_IRQ,
686 },
687};
688
689struct platform_device pxa27x_device_ohci = {
690 .name = "pxa27x-ohci",
691 .id = -1,
692 .dev = {
693 .dma_mask = &pxa27x_ohci_dma_mask,
694 .coherent_dma_mask = DMA_BIT_MASK(32),
695 },
696 .num_resources = ARRAY_SIZE(pxa27x_resource_ohci),
697 .resource = pxa27x_resource_ohci,
698};
699
700void __init pxa_set_ohci_info(struct pxaohci_platform_data *info)
701{
702 pxa_register_device(&pxa27x_device_ohci, info);
703}
704#endif /* CONFIG_PXA27x || CONFIG_PXA3xx */
705
706#if defined(CONFIG_PXA27x) || defined(CONFIG_PXA3xx)
707static struct resource pxa27x_resource_keypad[] = {
708 [0] = {
709 .start = 0x41500000,
710 .end = 0x4150004c,
711 .flags = IORESOURCE_MEM,
712 },
713 [1] = {
714 .start = IRQ_KEYPAD,
715 .end = IRQ_KEYPAD,
716 .flags = IORESOURCE_IRQ,
717 },
718};
719
720struct platform_device pxa27x_device_keypad = {
721 .name = "pxa27x-keypad",
722 .id = -1,
723 .resource = pxa27x_resource_keypad,
724 .num_resources = ARRAY_SIZE(pxa27x_resource_keypad),
725};
726
727void __init pxa_set_keypad_info(struct pxa27x_keypad_platform_data *info)
728{
729 pxa_register_device(&pxa27x_device_keypad, info);
730}
731
732static u64 pxa27x_ssp1_dma_mask = DMA_BIT_MASK(32);
733
734static struct resource pxa27x_resource_ssp1[] = {
735 [0] = {
736 .start = 0x41000000,
737 .end = 0x4100003f,
738 .flags = IORESOURCE_MEM,
739 },
740 [1] = {
741 .start = IRQ_SSP,
742 .end = IRQ_SSP,
743 .flags = IORESOURCE_IRQ,
744 },
745 [2] = {
746 /* DRCMR for RX */
747 .start = 13,
748 .end = 13,
749 .flags = IORESOURCE_DMA,
750 },
751 [3] = {
752 /* DRCMR for TX */
753 .start = 14,
754 .end = 14,
755 .flags = IORESOURCE_DMA,
756 },
757};
758
759struct platform_device pxa27x_device_ssp1 = {
760 .name = "pxa27x-ssp",
761 .id = 0,
762 .dev = {
763 .dma_mask = &pxa27x_ssp1_dma_mask,
764 .coherent_dma_mask = DMA_BIT_MASK(32),
765 },
766 .resource = pxa27x_resource_ssp1,
767 .num_resources = ARRAY_SIZE(pxa27x_resource_ssp1),
768};
769
770static u64 pxa27x_ssp2_dma_mask = DMA_BIT_MASK(32);
771
772static struct resource pxa27x_resource_ssp2[] = {
773 [0] = {
774 .start = 0x41700000,
775 .end = 0x4170003f,
776 .flags = IORESOURCE_MEM,
777 },
778 [1] = {
779 .start = IRQ_SSP2,
780 .end = IRQ_SSP2,
781 .flags = IORESOURCE_IRQ,
782 },
783 [2] = {
784 /* DRCMR for RX */
785 .start = 15,
786 .end = 15,
787 .flags = IORESOURCE_DMA,
788 },
789 [3] = {
790 /* DRCMR for TX */
791 .start = 16,
792 .end = 16,
793 .flags = IORESOURCE_DMA,
794 },
795};
796
797struct platform_device pxa27x_device_ssp2 = {
798 .name = "pxa27x-ssp",
799 .id = 1,
800 .dev = {
801 .dma_mask = &pxa27x_ssp2_dma_mask,
802 .coherent_dma_mask = DMA_BIT_MASK(32),
803 },
804 .resource = pxa27x_resource_ssp2,
805 .num_resources = ARRAY_SIZE(pxa27x_resource_ssp2),
806};
807
808static u64 pxa27x_ssp3_dma_mask = DMA_BIT_MASK(32);
809
810static struct resource pxa27x_resource_ssp3[] = {
811 [0] = {
812 .start = 0x41900000,
813 .end = 0x4190003f,
814 .flags = IORESOURCE_MEM,
815 },
816 [1] = {
817 .start = IRQ_SSP3,
818 .end = IRQ_SSP3,
819 .flags = IORESOURCE_IRQ,
820 },
821 [2] = {
822 /* DRCMR for RX */
823 .start = 66,
824 .end = 66,
825 .flags = IORESOURCE_DMA,
826 },
827 [3] = {
828 /* DRCMR for TX */
829 .start = 67,
830 .end = 67,
831 .flags = IORESOURCE_DMA,
832 },
833};
834
835struct platform_device pxa27x_device_ssp3 = {
836 .name = "pxa27x-ssp",
837 .id = 2,
838 .dev = {
839 .dma_mask = &pxa27x_ssp3_dma_mask,
840 .coherent_dma_mask = DMA_BIT_MASK(32),
841 },
842 .resource = pxa27x_resource_ssp3,
843 .num_resources = ARRAY_SIZE(pxa27x_resource_ssp3),
844};
845
846static struct resource pxa27x_resource_pwm0[] = {
847 [0] = {
848 .start = 0x40b00000,
849 .end = 0x40b0001f,
850 .flags = IORESOURCE_MEM,
851 },
852};
853
854struct platform_device pxa27x_device_pwm0 = {
855 .name = "pxa27x-pwm",
856 .id = 0,
857 .resource = pxa27x_resource_pwm0,
858 .num_resources = ARRAY_SIZE(pxa27x_resource_pwm0),
859};
860
861static struct resource pxa27x_resource_pwm1[] = {
862 [0] = {
863 .start = 0x40c00000,
864 .end = 0x40c0001f,
865 .flags = IORESOURCE_MEM,
866 },
867};
868
869struct platform_device pxa27x_device_pwm1 = {
870 .name = "pxa27x-pwm",
871 .id = 1,
872 .resource = pxa27x_resource_pwm1,
873 .num_resources = ARRAY_SIZE(pxa27x_resource_pwm1),
874};
875#endif /* CONFIG_PXA27x || CONFIG_PXA3xx */
876
877#ifdef CONFIG_PXA3xx
878static struct resource pxa3xx_resources_mci2[] = {
879 [0] = {
880 .start = 0x42000000,
881 .end = 0x42000fff,
882 .flags = IORESOURCE_MEM,
883 },
884 [1] = {
885 .start = IRQ_MMC2,
886 .end = IRQ_MMC2,
887 .flags = IORESOURCE_IRQ,
888 },
889 [2] = {
890 .start = 93,
891 .end = 93,
892 .flags = IORESOURCE_DMA,
893 },
894 [3] = {
895 .start = 94,
896 .end = 94,
897 .flags = IORESOURCE_DMA,
898 },
899};
900
901struct platform_device pxa3xx_device_mci2 = {
902 .name = "pxa2xx-mci",
903 .id = 1,
904 .dev = {
905 .dma_mask = &pxamci_dmamask,
906 .coherent_dma_mask = 0xffffffff,
907 },
908 .num_resources = ARRAY_SIZE(pxa3xx_resources_mci2),
909 .resource = pxa3xx_resources_mci2,
910};
911
912void __init pxa3xx_set_mci2_info(struct pxamci_platform_data *info)
913{
914 pxa_register_device(&pxa3xx_device_mci2, info);
915}
916
917static struct resource pxa3xx_resources_mci3[] = {
918 [0] = {
919 .start = 0x42500000,
920 .end = 0x42500fff,
921 .flags = IORESOURCE_MEM,
922 },
923 [1] = {
924 .start = IRQ_MMC3,
925 .end = IRQ_MMC3,
926 .flags = IORESOURCE_IRQ,
927 },
928 [2] = {
929 .start = 100,
930 .end = 100,
931 .flags = IORESOURCE_DMA,
932 },
933 [3] = {
934 .start = 101,
935 .end = 101,
936 .flags = IORESOURCE_DMA,
937 },
938};
939
940struct platform_device pxa3xx_device_mci3 = {
941 .name = "pxa2xx-mci",
942 .id = 2,
943 .dev = {
944 .dma_mask = &pxamci_dmamask,
945 .coherent_dma_mask = 0xffffffff,
946 },
947 .num_resources = ARRAY_SIZE(pxa3xx_resources_mci3),
948 .resource = pxa3xx_resources_mci3,
949};
950
951void __init pxa3xx_set_mci3_info(struct pxamci_platform_data *info)
952{
953 pxa_register_device(&pxa3xx_device_mci3, info);
954}
955
956static struct resource pxa3xx_resources_gcu[] = {
957 {
958 .start = 0x54000000,
959 .end = 0x54000fff,
960 .flags = IORESOURCE_MEM,
961 },
962 {
963 .start = IRQ_GCU,
964 .end = IRQ_GCU,
965 .flags = IORESOURCE_IRQ,
966 },
967};
968
969static u64 pxa3xx_gcu_dmamask = DMA_BIT_MASK(32);
970
971struct platform_device pxa3xx_device_gcu = {
972 .name = "pxa3xx-gcu",
973 .id = -1,
974 .num_resources = ARRAY_SIZE(pxa3xx_resources_gcu),
975 .resource = pxa3xx_resources_gcu,
976 .dev = {
977 .dma_mask = &pxa3xx_gcu_dmamask,
978 .coherent_dma_mask = 0xffffffff,
979 },
980};
981
982#endif /* CONFIG_PXA3xx */
983
984#if defined(CONFIG_PXA3xx)
985static struct resource pxa3xx_resources_i2c_power[] = {
986 {
987 .start = 0x40f500c0,
988 .end = 0x40f500d3,
989 .flags = IORESOURCE_MEM,
990 }, {
991 .start = IRQ_PWRI2C,
992 .end = IRQ_PWRI2C,
993 .flags = IORESOURCE_IRQ,
994 },
995};
996
997struct platform_device pxa3xx_device_i2c_power = {
998 .name = "pxa3xx-pwri2c",
999 .id = 1,
1000 .resource = pxa3xx_resources_i2c_power,
1001 .num_resources = ARRAY_SIZE(pxa3xx_resources_i2c_power),
1002};
1003
1004static struct resource pxa3xx_resources_nand[] = {
1005 [0] = {
1006 .start = 0x43100000,
1007 .end = 0x43100053,
1008 .flags = IORESOURCE_MEM,
1009 },
1010 [1] = {
1011 .start = IRQ_NAND,
1012 .end = IRQ_NAND,
1013 .flags = IORESOURCE_IRQ,
1014 },
1015 [2] = {
1016 /* DRCMR for Data DMA */
1017 .start = 97,
1018 .end = 97,
1019 .flags = IORESOURCE_DMA,
1020 },
1021 [3] = {
1022 /* DRCMR for Command DMA */
1023 .start = 99,
1024 .end = 99,
1025 .flags = IORESOURCE_DMA,
1026 },
1027};
1028
1029static u64 pxa3xx_nand_dma_mask = DMA_BIT_MASK(32);
1030
1031struct platform_device pxa3xx_device_nand = {
1032 .name = "pxa3xx-nand",
1033 .id = -1,
1034 .dev = {
1035 .dma_mask = &pxa3xx_nand_dma_mask,
1036 .coherent_dma_mask = DMA_BIT_MASK(32),
1037 },
1038 .num_resources = ARRAY_SIZE(pxa3xx_resources_nand),
1039 .resource = pxa3xx_resources_nand,
1040};
1041
1042void __init pxa3xx_set_nand_info(struct pxa3xx_nand_platform_data *info)
1043{
1044 pxa_register_device(&pxa3xx_device_nand, info);
1045}
1046
1047static u64 pxa3xx_ssp4_dma_mask = DMA_BIT_MASK(32);
1048
1049static struct resource pxa3xx_resource_ssp4[] = {
1050 [0] = {
1051 .start = 0x41a00000,
1052 .end = 0x41a0003f,
1053 .flags = IORESOURCE_MEM,
1054 },
1055 [1] = {
1056 .start = IRQ_SSP4,
1057 .end = IRQ_SSP4,
1058 .flags = IORESOURCE_IRQ,
1059 },
1060 [2] = {
1061 /* DRCMR for RX */
1062 .start = 2,
1063 .end = 2,
1064 .flags = IORESOURCE_DMA,
1065 },
1066 [3] = {
1067 /* DRCMR for TX */
1068 .start = 3,
1069 .end = 3,
1070 .flags = IORESOURCE_DMA,
1071 },
1072};
1073
1074struct platform_device pxa3xx_device_ssp4 = {
1075 /* PXA3xx SSP is basically equivalent to PXA27x */
1076 .name = "pxa27x-ssp",
1077 .id = 3,
1078 .dev = {
1079 .dma_mask = &pxa3xx_ssp4_dma_mask,
1080 .coherent_dma_mask = DMA_BIT_MASK(32),
1081 },
1082 .resource = pxa3xx_resource_ssp4,
1083 .num_resources = ARRAY_SIZE(pxa3xx_resource_ssp4),
1084};
1085#endif /* CONFIG_PXA3xx */
1086
1087struct resource pxa_resource_gpio[] = {
1088 {
1089 .start = 0x40e00000,
1090 .end = 0x40e0ffff,
1091 .flags = IORESOURCE_MEM,
1092 }, {
1093 .start = IRQ_GPIO0,
1094 .end = IRQ_GPIO0,
1095 .name = "gpio0",
1096 .flags = IORESOURCE_IRQ,
1097 }, {
1098 .start = IRQ_GPIO1,
1099 .end = IRQ_GPIO1,
1100 .name = "gpio1",
1101 .flags = IORESOURCE_IRQ,
1102 }, {
1103 .start = IRQ_GPIO_2_x,
1104 .end = IRQ_GPIO_2_x,
1105 .name = "gpio_mux",
1106 .flags = IORESOURCE_IRQ,
1107 },
1108};
1109
1110struct platform_device pxa25x_device_gpio = {
1111#ifdef CONFIG_CPU_PXA26x
1112 .name = "pxa26x-gpio",
1113#else
1114 .name = "pxa25x-gpio",
1115#endif
1116 .id = -1,
1117 .num_resources = ARRAY_SIZE(pxa_resource_gpio),
1118 .resource = pxa_resource_gpio,
1119};
1120
1121struct platform_device pxa27x_device_gpio = {
1122 .name = "pxa27x-gpio",
1123 .id = -1,
1124 .num_resources = ARRAY_SIZE(pxa_resource_gpio),
1125 .resource = pxa_resource_gpio,
1126};
1127
1128struct platform_device pxa3xx_device_gpio = {
1129 .name = "pxa3xx-gpio",
1130 .id = -1,
1131 .num_resources = ARRAY_SIZE(pxa_resource_gpio),
1132 .resource = pxa_resource_gpio,
1133};
1134
1135struct platform_device pxa93x_device_gpio = {
1136 .name = "pxa93x-gpio",
1137 .id = -1,
1138 .num_resources = ARRAY_SIZE(pxa_resource_gpio),
1139 .resource = pxa_resource_gpio,
1140};
1141
1142/* pxa2xx-spi platform-device ID equals respective SSP platform-device ID + 1.
1143 * See comment in arch/arm/mach-pxa/ssp.c::ssp_probe() */
1144void __init pxa2xx_set_spi_info(unsigned id, struct pxa2xx_spi_master *info)
1145{
1146 struct platform_device *pd;
1147
1148 pd = platform_device_alloc("pxa2xx-spi", id);
1149 if (pd == NULL) {
1150 printk(KERN_ERR "pxa2xx-spi: failed to allocate device id %d\n",
1151 id);
1152 return;
1153 }
1154
1155 pd->dev.platform_data = info;
1156 platform_device_add(pd);
1157}
1// SPDX-License-Identifier: GPL-2.0
2#include <linux/module.h>
3#include <linux/kernel.h>
4#include <linux/init.h>
5#include <linux/platform_device.h>
6#include <linux/clkdev.h>
7#include <linux/dma-mapping.h>
8#include <linux/dmaengine.h>
9#include <linux/spi/pxa2xx_spi.h>
10#include <linux/platform_data/i2c-pxa.h>
11
12#include "udc.h"
13#include <linux/platform_data/usb-pxa3xx-ulpi.h>
14#include <linux/platform_data/video-pxafb.h>
15#include <linux/platform_data/mmc-pxamci.h>
16#include <linux/platform_data/irda-pxaficp.h>
17#include <mach/irqs.h>
18#include <linux/platform_data/usb-ohci-pxa27x.h>
19#include <linux/platform_data/keypad-pxa27x.h>
20#include <linux/platform_data/media/camera-pxa.h>
21#include <mach/audio.h>
22#include <mach/hardware.h>
23#include <linux/platform_data/mmp_dma.h>
24#include <linux/platform_data/mtd-nand-pxa3xx.h>
25
26#include "devices.h"
27#include "generic.h"
28
29void __init pxa_register_device(struct platform_device *dev, void *data)
30{
31 int ret;
32
33 dev->dev.platform_data = data;
34
35 ret = platform_device_register(dev);
36 if (ret)
37 dev_err(&dev->dev, "unable to register device: %d\n", ret);
38}
39
40static struct resource pxa_resource_pmu = {
41 .start = IRQ_PMU,
42 .end = IRQ_PMU,
43 .flags = IORESOURCE_IRQ,
44};
45
46struct platform_device pxa_device_pmu = {
47 .name = "xscale-pmu",
48 .id = -1,
49 .resource = &pxa_resource_pmu,
50 .num_resources = 1,
51};
52
53static struct resource pxamci_resources[] = {
54 [0] = {
55 .start = 0x41100000,
56 .end = 0x41100fff,
57 .flags = IORESOURCE_MEM,
58 },
59 [1] = {
60 .start = IRQ_MMC,
61 .end = IRQ_MMC,
62 .flags = IORESOURCE_IRQ,
63 },
64};
65
66static u64 pxamci_dmamask = 0xffffffffUL;
67
68struct platform_device pxa_device_mci = {
69 .name = "pxa2xx-mci",
70 .id = 0,
71 .dev = {
72 .dma_mask = &pxamci_dmamask,
73 .coherent_dma_mask = 0xffffffff,
74 },
75 .num_resources = ARRAY_SIZE(pxamci_resources),
76 .resource = pxamci_resources,
77};
78
79void __init pxa_set_mci_info(struct pxamci_platform_data *info)
80{
81 pxa_register_device(&pxa_device_mci, info);
82}
83
84
85static struct pxa2xx_udc_mach_info pxa_udc_info = {
86 .gpio_pullup = -1,
87};
88
89void __init pxa_set_udc_info(struct pxa2xx_udc_mach_info *info)
90{
91 memcpy(&pxa_udc_info, info, sizeof *info);
92}
93
94static struct resource pxa2xx_udc_resources[] = {
95 [0] = {
96 .start = 0x40600000,
97 .end = 0x4060ffff,
98 .flags = IORESOURCE_MEM,
99 },
100 [1] = {
101 .start = IRQ_USB,
102 .end = IRQ_USB,
103 .flags = IORESOURCE_IRQ,
104 },
105};
106
107static u64 udc_dma_mask = ~(u32)0;
108
109struct platform_device pxa25x_device_udc = {
110 .name = "pxa25x-udc",
111 .id = -1,
112 .resource = pxa2xx_udc_resources,
113 .num_resources = ARRAY_SIZE(pxa2xx_udc_resources),
114 .dev = {
115 .platform_data = &pxa_udc_info,
116 .dma_mask = &udc_dma_mask,
117 }
118};
119
120struct platform_device pxa27x_device_udc = {
121 .name = "pxa27x-udc",
122 .id = -1,
123 .resource = pxa2xx_udc_resources,
124 .num_resources = ARRAY_SIZE(pxa2xx_udc_resources),
125 .dev = {
126 .platform_data = &pxa_udc_info,
127 .dma_mask = &udc_dma_mask,
128 }
129};
130
131#ifdef CONFIG_PXA3xx
132static struct resource pxa3xx_u2d_resources[] = {
133 [0] = {
134 .start = 0x54100000,
135 .end = 0x54100fff,
136 .flags = IORESOURCE_MEM,
137 },
138 [1] = {
139 .start = IRQ_USB2,
140 .end = IRQ_USB2,
141 .flags = IORESOURCE_IRQ,
142 },
143};
144
145struct platform_device pxa3xx_device_u2d = {
146 .name = "pxa3xx-u2d",
147 .id = -1,
148 .resource = pxa3xx_u2d_resources,
149 .num_resources = ARRAY_SIZE(pxa3xx_u2d_resources),
150};
151
152void __init pxa3xx_set_u2d_info(struct pxa3xx_u2d_platform_data *info)
153{
154 pxa_register_device(&pxa3xx_device_u2d, info);
155}
156#endif /* CONFIG_PXA3xx */
157
158static struct resource pxafb_resources[] = {
159 [0] = {
160 .start = 0x44000000,
161 .end = 0x4400ffff,
162 .flags = IORESOURCE_MEM,
163 },
164 [1] = {
165 .start = IRQ_LCD,
166 .end = IRQ_LCD,
167 .flags = IORESOURCE_IRQ,
168 },
169};
170
171static u64 fb_dma_mask = ~(u64)0;
172
173struct platform_device pxa_device_fb = {
174 .name = "pxa2xx-fb",
175 .id = -1,
176 .dev = {
177 .dma_mask = &fb_dma_mask,
178 .coherent_dma_mask = 0xffffffff,
179 },
180 .num_resources = ARRAY_SIZE(pxafb_resources),
181 .resource = pxafb_resources,
182};
183
184void __init pxa_set_fb_info(struct device *parent, struct pxafb_mach_info *info)
185{
186 pxa_device_fb.dev.parent = parent;
187 pxa_register_device(&pxa_device_fb, info);
188}
189
190static struct resource pxa_resource_ffuart[] = {
191 {
192 .start = 0x40100000,
193 .end = 0x40100023,
194 .flags = IORESOURCE_MEM,
195 }, {
196 .start = IRQ_FFUART,
197 .end = IRQ_FFUART,
198 .flags = IORESOURCE_IRQ,
199 }
200};
201
202struct platform_device pxa_device_ffuart = {
203 .name = "pxa2xx-uart",
204 .id = 0,
205 .resource = pxa_resource_ffuart,
206 .num_resources = ARRAY_SIZE(pxa_resource_ffuart),
207};
208
209void __init pxa_set_ffuart_info(void *info)
210{
211 pxa_register_device(&pxa_device_ffuart, info);
212}
213
214static struct resource pxa_resource_btuart[] = {
215 {
216 .start = 0x40200000,
217 .end = 0x40200023,
218 .flags = IORESOURCE_MEM,
219 }, {
220 .start = IRQ_BTUART,
221 .end = IRQ_BTUART,
222 .flags = IORESOURCE_IRQ,
223 }
224};
225
226struct platform_device pxa_device_btuart = {
227 .name = "pxa2xx-uart",
228 .id = 1,
229 .resource = pxa_resource_btuart,
230 .num_resources = ARRAY_SIZE(pxa_resource_btuart),
231};
232
233void __init pxa_set_btuart_info(void *info)
234{
235 pxa_register_device(&pxa_device_btuart, info);
236}
237
238static struct resource pxa_resource_stuart[] = {
239 {
240 .start = 0x40700000,
241 .end = 0x40700023,
242 .flags = IORESOURCE_MEM,
243 }, {
244 .start = IRQ_STUART,
245 .end = IRQ_STUART,
246 .flags = IORESOURCE_IRQ,
247 }
248};
249
250struct platform_device pxa_device_stuart = {
251 .name = "pxa2xx-uart",
252 .id = 2,
253 .resource = pxa_resource_stuart,
254 .num_resources = ARRAY_SIZE(pxa_resource_stuart),
255};
256
257void __init pxa_set_stuart_info(void *info)
258{
259 pxa_register_device(&pxa_device_stuart, info);
260}
261
262static struct resource pxa_resource_hwuart[] = {
263 {
264 .start = 0x41600000,
265 .end = 0x4160002F,
266 .flags = IORESOURCE_MEM,
267 }, {
268 .start = IRQ_HWUART,
269 .end = IRQ_HWUART,
270 .flags = IORESOURCE_IRQ,
271 }
272};
273
274struct platform_device pxa_device_hwuart = {
275 .name = "pxa2xx-uart",
276 .id = 3,
277 .resource = pxa_resource_hwuart,
278 .num_resources = ARRAY_SIZE(pxa_resource_hwuart),
279};
280
281void __init pxa_set_hwuart_info(void *info)
282{
283 if (cpu_is_pxa255())
284 pxa_register_device(&pxa_device_hwuart, info);
285 else
286 pr_info("UART: Ignoring attempt to register HWUART on non-PXA255 hardware");
287}
288
289static struct resource pxai2c_resources[] = {
290 {
291 .start = 0x40301680,
292 .end = 0x403016a3,
293 .flags = IORESOURCE_MEM,
294 }, {
295 .start = IRQ_I2C,
296 .end = IRQ_I2C,
297 .flags = IORESOURCE_IRQ,
298 },
299};
300
301struct platform_device pxa_device_i2c = {
302 .name = "pxa2xx-i2c",
303 .id = 0,
304 .resource = pxai2c_resources,
305 .num_resources = ARRAY_SIZE(pxai2c_resources),
306};
307
308void __init pxa_set_i2c_info(struct i2c_pxa_platform_data *info)
309{
310 pxa_register_device(&pxa_device_i2c, info);
311}
312
313#ifdef CONFIG_PXA27x
314static struct resource pxa27x_resources_i2c_power[] = {
315 {
316 .start = 0x40f00180,
317 .end = 0x40f001a3,
318 .flags = IORESOURCE_MEM,
319 }, {
320 .start = IRQ_PWRI2C,
321 .end = IRQ_PWRI2C,
322 .flags = IORESOURCE_IRQ,
323 },
324};
325
326struct platform_device pxa27x_device_i2c_power = {
327 .name = "pxa2xx-i2c",
328 .id = 1,
329 .resource = pxa27x_resources_i2c_power,
330 .num_resources = ARRAY_SIZE(pxa27x_resources_i2c_power),
331};
332#endif
333
334static struct resource pxai2s_resources[] = {
335 {
336 .start = 0x40400000,
337 .end = 0x40400083,
338 .flags = IORESOURCE_MEM,
339 }, {
340 .start = IRQ_I2S,
341 .end = IRQ_I2S,
342 .flags = IORESOURCE_IRQ,
343 },
344};
345
346struct platform_device pxa_device_i2s = {
347 .name = "pxa2xx-i2s",
348 .id = -1,
349 .resource = pxai2s_resources,
350 .num_resources = ARRAY_SIZE(pxai2s_resources),
351};
352
353struct platform_device pxa_device_asoc_ssp1 = {
354 .name = "pxa-ssp-dai",
355 .id = 0,
356};
357
358struct platform_device pxa_device_asoc_ssp2= {
359 .name = "pxa-ssp-dai",
360 .id = 1,
361};
362
363struct platform_device pxa_device_asoc_ssp3 = {
364 .name = "pxa-ssp-dai",
365 .id = 2,
366};
367
368struct platform_device pxa_device_asoc_ssp4 = {
369 .name = "pxa-ssp-dai",
370 .id = 3,
371};
372
373struct platform_device pxa_device_asoc_platform = {
374 .name = "pxa-pcm-audio",
375 .id = -1,
376};
377
378static u64 pxaficp_dmamask = ~(u32)0;
379
380static struct resource pxa_ir_resources[] = {
381 [0] = {
382 .start = IRQ_STUART,
383 .end = IRQ_STUART,
384 .flags = IORESOURCE_IRQ,
385 },
386 [1] = {
387 .start = IRQ_ICP,
388 .end = IRQ_ICP,
389 .flags = IORESOURCE_IRQ,
390 },
391 [3] = {
392 .start = 0x40800000,
393 .end = 0x4080001b,
394 .flags = IORESOURCE_MEM,
395 },
396 [4] = {
397 .start = 0x40700000,
398 .end = 0x40700023,
399 .flags = IORESOURCE_MEM,
400 },
401};
402
403struct platform_device pxa_device_ficp = {
404 .name = "pxa2xx-ir",
405 .id = -1,
406 .num_resources = ARRAY_SIZE(pxa_ir_resources),
407 .resource = pxa_ir_resources,
408 .dev = {
409 .dma_mask = &pxaficp_dmamask,
410 .coherent_dma_mask = 0xffffffff,
411 },
412};
413
414void __init pxa_set_ficp_info(struct pxaficp_platform_data *info)
415{
416 pxa_register_device(&pxa_device_ficp, info);
417}
418
419static struct resource pxa_rtc_resources[] = {
420 [0] = {
421 .start = 0x40900000,
422 .end = 0x40900000 + 0x3b,
423 .flags = IORESOURCE_MEM,
424 },
425 [1] = {
426 .start = IRQ_RTC1Hz,
427 .end = IRQ_RTC1Hz,
428 .name = "rtc 1Hz",
429 .flags = IORESOURCE_IRQ,
430 },
431 [2] = {
432 .start = IRQ_RTCAlrm,
433 .end = IRQ_RTCAlrm,
434 .name = "rtc alarm",
435 .flags = IORESOURCE_IRQ,
436 },
437};
438
439struct platform_device pxa_device_rtc = {
440 .name = "pxa-rtc",
441 .id = -1,
442 .num_resources = ARRAY_SIZE(pxa_rtc_resources),
443 .resource = pxa_rtc_resources,
444};
445
446struct platform_device sa1100_device_rtc = {
447 .name = "sa1100-rtc",
448 .id = -1,
449 .num_resources = ARRAY_SIZE(pxa_rtc_resources),
450 .resource = pxa_rtc_resources,
451};
452
453static struct resource pxa_ac97_resources[] = {
454 [0] = {
455 .start = 0x40500000,
456 .end = 0x40500000 + 0xfff,
457 .flags = IORESOURCE_MEM,
458 },
459 [1] = {
460 .start = IRQ_AC97,
461 .end = IRQ_AC97,
462 .flags = IORESOURCE_IRQ,
463 },
464};
465
466static u64 pxa_ac97_dmamask = 0xffffffffUL;
467
468struct platform_device pxa_device_ac97 = {
469 .name = "pxa2xx-ac97",
470 .id = -1,
471 .dev = {
472 .dma_mask = &pxa_ac97_dmamask,
473 .coherent_dma_mask = 0xffffffff,
474 },
475 .num_resources = ARRAY_SIZE(pxa_ac97_resources),
476 .resource = pxa_ac97_resources,
477};
478
479void __init pxa_set_ac97_info(pxa2xx_audio_ops_t *ops)
480{
481 int ret;
482
483 ret = clk_add_alias("ac97_clk", "pxa2xx-ac97:0", "AC97CLK",
484 &pxa_device_ac97.dev);
485 if (ret)
486 pr_err("PXA AC97 clock1 alias error: %d\n", ret);
487
488 ret = clk_add_alias("ac97_clk", "pxa2xx-ac97:1", "AC97CLK",
489 &pxa_device_ac97.dev);
490 if (ret)
491 pr_err("PXA AC97 clock2 alias error: %d\n", ret);
492
493 pxa_register_device(&pxa_device_ac97, ops);
494}
495
496#ifdef CONFIG_PXA25x
497
498static struct resource pxa25x_resource_pwm0[] = {
499 [0] = {
500 .start = 0x40b00000,
501 .end = 0x40b0000f,
502 .flags = IORESOURCE_MEM,
503 },
504};
505
506struct platform_device pxa25x_device_pwm0 = {
507 .name = "pxa25x-pwm",
508 .id = 0,
509 .resource = pxa25x_resource_pwm0,
510 .num_resources = ARRAY_SIZE(pxa25x_resource_pwm0),
511};
512
513static struct resource pxa25x_resource_pwm1[] = {
514 [0] = {
515 .start = 0x40c00000,
516 .end = 0x40c0000f,
517 .flags = IORESOURCE_MEM,
518 },
519};
520
521struct platform_device pxa25x_device_pwm1 = {
522 .name = "pxa25x-pwm",
523 .id = 1,
524 .resource = pxa25x_resource_pwm1,
525 .num_resources = ARRAY_SIZE(pxa25x_resource_pwm1),
526};
527
528static u64 pxa25x_ssp_dma_mask = DMA_BIT_MASK(32);
529
530static struct resource pxa25x_resource_ssp[] = {
531 [0] = {
532 .start = 0x41000000,
533 .end = 0x4100001f,
534 .flags = IORESOURCE_MEM,
535 },
536 [1] = {
537 .start = IRQ_SSP,
538 .end = IRQ_SSP,
539 .flags = IORESOURCE_IRQ,
540 },
541};
542
543struct platform_device pxa25x_device_ssp = {
544 .name = "pxa25x-ssp",
545 .id = 0,
546 .dev = {
547 .dma_mask = &pxa25x_ssp_dma_mask,
548 .coherent_dma_mask = DMA_BIT_MASK(32),
549 },
550 .resource = pxa25x_resource_ssp,
551 .num_resources = ARRAY_SIZE(pxa25x_resource_ssp),
552};
553
554static u64 pxa25x_nssp_dma_mask = DMA_BIT_MASK(32);
555
556static struct resource pxa25x_resource_nssp[] = {
557 [0] = {
558 .start = 0x41400000,
559 .end = 0x4140002f,
560 .flags = IORESOURCE_MEM,
561 },
562 [1] = {
563 .start = IRQ_NSSP,
564 .end = IRQ_NSSP,
565 .flags = IORESOURCE_IRQ,
566 },
567};
568
569struct platform_device pxa25x_device_nssp = {
570 .name = "pxa25x-nssp",
571 .id = 1,
572 .dev = {
573 .dma_mask = &pxa25x_nssp_dma_mask,
574 .coherent_dma_mask = DMA_BIT_MASK(32),
575 },
576 .resource = pxa25x_resource_nssp,
577 .num_resources = ARRAY_SIZE(pxa25x_resource_nssp),
578};
579
580static u64 pxa25x_assp_dma_mask = DMA_BIT_MASK(32);
581
582static struct resource pxa25x_resource_assp[] = {
583 [0] = {
584 .start = 0x41500000,
585 .end = 0x4150002f,
586 .flags = IORESOURCE_MEM,
587 },
588 [1] = {
589 .start = IRQ_ASSP,
590 .end = IRQ_ASSP,
591 .flags = IORESOURCE_IRQ,
592 },
593};
594
595struct platform_device pxa25x_device_assp = {
596 /* ASSP is basically equivalent to NSSP */
597 .name = "pxa25x-nssp",
598 .id = 2,
599 .dev = {
600 .dma_mask = &pxa25x_assp_dma_mask,
601 .coherent_dma_mask = DMA_BIT_MASK(32),
602 },
603 .resource = pxa25x_resource_assp,
604 .num_resources = ARRAY_SIZE(pxa25x_resource_assp),
605};
606#endif /* CONFIG_PXA25x */
607
608#if defined(CONFIG_PXA27x) || defined(CONFIG_PXA3xx)
609static struct resource pxa27x_resource_camera[] = {
610 [0] = {
611 .start = 0x50000000,
612 .end = 0x50000fff,
613 .flags = IORESOURCE_MEM,
614 },
615 [1] = {
616 .start = IRQ_CAMERA,
617 .end = IRQ_CAMERA,
618 .flags = IORESOURCE_IRQ,
619 },
620};
621
622static u64 pxa27x_dma_mask_camera = DMA_BIT_MASK(32);
623
624static struct platform_device pxa27x_device_camera = {
625 .name = "pxa27x-camera",
626 .id = 0, /* This is used to put cameras on this interface */
627 .dev = {
628 .dma_mask = &pxa27x_dma_mask_camera,
629 .coherent_dma_mask = 0xffffffff,
630 },
631 .num_resources = ARRAY_SIZE(pxa27x_resource_camera),
632 .resource = pxa27x_resource_camera,
633};
634
635void __init pxa_set_camera_info(struct pxacamera_platform_data *info)
636{
637 pxa_register_device(&pxa27x_device_camera, info);
638}
639
640static u64 pxa27x_ohci_dma_mask = DMA_BIT_MASK(32);
641
642static struct resource pxa27x_resource_ohci[] = {
643 [0] = {
644 .start = 0x4C000000,
645 .end = 0x4C00ff6f,
646 .flags = IORESOURCE_MEM,
647 },
648 [1] = {
649 .start = IRQ_USBH1,
650 .end = IRQ_USBH1,
651 .flags = IORESOURCE_IRQ,
652 },
653};
654
655struct platform_device pxa27x_device_ohci = {
656 .name = "pxa27x-ohci",
657 .id = -1,
658 .dev = {
659 .dma_mask = &pxa27x_ohci_dma_mask,
660 .coherent_dma_mask = DMA_BIT_MASK(32),
661 },
662 .num_resources = ARRAY_SIZE(pxa27x_resource_ohci),
663 .resource = pxa27x_resource_ohci,
664};
665
666void __init pxa_set_ohci_info(struct pxaohci_platform_data *info)
667{
668 pxa_register_device(&pxa27x_device_ohci, info);
669}
670#endif /* CONFIG_PXA27x || CONFIG_PXA3xx */
671
672#if defined(CONFIG_PXA27x) || defined(CONFIG_PXA3xx)
673static struct resource pxa27x_resource_keypad[] = {
674 [0] = {
675 .start = 0x41500000,
676 .end = 0x4150004c,
677 .flags = IORESOURCE_MEM,
678 },
679 [1] = {
680 .start = IRQ_KEYPAD,
681 .end = IRQ_KEYPAD,
682 .flags = IORESOURCE_IRQ,
683 },
684};
685
686struct platform_device pxa27x_device_keypad = {
687 .name = "pxa27x-keypad",
688 .id = -1,
689 .resource = pxa27x_resource_keypad,
690 .num_resources = ARRAY_SIZE(pxa27x_resource_keypad),
691};
692
693void __init pxa_set_keypad_info(struct pxa27x_keypad_platform_data *info)
694{
695 pxa_register_device(&pxa27x_device_keypad, info);
696}
697
698static u64 pxa27x_ssp1_dma_mask = DMA_BIT_MASK(32);
699
700static struct resource pxa27x_resource_ssp1[] = {
701 [0] = {
702 .start = 0x41000000,
703 .end = 0x4100003f,
704 .flags = IORESOURCE_MEM,
705 },
706 [1] = {
707 .start = IRQ_SSP,
708 .end = IRQ_SSP,
709 .flags = IORESOURCE_IRQ,
710 },
711};
712
713struct platform_device pxa27x_device_ssp1 = {
714 .name = "pxa27x-ssp",
715 .id = 0,
716 .dev = {
717 .dma_mask = &pxa27x_ssp1_dma_mask,
718 .coherent_dma_mask = DMA_BIT_MASK(32),
719 },
720 .resource = pxa27x_resource_ssp1,
721 .num_resources = ARRAY_SIZE(pxa27x_resource_ssp1),
722};
723
724static u64 pxa27x_ssp2_dma_mask = DMA_BIT_MASK(32);
725
726static struct resource pxa27x_resource_ssp2[] = {
727 [0] = {
728 .start = 0x41700000,
729 .end = 0x4170003f,
730 .flags = IORESOURCE_MEM,
731 },
732 [1] = {
733 .start = IRQ_SSP2,
734 .end = IRQ_SSP2,
735 .flags = IORESOURCE_IRQ,
736 },
737};
738
739struct platform_device pxa27x_device_ssp2 = {
740 .name = "pxa27x-ssp",
741 .id = 1,
742 .dev = {
743 .dma_mask = &pxa27x_ssp2_dma_mask,
744 .coherent_dma_mask = DMA_BIT_MASK(32),
745 },
746 .resource = pxa27x_resource_ssp2,
747 .num_resources = ARRAY_SIZE(pxa27x_resource_ssp2),
748};
749
750static u64 pxa27x_ssp3_dma_mask = DMA_BIT_MASK(32);
751
752static struct resource pxa27x_resource_ssp3[] = {
753 [0] = {
754 .start = 0x41900000,
755 .end = 0x4190003f,
756 .flags = IORESOURCE_MEM,
757 },
758 [1] = {
759 .start = IRQ_SSP3,
760 .end = IRQ_SSP3,
761 .flags = IORESOURCE_IRQ,
762 },
763};
764
765struct platform_device pxa27x_device_ssp3 = {
766 .name = "pxa27x-ssp",
767 .id = 2,
768 .dev = {
769 .dma_mask = &pxa27x_ssp3_dma_mask,
770 .coherent_dma_mask = DMA_BIT_MASK(32),
771 },
772 .resource = pxa27x_resource_ssp3,
773 .num_resources = ARRAY_SIZE(pxa27x_resource_ssp3),
774};
775
776static struct resource pxa27x_resource_pwm0[] = {
777 [0] = {
778 .start = 0x40b00000,
779 .end = 0x40b0001f,
780 .flags = IORESOURCE_MEM,
781 },
782};
783
784struct platform_device pxa27x_device_pwm0 = {
785 .name = "pxa27x-pwm",
786 .id = 0,
787 .resource = pxa27x_resource_pwm0,
788 .num_resources = ARRAY_SIZE(pxa27x_resource_pwm0),
789};
790
791static struct resource pxa27x_resource_pwm1[] = {
792 [0] = {
793 .start = 0x40c00000,
794 .end = 0x40c0001f,
795 .flags = IORESOURCE_MEM,
796 },
797};
798
799struct platform_device pxa27x_device_pwm1 = {
800 .name = "pxa27x-pwm",
801 .id = 1,
802 .resource = pxa27x_resource_pwm1,
803 .num_resources = ARRAY_SIZE(pxa27x_resource_pwm1),
804};
805#endif /* CONFIG_PXA27x || CONFIG_PXA3xx */
806
807#ifdef CONFIG_PXA3xx
808static struct resource pxa3xx_resources_mci2[] = {
809 [0] = {
810 .start = 0x42000000,
811 .end = 0x42000fff,
812 .flags = IORESOURCE_MEM,
813 },
814 [1] = {
815 .start = IRQ_MMC2,
816 .end = IRQ_MMC2,
817 .flags = IORESOURCE_IRQ,
818 },
819};
820
821struct platform_device pxa3xx_device_mci2 = {
822 .name = "pxa2xx-mci",
823 .id = 1,
824 .dev = {
825 .dma_mask = &pxamci_dmamask,
826 .coherent_dma_mask = 0xffffffff,
827 },
828 .num_resources = ARRAY_SIZE(pxa3xx_resources_mci2),
829 .resource = pxa3xx_resources_mci2,
830};
831
832void __init pxa3xx_set_mci2_info(struct pxamci_platform_data *info)
833{
834 pxa_register_device(&pxa3xx_device_mci2, info);
835}
836
837static struct resource pxa3xx_resources_mci3[] = {
838 [0] = {
839 .start = 0x42500000,
840 .end = 0x42500fff,
841 .flags = IORESOURCE_MEM,
842 },
843 [1] = {
844 .start = IRQ_MMC3,
845 .end = IRQ_MMC3,
846 .flags = IORESOURCE_IRQ,
847 },
848};
849
850struct platform_device pxa3xx_device_mci3 = {
851 .name = "pxa2xx-mci",
852 .id = 2,
853 .dev = {
854 .dma_mask = &pxamci_dmamask,
855 .coherent_dma_mask = 0xffffffff,
856 },
857 .num_resources = ARRAY_SIZE(pxa3xx_resources_mci3),
858 .resource = pxa3xx_resources_mci3,
859};
860
861void __init pxa3xx_set_mci3_info(struct pxamci_platform_data *info)
862{
863 pxa_register_device(&pxa3xx_device_mci3, info);
864}
865
866static struct resource pxa3xx_resources_gcu[] = {
867 {
868 .start = 0x54000000,
869 .end = 0x54000fff,
870 .flags = IORESOURCE_MEM,
871 },
872 {
873 .start = IRQ_GCU,
874 .end = IRQ_GCU,
875 .flags = IORESOURCE_IRQ,
876 },
877};
878
879static u64 pxa3xx_gcu_dmamask = DMA_BIT_MASK(32);
880
881struct platform_device pxa3xx_device_gcu = {
882 .name = "pxa3xx-gcu",
883 .id = -1,
884 .num_resources = ARRAY_SIZE(pxa3xx_resources_gcu),
885 .resource = pxa3xx_resources_gcu,
886 .dev = {
887 .dma_mask = &pxa3xx_gcu_dmamask,
888 .coherent_dma_mask = 0xffffffff,
889 },
890};
891
892#endif /* CONFIG_PXA3xx */
893
894#if defined(CONFIG_PXA3xx)
895static struct resource pxa3xx_resources_i2c_power[] = {
896 {
897 .start = 0x40f500c0,
898 .end = 0x40f500d3,
899 .flags = IORESOURCE_MEM,
900 }, {
901 .start = IRQ_PWRI2C,
902 .end = IRQ_PWRI2C,
903 .flags = IORESOURCE_IRQ,
904 },
905};
906
907struct platform_device pxa3xx_device_i2c_power = {
908 .name = "pxa3xx-pwri2c",
909 .id = 1,
910 .resource = pxa3xx_resources_i2c_power,
911 .num_resources = ARRAY_SIZE(pxa3xx_resources_i2c_power),
912};
913
914static struct resource pxa3xx_resources_nand[] = {
915 [0] = {
916 .start = 0x43100000,
917 .end = 0x43100053,
918 .flags = IORESOURCE_MEM,
919 },
920 [1] = {
921 .start = IRQ_NAND,
922 .end = IRQ_NAND,
923 .flags = IORESOURCE_IRQ,
924 },
925};
926
927static u64 pxa3xx_nand_dma_mask = DMA_BIT_MASK(32);
928
929struct platform_device pxa3xx_device_nand = {
930 .name = "pxa3xx-nand",
931 .id = -1,
932 .dev = {
933 .dma_mask = &pxa3xx_nand_dma_mask,
934 .coherent_dma_mask = DMA_BIT_MASK(32),
935 },
936 .num_resources = ARRAY_SIZE(pxa3xx_resources_nand),
937 .resource = pxa3xx_resources_nand,
938};
939
940void __init pxa3xx_set_nand_info(struct pxa3xx_nand_platform_data *info)
941{
942 pxa_register_device(&pxa3xx_device_nand, info);
943}
944
945static u64 pxa3xx_ssp4_dma_mask = DMA_BIT_MASK(32);
946
947static struct resource pxa3xx_resource_ssp4[] = {
948 [0] = {
949 .start = 0x41a00000,
950 .end = 0x41a0003f,
951 .flags = IORESOURCE_MEM,
952 },
953 [1] = {
954 .start = IRQ_SSP4,
955 .end = IRQ_SSP4,
956 .flags = IORESOURCE_IRQ,
957 },
958};
959
960/*
961 * PXA3xx SSP is basically equivalent to PXA27x.
962 * However, we need to register the device by the correct name in order to
963 * make the driver set the correct internal type, hence we provide specific
964 * platform_devices for each of them.
965 */
966struct platform_device pxa3xx_device_ssp1 = {
967 .name = "pxa3xx-ssp",
968 .id = 0,
969 .dev = {
970 .dma_mask = &pxa27x_ssp1_dma_mask,
971 .coherent_dma_mask = DMA_BIT_MASK(32),
972 },
973 .resource = pxa27x_resource_ssp1,
974 .num_resources = ARRAY_SIZE(pxa27x_resource_ssp1),
975};
976
977struct platform_device pxa3xx_device_ssp2 = {
978 .name = "pxa3xx-ssp",
979 .id = 1,
980 .dev = {
981 .dma_mask = &pxa27x_ssp2_dma_mask,
982 .coherent_dma_mask = DMA_BIT_MASK(32),
983 },
984 .resource = pxa27x_resource_ssp2,
985 .num_resources = ARRAY_SIZE(pxa27x_resource_ssp2),
986};
987
988struct platform_device pxa3xx_device_ssp3 = {
989 .name = "pxa3xx-ssp",
990 .id = 2,
991 .dev = {
992 .dma_mask = &pxa27x_ssp3_dma_mask,
993 .coherent_dma_mask = DMA_BIT_MASK(32),
994 },
995 .resource = pxa27x_resource_ssp3,
996 .num_resources = ARRAY_SIZE(pxa27x_resource_ssp3),
997};
998
999struct platform_device pxa3xx_device_ssp4 = {
1000 .name = "pxa3xx-ssp",
1001 .id = 3,
1002 .dev = {
1003 .dma_mask = &pxa3xx_ssp4_dma_mask,
1004 .coherent_dma_mask = DMA_BIT_MASK(32),
1005 },
1006 .resource = pxa3xx_resource_ssp4,
1007 .num_resources = ARRAY_SIZE(pxa3xx_resource_ssp4),
1008};
1009#endif /* CONFIG_PXA3xx */
1010
1011struct resource pxa_resource_gpio[] = {
1012 {
1013 .start = 0x40e00000,
1014 .end = 0x40e0ffff,
1015 .flags = IORESOURCE_MEM,
1016 }, {
1017 .start = IRQ_GPIO0,
1018 .end = IRQ_GPIO0,
1019 .name = "gpio0",
1020 .flags = IORESOURCE_IRQ,
1021 }, {
1022 .start = IRQ_GPIO1,
1023 .end = IRQ_GPIO1,
1024 .name = "gpio1",
1025 .flags = IORESOURCE_IRQ,
1026 }, {
1027 .start = IRQ_GPIO_2_x,
1028 .end = IRQ_GPIO_2_x,
1029 .name = "gpio_mux",
1030 .flags = IORESOURCE_IRQ,
1031 },
1032};
1033
1034struct platform_device pxa25x_device_gpio = {
1035#ifdef CONFIG_CPU_PXA26x
1036 .name = "pxa26x-gpio",
1037#else
1038 .name = "pxa25x-gpio",
1039#endif
1040 .id = -1,
1041 .num_resources = ARRAY_SIZE(pxa_resource_gpio),
1042 .resource = pxa_resource_gpio,
1043};
1044
1045struct platform_device pxa27x_device_gpio = {
1046 .name = "pxa27x-gpio",
1047 .id = -1,
1048 .num_resources = ARRAY_SIZE(pxa_resource_gpio),
1049 .resource = pxa_resource_gpio,
1050};
1051
1052struct platform_device pxa3xx_device_gpio = {
1053 .name = "pxa3xx-gpio",
1054 .id = -1,
1055 .num_resources = ARRAY_SIZE(pxa_resource_gpio),
1056 .resource = pxa_resource_gpio,
1057};
1058
1059struct platform_device pxa93x_device_gpio = {
1060 .name = "pxa93x-gpio",
1061 .id = -1,
1062 .num_resources = ARRAY_SIZE(pxa_resource_gpio),
1063 .resource = pxa_resource_gpio,
1064};
1065
1066/* pxa2xx-spi platform-device ID equals respective SSP platform-device ID + 1.
1067 * See comment in arch/arm/mach-pxa/ssp.c::ssp_probe() */
1068void __init pxa2xx_set_spi_info(unsigned id, struct pxa2xx_spi_controller *info)
1069{
1070 struct platform_device *pd;
1071
1072 pd = platform_device_alloc("pxa2xx-spi", id);
1073 if (pd == NULL) {
1074 printk(KERN_ERR "pxa2xx-spi: failed to allocate device id %d\n",
1075 id);
1076 return;
1077 }
1078
1079 pd->dev.platform_data = info;
1080 platform_device_add(pd);
1081}
1082
1083static struct resource pxa_dma_resource[] = {
1084 [0] = {
1085 .start = 0x40000000,
1086 .end = 0x4000ffff,
1087 .flags = IORESOURCE_MEM,
1088 },
1089 [1] = {
1090 .start = IRQ_DMA,
1091 .end = IRQ_DMA,
1092 .flags = IORESOURCE_IRQ,
1093 },
1094};
1095
1096static u64 pxadma_dmamask = 0xffffffffUL;
1097
1098static struct platform_device pxa2xx_pxa_dma = {
1099 .name = "pxa-dma",
1100 .id = 0,
1101 .dev = {
1102 .dma_mask = &pxadma_dmamask,
1103 .coherent_dma_mask = 0xffffffff,
1104 },
1105 .num_resources = ARRAY_SIZE(pxa_dma_resource),
1106 .resource = pxa_dma_resource,
1107};
1108
1109void __init pxa2xx_set_dmac_info(struct mmp_dma_platdata *dma_pdata)
1110{
1111 pxa_register_device(&pxa2xx_pxa_dma, dma_pdata);
1112}