Linux Audio

Check our new training course

Loading...
v3.1
  1/*
  2 * Copyright 2008 Advanced Micro Devices, Inc.
  3 * Copyright 2008 Red Hat Inc.
  4 * Copyright 2009 Jerome Glisse.
  5 *
  6 * Permission is hereby granted, free of charge, to any person obtaining a
  7 * copy of this software and associated documentation files (the "Software"),
  8 * to deal in the Software without restriction, including without limitation
  9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 10 * and/or sell copies of the Software, and to permit persons to whom the
 11 * Software is furnished to do so, subject to the following conditions:
 12 *
 13 * The above copyright notice and this permission notice shall be included in
 14 * all copies or substantial portions of the Software.
 15 *
 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 22 * OTHER DEALINGS IN THE SOFTWARE.
 23 *
 24 * Authors: Dave Airlie
 25 *          Alex Deucher
 26 *          Jerome Glisse
 27 */
 28#include "drmP.h"
 29#include "drm.h"
 30#include "radeon_drm.h"
 31#include "radeon.h"
 32
 33int radeon_gem_object_init(struct drm_gem_object *obj)
 34{
 35	BUG();
 
 
 36
 37	return 0;
 38}
 39
 40void radeon_gem_object_free(struct drm_gem_object *gobj)
 41{
 42	struct radeon_bo *robj = gem_to_radeon_bo(gobj);
 43
 44	if (robj) {
 
 45		radeon_bo_unref(&robj);
 46	}
 47}
 48
 49int radeon_gem_object_create(struct radeon_device *rdev, int size,
 50				int alignment, int initial_domain,
 51				bool discardable, bool kernel,
 52				struct drm_gem_object **obj)
 53{
 54	struct radeon_bo *robj;
 
 55	int r;
 56
 57	*obj = NULL;
 58	/* At least align on page size */
 59	if (alignment < PAGE_SIZE) {
 60		alignment = PAGE_SIZE;
 61	}
 62	r = radeon_bo_create(rdev, size, alignment, kernel, initial_domain, &robj);
 
 
 
 
 
 
 
 
 
 
 
 
 
 63	if (r) {
 64		if (r != -ERESTARTSYS)
 65			DRM_ERROR("Failed to allocate GEM object (%d, %d, %u, %d)\n",
 
 
 
 
 66				  size, initial_domain, alignment, r);
 
 67		return r;
 68	}
 69	*obj = &robj->gem_base;
 
 70
 71	mutex_lock(&rdev->gem.mutex);
 72	list_add_tail(&robj->list, &rdev->gem.objects);
 73	mutex_unlock(&rdev->gem.mutex);
 74
 75	return 0;
 76}
 77
 78int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
 79			  uint64_t *gpu_addr)
 80{
 81	struct radeon_bo *robj = gem_to_radeon_bo(obj);
 82	int r;
 83
 84	r = radeon_bo_reserve(robj, false);
 85	if (unlikely(r != 0))
 86		return r;
 87	r = radeon_bo_pin(robj, pin_domain, gpu_addr);
 88	radeon_bo_unreserve(robj);
 89	return r;
 90}
 91
 92void radeon_gem_object_unpin(struct drm_gem_object *obj)
 93{
 94	struct radeon_bo *robj = gem_to_radeon_bo(obj);
 95	int r;
 96
 97	r = radeon_bo_reserve(robj, false);
 98	if (likely(r == 0)) {
 99		radeon_bo_unpin(robj);
100		radeon_bo_unreserve(robj);
101	}
102}
103
104int radeon_gem_set_domain(struct drm_gem_object *gobj,
105			  uint32_t rdomain, uint32_t wdomain)
106{
107	struct radeon_bo *robj;
108	uint32_t domain;
109	int r;
110
111	/* FIXME: reeimplement */
112	robj = gem_to_radeon_bo(gobj);
113	/* work out where to validate the buffer to */
114	domain = wdomain;
115	if (!domain) {
116		domain = rdomain;
117	}
118	if (!domain) {
119		/* Do nothings */
120		printk(KERN_WARNING "Set domain withou domain !\n");
121		return 0;
122	}
123	if (domain == RADEON_GEM_DOMAIN_CPU) {
124		/* Asking for cpu access wait for object idle */
125		r = radeon_bo_wait(robj, NULL, false);
126		if (r) {
127			printk(KERN_ERR "Failed to wait for object !\n");
 
 
 
128			return r;
129		}
130	}
 
 
 
 
131	return 0;
132}
133
134int radeon_gem_init(struct radeon_device *rdev)
135{
136	INIT_LIST_HEAD(&rdev->gem.objects);
137	return 0;
138}
139
140void radeon_gem_fini(struct radeon_device *rdev)
141{
142	radeon_bo_force_delete(rdev);
143}
144
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
145
146/*
147 * GEM ioctls.
148 */
149int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
150			  struct drm_file *filp)
151{
152	struct radeon_device *rdev = dev->dev_private;
153	struct drm_radeon_gem_info *args = data;
154	struct ttm_mem_type_manager *man;
155
156	man = &rdev->mman.bdev.man[TTM_PL_VRAM];
157
158	args->vram_size = rdev->mc.real_vram_size;
159	args->vram_visible = (u64)man->size << PAGE_SHIFT;
160	if (rdev->stollen_vga_memory)
161		args->vram_visible -= radeon_bo_size(rdev->stollen_vga_memory);
162	args->vram_visible -= radeon_fbdev_total_size(rdev);
163	args->gart_size = rdev->mc.gtt_size - rdev->cp.ring_size - 4096 -
164		RADEON_IB_POOL_SIZE*64*1024;
165	return 0;
166}
167
168int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
169			   struct drm_file *filp)
170{
171	/* TODO: implement */
172	DRM_ERROR("unimplemented %s\n", __func__);
173	return -ENOSYS;
174}
175
176int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
177			    struct drm_file *filp)
178{
179	/* TODO: implement */
180	DRM_ERROR("unimplemented %s\n", __func__);
181	return -ENOSYS;
182}
183
184int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
185			    struct drm_file *filp)
186{
187	struct radeon_device *rdev = dev->dev_private;
188	struct drm_radeon_gem_create *args = data;
189	struct drm_gem_object *gobj;
190	uint32_t handle;
191	int r;
192
 
193	/* create a gem object to contain this object in */
194	args->size = roundup(args->size, PAGE_SIZE);
195	r = radeon_gem_object_create(rdev, args->size, args->alignment,
196					args->initial_domain, false,
197					false, &gobj);
198	if (r) {
 
 
199		return r;
200	}
201	r = drm_gem_handle_create(filp, gobj, &handle);
202	/* drop reference from allocate - handle holds it now */
203	drm_gem_object_unreference_unlocked(gobj);
204	if (r) {
 
 
205		return r;
206	}
207	args->handle = handle;
 
208	return 0;
209}
210
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
211int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
212				struct drm_file *filp)
213{
214	/* transition the BO to a domain -
215	 * just validate the BO into a certain domain */
 
216	struct drm_radeon_gem_set_domain *args = data;
217	struct drm_gem_object *gobj;
218	struct radeon_bo *robj;
219	int r;
220
221	/* for now if someone requests domain CPU -
222	 * just make sure the buffer is finished with */
 
223
224	/* just do a BO wait for now */
225	gobj = drm_gem_object_lookup(dev, filp, args->handle);
226	if (gobj == NULL) {
 
227		return -ENOENT;
228	}
229	robj = gem_to_radeon_bo(gobj);
230
231	r = radeon_gem_set_domain(gobj, args->read_domains, args->write_domain);
232
233	drm_gem_object_unreference_unlocked(gobj);
 
 
234	return r;
235}
236
237int radeon_mode_dumb_mmap(struct drm_file *filp,
238			  struct drm_device *dev,
239			  uint32_t handle, uint64_t *offset_p)
240{
241	struct drm_gem_object *gobj;
242	struct radeon_bo *robj;
243
244	gobj = drm_gem_object_lookup(dev, filp, handle);
245	if (gobj == NULL) {
246		return -ENOENT;
247	}
248	robj = gem_to_radeon_bo(gobj);
 
 
 
 
249	*offset_p = radeon_bo_mmap_offset(robj);
250	drm_gem_object_unreference_unlocked(gobj);
251	return 0;
252}
253
254int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
255			  struct drm_file *filp)
256{
257	struct drm_radeon_gem_mmap *args = data;
258
259	return radeon_mode_dumb_mmap(filp, dev, args->handle, &args->addr_ptr);
260}
261
262int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
263			  struct drm_file *filp)
264{
265	struct drm_radeon_gem_busy *args = data;
266	struct drm_gem_object *gobj;
267	struct radeon_bo *robj;
268	int r;
269	uint32_t cur_placement = 0;
270
271	gobj = drm_gem_object_lookup(dev, filp, args->handle);
272	if (gobj == NULL) {
273		return -ENOENT;
274	}
275	robj = gem_to_radeon_bo(gobj);
276	r = radeon_bo_wait(robj, &cur_placement, true);
277	switch (cur_placement) {
278	case TTM_PL_VRAM:
279		args->domain = RADEON_GEM_DOMAIN_VRAM;
280		break;
281	case TTM_PL_TT:
282		args->domain = RADEON_GEM_DOMAIN_GTT;
283		break;
284	case TTM_PL_SYSTEM:
285		args->domain = RADEON_GEM_DOMAIN_CPU;
286	default:
287		break;
288	}
289	drm_gem_object_unreference_unlocked(gobj);
290	return r;
291}
292
293int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
294			      struct drm_file *filp)
295{
 
296	struct drm_radeon_gem_wait_idle *args = data;
297	struct drm_gem_object *gobj;
298	struct radeon_bo *robj;
299	int r;
 
 
300
301	gobj = drm_gem_object_lookup(dev, filp, args->handle);
302	if (gobj == NULL) {
303		return -ENOENT;
304	}
305	robj = gem_to_radeon_bo(gobj);
306	r = radeon_bo_wait(robj, NULL, false);
307	/* callback hw specific functions if any */
308	if (robj->rdev->asic->ioctl_wait_idle)
309		robj->rdev->asic->ioctl_wait_idle(robj->rdev, robj);
310	drm_gem_object_unreference_unlocked(gobj);
 
 
 
 
 
 
 
 
 
311	return r;
312}
313
314int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
315				struct drm_file *filp)
316{
317	struct drm_radeon_gem_set_tiling *args = data;
318	struct drm_gem_object *gobj;
319	struct radeon_bo *robj;
320	int r = 0;
321
322	DRM_DEBUG("%d \n", args->handle);
323	gobj = drm_gem_object_lookup(dev, filp, args->handle);
324	if (gobj == NULL)
325		return -ENOENT;
326	robj = gem_to_radeon_bo(gobj);
327	r = radeon_bo_set_tiling_flags(robj, args->tiling_flags, args->pitch);
328	drm_gem_object_unreference_unlocked(gobj);
329	return r;
330}
331
332int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
333				struct drm_file *filp)
334{
335	struct drm_radeon_gem_get_tiling *args = data;
336	struct drm_gem_object *gobj;
337	struct radeon_bo *rbo;
338	int r = 0;
339
340	DRM_DEBUG("\n");
341	gobj = drm_gem_object_lookup(dev, filp, args->handle);
342	if (gobj == NULL)
343		return -ENOENT;
344	rbo = gem_to_radeon_bo(gobj);
345	r = radeon_bo_reserve(rbo, false);
346	if (unlikely(r != 0))
347		goto out;
348	radeon_bo_get_tiling_flags(rbo, &args->tiling_flags, &args->pitch);
349	radeon_bo_unreserve(rbo);
350out:
351	drm_gem_object_unreference_unlocked(gobj);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
352	return r;
353}
354
355int radeon_mode_dumb_create(struct drm_file *file_priv,
356			    struct drm_device *dev,
357			    struct drm_mode_create_dumb *args)
358{
359	struct radeon_device *rdev = dev->dev_private;
360	struct drm_gem_object *gobj;
361	uint32_t handle;
362	int r;
363
364	args->pitch = radeon_align_pitch(rdev, args->width, args->bpp, 0) * ((args->bpp + 1) / 8);
 
365	args->size = args->pitch * args->height;
366	args->size = ALIGN(args->size, PAGE_SIZE);
367
368	r = radeon_gem_object_create(rdev, args->size, 0,
369				     RADEON_GEM_DOMAIN_VRAM,
370				     false, ttm_bo_type_device,
371				     &gobj);
372	if (r)
373		return -ENOMEM;
374
375	r = drm_gem_handle_create(file_priv, gobj, &handle);
376	/* drop reference from allocate - handle holds it now */
377	drm_gem_object_unreference_unlocked(gobj);
378	if (r) {
379		return r;
380	}
381	args->handle = handle;
382	return 0;
383}
384
385int radeon_mode_dumb_destroy(struct drm_file *file_priv,
386			     struct drm_device *dev,
387			     uint32_t handle)
388{
389	return drm_gem_handle_delete(file_priv, handle);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
390}
v5.4
  1/*
  2 * Copyright 2008 Advanced Micro Devices, Inc.
  3 * Copyright 2008 Red Hat Inc.
  4 * Copyright 2009 Jerome Glisse.
  5 *
  6 * Permission is hereby granted, free of charge, to any person obtaining a
  7 * copy of this software and associated documentation files (the "Software"),
  8 * to deal in the Software without restriction, including without limitation
  9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 10 * and/or sell copies of the Software, and to permit persons to whom the
 11 * Software is furnished to do so, subject to the following conditions:
 12 *
 13 * The above copyright notice and this permission notice shall be included in
 14 * all copies or substantial portions of the Software.
 15 *
 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 22 * OTHER DEALINGS IN THE SOFTWARE.
 23 *
 24 * Authors: Dave Airlie
 25 *          Alex Deucher
 26 *          Jerome Glisse
 27 */
 
 
 
 
 28
 29#include <drm/drm_debugfs.h>
 30#include <drm/drm_device.h>
 31#include <drm/drm_file.h>
 32#include <drm/drm_pci.h>
 33#include <drm/radeon_drm.h>
 34
 35#include "radeon.h"
 
 36
 37void radeon_gem_object_free(struct drm_gem_object *gobj)
 38{
 39	struct radeon_bo *robj = gem_to_radeon_bo(gobj);
 40
 41	if (robj) {
 42		radeon_mn_unregister(robj);
 43		radeon_bo_unref(&robj);
 44	}
 45}
 46
 47int radeon_gem_object_create(struct radeon_device *rdev, unsigned long size,
 48				int alignment, int initial_domain,
 49				u32 flags, bool kernel,
 50				struct drm_gem_object **obj)
 51{
 52	struct radeon_bo *robj;
 53	unsigned long max_size;
 54	int r;
 55
 56	*obj = NULL;
 57	/* At least align on page size */
 58	if (alignment < PAGE_SIZE) {
 59		alignment = PAGE_SIZE;
 60	}
 61
 62	/* Maximum bo size is the unpinned gtt size since we use the gtt to
 63	 * handle vram to system pool migrations.
 64	 */
 65	max_size = rdev->mc.gtt_size - rdev->gart_pin_size;
 66	if (size > max_size) {
 67		DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
 68			  size >> 20, max_size >> 20);
 69		return -ENOMEM;
 70	}
 71
 72retry:
 73	r = radeon_bo_create(rdev, size, alignment, kernel, initial_domain,
 74			     flags, NULL, NULL, &robj);
 75	if (r) {
 76		if (r != -ERESTARTSYS) {
 77			if (initial_domain == RADEON_GEM_DOMAIN_VRAM) {
 78				initial_domain |= RADEON_GEM_DOMAIN_GTT;
 79				goto retry;
 80			}
 81			DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
 82				  size, initial_domain, alignment, r);
 83		}
 84		return r;
 85	}
 86	*obj = &robj->tbo.base;
 87	robj->pid = task_pid_nr(current);
 88
 89	mutex_lock(&rdev->gem.mutex);
 90	list_add_tail(&robj->list, &rdev->gem.objects);
 91	mutex_unlock(&rdev->gem.mutex);
 92
 93	return 0;
 94}
 95
 96static int radeon_gem_set_domain(struct drm_gem_object *gobj,
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 97			  uint32_t rdomain, uint32_t wdomain)
 98{
 99	struct radeon_bo *robj;
100	uint32_t domain;
101	long r;
102
103	/* FIXME: reeimplement */
104	robj = gem_to_radeon_bo(gobj);
105	/* work out where to validate the buffer to */
106	domain = wdomain;
107	if (!domain) {
108		domain = rdomain;
109	}
110	if (!domain) {
111		/* Do nothings */
112		pr_warn("Set domain without domain !\n");
113		return 0;
114	}
115	if (domain == RADEON_GEM_DOMAIN_CPU) {
116		/* Asking for cpu access wait for object idle */
117		r = dma_resv_wait_timeout_rcu(robj->tbo.base.resv, true, true, 30 * HZ);
118		if (!r)
119			r = -EBUSY;
120
121		if (r < 0 && r != -EINTR) {
122			pr_err("Failed to wait for object: %li\n", r);
123			return r;
124		}
125	}
126	if (domain == RADEON_GEM_DOMAIN_VRAM && robj->prime_shared_count) {
127		/* A BO that is associated with a dma-buf cannot be sensibly migrated to VRAM */
128		return -EINVAL;
129	}
130	return 0;
131}
132
133int radeon_gem_init(struct radeon_device *rdev)
134{
135	INIT_LIST_HEAD(&rdev->gem.objects);
136	return 0;
137}
138
139void radeon_gem_fini(struct radeon_device *rdev)
140{
141	radeon_bo_force_delete(rdev);
142}
143
144/*
145 * Call from drm_gem_handle_create which appear in both new and open ioctl
146 * case.
147 */
148int radeon_gem_object_open(struct drm_gem_object *obj, struct drm_file *file_priv)
149{
150	struct radeon_bo *rbo = gem_to_radeon_bo(obj);
151	struct radeon_device *rdev = rbo->rdev;
152	struct radeon_fpriv *fpriv = file_priv->driver_priv;
153	struct radeon_vm *vm = &fpriv->vm;
154	struct radeon_bo_va *bo_va;
155	int r;
156
157	if ((rdev->family < CHIP_CAYMAN) ||
158	    (!rdev->accel_working)) {
159		return 0;
160	}
161
162	r = radeon_bo_reserve(rbo, false);
163	if (r) {
164		return r;
165	}
166
167	bo_va = radeon_vm_bo_find(vm, rbo);
168	if (!bo_va) {
169		bo_va = radeon_vm_bo_add(rdev, vm, rbo);
170	} else {
171		++bo_va->ref_count;
172	}
173	radeon_bo_unreserve(rbo);
174
175	return 0;
176}
177
178void radeon_gem_object_close(struct drm_gem_object *obj,
179			     struct drm_file *file_priv)
180{
181	struct radeon_bo *rbo = gem_to_radeon_bo(obj);
182	struct radeon_device *rdev = rbo->rdev;
183	struct radeon_fpriv *fpriv = file_priv->driver_priv;
184	struct radeon_vm *vm = &fpriv->vm;
185	struct radeon_bo_va *bo_va;
186	int r;
187
188	if ((rdev->family < CHIP_CAYMAN) ||
189	    (!rdev->accel_working)) {
190		return;
191	}
192
193	r = radeon_bo_reserve(rbo, true);
194	if (r) {
195		dev_err(rdev->dev, "leaking bo va because "
196			"we fail to reserve bo (%d)\n", r);
197		return;
198	}
199	bo_va = radeon_vm_bo_find(vm, rbo);
200	if (bo_va) {
201		if (--bo_va->ref_count == 0) {
202			radeon_vm_bo_rmv(rdev, bo_va);
203		}
204	}
205	radeon_bo_unreserve(rbo);
206}
207
208static int radeon_gem_handle_lockup(struct radeon_device *rdev, int r)
209{
210	if (r == -EDEADLK) {
211		r = radeon_gpu_reset(rdev);
212		if (!r)
213			r = -EAGAIN;
214	}
215	return r;
216}
217
218/*
219 * GEM ioctls.
220 */
221int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
222			  struct drm_file *filp)
223{
224	struct radeon_device *rdev = dev->dev_private;
225	struct drm_radeon_gem_info *args = data;
226	struct ttm_mem_type_manager *man;
227
228	man = &rdev->mman.bdev.man[TTM_PL_VRAM];
229
230	args->vram_size = (u64)man->size << PAGE_SHIFT;
231	args->vram_visible = rdev->mc.visible_vram_size;
232	args->vram_visible -= rdev->vram_pin_size;
233	args->gart_size = rdev->mc.gtt_size;
234	args->gart_size -= rdev->gart_pin_size;
235
 
236	return 0;
237}
238
239int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
240			   struct drm_file *filp)
241{
242	/* TODO: implement */
243	DRM_ERROR("unimplemented %s\n", __func__);
244	return -ENOSYS;
245}
246
247int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
248			    struct drm_file *filp)
249{
250	/* TODO: implement */
251	DRM_ERROR("unimplemented %s\n", __func__);
252	return -ENOSYS;
253}
254
255int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
256			    struct drm_file *filp)
257{
258	struct radeon_device *rdev = dev->dev_private;
259	struct drm_radeon_gem_create *args = data;
260	struct drm_gem_object *gobj;
261	uint32_t handle;
262	int r;
263
264	down_read(&rdev->exclusive_lock);
265	/* create a gem object to contain this object in */
266	args->size = roundup(args->size, PAGE_SIZE);
267	r = radeon_gem_object_create(rdev, args->size, args->alignment,
268				     args->initial_domain, args->flags,
269				     false, &gobj);
270	if (r) {
271		up_read(&rdev->exclusive_lock);
272		r = radeon_gem_handle_lockup(rdev, r);
273		return r;
274	}
275	r = drm_gem_handle_create(filp, gobj, &handle);
276	/* drop reference from allocate - handle holds it now */
277	drm_gem_object_put_unlocked(gobj);
278	if (r) {
279		up_read(&rdev->exclusive_lock);
280		r = radeon_gem_handle_lockup(rdev, r);
281		return r;
282	}
283	args->handle = handle;
284	up_read(&rdev->exclusive_lock);
285	return 0;
286}
287
288int radeon_gem_userptr_ioctl(struct drm_device *dev, void *data,
289			     struct drm_file *filp)
290{
291	struct ttm_operation_ctx ctx = { true, false };
292	struct radeon_device *rdev = dev->dev_private;
293	struct drm_radeon_gem_userptr *args = data;
294	struct drm_gem_object *gobj;
295	struct radeon_bo *bo;
296	uint32_t handle;
297	int r;
298
299	args->addr = untagged_addr(args->addr);
300
301	if (offset_in_page(args->addr | args->size))
302		return -EINVAL;
303
304	/* reject unknown flag values */
305	if (args->flags & ~(RADEON_GEM_USERPTR_READONLY |
306	    RADEON_GEM_USERPTR_ANONONLY | RADEON_GEM_USERPTR_VALIDATE |
307	    RADEON_GEM_USERPTR_REGISTER))
308		return -EINVAL;
309
310	if (args->flags & RADEON_GEM_USERPTR_READONLY) {
311		/* readonly pages not tested on older hardware */
312		if (rdev->family < CHIP_R600)
313			return -EINVAL;
314
315	} else if (!(args->flags & RADEON_GEM_USERPTR_ANONONLY) ||
316		   !(args->flags & RADEON_GEM_USERPTR_REGISTER)) {
317
318		/* if we want to write to it we must require anonymous
319		   memory and install a MMU notifier */
320		return -EACCES;
321	}
322
323	down_read(&rdev->exclusive_lock);
324
325	/* create a gem object to contain this object in */
326	r = radeon_gem_object_create(rdev, args->size, 0,
327				     RADEON_GEM_DOMAIN_CPU, 0,
328				     false, &gobj);
329	if (r)
330		goto handle_lockup;
331
332	bo = gem_to_radeon_bo(gobj);
333	r = radeon_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
334	if (r)
335		goto release_object;
336
337	if (args->flags & RADEON_GEM_USERPTR_REGISTER) {
338		r = radeon_mn_register(bo, args->addr);
339		if (r)
340			goto release_object;
341	}
342
343	if (args->flags & RADEON_GEM_USERPTR_VALIDATE) {
344		down_read(&current->mm->mmap_sem);
345		r = radeon_bo_reserve(bo, true);
346		if (r) {
347			up_read(&current->mm->mmap_sem);
348			goto release_object;
349		}
350
351		radeon_ttm_placement_from_domain(bo, RADEON_GEM_DOMAIN_GTT);
352		r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
353		radeon_bo_unreserve(bo);
354		up_read(&current->mm->mmap_sem);
355		if (r)
356			goto release_object;
357	}
358
359	r = drm_gem_handle_create(filp, gobj, &handle);
360	/* drop reference from allocate - handle holds it now */
361	drm_gem_object_put_unlocked(gobj);
362	if (r)
363		goto handle_lockup;
364
365	args->handle = handle;
366	up_read(&rdev->exclusive_lock);
367	return 0;
368
369release_object:
370	drm_gem_object_put_unlocked(gobj);
371
372handle_lockup:
373	up_read(&rdev->exclusive_lock);
374	r = radeon_gem_handle_lockup(rdev, r);
375
376	return r;
377}
378
379int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
380				struct drm_file *filp)
381{
382	/* transition the BO to a domain -
383	 * just validate the BO into a certain domain */
384	struct radeon_device *rdev = dev->dev_private;
385	struct drm_radeon_gem_set_domain *args = data;
386	struct drm_gem_object *gobj;
387	struct radeon_bo *robj;
388	int r;
389
390	/* for now if someone requests domain CPU -
391	 * just make sure the buffer is finished with */
392	down_read(&rdev->exclusive_lock);
393
394	/* just do a BO wait for now */
395	gobj = drm_gem_object_lookup(filp, args->handle);
396	if (gobj == NULL) {
397		up_read(&rdev->exclusive_lock);
398		return -ENOENT;
399	}
400	robj = gem_to_radeon_bo(gobj);
401
402	r = radeon_gem_set_domain(gobj, args->read_domains, args->write_domain);
403
404	drm_gem_object_put_unlocked(gobj);
405	up_read(&rdev->exclusive_lock);
406	r = radeon_gem_handle_lockup(robj->rdev, r);
407	return r;
408}
409
410int radeon_mode_dumb_mmap(struct drm_file *filp,
411			  struct drm_device *dev,
412			  uint32_t handle, uint64_t *offset_p)
413{
414	struct drm_gem_object *gobj;
415	struct radeon_bo *robj;
416
417	gobj = drm_gem_object_lookup(filp, handle);
418	if (gobj == NULL) {
419		return -ENOENT;
420	}
421	robj = gem_to_radeon_bo(gobj);
422	if (radeon_ttm_tt_has_userptr(robj->tbo.ttm)) {
423		drm_gem_object_put_unlocked(gobj);
424		return -EPERM;
425	}
426	*offset_p = radeon_bo_mmap_offset(robj);
427	drm_gem_object_put_unlocked(gobj);
428	return 0;
429}
430
431int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
432			  struct drm_file *filp)
433{
434	struct drm_radeon_gem_mmap *args = data;
435
436	return radeon_mode_dumb_mmap(filp, dev, args->handle, &args->addr_ptr);
437}
438
439int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
440			  struct drm_file *filp)
441{
442	struct drm_radeon_gem_busy *args = data;
443	struct drm_gem_object *gobj;
444	struct radeon_bo *robj;
445	int r;
446	uint32_t cur_placement = 0;
447
448	gobj = drm_gem_object_lookup(filp, args->handle);
449	if (gobj == NULL) {
450		return -ENOENT;
451	}
452	robj = gem_to_radeon_bo(gobj);
453
454	r = dma_resv_test_signaled_rcu(robj->tbo.base.resv, true);
455	if (r == 0)
456		r = -EBUSY;
457	else
458		r = 0;
459
460	cur_placement = READ_ONCE(robj->tbo.mem.mem_type);
461	args->domain = radeon_mem_type_to_domain(cur_placement);
462	drm_gem_object_put_unlocked(gobj);
 
 
 
 
463	return r;
464}
465
466int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
467			      struct drm_file *filp)
468{
469	struct radeon_device *rdev = dev->dev_private;
470	struct drm_radeon_gem_wait_idle *args = data;
471	struct drm_gem_object *gobj;
472	struct radeon_bo *robj;
473	int r = 0;
474	uint32_t cur_placement = 0;
475	long ret;
476
477	gobj = drm_gem_object_lookup(filp, args->handle);
478	if (gobj == NULL) {
479		return -ENOENT;
480	}
481	robj = gem_to_radeon_bo(gobj);
482
483	ret = dma_resv_wait_timeout_rcu(robj->tbo.base.resv, true, true, 30 * HZ);
484	if (ret == 0)
485		r = -EBUSY;
486	else if (ret < 0)
487		r = ret;
488
489	/* Flush HDP cache via MMIO if necessary */
490	cur_placement = READ_ONCE(robj->tbo.mem.mem_type);
491	if (rdev->asic->mmio_hdp_flush &&
492	    radeon_mem_type_to_domain(cur_placement) == RADEON_GEM_DOMAIN_VRAM)
493		robj->rdev->asic->mmio_hdp_flush(rdev);
494	drm_gem_object_put_unlocked(gobj);
495	r = radeon_gem_handle_lockup(rdev, r);
496	return r;
497}
498
499int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
500				struct drm_file *filp)
501{
502	struct drm_radeon_gem_set_tiling *args = data;
503	struct drm_gem_object *gobj;
504	struct radeon_bo *robj;
505	int r = 0;
506
507	DRM_DEBUG("%d \n", args->handle);
508	gobj = drm_gem_object_lookup(filp, args->handle);
509	if (gobj == NULL)
510		return -ENOENT;
511	robj = gem_to_radeon_bo(gobj);
512	r = radeon_bo_set_tiling_flags(robj, args->tiling_flags, args->pitch);
513	drm_gem_object_put_unlocked(gobj);
514	return r;
515}
516
517int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
518				struct drm_file *filp)
519{
520	struct drm_radeon_gem_get_tiling *args = data;
521	struct drm_gem_object *gobj;
522	struct radeon_bo *rbo;
523	int r = 0;
524
525	DRM_DEBUG("\n");
526	gobj = drm_gem_object_lookup(filp, args->handle);
527	if (gobj == NULL)
528		return -ENOENT;
529	rbo = gem_to_radeon_bo(gobj);
530	r = radeon_bo_reserve(rbo, false);
531	if (unlikely(r != 0))
532		goto out;
533	radeon_bo_get_tiling_flags(rbo, &args->tiling_flags, &args->pitch);
534	radeon_bo_unreserve(rbo);
535out:
536	drm_gem_object_put_unlocked(gobj);
537	return r;
538}
539
540/**
541 * radeon_gem_va_update_vm -update the bo_va in its VM
542 *
543 * @rdev: radeon_device pointer
544 * @bo_va: bo_va to update
545 *
546 * Update the bo_va directly after setting it's address. Errors are not
547 * vital here, so they are not reported back to userspace.
548 */
549static void radeon_gem_va_update_vm(struct radeon_device *rdev,
550				    struct radeon_bo_va *bo_va)
551{
552	struct ttm_validate_buffer tv, *entry;
553	struct radeon_bo_list *vm_bos;
554	struct ww_acquire_ctx ticket;
555	struct list_head list;
556	unsigned domain;
557	int r;
558
559	INIT_LIST_HEAD(&list);
560
561	tv.bo = &bo_va->bo->tbo;
562	tv.num_shared = 1;
563	list_add(&tv.head, &list);
564
565	vm_bos = radeon_vm_get_bos(rdev, bo_va->vm, &list);
566	if (!vm_bos)
567		return;
568
569	r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL, true);
570	if (r)
571		goto error_free;
572
573	list_for_each_entry(entry, &list, head) {
574		domain = radeon_mem_type_to_domain(entry->bo->mem.mem_type);
575		/* if anything is swapped out don't swap it in here,
576		   just abort and wait for the next CS */
577		if (domain == RADEON_GEM_DOMAIN_CPU)
578			goto error_unreserve;
579	}
580
581	mutex_lock(&bo_va->vm->mutex);
582	r = radeon_vm_clear_freed(rdev, bo_va->vm);
583	if (r)
584		goto error_unlock;
585
586	if (bo_va->it.start)
587		r = radeon_vm_bo_update(rdev, bo_va, &bo_va->bo->tbo.mem);
588
589error_unlock:
590	mutex_unlock(&bo_va->vm->mutex);
591
592error_unreserve:
593	ttm_eu_backoff_reservation(&ticket, &list);
594
595error_free:
596	kvfree(vm_bos);
597
598	if (r && r != -ERESTARTSYS)
599		DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
600}
601
602int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
603			  struct drm_file *filp)
604{
605	struct drm_radeon_gem_va *args = data;
606	struct drm_gem_object *gobj;
607	struct radeon_device *rdev = dev->dev_private;
608	struct radeon_fpriv *fpriv = filp->driver_priv;
609	struct radeon_bo *rbo;
610	struct radeon_bo_va *bo_va;
611	u32 invalid_flags;
612	int r = 0;
613
614	if (!rdev->vm_manager.enabled) {
615		args->operation = RADEON_VA_RESULT_ERROR;
616		return -ENOTTY;
617	}
618
619	/* !! DONT REMOVE !!
620	 * We don't support vm_id yet, to be sure we don't have have broken
621	 * userspace, reject anyone trying to use non 0 value thus moving
622	 * forward we can use those fields without breaking existant userspace
623	 */
624	if (args->vm_id) {
625		args->operation = RADEON_VA_RESULT_ERROR;
626		return -EINVAL;
627	}
628
629	if (args->offset < RADEON_VA_RESERVED_SIZE) {
630		dev_err(&dev->pdev->dev,
631			"offset 0x%lX is in reserved area 0x%X\n",
632			(unsigned long)args->offset,
633			RADEON_VA_RESERVED_SIZE);
634		args->operation = RADEON_VA_RESULT_ERROR;
635		return -EINVAL;
636	}
637
638	/* don't remove, we need to enforce userspace to set the snooped flag
639	 * otherwise we will endup with broken userspace and we won't be able
640	 * to enable this feature without adding new interface
641	 */
642	invalid_flags = RADEON_VM_PAGE_VALID | RADEON_VM_PAGE_SYSTEM;
643	if ((args->flags & invalid_flags)) {
644		dev_err(&dev->pdev->dev, "invalid flags 0x%08X vs 0x%08X\n",
645			args->flags, invalid_flags);
646		args->operation = RADEON_VA_RESULT_ERROR;
647		return -EINVAL;
648	}
649
650	switch (args->operation) {
651	case RADEON_VA_MAP:
652	case RADEON_VA_UNMAP:
653		break;
654	default:
655		dev_err(&dev->pdev->dev, "unsupported operation %d\n",
656			args->operation);
657		args->operation = RADEON_VA_RESULT_ERROR;
658		return -EINVAL;
659	}
660
661	gobj = drm_gem_object_lookup(filp, args->handle);
662	if (gobj == NULL) {
663		args->operation = RADEON_VA_RESULT_ERROR;
664		return -ENOENT;
665	}
666	rbo = gem_to_radeon_bo(gobj);
667	r = radeon_bo_reserve(rbo, false);
668	if (r) {
669		args->operation = RADEON_VA_RESULT_ERROR;
670		drm_gem_object_put_unlocked(gobj);
671		return r;
672	}
673	bo_va = radeon_vm_bo_find(&fpriv->vm, rbo);
674	if (!bo_va) {
675		args->operation = RADEON_VA_RESULT_ERROR;
676		radeon_bo_unreserve(rbo);
677		drm_gem_object_put_unlocked(gobj);
678		return -ENOENT;
679	}
680
681	switch (args->operation) {
682	case RADEON_VA_MAP:
683		if (bo_va->it.start) {
684			args->operation = RADEON_VA_RESULT_VA_EXIST;
685			args->offset = bo_va->it.start * RADEON_GPU_PAGE_SIZE;
686			radeon_bo_unreserve(rbo);
687			goto out;
688		}
689		r = radeon_vm_bo_set_addr(rdev, bo_va, args->offset, args->flags);
690		break;
691	case RADEON_VA_UNMAP:
692		r = radeon_vm_bo_set_addr(rdev, bo_va, 0, 0);
693		break;
694	default:
695		break;
696	}
697	if (!r)
698		radeon_gem_va_update_vm(rdev, bo_va);
699	args->operation = RADEON_VA_RESULT_OK;
700	if (r) {
701		args->operation = RADEON_VA_RESULT_ERROR;
702	}
703out:
704	drm_gem_object_put_unlocked(gobj);
705	return r;
706}
707
708int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
709			struct drm_file *filp)
710{
711	struct drm_radeon_gem_op *args = data;
712	struct drm_gem_object *gobj;
713	struct radeon_bo *robj;
714	int r;
715
716	gobj = drm_gem_object_lookup(filp, args->handle);
717	if (gobj == NULL) {
718		return -ENOENT;
719	}
720	robj = gem_to_radeon_bo(gobj);
721
722	r = -EPERM;
723	if (radeon_ttm_tt_has_userptr(robj->tbo.ttm))
724		goto out;
725
726	r = radeon_bo_reserve(robj, false);
727	if (unlikely(r))
728		goto out;
729
730	switch (args->op) {
731	case RADEON_GEM_OP_GET_INITIAL_DOMAIN:
732		args->value = robj->initial_domain;
733		break;
734	case RADEON_GEM_OP_SET_INITIAL_DOMAIN:
735		robj->initial_domain = args->value & (RADEON_GEM_DOMAIN_VRAM |
736						      RADEON_GEM_DOMAIN_GTT |
737						      RADEON_GEM_DOMAIN_CPU);
738		break;
739	default:
740		r = -EINVAL;
741	}
742
743	radeon_bo_unreserve(robj);
744out:
745	drm_gem_object_put_unlocked(gobj);
746	return r;
747}
748
749int radeon_mode_dumb_create(struct drm_file *file_priv,
750			    struct drm_device *dev,
751			    struct drm_mode_create_dumb *args)
752{
753	struct radeon_device *rdev = dev->dev_private;
754	struct drm_gem_object *gobj;
755	uint32_t handle;
756	int r;
757
758	args->pitch = radeon_align_pitch(rdev, args->width,
759					 DIV_ROUND_UP(args->bpp, 8), 0);
760	args->size = args->pitch * args->height;
761	args->size = ALIGN(args->size, PAGE_SIZE);
762
763	r = radeon_gem_object_create(rdev, args->size, 0,
764				     RADEON_GEM_DOMAIN_VRAM, 0,
765				     false, &gobj);
 
766	if (r)
767		return -ENOMEM;
768
769	r = drm_gem_handle_create(file_priv, gobj, &handle);
770	/* drop reference from allocate - handle holds it now */
771	drm_gem_object_put_unlocked(gobj);
772	if (r) {
773		return r;
774	}
775	args->handle = handle;
776	return 0;
777}
778
779#if defined(CONFIG_DEBUG_FS)
780static int radeon_debugfs_gem_info(struct seq_file *m, void *data)
 
781{
782	struct drm_info_node *node = (struct drm_info_node *)m->private;
783	struct drm_device *dev = node->minor->dev;
784	struct radeon_device *rdev = dev->dev_private;
785	struct radeon_bo *rbo;
786	unsigned i = 0;
787
788	mutex_lock(&rdev->gem.mutex);
789	list_for_each_entry(rbo, &rdev->gem.objects, list) {
790		unsigned domain;
791		const char *placement;
792
793		domain = radeon_mem_type_to_domain(rbo->tbo.mem.mem_type);
794		switch (domain) {
795		case RADEON_GEM_DOMAIN_VRAM:
796			placement = "VRAM";
797			break;
798		case RADEON_GEM_DOMAIN_GTT:
799			placement = " GTT";
800			break;
801		case RADEON_GEM_DOMAIN_CPU:
802		default:
803			placement = " CPU";
804			break;
805		}
806		seq_printf(m, "bo[0x%08x] %8ldkB %8ldMB %s pid %8ld\n",
807			   i, radeon_bo_size(rbo) >> 10, radeon_bo_size(rbo) >> 20,
808			   placement, (unsigned long)rbo->pid);
809		i++;
810	}
811	mutex_unlock(&rdev->gem.mutex);
812	return 0;
813}
814
815static struct drm_info_list radeon_debugfs_gem_list[] = {
816	{"radeon_gem_info", &radeon_debugfs_gem_info, 0, NULL},
817};
818#endif
819
820int radeon_gem_debugfs_init(struct radeon_device *rdev)
821{
822#if defined(CONFIG_DEBUG_FS)
823	return radeon_debugfs_add_files(rdev, radeon_debugfs_gem_list, 1);
824#endif
825	return 0;
826}