Linux Audio

Check our new training course

Loading...
v3.1
  1/*
  2 * Copyright 2008 Advanced Micro Devices, Inc.
  3 * Copyright 2008 Red Hat Inc.
  4 * Copyright 2009 Jerome Glisse.
  5 *
  6 * Permission is hereby granted, free of charge, to any person obtaining a
  7 * copy of this software and associated documentation files (the "Software"),
  8 * to deal in the Software without restriction, including without limitation
  9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 10 * and/or sell copies of the Software, and to permit persons to whom the
 11 * Software is furnished to do so, subject to the following conditions:
 12 *
 13 * The above copyright notice and this permission notice shall be included in
 14 * all copies or substantial portions of the Software.
 15 *
 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 22 * OTHER DEALINGS IN THE SOFTWARE.
 23 *
 24 * Authors: Dave Airlie
 25 *          Alex Deucher
 26 *          Jerome Glisse
 27 */
 28#include "drmP.h"
 29#include "drm.h"
 30#include "radeon_drm.h"
 
 
 
 
 
 31#include "radeon.h"
 
 
 
 
 
 
 
 32
 33int radeon_gem_object_init(struct drm_gem_object *obj)
 
 
 34{
 35	BUG();
 
 
 36
 37	return 0;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 38}
 39
 40void radeon_gem_object_free(struct drm_gem_object *gobj)
 
 
 
 
 
 
 
 41{
 42	struct radeon_bo *robj = gem_to_radeon_bo(gobj);
 43
 44	if (robj) {
 
 45		radeon_bo_unref(&robj);
 46	}
 47}
 48
 49int radeon_gem_object_create(struct radeon_device *rdev, int size,
 50				int alignment, int initial_domain,
 51				bool discardable, bool kernel,
 52				struct drm_gem_object **obj)
 53{
 54	struct radeon_bo *robj;
 
 55	int r;
 56
 57	*obj = NULL;
 58	/* At least align on page size */
 59	if (alignment < PAGE_SIZE) {
 60		alignment = PAGE_SIZE;
 61	}
 62	r = radeon_bo_create(rdev, size, alignment, kernel, initial_domain, &robj);
 
 
 
 
 
 
 
 
 
 
 
 
 
 63	if (r) {
 64		if (r != -ERESTARTSYS)
 65			DRM_ERROR("Failed to allocate GEM object (%d, %d, %u, %d)\n",
 
 
 
 
 66				  size, initial_domain, alignment, r);
 
 67		return r;
 68	}
 69	*obj = &robj->gem_base;
 
 
 70
 71	mutex_lock(&rdev->gem.mutex);
 72	list_add_tail(&robj->list, &rdev->gem.objects);
 73	mutex_unlock(&rdev->gem.mutex);
 74
 75	return 0;
 76}
 77
 78int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
 79			  uint64_t *gpu_addr)
 80{
 81	struct radeon_bo *robj = gem_to_radeon_bo(obj);
 82	int r;
 83
 84	r = radeon_bo_reserve(robj, false);
 85	if (unlikely(r != 0))
 86		return r;
 87	r = radeon_bo_pin(robj, pin_domain, gpu_addr);
 88	radeon_bo_unreserve(robj);
 89	return r;
 90}
 91
 92void radeon_gem_object_unpin(struct drm_gem_object *obj)
 93{
 94	struct radeon_bo *robj = gem_to_radeon_bo(obj);
 95	int r;
 96
 97	r = radeon_bo_reserve(robj, false);
 98	if (likely(r == 0)) {
 99		radeon_bo_unpin(robj);
100		radeon_bo_unreserve(robj);
101	}
102}
103
104int radeon_gem_set_domain(struct drm_gem_object *gobj,
105			  uint32_t rdomain, uint32_t wdomain)
106{
107	struct radeon_bo *robj;
108	uint32_t domain;
109	int r;
110
111	/* FIXME: reeimplement */
112	robj = gem_to_radeon_bo(gobj);
113	/* work out where to validate the buffer to */
114	domain = wdomain;
115	if (!domain) {
116		domain = rdomain;
117	}
118	if (!domain) {
119		/* Do nothings */
120		printk(KERN_WARNING "Set domain withou domain !\n");
121		return 0;
122	}
123	if (domain == RADEON_GEM_DOMAIN_CPU) {
124		/* Asking for cpu access wait for object idle */
125		r = radeon_bo_wait(robj, NULL, false);
126		if (r) {
127			printk(KERN_ERR "Failed to wait for object !\n");
 
 
 
128			return r;
129		}
130	}
 
 
 
 
131	return 0;
132}
133
134int radeon_gem_init(struct radeon_device *rdev)
135{
136	INIT_LIST_HEAD(&rdev->gem.objects);
137	return 0;
138}
139
140void radeon_gem_fini(struct radeon_device *rdev)
141{
142	radeon_bo_force_delete(rdev);
143}
144
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
145
146/*
147 * GEM ioctls.
148 */
149int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
150			  struct drm_file *filp)
151{
152	struct radeon_device *rdev = dev->dev_private;
153	struct drm_radeon_gem_info *args = data;
154	struct ttm_mem_type_manager *man;
155
156	man = &rdev->mman.bdev.man[TTM_PL_VRAM];
 
 
 
 
 
 
157
158	args->vram_size = rdev->mc.real_vram_size;
159	args->vram_visible = (u64)man->size << PAGE_SHIFT;
160	if (rdev->stollen_vga_memory)
161		args->vram_visible -= radeon_bo_size(rdev->stollen_vga_memory);
162	args->vram_visible -= radeon_fbdev_total_size(rdev);
163	args->gart_size = rdev->mc.gtt_size - rdev->cp.ring_size - 4096 -
164		RADEON_IB_POOL_SIZE*64*1024;
165	return 0;
166}
167
168int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
169			   struct drm_file *filp)
170{
171	/* TODO: implement */
172	DRM_ERROR("unimplemented %s\n", __func__);
173	return -ENOSYS;
174}
175
176int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
177			    struct drm_file *filp)
178{
179	/* TODO: implement */
180	DRM_ERROR("unimplemented %s\n", __func__);
181	return -ENOSYS;
182}
183
184int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
185			    struct drm_file *filp)
186{
187	struct radeon_device *rdev = dev->dev_private;
188	struct drm_radeon_gem_create *args = data;
189	struct drm_gem_object *gobj;
190	uint32_t handle;
191	int r;
192
 
193	/* create a gem object to contain this object in */
194	args->size = roundup(args->size, PAGE_SIZE);
195	r = radeon_gem_object_create(rdev, args->size, args->alignment,
196					args->initial_domain, false,
197					false, &gobj);
198	if (r) {
 
 
199		return r;
200	}
201	r = drm_gem_handle_create(filp, gobj, &handle);
202	/* drop reference from allocate - handle holds it now */
203	drm_gem_object_unreference_unlocked(gobj);
204	if (r) {
 
 
205		return r;
206	}
207	args->handle = handle;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
208	return 0;
 
 
 
 
 
 
 
 
 
209}
210
211int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
212				struct drm_file *filp)
213{
214	/* transition the BO to a domain -
215	 * just validate the BO into a certain domain */
 
216	struct drm_radeon_gem_set_domain *args = data;
217	struct drm_gem_object *gobj;
218	struct radeon_bo *robj;
219	int r;
220
221	/* for now if someone requests domain CPU -
222	 * just make sure the buffer is finished with */
 
223
224	/* just do a BO wait for now */
225	gobj = drm_gem_object_lookup(dev, filp, args->handle);
226	if (gobj == NULL) {
 
227		return -ENOENT;
228	}
229	robj = gem_to_radeon_bo(gobj);
230
231	r = radeon_gem_set_domain(gobj, args->read_domains, args->write_domain);
232
233	drm_gem_object_unreference_unlocked(gobj);
 
 
234	return r;
235}
236
237int radeon_mode_dumb_mmap(struct drm_file *filp,
238			  struct drm_device *dev,
239			  uint32_t handle, uint64_t *offset_p)
240{
241	struct drm_gem_object *gobj;
242	struct radeon_bo *robj;
243
244	gobj = drm_gem_object_lookup(dev, filp, handle);
245	if (gobj == NULL) {
246		return -ENOENT;
247	}
248	robj = gem_to_radeon_bo(gobj);
 
 
 
 
249	*offset_p = radeon_bo_mmap_offset(robj);
250	drm_gem_object_unreference_unlocked(gobj);
251	return 0;
252}
253
254int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
255			  struct drm_file *filp)
256{
257	struct drm_radeon_gem_mmap *args = data;
258
259	return radeon_mode_dumb_mmap(filp, dev, args->handle, &args->addr_ptr);
260}
261
262int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
263			  struct drm_file *filp)
264{
265	struct drm_radeon_gem_busy *args = data;
266	struct drm_gem_object *gobj;
267	struct radeon_bo *robj;
268	int r;
269	uint32_t cur_placement = 0;
270
271	gobj = drm_gem_object_lookup(dev, filp, args->handle);
272	if (gobj == NULL) {
273		return -ENOENT;
274	}
275	robj = gem_to_radeon_bo(gobj);
276	r = radeon_bo_wait(robj, &cur_placement, true);
277	switch (cur_placement) {
278	case TTM_PL_VRAM:
279		args->domain = RADEON_GEM_DOMAIN_VRAM;
280		break;
281	case TTM_PL_TT:
282		args->domain = RADEON_GEM_DOMAIN_GTT;
283		break;
284	case TTM_PL_SYSTEM:
285		args->domain = RADEON_GEM_DOMAIN_CPU;
286	default:
287		break;
288	}
289	drm_gem_object_unreference_unlocked(gobj);
290	return r;
291}
292
293int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
294			      struct drm_file *filp)
295{
 
296	struct drm_radeon_gem_wait_idle *args = data;
297	struct drm_gem_object *gobj;
298	struct radeon_bo *robj;
299	int r;
 
 
300
301	gobj = drm_gem_object_lookup(dev, filp, args->handle);
302	if (gobj == NULL) {
303		return -ENOENT;
304	}
305	robj = gem_to_radeon_bo(gobj);
306	r = radeon_bo_wait(robj, NULL, false);
307	/* callback hw specific functions if any */
308	if (robj->rdev->asic->ioctl_wait_idle)
309		robj->rdev->asic->ioctl_wait_idle(robj->rdev, robj);
310	drm_gem_object_unreference_unlocked(gobj);
 
 
 
 
 
 
 
 
 
311	return r;
312}
313
314int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
315				struct drm_file *filp)
316{
317	struct drm_radeon_gem_set_tiling *args = data;
318	struct drm_gem_object *gobj;
319	struct radeon_bo *robj;
320	int r = 0;
321
322	DRM_DEBUG("%d \n", args->handle);
323	gobj = drm_gem_object_lookup(dev, filp, args->handle);
324	if (gobj == NULL)
325		return -ENOENT;
326	robj = gem_to_radeon_bo(gobj);
327	r = radeon_bo_set_tiling_flags(robj, args->tiling_flags, args->pitch);
328	drm_gem_object_unreference_unlocked(gobj);
329	return r;
330}
331
332int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
333				struct drm_file *filp)
334{
335	struct drm_radeon_gem_get_tiling *args = data;
336	struct drm_gem_object *gobj;
337	struct radeon_bo *rbo;
338	int r = 0;
339
340	DRM_DEBUG("\n");
341	gobj = drm_gem_object_lookup(dev, filp, args->handle);
342	if (gobj == NULL)
343		return -ENOENT;
344	rbo = gem_to_radeon_bo(gobj);
345	r = radeon_bo_reserve(rbo, false);
346	if (unlikely(r != 0))
347		goto out;
348	radeon_bo_get_tiling_flags(rbo, &args->tiling_flags, &args->pitch);
349	radeon_bo_unreserve(rbo);
350out:
351	drm_gem_object_unreference_unlocked(gobj);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
352	return r;
353}
354
355int radeon_mode_dumb_create(struct drm_file *file_priv,
356			    struct drm_device *dev,
357			    struct drm_mode_create_dumb *args)
358{
359	struct radeon_device *rdev = dev->dev_private;
360	struct drm_gem_object *gobj;
361	uint32_t handle;
362	int r;
363
364	args->pitch = radeon_align_pitch(rdev, args->width, args->bpp, 0) * ((args->bpp + 1) / 8);
 
365	args->size = args->pitch * args->height;
366	args->size = ALIGN(args->size, PAGE_SIZE);
367
368	r = radeon_gem_object_create(rdev, args->size, 0,
369				     RADEON_GEM_DOMAIN_VRAM,
370				     false, ttm_bo_type_device,
371				     &gobj);
372	if (r)
373		return -ENOMEM;
374
375	r = drm_gem_handle_create(file_priv, gobj, &handle);
376	/* drop reference from allocate - handle holds it now */
377	drm_gem_object_unreference_unlocked(gobj);
378	if (r) {
379		return r;
380	}
381	args->handle = handle;
382	return 0;
383}
384
385int radeon_mode_dumb_destroy(struct drm_file *file_priv,
386			     struct drm_device *dev,
387			     uint32_t handle)
388{
389	return drm_gem_handle_delete(file_priv, handle);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
390}
v5.14.15
  1/*
  2 * Copyright 2008 Advanced Micro Devices, Inc.
  3 * Copyright 2008 Red Hat Inc.
  4 * Copyright 2009 Jerome Glisse.
  5 *
  6 * Permission is hereby granted, free of charge, to any person obtaining a
  7 * copy of this software and associated documentation files (the "Software"),
  8 * to deal in the Software without restriction, including without limitation
  9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 10 * and/or sell copies of the Software, and to permit persons to whom the
 11 * Software is furnished to do so, subject to the following conditions:
 12 *
 13 * The above copyright notice and this permission notice shall be included in
 14 * all copies or substantial portions of the Software.
 15 *
 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 22 * OTHER DEALINGS IN THE SOFTWARE.
 23 *
 24 * Authors: Dave Airlie
 25 *          Alex Deucher
 26 *          Jerome Glisse
 27 */
 28
 29#include <linux/pci.h>
 30
 31#include <drm/drm_device.h>
 32#include <drm/drm_file.h>
 33#include <drm/drm_gem_ttm_helper.h>
 34#include <drm/radeon_drm.h>
 35
 36#include "radeon.h"
 37#include "radeon_prime.h"
 38
 39struct dma_buf *radeon_gem_prime_export(struct drm_gem_object *gobj,
 40					int flags);
 41struct sg_table *radeon_gem_prime_get_sg_table(struct drm_gem_object *obj);
 42int radeon_gem_prime_pin(struct drm_gem_object *obj);
 43void radeon_gem_prime_unpin(struct drm_gem_object *obj);
 44
 45const struct drm_gem_object_funcs radeon_gem_object_funcs;
 46
 47static vm_fault_t radeon_gem_fault(struct vm_fault *vmf)
 48{
 49	struct ttm_buffer_object *bo = vmf->vma->vm_private_data;
 50	struct radeon_device *rdev = radeon_get_rdev(bo->bdev);
 51	vm_fault_t ret;
 52
 53	down_read(&rdev->pm.mclk_lock);
 54
 55	ret = ttm_bo_vm_reserve(bo, vmf);
 56	if (ret)
 57		goto unlock_mclk;
 58
 59	ret = radeon_bo_fault_reserve_notify(bo);
 60	if (ret)
 61		goto unlock_resv;
 62
 63	ret = ttm_bo_vm_fault_reserved(vmf, vmf->vma->vm_page_prot,
 64				       TTM_BO_VM_NUM_PREFAULT, 1);
 65	if (ret == VM_FAULT_RETRY && !(vmf->flags & FAULT_FLAG_RETRY_NOWAIT))
 66		goto unlock_mclk;
 67
 68unlock_resv:
 69	dma_resv_unlock(bo->base.resv);
 70
 71unlock_mclk:
 72	up_read(&rdev->pm.mclk_lock);
 73	return ret;
 74}
 75
 76static const struct vm_operations_struct radeon_gem_vm_ops = {
 77	.fault = radeon_gem_fault,
 78	.open = ttm_bo_vm_open,
 79	.close = ttm_bo_vm_close,
 80	.access = ttm_bo_vm_access
 81};
 82
 83static void radeon_gem_object_free(struct drm_gem_object *gobj)
 84{
 85	struct radeon_bo *robj = gem_to_radeon_bo(gobj);
 86
 87	if (robj) {
 88		radeon_mn_unregister(robj);
 89		radeon_bo_unref(&robj);
 90	}
 91}
 92
 93int radeon_gem_object_create(struct radeon_device *rdev, unsigned long size,
 94				int alignment, int initial_domain,
 95				u32 flags, bool kernel,
 96				struct drm_gem_object **obj)
 97{
 98	struct radeon_bo *robj;
 99	unsigned long max_size;
100	int r;
101
102	*obj = NULL;
103	/* At least align on page size */
104	if (alignment < PAGE_SIZE) {
105		alignment = PAGE_SIZE;
106	}
107
108	/* Maximum bo size is the unpinned gtt size since we use the gtt to
109	 * handle vram to system pool migrations.
110	 */
111	max_size = rdev->mc.gtt_size - rdev->gart_pin_size;
112	if (size > max_size) {
113		DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
114			  size >> 20, max_size >> 20);
115		return -ENOMEM;
116	}
117
118retry:
119	r = radeon_bo_create(rdev, size, alignment, kernel, initial_domain,
120			     flags, NULL, NULL, &robj);
121	if (r) {
122		if (r != -ERESTARTSYS) {
123			if (initial_domain == RADEON_GEM_DOMAIN_VRAM) {
124				initial_domain |= RADEON_GEM_DOMAIN_GTT;
125				goto retry;
126			}
127			DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
128				  size, initial_domain, alignment, r);
129		}
130		return r;
131	}
132	*obj = &robj->tbo.base;
133	(*obj)->funcs = &radeon_gem_object_funcs;
134	robj->pid = task_pid_nr(current);
135
136	mutex_lock(&rdev->gem.mutex);
137	list_add_tail(&robj->list, &rdev->gem.objects);
138	mutex_unlock(&rdev->gem.mutex);
139
140	return 0;
141}
142
143static int radeon_gem_set_domain(struct drm_gem_object *gobj,
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
144			  uint32_t rdomain, uint32_t wdomain)
145{
146	struct radeon_bo *robj;
147	uint32_t domain;
148	long r;
149
150	/* FIXME: reeimplement */
151	robj = gem_to_radeon_bo(gobj);
152	/* work out where to validate the buffer to */
153	domain = wdomain;
154	if (!domain) {
155		domain = rdomain;
156	}
157	if (!domain) {
158		/* Do nothings */
159		pr_warn("Set domain without domain !\n");
160		return 0;
161	}
162	if (domain == RADEON_GEM_DOMAIN_CPU) {
163		/* Asking for cpu access wait for object idle */
164		r = dma_resv_wait_timeout(robj->tbo.base.resv, true, true, 30 * HZ);
165		if (!r)
166			r = -EBUSY;
167
168		if (r < 0 && r != -EINTR) {
169			pr_err("Failed to wait for object: %li\n", r);
170			return r;
171		}
172	}
173	if (domain == RADEON_GEM_DOMAIN_VRAM && robj->prime_shared_count) {
174		/* A BO that is associated with a dma-buf cannot be sensibly migrated to VRAM */
175		return -EINVAL;
176	}
177	return 0;
178}
179
180int radeon_gem_init(struct radeon_device *rdev)
181{
182	INIT_LIST_HEAD(&rdev->gem.objects);
183	return 0;
184}
185
186void radeon_gem_fini(struct radeon_device *rdev)
187{
188	radeon_bo_force_delete(rdev);
189}
190
191/*
192 * Call from drm_gem_handle_create which appear in both new and open ioctl
193 * case.
194 */
195static int radeon_gem_object_open(struct drm_gem_object *obj, struct drm_file *file_priv)
196{
197	struct radeon_bo *rbo = gem_to_radeon_bo(obj);
198	struct radeon_device *rdev = rbo->rdev;
199	struct radeon_fpriv *fpriv = file_priv->driver_priv;
200	struct radeon_vm *vm = &fpriv->vm;
201	struct radeon_bo_va *bo_va;
202	int r;
203
204	if ((rdev->family < CHIP_CAYMAN) ||
205	    (!rdev->accel_working)) {
206		return 0;
207	}
208
209	r = radeon_bo_reserve(rbo, false);
210	if (r) {
211		return r;
212	}
213
214	bo_va = radeon_vm_bo_find(vm, rbo);
215	if (!bo_va) {
216		bo_va = radeon_vm_bo_add(rdev, vm, rbo);
217	} else {
218		++bo_va->ref_count;
219	}
220	radeon_bo_unreserve(rbo);
221
222	return 0;
223}
224
225static void radeon_gem_object_close(struct drm_gem_object *obj,
226				    struct drm_file *file_priv)
227{
228	struct radeon_bo *rbo = gem_to_radeon_bo(obj);
229	struct radeon_device *rdev = rbo->rdev;
230	struct radeon_fpriv *fpriv = file_priv->driver_priv;
231	struct radeon_vm *vm = &fpriv->vm;
232	struct radeon_bo_va *bo_va;
233	int r;
234
235	if ((rdev->family < CHIP_CAYMAN) ||
236	    (!rdev->accel_working)) {
237		return;
238	}
239
240	r = radeon_bo_reserve(rbo, true);
241	if (r) {
242		dev_err(rdev->dev, "leaking bo va because "
243			"we fail to reserve bo (%d)\n", r);
244		return;
245	}
246	bo_va = radeon_vm_bo_find(vm, rbo);
247	if (bo_va) {
248		if (--bo_va->ref_count == 0) {
249			radeon_vm_bo_rmv(rdev, bo_va);
250		}
251	}
252	radeon_bo_unreserve(rbo);
253}
254
255static int radeon_gem_handle_lockup(struct radeon_device *rdev, int r)
256{
257	if (r == -EDEADLK) {
258		r = radeon_gpu_reset(rdev);
259		if (!r)
260			r = -EAGAIN;
261	}
262	return r;
263}
264
265static int radeon_gem_object_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma)
266{
267	struct radeon_bo *bo = gem_to_radeon_bo(obj);
268	struct radeon_device *rdev = radeon_get_rdev(bo->tbo.bdev);
269
270	if (radeon_ttm_tt_has_userptr(rdev, bo->tbo.ttm))
271		return -EPERM;
272
273	return drm_gem_ttm_mmap(obj, vma);
274}
275
276const struct drm_gem_object_funcs radeon_gem_object_funcs = {
277	.free = radeon_gem_object_free,
278	.open = radeon_gem_object_open,
279	.close = radeon_gem_object_close,
280	.export = radeon_gem_prime_export,
281	.pin = radeon_gem_prime_pin,
282	.unpin = radeon_gem_prime_unpin,
283	.get_sg_table = radeon_gem_prime_get_sg_table,
284	.vmap = drm_gem_ttm_vmap,
285	.vunmap = drm_gem_ttm_vunmap,
286	.mmap = radeon_gem_object_mmap,
287	.vm_ops = &radeon_gem_vm_ops,
288};
289
290/*
291 * GEM ioctls.
292 */
293int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
294			  struct drm_file *filp)
295{
296	struct radeon_device *rdev = dev->dev_private;
297	struct drm_radeon_gem_info *args = data;
298	struct ttm_resource_manager *man;
299
300	man = ttm_manager_type(&rdev->mman.bdev, TTM_PL_VRAM);
301
302	args->vram_size = (u64)man->size << PAGE_SHIFT;
303	args->vram_visible = rdev->mc.visible_vram_size;
304	args->vram_visible -= rdev->vram_pin_size;
305	args->gart_size = rdev->mc.gtt_size;
306	args->gart_size -= rdev->gart_pin_size;
307
 
 
 
 
 
 
 
308	return 0;
309}
310
311int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
312			   struct drm_file *filp)
313{
314	/* TODO: implement */
315	DRM_ERROR("unimplemented %s\n", __func__);
316	return -ENOSYS;
317}
318
319int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
320			    struct drm_file *filp)
321{
322	/* TODO: implement */
323	DRM_ERROR("unimplemented %s\n", __func__);
324	return -ENOSYS;
325}
326
327int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
328			    struct drm_file *filp)
329{
330	struct radeon_device *rdev = dev->dev_private;
331	struct drm_radeon_gem_create *args = data;
332	struct drm_gem_object *gobj;
333	uint32_t handle;
334	int r;
335
336	down_read(&rdev->exclusive_lock);
337	/* create a gem object to contain this object in */
338	args->size = roundup(args->size, PAGE_SIZE);
339	r = radeon_gem_object_create(rdev, args->size, args->alignment,
340				     args->initial_domain, args->flags,
341				     false, &gobj);
342	if (r) {
343		up_read(&rdev->exclusive_lock);
344		r = radeon_gem_handle_lockup(rdev, r);
345		return r;
346	}
347	r = drm_gem_handle_create(filp, gobj, &handle);
348	/* drop reference from allocate - handle holds it now */
349	drm_gem_object_put(gobj);
350	if (r) {
351		up_read(&rdev->exclusive_lock);
352		r = radeon_gem_handle_lockup(rdev, r);
353		return r;
354	}
355	args->handle = handle;
356	up_read(&rdev->exclusive_lock);
357	return 0;
358}
359
360int radeon_gem_userptr_ioctl(struct drm_device *dev, void *data,
361			     struct drm_file *filp)
362{
363	struct ttm_operation_ctx ctx = { true, false };
364	struct radeon_device *rdev = dev->dev_private;
365	struct drm_radeon_gem_userptr *args = data;
366	struct drm_gem_object *gobj;
367	struct radeon_bo *bo;
368	uint32_t handle;
369	int r;
370
371	args->addr = untagged_addr(args->addr);
372
373	if (offset_in_page(args->addr | args->size))
374		return -EINVAL;
375
376	/* reject unknown flag values */
377	if (args->flags & ~(RADEON_GEM_USERPTR_READONLY |
378	    RADEON_GEM_USERPTR_ANONONLY | RADEON_GEM_USERPTR_VALIDATE |
379	    RADEON_GEM_USERPTR_REGISTER))
380		return -EINVAL;
381
382	if (args->flags & RADEON_GEM_USERPTR_READONLY) {
383		/* readonly pages not tested on older hardware */
384		if (rdev->family < CHIP_R600)
385			return -EINVAL;
386
387	} else if (!(args->flags & RADEON_GEM_USERPTR_ANONONLY) ||
388		   !(args->flags & RADEON_GEM_USERPTR_REGISTER)) {
389
390		/* if we want to write to it we must require anonymous
391		   memory and install a MMU notifier */
392		return -EACCES;
393	}
394
395	down_read(&rdev->exclusive_lock);
396
397	/* create a gem object to contain this object in */
398	r = radeon_gem_object_create(rdev, args->size, 0,
399				     RADEON_GEM_DOMAIN_CPU, 0,
400				     false, &gobj);
401	if (r)
402		goto handle_lockup;
403
404	bo = gem_to_radeon_bo(gobj);
405	r = radeon_ttm_tt_set_userptr(rdev, bo->tbo.ttm, args->addr, args->flags);
406	if (r)
407		goto release_object;
408
409	if (args->flags & RADEON_GEM_USERPTR_REGISTER) {
410		r = radeon_mn_register(bo, args->addr);
411		if (r)
412			goto release_object;
413	}
414
415	if (args->flags & RADEON_GEM_USERPTR_VALIDATE) {
416		mmap_read_lock(current->mm);
417		r = radeon_bo_reserve(bo, true);
418		if (r) {
419			mmap_read_unlock(current->mm);
420			goto release_object;
421		}
422
423		radeon_ttm_placement_from_domain(bo, RADEON_GEM_DOMAIN_GTT);
424		r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
425		radeon_bo_unreserve(bo);
426		mmap_read_unlock(current->mm);
427		if (r)
428			goto release_object;
429	}
430
431	r = drm_gem_handle_create(filp, gobj, &handle);
432	/* drop reference from allocate - handle holds it now */
433	drm_gem_object_put(gobj);
434	if (r)
435		goto handle_lockup;
436
437	args->handle = handle;
438	up_read(&rdev->exclusive_lock);
439	return 0;
440
441release_object:
442	drm_gem_object_put(gobj);
443
444handle_lockup:
445	up_read(&rdev->exclusive_lock);
446	r = radeon_gem_handle_lockup(rdev, r);
447
448	return r;
449}
450
451int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
452				struct drm_file *filp)
453{
454	/* transition the BO to a domain -
455	 * just validate the BO into a certain domain */
456	struct radeon_device *rdev = dev->dev_private;
457	struct drm_radeon_gem_set_domain *args = data;
458	struct drm_gem_object *gobj;
459	struct radeon_bo *robj;
460	int r;
461
462	/* for now if someone requests domain CPU -
463	 * just make sure the buffer is finished with */
464	down_read(&rdev->exclusive_lock);
465
466	/* just do a BO wait for now */
467	gobj = drm_gem_object_lookup(filp, args->handle);
468	if (gobj == NULL) {
469		up_read(&rdev->exclusive_lock);
470		return -ENOENT;
471	}
472	robj = gem_to_radeon_bo(gobj);
473
474	r = radeon_gem_set_domain(gobj, args->read_domains, args->write_domain);
475
476	drm_gem_object_put(gobj);
477	up_read(&rdev->exclusive_lock);
478	r = radeon_gem_handle_lockup(robj->rdev, r);
479	return r;
480}
481
482int radeon_mode_dumb_mmap(struct drm_file *filp,
483			  struct drm_device *dev,
484			  uint32_t handle, uint64_t *offset_p)
485{
486	struct drm_gem_object *gobj;
487	struct radeon_bo *robj;
488
489	gobj = drm_gem_object_lookup(filp, handle);
490	if (gobj == NULL) {
491		return -ENOENT;
492	}
493	robj = gem_to_radeon_bo(gobj);
494	if (radeon_ttm_tt_has_userptr(robj->rdev, robj->tbo.ttm)) {
495		drm_gem_object_put(gobj);
496		return -EPERM;
497	}
498	*offset_p = radeon_bo_mmap_offset(robj);
499	drm_gem_object_put(gobj);
500	return 0;
501}
502
503int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
504			  struct drm_file *filp)
505{
506	struct drm_radeon_gem_mmap *args = data;
507
508	return radeon_mode_dumb_mmap(filp, dev, args->handle, &args->addr_ptr);
509}
510
511int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
512			  struct drm_file *filp)
513{
514	struct drm_radeon_gem_busy *args = data;
515	struct drm_gem_object *gobj;
516	struct radeon_bo *robj;
517	int r;
518	uint32_t cur_placement = 0;
519
520	gobj = drm_gem_object_lookup(filp, args->handle);
521	if (gobj == NULL) {
522		return -ENOENT;
523	}
524	robj = gem_to_radeon_bo(gobj);
525
526	r = dma_resv_test_signaled(robj->tbo.base.resv, true);
527	if (r == 0)
528		r = -EBUSY;
529	else
530		r = 0;
531
532	cur_placement = READ_ONCE(robj->tbo.resource->mem_type);
533	args->domain = radeon_mem_type_to_domain(cur_placement);
534	drm_gem_object_put(gobj);
 
 
 
 
535	return r;
536}
537
538int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
539			      struct drm_file *filp)
540{
541	struct radeon_device *rdev = dev->dev_private;
542	struct drm_radeon_gem_wait_idle *args = data;
543	struct drm_gem_object *gobj;
544	struct radeon_bo *robj;
545	int r = 0;
546	uint32_t cur_placement = 0;
547	long ret;
548
549	gobj = drm_gem_object_lookup(filp, args->handle);
550	if (gobj == NULL) {
551		return -ENOENT;
552	}
553	robj = gem_to_radeon_bo(gobj);
554
555	ret = dma_resv_wait_timeout(robj->tbo.base.resv, true, true, 30 * HZ);
556	if (ret == 0)
557		r = -EBUSY;
558	else if (ret < 0)
559		r = ret;
560
561	/* Flush HDP cache via MMIO if necessary */
562	cur_placement = READ_ONCE(robj->tbo.resource->mem_type);
563	if (rdev->asic->mmio_hdp_flush &&
564	    radeon_mem_type_to_domain(cur_placement) == RADEON_GEM_DOMAIN_VRAM)
565		robj->rdev->asic->mmio_hdp_flush(rdev);
566	drm_gem_object_put(gobj);
567	r = radeon_gem_handle_lockup(rdev, r);
568	return r;
569}
570
571int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
572				struct drm_file *filp)
573{
574	struct drm_radeon_gem_set_tiling *args = data;
575	struct drm_gem_object *gobj;
576	struct radeon_bo *robj;
577	int r = 0;
578
579	DRM_DEBUG("%d \n", args->handle);
580	gobj = drm_gem_object_lookup(filp, args->handle);
581	if (gobj == NULL)
582		return -ENOENT;
583	robj = gem_to_radeon_bo(gobj);
584	r = radeon_bo_set_tiling_flags(robj, args->tiling_flags, args->pitch);
585	drm_gem_object_put(gobj);
586	return r;
587}
588
589int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
590				struct drm_file *filp)
591{
592	struct drm_radeon_gem_get_tiling *args = data;
593	struct drm_gem_object *gobj;
594	struct radeon_bo *rbo;
595	int r = 0;
596
597	DRM_DEBUG("\n");
598	gobj = drm_gem_object_lookup(filp, args->handle);
599	if (gobj == NULL)
600		return -ENOENT;
601	rbo = gem_to_radeon_bo(gobj);
602	r = radeon_bo_reserve(rbo, false);
603	if (unlikely(r != 0))
604		goto out;
605	radeon_bo_get_tiling_flags(rbo, &args->tiling_flags, &args->pitch);
606	radeon_bo_unreserve(rbo);
607out:
608	drm_gem_object_put(gobj);
609	return r;
610}
611
612/**
613 * radeon_gem_va_update_vm -update the bo_va in its VM
614 *
615 * @rdev: radeon_device pointer
616 * @bo_va: bo_va to update
617 *
618 * Update the bo_va directly after setting it's address. Errors are not
619 * vital here, so they are not reported back to userspace.
620 */
621static void radeon_gem_va_update_vm(struct radeon_device *rdev,
622				    struct radeon_bo_va *bo_va)
623{
624	struct ttm_validate_buffer tv, *entry;
625	struct radeon_bo_list *vm_bos;
626	struct ww_acquire_ctx ticket;
627	struct list_head list;
628	unsigned domain;
629	int r;
630
631	INIT_LIST_HEAD(&list);
632
633	tv.bo = &bo_va->bo->tbo;
634	tv.num_shared = 1;
635	list_add(&tv.head, &list);
636
637	vm_bos = radeon_vm_get_bos(rdev, bo_va->vm, &list);
638	if (!vm_bos)
639		return;
640
641	r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL);
642	if (r)
643		goto error_free;
644
645	list_for_each_entry(entry, &list, head) {
646		domain = radeon_mem_type_to_domain(entry->bo->resource->mem_type);
647		/* if anything is swapped out don't swap it in here,
648		   just abort and wait for the next CS */
649		if (domain == RADEON_GEM_DOMAIN_CPU)
650			goto error_unreserve;
651	}
652
653	mutex_lock(&bo_va->vm->mutex);
654	r = radeon_vm_clear_freed(rdev, bo_va->vm);
655	if (r)
656		goto error_unlock;
657
658	if (bo_va->it.start)
659		r = radeon_vm_bo_update(rdev, bo_va, bo_va->bo->tbo.resource);
660
661error_unlock:
662	mutex_unlock(&bo_va->vm->mutex);
663
664error_unreserve:
665	ttm_eu_backoff_reservation(&ticket, &list);
666
667error_free:
668	kvfree(vm_bos);
669
670	if (r && r != -ERESTARTSYS)
671		DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
672}
673
674int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
675			  struct drm_file *filp)
676{
677	struct drm_radeon_gem_va *args = data;
678	struct drm_gem_object *gobj;
679	struct radeon_device *rdev = dev->dev_private;
680	struct radeon_fpriv *fpriv = filp->driver_priv;
681	struct radeon_bo *rbo;
682	struct radeon_bo_va *bo_va;
683	u32 invalid_flags;
684	int r = 0;
685
686	if (!rdev->vm_manager.enabled) {
687		args->operation = RADEON_VA_RESULT_ERROR;
688		return -ENOTTY;
689	}
690
691	/* !! DONT REMOVE !!
692	 * We don't support vm_id yet, to be sure we don't have have broken
693	 * userspace, reject anyone trying to use non 0 value thus moving
694	 * forward we can use those fields without breaking existant userspace
695	 */
696	if (args->vm_id) {
697		args->operation = RADEON_VA_RESULT_ERROR;
698		return -EINVAL;
699	}
700
701	if (args->offset < RADEON_VA_RESERVED_SIZE) {
702		dev_err(dev->dev,
703			"offset 0x%lX is in reserved area 0x%X\n",
704			(unsigned long)args->offset,
705			RADEON_VA_RESERVED_SIZE);
706		args->operation = RADEON_VA_RESULT_ERROR;
707		return -EINVAL;
708	}
709
710	/* don't remove, we need to enforce userspace to set the snooped flag
711	 * otherwise we will endup with broken userspace and we won't be able
712	 * to enable this feature without adding new interface
713	 */
714	invalid_flags = RADEON_VM_PAGE_VALID | RADEON_VM_PAGE_SYSTEM;
715	if ((args->flags & invalid_flags)) {
716		dev_err(dev->dev, "invalid flags 0x%08X vs 0x%08X\n",
717			args->flags, invalid_flags);
718		args->operation = RADEON_VA_RESULT_ERROR;
719		return -EINVAL;
720	}
721
722	switch (args->operation) {
723	case RADEON_VA_MAP:
724	case RADEON_VA_UNMAP:
725		break;
726	default:
727		dev_err(dev->dev, "unsupported operation %d\n",
728			args->operation);
729		args->operation = RADEON_VA_RESULT_ERROR;
730		return -EINVAL;
731	}
732
733	gobj = drm_gem_object_lookup(filp, args->handle);
734	if (gobj == NULL) {
735		args->operation = RADEON_VA_RESULT_ERROR;
736		return -ENOENT;
737	}
738	rbo = gem_to_radeon_bo(gobj);
739	r = radeon_bo_reserve(rbo, false);
740	if (r) {
741		args->operation = RADEON_VA_RESULT_ERROR;
742		drm_gem_object_put(gobj);
743		return r;
744	}
745	bo_va = radeon_vm_bo_find(&fpriv->vm, rbo);
746	if (!bo_va) {
747		args->operation = RADEON_VA_RESULT_ERROR;
748		radeon_bo_unreserve(rbo);
749		drm_gem_object_put(gobj);
750		return -ENOENT;
751	}
752
753	switch (args->operation) {
754	case RADEON_VA_MAP:
755		if (bo_va->it.start) {
756			args->operation = RADEON_VA_RESULT_VA_EXIST;
757			args->offset = bo_va->it.start * RADEON_GPU_PAGE_SIZE;
758			radeon_bo_unreserve(rbo);
759			goto out;
760		}
761		r = radeon_vm_bo_set_addr(rdev, bo_va, args->offset, args->flags);
762		break;
763	case RADEON_VA_UNMAP:
764		r = radeon_vm_bo_set_addr(rdev, bo_va, 0, 0);
765		break;
766	default:
767		break;
768	}
769	if (!r)
770		radeon_gem_va_update_vm(rdev, bo_va);
771	args->operation = RADEON_VA_RESULT_OK;
772	if (r) {
773		args->operation = RADEON_VA_RESULT_ERROR;
774	}
775out:
776	drm_gem_object_put(gobj);
777	return r;
778}
779
780int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
781			struct drm_file *filp)
782{
783	struct drm_radeon_gem_op *args = data;
784	struct drm_gem_object *gobj;
785	struct radeon_bo *robj;
786	int r;
787
788	gobj = drm_gem_object_lookup(filp, args->handle);
789	if (gobj == NULL) {
790		return -ENOENT;
791	}
792	robj = gem_to_radeon_bo(gobj);
793
794	r = -EPERM;
795	if (radeon_ttm_tt_has_userptr(robj->rdev, robj->tbo.ttm))
796		goto out;
797
798	r = radeon_bo_reserve(robj, false);
799	if (unlikely(r))
800		goto out;
801
802	switch (args->op) {
803	case RADEON_GEM_OP_GET_INITIAL_DOMAIN:
804		args->value = robj->initial_domain;
805		break;
806	case RADEON_GEM_OP_SET_INITIAL_DOMAIN:
807		robj->initial_domain = args->value & (RADEON_GEM_DOMAIN_VRAM |
808						      RADEON_GEM_DOMAIN_GTT |
809						      RADEON_GEM_DOMAIN_CPU);
810		break;
811	default:
812		r = -EINVAL;
813	}
814
815	radeon_bo_unreserve(robj);
816out:
817	drm_gem_object_put(gobj);
818	return r;
819}
820
821int radeon_mode_dumb_create(struct drm_file *file_priv,
822			    struct drm_device *dev,
823			    struct drm_mode_create_dumb *args)
824{
825	struct radeon_device *rdev = dev->dev_private;
826	struct drm_gem_object *gobj;
827	uint32_t handle;
828	int r;
829
830	args->pitch = radeon_align_pitch(rdev, args->width,
831					 DIV_ROUND_UP(args->bpp, 8), 0);
832	args->size = args->pitch * args->height;
833	args->size = ALIGN(args->size, PAGE_SIZE);
834
835	r = radeon_gem_object_create(rdev, args->size, 0,
836				     RADEON_GEM_DOMAIN_VRAM, 0,
837				     false, &gobj);
 
838	if (r)
839		return -ENOMEM;
840
841	r = drm_gem_handle_create(file_priv, gobj, &handle);
842	/* drop reference from allocate - handle holds it now */
843	drm_gem_object_put(gobj);
844	if (r) {
845		return r;
846	}
847	args->handle = handle;
848	return 0;
849}
850
851#if defined(CONFIG_DEBUG_FS)
852static int radeon_debugfs_gem_info_show(struct seq_file *m, void *unused)
 
853{
854	struct radeon_device *rdev = (struct radeon_device *)m->private;
855	struct radeon_bo *rbo;
856	unsigned i = 0;
857
858	mutex_lock(&rdev->gem.mutex);
859	list_for_each_entry(rbo, &rdev->gem.objects, list) {
860		unsigned domain;
861		const char *placement;
862
863		domain = radeon_mem_type_to_domain(rbo->tbo.resource->mem_type);
864		switch (domain) {
865		case RADEON_GEM_DOMAIN_VRAM:
866			placement = "VRAM";
867			break;
868		case RADEON_GEM_DOMAIN_GTT:
869			placement = " GTT";
870			break;
871		case RADEON_GEM_DOMAIN_CPU:
872		default:
873			placement = " CPU";
874			break;
875		}
876		seq_printf(m, "bo[0x%08x] %8ldkB %8ldMB %s pid %8ld\n",
877			   i, radeon_bo_size(rbo) >> 10, radeon_bo_size(rbo) >> 20,
878			   placement, (unsigned long)rbo->pid);
879		i++;
880	}
881	mutex_unlock(&rdev->gem.mutex);
882	return 0;
883}
884
885DEFINE_SHOW_ATTRIBUTE(radeon_debugfs_gem_info);
886#endif
887
888void radeon_gem_debugfs_init(struct radeon_device *rdev)
889{
890#if defined(CONFIG_DEBUG_FS)
891	struct dentry *root = rdev->ddev->primary->debugfs_root;
892
893	debugfs_create_file("radeon_gem_info", 0444, root, rdev,
894			    &radeon_debugfs_gem_info_fops);
895
896#endif
897}