Linux Audio

Check our new training course

Loading...
v3.1
   1/*
   2 * Copyright © 2006-2007 Intel Corporation
   3 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
   4 *
   5 * Permission is hereby granted, free of charge, to any person obtaining a
   6 * copy of this software and associated documentation files (the "Software"),
   7 * to deal in the Software without restriction, including without limitation
   8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
   9 * and/or sell copies of the Software, and to permit persons to whom the
  10 * Software is furnished to do so, subject to the following conditions:
  11 *
  12 * The above copyright notice and this permission notice (including the next
  13 * paragraph) shall be included in all copies or substantial portions of the
  14 * Software.
  15 *
  16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22 * DEALINGS IN THE SOFTWARE.
  23 *
  24 * Authors:
  25 *	Eric Anholt <eric@anholt.net>
  26 *      Dave Airlie <airlied@linux.ie>
  27 *      Jesse Barnes <jesse.barnes@intel.com>
  28 */
  29
  30#include <acpi/button.h>
  31#include <linux/dmi.h>
  32#include <linux/i2c.h>
  33#include <linux/slab.h>
  34#include "drmP.h"
  35#include "drm.h"
  36#include "drm_crtc.h"
  37#include "drm_edid.h"
 
  38#include "intel_drv.h"
  39#include "i915_drm.h"
  40#include "i915_drv.h"
  41#include <linux/acpi.h>
  42
  43/* Private structure for the integrated LVDS support */
  44struct intel_lvds {
  45	struct intel_encoder base;
  46
  47	struct edid *edid;
 
  48
  49	int fitting_mode;
  50	u32 pfit_control;
  51	u32 pfit_pgm_ratios;
  52	bool pfit_dirty;
 
 
  53
  54	struct drm_display_mode *fixed_mode;
  55};
  56
  57static struct intel_lvds *to_intel_lvds(struct drm_encoder *encoder)
 
 
 
 
 
 
 
 
 
 
 
  58{
  59	return container_of(encoder, struct intel_lvds, base.base);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  60}
  61
  62static struct intel_lvds *intel_attached_lvds(struct drm_connector *connector)
 
  63{
  64	return container_of(intel_attached_encoder(connector),
  65			    struct intel_lvds, base);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  66}
  67
  68/**
  69 * Sets the power state for the panel.
  70 */
  71static void intel_lvds_enable(struct intel_lvds *intel_lvds)
  72{
  73	struct drm_device *dev = intel_lvds->base.base.dev;
 
 
 
  74	struct drm_i915_private *dev_priv = dev->dev_private;
  75	u32 ctl_reg, lvds_reg, stat_reg;
  76
  77	if (HAS_PCH_SPLIT(dev)) {
  78		ctl_reg = PCH_PP_CONTROL;
  79		lvds_reg = PCH_LVDS;
  80		stat_reg = PCH_PP_STATUS;
  81	} else {
  82		ctl_reg = PP_CONTROL;
  83		lvds_reg = LVDS;
  84		stat_reg = PP_STATUS;
  85	}
  86
  87	I915_WRITE(lvds_reg, I915_READ(lvds_reg) | LVDS_PORT_EN);
  88
  89	if (intel_lvds->pfit_dirty) {
  90		/*
  91		 * Enable automatic panel scaling so that non-native modes
  92		 * fill the screen.  The panel fitter should only be
  93		 * adjusted whilst the pipe is disabled, according to
  94		 * register description and PRM.
  95		 */
  96		DRM_DEBUG_KMS("applying panel-fitter: %x, %x\n",
  97			      intel_lvds->pfit_control,
  98			      intel_lvds->pfit_pgm_ratios);
  99
 100		I915_WRITE(PFIT_PGM_RATIOS, intel_lvds->pfit_pgm_ratios);
 101		I915_WRITE(PFIT_CONTROL, intel_lvds->pfit_control);
 102		intel_lvds->pfit_dirty = false;
 103	}
 104
 105	I915_WRITE(ctl_reg, I915_READ(ctl_reg) | POWER_TARGET_ON);
 106	POSTING_READ(lvds_reg);
 107	if (wait_for((I915_READ(stat_reg) & PP_ON) != 0, 1000))
 108		DRM_ERROR("timed out waiting for panel to power on\n");
 109
 110	intel_panel_enable_backlight(dev);
 111}
 112
 113static void intel_lvds_disable(struct intel_lvds *intel_lvds)
 114{
 115	struct drm_device *dev = intel_lvds->base.base.dev;
 
 116	struct drm_i915_private *dev_priv = dev->dev_private;
 117	u32 ctl_reg, lvds_reg, stat_reg;
 118
 119	if (HAS_PCH_SPLIT(dev)) {
 120		ctl_reg = PCH_PP_CONTROL;
 121		lvds_reg = PCH_LVDS;
 122		stat_reg = PCH_PP_STATUS;
 123	} else {
 124		ctl_reg = PP_CONTROL;
 125		lvds_reg = LVDS;
 126		stat_reg = PP_STATUS;
 127	}
 128
 129	intel_panel_disable_backlight(dev);
 130
 131	I915_WRITE(ctl_reg, I915_READ(ctl_reg) & ~POWER_TARGET_ON);
 132	if (wait_for((I915_READ(stat_reg) & PP_ON) == 0, 1000))
 133		DRM_ERROR("timed out waiting for panel to power off\n");
 134
 135	if (intel_lvds->pfit_control) {
 136		I915_WRITE(PFIT_CONTROL, 0);
 137		intel_lvds->pfit_dirty = true;
 138	}
 139
 140	I915_WRITE(lvds_reg, I915_READ(lvds_reg) & ~LVDS_PORT_EN);
 141	POSTING_READ(lvds_reg);
 142}
 143
 144static void intel_lvds_dpms(struct drm_encoder *encoder, int mode)
 145{
 146	struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
 
 
 147
 148	if (mode == DRM_MODE_DPMS_ON)
 149		intel_lvds_enable(intel_lvds);
 150	else
 151		intel_lvds_disable(intel_lvds);
 152
 153	/* XXX: We never power down the LVDS pairs. */
 154}
 155
 156static int intel_lvds_mode_valid(struct drm_connector *connector,
 157				 struct drm_display_mode *mode)
 158{
 159	struct intel_lvds *intel_lvds = intel_attached_lvds(connector);
 160	struct drm_display_mode *fixed_mode = intel_lvds->fixed_mode;
 161
 162	if (mode->hdisplay > fixed_mode->hdisplay)
 163		return MODE_PANEL;
 164	if (mode->vdisplay > fixed_mode->vdisplay)
 165		return MODE_PANEL;
 166
 167	return MODE_OK;
 168}
 169
 170static void
 171centre_horizontally(struct drm_display_mode *mode,
 172		    int width)
 173{
 174	u32 border, sync_pos, blank_width, sync_width;
 175
 176	/* keep the hsync and hblank widths constant */
 177	sync_width = mode->crtc_hsync_end - mode->crtc_hsync_start;
 178	blank_width = mode->crtc_hblank_end - mode->crtc_hblank_start;
 179	sync_pos = (blank_width - sync_width + 1) / 2;
 180
 181	border = (mode->hdisplay - width + 1) / 2;
 182	border += border & 1; /* make the border even */
 183
 184	mode->crtc_hdisplay = width;
 185	mode->crtc_hblank_start = width + border;
 186	mode->crtc_hblank_end = mode->crtc_hblank_start + blank_width;
 187
 188	mode->crtc_hsync_start = mode->crtc_hblank_start + sync_pos;
 189	mode->crtc_hsync_end = mode->crtc_hsync_start + sync_width;
 190}
 191
 192static void
 193centre_vertically(struct drm_display_mode *mode,
 194		  int height)
 195{
 196	u32 border, sync_pos, blank_width, sync_width;
 197
 198	/* keep the vsync and vblank widths constant */
 199	sync_width = mode->crtc_vsync_end - mode->crtc_vsync_start;
 200	blank_width = mode->crtc_vblank_end - mode->crtc_vblank_start;
 201	sync_pos = (blank_width - sync_width + 1) / 2;
 202
 203	border = (mode->vdisplay - height + 1) / 2;
 204
 205	mode->crtc_vdisplay = height;
 206	mode->crtc_vblank_start = height + border;
 207	mode->crtc_vblank_end = mode->crtc_vblank_start + blank_width;
 208
 209	mode->crtc_vsync_start = mode->crtc_vblank_start + sync_pos;
 210	mode->crtc_vsync_end = mode->crtc_vsync_start + sync_width;
 211}
 212
 213static inline u32 panel_fitter_scaling(u32 source, u32 target)
 214{
 215	/*
 216	 * Floating point operation is not supported. So the FACTOR
 217	 * is defined, which can avoid the floating point computation
 218	 * when calculating the panel ratio.
 219	 */
 220#define ACCURACY 12
 221#define FACTOR (1 << ACCURACY)
 222	u32 ratio = source * FACTOR / target;
 223	return (FACTOR * ratio + FACTOR/2) / FACTOR;
 224}
 225
 226static bool intel_lvds_mode_fixup(struct drm_encoder *encoder,
 227				  struct drm_display_mode *mode,
 228				  struct drm_display_mode *adjusted_mode)
 229{
 230	struct drm_device *dev = encoder->dev;
 231	struct drm_i915_private *dev_priv = dev->dev_private;
 232	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
 233	struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
 234	struct drm_encoder *tmp_encoder;
 235	u32 pfit_control = 0, pfit_pgm_ratios = 0, border = 0;
 236	int pipe;
 
 237
 238	/* Should never happen!! */
 239	if (INTEL_INFO(dev)->gen < 4 && intel_crtc->pipe == 0) {
 240		DRM_ERROR("Can't support LVDS on pipe A\n");
 241		return false;
 242	}
 243
 244	/* Should never happen!! */
 245	list_for_each_entry(tmp_encoder, &dev->mode_config.encoder_list, head) {
 246		if (tmp_encoder != encoder && tmp_encoder->crtc == encoder->crtc) {
 247			DRM_ERROR("Can't enable LVDS and another "
 248			       "encoder on the same pipe\n");
 249			return false;
 250		}
 
 
 251	}
 252
 253	/*
 254	 * We have timings from the BIOS for the panel, put them in
 255	 * to the adjusted mode.  The CRTC will be set up for this mode,
 256	 * with the panel scaling set up to source from the H/VDisplay
 257	 * of the original mode.
 258	 */
 259	intel_fixed_panel_mode(intel_lvds->fixed_mode, adjusted_mode);
 
 260
 261	if (HAS_PCH_SPLIT(dev)) {
 262		intel_pch_panel_fitting(dev, intel_lvds->fitting_mode,
 263					mode, adjusted_mode);
 264		return true;
 265	}
 266
 267	/* Native modes don't need fitting */
 268	if (adjusted_mode->hdisplay == mode->hdisplay &&
 269	    adjusted_mode->vdisplay == mode->vdisplay)
 270		goto out;
 271
 272	/* 965+ wants fuzzy fitting */
 273	if (INTEL_INFO(dev)->gen >= 4)
 274		pfit_control |= ((intel_crtc->pipe << PFIT_PIPE_SHIFT) |
 275				 PFIT_FILTER_FUZZY);
 276
 277	/*
 278	 * Enable automatic panel scaling for non-native modes so that they fill
 279	 * the screen.  Should be enabled before the pipe is enabled, according
 280	 * to register description and PRM.
 281	 * Change the value here to see the borders for debugging
 282	 */
 283	for_each_pipe(pipe)
 284		I915_WRITE(BCLRPAT(pipe), 0);
 285
 286	switch (intel_lvds->fitting_mode) {
 287	case DRM_MODE_SCALE_CENTER:
 288		/*
 289		 * For centered modes, we have to calculate border widths &
 290		 * heights and modify the values programmed into the CRTC.
 291		 */
 292		centre_horizontally(adjusted_mode, mode->hdisplay);
 293		centre_vertically(adjusted_mode, mode->vdisplay);
 294		border = LVDS_BORDER_ENABLE;
 295		break;
 296
 297	case DRM_MODE_SCALE_ASPECT:
 298		/* Scale but preserve the aspect ratio */
 299		if (INTEL_INFO(dev)->gen >= 4) {
 300			u32 scaled_width = adjusted_mode->hdisplay * mode->vdisplay;
 301			u32 scaled_height = mode->hdisplay * adjusted_mode->vdisplay;
 302
 303			/* 965+ is easy, it does everything in hw */
 304			if (scaled_width > scaled_height)
 305				pfit_control |= PFIT_ENABLE | PFIT_SCALING_PILLAR;
 306			else if (scaled_width < scaled_height)
 307				pfit_control |= PFIT_ENABLE | PFIT_SCALING_LETTER;
 308			else if (adjusted_mode->hdisplay != mode->hdisplay)
 309				pfit_control |= PFIT_ENABLE | PFIT_SCALING_AUTO;
 310		} else {
 311			u32 scaled_width = adjusted_mode->hdisplay * mode->vdisplay;
 312			u32 scaled_height = mode->hdisplay * adjusted_mode->vdisplay;
 313			/*
 314			 * For earlier chips we have to calculate the scaling
 315			 * ratio by hand and program it into the
 316			 * PFIT_PGM_RATIO register
 317			 */
 318			if (scaled_width > scaled_height) { /* pillar */
 319				centre_horizontally(adjusted_mode, scaled_height / mode->vdisplay);
 320
 321				border = LVDS_BORDER_ENABLE;
 322				if (mode->vdisplay != adjusted_mode->vdisplay) {
 323					u32 bits = panel_fitter_scaling(mode->vdisplay, adjusted_mode->vdisplay);
 324					pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
 325							    bits << PFIT_VERT_SCALE_SHIFT);
 326					pfit_control |= (PFIT_ENABLE |
 327							 VERT_INTERP_BILINEAR |
 328							 HORIZ_INTERP_BILINEAR);
 329				}
 330			} else if (scaled_width < scaled_height) { /* letter */
 331				centre_vertically(adjusted_mode, scaled_width / mode->hdisplay);
 332
 333				border = LVDS_BORDER_ENABLE;
 334				if (mode->hdisplay != adjusted_mode->hdisplay) {
 335					u32 bits = panel_fitter_scaling(mode->hdisplay, adjusted_mode->hdisplay);
 336					pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
 337							    bits << PFIT_VERT_SCALE_SHIFT);
 338					pfit_control |= (PFIT_ENABLE |
 339							 VERT_INTERP_BILINEAR |
 340							 HORIZ_INTERP_BILINEAR);
 341				}
 342			} else
 343				/* Aspects match, Let hw scale both directions */
 344				pfit_control |= (PFIT_ENABLE |
 345						 VERT_AUTO_SCALE | HORIZ_AUTO_SCALE |
 346						 VERT_INTERP_BILINEAR |
 347						 HORIZ_INTERP_BILINEAR);
 348		}
 349		break;
 350
 351	case DRM_MODE_SCALE_FULLSCREEN:
 352		/*
 353		 * Full scaling, even if it changes the aspect ratio.
 354		 * Fortunately this is all done for us in hw.
 355		 */
 356		if (mode->vdisplay != adjusted_mode->vdisplay ||
 357		    mode->hdisplay != adjusted_mode->hdisplay) {
 358			pfit_control |= PFIT_ENABLE;
 359			if (INTEL_INFO(dev)->gen >= 4)
 360				pfit_control |= PFIT_SCALING_AUTO;
 361			else
 362				pfit_control |= (VERT_AUTO_SCALE |
 363						 VERT_INTERP_BILINEAR |
 364						 HORIZ_AUTO_SCALE |
 365						 HORIZ_INTERP_BILINEAR);
 366		}
 367		break;
 368
 369	default:
 370		break;
 371	}
 372
 373out:
 374	/* If not enabling scaling, be consistent and always use 0. */
 375	if ((pfit_control & PFIT_ENABLE) == 0) {
 376		pfit_control = 0;
 377		pfit_pgm_ratios = 0;
 378	}
 379
 380	/* Make sure pre-965 set dither correctly */
 381	if (INTEL_INFO(dev)->gen < 4 && dev_priv->lvds_dither)
 382		pfit_control |= PANEL_8TO6_DITHER_ENABLE;
 383
 384	if (pfit_control != intel_lvds->pfit_control ||
 385	    pfit_pgm_ratios != intel_lvds->pfit_pgm_ratios) {
 386		intel_lvds->pfit_control = pfit_control;
 387		intel_lvds->pfit_pgm_ratios = pfit_pgm_ratios;
 388		intel_lvds->pfit_dirty = true;
 389	}
 390	dev_priv->lvds_border_bits = border;
 391
 392	/*
 393	 * XXX: It would be nice to support lower refresh rates on the
 394	 * panels to reduce power consumption, and perhaps match the
 395	 * user's requested refresh rate.
 396	 */
 397
 398	return true;
 399}
 400
 401static void intel_lvds_prepare(struct drm_encoder *encoder)
 402{
 403	struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
 404
 405	/*
 406	 * Prior to Ironlake, we must disable the pipe if we want to adjust
 407	 * the panel fitter. However at all other times we can just reset
 408	 * the registers regardless.
 409	 */
 410	if (!HAS_PCH_SPLIT(encoder->dev) && intel_lvds->pfit_dirty)
 411		intel_lvds_disable(intel_lvds);
 412}
 413
 414static void intel_lvds_commit(struct drm_encoder *encoder)
 415{
 416	struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
 417
 418	/* Always do a full power on as we do not know what state
 419	 * we were left in.
 420	 */
 421	intel_lvds_enable(intel_lvds);
 422}
 423
 424static void intel_lvds_mode_set(struct drm_encoder *encoder,
 425				struct drm_display_mode *mode,
 426				struct drm_display_mode *adjusted_mode)
 427{
 428	/*
 429	 * The LVDS pin pair will already have been turned on in the
 430	 * intel_crtc_mode_set since it has a large impact on the DPLL
 431	 * settings.
 432	 */
 433}
 434
 435/**
 436 * Detect the LVDS connection.
 437 *
 438 * Since LVDS doesn't have hotlug, we use the lid as a proxy.  Open means
 439 * connected and closed means disconnected.  We also send hotplug events as
 440 * needed, using lid status notification from the input layer.
 441 */
 442static enum drm_connector_status
 443intel_lvds_detect(struct drm_connector *connector, bool force)
 444{
 445	struct drm_device *dev = connector->dev;
 446	enum drm_connector_status status;
 447
 
 
 
 448	status = intel_panel_detect(dev);
 449	if (status != connector_status_unknown)
 450		return status;
 451
 452	return connector_status_connected;
 453}
 454
 455/**
 456 * Return the list of DDC modes if available, or the BIOS fixed mode otherwise.
 457 */
 458static int intel_lvds_get_modes(struct drm_connector *connector)
 459{
 460	struct intel_lvds *intel_lvds = intel_attached_lvds(connector);
 461	struct drm_device *dev = connector->dev;
 462	struct drm_display_mode *mode;
 463
 464	if (intel_lvds->edid)
 465		return drm_add_edid_modes(connector, intel_lvds->edid);
 
 466
 467	mode = drm_mode_duplicate(dev, intel_lvds->fixed_mode);
 468	if (mode == NULL)
 469		return 0;
 470
 471	drm_mode_probed_add(connector, mode);
 472	return 1;
 473}
 474
 475static int intel_no_modeset_on_lid_dmi_callback(const struct dmi_system_id *id)
 476{
 477	DRM_DEBUG_KMS("Skipping forced modeset for %s\n", id->ident);
 478	return 1;
 479}
 480
 481/* The GPU hangs up on these systems if modeset is performed on LID open */
 482static const struct dmi_system_id intel_no_modeset_on_lid[] = {
 483	{
 484		.callback = intel_no_modeset_on_lid_dmi_callback,
 485		.ident = "Toshiba Tecra A11",
 486		.matches = {
 487			DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
 488			DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A11"),
 489		},
 490	},
 491
 492	{ }	/* terminating entry */
 493};
 494
 495/*
 496 * Lid events. Note the use of 'modeset_on_lid':
 497 *  - we set it on lid close, and reset it on open
 
 498 *  - we use it as a "only once" bit (ie we ignore
 499 *    duplicate events where it was already properly
 500 *    set/reset)
 501 *  - the suspend/resume paths will also set it to
 502 *    zero, since they restore the mode ("lid open").
 503 */
 504static int intel_lid_notify(struct notifier_block *nb, unsigned long val,
 505			    void *unused)
 506{
 507	struct drm_i915_private *dev_priv =
 508		container_of(nb, struct drm_i915_private, lid_notifier);
 509	struct drm_device *dev = dev_priv->dev;
 510	struct drm_connector *connector = dev_priv->int_lvds_connector;
 
 511
 512	if (dev->switch_power_state != DRM_SWITCH_POWER_ON)
 513		return NOTIFY_OK;
 514
 
 
 
 515	/*
 516	 * check and update the status of LVDS connector after receiving
 517	 * the LID nofication event.
 518	 */
 519	if (connector)
 520		connector->status = connector->funcs->detect(connector,
 521							     false);
 522
 523	/* Don't force modeset on machines where it causes a GPU lockup */
 524	if (dmi_check_system(intel_no_modeset_on_lid))
 525		return NOTIFY_OK;
 526	if (!acpi_lid_open()) {
 527		dev_priv->modeset_on_lid = 1;
 528		return NOTIFY_OK;
 
 529	}
 530
 531	if (!dev_priv->modeset_on_lid)
 532		return NOTIFY_OK;
 533
 534	dev_priv->modeset_on_lid = 0;
 
 
 
 
 
 
 
 
 
 535
 536	mutex_lock(&dev->mode_config.mutex);
 537	drm_helper_resume_force_mode(dev);
 538	mutex_unlock(&dev->mode_config.mutex);
 539
 
 
 540	return NOTIFY_OK;
 541}
 542
 543/**
 544 * intel_lvds_destroy - unregister and free LVDS structures
 545 * @connector: connector to free
 546 *
 547 * Unregister the DDC bus for this connector then free the driver private
 548 * structure.
 549 */
 550static void intel_lvds_destroy(struct drm_connector *connector)
 551{
 552	struct drm_device *dev = connector->dev;
 553	struct drm_i915_private *dev_priv = dev->dev_private;
 
 
 
 554
 555	intel_panel_destroy_backlight(dev);
 
 
 
 556
 557	if (dev_priv->lid_notifier.notifier_call)
 558		acpi_lid_notifier_unregister(&dev_priv->lid_notifier);
 559	drm_sysfs_connector_remove(connector);
 560	drm_connector_cleanup(connector);
 561	kfree(connector);
 562}
 563
 564static int intel_lvds_set_property(struct drm_connector *connector,
 565				   struct drm_property *property,
 566				   uint64_t value)
 567{
 568	struct intel_lvds *intel_lvds = intel_attached_lvds(connector);
 569	struct drm_device *dev = connector->dev;
 570
 571	if (property == dev->mode_config.scaling_mode_property) {
 572		struct drm_crtc *crtc = intel_lvds->base.base.crtc;
 573
 574		if (value == DRM_MODE_SCALE_NONE) {
 575			DRM_DEBUG_KMS("no scaling not supported\n");
 576			return -EINVAL;
 577		}
 578
 579		if (intel_lvds->fitting_mode == value) {
 580			/* the LVDS scaling property is not changed */
 581			return 0;
 582		}
 583		intel_lvds->fitting_mode = value;
 584		if (crtc && crtc->enabled) {
 
 
 585			/*
 586			 * If the CRTC is enabled, the display will be changed
 587			 * according to the new panel fitting mode.
 588			 */
 589			drm_crtc_helper_set_mode(crtc, &crtc->mode,
 590				crtc->x, crtc->y, crtc->fb);
 591		}
 592	}
 593
 594	return 0;
 595}
 596
 597static const struct drm_encoder_helper_funcs intel_lvds_helper_funcs = {
 598	.dpms = intel_lvds_dpms,
 599	.mode_fixup = intel_lvds_mode_fixup,
 600	.prepare = intel_lvds_prepare,
 601	.mode_set = intel_lvds_mode_set,
 602	.commit = intel_lvds_commit,
 603};
 604
 605static const struct drm_connector_helper_funcs intel_lvds_connector_helper_funcs = {
 606	.get_modes = intel_lvds_get_modes,
 607	.mode_valid = intel_lvds_mode_valid,
 608	.best_encoder = intel_best_encoder,
 609};
 610
 611static const struct drm_connector_funcs intel_lvds_connector_funcs = {
 612	.dpms = drm_helper_connector_dpms,
 613	.detect = intel_lvds_detect,
 614	.fill_modes = drm_helper_probe_single_connector_modes,
 615	.set_property = intel_lvds_set_property,
 
 616	.destroy = intel_lvds_destroy,
 
 
 617};
 618
 619static const struct drm_encoder_funcs intel_lvds_enc_funcs = {
 620	.destroy = intel_encoder_destroy,
 621};
 622
 623static int __init intel_no_lvds_dmi_callback(const struct dmi_system_id *id)
 624{
 625	DRM_DEBUG_KMS("Skipping LVDS initialization for %s\n", id->ident);
 626	return 1;
 627}
 628
 629/* These systems claim to have LVDS, but really don't */
 630static const struct dmi_system_id intel_no_lvds[] = {
 631	{
 632		.callback = intel_no_lvds_dmi_callback,
 633		.ident = "Apple Mac Mini (Core series)",
 634		.matches = {
 635			DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
 636			DMI_MATCH(DMI_PRODUCT_NAME, "Macmini1,1"),
 637		},
 638	},
 639	{
 640		.callback = intel_no_lvds_dmi_callback,
 641		.ident = "Apple Mac Mini (Core 2 series)",
 642		.matches = {
 643			DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
 644			DMI_MATCH(DMI_PRODUCT_NAME, "Macmini2,1"),
 645		},
 646	},
 647	{
 648		.callback = intel_no_lvds_dmi_callback,
 649		.ident = "MSI IM-945GSE-A",
 650		.matches = {
 651			DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
 652			DMI_MATCH(DMI_PRODUCT_NAME, "A9830IMS"),
 653		},
 654	},
 655	{
 656		.callback = intel_no_lvds_dmi_callback,
 657		.ident = "Dell Studio Hybrid",
 658		.matches = {
 659			DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
 660			DMI_MATCH(DMI_PRODUCT_NAME, "Studio Hybrid 140g"),
 661		},
 662	},
 663	{
 664		.callback = intel_no_lvds_dmi_callback,
 665		.ident = "Dell OptiPlex FX170",
 666		.matches = {
 667			DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
 668			DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex FX170"),
 669		},
 670	},
 671	{
 672		.callback = intel_no_lvds_dmi_callback,
 673		.ident = "AOpen Mini PC",
 674		.matches = {
 675			DMI_MATCH(DMI_SYS_VENDOR, "AOpen"),
 676			DMI_MATCH(DMI_PRODUCT_NAME, "i965GMx-IF"),
 677		},
 678	},
 679	{
 680		.callback = intel_no_lvds_dmi_callback,
 681		.ident = "AOpen Mini PC MP915",
 682		.matches = {
 683			DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
 684			DMI_MATCH(DMI_BOARD_NAME, "i915GMx-F"),
 685		},
 686	},
 687	{
 688		.callback = intel_no_lvds_dmi_callback,
 689		.ident = "AOpen i915GMm-HFS",
 690		.matches = {
 691			DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
 692			DMI_MATCH(DMI_BOARD_NAME, "i915GMm-HFS"),
 693		},
 694	},
 695	{
 696		.callback = intel_no_lvds_dmi_callback,
 
 
 
 
 
 
 
 
 697		.ident = "Aopen i945GTt-VFA",
 698		.matches = {
 699			DMI_MATCH(DMI_PRODUCT_VERSION, "AO00001JW"),
 700		},
 701	},
 702	{
 703		.callback = intel_no_lvds_dmi_callback,
 704		.ident = "Clientron U800",
 705		.matches = {
 706			DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
 707			DMI_MATCH(DMI_PRODUCT_NAME, "U800"),
 708		},
 709	},
 710	{
 
 
 
 
 
 
 
 
 711		.callback = intel_no_lvds_dmi_callback,
 712		.ident = "Asus EeeBox PC EB1007",
 713		.matches = {
 714			DMI_MATCH(DMI_SYS_VENDOR, "ASUSTeK Computer INC."),
 715			DMI_MATCH(DMI_PRODUCT_NAME, "EB1007"),
 716		},
 717	},
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 718
 719	{ }	/* terminating entry */
 720};
 721
 722/**
 723 * intel_find_lvds_downclock - find the reduced downclock for LVDS in EDID
 724 * @dev: drm device
 725 * @connector: LVDS connector
 726 *
 727 * Find the reduced downclock for LVDS in EDID.
 728 */
 729static void intel_find_lvds_downclock(struct drm_device *dev,
 730				      struct drm_display_mode *fixed_mode,
 731				      struct drm_connector *connector)
 732{
 733	struct drm_i915_private *dev_priv = dev->dev_private;
 734	struct drm_display_mode *scan;
 735	int temp_downclock;
 736
 737	temp_downclock = fixed_mode->clock;
 738	list_for_each_entry(scan, &connector->probed_modes, head) {
 739		/*
 740		 * If one mode has the same resolution with the fixed_panel
 741		 * mode while they have the different refresh rate, it means
 742		 * that the reduced downclock is found for the LVDS. In such
 743		 * case we can set the different FPx0/1 to dynamically select
 744		 * between low and high frequency.
 745		 */
 746		if (scan->hdisplay == fixed_mode->hdisplay &&
 747		    scan->hsync_start == fixed_mode->hsync_start &&
 748		    scan->hsync_end == fixed_mode->hsync_end &&
 749		    scan->htotal == fixed_mode->htotal &&
 750		    scan->vdisplay == fixed_mode->vdisplay &&
 751		    scan->vsync_start == fixed_mode->vsync_start &&
 752		    scan->vsync_end == fixed_mode->vsync_end &&
 753		    scan->vtotal == fixed_mode->vtotal) {
 754			if (scan->clock < temp_downclock) {
 755				/*
 756				 * The downclock is already found. But we
 757				 * expect to find the lower downclock.
 758				 */
 759				temp_downclock = scan->clock;
 760			}
 761		}
 762	}
 763	if (temp_downclock < fixed_mode->clock && i915_lvds_downclock) {
 764		/* We found the downclock for LVDS. */
 765		dev_priv->lvds_downclock_avail = 1;
 766		dev_priv->lvds_downclock = temp_downclock;
 767		DRM_DEBUG_KMS("LVDS downclock is found in EDID. "
 768			      "Normal clock %dKhz, downclock %dKhz\n",
 769			      fixed_mode->clock, temp_downclock);
 770	}
 771}
 772
 773/*
 774 * Enumerate the child dev array parsed from VBT to check whether
 775 * the LVDS is present.
 776 * If it is present, return 1.
 777 * If it is not present, return false.
 778 * If no child dev is parsed from VBT, it assumes that the LVDS is present.
 779 */
 780static bool lvds_is_present_in_vbt(struct drm_device *dev,
 781				   u8 *i2c_pin)
 782{
 783	struct drm_i915_private *dev_priv = dev->dev_private;
 784	int i;
 785
 786	if (!dev_priv->child_dev_num)
 787		return true;
 788
 789	for (i = 0; i < dev_priv->child_dev_num; i++) {
 790		struct child_device_config *child = dev_priv->child_dev + i;
 
 791
 792		/* If the device type is not LFP, continue.
 793		 * We have to check both the new identifiers as well as the
 794		 * old for compatibility with some BIOSes.
 795		 */
 796		if (child->device_type != DEVICE_TYPE_INT_LFP &&
 797		    child->device_type != DEVICE_TYPE_LFP)
 798			continue;
 799
 800		if (child->i2c_pin)
 801		    *i2c_pin = child->i2c_pin;
 802
 803		/* However, we cannot trust the BIOS writers to populate
 804		 * the VBT correctly.  Since LVDS requires additional
 805		 * information from AIM blocks, a non-zero addin offset is
 806		 * a good indicator that the LVDS is actually present.
 807		 */
 808		if (child->addin_offset)
 809			return true;
 810
 811		/* But even then some BIOS writers perform some black magic
 812		 * and instantiate the device without reference to any
 813		 * additional data.  Trust that if the VBT was written into
 814		 * the OpRegion then they have validated the LVDS's existence.
 815		 */
 816		if (dev_priv->opregion.vbt)
 817			return true;
 818	}
 819
 820	return false;
 821}
 822
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 823/**
 824 * intel_lvds_init - setup LVDS connectors on this device
 825 * @dev: drm device
 826 *
 827 * Create the connector, register the LVDS DDC bus, and try to figure out what
 828 * modes we can display on the LVDS panel (if present).
 829 */
 830bool intel_lvds_init(struct drm_device *dev)
 831{
 832	struct drm_i915_private *dev_priv = dev->dev_private;
 833	struct intel_lvds *intel_lvds;
 834	struct intel_encoder *intel_encoder;
 
 835	struct intel_connector *intel_connector;
 836	struct drm_connector *connector;
 837	struct drm_encoder *encoder;
 838	struct drm_display_mode *scan; /* *modes, *bios_mode; */
 
 
 
 839	struct drm_crtc *crtc;
 
 840	u32 lvds;
 841	int pipe;
 842	u8 pin;
 843
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 844	/* Skip init on machines we know falsely report LVDS */
 845	if (dmi_check_system(intel_no_lvds))
 846		return false;
 847
 848	pin = GMBUS_PORT_PANEL;
 849	if (!lvds_is_present_in_vbt(dev, &pin)) {
 850		DRM_DEBUG_KMS("LVDS is not present in VBT\n");
 851		return false;
 852	}
 
 853
 854	if (HAS_PCH_SPLIT(dev)) {
 855		if ((I915_READ(PCH_LVDS) & LVDS_DETECTED) == 0)
 856			return false;
 857		if (dev_priv->edp.support) {
 858			DRM_DEBUG_KMS("disable LVDS for eDP support\n");
 859			return false;
 860		}
 861	}
 862
 863	intel_lvds = kzalloc(sizeof(struct intel_lvds), GFP_KERNEL);
 864	if (!intel_lvds) {
 865		return false;
 
 
 
 
 866	}
 867
 868	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
 869	if (!intel_connector) {
 870		kfree(intel_lvds);
 871		return false;
 
 
 
 
 
 
 872	}
 873
 874	if (!HAS_PCH_SPLIT(dev)) {
 875		intel_lvds->pfit_control = I915_READ(PFIT_CONTROL);
 
 
 
 
 
 
 876	}
 877
 878	intel_encoder = &intel_lvds->base;
 
 
 
 
 
 
 
 
 879	encoder = &intel_encoder->base;
 
 880	connector = &intel_connector->base;
 881	drm_connector_init(dev, &intel_connector->base, &intel_lvds_connector_funcs,
 882			   DRM_MODE_CONNECTOR_LVDS);
 883
 884	drm_encoder_init(dev, &intel_encoder->base, &intel_lvds_enc_funcs,
 885			 DRM_MODE_ENCODER_LVDS);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 886
 887	intel_connector_attach_encoder(intel_connector, intel_encoder);
 888	intel_encoder->type = INTEL_OUTPUT_LVDS;
 889
 890	intel_encoder->clone_mask = (1 << INTEL_LVDS_CLONE_BIT);
 891	intel_encoder->crtc_mask = (1 << 1);
 892	if (INTEL_INFO(dev)->gen >= 5)
 893		intel_encoder->crtc_mask |= (1 << 0);
 894	drm_encoder_helper_add(encoder, &intel_lvds_helper_funcs);
 
 
 
 895	drm_connector_helper_add(connector, &intel_lvds_connector_helper_funcs);
 896	connector->display_info.subpixel_order = SubPixelHorizontalRGB;
 897	connector->interlace_allowed = false;
 898	connector->doublescan_allowed = false;
 899
 
 
 900	/* create the scaling mode property */
 901	drm_mode_create_scaling_mode_property(dev);
 902	/*
 903	 * the initial panel fitting mode will be FULL_SCREEN.
 904	 */
 905
 906	drm_connector_attach_property(&intel_connector->base,
 907				      dev->mode_config.scaling_mode_property,
 908				      DRM_MODE_SCALE_ASPECT);
 909	intel_lvds->fitting_mode = DRM_MODE_SCALE_ASPECT;
 910	/*
 911	 * LVDS discovery:
 912	 * 1) check for EDID on DDC
 913	 * 2) check for VBT data
 914	 * 3) check to see if LVDS is already on
 915	 *    if none of the above, no panel
 916	 * 4) make sure lid is open
 917	 *    if closed, act like it's not there for now
 918	 */
 919
 920	/*
 921	 * Attempt to get the fixed panel mode from DDC.  Assume that the
 922	 * preferred mode is the right one.
 923	 */
 924	intel_lvds->edid = drm_get_edid(connector,
 925					&dev_priv->gmbus[pin].adapter);
 926	if (intel_lvds->edid) {
 927		if (drm_add_edid_modes(connector,
 928				       intel_lvds->edid)) {
 
 
 
 
 929			drm_mode_connector_update_edid_property(connector,
 930								intel_lvds->edid);
 931		} else {
 932			kfree(intel_lvds->edid);
 933			intel_lvds->edid = NULL;
 934		}
 
 
 935	}
 936	if (!intel_lvds->edid) {
 
 
 937		/* Didn't get an EDID, so
 938		 * Set wide sync ranges so we get all modes
 939		 * handed to valid_mode for checking
 940		 */
 941		connector->display_info.min_vfreq = 0;
 942		connector->display_info.max_vfreq = 200;
 943		connector->display_info.min_hfreq = 0;
 944		connector->display_info.max_hfreq = 200;
 945	}
 946
 947	list_for_each_entry(scan, &connector->probed_modes, head) {
 948		if (scan->type & DRM_MODE_TYPE_PREFERRED) {
 949			intel_lvds->fixed_mode =
 950				drm_mode_duplicate(dev, scan);
 951			intel_find_lvds_downclock(dev,
 952						  intel_lvds->fixed_mode,
 953						  connector);
 954			goto out;
 955		}
 956	}
 957
 958	/* Failed to get EDID, what about VBT? */
 959	if (dev_priv->lfp_lvds_vbt_mode) {
 960		intel_lvds->fixed_mode =
 961			drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
 962		if (intel_lvds->fixed_mode) {
 963			intel_lvds->fixed_mode->type |=
 964				DRM_MODE_TYPE_PREFERRED;
 
 965			goto out;
 966		}
 967	}
 968
 969	/*
 970	 * If we didn't get EDID, try checking if the panel is already turned
 971	 * on.  If so, assume that whatever is currently programmed is the
 972	 * correct mode.
 973	 */
 974
 975	/* Ironlake: FIXME if still fail, not try pipe mode now */
 976	if (HAS_PCH_SPLIT(dev))
 977		goto failed;
 978
 979	lvds = I915_READ(LVDS);
 980	pipe = (lvds & LVDS_PIPEB_SELECT) ? 1 : 0;
 981	crtc = intel_get_crtc_for_pipe(dev, pipe);
 982
 983	if (crtc && (lvds & LVDS_PORT_EN)) {
 984		intel_lvds->fixed_mode = intel_crtc_mode_get(dev, crtc);
 985		if (intel_lvds->fixed_mode) {
 986			intel_lvds->fixed_mode->type |=
 987				DRM_MODE_TYPE_PREFERRED;
 
 988			goto out;
 989		}
 990	}
 991
 992	/* If we still don't have a mode after all that, give up. */
 993	if (!intel_lvds->fixed_mode)
 994		goto failed;
 995
 996out:
 997	if (HAS_PCH_SPLIT(dev)) {
 998		u32 pwm;
 999
1000		pipe = (I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT) ? 1 : 0;
1001
1002		/* make sure PWM is enabled and locked to the LVDS pipe */
1003		pwm = I915_READ(BLC_PWM_CPU_CTL2);
1004		if (pipe == 0 && (pwm & PWM_PIPE_B))
1005			I915_WRITE(BLC_PWM_CPU_CTL2, pwm & ~PWM_ENABLE);
1006		if (pipe)
1007			pwm |= PWM_PIPE_B;
1008		else
1009			pwm &= ~PWM_PIPE_B;
1010		I915_WRITE(BLC_PWM_CPU_CTL2, pwm | PWM_ENABLE);
1011
1012		pwm = I915_READ(BLC_PWM_PCH_CTL1);
1013		pwm |= PWM_PCH_ENABLE;
1014		I915_WRITE(BLC_PWM_PCH_CTL1, pwm);
1015		/*
1016		 * Unlock registers and just
1017		 * leave them unlocked
1018		 */
1019		I915_WRITE(PCH_PP_CONTROL,
1020			   I915_READ(PCH_PP_CONTROL) | PANEL_UNLOCK_REGS);
1021	} else {
1022		/*
1023		 * Unlock registers and just
1024		 * leave them unlocked
1025		 */
1026		I915_WRITE(PP_CONTROL,
1027			   I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
1028	}
1029	dev_priv->lid_notifier.notifier_call = intel_lid_notify;
1030	if (acpi_lid_notifier_register(&dev_priv->lid_notifier)) {
1031		DRM_DEBUG_KMS("lid notifier registration failed\n");
1032		dev_priv->lid_notifier.notifier_call = NULL;
1033	}
1034	/* keep the LVDS connector */
1035	dev_priv->int_lvds_connector = connector;
1036	drm_sysfs_connector_add(connector);
1037
1038	intel_panel_setup_backlight(dev);
1039
1040	return true;
1041
1042failed:
 
 
1043	DRM_DEBUG_KMS("No LVDS modes found, disabling.\n");
1044	drm_connector_cleanup(connector);
1045	drm_encoder_cleanup(encoder);
1046	kfree(intel_lvds);
1047	kfree(intel_connector);
1048	return false;
1049}
v4.6
   1/*
   2 * Copyright © 2006-2007 Intel Corporation
   3 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
   4 *
   5 * Permission is hereby granted, free of charge, to any person obtaining a
   6 * copy of this software and associated documentation files (the "Software"),
   7 * to deal in the Software without restriction, including without limitation
   8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
   9 * and/or sell copies of the Software, and to permit persons to whom the
  10 * Software is furnished to do so, subject to the following conditions:
  11 *
  12 * The above copyright notice and this permission notice (including the next
  13 * paragraph) shall be included in all copies or substantial portions of the
  14 * Software.
  15 *
  16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22 * DEALINGS IN THE SOFTWARE.
  23 *
  24 * Authors:
  25 *	Eric Anholt <eric@anholt.net>
  26 *      Dave Airlie <airlied@linux.ie>
  27 *      Jesse Barnes <jesse.barnes@intel.com>
  28 */
  29
  30#include <acpi/button.h>
  31#include <linux/dmi.h>
  32#include <linux/i2c.h>
  33#include <linux/slab.h>
  34#include <linux/vga_switcheroo.h>
  35#include <drm/drmP.h>
  36#include <drm/drm_atomic_helper.h>
  37#include <drm/drm_crtc.h>
  38#include <drm/drm_edid.h>
  39#include "intel_drv.h"
  40#include <drm/i915_drm.h>
  41#include "i915_drv.h"
  42#include <linux/acpi.h>
  43
  44/* Private structure for the integrated LVDS support */
  45struct intel_lvds_connector {
  46	struct intel_connector base;
  47
  48	struct notifier_block lid_notifier;
  49};
  50
  51struct intel_lvds_encoder {
  52	struct intel_encoder base;
  53
  54	bool is_dual_link;
  55	i915_reg_t reg;
  56	u32 a3_power;
  57
  58	struct intel_lvds_connector *attached_connector;
  59};
  60
  61static struct intel_lvds_encoder *to_lvds_encoder(struct drm_encoder *encoder)
  62{
  63	return container_of(encoder, struct intel_lvds_encoder, base.base);
  64}
  65
  66static struct intel_lvds_connector *to_lvds_connector(struct drm_connector *connector)
  67{
  68	return container_of(connector, struct intel_lvds_connector, base.base);
  69}
  70
  71static bool intel_lvds_get_hw_state(struct intel_encoder *encoder,
  72				    enum pipe *pipe)
  73{
  74	struct drm_device *dev = encoder->base.dev;
  75	struct drm_i915_private *dev_priv = dev->dev_private;
  76	struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
  77	enum intel_display_power_domain power_domain;
  78	u32 tmp;
  79	bool ret;
  80
  81	power_domain = intel_display_port_power_domain(encoder);
  82	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
  83		return false;
  84
  85	ret = false;
  86
  87	tmp = I915_READ(lvds_encoder->reg);
  88
  89	if (!(tmp & LVDS_PORT_EN))
  90		goto out;
  91
  92	if (HAS_PCH_CPT(dev))
  93		*pipe = PORT_TO_PIPE_CPT(tmp);
  94	else
  95		*pipe = PORT_TO_PIPE(tmp);
  96
  97	ret = true;
  98
  99out:
 100	intel_display_power_put(dev_priv, power_domain);
 101
 102	return ret;
 103}
 104
 105static void intel_lvds_get_config(struct intel_encoder *encoder,
 106				  struct intel_crtc_state *pipe_config)
 107{
 108	struct drm_device *dev = encoder->base.dev;
 109	struct drm_i915_private *dev_priv = dev->dev_private;
 110	struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
 111	u32 tmp, flags = 0;
 112	int dotclock;
 113
 114	tmp = I915_READ(lvds_encoder->reg);
 115	if (tmp & LVDS_HSYNC_POLARITY)
 116		flags |= DRM_MODE_FLAG_NHSYNC;
 117	else
 118		flags |= DRM_MODE_FLAG_PHSYNC;
 119	if (tmp & LVDS_VSYNC_POLARITY)
 120		flags |= DRM_MODE_FLAG_NVSYNC;
 121	else
 122		flags |= DRM_MODE_FLAG_PVSYNC;
 123
 124	pipe_config->base.adjusted_mode.flags |= flags;
 125
 126	if (INTEL_INFO(dev)->gen < 5)
 127		pipe_config->gmch_pfit.lvds_border_bits =
 128			tmp & LVDS_BORDER_ENABLE;
 129
 130	/* gen2/3 store dither state in pfit control, needs to match */
 131	if (INTEL_INFO(dev)->gen < 4) {
 132		tmp = I915_READ(PFIT_CONTROL);
 133
 134		pipe_config->gmch_pfit.control |= tmp & PANEL_8TO6_DITHER_ENABLE;
 135	}
 136
 137	dotclock = pipe_config->port_clock;
 138
 139	if (HAS_PCH_SPLIT(dev_priv->dev))
 140		ironlake_check_encoder_dotclock(pipe_config, dotclock);
 141
 142	pipe_config->base.adjusted_mode.crtc_clock = dotclock;
 143}
 144
 145static void intel_pre_enable_lvds(struct intel_encoder *encoder)
 146{
 147	struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
 148	struct drm_device *dev = encoder->base.dev;
 149	struct drm_i915_private *dev_priv = dev->dev_private;
 150	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
 151	const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
 152	int pipe = crtc->pipe;
 153	u32 temp;
 154
 155	if (HAS_PCH_SPLIT(dev)) {
 156		assert_fdi_rx_pll_disabled(dev_priv, pipe);
 157		assert_shared_dpll_disabled(dev_priv,
 158					    intel_crtc_to_shared_dpll(crtc));
 159	} else {
 160		assert_pll_disabled(dev_priv, pipe);
 161	}
 162
 163	temp = I915_READ(lvds_encoder->reg);
 164	temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
 165
 166	if (HAS_PCH_CPT(dev)) {
 167		temp &= ~PORT_TRANS_SEL_MASK;
 168		temp |= PORT_TRANS_SEL_CPT(pipe);
 169	} else {
 170		if (pipe == 1) {
 171			temp |= LVDS_PIPEB_SELECT;
 172		} else {
 173			temp &= ~LVDS_PIPEB_SELECT;
 174		}
 175	}
 176
 177	/* set the corresponsding LVDS_BORDER bit */
 178	temp &= ~LVDS_BORDER_ENABLE;
 179	temp |= crtc->config->gmch_pfit.lvds_border_bits;
 180	/* Set the B0-B3 data pairs corresponding to whether we're going to
 181	 * set the DPLLs for dual-channel mode or not.
 182	 */
 183	if (lvds_encoder->is_dual_link)
 184		temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
 185	else
 186		temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
 187
 188	/* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
 189	 * appropriately here, but we need to look more thoroughly into how
 190	 * panels behave in the two modes. For now, let's just maintain the
 191	 * value we got from the BIOS.
 192	 */
 193	 temp &= ~LVDS_A3_POWER_MASK;
 194	 temp |= lvds_encoder->a3_power;
 195
 196	/* Set the dithering flag on LVDS as needed, note that there is no
 197	 * special lvds dither control bit on pch-split platforms, dithering is
 198	 * only controlled through the PIPECONF reg. */
 199	if (INTEL_INFO(dev)->gen == 4) {
 200		/* Bspec wording suggests that LVDS port dithering only exists
 201		 * for 18bpp panels. */
 202		if (crtc->config->dither && crtc->config->pipe_bpp == 18)
 203			temp |= LVDS_ENABLE_DITHER;
 204		else
 205			temp &= ~LVDS_ENABLE_DITHER;
 206	}
 207	temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
 208	if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
 209		temp |= LVDS_HSYNC_POLARITY;
 210	if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
 211		temp |= LVDS_VSYNC_POLARITY;
 212
 213	I915_WRITE(lvds_encoder->reg, temp);
 214}
 215
 216/**
 217 * Sets the power state for the panel.
 218 */
 219static void intel_enable_lvds(struct intel_encoder *encoder)
 220{
 221	struct drm_device *dev = encoder->base.dev;
 222	struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
 223	struct intel_connector *intel_connector =
 224		&lvds_encoder->attached_connector->base;
 225	struct drm_i915_private *dev_priv = dev->dev_private;
 226	i915_reg_t ctl_reg, stat_reg;
 227
 228	if (HAS_PCH_SPLIT(dev)) {
 229		ctl_reg = PCH_PP_CONTROL;
 
 230		stat_reg = PCH_PP_STATUS;
 231	} else {
 232		ctl_reg = PP_CONTROL;
 
 233		stat_reg = PP_STATUS;
 234	}
 235
 236	I915_WRITE(lvds_encoder->reg, I915_READ(lvds_encoder->reg) | LVDS_PORT_EN);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 237
 238	I915_WRITE(ctl_reg, I915_READ(ctl_reg) | POWER_TARGET_ON);
 239	POSTING_READ(lvds_encoder->reg);
 240	if (wait_for((I915_READ(stat_reg) & PP_ON) != 0, 1000))
 241		DRM_ERROR("timed out waiting for panel to power on\n");
 242
 243	intel_panel_enable_backlight(intel_connector);
 244}
 245
 246static void intel_disable_lvds(struct intel_encoder *encoder)
 247{
 248	struct drm_device *dev = encoder->base.dev;
 249	struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
 250	struct drm_i915_private *dev_priv = dev->dev_private;
 251	i915_reg_t ctl_reg, stat_reg;
 252
 253	if (HAS_PCH_SPLIT(dev)) {
 254		ctl_reg = PCH_PP_CONTROL;
 
 255		stat_reg = PCH_PP_STATUS;
 256	} else {
 257		ctl_reg = PP_CONTROL;
 
 258		stat_reg = PP_STATUS;
 259	}
 260
 
 
 261	I915_WRITE(ctl_reg, I915_READ(ctl_reg) & ~POWER_TARGET_ON);
 262	if (wait_for((I915_READ(stat_reg) & PP_ON) == 0, 1000))
 263		DRM_ERROR("timed out waiting for panel to power off\n");
 264
 265	I915_WRITE(lvds_encoder->reg, I915_READ(lvds_encoder->reg) & ~LVDS_PORT_EN);
 266	POSTING_READ(lvds_encoder->reg);
 
 
 
 
 
 267}
 268
 269static void gmch_disable_lvds(struct intel_encoder *encoder)
 270{
 271	struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
 272	struct intel_connector *intel_connector =
 273		&lvds_encoder->attached_connector->base;
 274
 275	intel_panel_disable_backlight(intel_connector);
 
 
 
 276
 277	intel_disable_lvds(encoder);
 278}
 279
 280static void pch_disable_lvds(struct intel_encoder *encoder)
 
 281{
 282	struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
 283	struct intel_connector *intel_connector =
 284		&lvds_encoder->attached_connector->base;
 
 
 
 
 285
 286	intel_panel_disable_backlight(intel_connector);
 287}
 288
 289static void pch_post_disable_lvds(struct intel_encoder *encoder)
 
 
 290{
 291	intel_disable_lvds(encoder);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 292}
 293
 294static enum drm_mode_status
 295intel_lvds_mode_valid(struct drm_connector *connector,
 296		      struct drm_display_mode *mode)
 297{
 298	struct intel_connector *intel_connector = to_intel_connector(connector);
 299	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
 300	int max_pixclk = to_i915(connector->dev)->max_dotclk_freq;
 
 
 
 
 
 301
 302	if (mode->hdisplay > fixed_mode->hdisplay)
 303		return MODE_PANEL;
 304	if (mode->vdisplay > fixed_mode->vdisplay)
 305		return MODE_PANEL;
 306	if (fixed_mode->clock > max_pixclk)
 307		return MODE_CLOCK_HIGH;
 
 308
 309	return MODE_OK;
 
 
 
 
 
 
 
 
 
 
 310}
 311
 312static bool intel_lvds_compute_config(struct intel_encoder *intel_encoder,
 313				      struct intel_crtc_state *pipe_config)
 
 314{
 315	struct drm_device *dev = intel_encoder->base.dev;
 316	struct intel_lvds_encoder *lvds_encoder =
 317		to_lvds_encoder(&intel_encoder->base);
 318	struct intel_connector *intel_connector =
 319		&lvds_encoder->attached_connector->base;
 320	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
 321	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
 322	unsigned int lvds_bpp;
 323
 324	/* Should never happen!! */
 325	if (INTEL_INFO(dev)->gen < 4 && intel_crtc->pipe == 0) {
 326		DRM_ERROR("Can't support LVDS on pipe A\n");
 327		return false;
 328	}
 329
 330	if (lvds_encoder->a3_power == LVDS_A3_POWER_UP)
 331		lvds_bpp = 8*3;
 332	else
 333		lvds_bpp = 6*3;
 334
 335	if (lvds_bpp != pipe_config->pipe_bpp && !pipe_config->bw_constrained) {
 336		DRM_DEBUG_KMS("forcing display bpp (was %d) to LVDS (%d)\n",
 337			      pipe_config->pipe_bpp, lvds_bpp);
 338		pipe_config->pipe_bpp = lvds_bpp;
 339	}
 340
 341	/*
 342	 * We have timings from the BIOS for the panel, put them in
 343	 * to the adjusted mode.  The CRTC will be set up for this mode,
 344	 * with the panel scaling set up to source from the H/VDisplay
 345	 * of the original mode.
 346	 */
 347	intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
 348			       adjusted_mode);
 349
 350	if (HAS_PCH_SPLIT(dev)) {
 351		pipe_config->has_pch_encoder = true;
 
 
 
 352
 353		intel_pch_panel_fitting(intel_crtc, pipe_config,
 354					intel_connector->panel.fitting_mode);
 355	} else {
 356		intel_gmch_panel_fitting(intel_crtc, pipe_config,
 357					 intel_connector->panel.fitting_mode);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 358
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 359	}
 
 360
 361	/*
 362	 * XXX: It would be nice to support lower refresh rates on the
 363	 * panels to reduce power consumption, and perhaps match the
 364	 * user's requested refresh rate.
 365	 */
 366
 367	return true;
 368}
 369
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 370/**
 371 * Detect the LVDS connection.
 372 *
 373 * Since LVDS doesn't have hotlug, we use the lid as a proxy.  Open means
 374 * connected and closed means disconnected.  We also send hotplug events as
 375 * needed, using lid status notification from the input layer.
 376 */
 377static enum drm_connector_status
 378intel_lvds_detect(struct drm_connector *connector, bool force)
 379{
 380	struct drm_device *dev = connector->dev;
 381	enum drm_connector_status status;
 382
 383	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
 384		      connector->base.id, connector->name);
 385
 386	status = intel_panel_detect(dev);
 387	if (status != connector_status_unknown)
 388		return status;
 389
 390	return connector_status_connected;
 391}
 392
 393/**
 394 * Return the list of DDC modes if available, or the BIOS fixed mode otherwise.
 395 */
 396static int intel_lvds_get_modes(struct drm_connector *connector)
 397{
 398	struct intel_lvds_connector *lvds_connector = to_lvds_connector(connector);
 399	struct drm_device *dev = connector->dev;
 400	struct drm_display_mode *mode;
 401
 402	/* use cached edid if we have one */
 403	if (!IS_ERR_OR_NULL(lvds_connector->base.edid))
 404		return drm_add_edid_modes(connector, lvds_connector->base.edid);
 405
 406	mode = drm_mode_duplicate(dev, lvds_connector->base.panel.fixed_mode);
 407	if (mode == NULL)
 408		return 0;
 409
 410	drm_mode_probed_add(connector, mode);
 411	return 1;
 412}
 413
 414static int intel_no_modeset_on_lid_dmi_callback(const struct dmi_system_id *id)
 415{
 416	DRM_INFO("Skipping forced modeset for %s\n", id->ident);
 417	return 1;
 418}
 419
 420/* The GPU hangs up on these systems if modeset is performed on LID open */
 421static const struct dmi_system_id intel_no_modeset_on_lid[] = {
 422	{
 423		.callback = intel_no_modeset_on_lid_dmi_callback,
 424		.ident = "Toshiba Tecra A11",
 425		.matches = {
 426			DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
 427			DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A11"),
 428		},
 429	},
 430
 431	{ }	/* terminating entry */
 432};
 433
 434/*
 435 * Lid events. Note the use of 'modeset':
 436 *  - we set it to MODESET_ON_LID_OPEN on lid close,
 437 *    and set it to MODESET_DONE on open
 438 *  - we use it as a "only once" bit (ie we ignore
 439 *    duplicate events where it was already properly set)
 440 *  - the suspend/resume paths will set it to
 441 *    MODESET_SUSPENDED and ignore the lid open event,
 442 *    because they restore the mode ("lid open").
 443 */
 444static int intel_lid_notify(struct notifier_block *nb, unsigned long val,
 445			    void *unused)
 446{
 447	struct intel_lvds_connector *lvds_connector =
 448		container_of(nb, struct intel_lvds_connector, lid_notifier);
 449	struct drm_connector *connector = &lvds_connector->base.base;
 450	struct drm_device *dev = connector->dev;
 451	struct drm_i915_private *dev_priv = dev->dev_private;
 452
 453	if (dev->switch_power_state != DRM_SWITCH_POWER_ON)
 454		return NOTIFY_OK;
 455
 456	mutex_lock(&dev_priv->modeset_restore_lock);
 457	if (dev_priv->modeset_restore == MODESET_SUSPENDED)
 458		goto exit;
 459	/*
 460	 * check and update the status of LVDS connector after receiving
 461	 * the LID nofication event.
 462	 */
 463	connector->status = connector->funcs->detect(connector, false);
 
 
 464
 465	/* Don't force modeset on machines where it causes a GPU lockup */
 466	if (dmi_check_system(intel_no_modeset_on_lid))
 467		goto exit;
 468	if (!acpi_lid_open()) {
 469		/* do modeset on next lid open event */
 470		dev_priv->modeset_restore = MODESET_ON_LID_OPEN;
 471		goto exit;
 472	}
 473
 474	if (dev_priv->modeset_restore == MODESET_DONE)
 475		goto exit;
 476
 477	/*
 478	 * Some old platform's BIOS love to wreak havoc while the lid is closed.
 479	 * We try to detect this here and undo any damage. The split for PCH
 480	 * platforms is rather conservative and a bit arbitrary expect that on
 481	 * those platforms VGA disabling requires actual legacy VGA I/O access,
 482	 * and as part of the cleanup in the hw state restore we also redisable
 483	 * the vga plane.
 484	 */
 485	if (!HAS_PCH_SPLIT(dev))
 486		intel_display_resume(dev);
 487
 488	dev_priv->modeset_restore = MODESET_DONE;
 
 
 489
 490exit:
 491	mutex_unlock(&dev_priv->modeset_restore_lock);
 492	return NOTIFY_OK;
 493}
 494
 495/**
 496 * intel_lvds_destroy - unregister and free LVDS structures
 497 * @connector: connector to free
 498 *
 499 * Unregister the DDC bus for this connector then free the driver private
 500 * structure.
 501 */
 502static void intel_lvds_destroy(struct drm_connector *connector)
 503{
 504	struct intel_lvds_connector *lvds_connector =
 505		to_lvds_connector(connector);
 506
 507	if (lvds_connector->lid_notifier.notifier_call)
 508		acpi_lid_notifier_unregister(&lvds_connector->lid_notifier);
 509
 510	if (!IS_ERR_OR_NULL(lvds_connector->base.edid))
 511		kfree(lvds_connector->base.edid);
 512
 513	intel_panel_fini(&lvds_connector->base.panel);
 514
 
 
 
 515	drm_connector_cleanup(connector);
 516	kfree(connector);
 517}
 518
 519static int intel_lvds_set_property(struct drm_connector *connector,
 520				   struct drm_property *property,
 521				   uint64_t value)
 522{
 523	struct intel_connector *intel_connector = to_intel_connector(connector);
 524	struct drm_device *dev = connector->dev;
 525
 526	if (property == dev->mode_config.scaling_mode_property) {
 527		struct drm_crtc *crtc;
 528
 529		if (value == DRM_MODE_SCALE_NONE) {
 530			DRM_DEBUG_KMS("no scaling not supported\n");
 531			return -EINVAL;
 532		}
 533
 534		if (intel_connector->panel.fitting_mode == value) {
 535			/* the LVDS scaling property is not changed */
 536			return 0;
 537		}
 538		intel_connector->panel.fitting_mode = value;
 539
 540		crtc = intel_attached_encoder(connector)->base.crtc;
 541		if (crtc && crtc->state->enable) {
 542			/*
 543			 * If the CRTC is enabled, the display will be changed
 544			 * according to the new panel fitting mode.
 545			 */
 546			intel_crtc_restore_mode(crtc);
 
 547		}
 548	}
 549
 550	return 0;
 551}
 552
 
 
 
 
 
 
 
 
 553static const struct drm_connector_helper_funcs intel_lvds_connector_helper_funcs = {
 554	.get_modes = intel_lvds_get_modes,
 555	.mode_valid = intel_lvds_mode_valid,
 556	.best_encoder = intel_best_encoder,
 557};
 558
 559static const struct drm_connector_funcs intel_lvds_connector_funcs = {
 560	.dpms = drm_atomic_helper_connector_dpms,
 561	.detect = intel_lvds_detect,
 562	.fill_modes = drm_helper_probe_single_connector_modes,
 563	.set_property = intel_lvds_set_property,
 564	.atomic_get_property = intel_connector_atomic_get_property,
 565	.destroy = intel_lvds_destroy,
 566	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
 567	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
 568};
 569
 570static const struct drm_encoder_funcs intel_lvds_enc_funcs = {
 571	.destroy = intel_encoder_destroy,
 572};
 573
 574static int intel_no_lvds_dmi_callback(const struct dmi_system_id *id)
 575{
 576	DRM_INFO("Skipping LVDS initialization for %s\n", id->ident);
 577	return 1;
 578}
 579
 580/* These systems claim to have LVDS, but really don't */
 581static const struct dmi_system_id intel_no_lvds[] = {
 582	{
 583		.callback = intel_no_lvds_dmi_callback,
 584		.ident = "Apple Mac Mini (Core series)",
 585		.matches = {
 586			DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
 587			DMI_MATCH(DMI_PRODUCT_NAME, "Macmini1,1"),
 588		},
 589	},
 590	{
 591		.callback = intel_no_lvds_dmi_callback,
 592		.ident = "Apple Mac Mini (Core 2 series)",
 593		.matches = {
 594			DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
 595			DMI_MATCH(DMI_PRODUCT_NAME, "Macmini2,1"),
 596		},
 597	},
 598	{
 599		.callback = intel_no_lvds_dmi_callback,
 600		.ident = "MSI IM-945GSE-A",
 601		.matches = {
 602			DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
 603			DMI_MATCH(DMI_PRODUCT_NAME, "A9830IMS"),
 604		},
 605	},
 606	{
 607		.callback = intel_no_lvds_dmi_callback,
 608		.ident = "Dell Studio Hybrid",
 609		.matches = {
 610			DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
 611			DMI_MATCH(DMI_PRODUCT_NAME, "Studio Hybrid 140g"),
 612		},
 613	},
 614	{
 615		.callback = intel_no_lvds_dmi_callback,
 616		.ident = "Dell OptiPlex FX170",
 617		.matches = {
 618			DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
 619			DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex FX170"),
 620		},
 621	},
 622	{
 623		.callback = intel_no_lvds_dmi_callback,
 624		.ident = "AOpen Mini PC",
 625		.matches = {
 626			DMI_MATCH(DMI_SYS_VENDOR, "AOpen"),
 627			DMI_MATCH(DMI_PRODUCT_NAME, "i965GMx-IF"),
 628		},
 629	},
 630	{
 631		.callback = intel_no_lvds_dmi_callback,
 632		.ident = "AOpen Mini PC MP915",
 633		.matches = {
 634			DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
 635			DMI_MATCH(DMI_BOARD_NAME, "i915GMx-F"),
 636		},
 637	},
 638	{
 639		.callback = intel_no_lvds_dmi_callback,
 640		.ident = "AOpen i915GMm-HFS",
 641		.matches = {
 642			DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
 643			DMI_MATCH(DMI_BOARD_NAME, "i915GMm-HFS"),
 644		},
 645	},
 646	{
 647		.callback = intel_no_lvds_dmi_callback,
 648                .ident = "AOpen i45GMx-I",
 649                .matches = {
 650                        DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
 651                        DMI_MATCH(DMI_BOARD_NAME, "i45GMx-I"),
 652                },
 653        },
 654	{
 655		.callback = intel_no_lvds_dmi_callback,
 656		.ident = "Aopen i945GTt-VFA",
 657		.matches = {
 658			DMI_MATCH(DMI_PRODUCT_VERSION, "AO00001JW"),
 659		},
 660	},
 661	{
 662		.callback = intel_no_lvds_dmi_callback,
 663		.ident = "Clientron U800",
 664		.matches = {
 665			DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
 666			DMI_MATCH(DMI_PRODUCT_NAME, "U800"),
 667		},
 668	},
 669	{
 670                .callback = intel_no_lvds_dmi_callback,
 671                .ident = "Clientron E830",
 672                .matches = {
 673                        DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
 674                        DMI_MATCH(DMI_PRODUCT_NAME, "E830"),
 675                },
 676        },
 677        {
 678		.callback = intel_no_lvds_dmi_callback,
 679		.ident = "Asus EeeBox PC EB1007",
 680		.matches = {
 681			DMI_MATCH(DMI_SYS_VENDOR, "ASUSTeK Computer INC."),
 682			DMI_MATCH(DMI_PRODUCT_NAME, "EB1007"),
 683		},
 684	},
 685	{
 686		.callback = intel_no_lvds_dmi_callback,
 687		.ident = "Asus AT5NM10T-I",
 688		.matches = {
 689			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
 690			DMI_MATCH(DMI_BOARD_NAME, "AT5NM10T-I"),
 691		},
 692	},
 693	{
 694		.callback = intel_no_lvds_dmi_callback,
 695		.ident = "Hewlett-Packard HP t5740",
 696		.matches = {
 697			DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
 698			DMI_MATCH(DMI_PRODUCT_NAME, " t5740"),
 699		},
 700	},
 701	{
 702		.callback = intel_no_lvds_dmi_callback,
 703		.ident = "Hewlett-Packard t5745",
 704		.matches = {
 705			DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
 706			DMI_MATCH(DMI_PRODUCT_NAME, "hp t5745"),
 707		},
 708	},
 709	{
 710		.callback = intel_no_lvds_dmi_callback,
 711		.ident = "Hewlett-Packard st5747",
 712		.matches = {
 713			DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
 714			DMI_MATCH(DMI_PRODUCT_NAME, "hp st5747"),
 715		},
 716	},
 717	{
 718		.callback = intel_no_lvds_dmi_callback,
 719		.ident = "MSI Wind Box DC500",
 720		.matches = {
 721			DMI_MATCH(DMI_BOARD_VENDOR, "MICRO-STAR INTERNATIONAL CO., LTD"),
 722			DMI_MATCH(DMI_BOARD_NAME, "MS-7469"),
 723		},
 724	},
 725	{
 726		.callback = intel_no_lvds_dmi_callback,
 727		.ident = "Gigabyte GA-D525TUD",
 728		.matches = {
 729			DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."),
 730			DMI_MATCH(DMI_BOARD_NAME, "D525TUD"),
 731		},
 732	},
 733	{
 734		.callback = intel_no_lvds_dmi_callback,
 735		.ident = "Supermicro X7SPA-H",
 736		.matches = {
 737			DMI_MATCH(DMI_SYS_VENDOR, "Supermicro"),
 738			DMI_MATCH(DMI_PRODUCT_NAME, "X7SPA-H"),
 739		},
 740	},
 741	{
 742		.callback = intel_no_lvds_dmi_callback,
 743		.ident = "Fujitsu Esprimo Q900",
 744		.matches = {
 745			DMI_MATCH(DMI_SYS_VENDOR, "FUJITSU"),
 746			DMI_MATCH(DMI_PRODUCT_NAME, "ESPRIMO Q900"),
 747		},
 748	},
 749	{
 750		.callback = intel_no_lvds_dmi_callback,
 751		.ident = "Intel D410PT",
 752		.matches = {
 753			DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
 754			DMI_MATCH(DMI_BOARD_NAME, "D410PT"),
 755		},
 756	},
 757	{
 758		.callback = intel_no_lvds_dmi_callback,
 759		.ident = "Intel D425KT",
 760		.matches = {
 761			DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
 762			DMI_EXACT_MATCH(DMI_BOARD_NAME, "D425KT"),
 763		},
 764	},
 765	{
 766		.callback = intel_no_lvds_dmi_callback,
 767		.ident = "Intel D510MO",
 768		.matches = {
 769			DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
 770			DMI_EXACT_MATCH(DMI_BOARD_NAME, "D510MO"),
 771		},
 772	},
 773	{
 774		.callback = intel_no_lvds_dmi_callback,
 775		.ident = "Intel D525MW",
 776		.matches = {
 777			DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
 778			DMI_EXACT_MATCH(DMI_BOARD_NAME, "D525MW"),
 779		},
 780	},
 781
 782	{ }	/* terminating entry */
 783};
 784
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 785/*
 786 * Enumerate the child dev array parsed from VBT to check whether
 787 * the LVDS is present.
 788 * If it is present, return 1.
 789 * If it is not present, return false.
 790 * If no child dev is parsed from VBT, it assumes that the LVDS is present.
 791 */
 792static bool lvds_is_present_in_vbt(struct drm_device *dev,
 793				   u8 *i2c_pin)
 794{
 795	struct drm_i915_private *dev_priv = dev->dev_private;
 796	int i;
 797
 798	if (!dev_priv->vbt.child_dev_num)
 799		return true;
 800
 801	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
 802		union child_device_config *uchild = dev_priv->vbt.child_dev + i;
 803		struct old_child_dev_config *child = &uchild->old;
 804
 805		/* If the device type is not LFP, continue.
 806		 * We have to check both the new identifiers as well as the
 807		 * old for compatibility with some BIOSes.
 808		 */
 809		if (child->device_type != DEVICE_TYPE_INT_LFP &&
 810		    child->device_type != DEVICE_TYPE_LFP)
 811			continue;
 812
 813		if (intel_gmbus_is_valid_pin(dev_priv, child->i2c_pin))
 814			*i2c_pin = child->i2c_pin;
 815
 816		/* However, we cannot trust the BIOS writers to populate
 817		 * the VBT correctly.  Since LVDS requires additional
 818		 * information from AIM blocks, a non-zero addin offset is
 819		 * a good indicator that the LVDS is actually present.
 820		 */
 821		if (child->addin_offset)
 822			return true;
 823
 824		/* But even then some BIOS writers perform some black magic
 825		 * and instantiate the device without reference to any
 826		 * additional data.  Trust that if the VBT was written into
 827		 * the OpRegion then they have validated the LVDS's existence.
 828		 */
 829		if (dev_priv->opregion.vbt)
 830			return true;
 831	}
 832
 833	return false;
 834}
 835
 836static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
 837{
 838	DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
 839	return 1;
 840}
 841
 842static const struct dmi_system_id intel_dual_link_lvds[] = {
 843	{
 844		.callback = intel_dual_link_lvds_callback,
 845		.ident = "Apple MacBook Pro 15\" (2010)",
 846		.matches = {
 847			DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
 848			DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro6,2"),
 849		},
 850	},
 851	{
 852		.callback = intel_dual_link_lvds_callback,
 853		.ident = "Apple MacBook Pro 15\" (2011)",
 854		.matches = {
 855			DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
 856			DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
 857		},
 858	},
 859	{
 860		.callback = intel_dual_link_lvds_callback,
 861		.ident = "Apple MacBook Pro 15\" (2012)",
 862		.matches = {
 863			DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
 864			DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro9,1"),
 865		},
 866	},
 867	{ }	/* terminating entry */
 868};
 869
 870bool intel_is_dual_link_lvds(struct drm_device *dev)
 871{
 872	struct intel_encoder *encoder;
 873	struct intel_lvds_encoder *lvds_encoder;
 874
 875	for_each_intel_encoder(dev, encoder) {
 876		if (encoder->type == INTEL_OUTPUT_LVDS) {
 877			lvds_encoder = to_lvds_encoder(&encoder->base);
 878
 879			return lvds_encoder->is_dual_link;
 880		}
 881	}
 882
 883	return false;
 884}
 885
 886static bool compute_is_dual_link_lvds(struct intel_lvds_encoder *lvds_encoder)
 887{
 888	struct drm_device *dev = lvds_encoder->base.base.dev;
 889	unsigned int val;
 890	struct drm_i915_private *dev_priv = dev->dev_private;
 891
 892	/* use the module option value if specified */
 893	if (i915.lvds_channel_mode > 0)
 894		return i915.lvds_channel_mode == 2;
 895
 896	/* single channel LVDS is limited to 112 MHz */
 897	if (lvds_encoder->attached_connector->base.panel.fixed_mode->clock
 898	    > 112999)
 899		return true;
 900
 901	if (dmi_check_system(intel_dual_link_lvds))
 902		return true;
 903
 904	/* BIOS should set the proper LVDS register value at boot, but
 905	 * in reality, it doesn't set the value when the lid is closed;
 906	 * we need to check "the value to be set" in VBT when LVDS
 907	 * register is uninitialized.
 908	 */
 909	val = I915_READ(lvds_encoder->reg);
 910	if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
 911		val = dev_priv->vbt.bios_lvds_val;
 912
 913	return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
 914}
 915
 916static bool intel_lvds_supported(struct drm_device *dev)
 917{
 918	/* With the introduction of the PCH we gained a dedicated
 919	 * LVDS presence pin, use it. */
 920	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
 921		return true;
 922
 923	/* Otherwise LVDS was only attached to mobile products,
 924	 * except for the inglorious 830gm */
 925	if (INTEL_INFO(dev)->gen <= 4 && IS_MOBILE(dev) && !IS_I830(dev))
 926		return true;
 927
 928	return false;
 929}
 930
 931/**
 932 * intel_lvds_init - setup LVDS connectors on this device
 933 * @dev: drm device
 934 *
 935 * Create the connector, register the LVDS DDC bus, and try to figure out what
 936 * modes we can display on the LVDS panel (if present).
 937 */
 938void intel_lvds_init(struct drm_device *dev)
 939{
 940	struct drm_i915_private *dev_priv = dev->dev_private;
 941	struct intel_lvds_encoder *lvds_encoder;
 942	struct intel_encoder *intel_encoder;
 943	struct intel_lvds_connector *lvds_connector;
 944	struct intel_connector *intel_connector;
 945	struct drm_connector *connector;
 946	struct drm_encoder *encoder;
 947	struct drm_display_mode *scan; /* *modes, *bios_mode; */
 948	struct drm_display_mode *fixed_mode = NULL;
 949	struct drm_display_mode *downclock_mode = NULL;
 950	struct edid *edid;
 951	struct drm_crtc *crtc;
 952	i915_reg_t lvds_reg;
 953	u32 lvds;
 954	int pipe;
 955	u8 pin;
 956
 957	/*
 958	 * Unlock registers and just leave them unlocked. Do this before
 959	 * checking quirk lists to avoid bogus WARNINGs.
 960	 */
 961	if (HAS_PCH_SPLIT(dev)) {
 962		I915_WRITE(PCH_PP_CONTROL,
 963			   I915_READ(PCH_PP_CONTROL) | PANEL_UNLOCK_REGS);
 964	} else if (INTEL_INFO(dev_priv)->gen < 5) {
 965		I915_WRITE(PP_CONTROL,
 966			   I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
 967	}
 968	if (!intel_lvds_supported(dev))
 969		return;
 970
 971	/* Skip init on machines we know falsely report LVDS */
 972	if (dmi_check_system(intel_no_lvds))
 973		return;
 974
 975	if (HAS_PCH_SPLIT(dev))
 976		lvds_reg = PCH_LVDS;
 977	else
 978		lvds_reg = LVDS;
 979
 980	lvds = I915_READ(lvds_reg);
 981
 982	if (HAS_PCH_SPLIT(dev)) {
 983		if ((lvds & LVDS_DETECTED) == 0)
 984			return;
 985		if (dev_priv->vbt.edp_support) {
 986			DRM_DEBUG_KMS("disable LVDS for eDP support\n");
 987			return;
 988		}
 989	}
 990
 991	pin = GMBUS_PIN_PANEL;
 992	if (!lvds_is_present_in_vbt(dev, &pin)) {
 993		if ((lvds & LVDS_PORT_EN) == 0) {
 994			DRM_DEBUG_KMS("LVDS is not present in VBT\n");
 995			return;
 996		}
 997		DRM_DEBUG_KMS("LVDS is not present in VBT, but enabled anyway\n");
 998	}
 999
1000	 /* Set the Panel Power On/Off timings if uninitialized. */
1001	if (INTEL_INFO(dev_priv)->gen < 5 &&
1002	    I915_READ(PP_ON_DELAYS) == 0 && I915_READ(PP_OFF_DELAYS) == 0) {
1003		/* Set T2 to 40ms and T5 to 200ms */
1004		I915_WRITE(PP_ON_DELAYS, 0x019007d0);
1005
1006		/* Set T3 to 35ms and Tx to 200ms */
1007		I915_WRITE(PP_OFF_DELAYS, 0x015e07d0);
1008
1009		DRM_DEBUG_KMS("Panel power timings uninitialized, setting defaults\n");
1010	}
1011
1012	lvds_encoder = kzalloc(sizeof(*lvds_encoder), GFP_KERNEL);
1013	if (!lvds_encoder)
1014		return;
1015
1016	lvds_connector = kzalloc(sizeof(*lvds_connector), GFP_KERNEL);
1017	if (!lvds_connector) {
1018		kfree(lvds_encoder);
1019		return;
1020	}
1021
1022	if (intel_connector_init(&lvds_connector->base) < 0) {
1023		kfree(lvds_connector);
1024		kfree(lvds_encoder);
1025		return;
1026	}
1027
1028	lvds_encoder->attached_connector = lvds_connector;
1029
1030	intel_encoder = &lvds_encoder->base;
1031	encoder = &intel_encoder->base;
1032	intel_connector = &lvds_connector->base;
1033	connector = &intel_connector->base;
1034	drm_connector_init(dev, &intel_connector->base, &intel_lvds_connector_funcs,
1035			   DRM_MODE_CONNECTOR_LVDS);
1036
1037	drm_encoder_init(dev, &intel_encoder->base, &intel_lvds_enc_funcs,
1038			 DRM_MODE_ENCODER_LVDS, NULL);
1039
1040	intel_encoder->enable = intel_enable_lvds;
1041	intel_encoder->pre_enable = intel_pre_enable_lvds;
1042	intel_encoder->compute_config = intel_lvds_compute_config;
1043	if (HAS_PCH_SPLIT(dev_priv)) {
1044		intel_encoder->disable = pch_disable_lvds;
1045		intel_encoder->post_disable = pch_post_disable_lvds;
1046	} else {
1047		intel_encoder->disable = gmch_disable_lvds;
1048	}
1049	intel_encoder->get_hw_state = intel_lvds_get_hw_state;
1050	intel_encoder->get_config = intel_lvds_get_config;
1051	intel_connector->get_hw_state = intel_connector_get_hw_state;
1052	intel_connector->unregister = intel_connector_unregister;
1053
1054	intel_connector_attach_encoder(intel_connector, intel_encoder);
1055	intel_encoder->type = INTEL_OUTPUT_LVDS;
1056
1057	intel_encoder->cloneable = 0;
1058	if (HAS_PCH_SPLIT(dev))
1059		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1060	else if (IS_GEN4(dev))
1061		intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
1062	else
1063		intel_encoder->crtc_mask = (1 << 1);
1064
1065	drm_connector_helper_add(connector, &intel_lvds_connector_helper_funcs);
1066	connector->display_info.subpixel_order = SubPixelHorizontalRGB;
1067	connector->interlace_allowed = false;
1068	connector->doublescan_allowed = false;
1069
1070	lvds_encoder->reg = lvds_reg;
1071
1072	/* create the scaling mode property */
1073	drm_mode_create_scaling_mode_property(dev);
1074	drm_object_attach_property(&connector->base,
 
 
 
 
1075				      dev->mode_config.scaling_mode_property,
1076				      DRM_MODE_SCALE_ASPECT);
1077	intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
1078	/*
1079	 * LVDS discovery:
1080	 * 1) check for EDID on DDC
1081	 * 2) check for VBT data
1082	 * 3) check to see if LVDS is already on
1083	 *    if none of the above, no panel
1084	 * 4) make sure lid is open
1085	 *    if closed, act like it's not there for now
1086	 */
1087
1088	/*
1089	 * Attempt to get the fixed panel mode from DDC.  Assume that the
1090	 * preferred mode is the right one.
1091	 */
1092	mutex_lock(&dev->mode_config.mutex);
1093	if (vga_switcheroo_handler_flags() & VGA_SWITCHEROO_CAN_SWITCH_DDC)
1094		edid = drm_get_edid_switcheroo(connector,
1095				    intel_gmbus_get_adapter(dev_priv, pin));
1096	else
1097		edid = drm_get_edid(connector,
1098				    intel_gmbus_get_adapter(dev_priv, pin));
1099	if (edid) {
1100		if (drm_add_edid_modes(connector, edid)) {
1101			drm_mode_connector_update_edid_property(connector,
1102								edid);
1103		} else {
1104			kfree(edid);
1105			edid = ERR_PTR(-EINVAL);
1106		}
1107	} else {
1108		edid = ERR_PTR(-ENOENT);
1109	}
1110	lvds_connector->base.edid = edid;
1111
1112	if (IS_ERR_OR_NULL(edid)) {
1113		/* Didn't get an EDID, so
1114		 * Set wide sync ranges so we get all modes
1115		 * handed to valid_mode for checking
1116		 */
1117		connector->display_info.min_vfreq = 0;
1118		connector->display_info.max_vfreq = 200;
1119		connector->display_info.min_hfreq = 0;
1120		connector->display_info.max_hfreq = 200;
1121	}
1122
1123	list_for_each_entry(scan, &connector->probed_modes, head) {
1124		if (scan->type & DRM_MODE_TYPE_PREFERRED) {
1125			DRM_DEBUG_KMS("using preferred mode from EDID: ");
1126			drm_mode_debug_printmodeline(scan);
1127
1128			fixed_mode = drm_mode_duplicate(dev, scan);
1129			if (fixed_mode)
1130				goto out;
1131		}
1132	}
1133
1134	/* Failed to get EDID, what about VBT? */
1135	if (dev_priv->vbt.lfp_lvds_vbt_mode) {
1136		DRM_DEBUG_KMS("using mode from VBT: ");
1137		drm_mode_debug_printmodeline(dev_priv->vbt.lfp_lvds_vbt_mode);
1138
1139		fixed_mode = drm_mode_duplicate(dev, dev_priv->vbt.lfp_lvds_vbt_mode);
1140		if (fixed_mode) {
1141			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
1142			goto out;
1143		}
1144	}
1145
1146	/*
1147	 * If we didn't get EDID, try checking if the panel is already turned
1148	 * on.  If so, assume that whatever is currently programmed is the
1149	 * correct mode.
1150	 */
1151
1152	/* Ironlake: FIXME if still fail, not try pipe mode now */
1153	if (HAS_PCH_SPLIT(dev))
1154		goto failed;
1155
 
1156	pipe = (lvds & LVDS_PIPEB_SELECT) ? 1 : 0;
1157	crtc = intel_get_crtc_for_pipe(dev, pipe);
1158
1159	if (crtc && (lvds & LVDS_PORT_EN)) {
1160		fixed_mode = intel_crtc_mode_get(dev, crtc);
1161		if (fixed_mode) {
1162			DRM_DEBUG_KMS("using current (BIOS) mode: ");
1163			drm_mode_debug_printmodeline(fixed_mode);
1164			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
1165			goto out;
1166		}
1167	}
1168
1169	/* If we still don't have a mode after all that, give up. */
1170	if (!fixed_mode)
1171		goto failed;
1172
1173out:
1174	mutex_unlock(&dev->mode_config.mutex);
 
1175
1176	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
1177
1178	lvds_encoder->is_dual_link = compute_is_dual_link_lvds(lvds_encoder);
1179	DRM_DEBUG_KMS("detected %s-link lvds configuration\n",
1180		      lvds_encoder->is_dual_link ? "dual" : "single");
 
 
 
 
 
 
1181
1182	lvds_encoder->a3_power = lvds & LVDS_A3_POWER_MASK;
1183
1184	lvds_connector->lid_notifier.notifier_call = intel_lid_notify;
1185	if (acpi_lid_notifier_register(&lvds_connector->lid_notifier)) {
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1186		DRM_DEBUG_KMS("lid notifier registration failed\n");
1187		lvds_connector->lid_notifier.notifier_call = NULL;
1188	}
1189	drm_connector_register(connector);
 
 
1190
1191	intel_panel_setup_backlight(connector, INVALID_PIPE);
1192
1193	return;
1194
1195failed:
1196	mutex_unlock(&dev->mode_config.mutex);
1197
1198	DRM_DEBUG_KMS("No LVDS modes found, disabling.\n");
1199	drm_connector_cleanup(connector);
1200	drm_encoder_cleanup(encoder);
1201	kfree(lvds_encoder);
1202	kfree(lvds_connector);
1203	return;
1204}