Linux Audio

Check our new training course

Loading...
v3.1
  1/*
  2 * Sun3 SCSI stuff by Erik Verbruggen (erik@bigmama.xtdnet.nl)
  3 *
  4 * Sun3 DMA routines added by Sam Creasey (sammy@sammy.net)
  5 *
 
 
 
 
  6 * Adapted from mac_scsinew.c:
  7 */
  8/*
  9 * Generic Macintosh NCR5380 driver
 10 *
 11 * Copyright 1998, Michael Schmitz <mschmitz@lbl.gov>
 12 *
 13 * derived in part from:
 14 */
 15/*
 16 * Generic Generic NCR5380 driver
 17 *
 18 * Copyright 1995, Russell King
 19 *
 20 * ALPHA RELEASE 1.
 21 *
 22 * For more information, please consult
 23 *
 24 * NCR 5380 Family
 25 * SCSI Protocol Controller
 26 * Databook
 27 *
 28 * NCR Microelectronics
 29 * 1635 Aeroplaza Drive
 30 * Colorado Springs, CO 80916
 31 * 1+ (719) 578-3400
 32 * 1+ (800) 334-5454
 33 */
 34
 35
 36/*
 37 * This is from mac_scsi.h, but hey, maybe this is useful for Sun3 too! :)
 38 *
 39 * Options :
 40 *
 41 * PARITY - enable parity checking.  Not supported.
 42 *
 43 * SCSI2 - enable support for SCSI-II tagged queueing.  Untested.
 44 *
 45 * USLEEP - enable support for devices that don't disconnect.  Untested.
 46 */
 47
 48/*
 49 * $Log: sun3_NCR5380.c,v $
 50 */
 51
 52#define AUTOSENSE
 53
 54#include <linux/types.h>
 55#include <linux/stddef.h>
 56#include <linux/ctype.h>
 57#include <linux/delay.h>
 58
 59#include <linux/module.h>
 60#include <linux/signal.h>
 61#include <linux/ioport.h>
 62#include <linux/init.h>
 63#include <linux/blkdev.h>
 
 64
 65#include <asm/io.h>
 66#include <asm/system.h>
 67
 68#include <asm/sun3ints.h>
 69#include <asm/dvma.h>
 70#include <asm/idprom.h>
 71#include <asm/machines.h>
 72
 73#define NDEBUG 0
 74
 75#define NDEBUG_ABORT		0x00100000
 76#define NDEBUG_TAGS		0x00200000
 77#define NDEBUG_MERGING		0x00400000
 78
 79/* dma on! */
 80#define REAL_DMA
 81
 82#include "scsi.h"
 83#include "initio.h"
 84#include <scsi/scsi_host.h>
 85#include "sun3_scsi.h"
 86
 87static void NCR5380_print(struct Scsi_Host *instance);
 
 
 
 88
 89/* #define OLDDMA */
 90
 91#define USE_WRAPPER
 92/*#define RESET_BOOT */
 93#define DRIVER_SETUP
 94
 95/*
 96 * BUG can be used to trigger a strange code-size related hang on 2.1 kernels
 97 */
 98#ifdef BUG
 99#undef RESET_BOOT
100#undef DRIVER_SETUP
101#endif
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
102
103/* #define SUPPORT_TAGS */
 
 
 
 
 
 
 
 
104
105#define	ENABLE_IRQ()	enable_irq( IRQ_SUN3_SCSI ); 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
106
 
107
108static irqreturn_t scsi_sun3_intr(int irq, void *dummy);
109static inline unsigned char sun3scsi_read(int reg);
110static inline void sun3scsi_write(int reg, int value);
111
112static int setup_can_queue = -1;
113module_param(setup_can_queue, int, 0);
114static int setup_cmd_per_lun = -1;
115module_param(setup_cmd_per_lun, int, 0);
116static int setup_sg_tablesize = -1;
117module_param(setup_sg_tablesize, int, 0);
118#ifdef SUPPORT_TAGS
119static int setup_use_tagged_queuing = -1;
120module_param(setup_use_tagged_queuing, int, 0);
121#endif
122static int setup_hostid = -1;
123module_param(setup_hostid, int, 0);
124
125static struct scsi_cmnd *sun3_dma_setup_done = NULL;
126
127#define	AFTER_RESET_DELAY	(HZ/2)
128
129/* ms to wait after hitting dma regs */
130#define SUN3_DMA_DELAY 10
131
132/* dvma buffer to allocate -- 32k should hopefully be more than sufficient */
133#define SUN3_DVMA_BUFSIZE 0xe000
134
135/* minimum number of bytes to do dma on */
136#define SUN3_DMA_MINSIZE 128
137
138static volatile unsigned char *sun3_scsi_regp;
139static volatile struct sun3_dma_regs *dregs;
140#ifdef OLDDMA
141static unsigned char *dmabuf = NULL; /* dma memory buffer */
142#endif
143static struct sun3_udc_regs *udc_regs = NULL;
144static unsigned char *sun3_dma_orig_addr = NULL;
145static unsigned long sun3_dma_orig_count = 0;
146static int sun3_dma_active = 0;
147static unsigned long last_residual = 0;
148
149/*
150 * NCR 5380 register access functions
151 */
152
153static inline unsigned char sun3scsi_read(int reg)
154{
155	return( sun3_scsi_regp[reg] );
156}
157
158static inline void sun3scsi_write(int reg, int value)
159{
160	sun3_scsi_regp[reg] = value;
161}
162
 
163/* dma controller register access functions */
164
165static inline unsigned short sun3_udc_read(unsigned char reg)
166{
167	unsigned short ret;
168
169	dregs->udc_addr = UDC_CSR;
170	udelay(SUN3_DMA_DELAY);
171	ret = dregs->udc_data;
172	udelay(SUN3_DMA_DELAY);
173	
174	return ret;
175}
176
177static inline void sun3_udc_write(unsigned short val, unsigned char reg)
178{
179	dregs->udc_addr = reg;
180	udelay(SUN3_DMA_DELAY);
181	dregs->udc_data = val;
182	udelay(SUN3_DMA_DELAY);
183}
184
185/*
186 * XXX: status debug
187 */
188static struct Scsi_Host *default_instance;
189
190/*
191 * Function : int sun3scsi_detect(struct scsi_host_template * tpnt)
192 *
193 * Purpose : initializes mac NCR5380 driver based on the
194 *	command line / compile time port and irq definitions.
195 *
196 * Inputs : tpnt - template for this SCSI adapter.
197 *
198 * Returns : 1 if a host adapter was found, 0 if not.
199 *
200 */
201 
202int __init sun3scsi_detect(struct scsi_host_template * tpnt)
203{
204	unsigned long ioaddr;
205	static int called = 0;
206	struct Scsi_Host *instance;
207
208	/* check that this machine has an onboard 5380 */
209	switch(idprom->id_machtype) {
210	case SM_SUN3|SM_3_50:
211	case SM_SUN3|SM_3_60:
212		break;
213
214	default:
215		return 0;
216	}
217
218	if(called)
219		return 0;
220
221	tpnt->proc_name = "Sun3 5380 SCSI";
222
223	/* setup variables */
224	tpnt->can_queue =
225		(setup_can_queue > 0) ? setup_can_queue : CAN_QUEUE;
226	tpnt->cmd_per_lun =
227		(setup_cmd_per_lun > 0) ? setup_cmd_per_lun : CMD_PER_LUN;
228	tpnt->sg_tablesize = 
229		(setup_sg_tablesize >= 0) ? setup_sg_tablesize : SG_TABLESIZE;
230
231	if (setup_hostid >= 0)
232		tpnt->this_id = setup_hostid;
233	else {
234		/* use 7 as default */
235		tpnt->this_id = 7;
236	}
237
238	ioaddr = (unsigned long)ioremap(IOBASE_SUN3_SCSI, PAGE_SIZE);
239	sun3_scsi_regp = (unsigned char *)ioaddr;
240
241	dregs = (struct sun3_dma_regs *)(((unsigned char *)ioaddr) + 8);
242
243	if((udc_regs = dvma_malloc(sizeof(struct sun3_udc_regs)))
244	   == NULL) {
245	     printk("SUN3 Scsi couldn't allocate DVMA memory!\n");
246	     return 0;
247	}
248#ifdef OLDDMA
249	if((dmabuf = dvma_malloc_align(SUN3_DVMA_BUFSIZE, 0x10000)) == NULL) {
250	     printk("SUN3 Scsi couldn't allocate DVMA memory!\n");
251	     return 0;
252	}
253#endif
254#ifdef SUPPORT_TAGS
255	if (setup_use_tagged_queuing < 0)
256		setup_use_tagged_queuing = USE_TAGGED_QUEUING;
257#endif
258
259	instance = scsi_register (tpnt, sizeof(struct NCR5380_hostdata));
260	if(instance == NULL)
261		return 0;
262		
263	default_instance = instance;
264
265        instance->io_port = (unsigned long) ioaddr;
266	instance->irq = IRQ_SUN3_SCSI;
267
268	NCR5380_init(instance, 0);
269
270	instance->n_io_port = 32;
271
272        ((struct NCR5380_hostdata *)instance->hostdata)->ctrl = 0;
273
274	if (request_irq(instance->irq, scsi_sun3_intr,
275			     0, "Sun3SCSI-5380", instance)) {
276#ifndef REAL_DMA
277		printk("scsi%d: IRQ%d not free, interrupts disabled\n",
278		       instance->host_no, instance->irq);
279		instance->irq = SCSI_IRQ_NONE;
280#else
281		printk("scsi%d: IRQ%d not free, bailing out\n",
282		       instance->host_no, instance->irq);
283		return 0;
284#endif
285	}
286	
287	printk("scsi%d: Sun3 5380 at port %lX irq", instance->host_no, instance->io_port);
288	if (instance->irq == SCSI_IRQ_NONE)
289		printk ("s disabled");
290	else
291		printk (" %d", instance->irq);
292	printk(" options CAN_QUEUE=%d CMD_PER_LUN=%d release=%d",
293	       instance->can_queue, instance->cmd_per_lun,
294	       SUN3SCSI_PUBLIC_RELEASE);
295	printk("\nscsi%d:", instance->host_no);
296	NCR5380_print_options(instance);
297	printk("\n");
298
299	dregs->csr = 0;
300	udelay(SUN3_DMA_DELAY);
301	dregs->csr = CSR_SCSI | CSR_FIFO | CSR_INTR;
302	udelay(SUN3_DMA_DELAY);
303	dregs->fifo_count = 0;
304
305	called = 1;
306
307#ifdef RESET_BOOT
308	sun3_scsi_reset_boot(instance);
309#endif
310
311	return 1;
312}
313
314int sun3scsi_release (struct Scsi_Host *shpnt)
315{
316	if (shpnt->irq != SCSI_IRQ_NONE)
317		free_irq(shpnt->irq, shpnt);
318
319	iounmap((void *)sun3_scsi_regp);
320
321	NCR5380_exit(shpnt);
322	return 0;
323}
324
325#ifdef RESET_BOOT
326/*
327 * Our 'bus reset on boot' function
328 */
329
330static void sun3_scsi_reset_boot(struct Scsi_Host *instance)
331{
332	unsigned long end;
333
334	NCR5380_local_declare();
335	NCR5380_setup(instance);
336	
337	/*
338	 * Do a SCSI reset to clean up the bus during initialization. No
339	 * messing with the queues, interrupts, or locks necessary here.
340	 */
341
342	printk( "Sun3 SCSI: resetting the SCSI bus..." );
343
344	/* switch off SCSI IRQ - catch an interrupt without IRQ bit set else */
345//       	sun3_disable_irq( IRQ_SUN3_SCSI );
346
347	/* get in phase */
348	NCR5380_write( TARGET_COMMAND_REG,
349		      PHASE_SR_TO_TCR( NCR5380_read(STATUS_REG) ));
350
351	/* assert RST */
352	NCR5380_write( INITIATOR_COMMAND_REG, ICR_BASE | ICR_ASSERT_RST );
353
354	/* The min. reset hold time is 25us, so 40us should be enough */
355	udelay( 50 );
356
357	/* reset RST and interrupt */
358	NCR5380_write( INITIATOR_COMMAND_REG, ICR_BASE );
359	NCR5380_read( RESET_PARITY_INTERRUPT_REG );
360
361	for( end = jiffies + AFTER_RESET_DELAY; time_before(jiffies, end); )
362		barrier();
363
364	/* switch on SCSI IRQ again */
365//       	sun3_enable_irq( IRQ_SUN3_SCSI );
366
367	printk( " done\n" );
368}
369#endif
370
371const char * sun3scsi_info (struct Scsi_Host *spnt) {
372    return "";
373}
374
375// safe bits for the CSR
376#define CSR_GOOD 0x060f
377
378static irqreturn_t scsi_sun3_intr(int irq, void *dummy)
379{
 
380	unsigned short csr = dregs->csr;
381	int handled = 0;
382
383	if(csr & ~CSR_GOOD) {
384		if(csr & CSR_DMA_BUSERR) {
385			printk("scsi%d: bus error in dma\n", default_instance->host_no);
386		}
387
388		if(csr & CSR_DMA_CONFLICT) {
389			printk("scsi%d: dma conflict\n", default_instance->host_no);
390		}
 
 
391		handled = 1;
392	}
393
394	if(csr & (CSR_SDB_INT | CSR_DMA_INT)) {
395		NCR5380_intr(irq, dummy);
396		handled = 1;
397	}
398
399	return IRQ_RETVAL(handled);
400}
401
402/*
403 * Debug stuff - to be called on NMI, or sysrq key. Use at your own risk; 
404 * reentering NCR5380_print_status seems to have ugly side effects
405 */
406
407/* this doesn't seem to get used at all -- sam */
408#if 0
409void sun3_sun3_debug (void)
410{
411	unsigned long flags;
412	NCR5380_local_declare();
413
414	if (default_instance) {
415			local_irq_save(flags);
416			NCR5380_print_status(default_instance);
417			local_irq_restore(flags);
418	}
419}
420#endif
421
422
423/* sun3scsi_dma_setup() -- initialize the dma controller for a read/write */
424static unsigned long sun3scsi_dma_setup(void *data, unsigned long count, int write_flag)
 
425{
426#ifdef OLDDMA
427	if(write_flag) 
428		memcpy(dmabuf, data, count);
429	else {
430		sun3_dma_orig_addr = data;
431		sun3_dma_orig_count = count;
432	}
433#else
434	void *addr;
435
436	if(sun3_dma_orig_addr != NULL)
437		dvma_unmap(sun3_dma_orig_addr);
438
439//	addr = sun3_dvma_page((unsigned long)data, (unsigned long)dmabuf);
 
 
440	addr = (void *)dvma_map((unsigned long) data, count);
 
441		
442	sun3_dma_orig_addr = addr;
443	sun3_dma_orig_count = count;
444#endif
 
445	dregs->fifo_count = 0;
446	sun3_udc_write(UDC_RESET, UDC_CSR);
447	
448	/* reset fifo */
449	dregs->csr &= ~CSR_FIFO;
450	dregs->csr |= CSR_FIFO;
 
451	
452	/* set direction */
453	if(write_flag)
454		dregs->csr |= CSR_SEND;
455	else
456		dregs->csr &= ~CSR_SEND;
457	
 
 
 
 
 
 
 
 
 
 
 
458	/* byte count for fifo */
459	dregs->fifo_count = count;
460
461	sun3_udc_write(UDC_RESET, UDC_CSR);
462	
463	/* reset fifo */
464	dregs->csr &= ~CSR_FIFO;
465	dregs->csr |= CSR_FIFO;
466	
467	if(dregs->fifo_count != count) { 
468		printk("scsi%d: fifo_mismatch %04x not %04x\n",
469		       default_instance->host_no, dregs->fifo_count,
470		       (unsigned int) count);
471		NCR5380_print(default_instance);
472	}
473
474	/* setup udc */
475#ifdef OLDDMA
476	udc_regs->addr_hi = ((dvma_vtob(dmabuf) & 0xff0000) >> 8);
477	udc_regs->addr_lo = (dvma_vtob(dmabuf) & 0xffff);
478#else
479	udc_regs->addr_hi = (((unsigned long)(addr) & 0xff0000) >> 8);
480	udc_regs->addr_lo = ((unsigned long)(addr) & 0xffff);
481#endif
482	udc_regs->count = count/2; /* count in words */
483	udc_regs->mode_hi = UDC_MODE_HIWORD;
484	if(write_flag) {
485		if(count & 1)
486			udc_regs->count++;
487		udc_regs->mode_lo = UDC_MODE_LSEND;
488		udc_regs->rsel = UDC_RSEL_SEND;
489	} else {
490		udc_regs->mode_lo = UDC_MODE_LRECV;
491		udc_regs->rsel = UDC_RSEL_RECV;
492	}
493	
494	/* announce location of regs block */
495	sun3_udc_write(((dvma_vtob(udc_regs) & 0xff0000) >> 8),
496		       UDC_CHN_HI); 
497
498	sun3_udc_write((dvma_vtob(udc_regs) & 0xffff), UDC_CHN_LO);
499
500	/* set dma master on */
501	sun3_udc_write(0xd, UDC_MODE);
502
503	/* interrupt enable */
504	sun3_udc_write(UDC_INT_ENABLE, UDC_CSR);
 
505	
506       	return count;
507
508}
509
510static inline unsigned long sun3scsi_dma_count(struct Scsi_Host *instance)
 
511{
512	unsigned short resid;
 
513
514	dregs->udc_addr = 0x32; 
515	udelay(SUN3_DMA_DELAY);
516	resid = dregs->udc_data;
517	udelay(SUN3_DMA_DELAY);
518	resid *= 2;
519
520	return (unsigned long) resid;
 
 
 
521}
522
523static inline unsigned long sun3scsi_dma_residual(struct Scsi_Host *instance)
524{
525	return last_residual;
526}
527
528static inline unsigned long sun3scsi_dma_xfer_len(unsigned long wanted,
529						  struct scsi_cmnd *cmd,
530						  int write_flag)
531{
532	if (cmd->request->cmd_type == REQ_TYPE_FS)
533 		return wanted;
534	else
535		return 0;
 
 
536}
537
538static inline int sun3scsi_dma_start(unsigned long count, unsigned char *data)
539{
 
 
 
 
540
 
 
 
 
 
 
 
 
 
 
541    sun3_udc_write(UDC_CHN_START, UDC_CSR);
 
542    
543    return 0;
544}
545
546/* clean up after our dma is done */
547static int sun3scsi_dma_finish(int write_flag)
548{
549	unsigned short count;
550	unsigned short fifo;
551	int ret = 0;
552	
553	sun3_dma_active = 0;
554#if 1
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
555	// check to empty the fifo on a read
556	if(!write_flag) {
557		int tmo = 20000; /* .2 sec */
558		
559		while(1) {
560			if(dregs->csr & CSR_FIFO_EMPTY)
561				break;
562
563			if(--tmo <= 0) {
564				printk("sun3scsi: fifo failed to empty!\n");
565				return 1;
566			}
567			udelay(10);
568		}
569	}
570		
571#endif
572
573	count = sun3scsi_dma_count(default_instance);
574#ifdef OLDDMA
575
576	/* if we've finished a read, copy out the data we read */
577 	if(sun3_dma_orig_addr) {
578		/* check for residual bytes after dma end */
579		if(count && (NCR5380_read(BUS_AND_STATUS_REG) &
580			     (BASR_PHASE_MATCH | BASR_ACK))) {
581			printk("scsi%d: sun3_scsi_finish: read overrun baby... ", default_instance->host_no);
582			printk("basr now %02x\n", NCR5380_read(BUS_AND_STATUS_REG));
583			ret = count;
584		}
585		
586		/* copy in what we dma'd no matter what */
587		memcpy(sun3_dma_orig_addr, dmabuf, sun3_dma_orig_count);
588		sun3_dma_orig_addr = NULL;
589
590	}
591#else
592
593	fifo = dregs->fifo_count;
594	last_residual = fifo;
595
596	/* empty bytes from the fifo which didn't make it */
597	if((!write_flag) && (count - fifo) == 2) {
598		unsigned short data;
599		unsigned char *vaddr;
600
601		data = dregs->fifo_data;
602		vaddr = (unsigned char *)dvma_btov(sun3_dma_orig_addr);
603		
604		vaddr += (sun3_dma_orig_count - fifo);
605
606		vaddr[-2] = (data & 0xff00) >> 8;
607		vaddr[-1] = (data & 0xff);
608	}
 
609
610	dvma_unmap(sun3_dma_orig_addr);
611	sun3_dma_orig_addr = NULL;
612#endif
 
 
 
 
 
 
 
 
 
 
 
 
613	sun3_udc_write(UDC_RESET, UDC_CSR);
614	dregs->fifo_count = 0;
615	dregs->csr &= ~CSR_SEND;
616
617	/* reset fifo */
618	dregs->csr &= ~CSR_FIFO;
619	dregs->csr |= CSR_FIFO;
 
620	
621	sun3_dma_setup_done = NULL;
622
623	return ret;
624
625}
626	
627#include "sun3_NCR5380.c"
628
629static struct scsi_host_template driver_template = {
 
 
 
 
 
 
 
 
 
 
 
 
630	.name			= SUN3_SCSI_NAME,
631	.detect			= sun3scsi_detect,
632	.release		= sun3scsi_release,
633	.info			= sun3scsi_info,
634	.queuecommand		= sun3scsi_queue_command,
635	.eh_abort_handler      	= sun3scsi_abort,
636	.eh_bus_reset_handler  	= sun3scsi_bus_reset,
637	.can_queue		= CAN_QUEUE,
638	.this_id		= 7,
639	.sg_tablesize		= SG_TABLESIZE,
640	.cmd_per_lun		= CMD_PER_LUN,
641	.use_clustering		= DISABLE_CLUSTERING
 
642};
643
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
644
645#include "scsi_module.c"
646
 
647MODULE_LICENSE("GPL");
v4.17
  1/*
  2 * Sun3 SCSI stuff by Erik Verbruggen (erik@bigmama.xtdnet.nl)
  3 *
  4 * Sun3 DMA routines added by Sam Creasey (sammy@sammy.net)
  5 *
  6 * VME support added by Sam Creasey
  7 *
  8 * TODO: modify this driver to support multiple Sun3 SCSI VME boards
  9 *
 10 * Adapted from mac_scsinew.c:
 11 */
 12/*
 13 * Generic Macintosh NCR5380 driver
 14 *
 15 * Copyright 1998, Michael Schmitz <mschmitz@lbl.gov>
 16 *
 17 * derived in part from:
 18 */
 19/*
 20 * Generic Generic NCR5380 driver
 21 *
 22 * Copyright 1995, Russell King
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 23 */
 24
 
 
 25#include <linux/types.h>
 
 
 26#include <linux/delay.h>
 
 27#include <linux/module.h>
 
 28#include <linux/ioport.h>
 29#include <linux/init.h>
 30#include <linux/blkdev.h>
 31#include <linux/platform_device.h>
 32
 33#include <asm/io.h>
 
 
 
 34#include <asm/dvma.h>
 
 
 35
 
 
 
 
 
 
 
 
 
 
 
 36#include <scsi/scsi_host.h>
 
 37
 38/* minimum number of bytes to do dma on */
 39#define DMA_MIN_SIZE                    129
 40
 41/* Definitions for the core NCR5380 driver. */
 42
 43#define NCR5380_implementation_fields   /* none */
 44
 45#define NCR5380_read(reg)               in_8(hostdata->io + (reg))
 46#define NCR5380_write(reg, value)       out_8(hostdata->io + (reg), value)
 
 47
 48#define NCR5380_queue_command           sun3scsi_queue_command
 49#define NCR5380_host_reset              sun3scsi_host_reset
 50#define NCR5380_abort                   sun3scsi_abort
 51#define NCR5380_info                    sun3scsi_info
 52
 53#define NCR5380_dma_xfer_len            sun3scsi_dma_xfer_len
 54#define NCR5380_dma_recv_setup          sun3scsi_dma_count
 55#define NCR5380_dma_send_setup          sun3scsi_dma_count
 56#define NCR5380_dma_residual            sun3scsi_dma_residual
 57
 58#include "NCR5380.h"
 59
 60/* dma regs start at regbase + 8, directly after the NCR regs */
 61struct sun3_dma_regs {
 62	unsigned short dma_addr_hi; /* vme only */
 63	unsigned short dma_addr_lo; /* vme only */
 64	unsigned short dma_count_hi; /* vme only */
 65	unsigned short dma_count_lo; /* vme only */
 66	unsigned short udc_data; /* udc dma data reg (obio only) */
 67	unsigned short udc_addr; /* uda dma addr reg (obio only) */
 68	unsigned short fifo_data; /* fifo data reg,
 69	                           * holds extra byte on odd dma reads
 70	                           */
 71	unsigned short fifo_count;
 72	unsigned short csr; /* control/status reg */
 73	unsigned short bpack_hi; /* vme only */
 74	unsigned short bpack_lo; /* vme only */
 75	unsigned short ivect; /* vme only */
 76	unsigned short fifo_count_hi; /* vme only */
 77};
 78
 79/* ucd chip specific regs - live in dvma space */
 80struct sun3_udc_regs {
 81	unsigned short rsel; /* select regs to load */
 82	unsigned short addr_hi; /* high word of addr */
 83	unsigned short addr_lo; /* low word */
 84	unsigned short count; /* words to be xfer'd */
 85	unsigned short mode_hi; /* high word of channel mode */
 86	unsigned short mode_lo; /* low word of channel mode */
 87};
 88
 89/* addresses of the udc registers */
 90#define UDC_MODE 0x38
 91#define UDC_CSR 0x2e /* command/status */
 92#define UDC_CHN_HI 0x26 /* chain high word */
 93#define UDC_CHN_LO 0x22 /* chain lo word */
 94#define UDC_CURA_HI 0x1a /* cur reg A high */
 95#define UDC_CURA_LO 0x0a /* cur reg A low */
 96#define UDC_CURB_HI 0x12 /* cur reg B high */
 97#define UDC_CURB_LO 0x02 /* cur reg B low */
 98#define UDC_MODE_HI 0x56 /* mode reg high */
 99#define UDC_MODE_LO 0x52 /* mode reg low */
100#define UDC_COUNT 0x32 /* words to xfer */
101
102/* some udc commands */
103#define UDC_RESET 0
104#define UDC_CHN_START 0xa0 /* start chain */
105#define UDC_INT_ENABLE 0x32 /* channel 1 int on */
106
107/* udc mode words */
108#define UDC_MODE_HIWORD 0x40
109#define UDC_MODE_LSEND 0xc2
110#define UDC_MODE_LRECV 0xd2
111
112/* udc reg selections */
113#define UDC_RSEL_SEND 0x282
114#define UDC_RSEL_RECV 0x182
115
116/* bits in csr reg */
117#define CSR_DMA_ACTIVE 0x8000
118#define CSR_DMA_CONFLICT 0x4000
119#define CSR_DMA_BUSERR 0x2000
120
121#define CSR_FIFO_EMPTY 0x400 /* fifo flushed? */
122#define CSR_SDB_INT 0x200 /* sbc interrupt pending */
123#define CSR_DMA_INT 0x100 /* dma interrupt pending */
124
125#define CSR_LEFT 0xc0
126#define CSR_LEFT_3 0xc0
127#define CSR_LEFT_2 0x80
128#define CSR_LEFT_1 0x40
129#define CSR_PACK_ENABLE 0x20
130
131#define CSR_DMA_ENABLE 0x10
132
133#define CSR_SEND 0x8 /* 1 = send  0 = recv */
134#define CSR_FIFO 0x2 /* reset fifo */
135#define CSR_INTR 0x4 /* interrupt enable */
136#define CSR_SCSI 0x1
137
138#define VME_DATA24 0x3d00
139
140extern int sun3_map_test(unsigned long, char *);
 
 
141
142static int setup_can_queue = -1;
143module_param(setup_can_queue, int, 0);
144static int setup_cmd_per_lun = -1;
145module_param(setup_cmd_per_lun, int, 0);
146static int setup_sg_tablesize = -1;
147module_param(setup_sg_tablesize, int, 0);
 
 
 
 
148static int setup_hostid = -1;
149module_param(setup_hostid, int, 0);
150
 
 
 
 
151/* ms to wait after hitting dma regs */
152#define SUN3_DMA_DELAY 10
153
154/* dvma buffer to allocate -- 32k should hopefully be more than sufficient */
155#define SUN3_DVMA_BUFSIZE 0xe000
156
157static struct scsi_cmnd *sun3_dma_setup_done;
 
 
 
158static volatile struct sun3_dma_regs *dregs;
159static struct sun3_udc_regs *udc_regs;
160static unsigned char *sun3_dma_orig_addr;
161static unsigned long sun3_dma_orig_count;
162static int sun3_dma_active;
163static unsigned long last_residual;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
164
165#ifndef SUN3_SCSI_VME
166/* dma controller register access functions */
167
168static inline unsigned short sun3_udc_read(unsigned char reg)
169{
170	unsigned short ret;
171
172	dregs->udc_addr = UDC_CSR;
173	udelay(SUN3_DMA_DELAY);
174	ret = dregs->udc_data;
175	udelay(SUN3_DMA_DELAY);
176	
177	return ret;
178}
179
180static inline void sun3_udc_write(unsigned short val, unsigned char reg)
181{
182	dregs->udc_addr = reg;
183	udelay(SUN3_DMA_DELAY);
184	dregs->udc_data = val;
185	udelay(SUN3_DMA_DELAY);
186}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
187#endif
188
 
 
 
 
189// safe bits for the CSR
190#define CSR_GOOD 0x060f
191
192static irqreturn_t scsi_sun3_intr(int irq, void *dev)
193{
194	struct Scsi_Host *instance = dev;
195	unsigned short csr = dregs->csr;
196	int handled = 0;
197
198#ifdef SUN3_SCSI_VME
199	dregs->csr &= ~CSR_DMA_ENABLE;
200#endif
 
201
202	if(csr & ~CSR_GOOD) {
203		if (csr & CSR_DMA_BUSERR)
204			shost_printk(KERN_ERR, instance, "bus error in DMA\n");
205		if (csr & CSR_DMA_CONFLICT)
206			shost_printk(KERN_ERR, instance, "DMA conflict\n");
207		handled = 1;
208	}
209
210	if(csr & (CSR_SDB_INT | CSR_DMA_INT)) {
211		NCR5380_intr(irq, dev);
212		handled = 1;
213	}
214
215	return IRQ_RETVAL(handled);
216}
217
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
218/* sun3scsi_dma_setup() -- initialize the dma controller for a read/write */
219static int sun3scsi_dma_setup(struct NCR5380_hostdata *hostdata,
220                              unsigned char *data, int count, int write_flag)
221{
 
 
 
 
 
 
 
 
222	void *addr;
223
224	if(sun3_dma_orig_addr != NULL)
225		dvma_unmap(sun3_dma_orig_addr);
226
227#ifdef SUN3_SCSI_VME
228	addr = (void *)dvma_map_vme((unsigned long) data, count);
229#else
230	addr = (void *)dvma_map((unsigned long) data, count);
231#endif
232		
233	sun3_dma_orig_addr = addr;
234	sun3_dma_orig_count = count;
235
236#ifndef SUN3_SCSI_VME
237	dregs->fifo_count = 0;
238	sun3_udc_write(UDC_RESET, UDC_CSR);
239	
240	/* reset fifo */
241	dregs->csr &= ~CSR_FIFO;
242	dregs->csr |= CSR_FIFO;
243#endif
244	
245	/* set direction */
246	if(write_flag)
247		dregs->csr |= CSR_SEND;
248	else
249		dregs->csr &= ~CSR_SEND;
250	
251#ifdef SUN3_SCSI_VME
252	dregs->csr |= CSR_PACK_ENABLE;
253
254	dregs->dma_addr_hi = ((unsigned long)addr >> 16);
255	dregs->dma_addr_lo = ((unsigned long)addr & 0xffff);
256
257	dregs->dma_count_hi = 0;
258	dregs->dma_count_lo = 0;
259	dregs->fifo_count_hi = 0;
260	dregs->fifo_count = 0;
261#else
262	/* byte count for fifo */
263	dregs->fifo_count = count;
264
265	sun3_udc_write(UDC_RESET, UDC_CSR);
266	
267	/* reset fifo */
268	dregs->csr &= ~CSR_FIFO;
269	dregs->csr |= CSR_FIFO;
270	
271	if(dregs->fifo_count != count) { 
272		shost_printk(KERN_ERR, hostdata->host,
273		             "FIFO mismatch %04x not %04x\n",
274		             dregs->fifo_count, (unsigned int) count);
275		NCR5380_dprint(NDEBUG_DMA, hostdata->host);
276	}
277
278	/* setup udc */
 
 
 
 
279	udc_regs->addr_hi = (((unsigned long)(addr) & 0xff0000) >> 8);
280	udc_regs->addr_lo = ((unsigned long)(addr) & 0xffff);
 
281	udc_regs->count = count/2; /* count in words */
282	udc_regs->mode_hi = UDC_MODE_HIWORD;
283	if(write_flag) {
284		if(count & 1)
285			udc_regs->count++;
286		udc_regs->mode_lo = UDC_MODE_LSEND;
287		udc_regs->rsel = UDC_RSEL_SEND;
288	} else {
289		udc_regs->mode_lo = UDC_MODE_LRECV;
290		udc_regs->rsel = UDC_RSEL_RECV;
291	}
292	
293	/* announce location of regs block */
294	sun3_udc_write(((dvma_vtob(udc_regs) & 0xff0000) >> 8),
295		       UDC_CHN_HI); 
296
297	sun3_udc_write((dvma_vtob(udc_regs) & 0xffff), UDC_CHN_LO);
298
299	/* set dma master on */
300	sun3_udc_write(0xd, UDC_MODE);
301
302	/* interrupt enable */
303	sun3_udc_write(UDC_INT_ENABLE, UDC_CSR);
304#endif
305	
306       	return count;
307
308}
309
310static int sun3scsi_dma_count(struct NCR5380_hostdata *hostdata,
311                              unsigned char *data, int count)
312{
313	return count;
314}
315
316static inline int sun3scsi_dma_recv_setup(struct NCR5380_hostdata *hostdata,
317                                          unsigned char *data, int count)
318{
319	return sun3scsi_dma_setup(hostdata, data, count, 0);
320}
321
322static inline int sun3scsi_dma_send_setup(struct NCR5380_hostdata *hostdata,
323                                          unsigned char *data, int count)
324{
325	return sun3scsi_dma_setup(hostdata, data, count, 1);
326}
327
328static int sun3scsi_dma_residual(struct NCR5380_hostdata *hostdata)
329{
330	return last_residual;
331}
332
333static int sun3scsi_dma_xfer_len(struct NCR5380_hostdata *hostdata,
334                                 struct scsi_cmnd *cmd)
 
335{
336	int wanted_len = cmd->SCp.this_residual;
337
338	if (wanted_len < DMA_MIN_SIZE || blk_rq_is_passthrough(cmd->request))
339		return 0;
340
341	return wanted_len;
342}
343
344static inline int sun3scsi_dma_start(unsigned long count, unsigned char *data)
345{
346#ifdef SUN3_SCSI_VME
347	unsigned short csr;
348
349	csr = dregs->csr;
350
351	dregs->dma_count_hi = (sun3_dma_orig_count >> 16);
352	dregs->dma_count_lo = (sun3_dma_orig_count & 0xffff);
353
354	dregs->fifo_count_hi = (sun3_dma_orig_count >> 16);
355	dregs->fifo_count = (sun3_dma_orig_count & 0xffff);
356
357/*	if(!(csr & CSR_DMA_ENABLE))
358 *		dregs->csr |= CSR_DMA_ENABLE;
359 */
360#else
361    sun3_udc_write(UDC_CHN_START, UDC_CSR);
362#endif
363    
364    return 0;
365}
366
367/* clean up after our dma is done */
368static int sun3scsi_dma_finish(int write_flag)
369{
370	unsigned short __maybe_unused count;
371	unsigned short fifo;
372	int ret = 0;
373	
374	sun3_dma_active = 0;
375
376#ifdef SUN3_SCSI_VME
377	dregs->csr &= ~CSR_DMA_ENABLE;
378
379	fifo = dregs->fifo_count;
380	if (write_flag) {
381		if ((fifo > 0) && (fifo < sun3_dma_orig_count))
382			fifo++;
383	}
384
385	last_residual = fifo;
386	/* empty bytes from the fifo which didn't make it */
387	if ((!write_flag) && (dregs->csr & CSR_LEFT)) {
388		unsigned char *vaddr;
389
390		vaddr = (unsigned char *)dvma_vmetov(sun3_dma_orig_addr);
391
392		vaddr += (sun3_dma_orig_count - fifo);
393		vaddr--;
394
395		switch (dregs->csr & CSR_LEFT) {
396		case CSR_LEFT_3:
397			*vaddr = (dregs->bpack_lo & 0xff00) >> 8;
398			vaddr--;
399
400		case CSR_LEFT_2:
401			*vaddr = (dregs->bpack_hi & 0x00ff);
402			vaddr--;
403
404		case CSR_LEFT_1:
405			*vaddr = (dregs->bpack_hi & 0xff00) >> 8;
406			break;
407		}
408	}
409#else
410	// check to empty the fifo on a read
411	if(!write_flag) {
412		int tmo = 20000; /* .2 sec */
413		
414		while(1) {
415			if(dregs->csr & CSR_FIFO_EMPTY)
416				break;
417
418			if(--tmo <= 0) {
419				printk("sun3scsi: fifo failed to empty!\n");
420				return 1;
421			}
422			udelay(10);
423		}
424	}
 
 
 
 
 
425
426	dregs->udc_addr = 0x32;
427	udelay(SUN3_DMA_DELAY);
428	count = 2 * dregs->udc_data;
429	udelay(SUN3_DMA_DELAY);
 
 
 
 
 
 
 
 
 
 
 
 
430
431	fifo = dregs->fifo_count;
432	last_residual = fifo;
433
434	/* empty bytes from the fifo which didn't make it */
435	if((!write_flag) && (count - fifo) == 2) {
436		unsigned short data;
437		unsigned char *vaddr;
438
439		data = dregs->fifo_data;
440		vaddr = (unsigned char *)dvma_btov(sun3_dma_orig_addr);
441		
442		vaddr += (sun3_dma_orig_count - fifo);
443
444		vaddr[-2] = (data & 0xff00) >> 8;
445		vaddr[-1] = (data & 0xff);
446	}
447#endif
448
449	dvma_unmap(sun3_dma_orig_addr);
450	sun3_dma_orig_addr = NULL;
451
452#ifdef SUN3_SCSI_VME
453	dregs->dma_addr_hi = 0;
454	dregs->dma_addr_lo = 0;
455	dregs->dma_count_hi = 0;
456	dregs->dma_count_lo = 0;
457
458	dregs->fifo_count = 0;
459	dregs->fifo_count_hi = 0;
460
461	dregs->csr &= ~CSR_SEND;
462/*	dregs->csr |= CSR_DMA_ENABLE; */
463#else
464	sun3_udc_write(UDC_RESET, UDC_CSR);
465	dregs->fifo_count = 0;
466	dregs->csr &= ~CSR_SEND;
467
468	/* reset fifo */
469	dregs->csr &= ~CSR_FIFO;
470	dregs->csr |= CSR_FIFO;
471#endif
472	
473	sun3_dma_setup_done = NULL;
474
475	return ret;
476
477}
478	
479#include "NCR5380.c"
480
481#ifdef SUN3_SCSI_VME
482#define SUN3_SCSI_NAME          "Sun3 NCR5380 VME SCSI"
483#define DRV_MODULE_NAME         "sun3_scsi_vme"
484#else
485#define SUN3_SCSI_NAME          "Sun3 NCR5380 SCSI"
486#define DRV_MODULE_NAME         "sun3_scsi"
487#endif
488
489#define PFX                     DRV_MODULE_NAME ": "
490
491static struct scsi_host_template sun3_scsi_template = {
492	.module			= THIS_MODULE,
493	.proc_name		= DRV_MODULE_NAME,
494	.name			= SUN3_SCSI_NAME,
 
 
495	.info			= sun3scsi_info,
496	.queuecommand		= sun3scsi_queue_command,
497	.eh_abort_handler	= sun3scsi_abort,
498	.eh_host_reset_handler	= sun3scsi_host_reset,
499	.can_queue		= 16,
500	.this_id		= 7,
501	.sg_tablesize		= SG_NONE,
502	.cmd_per_lun		= 2,
503	.use_clustering		= DISABLE_CLUSTERING,
504	.cmd_size		= NCR5380_CMD_SIZE,
505};
506
507static int __init sun3_scsi_probe(struct platform_device *pdev)
508{
509	struct Scsi_Host *instance;
510	struct NCR5380_hostdata *hostdata;
511	int error;
512	struct resource *irq, *mem;
513	void __iomem *ioaddr;
514	int host_flags = 0;
515#ifdef SUN3_SCSI_VME
516	int i;
517#endif
518
519	if (setup_can_queue > 0)
520		sun3_scsi_template.can_queue = setup_can_queue;
521	if (setup_cmd_per_lun > 0)
522		sun3_scsi_template.cmd_per_lun = setup_cmd_per_lun;
523	if (setup_sg_tablesize >= 0)
524		sun3_scsi_template.sg_tablesize = setup_sg_tablesize;
525	if (setup_hostid >= 0)
526		sun3_scsi_template.this_id = setup_hostid & 7;
527
528#ifdef SUN3_SCSI_VME
529	ioaddr = NULL;
530	for (i = 0; i < 2; i++) {
531		unsigned char x;
532
533		irq = platform_get_resource(pdev, IORESOURCE_IRQ, i);
534		mem = platform_get_resource(pdev, IORESOURCE_MEM, i);
535		if (!irq || !mem)
536			break;
537
538		ioaddr = sun3_ioremap(mem->start, resource_size(mem),
539		                      SUN3_PAGE_TYPE_VME16);
540		dregs = (struct sun3_dma_regs *)(ioaddr + 8);
541
542		if (sun3_map_test((unsigned long)dregs, &x)) {
543			unsigned short oldcsr;
544
545			oldcsr = dregs->csr;
546			dregs->csr = 0;
547			udelay(SUN3_DMA_DELAY);
548			if (dregs->csr == 0x1400)
549				break;
550
551			dregs->csr = oldcsr;
552		}
553
554		iounmap(ioaddr);
555		ioaddr = NULL;
556	}
557	if (!ioaddr)
558		return -ENODEV;
559#else
560	irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
561	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
562	if (!irq || !mem)
563		return -ENODEV;
564
565	ioaddr = ioremap(mem->start, resource_size(mem));
566	dregs = (struct sun3_dma_regs *)(ioaddr + 8);
567
568	udc_regs = dvma_malloc(sizeof(struct sun3_udc_regs));
569	if (!udc_regs) {
570		pr_err(PFX "couldn't allocate DVMA memory!\n");
571		iounmap(ioaddr);
572		return -ENOMEM;
573	}
574#endif
575
576	instance = scsi_host_alloc(&sun3_scsi_template,
577	                           sizeof(struct NCR5380_hostdata));
578	if (!instance) {
579		error = -ENOMEM;
580		goto fail_alloc;
581	}
582
583	instance->irq = irq->start;
584
585	hostdata = shost_priv(instance);
586	hostdata->base = mem->start;
587	hostdata->io = ioaddr;
588
589	error = NCR5380_init(instance, host_flags);
590	if (error)
591		goto fail_init;
592
593	error = request_irq(instance->irq, scsi_sun3_intr, 0,
594	                    "NCR5380", instance);
595	if (error) {
596		pr_err(PFX "scsi%d: IRQ %d not free, bailing out\n",
597		       instance->host_no, instance->irq);
598		goto fail_irq;
599	}
600
601	dregs->csr = 0;
602	udelay(SUN3_DMA_DELAY);
603	dregs->csr = CSR_SCSI | CSR_FIFO | CSR_INTR;
604	udelay(SUN3_DMA_DELAY);
605	dregs->fifo_count = 0;
606#ifdef SUN3_SCSI_VME
607	dregs->fifo_count_hi = 0;
608	dregs->dma_addr_hi = 0;
609	dregs->dma_addr_lo = 0;
610	dregs->dma_count_hi = 0;
611	dregs->dma_count_lo = 0;
612
613	dregs->ivect = VME_DATA24 | (instance->irq & 0xff);
614#endif
615
616	NCR5380_maybe_reset_bus(instance);
617
618	error = scsi_add_host(instance, NULL);
619	if (error)
620		goto fail_host;
621
622	platform_set_drvdata(pdev, instance);
623
624	scsi_scan_host(instance);
625	return 0;
626
627fail_host:
628	free_irq(instance->irq, instance);
629fail_irq:
630	NCR5380_exit(instance);
631fail_init:
632	scsi_host_put(instance);
633fail_alloc:
634	if (udc_regs)
635		dvma_free(udc_regs);
636	iounmap(ioaddr);
637	return error;
638}
639
640static int __exit sun3_scsi_remove(struct platform_device *pdev)
641{
642	struct Scsi_Host *instance = platform_get_drvdata(pdev);
643	struct NCR5380_hostdata *hostdata = shost_priv(instance);
644	void __iomem *ioaddr = hostdata->io;
645
646	scsi_remove_host(instance);
647	free_irq(instance->irq, instance);
648	NCR5380_exit(instance);
649	scsi_host_put(instance);
650	if (udc_regs)
651		dvma_free(udc_regs);
652	iounmap(ioaddr);
653	return 0;
654}
655
656static struct platform_driver sun3_scsi_driver = {
657	.remove = __exit_p(sun3_scsi_remove),
658	.driver = {
659		.name	= DRV_MODULE_NAME,
660	},
661};
662
663module_platform_driver_probe(sun3_scsi_driver, sun3_scsi_probe);
664
665MODULE_ALIAS("platform:" DRV_MODULE_NAME);
666MODULE_LICENSE("GPL");