Linux Audio

Check our new training course

Loading...
v3.1
 
  1/*
  2 *	drivers/pci/setup-res.c
  3 *
  4 * Extruded from code written by
  5 *      Dave Rusling (david.rusling@reo.mts.dec.com)
  6 *      David Mosberger (davidm@cs.arizona.edu)
  7 *	David Miller (davem@redhat.com)
  8 *
  9 * Support routines for initializing a PCI subsystem.
 10 */
 11
 12/* fixed for multiple pci buses, 1999 Andrea Arcangeli <andrea@suse.de> */
 13
 14/*
 15 * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
 16 *	     Resource sorting
 17 */
 18
 19#include <linux/init.h>
 20#include <linux/kernel.h>
 
 21#include <linux/pci.h>
 22#include <linux/errno.h>
 23#include <linux/ioport.h>
 24#include <linux/cache.h>
 25#include <linux/slab.h>
 26#include "pci.h"
 27
 28
 29void pci_update_resource(struct pci_dev *dev, int resno)
 30{
 31	struct pci_bus_region region;
 
 
 32	u32 new, check, mask;
 33	int reg;
 34	enum pci_bar_type type;
 35	struct resource *res = dev->resource + resno;
 36
 
 
 
 
 37	/*
 38	 * Ignore resources for unimplemented BARs and unused resource slots
 39	 * for 64 bit BARs.
 40	 */
 41	if (!res->flags)
 42		return;
 43
 
 
 
 44	/*
 45	 * Ignore non-moveable resources.  This might be legacy resources for
 46	 * which no functional BAR register exists or another important
 47	 * system resource we shouldn't move around.
 48	 */
 49	if (res->flags & IORESOURCE_PCI_FIXED)
 50		return;
 51
 52	pcibios_resource_to_bus(dev, &region, res);
 
 53
 54	new = region.start | (res->flags & PCI_REGION_FLAG_MASK);
 55	if (res->flags & IORESOURCE_IO)
 56		mask = (u32)PCI_BASE_ADDRESS_IO_MASK;
 57	else
 
 
 
 58		mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
 
 
 59
 60	reg = pci_resource_bar(dev, resno, &type);
 61	if (!reg)
 62		return;
 63	if (type != pci_bar_unknown) {
 
 
 
 
 
 64		if (!(res->flags & IORESOURCE_ROM_ENABLE))
 65			return;
 
 
 66		new |= PCI_ROM_ADDRESS_ENABLE;
 
 
 
 
 
 
 
 
 
 
 
 
 
 67	}
 68
 69	pci_write_config_dword(dev, reg, new);
 70	pci_read_config_dword(dev, reg, &check);
 71
 72	if ((new ^ check) & mask) {
 73		dev_err(&dev->dev, "BAR %d: error updating (%#08x != %#08x)\n",
 74			resno, new, check);
 75	}
 76
 77	if (res->flags & IORESOURCE_MEM_64) {
 78		new = region.start >> 16 >> 16;
 79		pci_write_config_dword(dev, reg + 4, new);
 80		pci_read_config_dword(dev, reg + 4, &check);
 81		if (check != new) {
 82			dev_err(&dev->dev, "BAR %d: error updating "
 83			       "(high %#08x != %#08x)\n", resno, new, check);
 84		}
 85	}
 86	res->flags &= ~IORESOURCE_UNSET;
 87	dev_info(&dev->dev, "BAR %d: set to %pR (PCI address [%#llx-%#llx])\n",
 88		 resno, res, (unsigned long long)region.start,
 89		 (unsigned long long)region.end);
 
 
 
 
 
 
 
 
 
 90}
 91
 92int pci_claim_resource(struct pci_dev *dev, int resource)
 93{
 94	struct resource *res = &dev->resource[resource];
 95	struct resource *root, *conflict;
 96
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 97	root = pci_find_parent_resource(dev, res);
 98	if (!root) {
 99		dev_info(&dev->dev, "no compatible bridge window for %pR\n",
100			 res);
 
101		return -EINVAL;
102	}
103
104	conflict = request_resource_conflict(root, res);
105	if (conflict) {
106		dev_info(&dev->dev,
107			 "address space collision: %pR conflicts with %s %pR\n",
108			 res, conflict->name, conflict);
109		return -EBUSY;
110	}
111
112	return 0;
113}
114EXPORT_SYMBOL(pci_claim_resource);
115
116#ifdef CONFIG_PCI_QUIRKS
117void pci_disable_bridge_window(struct pci_dev *dev)
118{
119	dev_info(&dev->dev, "disabling bridge mem windows\n");
120
121	/* MMIO Base/Limit */
122	pci_write_config_dword(dev, PCI_MEMORY_BASE, 0x0000fff0);
123
124	/* Prefetchable MMIO Base/Limit */
125	pci_write_config_dword(dev, PCI_PREF_LIMIT_UPPER32, 0);
126	pci_write_config_dword(dev, PCI_PREF_MEMORY_BASE, 0x0000fff0);
127	pci_write_config_dword(dev, PCI_PREF_BASE_UPPER32, 0xffffffff);
128}
129#endif	/* CONFIG_PCI_QUIRKS */
130
131
132
133static int __pci_assign_resource(struct pci_bus *bus, struct pci_dev *dev,
134		int resno, resource_size_t size, resource_size_t align)
 
 
 
 
 
 
 
 
135{
136	struct resource *res = dev->resource + resno;
137	resource_size_t min;
138	int ret;
139
140	min = (res->flags & IORESOURCE_IO) ? PCIBIOS_MIN_IO : PCIBIOS_MIN_MEM;
141
142	/* First, try exact prefetching match.. */
143	ret = pci_bus_alloc_resource(bus, res, size, align, min,
144				     IORESOURCE_PREFETCH,
145				     pcibios_align_resource, dev);
146
147	if (ret < 0 && (res->flags & IORESOURCE_PREFETCH)) {
148		/*
149		 * That failed.
150		 *
151		 * But a prefetching area can handle a non-prefetching
152		 * window (it will just not perform as well).
153		 */
154		ret = pci_bus_alloc_resource(bus, res, size, align, min, 0,
155					     pcibios_align_resource, dev);
156	}
157	return ret;
158}
159
160static int pci_revert_fw_address(struct resource *res, struct pci_dev *dev, 
161		int resno, resource_size_t size)
162{
163	struct resource *root, *conflict;
164	resource_size_t start, end;
165	int ret = 0;
166
167	if (res->flags & IORESOURCE_IO)
168		root = &ioport_resource;
169	else
170		root = &iomem_resource;
171
172	start = res->start;
173	end = res->end;
174	res->start = dev->fw_addr[resno];
175	res->end = res->start + size - 1;
176	dev_info(&dev->dev, "BAR %d: trying firmware assignment %pR\n",
 
 
 
 
 
 
 
 
 
 
177		 resno, res);
178	conflict = request_resource_conflict(root, res);
179	if (conflict) {
180		dev_info(&dev->dev,
181			 "BAR %d: %pR conflicts with %s %pR\n", resno,
182			 res, conflict->name, conflict);
183		res->start = start;
184		res->end = end;
185		ret = 1;
 
186	}
187	return ret;
188}
189
190static int _pci_assign_resource(struct pci_dev *dev, int resno, int size, resource_size_t min_align)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
191{
192	struct resource *res = dev->resource + resno;
193	struct pci_bus *bus;
194	int ret;
195	char *type;
196
197	bus = dev->bus;
198	while ((ret = __pci_assign_resource(bus, dev, resno, size, min_align))) {
199		if (!bus->parent || !bus->self->transparent)
200			break;
201		bus = bus->parent;
202	}
203
204	if (ret) {
205		if (res->flags & IORESOURCE_MEM)
206			if (res->flags & IORESOURCE_PREFETCH)
207				type = "mem pref";
208			else
209				type = "mem";
210		else if (res->flags & IORESOURCE_IO)
211			type = "io";
212		else
213			type = "unknown";
214		dev_info(&dev->dev,
215			 "BAR %d: can't assign %s (size %#llx)\n",
216			 resno, type, (unsigned long long) resource_size(res));
 
 
 
 
 
 
 
 
 
 
 
217	}
218
 
 
 
 
 
 
 
 
 
 
219	return ret;
220}
221
222int pci_reassign_resource(struct pci_dev *dev, int resno, resource_size_t addsize,
223			resource_size_t min_align)
224{
225	struct resource *res = dev->resource + resno;
226	resource_size_t new_size;
227	int ret;
228
229	if (!res->parent) {
230		dev_info(&dev->dev, "BAR %d: can't reassign an unassigned resouce %pR "
231			 "\n", resno, res);
232		return -EINVAL;
 
233	}
234
235	new_size = resource_size(res) + addsize + min_align;
236	ret = _pci_assign_resource(dev, resno, new_size, min_align);
237	if (!ret) {
238		res->flags &= ~IORESOURCE_STARTALIGN;
239		dev_info(&dev->dev, "BAR %d: assigned %pR\n", resno, res);
240		if (resno < PCI_BRIDGE_RESOURCES)
241			pci_update_resource(dev, resno);
242	}
243	return ret;
244}
245
246int pci_assign_resource(struct pci_dev *dev, int resno)
247{
248	struct resource *res = dev->resource + resno;
249	resource_size_t align, size;
250	struct pci_bus *bus;
251	int ret;
252
 
 
 
 
253	align = pci_resource_alignment(dev, res);
254	if (!align) {
255		dev_info(&dev->dev, "BAR %d: can't assign %pR "
256			 "(bogus alignment)\n", resno, res);
257		return -EINVAL;
258	}
259
260	bus = dev->bus;
261	size = resource_size(res);
262	ret = _pci_assign_resource(dev, resno, size, align);
263
264	/*
265	 * If we failed to assign anything, let's try the address
266	 * where firmware left it.  That at least has a chance of
267	 * working, which is better than just leaving it disabled.
268	 */
269	if (ret < 0 && dev->fw_addr[resno])
 
270		ret = pci_revert_fw_address(res, dev, resno, size);
 
271
272	if (!ret) {
273		res->flags &= ~IORESOURCE_STARTALIGN;
274		dev_info(&dev->dev, "BAR %d: assigned %pR\n", resno, res);
275		if (resno < PCI_BRIDGE_RESOURCES)
276			pci_update_resource(dev, resno);
277	}
278	return ret;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
279}
280
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
281
282/* Sort resources by alignment */
283void pdev_sort_resources(struct pci_dev *dev, struct resource_list *head)
284{
285	int i;
 
 
 
286
287	for (i = 0; i < PCI_NUM_RESOURCES; i++) {
288		struct resource *r;
289		struct resource_list *list, *tmp;
290		resource_size_t r_align;
291
292		r = &dev->resource[i];
 
 
293
294		if (r->flags & IORESOURCE_PCI_FIXED)
295			continue;
 
296
297		if (!(r->flags) || r->parent)
298			continue;
299
300		r_align = pci_resource_alignment(dev, r);
301		if (!r_align) {
302			dev_warn(&dev->dev, "BAR %d: %pR has bogus alignment\n",
303				 i, r);
304			continue;
305		}
306		for (list = head; ; list = list->next) {
307			resource_size_t align = 0;
308			struct resource_list *ln = list->next;
309
310			if (ln)
311				align = pci_resource_alignment(ln->dev, ln->res);
312
313			if (r_align > align) {
314				tmp = kmalloc(sizeof(*tmp), GFP_KERNEL);
315				if (!tmp)
316					panic("pdev_sort_resources(): "
317					      "kmalloc() failed!\n");
318				tmp->next = ln;
319				tmp->res = r;
320				tmp->dev = dev;
321				list->next = tmp;
322				break;
323			}
324		}
325	}
326}
 
327
328int pci_enable_resources(struct pci_dev *dev, int mask)
329{
330	u16 cmd, old_cmd;
331	int i;
332	struct resource *r;
333
334	pci_read_config_word(dev, PCI_COMMAND, &cmd);
335	old_cmd = cmd;
336
337	for (i = 0; i < PCI_NUM_RESOURCES; i++) {
338		if (!(mask & (1 << i)))
339			continue;
340
341		r = &dev->resource[i];
342
343		if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
344			continue;
345		if ((i == PCI_ROM_RESOURCE) &&
346				(!(r->flags & IORESOURCE_ROM_ENABLE)))
347			continue;
348
 
 
 
 
 
 
349		if (!r->parent) {
350			dev_err(&dev->dev, "device not available "
351				"(can't reserve %pR)\n", r);
352			return -EINVAL;
353		}
354
355		if (r->flags & IORESOURCE_IO)
356			cmd |= PCI_COMMAND_IO;
357		if (r->flags & IORESOURCE_MEM)
358			cmd |= PCI_COMMAND_MEMORY;
359	}
360
361	if (cmd != old_cmd) {
362		dev_info(&dev->dev, "enabling device (%04x -> %04x)\n",
363			 old_cmd, cmd);
364		pci_write_config_word(dev, PCI_COMMAND, cmd);
365	}
366	return 0;
367}
v4.17
  1// SPDX-License-Identifier: GPL-2.0
  2/*
  3 * Support routines for initializing a PCI subsystem
  4 *
  5 * Extruded from code written by
  6 *      Dave Rusling (david.rusling@reo.mts.dec.com)
  7 *      David Mosberger (davidm@cs.arizona.edu)
  8 *	David Miller (davem@redhat.com)
  9 *
 10 * Fixed for multiple PCI buses, 1999 Andrea Arcangeli <andrea@suse.de>
 11 *
 
 
 
 
 12 * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
 13 *	     Resource sorting
 14 */
 15
 
 16#include <linux/kernel.h>
 17#include <linux/export.h>
 18#include <linux/pci.h>
 19#include <linux/errno.h>
 20#include <linux/ioport.h>
 21#include <linux/cache.h>
 22#include <linux/slab.h>
 23#include "pci.h"
 24
 25static void pci_std_update_resource(struct pci_dev *dev, int resno)
 
 26{
 27	struct pci_bus_region region;
 28	bool disable;
 29	u16 cmd;
 30	u32 new, check, mask;
 31	int reg;
 
 32	struct resource *res = dev->resource + resno;
 33
 34	/* Per SR-IOV spec 3.4.1.11, VF BARs are RO zero */
 35	if (dev->is_virtfn)
 36		return;
 37
 38	/*
 39	 * Ignore resources for unimplemented BARs and unused resource slots
 40	 * for 64 bit BARs.
 41	 */
 42	if (!res->flags)
 43		return;
 44
 45	if (res->flags & IORESOURCE_UNSET)
 46		return;
 47
 48	/*
 49	 * Ignore non-moveable resources.  This might be legacy resources for
 50	 * which no functional BAR register exists or another important
 51	 * system resource we shouldn't move around.
 52	 */
 53	if (res->flags & IORESOURCE_PCI_FIXED)
 54		return;
 55
 56	pcibios_resource_to_bus(dev->bus, &region, res);
 57	new = region.start;
 58
 59	if (res->flags & IORESOURCE_IO) {
 
 60		mask = (u32)PCI_BASE_ADDRESS_IO_MASK;
 61		new |= res->flags & ~PCI_BASE_ADDRESS_IO_MASK;
 62	} else if (resno == PCI_ROM_RESOURCE) {
 63		mask = PCI_ROM_ADDRESS_MASK;
 64	} else {
 65		mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
 66		new |= res->flags & ~PCI_BASE_ADDRESS_MEM_MASK;
 67	}
 68
 69	if (resno < PCI_ROM_RESOURCE) {
 70		reg = PCI_BASE_ADDRESS_0 + 4 * resno;
 71	} else if (resno == PCI_ROM_RESOURCE) {
 72
 73		/*
 74		 * Apparently some Matrox devices have ROM BARs that read
 75		 * as zero when disabled, so don't update ROM BARs unless
 76		 * they're enabled.  See https://lkml.org/lkml/2005/8/30/138.
 77		 */
 78		if (!(res->flags & IORESOURCE_ROM_ENABLE))
 79			return;
 80
 81		reg = dev->rom_base_reg;
 82		new |= PCI_ROM_ADDRESS_ENABLE;
 83	} else
 84		return;
 85
 86	/*
 87	 * We can't update a 64-bit BAR atomically, so when possible,
 88	 * disable decoding so that a half-updated BAR won't conflict
 89	 * with another device.
 90	 */
 91	disable = (res->flags & IORESOURCE_MEM_64) && !dev->mmio_always_on;
 92	if (disable) {
 93		pci_read_config_word(dev, PCI_COMMAND, &cmd);
 94		pci_write_config_word(dev, PCI_COMMAND,
 95				      cmd & ~PCI_COMMAND_MEMORY);
 96	}
 97
 98	pci_write_config_dword(dev, reg, new);
 99	pci_read_config_dword(dev, reg, &check);
100
101	if ((new ^ check) & mask) {
102		pci_err(dev, "BAR %d: error updating (%#08x != %#08x)\n",
103			resno, new, check);
104	}
105
106	if (res->flags & IORESOURCE_MEM_64) {
107		new = region.start >> 16 >> 16;
108		pci_write_config_dword(dev, reg + 4, new);
109		pci_read_config_dword(dev, reg + 4, &check);
110		if (check != new) {
111			pci_err(dev, "BAR %d: error updating (high %#08x != %#08x)\n",
112				resno, new, check);
113		}
114	}
115
116	if (disable)
117		pci_write_config_word(dev, PCI_COMMAND, cmd);
118}
119
120void pci_update_resource(struct pci_dev *dev, int resno)
121{
122	if (resno <= PCI_ROM_RESOURCE)
123		pci_std_update_resource(dev, resno);
124#ifdef CONFIG_PCI_IOV
125	else if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
126		pci_iov_update_resource(dev, resno);
127#endif
128}
129
130int pci_claim_resource(struct pci_dev *dev, int resource)
131{
132	struct resource *res = &dev->resource[resource];
133	struct resource *root, *conflict;
134
135	if (res->flags & IORESOURCE_UNSET) {
136		pci_info(dev, "can't claim BAR %d %pR: no address assigned\n",
137			 resource, res);
138		return -EINVAL;
139	}
140
141	/*
142	 * If we have a shadow copy in RAM, the PCI device doesn't respond
143	 * to the shadow range, so we don't need to claim it, and upstream
144	 * bridges don't need to route the range to the device.
145	 */
146	if (res->flags & IORESOURCE_ROM_SHADOW)
147		return 0;
148
149	root = pci_find_parent_resource(dev, res);
150	if (!root) {
151		pci_info(dev, "can't claim BAR %d %pR: no compatible bridge window\n",
152			 resource, res);
153		res->flags |= IORESOURCE_UNSET;
154		return -EINVAL;
155	}
156
157	conflict = request_resource_conflict(root, res);
158	if (conflict) {
159		pci_info(dev, "can't claim BAR %d %pR: address conflict with %s %pR\n",
160			 resource, res, conflict->name, conflict);
161		res->flags |= IORESOURCE_UNSET;
162		return -EBUSY;
163	}
164
165	return 0;
166}
167EXPORT_SYMBOL(pci_claim_resource);
168
 
169void pci_disable_bridge_window(struct pci_dev *dev)
170{
 
 
171	/* MMIO Base/Limit */
172	pci_write_config_dword(dev, PCI_MEMORY_BASE, 0x0000fff0);
173
174	/* Prefetchable MMIO Base/Limit */
175	pci_write_config_dword(dev, PCI_PREF_LIMIT_UPPER32, 0);
176	pci_write_config_dword(dev, PCI_PREF_MEMORY_BASE, 0x0000fff0);
177	pci_write_config_dword(dev, PCI_PREF_BASE_UPPER32, 0xffffffff);
178}
 
 
 
179
180/*
181 * Generic function that returns a value indicating that the device's
182 * original BIOS BAR address was not saved and so is not available for
183 * reinstatement.
184 *
185 * Can be over-ridden by architecture specific code that implements
186 * reinstatement functionality rather than leaving it disabled when
187 * normal allocation attempts fail.
188 */
189resource_size_t __weak pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx)
190{
191	return 0;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
192}
193
194static int pci_revert_fw_address(struct resource *res, struct pci_dev *dev,
195		int resno, resource_size_t size)
196{
197	struct resource *root, *conflict;
198	resource_size_t fw_addr, start, end;
 
199
200	fw_addr = pcibios_retrieve_fw_addr(dev, resno);
201	if (!fw_addr)
202		return -ENOMEM;
 
203
204	start = res->start;
205	end = res->end;
206	res->start = fw_addr;
207	res->end = res->start + size - 1;
208	res->flags &= ~IORESOURCE_UNSET;
209
210	root = pci_find_parent_resource(dev, res);
211	if (!root) {
212		if (res->flags & IORESOURCE_IO)
213			root = &ioport_resource;
214		else
215			root = &iomem_resource;
216	}
217
218	pci_info(dev, "BAR %d: trying firmware assignment %pR\n",
219		 resno, res);
220	conflict = request_resource_conflict(root, res);
221	if (conflict) {
222		pci_info(dev, "BAR %d: %pR conflicts with %s %pR\n",
223			 resno, res, conflict->name, conflict);
 
224		res->start = start;
225		res->end = end;
226		res->flags |= IORESOURCE_UNSET;
227		return -EBUSY;
228	}
229	return 0;
230}
231
232/*
233 * We don't have to worry about legacy ISA devices, so nothing to do here.
234 * This is marked as __weak because multiple architectures define it; it should
235 * eventually go away.
236 */
237resource_size_t __weak pcibios_align_resource(void *data,
238					      const struct resource *res,
239					      resource_size_t size,
240					      resource_size_t align)
241{
242       return res->start;
243}
244
245static int __pci_assign_resource(struct pci_bus *bus, struct pci_dev *dev,
246		int resno, resource_size_t size, resource_size_t align)
247{
248	struct resource *res = dev->resource + resno;
249	resource_size_t min;
250	int ret;
 
251
252	min = (res->flags & IORESOURCE_IO) ? PCIBIOS_MIN_IO : PCIBIOS_MIN_MEM;
 
 
 
 
 
253
254	/*
255	 * First, try exact prefetching match.  Even if a 64-bit
256	 * prefetchable bridge window is below 4GB, we can't put a 32-bit
257	 * prefetchable resource in it because pbus_size_mem() assumes a
258	 * 64-bit window will contain no 32-bit resources.  If we assign
259	 * things differently than they were sized, not everything will fit.
260	 */
261	ret = pci_bus_alloc_resource(bus, res, size, align, min,
262				     IORESOURCE_PREFETCH | IORESOURCE_MEM_64,
263				     pcibios_align_resource, dev);
264	if (ret == 0)
265		return 0;
266
267	/*
268	 * If the prefetchable window is only 32 bits wide, we can put
269	 * 64-bit prefetchable resources in it.
270	 */
271	if ((res->flags & (IORESOURCE_PREFETCH | IORESOURCE_MEM_64)) ==
272	     (IORESOURCE_PREFETCH | IORESOURCE_MEM_64)) {
273		ret = pci_bus_alloc_resource(bus, res, size, align, min,
274					     IORESOURCE_PREFETCH,
275					     pcibios_align_resource, dev);
276		if (ret == 0)
277			return 0;
278	}
279
280	/*
281	 * If we didn't find a better match, we can put any memory resource
282	 * in a non-prefetchable window.  If this resource is 32 bits and
283	 * non-prefetchable, the first call already tried the only possibility
284	 * so we don't need to try again.
285	 */
286	if (res->flags & (IORESOURCE_PREFETCH | IORESOURCE_MEM_64))
287		ret = pci_bus_alloc_resource(bus, res, size, align, min, 0,
288					     pcibios_align_resource, dev);
289
290	return ret;
291}
292
293static int _pci_assign_resource(struct pci_dev *dev, int resno,
294				resource_size_t size, resource_size_t min_align)
295{
296	struct pci_bus *bus;
 
297	int ret;
298
299	bus = dev->bus;
300	while ((ret = __pci_assign_resource(bus, dev, resno, size, min_align))) {
301		if (!bus->parent || !bus->self->transparent)
302			break;
303		bus = bus->parent;
304	}
305
 
 
 
 
 
 
 
 
306	return ret;
307}
308
309int pci_assign_resource(struct pci_dev *dev, int resno)
310{
311	struct resource *res = dev->resource + resno;
312	resource_size_t align, size;
 
313	int ret;
314
315	if (res->flags & IORESOURCE_PCI_FIXED)
316		return 0;
317
318	res->flags |= IORESOURCE_UNSET;
319	align = pci_resource_alignment(dev, res);
320	if (!align) {
321		pci_info(dev, "BAR %d: can't assign %pR (bogus alignment)\n",
322			 resno, res);
323		return -EINVAL;
324	}
325
 
326	size = resource_size(res);
327	ret = _pci_assign_resource(dev, resno, size, align);
328
329	/*
330	 * If we failed to assign anything, let's try the address
331	 * where firmware left it.  That at least has a chance of
332	 * working, which is better than just leaving it disabled.
333	 */
334	if (ret < 0) {
335		pci_info(dev, "BAR %d: no space for %pR\n", resno, res);
336		ret = pci_revert_fw_address(res, dev, resno, size);
337	}
338
339	if (ret < 0) {
340		pci_info(dev, "BAR %d: failed to assign %pR\n", resno, res);
341		return ret;
 
 
342	}
343
344	res->flags &= ~IORESOURCE_UNSET;
345	res->flags &= ~IORESOURCE_STARTALIGN;
346	pci_info(dev, "BAR %d: assigned %pR\n", resno, res);
347	if (resno < PCI_BRIDGE_RESOURCES)
348		pci_update_resource(dev, resno);
349
350	return 0;
351}
352EXPORT_SYMBOL(pci_assign_resource);
353
354int pci_reassign_resource(struct pci_dev *dev, int resno, resource_size_t addsize,
355			resource_size_t min_align)
356{
357	struct resource *res = dev->resource + resno;
358	unsigned long flags;
359	resource_size_t new_size;
360	int ret;
361
362	if (res->flags & IORESOURCE_PCI_FIXED)
363		return 0;
364
365	flags = res->flags;
366	res->flags |= IORESOURCE_UNSET;
367	if (!res->parent) {
368		pci_info(dev, "BAR %d: can't reassign an unassigned resource %pR\n",
369			 resno, res);
370		return -EINVAL;
371	}
372
373	/* already aligned with min_align */
374	new_size = resource_size(res) + addsize;
375	ret = _pci_assign_resource(dev, resno, new_size, min_align);
376	if (ret) {
377		res->flags = flags;
378		pci_info(dev, "BAR %d: %pR (failed to expand by %#llx)\n",
379			 resno, res, (unsigned long long) addsize);
380		return ret;
381	}
382
383	res->flags &= ~IORESOURCE_UNSET;
384	res->flags &= ~IORESOURCE_STARTALIGN;
385	pci_info(dev, "BAR %d: reassigned %pR (expanded by %#llx)\n",
386		 resno, res, (unsigned long long) addsize);
387	if (resno < PCI_BRIDGE_RESOURCES)
388		pci_update_resource(dev, resno);
389
390	return 0;
391}
392
393void pci_release_resource(struct pci_dev *dev, int resno)
394{
395	struct resource *res = dev->resource + resno;
396
397	pci_info(dev, "BAR %d: releasing %pR\n", resno, res);
398
399	if (!res->parent)
400		return;
401
402	release_resource(res);
403	res->end = resource_size(res) - 1;
404	res->start = 0;
405	res->flags |= IORESOURCE_UNSET;
406}
407EXPORT_SYMBOL(pci_release_resource);
408
409int pci_resize_resource(struct pci_dev *dev, int resno, int size)
 
410{
411	struct resource *res = dev->resource + resno;
412	int old, ret;
413	u32 sizes;
414	u16 cmd;
415
416	/* Make sure the resource isn't assigned before resizing it. */
417	if (!(res->flags & IORESOURCE_UNSET))
418		return -EBUSY;
 
419
420	pci_read_config_word(dev, PCI_COMMAND, &cmd);
421	if (cmd & PCI_COMMAND_MEMORY)
422		return -EBUSY;
423
424	sizes = pci_rebar_get_possible_sizes(dev, resno);
425	if (!sizes)
426		return -ENOTSUPP;
427
428	if (!(sizes & BIT(size)))
429		return -EINVAL;
430
431	old = pci_rebar_get_current_size(dev, resno);
432	if (old < 0)
433		return old;
434
435	ret = pci_rebar_set_size(dev, resno, size);
436	if (ret)
437		return ret;
438
439	res->end = res->start + pci_rebar_size_to_bytes(size) - 1;
440
441	/* Check if the new config works by trying to assign everything. */
442	ret = pci_reassign_bridge_resources(dev->bus->self, res->flags);
443	if (ret)
444		goto error_resize;
445
446	return 0;
447
448error_resize:
449	pci_rebar_set_size(dev, resno, old);
450	res->end = res->start + pci_rebar_size_to_bytes(old) - 1;
451	return ret;
 
 
 
 
 
452}
453EXPORT_SYMBOL(pci_resize_resource);
454
455int pci_enable_resources(struct pci_dev *dev, int mask)
456{
457	u16 cmd, old_cmd;
458	int i;
459	struct resource *r;
460
461	pci_read_config_word(dev, PCI_COMMAND, &cmd);
462	old_cmd = cmd;
463
464	for (i = 0; i < PCI_NUM_RESOURCES; i++) {
465		if (!(mask & (1 << i)))
466			continue;
467
468		r = &dev->resource[i];
469
470		if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
471			continue;
472		if ((i == PCI_ROM_RESOURCE) &&
473				(!(r->flags & IORESOURCE_ROM_ENABLE)))
474			continue;
475
476		if (r->flags & IORESOURCE_UNSET) {
477			pci_err(dev, "can't enable device: BAR %d %pR not assigned\n",
478				i, r);
479			return -EINVAL;
480		}
481
482		if (!r->parent) {
483			pci_err(dev, "can't enable device: BAR %d %pR not claimed\n",
484				i, r);
485			return -EINVAL;
486		}
487
488		if (r->flags & IORESOURCE_IO)
489			cmd |= PCI_COMMAND_IO;
490		if (r->flags & IORESOURCE_MEM)
491			cmd |= PCI_COMMAND_MEMORY;
492	}
493
494	if (cmd != old_cmd) {
495		pci_info(dev, "enabling device (%04x -> %04x)\n", old_cmd, cmd);
 
496		pci_write_config_word(dev, PCI_COMMAND, cmd);
497	}
498	return 0;
499}