Loading...
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Dave Airlie <airlied@linux.ie>
27 * Jesse Barnes <jesse.barnes@intel.com>
28 */
29
30#include <acpi/button.h>
31#include <linux/dmi.h>
32#include <linux/i2c.h>
33#include <linux/slab.h>
34#include "drmP.h"
35#include "drm.h"
36#include "drm_crtc.h"
37#include "drm_edid.h"
38#include "intel_drv.h"
39#include "i915_drm.h"
40#include "i915_drv.h"
41#include <linux/acpi.h>
42
43/* Private structure for the integrated LVDS support */
44struct intel_lvds {
45 struct intel_encoder base;
46
47 struct edid *edid;
48
49 int fitting_mode;
50 u32 pfit_control;
51 u32 pfit_pgm_ratios;
52 bool pfit_dirty;
53
54 struct drm_display_mode *fixed_mode;
55};
56
57static struct intel_lvds *to_intel_lvds(struct drm_encoder *encoder)
58{
59 return container_of(encoder, struct intel_lvds, base.base);
60}
61
62static struct intel_lvds *intel_attached_lvds(struct drm_connector *connector)
63{
64 return container_of(intel_attached_encoder(connector),
65 struct intel_lvds, base);
66}
67
68/**
69 * Sets the power state for the panel.
70 */
71static void intel_lvds_enable(struct intel_lvds *intel_lvds)
72{
73 struct drm_device *dev = intel_lvds->base.base.dev;
74 struct drm_i915_private *dev_priv = dev->dev_private;
75 u32 ctl_reg, lvds_reg, stat_reg;
76
77 if (HAS_PCH_SPLIT(dev)) {
78 ctl_reg = PCH_PP_CONTROL;
79 lvds_reg = PCH_LVDS;
80 stat_reg = PCH_PP_STATUS;
81 } else {
82 ctl_reg = PP_CONTROL;
83 lvds_reg = LVDS;
84 stat_reg = PP_STATUS;
85 }
86
87 I915_WRITE(lvds_reg, I915_READ(lvds_reg) | LVDS_PORT_EN);
88
89 if (intel_lvds->pfit_dirty) {
90 /*
91 * Enable automatic panel scaling so that non-native modes
92 * fill the screen. The panel fitter should only be
93 * adjusted whilst the pipe is disabled, according to
94 * register description and PRM.
95 */
96 DRM_DEBUG_KMS("applying panel-fitter: %x, %x\n",
97 intel_lvds->pfit_control,
98 intel_lvds->pfit_pgm_ratios);
99
100 I915_WRITE(PFIT_PGM_RATIOS, intel_lvds->pfit_pgm_ratios);
101 I915_WRITE(PFIT_CONTROL, intel_lvds->pfit_control);
102 intel_lvds->pfit_dirty = false;
103 }
104
105 I915_WRITE(ctl_reg, I915_READ(ctl_reg) | POWER_TARGET_ON);
106 POSTING_READ(lvds_reg);
107 if (wait_for((I915_READ(stat_reg) & PP_ON) != 0, 1000))
108 DRM_ERROR("timed out waiting for panel to power on\n");
109
110 intel_panel_enable_backlight(dev);
111}
112
113static void intel_lvds_disable(struct intel_lvds *intel_lvds)
114{
115 struct drm_device *dev = intel_lvds->base.base.dev;
116 struct drm_i915_private *dev_priv = dev->dev_private;
117 u32 ctl_reg, lvds_reg, stat_reg;
118
119 if (HAS_PCH_SPLIT(dev)) {
120 ctl_reg = PCH_PP_CONTROL;
121 lvds_reg = PCH_LVDS;
122 stat_reg = PCH_PP_STATUS;
123 } else {
124 ctl_reg = PP_CONTROL;
125 lvds_reg = LVDS;
126 stat_reg = PP_STATUS;
127 }
128
129 intel_panel_disable_backlight(dev);
130
131 I915_WRITE(ctl_reg, I915_READ(ctl_reg) & ~POWER_TARGET_ON);
132 if (wait_for((I915_READ(stat_reg) & PP_ON) == 0, 1000))
133 DRM_ERROR("timed out waiting for panel to power off\n");
134
135 if (intel_lvds->pfit_control) {
136 I915_WRITE(PFIT_CONTROL, 0);
137 intel_lvds->pfit_dirty = true;
138 }
139
140 I915_WRITE(lvds_reg, I915_READ(lvds_reg) & ~LVDS_PORT_EN);
141 POSTING_READ(lvds_reg);
142}
143
144static void intel_lvds_dpms(struct drm_encoder *encoder, int mode)
145{
146 struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
147
148 if (mode == DRM_MODE_DPMS_ON)
149 intel_lvds_enable(intel_lvds);
150 else
151 intel_lvds_disable(intel_lvds);
152
153 /* XXX: We never power down the LVDS pairs. */
154}
155
156static int intel_lvds_mode_valid(struct drm_connector *connector,
157 struct drm_display_mode *mode)
158{
159 struct intel_lvds *intel_lvds = intel_attached_lvds(connector);
160 struct drm_display_mode *fixed_mode = intel_lvds->fixed_mode;
161
162 if (mode->hdisplay > fixed_mode->hdisplay)
163 return MODE_PANEL;
164 if (mode->vdisplay > fixed_mode->vdisplay)
165 return MODE_PANEL;
166
167 return MODE_OK;
168}
169
170static void
171centre_horizontally(struct drm_display_mode *mode,
172 int width)
173{
174 u32 border, sync_pos, blank_width, sync_width;
175
176 /* keep the hsync and hblank widths constant */
177 sync_width = mode->crtc_hsync_end - mode->crtc_hsync_start;
178 blank_width = mode->crtc_hblank_end - mode->crtc_hblank_start;
179 sync_pos = (blank_width - sync_width + 1) / 2;
180
181 border = (mode->hdisplay - width + 1) / 2;
182 border += border & 1; /* make the border even */
183
184 mode->crtc_hdisplay = width;
185 mode->crtc_hblank_start = width + border;
186 mode->crtc_hblank_end = mode->crtc_hblank_start + blank_width;
187
188 mode->crtc_hsync_start = mode->crtc_hblank_start + sync_pos;
189 mode->crtc_hsync_end = mode->crtc_hsync_start + sync_width;
190}
191
192static void
193centre_vertically(struct drm_display_mode *mode,
194 int height)
195{
196 u32 border, sync_pos, blank_width, sync_width;
197
198 /* keep the vsync and vblank widths constant */
199 sync_width = mode->crtc_vsync_end - mode->crtc_vsync_start;
200 blank_width = mode->crtc_vblank_end - mode->crtc_vblank_start;
201 sync_pos = (blank_width - sync_width + 1) / 2;
202
203 border = (mode->vdisplay - height + 1) / 2;
204
205 mode->crtc_vdisplay = height;
206 mode->crtc_vblank_start = height + border;
207 mode->crtc_vblank_end = mode->crtc_vblank_start + blank_width;
208
209 mode->crtc_vsync_start = mode->crtc_vblank_start + sync_pos;
210 mode->crtc_vsync_end = mode->crtc_vsync_start + sync_width;
211}
212
213static inline u32 panel_fitter_scaling(u32 source, u32 target)
214{
215 /*
216 * Floating point operation is not supported. So the FACTOR
217 * is defined, which can avoid the floating point computation
218 * when calculating the panel ratio.
219 */
220#define ACCURACY 12
221#define FACTOR (1 << ACCURACY)
222 u32 ratio = source * FACTOR / target;
223 return (FACTOR * ratio + FACTOR/2) / FACTOR;
224}
225
226static bool intel_lvds_mode_fixup(struct drm_encoder *encoder,
227 struct drm_display_mode *mode,
228 struct drm_display_mode *adjusted_mode)
229{
230 struct drm_device *dev = encoder->dev;
231 struct drm_i915_private *dev_priv = dev->dev_private;
232 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
233 struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
234 struct drm_encoder *tmp_encoder;
235 u32 pfit_control = 0, pfit_pgm_ratios = 0, border = 0;
236 int pipe;
237
238 /* Should never happen!! */
239 if (INTEL_INFO(dev)->gen < 4 && intel_crtc->pipe == 0) {
240 DRM_ERROR("Can't support LVDS on pipe A\n");
241 return false;
242 }
243
244 /* Should never happen!! */
245 list_for_each_entry(tmp_encoder, &dev->mode_config.encoder_list, head) {
246 if (tmp_encoder != encoder && tmp_encoder->crtc == encoder->crtc) {
247 DRM_ERROR("Can't enable LVDS and another "
248 "encoder on the same pipe\n");
249 return false;
250 }
251 }
252
253 /*
254 * We have timings from the BIOS for the panel, put them in
255 * to the adjusted mode. The CRTC will be set up for this mode,
256 * with the panel scaling set up to source from the H/VDisplay
257 * of the original mode.
258 */
259 intel_fixed_panel_mode(intel_lvds->fixed_mode, adjusted_mode);
260
261 if (HAS_PCH_SPLIT(dev)) {
262 intel_pch_panel_fitting(dev, intel_lvds->fitting_mode,
263 mode, adjusted_mode);
264 return true;
265 }
266
267 /* Native modes don't need fitting */
268 if (adjusted_mode->hdisplay == mode->hdisplay &&
269 adjusted_mode->vdisplay == mode->vdisplay)
270 goto out;
271
272 /* 965+ wants fuzzy fitting */
273 if (INTEL_INFO(dev)->gen >= 4)
274 pfit_control |= ((intel_crtc->pipe << PFIT_PIPE_SHIFT) |
275 PFIT_FILTER_FUZZY);
276
277 /*
278 * Enable automatic panel scaling for non-native modes so that they fill
279 * the screen. Should be enabled before the pipe is enabled, according
280 * to register description and PRM.
281 * Change the value here to see the borders for debugging
282 */
283 for_each_pipe(pipe)
284 I915_WRITE(BCLRPAT(pipe), 0);
285
286 switch (intel_lvds->fitting_mode) {
287 case DRM_MODE_SCALE_CENTER:
288 /*
289 * For centered modes, we have to calculate border widths &
290 * heights and modify the values programmed into the CRTC.
291 */
292 centre_horizontally(adjusted_mode, mode->hdisplay);
293 centre_vertically(adjusted_mode, mode->vdisplay);
294 border = LVDS_BORDER_ENABLE;
295 break;
296
297 case DRM_MODE_SCALE_ASPECT:
298 /* Scale but preserve the aspect ratio */
299 if (INTEL_INFO(dev)->gen >= 4) {
300 u32 scaled_width = adjusted_mode->hdisplay * mode->vdisplay;
301 u32 scaled_height = mode->hdisplay * adjusted_mode->vdisplay;
302
303 /* 965+ is easy, it does everything in hw */
304 if (scaled_width > scaled_height)
305 pfit_control |= PFIT_ENABLE | PFIT_SCALING_PILLAR;
306 else if (scaled_width < scaled_height)
307 pfit_control |= PFIT_ENABLE | PFIT_SCALING_LETTER;
308 else if (adjusted_mode->hdisplay != mode->hdisplay)
309 pfit_control |= PFIT_ENABLE | PFIT_SCALING_AUTO;
310 } else {
311 u32 scaled_width = adjusted_mode->hdisplay * mode->vdisplay;
312 u32 scaled_height = mode->hdisplay * adjusted_mode->vdisplay;
313 /*
314 * For earlier chips we have to calculate the scaling
315 * ratio by hand and program it into the
316 * PFIT_PGM_RATIO register
317 */
318 if (scaled_width > scaled_height) { /* pillar */
319 centre_horizontally(adjusted_mode, scaled_height / mode->vdisplay);
320
321 border = LVDS_BORDER_ENABLE;
322 if (mode->vdisplay != adjusted_mode->vdisplay) {
323 u32 bits = panel_fitter_scaling(mode->vdisplay, adjusted_mode->vdisplay);
324 pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
325 bits << PFIT_VERT_SCALE_SHIFT);
326 pfit_control |= (PFIT_ENABLE |
327 VERT_INTERP_BILINEAR |
328 HORIZ_INTERP_BILINEAR);
329 }
330 } else if (scaled_width < scaled_height) { /* letter */
331 centre_vertically(adjusted_mode, scaled_width / mode->hdisplay);
332
333 border = LVDS_BORDER_ENABLE;
334 if (mode->hdisplay != adjusted_mode->hdisplay) {
335 u32 bits = panel_fitter_scaling(mode->hdisplay, adjusted_mode->hdisplay);
336 pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
337 bits << PFIT_VERT_SCALE_SHIFT);
338 pfit_control |= (PFIT_ENABLE |
339 VERT_INTERP_BILINEAR |
340 HORIZ_INTERP_BILINEAR);
341 }
342 } else
343 /* Aspects match, Let hw scale both directions */
344 pfit_control |= (PFIT_ENABLE |
345 VERT_AUTO_SCALE | HORIZ_AUTO_SCALE |
346 VERT_INTERP_BILINEAR |
347 HORIZ_INTERP_BILINEAR);
348 }
349 break;
350
351 case DRM_MODE_SCALE_FULLSCREEN:
352 /*
353 * Full scaling, even if it changes the aspect ratio.
354 * Fortunately this is all done for us in hw.
355 */
356 if (mode->vdisplay != adjusted_mode->vdisplay ||
357 mode->hdisplay != adjusted_mode->hdisplay) {
358 pfit_control |= PFIT_ENABLE;
359 if (INTEL_INFO(dev)->gen >= 4)
360 pfit_control |= PFIT_SCALING_AUTO;
361 else
362 pfit_control |= (VERT_AUTO_SCALE |
363 VERT_INTERP_BILINEAR |
364 HORIZ_AUTO_SCALE |
365 HORIZ_INTERP_BILINEAR);
366 }
367 break;
368
369 default:
370 break;
371 }
372
373out:
374 /* If not enabling scaling, be consistent and always use 0. */
375 if ((pfit_control & PFIT_ENABLE) == 0) {
376 pfit_control = 0;
377 pfit_pgm_ratios = 0;
378 }
379
380 /* Make sure pre-965 set dither correctly */
381 if (INTEL_INFO(dev)->gen < 4 && dev_priv->lvds_dither)
382 pfit_control |= PANEL_8TO6_DITHER_ENABLE;
383
384 if (pfit_control != intel_lvds->pfit_control ||
385 pfit_pgm_ratios != intel_lvds->pfit_pgm_ratios) {
386 intel_lvds->pfit_control = pfit_control;
387 intel_lvds->pfit_pgm_ratios = pfit_pgm_ratios;
388 intel_lvds->pfit_dirty = true;
389 }
390 dev_priv->lvds_border_bits = border;
391
392 /*
393 * XXX: It would be nice to support lower refresh rates on the
394 * panels to reduce power consumption, and perhaps match the
395 * user's requested refresh rate.
396 */
397
398 return true;
399}
400
401static void intel_lvds_prepare(struct drm_encoder *encoder)
402{
403 struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
404
405 /*
406 * Prior to Ironlake, we must disable the pipe if we want to adjust
407 * the panel fitter. However at all other times we can just reset
408 * the registers regardless.
409 */
410 if (!HAS_PCH_SPLIT(encoder->dev) && intel_lvds->pfit_dirty)
411 intel_lvds_disable(intel_lvds);
412}
413
414static void intel_lvds_commit(struct drm_encoder *encoder)
415{
416 struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
417
418 /* Always do a full power on as we do not know what state
419 * we were left in.
420 */
421 intel_lvds_enable(intel_lvds);
422}
423
424static void intel_lvds_mode_set(struct drm_encoder *encoder,
425 struct drm_display_mode *mode,
426 struct drm_display_mode *adjusted_mode)
427{
428 /*
429 * The LVDS pin pair will already have been turned on in the
430 * intel_crtc_mode_set since it has a large impact on the DPLL
431 * settings.
432 */
433}
434
435/**
436 * Detect the LVDS connection.
437 *
438 * Since LVDS doesn't have hotlug, we use the lid as a proxy. Open means
439 * connected and closed means disconnected. We also send hotplug events as
440 * needed, using lid status notification from the input layer.
441 */
442static enum drm_connector_status
443intel_lvds_detect(struct drm_connector *connector, bool force)
444{
445 struct drm_device *dev = connector->dev;
446 enum drm_connector_status status;
447
448 status = intel_panel_detect(dev);
449 if (status != connector_status_unknown)
450 return status;
451
452 return connector_status_connected;
453}
454
455/**
456 * Return the list of DDC modes if available, or the BIOS fixed mode otherwise.
457 */
458static int intel_lvds_get_modes(struct drm_connector *connector)
459{
460 struct intel_lvds *intel_lvds = intel_attached_lvds(connector);
461 struct drm_device *dev = connector->dev;
462 struct drm_display_mode *mode;
463
464 if (intel_lvds->edid)
465 return drm_add_edid_modes(connector, intel_lvds->edid);
466
467 mode = drm_mode_duplicate(dev, intel_lvds->fixed_mode);
468 if (mode == NULL)
469 return 0;
470
471 drm_mode_probed_add(connector, mode);
472 return 1;
473}
474
475static int intel_no_modeset_on_lid_dmi_callback(const struct dmi_system_id *id)
476{
477 DRM_DEBUG_KMS("Skipping forced modeset for %s\n", id->ident);
478 return 1;
479}
480
481/* The GPU hangs up on these systems if modeset is performed on LID open */
482static const struct dmi_system_id intel_no_modeset_on_lid[] = {
483 {
484 .callback = intel_no_modeset_on_lid_dmi_callback,
485 .ident = "Toshiba Tecra A11",
486 .matches = {
487 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
488 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A11"),
489 },
490 },
491
492 { } /* terminating entry */
493};
494
495/*
496 * Lid events. Note the use of 'modeset_on_lid':
497 * - we set it on lid close, and reset it on open
498 * - we use it as a "only once" bit (ie we ignore
499 * duplicate events where it was already properly
500 * set/reset)
501 * - the suspend/resume paths will also set it to
502 * zero, since they restore the mode ("lid open").
503 */
504static int intel_lid_notify(struct notifier_block *nb, unsigned long val,
505 void *unused)
506{
507 struct drm_i915_private *dev_priv =
508 container_of(nb, struct drm_i915_private, lid_notifier);
509 struct drm_device *dev = dev_priv->dev;
510 struct drm_connector *connector = dev_priv->int_lvds_connector;
511
512 if (dev->switch_power_state != DRM_SWITCH_POWER_ON)
513 return NOTIFY_OK;
514
515 /*
516 * check and update the status of LVDS connector after receiving
517 * the LID nofication event.
518 */
519 if (connector)
520 connector->status = connector->funcs->detect(connector,
521 false);
522
523 /* Don't force modeset on machines where it causes a GPU lockup */
524 if (dmi_check_system(intel_no_modeset_on_lid))
525 return NOTIFY_OK;
526 if (!acpi_lid_open()) {
527 dev_priv->modeset_on_lid = 1;
528 return NOTIFY_OK;
529 }
530
531 if (!dev_priv->modeset_on_lid)
532 return NOTIFY_OK;
533
534 dev_priv->modeset_on_lid = 0;
535
536 mutex_lock(&dev->mode_config.mutex);
537 drm_helper_resume_force_mode(dev);
538 mutex_unlock(&dev->mode_config.mutex);
539
540 return NOTIFY_OK;
541}
542
543/**
544 * intel_lvds_destroy - unregister and free LVDS structures
545 * @connector: connector to free
546 *
547 * Unregister the DDC bus for this connector then free the driver private
548 * structure.
549 */
550static void intel_lvds_destroy(struct drm_connector *connector)
551{
552 struct drm_device *dev = connector->dev;
553 struct drm_i915_private *dev_priv = dev->dev_private;
554
555 intel_panel_destroy_backlight(dev);
556
557 if (dev_priv->lid_notifier.notifier_call)
558 acpi_lid_notifier_unregister(&dev_priv->lid_notifier);
559 drm_sysfs_connector_remove(connector);
560 drm_connector_cleanup(connector);
561 kfree(connector);
562}
563
564static int intel_lvds_set_property(struct drm_connector *connector,
565 struct drm_property *property,
566 uint64_t value)
567{
568 struct intel_lvds *intel_lvds = intel_attached_lvds(connector);
569 struct drm_device *dev = connector->dev;
570
571 if (property == dev->mode_config.scaling_mode_property) {
572 struct drm_crtc *crtc = intel_lvds->base.base.crtc;
573
574 if (value == DRM_MODE_SCALE_NONE) {
575 DRM_DEBUG_KMS("no scaling not supported\n");
576 return -EINVAL;
577 }
578
579 if (intel_lvds->fitting_mode == value) {
580 /* the LVDS scaling property is not changed */
581 return 0;
582 }
583 intel_lvds->fitting_mode = value;
584 if (crtc && crtc->enabled) {
585 /*
586 * If the CRTC is enabled, the display will be changed
587 * according to the new panel fitting mode.
588 */
589 drm_crtc_helper_set_mode(crtc, &crtc->mode,
590 crtc->x, crtc->y, crtc->fb);
591 }
592 }
593
594 return 0;
595}
596
597static const struct drm_encoder_helper_funcs intel_lvds_helper_funcs = {
598 .dpms = intel_lvds_dpms,
599 .mode_fixup = intel_lvds_mode_fixup,
600 .prepare = intel_lvds_prepare,
601 .mode_set = intel_lvds_mode_set,
602 .commit = intel_lvds_commit,
603};
604
605static const struct drm_connector_helper_funcs intel_lvds_connector_helper_funcs = {
606 .get_modes = intel_lvds_get_modes,
607 .mode_valid = intel_lvds_mode_valid,
608 .best_encoder = intel_best_encoder,
609};
610
611static const struct drm_connector_funcs intel_lvds_connector_funcs = {
612 .dpms = drm_helper_connector_dpms,
613 .detect = intel_lvds_detect,
614 .fill_modes = drm_helper_probe_single_connector_modes,
615 .set_property = intel_lvds_set_property,
616 .destroy = intel_lvds_destroy,
617};
618
619static const struct drm_encoder_funcs intel_lvds_enc_funcs = {
620 .destroy = intel_encoder_destroy,
621};
622
623static int __init intel_no_lvds_dmi_callback(const struct dmi_system_id *id)
624{
625 DRM_DEBUG_KMS("Skipping LVDS initialization for %s\n", id->ident);
626 return 1;
627}
628
629/* These systems claim to have LVDS, but really don't */
630static const struct dmi_system_id intel_no_lvds[] = {
631 {
632 .callback = intel_no_lvds_dmi_callback,
633 .ident = "Apple Mac Mini (Core series)",
634 .matches = {
635 DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
636 DMI_MATCH(DMI_PRODUCT_NAME, "Macmini1,1"),
637 },
638 },
639 {
640 .callback = intel_no_lvds_dmi_callback,
641 .ident = "Apple Mac Mini (Core 2 series)",
642 .matches = {
643 DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
644 DMI_MATCH(DMI_PRODUCT_NAME, "Macmini2,1"),
645 },
646 },
647 {
648 .callback = intel_no_lvds_dmi_callback,
649 .ident = "MSI IM-945GSE-A",
650 .matches = {
651 DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
652 DMI_MATCH(DMI_PRODUCT_NAME, "A9830IMS"),
653 },
654 },
655 {
656 .callback = intel_no_lvds_dmi_callback,
657 .ident = "Dell Studio Hybrid",
658 .matches = {
659 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
660 DMI_MATCH(DMI_PRODUCT_NAME, "Studio Hybrid 140g"),
661 },
662 },
663 {
664 .callback = intel_no_lvds_dmi_callback,
665 .ident = "Dell OptiPlex FX170",
666 .matches = {
667 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
668 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex FX170"),
669 },
670 },
671 {
672 .callback = intel_no_lvds_dmi_callback,
673 .ident = "AOpen Mini PC",
674 .matches = {
675 DMI_MATCH(DMI_SYS_VENDOR, "AOpen"),
676 DMI_MATCH(DMI_PRODUCT_NAME, "i965GMx-IF"),
677 },
678 },
679 {
680 .callback = intel_no_lvds_dmi_callback,
681 .ident = "AOpen Mini PC MP915",
682 .matches = {
683 DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
684 DMI_MATCH(DMI_BOARD_NAME, "i915GMx-F"),
685 },
686 },
687 {
688 .callback = intel_no_lvds_dmi_callback,
689 .ident = "AOpen i915GMm-HFS",
690 .matches = {
691 DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
692 DMI_MATCH(DMI_BOARD_NAME, "i915GMm-HFS"),
693 },
694 },
695 {
696 .callback = intel_no_lvds_dmi_callback,
697 .ident = "Aopen i945GTt-VFA",
698 .matches = {
699 DMI_MATCH(DMI_PRODUCT_VERSION, "AO00001JW"),
700 },
701 },
702 {
703 .callback = intel_no_lvds_dmi_callback,
704 .ident = "Clientron U800",
705 .matches = {
706 DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
707 DMI_MATCH(DMI_PRODUCT_NAME, "U800"),
708 },
709 },
710 {
711 .callback = intel_no_lvds_dmi_callback,
712 .ident = "Asus EeeBox PC EB1007",
713 .matches = {
714 DMI_MATCH(DMI_SYS_VENDOR, "ASUSTeK Computer INC."),
715 DMI_MATCH(DMI_PRODUCT_NAME, "EB1007"),
716 },
717 },
718
719 { } /* terminating entry */
720};
721
722/**
723 * intel_find_lvds_downclock - find the reduced downclock for LVDS in EDID
724 * @dev: drm device
725 * @connector: LVDS connector
726 *
727 * Find the reduced downclock for LVDS in EDID.
728 */
729static void intel_find_lvds_downclock(struct drm_device *dev,
730 struct drm_display_mode *fixed_mode,
731 struct drm_connector *connector)
732{
733 struct drm_i915_private *dev_priv = dev->dev_private;
734 struct drm_display_mode *scan;
735 int temp_downclock;
736
737 temp_downclock = fixed_mode->clock;
738 list_for_each_entry(scan, &connector->probed_modes, head) {
739 /*
740 * If one mode has the same resolution with the fixed_panel
741 * mode while they have the different refresh rate, it means
742 * that the reduced downclock is found for the LVDS. In such
743 * case we can set the different FPx0/1 to dynamically select
744 * between low and high frequency.
745 */
746 if (scan->hdisplay == fixed_mode->hdisplay &&
747 scan->hsync_start == fixed_mode->hsync_start &&
748 scan->hsync_end == fixed_mode->hsync_end &&
749 scan->htotal == fixed_mode->htotal &&
750 scan->vdisplay == fixed_mode->vdisplay &&
751 scan->vsync_start == fixed_mode->vsync_start &&
752 scan->vsync_end == fixed_mode->vsync_end &&
753 scan->vtotal == fixed_mode->vtotal) {
754 if (scan->clock < temp_downclock) {
755 /*
756 * The downclock is already found. But we
757 * expect to find the lower downclock.
758 */
759 temp_downclock = scan->clock;
760 }
761 }
762 }
763 if (temp_downclock < fixed_mode->clock && i915_lvds_downclock) {
764 /* We found the downclock for LVDS. */
765 dev_priv->lvds_downclock_avail = 1;
766 dev_priv->lvds_downclock = temp_downclock;
767 DRM_DEBUG_KMS("LVDS downclock is found in EDID. "
768 "Normal clock %dKhz, downclock %dKhz\n",
769 fixed_mode->clock, temp_downclock);
770 }
771}
772
773/*
774 * Enumerate the child dev array parsed from VBT to check whether
775 * the LVDS is present.
776 * If it is present, return 1.
777 * If it is not present, return false.
778 * If no child dev is parsed from VBT, it assumes that the LVDS is present.
779 */
780static bool lvds_is_present_in_vbt(struct drm_device *dev,
781 u8 *i2c_pin)
782{
783 struct drm_i915_private *dev_priv = dev->dev_private;
784 int i;
785
786 if (!dev_priv->child_dev_num)
787 return true;
788
789 for (i = 0; i < dev_priv->child_dev_num; i++) {
790 struct child_device_config *child = dev_priv->child_dev + i;
791
792 /* If the device type is not LFP, continue.
793 * We have to check both the new identifiers as well as the
794 * old for compatibility with some BIOSes.
795 */
796 if (child->device_type != DEVICE_TYPE_INT_LFP &&
797 child->device_type != DEVICE_TYPE_LFP)
798 continue;
799
800 if (child->i2c_pin)
801 *i2c_pin = child->i2c_pin;
802
803 /* However, we cannot trust the BIOS writers to populate
804 * the VBT correctly. Since LVDS requires additional
805 * information from AIM blocks, a non-zero addin offset is
806 * a good indicator that the LVDS is actually present.
807 */
808 if (child->addin_offset)
809 return true;
810
811 /* But even then some BIOS writers perform some black magic
812 * and instantiate the device without reference to any
813 * additional data. Trust that if the VBT was written into
814 * the OpRegion then they have validated the LVDS's existence.
815 */
816 if (dev_priv->opregion.vbt)
817 return true;
818 }
819
820 return false;
821}
822
823/**
824 * intel_lvds_init - setup LVDS connectors on this device
825 * @dev: drm device
826 *
827 * Create the connector, register the LVDS DDC bus, and try to figure out what
828 * modes we can display on the LVDS panel (if present).
829 */
830bool intel_lvds_init(struct drm_device *dev)
831{
832 struct drm_i915_private *dev_priv = dev->dev_private;
833 struct intel_lvds *intel_lvds;
834 struct intel_encoder *intel_encoder;
835 struct intel_connector *intel_connector;
836 struct drm_connector *connector;
837 struct drm_encoder *encoder;
838 struct drm_display_mode *scan; /* *modes, *bios_mode; */
839 struct drm_crtc *crtc;
840 u32 lvds;
841 int pipe;
842 u8 pin;
843
844 /* Skip init on machines we know falsely report LVDS */
845 if (dmi_check_system(intel_no_lvds))
846 return false;
847
848 pin = GMBUS_PORT_PANEL;
849 if (!lvds_is_present_in_vbt(dev, &pin)) {
850 DRM_DEBUG_KMS("LVDS is not present in VBT\n");
851 return false;
852 }
853
854 if (HAS_PCH_SPLIT(dev)) {
855 if ((I915_READ(PCH_LVDS) & LVDS_DETECTED) == 0)
856 return false;
857 if (dev_priv->edp.support) {
858 DRM_DEBUG_KMS("disable LVDS for eDP support\n");
859 return false;
860 }
861 }
862
863 intel_lvds = kzalloc(sizeof(struct intel_lvds), GFP_KERNEL);
864 if (!intel_lvds) {
865 return false;
866 }
867
868 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
869 if (!intel_connector) {
870 kfree(intel_lvds);
871 return false;
872 }
873
874 if (!HAS_PCH_SPLIT(dev)) {
875 intel_lvds->pfit_control = I915_READ(PFIT_CONTROL);
876 }
877
878 intel_encoder = &intel_lvds->base;
879 encoder = &intel_encoder->base;
880 connector = &intel_connector->base;
881 drm_connector_init(dev, &intel_connector->base, &intel_lvds_connector_funcs,
882 DRM_MODE_CONNECTOR_LVDS);
883
884 drm_encoder_init(dev, &intel_encoder->base, &intel_lvds_enc_funcs,
885 DRM_MODE_ENCODER_LVDS);
886
887 intel_connector_attach_encoder(intel_connector, intel_encoder);
888 intel_encoder->type = INTEL_OUTPUT_LVDS;
889
890 intel_encoder->clone_mask = (1 << INTEL_LVDS_CLONE_BIT);
891 intel_encoder->crtc_mask = (1 << 1);
892 if (INTEL_INFO(dev)->gen >= 5)
893 intel_encoder->crtc_mask |= (1 << 0);
894 drm_encoder_helper_add(encoder, &intel_lvds_helper_funcs);
895 drm_connector_helper_add(connector, &intel_lvds_connector_helper_funcs);
896 connector->display_info.subpixel_order = SubPixelHorizontalRGB;
897 connector->interlace_allowed = false;
898 connector->doublescan_allowed = false;
899
900 /* create the scaling mode property */
901 drm_mode_create_scaling_mode_property(dev);
902 /*
903 * the initial panel fitting mode will be FULL_SCREEN.
904 */
905
906 drm_connector_attach_property(&intel_connector->base,
907 dev->mode_config.scaling_mode_property,
908 DRM_MODE_SCALE_ASPECT);
909 intel_lvds->fitting_mode = DRM_MODE_SCALE_ASPECT;
910 /*
911 * LVDS discovery:
912 * 1) check for EDID on DDC
913 * 2) check for VBT data
914 * 3) check to see if LVDS is already on
915 * if none of the above, no panel
916 * 4) make sure lid is open
917 * if closed, act like it's not there for now
918 */
919
920 /*
921 * Attempt to get the fixed panel mode from DDC. Assume that the
922 * preferred mode is the right one.
923 */
924 intel_lvds->edid = drm_get_edid(connector,
925 &dev_priv->gmbus[pin].adapter);
926 if (intel_lvds->edid) {
927 if (drm_add_edid_modes(connector,
928 intel_lvds->edid)) {
929 drm_mode_connector_update_edid_property(connector,
930 intel_lvds->edid);
931 } else {
932 kfree(intel_lvds->edid);
933 intel_lvds->edid = NULL;
934 }
935 }
936 if (!intel_lvds->edid) {
937 /* Didn't get an EDID, so
938 * Set wide sync ranges so we get all modes
939 * handed to valid_mode for checking
940 */
941 connector->display_info.min_vfreq = 0;
942 connector->display_info.max_vfreq = 200;
943 connector->display_info.min_hfreq = 0;
944 connector->display_info.max_hfreq = 200;
945 }
946
947 list_for_each_entry(scan, &connector->probed_modes, head) {
948 if (scan->type & DRM_MODE_TYPE_PREFERRED) {
949 intel_lvds->fixed_mode =
950 drm_mode_duplicate(dev, scan);
951 intel_find_lvds_downclock(dev,
952 intel_lvds->fixed_mode,
953 connector);
954 goto out;
955 }
956 }
957
958 /* Failed to get EDID, what about VBT? */
959 if (dev_priv->lfp_lvds_vbt_mode) {
960 intel_lvds->fixed_mode =
961 drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
962 if (intel_lvds->fixed_mode) {
963 intel_lvds->fixed_mode->type |=
964 DRM_MODE_TYPE_PREFERRED;
965 goto out;
966 }
967 }
968
969 /*
970 * If we didn't get EDID, try checking if the panel is already turned
971 * on. If so, assume that whatever is currently programmed is the
972 * correct mode.
973 */
974
975 /* Ironlake: FIXME if still fail, not try pipe mode now */
976 if (HAS_PCH_SPLIT(dev))
977 goto failed;
978
979 lvds = I915_READ(LVDS);
980 pipe = (lvds & LVDS_PIPEB_SELECT) ? 1 : 0;
981 crtc = intel_get_crtc_for_pipe(dev, pipe);
982
983 if (crtc && (lvds & LVDS_PORT_EN)) {
984 intel_lvds->fixed_mode = intel_crtc_mode_get(dev, crtc);
985 if (intel_lvds->fixed_mode) {
986 intel_lvds->fixed_mode->type |=
987 DRM_MODE_TYPE_PREFERRED;
988 goto out;
989 }
990 }
991
992 /* If we still don't have a mode after all that, give up. */
993 if (!intel_lvds->fixed_mode)
994 goto failed;
995
996out:
997 if (HAS_PCH_SPLIT(dev)) {
998 u32 pwm;
999
1000 pipe = (I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT) ? 1 : 0;
1001
1002 /* make sure PWM is enabled and locked to the LVDS pipe */
1003 pwm = I915_READ(BLC_PWM_CPU_CTL2);
1004 if (pipe == 0 && (pwm & PWM_PIPE_B))
1005 I915_WRITE(BLC_PWM_CPU_CTL2, pwm & ~PWM_ENABLE);
1006 if (pipe)
1007 pwm |= PWM_PIPE_B;
1008 else
1009 pwm &= ~PWM_PIPE_B;
1010 I915_WRITE(BLC_PWM_CPU_CTL2, pwm | PWM_ENABLE);
1011
1012 pwm = I915_READ(BLC_PWM_PCH_CTL1);
1013 pwm |= PWM_PCH_ENABLE;
1014 I915_WRITE(BLC_PWM_PCH_CTL1, pwm);
1015 /*
1016 * Unlock registers and just
1017 * leave them unlocked
1018 */
1019 I915_WRITE(PCH_PP_CONTROL,
1020 I915_READ(PCH_PP_CONTROL) | PANEL_UNLOCK_REGS);
1021 } else {
1022 /*
1023 * Unlock registers and just
1024 * leave them unlocked
1025 */
1026 I915_WRITE(PP_CONTROL,
1027 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
1028 }
1029 dev_priv->lid_notifier.notifier_call = intel_lid_notify;
1030 if (acpi_lid_notifier_register(&dev_priv->lid_notifier)) {
1031 DRM_DEBUG_KMS("lid notifier registration failed\n");
1032 dev_priv->lid_notifier.notifier_call = NULL;
1033 }
1034 /* keep the LVDS connector */
1035 dev_priv->int_lvds_connector = connector;
1036 drm_sysfs_connector_add(connector);
1037
1038 intel_panel_setup_backlight(dev);
1039
1040 return true;
1041
1042failed:
1043 DRM_DEBUG_KMS("No LVDS modes found, disabling.\n");
1044 drm_connector_cleanup(connector);
1045 drm_encoder_cleanup(encoder);
1046 kfree(intel_lvds);
1047 kfree(intel_connector);
1048 return false;
1049}
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Dave Airlie <airlied@linux.ie>
27 * Jesse Barnes <jesse.barnes@intel.com>
28 */
29
30#include <acpi/button.h>
31#include <linux/dmi.h>
32#include <linux/i2c.h>
33#include <linux/slab.h>
34#include "drmP.h"
35#include "drm.h"
36#include "drm_crtc.h"
37#include "drm_edid.h"
38#include "intel_drv.h"
39#include "i915_drm.h"
40#include "i915_drv.h"
41#include <linux/acpi.h>
42
43/* Private structure for the integrated LVDS support */
44struct intel_lvds {
45 struct intel_encoder base;
46
47 struct edid *edid;
48
49 int fitting_mode;
50 u32 pfit_control;
51 u32 pfit_pgm_ratios;
52 bool pfit_dirty;
53
54 struct drm_display_mode *fixed_mode;
55};
56
57static struct intel_lvds *to_intel_lvds(struct drm_encoder *encoder)
58{
59 return container_of(encoder, struct intel_lvds, base.base);
60}
61
62static struct intel_lvds *intel_attached_lvds(struct drm_connector *connector)
63{
64 return container_of(intel_attached_encoder(connector),
65 struct intel_lvds, base);
66}
67
68/**
69 * Sets the power state for the panel.
70 */
71static void intel_lvds_enable(struct intel_lvds *intel_lvds)
72{
73 struct drm_device *dev = intel_lvds->base.base.dev;
74 struct drm_i915_private *dev_priv = dev->dev_private;
75 u32 ctl_reg, lvds_reg, stat_reg;
76
77 if (HAS_PCH_SPLIT(dev)) {
78 ctl_reg = PCH_PP_CONTROL;
79 lvds_reg = PCH_LVDS;
80 stat_reg = PCH_PP_STATUS;
81 } else {
82 ctl_reg = PP_CONTROL;
83 lvds_reg = LVDS;
84 stat_reg = PP_STATUS;
85 }
86
87 I915_WRITE(lvds_reg, I915_READ(lvds_reg) | LVDS_PORT_EN);
88
89 if (intel_lvds->pfit_dirty) {
90 /*
91 * Enable automatic panel scaling so that non-native modes
92 * fill the screen. The panel fitter should only be
93 * adjusted whilst the pipe is disabled, according to
94 * register description and PRM.
95 */
96 DRM_DEBUG_KMS("applying panel-fitter: %x, %x\n",
97 intel_lvds->pfit_control,
98 intel_lvds->pfit_pgm_ratios);
99
100 I915_WRITE(PFIT_PGM_RATIOS, intel_lvds->pfit_pgm_ratios);
101 I915_WRITE(PFIT_CONTROL, intel_lvds->pfit_control);
102 intel_lvds->pfit_dirty = false;
103 }
104
105 I915_WRITE(ctl_reg, I915_READ(ctl_reg) | POWER_TARGET_ON);
106 POSTING_READ(lvds_reg);
107 if (wait_for((I915_READ(stat_reg) & PP_ON) != 0, 1000))
108 DRM_ERROR("timed out waiting for panel to power on\n");
109
110 intel_panel_enable_backlight(dev);
111}
112
113static void intel_lvds_disable(struct intel_lvds *intel_lvds)
114{
115 struct drm_device *dev = intel_lvds->base.base.dev;
116 struct drm_i915_private *dev_priv = dev->dev_private;
117 u32 ctl_reg, lvds_reg, stat_reg;
118
119 if (HAS_PCH_SPLIT(dev)) {
120 ctl_reg = PCH_PP_CONTROL;
121 lvds_reg = PCH_LVDS;
122 stat_reg = PCH_PP_STATUS;
123 } else {
124 ctl_reg = PP_CONTROL;
125 lvds_reg = LVDS;
126 stat_reg = PP_STATUS;
127 }
128
129 intel_panel_disable_backlight(dev);
130
131 I915_WRITE(ctl_reg, I915_READ(ctl_reg) & ~POWER_TARGET_ON);
132 if (wait_for((I915_READ(stat_reg) & PP_ON) == 0, 1000))
133 DRM_ERROR("timed out waiting for panel to power off\n");
134
135 if (intel_lvds->pfit_control) {
136 I915_WRITE(PFIT_CONTROL, 0);
137 intel_lvds->pfit_dirty = true;
138 }
139
140 I915_WRITE(lvds_reg, I915_READ(lvds_reg) & ~LVDS_PORT_EN);
141 POSTING_READ(lvds_reg);
142}
143
144static void intel_lvds_dpms(struct drm_encoder *encoder, int mode)
145{
146 struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
147
148 if (mode == DRM_MODE_DPMS_ON)
149 intel_lvds_enable(intel_lvds);
150 else
151 intel_lvds_disable(intel_lvds);
152
153 /* XXX: We never power down the LVDS pairs. */
154}
155
156static int intel_lvds_mode_valid(struct drm_connector *connector,
157 struct drm_display_mode *mode)
158{
159 struct intel_lvds *intel_lvds = intel_attached_lvds(connector);
160 struct drm_display_mode *fixed_mode = intel_lvds->fixed_mode;
161
162 if (mode->hdisplay > fixed_mode->hdisplay)
163 return MODE_PANEL;
164 if (mode->vdisplay > fixed_mode->vdisplay)
165 return MODE_PANEL;
166
167 return MODE_OK;
168}
169
170static void
171centre_horizontally(struct drm_display_mode *mode,
172 int width)
173{
174 u32 border, sync_pos, blank_width, sync_width;
175
176 /* keep the hsync and hblank widths constant */
177 sync_width = mode->crtc_hsync_end - mode->crtc_hsync_start;
178 blank_width = mode->crtc_hblank_end - mode->crtc_hblank_start;
179 sync_pos = (blank_width - sync_width + 1) / 2;
180
181 border = (mode->hdisplay - width + 1) / 2;
182 border += border & 1; /* make the border even */
183
184 mode->crtc_hdisplay = width;
185 mode->crtc_hblank_start = width + border;
186 mode->crtc_hblank_end = mode->crtc_hblank_start + blank_width;
187
188 mode->crtc_hsync_start = mode->crtc_hblank_start + sync_pos;
189 mode->crtc_hsync_end = mode->crtc_hsync_start + sync_width;
190
191 mode->private_flags |= INTEL_MODE_CRTC_TIMINGS_SET;
192}
193
194static void
195centre_vertically(struct drm_display_mode *mode,
196 int height)
197{
198 u32 border, sync_pos, blank_width, sync_width;
199
200 /* keep the vsync and vblank widths constant */
201 sync_width = mode->crtc_vsync_end - mode->crtc_vsync_start;
202 blank_width = mode->crtc_vblank_end - mode->crtc_vblank_start;
203 sync_pos = (blank_width - sync_width + 1) / 2;
204
205 border = (mode->vdisplay - height + 1) / 2;
206
207 mode->crtc_vdisplay = height;
208 mode->crtc_vblank_start = height + border;
209 mode->crtc_vblank_end = mode->crtc_vblank_start + blank_width;
210
211 mode->crtc_vsync_start = mode->crtc_vblank_start + sync_pos;
212 mode->crtc_vsync_end = mode->crtc_vsync_start + sync_width;
213
214 mode->private_flags |= INTEL_MODE_CRTC_TIMINGS_SET;
215}
216
217static inline u32 panel_fitter_scaling(u32 source, u32 target)
218{
219 /*
220 * Floating point operation is not supported. So the FACTOR
221 * is defined, which can avoid the floating point computation
222 * when calculating the panel ratio.
223 */
224#define ACCURACY 12
225#define FACTOR (1 << ACCURACY)
226 u32 ratio = source * FACTOR / target;
227 return (FACTOR * ratio + FACTOR/2) / FACTOR;
228}
229
230static bool intel_lvds_mode_fixup(struct drm_encoder *encoder,
231 struct drm_display_mode *mode,
232 struct drm_display_mode *adjusted_mode)
233{
234 struct drm_device *dev = encoder->dev;
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
237 struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
238 struct drm_encoder *tmp_encoder;
239 u32 pfit_control = 0, pfit_pgm_ratios = 0, border = 0;
240 int pipe;
241
242 /* Should never happen!! */
243 if (INTEL_INFO(dev)->gen < 4 && intel_crtc->pipe == 0) {
244 DRM_ERROR("Can't support LVDS on pipe A\n");
245 return false;
246 }
247
248 /* Should never happen!! */
249 list_for_each_entry(tmp_encoder, &dev->mode_config.encoder_list, head) {
250 if (tmp_encoder != encoder && tmp_encoder->crtc == encoder->crtc) {
251 DRM_ERROR("Can't enable LVDS and another "
252 "encoder on the same pipe\n");
253 return false;
254 }
255 }
256
257 /*
258 * We have timings from the BIOS for the panel, put them in
259 * to the adjusted mode. The CRTC will be set up for this mode,
260 * with the panel scaling set up to source from the H/VDisplay
261 * of the original mode.
262 */
263 intel_fixed_panel_mode(intel_lvds->fixed_mode, adjusted_mode);
264
265 if (HAS_PCH_SPLIT(dev)) {
266 intel_pch_panel_fitting(dev, intel_lvds->fitting_mode,
267 mode, adjusted_mode);
268 return true;
269 }
270
271 /* Native modes don't need fitting */
272 if (adjusted_mode->hdisplay == mode->hdisplay &&
273 adjusted_mode->vdisplay == mode->vdisplay)
274 goto out;
275
276 /* 965+ wants fuzzy fitting */
277 if (INTEL_INFO(dev)->gen >= 4)
278 pfit_control |= ((intel_crtc->pipe << PFIT_PIPE_SHIFT) |
279 PFIT_FILTER_FUZZY);
280
281 /*
282 * Enable automatic panel scaling for non-native modes so that they fill
283 * the screen. Should be enabled before the pipe is enabled, according
284 * to register description and PRM.
285 * Change the value here to see the borders for debugging
286 */
287 for_each_pipe(pipe)
288 I915_WRITE(BCLRPAT(pipe), 0);
289
290 drm_mode_set_crtcinfo(adjusted_mode, 0);
291
292 switch (intel_lvds->fitting_mode) {
293 case DRM_MODE_SCALE_CENTER:
294 /*
295 * For centered modes, we have to calculate border widths &
296 * heights and modify the values programmed into the CRTC.
297 */
298 centre_horizontally(adjusted_mode, mode->hdisplay);
299 centre_vertically(adjusted_mode, mode->vdisplay);
300 border = LVDS_BORDER_ENABLE;
301 break;
302
303 case DRM_MODE_SCALE_ASPECT:
304 /* Scale but preserve the aspect ratio */
305 if (INTEL_INFO(dev)->gen >= 4) {
306 u32 scaled_width = adjusted_mode->hdisplay * mode->vdisplay;
307 u32 scaled_height = mode->hdisplay * adjusted_mode->vdisplay;
308
309 /* 965+ is easy, it does everything in hw */
310 if (scaled_width > scaled_height)
311 pfit_control |= PFIT_ENABLE | PFIT_SCALING_PILLAR;
312 else if (scaled_width < scaled_height)
313 pfit_control |= PFIT_ENABLE | PFIT_SCALING_LETTER;
314 else if (adjusted_mode->hdisplay != mode->hdisplay)
315 pfit_control |= PFIT_ENABLE | PFIT_SCALING_AUTO;
316 } else {
317 u32 scaled_width = adjusted_mode->hdisplay * mode->vdisplay;
318 u32 scaled_height = mode->hdisplay * adjusted_mode->vdisplay;
319 /*
320 * For earlier chips we have to calculate the scaling
321 * ratio by hand and program it into the
322 * PFIT_PGM_RATIO register
323 */
324 if (scaled_width > scaled_height) { /* pillar */
325 centre_horizontally(adjusted_mode, scaled_height / mode->vdisplay);
326
327 border = LVDS_BORDER_ENABLE;
328 if (mode->vdisplay != adjusted_mode->vdisplay) {
329 u32 bits = panel_fitter_scaling(mode->vdisplay, adjusted_mode->vdisplay);
330 pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
331 bits << PFIT_VERT_SCALE_SHIFT);
332 pfit_control |= (PFIT_ENABLE |
333 VERT_INTERP_BILINEAR |
334 HORIZ_INTERP_BILINEAR);
335 }
336 } else if (scaled_width < scaled_height) { /* letter */
337 centre_vertically(adjusted_mode, scaled_width / mode->hdisplay);
338
339 border = LVDS_BORDER_ENABLE;
340 if (mode->hdisplay != adjusted_mode->hdisplay) {
341 u32 bits = panel_fitter_scaling(mode->hdisplay, adjusted_mode->hdisplay);
342 pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
343 bits << PFIT_VERT_SCALE_SHIFT);
344 pfit_control |= (PFIT_ENABLE |
345 VERT_INTERP_BILINEAR |
346 HORIZ_INTERP_BILINEAR);
347 }
348 } else
349 /* Aspects match, Let hw scale both directions */
350 pfit_control |= (PFIT_ENABLE |
351 VERT_AUTO_SCALE | HORIZ_AUTO_SCALE |
352 VERT_INTERP_BILINEAR |
353 HORIZ_INTERP_BILINEAR);
354 }
355 break;
356
357 case DRM_MODE_SCALE_FULLSCREEN:
358 /*
359 * Full scaling, even if it changes the aspect ratio.
360 * Fortunately this is all done for us in hw.
361 */
362 if (mode->vdisplay != adjusted_mode->vdisplay ||
363 mode->hdisplay != adjusted_mode->hdisplay) {
364 pfit_control |= PFIT_ENABLE;
365 if (INTEL_INFO(dev)->gen >= 4)
366 pfit_control |= PFIT_SCALING_AUTO;
367 else
368 pfit_control |= (VERT_AUTO_SCALE |
369 VERT_INTERP_BILINEAR |
370 HORIZ_AUTO_SCALE |
371 HORIZ_INTERP_BILINEAR);
372 }
373 break;
374
375 default:
376 break;
377 }
378
379out:
380 /* If not enabling scaling, be consistent and always use 0. */
381 if ((pfit_control & PFIT_ENABLE) == 0) {
382 pfit_control = 0;
383 pfit_pgm_ratios = 0;
384 }
385
386 /* Make sure pre-965 set dither correctly */
387 if (INTEL_INFO(dev)->gen < 4 && dev_priv->lvds_dither)
388 pfit_control |= PANEL_8TO6_DITHER_ENABLE;
389
390 if (pfit_control != intel_lvds->pfit_control ||
391 pfit_pgm_ratios != intel_lvds->pfit_pgm_ratios) {
392 intel_lvds->pfit_control = pfit_control;
393 intel_lvds->pfit_pgm_ratios = pfit_pgm_ratios;
394 intel_lvds->pfit_dirty = true;
395 }
396 dev_priv->lvds_border_bits = border;
397
398 /*
399 * XXX: It would be nice to support lower refresh rates on the
400 * panels to reduce power consumption, and perhaps match the
401 * user's requested refresh rate.
402 */
403
404 return true;
405}
406
407static void intel_lvds_prepare(struct drm_encoder *encoder)
408{
409 struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
410
411 /*
412 * Prior to Ironlake, we must disable the pipe if we want to adjust
413 * the panel fitter. However at all other times we can just reset
414 * the registers regardless.
415 */
416 if (!HAS_PCH_SPLIT(encoder->dev) && intel_lvds->pfit_dirty)
417 intel_lvds_disable(intel_lvds);
418}
419
420static void intel_lvds_commit(struct drm_encoder *encoder)
421{
422 struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
423
424 /* Always do a full power on as we do not know what state
425 * we were left in.
426 */
427 intel_lvds_enable(intel_lvds);
428}
429
430static void intel_lvds_mode_set(struct drm_encoder *encoder,
431 struct drm_display_mode *mode,
432 struct drm_display_mode *adjusted_mode)
433{
434 /*
435 * The LVDS pin pair will already have been turned on in the
436 * intel_crtc_mode_set since it has a large impact on the DPLL
437 * settings.
438 */
439}
440
441/**
442 * Detect the LVDS connection.
443 *
444 * Since LVDS doesn't have hotlug, we use the lid as a proxy. Open means
445 * connected and closed means disconnected. We also send hotplug events as
446 * needed, using lid status notification from the input layer.
447 */
448static enum drm_connector_status
449intel_lvds_detect(struct drm_connector *connector, bool force)
450{
451 struct drm_device *dev = connector->dev;
452 enum drm_connector_status status;
453
454 status = intel_panel_detect(dev);
455 if (status != connector_status_unknown)
456 return status;
457
458 return connector_status_connected;
459}
460
461/**
462 * Return the list of DDC modes if available, or the BIOS fixed mode otherwise.
463 */
464static int intel_lvds_get_modes(struct drm_connector *connector)
465{
466 struct intel_lvds *intel_lvds = intel_attached_lvds(connector);
467 struct drm_device *dev = connector->dev;
468 struct drm_display_mode *mode;
469
470 if (intel_lvds->edid)
471 return drm_add_edid_modes(connector, intel_lvds->edid);
472
473 mode = drm_mode_duplicate(dev, intel_lvds->fixed_mode);
474 if (mode == NULL)
475 return 0;
476
477 drm_mode_probed_add(connector, mode);
478 return 1;
479}
480
481static int intel_no_modeset_on_lid_dmi_callback(const struct dmi_system_id *id)
482{
483 DRM_INFO("Skipping forced modeset for %s\n", id->ident);
484 return 1;
485}
486
487/* The GPU hangs up on these systems if modeset is performed on LID open */
488static const struct dmi_system_id intel_no_modeset_on_lid[] = {
489 {
490 .callback = intel_no_modeset_on_lid_dmi_callback,
491 .ident = "Toshiba Tecra A11",
492 .matches = {
493 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
494 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A11"),
495 },
496 },
497
498 { } /* terminating entry */
499};
500
501/*
502 * Lid events. Note the use of 'modeset_on_lid':
503 * - we set it on lid close, and reset it on open
504 * - we use it as a "only once" bit (ie we ignore
505 * duplicate events where it was already properly
506 * set/reset)
507 * - the suspend/resume paths will also set it to
508 * zero, since they restore the mode ("lid open").
509 */
510static int intel_lid_notify(struct notifier_block *nb, unsigned long val,
511 void *unused)
512{
513 struct drm_i915_private *dev_priv =
514 container_of(nb, struct drm_i915_private, lid_notifier);
515 struct drm_device *dev = dev_priv->dev;
516 struct drm_connector *connector = dev_priv->int_lvds_connector;
517
518 if (dev->switch_power_state != DRM_SWITCH_POWER_ON)
519 return NOTIFY_OK;
520
521 /*
522 * check and update the status of LVDS connector after receiving
523 * the LID nofication event.
524 */
525 if (connector)
526 connector->status = connector->funcs->detect(connector,
527 false);
528
529 /* Don't force modeset on machines where it causes a GPU lockup */
530 if (dmi_check_system(intel_no_modeset_on_lid))
531 return NOTIFY_OK;
532 if (!acpi_lid_open()) {
533 dev_priv->modeset_on_lid = 1;
534 return NOTIFY_OK;
535 }
536
537 if (!dev_priv->modeset_on_lid)
538 return NOTIFY_OK;
539
540 dev_priv->modeset_on_lid = 0;
541
542 mutex_lock(&dev->mode_config.mutex);
543 drm_helper_resume_force_mode(dev);
544 mutex_unlock(&dev->mode_config.mutex);
545
546 return NOTIFY_OK;
547}
548
549/**
550 * intel_lvds_destroy - unregister and free LVDS structures
551 * @connector: connector to free
552 *
553 * Unregister the DDC bus for this connector then free the driver private
554 * structure.
555 */
556static void intel_lvds_destroy(struct drm_connector *connector)
557{
558 struct drm_device *dev = connector->dev;
559 struct drm_i915_private *dev_priv = dev->dev_private;
560
561 intel_panel_destroy_backlight(dev);
562
563 if (dev_priv->lid_notifier.notifier_call)
564 acpi_lid_notifier_unregister(&dev_priv->lid_notifier);
565 drm_sysfs_connector_remove(connector);
566 drm_connector_cleanup(connector);
567 kfree(connector);
568}
569
570static int intel_lvds_set_property(struct drm_connector *connector,
571 struct drm_property *property,
572 uint64_t value)
573{
574 struct intel_lvds *intel_lvds = intel_attached_lvds(connector);
575 struct drm_device *dev = connector->dev;
576
577 if (property == dev->mode_config.scaling_mode_property) {
578 struct drm_crtc *crtc = intel_lvds->base.base.crtc;
579
580 if (value == DRM_MODE_SCALE_NONE) {
581 DRM_DEBUG_KMS("no scaling not supported\n");
582 return -EINVAL;
583 }
584
585 if (intel_lvds->fitting_mode == value) {
586 /* the LVDS scaling property is not changed */
587 return 0;
588 }
589 intel_lvds->fitting_mode = value;
590 if (crtc && crtc->enabled) {
591 /*
592 * If the CRTC is enabled, the display will be changed
593 * according to the new panel fitting mode.
594 */
595 drm_crtc_helper_set_mode(crtc, &crtc->mode,
596 crtc->x, crtc->y, crtc->fb);
597 }
598 }
599
600 return 0;
601}
602
603static const struct drm_encoder_helper_funcs intel_lvds_helper_funcs = {
604 .dpms = intel_lvds_dpms,
605 .mode_fixup = intel_lvds_mode_fixup,
606 .prepare = intel_lvds_prepare,
607 .mode_set = intel_lvds_mode_set,
608 .commit = intel_lvds_commit,
609};
610
611static const struct drm_connector_helper_funcs intel_lvds_connector_helper_funcs = {
612 .get_modes = intel_lvds_get_modes,
613 .mode_valid = intel_lvds_mode_valid,
614 .best_encoder = intel_best_encoder,
615};
616
617static const struct drm_connector_funcs intel_lvds_connector_funcs = {
618 .dpms = drm_helper_connector_dpms,
619 .detect = intel_lvds_detect,
620 .fill_modes = drm_helper_probe_single_connector_modes,
621 .set_property = intel_lvds_set_property,
622 .destroy = intel_lvds_destroy,
623};
624
625static const struct drm_encoder_funcs intel_lvds_enc_funcs = {
626 .destroy = intel_encoder_destroy,
627};
628
629static int __init intel_no_lvds_dmi_callback(const struct dmi_system_id *id)
630{
631 DRM_INFO("Skipping LVDS initialization for %s\n", id->ident);
632 return 1;
633}
634
635/* These systems claim to have LVDS, but really don't */
636static const struct dmi_system_id intel_no_lvds[] = {
637 {
638 .callback = intel_no_lvds_dmi_callback,
639 .ident = "Apple Mac Mini (Core series)",
640 .matches = {
641 DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
642 DMI_MATCH(DMI_PRODUCT_NAME, "Macmini1,1"),
643 },
644 },
645 {
646 .callback = intel_no_lvds_dmi_callback,
647 .ident = "Apple Mac Mini (Core 2 series)",
648 .matches = {
649 DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
650 DMI_MATCH(DMI_PRODUCT_NAME, "Macmini2,1"),
651 },
652 },
653 {
654 .callback = intel_no_lvds_dmi_callback,
655 .ident = "MSI IM-945GSE-A",
656 .matches = {
657 DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
658 DMI_MATCH(DMI_PRODUCT_NAME, "A9830IMS"),
659 },
660 },
661 {
662 .callback = intel_no_lvds_dmi_callback,
663 .ident = "Dell Studio Hybrid",
664 .matches = {
665 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
666 DMI_MATCH(DMI_PRODUCT_NAME, "Studio Hybrid 140g"),
667 },
668 },
669 {
670 .callback = intel_no_lvds_dmi_callback,
671 .ident = "Dell OptiPlex FX170",
672 .matches = {
673 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
674 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex FX170"),
675 },
676 },
677 {
678 .callback = intel_no_lvds_dmi_callback,
679 .ident = "AOpen Mini PC",
680 .matches = {
681 DMI_MATCH(DMI_SYS_VENDOR, "AOpen"),
682 DMI_MATCH(DMI_PRODUCT_NAME, "i965GMx-IF"),
683 },
684 },
685 {
686 .callback = intel_no_lvds_dmi_callback,
687 .ident = "AOpen Mini PC MP915",
688 .matches = {
689 DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
690 DMI_MATCH(DMI_BOARD_NAME, "i915GMx-F"),
691 },
692 },
693 {
694 .callback = intel_no_lvds_dmi_callback,
695 .ident = "AOpen i915GMm-HFS",
696 .matches = {
697 DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
698 DMI_MATCH(DMI_BOARD_NAME, "i915GMm-HFS"),
699 },
700 },
701 {
702 .callback = intel_no_lvds_dmi_callback,
703 .ident = "AOpen i45GMx-I",
704 .matches = {
705 DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
706 DMI_MATCH(DMI_BOARD_NAME, "i45GMx-I"),
707 },
708 },
709 {
710 .callback = intel_no_lvds_dmi_callback,
711 .ident = "Aopen i945GTt-VFA",
712 .matches = {
713 DMI_MATCH(DMI_PRODUCT_VERSION, "AO00001JW"),
714 },
715 },
716 {
717 .callback = intel_no_lvds_dmi_callback,
718 .ident = "Clientron U800",
719 .matches = {
720 DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
721 DMI_MATCH(DMI_PRODUCT_NAME, "U800"),
722 },
723 },
724 {
725 .callback = intel_no_lvds_dmi_callback,
726 .ident = "Clientron E830",
727 .matches = {
728 DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
729 DMI_MATCH(DMI_PRODUCT_NAME, "E830"),
730 },
731 },
732 {
733 .callback = intel_no_lvds_dmi_callback,
734 .ident = "Asus EeeBox PC EB1007",
735 .matches = {
736 DMI_MATCH(DMI_SYS_VENDOR, "ASUSTeK Computer INC."),
737 DMI_MATCH(DMI_PRODUCT_NAME, "EB1007"),
738 },
739 },
740 {
741 .callback = intel_no_lvds_dmi_callback,
742 .ident = "Asus AT5NM10T-I",
743 .matches = {
744 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
745 DMI_MATCH(DMI_BOARD_NAME, "AT5NM10T-I"),
746 },
747 },
748 {
749 .callback = intel_no_lvds_dmi_callback,
750 .ident = "Hewlett-Packard HP t5740e Thin Client",
751 .matches = {
752 DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
753 DMI_MATCH(DMI_PRODUCT_NAME, "HP t5740e Thin Client"),
754 },
755 },
756 {
757 .callback = intel_no_lvds_dmi_callback,
758 .ident = "Hewlett-Packard t5745",
759 .matches = {
760 DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
761 DMI_MATCH(DMI_PRODUCT_NAME, "hp t5745"),
762 },
763 },
764 {
765 .callback = intel_no_lvds_dmi_callback,
766 .ident = "Hewlett-Packard st5747",
767 .matches = {
768 DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
769 DMI_MATCH(DMI_PRODUCT_NAME, "hp st5747"),
770 },
771 },
772 {
773 .callback = intel_no_lvds_dmi_callback,
774 .ident = "MSI Wind Box DC500",
775 .matches = {
776 DMI_MATCH(DMI_BOARD_VENDOR, "MICRO-STAR INTERNATIONAL CO., LTD"),
777 DMI_MATCH(DMI_BOARD_NAME, "MS-7469"),
778 },
779 },
780
781 { } /* terminating entry */
782};
783
784/**
785 * intel_find_lvds_downclock - find the reduced downclock for LVDS in EDID
786 * @dev: drm device
787 * @connector: LVDS connector
788 *
789 * Find the reduced downclock for LVDS in EDID.
790 */
791static void intel_find_lvds_downclock(struct drm_device *dev,
792 struct drm_display_mode *fixed_mode,
793 struct drm_connector *connector)
794{
795 struct drm_i915_private *dev_priv = dev->dev_private;
796 struct drm_display_mode *scan;
797 int temp_downclock;
798
799 temp_downclock = fixed_mode->clock;
800 list_for_each_entry(scan, &connector->probed_modes, head) {
801 /*
802 * If one mode has the same resolution with the fixed_panel
803 * mode while they have the different refresh rate, it means
804 * that the reduced downclock is found for the LVDS. In such
805 * case we can set the different FPx0/1 to dynamically select
806 * between low and high frequency.
807 */
808 if (scan->hdisplay == fixed_mode->hdisplay &&
809 scan->hsync_start == fixed_mode->hsync_start &&
810 scan->hsync_end == fixed_mode->hsync_end &&
811 scan->htotal == fixed_mode->htotal &&
812 scan->vdisplay == fixed_mode->vdisplay &&
813 scan->vsync_start == fixed_mode->vsync_start &&
814 scan->vsync_end == fixed_mode->vsync_end &&
815 scan->vtotal == fixed_mode->vtotal) {
816 if (scan->clock < temp_downclock) {
817 /*
818 * The downclock is already found. But we
819 * expect to find the lower downclock.
820 */
821 temp_downclock = scan->clock;
822 }
823 }
824 }
825 if (temp_downclock < fixed_mode->clock && i915_lvds_downclock) {
826 /* We found the downclock for LVDS. */
827 dev_priv->lvds_downclock_avail = 1;
828 dev_priv->lvds_downclock = temp_downclock;
829 DRM_DEBUG_KMS("LVDS downclock is found in EDID. "
830 "Normal clock %dKhz, downclock %dKhz\n",
831 fixed_mode->clock, temp_downclock);
832 }
833}
834
835/*
836 * Enumerate the child dev array parsed from VBT to check whether
837 * the LVDS is present.
838 * If it is present, return 1.
839 * If it is not present, return false.
840 * If no child dev is parsed from VBT, it assumes that the LVDS is present.
841 */
842static bool lvds_is_present_in_vbt(struct drm_device *dev,
843 u8 *i2c_pin)
844{
845 struct drm_i915_private *dev_priv = dev->dev_private;
846 int i;
847
848 if (!dev_priv->child_dev_num)
849 return true;
850
851 for (i = 0; i < dev_priv->child_dev_num; i++) {
852 struct child_device_config *child = dev_priv->child_dev + i;
853
854 /* If the device type is not LFP, continue.
855 * We have to check both the new identifiers as well as the
856 * old for compatibility with some BIOSes.
857 */
858 if (child->device_type != DEVICE_TYPE_INT_LFP &&
859 child->device_type != DEVICE_TYPE_LFP)
860 continue;
861
862 if (intel_gmbus_is_port_valid(child->i2c_pin))
863 *i2c_pin = child->i2c_pin;
864
865 /* However, we cannot trust the BIOS writers to populate
866 * the VBT correctly. Since LVDS requires additional
867 * information from AIM blocks, a non-zero addin offset is
868 * a good indicator that the LVDS is actually present.
869 */
870 if (child->addin_offset)
871 return true;
872
873 /* But even then some BIOS writers perform some black magic
874 * and instantiate the device without reference to any
875 * additional data. Trust that if the VBT was written into
876 * the OpRegion then they have validated the LVDS's existence.
877 */
878 if (dev_priv->opregion.vbt)
879 return true;
880 }
881
882 return false;
883}
884
885static bool intel_lvds_supported(struct drm_device *dev)
886{
887 /* With the introduction of the PCH we gained a dedicated
888 * LVDS presence pin, use it. */
889 if (HAS_PCH_SPLIT(dev))
890 return true;
891
892 /* Otherwise LVDS was only attached to mobile products,
893 * except for the inglorious 830gm */
894 return IS_MOBILE(dev) && !IS_I830(dev);
895}
896
897/**
898 * intel_lvds_init - setup LVDS connectors on this device
899 * @dev: drm device
900 *
901 * Create the connector, register the LVDS DDC bus, and try to figure out what
902 * modes we can display on the LVDS panel (if present).
903 */
904bool intel_lvds_init(struct drm_device *dev)
905{
906 struct drm_i915_private *dev_priv = dev->dev_private;
907 struct intel_lvds *intel_lvds;
908 struct intel_encoder *intel_encoder;
909 struct intel_connector *intel_connector;
910 struct drm_connector *connector;
911 struct drm_encoder *encoder;
912 struct drm_display_mode *scan; /* *modes, *bios_mode; */
913 struct drm_crtc *crtc;
914 u32 lvds;
915 int pipe;
916 u8 pin;
917
918 if (!intel_lvds_supported(dev))
919 return false;
920
921 /* Skip init on machines we know falsely report LVDS */
922 if (dmi_check_system(intel_no_lvds))
923 return false;
924
925 pin = GMBUS_PORT_PANEL;
926 if (!lvds_is_present_in_vbt(dev, &pin)) {
927 DRM_DEBUG_KMS("LVDS is not present in VBT\n");
928 return false;
929 }
930
931 if (HAS_PCH_SPLIT(dev)) {
932 if ((I915_READ(PCH_LVDS) & LVDS_DETECTED) == 0)
933 return false;
934 if (dev_priv->edp.support) {
935 DRM_DEBUG_KMS("disable LVDS for eDP support\n");
936 return false;
937 }
938 }
939
940 intel_lvds = kzalloc(sizeof(struct intel_lvds), GFP_KERNEL);
941 if (!intel_lvds) {
942 return false;
943 }
944
945 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
946 if (!intel_connector) {
947 kfree(intel_lvds);
948 return false;
949 }
950
951 if (!HAS_PCH_SPLIT(dev)) {
952 intel_lvds->pfit_control = I915_READ(PFIT_CONTROL);
953 }
954
955 intel_encoder = &intel_lvds->base;
956 encoder = &intel_encoder->base;
957 connector = &intel_connector->base;
958 drm_connector_init(dev, &intel_connector->base, &intel_lvds_connector_funcs,
959 DRM_MODE_CONNECTOR_LVDS);
960
961 drm_encoder_init(dev, &intel_encoder->base, &intel_lvds_enc_funcs,
962 DRM_MODE_ENCODER_LVDS);
963
964 intel_connector_attach_encoder(intel_connector, intel_encoder);
965 intel_encoder->type = INTEL_OUTPUT_LVDS;
966
967 intel_encoder->clone_mask = (1 << INTEL_LVDS_CLONE_BIT);
968 if (HAS_PCH_SPLIT(dev))
969 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
970 else
971 intel_encoder->crtc_mask = (1 << 1);
972
973 drm_encoder_helper_add(encoder, &intel_lvds_helper_funcs);
974 drm_connector_helper_add(connector, &intel_lvds_connector_helper_funcs);
975 connector->display_info.subpixel_order = SubPixelHorizontalRGB;
976 connector->interlace_allowed = false;
977 connector->doublescan_allowed = false;
978
979 /* create the scaling mode property */
980 drm_mode_create_scaling_mode_property(dev);
981 /*
982 * the initial panel fitting mode will be FULL_SCREEN.
983 */
984
985 drm_connector_attach_property(&intel_connector->base,
986 dev->mode_config.scaling_mode_property,
987 DRM_MODE_SCALE_ASPECT);
988 intel_lvds->fitting_mode = DRM_MODE_SCALE_ASPECT;
989 /*
990 * LVDS discovery:
991 * 1) check for EDID on DDC
992 * 2) check for VBT data
993 * 3) check to see if LVDS is already on
994 * if none of the above, no panel
995 * 4) make sure lid is open
996 * if closed, act like it's not there for now
997 */
998
999 /*
1000 * Attempt to get the fixed panel mode from DDC. Assume that the
1001 * preferred mode is the right one.
1002 */
1003 intel_lvds->edid = drm_get_edid(connector,
1004 intel_gmbus_get_adapter(dev_priv,
1005 pin));
1006 if (intel_lvds->edid) {
1007 if (drm_add_edid_modes(connector,
1008 intel_lvds->edid)) {
1009 drm_mode_connector_update_edid_property(connector,
1010 intel_lvds->edid);
1011 } else {
1012 kfree(intel_lvds->edid);
1013 intel_lvds->edid = NULL;
1014 }
1015 }
1016 if (!intel_lvds->edid) {
1017 /* Didn't get an EDID, so
1018 * Set wide sync ranges so we get all modes
1019 * handed to valid_mode for checking
1020 */
1021 connector->display_info.min_vfreq = 0;
1022 connector->display_info.max_vfreq = 200;
1023 connector->display_info.min_hfreq = 0;
1024 connector->display_info.max_hfreq = 200;
1025 }
1026
1027 list_for_each_entry(scan, &connector->probed_modes, head) {
1028 if (scan->type & DRM_MODE_TYPE_PREFERRED) {
1029 intel_lvds->fixed_mode =
1030 drm_mode_duplicate(dev, scan);
1031 intel_find_lvds_downclock(dev,
1032 intel_lvds->fixed_mode,
1033 connector);
1034 goto out;
1035 }
1036 }
1037
1038 /* Failed to get EDID, what about VBT? */
1039 if (dev_priv->lfp_lvds_vbt_mode) {
1040 intel_lvds->fixed_mode =
1041 drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
1042 if (intel_lvds->fixed_mode) {
1043 intel_lvds->fixed_mode->type |=
1044 DRM_MODE_TYPE_PREFERRED;
1045 goto out;
1046 }
1047 }
1048
1049 /*
1050 * If we didn't get EDID, try checking if the panel is already turned
1051 * on. If so, assume that whatever is currently programmed is the
1052 * correct mode.
1053 */
1054
1055 /* Ironlake: FIXME if still fail, not try pipe mode now */
1056 if (HAS_PCH_SPLIT(dev))
1057 goto failed;
1058
1059 lvds = I915_READ(LVDS);
1060 pipe = (lvds & LVDS_PIPEB_SELECT) ? 1 : 0;
1061 crtc = intel_get_crtc_for_pipe(dev, pipe);
1062
1063 if (crtc && (lvds & LVDS_PORT_EN)) {
1064 intel_lvds->fixed_mode = intel_crtc_mode_get(dev, crtc);
1065 if (intel_lvds->fixed_mode) {
1066 intel_lvds->fixed_mode->type |=
1067 DRM_MODE_TYPE_PREFERRED;
1068 goto out;
1069 }
1070 }
1071
1072 /* If we still don't have a mode after all that, give up. */
1073 if (!intel_lvds->fixed_mode)
1074 goto failed;
1075
1076out:
1077 if (HAS_PCH_SPLIT(dev)) {
1078 u32 pwm;
1079
1080 pipe = (I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT) ? 1 : 0;
1081
1082 /* make sure PWM is enabled and locked to the LVDS pipe */
1083 pwm = I915_READ(BLC_PWM_CPU_CTL2);
1084 if (pipe == 0 && (pwm & PWM_PIPE_B))
1085 I915_WRITE(BLC_PWM_CPU_CTL2, pwm & ~PWM_ENABLE);
1086 if (pipe)
1087 pwm |= PWM_PIPE_B;
1088 else
1089 pwm &= ~PWM_PIPE_B;
1090 I915_WRITE(BLC_PWM_CPU_CTL2, pwm | PWM_ENABLE);
1091
1092 pwm = I915_READ(BLC_PWM_PCH_CTL1);
1093 pwm |= PWM_PCH_ENABLE;
1094 I915_WRITE(BLC_PWM_PCH_CTL1, pwm);
1095 /*
1096 * Unlock registers and just
1097 * leave them unlocked
1098 */
1099 I915_WRITE(PCH_PP_CONTROL,
1100 I915_READ(PCH_PP_CONTROL) | PANEL_UNLOCK_REGS);
1101 } else {
1102 /*
1103 * Unlock registers and just
1104 * leave them unlocked
1105 */
1106 I915_WRITE(PP_CONTROL,
1107 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
1108 }
1109 dev_priv->lid_notifier.notifier_call = intel_lid_notify;
1110 if (acpi_lid_notifier_register(&dev_priv->lid_notifier)) {
1111 DRM_DEBUG_KMS("lid notifier registration failed\n");
1112 dev_priv->lid_notifier.notifier_call = NULL;
1113 }
1114 /* keep the LVDS connector */
1115 dev_priv->int_lvds_connector = connector;
1116 drm_sysfs_connector_add(connector);
1117
1118 intel_panel_setup_backlight(dev);
1119
1120 return true;
1121
1122failed:
1123 DRM_DEBUG_KMS("No LVDS modes found, disabling.\n");
1124 drm_connector_cleanup(connector);
1125 drm_encoder_cleanup(encoder);
1126 kfree(intel_lvds);
1127 kfree(intel_connector);
1128 return false;
1129}