Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 | // SPDX-License-Identifier: GPL-2.0-only /* Copyright (c) 2019-2021, The Linux Foundation. All rights reserved. */ /* Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved. */ #include <linux/delay.h> #include <linux/dma-mapping.h> #include <linux/idr.h> #include <linux/interrupt.h> #include <linux/list.h> #include <linux/kobject.h> #include <linux/kref.h> #include <linux/mhi.h> #include <linux/module.h> #include <linux/msi.h> #include <linux/mutex.h> #include <linux/pci.h> #include <linux/spinlock.h> #include <linux/workqueue.h> #include <linux/wait.h> #include <drm/drm_accel.h> #include <drm/drm_drv.h> #include <drm/drm_file.h> #include <drm/drm_gem.h> #include <drm/drm_ioctl.h> #include <drm/drm_managed.h> #include <uapi/drm/qaic_accel.h> #include "mhi_controller.h" #include "qaic.h" #include "qaic_timesync.h" MODULE_IMPORT_NS(DMA_BUF); #define PCI_DEV_AIC100 0xa100 #define QAIC_NAME "qaic" #define QAIC_DESC "Qualcomm Cloud AI Accelerators" #define CNTL_MAJOR 5 #define CNTL_MINOR 0 bool datapath_polling; module_param(datapath_polling, bool, 0400); MODULE_PARM_DESC(datapath_polling, "Operate the datapath in polling mode"); static bool link_up; static DEFINE_IDA(qaic_usrs); static void qaicm_wq_release(struct drm_device *dev, void *res) { struct workqueue_struct *wq = res; destroy_workqueue(wq); } static struct workqueue_struct *qaicm_wq_init(struct drm_device *dev, const char *fmt) { struct workqueue_struct *wq; int ret; wq = alloc_workqueue(fmt, WQ_UNBOUND, 0); if (!wq) return ERR_PTR(-ENOMEM); ret = drmm_add_action_or_reset(dev, qaicm_wq_release, wq); if (ret) return ERR_PTR(ret); return wq; } static void qaicm_srcu_release(struct drm_device *dev, void *res) { struct srcu_struct *lock = res; cleanup_srcu_struct(lock); } static int qaicm_srcu_init(struct drm_device *dev, struct srcu_struct *lock) { int ret; ret = init_srcu_struct(lock); if (ret) return ret; return drmm_add_action_or_reset(dev, qaicm_srcu_release, lock); } static void qaicm_pci_release(struct drm_device *dev, void *res) { struct qaic_device *qdev = to_qaic_device(dev); pci_set_drvdata(qdev->pdev, NULL); } static void free_usr(struct kref *kref) { struct qaic_user *usr = container_of(kref, struct qaic_user, ref_count); cleanup_srcu_struct(&usr->qddev_lock); ida_free(&qaic_usrs, usr->handle); kfree(usr); } static int qaic_open(struct drm_device *dev, struct drm_file *file) { struct qaic_drm_device *qddev = to_qaic_drm_device(dev); struct qaic_device *qdev = qddev->qdev; struct qaic_user *usr; int rcu_id; int ret; rcu_id = srcu_read_lock(&qdev->dev_lock); if (qdev->dev_state != QAIC_ONLINE) { ret = -ENODEV; goto dev_unlock; } usr = kmalloc(sizeof(*usr), GFP_KERNEL); if (!usr) { ret = -ENOMEM; goto dev_unlock; } usr->handle = ida_alloc(&qaic_usrs, GFP_KERNEL); if (usr->handle < 0) { ret = usr->handle; goto free_usr; } usr->qddev = qddev; atomic_set(&usr->chunk_id, 0); init_srcu_struct(&usr->qddev_lock); kref_init(&usr->ref_count); ret = mutex_lock_interruptible(&qddev->users_mutex); if (ret) goto cleanup_usr; list_add(&usr->node, &qddev->users); mutex_unlock(&qddev->users_mutex); file->driver_priv = usr; srcu_read_unlock(&qdev->dev_lock, rcu_id); return 0; cleanup_usr: cleanup_srcu_struct(&usr->qddev_lock); ida_free(&qaic_usrs, usr->handle); free_usr: kfree(usr); dev_unlock: srcu_read_unlock(&qdev->dev_lock, rcu_id); return ret; } static void qaic_postclose(struct drm_device *dev, struct drm_file *file) { struct qaic_user *usr = file->driver_priv; struct qaic_drm_device *qddev; struct qaic_device *qdev; int qdev_rcu_id; int usr_rcu_id; int i; qddev = usr->qddev; usr_rcu_id = srcu_read_lock(&usr->qddev_lock); if (qddev) { qdev = qddev->qdev; qdev_rcu_id = srcu_read_lock(&qdev->dev_lock); if (qdev->dev_state == QAIC_ONLINE) { qaic_release_usr(qdev, usr); for (i = 0; i < qdev->num_dbc; ++i) if (qdev->dbc[i].usr && qdev->dbc[i].usr->handle == usr->handle) release_dbc(qdev, i); } srcu_read_unlock(&qdev->dev_lock, qdev_rcu_id); mutex_lock(&qddev->users_mutex); if (!list_empty(&usr->node)) list_del_init(&usr->node); mutex_unlock(&qddev->users_mutex); } srcu_read_unlock(&usr->qddev_lock, usr_rcu_id); kref_put(&usr->ref_count, free_usr); file->driver_priv = NULL; } DEFINE_DRM_ACCEL_FOPS(qaic_accel_fops); static const struct drm_ioctl_desc qaic_drm_ioctls[] = { DRM_IOCTL_DEF_DRV(QAIC_MANAGE, qaic_manage_ioctl, 0), DRM_IOCTL_DEF_DRV(QAIC_CREATE_BO, qaic_create_bo_ioctl, 0), DRM_IOCTL_DEF_DRV(QAIC_MMAP_BO, qaic_mmap_bo_ioctl, 0), DRM_IOCTL_DEF_DRV(QAIC_ATTACH_SLICE_BO, qaic_attach_slice_bo_ioctl, 0), DRM_IOCTL_DEF_DRV(QAIC_EXECUTE_BO, qaic_execute_bo_ioctl, 0), DRM_IOCTL_DEF_DRV(QAIC_PARTIAL_EXECUTE_BO, qaic_partial_execute_bo_ioctl, 0), DRM_IOCTL_DEF_DRV(QAIC_WAIT_BO, qaic_wait_bo_ioctl, 0), DRM_IOCTL_DEF_DRV(QAIC_PERF_STATS_BO, qaic_perf_stats_bo_ioctl, 0), DRM_IOCTL_DEF_DRV(QAIC_DETACH_SLICE_BO, qaic_detach_slice_bo_ioctl, 0), }; static const struct drm_driver qaic_accel_driver = { .driver_features = DRIVER_GEM | DRIVER_COMPUTE_ACCEL, .name = QAIC_NAME, .desc = QAIC_DESC, .date = "20190618", .fops = &qaic_accel_fops, .open = qaic_open, .postclose = qaic_postclose, .ioctls = qaic_drm_ioctls, .num_ioctls = ARRAY_SIZE(qaic_drm_ioctls), .gem_prime_import = qaic_gem_prime_import, }; static int qaic_create_drm_device(struct qaic_device *qdev, s32 partition_id) { struct qaic_drm_device *qddev = qdev->qddev; struct drm_device *drm = to_drm(qddev); int ret; /* Hold off implementing partitions until the uapi is determined */ if (partition_id != QAIC_NO_PARTITION) return -EINVAL; qddev->partition_id = partition_id; ret = drm_dev_register(drm, 0); if (ret) pci_dbg(qdev->pdev, "drm_dev_register failed %d\n", ret); return ret; } static void qaic_destroy_drm_device(struct qaic_device *qdev, s32 partition_id) { struct qaic_drm_device *qddev = qdev->qddev; struct drm_device *drm = to_drm(qddev); struct qaic_user *usr; drm_dev_unregister(drm); qddev->partition_id = 0; /* * Existing users get unresolvable errors till they close FDs. * Need to sync carefully with users calling close(). The * list of users can be modified elsewhere when the lock isn't * held here, but the sync'ing the srcu with the mutex held * could deadlock. Grab the mutex so that the list will be * unmodified. The user we get will exist as long as the * lock is held. Signal that the qcdev is going away, and * grab a reference to the user so they don't go away for * synchronize_srcu(). Then release the mutex to avoid * deadlock and make sure the user has observed the signal. * With the lock released, we cannot maintain any state of the * user list. */ mutex_lock(&qddev->users_mutex); while (!list_empty(&qddev->users)) { usr = list_first_entry(&qddev->users, struct qaic_user, node); list_del_init(&usr->node); kref_get(&usr->ref_count); usr->qddev = NULL; mutex_unlock(&qddev->users_mutex); synchronize_srcu(&usr->qddev_lock); kref_put(&usr->ref_count, free_usr); mutex_lock(&qddev->users_mutex); } mutex_unlock(&qddev->users_mutex); } static int qaic_mhi_probe(struct mhi_device *mhi_dev, const struct mhi_device_id *id) { u16 major = -1, minor = -1; struct qaic_device *qdev; int ret; /* * Invoking this function indicates that the control channel to the * device is available. We use that as a signal to indicate that * the device side firmware has booted. The device side firmware * manages the device resources, so we need to communicate with it * via the control channel in order to utilize the device. Therefore * we wait until this signal to create the drm dev that userspace will * use to control the device, because without the device side firmware, * userspace can't do anything useful. */ qdev = pci_get_drvdata(to_pci_dev(mhi_dev->mhi_cntrl->cntrl_dev)); dev_set_drvdata(&mhi_dev->dev, qdev); qdev->cntl_ch = mhi_dev; ret = qaic_control_open(qdev); if (ret) { pci_dbg(qdev->pdev, "%s: control_open failed %d\n", __func__, ret); return ret; } qdev->dev_state = QAIC_BOOT; ret = get_cntl_version(qdev, NULL, &major, &minor); if (ret || major != CNTL_MAJOR || minor > CNTL_MINOR) { pci_err(qdev->pdev, "%s: Control protocol version (%d.%d) not supported. Supported version is (%d.%d). Ret: %d\n", __func__, major, minor, CNTL_MAJOR, CNTL_MINOR, ret); ret = -EINVAL; goto close_control; } qdev->dev_state = QAIC_ONLINE; kobject_uevent(&(to_accel_kdev(qdev->qddev))->kobj, KOBJ_ONLINE); return ret; close_control: qaic_control_close(qdev); return ret; } static void qaic_mhi_remove(struct mhi_device *mhi_dev) { /* This is redundant since we have already observed the device crash */ } static void qaic_notify_reset(struct qaic_device *qdev) { int i; kobject_uevent(&(to_accel_kdev(qdev->qddev))->kobj, KOBJ_OFFLINE); qdev->dev_state = QAIC_OFFLINE; /* wake up any waiters to avoid waiting for timeouts at sync */ wake_all_cntl(qdev); for (i = 0; i < qdev->num_dbc; ++i) wakeup_dbc(qdev, i); synchronize_srcu(&qdev->dev_lock); } void qaic_dev_reset_clean_local_state(struct qaic_device *qdev) { int i; qaic_notify_reset(qdev); /* start tearing things down */ for (i = 0; i < qdev->num_dbc; ++i) release_dbc(qdev, i); } static struct qaic_device *create_qdev(struct pci_dev *pdev, const struct pci_device_id *id) { struct device *dev = &pdev->dev; struct qaic_drm_device *qddev; struct qaic_device *qdev; struct drm_device *drm; int i, ret; qdev = devm_kzalloc(dev, sizeof(*qdev), GFP_KERNEL); if (!qdev) return NULL; qdev->dev_state = QAIC_OFFLINE; if (id->device == PCI_DEV_AIC100) { qdev->num_dbc = 16; qdev->dbc = devm_kcalloc(dev, qdev->num_dbc, sizeof(*qdev->dbc), GFP_KERNEL); if (!qdev->dbc) return NULL; } qddev = devm_drm_dev_alloc(&pdev->dev, &qaic_accel_driver, struct qaic_drm_device, drm); if (IS_ERR(qddev)) return NULL; drm = to_drm(qddev); pci_set_drvdata(pdev, qdev); ret = drmm_mutex_init(drm, &qddev->users_mutex); if (ret) return NULL; ret = drmm_add_action_or_reset(drm, qaicm_pci_release, NULL); if (ret) return NULL; ret = drmm_mutex_init(drm, &qdev->cntl_mutex); if (ret) return NULL; qdev->cntl_wq = qaicm_wq_init(drm, "qaic_cntl"); if (IS_ERR(qdev->cntl_wq)) return NULL; qdev->qts_wq = qaicm_wq_init(drm, "qaic_ts"); if (IS_ERR(qdev->qts_wq)) return NULL; ret = qaicm_srcu_init(drm, &qdev->dev_lock); if (ret) return NULL; qdev->qddev = qddev; qdev->pdev = pdev; qddev->qdev = qdev; INIT_LIST_HEAD(&qdev->cntl_xfer_list); INIT_LIST_HEAD(&qddev->users); for (i = 0; i < qdev->num_dbc; ++i) { spin_lock_init(&qdev->dbc[i].xfer_lock); qdev->dbc[i].qdev = qdev; qdev->dbc[i].id = i; INIT_LIST_HEAD(&qdev->dbc[i].xfer_list); ret = qaicm_srcu_init(drm, &qdev->dbc[i].ch_lock); if (ret) return NULL; init_waitqueue_head(&qdev->dbc[i].dbc_release); INIT_LIST_HEAD(&qdev->dbc[i].bo_lists); } return qdev; } static int init_pci(struct qaic_device *qdev, struct pci_dev *pdev) { int bars; int ret; bars = pci_select_bars(pdev, IORESOURCE_MEM); /* make sure the device has the expected BARs */ if (bars != (BIT(0) | BIT(2) | BIT(4))) { pci_dbg(pdev, "%s: expected BARs 0, 2, and 4 not found in device. Found 0x%x\n", __func__, bars); return -EINVAL; } ret = pcim_enable_device(pdev); if (ret) return ret; ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)); if (ret) return ret; ret = dma_set_max_seg_size(&pdev->dev, UINT_MAX); if (ret) return ret; qdev->bar_0 = devm_ioremap_resource(&pdev->dev, &pdev->resource[0]); if (IS_ERR(qdev->bar_0)) return PTR_ERR(qdev->bar_0); qdev->bar_2 = devm_ioremap_resource(&pdev->dev, &pdev->resource[2]); if (IS_ERR(qdev->bar_2)) return PTR_ERR(qdev->bar_2); /* Managed release since we use pcim_enable_device above */ pci_set_master(pdev); return 0; } static int init_msi(struct qaic_device *qdev, struct pci_dev *pdev) { int mhi_irq; int ret; int i; /* Managed release since we use pcim_enable_device */ ret = pci_alloc_irq_vectors(pdev, 32, 32, PCI_IRQ_MSI); if (ret == -ENOSPC) { ret = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSI); if (ret < 0) return ret; /* * Operate in one MSI mode. All interrupts will be directed to * MSI0; every interrupt will wake up all the interrupt handlers * (MHI and DBC[0-15]). Since the interrupt is now shared, it is * not disabled during DBC threaded handler, but only one thread * will be allowed to run per DBC, so while it can be * interrupted, it shouldn't race with itself. */ qdev->single_msi = true; pci_info(pdev, "Allocating 32 MSIs failed, operating in 1 MSI mode. Performance may be impacted.\n"); } else if (ret < 0) { return ret; } mhi_irq = pci_irq_vector(pdev, 0); if (mhi_irq < 0) return mhi_irq; for (i = 0; i < qdev->num_dbc; ++i) { ret = devm_request_threaded_irq(&pdev->dev, pci_irq_vector(pdev, qdev->single_msi ? 0 : i + 1), dbc_irq_handler, dbc_irq_threaded_fn, IRQF_SHARED, "qaic_dbc", &qdev->dbc[i]); if (ret) return ret; if (datapath_polling) { qdev->dbc[i].irq = pci_irq_vector(pdev, qdev->single_msi ? 0 : i + 1); if (!qdev->single_msi) disable_irq_nosync(qdev->dbc[i].irq); INIT_WORK(&qdev->dbc[i].poll_work, irq_polling_work); } } return mhi_irq; } static int qaic_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id) { struct qaic_device *qdev; int mhi_irq; int ret; int i; qdev = create_qdev(pdev, id); if (!qdev) return -ENOMEM; ret = init_pci(qdev, pdev); if (ret) return ret; for (i = 0; i < qdev->num_dbc; ++i) qdev->dbc[i].dbc_base = qdev->bar_2 + QAIC_DBC_OFF(i); mhi_irq = init_msi(qdev, pdev); if (mhi_irq < 0) return mhi_irq; ret = qaic_create_drm_device(qdev, QAIC_NO_PARTITION); if (ret) return ret; qdev->mhi_cntrl = qaic_mhi_register_controller(pdev, qdev->bar_0, mhi_irq, qdev->single_msi); if (IS_ERR(qdev->mhi_cntrl)) { ret = PTR_ERR(qdev->mhi_cntrl); qaic_destroy_drm_device(qdev, QAIC_NO_PARTITION); return ret; } return 0; } static void qaic_pci_remove(struct pci_dev *pdev) { struct qaic_device *qdev = pci_get_drvdata(pdev); if (!qdev) return; qaic_dev_reset_clean_local_state(qdev); qaic_mhi_free_controller(qdev->mhi_cntrl, link_up); qaic_destroy_drm_device(qdev, QAIC_NO_PARTITION); } static void qaic_pci_shutdown(struct pci_dev *pdev) { /* see qaic_exit for what link_up is doing */ link_up = true; qaic_pci_remove(pdev); } static pci_ers_result_t qaic_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t error) { return PCI_ERS_RESULT_NEED_RESET; } static void qaic_pci_reset_prepare(struct pci_dev *pdev) { struct qaic_device *qdev = pci_get_drvdata(pdev); qaic_notify_reset(qdev); qaic_mhi_start_reset(qdev->mhi_cntrl); qaic_dev_reset_clean_local_state(qdev); } static void qaic_pci_reset_done(struct pci_dev *pdev) { struct qaic_device *qdev = pci_get_drvdata(pdev); qaic_mhi_reset_done(qdev->mhi_cntrl); } static const struct mhi_device_id qaic_mhi_match_table[] = { { .chan = "QAIC_CONTROL", }, {}, }; static struct mhi_driver qaic_mhi_driver = { .id_table = qaic_mhi_match_table, .remove = qaic_mhi_remove, .probe = qaic_mhi_probe, .ul_xfer_cb = qaic_mhi_ul_xfer_cb, .dl_xfer_cb = qaic_mhi_dl_xfer_cb, .driver = { .name = "qaic_mhi", }, }; static const struct pci_device_id qaic_ids[] = { { PCI_DEVICE(PCI_VENDOR_ID_QCOM, PCI_DEV_AIC100), }, { } }; MODULE_DEVICE_TABLE(pci, qaic_ids); static const struct pci_error_handlers qaic_pci_err_handler = { .error_detected = qaic_pci_error_detected, .reset_prepare = qaic_pci_reset_prepare, .reset_done = qaic_pci_reset_done, }; static struct pci_driver qaic_pci_driver = { .name = QAIC_NAME, .id_table = qaic_ids, .probe = qaic_pci_probe, .remove = qaic_pci_remove, .shutdown = qaic_pci_shutdown, .err_handler = &qaic_pci_err_handler, }; static int __init qaic_init(void) { int ret; ret = pci_register_driver(&qaic_pci_driver); if (ret) { pr_debug("qaic: pci_register_driver failed %d\n", ret); return ret; } ret = mhi_driver_register(&qaic_mhi_driver); if (ret) { pr_debug("qaic: mhi_driver_register failed %d\n", ret); goto free_pci; } ret = qaic_timesync_init(); if (ret) pr_debug("qaic: qaic_timesync_init failed %d\n", ret); return 0; free_pci: pci_unregister_driver(&qaic_pci_driver); return ret; } static void __exit qaic_exit(void) { /* * We assume that qaic_pci_remove() is called due to a hotplug event * which would mean that the link is down, and thus * qaic_mhi_free_controller() should not try to access the device during * cleanup. * We call pci_unregister_driver() below, which also triggers * qaic_pci_remove(), but since this is module exit, we expect the link * to the device to be up, in which case qaic_mhi_free_controller() * should try to access the device during cleanup to put the device in * a sane state. * For that reason, we set link_up here to let qaic_mhi_free_controller * know the expected link state. Since the module is going to be * removed at the end of this, we don't need to worry about * reinitializing the link_up state after the cleanup is done. */ link_up = true; qaic_timesync_deinit(); mhi_driver_unregister(&qaic_mhi_driver); pci_unregister_driver(&qaic_pci_driver); } module_init(qaic_init); module_exit(qaic_exit); MODULE_AUTHOR(QAIC_DESC " Kernel Driver Team"); MODULE_DESCRIPTION(QAIC_DESC " Accel Driver"); MODULE_LICENSE("GPL"); |