Loading...
1/*
2 * Copyright 2015 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#include <linux/firmware.h>
24#include <linux/module.h>
25
26#include "amdgpu.h"
27#include "amdgpu_ih.h"
28#include "amdgpu_gfx.h"
29#include "amdgpu_ucode.h"
30#include "clearstate_si.h"
31#include "bif/bif_3_0_d.h"
32#include "bif/bif_3_0_sh_mask.h"
33#include "oss/oss_1_0_d.h"
34#include "oss/oss_1_0_sh_mask.h"
35#include "gca/gfx_6_0_d.h"
36#include "gca/gfx_6_0_sh_mask.h"
37#include "gmc/gmc_6_0_d.h"
38#include "gmc/gmc_6_0_sh_mask.h"
39#include "dce/dce_6_0_d.h"
40#include "dce/dce_6_0_sh_mask.h"
41#include "gca/gfx_7_2_enum.h"
42#include "si_enums.h"
43#include "si.h"
44
45static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev);
46static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev);
47static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev);
48
49MODULE_FIRMWARE("amdgpu/tahiti_pfp.bin");
50MODULE_FIRMWARE("amdgpu/tahiti_me.bin");
51MODULE_FIRMWARE("amdgpu/tahiti_ce.bin");
52MODULE_FIRMWARE("amdgpu/tahiti_rlc.bin");
53
54MODULE_FIRMWARE("amdgpu/pitcairn_pfp.bin");
55MODULE_FIRMWARE("amdgpu/pitcairn_me.bin");
56MODULE_FIRMWARE("amdgpu/pitcairn_ce.bin");
57MODULE_FIRMWARE("amdgpu/pitcairn_rlc.bin");
58
59MODULE_FIRMWARE("amdgpu/verde_pfp.bin");
60MODULE_FIRMWARE("amdgpu/verde_me.bin");
61MODULE_FIRMWARE("amdgpu/verde_ce.bin");
62MODULE_FIRMWARE("amdgpu/verde_rlc.bin");
63
64MODULE_FIRMWARE("amdgpu/oland_pfp.bin");
65MODULE_FIRMWARE("amdgpu/oland_me.bin");
66MODULE_FIRMWARE("amdgpu/oland_ce.bin");
67MODULE_FIRMWARE("amdgpu/oland_rlc.bin");
68
69MODULE_FIRMWARE("amdgpu/hainan_pfp.bin");
70MODULE_FIRMWARE("amdgpu/hainan_me.bin");
71MODULE_FIRMWARE("amdgpu/hainan_ce.bin");
72MODULE_FIRMWARE("amdgpu/hainan_rlc.bin");
73
74static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev);
75static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
76//static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev);
77static void gfx_v6_0_init_pg(struct amdgpu_device *adev);
78
79#define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
80#define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
81#define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
82#define MICRO_TILE_MODE(x) ((x) << 0)
83#define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
84#define BANK_WIDTH(x) ((x) << 14)
85#define BANK_HEIGHT(x) ((x) << 16)
86#define MACRO_TILE_ASPECT(x) ((x) << 18)
87#define NUM_BANKS(x) ((x) << 20)
88
89static const u32 verde_rlc_save_restore_register_list[] =
90{
91 (0x8000 << 16) | (0x98f4 >> 2),
92 0x00000000,
93 (0x8040 << 16) | (0x98f4 >> 2),
94 0x00000000,
95 (0x8000 << 16) | (0xe80 >> 2),
96 0x00000000,
97 (0x8040 << 16) | (0xe80 >> 2),
98 0x00000000,
99 (0x8000 << 16) | (0x89bc >> 2),
100 0x00000000,
101 (0x8040 << 16) | (0x89bc >> 2),
102 0x00000000,
103 (0x8000 << 16) | (0x8c1c >> 2),
104 0x00000000,
105 (0x8040 << 16) | (0x8c1c >> 2),
106 0x00000000,
107 (0x9c00 << 16) | (0x98f0 >> 2),
108 0x00000000,
109 (0x9c00 << 16) | (0xe7c >> 2),
110 0x00000000,
111 (0x8000 << 16) | (0x9148 >> 2),
112 0x00000000,
113 (0x8040 << 16) | (0x9148 >> 2),
114 0x00000000,
115 (0x9c00 << 16) | (0x9150 >> 2),
116 0x00000000,
117 (0x9c00 << 16) | (0x897c >> 2),
118 0x00000000,
119 (0x9c00 << 16) | (0x8d8c >> 2),
120 0x00000000,
121 (0x9c00 << 16) | (0xac54 >> 2),
122 0X00000000,
123 0x3,
124 (0x9c00 << 16) | (0x98f8 >> 2),
125 0x00000000,
126 (0x9c00 << 16) | (0x9910 >> 2),
127 0x00000000,
128 (0x9c00 << 16) | (0x9914 >> 2),
129 0x00000000,
130 (0x9c00 << 16) | (0x9918 >> 2),
131 0x00000000,
132 (0x9c00 << 16) | (0x991c >> 2),
133 0x00000000,
134 (0x9c00 << 16) | (0x9920 >> 2),
135 0x00000000,
136 (0x9c00 << 16) | (0x9924 >> 2),
137 0x00000000,
138 (0x9c00 << 16) | (0x9928 >> 2),
139 0x00000000,
140 (0x9c00 << 16) | (0x992c >> 2),
141 0x00000000,
142 (0x9c00 << 16) | (0x9930 >> 2),
143 0x00000000,
144 (0x9c00 << 16) | (0x9934 >> 2),
145 0x00000000,
146 (0x9c00 << 16) | (0x9938 >> 2),
147 0x00000000,
148 (0x9c00 << 16) | (0x993c >> 2),
149 0x00000000,
150 (0x9c00 << 16) | (0x9940 >> 2),
151 0x00000000,
152 (0x9c00 << 16) | (0x9944 >> 2),
153 0x00000000,
154 (0x9c00 << 16) | (0x9948 >> 2),
155 0x00000000,
156 (0x9c00 << 16) | (0x994c >> 2),
157 0x00000000,
158 (0x9c00 << 16) | (0x9950 >> 2),
159 0x00000000,
160 (0x9c00 << 16) | (0x9954 >> 2),
161 0x00000000,
162 (0x9c00 << 16) | (0x9958 >> 2),
163 0x00000000,
164 (0x9c00 << 16) | (0x995c >> 2),
165 0x00000000,
166 (0x9c00 << 16) | (0x9960 >> 2),
167 0x00000000,
168 (0x9c00 << 16) | (0x9964 >> 2),
169 0x00000000,
170 (0x9c00 << 16) | (0x9968 >> 2),
171 0x00000000,
172 (0x9c00 << 16) | (0x996c >> 2),
173 0x00000000,
174 (0x9c00 << 16) | (0x9970 >> 2),
175 0x00000000,
176 (0x9c00 << 16) | (0x9974 >> 2),
177 0x00000000,
178 (0x9c00 << 16) | (0x9978 >> 2),
179 0x00000000,
180 (0x9c00 << 16) | (0x997c >> 2),
181 0x00000000,
182 (0x9c00 << 16) | (0x9980 >> 2),
183 0x00000000,
184 (0x9c00 << 16) | (0x9984 >> 2),
185 0x00000000,
186 (0x9c00 << 16) | (0x9988 >> 2),
187 0x00000000,
188 (0x9c00 << 16) | (0x998c >> 2),
189 0x00000000,
190 (0x9c00 << 16) | (0x8c00 >> 2),
191 0x00000000,
192 (0x9c00 << 16) | (0x8c14 >> 2),
193 0x00000000,
194 (0x9c00 << 16) | (0x8c04 >> 2),
195 0x00000000,
196 (0x9c00 << 16) | (0x8c08 >> 2),
197 0x00000000,
198 (0x8000 << 16) | (0x9b7c >> 2),
199 0x00000000,
200 (0x8040 << 16) | (0x9b7c >> 2),
201 0x00000000,
202 (0x8000 << 16) | (0xe84 >> 2),
203 0x00000000,
204 (0x8040 << 16) | (0xe84 >> 2),
205 0x00000000,
206 (0x8000 << 16) | (0x89c0 >> 2),
207 0x00000000,
208 (0x8040 << 16) | (0x89c0 >> 2),
209 0x00000000,
210 (0x8000 << 16) | (0x914c >> 2),
211 0x00000000,
212 (0x8040 << 16) | (0x914c >> 2),
213 0x00000000,
214 (0x8000 << 16) | (0x8c20 >> 2),
215 0x00000000,
216 (0x8040 << 16) | (0x8c20 >> 2),
217 0x00000000,
218 (0x8000 << 16) | (0x9354 >> 2),
219 0x00000000,
220 (0x8040 << 16) | (0x9354 >> 2),
221 0x00000000,
222 (0x9c00 << 16) | (0x9060 >> 2),
223 0x00000000,
224 (0x9c00 << 16) | (0x9364 >> 2),
225 0x00000000,
226 (0x9c00 << 16) | (0x9100 >> 2),
227 0x00000000,
228 (0x9c00 << 16) | (0x913c >> 2),
229 0x00000000,
230 (0x8000 << 16) | (0x90e0 >> 2),
231 0x00000000,
232 (0x8000 << 16) | (0x90e4 >> 2),
233 0x00000000,
234 (0x8000 << 16) | (0x90e8 >> 2),
235 0x00000000,
236 (0x8040 << 16) | (0x90e0 >> 2),
237 0x00000000,
238 (0x8040 << 16) | (0x90e4 >> 2),
239 0x00000000,
240 (0x8040 << 16) | (0x90e8 >> 2),
241 0x00000000,
242 (0x9c00 << 16) | (0x8bcc >> 2),
243 0x00000000,
244 (0x9c00 << 16) | (0x8b24 >> 2),
245 0x00000000,
246 (0x9c00 << 16) | (0x88c4 >> 2),
247 0x00000000,
248 (0x9c00 << 16) | (0x8e50 >> 2),
249 0x00000000,
250 (0x9c00 << 16) | (0x8c0c >> 2),
251 0x00000000,
252 (0x9c00 << 16) | (0x8e58 >> 2),
253 0x00000000,
254 (0x9c00 << 16) | (0x8e5c >> 2),
255 0x00000000,
256 (0x9c00 << 16) | (0x9508 >> 2),
257 0x00000000,
258 (0x9c00 << 16) | (0x950c >> 2),
259 0x00000000,
260 (0x9c00 << 16) | (0x9494 >> 2),
261 0x00000000,
262 (0x9c00 << 16) | (0xac0c >> 2),
263 0x00000000,
264 (0x9c00 << 16) | (0xac10 >> 2),
265 0x00000000,
266 (0x9c00 << 16) | (0xac14 >> 2),
267 0x00000000,
268 (0x9c00 << 16) | (0xae00 >> 2),
269 0x00000000,
270 (0x9c00 << 16) | (0xac08 >> 2),
271 0x00000000,
272 (0x9c00 << 16) | (0x88d4 >> 2),
273 0x00000000,
274 (0x9c00 << 16) | (0x88c8 >> 2),
275 0x00000000,
276 (0x9c00 << 16) | (0x88cc >> 2),
277 0x00000000,
278 (0x9c00 << 16) | (0x89b0 >> 2),
279 0x00000000,
280 (0x9c00 << 16) | (0x8b10 >> 2),
281 0x00000000,
282 (0x9c00 << 16) | (0x8a14 >> 2),
283 0x00000000,
284 (0x9c00 << 16) | (0x9830 >> 2),
285 0x00000000,
286 (0x9c00 << 16) | (0x9834 >> 2),
287 0x00000000,
288 (0x9c00 << 16) | (0x9838 >> 2),
289 0x00000000,
290 (0x9c00 << 16) | (0x9a10 >> 2),
291 0x00000000,
292 (0x8000 << 16) | (0x9870 >> 2),
293 0x00000000,
294 (0x8000 << 16) | (0x9874 >> 2),
295 0x00000000,
296 (0x8001 << 16) | (0x9870 >> 2),
297 0x00000000,
298 (0x8001 << 16) | (0x9874 >> 2),
299 0x00000000,
300 (0x8040 << 16) | (0x9870 >> 2),
301 0x00000000,
302 (0x8040 << 16) | (0x9874 >> 2),
303 0x00000000,
304 (0x8041 << 16) | (0x9870 >> 2),
305 0x00000000,
306 (0x8041 << 16) | (0x9874 >> 2),
307 0x00000000,
308 0x00000000
309};
310
311static int gfx_v6_0_init_microcode(struct amdgpu_device *adev)
312{
313 const char *chip_name;
314 char fw_name[30];
315 int err;
316 const struct gfx_firmware_header_v1_0 *cp_hdr;
317 const struct rlc_firmware_header_v1_0 *rlc_hdr;
318
319 DRM_DEBUG("\n");
320
321 switch (adev->asic_type) {
322 case CHIP_TAHITI:
323 chip_name = "tahiti";
324 break;
325 case CHIP_PITCAIRN:
326 chip_name = "pitcairn";
327 break;
328 case CHIP_VERDE:
329 chip_name = "verde";
330 break;
331 case CHIP_OLAND:
332 chip_name = "oland";
333 break;
334 case CHIP_HAINAN:
335 chip_name = "hainan";
336 break;
337 default: BUG();
338 }
339
340 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
341 err = amdgpu_ucode_request(adev, &adev->gfx.pfp_fw, fw_name);
342 if (err)
343 goto out;
344 cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
345 adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
346 adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
347
348 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
349 err = amdgpu_ucode_request(adev, &adev->gfx.me_fw, fw_name);
350 if (err)
351 goto out;
352 cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
353 adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
354 adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
355
356 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
357 err = amdgpu_ucode_request(adev, &adev->gfx.ce_fw, fw_name);
358 if (err)
359 goto out;
360 cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
361 adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
362 adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
363
364 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
365 err = amdgpu_ucode_request(adev, &adev->gfx.rlc_fw, fw_name);
366 if (err)
367 goto out;
368 rlc_hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
369 adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
370 adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
371
372out:
373 if (err) {
374 pr_err("gfx6: Failed to load firmware \"%s\"\n", fw_name);
375 amdgpu_ucode_release(&adev->gfx.pfp_fw);
376 amdgpu_ucode_release(&adev->gfx.me_fw);
377 amdgpu_ucode_release(&adev->gfx.ce_fw);
378 amdgpu_ucode_release(&adev->gfx.rlc_fw);
379 }
380 return err;
381}
382
383static void gfx_v6_0_tiling_mode_table_init(struct amdgpu_device *adev)
384{
385 const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
386 u32 reg_offset, split_equal_to_row_size, *tilemode;
387
388 memset(adev->gfx.config.tile_mode_array, 0, sizeof(adev->gfx.config.tile_mode_array));
389 tilemode = adev->gfx.config.tile_mode_array;
390
391 switch (adev->gfx.config.mem_row_size_in_kb) {
392 case 1:
393 split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
394 break;
395 case 2:
396 default:
397 split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
398 break;
399 case 4:
400 split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
401 break;
402 }
403
404 if (adev->asic_type == CHIP_VERDE) {
405 tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
406 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
407 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
408 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
409 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
410 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
411 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
412 NUM_BANKS(ADDR_SURF_16_BANK);
413 tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
414 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
415 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
416 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
417 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
418 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
419 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
420 NUM_BANKS(ADDR_SURF_16_BANK);
421 tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
422 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
423 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
424 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
425 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
426 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
427 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
428 NUM_BANKS(ADDR_SURF_16_BANK);
429 tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
430 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
431 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
432 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
433 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
434 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
435 NUM_BANKS(ADDR_SURF_8_BANK) |
436 TILE_SPLIT(split_equal_to_row_size);
437 tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
438 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
439 PIPE_CONFIG(ADDR_SURF_P4_8x16);
440 tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
441 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
442 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
443 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
444 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
445 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
446 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
447 NUM_BANKS(ADDR_SURF_4_BANK);
448 tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
449 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
450 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
451 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
452 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
453 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
454 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
455 NUM_BANKS(ADDR_SURF_4_BANK);
456 tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
457 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
458 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
459 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
460 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
461 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
462 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
463 NUM_BANKS(ADDR_SURF_2_BANK);
464 tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
465 tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
466 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
467 PIPE_CONFIG(ADDR_SURF_P4_8x16);
468 tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
469 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
470 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
471 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
472 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
473 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
474 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
475 NUM_BANKS(ADDR_SURF_16_BANK);
476 tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
477 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
478 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
479 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
480 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
481 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
482 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
483 NUM_BANKS(ADDR_SURF_16_BANK);
484 tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
485 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
486 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
487 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
488 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
489 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
490 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
491 NUM_BANKS(ADDR_SURF_16_BANK);
492 tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
493 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
494 PIPE_CONFIG(ADDR_SURF_P4_8x16);
495 tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
496 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
497 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
498 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
499 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
500 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
501 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
502 NUM_BANKS(ADDR_SURF_16_BANK);
503 tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
504 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
505 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
506 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
507 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
508 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
509 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
510 NUM_BANKS(ADDR_SURF_16_BANK);
511 tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
512 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
513 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
514 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
515 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
516 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
517 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
518 NUM_BANKS(ADDR_SURF_16_BANK);
519 tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
520 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
521 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
522 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
523 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
524 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
525 NUM_BANKS(ADDR_SURF_16_BANK) |
526 TILE_SPLIT(split_equal_to_row_size);
527 tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
528 ARRAY_MODE(ARRAY_1D_TILED_THICK) |
529 PIPE_CONFIG(ADDR_SURF_P4_8x16);
530 tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
531 ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
532 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
533 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
534 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
535 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
536 NUM_BANKS(ADDR_SURF_16_BANK) |
537 TILE_SPLIT(split_equal_to_row_size);
538 tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
539 ARRAY_MODE(ARRAY_2D_TILED_THICK) |
540 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
541 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
542 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
543 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
544 NUM_BANKS(ADDR_SURF_16_BANK) |
545 TILE_SPLIT(split_equal_to_row_size);
546 tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
547 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
548 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
549 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
550 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
551 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
552 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
553 NUM_BANKS(ADDR_SURF_8_BANK);
554 tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
555 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
556 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
557 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
558 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
559 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
560 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
561 NUM_BANKS(ADDR_SURF_8_BANK);
562 tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
563 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
564 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
565 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
566 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
567 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
568 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
569 NUM_BANKS(ADDR_SURF_4_BANK);
570 tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
571 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
572 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
573 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
574 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
575 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
576 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
577 NUM_BANKS(ADDR_SURF_4_BANK);
578 tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
579 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
580 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
581 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
582 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
583 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
584 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
585 NUM_BANKS(ADDR_SURF_2_BANK);
586 tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
587 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
588 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
589 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
590 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
591 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
592 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
593 NUM_BANKS(ADDR_SURF_2_BANK);
594 tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
595 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
596 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
597 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
598 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
599 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
600 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
601 NUM_BANKS(ADDR_SURF_2_BANK);
602 tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
603 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
604 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
605 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
606 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
607 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
608 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
609 NUM_BANKS(ADDR_SURF_2_BANK);
610 tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
611 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
612 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
613 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
614 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
615 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
616 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
617 NUM_BANKS(ADDR_SURF_2_BANK);
618 tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
619 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
620 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
621 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
622 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
623 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
624 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
625 NUM_BANKS(ADDR_SURF_2_BANK);
626 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
627 WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
628 } else if (adev->asic_type == CHIP_OLAND) {
629 tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
630 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
631 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
632 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
633 NUM_BANKS(ADDR_SURF_16_BANK) |
634 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
635 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
636 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
637 tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
638 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
639 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
640 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
641 NUM_BANKS(ADDR_SURF_16_BANK) |
642 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
643 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
644 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
645 tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
646 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
647 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
648 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
649 NUM_BANKS(ADDR_SURF_16_BANK) |
650 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
651 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
652 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
653 tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
654 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
655 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
656 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
657 NUM_BANKS(ADDR_SURF_16_BANK) |
658 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
659 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
660 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
661 tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
662 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
663 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
664 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
665 NUM_BANKS(ADDR_SURF_16_BANK) |
666 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
667 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
668 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
669 tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
670 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
671 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
672 TILE_SPLIT(split_equal_to_row_size) |
673 NUM_BANKS(ADDR_SURF_16_BANK) |
674 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
675 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
676 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
677 tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
678 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
679 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
680 TILE_SPLIT(split_equal_to_row_size) |
681 NUM_BANKS(ADDR_SURF_16_BANK) |
682 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
683 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
684 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
685 tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
686 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
687 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
688 TILE_SPLIT(split_equal_to_row_size) |
689 NUM_BANKS(ADDR_SURF_16_BANK) |
690 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
691 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
692 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
693 tilemode[8] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
694 ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
695 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
696 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
697 NUM_BANKS(ADDR_SURF_16_BANK) |
698 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
699 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
700 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
701 tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
702 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
703 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
704 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
705 NUM_BANKS(ADDR_SURF_16_BANK) |
706 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
707 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
708 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
709 tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
710 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
711 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
712 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
713 NUM_BANKS(ADDR_SURF_16_BANK) |
714 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
715 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
716 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
717 tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
718 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
719 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
720 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
721 NUM_BANKS(ADDR_SURF_16_BANK) |
722 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
723 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
724 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
725 tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
726 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
727 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
728 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
729 NUM_BANKS(ADDR_SURF_16_BANK) |
730 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
731 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
732 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
733 tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
734 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
735 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
736 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
737 NUM_BANKS(ADDR_SURF_16_BANK) |
738 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
739 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
740 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
741 tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
742 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
743 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
744 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
745 NUM_BANKS(ADDR_SURF_16_BANK) |
746 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
747 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
748 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
749 tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
750 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
751 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
752 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
753 NUM_BANKS(ADDR_SURF_16_BANK) |
754 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
755 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
756 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
757 tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
758 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
759 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
760 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
761 NUM_BANKS(ADDR_SURF_16_BANK) |
762 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
763 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
764 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
765 tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
766 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
767 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
768 TILE_SPLIT(split_equal_to_row_size) |
769 NUM_BANKS(ADDR_SURF_16_BANK) |
770 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
771 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
772 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
773 tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
774 ARRAY_MODE(ARRAY_1D_TILED_THICK) |
775 PIPE_CONFIG(ADDR_SURF_P4_8x16);
776 tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
777 ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
778 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
779 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
780 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
781 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
782 NUM_BANKS(ADDR_SURF_16_BANK) |
783 TILE_SPLIT(split_equal_to_row_size);
784 tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
785 ARRAY_MODE(ARRAY_2D_TILED_THICK) |
786 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
787 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
788 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
789 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
790 NUM_BANKS(ADDR_SURF_16_BANK) |
791 TILE_SPLIT(split_equal_to_row_size);
792 tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
793 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
794 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
795 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
796 NUM_BANKS(ADDR_SURF_16_BANK) |
797 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
798 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
799 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
800 tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
801 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
802 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
803 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
804 NUM_BANKS(ADDR_SURF_16_BANK) |
805 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
806 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
807 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
808 tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
809 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
810 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
811 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
812 NUM_BANKS(ADDR_SURF_16_BANK) |
813 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
814 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
815 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
816 tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
817 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
818 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
819 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
820 NUM_BANKS(ADDR_SURF_16_BANK) |
821 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
822 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
823 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
824 tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
825 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
826 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
827 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
828 NUM_BANKS(ADDR_SURF_8_BANK) |
829 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
830 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
831 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1);
832 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
833 WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
834 } else if (adev->asic_type == CHIP_HAINAN) {
835 tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
836 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
837 PIPE_CONFIG(ADDR_SURF_P2) |
838 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
839 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
840 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
841 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
842 NUM_BANKS(ADDR_SURF_16_BANK);
843 tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
844 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
845 PIPE_CONFIG(ADDR_SURF_P2) |
846 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
847 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
848 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
849 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
850 NUM_BANKS(ADDR_SURF_16_BANK);
851 tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
852 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
853 PIPE_CONFIG(ADDR_SURF_P2) |
854 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
855 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
856 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
857 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
858 NUM_BANKS(ADDR_SURF_16_BANK);
859 tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
860 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
861 PIPE_CONFIG(ADDR_SURF_P2) |
862 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
863 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
864 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
865 NUM_BANKS(ADDR_SURF_8_BANK) |
866 TILE_SPLIT(split_equal_to_row_size);
867 tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
868 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
869 PIPE_CONFIG(ADDR_SURF_P2);
870 tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
871 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
872 PIPE_CONFIG(ADDR_SURF_P2) |
873 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
874 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
875 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
876 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
877 NUM_BANKS(ADDR_SURF_8_BANK);
878 tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
879 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
880 PIPE_CONFIG(ADDR_SURF_P2) |
881 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
882 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
883 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
884 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
885 NUM_BANKS(ADDR_SURF_8_BANK);
886 tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
887 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
888 PIPE_CONFIG(ADDR_SURF_P2) |
889 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
890 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
891 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
892 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
893 NUM_BANKS(ADDR_SURF_4_BANK);
894 tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
895 tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
896 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
897 PIPE_CONFIG(ADDR_SURF_P2);
898 tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
899 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
900 PIPE_CONFIG(ADDR_SURF_P2) |
901 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
902 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
903 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
904 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
905 NUM_BANKS(ADDR_SURF_16_BANK);
906 tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
907 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
908 PIPE_CONFIG(ADDR_SURF_P2) |
909 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
910 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
911 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
912 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
913 NUM_BANKS(ADDR_SURF_16_BANK);
914 tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
915 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
916 PIPE_CONFIG(ADDR_SURF_P2) |
917 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
918 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
919 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
920 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
921 NUM_BANKS(ADDR_SURF_16_BANK);
922 tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
923 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
924 PIPE_CONFIG(ADDR_SURF_P2);
925 tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
926 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
927 PIPE_CONFIG(ADDR_SURF_P2) |
928 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
929 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
930 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
931 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
932 NUM_BANKS(ADDR_SURF_16_BANK);
933 tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
934 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
935 PIPE_CONFIG(ADDR_SURF_P2) |
936 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
937 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
938 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
939 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
940 NUM_BANKS(ADDR_SURF_16_BANK);
941 tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
942 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
943 PIPE_CONFIG(ADDR_SURF_P2) |
944 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
945 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
946 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
947 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
948 NUM_BANKS(ADDR_SURF_16_BANK);
949 tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
950 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
951 PIPE_CONFIG(ADDR_SURF_P2) |
952 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
953 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
954 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
955 NUM_BANKS(ADDR_SURF_16_BANK) |
956 TILE_SPLIT(split_equal_to_row_size);
957 tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
958 ARRAY_MODE(ARRAY_1D_TILED_THICK) |
959 PIPE_CONFIG(ADDR_SURF_P2);
960 tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
961 ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
962 PIPE_CONFIG(ADDR_SURF_P2) |
963 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
964 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
965 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
966 NUM_BANKS(ADDR_SURF_16_BANK) |
967 TILE_SPLIT(split_equal_to_row_size);
968 tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
969 ARRAY_MODE(ARRAY_2D_TILED_THICK) |
970 PIPE_CONFIG(ADDR_SURF_P2) |
971 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
972 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
973 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
974 NUM_BANKS(ADDR_SURF_16_BANK) |
975 TILE_SPLIT(split_equal_to_row_size);
976 tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
977 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
978 PIPE_CONFIG(ADDR_SURF_P2) |
979 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
980 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
981 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
982 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
983 NUM_BANKS(ADDR_SURF_8_BANK);
984 tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
985 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
986 PIPE_CONFIG(ADDR_SURF_P2) |
987 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
988 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
989 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
990 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
991 NUM_BANKS(ADDR_SURF_8_BANK);
992 tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
993 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
994 PIPE_CONFIG(ADDR_SURF_P2) |
995 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
996 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
997 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
998 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
999 NUM_BANKS(ADDR_SURF_8_BANK);
1000 tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1001 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1002 PIPE_CONFIG(ADDR_SURF_P2) |
1003 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1004 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1005 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1006 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1007 NUM_BANKS(ADDR_SURF_8_BANK);
1008 tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1009 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1010 PIPE_CONFIG(ADDR_SURF_P2) |
1011 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1012 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1013 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1014 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1015 NUM_BANKS(ADDR_SURF_4_BANK);
1016 tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1017 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1018 PIPE_CONFIG(ADDR_SURF_P2) |
1019 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1020 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1021 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1022 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1023 NUM_BANKS(ADDR_SURF_4_BANK);
1024 tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1025 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1026 PIPE_CONFIG(ADDR_SURF_P2) |
1027 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1028 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1029 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1030 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1031 NUM_BANKS(ADDR_SURF_4_BANK);
1032 tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1033 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1034 PIPE_CONFIG(ADDR_SURF_P2) |
1035 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1036 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1037 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1038 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1039 NUM_BANKS(ADDR_SURF_4_BANK);
1040 tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1041 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1042 PIPE_CONFIG(ADDR_SURF_P2) |
1043 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1044 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1045 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1046 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1047 NUM_BANKS(ADDR_SURF_4_BANK);
1048 tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1049 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1050 PIPE_CONFIG(ADDR_SURF_P2) |
1051 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
1052 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1053 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1054 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1055 NUM_BANKS(ADDR_SURF_4_BANK);
1056 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
1057 WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
1058 } else if ((adev->asic_type == CHIP_TAHITI) || (adev->asic_type == CHIP_PITCAIRN)) {
1059 tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1060 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1061 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1062 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
1063 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1064 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1065 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1066 NUM_BANKS(ADDR_SURF_16_BANK);
1067 tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1068 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1069 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1070 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
1071 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1072 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1073 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1074 NUM_BANKS(ADDR_SURF_16_BANK);
1075 tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1076 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1077 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1078 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1079 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1080 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1081 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1082 NUM_BANKS(ADDR_SURF_16_BANK);
1083 tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1084 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1085 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1086 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1087 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1088 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1089 NUM_BANKS(ADDR_SURF_4_BANK) |
1090 TILE_SPLIT(split_equal_to_row_size);
1091 tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1092 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1093 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
1094 tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1095 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1096 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1097 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1098 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1099 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1100 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1101 NUM_BANKS(ADDR_SURF_2_BANK);
1102 tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1103 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1104 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1105 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1106 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1107 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
1108 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1109 NUM_BANKS(ADDR_SURF_2_BANK);
1110 tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1111 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1112 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1113 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1114 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1115 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1116 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1117 NUM_BANKS(ADDR_SURF_2_BANK);
1118 tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
1119 tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
1120 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1121 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
1122 tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
1123 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1124 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1125 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1126 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1127 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1128 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1129 NUM_BANKS(ADDR_SURF_16_BANK);
1130 tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
1131 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1132 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1133 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1134 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1135 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1136 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1137 NUM_BANKS(ADDR_SURF_16_BANK);
1138 tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
1139 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1140 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1141 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1142 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1143 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1144 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1145 NUM_BANKS(ADDR_SURF_16_BANK);
1146 tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1147 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1148 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
1149 tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1150 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1151 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1152 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1153 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1154 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1155 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1156 NUM_BANKS(ADDR_SURF_16_BANK);
1157 tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1158 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1159 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1160 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1161 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1162 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1163 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1164 NUM_BANKS(ADDR_SURF_16_BANK);
1165 tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1166 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1167 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1168 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1169 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1170 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1171 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1172 NUM_BANKS(ADDR_SURF_16_BANK);
1173 tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1174 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1175 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1176 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1177 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1178 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1179 NUM_BANKS(ADDR_SURF_16_BANK) |
1180 TILE_SPLIT(split_equal_to_row_size);
1181 tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1182 ARRAY_MODE(ARRAY_1D_TILED_THICK) |
1183 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
1184 tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1185 ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
1186 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1187 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1188 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1189 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1190 NUM_BANKS(ADDR_SURF_16_BANK) |
1191 TILE_SPLIT(split_equal_to_row_size);
1192 tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1193 ARRAY_MODE(ARRAY_2D_TILED_THICK) |
1194 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1195 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1196 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1197 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1198 NUM_BANKS(ADDR_SURF_16_BANK) |
1199 TILE_SPLIT(split_equal_to_row_size);
1200 tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1201 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1202 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1203 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1204 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1205 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
1206 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1207 NUM_BANKS(ADDR_SURF_4_BANK);
1208 tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1209 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1210 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1211 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1212 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1213 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1214 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1215 NUM_BANKS(ADDR_SURF_4_BANK);
1216 tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1217 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1218 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1219 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1220 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1221 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
1222 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1223 NUM_BANKS(ADDR_SURF_2_BANK);
1224 tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1225 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1226 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1227 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1228 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1229 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1230 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1231 NUM_BANKS(ADDR_SURF_2_BANK);
1232 tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1233 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1234 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1235 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1236 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1237 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1238 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1239 NUM_BANKS(ADDR_SURF_2_BANK);
1240 tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1241 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1242 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1243 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1244 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1245 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1246 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1247 NUM_BANKS(ADDR_SURF_2_BANK);
1248 tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1249 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1250 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1251 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1252 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1253 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1254 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1255 NUM_BANKS(ADDR_SURF_2_BANK);
1256 tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1257 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1258 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1259 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1260 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1261 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1262 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1263 NUM_BANKS(ADDR_SURF_2_BANK);
1264 tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1265 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1266 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1267 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1268 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1269 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1270 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1271 NUM_BANKS(ADDR_SURF_2_BANK);
1272 tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1273 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1274 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1275 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
1276 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1277 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1278 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1279 NUM_BANKS(ADDR_SURF_2_BANK);
1280 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
1281 WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
1282 } else {
1283 DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
1284 }
1285}
1286
1287static void gfx_v6_0_select_se_sh(struct amdgpu_device *adev, u32 se_num,
1288 u32 sh_num, u32 instance, int xcc_id)
1289{
1290 u32 data;
1291
1292 if (instance == 0xffffffff)
1293 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
1294 else
1295 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
1296
1297 if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
1298 data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
1299 GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
1300 else if (se_num == 0xffffffff)
1301 data |= GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK |
1302 (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT);
1303 else if (sh_num == 0xffffffff)
1304 data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
1305 (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
1306 else
1307 data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) |
1308 (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
1309 WREG32(mmGRBM_GFX_INDEX, data);
1310}
1311
1312static u32 gfx_v6_0_get_rb_active_bitmap(struct amdgpu_device *adev)
1313{
1314 u32 data, mask;
1315
1316 data = RREG32(mmCC_RB_BACKEND_DISABLE) |
1317 RREG32(mmGC_USER_RB_BACKEND_DISABLE);
1318
1319 data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
1320
1321 mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se/
1322 adev->gfx.config.max_sh_per_se);
1323
1324 return ~data & mask;
1325}
1326
1327static void gfx_v6_0_raster_config(struct amdgpu_device *adev, u32 *rconf)
1328{
1329 switch (adev->asic_type) {
1330 case CHIP_TAHITI:
1331 case CHIP_PITCAIRN:
1332 *rconf |=
1333 (2 << PA_SC_RASTER_CONFIG__RB_XSEL2__SHIFT) |
1334 (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
1335 (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
1336 (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT) |
1337 (2 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT) |
1338 (2 << PA_SC_RASTER_CONFIG__SE_XSEL__SHIFT) |
1339 (2 << PA_SC_RASTER_CONFIG__SE_YSEL__SHIFT);
1340 break;
1341 case CHIP_VERDE:
1342 *rconf |=
1343 (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
1344 (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
1345 (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT);
1346 break;
1347 case CHIP_OLAND:
1348 *rconf |= (1 << PA_SC_RASTER_CONFIG__RB_YSEL__SHIFT);
1349 break;
1350 case CHIP_HAINAN:
1351 *rconf |= 0x0;
1352 break;
1353 default:
1354 DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
1355 break;
1356 }
1357}
1358
1359static void gfx_v6_0_write_harvested_raster_configs(struct amdgpu_device *adev,
1360 u32 raster_config, unsigned rb_mask,
1361 unsigned num_rb)
1362{
1363 unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
1364 unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
1365 unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
1366 unsigned rb_per_se = num_rb / num_se;
1367 unsigned se_mask[4];
1368 unsigned se;
1369
1370 se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
1371 se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
1372 se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
1373 se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
1374
1375 WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
1376 WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
1377 WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
1378
1379 for (se = 0; se < num_se; se++) {
1380 unsigned raster_config_se = raster_config;
1381 unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
1382 unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
1383 int idx = (se / 2) * 2;
1384
1385 if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
1386 raster_config_se &= ~PA_SC_RASTER_CONFIG__SE_MAP_MASK;
1387
1388 if (!se_mask[idx])
1389 raster_config_se |= RASTER_CONFIG_SE_MAP_3 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
1390 else
1391 raster_config_se |= RASTER_CONFIG_SE_MAP_0 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
1392 }
1393
1394 pkr0_mask &= rb_mask;
1395 pkr1_mask &= rb_mask;
1396 if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
1397 raster_config_se &= ~PA_SC_RASTER_CONFIG__PKR_MAP_MASK;
1398
1399 if (!pkr0_mask)
1400 raster_config_se |= RASTER_CONFIG_PKR_MAP_3 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
1401 else
1402 raster_config_se |= RASTER_CONFIG_PKR_MAP_0 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
1403 }
1404
1405 if (rb_per_se >= 2) {
1406 unsigned rb0_mask = 1 << (se * rb_per_se);
1407 unsigned rb1_mask = rb0_mask << 1;
1408
1409 rb0_mask &= rb_mask;
1410 rb1_mask &= rb_mask;
1411 if (!rb0_mask || !rb1_mask) {
1412 raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR0_MASK;
1413
1414 if (!rb0_mask)
1415 raster_config_se |=
1416 RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
1417 else
1418 raster_config_se |=
1419 RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
1420 }
1421
1422 if (rb_per_se > 2) {
1423 rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
1424 rb1_mask = rb0_mask << 1;
1425 rb0_mask &= rb_mask;
1426 rb1_mask &= rb_mask;
1427 if (!rb0_mask || !rb1_mask) {
1428 raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR1_MASK;
1429
1430 if (!rb0_mask)
1431 raster_config_se |=
1432 RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
1433 else
1434 raster_config_se |=
1435 RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
1436 }
1437 }
1438 }
1439
1440 /* GRBM_GFX_INDEX has a different offset on SI */
1441 gfx_v6_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff, 0);
1442 WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
1443 }
1444
1445 /* GRBM_GFX_INDEX has a different offset on SI */
1446 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
1447}
1448
1449static void gfx_v6_0_setup_rb(struct amdgpu_device *adev)
1450{
1451 int i, j;
1452 u32 data;
1453 u32 raster_config = 0;
1454 u32 active_rbs = 0;
1455 u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
1456 adev->gfx.config.max_sh_per_se;
1457 unsigned num_rb_pipes;
1458
1459 mutex_lock(&adev->grbm_idx_mutex);
1460 for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
1461 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
1462 gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff, 0);
1463 data = gfx_v6_0_get_rb_active_bitmap(adev);
1464 active_rbs |= data <<
1465 ((i * adev->gfx.config.max_sh_per_se + j) *
1466 rb_bitmap_width_per_sh);
1467 }
1468 }
1469 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
1470
1471 adev->gfx.config.backend_enable_mask = active_rbs;
1472 adev->gfx.config.num_rbs = hweight32(active_rbs);
1473
1474 num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
1475 adev->gfx.config.max_shader_engines, 16);
1476
1477 gfx_v6_0_raster_config(adev, &raster_config);
1478
1479 if (!adev->gfx.config.backend_enable_mask ||
1480 adev->gfx.config.num_rbs >= num_rb_pipes)
1481 WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
1482 else
1483 gfx_v6_0_write_harvested_raster_configs(adev, raster_config,
1484 adev->gfx.config.backend_enable_mask,
1485 num_rb_pipes);
1486
1487 /* cache the values for userspace */
1488 for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
1489 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
1490 gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff, 0);
1491 adev->gfx.config.rb_config[i][j].rb_backend_disable =
1492 RREG32(mmCC_RB_BACKEND_DISABLE);
1493 adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
1494 RREG32(mmGC_USER_RB_BACKEND_DISABLE);
1495 adev->gfx.config.rb_config[i][j].raster_config =
1496 RREG32(mmPA_SC_RASTER_CONFIG);
1497 }
1498 }
1499 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
1500 mutex_unlock(&adev->grbm_idx_mutex);
1501}
1502
1503static void gfx_v6_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
1504 u32 bitmap)
1505{
1506 u32 data;
1507
1508 if (!bitmap)
1509 return;
1510
1511 data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
1512 data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
1513
1514 WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
1515}
1516
1517static u32 gfx_v6_0_get_cu_enabled(struct amdgpu_device *adev)
1518{
1519 u32 data, mask;
1520
1521 data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
1522 RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
1523
1524 mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
1525 return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
1526}
1527
1528
1529static void gfx_v6_0_setup_spi(struct amdgpu_device *adev)
1530{
1531 int i, j, k;
1532 u32 data, mask;
1533 u32 active_cu = 0;
1534
1535 mutex_lock(&adev->grbm_idx_mutex);
1536 for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
1537 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
1538 gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff, 0);
1539 data = RREG32(mmSPI_STATIC_THREAD_MGMT_3);
1540 active_cu = gfx_v6_0_get_cu_enabled(adev);
1541
1542 mask = 1;
1543 for (k = 0; k < 16; k++) {
1544 mask <<= k;
1545 if (active_cu & mask) {
1546 data &= ~mask;
1547 WREG32(mmSPI_STATIC_THREAD_MGMT_3, data);
1548 break;
1549 }
1550 }
1551 }
1552 }
1553 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
1554 mutex_unlock(&adev->grbm_idx_mutex);
1555}
1556
1557static void gfx_v6_0_config_init(struct amdgpu_device *adev)
1558{
1559 adev->gfx.config.double_offchip_lds_buf = 0;
1560}
1561
1562static void gfx_v6_0_constants_init(struct amdgpu_device *adev)
1563{
1564 u32 gb_addr_config = 0;
1565 u32 mc_arb_ramcfg;
1566 u32 sx_debug_1;
1567 u32 hdp_host_path_cntl;
1568 u32 tmp;
1569
1570 switch (adev->asic_type) {
1571 case CHIP_TAHITI:
1572 adev->gfx.config.max_shader_engines = 2;
1573 adev->gfx.config.max_tile_pipes = 12;
1574 adev->gfx.config.max_cu_per_sh = 8;
1575 adev->gfx.config.max_sh_per_se = 2;
1576 adev->gfx.config.max_backends_per_se = 4;
1577 adev->gfx.config.max_texture_channel_caches = 12;
1578 adev->gfx.config.max_gprs = 256;
1579 adev->gfx.config.max_gs_threads = 32;
1580 adev->gfx.config.max_hw_contexts = 8;
1581
1582 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1583 adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
1584 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1585 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1586 gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
1587 break;
1588 case CHIP_PITCAIRN:
1589 adev->gfx.config.max_shader_engines = 2;
1590 adev->gfx.config.max_tile_pipes = 8;
1591 adev->gfx.config.max_cu_per_sh = 5;
1592 adev->gfx.config.max_sh_per_se = 2;
1593 adev->gfx.config.max_backends_per_se = 4;
1594 adev->gfx.config.max_texture_channel_caches = 8;
1595 adev->gfx.config.max_gprs = 256;
1596 adev->gfx.config.max_gs_threads = 32;
1597 adev->gfx.config.max_hw_contexts = 8;
1598
1599 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1600 adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
1601 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1602 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1603 gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
1604 break;
1605 case CHIP_VERDE:
1606 adev->gfx.config.max_shader_engines = 1;
1607 adev->gfx.config.max_tile_pipes = 4;
1608 adev->gfx.config.max_cu_per_sh = 5;
1609 adev->gfx.config.max_sh_per_se = 2;
1610 adev->gfx.config.max_backends_per_se = 4;
1611 adev->gfx.config.max_texture_channel_caches = 4;
1612 adev->gfx.config.max_gprs = 256;
1613 adev->gfx.config.max_gs_threads = 32;
1614 adev->gfx.config.max_hw_contexts = 8;
1615
1616 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1617 adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
1618 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1619 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1620 gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
1621 break;
1622 case CHIP_OLAND:
1623 adev->gfx.config.max_shader_engines = 1;
1624 adev->gfx.config.max_tile_pipes = 4;
1625 adev->gfx.config.max_cu_per_sh = 6;
1626 adev->gfx.config.max_sh_per_se = 1;
1627 adev->gfx.config.max_backends_per_se = 2;
1628 adev->gfx.config.max_texture_channel_caches = 4;
1629 adev->gfx.config.max_gprs = 256;
1630 adev->gfx.config.max_gs_threads = 16;
1631 adev->gfx.config.max_hw_contexts = 8;
1632
1633 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1634 adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
1635 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1636 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1637 gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
1638 break;
1639 case CHIP_HAINAN:
1640 adev->gfx.config.max_shader_engines = 1;
1641 adev->gfx.config.max_tile_pipes = 4;
1642 adev->gfx.config.max_cu_per_sh = 5;
1643 adev->gfx.config.max_sh_per_se = 1;
1644 adev->gfx.config.max_backends_per_se = 1;
1645 adev->gfx.config.max_texture_channel_caches = 2;
1646 adev->gfx.config.max_gprs = 256;
1647 adev->gfx.config.max_gs_threads = 16;
1648 adev->gfx.config.max_hw_contexts = 8;
1649
1650 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1651 adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
1652 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1653 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1654 gb_addr_config = HAINAN_GB_ADDR_CONFIG_GOLDEN;
1655 break;
1656 default:
1657 BUG();
1658 break;
1659 }
1660
1661 WREG32(mmGRBM_CNTL, (0xff << GRBM_CNTL__READ_TIMEOUT__SHIFT));
1662 WREG32(mmSRBM_INT_CNTL, 1);
1663 WREG32(mmSRBM_INT_ACK, 1);
1664
1665 WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
1666
1667 adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
1668 mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
1669
1670 adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
1671 adev->gfx.config.mem_max_burst_length_bytes = 256;
1672 tmp = (mc_arb_ramcfg & MC_ARB_RAMCFG__NOOFCOLS_MASK) >> MC_ARB_RAMCFG__NOOFCOLS__SHIFT;
1673 adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
1674 if (adev->gfx.config.mem_row_size_in_kb > 4)
1675 adev->gfx.config.mem_row_size_in_kb = 4;
1676 adev->gfx.config.shader_engine_tile_size = 32;
1677 adev->gfx.config.num_gpus = 1;
1678 adev->gfx.config.multi_gpu_tile_size = 64;
1679
1680 gb_addr_config &= ~GB_ADDR_CONFIG__ROW_SIZE_MASK;
1681 switch (adev->gfx.config.mem_row_size_in_kb) {
1682 case 1:
1683 default:
1684 gb_addr_config |= 0 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
1685 break;
1686 case 2:
1687 gb_addr_config |= 1 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
1688 break;
1689 case 4:
1690 gb_addr_config |= 2 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
1691 break;
1692 }
1693 gb_addr_config &= ~GB_ADDR_CONFIG__NUM_SHADER_ENGINES_MASK;
1694 if (adev->gfx.config.max_shader_engines == 2)
1695 gb_addr_config |= 1 << GB_ADDR_CONFIG__NUM_SHADER_ENGINES__SHIFT;
1696 adev->gfx.config.gb_addr_config = gb_addr_config;
1697
1698 WREG32(mmGB_ADDR_CONFIG, gb_addr_config);
1699 WREG32(mmDMIF_ADDR_CONFIG, gb_addr_config);
1700 WREG32(mmDMIF_ADDR_CALC, gb_addr_config);
1701 WREG32(mmHDP_ADDR_CONFIG, gb_addr_config);
1702 WREG32(mmDMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
1703 WREG32(mmDMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
1704
1705#if 0
1706 if (adev->has_uvd) {
1707 WREG32(mmUVD_UDEC_ADDR_CONFIG, gb_addr_config);
1708 WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
1709 WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
1710 }
1711#endif
1712 gfx_v6_0_tiling_mode_table_init(adev);
1713
1714 gfx_v6_0_setup_rb(adev);
1715
1716 gfx_v6_0_setup_spi(adev);
1717
1718 gfx_v6_0_get_cu_info(adev);
1719 gfx_v6_0_config_init(adev);
1720
1721 WREG32(mmCP_QUEUE_THRESHOLDS, ((0x16 << CP_QUEUE_THRESHOLDS__ROQ_IB1_START__SHIFT) |
1722 (0x2b << CP_QUEUE_THRESHOLDS__ROQ_IB2_START__SHIFT)));
1723 WREG32(mmCP_MEQ_THRESHOLDS, (0x30 << CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT) |
1724 (0x60 << CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT));
1725
1726 sx_debug_1 = RREG32(mmSX_DEBUG_1);
1727 WREG32(mmSX_DEBUG_1, sx_debug_1);
1728
1729 WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT));
1730
1731 WREG32(mmPA_SC_FIFO_SIZE, ((adev->gfx.config.sc_prim_fifo_size_frontend << PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
1732 (adev->gfx.config.sc_prim_fifo_size_backend << PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
1733 (adev->gfx.config.sc_hiz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
1734 (adev->gfx.config.sc_earlyz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT)));
1735
1736 WREG32(mmVGT_NUM_INSTANCES, 1);
1737 WREG32(mmCP_PERFMON_CNTL, 0);
1738 WREG32(mmSQ_CONFIG, 0);
1739 WREG32(mmPA_SC_FORCE_EOV_MAX_CNTS, ((4095 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT) |
1740 (255 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT)));
1741
1742 WREG32(mmVGT_CACHE_INVALIDATION,
1743 (VC_AND_TC << VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT) |
1744 (ES_AND_GS_AUTO << VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT));
1745
1746 WREG32(mmVGT_GS_VERTEX_REUSE, 16);
1747 WREG32(mmPA_SC_LINE_STIPPLE_STATE, 0);
1748
1749 WREG32(mmCB_PERFCOUNTER0_SELECT0, 0);
1750 WREG32(mmCB_PERFCOUNTER0_SELECT1, 0);
1751 WREG32(mmCB_PERFCOUNTER1_SELECT0, 0);
1752 WREG32(mmCB_PERFCOUNTER1_SELECT1, 0);
1753 WREG32(mmCB_PERFCOUNTER2_SELECT0, 0);
1754 WREG32(mmCB_PERFCOUNTER2_SELECT1, 0);
1755 WREG32(mmCB_PERFCOUNTER3_SELECT0, 0);
1756 WREG32(mmCB_PERFCOUNTER3_SELECT1, 0);
1757
1758 hdp_host_path_cntl = RREG32(mmHDP_HOST_PATH_CNTL);
1759 WREG32(mmHDP_HOST_PATH_CNTL, hdp_host_path_cntl);
1760
1761 WREG32(mmPA_CL_ENHANCE, PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK |
1762 (3 << PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT));
1763
1764 udelay(50);
1765}
1766
1767static int gfx_v6_0_ring_test_ring(struct amdgpu_ring *ring)
1768{
1769 struct amdgpu_device *adev = ring->adev;
1770 uint32_t tmp = 0;
1771 unsigned i;
1772 int r;
1773
1774 WREG32(mmSCRATCH_REG0, 0xCAFEDEAD);
1775
1776 r = amdgpu_ring_alloc(ring, 3);
1777 if (r)
1778 return r;
1779
1780 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1781 amdgpu_ring_write(ring, mmSCRATCH_REG0 - PACKET3_SET_CONFIG_REG_START);
1782 amdgpu_ring_write(ring, 0xDEADBEEF);
1783 amdgpu_ring_commit(ring);
1784
1785 for (i = 0; i < adev->usec_timeout; i++) {
1786 tmp = RREG32(mmSCRATCH_REG0);
1787 if (tmp == 0xDEADBEEF)
1788 break;
1789 udelay(1);
1790 }
1791
1792 if (i >= adev->usec_timeout)
1793 r = -ETIMEDOUT;
1794 return r;
1795}
1796
1797static void gfx_v6_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
1798{
1799 amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
1800 amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
1801 EVENT_INDEX(0));
1802}
1803
1804static void gfx_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
1805 u64 seq, unsigned flags)
1806{
1807 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
1808 bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
1809 /* flush read cache over gart */
1810 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1811 amdgpu_ring_write(ring, (mmCP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START));
1812 amdgpu_ring_write(ring, 0);
1813 amdgpu_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
1814 amdgpu_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
1815 PACKET3_TC_ACTION_ENA |
1816 PACKET3_SH_KCACHE_ACTION_ENA |
1817 PACKET3_SH_ICACHE_ACTION_ENA);
1818 amdgpu_ring_write(ring, 0xFFFFFFFF);
1819 amdgpu_ring_write(ring, 0);
1820 amdgpu_ring_write(ring, 10); /* poll interval */
1821 /* EVENT_WRITE_EOP - flush caches, send int */
1822 amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
1823 amdgpu_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
1824 amdgpu_ring_write(ring, addr & 0xfffffffc);
1825 amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
1826 ((write64bit ? 2 : 1) << CP_EOP_DONE_DATA_CNTL__DATA_SEL__SHIFT) |
1827 ((int_sel ? 2 : 0) << CP_EOP_DONE_DATA_CNTL__INT_SEL__SHIFT));
1828 amdgpu_ring_write(ring, lower_32_bits(seq));
1829 amdgpu_ring_write(ring, upper_32_bits(seq));
1830}
1831
1832static void gfx_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
1833 struct amdgpu_job *job,
1834 struct amdgpu_ib *ib,
1835 uint32_t flags)
1836{
1837 unsigned vmid = AMDGPU_JOB_GET_VMID(job);
1838 u32 header, control = 0;
1839
1840 /* insert SWITCH_BUFFER packet before first IB in the ring frame */
1841 if (flags & AMDGPU_HAVE_CTX_SWITCH) {
1842 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
1843 amdgpu_ring_write(ring, 0);
1844 }
1845
1846 if (ib->flags & AMDGPU_IB_FLAG_CE)
1847 header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
1848 else
1849 header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
1850
1851 control |= ib->length_dw | (vmid << 24);
1852
1853 amdgpu_ring_write(ring, header);
1854 amdgpu_ring_write(ring,
1855#ifdef __BIG_ENDIAN
1856 (2 << 0) |
1857#endif
1858 (ib->gpu_addr & 0xFFFFFFFC));
1859 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
1860 amdgpu_ring_write(ring, control);
1861}
1862
1863/**
1864 * gfx_v6_0_ring_test_ib - basic ring IB test
1865 *
1866 * @ring: amdgpu_ring structure holding ring information
1867 * @timeout: timeout value in jiffies, or MAX_SCHEDULE_TIMEOUT
1868 *
1869 * Allocate an IB and execute it on the gfx ring (SI).
1870 * Provides a basic gfx ring test to verify that IBs are working.
1871 * Returns 0 on success, error on failure.
1872 */
1873static int gfx_v6_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
1874{
1875 struct amdgpu_device *adev = ring->adev;
1876 struct dma_fence *f = NULL;
1877 struct amdgpu_ib ib;
1878 uint32_t tmp = 0;
1879 long r;
1880
1881 WREG32(mmSCRATCH_REG0, 0xCAFEDEAD);
1882 memset(&ib, 0, sizeof(ib));
1883 r = amdgpu_ib_get(adev, NULL, 256, AMDGPU_IB_POOL_DIRECT, &ib);
1884 if (r)
1885 return r;
1886
1887 ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
1888 ib.ptr[1] = mmSCRATCH_REG0 - PACKET3_SET_CONFIG_REG_START;
1889 ib.ptr[2] = 0xDEADBEEF;
1890 ib.length_dw = 3;
1891
1892 r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
1893 if (r)
1894 goto error;
1895
1896 r = dma_fence_wait_timeout(f, false, timeout);
1897 if (r == 0) {
1898 r = -ETIMEDOUT;
1899 goto error;
1900 } else if (r < 0) {
1901 goto error;
1902 }
1903 tmp = RREG32(mmSCRATCH_REG0);
1904 if (tmp == 0xDEADBEEF)
1905 r = 0;
1906 else
1907 r = -EINVAL;
1908
1909error:
1910 amdgpu_ib_free(adev, &ib, NULL);
1911 dma_fence_put(f);
1912 return r;
1913}
1914
1915static void gfx_v6_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
1916{
1917 if (enable) {
1918 WREG32(mmCP_ME_CNTL, 0);
1919 } else {
1920 WREG32(mmCP_ME_CNTL, (CP_ME_CNTL__ME_HALT_MASK |
1921 CP_ME_CNTL__PFP_HALT_MASK |
1922 CP_ME_CNTL__CE_HALT_MASK));
1923 WREG32(mmSCRATCH_UMSK, 0);
1924 }
1925 udelay(50);
1926}
1927
1928static int gfx_v6_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
1929{
1930 unsigned i;
1931 const struct gfx_firmware_header_v1_0 *pfp_hdr;
1932 const struct gfx_firmware_header_v1_0 *ce_hdr;
1933 const struct gfx_firmware_header_v1_0 *me_hdr;
1934 const __le32 *fw_data;
1935 u32 fw_size;
1936
1937 if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
1938 return -EINVAL;
1939
1940 gfx_v6_0_cp_gfx_enable(adev, false);
1941 pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
1942 ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
1943 me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
1944
1945 amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
1946 amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
1947 amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
1948
1949 /* PFP */
1950 fw_data = (const __le32 *)
1951 (adev->gfx.pfp_fw->data + le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
1952 fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
1953 WREG32(mmCP_PFP_UCODE_ADDR, 0);
1954 for (i = 0; i < fw_size; i++)
1955 WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
1956 WREG32(mmCP_PFP_UCODE_ADDR, 0);
1957
1958 /* CE */
1959 fw_data = (const __le32 *)
1960 (adev->gfx.ce_fw->data + le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
1961 fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
1962 WREG32(mmCP_CE_UCODE_ADDR, 0);
1963 for (i = 0; i < fw_size; i++)
1964 WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
1965 WREG32(mmCP_CE_UCODE_ADDR, 0);
1966
1967 /* ME */
1968 fw_data = (const __be32 *)
1969 (adev->gfx.me_fw->data + le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
1970 fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
1971 WREG32(mmCP_ME_RAM_WADDR, 0);
1972 for (i = 0; i < fw_size; i++)
1973 WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
1974 WREG32(mmCP_ME_RAM_WADDR, 0);
1975
1976 WREG32(mmCP_PFP_UCODE_ADDR, 0);
1977 WREG32(mmCP_CE_UCODE_ADDR, 0);
1978 WREG32(mmCP_ME_RAM_WADDR, 0);
1979 WREG32(mmCP_ME_RAM_RADDR, 0);
1980 return 0;
1981}
1982
1983static int gfx_v6_0_cp_gfx_start(struct amdgpu_device *adev)
1984{
1985 const struct cs_section_def *sect = NULL;
1986 const struct cs_extent_def *ext = NULL;
1987 struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
1988 int r, i;
1989
1990 r = amdgpu_ring_alloc(ring, 7 + 4);
1991 if (r) {
1992 DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
1993 return r;
1994 }
1995 amdgpu_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
1996 amdgpu_ring_write(ring, 0x1);
1997 amdgpu_ring_write(ring, 0x0);
1998 amdgpu_ring_write(ring, adev->gfx.config.max_hw_contexts - 1);
1999 amdgpu_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2000 amdgpu_ring_write(ring, 0);
2001 amdgpu_ring_write(ring, 0);
2002
2003 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
2004 amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
2005 amdgpu_ring_write(ring, 0xc000);
2006 amdgpu_ring_write(ring, 0xe000);
2007 amdgpu_ring_commit(ring);
2008
2009 gfx_v6_0_cp_gfx_enable(adev, true);
2010
2011 r = amdgpu_ring_alloc(ring, gfx_v6_0_get_csb_size(adev) + 10);
2012 if (r) {
2013 DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
2014 return r;
2015 }
2016
2017 amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2018 amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
2019
2020 for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
2021 for (ext = sect->section; ext->extent != NULL; ++ext) {
2022 if (sect->id == SECT_CONTEXT) {
2023 amdgpu_ring_write(ring,
2024 PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
2025 amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
2026 for (i = 0; i < ext->reg_count; i++)
2027 amdgpu_ring_write(ring, ext->extent[i]);
2028 }
2029 }
2030 }
2031
2032 amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2033 amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
2034
2035 amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
2036 amdgpu_ring_write(ring, 0);
2037
2038 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
2039 amdgpu_ring_write(ring, 0x00000316);
2040 amdgpu_ring_write(ring, 0x0000000e);
2041 amdgpu_ring_write(ring, 0x00000010);
2042
2043 amdgpu_ring_commit(ring);
2044
2045 return 0;
2046}
2047
2048static int gfx_v6_0_cp_gfx_resume(struct amdgpu_device *adev)
2049{
2050 struct amdgpu_ring *ring;
2051 u32 tmp;
2052 u32 rb_bufsz;
2053 int r;
2054 u64 rptr_addr;
2055
2056 WREG32(mmCP_SEM_WAIT_TIMER, 0x0);
2057 WREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
2058
2059 /* Set the write pointer delay */
2060 WREG32(mmCP_RB_WPTR_DELAY, 0);
2061
2062 WREG32(mmCP_DEBUG, 0);
2063 WREG32(mmSCRATCH_ADDR, 0);
2064
2065 /* ring 0 - compute and gfx */
2066 /* Set ring buffer size */
2067 ring = &adev->gfx.gfx_ring[0];
2068 rb_bufsz = order_base_2(ring->ring_size / 8);
2069 tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
2070
2071#ifdef __BIG_ENDIAN
2072 tmp |= BUF_SWAP_32BIT;
2073#endif
2074 WREG32(mmCP_RB0_CNTL, tmp);
2075
2076 /* Initialize the ring buffer's read and write pointers */
2077 WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
2078 ring->wptr = 0;
2079 WREG32(mmCP_RB0_WPTR, ring->wptr);
2080
2081 /* set the wb address whether it's enabled or not */
2082 rptr_addr = ring->rptr_gpu_addr;
2083 WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
2084 WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
2085
2086 WREG32(mmSCRATCH_UMSK, 0);
2087
2088 mdelay(1);
2089 WREG32(mmCP_RB0_CNTL, tmp);
2090
2091 WREG32(mmCP_RB0_BASE, ring->gpu_addr >> 8);
2092
2093 /* start the rings */
2094 gfx_v6_0_cp_gfx_start(adev);
2095 r = amdgpu_ring_test_helper(ring);
2096 if (r)
2097 return r;
2098
2099 return 0;
2100}
2101
2102static u64 gfx_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
2103{
2104 return *ring->rptr_cpu_addr;
2105}
2106
2107static u64 gfx_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
2108{
2109 struct amdgpu_device *adev = ring->adev;
2110
2111 if (ring == &adev->gfx.gfx_ring[0])
2112 return RREG32(mmCP_RB0_WPTR);
2113 else if (ring == &adev->gfx.compute_ring[0])
2114 return RREG32(mmCP_RB1_WPTR);
2115 else if (ring == &adev->gfx.compute_ring[1])
2116 return RREG32(mmCP_RB2_WPTR);
2117 else
2118 BUG();
2119}
2120
2121static void gfx_v6_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
2122{
2123 struct amdgpu_device *adev = ring->adev;
2124
2125 WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
2126 (void)RREG32(mmCP_RB0_WPTR);
2127}
2128
2129static void gfx_v6_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
2130{
2131 struct amdgpu_device *adev = ring->adev;
2132
2133 if (ring == &adev->gfx.compute_ring[0]) {
2134 WREG32(mmCP_RB1_WPTR, lower_32_bits(ring->wptr));
2135 (void)RREG32(mmCP_RB1_WPTR);
2136 } else if (ring == &adev->gfx.compute_ring[1]) {
2137 WREG32(mmCP_RB2_WPTR, lower_32_bits(ring->wptr));
2138 (void)RREG32(mmCP_RB2_WPTR);
2139 } else {
2140 BUG();
2141 }
2142
2143}
2144
2145static int gfx_v6_0_cp_compute_resume(struct amdgpu_device *adev)
2146{
2147 struct amdgpu_ring *ring;
2148 u32 tmp;
2149 u32 rb_bufsz;
2150 int i, r;
2151 u64 rptr_addr;
2152
2153 /* ring1 - compute only */
2154 /* Set ring buffer size */
2155
2156 ring = &adev->gfx.compute_ring[0];
2157 rb_bufsz = order_base_2(ring->ring_size / 8);
2158 tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
2159#ifdef __BIG_ENDIAN
2160 tmp |= BUF_SWAP_32BIT;
2161#endif
2162 WREG32(mmCP_RB1_CNTL, tmp);
2163
2164 WREG32(mmCP_RB1_CNTL, tmp | CP_RB1_CNTL__RB_RPTR_WR_ENA_MASK);
2165 ring->wptr = 0;
2166 WREG32(mmCP_RB1_WPTR, ring->wptr);
2167
2168 rptr_addr = ring->rptr_gpu_addr;
2169 WREG32(mmCP_RB1_RPTR_ADDR, lower_32_bits(rptr_addr));
2170 WREG32(mmCP_RB1_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
2171
2172 mdelay(1);
2173 WREG32(mmCP_RB1_CNTL, tmp);
2174 WREG32(mmCP_RB1_BASE, ring->gpu_addr >> 8);
2175
2176 ring = &adev->gfx.compute_ring[1];
2177 rb_bufsz = order_base_2(ring->ring_size / 8);
2178 tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
2179#ifdef __BIG_ENDIAN
2180 tmp |= BUF_SWAP_32BIT;
2181#endif
2182 WREG32(mmCP_RB2_CNTL, tmp);
2183
2184 WREG32(mmCP_RB2_CNTL, tmp | CP_RB2_CNTL__RB_RPTR_WR_ENA_MASK);
2185 ring->wptr = 0;
2186 WREG32(mmCP_RB2_WPTR, ring->wptr);
2187 rptr_addr = ring->rptr_gpu_addr;
2188 WREG32(mmCP_RB2_RPTR_ADDR, lower_32_bits(rptr_addr));
2189 WREG32(mmCP_RB2_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
2190
2191 mdelay(1);
2192 WREG32(mmCP_RB2_CNTL, tmp);
2193 WREG32(mmCP_RB2_BASE, ring->gpu_addr >> 8);
2194
2195
2196 for (i = 0; i < 2; i++) {
2197 r = amdgpu_ring_test_helper(&adev->gfx.compute_ring[i]);
2198 if (r)
2199 return r;
2200 }
2201
2202 return 0;
2203}
2204
2205static void gfx_v6_0_cp_enable(struct amdgpu_device *adev, bool enable)
2206{
2207 gfx_v6_0_cp_gfx_enable(adev, enable);
2208}
2209
2210static int gfx_v6_0_cp_load_microcode(struct amdgpu_device *adev)
2211{
2212 return gfx_v6_0_cp_gfx_load_microcode(adev);
2213}
2214
2215static void gfx_v6_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
2216 bool enable)
2217{
2218 u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
2219 u32 mask;
2220 int i;
2221
2222 if (enable)
2223 tmp |= (CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
2224 CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
2225 else
2226 tmp &= ~(CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
2227 CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
2228 WREG32(mmCP_INT_CNTL_RING0, tmp);
2229
2230 if (!enable) {
2231 /* read a gfx register */
2232 tmp = RREG32(mmDB_DEPTH_INFO);
2233
2234 mask = RLC_BUSY_STATUS | GFX_POWER_STATUS | GFX_CLOCK_STATUS | GFX_LS_STATUS;
2235 for (i = 0; i < adev->usec_timeout; i++) {
2236 if ((RREG32(mmRLC_STAT) & mask) == (GFX_CLOCK_STATUS | GFX_POWER_STATUS))
2237 break;
2238 udelay(1);
2239 }
2240 }
2241}
2242
2243static int gfx_v6_0_cp_resume(struct amdgpu_device *adev)
2244{
2245 int r;
2246
2247 gfx_v6_0_enable_gui_idle_interrupt(adev, false);
2248
2249 r = gfx_v6_0_cp_load_microcode(adev);
2250 if (r)
2251 return r;
2252
2253 r = gfx_v6_0_cp_gfx_resume(adev);
2254 if (r)
2255 return r;
2256 r = gfx_v6_0_cp_compute_resume(adev);
2257 if (r)
2258 return r;
2259
2260 gfx_v6_0_enable_gui_idle_interrupt(adev, true);
2261
2262 return 0;
2263}
2264
2265static void gfx_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
2266{
2267 int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
2268 uint32_t seq = ring->fence_drv.sync_seq;
2269 uint64_t addr = ring->fence_drv.gpu_addr;
2270
2271 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
2272 amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
2273 WAIT_REG_MEM_FUNCTION(3) | /* equal */
2274 WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
2275 amdgpu_ring_write(ring, addr & 0xfffffffc);
2276 amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
2277 amdgpu_ring_write(ring, seq);
2278 amdgpu_ring_write(ring, 0xffffffff);
2279 amdgpu_ring_write(ring, 4); /* poll interval */
2280
2281 if (usepfp) {
2282 /* synce CE with ME to prevent CE fetch CEIB before context switch done */
2283 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
2284 amdgpu_ring_write(ring, 0);
2285 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
2286 amdgpu_ring_write(ring, 0);
2287 }
2288}
2289
2290static void gfx_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
2291 unsigned vmid, uint64_t pd_addr)
2292{
2293 int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
2294
2295 amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
2296
2297 /* wait for the invalidate to complete */
2298 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
2299 amdgpu_ring_write(ring, (WAIT_REG_MEM_FUNCTION(0) | /* always */
2300 WAIT_REG_MEM_ENGINE(0))); /* me */
2301 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
2302 amdgpu_ring_write(ring, 0);
2303 amdgpu_ring_write(ring, 0); /* ref */
2304 amdgpu_ring_write(ring, 0); /* mask */
2305 amdgpu_ring_write(ring, 0x20); /* poll interval */
2306
2307 if (usepfp) {
2308 /* sync PFP to ME, otherwise we might get invalid PFP reads */
2309 amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
2310 amdgpu_ring_write(ring, 0x0);
2311
2312 /* synce CE with ME to prevent CE fetch CEIB before context switch done */
2313 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
2314 amdgpu_ring_write(ring, 0);
2315 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
2316 amdgpu_ring_write(ring, 0);
2317 }
2318}
2319
2320static void gfx_v6_0_ring_emit_wreg(struct amdgpu_ring *ring,
2321 uint32_t reg, uint32_t val)
2322{
2323 int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
2324
2325 amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
2326 amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
2327 WRITE_DATA_DST_SEL(0)));
2328 amdgpu_ring_write(ring, reg);
2329 amdgpu_ring_write(ring, 0);
2330 amdgpu_ring_write(ring, val);
2331}
2332
2333static int gfx_v6_0_rlc_init(struct amdgpu_device *adev)
2334{
2335 const u32 *src_ptr;
2336 volatile u32 *dst_ptr;
2337 u32 dws;
2338 u64 reg_list_mc_addr;
2339 const struct cs_section_def *cs_data;
2340 int r;
2341
2342 adev->gfx.rlc.reg_list = verde_rlc_save_restore_register_list;
2343 adev->gfx.rlc.reg_list_size =
2344 (u32)ARRAY_SIZE(verde_rlc_save_restore_register_list);
2345
2346 adev->gfx.rlc.cs_data = si_cs_data;
2347 src_ptr = adev->gfx.rlc.reg_list;
2348 dws = adev->gfx.rlc.reg_list_size;
2349 cs_data = adev->gfx.rlc.cs_data;
2350
2351 if (src_ptr) {
2352 /* init save restore block */
2353 r = amdgpu_gfx_rlc_init_sr(adev, dws);
2354 if (r)
2355 return r;
2356 }
2357
2358 if (cs_data) {
2359 /* clear state block */
2360 adev->gfx.rlc.clear_state_size = gfx_v6_0_get_csb_size(adev);
2361 dws = adev->gfx.rlc.clear_state_size + (256 / 4);
2362
2363 r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
2364 AMDGPU_GEM_DOMAIN_VRAM |
2365 AMDGPU_GEM_DOMAIN_GTT,
2366 &adev->gfx.rlc.clear_state_obj,
2367 &adev->gfx.rlc.clear_state_gpu_addr,
2368 (void **)&adev->gfx.rlc.cs_ptr);
2369 if (r) {
2370 dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
2371 amdgpu_gfx_rlc_fini(adev);
2372 return r;
2373 }
2374
2375 /* set up the cs buffer */
2376 dst_ptr = adev->gfx.rlc.cs_ptr;
2377 reg_list_mc_addr = adev->gfx.rlc.clear_state_gpu_addr + 256;
2378 dst_ptr[0] = cpu_to_le32(upper_32_bits(reg_list_mc_addr));
2379 dst_ptr[1] = cpu_to_le32(lower_32_bits(reg_list_mc_addr));
2380 dst_ptr[2] = cpu_to_le32(adev->gfx.rlc.clear_state_size);
2381 gfx_v6_0_get_csb_buffer(adev, &dst_ptr[(256/4)]);
2382 amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
2383 amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
2384 }
2385
2386 return 0;
2387}
2388
2389static void gfx_v6_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
2390{
2391 WREG32_FIELD(RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
2392
2393 if (!enable) {
2394 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
2395 WREG32(mmSPI_LB_CU_MASK, 0x00ff);
2396 }
2397}
2398
2399static void gfx_v6_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
2400{
2401 int i;
2402
2403 for (i = 0; i < adev->usec_timeout; i++) {
2404 if (RREG32(mmRLC_SERDES_MASTER_BUSY_0) == 0)
2405 break;
2406 udelay(1);
2407 }
2408
2409 for (i = 0; i < adev->usec_timeout; i++) {
2410 if (RREG32(mmRLC_SERDES_MASTER_BUSY_1) == 0)
2411 break;
2412 udelay(1);
2413 }
2414}
2415
2416static void gfx_v6_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
2417{
2418 u32 tmp;
2419
2420 tmp = RREG32(mmRLC_CNTL);
2421 if (tmp != rlc)
2422 WREG32(mmRLC_CNTL, rlc);
2423}
2424
2425static u32 gfx_v6_0_halt_rlc(struct amdgpu_device *adev)
2426{
2427 u32 data, orig;
2428
2429 orig = data = RREG32(mmRLC_CNTL);
2430
2431 if (data & RLC_CNTL__RLC_ENABLE_F32_MASK) {
2432 data &= ~RLC_CNTL__RLC_ENABLE_F32_MASK;
2433 WREG32(mmRLC_CNTL, data);
2434
2435 gfx_v6_0_wait_for_rlc_serdes(adev);
2436 }
2437
2438 return orig;
2439}
2440
2441static void gfx_v6_0_rlc_stop(struct amdgpu_device *adev)
2442{
2443 WREG32(mmRLC_CNTL, 0);
2444
2445 gfx_v6_0_enable_gui_idle_interrupt(adev, false);
2446 gfx_v6_0_wait_for_rlc_serdes(adev);
2447}
2448
2449static void gfx_v6_0_rlc_start(struct amdgpu_device *adev)
2450{
2451 WREG32(mmRLC_CNTL, RLC_CNTL__RLC_ENABLE_F32_MASK);
2452
2453 gfx_v6_0_enable_gui_idle_interrupt(adev, true);
2454
2455 udelay(50);
2456}
2457
2458static void gfx_v6_0_rlc_reset(struct amdgpu_device *adev)
2459{
2460 WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
2461 udelay(50);
2462 WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
2463 udelay(50);
2464}
2465
2466static bool gfx_v6_0_lbpw_supported(struct amdgpu_device *adev)
2467{
2468 u32 tmp;
2469
2470 /* Enable LBPW only for DDR3 */
2471 tmp = RREG32(mmMC_SEQ_MISC0);
2472 if ((tmp & 0xF0000000) == 0xB0000000)
2473 return true;
2474 return false;
2475}
2476
2477static void gfx_v6_0_init_cg(struct amdgpu_device *adev)
2478{
2479}
2480
2481static int gfx_v6_0_rlc_resume(struct amdgpu_device *adev)
2482{
2483 u32 i;
2484 const struct rlc_firmware_header_v1_0 *hdr;
2485 const __le32 *fw_data;
2486 u32 fw_size;
2487
2488
2489 if (!adev->gfx.rlc_fw)
2490 return -EINVAL;
2491
2492 adev->gfx.rlc.funcs->stop(adev);
2493 adev->gfx.rlc.funcs->reset(adev);
2494 gfx_v6_0_init_pg(adev);
2495 gfx_v6_0_init_cg(adev);
2496
2497 WREG32(mmRLC_RL_BASE, 0);
2498 WREG32(mmRLC_RL_SIZE, 0);
2499 WREG32(mmRLC_LB_CNTL, 0);
2500 WREG32(mmRLC_LB_CNTR_MAX, 0xffffffff);
2501 WREG32(mmRLC_LB_CNTR_INIT, 0);
2502 WREG32(mmRLC_LB_INIT_CU_MASK, 0xffffffff);
2503
2504 WREG32(mmRLC_MC_CNTL, 0);
2505 WREG32(mmRLC_UCODE_CNTL, 0);
2506
2507 hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
2508 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
2509 fw_data = (const __le32 *)
2510 (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2511
2512 amdgpu_ucode_print_rlc_hdr(&hdr->header);
2513
2514 for (i = 0; i < fw_size; i++) {
2515 WREG32(mmRLC_UCODE_ADDR, i);
2516 WREG32(mmRLC_UCODE_DATA, le32_to_cpup(fw_data++));
2517 }
2518 WREG32(mmRLC_UCODE_ADDR, 0);
2519
2520 gfx_v6_0_enable_lbpw(adev, gfx_v6_0_lbpw_supported(adev));
2521 adev->gfx.rlc.funcs->start(adev);
2522
2523 return 0;
2524}
2525
2526static void gfx_v6_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
2527{
2528 u32 data, orig, tmp;
2529
2530 orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
2531
2532 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
2533 gfx_v6_0_enable_gui_idle_interrupt(adev, true);
2534
2535 WREG32(mmRLC_GCPM_GENERAL_3, 0x00000080);
2536
2537 tmp = gfx_v6_0_halt_rlc(adev);
2538
2539 WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
2540 WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
2541 WREG32(mmRLC_SERDES_WR_CTRL, 0x00b000ff);
2542
2543 gfx_v6_0_wait_for_rlc_serdes(adev);
2544 gfx_v6_0_update_rlc(adev, tmp);
2545
2546 WREG32(mmRLC_SERDES_WR_CTRL, 0x007000ff);
2547
2548 data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
2549 } else {
2550 gfx_v6_0_enable_gui_idle_interrupt(adev, false);
2551
2552 RREG32(mmCB_CGTT_SCLK_CTRL);
2553 RREG32(mmCB_CGTT_SCLK_CTRL);
2554 RREG32(mmCB_CGTT_SCLK_CTRL);
2555 RREG32(mmCB_CGTT_SCLK_CTRL);
2556
2557 data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
2558 }
2559
2560 if (orig != data)
2561 WREG32(mmRLC_CGCG_CGLS_CTRL, data);
2562
2563}
2564
2565static void gfx_v6_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
2566{
2567
2568 u32 data, orig, tmp = 0;
2569
2570 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
2571 orig = data = RREG32(mmCGTS_SM_CTRL_REG);
2572 data = 0x96940200;
2573 if (orig != data)
2574 WREG32(mmCGTS_SM_CTRL_REG, data);
2575
2576 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
2577 orig = data = RREG32(mmCP_MEM_SLP_CNTL);
2578 data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
2579 if (orig != data)
2580 WREG32(mmCP_MEM_SLP_CNTL, data);
2581 }
2582
2583 orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
2584 data &= 0xffffffc0;
2585 if (orig != data)
2586 WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
2587
2588 tmp = gfx_v6_0_halt_rlc(adev);
2589
2590 WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
2591 WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
2592 WREG32(mmRLC_SERDES_WR_CTRL, 0x00d000ff);
2593
2594 gfx_v6_0_update_rlc(adev, tmp);
2595 } else {
2596 orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
2597 data |= 0x00000003;
2598 if (orig != data)
2599 WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
2600
2601 data = RREG32(mmCP_MEM_SLP_CNTL);
2602 if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
2603 data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
2604 WREG32(mmCP_MEM_SLP_CNTL, data);
2605 }
2606 orig = data = RREG32(mmCGTS_SM_CTRL_REG);
2607 data |= CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK | CGTS_SM_CTRL_REG__OVERRIDE_MASK;
2608 if (orig != data)
2609 WREG32(mmCGTS_SM_CTRL_REG, data);
2610
2611 tmp = gfx_v6_0_halt_rlc(adev);
2612
2613 WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
2614 WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
2615 WREG32(mmRLC_SERDES_WR_CTRL, 0x00e000ff);
2616
2617 gfx_v6_0_update_rlc(adev, tmp);
2618 }
2619}
2620/*
2621static void gfx_v6_0_update_cg(struct amdgpu_device *adev,
2622 bool enable)
2623{
2624 gfx_v6_0_enable_gui_idle_interrupt(adev, false);
2625 if (enable) {
2626 gfx_v6_0_enable_mgcg(adev, true);
2627 gfx_v6_0_enable_cgcg(adev, true);
2628 } else {
2629 gfx_v6_0_enable_cgcg(adev, false);
2630 gfx_v6_0_enable_mgcg(adev, false);
2631 }
2632 gfx_v6_0_enable_gui_idle_interrupt(adev, true);
2633}
2634*/
2635
2636static void gfx_v6_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
2637 bool enable)
2638{
2639}
2640
2641static void gfx_v6_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
2642 bool enable)
2643{
2644}
2645
2646static void gfx_v6_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
2647{
2648 u32 data, orig;
2649
2650 orig = data = RREG32(mmRLC_PG_CNTL);
2651 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_CP))
2652 data &= ~0x8000;
2653 else
2654 data |= 0x8000;
2655 if (orig != data)
2656 WREG32(mmRLC_PG_CNTL, data);
2657}
2658
2659static void gfx_v6_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
2660{
2661}
2662/*
2663static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev)
2664{
2665 const __le32 *fw_data;
2666 volatile u32 *dst_ptr;
2667 int me, i, max_me = 4;
2668 u32 bo_offset = 0;
2669 u32 table_offset, table_size;
2670
2671 if (adev->asic_type == CHIP_KAVERI)
2672 max_me = 5;
2673
2674 if (adev->gfx.rlc.cp_table_ptr == NULL)
2675 return;
2676
2677 dst_ptr = adev->gfx.rlc.cp_table_ptr;
2678 for (me = 0; me < max_me; me++) {
2679 if (me == 0) {
2680 const struct gfx_firmware_header_v1_0 *hdr =
2681 (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
2682 fw_data = (const __le32 *)
2683 (adev->gfx.ce_fw->data +
2684 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2685 table_offset = le32_to_cpu(hdr->jt_offset);
2686 table_size = le32_to_cpu(hdr->jt_size);
2687 } else if (me == 1) {
2688 const struct gfx_firmware_header_v1_0 *hdr =
2689 (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
2690 fw_data = (const __le32 *)
2691 (adev->gfx.pfp_fw->data +
2692 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2693 table_offset = le32_to_cpu(hdr->jt_offset);
2694 table_size = le32_to_cpu(hdr->jt_size);
2695 } else if (me == 2) {
2696 const struct gfx_firmware_header_v1_0 *hdr =
2697 (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
2698 fw_data = (const __le32 *)
2699 (adev->gfx.me_fw->data +
2700 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2701 table_offset = le32_to_cpu(hdr->jt_offset);
2702 table_size = le32_to_cpu(hdr->jt_size);
2703 } else if (me == 3) {
2704 const struct gfx_firmware_header_v1_0 *hdr =
2705 (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
2706 fw_data = (const __le32 *)
2707 (adev->gfx.mec_fw->data +
2708 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2709 table_offset = le32_to_cpu(hdr->jt_offset);
2710 table_size = le32_to_cpu(hdr->jt_size);
2711 } else {
2712 const struct gfx_firmware_header_v1_0 *hdr =
2713 (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
2714 fw_data = (const __le32 *)
2715 (adev->gfx.mec2_fw->data +
2716 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2717 table_offset = le32_to_cpu(hdr->jt_offset);
2718 table_size = le32_to_cpu(hdr->jt_size);
2719 }
2720
2721 for (i = 0; i < table_size; i ++) {
2722 dst_ptr[bo_offset + i] =
2723 cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
2724 }
2725
2726 bo_offset += table_size;
2727 }
2728}
2729*/
2730static void gfx_v6_0_enable_gfx_cgpg(struct amdgpu_device *adev,
2731 bool enable)
2732{
2733 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
2734 WREG32(mmRLC_TTOP_D, RLC_PUD(0x10) | RLC_PDD(0x10) | RLC_TTPD(0x10) | RLC_MSD(0x10));
2735 WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, 1);
2736 WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 1);
2737 } else {
2738 WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 0);
2739 (void)RREG32(mmDB_RENDER_CONTROL);
2740 }
2741}
2742
2743static void gfx_v6_0_init_ao_cu_mask(struct amdgpu_device *adev)
2744{
2745 u32 tmp;
2746
2747 WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
2748
2749 tmp = RREG32(mmRLC_MAX_PG_CU);
2750 tmp &= ~RLC_MAX_PG_CU__MAX_POWERED_UP_CU_MASK;
2751 tmp |= (adev->gfx.cu_info.number << RLC_MAX_PG_CU__MAX_POWERED_UP_CU__SHIFT);
2752 WREG32(mmRLC_MAX_PG_CU, tmp);
2753}
2754
2755static void gfx_v6_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
2756 bool enable)
2757{
2758 u32 data, orig;
2759
2760 orig = data = RREG32(mmRLC_PG_CNTL);
2761 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG))
2762 data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
2763 else
2764 data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
2765 if (orig != data)
2766 WREG32(mmRLC_PG_CNTL, data);
2767}
2768
2769static void gfx_v6_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
2770 bool enable)
2771{
2772 u32 data, orig;
2773
2774 orig = data = RREG32(mmRLC_PG_CNTL);
2775 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG))
2776 data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
2777 else
2778 data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
2779 if (orig != data)
2780 WREG32(mmRLC_PG_CNTL, data);
2781}
2782
2783static void gfx_v6_0_init_gfx_cgpg(struct amdgpu_device *adev)
2784{
2785 u32 tmp;
2786
2787 WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
2788 WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_SRC, 1);
2789 WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
2790
2791 tmp = RREG32(mmRLC_AUTO_PG_CTRL);
2792 tmp &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
2793 tmp |= (0x700 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
2794 tmp &= ~RLC_AUTO_PG_CTRL__PG_AFTER_GRBM_REG_SAVE_THRESHOLD_MASK;
2795 WREG32(mmRLC_AUTO_PG_CTRL, tmp);
2796}
2797
2798static void gfx_v6_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
2799{
2800 gfx_v6_0_enable_gfx_cgpg(adev, enable);
2801 gfx_v6_0_enable_gfx_static_mgpg(adev, enable);
2802 gfx_v6_0_enable_gfx_dynamic_mgpg(adev, enable);
2803}
2804
2805static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev)
2806{
2807 u32 count = 0;
2808 const struct cs_section_def *sect = NULL;
2809 const struct cs_extent_def *ext = NULL;
2810
2811 if (adev->gfx.rlc.cs_data == NULL)
2812 return 0;
2813
2814 /* begin clear state */
2815 count += 2;
2816 /* context control state */
2817 count += 3;
2818
2819 for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
2820 for (ext = sect->section; ext->extent != NULL; ++ext) {
2821 if (sect->id == SECT_CONTEXT)
2822 count += 2 + ext->reg_count;
2823 else
2824 return 0;
2825 }
2826 }
2827 /* pa_sc_raster_config */
2828 count += 3;
2829 /* end clear state */
2830 count += 2;
2831 /* clear state */
2832 count += 2;
2833
2834 return count;
2835}
2836
2837static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev,
2838 volatile u32 *buffer)
2839{
2840 u32 count = 0, i;
2841 const struct cs_section_def *sect = NULL;
2842 const struct cs_extent_def *ext = NULL;
2843
2844 if (adev->gfx.rlc.cs_data == NULL)
2845 return;
2846 if (buffer == NULL)
2847 return;
2848
2849 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2850 buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
2851 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
2852 buffer[count++] = cpu_to_le32(0x80000000);
2853 buffer[count++] = cpu_to_le32(0x80000000);
2854
2855 for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
2856 for (ext = sect->section; ext->extent != NULL; ++ext) {
2857 if (sect->id == SECT_CONTEXT) {
2858 buffer[count++] =
2859 cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
2860 buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
2861 for (i = 0; i < ext->reg_count; i++)
2862 buffer[count++] = cpu_to_le32(ext->extent[i]);
2863 } else {
2864 return;
2865 }
2866 }
2867 }
2868
2869 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 1));
2870 buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
2871 buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
2872
2873 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2874 buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
2875
2876 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
2877 buffer[count++] = cpu_to_le32(0);
2878}
2879
2880static void gfx_v6_0_init_pg(struct amdgpu_device *adev)
2881{
2882 if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
2883 AMD_PG_SUPPORT_GFX_SMG |
2884 AMD_PG_SUPPORT_GFX_DMG |
2885 AMD_PG_SUPPORT_CP |
2886 AMD_PG_SUPPORT_GDS |
2887 AMD_PG_SUPPORT_RLC_SMU_HS)) {
2888 gfx_v6_0_enable_sclk_slowdown_on_pu(adev, true);
2889 gfx_v6_0_enable_sclk_slowdown_on_pd(adev, true);
2890 if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
2891 gfx_v6_0_init_gfx_cgpg(adev);
2892 gfx_v6_0_enable_cp_pg(adev, true);
2893 gfx_v6_0_enable_gds_pg(adev, true);
2894 } else {
2895 WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
2896 WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
2897
2898 }
2899 gfx_v6_0_init_ao_cu_mask(adev);
2900 gfx_v6_0_update_gfx_pg(adev, true);
2901 } else {
2902
2903 WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
2904 WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
2905 }
2906}
2907
2908static void gfx_v6_0_fini_pg(struct amdgpu_device *adev)
2909{
2910 if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
2911 AMD_PG_SUPPORT_GFX_SMG |
2912 AMD_PG_SUPPORT_GFX_DMG |
2913 AMD_PG_SUPPORT_CP |
2914 AMD_PG_SUPPORT_GDS |
2915 AMD_PG_SUPPORT_RLC_SMU_HS)) {
2916 gfx_v6_0_update_gfx_pg(adev, false);
2917 if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
2918 gfx_v6_0_enable_cp_pg(adev, false);
2919 gfx_v6_0_enable_gds_pg(adev, false);
2920 }
2921 }
2922}
2923
2924static uint64_t gfx_v6_0_get_gpu_clock_counter(struct amdgpu_device *adev)
2925{
2926 uint64_t clock;
2927
2928 mutex_lock(&adev->gfx.gpu_clock_mutex);
2929 WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
2930 clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
2931 ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
2932 mutex_unlock(&adev->gfx.gpu_clock_mutex);
2933 return clock;
2934}
2935
2936static void gfx_v6_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
2937{
2938 if (flags & AMDGPU_HAVE_CTX_SWITCH)
2939 gfx_v6_0_ring_emit_vgt_flush(ring);
2940 amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
2941 amdgpu_ring_write(ring, 0x80000000);
2942 amdgpu_ring_write(ring, 0);
2943}
2944
2945
2946static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
2947{
2948 WREG32(mmSQ_IND_INDEX,
2949 (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
2950 (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
2951 (address << SQ_IND_INDEX__INDEX__SHIFT) |
2952 (SQ_IND_INDEX__FORCE_READ_MASK));
2953 return RREG32(mmSQ_IND_DATA);
2954}
2955
2956static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
2957 uint32_t wave, uint32_t thread,
2958 uint32_t regno, uint32_t num, uint32_t *out)
2959{
2960 WREG32(mmSQ_IND_INDEX,
2961 (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
2962 (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
2963 (regno << SQ_IND_INDEX__INDEX__SHIFT) |
2964 (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
2965 (SQ_IND_INDEX__FORCE_READ_MASK) |
2966 (SQ_IND_INDEX__AUTO_INCR_MASK));
2967 while (num--)
2968 *(out++) = RREG32(mmSQ_IND_DATA);
2969}
2970
2971static void gfx_v6_0_read_wave_data(struct amdgpu_device *adev, uint32_t xcc_id, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
2972{
2973 /* type 0 wave data */
2974 dst[(*no_fields)++] = 0;
2975 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
2976 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
2977 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
2978 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
2979 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
2980 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
2981 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
2982 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
2983 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
2984 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
2985 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
2986 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
2987 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
2988 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
2989 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
2990 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
2991 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
2992 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
2993 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_MODE);
2994}
2995
2996static void gfx_v6_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t xcc_id, uint32_t simd,
2997 uint32_t wave, uint32_t start,
2998 uint32_t size, uint32_t *dst)
2999{
3000 wave_read_regs(
3001 adev, simd, wave, 0,
3002 start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
3003}
3004
3005static void gfx_v6_0_select_me_pipe_q(struct amdgpu_device *adev,
3006 u32 me, u32 pipe, u32 q, u32 vm, u32 xcc_id)
3007{
3008 DRM_INFO("Not implemented\n");
3009}
3010
3011static const struct amdgpu_gfx_funcs gfx_v6_0_gfx_funcs = {
3012 .get_gpu_clock_counter = &gfx_v6_0_get_gpu_clock_counter,
3013 .select_se_sh = &gfx_v6_0_select_se_sh,
3014 .read_wave_data = &gfx_v6_0_read_wave_data,
3015 .read_wave_sgprs = &gfx_v6_0_read_wave_sgprs,
3016 .select_me_pipe_q = &gfx_v6_0_select_me_pipe_q
3017};
3018
3019static const struct amdgpu_rlc_funcs gfx_v6_0_rlc_funcs = {
3020 .init = gfx_v6_0_rlc_init,
3021 .resume = gfx_v6_0_rlc_resume,
3022 .stop = gfx_v6_0_rlc_stop,
3023 .reset = gfx_v6_0_rlc_reset,
3024 .start = gfx_v6_0_rlc_start
3025};
3026
3027static int gfx_v6_0_early_init(void *handle)
3028{
3029 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3030
3031 adev->gfx.xcc_mask = 1;
3032 adev->gfx.num_gfx_rings = GFX6_NUM_GFX_RINGS;
3033 adev->gfx.num_compute_rings = min(amdgpu_gfx_get_num_kcq(adev),
3034 GFX6_NUM_COMPUTE_RINGS);
3035 adev->gfx.funcs = &gfx_v6_0_gfx_funcs;
3036 adev->gfx.rlc.funcs = &gfx_v6_0_rlc_funcs;
3037 gfx_v6_0_set_ring_funcs(adev);
3038 gfx_v6_0_set_irq_funcs(adev);
3039
3040 return 0;
3041}
3042
3043static int gfx_v6_0_sw_init(void *handle)
3044{
3045 struct amdgpu_ring *ring;
3046 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3047 int i, r;
3048
3049 r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
3050 if (r)
3051 return r;
3052
3053 r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 184, &adev->gfx.priv_reg_irq);
3054 if (r)
3055 return r;
3056
3057 r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 185, &adev->gfx.priv_inst_irq);
3058 if (r)
3059 return r;
3060
3061 r = gfx_v6_0_init_microcode(adev);
3062 if (r) {
3063 DRM_ERROR("Failed to load gfx firmware!\n");
3064 return r;
3065 }
3066
3067 r = adev->gfx.rlc.funcs->init(adev);
3068 if (r) {
3069 DRM_ERROR("Failed to init rlc BOs!\n");
3070 return r;
3071 }
3072
3073 for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
3074 ring = &adev->gfx.gfx_ring[i];
3075 ring->ring_obj = NULL;
3076 sprintf(ring->name, "gfx");
3077 r = amdgpu_ring_init(adev, ring, 2048,
3078 &adev->gfx.eop_irq,
3079 AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP,
3080 AMDGPU_RING_PRIO_DEFAULT, NULL);
3081 if (r)
3082 return r;
3083 }
3084
3085 for (i = 0; i < adev->gfx.num_compute_rings; i++) {
3086 unsigned irq_type;
3087
3088 if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
3089 DRM_ERROR("Too many (%d) compute rings!\n", i);
3090 break;
3091 }
3092 ring = &adev->gfx.compute_ring[i];
3093 ring->ring_obj = NULL;
3094 ring->use_doorbell = false;
3095 ring->doorbell_index = 0;
3096 ring->me = 1;
3097 ring->pipe = i;
3098 ring->queue = i;
3099 sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
3100 irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
3101 r = amdgpu_ring_init(adev, ring, 1024,
3102 &adev->gfx.eop_irq, irq_type,
3103 AMDGPU_RING_PRIO_DEFAULT, NULL);
3104 if (r)
3105 return r;
3106 }
3107
3108 return r;
3109}
3110
3111static int gfx_v6_0_sw_fini(void *handle)
3112{
3113 int i;
3114 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3115
3116 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
3117 amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
3118 for (i = 0; i < adev->gfx.num_compute_rings; i++)
3119 amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
3120
3121 amdgpu_gfx_rlc_fini(adev);
3122
3123 return 0;
3124}
3125
3126static int gfx_v6_0_hw_init(void *handle)
3127{
3128 int r;
3129 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3130
3131 gfx_v6_0_constants_init(adev);
3132
3133 r = adev->gfx.rlc.funcs->resume(adev);
3134 if (r)
3135 return r;
3136
3137 r = gfx_v6_0_cp_resume(adev);
3138 if (r)
3139 return r;
3140
3141 adev->gfx.ce_ram_size = 0x8000;
3142
3143 return r;
3144}
3145
3146static int gfx_v6_0_hw_fini(void *handle)
3147{
3148 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3149
3150 gfx_v6_0_cp_enable(adev, false);
3151 adev->gfx.rlc.funcs->stop(adev);
3152 gfx_v6_0_fini_pg(adev);
3153
3154 return 0;
3155}
3156
3157static int gfx_v6_0_suspend(void *handle)
3158{
3159 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3160
3161 return gfx_v6_0_hw_fini(adev);
3162}
3163
3164static int gfx_v6_0_resume(void *handle)
3165{
3166 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3167
3168 return gfx_v6_0_hw_init(adev);
3169}
3170
3171static bool gfx_v6_0_is_idle(void *handle)
3172{
3173 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3174
3175 if (RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
3176 return false;
3177 else
3178 return true;
3179}
3180
3181static int gfx_v6_0_wait_for_idle(void *handle)
3182{
3183 unsigned i;
3184 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3185
3186 for (i = 0; i < adev->usec_timeout; i++) {
3187 if (gfx_v6_0_is_idle(handle))
3188 return 0;
3189 udelay(1);
3190 }
3191 return -ETIMEDOUT;
3192}
3193
3194static int gfx_v6_0_soft_reset(void *handle)
3195{
3196 return 0;
3197}
3198
3199static void gfx_v6_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
3200 enum amdgpu_interrupt_state state)
3201{
3202 u32 cp_int_cntl;
3203
3204 switch (state) {
3205 case AMDGPU_IRQ_STATE_DISABLE:
3206 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3207 cp_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
3208 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3209 break;
3210 case AMDGPU_IRQ_STATE_ENABLE:
3211 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3212 cp_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
3213 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3214 break;
3215 default:
3216 break;
3217 }
3218}
3219
3220static void gfx_v6_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
3221 int ring,
3222 enum amdgpu_interrupt_state state)
3223{
3224 u32 cp_int_cntl;
3225 switch (state){
3226 case AMDGPU_IRQ_STATE_DISABLE:
3227 if (ring == 0) {
3228 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
3229 cp_int_cntl &= ~CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
3230 WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
3231 break;
3232 } else {
3233 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
3234 cp_int_cntl &= ~CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
3235 WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
3236 break;
3237
3238 }
3239 case AMDGPU_IRQ_STATE_ENABLE:
3240 if (ring == 0) {
3241 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
3242 cp_int_cntl |= CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
3243 WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
3244 break;
3245 } else {
3246 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
3247 cp_int_cntl |= CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
3248 WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
3249 break;
3250
3251 }
3252
3253 default:
3254 BUG();
3255 break;
3256
3257 }
3258}
3259
3260static int gfx_v6_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
3261 struct amdgpu_irq_src *src,
3262 unsigned type,
3263 enum amdgpu_interrupt_state state)
3264{
3265 u32 cp_int_cntl;
3266
3267 switch (state) {
3268 case AMDGPU_IRQ_STATE_DISABLE:
3269 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3270 cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
3271 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3272 break;
3273 case AMDGPU_IRQ_STATE_ENABLE:
3274 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3275 cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
3276 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3277 break;
3278 default:
3279 break;
3280 }
3281
3282 return 0;
3283}
3284
3285static int gfx_v6_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
3286 struct amdgpu_irq_src *src,
3287 unsigned type,
3288 enum amdgpu_interrupt_state state)
3289{
3290 u32 cp_int_cntl;
3291
3292 switch (state) {
3293 case AMDGPU_IRQ_STATE_DISABLE:
3294 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3295 cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
3296 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3297 break;
3298 case AMDGPU_IRQ_STATE_ENABLE:
3299 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3300 cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
3301 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3302 break;
3303 default:
3304 break;
3305 }
3306
3307 return 0;
3308}
3309
3310static int gfx_v6_0_set_eop_interrupt_state(struct amdgpu_device *adev,
3311 struct amdgpu_irq_src *src,
3312 unsigned type,
3313 enum amdgpu_interrupt_state state)
3314{
3315 switch (type) {
3316 case AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP:
3317 gfx_v6_0_set_gfx_eop_interrupt_state(adev, state);
3318 break;
3319 case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
3320 gfx_v6_0_set_compute_eop_interrupt_state(adev, 0, state);
3321 break;
3322 case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
3323 gfx_v6_0_set_compute_eop_interrupt_state(adev, 1, state);
3324 break;
3325 default:
3326 break;
3327 }
3328 return 0;
3329}
3330
3331static int gfx_v6_0_eop_irq(struct amdgpu_device *adev,
3332 struct amdgpu_irq_src *source,
3333 struct amdgpu_iv_entry *entry)
3334{
3335 switch (entry->ring_id) {
3336 case 0:
3337 amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
3338 break;
3339 case 1:
3340 case 2:
3341 amdgpu_fence_process(&adev->gfx.compute_ring[entry->ring_id - 1]);
3342 break;
3343 default:
3344 break;
3345 }
3346 return 0;
3347}
3348
3349static void gfx_v6_0_fault(struct amdgpu_device *adev,
3350 struct amdgpu_iv_entry *entry)
3351{
3352 struct amdgpu_ring *ring;
3353
3354 switch (entry->ring_id) {
3355 case 0:
3356 ring = &adev->gfx.gfx_ring[0];
3357 break;
3358 case 1:
3359 case 2:
3360 ring = &adev->gfx.compute_ring[entry->ring_id - 1];
3361 break;
3362 default:
3363 return;
3364 }
3365 drm_sched_fault(&ring->sched);
3366}
3367
3368static int gfx_v6_0_priv_reg_irq(struct amdgpu_device *adev,
3369 struct amdgpu_irq_src *source,
3370 struct amdgpu_iv_entry *entry)
3371{
3372 DRM_ERROR("Illegal register access in command stream\n");
3373 gfx_v6_0_fault(adev, entry);
3374 return 0;
3375}
3376
3377static int gfx_v6_0_priv_inst_irq(struct amdgpu_device *adev,
3378 struct amdgpu_irq_src *source,
3379 struct amdgpu_iv_entry *entry)
3380{
3381 DRM_ERROR("Illegal instruction in command stream\n");
3382 gfx_v6_0_fault(adev, entry);
3383 return 0;
3384}
3385
3386static int gfx_v6_0_set_clockgating_state(void *handle,
3387 enum amd_clockgating_state state)
3388{
3389 bool gate = false;
3390 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3391
3392 if (state == AMD_CG_STATE_GATE)
3393 gate = true;
3394
3395 gfx_v6_0_enable_gui_idle_interrupt(adev, false);
3396 if (gate) {
3397 gfx_v6_0_enable_mgcg(adev, true);
3398 gfx_v6_0_enable_cgcg(adev, true);
3399 } else {
3400 gfx_v6_0_enable_cgcg(adev, false);
3401 gfx_v6_0_enable_mgcg(adev, false);
3402 }
3403 gfx_v6_0_enable_gui_idle_interrupt(adev, true);
3404
3405 return 0;
3406}
3407
3408static int gfx_v6_0_set_powergating_state(void *handle,
3409 enum amd_powergating_state state)
3410{
3411 bool gate = false;
3412 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3413
3414 if (state == AMD_PG_STATE_GATE)
3415 gate = true;
3416
3417 if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
3418 AMD_PG_SUPPORT_GFX_SMG |
3419 AMD_PG_SUPPORT_GFX_DMG |
3420 AMD_PG_SUPPORT_CP |
3421 AMD_PG_SUPPORT_GDS |
3422 AMD_PG_SUPPORT_RLC_SMU_HS)) {
3423 gfx_v6_0_update_gfx_pg(adev, gate);
3424 if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
3425 gfx_v6_0_enable_cp_pg(adev, gate);
3426 gfx_v6_0_enable_gds_pg(adev, gate);
3427 }
3428 }
3429
3430 return 0;
3431}
3432
3433static void gfx_v6_0_emit_mem_sync(struct amdgpu_ring *ring)
3434{
3435 amdgpu_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
3436 amdgpu_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
3437 PACKET3_TC_ACTION_ENA |
3438 PACKET3_SH_KCACHE_ACTION_ENA |
3439 PACKET3_SH_ICACHE_ACTION_ENA); /* CP_COHER_CNTL */
3440 amdgpu_ring_write(ring, 0xffffffff); /* CP_COHER_SIZE */
3441 amdgpu_ring_write(ring, 0); /* CP_COHER_BASE */
3442 amdgpu_ring_write(ring, 0x0000000A); /* poll interval */
3443}
3444
3445static const struct amd_ip_funcs gfx_v6_0_ip_funcs = {
3446 .name = "gfx_v6_0",
3447 .early_init = gfx_v6_0_early_init,
3448 .late_init = NULL,
3449 .sw_init = gfx_v6_0_sw_init,
3450 .sw_fini = gfx_v6_0_sw_fini,
3451 .hw_init = gfx_v6_0_hw_init,
3452 .hw_fini = gfx_v6_0_hw_fini,
3453 .suspend = gfx_v6_0_suspend,
3454 .resume = gfx_v6_0_resume,
3455 .is_idle = gfx_v6_0_is_idle,
3456 .wait_for_idle = gfx_v6_0_wait_for_idle,
3457 .soft_reset = gfx_v6_0_soft_reset,
3458 .set_clockgating_state = gfx_v6_0_set_clockgating_state,
3459 .set_powergating_state = gfx_v6_0_set_powergating_state,
3460};
3461
3462static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_gfx = {
3463 .type = AMDGPU_RING_TYPE_GFX,
3464 .align_mask = 0xff,
3465 .nop = 0x80000000,
3466 .support_64bit_ptrs = false,
3467 .get_rptr = gfx_v6_0_ring_get_rptr,
3468 .get_wptr = gfx_v6_0_ring_get_wptr,
3469 .set_wptr = gfx_v6_0_ring_set_wptr_gfx,
3470 .emit_frame_size =
3471 5 + 5 + /* hdp flush / invalidate */
3472 14 + 14 + 14 + /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
3473 7 + 4 + /* gfx_v6_0_ring_emit_pipeline_sync */
3474 SI_FLUSH_GPU_TLB_NUM_WREG * 5 + 7 + 6 + /* gfx_v6_0_ring_emit_vm_flush */
3475 3 + 2 + /* gfx_v6_ring_emit_cntxcntl including vgt flush */
3476 5, /* SURFACE_SYNC */
3477 .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
3478 .emit_ib = gfx_v6_0_ring_emit_ib,
3479 .emit_fence = gfx_v6_0_ring_emit_fence,
3480 .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
3481 .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
3482 .test_ring = gfx_v6_0_ring_test_ring,
3483 .test_ib = gfx_v6_0_ring_test_ib,
3484 .insert_nop = amdgpu_ring_insert_nop,
3485 .emit_cntxcntl = gfx_v6_ring_emit_cntxcntl,
3486 .emit_wreg = gfx_v6_0_ring_emit_wreg,
3487 .emit_mem_sync = gfx_v6_0_emit_mem_sync,
3488};
3489
3490static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_compute = {
3491 .type = AMDGPU_RING_TYPE_COMPUTE,
3492 .align_mask = 0xff,
3493 .nop = 0x80000000,
3494 .get_rptr = gfx_v6_0_ring_get_rptr,
3495 .get_wptr = gfx_v6_0_ring_get_wptr,
3496 .set_wptr = gfx_v6_0_ring_set_wptr_compute,
3497 .emit_frame_size =
3498 5 + 5 + /* hdp flush / invalidate */
3499 7 + /* gfx_v6_0_ring_emit_pipeline_sync */
3500 SI_FLUSH_GPU_TLB_NUM_WREG * 5 + 7 + /* gfx_v6_0_ring_emit_vm_flush */
3501 14 + 14 + 14 + /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
3502 5, /* SURFACE_SYNC */
3503 .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
3504 .emit_ib = gfx_v6_0_ring_emit_ib,
3505 .emit_fence = gfx_v6_0_ring_emit_fence,
3506 .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
3507 .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
3508 .test_ring = gfx_v6_0_ring_test_ring,
3509 .test_ib = gfx_v6_0_ring_test_ib,
3510 .insert_nop = amdgpu_ring_insert_nop,
3511 .emit_wreg = gfx_v6_0_ring_emit_wreg,
3512 .emit_mem_sync = gfx_v6_0_emit_mem_sync,
3513};
3514
3515static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev)
3516{
3517 int i;
3518
3519 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
3520 adev->gfx.gfx_ring[i].funcs = &gfx_v6_0_ring_funcs_gfx;
3521 for (i = 0; i < adev->gfx.num_compute_rings; i++)
3522 adev->gfx.compute_ring[i].funcs = &gfx_v6_0_ring_funcs_compute;
3523}
3524
3525static const struct amdgpu_irq_src_funcs gfx_v6_0_eop_irq_funcs = {
3526 .set = gfx_v6_0_set_eop_interrupt_state,
3527 .process = gfx_v6_0_eop_irq,
3528};
3529
3530static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_reg_irq_funcs = {
3531 .set = gfx_v6_0_set_priv_reg_fault_state,
3532 .process = gfx_v6_0_priv_reg_irq,
3533};
3534
3535static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_inst_irq_funcs = {
3536 .set = gfx_v6_0_set_priv_inst_fault_state,
3537 .process = gfx_v6_0_priv_inst_irq,
3538};
3539
3540static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev)
3541{
3542 adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
3543 adev->gfx.eop_irq.funcs = &gfx_v6_0_eop_irq_funcs;
3544
3545 adev->gfx.priv_reg_irq.num_types = 1;
3546 adev->gfx.priv_reg_irq.funcs = &gfx_v6_0_priv_reg_irq_funcs;
3547
3548 adev->gfx.priv_inst_irq.num_types = 1;
3549 adev->gfx.priv_inst_irq.funcs = &gfx_v6_0_priv_inst_irq_funcs;
3550}
3551
3552static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev)
3553{
3554 int i, j, k, counter, active_cu_number = 0;
3555 u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
3556 struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
3557 unsigned disable_masks[4 * 2];
3558 u32 ao_cu_num;
3559
3560 if (adev->flags & AMD_IS_APU)
3561 ao_cu_num = 2;
3562 else
3563 ao_cu_num = adev->gfx.config.max_cu_per_sh;
3564
3565 memset(cu_info, 0, sizeof(*cu_info));
3566
3567 amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
3568
3569 mutex_lock(&adev->grbm_idx_mutex);
3570 for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
3571 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
3572 mask = 1;
3573 ao_bitmap = 0;
3574 counter = 0;
3575 gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff, 0);
3576 if (i < 4 && j < 2)
3577 gfx_v6_0_set_user_cu_inactive_bitmap(
3578 adev, disable_masks[i * 2 + j]);
3579 bitmap = gfx_v6_0_get_cu_enabled(adev);
3580 cu_info->bitmap[0][i][j] = bitmap;
3581
3582 for (k = 0; k < adev->gfx.config.max_cu_per_sh; k++) {
3583 if (bitmap & mask) {
3584 if (counter < ao_cu_num)
3585 ao_bitmap |= mask;
3586 counter ++;
3587 }
3588 mask <<= 1;
3589 }
3590 active_cu_number += counter;
3591 if (i < 2 && j < 2)
3592 ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
3593 cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
3594 }
3595 }
3596
3597 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
3598 mutex_unlock(&adev->grbm_idx_mutex);
3599
3600 cu_info->number = active_cu_number;
3601 cu_info->ao_cu_mask = ao_cu_mask;
3602}
3603
3604const struct amdgpu_ip_block_version gfx_v6_0_ip_block =
3605{
3606 .type = AMD_IP_BLOCK_TYPE_GFX,
3607 .major = 6,
3608 .minor = 0,
3609 .rev = 0,
3610 .funcs = &gfx_v6_0_ip_funcs,
3611};
1/*
2 * Copyright 2015 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#include <linux/firmware.h>
24#include <linux/module.h>
25
26#include "amdgpu.h"
27#include "amdgpu_ih.h"
28#include "amdgpu_gfx.h"
29#include "amdgpu_ucode.h"
30#include "clearstate_si.h"
31#include "bif/bif_3_0_d.h"
32#include "bif/bif_3_0_sh_mask.h"
33#include "oss/oss_1_0_d.h"
34#include "oss/oss_1_0_sh_mask.h"
35#include "gca/gfx_6_0_d.h"
36#include "gca/gfx_6_0_sh_mask.h"
37#include "gmc/gmc_6_0_d.h"
38#include "gmc/gmc_6_0_sh_mask.h"
39#include "dce/dce_6_0_d.h"
40#include "dce/dce_6_0_sh_mask.h"
41#include "gca/gfx_7_2_enum.h"
42#include "si_enums.h"
43#include "si.h"
44
45static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev);
46static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev);
47static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev);
48
49MODULE_FIRMWARE("amdgpu/tahiti_pfp.bin");
50MODULE_FIRMWARE("amdgpu/tahiti_me.bin");
51MODULE_FIRMWARE("amdgpu/tahiti_ce.bin");
52MODULE_FIRMWARE("amdgpu/tahiti_rlc.bin");
53
54MODULE_FIRMWARE("amdgpu/pitcairn_pfp.bin");
55MODULE_FIRMWARE("amdgpu/pitcairn_me.bin");
56MODULE_FIRMWARE("amdgpu/pitcairn_ce.bin");
57MODULE_FIRMWARE("amdgpu/pitcairn_rlc.bin");
58
59MODULE_FIRMWARE("amdgpu/verde_pfp.bin");
60MODULE_FIRMWARE("amdgpu/verde_me.bin");
61MODULE_FIRMWARE("amdgpu/verde_ce.bin");
62MODULE_FIRMWARE("amdgpu/verde_rlc.bin");
63
64MODULE_FIRMWARE("amdgpu/oland_pfp.bin");
65MODULE_FIRMWARE("amdgpu/oland_me.bin");
66MODULE_FIRMWARE("amdgpu/oland_ce.bin");
67MODULE_FIRMWARE("amdgpu/oland_rlc.bin");
68
69MODULE_FIRMWARE("amdgpu/hainan_pfp.bin");
70MODULE_FIRMWARE("amdgpu/hainan_me.bin");
71MODULE_FIRMWARE("amdgpu/hainan_ce.bin");
72MODULE_FIRMWARE("amdgpu/hainan_rlc.bin");
73
74static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev);
75static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
76//static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev);
77static void gfx_v6_0_init_pg(struct amdgpu_device *adev);
78
79#define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
80#define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
81#define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
82#define MICRO_TILE_MODE(x) ((x) << 0)
83#define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
84#define BANK_WIDTH(x) ((x) << 14)
85#define BANK_HEIGHT(x) ((x) << 16)
86#define MACRO_TILE_ASPECT(x) ((x) << 18)
87#define NUM_BANKS(x) ((x) << 20)
88
89static const u32 verde_rlc_save_restore_register_list[] =
90{
91 (0x8000 << 16) | (0x98f4 >> 2),
92 0x00000000,
93 (0x8040 << 16) | (0x98f4 >> 2),
94 0x00000000,
95 (0x8000 << 16) | (0xe80 >> 2),
96 0x00000000,
97 (0x8040 << 16) | (0xe80 >> 2),
98 0x00000000,
99 (0x8000 << 16) | (0x89bc >> 2),
100 0x00000000,
101 (0x8040 << 16) | (0x89bc >> 2),
102 0x00000000,
103 (0x8000 << 16) | (0x8c1c >> 2),
104 0x00000000,
105 (0x8040 << 16) | (0x8c1c >> 2),
106 0x00000000,
107 (0x9c00 << 16) | (0x98f0 >> 2),
108 0x00000000,
109 (0x9c00 << 16) | (0xe7c >> 2),
110 0x00000000,
111 (0x8000 << 16) | (0x9148 >> 2),
112 0x00000000,
113 (0x8040 << 16) | (0x9148 >> 2),
114 0x00000000,
115 (0x9c00 << 16) | (0x9150 >> 2),
116 0x00000000,
117 (0x9c00 << 16) | (0x897c >> 2),
118 0x00000000,
119 (0x9c00 << 16) | (0x8d8c >> 2),
120 0x00000000,
121 (0x9c00 << 16) | (0xac54 >> 2),
122 0X00000000,
123 0x3,
124 (0x9c00 << 16) | (0x98f8 >> 2),
125 0x00000000,
126 (0x9c00 << 16) | (0x9910 >> 2),
127 0x00000000,
128 (0x9c00 << 16) | (0x9914 >> 2),
129 0x00000000,
130 (0x9c00 << 16) | (0x9918 >> 2),
131 0x00000000,
132 (0x9c00 << 16) | (0x991c >> 2),
133 0x00000000,
134 (0x9c00 << 16) | (0x9920 >> 2),
135 0x00000000,
136 (0x9c00 << 16) | (0x9924 >> 2),
137 0x00000000,
138 (0x9c00 << 16) | (0x9928 >> 2),
139 0x00000000,
140 (0x9c00 << 16) | (0x992c >> 2),
141 0x00000000,
142 (0x9c00 << 16) | (0x9930 >> 2),
143 0x00000000,
144 (0x9c00 << 16) | (0x9934 >> 2),
145 0x00000000,
146 (0x9c00 << 16) | (0x9938 >> 2),
147 0x00000000,
148 (0x9c00 << 16) | (0x993c >> 2),
149 0x00000000,
150 (0x9c00 << 16) | (0x9940 >> 2),
151 0x00000000,
152 (0x9c00 << 16) | (0x9944 >> 2),
153 0x00000000,
154 (0x9c00 << 16) | (0x9948 >> 2),
155 0x00000000,
156 (0x9c00 << 16) | (0x994c >> 2),
157 0x00000000,
158 (0x9c00 << 16) | (0x9950 >> 2),
159 0x00000000,
160 (0x9c00 << 16) | (0x9954 >> 2),
161 0x00000000,
162 (0x9c00 << 16) | (0x9958 >> 2),
163 0x00000000,
164 (0x9c00 << 16) | (0x995c >> 2),
165 0x00000000,
166 (0x9c00 << 16) | (0x9960 >> 2),
167 0x00000000,
168 (0x9c00 << 16) | (0x9964 >> 2),
169 0x00000000,
170 (0x9c00 << 16) | (0x9968 >> 2),
171 0x00000000,
172 (0x9c00 << 16) | (0x996c >> 2),
173 0x00000000,
174 (0x9c00 << 16) | (0x9970 >> 2),
175 0x00000000,
176 (0x9c00 << 16) | (0x9974 >> 2),
177 0x00000000,
178 (0x9c00 << 16) | (0x9978 >> 2),
179 0x00000000,
180 (0x9c00 << 16) | (0x997c >> 2),
181 0x00000000,
182 (0x9c00 << 16) | (0x9980 >> 2),
183 0x00000000,
184 (0x9c00 << 16) | (0x9984 >> 2),
185 0x00000000,
186 (0x9c00 << 16) | (0x9988 >> 2),
187 0x00000000,
188 (0x9c00 << 16) | (0x998c >> 2),
189 0x00000000,
190 (0x9c00 << 16) | (0x8c00 >> 2),
191 0x00000000,
192 (0x9c00 << 16) | (0x8c14 >> 2),
193 0x00000000,
194 (0x9c00 << 16) | (0x8c04 >> 2),
195 0x00000000,
196 (0x9c00 << 16) | (0x8c08 >> 2),
197 0x00000000,
198 (0x8000 << 16) | (0x9b7c >> 2),
199 0x00000000,
200 (0x8040 << 16) | (0x9b7c >> 2),
201 0x00000000,
202 (0x8000 << 16) | (0xe84 >> 2),
203 0x00000000,
204 (0x8040 << 16) | (0xe84 >> 2),
205 0x00000000,
206 (0x8000 << 16) | (0x89c0 >> 2),
207 0x00000000,
208 (0x8040 << 16) | (0x89c0 >> 2),
209 0x00000000,
210 (0x8000 << 16) | (0x914c >> 2),
211 0x00000000,
212 (0x8040 << 16) | (0x914c >> 2),
213 0x00000000,
214 (0x8000 << 16) | (0x8c20 >> 2),
215 0x00000000,
216 (0x8040 << 16) | (0x8c20 >> 2),
217 0x00000000,
218 (0x8000 << 16) | (0x9354 >> 2),
219 0x00000000,
220 (0x8040 << 16) | (0x9354 >> 2),
221 0x00000000,
222 (0x9c00 << 16) | (0x9060 >> 2),
223 0x00000000,
224 (0x9c00 << 16) | (0x9364 >> 2),
225 0x00000000,
226 (0x9c00 << 16) | (0x9100 >> 2),
227 0x00000000,
228 (0x9c00 << 16) | (0x913c >> 2),
229 0x00000000,
230 (0x8000 << 16) | (0x90e0 >> 2),
231 0x00000000,
232 (0x8000 << 16) | (0x90e4 >> 2),
233 0x00000000,
234 (0x8000 << 16) | (0x90e8 >> 2),
235 0x00000000,
236 (0x8040 << 16) | (0x90e0 >> 2),
237 0x00000000,
238 (0x8040 << 16) | (0x90e4 >> 2),
239 0x00000000,
240 (0x8040 << 16) | (0x90e8 >> 2),
241 0x00000000,
242 (0x9c00 << 16) | (0x8bcc >> 2),
243 0x00000000,
244 (0x9c00 << 16) | (0x8b24 >> 2),
245 0x00000000,
246 (0x9c00 << 16) | (0x88c4 >> 2),
247 0x00000000,
248 (0x9c00 << 16) | (0x8e50 >> 2),
249 0x00000000,
250 (0x9c00 << 16) | (0x8c0c >> 2),
251 0x00000000,
252 (0x9c00 << 16) | (0x8e58 >> 2),
253 0x00000000,
254 (0x9c00 << 16) | (0x8e5c >> 2),
255 0x00000000,
256 (0x9c00 << 16) | (0x9508 >> 2),
257 0x00000000,
258 (0x9c00 << 16) | (0x950c >> 2),
259 0x00000000,
260 (0x9c00 << 16) | (0x9494 >> 2),
261 0x00000000,
262 (0x9c00 << 16) | (0xac0c >> 2),
263 0x00000000,
264 (0x9c00 << 16) | (0xac10 >> 2),
265 0x00000000,
266 (0x9c00 << 16) | (0xac14 >> 2),
267 0x00000000,
268 (0x9c00 << 16) | (0xae00 >> 2),
269 0x00000000,
270 (0x9c00 << 16) | (0xac08 >> 2),
271 0x00000000,
272 (0x9c00 << 16) | (0x88d4 >> 2),
273 0x00000000,
274 (0x9c00 << 16) | (0x88c8 >> 2),
275 0x00000000,
276 (0x9c00 << 16) | (0x88cc >> 2),
277 0x00000000,
278 (0x9c00 << 16) | (0x89b0 >> 2),
279 0x00000000,
280 (0x9c00 << 16) | (0x8b10 >> 2),
281 0x00000000,
282 (0x9c00 << 16) | (0x8a14 >> 2),
283 0x00000000,
284 (0x9c00 << 16) | (0x9830 >> 2),
285 0x00000000,
286 (0x9c00 << 16) | (0x9834 >> 2),
287 0x00000000,
288 (0x9c00 << 16) | (0x9838 >> 2),
289 0x00000000,
290 (0x9c00 << 16) | (0x9a10 >> 2),
291 0x00000000,
292 (0x8000 << 16) | (0x9870 >> 2),
293 0x00000000,
294 (0x8000 << 16) | (0x9874 >> 2),
295 0x00000000,
296 (0x8001 << 16) | (0x9870 >> 2),
297 0x00000000,
298 (0x8001 << 16) | (0x9874 >> 2),
299 0x00000000,
300 (0x8040 << 16) | (0x9870 >> 2),
301 0x00000000,
302 (0x8040 << 16) | (0x9874 >> 2),
303 0x00000000,
304 (0x8041 << 16) | (0x9870 >> 2),
305 0x00000000,
306 (0x8041 << 16) | (0x9874 >> 2),
307 0x00000000,
308 0x00000000
309};
310
311static int gfx_v6_0_init_microcode(struct amdgpu_device *adev)
312{
313 const char *chip_name;
314 char fw_name[30];
315 int err;
316 const struct gfx_firmware_header_v1_0 *cp_hdr;
317 const struct rlc_firmware_header_v1_0 *rlc_hdr;
318
319 DRM_DEBUG("\n");
320
321 switch (adev->asic_type) {
322 case CHIP_TAHITI:
323 chip_name = "tahiti";
324 break;
325 case CHIP_PITCAIRN:
326 chip_name = "pitcairn";
327 break;
328 case CHIP_VERDE:
329 chip_name = "verde";
330 break;
331 case CHIP_OLAND:
332 chip_name = "oland";
333 break;
334 case CHIP_HAINAN:
335 chip_name = "hainan";
336 break;
337 default: BUG();
338 }
339
340 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
341 err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
342 if (err)
343 goto out;
344 err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
345 if (err)
346 goto out;
347 cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
348 adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
349 adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
350
351 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
352 err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
353 if (err)
354 goto out;
355 err = amdgpu_ucode_validate(adev->gfx.me_fw);
356 if (err)
357 goto out;
358 cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
359 adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
360 adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
361
362 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
363 err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
364 if (err)
365 goto out;
366 err = amdgpu_ucode_validate(adev->gfx.ce_fw);
367 if (err)
368 goto out;
369 cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
370 adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
371 adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
372
373 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
374 err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
375 if (err)
376 goto out;
377 err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
378 rlc_hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
379 adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
380 adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
381
382out:
383 if (err) {
384 pr_err("gfx6: Failed to load firmware \"%s\"\n", fw_name);
385 release_firmware(adev->gfx.pfp_fw);
386 adev->gfx.pfp_fw = NULL;
387 release_firmware(adev->gfx.me_fw);
388 adev->gfx.me_fw = NULL;
389 release_firmware(adev->gfx.ce_fw);
390 adev->gfx.ce_fw = NULL;
391 release_firmware(adev->gfx.rlc_fw);
392 adev->gfx.rlc_fw = NULL;
393 }
394 return err;
395}
396
397static void gfx_v6_0_tiling_mode_table_init(struct amdgpu_device *adev)
398{
399 const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
400 u32 reg_offset, split_equal_to_row_size, *tilemode;
401
402 memset(adev->gfx.config.tile_mode_array, 0, sizeof(adev->gfx.config.tile_mode_array));
403 tilemode = adev->gfx.config.tile_mode_array;
404
405 switch (adev->gfx.config.mem_row_size_in_kb) {
406 case 1:
407 split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
408 break;
409 case 2:
410 default:
411 split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
412 break;
413 case 4:
414 split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
415 break;
416 }
417
418 if (adev->asic_type == CHIP_VERDE) {
419 tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
420 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
421 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
422 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
423 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
424 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
425 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
426 NUM_BANKS(ADDR_SURF_16_BANK);
427 tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
428 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
429 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
430 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
431 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
432 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
433 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
434 NUM_BANKS(ADDR_SURF_16_BANK);
435 tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
436 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
437 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
438 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
439 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
440 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
441 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
442 NUM_BANKS(ADDR_SURF_16_BANK);
443 tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
444 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
445 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
446 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
447 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
448 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
449 NUM_BANKS(ADDR_SURF_8_BANK) |
450 TILE_SPLIT(split_equal_to_row_size);
451 tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
452 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
453 PIPE_CONFIG(ADDR_SURF_P4_8x16);
454 tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
455 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
456 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
457 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
458 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
459 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
460 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
461 NUM_BANKS(ADDR_SURF_4_BANK);
462 tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
463 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
464 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
465 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
466 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
467 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
468 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
469 NUM_BANKS(ADDR_SURF_4_BANK);
470 tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
471 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
472 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
473 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
474 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
475 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
476 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
477 NUM_BANKS(ADDR_SURF_2_BANK);
478 tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
479 tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
480 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
481 PIPE_CONFIG(ADDR_SURF_P4_8x16);
482 tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
483 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
484 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
485 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
486 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
487 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
488 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
489 NUM_BANKS(ADDR_SURF_16_BANK);
490 tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
491 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
492 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
493 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
494 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
495 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
496 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
497 NUM_BANKS(ADDR_SURF_16_BANK);
498 tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
499 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
500 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
501 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
502 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
503 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
504 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
505 NUM_BANKS(ADDR_SURF_16_BANK);
506 tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
507 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
508 PIPE_CONFIG(ADDR_SURF_P4_8x16);
509 tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
510 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
511 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
512 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
513 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
514 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
515 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
516 NUM_BANKS(ADDR_SURF_16_BANK);
517 tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
518 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
519 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
520 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
521 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
522 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
523 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
524 NUM_BANKS(ADDR_SURF_16_BANK);
525 tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
526 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
527 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
528 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
529 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
530 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
531 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
532 NUM_BANKS(ADDR_SURF_16_BANK);
533 tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
534 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
535 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
536 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
537 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
538 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
539 NUM_BANKS(ADDR_SURF_16_BANK) |
540 TILE_SPLIT(split_equal_to_row_size);
541 tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
542 ARRAY_MODE(ARRAY_1D_TILED_THICK) |
543 PIPE_CONFIG(ADDR_SURF_P4_8x16);
544 tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
545 ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
546 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
547 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
548 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
549 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
550 NUM_BANKS(ADDR_SURF_16_BANK) |
551 TILE_SPLIT(split_equal_to_row_size);
552 tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
553 ARRAY_MODE(ARRAY_2D_TILED_THICK) |
554 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
555 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
556 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
557 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
558 NUM_BANKS(ADDR_SURF_16_BANK) |
559 TILE_SPLIT(split_equal_to_row_size);
560 tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
561 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
562 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
563 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
564 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
565 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
566 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
567 NUM_BANKS(ADDR_SURF_8_BANK);
568 tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
569 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
570 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
571 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
572 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
573 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
574 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
575 NUM_BANKS(ADDR_SURF_8_BANK);
576 tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
577 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
578 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
579 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
580 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
581 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
582 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
583 NUM_BANKS(ADDR_SURF_4_BANK);
584 tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
585 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
586 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
587 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
588 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
589 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
590 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
591 NUM_BANKS(ADDR_SURF_4_BANK);
592 tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
593 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
594 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
595 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
596 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
597 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
598 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
599 NUM_BANKS(ADDR_SURF_2_BANK);
600 tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
601 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
602 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
603 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
604 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
605 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
606 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
607 NUM_BANKS(ADDR_SURF_2_BANK);
608 tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
609 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
610 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
611 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
612 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
613 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
614 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
615 NUM_BANKS(ADDR_SURF_2_BANK);
616 tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
617 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
618 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
619 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
620 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
621 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
622 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
623 NUM_BANKS(ADDR_SURF_2_BANK);
624 tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
625 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
626 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
627 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
628 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
629 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
630 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
631 NUM_BANKS(ADDR_SURF_2_BANK);
632 tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
633 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
634 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
635 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
636 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
637 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
638 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
639 NUM_BANKS(ADDR_SURF_2_BANK);
640 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
641 WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
642 } else if (adev->asic_type == CHIP_OLAND) {
643 tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
644 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
645 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
646 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
647 NUM_BANKS(ADDR_SURF_16_BANK) |
648 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
649 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
650 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
651 tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
652 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
653 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
654 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
655 NUM_BANKS(ADDR_SURF_16_BANK) |
656 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
657 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
658 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
659 tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
660 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
661 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
662 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
663 NUM_BANKS(ADDR_SURF_16_BANK) |
664 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
665 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
666 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
667 tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
668 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
669 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
670 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
671 NUM_BANKS(ADDR_SURF_16_BANK) |
672 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
673 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
674 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
675 tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
676 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
677 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
678 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
679 NUM_BANKS(ADDR_SURF_16_BANK) |
680 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
681 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
682 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
683 tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
684 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
685 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
686 TILE_SPLIT(split_equal_to_row_size) |
687 NUM_BANKS(ADDR_SURF_16_BANK) |
688 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
689 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
690 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
691 tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
692 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
693 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
694 TILE_SPLIT(split_equal_to_row_size) |
695 NUM_BANKS(ADDR_SURF_16_BANK) |
696 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
697 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
698 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
699 tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
700 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
701 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
702 TILE_SPLIT(split_equal_to_row_size) |
703 NUM_BANKS(ADDR_SURF_16_BANK) |
704 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
705 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
706 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
707 tilemode[8] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
708 ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
709 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
710 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
711 NUM_BANKS(ADDR_SURF_16_BANK) |
712 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
713 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
714 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
715 tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
716 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
717 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
718 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
719 NUM_BANKS(ADDR_SURF_16_BANK) |
720 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
721 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
722 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
723 tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
724 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
725 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
726 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
727 NUM_BANKS(ADDR_SURF_16_BANK) |
728 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
729 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
730 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
731 tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
732 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
733 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
734 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
735 NUM_BANKS(ADDR_SURF_16_BANK) |
736 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
737 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
738 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
739 tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
740 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
741 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
742 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
743 NUM_BANKS(ADDR_SURF_16_BANK) |
744 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
745 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
746 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
747 tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
748 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
749 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
750 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
751 NUM_BANKS(ADDR_SURF_16_BANK) |
752 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
753 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
754 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
755 tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
756 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
757 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
758 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
759 NUM_BANKS(ADDR_SURF_16_BANK) |
760 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
761 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
762 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
763 tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
764 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
765 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
766 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
767 NUM_BANKS(ADDR_SURF_16_BANK) |
768 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
769 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
770 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
771 tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
772 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
773 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
774 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
775 NUM_BANKS(ADDR_SURF_16_BANK) |
776 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
777 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
778 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
779 tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
780 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
781 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
782 TILE_SPLIT(split_equal_to_row_size) |
783 NUM_BANKS(ADDR_SURF_16_BANK) |
784 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
785 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
786 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
787 tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
788 ARRAY_MODE(ARRAY_1D_TILED_THICK) |
789 PIPE_CONFIG(ADDR_SURF_P4_8x16);
790 tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
791 ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
792 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
793 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
794 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
795 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
796 NUM_BANKS(ADDR_SURF_16_BANK) |
797 TILE_SPLIT(split_equal_to_row_size);
798 tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
799 ARRAY_MODE(ARRAY_2D_TILED_THICK) |
800 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
801 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
802 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
803 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
804 NUM_BANKS(ADDR_SURF_16_BANK) |
805 TILE_SPLIT(split_equal_to_row_size);
806 tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
807 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
808 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
809 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
810 NUM_BANKS(ADDR_SURF_16_BANK) |
811 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
812 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
813 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
814 tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
815 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
816 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
817 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
818 NUM_BANKS(ADDR_SURF_16_BANK) |
819 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
820 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
821 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
822 tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
823 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
824 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
825 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
826 NUM_BANKS(ADDR_SURF_16_BANK) |
827 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
828 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
829 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
830 tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
831 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
832 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
833 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
834 NUM_BANKS(ADDR_SURF_16_BANK) |
835 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
836 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
837 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
838 tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
839 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
840 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
841 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
842 NUM_BANKS(ADDR_SURF_8_BANK) |
843 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
844 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
845 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1);
846 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
847 WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
848 } else if (adev->asic_type == CHIP_HAINAN) {
849 tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
850 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
851 PIPE_CONFIG(ADDR_SURF_P2) |
852 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
853 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
854 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
855 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
856 NUM_BANKS(ADDR_SURF_16_BANK);
857 tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
858 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
859 PIPE_CONFIG(ADDR_SURF_P2) |
860 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
861 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
862 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
863 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
864 NUM_BANKS(ADDR_SURF_16_BANK);
865 tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
866 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
867 PIPE_CONFIG(ADDR_SURF_P2) |
868 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
869 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
870 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
871 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
872 NUM_BANKS(ADDR_SURF_16_BANK);
873 tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
874 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
875 PIPE_CONFIG(ADDR_SURF_P2) |
876 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
877 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
878 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
879 NUM_BANKS(ADDR_SURF_8_BANK) |
880 TILE_SPLIT(split_equal_to_row_size);
881 tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
882 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
883 PIPE_CONFIG(ADDR_SURF_P2);
884 tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
885 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
886 PIPE_CONFIG(ADDR_SURF_P2) |
887 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
888 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
889 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
890 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
891 NUM_BANKS(ADDR_SURF_8_BANK);
892 tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
893 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
894 PIPE_CONFIG(ADDR_SURF_P2) |
895 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
896 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
897 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
898 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
899 NUM_BANKS(ADDR_SURF_8_BANK);
900 tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
901 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
902 PIPE_CONFIG(ADDR_SURF_P2) |
903 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
904 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
905 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
906 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
907 NUM_BANKS(ADDR_SURF_4_BANK);
908 tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
909 tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
910 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
911 PIPE_CONFIG(ADDR_SURF_P2);
912 tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
913 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
914 PIPE_CONFIG(ADDR_SURF_P2) |
915 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
916 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
917 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
918 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
919 NUM_BANKS(ADDR_SURF_16_BANK);
920 tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
921 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
922 PIPE_CONFIG(ADDR_SURF_P2) |
923 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
924 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
925 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
926 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
927 NUM_BANKS(ADDR_SURF_16_BANK);
928 tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
929 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
930 PIPE_CONFIG(ADDR_SURF_P2) |
931 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
932 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
933 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
934 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
935 NUM_BANKS(ADDR_SURF_16_BANK);
936 tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
937 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
938 PIPE_CONFIG(ADDR_SURF_P2);
939 tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
940 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
941 PIPE_CONFIG(ADDR_SURF_P2) |
942 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
943 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
944 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
945 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
946 NUM_BANKS(ADDR_SURF_16_BANK);
947 tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
948 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
949 PIPE_CONFIG(ADDR_SURF_P2) |
950 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
951 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
952 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
953 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
954 NUM_BANKS(ADDR_SURF_16_BANK);
955 tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
956 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
957 PIPE_CONFIG(ADDR_SURF_P2) |
958 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
959 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
960 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
961 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
962 NUM_BANKS(ADDR_SURF_16_BANK);
963 tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
964 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
965 PIPE_CONFIG(ADDR_SURF_P2) |
966 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
967 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
968 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
969 NUM_BANKS(ADDR_SURF_16_BANK) |
970 TILE_SPLIT(split_equal_to_row_size);
971 tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
972 ARRAY_MODE(ARRAY_1D_TILED_THICK) |
973 PIPE_CONFIG(ADDR_SURF_P2);
974 tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
975 ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
976 PIPE_CONFIG(ADDR_SURF_P2) |
977 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
978 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
979 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
980 NUM_BANKS(ADDR_SURF_16_BANK) |
981 TILE_SPLIT(split_equal_to_row_size);
982 tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
983 ARRAY_MODE(ARRAY_2D_TILED_THICK) |
984 PIPE_CONFIG(ADDR_SURF_P2) |
985 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
986 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
987 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
988 NUM_BANKS(ADDR_SURF_16_BANK) |
989 TILE_SPLIT(split_equal_to_row_size);
990 tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
991 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
992 PIPE_CONFIG(ADDR_SURF_P2) |
993 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
994 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
995 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
996 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
997 NUM_BANKS(ADDR_SURF_8_BANK);
998 tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
999 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1000 PIPE_CONFIG(ADDR_SURF_P2) |
1001 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1002 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
1003 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1004 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1005 NUM_BANKS(ADDR_SURF_8_BANK);
1006 tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1007 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1008 PIPE_CONFIG(ADDR_SURF_P2) |
1009 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1010 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1011 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1012 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1013 NUM_BANKS(ADDR_SURF_8_BANK);
1014 tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1015 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1016 PIPE_CONFIG(ADDR_SURF_P2) |
1017 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1018 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1019 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1020 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1021 NUM_BANKS(ADDR_SURF_8_BANK);
1022 tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1023 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1024 PIPE_CONFIG(ADDR_SURF_P2) |
1025 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1026 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1027 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1028 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1029 NUM_BANKS(ADDR_SURF_4_BANK);
1030 tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1031 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1032 PIPE_CONFIG(ADDR_SURF_P2) |
1033 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1034 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1035 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1036 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1037 NUM_BANKS(ADDR_SURF_4_BANK);
1038 tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1039 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1040 PIPE_CONFIG(ADDR_SURF_P2) |
1041 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1042 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1043 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1044 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1045 NUM_BANKS(ADDR_SURF_4_BANK);
1046 tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1047 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1048 PIPE_CONFIG(ADDR_SURF_P2) |
1049 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1050 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1051 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1052 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1053 NUM_BANKS(ADDR_SURF_4_BANK);
1054 tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1055 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1056 PIPE_CONFIG(ADDR_SURF_P2) |
1057 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1058 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1059 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1060 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1061 NUM_BANKS(ADDR_SURF_4_BANK);
1062 tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1063 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1064 PIPE_CONFIG(ADDR_SURF_P2) |
1065 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
1066 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1067 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1068 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1069 NUM_BANKS(ADDR_SURF_4_BANK);
1070 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
1071 WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
1072 } else if ((adev->asic_type == CHIP_TAHITI) || (adev->asic_type == CHIP_PITCAIRN)) {
1073 tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1074 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1075 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1076 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
1077 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1078 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1079 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1080 NUM_BANKS(ADDR_SURF_16_BANK);
1081 tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1082 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1083 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1084 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
1085 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1086 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1087 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1088 NUM_BANKS(ADDR_SURF_16_BANK);
1089 tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1090 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1091 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1092 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1093 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1094 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1095 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1096 NUM_BANKS(ADDR_SURF_16_BANK);
1097 tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1098 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1099 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1100 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1101 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1102 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1103 NUM_BANKS(ADDR_SURF_4_BANK) |
1104 TILE_SPLIT(split_equal_to_row_size);
1105 tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1106 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1107 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
1108 tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1109 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1110 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1111 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1112 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1113 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1114 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1115 NUM_BANKS(ADDR_SURF_2_BANK);
1116 tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1117 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1118 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1119 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1120 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1121 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
1122 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1123 NUM_BANKS(ADDR_SURF_2_BANK);
1124 tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1125 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1126 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1127 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1128 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1129 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1130 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1131 NUM_BANKS(ADDR_SURF_2_BANK);
1132 tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
1133 tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
1134 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1135 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
1136 tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
1137 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1138 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1139 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1140 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1141 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1142 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1143 NUM_BANKS(ADDR_SURF_16_BANK);
1144 tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
1145 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1146 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1147 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1148 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1149 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1150 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1151 NUM_BANKS(ADDR_SURF_16_BANK);
1152 tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
1153 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1154 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1155 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1156 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1157 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1158 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1159 NUM_BANKS(ADDR_SURF_16_BANK);
1160 tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1161 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1162 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
1163 tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1164 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1165 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1166 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1167 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1168 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1169 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1170 NUM_BANKS(ADDR_SURF_16_BANK);
1171 tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1172 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1173 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1174 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1175 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1176 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1177 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1178 NUM_BANKS(ADDR_SURF_16_BANK);
1179 tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1180 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1181 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1182 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1183 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1184 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1185 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1186 NUM_BANKS(ADDR_SURF_16_BANK);
1187 tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1188 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1189 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1190 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1191 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1192 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1193 NUM_BANKS(ADDR_SURF_16_BANK) |
1194 TILE_SPLIT(split_equal_to_row_size);
1195 tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1196 ARRAY_MODE(ARRAY_1D_TILED_THICK) |
1197 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
1198 tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1199 ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
1200 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1201 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1202 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1203 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1204 NUM_BANKS(ADDR_SURF_16_BANK) |
1205 TILE_SPLIT(split_equal_to_row_size);
1206 tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1207 ARRAY_MODE(ARRAY_2D_TILED_THICK) |
1208 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1209 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1210 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1211 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1212 NUM_BANKS(ADDR_SURF_16_BANK) |
1213 TILE_SPLIT(split_equal_to_row_size);
1214 tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1215 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1216 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1217 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1218 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1219 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
1220 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1221 NUM_BANKS(ADDR_SURF_4_BANK);
1222 tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1223 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1224 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1225 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1226 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1227 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1228 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1229 NUM_BANKS(ADDR_SURF_4_BANK);
1230 tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1231 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1232 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1233 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1234 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1235 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
1236 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1237 NUM_BANKS(ADDR_SURF_2_BANK);
1238 tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1239 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1240 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1241 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1242 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1243 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1244 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1245 NUM_BANKS(ADDR_SURF_2_BANK);
1246 tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1247 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1248 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1249 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1250 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1251 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1252 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1253 NUM_BANKS(ADDR_SURF_2_BANK);
1254 tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1255 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1256 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1257 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1258 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1259 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1260 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1261 NUM_BANKS(ADDR_SURF_2_BANK);
1262 tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1263 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1264 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1265 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1266 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1267 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1268 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1269 NUM_BANKS(ADDR_SURF_2_BANK);
1270 tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1271 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1272 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1273 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1274 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1275 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1276 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1277 NUM_BANKS(ADDR_SURF_2_BANK);
1278 tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1279 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1280 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1281 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1282 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1283 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1284 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1285 NUM_BANKS(ADDR_SURF_2_BANK);
1286 tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1287 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1288 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1289 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
1290 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1291 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1292 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1293 NUM_BANKS(ADDR_SURF_2_BANK);
1294 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
1295 WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
1296 } else {
1297 DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
1298 }
1299}
1300
1301static void gfx_v6_0_select_se_sh(struct amdgpu_device *adev, u32 se_num,
1302 u32 sh_num, u32 instance)
1303{
1304 u32 data;
1305
1306 if (instance == 0xffffffff)
1307 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
1308 else
1309 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
1310
1311 if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
1312 data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
1313 GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
1314 else if (se_num == 0xffffffff)
1315 data |= GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK |
1316 (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT);
1317 else if (sh_num == 0xffffffff)
1318 data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
1319 (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
1320 else
1321 data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) |
1322 (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
1323 WREG32(mmGRBM_GFX_INDEX, data);
1324}
1325
1326static u32 gfx_v6_0_get_rb_active_bitmap(struct amdgpu_device *adev)
1327{
1328 u32 data, mask;
1329
1330 data = RREG32(mmCC_RB_BACKEND_DISABLE) |
1331 RREG32(mmGC_USER_RB_BACKEND_DISABLE);
1332
1333 data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
1334
1335 mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se/
1336 adev->gfx.config.max_sh_per_se);
1337
1338 return ~data & mask;
1339}
1340
1341static void gfx_v6_0_raster_config(struct amdgpu_device *adev, u32 *rconf)
1342{
1343 switch (adev->asic_type) {
1344 case CHIP_TAHITI:
1345 case CHIP_PITCAIRN:
1346 *rconf |=
1347 (2 << PA_SC_RASTER_CONFIG__RB_XSEL2__SHIFT) |
1348 (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
1349 (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
1350 (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT) |
1351 (2 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT) |
1352 (2 << PA_SC_RASTER_CONFIG__SE_XSEL__SHIFT) |
1353 (2 << PA_SC_RASTER_CONFIG__SE_YSEL__SHIFT);
1354 break;
1355 case CHIP_VERDE:
1356 *rconf |=
1357 (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
1358 (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
1359 (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT);
1360 break;
1361 case CHIP_OLAND:
1362 *rconf |= (1 << PA_SC_RASTER_CONFIG__RB_YSEL__SHIFT);
1363 break;
1364 case CHIP_HAINAN:
1365 *rconf |= 0x0;
1366 break;
1367 default:
1368 DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
1369 break;
1370 }
1371}
1372
1373static void gfx_v6_0_write_harvested_raster_configs(struct amdgpu_device *adev,
1374 u32 raster_config, unsigned rb_mask,
1375 unsigned num_rb)
1376{
1377 unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
1378 unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
1379 unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
1380 unsigned rb_per_se = num_rb / num_se;
1381 unsigned se_mask[4];
1382 unsigned se;
1383
1384 se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
1385 se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
1386 se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
1387 se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
1388
1389 WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
1390 WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
1391 WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
1392
1393 for (se = 0; se < num_se; se++) {
1394 unsigned raster_config_se = raster_config;
1395 unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
1396 unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
1397 int idx = (se / 2) * 2;
1398
1399 if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
1400 raster_config_se &= ~PA_SC_RASTER_CONFIG__SE_MAP_MASK;
1401
1402 if (!se_mask[idx])
1403 raster_config_se |= RASTER_CONFIG_SE_MAP_3 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
1404 else
1405 raster_config_se |= RASTER_CONFIG_SE_MAP_0 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
1406 }
1407
1408 pkr0_mask &= rb_mask;
1409 pkr1_mask &= rb_mask;
1410 if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
1411 raster_config_se &= ~PA_SC_RASTER_CONFIG__PKR_MAP_MASK;
1412
1413 if (!pkr0_mask)
1414 raster_config_se |= RASTER_CONFIG_PKR_MAP_3 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
1415 else
1416 raster_config_se |= RASTER_CONFIG_PKR_MAP_0 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
1417 }
1418
1419 if (rb_per_se >= 2) {
1420 unsigned rb0_mask = 1 << (se * rb_per_se);
1421 unsigned rb1_mask = rb0_mask << 1;
1422
1423 rb0_mask &= rb_mask;
1424 rb1_mask &= rb_mask;
1425 if (!rb0_mask || !rb1_mask) {
1426 raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR0_MASK;
1427
1428 if (!rb0_mask)
1429 raster_config_se |=
1430 RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
1431 else
1432 raster_config_se |=
1433 RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
1434 }
1435
1436 if (rb_per_se > 2) {
1437 rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
1438 rb1_mask = rb0_mask << 1;
1439 rb0_mask &= rb_mask;
1440 rb1_mask &= rb_mask;
1441 if (!rb0_mask || !rb1_mask) {
1442 raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR1_MASK;
1443
1444 if (!rb0_mask)
1445 raster_config_se |=
1446 RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
1447 else
1448 raster_config_se |=
1449 RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
1450 }
1451 }
1452 }
1453
1454 /* GRBM_GFX_INDEX has a different offset on SI */
1455 gfx_v6_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
1456 WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
1457 }
1458
1459 /* GRBM_GFX_INDEX has a different offset on SI */
1460 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
1461}
1462
1463static void gfx_v6_0_setup_rb(struct amdgpu_device *adev)
1464{
1465 int i, j;
1466 u32 data;
1467 u32 raster_config = 0;
1468 u32 active_rbs = 0;
1469 u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
1470 adev->gfx.config.max_sh_per_se;
1471 unsigned num_rb_pipes;
1472
1473 mutex_lock(&adev->grbm_idx_mutex);
1474 for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
1475 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
1476 gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
1477 data = gfx_v6_0_get_rb_active_bitmap(adev);
1478 active_rbs |= data <<
1479 ((i * adev->gfx.config.max_sh_per_se + j) *
1480 rb_bitmap_width_per_sh);
1481 }
1482 }
1483 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
1484
1485 adev->gfx.config.backend_enable_mask = active_rbs;
1486 adev->gfx.config.num_rbs = hweight32(active_rbs);
1487
1488 num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
1489 adev->gfx.config.max_shader_engines, 16);
1490
1491 gfx_v6_0_raster_config(adev, &raster_config);
1492
1493 if (!adev->gfx.config.backend_enable_mask ||
1494 adev->gfx.config.num_rbs >= num_rb_pipes)
1495 WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
1496 else
1497 gfx_v6_0_write_harvested_raster_configs(adev, raster_config,
1498 adev->gfx.config.backend_enable_mask,
1499 num_rb_pipes);
1500
1501 /* cache the values for userspace */
1502 for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
1503 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
1504 gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
1505 adev->gfx.config.rb_config[i][j].rb_backend_disable =
1506 RREG32(mmCC_RB_BACKEND_DISABLE);
1507 adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
1508 RREG32(mmGC_USER_RB_BACKEND_DISABLE);
1509 adev->gfx.config.rb_config[i][j].raster_config =
1510 RREG32(mmPA_SC_RASTER_CONFIG);
1511 }
1512 }
1513 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
1514 mutex_unlock(&adev->grbm_idx_mutex);
1515}
1516
1517static void gfx_v6_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
1518 u32 bitmap)
1519{
1520 u32 data;
1521
1522 if (!bitmap)
1523 return;
1524
1525 data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
1526 data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
1527
1528 WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
1529}
1530
1531static u32 gfx_v6_0_get_cu_enabled(struct amdgpu_device *adev)
1532{
1533 u32 data, mask;
1534
1535 data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
1536 RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
1537
1538 mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
1539 return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
1540}
1541
1542
1543static void gfx_v6_0_setup_spi(struct amdgpu_device *adev)
1544{
1545 int i, j, k;
1546 u32 data, mask;
1547 u32 active_cu = 0;
1548
1549 mutex_lock(&adev->grbm_idx_mutex);
1550 for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
1551 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
1552 gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
1553 data = RREG32(mmSPI_STATIC_THREAD_MGMT_3);
1554 active_cu = gfx_v6_0_get_cu_enabled(adev);
1555
1556 mask = 1;
1557 for (k = 0; k < 16; k++) {
1558 mask <<= k;
1559 if (active_cu & mask) {
1560 data &= ~mask;
1561 WREG32(mmSPI_STATIC_THREAD_MGMT_3, data);
1562 break;
1563 }
1564 }
1565 }
1566 }
1567 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
1568 mutex_unlock(&adev->grbm_idx_mutex);
1569}
1570
1571static void gfx_v6_0_config_init(struct amdgpu_device *adev)
1572{
1573 adev->gfx.config.double_offchip_lds_buf = 0;
1574}
1575
1576static void gfx_v6_0_constants_init(struct amdgpu_device *adev)
1577{
1578 u32 gb_addr_config = 0;
1579 u32 mc_arb_ramcfg;
1580 u32 sx_debug_1;
1581 u32 hdp_host_path_cntl;
1582 u32 tmp;
1583
1584 switch (adev->asic_type) {
1585 case CHIP_TAHITI:
1586 adev->gfx.config.max_shader_engines = 2;
1587 adev->gfx.config.max_tile_pipes = 12;
1588 adev->gfx.config.max_cu_per_sh = 8;
1589 adev->gfx.config.max_sh_per_se = 2;
1590 adev->gfx.config.max_backends_per_se = 4;
1591 adev->gfx.config.max_texture_channel_caches = 12;
1592 adev->gfx.config.max_gprs = 256;
1593 adev->gfx.config.max_gs_threads = 32;
1594 adev->gfx.config.max_hw_contexts = 8;
1595
1596 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1597 adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
1598 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1599 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1600 gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
1601 break;
1602 case CHIP_PITCAIRN:
1603 adev->gfx.config.max_shader_engines = 2;
1604 adev->gfx.config.max_tile_pipes = 8;
1605 adev->gfx.config.max_cu_per_sh = 5;
1606 adev->gfx.config.max_sh_per_se = 2;
1607 adev->gfx.config.max_backends_per_se = 4;
1608 adev->gfx.config.max_texture_channel_caches = 8;
1609 adev->gfx.config.max_gprs = 256;
1610 adev->gfx.config.max_gs_threads = 32;
1611 adev->gfx.config.max_hw_contexts = 8;
1612
1613 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1614 adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
1615 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1616 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1617 gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
1618 break;
1619 case CHIP_VERDE:
1620 adev->gfx.config.max_shader_engines = 1;
1621 adev->gfx.config.max_tile_pipes = 4;
1622 adev->gfx.config.max_cu_per_sh = 5;
1623 adev->gfx.config.max_sh_per_se = 2;
1624 adev->gfx.config.max_backends_per_se = 4;
1625 adev->gfx.config.max_texture_channel_caches = 4;
1626 adev->gfx.config.max_gprs = 256;
1627 adev->gfx.config.max_gs_threads = 32;
1628 adev->gfx.config.max_hw_contexts = 8;
1629
1630 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1631 adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
1632 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1633 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1634 gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
1635 break;
1636 case CHIP_OLAND:
1637 adev->gfx.config.max_shader_engines = 1;
1638 adev->gfx.config.max_tile_pipes = 4;
1639 adev->gfx.config.max_cu_per_sh = 6;
1640 adev->gfx.config.max_sh_per_se = 1;
1641 adev->gfx.config.max_backends_per_se = 2;
1642 adev->gfx.config.max_texture_channel_caches = 4;
1643 adev->gfx.config.max_gprs = 256;
1644 adev->gfx.config.max_gs_threads = 16;
1645 adev->gfx.config.max_hw_contexts = 8;
1646
1647 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1648 adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
1649 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1650 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1651 gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
1652 break;
1653 case CHIP_HAINAN:
1654 adev->gfx.config.max_shader_engines = 1;
1655 adev->gfx.config.max_tile_pipes = 4;
1656 adev->gfx.config.max_cu_per_sh = 5;
1657 adev->gfx.config.max_sh_per_se = 1;
1658 adev->gfx.config.max_backends_per_se = 1;
1659 adev->gfx.config.max_texture_channel_caches = 2;
1660 adev->gfx.config.max_gprs = 256;
1661 adev->gfx.config.max_gs_threads = 16;
1662 adev->gfx.config.max_hw_contexts = 8;
1663
1664 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1665 adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
1666 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1667 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1668 gb_addr_config = HAINAN_GB_ADDR_CONFIG_GOLDEN;
1669 break;
1670 default:
1671 BUG();
1672 break;
1673 }
1674
1675 WREG32(mmGRBM_CNTL, (0xff << GRBM_CNTL__READ_TIMEOUT__SHIFT));
1676 WREG32(mmSRBM_INT_CNTL, 1);
1677 WREG32(mmSRBM_INT_ACK, 1);
1678
1679 WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
1680
1681 adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
1682 mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
1683
1684 adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
1685 adev->gfx.config.mem_max_burst_length_bytes = 256;
1686 tmp = (mc_arb_ramcfg & MC_ARB_RAMCFG__NOOFCOLS_MASK) >> MC_ARB_RAMCFG__NOOFCOLS__SHIFT;
1687 adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
1688 if (adev->gfx.config.mem_row_size_in_kb > 4)
1689 adev->gfx.config.mem_row_size_in_kb = 4;
1690 adev->gfx.config.shader_engine_tile_size = 32;
1691 adev->gfx.config.num_gpus = 1;
1692 adev->gfx.config.multi_gpu_tile_size = 64;
1693
1694 gb_addr_config &= ~GB_ADDR_CONFIG__ROW_SIZE_MASK;
1695 switch (adev->gfx.config.mem_row_size_in_kb) {
1696 case 1:
1697 default:
1698 gb_addr_config |= 0 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
1699 break;
1700 case 2:
1701 gb_addr_config |= 1 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
1702 break;
1703 case 4:
1704 gb_addr_config |= 2 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
1705 break;
1706 }
1707 gb_addr_config &= ~GB_ADDR_CONFIG__NUM_SHADER_ENGINES_MASK;
1708 if (adev->gfx.config.max_shader_engines == 2)
1709 gb_addr_config |= 1 << GB_ADDR_CONFIG__NUM_SHADER_ENGINES__SHIFT;
1710 adev->gfx.config.gb_addr_config = gb_addr_config;
1711
1712 WREG32(mmGB_ADDR_CONFIG, gb_addr_config);
1713 WREG32(mmDMIF_ADDR_CONFIG, gb_addr_config);
1714 WREG32(mmDMIF_ADDR_CALC, gb_addr_config);
1715 WREG32(mmHDP_ADDR_CONFIG, gb_addr_config);
1716 WREG32(mmDMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
1717 WREG32(mmDMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
1718
1719#if 0
1720 if (adev->has_uvd) {
1721 WREG32(mmUVD_UDEC_ADDR_CONFIG, gb_addr_config);
1722 WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
1723 WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
1724 }
1725#endif
1726 gfx_v6_0_tiling_mode_table_init(adev);
1727
1728 gfx_v6_0_setup_rb(adev);
1729
1730 gfx_v6_0_setup_spi(adev);
1731
1732 gfx_v6_0_get_cu_info(adev);
1733 gfx_v6_0_config_init(adev);
1734
1735 WREG32(mmCP_QUEUE_THRESHOLDS, ((0x16 << CP_QUEUE_THRESHOLDS__ROQ_IB1_START__SHIFT) |
1736 (0x2b << CP_QUEUE_THRESHOLDS__ROQ_IB2_START__SHIFT)));
1737 WREG32(mmCP_MEQ_THRESHOLDS, (0x30 << CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT) |
1738 (0x60 << CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT));
1739
1740 sx_debug_1 = RREG32(mmSX_DEBUG_1);
1741 WREG32(mmSX_DEBUG_1, sx_debug_1);
1742
1743 WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT));
1744
1745 WREG32(mmPA_SC_FIFO_SIZE, ((adev->gfx.config.sc_prim_fifo_size_frontend << PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
1746 (adev->gfx.config.sc_prim_fifo_size_backend << PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
1747 (adev->gfx.config.sc_hiz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
1748 (adev->gfx.config.sc_earlyz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT)));
1749
1750 WREG32(mmVGT_NUM_INSTANCES, 1);
1751 WREG32(mmCP_PERFMON_CNTL, 0);
1752 WREG32(mmSQ_CONFIG, 0);
1753 WREG32(mmPA_SC_FORCE_EOV_MAX_CNTS, ((4095 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT) |
1754 (255 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT)));
1755
1756 WREG32(mmVGT_CACHE_INVALIDATION,
1757 (VC_AND_TC << VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT) |
1758 (ES_AND_GS_AUTO << VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT));
1759
1760 WREG32(mmVGT_GS_VERTEX_REUSE, 16);
1761 WREG32(mmPA_SC_LINE_STIPPLE_STATE, 0);
1762
1763 WREG32(mmCB_PERFCOUNTER0_SELECT0, 0);
1764 WREG32(mmCB_PERFCOUNTER0_SELECT1, 0);
1765 WREG32(mmCB_PERFCOUNTER1_SELECT0, 0);
1766 WREG32(mmCB_PERFCOUNTER1_SELECT1, 0);
1767 WREG32(mmCB_PERFCOUNTER2_SELECT0, 0);
1768 WREG32(mmCB_PERFCOUNTER2_SELECT1, 0);
1769 WREG32(mmCB_PERFCOUNTER3_SELECT0, 0);
1770 WREG32(mmCB_PERFCOUNTER3_SELECT1, 0);
1771
1772 hdp_host_path_cntl = RREG32(mmHDP_HOST_PATH_CNTL);
1773 WREG32(mmHDP_HOST_PATH_CNTL, hdp_host_path_cntl);
1774
1775 WREG32(mmPA_CL_ENHANCE, PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK |
1776 (3 << PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT));
1777
1778 udelay(50);
1779}
1780
1781static int gfx_v6_0_ring_test_ring(struct amdgpu_ring *ring)
1782{
1783 struct amdgpu_device *adev = ring->adev;
1784 uint32_t tmp = 0;
1785 unsigned i;
1786 int r;
1787
1788 WREG32(mmSCRATCH_REG0, 0xCAFEDEAD);
1789
1790 r = amdgpu_ring_alloc(ring, 3);
1791 if (r)
1792 return r;
1793
1794 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1795 amdgpu_ring_write(ring, mmSCRATCH_REG0 - PACKET3_SET_CONFIG_REG_START);
1796 amdgpu_ring_write(ring, 0xDEADBEEF);
1797 amdgpu_ring_commit(ring);
1798
1799 for (i = 0; i < adev->usec_timeout; i++) {
1800 tmp = RREG32(mmSCRATCH_REG0);
1801 if (tmp == 0xDEADBEEF)
1802 break;
1803 udelay(1);
1804 }
1805
1806 if (i >= adev->usec_timeout)
1807 r = -ETIMEDOUT;
1808 return r;
1809}
1810
1811static void gfx_v6_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
1812{
1813 amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
1814 amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
1815 EVENT_INDEX(0));
1816}
1817
1818static void gfx_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
1819 u64 seq, unsigned flags)
1820{
1821 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
1822 bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
1823 /* flush read cache over gart */
1824 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1825 amdgpu_ring_write(ring, (mmCP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START));
1826 amdgpu_ring_write(ring, 0);
1827 amdgpu_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
1828 amdgpu_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
1829 PACKET3_TC_ACTION_ENA |
1830 PACKET3_SH_KCACHE_ACTION_ENA |
1831 PACKET3_SH_ICACHE_ACTION_ENA);
1832 amdgpu_ring_write(ring, 0xFFFFFFFF);
1833 amdgpu_ring_write(ring, 0);
1834 amdgpu_ring_write(ring, 10); /* poll interval */
1835 /* EVENT_WRITE_EOP - flush caches, send int */
1836 amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
1837 amdgpu_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
1838 amdgpu_ring_write(ring, addr & 0xfffffffc);
1839 amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
1840 ((write64bit ? 2 : 1) << CP_EOP_DONE_DATA_CNTL__DATA_SEL__SHIFT) |
1841 ((int_sel ? 2 : 0) << CP_EOP_DONE_DATA_CNTL__INT_SEL__SHIFT));
1842 amdgpu_ring_write(ring, lower_32_bits(seq));
1843 amdgpu_ring_write(ring, upper_32_bits(seq));
1844}
1845
1846static void gfx_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
1847 struct amdgpu_job *job,
1848 struct amdgpu_ib *ib,
1849 uint32_t flags)
1850{
1851 unsigned vmid = AMDGPU_JOB_GET_VMID(job);
1852 u32 header, control = 0;
1853
1854 /* insert SWITCH_BUFFER packet before first IB in the ring frame */
1855 if (flags & AMDGPU_HAVE_CTX_SWITCH) {
1856 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
1857 amdgpu_ring_write(ring, 0);
1858 }
1859
1860 if (ib->flags & AMDGPU_IB_FLAG_CE)
1861 header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
1862 else
1863 header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
1864
1865 control |= ib->length_dw | (vmid << 24);
1866
1867 amdgpu_ring_write(ring, header);
1868 amdgpu_ring_write(ring,
1869#ifdef __BIG_ENDIAN
1870 (2 << 0) |
1871#endif
1872 (ib->gpu_addr & 0xFFFFFFFC));
1873 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
1874 amdgpu_ring_write(ring, control);
1875}
1876
1877/**
1878 * gfx_v6_0_ring_test_ib - basic ring IB test
1879 *
1880 * @ring: amdgpu_ring structure holding ring information
1881 * @timeout: timeout value in jiffies, or MAX_SCHEDULE_TIMEOUT
1882 *
1883 * Allocate an IB and execute it on the gfx ring (SI).
1884 * Provides a basic gfx ring test to verify that IBs are working.
1885 * Returns 0 on success, error on failure.
1886 */
1887static int gfx_v6_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
1888{
1889 struct amdgpu_device *adev = ring->adev;
1890 struct dma_fence *f = NULL;
1891 struct amdgpu_ib ib;
1892 uint32_t tmp = 0;
1893 long r;
1894
1895 WREG32(mmSCRATCH_REG0, 0xCAFEDEAD);
1896 memset(&ib, 0, sizeof(ib));
1897 r = amdgpu_ib_get(adev, NULL, 256, AMDGPU_IB_POOL_DIRECT, &ib);
1898 if (r)
1899 return r;
1900
1901 ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
1902 ib.ptr[1] = mmSCRATCH_REG0 - PACKET3_SET_CONFIG_REG_START;
1903 ib.ptr[2] = 0xDEADBEEF;
1904 ib.length_dw = 3;
1905
1906 r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
1907 if (r)
1908 goto error;
1909
1910 r = dma_fence_wait_timeout(f, false, timeout);
1911 if (r == 0) {
1912 r = -ETIMEDOUT;
1913 goto error;
1914 } else if (r < 0) {
1915 goto error;
1916 }
1917 tmp = RREG32(mmSCRATCH_REG0);
1918 if (tmp == 0xDEADBEEF)
1919 r = 0;
1920 else
1921 r = -EINVAL;
1922
1923error:
1924 amdgpu_ib_free(adev, &ib, NULL);
1925 dma_fence_put(f);
1926 return r;
1927}
1928
1929static void gfx_v6_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
1930{
1931 if (enable) {
1932 WREG32(mmCP_ME_CNTL, 0);
1933 } else {
1934 WREG32(mmCP_ME_CNTL, (CP_ME_CNTL__ME_HALT_MASK |
1935 CP_ME_CNTL__PFP_HALT_MASK |
1936 CP_ME_CNTL__CE_HALT_MASK));
1937 WREG32(mmSCRATCH_UMSK, 0);
1938 }
1939 udelay(50);
1940}
1941
1942static int gfx_v6_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
1943{
1944 unsigned i;
1945 const struct gfx_firmware_header_v1_0 *pfp_hdr;
1946 const struct gfx_firmware_header_v1_0 *ce_hdr;
1947 const struct gfx_firmware_header_v1_0 *me_hdr;
1948 const __le32 *fw_data;
1949 u32 fw_size;
1950
1951 if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
1952 return -EINVAL;
1953
1954 gfx_v6_0_cp_gfx_enable(adev, false);
1955 pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
1956 ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
1957 me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
1958
1959 amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
1960 amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
1961 amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
1962
1963 /* PFP */
1964 fw_data = (const __le32 *)
1965 (adev->gfx.pfp_fw->data + le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
1966 fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
1967 WREG32(mmCP_PFP_UCODE_ADDR, 0);
1968 for (i = 0; i < fw_size; i++)
1969 WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
1970 WREG32(mmCP_PFP_UCODE_ADDR, 0);
1971
1972 /* CE */
1973 fw_data = (const __le32 *)
1974 (adev->gfx.ce_fw->data + le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
1975 fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
1976 WREG32(mmCP_CE_UCODE_ADDR, 0);
1977 for (i = 0; i < fw_size; i++)
1978 WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
1979 WREG32(mmCP_CE_UCODE_ADDR, 0);
1980
1981 /* ME */
1982 fw_data = (const __be32 *)
1983 (adev->gfx.me_fw->data + le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
1984 fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
1985 WREG32(mmCP_ME_RAM_WADDR, 0);
1986 for (i = 0; i < fw_size; i++)
1987 WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
1988 WREG32(mmCP_ME_RAM_WADDR, 0);
1989
1990 WREG32(mmCP_PFP_UCODE_ADDR, 0);
1991 WREG32(mmCP_CE_UCODE_ADDR, 0);
1992 WREG32(mmCP_ME_RAM_WADDR, 0);
1993 WREG32(mmCP_ME_RAM_RADDR, 0);
1994 return 0;
1995}
1996
1997static int gfx_v6_0_cp_gfx_start(struct amdgpu_device *adev)
1998{
1999 const struct cs_section_def *sect = NULL;
2000 const struct cs_extent_def *ext = NULL;
2001 struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
2002 int r, i;
2003
2004 r = amdgpu_ring_alloc(ring, 7 + 4);
2005 if (r) {
2006 DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
2007 return r;
2008 }
2009 amdgpu_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2010 amdgpu_ring_write(ring, 0x1);
2011 amdgpu_ring_write(ring, 0x0);
2012 amdgpu_ring_write(ring, adev->gfx.config.max_hw_contexts - 1);
2013 amdgpu_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2014 amdgpu_ring_write(ring, 0);
2015 amdgpu_ring_write(ring, 0);
2016
2017 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
2018 amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
2019 amdgpu_ring_write(ring, 0xc000);
2020 amdgpu_ring_write(ring, 0xe000);
2021 amdgpu_ring_commit(ring);
2022
2023 gfx_v6_0_cp_gfx_enable(adev, true);
2024
2025 r = amdgpu_ring_alloc(ring, gfx_v6_0_get_csb_size(adev) + 10);
2026 if (r) {
2027 DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
2028 return r;
2029 }
2030
2031 amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2032 amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
2033
2034 for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
2035 for (ext = sect->section; ext->extent != NULL; ++ext) {
2036 if (sect->id == SECT_CONTEXT) {
2037 amdgpu_ring_write(ring,
2038 PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
2039 amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
2040 for (i = 0; i < ext->reg_count; i++)
2041 amdgpu_ring_write(ring, ext->extent[i]);
2042 }
2043 }
2044 }
2045
2046 amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2047 amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
2048
2049 amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
2050 amdgpu_ring_write(ring, 0);
2051
2052 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
2053 amdgpu_ring_write(ring, 0x00000316);
2054 amdgpu_ring_write(ring, 0x0000000e);
2055 amdgpu_ring_write(ring, 0x00000010);
2056
2057 amdgpu_ring_commit(ring);
2058
2059 return 0;
2060}
2061
2062static int gfx_v6_0_cp_gfx_resume(struct amdgpu_device *adev)
2063{
2064 struct amdgpu_ring *ring;
2065 u32 tmp;
2066 u32 rb_bufsz;
2067 int r;
2068 u64 rptr_addr;
2069
2070 WREG32(mmCP_SEM_WAIT_TIMER, 0x0);
2071 WREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
2072
2073 /* Set the write pointer delay */
2074 WREG32(mmCP_RB_WPTR_DELAY, 0);
2075
2076 WREG32(mmCP_DEBUG, 0);
2077 WREG32(mmSCRATCH_ADDR, 0);
2078
2079 /* ring 0 - compute and gfx */
2080 /* Set ring buffer size */
2081 ring = &adev->gfx.gfx_ring[0];
2082 rb_bufsz = order_base_2(ring->ring_size / 8);
2083 tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
2084
2085#ifdef __BIG_ENDIAN
2086 tmp |= BUF_SWAP_32BIT;
2087#endif
2088 WREG32(mmCP_RB0_CNTL, tmp);
2089
2090 /* Initialize the ring buffer's read and write pointers */
2091 WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
2092 ring->wptr = 0;
2093 WREG32(mmCP_RB0_WPTR, ring->wptr);
2094
2095 /* set the wb address whether it's enabled or not */
2096 rptr_addr = ring->rptr_gpu_addr;
2097 WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
2098 WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
2099
2100 WREG32(mmSCRATCH_UMSK, 0);
2101
2102 mdelay(1);
2103 WREG32(mmCP_RB0_CNTL, tmp);
2104
2105 WREG32(mmCP_RB0_BASE, ring->gpu_addr >> 8);
2106
2107 /* start the rings */
2108 gfx_v6_0_cp_gfx_start(adev);
2109 r = amdgpu_ring_test_helper(ring);
2110 if (r)
2111 return r;
2112
2113 return 0;
2114}
2115
2116static u64 gfx_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
2117{
2118 return *ring->rptr_cpu_addr;
2119}
2120
2121static u64 gfx_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
2122{
2123 struct amdgpu_device *adev = ring->adev;
2124
2125 if (ring == &adev->gfx.gfx_ring[0])
2126 return RREG32(mmCP_RB0_WPTR);
2127 else if (ring == &adev->gfx.compute_ring[0])
2128 return RREG32(mmCP_RB1_WPTR);
2129 else if (ring == &adev->gfx.compute_ring[1])
2130 return RREG32(mmCP_RB2_WPTR);
2131 else
2132 BUG();
2133}
2134
2135static void gfx_v6_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
2136{
2137 struct amdgpu_device *adev = ring->adev;
2138
2139 WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
2140 (void)RREG32(mmCP_RB0_WPTR);
2141}
2142
2143static void gfx_v6_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
2144{
2145 struct amdgpu_device *adev = ring->adev;
2146
2147 if (ring == &adev->gfx.compute_ring[0]) {
2148 WREG32(mmCP_RB1_WPTR, lower_32_bits(ring->wptr));
2149 (void)RREG32(mmCP_RB1_WPTR);
2150 } else if (ring == &adev->gfx.compute_ring[1]) {
2151 WREG32(mmCP_RB2_WPTR, lower_32_bits(ring->wptr));
2152 (void)RREG32(mmCP_RB2_WPTR);
2153 } else {
2154 BUG();
2155 }
2156
2157}
2158
2159static int gfx_v6_0_cp_compute_resume(struct amdgpu_device *adev)
2160{
2161 struct amdgpu_ring *ring;
2162 u32 tmp;
2163 u32 rb_bufsz;
2164 int i, r;
2165 u64 rptr_addr;
2166
2167 /* ring1 - compute only */
2168 /* Set ring buffer size */
2169
2170 ring = &adev->gfx.compute_ring[0];
2171 rb_bufsz = order_base_2(ring->ring_size / 8);
2172 tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
2173#ifdef __BIG_ENDIAN
2174 tmp |= BUF_SWAP_32BIT;
2175#endif
2176 WREG32(mmCP_RB1_CNTL, tmp);
2177
2178 WREG32(mmCP_RB1_CNTL, tmp | CP_RB1_CNTL__RB_RPTR_WR_ENA_MASK);
2179 ring->wptr = 0;
2180 WREG32(mmCP_RB1_WPTR, ring->wptr);
2181
2182 rptr_addr = ring->rptr_gpu_addr;
2183 WREG32(mmCP_RB1_RPTR_ADDR, lower_32_bits(rptr_addr));
2184 WREG32(mmCP_RB1_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
2185
2186 mdelay(1);
2187 WREG32(mmCP_RB1_CNTL, tmp);
2188 WREG32(mmCP_RB1_BASE, ring->gpu_addr >> 8);
2189
2190 ring = &adev->gfx.compute_ring[1];
2191 rb_bufsz = order_base_2(ring->ring_size / 8);
2192 tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
2193#ifdef __BIG_ENDIAN
2194 tmp |= BUF_SWAP_32BIT;
2195#endif
2196 WREG32(mmCP_RB2_CNTL, tmp);
2197
2198 WREG32(mmCP_RB2_CNTL, tmp | CP_RB2_CNTL__RB_RPTR_WR_ENA_MASK);
2199 ring->wptr = 0;
2200 WREG32(mmCP_RB2_WPTR, ring->wptr);
2201 rptr_addr = ring->rptr_gpu_addr;
2202 WREG32(mmCP_RB2_RPTR_ADDR, lower_32_bits(rptr_addr));
2203 WREG32(mmCP_RB2_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
2204
2205 mdelay(1);
2206 WREG32(mmCP_RB2_CNTL, tmp);
2207 WREG32(mmCP_RB2_BASE, ring->gpu_addr >> 8);
2208
2209
2210 for (i = 0; i < 2; i++) {
2211 r = amdgpu_ring_test_helper(&adev->gfx.compute_ring[i]);
2212 if (r)
2213 return r;
2214 }
2215
2216 return 0;
2217}
2218
2219static void gfx_v6_0_cp_enable(struct amdgpu_device *adev, bool enable)
2220{
2221 gfx_v6_0_cp_gfx_enable(adev, enable);
2222}
2223
2224static int gfx_v6_0_cp_load_microcode(struct amdgpu_device *adev)
2225{
2226 return gfx_v6_0_cp_gfx_load_microcode(adev);
2227}
2228
2229static void gfx_v6_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
2230 bool enable)
2231{
2232 u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
2233 u32 mask;
2234 int i;
2235
2236 if (enable)
2237 tmp |= (CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
2238 CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
2239 else
2240 tmp &= ~(CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
2241 CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
2242 WREG32(mmCP_INT_CNTL_RING0, tmp);
2243
2244 if (!enable) {
2245 /* read a gfx register */
2246 tmp = RREG32(mmDB_DEPTH_INFO);
2247
2248 mask = RLC_BUSY_STATUS | GFX_POWER_STATUS | GFX_CLOCK_STATUS | GFX_LS_STATUS;
2249 for (i = 0; i < adev->usec_timeout; i++) {
2250 if ((RREG32(mmRLC_STAT) & mask) == (GFX_CLOCK_STATUS | GFX_POWER_STATUS))
2251 break;
2252 udelay(1);
2253 }
2254 }
2255}
2256
2257static int gfx_v6_0_cp_resume(struct amdgpu_device *adev)
2258{
2259 int r;
2260
2261 gfx_v6_0_enable_gui_idle_interrupt(adev, false);
2262
2263 r = gfx_v6_0_cp_load_microcode(adev);
2264 if (r)
2265 return r;
2266
2267 r = gfx_v6_0_cp_gfx_resume(adev);
2268 if (r)
2269 return r;
2270 r = gfx_v6_0_cp_compute_resume(adev);
2271 if (r)
2272 return r;
2273
2274 gfx_v6_0_enable_gui_idle_interrupt(adev, true);
2275
2276 return 0;
2277}
2278
2279static void gfx_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
2280{
2281 int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
2282 uint32_t seq = ring->fence_drv.sync_seq;
2283 uint64_t addr = ring->fence_drv.gpu_addr;
2284
2285 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
2286 amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
2287 WAIT_REG_MEM_FUNCTION(3) | /* equal */
2288 WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
2289 amdgpu_ring_write(ring, addr & 0xfffffffc);
2290 amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
2291 amdgpu_ring_write(ring, seq);
2292 amdgpu_ring_write(ring, 0xffffffff);
2293 amdgpu_ring_write(ring, 4); /* poll interval */
2294
2295 if (usepfp) {
2296 /* synce CE with ME to prevent CE fetch CEIB before context switch done */
2297 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
2298 amdgpu_ring_write(ring, 0);
2299 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
2300 amdgpu_ring_write(ring, 0);
2301 }
2302}
2303
2304static void gfx_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
2305 unsigned vmid, uint64_t pd_addr)
2306{
2307 int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
2308
2309 amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
2310
2311 /* wait for the invalidate to complete */
2312 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
2313 amdgpu_ring_write(ring, (WAIT_REG_MEM_FUNCTION(0) | /* always */
2314 WAIT_REG_MEM_ENGINE(0))); /* me */
2315 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
2316 amdgpu_ring_write(ring, 0);
2317 amdgpu_ring_write(ring, 0); /* ref */
2318 amdgpu_ring_write(ring, 0); /* mask */
2319 amdgpu_ring_write(ring, 0x20); /* poll interval */
2320
2321 if (usepfp) {
2322 /* sync PFP to ME, otherwise we might get invalid PFP reads */
2323 amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
2324 amdgpu_ring_write(ring, 0x0);
2325
2326 /* synce CE with ME to prevent CE fetch CEIB before context switch done */
2327 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
2328 amdgpu_ring_write(ring, 0);
2329 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
2330 amdgpu_ring_write(ring, 0);
2331 }
2332}
2333
2334static void gfx_v6_0_ring_emit_wreg(struct amdgpu_ring *ring,
2335 uint32_t reg, uint32_t val)
2336{
2337 int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
2338
2339 amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
2340 amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
2341 WRITE_DATA_DST_SEL(0)));
2342 amdgpu_ring_write(ring, reg);
2343 amdgpu_ring_write(ring, 0);
2344 amdgpu_ring_write(ring, val);
2345}
2346
2347static int gfx_v6_0_rlc_init(struct amdgpu_device *adev)
2348{
2349 const u32 *src_ptr;
2350 volatile u32 *dst_ptr;
2351 u32 dws;
2352 u64 reg_list_mc_addr;
2353 const struct cs_section_def *cs_data;
2354 int r;
2355
2356 adev->gfx.rlc.reg_list = verde_rlc_save_restore_register_list;
2357 adev->gfx.rlc.reg_list_size =
2358 (u32)ARRAY_SIZE(verde_rlc_save_restore_register_list);
2359
2360 adev->gfx.rlc.cs_data = si_cs_data;
2361 src_ptr = adev->gfx.rlc.reg_list;
2362 dws = adev->gfx.rlc.reg_list_size;
2363 cs_data = adev->gfx.rlc.cs_data;
2364
2365 if (src_ptr) {
2366 /* init save restore block */
2367 r = amdgpu_gfx_rlc_init_sr(adev, dws);
2368 if (r)
2369 return r;
2370 }
2371
2372 if (cs_data) {
2373 /* clear state block */
2374 adev->gfx.rlc.clear_state_size = gfx_v6_0_get_csb_size(adev);
2375 dws = adev->gfx.rlc.clear_state_size + (256 / 4);
2376
2377 r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
2378 AMDGPU_GEM_DOMAIN_VRAM,
2379 &adev->gfx.rlc.clear_state_obj,
2380 &adev->gfx.rlc.clear_state_gpu_addr,
2381 (void **)&adev->gfx.rlc.cs_ptr);
2382 if (r) {
2383 dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
2384 amdgpu_gfx_rlc_fini(adev);
2385 return r;
2386 }
2387
2388 /* set up the cs buffer */
2389 dst_ptr = adev->gfx.rlc.cs_ptr;
2390 reg_list_mc_addr = adev->gfx.rlc.clear_state_gpu_addr + 256;
2391 dst_ptr[0] = cpu_to_le32(upper_32_bits(reg_list_mc_addr));
2392 dst_ptr[1] = cpu_to_le32(lower_32_bits(reg_list_mc_addr));
2393 dst_ptr[2] = cpu_to_le32(adev->gfx.rlc.clear_state_size);
2394 gfx_v6_0_get_csb_buffer(adev, &dst_ptr[(256/4)]);
2395 amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
2396 amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
2397 }
2398
2399 return 0;
2400}
2401
2402static void gfx_v6_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
2403{
2404 WREG32_FIELD(RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
2405
2406 if (!enable) {
2407 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
2408 WREG32(mmSPI_LB_CU_MASK, 0x00ff);
2409 }
2410}
2411
2412static void gfx_v6_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
2413{
2414 int i;
2415
2416 for (i = 0; i < adev->usec_timeout; i++) {
2417 if (RREG32(mmRLC_SERDES_MASTER_BUSY_0) == 0)
2418 break;
2419 udelay(1);
2420 }
2421
2422 for (i = 0; i < adev->usec_timeout; i++) {
2423 if (RREG32(mmRLC_SERDES_MASTER_BUSY_1) == 0)
2424 break;
2425 udelay(1);
2426 }
2427}
2428
2429static void gfx_v6_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
2430{
2431 u32 tmp;
2432
2433 tmp = RREG32(mmRLC_CNTL);
2434 if (tmp != rlc)
2435 WREG32(mmRLC_CNTL, rlc);
2436}
2437
2438static u32 gfx_v6_0_halt_rlc(struct amdgpu_device *adev)
2439{
2440 u32 data, orig;
2441
2442 orig = data = RREG32(mmRLC_CNTL);
2443
2444 if (data & RLC_CNTL__RLC_ENABLE_F32_MASK) {
2445 data &= ~RLC_CNTL__RLC_ENABLE_F32_MASK;
2446 WREG32(mmRLC_CNTL, data);
2447
2448 gfx_v6_0_wait_for_rlc_serdes(adev);
2449 }
2450
2451 return orig;
2452}
2453
2454static void gfx_v6_0_rlc_stop(struct amdgpu_device *adev)
2455{
2456 WREG32(mmRLC_CNTL, 0);
2457
2458 gfx_v6_0_enable_gui_idle_interrupt(adev, false);
2459 gfx_v6_0_wait_for_rlc_serdes(adev);
2460}
2461
2462static void gfx_v6_0_rlc_start(struct amdgpu_device *adev)
2463{
2464 WREG32(mmRLC_CNTL, RLC_CNTL__RLC_ENABLE_F32_MASK);
2465
2466 gfx_v6_0_enable_gui_idle_interrupt(adev, true);
2467
2468 udelay(50);
2469}
2470
2471static void gfx_v6_0_rlc_reset(struct amdgpu_device *adev)
2472{
2473 WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
2474 udelay(50);
2475 WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
2476 udelay(50);
2477}
2478
2479static bool gfx_v6_0_lbpw_supported(struct amdgpu_device *adev)
2480{
2481 u32 tmp;
2482
2483 /* Enable LBPW only for DDR3 */
2484 tmp = RREG32(mmMC_SEQ_MISC0);
2485 if ((tmp & 0xF0000000) == 0xB0000000)
2486 return true;
2487 return false;
2488}
2489
2490static void gfx_v6_0_init_cg(struct amdgpu_device *adev)
2491{
2492}
2493
2494static int gfx_v6_0_rlc_resume(struct amdgpu_device *adev)
2495{
2496 u32 i;
2497 const struct rlc_firmware_header_v1_0 *hdr;
2498 const __le32 *fw_data;
2499 u32 fw_size;
2500
2501
2502 if (!adev->gfx.rlc_fw)
2503 return -EINVAL;
2504
2505 adev->gfx.rlc.funcs->stop(adev);
2506 adev->gfx.rlc.funcs->reset(adev);
2507 gfx_v6_0_init_pg(adev);
2508 gfx_v6_0_init_cg(adev);
2509
2510 WREG32(mmRLC_RL_BASE, 0);
2511 WREG32(mmRLC_RL_SIZE, 0);
2512 WREG32(mmRLC_LB_CNTL, 0);
2513 WREG32(mmRLC_LB_CNTR_MAX, 0xffffffff);
2514 WREG32(mmRLC_LB_CNTR_INIT, 0);
2515 WREG32(mmRLC_LB_INIT_CU_MASK, 0xffffffff);
2516
2517 WREG32(mmRLC_MC_CNTL, 0);
2518 WREG32(mmRLC_UCODE_CNTL, 0);
2519
2520 hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
2521 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
2522 fw_data = (const __le32 *)
2523 (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2524
2525 amdgpu_ucode_print_rlc_hdr(&hdr->header);
2526
2527 for (i = 0; i < fw_size; i++) {
2528 WREG32(mmRLC_UCODE_ADDR, i);
2529 WREG32(mmRLC_UCODE_DATA, le32_to_cpup(fw_data++));
2530 }
2531 WREG32(mmRLC_UCODE_ADDR, 0);
2532
2533 gfx_v6_0_enable_lbpw(adev, gfx_v6_0_lbpw_supported(adev));
2534 adev->gfx.rlc.funcs->start(adev);
2535
2536 return 0;
2537}
2538
2539static void gfx_v6_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
2540{
2541 u32 data, orig, tmp;
2542
2543 orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
2544
2545 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
2546 gfx_v6_0_enable_gui_idle_interrupt(adev, true);
2547
2548 WREG32(mmRLC_GCPM_GENERAL_3, 0x00000080);
2549
2550 tmp = gfx_v6_0_halt_rlc(adev);
2551
2552 WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
2553 WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
2554 WREG32(mmRLC_SERDES_WR_CTRL, 0x00b000ff);
2555
2556 gfx_v6_0_wait_for_rlc_serdes(adev);
2557 gfx_v6_0_update_rlc(adev, tmp);
2558
2559 WREG32(mmRLC_SERDES_WR_CTRL, 0x007000ff);
2560
2561 data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
2562 } else {
2563 gfx_v6_0_enable_gui_idle_interrupt(adev, false);
2564
2565 RREG32(mmCB_CGTT_SCLK_CTRL);
2566 RREG32(mmCB_CGTT_SCLK_CTRL);
2567 RREG32(mmCB_CGTT_SCLK_CTRL);
2568 RREG32(mmCB_CGTT_SCLK_CTRL);
2569
2570 data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
2571 }
2572
2573 if (orig != data)
2574 WREG32(mmRLC_CGCG_CGLS_CTRL, data);
2575
2576}
2577
2578static void gfx_v6_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
2579{
2580
2581 u32 data, orig, tmp = 0;
2582
2583 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
2584 orig = data = RREG32(mmCGTS_SM_CTRL_REG);
2585 data = 0x96940200;
2586 if (orig != data)
2587 WREG32(mmCGTS_SM_CTRL_REG, data);
2588
2589 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
2590 orig = data = RREG32(mmCP_MEM_SLP_CNTL);
2591 data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
2592 if (orig != data)
2593 WREG32(mmCP_MEM_SLP_CNTL, data);
2594 }
2595
2596 orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
2597 data &= 0xffffffc0;
2598 if (orig != data)
2599 WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
2600
2601 tmp = gfx_v6_0_halt_rlc(adev);
2602
2603 WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
2604 WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
2605 WREG32(mmRLC_SERDES_WR_CTRL, 0x00d000ff);
2606
2607 gfx_v6_0_update_rlc(adev, tmp);
2608 } else {
2609 orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
2610 data |= 0x00000003;
2611 if (orig != data)
2612 WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
2613
2614 data = RREG32(mmCP_MEM_SLP_CNTL);
2615 if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
2616 data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
2617 WREG32(mmCP_MEM_SLP_CNTL, data);
2618 }
2619 orig = data = RREG32(mmCGTS_SM_CTRL_REG);
2620 data |= CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK | CGTS_SM_CTRL_REG__OVERRIDE_MASK;
2621 if (orig != data)
2622 WREG32(mmCGTS_SM_CTRL_REG, data);
2623
2624 tmp = gfx_v6_0_halt_rlc(adev);
2625
2626 WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
2627 WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
2628 WREG32(mmRLC_SERDES_WR_CTRL, 0x00e000ff);
2629
2630 gfx_v6_0_update_rlc(adev, tmp);
2631 }
2632}
2633/*
2634static void gfx_v6_0_update_cg(struct amdgpu_device *adev,
2635 bool enable)
2636{
2637 gfx_v6_0_enable_gui_idle_interrupt(adev, false);
2638 if (enable) {
2639 gfx_v6_0_enable_mgcg(adev, true);
2640 gfx_v6_0_enable_cgcg(adev, true);
2641 } else {
2642 gfx_v6_0_enable_cgcg(adev, false);
2643 gfx_v6_0_enable_mgcg(adev, false);
2644 }
2645 gfx_v6_0_enable_gui_idle_interrupt(adev, true);
2646}
2647*/
2648
2649static void gfx_v6_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
2650 bool enable)
2651{
2652}
2653
2654static void gfx_v6_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
2655 bool enable)
2656{
2657}
2658
2659static void gfx_v6_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
2660{
2661 u32 data, orig;
2662
2663 orig = data = RREG32(mmRLC_PG_CNTL);
2664 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_CP))
2665 data &= ~0x8000;
2666 else
2667 data |= 0x8000;
2668 if (orig != data)
2669 WREG32(mmRLC_PG_CNTL, data);
2670}
2671
2672static void gfx_v6_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
2673{
2674}
2675/*
2676static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev)
2677{
2678 const __le32 *fw_data;
2679 volatile u32 *dst_ptr;
2680 int me, i, max_me = 4;
2681 u32 bo_offset = 0;
2682 u32 table_offset, table_size;
2683
2684 if (adev->asic_type == CHIP_KAVERI)
2685 max_me = 5;
2686
2687 if (adev->gfx.rlc.cp_table_ptr == NULL)
2688 return;
2689
2690 dst_ptr = adev->gfx.rlc.cp_table_ptr;
2691 for (me = 0; me < max_me; me++) {
2692 if (me == 0) {
2693 const struct gfx_firmware_header_v1_0 *hdr =
2694 (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
2695 fw_data = (const __le32 *)
2696 (adev->gfx.ce_fw->data +
2697 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2698 table_offset = le32_to_cpu(hdr->jt_offset);
2699 table_size = le32_to_cpu(hdr->jt_size);
2700 } else if (me == 1) {
2701 const struct gfx_firmware_header_v1_0 *hdr =
2702 (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
2703 fw_data = (const __le32 *)
2704 (adev->gfx.pfp_fw->data +
2705 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2706 table_offset = le32_to_cpu(hdr->jt_offset);
2707 table_size = le32_to_cpu(hdr->jt_size);
2708 } else if (me == 2) {
2709 const struct gfx_firmware_header_v1_0 *hdr =
2710 (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
2711 fw_data = (const __le32 *)
2712 (adev->gfx.me_fw->data +
2713 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2714 table_offset = le32_to_cpu(hdr->jt_offset);
2715 table_size = le32_to_cpu(hdr->jt_size);
2716 } else if (me == 3) {
2717 const struct gfx_firmware_header_v1_0 *hdr =
2718 (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
2719 fw_data = (const __le32 *)
2720 (adev->gfx.mec_fw->data +
2721 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2722 table_offset = le32_to_cpu(hdr->jt_offset);
2723 table_size = le32_to_cpu(hdr->jt_size);
2724 } else {
2725 const struct gfx_firmware_header_v1_0 *hdr =
2726 (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
2727 fw_data = (const __le32 *)
2728 (adev->gfx.mec2_fw->data +
2729 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2730 table_offset = le32_to_cpu(hdr->jt_offset);
2731 table_size = le32_to_cpu(hdr->jt_size);
2732 }
2733
2734 for (i = 0; i < table_size; i ++) {
2735 dst_ptr[bo_offset + i] =
2736 cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
2737 }
2738
2739 bo_offset += table_size;
2740 }
2741}
2742*/
2743static void gfx_v6_0_enable_gfx_cgpg(struct amdgpu_device *adev,
2744 bool enable)
2745{
2746 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
2747 WREG32(mmRLC_TTOP_D, RLC_PUD(0x10) | RLC_PDD(0x10) | RLC_TTPD(0x10) | RLC_MSD(0x10));
2748 WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, 1);
2749 WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 1);
2750 } else {
2751 WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 0);
2752 (void)RREG32(mmDB_RENDER_CONTROL);
2753 }
2754}
2755
2756static void gfx_v6_0_init_ao_cu_mask(struct amdgpu_device *adev)
2757{
2758 u32 tmp;
2759
2760 WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
2761
2762 tmp = RREG32(mmRLC_MAX_PG_CU);
2763 tmp &= ~RLC_MAX_PG_CU__MAX_POWERED_UP_CU_MASK;
2764 tmp |= (adev->gfx.cu_info.number << RLC_MAX_PG_CU__MAX_POWERED_UP_CU__SHIFT);
2765 WREG32(mmRLC_MAX_PG_CU, tmp);
2766}
2767
2768static void gfx_v6_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
2769 bool enable)
2770{
2771 u32 data, orig;
2772
2773 orig = data = RREG32(mmRLC_PG_CNTL);
2774 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG))
2775 data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
2776 else
2777 data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
2778 if (orig != data)
2779 WREG32(mmRLC_PG_CNTL, data);
2780}
2781
2782static void gfx_v6_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
2783 bool enable)
2784{
2785 u32 data, orig;
2786
2787 orig = data = RREG32(mmRLC_PG_CNTL);
2788 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG))
2789 data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
2790 else
2791 data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
2792 if (orig != data)
2793 WREG32(mmRLC_PG_CNTL, data);
2794}
2795
2796static void gfx_v6_0_init_gfx_cgpg(struct amdgpu_device *adev)
2797{
2798 u32 tmp;
2799
2800 WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
2801 WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_SRC, 1);
2802 WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
2803
2804 tmp = RREG32(mmRLC_AUTO_PG_CTRL);
2805 tmp &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
2806 tmp |= (0x700 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
2807 tmp &= ~RLC_AUTO_PG_CTRL__PG_AFTER_GRBM_REG_SAVE_THRESHOLD_MASK;
2808 WREG32(mmRLC_AUTO_PG_CTRL, tmp);
2809}
2810
2811static void gfx_v6_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
2812{
2813 gfx_v6_0_enable_gfx_cgpg(adev, enable);
2814 gfx_v6_0_enable_gfx_static_mgpg(adev, enable);
2815 gfx_v6_0_enable_gfx_dynamic_mgpg(adev, enable);
2816}
2817
2818static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev)
2819{
2820 u32 count = 0;
2821 const struct cs_section_def *sect = NULL;
2822 const struct cs_extent_def *ext = NULL;
2823
2824 if (adev->gfx.rlc.cs_data == NULL)
2825 return 0;
2826
2827 /* begin clear state */
2828 count += 2;
2829 /* context control state */
2830 count += 3;
2831
2832 for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
2833 for (ext = sect->section; ext->extent != NULL; ++ext) {
2834 if (sect->id == SECT_CONTEXT)
2835 count += 2 + ext->reg_count;
2836 else
2837 return 0;
2838 }
2839 }
2840 /* pa_sc_raster_config */
2841 count += 3;
2842 /* end clear state */
2843 count += 2;
2844 /* clear state */
2845 count += 2;
2846
2847 return count;
2848}
2849
2850static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev,
2851 volatile u32 *buffer)
2852{
2853 u32 count = 0, i;
2854 const struct cs_section_def *sect = NULL;
2855 const struct cs_extent_def *ext = NULL;
2856
2857 if (adev->gfx.rlc.cs_data == NULL)
2858 return;
2859 if (buffer == NULL)
2860 return;
2861
2862 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2863 buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
2864 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
2865 buffer[count++] = cpu_to_le32(0x80000000);
2866 buffer[count++] = cpu_to_le32(0x80000000);
2867
2868 for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
2869 for (ext = sect->section; ext->extent != NULL; ++ext) {
2870 if (sect->id == SECT_CONTEXT) {
2871 buffer[count++] =
2872 cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
2873 buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
2874 for (i = 0; i < ext->reg_count; i++)
2875 buffer[count++] = cpu_to_le32(ext->extent[i]);
2876 } else {
2877 return;
2878 }
2879 }
2880 }
2881
2882 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 1));
2883 buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
2884 buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
2885
2886 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2887 buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
2888
2889 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
2890 buffer[count++] = cpu_to_le32(0);
2891}
2892
2893static void gfx_v6_0_init_pg(struct amdgpu_device *adev)
2894{
2895 if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
2896 AMD_PG_SUPPORT_GFX_SMG |
2897 AMD_PG_SUPPORT_GFX_DMG |
2898 AMD_PG_SUPPORT_CP |
2899 AMD_PG_SUPPORT_GDS |
2900 AMD_PG_SUPPORT_RLC_SMU_HS)) {
2901 gfx_v6_0_enable_sclk_slowdown_on_pu(adev, true);
2902 gfx_v6_0_enable_sclk_slowdown_on_pd(adev, true);
2903 if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
2904 gfx_v6_0_init_gfx_cgpg(adev);
2905 gfx_v6_0_enable_cp_pg(adev, true);
2906 gfx_v6_0_enable_gds_pg(adev, true);
2907 } else {
2908 WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
2909 WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
2910
2911 }
2912 gfx_v6_0_init_ao_cu_mask(adev);
2913 gfx_v6_0_update_gfx_pg(adev, true);
2914 } else {
2915
2916 WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
2917 WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
2918 }
2919}
2920
2921static void gfx_v6_0_fini_pg(struct amdgpu_device *adev)
2922{
2923 if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
2924 AMD_PG_SUPPORT_GFX_SMG |
2925 AMD_PG_SUPPORT_GFX_DMG |
2926 AMD_PG_SUPPORT_CP |
2927 AMD_PG_SUPPORT_GDS |
2928 AMD_PG_SUPPORT_RLC_SMU_HS)) {
2929 gfx_v6_0_update_gfx_pg(adev, false);
2930 if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
2931 gfx_v6_0_enable_cp_pg(adev, false);
2932 gfx_v6_0_enable_gds_pg(adev, false);
2933 }
2934 }
2935}
2936
2937static uint64_t gfx_v6_0_get_gpu_clock_counter(struct amdgpu_device *adev)
2938{
2939 uint64_t clock;
2940
2941 mutex_lock(&adev->gfx.gpu_clock_mutex);
2942 WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
2943 clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
2944 ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
2945 mutex_unlock(&adev->gfx.gpu_clock_mutex);
2946 return clock;
2947}
2948
2949static void gfx_v6_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
2950{
2951 if (flags & AMDGPU_HAVE_CTX_SWITCH)
2952 gfx_v6_0_ring_emit_vgt_flush(ring);
2953 amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
2954 amdgpu_ring_write(ring, 0x80000000);
2955 amdgpu_ring_write(ring, 0);
2956}
2957
2958
2959static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
2960{
2961 WREG32(mmSQ_IND_INDEX,
2962 (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
2963 (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
2964 (address << SQ_IND_INDEX__INDEX__SHIFT) |
2965 (SQ_IND_INDEX__FORCE_READ_MASK));
2966 return RREG32(mmSQ_IND_DATA);
2967}
2968
2969static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
2970 uint32_t wave, uint32_t thread,
2971 uint32_t regno, uint32_t num, uint32_t *out)
2972{
2973 WREG32(mmSQ_IND_INDEX,
2974 (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
2975 (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
2976 (regno << SQ_IND_INDEX__INDEX__SHIFT) |
2977 (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
2978 (SQ_IND_INDEX__FORCE_READ_MASK) |
2979 (SQ_IND_INDEX__AUTO_INCR_MASK));
2980 while (num--)
2981 *(out++) = RREG32(mmSQ_IND_DATA);
2982}
2983
2984static void gfx_v6_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
2985{
2986 /* type 0 wave data */
2987 dst[(*no_fields)++] = 0;
2988 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
2989 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
2990 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
2991 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
2992 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
2993 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
2994 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
2995 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
2996 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
2997 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
2998 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
2999 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
3000 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
3001 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
3002 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
3003 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
3004 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
3005 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
3006 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_MODE);
3007}
3008
3009static void gfx_v6_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
3010 uint32_t wave, uint32_t start,
3011 uint32_t size, uint32_t *dst)
3012{
3013 wave_read_regs(
3014 adev, simd, wave, 0,
3015 start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
3016}
3017
3018static void gfx_v6_0_select_me_pipe_q(struct amdgpu_device *adev,
3019 u32 me, u32 pipe, u32 q, u32 vm)
3020{
3021 DRM_INFO("Not implemented\n");
3022}
3023
3024static const struct amdgpu_gfx_funcs gfx_v6_0_gfx_funcs = {
3025 .get_gpu_clock_counter = &gfx_v6_0_get_gpu_clock_counter,
3026 .select_se_sh = &gfx_v6_0_select_se_sh,
3027 .read_wave_data = &gfx_v6_0_read_wave_data,
3028 .read_wave_sgprs = &gfx_v6_0_read_wave_sgprs,
3029 .select_me_pipe_q = &gfx_v6_0_select_me_pipe_q
3030};
3031
3032static const struct amdgpu_rlc_funcs gfx_v6_0_rlc_funcs = {
3033 .init = gfx_v6_0_rlc_init,
3034 .resume = gfx_v6_0_rlc_resume,
3035 .stop = gfx_v6_0_rlc_stop,
3036 .reset = gfx_v6_0_rlc_reset,
3037 .start = gfx_v6_0_rlc_start
3038};
3039
3040static int gfx_v6_0_early_init(void *handle)
3041{
3042 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3043
3044 adev->gfx.num_gfx_rings = GFX6_NUM_GFX_RINGS;
3045 adev->gfx.num_compute_rings = min(amdgpu_gfx_get_num_kcq(adev),
3046 GFX6_NUM_COMPUTE_RINGS);
3047 adev->gfx.funcs = &gfx_v6_0_gfx_funcs;
3048 adev->gfx.rlc.funcs = &gfx_v6_0_rlc_funcs;
3049 gfx_v6_0_set_ring_funcs(adev);
3050 gfx_v6_0_set_irq_funcs(adev);
3051
3052 return 0;
3053}
3054
3055static int gfx_v6_0_sw_init(void *handle)
3056{
3057 struct amdgpu_ring *ring;
3058 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3059 int i, r;
3060
3061 r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
3062 if (r)
3063 return r;
3064
3065 r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 184, &adev->gfx.priv_reg_irq);
3066 if (r)
3067 return r;
3068
3069 r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 185, &adev->gfx.priv_inst_irq);
3070 if (r)
3071 return r;
3072
3073 r = gfx_v6_0_init_microcode(adev);
3074 if (r) {
3075 DRM_ERROR("Failed to load gfx firmware!\n");
3076 return r;
3077 }
3078
3079 r = adev->gfx.rlc.funcs->init(adev);
3080 if (r) {
3081 DRM_ERROR("Failed to init rlc BOs!\n");
3082 return r;
3083 }
3084
3085 for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
3086 ring = &adev->gfx.gfx_ring[i];
3087 ring->ring_obj = NULL;
3088 sprintf(ring->name, "gfx");
3089 r = amdgpu_ring_init(adev, ring, 1024,
3090 &adev->gfx.eop_irq,
3091 AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP,
3092 AMDGPU_RING_PRIO_DEFAULT, NULL);
3093 if (r)
3094 return r;
3095 }
3096
3097 for (i = 0; i < adev->gfx.num_compute_rings; i++) {
3098 unsigned irq_type;
3099
3100 if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
3101 DRM_ERROR("Too many (%d) compute rings!\n", i);
3102 break;
3103 }
3104 ring = &adev->gfx.compute_ring[i];
3105 ring->ring_obj = NULL;
3106 ring->use_doorbell = false;
3107 ring->doorbell_index = 0;
3108 ring->me = 1;
3109 ring->pipe = i;
3110 ring->queue = i;
3111 sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
3112 irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
3113 r = amdgpu_ring_init(adev, ring, 1024,
3114 &adev->gfx.eop_irq, irq_type,
3115 AMDGPU_RING_PRIO_DEFAULT, NULL);
3116 if (r)
3117 return r;
3118 }
3119
3120 return r;
3121}
3122
3123static int gfx_v6_0_sw_fini(void *handle)
3124{
3125 int i;
3126 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3127
3128 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
3129 amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
3130 for (i = 0; i < adev->gfx.num_compute_rings; i++)
3131 amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
3132
3133 amdgpu_gfx_rlc_fini(adev);
3134
3135 return 0;
3136}
3137
3138static int gfx_v6_0_hw_init(void *handle)
3139{
3140 int r;
3141 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3142
3143 gfx_v6_0_constants_init(adev);
3144
3145 r = adev->gfx.rlc.funcs->resume(adev);
3146 if (r)
3147 return r;
3148
3149 r = gfx_v6_0_cp_resume(adev);
3150 if (r)
3151 return r;
3152
3153 adev->gfx.ce_ram_size = 0x8000;
3154
3155 return r;
3156}
3157
3158static int gfx_v6_0_hw_fini(void *handle)
3159{
3160 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3161
3162 gfx_v6_0_cp_enable(adev, false);
3163 adev->gfx.rlc.funcs->stop(adev);
3164 gfx_v6_0_fini_pg(adev);
3165
3166 return 0;
3167}
3168
3169static int gfx_v6_0_suspend(void *handle)
3170{
3171 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3172
3173 return gfx_v6_0_hw_fini(adev);
3174}
3175
3176static int gfx_v6_0_resume(void *handle)
3177{
3178 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3179
3180 return gfx_v6_0_hw_init(adev);
3181}
3182
3183static bool gfx_v6_0_is_idle(void *handle)
3184{
3185 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3186
3187 if (RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
3188 return false;
3189 else
3190 return true;
3191}
3192
3193static int gfx_v6_0_wait_for_idle(void *handle)
3194{
3195 unsigned i;
3196 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3197
3198 for (i = 0; i < adev->usec_timeout; i++) {
3199 if (gfx_v6_0_is_idle(handle))
3200 return 0;
3201 udelay(1);
3202 }
3203 return -ETIMEDOUT;
3204}
3205
3206static int gfx_v6_0_soft_reset(void *handle)
3207{
3208 return 0;
3209}
3210
3211static void gfx_v6_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
3212 enum amdgpu_interrupt_state state)
3213{
3214 u32 cp_int_cntl;
3215
3216 switch (state) {
3217 case AMDGPU_IRQ_STATE_DISABLE:
3218 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3219 cp_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
3220 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3221 break;
3222 case AMDGPU_IRQ_STATE_ENABLE:
3223 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3224 cp_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
3225 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3226 break;
3227 default:
3228 break;
3229 }
3230}
3231
3232static void gfx_v6_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
3233 int ring,
3234 enum amdgpu_interrupt_state state)
3235{
3236 u32 cp_int_cntl;
3237 switch (state){
3238 case AMDGPU_IRQ_STATE_DISABLE:
3239 if (ring == 0) {
3240 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
3241 cp_int_cntl &= ~CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
3242 WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
3243 break;
3244 } else {
3245 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
3246 cp_int_cntl &= ~CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
3247 WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
3248 break;
3249
3250 }
3251 case AMDGPU_IRQ_STATE_ENABLE:
3252 if (ring == 0) {
3253 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
3254 cp_int_cntl |= CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
3255 WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
3256 break;
3257 } else {
3258 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
3259 cp_int_cntl |= CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
3260 WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
3261 break;
3262
3263 }
3264
3265 default:
3266 BUG();
3267 break;
3268
3269 }
3270}
3271
3272static int gfx_v6_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
3273 struct amdgpu_irq_src *src,
3274 unsigned type,
3275 enum amdgpu_interrupt_state state)
3276{
3277 u32 cp_int_cntl;
3278
3279 switch (state) {
3280 case AMDGPU_IRQ_STATE_DISABLE:
3281 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3282 cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
3283 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3284 break;
3285 case AMDGPU_IRQ_STATE_ENABLE:
3286 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3287 cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
3288 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3289 break;
3290 default:
3291 break;
3292 }
3293
3294 return 0;
3295}
3296
3297static int gfx_v6_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
3298 struct amdgpu_irq_src *src,
3299 unsigned type,
3300 enum amdgpu_interrupt_state state)
3301{
3302 u32 cp_int_cntl;
3303
3304 switch (state) {
3305 case AMDGPU_IRQ_STATE_DISABLE:
3306 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3307 cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
3308 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3309 break;
3310 case AMDGPU_IRQ_STATE_ENABLE:
3311 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3312 cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
3313 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3314 break;
3315 default:
3316 break;
3317 }
3318
3319 return 0;
3320}
3321
3322static int gfx_v6_0_set_eop_interrupt_state(struct amdgpu_device *adev,
3323 struct amdgpu_irq_src *src,
3324 unsigned type,
3325 enum amdgpu_interrupt_state state)
3326{
3327 switch (type) {
3328 case AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP:
3329 gfx_v6_0_set_gfx_eop_interrupt_state(adev, state);
3330 break;
3331 case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
3332 gfx_v6_0_set_compute_eop_interrupt_state(adev, 0, state);
3333 break;
3334 case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
3335 gfx_v6_0_set_compute_eop_interrupt_state(adev, 1, state);
3336 break;
3337 default:
3338 break;
3339 }
3340 return 0;
3341}
3342
3343static int gfx_v6_0_eop_irq(struct amdgpu_device *adev,
3344 struct amdgpu_irq_src *source,
3345 struct amdgpu_iv_entry *entry)
3346{
3347 switch (entry->ring_id) {
3348 case 0:
3349 amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
3350 break;
3351 case 1:
3352 case 2:
3353 amdgpu_fence_process(&adev->gfx.compute_ring[entry->ring_id - 1]);
3354 break;
3355 default:
3356 break;
3357 }
3358 return 0;
3359}
3360
3361static void gfx_v6_0_fault(struct amdgpu_device *adev,
3362 struct amdgpu_iv_entry *entry)
3363{
3364 struct amdgpu_ring *ring;
3365
3366 switch (entry->ring_id) {
3367 case 0:
3368 ring = &adev->gfx.gfx_ring[0];
3369 break;
3370 case 1:
3371 case 2:
3372 ring = &adev->gfx.compute_ring[entry->ring_id - 1];
3373 break;
3374 default:
3375 return;
3376 }
3377 drm_sched_fault(&ring->sched);
3378}
3379
3380static int gfx_v6_0_priv_reg_irq(struct amdgpu_device *adev,
3381 struct amdgpu_irq_src *source,
3382 struct amdgpu_iv_entry *entry)
3383{
3384 DRM_ERROR("Illegal register access in command stream\n");
3385 gfx_v6_0_fault(adev, entry);
3386 return 0;
3387}
3388
3389static int gfx_v6_0_priv_inst_irq(struct amdgpu_device *adev,
3390 struct amdgpu_irq_src *source,
3391 struct amdgpu_iv_entry *entry)
3392{
3393 DRM_ERROR("Illegal instruction in command stream\n");
3394 gfx_v6_0_fault(adev, entry);
3395 return 0;
3396}
3397
3398static int gfx_v6_0_set_clockgating_state(void *handle,
3399 enum amd_clockgating_state state)
3400{
3401 bool gate = false;
3402 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3403
3404 if (state == AMD_CG_STATE_GATE)
3405 gate = true;
3406
3407 gfx_v6_0_enable_gui_idle_interrupt(adev, false);
3408 if (gate) {
3409 gfx_v6_0_enable_mgcg(adev, true);
3410 gfx_v6_0_enable_cgcg(adev, true);
3411 } else {
3412 gfx_v6_0_enable_cgcg(adev, false);
3413 gfx_v6_0_enable_mgcg(adev, false);
3414 }
3415 gfx_v6_0_enable_gui_idle_interrupt(adev, true);
3416
3417 return 0;
3418}
3419
3420static int gfx_v6_0_set_powergating_state(void *handle,
3421 enum amd_powergating_state state)
3422{
3423 bool gate = false;
3424 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3425
3426 if (state == AMD_PG_STATE_GATE)
3427 gate = true;
3428
3429 if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
3430 AMD_PG_SUPPORT_GFX_SMG |
3431 AMD_PG_SUPPORT_GFX_DMG |
3432 AMD_PG_SUPPORT_CP |
3433 AMD_PG_SUPPORT_GDS |
3434 AMD_PG_SUPPORT_RLC_SMU_HS)) {
3435 gfx_v6_0_update_gfx_pg(adev, gate);
3436 if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
3437 gfx_v6_0_enable_cp_pg(adev, gate);
3438 gfx_v6_0_enable_gds_pg(adev, gate);
3439 }
3440 }
3441
3442 return 0;
3443}
3444
3445static void gfx_v6_0_emit_mem_sync(struct amdgpu_ring *ring)
3446{
3447 amdgpu_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
3448 amdgpu_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
3449 PACKET3_TC_ACTION_ENA |
3450 PACKET3_SH_KCACHE_ACTION_ENA |
3451 PACKET3_SH_ICACHE_ACTION_ENA); /* CP_COHER_CNTL */
3452 amdgpu_ring_write(ring, 0xffffffff); /* CP_COHER_SIZE */
3453 amdgpu_ring_write(ring, 0); /* CP_COHER_BASE */
3454 amdgpu_ring_write(ring, 0x0000000A); /* poll interval */
3455}
3456
3457static const struct amd_ip_funcs gfx_v6_0_ip_funcs = {
3458 .name = "gfx_v6_0",
3459 .early_init = gfx_v6_0_early_init,
3460 .late_init = NULL,
3461 .sw_init = gfx_v6_0_sw_init,
3462 .sw_fini = gfx_v6_0_sw_fini,
3463 .hw_init = gfx_v6_0_hw_init,
3464 .hw_fini = gfx_v6_0_hw_fini,
3465 .suspend = gfx_v6_0_suspend,
3466 .resume = gfx_v6_0_resume,
3467 .is_idle = gfx_v6_0_is_idle,
3468 .wait_for_idle = gfx_v6_0_wait_for_idle,
3469 .soft_reset = gfx_v6_0_soft_reset,
3470 .set_clockgating_state = gfx_v6_0_set_clockgating_state,
3471 .set_powergating_state = gfx_v6_0_set_powergating_state,
3472};
3473
3474static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_gfx = {
3475 .type = AMDGPU_RING_TYPE_GFX,
3476 .align_mask = 0xff,
3477 .nop = 0x80000000,
3478 .support_64bit_ptrs = false,
3479 .get_rptr = gfx_v6_0_ring_get_rptr,
3480 .get_wptr = gfx_v6_0_ring_get_wptr,
3481 .set_wptr = gfx_v6_0_ring_set_wptr_gfx,
3482 .emit_frame_size =
3483 5 + 5 + /* hdp flush / invalidate */
3484 14 + 14 + 14 + /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
3485 7 + 4 + /* gfx_v6_0_ring_emit_pipeline_sync */
3486 SI_FLUSH_GPU_TLB_NUM_WREG * 5 + 7 + 6 + /* gfx_v6_0_ring_emit_vm_flush */
3487 3 + 2 + /* gfx_v6_ring_emit_cntxcntl including vgt flush */
3488 5, /* SURFACE_SYNC */
3489 .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
3490 .emit_ib = gfx_v6_0_ring_emit_ib,
3491 .emit_fence = gfx_v6_0_ring_emit_fence,
3492 .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
3493 .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
3494 .test_ring = gfx_v6_0_ring_test_ring,
3495 .test_ib = gfx_v6_0_ring_test_ib,
3496 .insert_nop = amdgpu_ring_insert_nop,
3497 .emit_cntxcntl = gfx_v6_ring_emit_cntxcntl,
3498 .emit_wreg = gfx_v6_0_ring_emit_wreg,
3499 .emit_mem_sync = gfx_v6_0_emit_mem_sync,
3500};
3501
3502static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_compute = {
3503 .type = AMDGPU_RING_TYPE_COMPUTE,
3504 .align_mask = 0xff,
3505 .nop = 0x80000000,
3506 .get_rptr = gfx_v6_0_ring_get_rptr,
3507 .get_wptr = gfx_v6_0_ring_get_wptr,
3508 .set_wptr = gfx_v6_0_ring_set_wptr_compute,
3509 .emit_frame_size =
3510 5 + 5 + /* hdp flush / invalidate */
3511 7 + /* gfx_v6_0_ring_emit_pipeline_sync */
3512 SI_FLUSH_GPU_TLB_NUM_WREG * 5 + 7 + /* gfx_v6_0_ring_emit_vm_flush */
3513 14 + 14 + 14 + /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
3514 5, /* SURFACE_SYNC */
3515 .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
3516 .emit_ib = gfx_v6_0_ring_emit_ib,
3517 .emit_fence = gfx_v6_0_ring_emit_fence,
3518 .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
3519 .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
3520 .test_ring = gfx_v6_0_ring_test_ring,
3521 .test_ib = gfx_v6_0_ring_test_ib,
3522 .insert_nop = amdgpu_ring_insert_nop,
3523 .emit_wreg = gfx_v6_0_ring_emit_wreg,
3524 .emit_mem_sync = gfx_v6_0_emit_mem_sync,
3525};
3526
3527static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev)
3528{
3529 int i;
3530
3531 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
3532 adev->gfx.gfx_ring[i].funcs = &gfx_v6_0_ring_funcs_gfx;
3533 for (i = 0; i < adev->gfx.num_compute_rings; i++)
3534 adev->gfx.compute_ring[i].funcs = &gfx_v6_0_ring_funcs_compute;
3535}
3536
3537static const struct amdgpu_irq_src_funcs gfx_v6_0_eop_irq_funcs = {
3538 .set = gfx_v6_0_set_eop_interrupt_state,
3539 .process = gfx_v6_0_eop_irq,
3540};
3541
3542static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_reg_irq_funcs = {
3543 .set = gfx_v6_0_set_priv_reg_fault_state,
3544 .process = gfx_v6_0_priv_reg_irq,
3545};
3546
3547static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_inst_irq_funcs = {
3548 .set = gfx_v6_0_set_priv_inst_fault_state,
3549 .process = gfx_v6_0_priv_inst_irq,
3550};
3551
3552static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev)
3553{
3554 adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
3555 adev->gfx.eop_irq.funcs = &gfx_v6_0_eop_irq_funcs;
3556
3557 adev->gfx.priv_reg_irq.num_types = 1;
3558 adev->gfx.priv_reg_irq.funcs = &gfx_v6_0_priv_reg_irq_funcs;
3559
3560 adev->gfx.priv_inst_irq.num_types = 1;
3561 adev->gfx.priv_inst_irq.funcs = &gfx_v6_0_priv_inst_irq_funcs;
3562}
3563
3564static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev)
3565{
3566 int i, j, k, counter, active_cu_number = 0;
3567 u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
3568 struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
3569 unsigned disable_masks[4 * 2];
3570 u32 ao_cu_num;
3571
3572 if (adev->flags & AMD_IS_APU)
3573 ao_cu_num = 2;
3574 else
3575 ao_cu_num = adev->gfx.config.max_cu_per_sh;
3576
3577 memset(cu_info, 0, sizeof(*cu_info));
3578
3579 amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
3580
3581 mutex_lock(&adev->grbm_idx_mutex);
3582 for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
3583 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
3584 mask = 1;
3585 ao_bitmap = 0;
3586 counter = 0;
3587 gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
3588 if (i < 4 && j < 2)
3589 gfx_v6_0_set_user_cu_inactive_bitmap(
3590 adev, disable_masks[i * 2 + j]);
3591 bitmap = gfx_v6_0_get_cu_enabled(adev);
3592 cu_info->bitmap[i][j] = bitmap;
3593
3594 for (k = 0; k < adev->gfx.config.max_cu_per_sh; k++) {
3595 if (bitmap & mask) {
3596 if (counter < ao_cu_num)
3597 ao_bitmap |= mask;
3598 counter ++;
3599 }
3600 mask <<= 1;
3601 }
3602 active_cu_number += counter;
3603 if (i < 2 && j < 2)
3604 ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
3605 cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
3606 }
3607 }
3608
3609 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
3610 mutex_unlock(&adev->grbm_idx_mutex);
3611
3612 cu_info->number = active_cu_number;
3613 cu_info->ao_cu_mask = ao_cu_mask;
3614}
3615
3616const struct amdgpu_ip_block_version gfx_v6_0_ip_block =
3617{
3618 .type = AMD_IP_BLOCK_TYPE_GFX,
3619 .major = 6,
3620 .minor = 0,
3621 .rev = 0,
3622 .funcs = &gfx_v6_0_ip_funcs,
3623};