Loading...
1/*
2 * Copyright 2016 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#include <linux/pci.h>
25
26#include "amdgpu.h"
27#include "amdgpu_ih.h"
28#include "soc15.h"
29
30#include "oss/osssys_4_0_offset.h"
31#include "oss/osssys_4_0_sh_mask.h"
32
33#include "soc15_common.h"
34#include "vega10_ih.h"
35
36#define MAX_REARM_RETRY 10
37
38static void vega10_ih_set_interrupt_funcs(struct amdgpu_device *adev);
39
40/**
41 * vega10_ih_init_register_offset - Initialize register offset for ih rings
42 *
43 * @adev: amdgpu_device pointer
44 *
45 * Initialize register offset ih rings (VEGA10).
46 */
47static void vega10_ih_init_register_offset(struct amdgpu_device *adev)
48{
49 struct amdgpu_ih_regs *ih_regs;
50
51 if (adev->irq.ih.ring_size) {
52 ih_regs = &adev->irq.ih.ih_regs;
53 ih_regs->ih_rb_base = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE);
54 ih_regs->ih_rb_base_hi = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE_HI);
55 ih_regs->ih_rb_cntl = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_CNTL);
56 ih_regs->ih_rb_wptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_WPTR);
57 ih_regs->ih_rb_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_RPTR);
58 ih_regs->ih_doorbell_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_DOORBELL_RPTR);
59 ih_regs->ih_rb_wptr_addr_lo = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_WPTR_ADDR_LO);
60 ih_regs->ih_rb_wptr_addr_hi = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_WPTR_ADDR_HI);
61 ih_regs->psp_reg_id = PSP_REG_IH_RB_CNTL;
62 }
63
64 if (adev->irq.ih1.ring_size) {
65 ih_regs = &adev->irq.ih1.ih_regs;
66 ih_regs->ih_rb_base = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE_RING1);
67 ih_regs->ih_rb_base_hi = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE_HI_RING1);
68 ih_regs->ih_rb_cntl = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_CNTL_RING1);
69 ih_regs->ih_rb_wptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_WPTR_RING1);
70 ih_regs->ih_rb_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_RPTR_RING1);
71 ih_regs->ih_doorbell_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_DOORBELL_RPTR_RING1);
72 ih_regs->psp_reg_id = PSP_REG_IH_RB_CNTL_RING1;
73 }
74
75 if (adev->irq.ih2.ring_size) {
76 ih_regs = &adev->irq.ih2.ih_regs;
77 ih_regs->ih_rb_base = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE_RING2);
78 ih_regs->ih_rb_base_hi = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE_HI_RING2);
79 ih_regs->ih_rb_cntl = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_CNTL_RING2);
80 ih_regs->ih_rb_wptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_WPTR_RING2);
81 ih_regs->ih_rb_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_RPTR_RING2);
82 ih_regs->ih_doorbell_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_DOORBELL_RPTR_RING2);
83 ih_regs->psp_reg_id = PSP_REG_IH_RB_CNTL_RING2;
84 }
85}
86
87/**
88 * vega10_ih_toggle_ring_interrupts - toggle the interrupt ring buffer
89 *
90 * @adev: amdgpu_device pointer
91 * @ih: amdgpu_ih_ring pointet
92 * @enable: true - enable the interrupts, false - disable the interrupts
93 *
94 * Toggle the interrupt ring buffer (VEGA10)
95 */
96static int vega10_ih_toggle_ring_interrupts(struct amdgpu_device *adev,
97 struct amdgpu_ih_ring *ih,
98 bool enable)
99{
100 struct amdgpu_ih_regs *ih_regs;
101 uint32_t tmp;
102
103 ih_regs = &ih->ih_regs;
104
105 tmp = RREG32(ih_regs->ih_rb_cntl);
106 tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, RB_ENABLE, (enable ? 1 : 0));
107 tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, RB_GPU_TS_ENABLE, 1);
108 /* enable_intr field is only valid in ring0 */
109 if (ih == &adev->irq.ih)
110 tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, ENABLE_INTR, (enable ? 1 : 0));
111 if (amdgpu_sriov_vf(adev)) {
112 if (psp_reg_program(&adev->psp, ih_regs->psp_reg_id, tmp)) {
113 dev_err(adev->dev, "PSP program IH_RB_CNTL failed!\n");
114 return -ETIMEDOUT;
115 }
116 } else {
117 WREG32(ih_regs->ih_rb_cntl, tmp);
118 }
119
120 if (enable) {
121 ih->enabled = true;
122 } else {
123 /* set rptr, wptr to 0 */
124 WREG32(ih_regs->ih_rb_rptr, 0);
125 WREG32(ih_regs->ih_rb_wptr, 0);
126 ih->enabled = false;
127 ih->rptr = 0;
128 }
129
130 return 0;
131}
132
133/**
134 * vega10_ih_toggle_interrupts - Toggle all the available interrupt ring buffers
135 *
136 * @adev: amdgpu_device pointer
137 * @enable: enable or disable interrupt ring buffers
138 *
139 * Toggle all the available interrupt ring buffers (VEGA10).
140 */
141static int vega10_ih_toggle_interrupts(struct amdgpu_device *adev, bool enable)
142{
143 struct amdgpu_ih_ring *ih[] = {&adev->irq.ih, &adev->irq.ih1, &adev->irq.ih2};
144 int i;
145 int r;
146
147 for (i = 0; i < ARRAY_SIZE(ih); i++) {
148 if (ih[i]->ring_size) {
149 r = vega10_ih_toggle_ring_interrupts(adev, ih[i], enable);
150 if (r)
151 return r;
152 }
153 }
154
155 return 0;
156}
157
158static uint32_t vega10_ih_rb_cntl(struct amdgpu_ih_ring *ih, uint32_t ih_rb_cntl)
159{
160 int rb_bufsz = order_base_2(ih->ring_size / 4);
161
162 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL,
163 MC_SPACE, ih->use_bus_addr ? 1 : 4);
164 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL,
165 WPTR_OVERFLOW_CLEAR, 1);
166 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL,
167 WPTR_OVERFLOW_ENABLE, 1);
168 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_SIZE, rb_bufsz);
169 /* Ring Buffer write pointer writeback. If enabled, IH_RB_WPTR register
170 * value is written to memory
171 */
172 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL,
173 WPTR_WRITEBACK_ENABLE, 1);
174 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, MC_SNOOP, 1);
175 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, MC_RO, 0);
176 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, MC_VMID, 0);
177
178 return ih_rb_cntl;
179}
180
181static uint32_t vega10_ih_doorbell_rptr(struct amdgpu_ih_ring *ih)
182{
183 u32 ih_doorbell_rtpr = 0;
184
185 if (ih->use_doorbell) {
186 ih_doorbell_rtpr = REG_SET_FIELD(ih_doorbell_rtpr,
187 IH_DOORBELL_RPTR, OFFSET,
188 ih->doorbell_index);
189 ih_doorbell_rtpr = REG_SET_FIELD(ih_doorbell_rtpr,
190 IH_DOORBELL_RPTR,
191 ENABLE, 1);
192 } else {
193 ih_doorbell_rtpr = REG_SET_FIELD(ih_doorbell_rtpr,
194 IH_DOORBELL_RPTR,
195 ENABLE, 0);
196 }
197 return ih_doorbell_rtpr;
198}
199
200/**
201 * vega10_ih_enable_ring - enable an ih ring buffer
202 *
203 * @adev: amdgpu_device pointer
204 * @ih: amdgpu_ih_ring pointer
205 *
206 * Enable an ih ring buffer (VEGA10)
207 */
208static int vega10_ih_enable_ring(struct amdgpu_device *adev,
209 struct amdgpu_ih_ring *ih)
210{
211 struct amdgpu_ih_regs *ih_regs;
212 uint32_t tmp;
213
214 ih_regs = &ih->ih_regs;
215
216 /* Ring Buffer base. [39:8] of 40-bit address of the beginning of the ring buffer*/
217 WREG32(ih_regs->ih_rb_base, ih->gpu_addr >> 8);
218 WREG32(ih_regs->ih_rb_base_hi, (ih->gpu_addr >> 40) & 0xff);
219
220 tmp = RREG32(ih_regs->ih_rb_cntl);
221 tmp = vega10_ih_rb_cntl(ih, tmp);
222 if (ih == &adev->irq.ih)
223 tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, RPTR_REARM, !!adev->irq.msi_enabled);
224 if (ih == &adev->irq.ih1)
225 tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, RB_FULL_DRAIN_ENABLE, 1);
226 if (amdgpu_sriov_vf(adev)) {
227 if (psp_reg_program(&adev->psp, ih_regs->psp_reg_id, tmp)) {
228 dev_err(adev->dev, "PSP program IH_RB_CNTL failed!\n");
229 return -ETIMEDOUT;
230 }
231 } else {
232 WREG32(ih_regs->ih_rb_cntl, tmp);
233 }
234
235 if (ih == &adev->irq.ih) {
236 /* set the ih ring 0 writeback address whether it's enabled or not */
237 WREG32(ih_regs->ih_rb_wptr_addr_lo, lower_32_bits(ih->wptr_addr));
238 WREG32(ih_regs->ih_rb_wptr_addr_hi, upper_32_bits(ih->wptr_addr) & 0xFFFF);
239 }
240
241 /* set rptr, wptr to 0 */
242 WREG32(ih_regs->ih_rb_wptr, 0);
243 WREG32(ih_regs->ih_rb_rptr, 0);
244
245 WREG32(ih_regs->ih_doorbell_rptr, vega10_ih_doorbell_rptr(ih));
246
247 return 0;
248}
249
250/**
251 * vega10_ih_irq_init - init and enable the interrupt ring
252 *
253 * @adev: amdgpu_device pointer
254 *
255 * Allocate a ring buffer for the interrupt controller,
256 * enable the RLC, disable interrupts, enable the IH
257 * ring buffer and enable it (VI).
258 * Called at device load and reume.
259 * Returns 0 for success, errors for failure.
260 */
261static int vega10_ih_irq_init(struct amdgpu_device *adev)
262{
263 struct amdgpu_ih_ring *ih[] = {&adev->irq.ih, &adev->irq.ih1, &adev->irq.ih2};
264 u32 ih_chicken;
265 int ret;
266 int i;
267
268 /* disable irqs */
269 ret = vega10_ih_toggle_interrupts(adev, false);
270 if (ret)
271 return ret;
272
273 adev->nbio.funcs->ih_control(adev);
274
275 if (adev->asic_type == CHIP_RENOIR) {
276 ih_chicken = RREG32_SOC15(OSSSYS, 0, mmIH_CHICKEN);
277 if (adev->irq.ih.use_bus_addr) {
278 ih_chicken = REG_SET_FIELD(ih_chicken, IH_CHICKEN,
279 MC_SPACE_GPA_ENABLE, 1);
280 }
281 WREG32_SOC15(OSSSYS, 0, mmIH_CHICKEN, ih_chicken);
282 }
283
284 for (i = 0; i < ARRAY_SIZE(ih); i++) {
285 if (ih[i]->ring_size) {
286 ret = vega10_ih_enable_ring(adev, ih[i]);
287 if (ret)
288 return ret;
289 }
290 }
291
292 if (!amdgpu_sriov_vf(adev))
293 adev->nbio.funcs->ih_doorbell_range(adev, adev->irq.ih.use_doorbell,
294 adev->irq.ih.doorbell_index);
295
296 pci_set_master(adev->pdev);
297
298 /* enable interrupts */
299 ret = vega10_ih_toggle_interrupts(adev, true);
300 if (ret)
301 return ret;
302
303 if (adev->irq.ih_soft.ring_size)
304 adev->irq.ih_soft.enabled = true;
305
306 return 0;
307}
308
309/**
310 * vega10_ih_irq_disable - disable interrupts
311 *
312 * @adev: amdgpu_device pointer
313 *
314 * Disable interrupts on the hw (VEGA10).
315 */
316static void vega10_ih_irq_disable(struct amdgpu_device *adev)
317{
318 vega10_ih_toggle_interrupts(adev, false);
319
320 /* Wait and acknowledge irq */
321 mdelay(1);
322}
323
324/**
325 * vega10_ih_get_wptr - get the IH ring buffer wptr
326 *
327 * @adev: amdgpu_device pointer
328 * @ih: IH ring buffer to fetch wptr
329 *
330 * Get the IH ring buffer wptr from either the register
331 * or the writeback memory buffer (VEGA10). Also check for
332 * ring buffer overflow and deal with it.
333 * Returns the value of the wptr.
334 */
335static u32 vega10_ih_get_wptr(struct amdgpu_device *adev,
336 struct amdgpu_ih_ring *ih)
337{
338 u32 wptr, tmp;
339 struct amdgpu_ih_regs *ih_regs;
340
341 if (ih == &adev->irq.ih || ih == &adev->irq.ih_soft) {
342 /* Only ring0 supports writeback. On other rings fall back
343 * to register-based code with overflow checking below.
344 * ih_soft ring doesn't have any backing hardware registers,
345 * update wptr and return.
346 */
347 wptr = le32_to_cpu(*ih->wptr_cpu);
348
349 if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW))
350 goto out;
351 }
352
353 ih_regs = &ih->ih_regs;
354
355 /* Double check that the overflow wasn't already cleared. */
356 wptr = RREG32_NO_KIQ(ih_regs->ih_rb_wptr);
357 if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW))
358 goto out;
359
360 wptr = REG_SET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW, 0);
361
362 /* When a ring buffer overflow happen start parsing interrupt
363 * from the last not overwritten vector (wptr + 32). Hopefully
364 * this should allow us to catchup.
365 */
366 tmp = (wptr + 32) & ih->ptr_mask;
367 dev_warn(adev->dev, "IH ring buffer overflow "
368 "(0x%08X, 0x%08X, 0x%08X)\n",
369 wptr, ih->rptr, tmp);
370 ih->rptr = tmp;
371
372 tmp = RREG32_NO_KIQ(ih_regs->ih_rb_cntl);
373 tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, WPTR_OVERFLOW_CLEAR, 1);
374 WREG32_NO_KIQ(ih_regs->ih_rb_cntl, tmp);
375
376 /* Unset the CLEAR_OVERFLOW bit immediately so new overflows
377 * can be detected.
378 */
379 tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, WPTR_OVERFLOW_CLEAR, 0);
380 WREG32_NO_KIQ(ih_regs->ih_rb_cntl, tmp);
381
382out:
383 return (wptr & ih->ptr_mask);
384}
385
386/**
387 * vega10_ih_irq_rearm - rearm IRQ if lost
388 *
389 * @adev: amdgpu_device pointer
390 * @ih: IH ring to match
391 *
392 */
393static void vega10_ih_irq_rearm(struct amdgpu_device *adev,
394 struct amdgpu_ih_ring *ih)
395{
396 uint32_t v = 0;
397 uint32_t i = 0;
398 struct amdgpu_ih_regs *ih_regs;
399
400 ih_regs = &ih->ih_regs;
401 /* Rearm IRQ / re-wwrite doorbell if doorbell write is lost */
402 for (i = 0; i < MAX_REARM_RETRY; i++) {
403 v = RREG32_NO_KIQ(ih_regs->ih_rb_rptr);
404 if ((v < ih->ring_size) && (v != ih->rptr))
405 WDOORBELL32(ih->doorbell_index, ih->rptr);
406 else
407 break;
408 }
409}
410
411/**
412 * vega10_ih_set_rptr - set the IH ring buffer rptr
413 *
414 * @adev: amdgpu_device pointer
415 * @ih: IH ring buffer to set rptr
416 *
417 * Set the IH ring buffer rptr.
418 */
419static void vega10_ih_set_rptr(struct amdgpu_device *adev,
420 struct amdgpu_ih_ring *ih)
421{
422 struct amdgpu_ih_regs *ih_regs;
423
424 if (ih == &adev->irq.ih_soft)
425 return;
426
427 if (ih->use_doorbell) {
428 /* XXX check if swapping is necessary on BE */
429 *ih->rptr_cpu = ih->rptr;
430 WDOORBELL32(ih->doorbell_index, ih->rptr);
431
432 if (amdgpu_sriov_vf(adev))
433 vega10_ih_irq_rearm(adev, ih);
434 } else {
435 ih_regs = &ih->ih_regs;
436 WREG32(ih_regs->ih_rb_rptr, ih->rptr);
437 }
438}
439
440/**
441 * vega10_ih_self_irq - dispatch work for ring 1 and 2
442 *
443 * @adev: amdgpu_device pointer
444 * @source: irq source
445 * @entry: IV with WPTR update
446 *
447 * Update the WPTR from the IV and schedule work to handle the entries.
448 */
449static int vega10_ih_self_irq(struct amdgpu_device *adev,
450 struct amdgpu_irq_src *source,
451 struct amdgpu_iv_entry *entry)
452{
453 switch (entry->ring_id) {
454 case 1:
455 schedule_work(&adev->irq.ih1_work);
456 break;
457 case 2:
458 schedule_work(&adev->irq.ih2_work);
459 break;
460 default: break;
461 }
462 return 0;
463}
464
465static const struct amdgpu_irq_src_funcs vega10_ih_self_irq_funcs = {
466 .process = vega10_ih_self_irq,
467};
468
469static void vega10_ih_set_self_irq_funcs(struct amdgpu_device *adev)
470{
471 adev->irq.self_irq.num_types = 0;
472 adev->irq.self_irq.funcs = &vega10_ih_self_irq_funcs;
473}
474
475static int vega10_ih_early_init(void *handle)
476{
477 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
478
479 vega10_ih_set_interrupt_funcs(adev);
480 vega10_ih_set_self_irq_funcs(adev);
481 return 0;
482}
483
484static int vega10_ih_sw_init(void *handle)
485{
486 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
487 int r;
488
489 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_IH, 0,
490 &adev->irq.self_irq);
491 if (r)
492 return r;
493
494 r = amdgpu_ih_ring_init(adev, &adev->irq.ih, IH_RING_SIZE, true);
495 if (r)
496 return r;
497
498 adev->irq.ih.use_doorbell = true;
499 adev->irq.ih.doorbell_index = adev->doorbell_index.ih << 1;
500
501 if (!(adev->flags & AMD_IS_APU)) {
502 r = amdgpu_ih_ring_init(adev, &adev->irq.ih1, PAGE_SIZE, true);
503 if (r)
504 return r;
505
506 adev->irq.ih1.use_doorbell = true;
507 adev->irq.ih1.doorbell_index = (adev->doorbell_index.ih + 1) << 1;
508
509 r = amdgpu_ih_ring_init(adev, &adev->irq.ih2, PAGE_SIZE, true);
510 if (r)
511 return r;
512
513 adev->irq.ih2.use_doorbell = true;
514 adev->irq.ih2.doorbell_index = (adev->doorbell_index.ih + 2) << 1;
515 }
516 /* initialize ih control registers offset */
517 vega10_ih_init_register_offset(adev);
518
519 r = amdgpu_ih_ring_init(adev, &adev->irq.ih_soft, IH_SW_RING_SIZE, true);
520 if (r)
521 return r;
522
523 r = amdgpu_irq_init(adev);
524
525 return r;
526}
527
528static int vega10_ih_sw_fini(void *handle)
529{
530 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
531
532 amdgpu_irq_fini_sw(adev);
533
534 return 0;
535}
536
537static int vega10_ih_hw_init(void *handle)
538{
539 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
540
541 return vega10_ih_irq_init(adev);
542}
543
544static int vega10_ih_hw_fini(void *handle)
545{
546 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
547
548 vega10_ih_irq_disable(adev);
549
550 return 0;
551}
552
553static int vega10_ih_suspend(void *handle)
554{
555 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
556
557 return vega10_ih_hw_fini(adev);
558}
559
560static int vega10_ih_resume(void *handle)
561{
562 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
563
564 return vega10_ih_hw_init(adev);
565}
566
567static bool vega10_ih_is_idle(void *handle)
568{
569 /* todo */
570 return true;
571}
572
573static int vega10_ih_wait_for_idle(void *handle)
574{
575 /* todo */
576 return -ETIMEDOUT;
577}
578
579static int vega10_ih_soft_reset(void *handle)
580{
581 /* todo */
582
583 return 0;
584}
585
586static void vega10_ih_update_clockgating_state(struct amdgpu_device *adev,
587 bool enable)
588{
589 uint32_t data, def, field_val;
590
591 if (adev->cg_flags & AMD_CG_SUPPORT_IH_CG) {
592 def = data = RREG32_SOC15(OSSSYS, 0, mmIH_CLK_CTRL);
593 field_val = enable ? 0 : 1;
594 /**
595 * Vega10/12 and RAVEN don't have IH_BUFFER_MEM_CLK_SOFT_OVERRIDE field.
596 */
597 if (adev->asic_type == CHIP_RENOIR)
598 data = REG_SET_FIELD(data, IH_CLK_CTRL,
599 IH_BUFFER_MEM_CLK_SOFT_OVERRIDE, field_val);
600
601 data = REG_SET_FIELD(data, IH_CLK_CTRL,
602 DBUS_MUX_CLK_SOFT_OVERRIDE, field_val);
603 data = REG_SET_FIELD(data, IH_CLK_CTRL,
604 OSSSYS_SHARE_CLK_SOFT_OVERRIDE, field_val);
605 data = REG_SET_FIELD(data, IH_CLK_CTRL,
606 LIMIT_SMN_CLK_SOFT_OVERRIDE, field_val);
607 data = REG_SET_FIELD(data, IH_CLK_CTRL,
608 DYN_CLK_SOFT_OVERRIDE, field_val);
609 data = REG_SET_FIELD(data, IH_CLK_CTRL,
610 REG_CLK_SOFT_OVERRIDE, field_val);
611 if (def != data)
612 WREG32_SOC15(OSSSYS, 0, mmIH_CLK_CTRL, data);
613 }
614}
615
616static int vega10_ih_set_clockgating_state(void *handle,
617 enum amd_clockgating_state state)
618{
619 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
620
621 vega10_ih_update_clockgating_state(adev,
622 state == AMD_CG_STATE_GATE);
623 return 0;
624
625}
626
627static int vega10_ih_set_powergating_state(void *handle,
628 enum amd_powergating_state state)
629{
630 return 0;
631}
632
633const struct amd_ip_funcs vega10_ih_ip_funcs = {
634 .name = "vega10_ih",
635 .early_init = vega10_ih_early_init,
636 .late_init = NULL,
637 .sw_init = vega10_ih_sw_init,
638 .sw_fini = vega10_ih_sw_fini,
639 .hw_init = vega10_ih_hw_init,
640 .hw_fini = vega10_ih_hw_fini,
641 .suspend = vega10_ih_suspend,
642 .resume = vega10_ih_resume,
643 .is_idle = vega10_ih_is_idle,
644 .wait_for_idle = vega10_ih_wait_for_idle,
645 .soft_reset = vega10_ih_soft_reset,
646 .set_clockgating_state = vega10_ih_set_clockgating_state,
647 .set_powergating_state = vega10_ih_set_powergating_state,
648};
649
650static const struct amdgpu_ih_funcs vega10_ih_funcs = {
651 .get_wptr = vega10_ih_get_wptr,
652 .decode_iv = amdgpu_ih_decode_iv_helper,
653 .decode_iv_ts = amdgpu_ih_decode_iv_ts_helper,
654 .set_rptr = vega10_ih_set_rptr
655};
656
657static void vega10_ih_set_interrupt_funcs(struct amdgpu_device *adev)
658{
659 adev->irq.ih_funcs = &vega10_ih_funcs;
660}
661
662const struct amdgpu_ip_block_version vega10_ih_ip_block =
663{
664 .type = AMD_IP_BLOCK_TYPE_IH,
665 .major = 4,
666 .minor = 0,
667 .rev = 0,
668 .funcs = &vega10_ih_ip_funcs,
669};
1/*
2 * Copyright 2016 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#include <linux/pci.h>
25
26#include "amdgpu.h"
27#include "amdgpu_ih.h"
28#include "soc15.h"
29
30#include "oss/osssys_4_0_offset.h"
31#include "oss/osssys_4_0_sh_mask.h"
32
33#include "soc15_common.h"
34#include "vega10_ih.h"
35
36#define MAX_REARM_RETRY 10
37
38static void vega10_ih_set_interrupt_funcs(struct amdgpu_device *adev);
39
40/**
41 * vega10_ih_enable_interrupts - Enable the interrupt ring buffer
42 *
43 * @adev: amdgpu_device pointer
44 *
45 * Enable the interrupt ring buffer (VEGA10).
46 */
47static void vega10_ih_enable_interrupts(struct amdgpu_device *adev)
48{
49 u32 ih_rb_cntl = RREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL);
50
51 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_ENABLE, 1);
52 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, ENABLE_INTR, 1);
53 if (amdgpu_sriov_vf(adev)) {
54 if (psp_reg_program(&adev->psp, PSP_REG_IH_RB_CNTL, ih_rb_cntl)) {
55 DRM_ERROR("PSP program IH_RB_CNTL failed!\n");
56 return;
57 }
58 } else {
59 WREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL, ih_rb_cntl);
60 }
61 adev->irq.ih.enabled = true;
62
63 if (adev->irq.ih1.ring_size) {
64 ih_rb_cntl = RREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL_RING1);
65 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL_RING1,
66 RB_ENABLE, 1);
67 if (amdgpu_sriov_vf(adev)) {
68 if (psp_reg_program(&adev->psp, PSP_REG_IH_RB_CNTL_RING1,
69 ih_rb_cntl)) {
70 DRM_ERROR("program IH_RB_CNTL_RING1 failed!\n");
71 return;
72 }
73 } else {
74 WREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL_RING1, ih_rb_cntl);
75 }
76 adev->irq.ih1.enabled = true;
77 }
78
79 if (adev->irq.ih2.ring_size) {
80 ih_rb_cntl = RREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL_RING2);
81 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL_RING2,
82 RB_ENABLE, 1);
83 if (amdgpu_sriov_vf(adev)) {
84 if (psp_reg_program(&adev->psp, PSP_REG_IH_RB_CNTL_RING2,
85 ih_rb_cntl)) {
86 DRM_ERROR("program IH_RB_CNTL_RING2 failed!\n");
87 return;
88 }
89 } else {
90 WREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL_RING2, ih_rb_cntl);
91 }
92 adev->irq.ih2.enabled = true;
93 }
94}
95
96/**
97 * vega10_ih_disable_interrupts - Disable the interrupt ring buffer
98 *
99 * @adev: amdgpu_device pointer
100 *
101 * Disable the interrupt ring buffer (VEGA10).
102 */
103static void vega10_ih_disable_interrupts(struct amdgpu_device *adev)
104{
105 u32 ih_rb_cntl = RREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL);
106
107 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_ENABLE, 0);
108 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, ENABLE_INTR, 0);
109 if (amdgpu_sriov_vf(adev)) {
110 if (psp_reg_program(&adev->psp, PSP_REG_IH_RB_CNTL, ih_rb_cntl)) {
111 DRM_ERROR("PSP program IH_RB_CNTL failed!\n");
112 return;
113 }
114 } else {
115 WREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL, ih_rb_cntl);
116 }
117
118 /* set rptr, wptr to 0 */
119 WREG32_SOC15(OSSSYS, 0, mmIH_RB_RPTR, 0);
120 WREG32_SOC15(OSSSYS, 0, mmIH_RB_WPTR, 0);
121 adev->irq.ih.enabled = false;
122 adev->irq.ih.rptr = 0;
123
124 if (adev->irq.ih1.ring_size) {
125 ih_rb_cntl = RREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL_RING1);
126 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL_RING1,
127 RB_ENABLE, 0);
128 if (amdgpu_sriov_vf(adev)) {
129 if (psp_reg_program(&adev->psp, PSP_REG_IH_RB_CNTL_RING1,
130 ih_rb_cntl)) {
131 DRM_ERROR("program IH_RB_CNTL_RING1 failed!\n");
132 return;
133 }
134 } else {
135 WREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL_RING1, ih_rb_cntl);
136 }
137 /* set rptr, wptr to 0 */
138 WREG32_SOC15(OSSSYS, 0, mmIH_RB_RPTR_RING1, 0);
139 WREG32_SOC15(OSSSYS, 0, mmIH_RB_WPTR_RING1, 0);
140 adev->irq.ih1.enabled = false;
141 adev->irq.ih1.rptr = 0;
142 }
143
144 if (adev->irq.ih2.ring_size) {
145 ih_rb_cntl = RREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL_RING2);
146 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL_RING2,
147 RB_ENABLE, 0);
148 if (amdgpu_sriov_vf(adev)) {
149 if (psp_reg_program(&adev->psp, PSP_REG_IH_RB_CNTL_RING2,
150 ih_rb_cntl)) {
151 DRM_ERROR("program IH_RB_CNTL_RING2 failed!\n");
152 return;
153 }
154 } else {
155 WREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL_RING2, ih_rb_cntl);
156 }
157
158 /* set rptr, wptr to 0 */
159 WREG32_SOC15(OSSSYS, 0, mmIH_RB_RPTR_RING2, 0);
160 WREG32_SOC15(OSSSYS, 0, mmIH_RB_WPTR_RING2, 0);
161 adev->irq.ih2.enabled = false;
162 adev->irq.ih2.rptr = 0;
163 }
164}
165
166static uint32_t vega10_ih_rb_cntl(struct amdgpu_ih_ring *ih, uint32_t ih_rb_cntl)
167{
168 int rb_bufsz = order_base_2(ih->ring_size / 4);
169
170 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL,
171 MC_SPACE, ih->use_bus_addr ? 1 : 4);
172 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL,
173 WPTR_OVERFLOW_CLEAR, 1);
174 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL,
175 WPTR_OVERFLOW_ENABLE, 1);
176 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_SIZE, rb_bufsz);
177 /* Ring Buffer write pointer writeback. If enabled, IH_RB_WPTR register
178 * value is written to memory
179 */
180 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL,
181 WPTR_WRITEBACK_ENABLE, 1);
182 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, MC_SNOOP, 1);
183 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, MC_RO, 0);
184 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, MC_VMID, 0);
185
186 return ih_rb_cntl;
187}
188
189static uint32_t vega10_ih_doorbell_rptr(struct amdgpu_ih_ring *ih)
190{
191 u32 ih_doorbell_rtpr = 0;
192
193 if (ih->use_doorbell) {
194 ih_doorbell_rtpr = REG_SET_FIELD(ih_doorbell_rtpr,
195 IH_DOORBELL_RPTR, OFFSET,
196 ih->doorbell_index);
197 ih_doorbell_rtpr = REG_SET_FIELD(ih_doorbell_rtpr,
198 IH_DOORBELL_RPTR,
199 ENABLE, 1);
200 } else {
201 ih_doorbell_rtpr = REG_SET_FIELD(ih_doorbell_rtpr,
202 IH_DOORBELL_RPTR,
203 ENABLE, 0);
204 }
205 return ih_doorbell_rtpr;
206}
207
208/**
209 * vega10_ih_irq_init - init and enable the interrupt ring
210 *
211 * @adev: amdgpu_device pointer
212 *
213 * Allocate a ring buffer for the interrupt controller,
214 * enable the RLC, disable interrupts, enable the IH
215 * ring buffer and enable it (VI).
216 * Called at device load and reume.
217 * Returns 0 for success, errors for failure.
218 */
219static int vega10_ih_irq_init(struct amdgpu_device *adev)
220{
221 struct amdgpu_ih_ring *ih;
222 u32 ih_rb_cntl, ih_chicken;
223 int ret = 0;
224 u32 tmp;
225
226 /* disable irqs */
227 vega10_ih_disable_interrupts(adev);
228
229 adev->nbio_funcs->ih_control(adev);
230
231 ih = &adev->irq.ih;
232 /* Ring Buffer base. [39:8] of 40-bit address of the beginning of the ring buffer*/
233 WREG32_SOC15(OSSSYS, 0, mmIH_RB_BASE, ih->gpu_addr >> 8);
234 WREG32_SOC15(OSSSYS, 0, mmIH_RB_BASE_HI, (ih->gpu_addr >> 40) & 0xff);
235
236 ih_rb_cntl = RREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL);
237 ih_chicken = RREG32_SOC15(OSSSYS, 0, mmIH_CHICKEN);
238 ih_rb_cntl = vega10_ih_rb_cntl(ih, ih_rb_cntl);
239 if (adev->irq.ih.use_bus_addr) {
240 ih_chicken = REG_SET_FIELD(ih_chicken, IH_CHICKEN, MC_SPACE_GPA_ENABLE, 1);
241 } else {
242 ih_chicken = REG_SET_FIELD(ih_chicken, IH_CHICKEN, MC_SPACE_FBPA_ENABLE, 1);
243 }
244 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RPTR_REARM,
245 !!adev->irq.msi_enabled);
246
247 if (amdgpu_sriov_vf(adev)) {
248 if (psp_reg_program(&adev->psp, PSP_REG_IH_RB_CNTL, ih_rb_cntl)) {
249 DRM_ERROR("PSP program IH_RB_CNTL failed!\n");
250 return -ETIMEDOUT;
251 }
252 } else {
253 WREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL, ih_rb_cntl);
254 }
255
256 if ((adev->asic_type == CHIP_ARCTURUS
257 && adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT)
258 || adev->asic_type == CHIP_RENOIR)
259 WREG32_SOC15(OSSSYS, 0, mmIH_CHICKEN, ih_chicken);
260
261 /* set the writeback address whether it's enabled or not */
262 WREG32_SOC15(OSSSYS, 0, mmIH_RB_WPTR_ADDR_LO,
263 lower_32_bits(ih->wptr_addr));
264 WREG32_SOC15(OSSSYS, 0, mmIH_RB_WPTR_ADDR_HI,
265 upper_32_bits(ih->wptr_addr) & 0xFFFF);
266
267 /* set rptr, wptr to 0 */
268 WREG32_SOC15(OSSSYS, 0, mmIH_RB_WPTR, 0);
269 WREG32_SOC15(OSSSYS, 0, mmIH_RB_RPTR, 0);
270
271 WREG32_SOC15(OSSSYS, 0, mmIH_DOORBELL_RPTR,
272 vega10_ih_doorbell_rptr(ih));
273
274 ih = &adev->irq.ih1;
275 if (ih->ring_size) {
276 WREG32_SOC15(OSSSYS, 0, mmIH_RB_BASE_RING1, ih->gpu_addr >> 8);
277 WREG32_SOC15(OSSSYS, 0, mmIH_RB_BASE_HI_RING1,
278 (ih->gpu_addr >> 40) & 0xff);
279
280 ih_rb_cntl = RREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL_RING1);
281 ih_rb_cntl = vega10_ih_rb_cntl(ih, ih_rb_cntl);
282 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL,
283 WPTR_OVERFLOW_ENABLE, 0);
284 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL,
285 RB_FULL_DRAIN_ENABLE, 1);
286 if (amdgpu_sriov_vf(adev)) {
287 if (psp_reg_program(&adev->psp, PSP_REG_IH_RB_CNTL_RING1,
288 ih_rb_cntl)) {
289 DRM_ERROR("program IH_RB_CNTL_RING1 failed!\n");
290 return -ETIMEDOUT;
291 }
292 } else {
293 WREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL_RING1, ih_rb_cntl);
294 }
295
296 /* set rptr, wptr to 0 */
297 WREG32_SOC15(OSSSYS, 0, mmIH_RB_WPTR_RING1, 0);
298 WREG32_SOC15(OSSSYS, 0, mmIH_RB_RPTR_RING1, 0);
299
300 WREG32_SOC15(OSSSYS, 0, mmIH_DOORBELL_RPTR_RING1,
301 vega10_ih_doorbell_rptr(ih));
302 }
303
304 ih = &adev->irq.ih2;
305 if (ih->ring_size) {
306 WREG32_SOC15(OSSSYS, 0, mmIH_RB_BASE_RING2, ih->gpu_addr >> 8);
307 WREG32_SOC15(OSSSYS, 0, mmIH_RB_BASE_HI_RING2,
308 (ih->gpu_addr >> 40) & 0xff);
309
310 ih_rb_cntl = RREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL_RING2);
311 ih_rb_cntl = vega10_ih_rb_cntl(ih, ih_rb_cntl);
312
313 if (amdgpu_sriov_vf(adev)) {
314 if (psp_reg_program(&adev->psp, PSP_REG_IH_RB_CNTL_RING2,
315 ih_rb_cntl)) {
316 DRM_ERROR("program IH_RB_CNTL_RING2 failed!\n");
317 return -ETIMEDOUT;
318 }
319 } else {
320 WREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL_RING2, ih_rb_cntl);
321 }
322
323 /* set rptr, wptr to 0 */
324 WREG32_SOC15(OSSSYS, 0, mmIH_RB_WPTR_RING2, 0);
325 WREG32_SOC15(OSSSYS, 0, mmIH_RB_RPTR_RING2, 0);
326
327 WREG32_SOC15(OSSSYS, 0, mmIH_DOORBELL_RPTR_RING2,
328 vega10_ih_doorbell_rptr(ih));
329 }
330
331 tmp = RREG32_SOC15(OSSSYS, 0, mmIH_STORM_CLIENT_LIST_CNTL);
332 tmp = REG_SET_FIELD(tmp, IH_STORM_CLIENT_LIST_CNTL,
333 CLIENT18_IS_STORM_CLIENT, 1);
334 WREG32_SOC15(OSSSYS, 0, mmIH_STORM_CLIENT_LIST_CNTL, tmp);
335
336 tmp = RREG32_SOC15(OSSSYS, 0, mmIH_INT_FLOOD_CNTL);
337 tmp = REG_SET_FIELD(tmp, IH_INT_FLOOD_CNTL, FLOOD_CNTL_ENABLE, 1);
338 WREG32_SOC15(OSSSYS, 0, mmIH_INT_FLOOD_CNTL, tmp);
339
340 pci_set_master(adev->pdev);
341
342 /* enable interrupts */
343 vega10_ih_enable_interrupts(adev);
344
345 return ret;
346}
347
348/**
349 * vega10_ih_irq_disable - disable interrupts
350 *
351 * @adev: amdgpu_device pointer
352 *
353 * Disable interrupts on the hw (VEGA10).
354 */
355static void vega10_ih_irq_disable(struct amdgpu_device *adev)
356{
357 vega10_ih_disable_interrupts(adev);
358
359 /* Wait and acknowledge irq */
360 mdelay(1);
361}
362
363/**
364 * vega10_ih_get_wptr - get the IH ring buffer wptr
365 *
366 * @adev: amdgpu_device pointer
367 *
368 * Get the IH ring buffer wptr from either the register
369 * or the writeback memory buffer (VEGA10). Also check for
370 * ring buffer overflow and deal with it.
371 * Returns the value of the wptr.
372 */
373static u32 vega10_ih_get_wptr(struct amdgpu_device *adev,
374 struct amdgpu_ih_ring *ih)
375{
376 u32 wptr, reg, tmp;
377
378 wptr = le32_to_cpu(*ih->wptr_cpu);
379
380 if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW))
381 goto out;
382
383 /* Double check that the overflow wasn't already cleared. */
384
385 if (ih == &adev->irq.ih)
386 reg = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_WPTR);
387 else if (ih == &adev->irq.ih1)
388 reg = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_WPTR_RING1);
389 else if (ih == &adev->irq.ih2)
390 reg = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_WPTR_RING2);
391 else
392 BUG();
393
394 wptr = RREG32_NO_KIQ(reg);
395 if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW))
396 goto out;
397
398 wptr = REG_SET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW, 0);
399
400 /* When a ring buffer overflow happen start parsing interrupt
401 * from the last not overwritten vector (wptr + 32). Hopefully
402 * this should allow us to catchup.
403 */
404 tmp = (wptr + 32) & ih->ptr_mask;
405 dev_warn(adev->dev, "IH ring buffer overflow "
406 "(0x%08X, 0x%08X, 0x%08X)\n",
407 wptr, ih->rptr, tmp);
408 ih->rptr = tmp;
409
410 if (ih == &adev->irq.ih)
411 reg = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_CNTL);
412 else if (ih == &adev->irq.ih1)
413 reg = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_CNTL_RING1);
414 else if (ih == &adev->irq.ih2)
415 reg = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_CNTL_RING2);
416 else
417 BUG();
418
419 tmp = RREG32_NO_KIQ(reg);
420 tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, WPTR_OVERFLOW_CLEAR, 1);
421 WREG32_NO_KIQ(reg, tmp);
422
423out:
424 return (wptr & ih->ptr_mask);
425}
426
427/**
428 * vega10_ih_decode_iv - decode an interrupt vector
429 *
430 * @adev: amdgpu_device pointer
431 *
432 * Decodes the interrupt vector at the current rptr
433 * position and also advance the position.
434 */
435static void vega10_ih_decode_iv(struct amdgpu_device *adev,
436 struct amdgpu_ih_ring *ih,
437 struct amdgpu_iv_entry *entry)
438{
439 /* wptr/rptr are in bytes! */
440 u32 ring_index = ih->rptr >> 2;
441 uint32_t dw[8];
442
443 dw[0] = le32_to_cpu(ih->ring[ring_index + 0]);
444 dw[1] = le32_to_cpu(ih->ring[ring_index + 1]);
445 dw[2] = le32_to_cpu(ih->ring[ring_index + 2]);
446 dw[3] = le32_to_cpu(ih->ring[ring_index + 3]);
447 dw[4] = le32_to_cpu(ih->ring[ring_index + 4]);
448 dw[5] = le32_to_cpu(ih->ring[ring_index + 5]);
449 dw[6] = le32_to_cpu(ih->ring[ring_index + 6]);
450 dw[7] = le32_to_cpu(ih->ring[ring_index + 7]);
451
452 entry->client_id = dw[0] & 0xff;
453 entry->src_id = (dw[0] >> 8) & 0xff;
454 entry->ring_id = (dw[0] >> 16) & 0xff;
455 entry->vmid = (dw[0] >> 24) & 0xf;
456 entry->vmid_src = (dw[0] >> 31);
457 entry->timestamp = dw[1] | ((u64)(dw[2] & 0xffff) << 32);
458 entry->timestamp_src = dw[2] >> 31;
459 entry->pasid = dw[3] & 0xffff;
460 entry->pasid_src = dw[3] >> 31;
461 entry->src_data[0] = dw[4];
462 entry->src_data[1] = dw[5];
463 entry->src_data[2] = dw[6];
464 entry->src_data[3] = dw[7];
465
466 /* wptr/rptr are in bytes! */
467 ih->rptr += 32;
468}
469
470/**
471 * vega10_ih_irq_rearm - rearm IRQ if lost
472 *
473 * @adev: amdgpu_device pointer
474 *
475 */
476static void vega10_ih_irq_rearm(struct amdgpu_device *adev,
477 struct amdgpu_ih_ring *ih)
478{
479 uint32_t reg_rptr = 0;
480 uint32_t v = 0;
481 uint32_t i = 0;
482
483 if (ih == &adev->irq.ih)
484 reg_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_RPTR);
485 else if (ih == &adev->irq.ih1)
486 reg_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_RPTR_RING1);
487 else if (ih == &adev->irq.ih2)
488 reg_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_RPTR_RING2);
489 else
490 return;
491
492 /* Rearm IRQ / re-wwrite doorbell if doorbell write is lost */
493 for (i = 0; i < MAX_REARM_RETRY; i++) {
494 v = RREG32_NO_KIQ(reg_rptr);
495 if ((v < ih->ring_size) && (v != ih->rptr))
496 WDOORBELL32(ih->doorbell_index, ih->rptr);
497 else
498 break;
499 }
500}
501
502/**
503 * vega10_ih_set_rptr - set the IH ring buffer rptr
504 *
505 * @adev: amdgpu_device pointer
506 *
507 * Set the IH ring buffer rptr.
508 */
509static void vega10_ih_set_rptr(struct amdgpu_device *adev,
510 struct amdgpu_ih_ring *ih)
511{
512 if (ih->use_doorbell) {
513 /* XXX check if swapping is necessary on BE */
514 *ih->rptr_cpu = ih->rptr;
515 WDOORBELL32(ih->doorbell_index, ih->rptr);
516
517 if (amdgpu_sriov_vf(adev))
518 vega10_ih_irq_rearm(adev, ih);
519 } else if (ih == &adev->irq.ih) {
520 WREG32_SOC15(OSSSYS, 0, mmIH_RB_RPTR, ih->rptr);
521 } else if (ih == &adev->irq.ih1) {
522 WREG32_SOC15(OSSSYS, 0, mmIH_RB_RPTR_RING1, ih->rptr);
523 } else if (ih == &adev->irq.ih2) {
524 WREG32_SOC15(OSSSYS, 0, mmIH_RB_RPTR_RING2, ih->rptr);
525 }
526}
527
528/**
529 * vega10_ih_self_irq - dispatch work for ring 1 and 2
530 *
531 * @adev: amdgpu_device pointer
532 * @source: irq source
533 * @entry: IV with WPTR update
534 *
535 * Update the WPTR from the IV and schedule work to handle the entries.
536 */
537static int vega10_ih_self_irq(struct amdgpu_device *adev,
538 struct amdgpu_irq_src *source,
539 struct amdgpu_iv_entry *entry)
540{
541 uint32_t wptr = cpu_to_le32(entry->src_data[0]);
542
543 switch (entry->ring_id) {
544 case 1:
545 *adev->irq.ih1.wptr_cpu = wptr;
546 schedule_work(&adev->irq.ih1_work);
547 break;
548 case 2:
549 *adev->irq.ih2.wptr_cpu = wptr;
550 schedule_work(&adev->irq.ih2_work);
551 break;
552 default: break;
553 }
554 return 0;
555}
556
557static const struct amdgpu_irq_src_funcs vega10_ih_self_irq_funcs = {
558 .process = vega10_ih_self_irq,
559};
560
561static void vega10_ih_set_self_irq_funcs(struct amdgpu_device *adev)
562{
563 adev->irq.self_irq.num_types = 0;
564 adev->irq.self_irq.funcs = &vega10_ih_self_irq_funcs;
565}
566
567static int vega10_ih_early_init(void *handle)
568{
569 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
570
571 vega10_ih_set_interrupt_funcs(adev);
572 vega10_ih_set_self_irq_funcs(adev);
573 return 0;
574}
575
576static int vega10_ih_sw_init(void *handle)
577{
578 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
579 int r;
580
581 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_IH, 0,
582 &adev->irq.self_irq);
583 if (r)
584 return r;
585
586 r = amdgpu_ih_ring_init(adev, &adev->irq.ih, 256 * 1024, true);
587 if (r)
588 return r;
589
590 adev->irq.ih.use_doorbell = true;
591 adev->irq.ih.doorbell_index = adev->doorbell_index.ih << 1;
592
593 r = amdgpu_ih_ring_init(adev, &adev->irq.ih1, PAGE_SIZE, true);
594 if (r)
595 return r;
596
597 adev->irq.ih1.use_doorbell = true;
598 adev->irq.ih1.doorbell_index = (adev->doorbell_index.ih + 1) << 1;
599
600 r = amdgpu_ih_ring_init(adev, &adev->irq.ih2, PAGE_SIZE, true);
601 if (r)
602 return r;
603
604 adev->irq.ih2.use_doorbell = true;
605 adev->irq.ih2.doorbell_index = (adev->doorbell_index.ih + 2) << 1;
606
607 r = amdgpu_irq_init(adev);
608
609 return r;
610}
611
612static int vega10_ih_sw_fini(void *handle)
613{
614 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
615
616 amdgpu_irq_fini(adev);
617 amdgpu_ih_ring_fini(adev, &adev->irq.ih2);
618 amdgpu_ih_ring_fini(adev, &adev->irq.ih1);
619 amdgpu_ih_ring_fini(adev, &adev->irq.ih);
620
621 return 0;
622}
623
624static int vega10_ih_hw_init(void *handle)
625{
626 int r;
627 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
628
629 r = vega10_ih_irq_init(adev);
630 if (r)
631 return r;
632
633 return 0;
634}
635
636static int vega10_ih_hw_fini(void *handle)
637{
638 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
639
640 vega10_ih_irq_disable(adev);
641
642 return 0;
643}
644
645static int vega10_ih_suspend(void *handle)
646{
647 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
648
649 return vega10_ih_hw_fini(adev);
650}
651
652static int vega10_ih_resume(void *handle)
653{
654 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
655
656 return vega10_ih_hw_init(adev);
657}
658
659static bool vega10_ih_is_idle(void *handle)
660{
661 /* todo */
662 return true;
663}
664
665static int vega10_ih_wait_for_idle(void *handle)
666{
667 /* todo */
668 return -ETIMEDOUT;
669}
670
671static int vega10_ih_soft_reset(void *handle)
672{
673 /* todo */
674
675 return 0;
676}
677
678static int vega10_ih_set_clockgating_state(void *handle,
679 enum amd_clockgating_state state)
680{
681 return 0;
682}
683
684static int vega10_ih_set_powergating_state(void *handle,
685 enum amd_powergating_state state)
686{
687 return 0;
688}
689
690const struct amd_ip_funcs vega10_ih_ip_funcs = {
691 .name = "vega10_ih",
692 .early_init = vega10_ih_early_init,
693 .late_init = NULL,
694 .sw_init = vega10_ih_sw_init,
695 .sw_fini = vega10_ih_sw_fini,
696 .hw_init = vega10_ih_hw_init,
697 .hw_fini = vega10_ih_hw_fini,
698 .suspend = vega10_ih_suspend,
699 .resume = vega10_ih_resume,
700 .is_idle = vega10_ih_is_idle,
701 .wait_for_idle = vega10_ih_wait_for_idle,
702 .soft_reset = vega10_ih_soft_reset,
703 .set_clockgating_state = vega10_ih_set_clockgating_state,
704 .set_powergating_state = vega10_ih_set_powergating_state,
705};
706
707static const struct amdgpu_ih_funcs vega10_ih_funcs = {
708 .get_wptr = vega10_ih_get_wptr,
709 .decode_iv = vega10_ih_decode_iv,
710 .set_rptr = vega10_ih_set_rptr
711};
712
713static void vega10_ih_set_interrupt_funcs(struct amdgpu_device *adev)
714{
715 adev->irq.ih_funcs = &vega10_ih_funcs;
716}
717
718const struct amdgpu_ip_block_version vega10_ih_ip_block =
719{
720 .type = AMD_IP_BLOCK_TYPE_IH,
721 .major = 4,
722 .minor = 0,
723 .rev = 0,
724 .funcs = &vega10_ih_ip_funcs,
725};