Loading...
1/*
2 * Copyright 2019 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#include "smuio/smuio_11_0_0_offset.h"
25#include "smuio/smuio_11_0_0_sh_mask.h"
26
27#include "smu_v11_0_i2c.h"
28#include "amdgpu.h"
29#include "amdgpu_dpm.h"
30#include "soc15_common.h"
31#include <drm/drm_fixed.h>
32#include <drm/drm_drv.h>
33#include "amdgpu_amdkfd.h"
34#include <linux/i2c.h>
35#include <linux/pci.h>
36
37/* error codes */
38#define I2C_OK 0
39#define I2C_NAK_7B_ADDR_NOACK 1
40#define I2C_NAK_TXDATA_NOACK 2
41#define I2C_TIMEOUT 4
42#define I2C_SW_TIMEOUT 8
43#define I2C_ABORT 0x10
44
45#define I2C_X_RESTART BIT(31)
46
47static void smu_v11_0_i2c_set_clock_gating(struct i2c_adapter *control, bool en)
48{
49 struct amdgpu_smu_i2c_bus *smu_i2c = i2c_get_adapdata(control);
50 struct amdgpu_device *adev = smu_i2c->adev;
51 uint32_t reg = RREG32_SOC15(SMUIO, 0, mmSMUIO_PWRMGT);
52
53 reg = REG_SET_FIELD(reg, SMUIO_PWRMGT, i2c_clk_gate_en, en ? 1 : 0);
54 WREG32_SOC15(SMUIO, 0, mmSMUIO_PWRMGT, reg);
55}
56
57/* The T_I2C_POLL_US is defined as follows:
58 *
59 * "Define a timer interval (t_i2c_poll) equal to 10 times the
60 * signalling period for the highest I2C transfer speed used in the
61 * system and supported by DW_apb_i2c. For instance, if the highest
62 * I2C data transfer mode is 400 kb/s, then t_i2c_poll is 25 us." --
63 * DesignWare DW_apb_i2c Databook, Version 1.21a, section 3.8.3.1,
64 * page 56, with grammar and syntax corrections.
65 *
66 * Vcc for our device is at 1.8V which puts it at 400 kHz,
67 * see Atmel AT24CM02 datasheet, section 8.3 DC Characteristics table, page 14.
68 *
69 * The procedure to disable the IP block is described in section
70 * 3.8.3 Disabling DW_apb_i2c on page 56.
71 */
72#define I2C_SPEED_MODE_FAST 2
73#define T_I2C_POLL_US 25
74#define I2C_MAX_T_POLL_COUNT 1000
75
76static int smu_v11_0_i2c_enable(struct i2c_adapter *control, bool enable)
77{
78 struct amdgpu_smu_i2c_bus *smu_i2c = i2c_get_adapdata(control);
79 struct amdgpu_device *adev = smu_i2c->adev;
80
81 WREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_ENABLE, enable ? 1 : 0);
82
83 if (!enable) {
84 int ii;
85
86 for (ii = I2C_MAX_T_POLL_COUNT; ii > 0; ii--) {
87 u32 en_stat = RREG32_SOC15(SMUIO,
88 0,
89 mmCKSVII2C_IC_ENABLE_STATUS);
90 if (REG_GET_FIELD(en_stat, CKSVII2C_IC_ENABLE_STATUS, IC_EN))
91 udelay(T_I2C_POLL_US);
92 else
93 return I2C_OK;
94 }
95
96 return I2C_ABORT;
97 }
98
99 return I2C_OK;
100}
101
102static void smu_v11_0_i2c_clear_status(struct i2c_adapter *control)
103{
104 struct amdgpu_smu_i2c_bus *smu_i2c = i2c_get_adapdata(control);
105 struct amdgpu_device *adev = smu_i2c->adev;
106 /* do */
107 {
108 RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_CLR_INTR);
109
110 } /* while (reg_CKSVII2C_ic_clr_intr == 0) */
111}
112
113static void smu_v11_0_i2c_configure(struct i2c_adapter *control)
114{
115 struct amdgpu_smu_i2c_bus *smu_i2c = i2c_get_adapdata(control);
116 struct amdgpu_device *adev = smu_i2c->adev;
117 uint32_t reg = 0;
118
119 reg = REG_SET_FIELD(reg, CKSVII2C_IC_CON, IC_SLAVE_DISABLE, 1);
120 reg = REG_SET_FIELD(reg, CKSVII2C_IC_CON, IC_RESTART_EN, 1);
121 reg = REG_SET_FIELD(reg, CKSVII2C_IC_CON, IC_10BITADDR_MASTER, 0);
122 reg = REG_SET_FIELD(reg, CKSVII2C_IC_CON, IC_10BITADDR_SLAVE, 0);
123 /* The values of IC_MAX_SPEED_MODE are,
124 * 1: standard mode, 0 - 100 Kb/s,
125 * 2: fast mode, <= 400 Kb/s, or fast mode plus, <= 1000 Kb/s,
126 * 3: high speed mode, <= 3.4 Mb/s.
127 */
128 reg = REG_SET_FIELD(reg, CKSVII2C_IC_CON, IC_MAX_SPEED_MODE,
129 I2C_SPEED_MODE_FAST);
130 reg = REG_SET_FIELD(reg, CKSVII2C_IC_CON, IC_MASTER_MODE, 1);
131
132 WREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_CON, reg);
133}
134
135static void smu_v11_0_i2c_set_clock(struct i2c_adapter *control)
136{
137 struct amdgpu_smu_i2c_bus *smu_i2c = i2c_get_adapdata(control);
138 struct amdgpu_device *adev = smu_i2c->adev;
139
140 /*
141 * Standard mode speed, These values are taken from SMUIO MAS,
142 * but are different from what is given is
143 * Synopsys spec. The values here are based on assumption
144 * that refclock is 100MHz
145 *
146 * Configuration for standard mode; Speed = 100kbps
147 * Scale linearly, for now only support standard speed clock
148 * This will work only with 100M ref clock
149 *
150 * TBD:Change the calculation to take into account ref clock values also.
151 */
152
153 WREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_FS_SPKLEN, 2);
154 WREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_SS_SCL_HCNT, 120);
155 WREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_SS_SCL_LCNT, 130);
156 WREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_SDA_HOLD, 20);
157}
158
159static void smu_v11_0_i2c_set_address(struct i2c_adapter *control, u16 address)
160{
161 struct amdgpu_smu_i2c_bus *smu_i2c = i2c_get_adapdata(control);
162 struct amdgpu_device *adev = smu_i2c->adev;
163
164 /* The IC_TAR::IC_TAR field is 10-bits wide.
165 * It takes a 7-bit or 10-bit addresses as an address,
166 * i.e. no read/write bit--no wire format, just the address.
167 */
168 WREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_TAR, address & 0x3FF);
169}
170
171static uint32_t smu_v11_0_i2c_poll_tx_status(struct i2c_adapter *control)
172{
173 struct amdgpu_smu_i2c_bus *smu_i2c = i2c_get_adapdata(control);
174 struct amdgpu_device *adev = smu_i2c->adev;
175 uint32_t ret = I2C_OK;
176 uint32_t reg, reg_c_tx_abrt_source;
177
178 /*Check if transmission is completed */
179 unsigned long timeout_counter = jiffies + msecs_to_jiffies(20);
180
181 do {
182 if (time_after(jiffies, timeout_counter)) {
183 ret |= I2C_SW_TIMEOUT;
184 break;
185 }
186
187 reg = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_STATUS);
188
189 } while (REG_GET_FIELD(reg, CKSVII2C_IC_STATUS, TFE) == 0);
190
191 if (ret != I2C_OK)
192 return ret;
193
194 /* This only checks if NAK is received and transaction got aborted */
195 reg = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_INTR_STAT);
196
197 if (REG_GET_FIELD(reg, CKSVII2C_IC_INTR_STAT, R_TX_ABRT) == 1) {
198 reg_c_tx_abrt_source = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_TX_ABRT_SOURCE);
199 DRM_INFO("TX was terminated, IC_TX_ABRT_SOURCE val is:%x", reg_c_tx_abrt_source);
200
201 /* Check for stop due to NACK */
202 if (REG_GET_FIELD(reg_c_tx_abrt_source,
203 CKSVII2C_IC_TX_ABRT_SOURCE,
204 ABRT_TXDATA_NOACK) == 1) {
205
206 ret |= I2C_NAK_TXDATA_NOACK;
207
208 } else if (REG_GET_FIELD(reg_c_tx_abrt_source,
209 CKSVII2C_IC_TX_ABRT_SOURCE,
210 ABRT_7B_ADDR_NOACK) == 1) {
211
212 ret |= I2C_NAK_7B_ADDR_NOACK;
213 } else {
214 ret |= I2C_ABORT;
215 }
216
217 smu_v11_0_i2c_clear_status(control);
218 }
219
220 return ret;
221}
222
223static uint32_t smu_v11_0_i2c_poll_rx_status(struct i2c_adapter *control)
224{
225 struct amdgpu_smu_i2c_bus *smu_i2c = i2c_get_adapdata(control);
226 struct amdgpu_device *adev = smu_i2c->adev;
227 uint32_t ret = I2C_OK;
228 uint32_t reg_ic_status, reg_c_tx_abrt_source;
229
230 reg_c_tx_abrt_source = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_TX_ABRT_SOURCE);
231
232 /* If slave is not present */
233 if (REG_GET_FIELD(reg_c_tx_abrt_source,
234 CKSVII2C_IC_TX_ABRT_SOURCE,
235 ABRT_7B_ADDR_NOACK) == 1) {
236 ret |= I2C_NAK_7B_ADDR_NOACK;
237
238 smu_v11_0_i2c_clear_status(control);
239 } else { /* wait till some data is there in RXFIFO */
240 /* Poll for some byte in RXFIFO */
241 unsigned long timeout_counter = jiffies + msecs_to_jiffies(20);
242
243 do {
244 if (time_after(jiffies, timeout_counter)) {
245 ret |= I2C_SW_TIMEOUT;
246 break;
247 }
248
249 reg_ic_status = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_STATUS);
250
251 } while (REG_GET_FIELD(reg_ic_status, CKSVII2C_IC_STATUS, RFNE) == 0);
252 }
253
254 return ret;
255}
256
257/**
258 * smu_v11_0_i2c_transmit - Send a block of data over the I2C bus to a slave device.
259 *
260 * @control: I2C adapter reference
261 * @address: The I2C address of the slave device.
262 * @data: The data to transmit over the bus.
263 * @numbytes: The amount of data to transmit.
264 * @i2c_flag: Flags for transmission
265 *
266 * Returns 0 on success or error.
267 */
268static uint32_t smu_v11_0_i2c_transmit(struct i2c_adapter *control,
269 u16 address, u8 *data,
270 u32 numbytes, u32 i2c_flag)
271{
272 struct amdgpu_smu_i2c_bus *smu_i2c = i2c_get_adapdata(control);
273 struct amdgpu_device *adev = smu_i2c->adev;
274 u32 bytes_sent, reg, ret = I2C_OK;
275 unsigned long timeout_counter;
276
277 bytes_sent = 0;
278
279 DRM_DEBUG_DRIVER("I2C_Transmit(), address = %x, bytes = %d , data: ",
280 address, numbytes);
281
282 if (drm_debug_enabled(DRM_UT_DRIVER)) {
283 print_hex_dump(KERN_INFO, "data: ", DUMP_PREFIX_NONE,
284 16, 1, data, numbytes, false);
285 }
286
287 /* Set the I2C slave address */
288 smu_v11_0_i2c_set_address(control, address);
289 /* Enable I2C */
290 smu_v11_0_i2c_enable(control, true);
291
292 /* Clear status bits */
293 smu_v11_0_i2c_clear_status(control);
294
295 timeout_counter = jiffies + msecs_to_jiffies(20);
296
297 while (numbytes > 0) {
298 reg = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_STATUS);
299 if (!REG_GET_FIELD(reg, CKSVII2C_IC_STATUS, TFNF)) {
300 /*
301 * We waited for too long for the transmission
302 * FIFO to become not-full. Exit the loop
303 * with error.
304 */
305 if (time_after(jiffies, timeout_counter)) {
306 ret |= I2C_SW_TIMEOUT;
307 goto Err;
308 }
309 } else {
310 reg = REG_SET_FIELD(reg, CKSVII2C_IC_DATA_CMD, DAT,
311 data[bytes_sent]);
312
313 /* Final message, final byte, must generate a
314 * STOP to release the bus, i.e. don't hold
315 * SCL low.
316 */
317 if (numbytes == 1 && i2c_flag & I2C_M_STOP)
318 reg = REG_SET_FIELD(reg,
319 CKSVII2C_IC_DATA_CMD,
320 STOP, 1);
321
322 if (bytes_sent == 0 && i2c_flag & I2C_X_RESTART)
323 reg = REG_SET_FIELD(reg,
324 CKSVII2C_IC_DATA_CMD,
325 RESTART, 1);
326
327 /* Write */
328 reg = REG_SET_FIELD(reg, CKSVII2C_IC_DATA_CMD, CMD, 0);
329 WREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_DATA_CMD, reg);
330
331 /* Record that the bytes were transmitted */
332 bytes_sent++;
333 numbytes--;
334 }
335 }
336
337 ret = smu_v11_0_i2c_poll_tx_status(control);
338Err:
339 /* Any error, no point in proceeding */
340 if (ret != I2C_OK) {
341 if (ret & I2C_SW_TIMEOUT)
342 DRM_ERROR("TIMEOUT ERROR !!!");
343
344 if (ret & I2C_NAK_7B_ADDR_NOACK)
345 DRM_ERROR("Received I2C_NAK_7B_ADDR_NOACK !!!");
346
347
348 if (ret & I2C_NAK_TXDATA_NOACK)
349 DRM_ERROR("Received I2C_NAK_TXDATA_NOACK !!!");
350 }
351
352 return ret;
353}
354
355
356/**
357 * smu_v11_0_i2c_receive - Receive a block of data over the I2C bus from a slave device.
358 *
359 * @control: I2C adapter reference
360 * @address: The I2C address of the slave device.
361 * @data: Placeholder to store received data.
362 * @numbytes: The amount of data to transmit.
363 * @i2c_flag: Flags for transmission
364 *
365 * Returns 0 on success or error.
366 */
367static uint32_t smu_v11_0_i2c_receive(struct i2c_adapter *control,
368 u16 address, u8 *data,
369 u32 numbytes, u32 i2c_flag)
370{
371 struct amdgpu_smu_i2c_bus *smu_i2c = i2c_get_adapdata(control);
372 struct amdgpu_device *adev = smu_i2c->adev;
373 uint32_t bytes_received, ret = I2C_OK;
374
375 bytes_received = 0;
376
377 /* Set the I2C slave address */
378 smu_v11_0_i2c_set_address(control, address);
379
380 /* Enable I2C */
381 smu_v11_0_i2c_enable(control, true);
382
383 while (numbytes > 0) {
384 uint32_t reg = 0;
385
386 smu_v11_0_i2c_clear_status(control);
387
388 /* Prepare transaction */
389 reg = REG_SET_FIELD(reg, CKSVII2C_IC_DATA_CMD, DAT, 0);
390 /* Read */
391 reg = REG_SET_FIELD(reg, CKSVII2C_IC_DATA_CMD, CMD, 1);
392
393 /* Final message, final byte, must generate a STOP
394 * to release the bus, i.e. don't hold SCL low.
395 */
396 if (numbytes == 1 && i2c_flag & I2C_M_STOP)
397 reg = REG_SET_FIELD(reg, CKSVII2C_IC_DATA_CMD,
398 STOP, 1);
399
400 if (bytes_received == 0 && i2c_flag & I2C_X_RESTART)
401 reg = REG_SET_FIELD(reg, CKSVII2C_IC_DATA_CMD,
402 RESTART, 1);
403
404 WREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_DATA_CMD, reg);
405
406 ret = smu_v11_0_i2c_poll_rx_status(control);
407
408 /* Any error, no point in proceeding */
409 if (ret != I2C_OK) {
410 if (ret & I2C_SW_TIMEOUT)
411 DRM_ERROR("TIMEOUT ERROR !!!");
412
413 if (ret & I2C_NAK_7B_ADDR_NOACK)
414 DRM_ERROR("Received I2C_NAK_7B_ADDR_NOACK !!!");
415
416 if (ret & I2C_NAK_TXDATA_NOACK)
417 DRM_ERROR("Received I2C_NAK_TXDATA_NOACK !!!");
418
419 break;
420 }
421
422 reg = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_DATA_CMD);
423 data[bytes_received] = REG_GET_FIELD(reg, CKSVII2C_IC_DATA_CMD, DAT);
424
425 /* Record that the bytes were received */
426 bytes_received++;
427 numbytes--;
428 }
429
430 DRM_DEBUG_DRIVER("I2C_Receive(), address = %x, bytes = %d, data :",
431 (uint16_t)address, bytes_received);
432
433 if (drm_debug_enabled(DRM_UT_DRIVER)) {
434 print_hex_dump(KERN_INFO, "data: ", DUMP_PREFIX_NONE,
435 16, 1, data, bytes_received, false);
436 }
437
438 return ret;
439}
440
441static void smu_v11_0_i2c_abort(struct i2c_adapter *control)
442{
443 struct amdgpu_smu_i2c_bus *smu_i2c = i2c_get_adapdata(control);
444 struct amdgpu_device *adev = smu_i2c->adev;
445 uint32_t reg = 0;
446
447 /* Enable I2C engine; */
448 reg = REG_SET_FIELD(reg, CKSVII2C_IC_ENABLE, ENABLE, 1);
449 WREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_ENABLE, reg);
450
451 /* Abort previous transaction */
452 reg = REG_SET_FIELD(reg, CKSVII2C_IC_ENABLE, ABORT, 1);
453 WREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_ENABLE, reg);
454
455 DRM_DEBUG_DRIVER("I2C_Abort() Done.");
456}
457
458static bool smu_v11_0_i2c_activity_done(struct i2c_adapter *control)
459{
460 struct amdgpu_smu_i2c_bus *smu_i2c = i2c_get_adapdata(control);
461 struct amdgpu_device *adev = smu_i2c->adev;
462
463 const uint32_t IDLE_TIMEOUT = 1024;
464 uint32_t timeout_count = 0;
465 uint32_t reg_ic_enable, reg_ic_enable_status, reg_ic_clr_activity;
466
467 reg_ic_enable_status = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_ENABLE_STATUS);
468 reg_ic_enable = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_ENABLE);
469
470 if ((REG_GET_FIELD(reg_ic_enable, CKSVII2C_IC_ENABLE, ENABLE) == 0) &&
471 (REG_GET_FIELD(reg_ic_enable_status, CKSVII2C_IC_ENABLE_STATUS, IC_EN) == 1)) {
472 /*
473 * Nobody is using I2C engine, but engine remains active because
474 * someone missed to send STOP
475 */
476 smu_v11_0_i2c_abort(control);
477 } else if (REG_GET_FIELD(reg_ic_enable, CKSVII2C_IC_ENABLE, ENABLE) == 0) {
478 /* Nobody is using I2C engine */
479 return true;
480 }
481
482 /* Keep reading activity bit until it's cleared */
483 do {
484 reg_ic_clr_activity = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_CLR_ACTIVITY);
485
486 if (REG_GET_FIELD(reg_ic_clr_activity,
487 CKSVII2C_IC_CLR_ACTIVITY, CLR_ACTIVITY) == 0)
488 return true;
489
490 ++timeout_count;
491
492 } while (timeout_count < IDLE_TIMEOUT);
493
494 return false;
495}
496
497static void smu_v11_0_i2c_init(struct i2c_adapter *control)
498{
499 int res;
500
501 /* Disable clock gating */
502 smu_v11_0_i2c_set_clock_gating(control, false);
503
504 if (!smu_v11_0_i2c_activity_done(control))
505 DRM_WARN("I2C busy !");
506
507 /* Disable I2C */
508 res = smu_v11_0_i2c_enable(control, false);
509 if (res != I2C_OK)
510 smu_v11_0_i2c_abort(control);
511
512 /* Configure I2C to operate as master and in standard mode */
513 smu_v11_0_i2c_configure(control);
514
515 /* Initialize the clock to 50 kHz default */
516 smu_v11_0_i2c_set_clock(control);
517
518}
519
520static void smu_v11_0_i2c_fini(struct i2c_adapter *control)
521{
522 struct amdgpu_smu_i2c_bus *smu_i2c = i2c_get_adapdata(control);
523 struct amdgpu_device *adev = smu_i2c->adev;
524 u32 status, enable, en_stat;
525 int res;
526
527 res = smu_v11_0_i2c_enable(control, false);
528 if (res != I2C_OK) {
529 status = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_STATUS);
530 enable = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_ENABLE);
531 en_stat = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_ENABLE_STATUS);
532
533 /* Nobody is using the I2C engine, yet it remains
534 * active, possibly because someone missed to send
535 * STOP.
536 */
537 DRM_DEBUG_DRIVER("Aborting from fini: status:0x%08x "
538 "enable:0x%08x enable_stat:0x%08x",
539 status, enable, en_stat);
540 smu_v11_0_i2c_abort(control);
541 }
542
543 /* Restore clock gating */
544
545 /*
546 * TODO Reenabling clock gating seems to break subsequent SMU operation
547 * on the I2C bus. My guess is that SMU doesn't disable clock gating like
548 * we do here before working with the bus. So for now just don't restore
549 * it but later work with SMU to see if they have this issue and can
550 * update their code appropriately
551 */
552 /* smu_v11_0_i2c_set_clock_gating(control, true); */
553
554}
555
556static bool smu_v11_0_i2c_bus_lock(struct i2c_adapter *control)
557{
558 struct amdgpu_smu_i2c_bus *smu_i2c = i2c_get_adapdata(control);
559 struct amdgpu_device *adev = smu_i2c->adev;
560
561 /* Send PPSMC_MSG_RequestI2CBus */
562 if (!amdgpu_dpm_smu_i2c_bus_access(adev, true))
563 return true;
564
565 return false;
566}
567
568static bool smu_v11_0_i2c_bus_unlock(struct i2c_adapter *control)
569{
570 struct amdgpu_smu_i2c_bus *smu_i2c = i2c_get_adapdata(control);
571 struct amdgpu_device *adev = smu_i2c->adev;
572
573 /* Send PPSMC_MSG_ReleaseI2CBus */
574 if (!amdgpu_dpm_smu_i2c_bus_access(adev, false))
575 return true;
576
577 return false;
578}
579
580/***************************** I2C GLUE ****************************/
581
582static uint32_t smu_v11_0_i2c_read_data(struct i2c_adapter *control,
583 struct i2c_msg *msg, uint32_t i2c_flag)
584{
585 uint32_t ret;
586
587 ret = smu_v11_0_i2c_receive(control, msg->addr, msg->buf, msg->len, i2c_flag);
588
589 if (ret != I2C_OK)
590 DRM_ERROR("ReadData() - I2C error occurred :%x", ret);
591
592 return ret;
593}
594
595static uint32_t smu_v11_0_i2c_write_data(struct i2c_adapter *control,
596 struct i2c_msg *msg, uint32_t i2c_flag)
597{
598 uint32_t ret;
599
600 ret = smu_v11_0_i2c_transmit(control, msg->addr, msg->buf, msg->len, i2c_flag);
601
602 if (ret != I2C_OK)
603 DRM_ERROR("WriteI2CData() - I2C error occurred :%x", ret);
604
605 return ret;
606
607}
608
609static void lock_bus(struct i2c_adapter *i2c, unsigned int flags)
610{
611 struct amdgpu_smu_i2c_bus *smu_i2c = i2c_get_adapdata(i2c);
612 struct amdgpu_device *adev = smu_i2c->adev;
613
614 mutex_lock(&smu_i2c->mutex);
615 if (!smu_v11_0_i2c_bus_lock(i2c))
616 DRM_ERROR("Failed to lock the bus from SMU");
617 else
618 adev->pm.bus_locked = true;
619}
620
621static int trylock_bus(struct i2c_adapter *i2c, unsigned int flags)
622{
623 WARN_ONCE(1, "This operation not supposed to run in atomic context!");
624 return false;
625}
626
627static void unlock_bus(struct i2c_adapter *i2c, unsigned int flags)
628{
629 struct amdgpu_smu_i2c_bus *smu_i2c = i2c_get_adapdata(i2c);
630 struct amdgpu_device *adev = smu_i2c->adev;
631
632 if (!smu_v11_0_i2c_bus_unlock(i2c))
633 DRM_ERROR("Failed to unlock the bus from SMU");
634 else
635 adev->pm.bus_locked = false;
636 mutex_unlock(&smu_i2c->mutex);
637}
638
639static const struct i2c_lock_operations smu_v11_0_i2c_i2c_lock_ops = {
640 .lock_bus = lock_bus,
641 .trylock_bus = trylock_bus,
642 .unlock_bus = unlock_bus,
643};
644
645static int smu_v11_0_i2c_xfer(struct i2c_adapter *i2c_adap,
646 struct i2c_msg *msg, int num)
647{
648 int i, ret;
649 u16 addr, dir;
650
651 smu_v11_0_i2c_init(i2c_adap);
652
653 /* From the client's point of view, this sequence of
654 * messages-- the array i2c_msg *msg, is a single transaction
655 * on the bus, starting with START and ending with STOP.
656 *
657 * The client is welcome to send any sequence of messages in
658 * this array, as processing under this function here is
659 * striving to be agnostic.
660 *
661 * Record the first address and direction we see. If either
662 * changes for a subsequent message, generate ReSTART. The
663 * DW_apb_i2c databook, v1.21a, specifies that ReSTART is
664 * generated when the direction changes, with the default IP
665 * block parameter settings, but it doesn't specify if ReSTART
666 * is generated when the address changes (possibly...). We
667 * don't rely on the default IP block parameter settings as
668 * the block is shared and they may change.
669 */
670 if (num > 0) {
671 addr = msg[0].addr;
672 dir = msg[0].flags & I2C_M_RD;
673 }
674
675 for (i = 0; i < num; i++) {
676 u32 i2c_flag = 0;
677
678 if (msg[i].addr != addr || (msg[i].flags ^ dir) & I2C_M_RD) {
679 addr = msg[i].addr;
680 dir = msg[i].flags & I2C_M_RD;
681 i2c_flag |= I2C_X_RESTART;
682 }
683
684 if (i == num - 1) {
685 /* Set the STOP bit on the last message, so
686 * that the IP block generates a STOP after
687 * the last byte of the message.
688 */
689 i2c_flag |= I2C_M_STOP;
690 }
691
692 if (msg[i].flags & I2C_M_RD)
693 ret = smu_v11_0_i2c_read_data(i2c_adap,
694 msg + i,
695 i2c_flag);
696 else
697 ret = smu_v11_0_i2c_write_data(i2c_adap,
698 msg + i,
699 i2c_flag);
700
701 if (ret != I2C_OK) {
702 num = -EIO;
703 break;
704 }
705 }
706
707 smu_v11_0_i2c_fini(i2c_adap);
708 return num;
709}
710
711static u32 smu_v11_0_i2c_func(struct i2c_adapter *adap)
712{
713 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
714}
715
716static const struct i2c_algorithm smu_v11_0_i2c_algo = {
717 .master_xfer = smu_v11_0_i2c_xfer,
718 .functionality = smu_v11_0_i2c_func,
719};
720
721static const struct i2c_adapter_quirks smu_v11_0_i2c_control_quirks = {
722 .flags = I2C_AQ_NO_ZERO_LEN,
723};
724
725int smu_v11_0_i2c_control_init(struct amdgpu_device *adev)
726{
727 struct amdgpu_smu_i2c_bus *smu_i2c = &adev->pm.smu_i2c[0];
728 struct i2c_adapter *control = &smu_i2c->adapter;
729 int res;
730
731 smu_i2c->adev = adev;
732 smu_i2c->port = 0;
733 mutex_init(&smu_i2c->mutex);
734 control->owner = THIS_MODULE;
735 control->class = I2C_CLASS_HWMON;
736 control->dev.parent = &adev->pdev->dev;
737 control->algo = &smu_v11_0_i2c_algo;
738 snprintf(control->name, sizeof(control->name), "AMDGPU SMU 0");
739 control->lock_ops = &smu_v11_0_i2c_i2c_lock_ops;
740 control->quirks = &smu_v11_0_i2c_control_quirks;
741 i2c_set_adapdata(control, smu_i2c);
742
743 adev->pm.ras_eeprom_i2c_bus = &adev->pm.smu_i2c[0].adapter;
744 adev->pm.fru_eeprom_i2c_bus = &adev->pm.smu_i2c[0].adapter;
745
746 res = i2c_add_adapter(control);
747 if (res)
748 DRM_ERROR("Failed to register hw i2c, err: %d\n", res);
749
750 return res;
751}
752
753void smu_v11_0_i2c_control_fini(struct amdgpu_device *adev)
754{
755 struct i2c_adapter *control = adev->pm.ras_eeprom_i2c_bus;
756
757 i2c_del_adapter(control);
758 adev->pm.ras_eeprom_i2c_bus = NULL;
759 adev->pm.fru_eeprom_i2c_bus = NULL;
760}
761
762/*
763 * Keep this for future unit test if bugs arise
764 */
765#if 0
766#define I2C_TARGET_ADDR 0xA0
767
768bool smu_v11_0_i2c_test_bus(struct i2c_adapter *control)
769{
770
771 uint32_t ret = I2C_OK;
772 uint8_t data[6] = {0xf, 0, 0xde, 0xad, 0xbe, 0xef};
773
774
775 DRM_INFO("Begin");
776
777 if (!smu_v11_0_i2c_bus_lock(control)) {
778 DRM_ERROR("Failed to lock the bus!.");
779 return false;
780 }
781
782 smu_v11_0_i2c_init(control);
783
784 /* Write 0xde to address 0x0000 on the EEPROM */
785 ret = smu_v11_0_i2c_write_data(control, I2C_TARGET_ADDR, data, 6);
786
787 ret = smu_v11_0_i2c_read_data(control, I2C_TARGET_ADDR, data, 6);
788
789 smu_v11_0_i2c_fini(control);
790
791 smu_v11_0_i2c_bus_unlock(control);
792
793
794 DRM_INFO("End");
795 return true;
796}
797#endif
1/*
2 * Copyright 2019 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#include "smuio/smuio_11_0_0_offset.h"
25#include "smuio/smuio_11_0_0_sh_mask.h"
26
27#include "smu_v11_0_i2c.h"
28#include "amdgpu.h"
29#include "soc15_common.h"
30#include <drm/drm_fixed.h>
31#include <drm/drm_drv.h>
32#include "amdgpu_amdkfd.h"
33#include <linux/i2c.h>
34#include <linux/pci.h>
35#include "amdgpu_ras.h"
36
37/* error codes */
38#define I2C_OK 0
39#define I2C_NAK_7B_ADDR_NOACK 1
40#define I2C_NAK_TXDATA_NOACK 2
41#define I2C_TIMEOUT 4
42#define I2C_SW_TIMEOUT 8
43#define I2C_ABORT 0x10
44
45/* I2C transaction flags */
46#define I2C_NO_STOP 1
47#define I2C_RESTART 2
48
49#define to_amdgpu_device(x) (container_of(x, struct amdgpu_ras, eeprom_control.eeprom_accessor))->adev
50#define to_eeprom_control(x) container_of(x, struct amdgpu_ras_eeprom_control, eeprom_accessor)
51
52static void smu_v11_0_i2c_set_clock_gating(struct i2c_adapter *control, bool en)
53{
54 struct amdgpu_device *adev = to_amdgpu_device(control);
55 uint32_t reg = RREG32_SOC15(SMUIO, 0, mmSMUIO_PWRMGT);
56
57 reg = REG_SET_FIELD(reg, SMUIO_PWRMGT, i2c_clk_gate_en, en ? 1 : 0);
58 WREG32_SOC15(SMUIO, 0, mmSMUIO_PWRMGT, reg);
59}
60
61
62static void smu_v11_0_i2c_enable(struct i2c_adapter *control, bool enable)
63{
64 struct amdgpu_device *adev = to_amdgpu_device(control);
65
66 WREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_ENABLE, enable ? 1 : 0);
67}
68
69static void smu_v11_0_i2c_clear_status(struct i2c_adapter *control)
70{
71 struct amdgpu_device *adev = to_amdgpu_device(control);
72 /* do */
73 {
74 RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_CLR_INTR);
75
76 } /* while (reg_CKSVII2C_ic_clr_intr == 0) */
77}
78
79static void smu_v11_0_i2c_configure(struct i2c_adapter *control)
80{
81 struct amdgpu_device *adev = to_amdgpu_device(control);
82 uint32_t reg = 0;
83
84 reg = REG_SET_FIELD(reg, CKSVII2C_IC_CON, IC_SLAVE_DISABLE, 1);
85 reg = REG_SET_FIELD(reg, CKSVII2C_IC_CON, IC_RESTART_EN, 1);
86 reg = REG_SET_FIELD(reg, CKSVII2C_IC_CON, IC_10BITADDR_MASTER, 0);
87 reg = REG_SET_FIELD(reg, CKSVII2C_IC_CON, IC_10BITADDR_SLAVE, 0);
88 /* Standard mode */
89 reg = REG_SET_FIELD(reg, CKSVII2C_IC_CON, IC_MAX_SPEED_MODE, 2);
90 reg = REG_SET_FIELD(reg, CKSVII2C_IC_CON, IC_MASTER_MODE, 1);
91
92 WREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_CON, reg);
93}
94
95static void smu_v11_0_i2c_set_clock(struct i2c_adapter *control)
96{
97 struct amdgpu_device *adev = to_amdgpu_device(control);
98
99 /*
100 * Standard mode speed, These values are taken from SMUIO MAS,
101 * but are different from what is given is
102 * Synopsys spec. The values here are based on assumption
103 * that refclock is 100MHz
104 *
105 * Configuration for standard mode; Speed = 100kbps
106 * Scale linearly, for now only support standard speed clock
107 * This will work only with 100M ref clock
108 *
109 * TBD:Change the calculation to take into account ref clock values also.
110 */
111
112 WREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_FS_SPKLEN, 2);
113 WREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_SS_SCL_HCNT, 120);
114 WREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_SS_SCL_LCNT, 130);
115 WREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_SDA_HOLD, 20);
116}
117
118static void smu_v11_0_i2c_set_address(struct i2c_adapter *control, uint8_t address)
119{
120 struct amdgpu_device *adev = to_amdgpu_device(control);
121
122 /* Convert fromr 8-bit to 7-bit address */
123 address >>= 1;
124 WREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_TAR, (address & 0xFF));
125}
126
127static uint32_t smu_v11_0_i2c_poll_tx_status(struct i2c_adapter *control)
128{
129 struct amdgpu_device *adev = to_amdgpu_device(control);
130 uint32_t ret = I2C_OK;
131 uint32_t reg, reg_c_tx_abrt_source;
132
133 /*Check if transmission is completed */
134 unsigned long timeout_counter = jiffies + msecs_to_jiffies(20);
135
136 do {
137 if (time_after(jiffies, timeout_counter)) {
138 ret |= I2C_SW_TIMEOUT;
139 break;
140 }
141
142 reg = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_STATUS);
143
144 } while (REG_GET_FIELD(reg, CKSVII2C_IC_STATUS, TFE) == 0);
145
146 if (ret != I2C_OK)
147 return ret;
148
149 /* This only checks if NAK is received and transaction got aborted */
150 reg = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_INTR_STAT);
151
152 if (REG_GET_FIELD(reg, CKSVII2C_IC_INTR_STAT, R_TX_ABRT) == 1) {
153 reg_c_tx_abrt_source = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_TX_ABRT_SOURCE);
154 DRM_INFO("TX was terminated, IC_TX_ABRT_SOURCE val is:%x", reg_c_tx_abrt_source);
155
156 /* Check for stop due to NACK */
157 if (REG_GET_FIELD(reg_c_tx_abrt_source,
158 CKSVII2C_IC_TX_ABRT_SOURCE,
159 ABRT_TXDATA_NOACK) == 1) {
160
161 ret |= I2C_NAK_TXDATA_NOACK;
162
163 } else if (REG_GET_FIELD(reg_c_tx_abrt_source,
164 CKSVII2C_IC_TX_ABRT_SOURCE,
165 ABRT_7B_ADDR_NOACK) == 1) {
166
167 ret |= I2C_NAK_7B_ADDR_NOACK;
168 } else {
169 ret |= I2C_ABORT;
170 }
171
172 smu_v11_0_i2c_clear_status(control);
173 }
174
175 return ret;
176}
177
178static uint32_t smu_v11_0_i2c_poll_rx_status(struct i2c_adapter *control)
179{
180 struct amdgpu_device *adev = to_amdgpu_device(control);
181 uint32_t ret = I2C_OK;
182 uint32_t reg_ic_status, reg_c_tx_abrt_source;
183
184 reg_c_tx_abrt_source = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_TX_ABRT_SOURCE);
185
186 /* If slave is not present */
187 if (REG_GET_FIELD(reg_c_tx_abrt_source,
188 CKSVII2C_IC_TX_ABRT_SOURCE,
189 ABRT_7B_ADDR_NOACK) == 1) {
190 ret |= I2C_NAK_7B_ADDR_NOACK;
191
192 smu_v11_0_i2c_clear_status(control);
193 } else { /* wait till some data is there in RXFIFO */
194 /* Poll for some byte in RXFIFO */
195 unsigned long timeout_counter = jiffies + msecs_to_jiffies(20);
196
197 do {
198 if (time_after(jiffies, timeout_counter)) {
199 ret |= I2C_SW_TIMEOUT;
200 break;
201 }
202
203 reg_ic_status = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_STATUS);
204
205 } while (REG_GET_FIELD(reg_ic_status, CKSVII2C_IC_STATUS, RFNE) == 0);
206 }
207
208 return ret;
209}
210
211
212
213
214/**
215 * smu_v11_0_i2c_transmit - Send a block of data over the I2C bus to a slave device.
216 *
217 * @address: The I2C address of the slave device.
218 * @data: The data to transmit over the bus.
219 * @numbytes: The amount of data to transmit.
220 * @i2c_flag: Flags for transmission
221 *
222 * Returns 0 on success or error.
223 */
224static uint32_t smu_v11_0_i2c_transmit(struct i2c_adapter *control,
225 uint8_t address, uint8_t *data,
226 uint32_t numbytes, uint32_t i2c_flag)
227{
228 struct amdgpu_device *adev = to_amdgpu_device(control);
229 uint32_t bytes_sent, reg, ret = 0;
230 unsigned long timeout_counter;
231
232 bytes_sent = 0;
233
234 DRM_DEBUG_DRIVER("I2C_Transmit(), address = %x, bytes = %d , data: ",
235 (uint16_t)address, numbytes);
236
237 if (drm_debug & DRM_UT_DRIVER) {
238 print_hex_dump(KERN_INFO, "data: ", DUMP_PREFIX_NONE,
239 16, 1, data, numbytes, false);
240 }
241
242 /* Set the I2C slave address */
243 smu_v11_0_i2c_set_address(control, address);
244 /* Enable I2C */
245 smu_v11_0_i2c_enable(control, true);
246
247 /* Clear status bits */
248 smu_v11_0_i2c_clear_status(control);
249
250
251 timeout_counter = jiffies + msecs_to_jiffies(20);
252
253 while (numbytes > 0) {
254 reg = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_STATUS);
255 if (REG_GET_FIELD(reg, CKSVII2C_IC_STATUS, TFNF)) {
256 do {
257 reg = 0;
258 /*
259 * Prepare transaction, no need to set RESTART. I2C engine will send
260 * START as soon as it sees data in TXFIFO
261 */
262 if (bytes_sent == 0)
263 reg = REG_SET_FIELD(reg, CKSVII2C_IC_DATA_CMD, RESTART,
264 (i2c_flag & I2C_RESTART) ? 1 : 0);
265 reg = REG_SET_FIELD(reg, CKSVII2C_IC_DATA_CMD, DAT, data[bytes_sent]);
266
267 /* determine if we need to send STOP bit or not */
268 if (numbytes == 1)
269 /* Final transaction, so send stop unless I2C_NO_STOP */
270 reg = REG_SET_FIELD(reg, CKSVII2C_IC_DATA_CMD, STOP,
271 (i2c_flag & I2C_NO_STOP) ? 0 : 1);
272 /* Write */
273 reg = REG_SET_FIELD(reg, CKSVII2C_IC_DATA_CMD, CMD, 0);
274 WREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_DATA_CMD, reg);
275
276 /* Record that the bytes were transmitted */
277 bytes_sent++;
278 numbytes--;
279
280 reg = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_STATUS);
281
282 } while (numbytes && REG_GET_FIELD(reg, CKSVII2C_IC_STATUS, TFNF));
283 }
284
285 /*
286 * We waited too long for the transmission FIFO to become not-full.
287 * Exit the loop with error.
288 */
289 if (time_after(jiffies, timeout_counter)) {
290 ret |= I2C_SW_TIMEOUT;
291 goto Err;
292 }
293 }
294
295 ret = smu_v11_0_i2c_poll_tx_status(control);
296
297Err:
298 /* Any error, no point in proceeding */
299 if (ret != I2C_OK) {
300 if (ret & I2C_SW_TIMEOUT)
301 DRM_ERROR("TIMEOUT ERROR !!!");
302
303 if (ret & I2C_NAK_7B_ADDR_NOACK)
304 DRM_ERROR("Received I2C_NAK_7B_ADDR_NOACK !!!");
305
306
307 if (ret & I2C_NAK_TXDATA_NOACK)
308 DRM_ERROR("Received I2C_NAK_TXDATA_NOACK !!!");
309 }
310
311 return ret;
312}
313
314
315/**
316 * smu_v11_0_i2c_receive - Receive a block of data over the I2C bus from a slave device.
317 *
318 * @address: The I2C address of the slave device.
319 * @numbytes: The amount of data to transmit.
320 * @i2c_flag: Flags for transmission
321 *
322 * Returns 0 on success or error.
323 */
324static uint32_t smu_v11_0_i2c_receive(struct i2c_adapter *control,
325 uint8_t address, uint8_t *data,
326 uint32_t numbytes, uint8_t i2c_flag)
327{
328 struct amdgpu_device *adev = to_amdgpu_device(control);
329 uint32_t bytes_received, ret = I2C_OK;
330
331 bytes_received = 0;
332
333 /* Set the I2C slave address */
334 smu_v11_0_i2c_set_address(control, address);
335
336 /* Enable I2C */
337 smu_v11_0_i2c_enable(control, true);
338
339 while (numbytes > 0) {
340 uint32_t reg = 0;
341
342 smu_v11_0_i2c_clear_status(control);
343
344
345 /* Prepare transaction */
346
347 /* Each time we disable I2C, so this is not a restart */
348 if (bytes_received == 0)
349 reg = REG_SET_FIELD(reg, CKSVII2C_IC_DATA_CMD, RESTART,
350 (i2c_flag & I2C_RESTART) ? 1 : 0);
351
352 reg = REG_SET_FIELD(reg, CKSVII2C_IC_DATA_CMD, DAT, 0);
353 /* Read */
354 reg = REG_SET_FIELD(reg, CKSVII2C_IC_DATA_CMD, CMD, 1);
355
356 /* Transmitting last byte */
357 if (numbytes == 1)
358 /* Final transaction, so send stop if requested */
359 reg = REG_SET_FIELD(reg, CKSVII2C_IC_DATA_CMD, STOP,
360 (i2c_flag & I2C_NO_STOP) ? 0 : 1);
361
362 WREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_DATA_CMD, reg);
363
364 ret = smu_v11_0_i2c_poll_rx_status(control);
365
366 /* Any error, no point in proceeding */
367 if (ret != I2C_OK) {
368 if (ret & I2C_SW_TIMEOUT)
369 DRM_ERROR("TIMEOUT ERROR !!!");
370
371 if (ret & I2C_NAK_7B_ADDR_NOACK)
372 DRM_ERROR("Received I2C_NAK_7B_ADDR_NOACK !!!");
373
374 if (ret & I2C_NAK_TXDATA_NOACK)
375 DRM_ERROR("Received I2C_NAK_TXDATA_NOACK !!!");
376
377 break;
378 }
379
380 reg = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_DATA_CMD);
381 data[bytes_received] = REG_GET_FIELD(reg, CKSVII2C_IC_DATA_CMD, DAT);
382
383 /* Record that the bytes were received */
384 bytes_received++;
385 numbytes--;
386 }
387
388 DRM_DEBUG_DRIVER("I2C_Receive(), address = %x, bytes = %d, data :",
389 (uint16_t)address, bytes_received);
390
391 if (drm_debug & DRM_UT_DRIVER) {
392 print_hex_dump(KERN_INFO, "data: ", DUMP_PREFIX_NONE,
393 16, 1, data, bytes_received, false);
394 }
395
396 return ret;
397}
398
399static void smu_v11_0_i2c_abort(struct i2c_adapter *control)
400{
401 struct amdgpu_device *adev = to_amdgpu_device(control);
402 uint32_t reg = 0;
403
404 /* Enable I2C engine; */
405 reg = REG_SET_FIELD(reg, CKSVII2C_IC_ENABLE, ENABLE, 1);
406 WREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_ENABLE, reg);
407
408 /* Abort previous transaction */
409 reg = REG_SET_FIELD(reg, CKSVII2C_IC_ENABLE, ABORT, 1);
410 WREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_ENABLE, reg);
411
412 DRM_DEBUG_DRIVER("I2C_Abort() Done.");
413}
414
415
416static bool smu_v11_0_i2c_activity_done(struct i2c_adapter *control)
417{
418 struct amdgpu_device *adev = to_amdgpu_device(control);
419
420 const uint32_t IDLE_TIMEOUT = 1024;
421 uint32_t timeout_count = 0;
422 uint32_t reg_ic_enable, reg_ic_enable_status, reg_ic_clr_activity;
423
424 reg_ic_enable_status = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_ENABLE_STATUS);
425 reg_ic_enable = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_ENABLE);
426
427
428 if ((REG_GET_FIELD(reg_ic_enable, CKSVII2C_IC_ENABLE, ENABLE) == 0) &&
429 (REG_GET_FIELD(reg_ic_enable_status, CKSVII2C_IC_ENABLE_STATUS, IC_EN) == 1)) {
430 /*
431 * Nobody is using I2C engine, but engine remains active because
432 * someone missed to send STOP
433 */
434 smu_v11_0_i2c_abort(control);
435 } else if (REG_GET_FIELD(reg_ic_enable, CKSVII2C_IC_ENABLE, ENABLE) == 0) {
436 /* Nobody is using I2C engine */
437 return true;
438 }
439
440 /* Keep reading activity bit until it's cleared */
441 do {
442 reg_ic_clr_activity = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_CLR_ACTIVITY);
443
444 if (REG_GET_FIELD(reg_ic_clr_activity,
445 CKSVII2C_IC_CLR_ACTIVITY, CLR_ACTIVITY) == 0)
446 return true;
447
448 ++timeout_count;
449
450 } while (timeout_count < IDLE_TIMEOUT);
451
452 return false;
453}
454
455static void smu_v11_0_i2c_init(struct i2c_adapter *control)
456{
457 /* Disable clock gating */
458 smu_v11_0_i2c_set_clock_gating(control, false);
459
460 if (!smu_v11_0_i2c_activity_done(control))
461 DRM_WARN("I2C busy !");
462
463 /* Disable I2C */
464 smu_v11_0_i2c_enable(control, false);
465
466 /* Configure I2C to operate as master and in standard mode */
467 smu_v11_0_i2c_configure(control);
468
469 /* Initialize the clock to 50 kHz default */
470 smu_v11_0_i2c_set_clock(control);
471
472}
473
474static void smu_v11_0_i2c_fini(struct i2c_adapter *control)
475{
476 struct amdgpu_device *adev = to_amdgpu_device(control);
477 uint32_t reg_ic_enable_status, reg_ic_enable;
478
479 smu_v11_0_i2c_enable(control, false);
480
481 /* Double check if disabled, else force abort */
482 reg_ic_enable_status = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_ENABLE_STATUS);
483 reg_ic_enable = RREG32_SOC15(SMUIO, 0, mmCKSVII2C_IC_ENABLE);
484
485 if ((REG_GET_FIELD(reg_ic_enable, CKSVII2C_IC_ENABLE, ENABLE) == 0) &&
486 (REG_GET_FIELD(reg_ic_enable_status,
487 CKSVII2C_IC_ENABLE_STATUS, IC_EN) == 1)) {
488 /*
489 * Nobody is using I2C engine, but engine remains active because
490 * someone missed to send STOP
491 */
492 smu_v11_0_i2c_abort(control);
493 }
494
495 /* Restore clock gating */
496
497 /*
498 * TODO Reenabling clock gating seems to break subsequent SMU operation
499 * on the I2C bus. My guess is that SMU doesn't disable clock gating like
500 * we do here before working with the bus. So for now just don't restore
501 * it but later work with SMU to see if they have this issue and can
502 * update their code appropriately
503 */
504 /* smu_v11_0_i2c_set_clock_gating(control, true); */
505
506}
507
508static bool smu_v11_0_i2c_bus_lock(struct i2c_adapter *control)
509{
510 struct amdgpu_device *adev = to_amdgpu_device(control);
511
512 /* Send PPSMC_MSG_RequestI2CBus */
513 if (!adev->powerplay.pp_funcs->smu_i2c_bus_access)
514 goto Fail;
515
516
517 if (!adev->powerplay.pp_funcs->smu_i2c_bus_access(adev->powerplay.pp_handle, true))
518 return true;
519
520Fail:
521 return false;
522}
523
524static bool smu_v11_0_i2c_bus_unlock(struct i2c_adapter *control)
525{
526 struct amdgpu_device *adev = to_amdgpu_device(control);
527
528 /* Send PPSMC_MSG_RequestI2CBus */
529 if (!adev->powerplay.pp_funcs->smu_i2c_bus_access)
530 goto Fail;
531
532 /* Send PPSMC_MSG_ReleaseI2CBus */
533 if (!adev->powerplay.pp_funcs->smu_i2c_bus_access(adev->powerplay.pp_handle,
534 false))
535 return true;
536
537Fail:
538 return false;
539}
540
541/***************************** EEPROM I2C GLUE ****************************/
542
543static uint32_t smu_v11_0_i2c_eeprom_read_data(struct i2c_adapter *control,
544 uint8_t address,
545 uint8_t *data,
546 uint32_t numbytes)
547{
548 uint32_t ret = 0;
549
550 /* First 2 bytes are dummy write to set EEPROM address */
551 ret = smu_v11_0_i2c_transmit(control, address, data, 2, I2C_NO_STOP);
552 if (ret != I2C_OK)
553 goto Fail;
554
555 /* Now read data starting with that address */
556 ret = smu_v11_0_i2c_receive(control, address, data + 2, numbytes - 2,
557 I2C_RESTART);
558
559Fail:
560 if (ret != I2C_OK)
561 DRM_ERROR("ReadData() - I2C error occurred :%x", ret);
562
563 return ret;
564}
565
566static uint32_t smu_v11_0_i2c_eeprom_write_data(struct i2c_adapter *control,
567 uint8_t address,
568 uint8_t *data,
569 uint32_t numbytes)
570{
571 uint32_t ret;
572
573 ret = smu_v11_0_i2c_transmit(control, address, data, numbytes, 0);
574
575 if (ret != I2C_OK)
576 DRM_ERROR("WriteI2CData() - I2C error occurred :%x", ret);
577 else
578 /*
579 * According to EEPROM spec there is a MAX of 10 ms required for
580 * EEPROM to flush internal RX buffer after STOP was issued at the
581 * end of write transaction. During this time the EEPROM will not be
582 * responsive to any more commands - so wait a bit more.
583 *
584 * TODO Improve to wait for first ACK for slave address after
585 * internal write cycle done.
586 */
587 msleep(10);
588
589 return ret;
590
591}
592
593static void lock_bus(struct i2c_adapter *i2c, unsigned int flags)
594{
595 struct amdgpu_ras_eeprom_control *control = to_eeprom_control(i2c);
596
597 if (!smu_v11_0_i2c_bus_lock(i2c)) {
598 DRM_ERROR("Failed to lock the bus from SMU");
599 return;
600 }
601
602 control->bus_locked = true;
603}
604
605static int trylock_bus(struct i2c_adapter *i2c, unsigned int flags)
606{
607 WARN_ONCE(1, "This operation not supposed to run in atomic context!");
608 return false;
609}
610
611static void unlock_bus(struct i2c_adapter *i2c, unsigned int flags)
612{
613 struct amdgpu_ras_eeprom_control *control = to_eeprom_control(i2c);
614
615 if (!smu_v11_0_i2c_bus_unlock(i2c)) {
616 DRM_ERROR("Failed to unlock the bus from SMU");
617 return;
618 }
619
620 control->bus_locked = false;
621}
622
623static const struct i2c_lock_operations smu_v11_0_i2c_i2c_lock_ops = {
624 .lock_bus = lock_bus,
625 .trylock_bus = trylock_bus,
626 .unlock_bus = unlock_bus,
627};
628
629static int smu_v11_0_i2c_eeprom_i2c_xfer(struct i2c_adapter *i2c_adap,
630 struct i2c_msg *msgs, int num)
631{
632 int i, ret;
633 struct amdgpu_ras_eeprom_control *control = to_eeprom_control(i2c_adap);
634
635 if (!control->bus_locked) {
636 DRM_ERROR("I2C bus unlocked, stopping transaction!");
637 return -EIO;
638 }
639
640 smu_v11_0_i2c_init(i2c_adap);
641
642 for (i = 0; i < num; i++) {
643 if (msgs[i].flags & I2C_M_RD)
644 ret = smu_v11_0_i2c_eeprom_read_data(i2c_adap,
645 (uint8_t)msgs[i].addr,
646 msgs[i].buf, msgs[i].len);
647 else
648 ret = smu_v11_0_i2c_eeprom_write_data(i2c_adap,
649 (uint8_t)msgs[i].addr,
650 msgs[i].buf, msgs[i].len);
651
652 if (ret != I2C_OK) {
653 num = -EIO;
654 break;
655 }
656 }
657
658 smu_v11_0_i2c_fini(i2c_adap);
659 return num;
660}
661
662static u32 smu_v11_0_i2c_eeprom_i2c_func(struct i2c_adapter *adap)
663{
664 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
665}
666
667
668static const struct i2c_algorithm smu_v11_0_i2c_eeprom_i2c_algo = {
669 .master_xfer = smu_v11_0_i2c_eeprom_i2c_xfer,
670 .functionality = smu_v11_0_i2c_eeprom_i2c_func,
671};
672
673int smu_v11_0_i2c_eeprom_control_init(struct i2c_adapter *control)
674{
675 struct amdgpu_device *adev = to_amdgpu_device(control);
676 int res;
677
678 control->owner = THIS_MODULE;
679 control->class = I2C_CLASS_SPD;
680 control->dev.parent = &adev->pdev->dev;
681 control->algo = &smu_v11_0_i2c_eeprom_i2c_algo;
682 snprintf(control->name, sizeof(control->name), "RAS EEPROM");
683 control->lock_ops = &smu_v11_0_i2c_i2c_lock_ops;
684
685 res = i2c_add_adapter(control);
686 if (res)
687 DRM_ERROR("Failed to register hw i2c, err: %d\n", res);
688
689 return res;
690}
691
692void smu_v11_0_i2c_eeprom_control_fini(struct i2c_adapter *control)
693{
694 i2c_del_adapter(control);
695}
696
697/*
698 * Keep this for future unit test if bugs arise
699 */
700#if 0
701#define I2C_TARGET_ADDR 0xA0
702
703bool smu_v11_0_i2c_test_bus(struct i2c_adapter *control)
704{
705
706 uint32_t ret = I2C_OK;
707 uint8_t data[6] = {0xf, 0, 0xde, 0xad, 0xbe, 0xef};
708
709
710 DRM_INFO("Begin");
711
712 if (!smu_v11_0_i2c_bus_lock(control)) {
713 DRM_ERROR("Failed to lock the bus!.");
714 return false;
715 }
716
717 smu_v11_0_i2c_init(control);
718
719 /* Write 0xde to address 0x0000 on the EEPROM */
720 ret = smu_v11_0_i2c_eeprom_write_data(control, I2C_TARGET_ADDR, data, 6);
721
722 ret = smu_v11_0_i2c_eeprom_read_data(control, I2C_TARGET_ADDR, data, 6);
723
724 smu_v11_0_i2c_fini(control);
725
726 smu_v11_0_i2c_bus_unlock(control);
727
728
729 DRM_INFO("End");
730 return true;
731}
732#endif