Linux Audio

Check our new training course

Loading...
v6.9.4
   1/*
   2 * Copyright 2009 Jerome Glisse.
   3 * All Rights Reserved.
   4 *
   5 * Permission is hereby granted, free of charge, to any person obtaining a
   6 * copy of this software and associated documentation files (the
   7 * "Software"), to deal in the Software without restriction, including
   8 * without limitation the rights to use, copy, modify, merge, publish,
   9 * distribute, sub license, and/or sell copies of the Software, and to
  10 * permit persons to whom the Software is furnished to do so, subject to
  11 * the following conditions:
  12 *
  13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20 *
  21 * The above copyright notice and this permission notice (including the
  22 * next paragraph) shall be included in all copies or substantial portions
  23 * of the Software.
  24 *
  25 */
  26/*
  27 * Authors:
  28 *    Jerome Glisse <glisse@freedesktop.org>
  29 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30 *    Dave Airlie
  31 */
  32
  33#include <linux/dma-mapping.h>
  34#include <linux/iommu.h>
  35#include <linux/pagemap.h>
  36#include <linux/sched/task.h>
  37#include <linux/sched/mm.h>
  38#include <linux/seq_file.h>
  39#include <linux/slab.h>
  40#include <linux/swap.h>
 
  41#include <linux/dma-buf.h>
  42#include <linux/sizes.h>
  43#include <linux/module.h>
  44
  45#include <drm/drm_drv.h>
  46#include <drm/ttm/ttm_bo.h>
  47#include <drm/ttm/ttm_placement.h>
  48#include <drm/ttm/ttm_range_manager.h>
  49#include <drm/ttm/ttm_tt.h>
  50
  51#include <drm/amdgpu_drm.h>
  52
  53#include "amdgpu.h"
  54#include "amdgpu_object.h"
  55#include "amdgpu_trace.h"
  56#include "amdgpu_amdkfd.h"
  57#include "amdgpu_sdma.h"
  58#include "amdgpu_ras.h"
  59#include "amdgpu_hmm.h"
  60#include "amdgpu_atomfirmware.h"
  61#include "amdgpu_res_cursor.h"
  62#include "bif/bif_4_1_d.h"
  63
  64MODULE_IMPORT_NS(DMA_BUF);
  65
  66#define AMDGPU_TTM_VRAM_MAX_DW_READ	((size_t)128)
  67
  68static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
  69				   struct ttm_tt *ttm,
  70				   struct ttm_resource *bo_mem);
  71static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
  72				      struct ttm_tt *ttm);
  73
  74static int amdgpu_ttm_init_on_chip(struct amdgpu_device *adev,
  75				    unsigned int type,
  76				    uint64_t size_in_page)
  77{
  78	return ttm_range_man_init(&adev->mman.bdev, type,
  79				  false, size_in_page);
  80}
  81
  82/**
  83 * amdgpu_evict_flags - Compute placement flags
  84 *
  85 * @bo: The buffer object to evict
  86 * @placement: Possible destination(s) for evicted BO
  87 *
  88 * Fill in placement data when ttm_bo_evict() is called
  89 */
  90static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  91				struct ttm_placement *placement)
  92{
  93	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  94	struct amdgpu_bo *abo;
  95	static const struct ttm_place placements = {
  96		.fpfn = 0,
  97		.lpfn = 0,
  98		.mem_type = TTM_PL_SYSTEM,
  99		.flags = 0
 100	};
 101
 102	/* Don't handle scatter gather BOs */
 103	if (bo->type == ttm_bo_type_sg) {
 104		placement->num_placement = 0;
 
 105		return;
 106	}
 107
 108	/* Object isn't an AMDGPU object so ignore */
 109	if (!amdgpu_bo_is_amdgpu_bo(bo)) {
 110		placement->placement = &placements;
 
 111		placement->num_placement = 1;
 
 112		return;
 113	}
 114
 115	abo = ttm_to_amdgpu_bo(bo);
 116	if (abo->flags & AMDGPU_GEM_CREATE_DISCARDABLE) {
 
 
 
 
 
 
 
 
 117		placement->num_placement = 0;
 
 
 118		return;
 119	}
 120
 121	switch (bo->resource->mem_type) {
 122	case AMDGPU_PL_GDS:
 123	case AMDGPU_PL_GWS:
 124	case AMDGPU_PL_OA:
 125	case AMDGPU_PL_DOORBELL:
 126		placement->num_placement = 0;
 
 127		return;
 128
 129	case TTM_PL_VRAM:
 130		if (!adev->mman.buffer_funcs_enabled) {
 131			/* Move to system memory */
 132			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
 133
 134		} else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
 135			   !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
 136			   amdgpu_res_cpu_visible(adev, bo->resource)) {
 137
 138			/* Try evicting to the CPU inaccessible part of VRAM
 139			 * first, but only set GTT as busy placement, so this
 140			 * BO will be evicted to GTT rather than causing other
 141			 * BOs to be evicted from VRAM
 142			 */
 143			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
 144							AMDGPU_GEM_DOMAIN_GTT |
 145							AMDGPU_GEM_DOMAIN_CPU);
 146			abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
 147			abo->placements[0].lpfn = 0;
 148			abo->placements[0].flags |= TTM_PL_FLAG_DESIRED;
 
 149		} else {
 150			/* Move to GTT memory */
 151			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT |
 152							AMDGPU_GEM_DOMAIN_CPU);
 153		}
 154		break;
 155	case TTM_PL_TT:
 156	case AMDGPU_PL_PREEMPT:
 157	default:
 158		amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
 159		break;
 160	}
 161	*placement = abo->placement;
 162}
 163
 164/**
 165 * amdgpu_ttm_map_buffer - Map memory into the GART windows
 166 * @bo: buffer object to map
 167 * @mem: memory object to map
 168 * @mm_cur: range to map
 
 169 * @window: which GART window to use
 170 * @ring: DMA ring to use for the copy
 171 * @tmz: if we should setup a TMZ enabled mapping
 172 * @size: in number of bytes to map, out number of bytes mapped
 173 * @addr: resulting address inside the MC address space
 174 *
 175 * Setup one of the GART windows to access a specific piece of memory or return
 176 * the physical address for local memory.
 177 */
 178static int amdgpu_ttm_map_buffer(struct ttm_buffer_object *bo,
 179				 struct ttm_resource *mem,
 180				 struct amdgpu_res_cursor *mm_cur,
 181				 unsigned int window, struct amdgpu_ring *ring,
 182				 bool tmz, uint64_t *size, uint64_t *addr)
 
 183{
 184	struct amdgpu_device *adev = ring->adev;
 185	unsigned int offset, num_pages, num_dw, num_bytes;
 186	uint64_t src_addr, dst_addr;
 187	struct amdgpu_job *job;
 
 
 
 188	void *cpu_addr;
 189	uint64_t flags;
 190	unsigned int i;
 191	int r;
 192
 193	BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
 194	       AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
 195
 196	if (WARN_ON(mem->mem_type == AMDGPU_PL_PREEMPT))
 197		return -EINVAL;
 198
 199	/* Map only what can't be accessed directly */
 200	if (!tmz && mem->start != AMDGPU_BO_INVALID_OFFSET) {
 201		*addr = amdgpu_ttm_domain_start(adev, mem->mem_type) +
 202			mm_cur->start;
 203		return 0;
 204	}
 205
 206
 207	/*
 208	 * If start begins at an offset inside the page, then adjust the size
 209	 * and addr accordingly
 210	 */
 211	offset = mm_cur->start & ~PAGE_MASK;
 212
 213	num_pages = PFN_UP(*size + offset);
 214	num_pages = min_t(uint32_t, num_pages, AMDGPU_GTT_MAX_TRANSFER_SIZE);
 215
 216	*size = min(*size, (uint64_t)num_pages * PAGE_SIZE - offset);
 217
 218	*addr = adev->gmc.gart_start;
 219	*addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
 220		AMDGPU_GPU_PAGE_SIZE;
 221	*addr += offset;
 222
 223	num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8);
 224	num_bytes = num_pages * 8 * AMDGPU_GPU_PAGES_IN_CPU_PAGE;
 225
 226	r = amdgpu_job_alloc_with_ib(adev, &adev->mman.high_pr,
 227				     AMDGPU_FENCE_OWNER_UNDEFINED,
 228				     num_dw * 4 + num_bytes,
 229				     AMDGPU_IB_POOL_DELAYED, &job);
 230	if (r)
 231		return r;
 232
 233	src_addr = num_dw * 4;
 234	src_addr += job->ibs[0].gpu_addr;
 235
 236	dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
 237	dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
 238	amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
 239				dst_addr, num_bytes, false);
 240
 241	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
 242	WARN_ON(job->ibs[0].length_dw > num_dw);
 243
 244	flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, mem);
 245	if (tmz)
 246		flags |= AMDGPU_PTE_TMZ;
 247
 248	cpu_addr = &job->ibs[0].ptr[num_dw];
 249
 250	if (mem->mem_type == TTM_PL_TT) {
 251		dma_addr_t *dma_addr;
 252
 253		dma_addr = &bo->ttm->dma_address[mm_cur->start >> PAGE_SHIFT];
 254		amdgpu_gart_map(adev, 0, num_pages, dma_addr, flags, cpu_addr);
 
 
 
 255	} else {
 256		dma_addr_t dma_address;
 257
 258		dma_address = mm_cur->start;
 259		dma_address += adev->vm_manager.vram_base_offset;
 260
 261		for (i = 0; i < num_pages; ++i) {
 262			amdgpu_gart_map(adev, i << PAGE_SHIFT, 1, &dma_address,
 263					flags, cpu_addr);
 
 
 
 264			dma_address += PAGE_SIZE;
 265		}
 266	}
 267
 268	dma_fence_put(amdgpu_job_submit(job));
 269	return 0;
 
 
 
 
 
 
 
 
 
 
 270}
 271
 272/**
 273 * amdgpu_ttm_copy_mem_to_mem - Helper function for copy
 274 * @adev: amdgpu device
 275 * @src: buffer/address where to read from
 276 * @dst: buffer/address where to write to
 277 * @size: number of bytes to copy
 278 * @tmz: if a secure copy should be used
 279 * @resv: resv object to sync to
 280 * @f: Returns the last fence if multiple jobs are submitted.
 281 *
 282 * The function copies @size bytes from {src->mem + src->offset} to
 283 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
 284 * move and different for a BO to BO copy.
 285 *
 286 */
 287int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
 288			       const struct amdgpu_copy_mem *src,
 289			       const struct amdgpu_copy_mem *dst,
 290			       uint64_t size, bool tmz,
 291			       struct dma_resv *resv,
 292			       struct dma_fence **f)
 293{
 
 
 
 294	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
 295	struct amdgpu_res_cursor src_mm, dst_mm;
 296	struct dma_fence *fence = NULL;
 297	int r = 0;
 298
 299	if (!adev->mman.buffer_funcs_enabled) {
 300		DRM_ERROR("Trying to move memory with ring turned off.\n");
 301		return -EINVAL;
 302	}
 303
 304	amdgpu_res_first(src->mem, src->offset, size, &src_mm);
 305	amdgpu_res_first(dst->mem, dst->offset, size, &dst_mm);
 306
 307	mutex_lock(&adev->mman.gtt_window_lock);
 308	while (src_mm.remaining) {
 309		uint64_t from, to, cur_size;
 
 310		struct dma_fence *next;
 
 
 311
 312		/* Never copy more than 256MiB at once to avoid a timeout */
 313		cur_size = min3(src_mm.size, dst_mm.size, 256ULL << 20);
 
 
 
 
 314
 315		/* Map src to window 0 and dst to window 1. */
 316		r = amdgpu_ttm_map_buffer(src->bo, src->mem, &src_mm,
 317					  0, ring, tmz, &cur_size, &from);
 
 318		if (r)
 319			goto error;
 320
 321		r = amdgpu_ttm_map_buffer(dst->bo, dst->mem, &dst_mm,
 322					  1, ring, tmz, &cur_size, &to);
 
 323		if (r)
 324			goto error;
 325
 326		r = amdgpu_copy_buffer(ring, from, to, cur_size,
 327				       resv, &next, false, true, tmz);
 328		if (r)
 329			goto error;
 330
 331		dma_fence_put(fence);
 332		fence = next;
 333
 334		amdgpu_res_next(&src_mm, cur_size);
 335		amdgpu_res_next(&dst_mm, cur_size);
 336	}
 337error:
 338	mutex_unlock(&adev->mman.gtt_window_lock);
 339	if (f)
 340		*f = dma_fence_get(fence);
 341	dma_fence_put(fence);
 342	return r;
 343}
 344
 345/*
 346 * amdgpu_move_blit - Copy an entire buffer to another buffer
 347 *
 348 * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
 349 * help move buffers to and from VRAM.
 350 */
 351static int amdgpu_move_blit(struct ttm_buffer_object *bo,
 352			    bool evict,
 353			    struct ttm_resource *new_mem,
 354			    struct ttm_resource *old_mem)
 355{
 356	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
 357	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
 358	struct amdgpu_copy_mem src, dst;
 359	struct dma_fence *fence = NULL;
 360	int r;
 361
 362	src.bo = bo;
 363	dst.bo = bo;
 364	src.mem = old_mem;
 365	dst.mem = new_mem;
 366	src.offset = 0;
 367	dst.offset = 0;
 368
 369	r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
 370				       new_mem->size,
 371				       amdgpu_bo_encrypted(abo),
 372				       bo->base.resv, &fence);
 373	if (r)
 374		goto error;
 375
 376	/* clear the space being freed */
 377	if (old_mem->mem_type == TTM_PL_VRAM &&
 378	    (abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE)) {
 379		struct dma_fence *wipe_fence = NULL;
 380
 381		r = amdgpu_fill_buffer(abo, AMDGPU_POISON, NULL, &wipe_fence,
 382					false);
 383		if (r) {
 384			goto error;
 385		} else if (wipe_fence) {
 386			dma_fence_put(fence);
 387			fence = wipe_fence;
 388		}
 389	}
 390
 391	/* Always block for VM page tables before committing the new location */
 392	if (bo->type == ttm_bo_type_kernel)
 393		r = ttm_bo_move_accel_cleanup(bo, fence, true, false, new_mem);
 394	else
 395		r = ttm_bo_move_accel_cleanup(bo, fence, evict, true, new_mem);
 396	dma_fence_put(fence);
 397	return r;
 398
 399error:
 400	if (fence)
 401		dma_fence_wait(fence, false);
 402	dma_fence_put(fence);
 403	return r;
 404}
 405
 406/**
 407 * amdgpu_res_cpu_visible - Check that resource can be accessed by CPU
 408 * @adev: amdgpu device
 409 * @res: the resource to check
 410 *
 411 * Returns: true if the full resource is CPU visible, false otherwise.
 412 */
 413bool amdgpu_res_cpu_visible(struct amdgpu_device *adev,
 414			    struct ttm_resource *res)
 415{
 
 416	struct amdgpu_res_cursor cursor;
 417
 418	if (!res)
 419		return false;
 420
 421	if (res->mem_type == TTM_PL_SYSTEM || res->mem_type == TTM_PL_TT ||
 422	    res->mem_type == AMDGPU_PL_PREEMPT || res->mem_type == AMDGPU_PL_DOORBELL)
 423		return true;
 424
 425	if (res->mem_type != TTM_PL_VRAM)
 426		return false;
 427
 428	amdgpu_res_first(res, 0, res->size, &cursor);
 429	while (cursor.remaining) {
 430		if ((cursor.start + cursor.size) > adev->gmc.visible_vram_size)
 431			return false;
 432		amdgpu_res_next(&cursor, cursor.size);
 433	}
 434
 435	return true;
 436}
 437
 438/*
 439 * amdgpu_res_copyable - Check that memory can be accessed by ttm_bo_move_memcpy
 440 *
 441 * Called by amdgpu_bo_move()
 442 */
 443static bool amdgpu_res_copyable(struct amdgpu_device *adev,
 444				struct ttm_resource *mem)
 445{
 446	if (!amdgpu_res_cpu_visible(adev, mem))
 447		return false;
 448
 449	/* ttm_resource_ioremap only supports contiguous memory */
 450	if (mem->mem_type == TTM_PL_VRAM &&
 451	    !(mem->placement & TTM_PL_FLAG_CONTIGUOUS))
 452		return false;
 453
 454	return true;
 455}
 456
 457/*
 458 * amdgpu_bo_move - Move a buffer object to a new memory location
 459 *
 460 * Called by ttm_bo_handle_move_mem()
 461 */
 462static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
 463			  struct ttm_operation_ctx *ctx,
 464			  struct ttm_resource *new_mem,
 465			  struct ttm_place *hop)
 466{
 467	struct amdgpu_device *adev;
 468	struct amdgpu_bo *abo;
 469	struct ttm_resource *old_mem = bo->resource;
 470	int r;
 471
 472	if (new_mem->mem_type == TTM_PL_TT ||
 473	    new_mem->mem_type == AMDGPU_PL_PREEMPT) {
 474		r = amdgpu_ttm_backend_bind(bo->bdev, bo->ttm, new_mem);
 475		if (r)
 476			return r;
 477	}
 478
 
 479	abo = ttm_to_amdgpu_bo(bo);
 
 
 
 480	adev = amdgpu_ttm_adev(bo->bdev);
 481
 482	if (!old_mem || (old_mem->mem_type == TTM_PL_SYSTEM &&
 483			 bo->ttm == NULL)) {
 484		amdgpu_bo_move_notify(bo, evict, new_mem);
 485		ttm_bo_move_null(bo, new_mem);
 486		return 0;
 487	}
 488	if (old_mem->mem_type == TTM_PL_SYSTEM &&
 489	    (new_mem->mem_type == TTM_PL_TT ||
 490	     new_mem->mem_type == AMDGPU_PL_PREEMPT)) {
 491		amdgpu_bo_move_notify(bo, evict, new_mem);
 492		ttm_bo_move_null(bo, new_mem);
 493		return 0;
 494	}
 495	if ((old_mem->mem_type == TTM_PL_TT ||
 496	     old_mem->mem_type == AMDGPU_PL_PREEMPT) &&
 497	    new_mem->mem_type == TTM_PL_SYSTEM) {
 498		r = ttm_bo_wait_ctx(bo, ctx);
 499		if (r)
 500			return r;
 501
 502		amdgpu_ttm_backend_unbind(bo->bdev, bo->ttm);
 503		amdgpu_bo_move_notify(bo, evict, new_mem);
 504		ttm_resource_free(bo, &bo->resource);
 505		ttm_bo_assign_mem(bo, new_mem);
 506		return 0;
 507	}
 508
 509	if (old_mem->mem_type == AMDGPU_PL_GDS ||
 510	    old_mem->mem_type == AMDGPU_PL_GWS ||
 511	    old_mem->mem_type == AMDGPU_PL_OA ||
 512	    old_mem->mem_type == AMDGPU_PL_DOORBELL ||
 513	    new_mem->mem_type == AMDGPU_PL_GDS ||
 514	    new_mem->mem_type == AMDGPU_PL_GWS ||
 515	    new_mem->mem_type == AMDGPU_PL_OA ||
 516	    new_mem->mem_type == AMDGPU_PL_DOORBELL) {
 517		/* Nothing to save here */
 518		amdgpu_bo_move_notify(bo, evict, new_mem);
 519		ttm_bo_move_null(bo, new_mem);
 520		return 0;
 521	}
 522
 523	if (bo->type == ttm_bo_type_device &&
 524	    new_mem->mem_type == TTM_PL_VRAM &&
 525	    old_mem->mem_type != TTM_PL_VRAM) {
 526		/* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
 527		 * accesses the BO after it's moved.
 528		 */
 529		abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
 530	}
 531
 532	if (adev->mman.buffer_funcs_enabled &&
 533	    ((old_mem->mem_type == TTM_PL_SYSTEM &&
 534	      new_mem->mem_type == TTM_PL_VRAM) ||
 535	     (old_mem->mem_type == TTM_PL_VRAM &&
 536	      new_mem->mem_type == TTM_PL_SYSTEM))) {
 537		hop->fpfn = 0;
 538		hop->lpfn = 0;
 539		hop->mem_type = TTM_PL_TT;
 540		hop->flags = TTM_PL_FLAG_TEMPORARY;
 541		return -EMULTIHOP;
 542	}
 543
 544	amdgpu_bo_move_notify(bo, evict, new_mem);
 545	if (adev->mman.buffer_funcs_enabled)
 546		r = amdgpu_move_blit(bo, evict, new_mem, old_mem);
 547	else
 548		r = -ENODEV;
 
 549
 550	if (r) {
 551		/* Check that all memory is CPU accessible */
 552		if (!amdgpu_res_copyable(adev, old_mem) ||
 553		    !amdgpu_res_copyable(adev, new_mem)) {
 554			pr_err("Move buffer fallback to memcpy unavailable\n");
 555			return r;
 556		}
 557
 558		r = ttm_bo_move_memcpy(bo, ctx, new_mem);
 559		if (r)
 560			return r;
 561	}
 562
 563	/* update statistics after the move */
 564	if (evict)
 565		atomic64_inc(&adev->num_evictions);
 566	atomic64_add(bo->base.size, &adev->num_bytes_moved);
 
 567	return 0;
 568}
 569
 570/*
 571 * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
 572 *
 573 * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
 574 */
 575static int amdgpu_ttm_io_mem_reserve(struct ttm_device *bdev,
 576				     struct ttm_resource *mem)
 577{
 578	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
 
 579
 580	switch (mem->mem_type) {
 581	case TTM_PL_SYSTEM:
 582		/* system memory */
 583		return 0;
 584	case TTM_PL_TT:
 585	case AMDGPU_PL_PREEMPT:
 586		break;
 587	case TTM_PL_VRAM:
 588		mem->bus.offset = mem->start << PAGE_SHIFT;
 
 
 
 589
 590		if (adev->mman.aper_base_kaddr &&
 591		    mem->placement & TTM_PL_FLAG_CONTIGUOUS)
 592			mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
 593					mem->bus.offset;
 594
 595		mem->bus.offset += adev->gmc.aper_base;
 596		mem->bus.is_iomem = true;
 597		break;
 598	case AMDGPU_PL_DOORBELL:
 599		mem->bus.offset = mem->start << PAGE_SHIFT;
 600		mem->bus.offset += adev->doorbell.base;
 601		mem->bus.is_iomem = true;
 602		mem->bus.caching = ttm_uncached;
 603		break;
 604	default:
 605		return -EINVAL;
 606	}
 607	return 0;
 608}
 609
 610static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
 611					   unsigned long page_offset)
 612{
 613	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
 614	struct amdgpu_res_cursor cursor;
 615
 616	amdgpu_res_first(bo->resource, (u64)page_offset << PAGE_SHIFT, 0,
 617			 &cursor);
 618
 619	if (bo->resource->mem_type == AMDGPU_PL_DOORBELL)
 620		return ((uint64_t)(adev->doorbell.base + cursor.start)) >> PAGE_SHIFT;
 621
 622	return (adev->gmc.aper_base + cursor.start) >> PAGE_SHIFT;
 623}
 624
 625/**
 626 * amdgpu_ttm_domain_start - Returns GPU start address
 627 * @adev: amdgpu device object
 628 * @type: type of the memory
 629 *
 630 * Returns:
 631 * GPU start address of a memory domain
 632 */
 633
 634uint64_t amdgpu_ttm_domain_start(struct amdgpu_device *adev, uint32_t type)
 635{
 636	switch (type) {
 637	case TTM_PL_TT:
 638		return adev->gmc.gart_start;
 639	case TTM_PL_VRAM:
 640		return adev->gmc.vram_start;
 641	}
 642
 643	return 0;
 644}
 645
 646/*
 647 * TTM backend functions.
 648 */
 649struct amdgpu_ttm_tt {
 650	struct ttm_tt	ttm;
 651	struct drm_gem_object	*gobj;
 652	u64			offset;
 653	uint64_t		userptr;
 654	struct task_struct	*usertask;
 655	uint32_t		userflags;
 656	bool			bound;
 657	int32_t			pool_id;
 
 
 658};
 659
 660#define ttm_to_amdgpu_ttm_tt(ptr)	container_of(ptr, struct amdgpu_ttm_tt, ttm)
 661
 662#ifdef CONFIG_DRM_AMDGPU_USERPTR
 663/*
 664 * amdgpu_ttm_tt_get_user_pages - get device accessible pages that back user
 665 * memory and start HMM tracking CPU page table update
 666 *
 667 * Calling function must call amdgpu_ttm_tt_userptr_range_done() once and only
 668 * once afterwards to stop HMM tracking
 669 */
 670int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages,
 671				 struct hmm_range **range)
 672{
 673	struct ttm_tt *ttm = bo->tbo.ttm;
 674	struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
 675	unsigned long start = gtt->userptr;
 676	struct vm_area_struct *vma;
 677	struct mm_struct *mm;
 678	bool readonly;
 679	int r = 0;
 680
 681	/* Make sure get_user_pages_done() can cleanup gracefully */
 682	*range = NULL;
 683
 684	mm = bo->notifier.mm;
 685	if (unlikely(!mm)) {
 686		DRM_DEBUG_DRIVER("BO is not registered?\n");
 687		return -EFAULT;
 688	}
 689
 
 
 
 
 690	if (!mmget_not_zero(mm)) /* Happens during process shutdown */
 691		return -ESRCH;
 692
 693	mmap_read_lock(mm);
 694	vma = vma_lookup(mm, start);
 695	if (unlikely(!vma)) {
 696		r = -EFAULT;
 697		goto out_unlock;
 698	}
 699	if (unlikely((gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) &&
 700		vma->vm_file)) {
 701		r = -EPERM;
 702		goto out_unlock;
 703	}
 704
 705	readonly = amdgpu_ttm_tt_is_readonly(ttm);
 706	r = amdgpu_hmm_range_get_pages(&bo->notifier, start, ttm->num_pages,
 707				       readonly, NULL, pages, range);
 
 708out_unlock:
 709	mmap_read_unlock(mm);
 710	if (r)
 711		pr_debug("failed %d to get user pages 0x%lx\n", r, start);
 712
 713	mmput(mm);
 714
 715	return r;
 716}
 717
 718/* amdgpu_ttm_tt_discard_user_pages - Discard range and pfn array allocations
 719 */
 720void amdgpu_ttm_tt_discard_user_pages(struct ttm_tt *ttm,
 721				      struct hmm_range *range)
 722{
 723	struct amdgpu_ttm_tt *gtt = (void *)ttm;
 724
 725	if (gtt && gtt->userptr && range)
 726		amdgpu_hmm_range_get_pages_done(range);
 727}
 728
 729/*
 730 * amdgpu_ttm_tt_get_user_pages_done - stop HMM track the CPU page table change
 731 * Check if the pages backing this ttm range have been invalidated
 732 *
 733 * Returns: true if pages are still valid
 734 */
 735bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm,
 736				       struct hmm_range *range)
 737{
 738	struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
 
 739
 740	if (!gtt || !gtt->userptr || !range)
 741		return false;
 742
 743	DRM_DEBUG_DRIVER("user_pages_done 0x%llx pages 0x%x\n",
 744		gtt->userptr, ttm->num_pages);
 745
 746	WARN_ONCE(!range->hmm_pfns, "No user pages to check\n");
 
 
 
 
 
 
 
 
 
 
 747
 748	return !amdgpu_hmm_range_get_pages_done(range);
 749}
 750#endif
 751
 752/*
 753 * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
 754 *
 755 * Called by amdgpu_cs_list_validate(). This creates the page list
 756 * that backs user memory and will ultimately be mapped into the device
 757 * address space.
 758 */
 759void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
 760{
 761	unsigned long i;
 762
 763	for (i = 0; i < ttm->num_pages; ++i)
 764		ttm->pages[i] = pages ? pages[i] : NULL;
 765}
 766
 767/*
 768 * amdgpu_ttm_tt_pin_userptr - prepare the sg table with the user pages
 769 *
 770 * Called by amdgpu_ttm_backend_bind()
 771 **/
 772static int amdgpu_ttm_tt_pin_userptr(struct ttm_device *bdev,
 773				     struct ttm_tt *ttm)
 774{
 775	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
 776	struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
 777	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
 778	enum dma_data_direction direction = write ?
 779		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
 780	int r;
 781
 782	/* Allocate an SG array and squash pages into it */
 783	r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
 784				      (u64)ttm->num_pages << PAGE_SHIFT,
 785				      GFP_KERNEL);
 786	if (r)
 787		goto release_sg;
 788
 789	/* Map SG to device */
 790	r = dma_map_sgtable(adev->dev, ttm->sg, direction, 0);
 791	if (r)
 792		goto release_sg;
 793
 794	/* convert SG to linear array of pages and dma addresses */
 795	drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
 796				       ttm->num_pages);
 797
 798	return 0;
 799
 800release_sg:
 801	kfree(ttm->sg);
 802	ttm->sg = NULL;
 803	return r;
 804}
 805
 806/*
 807 * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
 808 */
 809static void amdgpu_ttm_tt_unpin_userptr(struct ttm_device *bdev,
 810					struct ttm_tt *ttm)
 811{
 812	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
 813	struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
 814	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
 815	enum dma_data_direction direction = write ?
 816		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
 817
 818	/* double check that we don't free the table twice */
 819	if (!ttm->sg || !ttm->sg->sgl)
 820		return;
 821
 822	/* unmap the pages mapped to the device */
 823	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
 824	sg_free_table(ttm->sg);
 825}
 826
 827/*
 828 * total_pages is constructed as MQD0+CtrlStack0 + MQD1+CtrlStack1 + ...
 829 * MQDn+CtrlStackn where n is the number of XCCs per partition.
 830 * pages_per_xcc is the size of one MQD+CtrlStack. The first page is MQD
 831 * and uses memory type default, UC. The rest of pages_per_xcc are
 832 * Ctrl stack and modify their memory type to NC.
 833 */
 834static void amdgpu_ttm_gart_bind_gfx9_mqd(struct amdgpu_device *adev,
 835				struct ttm_tt *ttm, uint64_t flags)
 836{
 837	struct amdgpu_ttm_tt *gtt = (void *)ttm;
 838	uint64_t total_pages = ttm->num_pages;
 839	int num_xcc = max(1U, adev->gfx.num_xcc_per_xcp);
 840	uint64_t page_idx, pages_per_xcc;
 841	int i;
 842	uint64_t ctrl_flags = (flags & ~AMDGPU_PTE_MTYPE_VG10_MASK) |
 843			AMDGPU_PTE_MTYPE_VG10(AMDGPU_MTYPE_NC);
 844
 845	pages_per_xcc = total_pages;
 846	do_div(pages_per_xcc, num_xcc);
 847
 848	for (i = 0, page_idx = 0; i < num_xcc; i++, page_idx += pages_per_xcc) {
 849		/* MQD page: use default flags */
 850		amdgpu_gart_bind(adev,
 851				gtt->offset + (page_idx << PAGE_SHIFT),
 852				1, &gtt->ttm.dma_address[page_idx], flags);
 853		/*
 854		 * Ctrl pages - modify the memory type to NC (ctrl_flags) from
 855		 * the second page of the BO onward.
 856		 */
 857		amdgpu_gart_bind(adev,
 858				gtt->offset + ((page_idx + 1) << PAGE_SHIFT),
 859				pages_per_xcc - 1,
 860				&gtt->ttm.dma_address[page_idx + 1],
 861				ctrl_flags);
 862	}
 
 863}
 864
 865static void amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
 866				 struct ttm_buffer_object *tbo,
 867				 uint64_t flags)
 868{
 869	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
 870	struct ttm_tt *ttm = tbo->ttm;
 871	struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
 
 872
 873	if (amdgpu_bo_encrypted(abo))
 874		flags |= AMDGPU_PTE_TMZ;
 875
 876	if (abo->flags & AMDGPU_GEM_CREATE_CP_MQD_GFX9) {
 877		amdgpu_ttm_gart_bind_gfx9_mqd(adev, ttm, flags);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 878	} else {
 879		amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
 880				 gtt->ttm.dma_address, flags);
 881	}
 882	gtt->bound = true;
 
 
 
 
 
 
 883}
 884
 885/*
 886 * amdgpu_ttm_backend_bind - Bind GTT memory
 887 *
 888 * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
 889 * This handles binding GTT memory to the device address space.
 890 */
 891static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
 892				   struct ttm_tt *ttm,
 893				   struct ttm_resource *bo_mem)
 894{
 895	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
 896	struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
 897	uint64_t flags;
 898	int r;
 899
 900	if (!bo_mem)
 901		return -EINVAL;
 902
 903	if (gtt->bound)
 904		return 0;
 905
 906	if (gtt->userptr) {
 907		r = amdgpu_ttm_tt_pin_userptr(bdev, ttm);
 908		if (r) {
 909			DRM_ERROR("failed to pin userptr\n");
 910			return r;
 911		}
 912	} else if (ttm->page_flags & TTM_TT_FLAG_EXTERNAL) {
 913		if (!ttm->sg) {
 914			struct dma_buf_attachment *attach;
 915			struct sg_table *sgt;
 916
 917			attach = gtt->gobj->import_attach;
 918			sgt = dma_buf_map_attachment(attach, DMA_BIDIRECTIONAL);
 919			if (IS_ERR(sgt))
 920				return PTR_ERR(sgt);
 921
 922			ttm->sg = sgt;
 923		}
 924
 925		drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
 926					       ttm->num_pages);
 927	}
 928
 929	if (!ttm->num_pages) {
 930		WARN(1, "nothing to bind %u pages for mreg %p back %p!\n",
 931		     ttm->num_pages, bo_mem, ttm);
 932	}
 933
 
 
 
 
 
 934	if (bo_mem->mem_type != TTM_PL_TT ||
 935	    !amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
 936		gtt->offset = AMDGPU_BO_INVALID_OFFSET;
 937		return 0;
 938	}
 939
 940	/* compute PTE flags relevant to this BO memory */
 941	flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
 942
 943	/* bind pages into GART page tables */
 944	gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
 945	amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
 946			 gtt->ttm.dma_address, flags);
 
 
 
 
 947	gtt->bound = true;
 948	return 0;
 949}
 950
 951/*
 952 * amdgpu_ttm_alloc_gart - Make sure buffer object is accessible either
 953 * through AGP or GART aperture.
 954 *
 955 * If bo is accessible through AGP aperture, then use AGP aperture
 956 * to access bo; otherwise allocate logical space in GART aperture
 957 * and map bo to GART aperture.
 958 */
 959int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
 960{
 961	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
 962	struct ttm_operation_ctx ctx = { false, false };
 963	struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(bo->ttm);
 964	struct ttm_placement placement;
 965	struct ttm_place placements;
 966	struct ttm_resource *tmp;
 967	uint64_t addr, flags;
 968	int r;
 969
 970	if (bo->resource->start != AMDGPU_BO_INVALID_OFFSET)
 971		return 0;
 972
 973	addr = amdgpu_gmc_agp_addr(bo);
 974	if (addr != AMDGPU_BO_INVALID_OFFSET)
 
 975		return 0;
 
 976
 977	/* allocate GART space */
 978	placement.num_placement = 1;
 979	placement.placement = &placements;
 
 
 980	placements.fpfn = 0;
 981	placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
 982	placements.mem_type = TTM_PL_TT;
 983	placements.flags = bo->resource->placement;
 984
 985	r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
 986	if (unlikely(r))
 987		return r;
 988
 989	/* compute PTE flags for this buffer object */
 990	flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, tmp);
 991
 992	/* Bind pages */
 993	gtt->offset = (u64)tmp->start << PAGE_SHIFT;
 994	amdgpu_ttm_gart_bind(adev, bo, flags);
 
 
 
 
 
 995	amdgpu_gart_invalidate_tlb(adev);
 996	ttm_resource_free(bo, &bo->resource);
 997	ttm_bo_assign_mem(bo, tmp);
 998
 999	return 0;
1000}
1001
1002/*
1003 * amdgpu_ttm_recover_gart - Rebind GTT pages
1004 *
1005 * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
1006 * rebind GTT pages during a GPU reset.
1007 */
1008void amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
1009{
1010	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
1011	uint64_t flags;
 
1012
1013	if (!tbo->ttm)
1014		return;
1015
1016	flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, tbo->resource);
1017	amdgpu_ttm_gart_bind(adev, tbo, flags);
 
 
1018}
1019
1020/*
1021 * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
1022 *
1023 * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
1024 * ttm_tt_destroy().
1025 */
1026static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
1027				      struct ttm_tt *ttm)
1028{
1029	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
1030	struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
 
1031
1032	/* if the pages have userptr pinning then clear that first */
1033	if (gtt->userptr) {
1034		amdgpu_ttm_tt_unpin_userptr(bdev, ttm);
1035	} else if (ttm->sg && gtt->gobj->import_attach) {
1036		struct dma_buf_attachment *attach;
1037
1038		attach = gtt->gobj->import_attach;
1039		dma_buf_unmap_attachment(attach, ttm->sg, DMA_BIDIRECTIONAL);
1040		ttm->sg = NULL;
1041	}
1042
1043	if (!gtt->bound)
1044		return;
1045
1046	if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
1047		return;
1048
1049	/* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
1050	amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
 
 
 
1051	gtt->bound = false;
1052}
1053
1054static void amdgpu_ttm_backend_destroy(struct ttm_device *bdev,
1055				       struct ttm_tt *ttm)
1056{
1057	struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
1058
 
 
1059	if (gtt->usertask)
1060		put_task_struct(gtt->usertask);
1061
1062	ttm_tt_fini(&gtt->ttm);
1063	kfree(gtt);
1064}
1065
1066/**
1067 * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
1068 *
1069 * @bo: The buffer object to create a GTT ttm_tt object around
1070 * @page_flags: Page flags to be added to the ttm_tt object
1071 *
1072 * Called by ttm_tt_create().
1073 */
1074static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
1075					   uint32_t page_flags)
1076{
1077	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
1078	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1079	struct amdgpu_ttm_tt *gtt;
1080	enum ttm_caching caching;
1081
1082	gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
1083	if (!gtt)
1084		return NULL;
1085
1086	gtt->gobj = &bo->base;
1087	if (adev->gmc.mem_partitions && abo->xcp_id >= 0)
1088		gtt->pool_id = KFD_XCP_MEM_ID(adev, abo->xcp_id);
1089	else
1090		gtt->pool_id = abo->xcp_id;
1091
1092	if (abo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
1093		caching = ttm_write_combined;
1094	else
1095		caching = ttm_cached;
1096
1097	/* allocate space for the uninitialized page entries */
1098	if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags, caching)) {
1099		kfree(gtt);
1100		return NULL;
1101	}
1102	return &gtt->ttm;
1103}
1104
1105/*
1106 * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
1107 *
1108 * Map the pages of a ttm_tt object to an address space visible
1109 * to the underlying device.
1110 */
1111static int amdgpu_ttm_tt_populate(struct ttm_device *bdev,
1112				  struct ttm_tt *ttm,
1113				  struct ttm_operation_ctx *ctx)
1114{
1115	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
1116	struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
1117	struct ttm_pool *pool;
1118	pgoff_t i;
1119	int ret;
1120
1121	/* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
1122	if (gtt->userptr) {
1123		ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
1124		if (!ttm->sg)
1125			return -ENOMEM;
1126		return 0;
1127	}
1128
1129	if (ttm->page_flags & TTM_TT_FLAG_EXTERNAL)
1130		return 0;
1131
1132	if (adev->mman.ttm_pools && gtt->pool_id >= 0)
1133		pool = &adev->mman.ttm_pools[gtt->pool_id];
1134	else
1135		pool = &adev->mman.bdev.pool;
1136	ret = ttm_pool_alloc(pool, ttm, ctx);
1137	if (ret)
1138		return ret;
1139
1140	for (i = 0; i < ttm->num_pages; ++i)
1141		ttm->pages[i]->mapping = bdev->dev_mapping;
1142
1143	return 0;
1144}
1145
1146/*
1147 * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
1148 *
1149 * Unmaps pages of a ttm_tt object from the device address space and
1150 * unpopulates the page array backing it.
1151 */
1152static void amdgpu_ttm_tt_unpopulate(struct ttm_device *bdev,
1153				     struct ttm_tt *ttm)
1154{
1155	struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
1156	struct amdgpu_device *adev;
1157	struct ttm_pool *pool;
1158	pgoff_t i;
1159
1160	amdgpu_ttm_backend_unbind(bdev, ttm);
1161
1162	if (gtt->userptr) {
1163		amdgpu_ttm_tt_set_user_pages(ttm, NULL);
1164		kfree(ttm->sg);
1165		ttm->sg = NULL;
1166		return;
1167	}
1168
1169	if (ttm->page_flags & TTM_TT_FLAG_EXTERNAL)
1170		return;
1171
1172	for (i = 0; i < ttm->num_pages; ++i)
1173		ttm->pages[i]->mapping = NULL;
1174
1175	adev = amdgpu_ttm_adev(bdev);
1176
1177	if (adev->mman.ttm_pools && gtt->pool_id >= 0)
1178		pool = &adev->mman.ttm_pools[gtt->pool_id];
1179	else
1180		pool = &adev->mman.bdev.pool;
1181
1182	return ttm_pool_free(pool, ttm);
1183}
1184
1185/**
1186 * amdgpu_ttm_tt_get_userptr - Return the userptr GTT ttm_tt for the current
1187 * task
1188 *
1189 * @tbo: The ttm_buffer_object that contains the userptr
1190 * @user_addr:  The returned value
1191 */
1192int amdgpu_ttm_tt_get_userptr(const struct ttm_buffer_object *tbo,
1193			      uint64_t *user_addr)
1194{
1195	struct amdgpu_ttm_tt *gtt;
1196
1197	if (!tbo->ttm)
1198		return -EINVAL;
1199
1200	gtt = (void *)tbo->ttm;
1201	*user_addr = gtt->userptr;
1202	return 0;
1203}
1204
1205/**
1206 * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
1207 * task
1208 *
1209 * @bo: The ttm_buffer_object to bind this userptr to
1210 * @addr:  The address in the current tasks VM space to use
1211 * @flags: Requirements of userptr object.
1212 *
1213 * Called by amdgpu_gem_userptr_ioctl() and kfd_ioctl_alloc_memory_of_gpu() to
1214 * bind userptr pages to current task and by kfd_ioctl_acquire_vm() to
1215 * initialize GPU VM for a KFD process.
1216 */
1217int amdgpu_ttm_tt_set_userptr(struct ttm_buffer_object *bo,
1218			      uint64_t addr, uint32_t flags)
1219{
1220	struct amdgpu_ttm_tt *gtt;
1221
1222	if (!bo->ttm) {
1223		/* TODO: We want a separate TTM object type for userptrs */
1224		bo->ttm = amdgpu_ttm_tt_create(bo, 0);
1225		if (bo->ttm == NULL)
1226			return -ENOMEM;
1227	}
1228
1229	/* Set TTM_TT_FLAG_EXTERNAL before populate but after create. */
1230	bo->ttm->page_flags |= TTM_TT_FLAG_EXTERNAL;
1231
1232	gtt = ttm_to_amdgpu_ttm_tt(bo->ttm);
1233	gtt->userptr = addr;
1234	gtt->userflags = flags;
1235
1236	if (gtt->usertask)
1237		put_task_struct(gtt->usertask);
1238	gtt->usertask = current->group_leader;
1239	get_task_struct(gtt->usertask);
1240
1241	return 0;
1242}
1243
1244/*
1245 * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
1246 */
1247struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
1248{
1249	struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
1250
1251	if (gtt == NULL)
1252		return NULL;
1253
1254	if (gtt->usertask == NULL)
1255		return NULL;
1256
1257	return gtt->usertask->mm;
1258}
1259
1260/*
1261 * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
1262 * address range for the current task.
1263 *
1264 */
1265bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1266				  unsigned long end, unsigned long *userptr)
1267{
1268	struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
1269	unsigned long size;
1270
1271	if (gtt == NULL || !gtt->userptr)
1272		return false;
1273
1274	/* Return false if no part of the ttm_tt object lies within
1275	 * the range
1276	 */
1277	size = (unsigned long)gtt->ttm.num_pages * PAGE_SIZE;
1278	if (gtt->userptr > end || gtt->userptr + size <= start)
1279		return false;
1280
1281	if (userptr)
1282		*userptr = gtt->userptr;
1283	return true;
1284}
1285
1286/*
1287 * amdgpu_ttm_tt_is_userptr - Have the pages backing by userptr?
1288 */
1289bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm)
1290{
1291	struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
1292
1293	if (gtt == NULL || !gtt->userptr)
1294		return false;
1295
1296	return true;
1297}
1298
1299/*
1300 * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
1301 */
1302bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
1303{
1304	struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm);
1305
1306	if (gtt == NULL)
1307		return false;
1308
1309	return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
1310}
1311
1312/**
1313 * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
1314 *
1315 * @ttm: The ttm_tt object to compute the flags for
1316 * @mem: The memory registry backing this ttm_tt object
1317 *
1318 * Figure out the flags to use for a VM PDE (Page Directory Entry).
1319 */
1320uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_resource *mem)
1321{
1322	uint64_t flags = 0;
1323
1324	if (mem && mem->mem_type != TTM_PL_SYSTEM)
1325		flags |= AMDGPU_PTE_VALID;
1326
1327	if (mem && (mem->mem_type == TTM_PL_TT ||
1328		    mem->mem_type == AMDGPU_PL_DOORBELL ||
1329		    mem->mem_type == AMDGPU_PL_PREEMPT)) {
1330		flags |= AMDGPU_PTE_SYSTEM;
1331
1332		if (ttm->caching == ttm_cached)
1333			flags |= AMDGPU_PTE_SNOOPED;
1334	}
1335
1336	if (mem && mem->mem_type == TTM_PL_VRAM &&
1337			mem->bus.caching == ttm_cached)
1338		flags |= AMDGPU_PTE_SNOOPED;
1339
1340	return flags;
1341}
1342
1343/**
1344 * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
1345 *
1346 * @adev: amdgpu_device pointer
1347 * @ttm: The ttm_tt object to compute the flags for
1348 * @mem: The memory registry backing this ttm_tt object
1349 *
1350 * Figure out the flags to use for a VM PTE (Page Table Entry).
1351 */
1352uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
1353				 struct ttm_resource *mem)
1354{
1355	uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);
1356
1357	flags |= adev->gart.gart_pte_flags;
1358	flags |= AMDGPU_PTE_READABLE;
1359
1360	if (!amdgpu_ttm_tt_is_readonly(ttm))
1361		flags |= AMDGPU_PTE_WRITEABLE;
1362
1363	return flags;
1364}
1365
1366/*
1367 * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
1368 * object.
1369 *
1370 * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
1371 * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
1372 * it can find space for a new object and by ttm_bo_force_list_clean() which is
1373 * used to clean out a memory space.
1374 */
1375static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
1376					    const struct ttm_place *place)
1377{
1378	struct dma_resv_iter resv_cursor;
 
 
1379	struct dma_fence *f;
1380
1381	if (!amdgpu_bo_is_amdgpu_bo(bo))
1382		return ttm_bo_eviction_valuable(bo, place);
1383
1384	/* Swapout? */
1385	if (bo->resource->mem_type == TTM_PL_SYSTEM)
1386		return true;
1387
1388	if (bo->type == ttm_bo_type_kernel &&
1389	    !amdgpu_vm_evictable(ttm_to_amdgpu_bo(bo)))
1390		return false;
1391
1392	/* If bo is a KFD BO, check if the bo belongs to the current process.
1393	 * If true, then return false as any KFD process needs all its BOs to
1394	 * be resident to run successfully
1395	 */
1396	dma_resv_for_each_fence(&resv_cursor, bo->base.resv,
1397				DMA_RESV_USAGE_BOOKKEEP, f) {
1398		if (amdkfd_fence_check_mm(f, current->mm))
1399			return false;
 
 
 
 
1400	}
1401
1402	/* Preemptible BOs don't own system resources managed by the
1403	 * driver (pages, VRAM, GART space). They point to resources
1404	 * owned by someone else (e.g. pageable memory in user mode
1405	 * or a DMABuf). They are used in a preemptible context so we
1406	 * can guarantee no deadlocks and good QoS in case of MMU
1407	 * notifiers or DMABuf move notifiers from the resource owner.
1408	 */
1409	if (bo->resource->mem_type == AMDGPU_PL_PREEMPT)
1410		return false;
1411
1412	if (bo->resource->mem_type == TTM_PL_TT &&
1413	    amdgpu_bo_encrypted(ttm_to_amdgpu_bo(bo)))
1414		return false;
 
 
 
 
 
1415
1416	return ttm_bo_eviction_valuable(bo, place);
1417}
1418
1419static void amdgpu_ttm_vram_mm_access(struct amdgpu_device *adev, loff_t pos,
1420				      void *buf, size_t size, bool write)
1421{
1422	while (size) {
1423		uint64_t aligned_pos = ALIGN_DOWN(pos, 4);
1424		uint64_t bytes = 4 - (pos & 0x3);
1425		uint32_t shift = (pos & 0x3) * 8;
1426		uint32_t mask = 0xffffffff << shift;
1427		uint32_t value = 0;
1428
1429		if (size < bytes) {
1430			mask &= 0xffffffff >> (bytes - size) * 8;
1431			bytes = size;
1432		}
1433
1434		if (mask != 0xffffffff) {
1435			amdgpu_device_mm_access(adev, aligned_pos, &value, 4, false);
1436			if (write) {
1437				value &= ~mask;
1438				value |= (*(uint32_t *)buf << shift) & mask;
1439				amdgpu_device_mm_access(adev, aligned_pos, &value, 4, true);
1440			} else {
1441				value = (value & mask) >> shift;
1442				memcpy(buf, &value, bytes);
1443			}
1444		} else {
1445			amdgpu_device_mm_access(adev, aligned_pos, buf, 4, write);
1446		}
 
1447
1448		pos += bytes;
1449		buf += bytes;
1450		size -= bytes;
1451	}
1452}
1453
1454static int amdgpu_ttm_access_memory_sdma(struct ttm_buffer_object *bo,
1455					unsigned long offset, void *buf,
1456					int len, int write)
1457{
1458	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1459	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1460	struct amdgpu_res_cursor src_mm;
1461	struct amdgpu_job *job;
1462	struct dma_fence *fence;
1463	uint64_t src_addr, dst_addr;
1464	unsigned int num_dw;
1465	int r, idx;
1466
1467	if (len != PAGE_SIZE)
1468		return -EINVAL;
1469
1470	if (!adev->mman.sdma_access_ptr)
1471		return -EACCES;
1472
1473	if (!drm_dev_enter(adev_to_drm(adev), &idx))
1474		return -ENODEV;
1475
1476	if (write)
1477		memcpy(adev->mman.sdma_access_ptr, buf, len);
1478
1479	num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8);
1480	r = amdgpu_job_alloc_with_ib(adev, &adev->mman.high_pr,
1481				     AMDGPU_FENCE_OWNER_UNDEFINED,
1482				     num_dw * 4, AMDGPU_IB_POOL_DELAYED,
1483				     &job);
1484	if (r)
1485		goto out;
1486
1487	amdgpu_res_first(abo->tbo.resource, offset, len, &src_mm);
1488	src_addr = amdgpu_ttm_domain_start(adev, bo->resource->mem_type) +
1489		src_mm.start;
1490	dst_addr = amdgpu_bo_gpu_offset(adev->mman.sdma_access_bo);
1491	if (write)
1492		swap(src_addr, dst_addr);
1493
1494	amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr, dst_addr,
1495				PAGE_SIZE, false);
1496
1497	amdgpu_ring_pad_ib(adev->mman.buffer_funcs_ring, &job->ibs[0]);
1498	WARN_ON(job->ibs[0].length_dw > num_dw);
1499
1500	fence = amdgpu_job_submit(job);
1501
1502	if (!dma_fence_wait_timeout(fence, false, adev->sdma_timeout))
1503		r = -ETIMEDOUT;
1504	dma_fence_put(fence);
1505
1506	if (!(r || write))
1507		memcpy(buf, adev->mman.sdma_access_ptr, len);
1508out:
1509	drm_dev_exit(idx);
1510	return r;
1511}
1512
1513/**
1514 * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
1515 *
1516 * @bo:  The buffer object to read/write
1517 * @offset:  Offset into buffer object
1518 * @buf:  Secondary buffer to write/read from
1519 * @len: Length in bytes of access
1520 * @write:  true if writing
1521 *
1522 * This is used to access VRAM that backs a buffer object via MMIO
1523 * access for debugging purposes.
1524 */
1525static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
1526				    unsigned long offset, void *buf, int len,
1527				    int write)
1528{
1529	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1530	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1531	struct amdgpu_res_cursor cursor;
 
 
1532	int ret = 0;
1533
1534	if (bo->resource->mem_type != TTM_PL_VRAM)
1535		return -EIO;
1536
1537	if (amdgpu_device_has_timeouts_enabled(adev) &&
1538			!amdgpu_ttm_access_memory_sdma(bo, offset, buf, len, write))
1539		return len;
1540
1541	amdgpu_res_first(bo->resource, offset, len, &cursor);
1542	while (cursor.remaining) {
1543		size_t count, size = cursor.size;
1544		loff_t pos = cursor.start;
 
 
1545
1546		count = amdgpu_device_aper_access(adev, pos, buf, size, write);
1547		size -= count;
1548		if (size) {
1549			/* using MM to access rest vram and handle un-aligned address */
1550			pos += count;
1551			buf += count;
1552			amdgpu_ttm_vram_mm_access(adev, pos, buf, size, write);
1553		}
1554
1555		ret += cursor.size;
1556		buf += cursor.size;
1557		amdgpu_res_next(&cursor, cursor.size);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1558	}
1559
1560	return ret;
1561}
1562
1563static void
1564amdgpu_bo_delete_mem_notify(struct ttm_buffer_object *bo)
1565{
1566	amdgpu_bo_move_notify(bo, false, NULL);
1567}
1568
1569static struct ttm_device_funcs amdgpu_bo_driver = {
1570	.ttm_tt_create = &amdgpu_ttm_tt_create,
1571	.ttm_tt_populate = &amdgpu_ttm_tt_populate,
1572	.ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1573	.ttm_tt_destroy = &amdgpu_ttm_backend_destroy,
1574	.eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
1575	.evict_flags = &amdgpu_evict_flags,
1576	.move = &amdgpu_bo_move,
1577	.delete_mem_notify = &amdgpu_bo_delete_mem_notify,
1578	.release_notify = &amdgpu_bo_release_notify,
1579	.io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1580	.io_mem_pfn = amdgpu_ttm_io_mem_pfn,
1581	.access_memory = &amdgpu_ttm_access_memory,
 
1582};
1583
1584/*
1585 * Firmware Reservation functions
1586 */
1587/**
1588 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
1589 *
1590 * @adev: amdgpu_device pointer
1591 *
1592 * free fw reserved vram if it has been reserved.
1593 */
1594static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
1595{
1596	amdgpu_bo_free_kernel(&adev->mman.fw_vram_usage_reserved_bo,
1597		NULL, &adev->mman.fw_vram_usage_va);
1598}
1599
1600/*
1601 * Driver Reservation functions
1602 */
1603/**
1604 * amdgpu_ttm_drv_reserve_vram_fini - free drv reserved vram
1605 *
1606 * @adev: amdgpu_device pointer
1607 *
1608 * free drv reserved vram if it has been reserved.
1609 */
1610static void amdgpu_ttm_drv_reserve_vram_fini(struct amdgpu_device *adev)
1611{
1612	amdgpu_bo_free_kernel(&adev->mman.drv_vram_usage_reserved_bo,
1613						  NULL,
1614						  &adev->mman.drv_vram_usage_va);
1615}
1616
1617/**
1618 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
1619 *
1620 * @adev: amdgpu_device pointer
1621 *
1622 * create bo vram reservation from fw.
1623 */
1624static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
1625{
1626	uint64_t vram_size = adev->gmc.visible_vram_size;
1627
1628	adev->mman.fw_vram_usage_va = NULL;
1629	adev->mman.fw_vram_usage_reserved_bo = NULL;
1630
1631	if (adev->mman.fw_vram_usage_size == 0 ||
1632	    adev->mman.fw_vram_usage_size > vram_size)
1633		return 0;
1634
1635	return amdgpu_bo_create_kernel_at(adev,
1636					  adev->mman.fw_vram_usage_start_offset,
1637					  adev->mman.fw_vram_usage_size,
 
1638					  &adev->mman.fw_vram_usage_reserved_bo,
1639					  &adev->mman.fw_vram_usage_va);
1640}
1641
1642/**
1643 * amdgpu_ttm_drv_reserve_vram_init - create bo vram reservation from driver
1644 *
1645 * @adev: amdgpu_device pointer
1646 *
1647 * create bo vram reservation from drv.
1648 */
1649static int amdgpu_ttm_drv_reserve_vram_init(struct amdgpu_device *adev)
1650{
1651	u64 vram_size = adev->gmc.visible_vram_size;
1652
1653	adev->mman.drv_vram_usage_va = NULL;
1654	adev->mman.drv_vram_usage_reserved_bo = NULL;
1655
1656	if (adev->mman.drv_vram_usage_size == 0 ||
1657	    adev->mman.drv_vram_usage_size > vram_size)
1658		return 0;
1659
1660	return amdgpu_bo_create_kernel_at(adev,
1661					  adev->mman.drv_vram_usage_start_offset,
1662					  adev->mman.drv_vram_usage_size,
1663					  &adev->mman.drv_vram_usage_reserved_bo,
1664					  &adev->mman.drv_vram_usage_va);
1665}
1666
1667/*
1668 * Memoy training reservation functions
1669 */
1670
1671/**
1672 * amdgpu_ttm_training_reserve_vram_fini - free memory training reserved vram
1673 *
1674 * @adev: amdgpu_device pointer
1675 *
1676 * free memory training reserved vram if it has been reserved.
1677 */
1678static int amdgpu_ttm_training_reserve_vram_fini(struct amdgpu_device *adev)
1679{
1680	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1681
1682	ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
1683	amdgpu_bo_free_kernel(&ctx->c2p_bo, NULL, NULL);
1684	ctx->c2p_bo = NULL;
1685
1686	return 0;
1687}
1688
1689static void amdgpu_ttm_training_data_block_init(struct amdgpu_device *adev,
1690						uint32_t reserve_size)
1691{
1692	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1693
1694	memset(ctx, 0, sizeof(*ctx));
1695
1696	ctx->c2p_train_data_offset =
1697		ALIGN((adev->gmc.mc_vram_size - reserve_size - SZ_1M), SZ_1M);
1698	ctx->p2c_train_data_offset =
1699		(adev->gmc.mc_vram_size - GDDR6_MEM_TRAINING_OFFSET);
1700	ctx->train_data_size =
1701		GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES;
1702
1703	DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n",
1704			ctx->train_data_size,
1705			ctx->p2c_train_data_offset,
1706			ctx->c2p_train_data_offset);
1707}
1708
1709/*
1710 * reserve TMR memory at the top of VRAM which holds
1711 * IP Discovery data and is protected by PSP.
1712 */
1713static int amdgpu_ttm_reserve_tmr(struct amdgpu_device *adev)
1714{
 
1715	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1716	bool mem_train_support = false;
1717	uint32_t reserve_size = 0;
1718	int ret;
1719
1720	if (adev->bios && !amdgpu_sriov_vf(adev)) {
1721		if (amdgpu_atomfirmware_mem_training_supported(adev))
1722			mem_train_support = true;
1723		else
1724			DRM_DEBUG("memory training does not support!\n");
1725	}
1726
1727	/*
1728	 * Query reserved tmr size through atom firmwareinfo for Sienna_Cichlid and onwards for all
1729	 * the use cases (IP discovery/G6 memory training/profiling/diagnostic data.etc)
1730	 *
1731	 * Otherwise, fallback to legacy approach to check and reserve tmr block for ip
1732	 * discovery data and G6 memory training data respectively
1733	 */
1734	if (adev->bios)
1735		reserve_size =
1736			amdgpu_atomfirmware_get_fw_reserved_fb_size(adev);
1737
1738	if (!adev->bios &&
1739	    amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 3))
1740		reserve_size = max(reserve_size, (uint32_t)280 << 20);
1741	else if (!reserve_size)
1742		reserve_size = DISCOVERY_TMR_OFFSET;
1743
1744	if (mem_train_support) {
1745		/* reserve vram for mem train according to TMR location */
1746		amdgpu_ttm_training_data_block_init(adev, reserve_size);
1747		ret = amdgpu_bo_create_kernel_at(adev,
1748						 ctx->c2p_train_data_offset,
1749						 ctx->train_data_size,
1750						 &ctx->c2p_bo,
1751						 NULL);
 
1752		if (ret) {
1753			DRM_ERROR("alloc c2p_bo failed(%d)!\n", ret);
1754			amdgpu_ttm_training_reserve_vram_fini(adev);
1755			return ret;
1756		}
1757		ctx->init = PSP_MEM_TRAIN_RESERVE_SUCCESS;
1758	}
1759
1760	if (!adev->gmc.is_app_apu) {
1761		ret = amdgpu_bo_create_kernel_at(
1762			adev, adev->gmc.real_vram_size - reserve_size,
1763			reserve_size, &adev->mman.fw_reserved_memory, NULL);
1764		if (ret) {
1765			DRM_ERROR("alloc tmr failed(%d)!\n", ret);
1766			amdgpu_bo_free_kernel(&adev->mman.fw_reserved_memory,
1767					      NULL, NULL);
1768			return ret;
1769		}
1770	} else {
1771		DRM_DEBUG_DRIVER("backdoor fw loading path for PSP TMR, no reservation needed\n");
1772	}
1773
1774	return 0;
1775}
1776
1777static int amdgpu_ttm_pools_init(struct amdgpu_device *adev)
1778{
1779	int i;
1780
1781	if (!adev->gmc.is_app_apu || !adev->gmc.num_mem_partitions)
1782		return 0;
1783
1784	adev->mman.ttm_pools = kcalloc(adev->gmc.num_mem_partitions,
1785				       sizeof(*adev->mman.ttm_pools),
1786				       GFP_KERNEL);
1787	if (!adev->mman.ttm_pools)
1788		return -ENOMEM;
1789
1790	for (i = 0; i < adev->gmc.num_mem_partitions; i++) {
1791		ttm_pool_init(&adev->mman.ttm_pools[i], adev->dev,
1792			      adev->gmc.mem_partitions[i].numa.node,
1793			      false, false);
1794	}
1795	return 0;
1796}
1797
1798static void amdgpu_ttm_pools_fini(struct amdgpu_device *adev)
1799{
1800	int i;
1801
1802	if (!adev->gmc.is_app_apu || !adev->mman.ttm_pools)
1803		return;
1804
1805	for (i = 0; i < adev->gmc.num_mem_partitions; i++)
1806		ttm_pool_fini(&adev->mman.ttm_pools[i]);
1807
1808	kfree(adev->mman.ttm_pools);
1809	adev->mman.ttm_pools = NULL;
1810}
1811
1812/*
1813 * amdgpu_ttm_init - Init the memory management (ttm) as well as various
1814 * gtt/vram related fields.
1815 *
1816 * This initializes all of the memory space pools that the TTM layer
1817 * will need such as the GTT space (system memory mapped to the device),
1818 * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
1819 * can be mapped per VMID.
1820 */
1821int amdgpu_ttm_init(struct amdgpu_device *adev)
1822{
1823	uint64_t gtt_size;
1824	int r;
 
1825
1826	mutex_init(&adev->mman.gtt_window_lock);
1827
1828	/* No others user of address space so set it to 0 */
1829	r = ttm_device_init(&adev->mman.bdev, &amdgpu_bo_driver, adev->dev,
1830			       adev_to_drm(adev)->anon_inode->i_mapping,
1831			       adev_to_drm(adev)->vma_offset_manager,
1832			       adev->need_swiotlb,
1833			       dma_addressing_limited(adev->dev));
1834	if (r) {
1835		DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
1836		return r;
1837	}
1838
1839	r = amdgpu_ttm_pools_init(adev);
1840	if (r) {
1841		DRM_ERROR("failed to init ttm pools(%d).\n", r);
1842		return r;
1843	}
1844	adev->mman.initialized = true;
1845
1846	/* Initialize VRAM pool with all of VRAM divided into pages */
1847	r = amdgpu_vram_mgr_init(adev);
1848	if (r) {
1849		DRM_ERROR("Failed initializing VRAM heap.\n");
1850		return r;
1851	}
1852
 
 
 
 
 
 
1853	/* Change the size here instead of the init above so only lpfn is affected */
1854	amdgpu_ttm_set_buffer_funcs_status(adev, false);
1855#ifdef CONFIG_64BIT
1856#ifdef CONFIG_X86
1857	if (adev->gmc.xgmi.connected_to_cpu)
1858		adev->mman.aper_base_kaddr = ioremap_cache(adev->gmc.aper_base,
1859				adev->gmc.visible_vram_size);
1860
1861	else if (adev->gmc.is_app_apu)
1862		DRM_DEBUG_DRIVER(
1863			"No need to ioremap when real vram size is 0\n");
1864	else
1865#endif
1866		adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
1867				adev->gmc.visible_vram_size);
1868#endif
1869
1870	/*
1871	 *The reserved vram for firmware must be pinned to the specified
1872	 *place on the VRAM, so reserve it early.
1873	 */
1874	r = amdgpu_ttm_fw_reserve_vram_init(adev);
1875	if (r)
1876		return r;
1877
1878	/*
1879	 *The reserved vram for driver must be pinned to the specified
1880	 *place on the VRAM, so reserve it early.
1881	 */
1882	r = amdgpu_ttm_drv_reserve_vram_init(adev);
1883	if (r)
1884		return r;
 
1885
1886	/*
1887	 * only NAVI10 and onwards ASIC support for IP discovery.
1888	 * If IP discovery enabled, a block of memory should be
1889	 * reserved for IP discovey.
1890	 */
1891	if (adev->mman.discovery_bin) {
1892		r = amdgpu_ttm_reserve_tmr(adev);
1893		if (r)
1894			return r;
1895	}
1896
1897	/* allocate memory as required for VGA
1898	 * This is used for VGA emulation and pre-OS scanout buffers to
1899	 * avoid display artifacts while transitioning between pre-OS
1900	 * and driver.
1901	 */
1902	if (!adev->gmc.is_app_apu) {
1903		r = amdgpu_bo_create_kernel_at(adev, 0,
1904					       adev->mman.stolen_vga_size,
1905					       &adev->mman.stolen_vga_memory,
1906					       NULL);
1907		if (r)
1908			return r;
1909
1910		r = amdgpu_bo_create_kernel_at(adev, adev->mman.stolen_vga_size,
1911					       adev->mman.stolen_extended_size,
1912					       &adev->mman.stolen_extended_memory,
1913					       NULL);
1914
1915		if (r)
1916			return r;
1917
1918		r = amdgpu_bo_create_kernel_at(adev,
1919					       adev->mman.stolen_reserved_offset,
1920					       adev->mman.stolen_reserved_size,
1921					       &adev->mman.stolen_reserved_memory,
1922					       NULL);
1923		if (r)
1924			return r;
1925	} else {
1926		DRM_DEBUG_DRIVER("Skipped stolen memory reservation\n");
1927	}
1928
1929	DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1930		 (unsigned int)(adev->gmc.real_vram_size / (1024 * 1024)));
1931
1932	/* Compute GTT size, either based on TTM limit
1933	 * or whatever the user passed on module init.
1934	 */
1935	if (amdgpu_gtt_size == -1)
1936		gtt_size = ttm_tt_pages_limit() << PAGE_SHIFT;
 
 
 
 
 
1937	else
1938		gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1939
1940	/* Initialize GTT memory pool */
1941	r = amdgpu_gtt_mgr_init(adev, gtt_size);
1942	if (r) {
1943		DRM_ERROR("Failed initializing GTT heap.\n");
1944		return r;
1945	}
1946	DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1947		 (unsigned int)(gtt_size / (1024 * 1024)));
1948
1949	/* Initiailize doorbell pool on PCI BAR */
1950	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_DOORBELL, adev->doorbell.size / PAGE_SIZE);
1951	if (r) {
1952		DRM_ERROR("Failed initializing doorbell heap.\n");
1953		return r;
1954	}
1955
1956	/* Create a boorbell page for kernel usages */
1957	r = amdgpu_doorbell_create_kernel_doorbells(adev);
1958	if (r) {
1959		DRM_ERROR("Failed to initialize kernel doorbells.\n");
1960		return r;
1961	}
1962
1963	/* Initialize preemptible memory pool */
1964	r = amdgpu_preempt_mgr_init(adev);
1965	if (r) {
1966		DRM_ERROR("Failed initializing PREEMPT heap.\n");
1967		return r;
1968	}
1969
1970	/* Initialize various on-chip memory pools */
1971	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GDS, adev->gds.gds_size);
1972	if (r) {
1973		DRM_ERROR("Failed initializing GDS heap.\n");
1974		return r;
1975	}
1976
1977	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GWS, adev->gds.gws_size);
1978	if (r) {
1979		DRM_ERROR("Failed initializing gws heap.\n");
1980		return r;
1981	}
1982
1983	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_OA, adev->gds.oa_size);
1984	if (r) {
1985		DRM_ERROR("Failed initializing oa heap.\n");
1986		return r;
1987	}
1988	if (amdgpu_bo_create_kernel(adev, PAGE_SIZE, PAGE_SIZE,
1989				AMDGPU_GEM_DOMAIN_GTT,
1990				&adev->mman.sdma_access_bo, NULL,
1991				&adev->mman.sdma_access_ptr))
1992		DRM_WARN("Debug VRAM access will use slowpath MM access\n");
1993
1994	return 0;
1995}
1996
1997/*
1998 * amdgpu_ttm_fini - De-initialize the TTM memory pools
1999 */
2000void amdgpu_ttm_fini(struct amdgpu_device *adev)
2001{
2002	int idx;
2003
2004	if (!adev->mman.initialized)
2005		return;
2006
2007	amdgpu_ttm_pools_fini(adev);
2008
2009	amdgpu_ttm_training_reserve_vram_fini(adev);
2010	/* return the stolen vga memory back to VRAM */
2011	if (!adev->gmc.is_app_apu) {
2012		amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
2013		amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
2014		/* return the FW reserved memory back to VRAM */
2015		amdgpu_bo_free_kernel(&adev->mman.fw_reserved_memory, NULL,
2016				      NULL);
2017		if (adev->mman.stolen_reserved_size)
2018			amdgpu_bo_free_kernel(&adev->mman.stolen_reserved_memory,
2019					      NULL, NULL);
2020	}
2021	amdgpu_bo_free_kernel(&adev->mman.sdma_access_bo, NULL,
2022					&adev->mman.sdma_access_ptr);
2023	amdgpu_ttm_fw_reserve_vram_fini(adev);
2024	amdgpu_ttm_drv_reserve_vram_fini(adev);
2025
2026	if (drm_dev_enter(adev_to_drm(adev), &idx)) {
2027
2028		if (adev->mman.aper_base_kaddr)
2029			iounmap(adev->mman.aper_base_kaddr);
2030		adev->mman.aper_base_kaddr = NULL;
2031
2032		drm_dev_exit(idx);
2033	}
2034
2035	amdgpu_vram_mgr_fini(adev);
2036	amdgpu_gtt_mgr_fini(adev);
2037	amdgpu_preempt_mgr_fini(adev);
2038	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GDS);
2039	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GWS);
2040	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_OA);
2041	ttm_device_fini(&adev->mman.bdev);
2042	adev->mman.initialized = false;
2043	DRM_INFO("amdgpu: ttm finalized\n");
2044}
2045
2046/**
2047 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
2048 *
2049 * @adev: amdgpu_device pointer
2050 * @enable: true when we can use buffer functions.
2051 *
2052 * Enable/disable use of buffer functions during suspend/resume. This should
2053 * only be called at bootup or when userspace isn't running.
2054 */
2055void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
2056{
2057	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
2058	uint64_t size;
2059	int r;
2060
2061	if (!adev->mman.initialized || amdgpu_in_reset(adev) ||
2062	    adev->mman.buffer_funcs_enabled == enable || adev->gmc.is_app_apu)
2063		return;
2064
2065	if (enable) {
2066		struct amdgpu_ring *ring;
2067		struct drm_gpu_scheduler *sched;
2068
2069		ring = adev->mman.buffer_funcs_ring;
2070		sched = &ring->sched;
2071		r = drm_sched_entity_init(&adev->mman.high_pr,
2072					  DRM_SCHED_PRIORITY_KERNEL, &sched,
2073					  1, NULL);
2074		if (r) {
2075			DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
2076				  r);
2077			return;
2078		}
2079
2080		r = drm_sched_entity_init(&adev->mman.low_pr,
2081					  DRM_SCHED_PRIORITY_NORMAL, &sched,
2082					  1, NULL);
2083		if (r) {
2084			DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
2085				  r);
2086			goto error_free_entity;
2087		}
2088	} else {
2089		drm_sched_entity_destroy(&adev->mman.high_pr);
2090		drm_sched_entity_destroy(&adev->mman.low_pr);
2091		dma_fence_put(man->move);
2092		man->move = NULL;
2093	}
2094
2095	/* this just adjusts TTM size idea, which sets lpfn to the correct value */
2096	if (enable)
2097		size = adev->gmc.real_vram_size;
2098	else
2099		size = adev->gmc.visible_vram_size;
2100	man->size = size;
2101	adev->mman.buffer_funcs_enabled = enable;
2102
2103	return;
2104
2105error_free_entity:
2106	drm_sched_entity_destroy(&adev->mman.high_pr);
2107}
2108
2109static int amdgpu_ttm_prepare_job(struct amdgpu_device *adev,
2110				  bool direct_submit,
2111				  unsigned int num_dw,
2112				  struct dma_resv *resv,
2113				  bool vm_needs_flush,
2114				  struct amdgpu_job **job,
2115				  bool delayed)
2116{
2117	enum amdgpu_ib_pool_type pool = direct_submit ?
2118		AMDGPU_IB_POOL_DIRECT :
2119		AMDGPU_IB_POOL_DELAYED;
2120	int r;
2121	struct drm_sched_entity *entity = delayed ? &adev->mman.low_pr :
2122						    &adev->mman.high_pr;
2123	r = amdgpu_job_alloc_with_ib(adev, entity,
2124				     AMDGPU_FENCE_OWNER_UNDEFINED,
2125				     num_dw * 4, pool, job);
2126	if (r)
2127		return r;
2128
2129	if (vm_needs_flush) {
2130		(*job)->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gmc.pdb0_bo ?
2131							adev->gmc.pdb0_bo :
2132							adev->gart.bo);
2133		(*job)->vm_needs_flush = true;
2134	}
2135	if (!resv)
2136		return 0;
2137
2138	return drm_sched_job_add_resv_dependencies(&(*job)->base, resv,
2139						   DMA_RESV_USAGE_BOOKKEEP);
2140}
2141
2142int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
2143		       uint64_t dst_offset, uint32_t byte_count,
2144		       struct dma_resv *resv,
2145		       struct dma_fence **fence, bool direct_submit,
2146		       bool vm_needs_flush, bool tmz)
2147{
 
 
2148	struct amdgpu_device *adev = ring->adev;
2149	unsigned int num_loops, num_dw;
2150	struct amdgpu_job *job;
 
2151	uint32_t max_bytes;
2152	unsigned int i;
 
2153	int r;
2154
2155	if (!direct_submit && !ring->sched.ready) {
2156		DRM_ERROR("Trying to move memory with ring turned off.\n");
2157		return -EINVAL;
2158	}
2159
2160	max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
2161	num_loops = DIV_ROUND_UP(byte_count, max_bytes);
2162	num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->copy_num_dw, 8);
2163	r = amdgpu_ttm_prepare_job(adev, direct_submit, num_dw,
2164				   resv, vm_needs_flush, &job, false);
2165	if (r)
2166		return r;
2167
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2168	for (i = 0; i < num_loops; i++) {
2169		uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
2170
2171		amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
2172					dst_offset, cur_size_in_bytes, tmz);
2173
2174		src_offset += cur_size_in_bytes;
2175		dst_offset += cur_size_in_bytes;
2176		byte_count -= cur_size_in_bytes;
2177	}
2178
2179	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
2180	WARN_ON(job->ibs[0].length_dw > num_dw);
2181	if (direct_submit)
2182		r = amdgpu_job_submit_direct(job, ring, fence);
2183	else
2184		*fence = amdgpu_job_submit(job);
 
2185	if (r)
2186		goto error_free;
2187
2188	return r;
2189
2190error_free:
2191	amdgpu_job_free(job);
2192	DRM_ERROR("Error scheduling IBs (%d)\n", r);
2193	return r;
2194}
2195
2196static int amdgpu_ttm_fill_mem(struct amdgpu_ring *ring, uint32_t src_data,
2197			       uint64_t dst_addr, uint32_t byte_count,
2198			       struct dma_resv *resv,
2199			       struct dma_fence **fence,
2200			       bool vm_needs_flush, bool delayed)
2201{
2202	struct amdgpu_device *adev = ring->adev;
 
 
 
 
2203	unsigned int num_loops, num_dw;
 
 
2204	struct amdgpu_job *job;
2205	uint32_t max_bytes;
2206	unsigned int i;
2207	int r;
2208
2209	max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
2210	num_loops = DIV_ROUND_UP_ULL(byte_count, max_bytes);
2211	num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->fill_num_dw, 8);
2212	r = amdgpu_ttm_prepare_job(adev, false, num_dw, resv, vm_needs_flush,
2213				   &job, delayed);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2214	if (r)
2215		return r;
2216
2217	for (i = 0; i < num_loops; i++) {
2218		uint32_t cur_size = min(byte_count, max_bytes);
 
 
 
 
 
 
 
 
 
 
 
 
2219
 
 
2220		amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data, dst_addr,
2221					cur_size);
2222
2223		dst_addr += cur_size;
2224		byte_count -= cur_size;
2225	}
2226
2227	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
2228	WARN_ON(job->ibs[0].length_dw > num_dw);
2229	*fence = amdgpu_job_submit(job);
 
 
 
 
2230	return 0;
 
 
 
 
2231}
2232
2233int amdgpu_fill_buffer(struct amdgpu_bo *bo,
2234			uint32_t src_data,
2235			struct dma_resv *resv,
2236			struct dma_fence **f,
2237			bool delayed)
2238{
2239	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
2240	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
2241	struct dma_fence *fence = NULL;
2242	struct amdgpu_res_cursor dst;
2243	int r;
2244
2245	if (!adev->mman.buffer_funcs_enabled) {
2246		DRM_ERROR("Trying to clear memory with ring turned off.\n");
2247		return -EINVAL;
2248	}
 
 
2249
2250	amdgpu_res_first(bo->tbo.resource, 0, amdgpu_bo_size(bo), &dst);
 
 
2251
2252	mutex_lock(&adev->mman.gtt_window_lock);
2253	while (dst.remaining) {
2254		struct dma_fence *next;
2255		uint64_t cur_size, to;
2256
2257		/* Never fill more than 256MiB at once to avoid timeouts */
2258		cur_size = min(dst.size, 256ULL << 20);
2259
2260		r = amdgpu_ttm_map_buffer(&bo->tbo, bo->tbo.resource, &dst,
2261					  1, ring, false, &cur_size, &to);
2262		if (r)
2263			goto error;
 
 
2264
2265		r = amdgpu_ttm_fill_mem(ring, src_data, to, cur_size, resv,
2266					&next, true, delayed);
2267		if (r)
2268			goto error;
2269
2270		dma_fence_put(fence);
2271		fence = next;
 
 
 
 
2272
2273		amdgpu_res_next(&dst, cur_size);
2274	}
2275error:
2276	mutex_unlock(&adev->mman.gtt_window_lock);
2277	if (f)
2278		*f = dma_fence_get(fence);
2279	dma_fence_put(fence);
2280	return r;
2281}
2282
2283/**
2284 * amdgpu_ttm_evict_resources - evict memory buffers
2285 * @adev: amdgpu device object
2286 * @mem_type: evicted BO's memory type
2287 *
2288 * Evicts all @mem_type buffers on the lru list of the memory type.
2289 *
2290 * Returns:
2291 * 0 for success or a negative error code on failure.
2292 */
2293int amdgpu_ttm_evict_resources(struct amdgpu_device *adev, int mem_type)
2294{
2295	struct ttm_resource_manager *man;
2296
2297	switch (mem_type) {
2298	case TTM_PL_VRAM:
2299	case TTM_PL_TT:
2300	case AMDGPU_PL_GWS:
2301	case AMDGPU_PL_GDS:
2302	case AMDGPU_PL_OA:
2303		man = ttm_manager_type(&adev->mman.bdev, mem_type);
2304		break;
2305	default:
2306		DRM_ERROR("Trying to evict invalid memory type\n");
2307		return -EINVAL;
2308	}
2309
2310	return ttm_resource_manager_evict_all(&adev->mman.bdev, man);
 
2311}
2312
2313#if defined(CONFIG_DEBUG_FS)
2314
2315static int amdgpu_ttm_page_pool_show(struct seq_file *m, void *unused)
2316{
2317	struct amdgpu_device *adev = m->private;
 
 
 
2318
2319	return ttm_pool_debugfs(&adev->mman.bdev.pool, m);
 
2320}
2321
 
 
 
 
 
2322DEFINE_SHOW_ATTRIBUTE(amdgpu_ttm_page_pool);
2323
2324/*
2325 * amdgpu_ttm_vram_read - Linear read access to VRAM
2326 *
2327 * Accesses VRAM via MMIO for debugging purposes.
2328 */
2329static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
2330				    size_t size, loff_t *pos)
2331{
2332	struct amdgpu_device *adev = file_inode(f)->i_private;
2333	ssize_t result = 0;
2334
2335	if (size & 0x3 || *pos & 0x3)
2336		return -EINVAL;
2337
2338	if (*pos >= adev->gmc.mc_vram_size)
2339		return -ENXIO;
2340
2341	size = min(size, (size_t)(adev->gmc.mc_vram_size - *pos));
2342	while (size) {
2343		size_t bytes = min(size, AMDGPU_TTM_VRAM_MAX_DW_READ * 4);
2344		uint32_t value[AMDGPU_TTM_VRAM_MAX_DW_READ];
2345
2346		amdgpu_device_vram_access(adev, *pos, value, bytes, false);
2347		if (copy_to_user(buf, value, bytes))
2348			return -EFAULT;
2349
2350		result += bytes;
2351		buf += bytes;
2352		*pos += bytes;
2353		size -= bytes;
2354	}
2355
2356	return result;
2357}
2358
2359/*
2360 * amdgpu_ttm_vram_write - Linear write access to VRAM
2361 *
2362 * Accesses VRAM via MMIO for debugging purposes.
2363 */
2364static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
2365				    size_t size, loff_t *pos)
2366{
2367	struct amdgpu_device *adev = file_inode(f)->i_private;
2368	ssize_t result = 0;
2369	int r;
2370
2371	if (size & 0x3 || *pos & 0x3)
2372		return -EINVAL;
2373
2374	if (*pos >= adev->gmc.mc_vram_size)
2375		return -ENXIO;
2376
2377	while (size) {
 
2378		uint32_t value;
2379
2380		if (*pos >= adev->gmc.mc_vram_size)
2381			return result;
2382
2383		r = get_user(value, (uint32_t *)buf);
2384		if (r)
2385			return r;
2386
2387		amdgpu_device_mm_access(adev, *pos, &value, 4, true);
 
 
 
 
2388
2389		result += 4;
2390		buf += 4;
2391		*pos += 4;
2392		size -= 4;
2393	}
2394
2395	return result;
2396}
2397
2398static const struct file_operations amdgpu_ttm_vram_fops = {
2399	.owner = THIS_MODULE,
2400	.read = amdgpu_ttm_vram_read,
2401	.write = amdgpu_ttm_vram_write,
2402	.llseek = default_llseek,
2403};
2404
2405/*
2406 * amdgpu_iomem_read - Virtual read access to GPU mapped memory
2407 *
2408 * This function is used to read memory that has been mapped to the
2409 * GPU and the known addresses are not physical addresses but instead
2410 * bus addresses (e.g., what you'd put in an IB or ring buffer).
2411 */
2412static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
2413				 size_t size, loff_t *pos)
2414{
2415	struct amdgpu_device *adev = file_inode(f)->i_private;
2416	struct iommu_domain *dom;
2417	ssize_t result = 0;
2418	int r;
2419
2420	/* retrieve the IOMMU domain if any for this device */
2421	dom = iommu_get_domain_for_dev(adev->dev);
2422
2423	while (size) {
2424		phys_addr_t addr = *pos & PAGE_MASK;
2425		loff_t off = *pos & ~PAGE_MASK;
2426		size_t bytes = PAGE_SIZE - off;
2427		unsigned long pfn;
2428		struct page *p;
2429		void *ptr;
2430
2431		bytes = min(bytes, size);
2432
2433		/* Translate the bus address to a physical address.  If
2434		 * the domain is NULL it means there is no IOMMU active
2435		 * and the address translation is the identity
2436		 */
2437		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
2438
2439		pfn = addr >> PAGE_SHIFT;
2440		if (!pfn_valid(pfn))
2441			return -EPERM;
2442
2443		p = pfn_to_page(pfn);
2444		if (p->mapping != adev->mman.bdev.dev_mapping)
2445			return -EPERM;
2446
2447		ptr = kmap_local_page(p);
2448		r = copy_to_user(buf, ptr + off, bytes);
2449		kunmap_local(ptr);
2450		if (r)
2451			return -EFAULT;
2452
2453		size -= bytes;
2454		*pos += bytes;
2455		result += bytes;
2456	}
2457
2458	return result;
2459}
2460
2461/*
2462 * amdgpu_iomem_write - Virtual write access to GPU mapped memory
2463 *
2464 * This function is used to write memory that has been mapped to the
2465 * GPU and the known addresses are not physical addresses but instead
2466 * bus addresses (e.g., what you'd put in an IB or ring buffer).
2467 */
2468static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
2469				 size_t size, loff_t *pos)
2470{
2471	struct amdgpu_device *adev = file_inode(f)->i_private;
2472	struct iommu_domain *dom;
2473	ssize_t result = 0;
2474	int r;
2475
2476	dom = iommu_get_domain_for_dev(adev->dev);
2477
2478	while (size) {
2479		phys_addr_t addr = *pos & PAGE_MASK;
2480		loff_t off = *pos & ~PAGE_MASK;
2481		size_t bytes = PAGE_SIZE - off;
2482		unsigned long pfn;
2483		struct page *p;
2484		void *ptr;
2485
2486		bytes = min(bytes, size);
2487
2488		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
2489
2490		pfn = addr >> PAGE_SHIFT;
2491		if (!pfn_valid(pfn))
2492			return -EPERM;
2493
2494		p = pfn_to_page(pfn);
2495		if (p->mapping != adev->mman.bdev.dev_mapping)
2496			return -EPERM;
2497
2498		ptr = kmap_local_page(p);
2499		r = copy_from_user(ptr + off, buf, bytes);
2500		kunmap_local(ptr);
2501		if (r)
2502			return -EFAULT;
2503
2504		size -= bytes;
2505		*pos += bytes;
2506		result += bytes;
2507	}
2508
2509	return result;
2510}
2511
2512static const struct file_operations amdgpu_ttm_iomem_fops = {
2513	.owner = THIS_MODULE,
2514	.read = amdgpu_iomem_read,
2515	.write = amdgpu_iomem_write,
2516	.llseek = default_llseek
2517};
2518
2519#endif
2520
2521void amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
2522{
2523#if defined(CONFIG_DEBUG_FS)
2524	struct drm_minor *minor = adev_to_drm(adev)->primary;
2525	struct dentry *root = minor->debugfs_root;
2526
2527	debugfs_create_file_size("amdgpu_vram", 0444, root, adev,
2528				 &amdgpu_ttm_vram_fops, adev->gmc.mc_vram_size);
2529	debugfs_create_file("amdgpu_iomem", 0444, root, adev,
2530			    &amdgpu_ttm_iomem_fops);
 
 
 
 
 
 
 
 
 
 
2531	debugfs_create_file("ttm_page_pool", 0444, root, adev,
2532			    &amdgpu_ttm_page_pool_fops);
2533	ttm_resource_manager_create_debugfs(ttm_manager_type(&adev->mman.bdev,
2534							     TTM_PL_VRAM),
2535					    root, "amdgpu_vram_mm");
2536	ttm_resource_manager_create_debugfs(ttm_manager_type(&adev->mman.bdev,
2537							     TTM_PL_TT),
2538					    root, "amdgpu_gtt_mm");
2539	ttm_resource_manager_create_debugfs(ttm_manager_type(&adev->mman.bdev,
2540							     AMDGPU_PL_GDS),
2541					    root, "amdgpu_gds_mm");
2542	ttm_resource_manager_create_debugfs(ttm_manager_type(&adev->mman.bdev,
2543							     AMDGPU_PL_GWS),
2544					    root, "amdgpu_gws_mm");
2545	ttm_resource_manager_create_debugfs(ttm_manager_type(&adev->mman.bdev,
2546							     AMDGPU_PL_OA),
2547					    root, "amdgpu_oa_mm");
2548
2549#endif
2550}
v5.14.15
   1/*
   2 * Copyright 2009 Jerome Glisse.
   3 * All Rights Reserved.
   4 *
   5 * Permission is hereby granted, free of charge, to any person obtaining a
   6 * copy of this software and associated documentation files (the
   7 * "Software"), to deal in the Software without restriction, including
   8 * without limitation the rights to use, copy, modify, merge, publish,
   9 * distribute, sub license, and/or sell copies of the Software, and to
  10 * permit persons to whom the Software is furnished to do so, subject to
  11 * the following conditions:
  12 *
  13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20 *
  21 * The above copyright notice and this permission notice (including the
  22 * next paragraph) shall be included in all copies or substantial portions
  23 * of the Software.
  24 *
  25 */
  26/*
  27 * Authors:
  28 *    Jerome Glisse <glisse@freedesktop.org>
  29 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30 *    Dave Airlie
  31 */
  32
  33#include <linux/dma-mapping.h>
  34#include <linux/iommu.h>
  35#include <linux/pagemap.h>
  36#include <linux/sched/task.h>
  37#include <linux/sched/mm.h>
  38#include <linux/seq_file.h>
  39#include <linux/slab.h>
  40#include <linux/swap.h>
  41#include <linux/swiotlb.h>
  42#include <linux/dma-buf.h>
  43#include <linux/sizes.h>
 
  44
  45#include <drm/ttm/ttm_bo_api.h>
  46#include <drm/ttm/ttm_bo_driver.h>
  47#include <drm/ttm/ttm_placement.h>
  48#include <drm/ttm/ttm_range_manager.h>
 
  49
  50#include <drm/amdgpu_drm.h>
  51
  52#include "amdgpu.h"
  53#include "amdgpu_object.h"
  54#include "amdgpu_trace.h"
  55#include "amdgpu_amdkfd.h"
  56#include "amdgpu_sdma.h"
  57#include "amdgpu_ras.h"
 
  58#include "amdgpu_atomfirmware.h"
  59#include "amdgpu_res_cursor.h"
  60#include "bif/bif_4_1_d.h"
  61
  62#define AMDGPU_TTM_VRAM_MAX_DW_READ	(size_t)128
 
 
  63
  64static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
  65				   struct ttm_tt *ttm,
  66				   struct ttm_resource *bo_mem);
  67static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
  68				      struct ttm_tt *ttm);
  69
  70static int amdgpu_ttm_init_on_chip(struct amdgpu_device *adev,
  71				    unsigned int type,
  72				    uint64_t size_in_page)
  73{
  74	return ttm_range_man_init(&adev->mman.bdev, type,
  75				  false, size_in_page);
  76}
  77
  78/**
  79 * amdgpu_evict_flags - Compute placement flags
  80 *
  81 * @bo: The buffer object to evict
  82 * @placement: Possible destination(s) for evicted BO
  83 *
  84 * Fill in placement data when ttm_bo_evict() is called
  85 */
  86static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  87				struct ttm_placement *placement)
  88{
  89	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  90	struct amdgpu_bo *abo;
  91	static const struct ttm_place placements = {
  92		.fpfn = 0,
  93		.lpfn = 0,
  94		.mem_type = TTM_PL_SYSTEM,
  95		.flags = 0
  96	};
  97
  98	/* Don't handle scatter gather BOs */
  99	if (bo->type == ttm_bo_type_sg) {
 100		placement->num_placement = 0;
 101		placement->num_busy_placement = 0;
 102		return;
 103	}
 104
 105	/* Object isn't an AMDGPU object so ignore */
 106	if (!amdgpu_bo_is_amdgpu_bo(bo)) {
 107		placement->placement = &placements;
 108		placement->busy_placement = &placements;
 109		placement->num_placement = 1;
 110		placement->num_busy_placement = 1;
 111		return;
 112	}
 113
 114	abo = ttm_to_amdgpu_bo(bo);
 115	if (abo->flags & AMDGPU_AMDKFD_CREATE_SVM_BO) {
 116		struct dma_fence *fence;
 117		struct dma_resv *resv = &bo->base._resv;
 118
 119		rcu_read_lock();
 120		fence = rcu_dereference(resv->fence_excl);
 121		if (fence && !fence->ops->signaled)
 122			dma_fence_enable_sw_signaling(fence);
 123
 124		placement->num_placement = 0;
 125		placement->num_busy_placement = 0;
 126		rcu_read_unlock();
 127		return;
 128	}
 129
 130	switch (bo->resource->mem_type) {
 131	case AMDGPU_PL_GDS:
 132	case AMDGPU_PL_GWS:
 133	case AMDGPU_PL_OA:
 
 134		placement->num_placement = 0;
 135		placement->num_busy_placement = 0;
 136		return;
 137
 138	case TTM_PL_VRAM:
 139		if (!adev->mman.buffer_funcs_enabled) {
 140			/* Move to system memory */
 141			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
 
 142		} else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
 143			   !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
 144			   amdgpu_bo_in_cpu_visible_vram(abo)) {
 145
 146			/* Try evicting to the CPU inaccessible part of VRAM
 147			 * first, but only set GTT as busy placement, so this
 148			 * BO will be evicted to GTT rather than causing other
 149			 * BOs to be evicted from VRAM
 150			 */
 151			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
 152							 AMDGPU_GEM_DOMAIN_GTT);
 
 153			abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
 154			abo->placements[0].lpfn = 0;
 155			abo->placement.busy_placement = &abo->placements[1];
 156			abo->placement.num_busy_placement = 1;
 157		} else {
 158			/* Move to GTT memory */
 159			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
 
 160		}
 161		break;
 162	case TTM_PL_TT:
 163	case AMDGPU_PL_PREEMPT:
 164	default:
 165		amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
 166		break;
 167	}
 168	*placement = abo->placement;
 169}
 170
 171/**
 172 * amdgpu_ttm_map_buffer - Map memory into the GART windows
 173 * @bo: buffer object to map
 174 * @mem: memory object to map
 175 * @mm_cur: range to map
 176 * @num_pages: number of pages to map
 177 * @window: which GART window to use
 178 * @ring: DMA ring to use for the copy
 179 * @tmz: if we should setup a TMZ enabled mapping
 
 180 * @addr: resulting address inside the MC address space
 181 *
 182 * Setup one of the GART windows to access a specific piece of memory or return
 183 * the physical address for local memory.
 184 */
 185static int amdgpu_ttm_map_buffer(struct ttm_buffer_object *bo,
 186				 struct ttm_resource *mem,
 187				 struct amdgpu_res_cursor *mm_cur,
 188				 unsigned num_pages, unsigned window,
 189				 struct amdgpu_ring *ring, bool tmz,
 190				 uint64_t *addr)
 191{
 192	struct amdgpu_device *adev = ring->adev;
 
 
 193	struct amdgpu_job *job;
 194	unsigned num_dw, num_bytes;
 195	struct dma_fence *fence;
 196	uint64_t src_addr, dst_addr;
 197	void *cpu_addr;
 198	uint64_t flags;
 199	unsigned int i;
 200	int r;
 201
 202	BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
 203	       AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
 204	BUG_ON(mem->mem_type == AMDGPU_PL_PREEMPT);
 
 
 205
 206	/* Map only what can't be accessed directly */
 207	if (!tmz && mem->start != AMDGPU_BO_INVALID_OFFSET) {
 208		*addr = amdgpu_ttm_domain_start(adev, mem->mem_type) +
 209			mm_cur->start;
 210		return 0;
 211	}
 212
 
 
 
 
 
 
 
 
 
 
 
 
 213	*addr = adev->gmc.gart_start;
 214	*addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
 215		AMDGPU_GPU_PAGE_SIZE;
 216	*addr += mm_cur->start & ~PAGE_MASK;
 217
 218	num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8);
 219	num_bytes = num_pages * 8 * AMDGPU_GPU_PAGES_IN_CPU_PAGE;
 220
 221	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes,
 
 
 222				     AMDGPU_IB_POOL_DELAYED, &job);
 223	if (r)
 224		return r;
 225
 226	src_addr = num_dw * 4;
 227	src_addr += job->ibs[0].gpu_addr;
 228
 229	dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
 230	dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
 231	amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
 232				dst_addr, num_bytes, false);
 233
 234	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
 235	WARN_ON(job->ibs[0].length_dw > num_dw);
 236
 237	flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, mem);
 238	if (tmz)
 239		flags |= AMDGPU_PTE_TMZ;
 240
 241	cpu_addr = &job->ibs[0].ptr[num_dw];
 242
 243	if (mem->mem_type == TTM_PL_TT) {
 244		dma_addr_t *dma_addr;
 245
 246		dma_addr = &bo->ttm->dma_address[mm_cur->start >> PAGE_SHIFT];
 247		r = amdgpu_gart_map(adev, 0, num_pages, dma_addr, flags,
 248				    cpu_addr);
 249		if (r)
 250			goto error_free;
 251	} else {
 252		dma_addr_t dma_address;
 253
 254		dma_address = mm_cur->start;
 255		dma_address += adev->vm_manager.vram_base_offset;
 256
 257		for (i = 0; i < num_pages; ++i) {
 258			r = amdgpu_gart_map(adev, i << PAGE_SHIFT, 1,
 259					    &dma_address, flags, cpu_addr);
 260			if (r)
 261				goto error_free;
 262
 263			dma_address += PAGE_SIZE;
 264		}
 265	}
 266
 267	r = amdgpu_job_submit(job, &adev->mman.entity,
 268			      AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
 269	if (r)
 270		goto error_free;
 271
 272	dma_fence_put(fence);
 273
 274	return r;
 275
 276error_free:
 277	amdgpu_job_free(job);
 278	return r;
 279}
 280
 281/**
 282 * amdgpu_ttm_copy_mem_to_mem - Helper function for copy
 283 * @adev: amdgpu device
 284 * @src: buffer/address where to read from
 285 * @dst: buffer/address where to write to
 286 * @size: number of bytes to copy
 287 * @tmz: if a secure copy should be used
 288 * @resv: resv object to sync to
 289 * @f: Returns the last fence if multiple jobs are submitted.
 290 *
 291 * The function copies @size bytes from {src->mem + src->offset} to
 292 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
 293 * move and different for a BO to BO copy.
 294 *
 295 */
 296int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
 297			       const struct amdgpu_copy_mem *src,
 298			       const struct amdgpu_copy_mem *dst,
 299			       uint64_t size, bool tmz,
 300			       struct dma_resv *resv,
 301			       struct dma_fence **f)
 302{
 303	const uint32_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
 304					AMDGPU_GPU_PAGE_SIZE);
 305
 306	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
 307	struct amdgpu_res_cursor src_mm, dst_mm;
 308	struct dma_fence *fence = NULL;
 309	int r = 0;
 310
 311	if (!adev->mman.buffer_funcs_enabled) {
 312		DRM_ERROR("Trying to move memory with ring turned off.\n");
 313		return -EINVAL;
 314	}
 315
 316	amdgpu_res_first(src->mem, src->offset, size, &src_mm);
 317	amdgpu_res_first(dst->mem, dst->offset, size, &dst_mm);
 318
 319	mutex_lock(&adev->mman.gtt_window_lock);
 320	while (src_mm.remaining) {
 321		uint32_t src_page_offset = src_mm.start & ~PAGE_MASK;
 322		uint32_t dst_page_offset = dst_mm.start & ~PAGE_MASK;
 323		struct dma_fence *next;
 324		uint32_t cur_size;
 325		uint64_t from, to;
 326
 327		/* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
 328		 * begins at an offset, then adjust the size accordingly
 329		 */
 330		cur_size = max(src_page_offset, dst_page_offset);
 331		cur_size = min(min3(src_mm.size, dst_mm.size, size),
 332			       (uint64_t)(GTT_MAX_BYTES - cur_size));
 333
 334		/* Map src to window 0 and dst to window 1. */
 335		r = amdgpu_ttm_map_buffer(src->bo, src->mem, &src_mm,
 336					  PFN_UP(cur_size + src_page_offset),
 337					  0, ring, tmz, &from);
 338		if (r)
 339			goto error;
 340
 341		r = amdgpu_ttm_map_buffer(dst->bo, dst->mem, &dst_mm,
 342					  PFN_UP(cur_size + dst_page_offset),
 343					  1, ring, tmz, &to);
 344		if (r)
 345			goto error;
 346
 347		r = amdgpu_copy_buffer(ring, from, to, cur_size,
 348				       resv, &next, false, true, tmz);
 349		if (r)
 350			goto error;
 351
 352		dma_fence_put(fence);
 353		fence = next;
 354
 355		amdgpu_res_next(&src_mm, cur_size);
 356		amdgpu_res_next(&dst_mm, cur_size);
 357	}
 358error:
 359	mutex_unlock(&adev->mman.gtt_window_lock);
 360	if (f)
 361		*f = dma_fence_get(fence);
 362	dma_fence_put(fence);
 363	return r;
 364}
 365
 366/*
 367 * amdgpu_move_blit - Copy an entire buffer to another buffer
 368 *
 369 * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
 370 * help move buffers to and from VRAM.
 371 */
 372static int amdgpu_move_blit(struct ttm_buffer_object *bo,
 373			    bool evict,
 374			    struct ttm_resource *new_mem,
 375			    struct ttm_resource *old_mem)
 376{
 377	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
 378	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
 379	struct amdgpu_copy_mem src, dst;
 380	struct dma_fence *fence = NULL;
 381	int r;
 382
 383	src.bo = bo;
 384	dst.bo = bo;
 385	src.mem = old_mem;
 386	dst.mem = new_mem;
 387	src.offset = 0;
 388	dst.offset = 0;
 389
 390	r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
 391				       new_mem->num_pages << PAGE_SHIFT,
 392				       amdgpu_bo_encrypted(abo),
 393				       bo->base.resv, &fence);
 394	if (r)
 395		goto error;
 396
 397	/* clear the space being freed */
 398	if (old_mem->mem_type == TTM_PL_VRAM &&
 399	    (abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE)) {
 400		struct dma_fence *wipe_fence = NULL;
 401
 402		r = amdgpu_fill_buffer(ttm_to_amdgpu_bo(bo), AMDGPU_POISON,
 403				       NULL, &wipe_fence);
 404		if (r) {
 405			goto error;
 406		} else if (wipe_fence) {
 407			dma_fence_put(fence);
 408			fence = wipe_fence;
 409		}
 410	}
 411
 412	/* Always block for VM page tables before committing the new location */
 413	if (bo->type == ttm_bo_type_kernel)
 414		r = ttm_bo_move_accel_cleanup(bo, fence, true, false, new_mem);
 415	else
 416		r = ttm_bo_move_accel_cleanup(bo, fence, evict, true, new_mem);
 417	dma_fence_put(fence);
 418	return r;
 419
 420error:
 421	if (fence)
 422		dma_fence_wait(fence, false);
 423	dma_fence_put(fence);
 424	return r;
 425}
 426
 427/*
 428 * amdgpu_mem_visible - Check that memory can be accessed by ttm_bo_move_memcpy
 
 
 429 *
 430 * Called by amdgpu_bo_move()
 431 */
 432static bool amdgpu_mem_visible(struct amdgpu_device *adev,
 433			       struct ttm_resource *mem)
 434{
 435	uint64_t mem_size = (u64)mem->num_pages << PAGE_SHIFT;
 436	struct amdgpu_res_cursor cursor;
 437
 438	if (mem->mem_type == TTM_PL_SYSTEM ||
 439	    mem->mem_type == TTM_PL_TT)
 
 
 
 440		return true;
 441	if (mem->mem_type != TTM_PL_VRAM)
 
 442		return false;
 443
 444	amdgpu_res_first(mem, 0, mem_size, &cursor);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 445
 446	/* ttm_resource_ioremap only supports contiguous memory */
 447	if (cursor.size != mem_size)
 
 448		return false;
 449
 450	return cursor.start + cursor.size <= adev->gmc.visible_vram_size;
 451}
 452
 453/*
 454 * amdgpu_bo_move - Move a buffer object to a new memory location
 455 *
 456 * Called by ttm_bo_handle_move_mem()
 457 */
 458static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
 459			  struct ttm_operation_ctx *ctx,
 460			  struct ttm_resource *new_mem,
 461			  struct ttm_place *hop)
 462{
 463	struct amdgpu_device *adev;
 464	struct amdgpu_bo *abo;
 465	struct ttm_resource *old_mem = bo->resource;
 466	int r;
 467
 468	if (new_mem->mem_type == TTM_PL_TT ||
 469	    new_mem->mem_type == AMDGPU_PL_PREEMPT) {
 470		r = amdgpu_ttm_backend_bind(bo->bdev, bo->ttm, new_mem);
 471		if (r)
 472			return r;
 473	}
 474
 475	/* Can't move a pinned BO */
 476	abo = ttm_to_amdgpu_bo(bo);
 477	if (WARN_ON_ONCE(abo->tbo.pin_count > 0))
 478		return -EINVAL;
 479
 480	adev = amdgpu_ttm_adev(bo->bdev);
 481
 482	if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
 
 
 483		ttm_bo_move_null(bo, new_mem);
 484		goto out;
 485	}
 486	if (old_mem->mem_type == TTM_PL_SYSTEM &&
 487	    (new_mem->mem_type == TTM_PL_TT ||
 488	     new_mem->mem_type == AMDGPU_PL_PREEMPT)) {
 
 489		ttm_bo_move_null(bo, new_mem);
 490		goto out;
 491	}
 492	if ((old_mem->mem_type == TTM_PL_TT ||
 493	     old_mem->mem_type == AMDGPU_PL_PREEMPT) &&
 494	    new_mem->mem_type == TTM_PL_SYSTEM) {
 495		r = ttm_bo_wait_ctx(bo, ctx);
 496		if (r)
 497			return r;
 498
 499		amdgpu_ttm_backend_unbind(bo->bdev, bo->ttm);
 
 500		ttm_resource_free(bo, &bo->resource);
 501		ttm_bo_assign_mem(bo, new_mem);
 502		goto out;
 503	}
 504
 505	if (old_mem->mem_type == AMDGPU_PL_GDS ||
 506	    old_mem->mem_type == AMDGPU_PL_GWS ||
 507	    old_mem->mem_type == AMDGPU_PL_OA ||
 
 508	    new_mem->mem_type == AMDGPU_PL_GDS ||
 509	    new_mem->mem_type == AMDGPU_PL_GWS ||
 510	    new_mem->mem_type == AMDGPU_PL_OA) {
 
 511		/* Nothing to save here */
 
 512		ttm_bo_move_null(bo, new_mem);
 513		goto out;
 514	}
 515
 516	if (bo->type == ttm_bo_type_device &&
 517	    new_mem->mem_type == TTM_PL_VRAM &&
 518	    old_mem->mem_type != TTM_PL_VRAM) {
 519		/* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
 520		 * accesses the BO after it's moved.
 521		 */
 522		abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
 523	}
 524
 525	if (adev->mman.buffer_funcs_enabled) {
 526		if (((old_mem->mem_type == TTM_PL_SYSTEM &&
 527		      new_mem->mem_type == TTM_PL_VRAM) ||
 528		     (old_mem->mem_type == TTM_PL_VRAM &&
 529		      new_mem->mem_type == TTM_PL_SYSTEM))) {
 530			hop->fpfn = 0;
 531			hop->lpfn = 0;
 532			hop->mem_type = TTM_PL_TT;
 533			hop->flags = 0;
 534			return -EMULTIHOP;
 535		}
 536
 
 
 537		r = amdgpu_move_blit(bo, evict, new_mem, old_mem);
 538	} else {
 539		r = -ENODEV;
 540	}
 541
 542	if (r) {
 543		/* Check that all memory is CPU accessible */
 544		if (!amdgpu_mem_visible(adev, old_mem) ||
 545		    !amdgpu_mem_visible(adev, new_mem)) {
 546			pr_err("Move buffer fallback to memcpy unavailable\n");
 547			return r;
 548		}
 549
 550		r = ttm_bo_move_memcpy(bo, ctx, new_mem);
 551		if (r)
 552			return r;
 553	}
 554
 555out:
 556	/* update statistics */
 
 557	atomic64_add(bo->base.size, &adev->num_bytes_moved);
 558	amdgpu_bo_move_notify(bo, evict, new_mem);
 559	return 0;
 560}
 561
 562/*
 563 * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
 564 *
 565 * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
 566 */
 567static int amdgpu_ttm_io_mem_reserve(struct ttm_device *bdev,
 568				     struct ttm_resource *mem)
 569{
 570	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
 571	size_t bus_size = (size_t)mem->num_pages << PAGE_SHIFT;
 572
 573	switch (mem->mem_type) {
 574	case TTM_PL_SYSTEM:
 575		/* system memory */
 576		return 0;
 577	case TTM_PL_TT:
 578	case AMDGPU_PL_PREEMPT:
 579		break;
 580	case TTM_PL_VRAM:
 581		mem->bus.offset = mem->start << PAGE_SHIFT;
 582		/* check if it's visible */
 583		if ((mem->bus.offset + bus_size) > adev->gmc.visible_vram_size)
 584			return -EINVAL;
 585
 586		if (adev->mman.aper_base_kaddr &&
 587		    mem->placement & TTM_PL_FLAG_CONTIGUOUS)
 588			mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
 589					mem->bus.offset;
 590
 591		mem->bus.offset += adev->gmc.aper_base;
 592		mem->bus.is_iomem = true;
 593		break;
 
 
 
 
 
 
 594	default:
 595		return -EINVAL;
 596	}
 597	return 0;
 598}
 599
 600static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
 601					   unsigned long page_offset)
 602{
 603	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
 604	struct amdgpu_res_cursor cursor;
 605
 606	amdgpu_res_first(bo->resource, (u64)page_offset << PAGE_SHIFT, 0,
 607			 &cursor);
 
 
 
 
 608	return (adev->gmc.aper_base + cursor.start) >> PAGE_SHIFT;
 609}
 610
 611/**
 612 * amdgpu_ttm_domain_start - Returns GPU start address
 613 * @adev: amdgpu device object
 614 * @type: type of the memory
 615 *
 616 * Returns:
 617 * GPU start address of a memory domain
 618 */
 619
 620uint64_t amdgpu_ttm_domain_start(struct amdgpu_device *adev, uint32_t type)
 621{
 622	switch (type) {
 623	case TTM_PL_TT:
 624		return adev->gmc.gart_start;
 625	case TTM_PL_VRAM:
 626		return adev->gmc.vram_start;
 627	}
 628
 629	return 0;
 630}
 631
 632/*
 633 * TTM backend functions.
 634 */
 635struct amdgpu_ttm_tt {
 636	struct ttm_tt	ttm;
 637	struct drm_gem_object	*gobj;
 638	u64			offset;
 639	uint64_t		userptr;
 640	struct task_struct	*usertask;
 641	uint32_t		userflags;
 642	bool			bound;
 643#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
 644	struct hmm_range	*range;
 645#endif
 646};
 647
 
 
 648#ifdef CONFIG_DRM_AMDGPU_USERPTR
 649/*
 650 * amdgpu_ttm_tt_get_user_pages - get device accessible pages that back user
 651 * memory and start HMM tracking CPU page table update
 652 *
 653 * Calling function must call amdgpu_ttm_tt_userptr_range_done() once and only
 654 * once afterwards to stop HMM tracking
 655 */
 656int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages)
 
 657{
 658	struct ttm_tt *ttm = bo->tbo.ttm;
 659	struct amdgpu_ttm_tt *gtt = (void *)ttm;
 660	unsigned long start = gtt->userptr;
 661	struct vm_area_struct *vma;
 662	struct mm_struct *mm;
 663	bool readonly;
 664	int r = 0;
 665
 
 
 
 666	mm = bo->notifier.mm;
 667	if (unlikely(!mm)) {
 668		DRM_DEBUG_DRIVER("BO is not registered?\n");
 669		return -EFAULT;
 670	}
 671
 672	/* Another get_user_pages is running at the same time?? */
 673	if (WARN_ON(gtt->range))
 674		return -EFAULT;
 675
 676	if (!mmget_not_zero(mm)) /* Happens during process shutdown */
 677		return -ESRCH;
 678
 679	mmap_read_lock(mm);
 680	vma = vma_lookup(mm, start);
 681	if (unlikely(!vma)) {
 682		r = -EFAULT;
 683		goto out_unlock;
 684	}
 685	if (unlikely((gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) &&
 686		vma->vm_file)) {
 687		r = -EPERM;
 688		goto out_unlock;
 689	}
 690
 691	readonly = amdgpu_ttm_tt_is_readonly(ttm);
 692	r = amdgpu_hmm_range_get_pages(&bo->notifier, mm, pages, start,
 693				       ttm->num_pages, &gtt->range, readonly,
 694				       true, NULL);
 695out_unlock:
 696	mmap_read_unlock(mm);
 
 
 
 697	mmput(mm);
 698
 699	return r;
 700}
 701
 
 
 
 
 
 
 
 
 
 
 
 702/*
 703 * amdgpu_ttm_tt_userptr_range_done - stop HMM track the CPU page table change
 704 * Check if the pages backing this ttm range have been invalidated
 705 *
 706 * Returns: true if pages are still valid
 707 */
 708bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm)
 
 709{
 710	struct amdgpu_ttm_tt *gtt = (void *)ttm;
 711	bool r = false;
 712
 713	if (!gtt || !gtt->userptr)
 714		return false;
 715
 716	DRM_DEBUG_DRIVER("user_pages_done 0x%llx pages 0x%x\n",
 717		gtt->userptr, ttm->num_pages);
 718
 719	WARN_ONCE(!gtt->range || !gtt->range->hmm_pfns,
 720		"No user pages to check\n");
 721
 722	if (gtt->range) {
 723		/*
 724		 * FIXME: Must always hold notifier_lock for this, and must
 725		 * not ignore the return code.
 726		 */
 727		r = amdgpu_hmm_range_get_pages_done(gtt->range);
 728		gtt->range = NULL;
 729	}
 730
 731	return !r;
 732}
 733#endif
 734
 735/*
 736 * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
 737 *
 738 * Called by amdgpu_cs_list_validate(). This creates the page list
 739 * that backs user memory and will ultimately be mapped into the device
 740 * address space.
 741 */
 742void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
 743{
 744	unsigned long i;
 745
 746	for (i = 0; i < ttm->num_pages; ++i)
 747		ttm->pages[i] = pages ? pages[i] : NULL;
 748}
 749
 750/*
 751 * amdgpu_ttm_tt_pin_userptr - prepare the sg table with the user pages
 752 *
 753 * Called by amdgpu_ttm_backend_bind()
 754 **/
 755static int amdgpu_ttm_tt_pin_userptr(struct ttm_device *bdev,
 756				     struct ttm_tt *ttm)
 757{
 758	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
 759	struct amdgpu_ttm_tt *gtt = (void *)ttm;
 760	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
 761	enum dma_data_direction direction = write ?
 762		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
 763	int r;
 764
 765	/* Allocate an SG array and squash pages into it */
 766	r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
 767				      (u64)ttm->num_pages << PAGE_SHIFT,
 768				      GFP_KERNEL);
 769	if (r)
 770		goto release_sg;
 771
 772	/* Map SG to device */
 773	r = dma_map_sgtable(adev->dev, ttm->sg, direction, 0);
 774	if (r)
 775		goto release_sg;
 776
 777	/* convert SG to linear array of pages and dma addresses */
 778	drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
 779				       ttm->num_pages);
 780
 781	return 0;
 782
 783release_sg:
 784	kfree(ttm->sg);
 785	ttm->sg = NULL;
 786	return r;
 787}
 788
 789/*
 790 * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
 791 */
 792static void amdgpu_ttm_tt_unpin_userptr(struct ttm_device *bdev,
 793					struct ttm_tt *ttm)
 794{
 795	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
 796	struct amdgpu_ttm_tt *gtt = (void *)ttm;
 797	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
 798	enum dma_data_direction direction = write ?
 799		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
 800
 801	/* double check that we don't free the table twice */
 802	if (!ttm->sg || !ttm->sg->sgl)
 803		return;
 804
 805	/* unmap the pages mapped to the device */
 806	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
 807	sg_free_table(ttm->sg);
 
 808
 809#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
 810	if (gtt->range) {
 811		unsigned long i;
 812
 813		for (i = 0; i < ttm->num_pages; i++) {
 814			if (ttm->pages[i] !=
 815			    hmm_pfn_to_page(gtt->range->hmm_pfns[i]))
 816				break;
 817		}
 
 
 
 
 
 
 
 
 
 
 
 818
 819		WARN((i == ttm->num_pages), "Missing get_user_page_done\n");
 
 
 
 
 
 
 
 
 
 
 
 
 
 820	}
 821#endif
 822}
 823
 824static int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
 825				struct ttm_buffer_object *tbo,
 826				uint64_t flags)
 827{
 828	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
 829	struct ttm_tt *ttm = tbo->ttm;
 830	struct amdgpu_ttm_tt *gtt = (void *)ttm;
 831	int r;
 832
 833	if (amdgpu_bo_encrypted(abo))
 834		flags |= AMDGPU_PTE_TMZ;
 835
 836	if (abo->flags & AMDGPU_GEM_CREATE_CP_MQD_GFX9) {
 837		uint64_t page_idx = 1;
 838
 839		r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
 840				gtt->ttm.dma_address, flags);
 841		if (r)
 842			goto gart_bind_fail;
 843
 844		/* The memory type of the first page defaults to UC. Now
 845		 * modify the memory type to NC from the second page of
 846		 * the BO onward.
 847		 */
 848		flags &= ~AMDGPU_PTE_MTYPE_VG10_MASK;
 849		flags |= AMDGPU_PTE_MTYPE_VG10(AMDGPU_MTYPE_NC);
 850
 851		r = amdgpu_gart_bind(adev,
 852				gtt->offset + (page_idx << PAGE_SHIFT),
 853				ttm->num_pages - page_idx,
 854				&(gtt->ttm.dma_address[page_idx]), flags);
 855	} else {
 856		r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
 857				     gtt->ttm.dma_address, flags);
 858	}
 859
 860gart_bind_fail:
 861	if (r)
 862		DRM_ERROR("failed to bind %u pages at 0x%08llX\n",
 863			  ttm->num_pages, gtt->offset);
 864
 865	return r;
 866}
 867
 868/*
 869 * amdgpu_ttm_backend_bind - Bind GTT memory
 870 *
 871 * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
 872 * This handles binding GTT memory to the device address space.
 873 */
 874static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
 875				   struct ttm_tt *ttm,
 876				   struct ttm_resource *bo_mem)
 877{
 878	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
 879	struct amdgpu_ttm_tt *gtt = (void*)ttm;
 880	uint64_t flags;
 881	int r = 0;
 882
 883	if (!bo_mem)
 884		return -EINVAL;
 885
 886	if (gtt->bound)
 887		return 0;
 888
 889	if (gtt->userptr) {
 890		r = amdgpu_ttm_tt_pin_userptr(bdev, ttm);
 891		if (r) {
 892			DRM_ERROR("failed to pin userptr\n");
 893			return r;
 894		}
 895	} else if (ttm->page_flags & TTM_PAGE_FLAG_SG) {
 896		if (!ttm->sg) {
 897			struct dma_buf_attachment *attach;
 898			struct sg_table *sgt;
 899
 900			attach = gtt->gobj->import_attach;
 901			sgt = dma_buf_map_attachment(attach, DMA_BIDIRECTIONAL);
 902			if (IS_ERR(sgt))
 903				return PTR_ERR(sgt);
 904
 905			ttm->sg = sgt;
 906		}
 907
 908		drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
 909					       ttm->num_pages);
 910	}
 911
 912	if (!ttm->num_pages) {
 913		WARN(1, "nothing to bind %u pages for mreg %p back %p!\n",
 914		     ttm->num_pages, bo_mem, ttm);
 915	}
 916
 917	if (bo_mem->mem_type == AMDGPU_PL_GDS ||
 918	    bo_mem->mem_type == AMDGPU_PL_GWS ||
 919	    bo_mem->mem_type == AMDGPU_PL_OA)
 920		return -EINVAL;
 921
 922	if (bo_mem->mem_type != TTM_PL_TT ||
 923	    !amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
 924		gtt->offset = AMDGPU_BO_INVALID_OFFSET;
 925		return 0;
 926	}
 927
 928	/* compute PTE flags relevant to this BO memory */
 929	flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
 930
 931	/* bind pages into GART page tables */
 932	gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
 933	r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
 934		gtt->ttm.dma_address, flags);
 935
 936	if (r)
 937		DRM_ERROR("failed to bind %u pages at 0x%08llX\n",
 938			  ttm->num_pages, gtt->offset);
 939	gtt->bound = true;
 940	return r;
 941}
 942
 943/*
 944 * amdgpu_ttm_alloc_gart - Make sure buffer object is accessible either
 945 * through AGP or GART aperture.
 946 *
 947 * If bo is accessible through AGP aperture, then use AGP aperture
 948 * to access bo; otherwise allocate logical space in GART aperture
 949 * and map bo to GART aperture.
 950 */
 951int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
 952{
 953	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
 954	struct ttm_operation_ctx ctx = { false, false };
 955	struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
 956	struct ttm_placement placement;
 957	struct ttm_place placements;
 958	struct ttm_resource *tmp;
 959	uint64_t addr, flags;
 960	int r;
 961
 962	if (bo->resource->start != AMDGPU_BO_INVALID_OFFSET)
 963		return 0;
 964
 965	addr = amdgpu_gmc_agp_addr(bo);
 966	if (addr != AMDGPU_BO_INVALID_OFFSET) {
 967		bo->resource->start = addr >> PAGE_SHIFT;
 968		return 0;
 969	}
 970
 971	/* allocate GART space */
 972	placement.num_placement = 1;
 973	placement.placement = &placements;
 974	placement.num_busy_placement = 1;
 975	placement.busy_placement = &placements;
 976	placements.fpfn = 0;
 977	placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
 978	placements.mem_type = TTM_PL_TT;
 979	placements.flags = bo->resource->placement;
 980
 981	r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
 982	if (unlikely(r))
 983		return r;
 984
 985	/* compute PTE flags for this buffer object */
 986	flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, tmp);
 987
 988	/* Bind pages */
 989	gtt->offset = (u64)tmp->start << PAGE_SHIFT;
 990	r = amdgpu_ttm_gart_bind(adev, bo, flags);
 991	if (unlikely(r)) {
 992		ttm_resource_free(bo, &tmp);
 993		return r;
 994	}
 995
 996	amdgpu_gart_invalidate_tlb(adev);
 997	ttm_resource_free(bo, &bo->resource);
 998	ttm_bo_assign_mem(bo, tmp);
 999
1000	return 0;
1001}
1002
1003/*
1004 * amdgpu_ttm_recover_gart - Rebind GTT pages
1005 *
1006 * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
1007 * rebind GTT pages during a GPU reset.
1008 */
1009int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
1010{
1011	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
1012	uint64_t flags;
1013	int r;
1014
1015	if (!tbo->ttm)
1016		return 0;
1017
1018	flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, tbo->resource);
1019	r = amdgpu_ttm_gart_bind(adev, tbo, flags);
1020
1021	return r;
1022}
1023
1024/*
1025 * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
1026 *
1027 * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
1028 * ttm_tt_destroy().
1029 */
1030static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
1031				      struct ttm_tt *ttm)
1032{
1033	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
1034	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1035	int r;
1036
1037	/* if the pages have userptr pinning then clear that first */
1038	if (gtt->userptr) {
1039		amdgpu_ttm_tt_unpin_userptr(bdev, ttm);
1040	} else if (ttm->sg && gtt->gobj->import_attach) {
1041		struct dma_buf_attachment *attach;
1042
1043		attach = gtt->gobj->import_attach;
1044		dma_buf_unmap_attachment(attach, ttm->sg, DMA_BIDIRECTIONAL);
1045		ttm->sg = NULL;
1046	}
1047
1048	if (!gtt->bound)
1049		return;
1050
1051	if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
1052		return;
1053
1054	/* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
1055	r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
1056	if (r)
1057		DRM_ERROR("failed to unbind %u pages at 0x%08llX\n",
1058			  gtt->ttm.num_pages, gtt->offset);
1059	gtt->bound = false;
1060}
1061
1062static void amdgpu_ttm_backend_destroy(struct ttm_device *bdev,
1063				       struct ttm_tt *ttm)
1064{
1065	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1066
1067	amdgpu_ttm_backend_unbind(bdev, ttm);
1068	ttm_tt_destroy_common(bdev, ttm);
1069	if (gtt->usertask)
1070		put_task_struct(gtt->usertask);
1071
1072	ttm_tt_fini(&gtt->ttm);
1073	kfree(gtt);
1074}
1075
1076/**
1077 * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
1078 *
1079 * @bo: The buffer object to create a GTT ttm_tt object around
1080 * @page_flags: Page flags to be added to the ttm_tt object
1081 *
1082 * Called by ttm_tt_create().
1083 */
1084static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
1085					   uint32_t page_flags)
1086{
 
1087	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1088	struct amdgpu_ttm_tt *gtt;
1089	enum ttm_caching caching;
1090
1091	gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
1092	if (gtt == NULL) {
1093		return NULL;
1094	}
1095	gtt->gobj = &bo->base;
 
 
 
 
1096
1097	if (abo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
1098		caching = ttm_write_combined;
1099	else
1100		caching = ttm_cached;
1101
1102	/* allocate space for the uninitialized page entries */
1103	if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags, caching)) {
1104		kfree(gtt);
1105		return NULL;
1106	}
1107	return &gtt->ttm;
1108}
1109
1110/*
1111 * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
1112 *
1113 * Map the pages of a ttm_tt object to an address space visible
1114 * to the underlying device.
1115 */
1116static int amdgpu_ttm_tt_populate(struct ttm_device *bdev,
1117				  struct ttm_tt *ttm,
1118				  struct ttm_operation_ctx *ctx)
1119{
1120	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
1121	struct amdgpu_ttm_tt *gtt = (void *)ttm;
 
 
 
1122
1123	/* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
1124	if (gtt && gtt->userptr) {
1125		ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
1126		if (!ttm->sg)
1127			return -ENOMEM;
1128		return 0;
1129	}
1130
1131	if (ttm->page_flags & TTM_PAGE_FLAG_SG)
1132		return 0;
1133
1134	return ttm_pool_alloc(&adev->mman.bdev.pool, ttm, ctx);
 
 
 
 
 
 
 
 
 
 
 
1135}
1136
1137/*
1138 * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
1139 *
1140 * Unmaps pages of a ttm_tt object from the device address space and
1141 * unpopulates the page array backing it.
1142 */
1143static void amdgpu_ttm_tt_unpopulate(struct ttm_device *bdev,
1144				     struct ttm_tt *ttm)
1145{
1146	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1147	struct amdgpu_device *adev;
 
 
 
 
1148
1149	if (gtt && gtt->userptr) {
1150		amdgpu_ttm_tt_set_user_pages(ttm, NULL);
1151		kfree(ttm->sg);
1152		ttm->sg = NULL;
1153		return;
1154	}
1155
1156	if (ttm->page_flags & TTM_PAGE_FLAG_SG)
1157		return;
1158
 
 
 
1159	adev = amdgpu_ttm_adev(bdev);
1160	return ttm_pool_free(&adev->mman.bdev.pool, ttm);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1161}
1162
1163/**
1164 * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
1165 * task
1166 *
1167 * @bo: The ttm_buffer_object to bind this userptr to
1168 * @addr:  The address in the current tasks VM space to use
1169 * @flags: Requirements of userptr object.
1170 *
1171 * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
1172 * to current task
 
1173 */
1174int amdgpu_ttm_tt_set_userptr(struct ttm_buffer_object *bo,
1175			      uint64_t addr, uint32_t flags)
1176{
1177	struct amdgpu_ttm_tt *gtt;
1178
1179	if (!bo->ttm) {
1180		/* TODO: We want a separate TTM object type for userptrs */
1181		bo->ttm = amdgpu_ttm_tt_create(bo, 0);
1182		if (bo->ttm == NULL)
1183			return -ENOMEM;
1184	}
1185
1186	/* Set TTM_PAGE_FLAG_SG before populate but after create. */
1187	bo->ttm->page_flags |= TTM_PAGE_FLAG_SG;
1188
1189	gtt = (void *)bo->ttm;
1190	gtt->userptr = addr;
1191	gtt->userflags = flags;
1192
1193	if (gtt->usertask)
1194		put_task_struct(gtt->usertask);
1195	gtt->usertask = current->group_leader;
1196	get_task_struct(gtt->usertask);
1197
1198	return 0;
1199}
1200
1201/*
1202 * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
1203 */
1204struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
1205{
1206	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1207
1208	if (gtt == NULL)
1209		return NULL;
1210
1211	if (gtt->usertask == NULL)
1212		return NULL;
1213
1214	return gtt->usertask->mm;
1215}
1216
1217/*
1218 * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
1219 * address range for the current task.
1220 *
1221 */
1222bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1223				  unsigned long end)
1224{
1225	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1226	unsigned long size;
1227
1228	if (gtt == NULL || !gtt->userptr)
1229		return false;
1230
1231	/* Return false if no part of the ttm_tt object lies within
1232	 * the range
1233	 */
1234	size = (unsigned long)gtt->ttm.num_pages * PAGE_SIZE;
1235	if (gtt->userptr > end || gtt->userptr + size <= start)
1236		return false;
1237
 
 
1238	return true;
1239}
1240
1241/*
1242 * amdgpu_ttm_tt_is_userptr - Have the pages backing by userptr?
1243 */
1244bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm)
1245{
1246	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1247
1248	if (gtt == NULL || !gtt->userptr)
1249		return false;
1250
1251	return true;
1252}
1253
1254/*
1255 * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
1256 */
1257bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
1258{
1259	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1260
1261	if (gtt == NULL)
1262		return false;
1263
1264	return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
1265}
1266
1267/**
1268 * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
1269 *
1270 * @ttm: The ttm_tt object to compute the flags for
1271 * @mem: The memory registry backing this ttm_tt object
1272 *
1273 * Figure out the flags to use for a VM PDE (Page Directory Entry).
1274 */
1275uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_resource *mem)
1276{
1277	uint64_t flags = 0;
1278
1279	if (mem && mem->mem_type != TTM_PL_SYSTEM)
1280		flags |= AMDGPU_PTE_VALID;
1281
1282	if (mem && (mem->mem_type == TTM_PL_TT ||
 
1283		    mem->mem_type == AMDGPU_PL_PREEMPT)) {
1284		flags |= AMDGPU_PTE_SYSTEM;
1285
1286		if (ttm->caching == ttm_cached)
1287			flags |= AMDGPU_PTE_SNOOPED;
1288	}
1289
1290	if (mem && mem->mem_type == TTM_PL_VRAM &&
1291			mem->bus.caching == ttm_cached)
1292		flags |= AMDGPU_PTE_SNOOPED;
1293
1294	return flags;
1295}
1296
1297/**
1298 * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
1299 *
1300 * @adev: amdgpu_device pointer
1301 * @ttm: The ttm_tt object to compute the flags for
1302 * @mem: The memory registry backing this ttm_tt object
1303 *
1304 * Figure out the flags to use for a VM PTE (Page Table Entry).
1305 */
1306uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
1307				 struct ttm_resource *mem)
1308{
1309	uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);
1310
1311	flags |= adev->gart.gart_pte_flags;
1312	flags |= AMDGPU_PTE_READABLE;
1313
1314	if (!amdgpu_ttm_tt_is_readonly(ttm))
1315		flags |= AMDGPU_PTE_WRITEABLE;
1316
1317	return flags;
1318}
1319
1320/*
1321 * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
1322 * object.
1323 *
1324 * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
1325 * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
1326 * it can find space for a new object and by ttm_bo_force_list_clean() which is
1327 * used to clean out a memory space.
1328 */
1329static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
1330					    const struct ttm_place *place)
1331{
1332	unsigned long num_pages = bo->resource->num_pages;
1333	struct amdgpu_res_cursor cursor;
1334	struct dma_resv_list *flist;
1335	struct dma_fence *f;
1336	int i;
 
 
1337
1338	/* Swapout? */
1339	if (bo->resource->mem_type == TTM_PL_SYSTEM)
1340		return true;
1341
1342	if (bo->type == ttm_bo_type_kernel &&
1343	    !amdgpu_vm_evictable(ttm_to_amdgpu_bo(bo)))
1344		return false;
1345
1346	/* If bo is a KFD BO, check if the bo belongs to the current process.
1347	 * If true, then return false as any KFD process needs all its BOs to
1348	 * be resident to run successfully
1349	 */
1350	flist = dma_resv_shared_list(bo->base.resv);
1351	if (flist) {
1352		for (i = 0; i < flist->shared_count; ++i) {
1353			f = rcu_dereference_protected(flist->shared[i],
1354				dma_resv_held(bo->base.resv));
1355			if (amdkfd_fence_check_mm(f, current->mm))
1356				return false;
1357		}
1358	}
1359
1360	switch (bo->resource->mem_type) {
1361	case AMDGPU_PL_PREEMPT:
1362		/* Preemptible BOs don't own system resources managed by the
1363		 * driver (pages, VRAM, GART space). They point to resources
1364		 * owned by someone else (e.g. pageable memory in user mode
1365		 * or a DMABuf). They are used in a preemptible context so we
1366		 * can guarantee no deadlocks and good QoS in case of MMU
1367		 * notifiers or DMABuf move notifiers from the resource owner.
1368		 */
 
 
 
1369		return false;
1370	case TTM_PL_TT:
1371		if (amdgpu_bo_is_amdgpu_bo(bo) &&
1372		    amdgpu_bo_encrypted(ttm_to_amdgpu_bo(bo)))
1373			return false;
1374		return true;
1375
1376	case TTM_PL_VRAM:
1377		/* Check each drm MM node individually */
1378		amdgpu_res_first(bo->resource, 0, (u64)num_pages << PAGE_SHIFT,
1379				 &cursor);
1380		while (cursor.remaining) {
1381			if (place->fpfn < PFN_DOWN(cursor.start + cursor.size)
1382			    && !(place->lpfn &&
1383				 place->lpfn <= PFN_DOWN(cursor.start)))
1384				return true;
 
 
 
 
 
 
 
 
1385
1386			amdgpu_res_next(&cursor, cursor.size);
 
 
 
 
 
 
 
 
 
 
 
1387		}
1388		return false;
1389
1390	default:
1391		break;
 
1392	}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1393
1394	return ttm_bo_eviction_valuable(bo, place);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1395}
1396
1397/**
1398 * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
1399 *
1400 * @bo:  The buffer object to read/write
1401 * @offset:  Offset into buffer object
1402 * @buf:  Secondary buffer to write/read from
1403 * @len: Length in bytes of access
1404 * @write:  true if writing
1405 *
1406 * This is used to access VRAM that backs a buffer object via MMIO
1407 * access for debugging purposes.
1408 */
1409static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
1410				    unsigned long offset, void *buf, int len,
1411				    int write)
1412{
1413	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1414	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1415	struct amdgpu_res_cursor cursor;
1416	unsigned long flags;
1417	uint32_t value = 0;
1418	int ret = 0;
1419
1420	if (bo->resource->mem_type != TTM_PL_VRAM)
1421		return -EIO;
1422
 
 
 
 
1423	amdgpu_res_first(bo->resource, offset, len, &cursor);
1424	while (cursor.remaining) {
1425		uint64_t aligned_pos = cursor.start & ~(uint64_t)3;
1426		uint64_t bytes = 4 - (cursor.start & 3);
1427		uint32_t shift = (cursor.start & 3) * 8;
1428		uint32_t mask = 0xffffffff << shift;
1429
1430		if (cursor.size < bytes) {
1431			mask &= 0xffffffff >> (bytes - cursor.size) * 8;
1432			bytes = cursor.size;
 
 
 
 
1433		}
1434
1435		if (mask != 0xffffffff) {
1436			spin_lock_irqsave(&adev->mmio_idx_lock, flags);
1437			WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
1438			WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
1439			value = RREG32_NO_KIQ(mmMM_DATA);
1440			if (write) {
1441				value &= ~mask;
1442				value |= (*(uint32_t *)buf << shift) & mask;
1443				WREG32_NO_KIQ(mmMM_DATA, value);
1444			}
1445			spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1446			if (!write) {
1447				value = (value & mask) >> shift;
1448				memcpy(buf, &value, bytes);
1449			}
1450		} else {
1451			bytes = cursor.size & ~0x3ULL;
1452			amdgpu_device_vram_access(adev, cursor.start,
1453						  (uint32_t *)buf, bytes,
1454						  write);
1455		}
1456
1457		ret += bytes;
1458		buf = (uint8_t *)buf + bytes;
1459		amdgpu_res_next(&cursor, bytes);
1460	}
1461
1462	return ret;
1463}
1464
1465static void
1466amdgpu_bo_delete_mem_notify(struct ttm_buffer_object *bo)
1467{
1468	amdgpu_bo_move_notify(bo, false, NULL);
1469}
1470
1471static struct ttm_device_funcs amdgpu_bo_driver = {
1472	.ttm_tt_create = &amdgpu_ttm_tt_create,
1473	.ttm_tt_populate = &amdgpu_ttm_tt_populate,
1474	.ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1475	.ttm_tt_destroy = &amdgpu_ttm_backend_destroy,
1476	.eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
1477	.evict_flags = &amdgpu_evict_flags,
1478	.move = &amdgpu_bo_move,
1479	.delete_mem_notify = &amdgpu_bo_delete_mem_notify,
1480	.release_notify = &amdgpu_bo_release_notify,
1481	.io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1482	.io_mem_pfn = amdgpu_ttm_io_mem_pfn,
1483	.access_memory = &amdgpu_ttm_access_memory,
1484	.del_from_lru_notify = &amdgpu_vm_del_from_lru_notify
1485};
1486
1487/*
1488 * Firmware Reservation functions
1489 */
1490/**
1491 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
1492 *
1493 * @adev: amdgpu_device pointer
1494 *
1495 * free fw reserved vram if it has been reserved.
1496 */
1497static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
1498{
1499	amdgpu_bo_free_kernel(&adev->mman.fw_vram_usage_reserved_bo,
1500		NULL, &adev->mman.fw_vram_usage_va);
1501}
1502
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1503/**
1504 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
1505 *
1506 * @adev: amdgpu_device pointer
1507 *
1508 * create bo vram reservation from fw.
1509 */
1510static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
1511{
1512	uint64_t vram_size = adev->gmc.visible_vram_size;
1513
1514	adev->mman.fw_vram_usage_va = NULL;
1515	adev->mman.fw_vram_usage_reserved_bo = NULL;
1516
1517	if (adev->mman.fw_vram_usage_size == 0 ||
1518	    adev->mman.fw_vram_usage_size > vram_size)
1519		return 0;
1520
1521	return amdgpu_bo_create_kernel_at(adev,
1522					  adev->mman.fw_vram_usage_start_offset,
1523					  adev->mman.fw_vram_usage_size,
1524					  AMDGPU_GEM_DOMAIN_VRAM,
1525					  &adev->mman.fw_vram_usage_reserved_bo,
1526					  &adev->mman.fw_vram_usage_va);
1527}
1528
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1529/*
1530 * Memoy training reservation functions
1531 */
1532
1533/**
1534 * amdgpu_ttm_training_reserve_vram_fini - free memory training reserved vram
1535 *
1536 * @adev: amdgpu_device pointer
1537 *
1538 * free memory training reserved vram if it has been reserved.
1539 */
1540static int amdgpu_ttm_training_reserve_vram_fini(struct amdgpu_device *adev)
1541{
1542	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1543
1544	ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
1545	amdgpu_bo_free_kernel(&ctx->c2p_bo, NULL, NULL);
1546	ctx->c2p_bo = NULL;
1547
1548	return 0;
1549}
1550
1551static void amdgpu_ttm_training_data_block_init(struct amdgpu_device *adev)
 
1552{
1553	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1554
1555	memset(ctx, 0, sizeof(*ctx));
1556
1557	ctx->c2p_train_data_offset =
1558		ALIGN((adev->gmc.mc_vram_size - adev->mman.discovery_tmr_size - SZ_1M), SZ_1M);
1559	ctx->p2c_train_data_offset =
1560		(adev->gmc.mc_vram_size - GDDR6_MEM_TRAINING_OFFSET);
1561	ctx->train_data_size =
1562		GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES;
1563
1564	DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n",
1565			ctx->train_data_size,
1566			ctx->p2c_train_data_offset,
1567			ctx->c2p_train_data_offset);
1568}
1569
1570/*
1571 * reserve TMR memory at the top of VRAM which holds
1572 * IP Discovery data and is protected by PSP.
1573 */
1574static int amdgpu_ttm_reserve_tmr(struct amdgpu_device *adev)
1575{
1576	int ret;
1577	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1578	bool mem_train_support = false;
 
 
1579
1580	if (!amdgpu_sriov_vf(adev)) {
1581		if (amdgpu_atomfirmware_mem_training_supported(adev))
1582			mem_train_support = true;
1583		else
1584			DRM_DEBUG("memory training does not support!\n");
1585	}
1586
1587	/*
1588	 * Query reserved tmr size through atom firmwareinfo for Sienna_Cichlid and onwards for all
1589	 * the use cases (IP discovery/G6 memory training/profiling/diagnostic data.etc)
1590	 *
1591	 * Otherwise, fallback to legacy approach to check and reserve tmr block for ip
1592	 * discovery data and G6 memory training data respectively
1593	 */
1594	adev->mman.discovery_tmr_size =
1595		amdgpu_atomfirmware_get_fw_reserved_fb_size(adev);
1596	if (!adev->mman.discovery_tmr_size)
1597		adev->mman.discovery_tmr_size = DISCOVERY_TMR_OFFSET;
 
 
 
 
 
1598
1599	if (mem_train_support) {
1600		/* reserve vram for mem train according to TMR location */
1601		amdgpu_ttm_training_data_block_init(adev);
1602		ret = amdgpu_bo_create_kernel_at(adev,
1603					 ctx->c2p_train_data_offset,
1604					 ctx->train_data_size,
1605					 AMDGPU_GEM_DOMAIN_VRAM,
1606					 &ctx->c2p_bo,
1607					 NULL);
1608		if (ret) {
1609			DRM_ERROR("alloc c2p_bo failed(%d)!\n", ret);
1610			amdgpu_ttm_training_reserve_vram_fini(adev);
1611			return ret;
1612		}
1613		ctx->init = PSP_MEM_TRAIN_RESERVE_SUCCESS;
1614	}
1615
1616	ret = amdgpu_bo_create_kernel_at(adev,
1617				adev->gmc.real_vram_size - adev->mman.discovery_tmr_size,
1618				adev->mman.discovery_tmr_size,
1619				AMDGPU_GEM_DOMAIN_VRAM,
1620				&adev->mman.discovery_memory,
1621				NULL);
1622	if (ret) {
1623		DRM_ERROR("alloc tmr failed(%d)!\n", ret);
1624		amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1625		return ret;
 
 
1626	}
1627
1628	return 0;
1629}
1630
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1631/*
1632 * amdgpu_ttm_init - Init the memory management (ttm) as well as various
1633 * gtt/vram related fields.
1634 *
1635 * This initializes all of the memory space pools that the TTM layer
1636 * will need such as the GTT space (system memory mapped to the device),
1637 * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
1638 * can be mapped per VMID.
1639 */
1640int amdgpu_ttm_init(struct amdgpu_device *adev)
1641{
1642	uint64_t gtt_size;
1643	int r;
1644	u64 vis_vram_limit;
1645
1646	mutex_init(&adev->mman.gtt_window_lock);
1647
1648	/* No others user of address space so set it to 0 */
1649	r = ttm_device_init(&adev->mman.bdev, &amdgpu_bo_driver, adev->dev,
1650			       adev_to_drm(adev)->anon_inode->i_mapping,
1651			       adev_to_drm(adev)->vma_offset_manager,
1652			       adev->need_swiotlb,
1653			       dma_addressing_limited(adev->dev));
1654	if (r) {
1655		DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
1656		return r;
1657	}
 
 
 
 
 
 
1658	adev->mman.initialized = true;
1659
1660	/* Initialize VRAM pool with all of VRAM divided into pages */
1661	r = amdgpu_vram_mgr_init(adev);
1662	if (r) {
1663		DRM_ERROR("Failed initializing VRAM heap.\n");
1664		return r;
1665	}
1666
1667	/* Reduce size of CPU-visible VRAM if requested */
1668	vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
1669	if (amdgpu_vis_vram_limit > 0 &&
1670	    vis_vram_limit <= adev->gmc.visible_vram_size)
1671		adev->gmc.visible_vram_size = vis_vram_limit;
1672
1673	/* Change the size here instead of the init above so only lpfn is affected */
1674	amdgpu_ttm_set_buffer_funcs_status(adev, false);
1675#ifdef CONFIG_64BIT
1676#ifdef CONFIG_X86
1677	if (adev->gmc.xgmi.connected_to_cpu)
1678		adev->mman.aper_base_kaddr = ioremap_cache(adev->gmc.aper_base,
1679				adev->gmc.visible_vram_size);
1680
 
 
 
1681	else
1682#endif
1683		adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
1684				adev->gmc.visible_vram_size);
1685#endif
1686
1687	/*
1688	 *The reserved vram for firmware must be pinned to the specified
1689	 *place on the VRAM, so reserve it early.
1690	 */
1691	r = amdgpu_ttm_fw_reserve_vram_init(adev);
1692	if (r) {
 
 
 
 
 
 
 
 
1693		return r;
1694	}
1695
1696	/*
1697	 * only NAVI10 and onwards ASIC support for IP discovery.
1698	 * If IP discovery enabled, a block of memory should be
1699	 * reserved for IP discovey.
1700	 */
1701	if (adev->mman.discovery_bin) {
1702		r = amdgpu_ttm_reserve_tmr(adev);
1703		if (r)
1704			return r;
1705	}
1706
1707	/* allocate memory as required for VGA
1708	 * This is used for VGA emulation and pre-OS scanout buffers to
1709	 * avoid display artifacts while transitioning between pre-OS
1710	 * and driver.  */
1711	r = amdgpu_bo_create_kernel_at(adev, 0, adev->mman.stolen_vga_size,
1712				       AMDGPU_GEM_DOMAIN_VRAM,
1713				       &adev->mman.stolen_vga_memory,
1714				       NULL);
1715	if (r)
1716		return r;
1717	r = amdgpu_bo_create_kernel_at(adev, adev->mman.stolen_vga_size,
1718				       adev->mman.stolen_extended_size,
1719				       AMDGPU_GEM_DOMAIN_VRAM,
1720				       &adev->mman.stolen_extended_memory,
1721				       NULL);
1722	if (r)
1723		return r;
1724	r = amdgpu_bo_create_kernel_at(adev, adev->mman.stolen_reserved_offset,
1725				       adev->mman.stolen_reserved_size,
1726				       AMDGPU_GEM_DOMAIN_VRAM,
1727				       &adev->mman.stolen_reserved_memory,
1728				       NULL);
1729	if (r)
1730		return r;
 
 
 
 
 
 
 
1731
1732	DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1733		 (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
1734
1735	/* Compute GTT size, either bsaed on 3/4th the size of RAM size
1736	 * or whatever the user passed on module init */
1737	if (amdgpu_gtt_size == -1) {
1738		struct sysinfo si;
1739
1740		si_meminfo(&si);
1741		gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
1742			       adev->gmc.mc_vram_size),
1743			       ((uint64_t)si.totalram * si.mem_unit * 3/4));
1744	}
1745	else
1746		gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1747
1748	/* Initialize GTT memory pool */
1749	r = amdgpu_gtt_mgr_init(adev, gtt_size);
1750	if (r) {
1751		DRM_ERROR("Failed initializing GTT heap.\n");
1752		return r;
1753	}
1754	DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1755		 (unsigned)(gtt_size / (1024 * 1024)));
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1756
1757	/* Initialize preemptible memory pool */
1758	r = amdgpu_preempt_mgr_init(adev);
1759	if (r) {
1760		DRM_ERROR("Failed initializing PREEMPT heap.\n");
1761		return r;
1762	}
1763
1764	/* Initialize various on-chip memory pools */
1765	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GDS, adev->gds.gds_size);
1766	if (r) {
1767		DRM_ERROR("Failed initializing GDS heap.\n");
1768		return r;
1769	}
1770
1771	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GWS, adev->gds.gws_size);
1772	if (r) {
1773		DRM_ERROR("Failed initializing gws heap.\n");
1774		return r;
1775	}
1776
1777	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_OA, adev->gds.oa_size);
1778	if (r) {
1779		DRM_ERROR("Failed initializing oa heap.\n");
1780		return r;
1781	}
 
 
 
 
 
1782
1783	return 0;
1784}
1785
1786/*
1787 * amdgpu_ttm_fini - De-initialize the TTM memory pools
1788 */
1789void amdgpu_ttm_fini(struct amdgpu_device *adev)
1790{
 
 
1791	if (!adev->mman.initialized)
1792		return;
1793
 
 
1794	amdgpu_ttm_training_reserve_vram_fini(adev);
1795	/* return the stolen vga memory back to VRAM */
1796	amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
1797	amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
1798	/* return the IP Discovery TMR memory back to VRAM */
1799	amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1800	if (adev->mman.stolen_reserved_size)
1801		amdgpu_bo_free_kernel(&adev->mman.stolen_reserved_memory,
1802				      NULL, NULL);
 
 
 
 
 
1803	amdgpu_ttm_fw_reserve_vram_fini(adev);
 
 
 
 
 
 
 
 
 
 
1804
1805	amdgpu_vram_mgr_fini(adev);
1806	amdgpu_gtt_mgr_fini(adev);
1807	amdgpu_preempt_mgr_fini(adev);
1808	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GDS);
1809	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GWS);
1810	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_OA);
1811	ttm_device_fini(&adev->mman.bdev);
1812	adev->mman.initialized = false;
1813	DRM_INFO("amdgpu: ttm finalized\n");
1814}
1815
1816/**
1817 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
1818 *
1819 * @adev: amdgpu_device pointer
1820 * @enable: true when we can use buffer functions.
1821 *
1822 * Enable/disable use of buffer functions during suspend/resume. This should
1823 * only be called at bootup or when userspace isn't running.
1824 */
1825void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
1826{
1827	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
1828	uint64_t size;
1829	int r;
1830
1831	if (!adev->mman.initialized || amdgpu_in_reset(adev) ||
1832	    adev->mman.buffer_funcs_enabled == enable)
1833		return;
1834
1835	if (enable) {
1836		struct amdgpu_ring *ring;
1837		struct drm_gpu_scheduler *sched;
1838
1839		ring = adev->mman.buffer_funcs_ring;
1840		sched = &ring->sched;
1841		r = drm_sched_entity_init(&adev->mman.entity,
1842					  DRM_SCHED_PRIORITY_KERNEL, &sched,
1843					  1, NULL);
1844		if (r) {
1845			DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
1846				  r);
1847			return;
1848		}
 
 
 
 
 
 
 
 
 
1849	} else {
1850		drm_sched_entity_destroy(&adev->mman.entity);
 
1851		dma_fence_put(man->move);
1852		man->move = NULL;
1853	}
1854
1855	/* this just adjusts TTM size idea, which sets lpfn to the correct value */
1856	if (enable)
1857		size = adev->gmc.real_vram_size;
1858	else
1859		size = adev->gmc.visible_vram_size;
1860	man->size = size >> PAGE_SHIFT;
1861	adev->mman.buffer_funcs_enabled = enable;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1862}
1863
1864int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
1865		       uint64_t dst_offset, uint32_t byte_count,
1866		       struct dma_resv *resv,
1867		       struct dma_fence **fence, bool direct_submit,
1868		       bool vm_needs_flush, bool tmz)
1869{
1870	enum amdgpu_ib_pool_type pool = direct_submit ? AMDGPU_IB_POOL_DIRECT :
1871		AMDGPU_IB_POOL_DELAYED;
1872	struct amdgpu_device *adev = ring->adev;
 
1873	struct amdgpu_job *job;
1874
1875	uint32_t max_bytes;
1876	unsigned num_loops, num_dw;
1877	unsigned i;
1878	int r;
1879
1880	if (direct_submit && !ring->sched.ready) {
1881		DRM_ERROR("Trying to move memory with ring turned off.\n");
1882		return -EINVAL;
1883	}
1884
1885	max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
1886	num_loops = DIV_ROUND_UP(byte_count, max_bytes);
1887	num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->copy_num_dw, 8);
1888
1889	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, pool, &job);
1890	if (r)
1891		return r;
1892
1893	if (vm_needs_flush) {
1894		job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gmc.pdb0_bo ?
1895					adev->gmc.pdb0_bo : adev->gart.bo);
1896		job->vm_needs_flush = true;
1897	}
1898	if (resv) {
1899		r = amdgpu_sync_resv(adev, &job->sync, resv,
1900				     AMDGPU_SYNC_ALWAYS,
1901				     AMDGPU_FENCE_OWNER_UNDEFINED);
1902		if (r) {
1903			DRM_ERROR("sync failed (%d).\n", r);
1904			goto error_free;
1905		}
1906	}
1907
1908	for (i = 0; i < num_loops; i++) {
1909		uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1910
1911		amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1912					dst_offset, cur_size_in_bytes, tmz);
1913
1914		src_offset += cur_size_in_bytes;
1915		dst_offset += cur_size_in_bytes;
1916		byte_count -= cur_size_in_bytes;
1917	}
1918
1919	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1920	WARN_ON(job->ibs[0].length_dw > num_dw);
1921	if (direct_submit)
1922		r = amdgpu_job_submit_direct(job, ring, fence);
1923	else
1924		r = amdgpu_job_submit(job, &adev->mman.entity,
1925				      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1926	if (r)
1927		goto error_free;
1928
1929	return r;
1930
1931error_free:
1932	amdgpu_job_free(job);
1933	DRM_ERROR("Error scheduling IBs (%d)\n", r);
1934	return r;
1935}
1936
1937int amdgpu_fill_buffer(struct amdgpu_bo *bo,
1938		       uint32_t src_data,
1939		       struct dma_resv *resv,
1940		       struct dma_fence **fence)
 
1941{
1942	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1943	uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
1944	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
1945
1946	struct amdgpu_res_cursor cursor;
1947	unsigned int num_loops, num_dw;
1948	uint64_t num_bytes;
1949
1950	struct amdgpu_job *job;
 
 
1951	int r;
1952
1953	if (!adev->mman.buffer_funcs_enabled) {
1954		DRM_ERROR("Trying to clear memory with ring turned off.\n");
1955		return -EINVAL;
1956	}
1957
1958	if (bo->tbo.resource->mem_type == AMDGPU_PL_PREEMPT) {
1959		DRM_ERROR("Trying to clear preemptible memory.\n");
1960		return -EINVAL;
1961	}
1962
1963	if (bo->tbo.resource->mem_type == TTM_PL_TT) {
1964		r = amdgpu_ttm_alloc_gart(&bo->tbo);
1965		if (r)
1966			return r;
1967	}
1968
1969	num_bytes = bo->tbo.resource->num_pages << PAGE_SHIFT;
1970	num_loops = 0;
1971
1972	amdgpu_res_first(bo->tbo.resource, 0, num_bytes, &cursor);
1973	while (cursor.remaining) {
1974		num_loops += DIV_ROUND_UP_ULL(cursor.size, max_bytes);
1975		amdgpu_res_next(&cursor, cursor.size);
1976	}
1977	num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
1978
1979	/* for IB padding */
1980	num_dw += 64;
1981
1982	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, AMDGPU_IB_POOL_DELAYED,
1983				     &job);
1984	if (r)
1985		return r;
1986
1987	if (resv) {
1988		r = amdgpu_sync_resv(adev, &job->sync, resv,
1989				     AMDGPU_SYNC_ALWAYS,
1990				     AMDGPU_FENCE_OWNER_UNDEFINED);
1991		if (r) {
1992			DRM_ERROR("sync failed (%d).\n", r);
1993			goto error_free;
1994		}
1995	}
1996
1997	amdgpu_res_first(bo->tbo.resource, 0, num_bytes, &cursor);
1998	while (cursor.remaining) {
1999		uint32_t cur_size = min_t(uint64_t, cursor.size, max_bytes);
2000		uint64_t dst_addr = cursor.start;
2001
2002		dst_addr += amdgpu_ttm_domain_start(adev,
2003						    bo->tbo.resource->mem_type);
2004		amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data, dst_addr,
2005					cur_size);
2006
2007		amdgpu_res_next(&cursor, cur_size);
 
2008	}
2009
2010	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
2011	WARN_ON(job->ibs[0].length_dw > num_dw);
2012	r = amdgpu_job_submit(job, &adev->mman.entity,
2013			      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2014	if (r)
2015		goto error_free;
2016
2017	return 0;
2018
2019error_free:
2020	amdgpu_job_free(job);
2021	return r;
2022}
2023
2024#if defined(CONFIG_DEBUG_FS)
 
 
 
 
 
 
 
 
 
 
2025
2026static int amdgpu_mm_vram_table_show(struct seq_file *m, void *unused)
2027{
2028	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
2029	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
2030							    TTM_PL_VRAM);
2031	struct drm_printer p = drm_seq_file_printer(m);
2032
2033	man->func->debug(man, &p);
2034	return 0;
2035}
2036
2037static int amdgpu_ttm_page_pool_show(struct seq_file *m, void *unused)
2038{
2039	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
 
2040
2041	return ttm_pool_debugfs(&adev->mman.bdev.pool, m);
2042}
2043
2044static int amdgpu_mm_tt_table_show(struct seq_file *m, void *unused)
2045{
2046	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
2047	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
2048							    TTM_PL_TT);
2049	struct drm_printer p = drm_seq_file_printer(m);
2050
2051	man->func->debug(man, &p);
2052	return 0;
2053}
 
2054
2055static int amdgpu_mm_gds_table_show(struct seq_file *m, void *unused)
2056{
2057	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
2058	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
2059							    AMDGPU_PL_GDS);
2060	struct drm_printer p = drm_seq_file_printer(m);
2061
2062	man->func->debug(man, &p);
2063	return 0;
 
 
 
 
 
 
2064}
2065
2066static int amdgpu_mm_gws_table_show(struct seq_file *m, void *unused)
 
 
 
 
 
 
 
 
 
 
2067{
2068	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
2069	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
2070							    AMDGPU_PL_GWS);
2071	struct drm_printer p = drm_seq_file_printer(m);
 
 
 
 
 
 
 
 
 
 
2072
2073	man->func->debug(man, &p);
2074	return 0;
2075}
2076
2077static int amdgpu_mm_oa_table_show(struct seq_file *m, void *unused)
 
 
2078{
2079	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
2080	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
2081							    AMDGPU_PL_OA);
2082	struct drm_printer p = drm_seq_file_printer(m);
2083
2084	man->func->debug(man, &p);
2085	return 0;
2086}
2087
2088DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_vram_table);
2089DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_tt_table);
2090DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_gds_table);
2091DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_gws_table);
2092DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_oa_table);
2093DEFINE_SHOW_ATTRIBUTE(amdgpu_ttm_page_pool);
2094
2095/*
2096 * amdgpu_ttm_vram_read - Linear read access to VRAM
2097 *
2098 * Accesses VRAM via MMIO for debugging purposes.
2099 */
2100static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
2101				    size_t size, loff_t *pos)
2102{
2103	struct amdgpu_device *adev = file_inode(f)->i_private;
2104	ssize_t result = 0;
2105
2106	if (size & 0x3 || *pos & 0x3)
2107		return -EINVAL;
2108
2109	if (*pos >= adev->gmc.mc_vram_size)
2110		return -ENXIO;
2111
2112	size = min(size, (size_t)(adev->gmc.mc_vram_size - *pos));
2113	while (size) {
2114		size_t bytes = min(size, AMDGPU_TTM_VRAM_MAX_DW_READ * 4);
2115		uint32_t value[AMDGPU_TTM_VRAM_MAX_DW_READ];
2116
2117		amdgpu_device_vram_access(adev, *pos, value, bytes, false);
2118		if (copy_to_user(buf, value, bytes))
2119			return -EFAULT;
2120
2121		result += bytes;
2122		buf += bytes;
2123		*pos += bytes;
2124		size -= bytes;
2125	}
2126
2127	return result;
2128}
2129
2130/*
2131 * amdgpu_ttm_vram_write - Linear write access to VRAM
2132 *
2133 * Accesses VRAM via MMIO for debugging purposes.
2134 */
2135static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
2136				    size_t size, loff_t *pos)
2137{
2138	struct amdgpu_device *adev = file_inode(f)->i_private;
2139	ssize_t result = 0;
2140	int r;
2141
2142	if (size & 0x3 || *pos & 0x3)
2143		return -EINVAL;
2144
2145	if (*pos >= adev->gmc.mc_vram_size)
2146		return -ENXIO;
2147
2148	while (size) {
2149		unsigned long flags;
2150		uint32_t value;
2151
2152		if (*pos >= adev->gmc.mc_vram_size)
2153			return result;
2154
2155		r = get_user(value, (uint32_t *)buf);
2156		if (r)
2157			return r;
2158
2159		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
2160		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
2161		WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
2162		WREG32_NO_KIQ(mmMM_DATA, value);
2163		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
2164
2165		result += 4;
2166		buf += 4;
2167		*pos += 4;
2168		size -= 4;
2169	}
2170
2171	return result;
2172}
2173
2174static const struct file_operations amdgpu_ttm_vram_fops = {
2175	.owner = THIS_MODULE,
2176	.read = amdgpu_ttm_vram_read,
2177	.write = amdgpu_ttm_vram_write,
2178	.llseek = default_llseek,
2179};
2180
2181/*
2182 * amdgpu_iomem_read - Virtual read access to GPU mapped memory
2183 *
2184 * This function is used to read memory that has been mapped to the
2185 * GPU and the known addresses are not physical addresses but instead
2186 * bus addresses (e.g., what you'd put in an IB or ring buffer).
2187 */
2188static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
2189				 size_t size, loff_t *pos)
2190{
2191	struct amdgpu_device *adev = file_inode(f)->i_private;
2192	struct iommu_domain *dom;
2193	ssize_t result = 0;
2194	int r;
2195
2196	/* retrieve the IOMMU domain if any for this device */
2197	dom = iommu_get_domain_for_dev(adev->dev);
2198
2199	while (size) {
2200		phys_addr_t addr = *pos & PAGE_MASK;
2201		loff_t off = *pos & ~PAGE_MASK;
2202		size_t bytes = PAGE_SIZE - off;
2203		unsigned long pfn;
2204		struct page *p;
2205		void *ptr;
2206
2207		bytes = bytes < size ? bytes : size;
2208
2209		/* Translate the bus address to a physical address.  If
2210		 * the domain is NULL it means there is no IOMMU active
2211		 * and the address translation is the identity
2212		 */
2213		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
2214
2215		pfn = addr >> PAGE_SHIFT;
2216		if (!pfn_valid(pfn))
2217			return -EPERM;
2218
2219		p = pfn_to_page(pfn);
2220		if (p->mapping != adev->mman.bdev.dev_mapping)
2221			return -EPERM;
2222
2223		ptr = kmap(p);
2224		r = copy_to_user(buf, ptr + off, bytes);
2225		kunmap(p);
2226		if (r)
2227			return -EFAULT;
2228
2229		size -= bytes;
2230		*pos += bytes;
2231		result += bytes;
2232	}
2233
2234	return result;
2235}
2236
2237/*
2238 * amdgpu_iomem_write - Virtual write access to GPU mapped memory
2239 *
2240 * This function is used to write memory that has been mapped to the
2241 * GPU and the known addresses are not physical addresses but instead
2242 * bus addresses (e.g., what you'd put in an IB or ring buffer).
2243 */
2244static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
2245				 size_t size, loff_t *pos)
2246{
2247	struct amdgpu_device *adev = file_inode(f)->i_private;
2248	struct iommu_domain *dom;
2249	ssize_t result = 0;
2250	int r;
2251
2252	dom = iommu_get_domain_for_dev(adev->dev);
2253
2254	while (size) {
2255		phys_addr_t addr = *pos & PAGE_MASK;
2256		loff_t off = *pos & ~PAGE_MASK;
2257		size_t bytes = PAGE_SIZE - off;
2258		unsigned long pfn;
2259		struct page *p;
2260		void *ptr;
2261
2262		bytes = bytes < size ? bytes : size;
2263
2264		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
2265
2266		pfn = addr >> PAGE_SHIFT;
2267		if (!pfn_valid(pfn))
2268			return -EPERM;
2269
2270		p = pfn_to_page(pfn);
2271		if (p->mapping != adev->mman.bdev.dev_mapping)
2272			return -EPERM;
2273
2274		ptr = kmap(p);
2275		r = copy_from_user(ptr + off, buf, bytes);
2276		kunmap(p);
2277		if (r)
2278			return -EFAULT;
2279
2280		size -= bytes;
2281		*pos += bytes;
2282		result += bytes;
2283	}
2284
2285	return result;
2286}
2287
2288static const struct file_operations amdgpu_ttm_iomem_fops = {
2289	.owner = THIS_MODULE,
2290	.read = amdgpu_iomem_read,
2291	.write = amdgpu_iomem_write,
2292	.llseek = default_llseek
2293};
2294
2295#endif
2296
2297void amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
2298{
2299#if defined(CONFIG_DEBUG_FS)
2300	struct drm_minor *minor = adev_to_drm(adev)->primary;
2301	struct dentry *root = minor->debugfs_root;
2302
2303	debugfs_create_file_size("amdgpu_vram", 0444, root, adev,
2304				 &amdgpu_ttm_vram_fops, adev->gmc.mc_vram_size);
2305	debugfs_create_file("amdgpu_iomem", 0444, root, adev,
2306			    &amdgpu_ttm_iomem_fops);
2307	debugfs_create_file("amdgpu_vram_mm", 0444, root, adev,
2308			    &amdgpu_mm_vram_table_fops);
2309	debugfs_create_file("amdgpu_gtt_mm", 0444, root, adev,
2310			    &amdgpu_mm_tt_table_fops);
2311	debugfs_create_file("amdgpu_gds_mm", 0444, root, adev,
2312			    &amdgpu_mm_gds_table_fops);
2313	debugfs_create_file("amdgpu_gws_mm", 0444, root, adev,
2314			    &amdgpu_mm_gws_table_fops);
2315	debugfs_create_file("amdgpu_oa_mm", 0444, root, adev,
2316			    &amdgpu_mm_oa_table_fops);
2317	debugfs_create_file("ttm_page_pool", 0444, root, adev,
2318			    &amdgpu_ttm_page_pool_fops);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2319#endif
2320}