Linux Audio

Check our new training course

Loading...
v6.8
   1/* SPDX-License-Identifier: GPL-2.0 */
   2
   3/*
   4 * xHCI host controller driver
   5 *
   6 * Copyright (C) 2008 Intel Corp.
   7 *
   8 * Author: Sarah Sharp
   9 * Some code borrowed from the Linux EHCI driver.
  10 */
  11
  12#ifndef __LINUX_XHCI_HCD_H
  13#define __LINUX_XHCI_HCD_H
  14
  15#include <linux/usb.h>
  16#include <linux/timer.h>
  17#include <linux/kernel.h>
  18#include <linux/usb/hcd.h>
  19#include <linux/io-64-nonatomic-lo-hi.h>
  20
  21/* Code sharing between pci-quirks and xhci hcd */
  22#include	"xhci-ext-caps.h"
  23#include "pci-quirks.h"
  24
  25/* max buffer size for trace and debug messages */
  26#define XHCI_MSG_MAX		500
  27
  28/* xHCI PCI Configuration Registers */
  29#define XHCI_SBRN_OFFSET	(0x60)
  30
  31/* Max number of USB devices for any host controller - limit in section 6.1 */
  32#define MAX_HC_SLOTS		256
  33/* Section 5.3.3 - MaxPorts */
  34#define MAX_HC_PORTS		127
  35
  36/*
  37 * xHCI register interface.
  38 * This corresponds to the eXtensible Host Controller Interface (xHCI)
  39 * Revision 0.95 specification
  40 */
  41
  42/**
  43 * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
  44 * @hc_capbase:		length of the capabilities register and HC version number
  45 * @hcs_params1:	HCSPARAMS1 - Structural Parameters 1
  46 * @hcs_params2:	HCSPARAMS2 - Structural Parameters 2
  47 * @hcs_params3:	HCSPARAMS3 - Structural Parameters 3
  48 * @hcc_params:		HCCPARAMS - Capability Parameters
  49 * @db_off:		DBOFF - Doorbell array offset
  50 * @run_regs_off:	RTSOFF - Runtime register space offset
  51 * @hcc_params2:	HCCPARAMS2 Capability Parameters 2, xhci 1.1 only
  52 */
  53struct xhci_cap_regs {
  54	__le32	hc_capbase;
  55	__le32	hcs_params1;
  56	__le32	hcs_params2;
  57	__le32	hcs_params3;
  58	__le32	hcc_params;
  59	__le32	db_off;
  60	__le32	run_regs_off;
  61	__le32	hcc_params2; /* xhci 1.1 */
  62	/* Reserved up to (CAPLENGTH - 0x1C) */
  63};
  64
  65/* hc_capbase bitmasks */
  66/* bits 7:0 - how long is the Capabilities register */
  67#define HC_LENGTH(p)		XHCI_HC_LENGTH(p)
  68/* bits 31:16	*/
  69#define HC_VERSION(p)		(((p) >> 16) & 0xffff)
  70
  71/* HCSPARAMS1 - hcs_params1 - bitmasks */
  72/* bits 0:7, Max Device Slots */
  73#define HCS_MAX_SLOTS(p)	(((p) >> 0) & 0xff)
  74#define HCS_SLOTS_MASK		0xff
  75/* bits 8:18, Max Interrupters */
  76#define HCS_MAX_INTRS(p)	(((p) >> 8) & 0x7ff)
  77/* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
  78#define HCS_MAX_PORTS(p)	(((p) >> 24) & 0x7f)
  79
  80/* HCSPARAMS2 - hcs_params2 - bitmasks */
  81/* bits 0:3, frames or uframes that SW needs to queue transactions
  82 * ahead of the HW to meet periodic deadlines */
  83#define HCS_IST(p)		(((p) >> 0) & 0xf)
  84/* bits 4:7, max number of Event Ring segments */
  85#define HCS_ERST_MAX(p)		(((p) >> 4) & 0xf)
  86/* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
  87/* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
  88/* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
  89#define HCS_MAX_SCRATCHPAD(p)   ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
  90
  91/* HCSPARAMS3 - hcs_params3 - bitmasks */
  92/* bits 0:7, Max U1 to U0 latency for the roothub ports */
  93#define HCS_U1_LATENCY(p)	(((p) >> 0) & 0xff)
  94/* bits 16:31, Max U2 to U0 latency for the roothub ports */
  95#define HCS_U2_LATENCY(p)	(((p) >> 16) & 0xffff)
  96
  97/* HCCPARAMS - hcc_params - bitmasks */
  98/* true: HC can use 64-bit address pointers */
  99#define HCC_64BIT_ADDR(p)	((p) & (1 << 0))
 100/* true: HC can do bandwidth negotiation */
 101#define HCC_BANDWIDTH_NEG(p)	((p) & (1 << 1))
 102/* true: HC uses 64-byte Device Context structures
 103 * FIXME 64-byte context structures aren't supported yet.
 104 */
 105#define HCC_64BYTE_CONTEXT(p)	((p) & (1 << 2))
 106/* true: HC has port power switches */
 107#define HCC_PPC(p)		((p) & (1 << 3))
 108/* true: HC has port indicators */
 109#define HCS_INDICATOR(p)	((p) & (1 << 4))
 110/* true: HC has Light HC Reset Capability */
 111#define HCC_LIGHT_RESET(p)	((p) & (1 << 5))
 112/* true: HC supports latency tolerance messaging */
 113#define HCC_LTC(p)		((p) & (1 << 6))
 114/* true: no secondary Stream ID Support */
 115#define HCC_NSS(p)		((p) & (1 << 7))
 116/* true: HC supports Stopped - Short Packet */
 117#define HCC_SPC(p)		((p) & (1 << 9))
 118/* true: HC has Contiguous Frame ID Capability */
 119#define HCC_CFC(p)		((p) & (1 << 11))
 120/* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
 121#define HCC_MAX_PSA(p)		(1 << ((((p) >> 12) & 0xf) + 1))
 122/* Extended Capabilities pointer from PCI base - section 5.3.6 */
 123#define HCC_EXT_CAPS(p)		XHCI_HCC_EXT_CAPS(p)
 124
 125#define CTX_SIZE(_hcc)		(HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
 126
 127/* db_off bitmask - bits 0:1 reserved */
 128#define	DBOFF_MASK	(~0x3)
 129
 130/* run_regs_off bitmask - bits 0:4 reserved */
 131#define	RTSOFF_MASK	(~0x1f)
 132
 133/* HCCPARAMS2 - hcc_params2 - bitmasks */
 134/* true: HC supports U3 entry Capability */
 135#define	HCC2_U3C(p)		((p) & (1 << 0))
 136/* true: HC supports Configure endpoint command Max exit latency too large */
 137#define	HCC2_CMC(p)		((p) & (1 << 1))
 138/* true: HC supports Force Save context Capability */
 139#define	HCC2_FSC(p)		((p) & (1 << 2))
 140/* true: HC supports Compliance Transition Capability */
 141#define	HCC2_CTC(p)		((p) & (1 << 3))
 142/* true: HC support Large ESIT payload Capability > 48k */
 143#define	HCC2_LEC(p)		((p) & (1 << 4))
 144/* true: HC support Configuration Information Capability */
 145#define	HCC2_CIC(p)		((p) & (1 << 5))
 146/* true: HC support Extended TBC Capability, Isoc burst count > 65535 */
 147#define	HCC2_ETC(p)		((p) & (1 << 6))
 148
 149/* Number of registers per port */
 150#define	NUM_PORT_REGS	4
 151
 152#define PORTSC		0
 153#define PORTPMSC	1
 154#define PORTLI		2
 155#define PORTHLPMC	3
 156
 157/**
 158 * struct xhci_op_regs - xHCI Host Controller Operational Registers.
 159 * @command:		USBCMD - xHC command register
 160 * @status:		USBSTS - xHC status register
 161 * @page_size:		This indicates the page size that the host controller
 162 * 			supports.  If bit n is set, the HC supports a page size
 163 * 			of 2^(n+12), up to a 128MB page size.
 164 * 			4K is the minimum page size.
 165 * @cmd_ring:		CRP - 64-bit Command Ring Pointer
 166 * @dcbaa_ptr:		DCBAAP - 64-bit Device Context Base Address Array Pointer
 167 * @config_reg:		CONFIG - Configure Register
 168 * @port_status_base:	PORTSCn - base address for Port Status and Control
 169 * 			Each port has a Port Status and Control register,
 170 * 			followed by a Port Power Management Status and Control
 171 * 			register, a Port Link Info register, and a reserved
 172 * 			register.
 173 * @port_power_base:	PORTPMSCn - base address for
 174 * 			Port Power Management Status and Control
 175 * @port_link_base:	PORTLIn - base address for Port Link Info (current
 176 * 			Link PM state and control) for USB 2.1 and USB 3.0
 177 * 			devices.
 178 */
 179struct xhci_op_regs {
 180	__le32	command;
 181	__le32	status;
 182	__le32	page_size;
 183	__le32	reserved1;
 184	__le32	reserved2;
 185	__le32	dev_notification;
 186	__le64	cmd_ring;
 187	/* rsvd: offset 0x20-2F */
 188	__le32	reserved3[4];
 189	__le64	dcbaa_ptr;
 190	__le32	config_reg;
 191	/* rsvd: offset 0x3C-3FF */
 192	__le32	reserved4[241];
 193	/* port 1 registers, which serve as a base address for other ports */
 194	__le32	port_status_base;
 195	__le32	port_power_base;
 196	__le32	port_link_base;
 197	__le32	reserved5;
 198	/* registers for ports 2-255 */
 199	__le32	reserved6[NUM_PORT_REGS*254];
 200};
 201
 202/* USBCMD - USB command - command bitmasks */
 203/* start/stop HC execution - do not write unless HC is halted*/
 204#define CMD_RUN		XHCI_CMD_RUN
 205/* Reset HC - resets internal HC state machine and all registers (except
 206 * PCI config regs).  HC does NOT drive a USB reset on the downstream ports.
 207 * The xHCI driver must reinitialize the xHC after setting this bit.
 208 */
 209#define CMD_RESET	(1 << 1)
 210/* Event Interrupt Enable - a '1' allows interrupts from the host controller */
 211#define CMD_EIE		XHCI_CMD_EIE
 212/* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
 213#define CMD_HSEIE	XHCI_CMD_HSEIE
 214/* bits 4:6 are reserved (and should be preserved on writes). */
 215/* light reset (port status stays unchanged) - reset completed when this is 0 */
 216#define CMD_LRESET	(1 << 7)
 217/* host controller save/restore state. */
 218#define CMD_CSS		(1 << 8)
 219#define CMD_CRS		(1 << 9)
 220/* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
 221#define CMD_EWE		XHCI_CMD_EWE
 222/* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
 223 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
 224 * '0' means the xHC can power it off if all ports are in the disconnect,
 225 * disabled, or powered-off state.
 226 */
 227#define CMD_PM_INDEX	(1 << 11)
 228/* bit 14 Extended TBC Enable, changes Isoc TRB fields to support larger TBC */
 229#define CMD_ETE		(1 << 14)
 230/* bits 15:31 are reserved (and should be preserved on writes). */
 231
 232#define XHCI_RESET_LONG_USEC		(10 * 1000 * 1000)
 233#define XHCI_RESET_SHORT_USEC		(250 * 1000)
 234
 235/* IMAN - Interrupt Management Register */
 236#define IMAN_IE		(1 << 1)
 237#define IMAN_IP		(1 << 0)
 238
 239/* USBSTS - USB status - status bitmasks */
 240/* HC not running - set to 1 when run/stop bit is cleared. */
 241#define STS_HALT	XHCI_STS_HALT
 242/* serious error, e.g. PCI parity error.  The HC will clear the run/stop bit. */
 243#define STS_FATAL	(1 << 2)
 244/* event interrupt - clear this prior to clearing any IP flags in IR set*/
 245#define STS_EINT	(1 << 3)
 246/* port change detect */
 247#define STS_PORT	(1 << 4)
 248/* bits 5:7 reserved and zeroed */
 249/* save state status - '1' means xHC is saving state */
 250#define STS_SAVE	(1 << 8)
 251/* restore state status - '1' means xHC is restoring state */
 252#define STS_RESTORE	(1 << 9)
 253/* true: save or restore error */
 254#define STS_SRE		(1 << 10)
 255/* true: Controller Not Ready to accept doorbell or op reg writes after reset */
 256#define STS_CNR		XHCI_STS_CNR
 257/* true: internal Host Controller Error - SW needs to reset and reinitialize */
 258#define STS_HCE		(1 << 12)
 259/* bits 13:31 reserved and should be preserved */
 260
 261/*
 262 * DNCTRL - Device Notification Control Register - dev_notification bitmasks
 263 * Generate a device notification event when the HC sees a transaction with a
 264 * notification type that matches a bit set in this bit field.
 265 */
 266#define	DEV_NOTE_MASK		(0xffff)
 267#define ENABLE_DEV_NOTE(x)	(1 << (x))
 268/* Most of the device notification types should only be used for debug.
 269 * SW does need to pay attention to function wake notifications.
 270 */
 271#define	DEV_NOTE_FWAKE		ENABLE_DEV_NOTE(1)
 272
 273/* CRCR - Command Ring Control Register - cmd_ring bitmasks */
 274/* bit 0 is the command ring cycle state */
 275/* stop ring operation after completion of the currently executing command */
 276#define CMD_RING_PAUSE		(1 << 1)
 277/* stop ring immediately - abort the currently executing command */
 278#define CMD_RING_ABORT		(1 << 2)
 279/* true: command ring is running */
 280#define CMD_RING_RUNNING	(1 << 3)
 281/* bits 4:5 reserved and should be preserved */
 282/* Command Ring pointer - bit mask for the lower 32 bits. */
 283#define CMD_RING_RSVD_BITS	(0x3f)
 284
 285/* CONFIG - Configure Register - config_reg bitmasks */
 286/* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
 287#define MAX_DEVS(p)	((p) & 0xff)
 288/* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */
 289#define CONFIG_U3E		(1 << 8)
 290/* bit 9: Configuration Information Enable, xhci 1.1 */
 291#define CONFIG_CIE		(1 << 9)
 292/* bits 10:31 - reserved and should be preserved */
 293
 294/* PORTSC - Port Status and Control Register - port_status_base bitmasks */
 295/* true: device connected */
 296#define PORT_CONNECT	(1 << 0)
 297/* true: port enabled */
 298#define PORT_PE		(1 << 1)
 299/* bit 2 reserved and zeroed */
 300/* true: port has an over-current condition */
 301#define PORT_OC		(1 << 3)
 302/* true: port reset signaling asserted */
 303#define PORT_RESET	(1 << 4)
 304/* Port Link State - bits 5:8
 305 * A read gives the current link PM state of the port,
 306 * a write with Link State Write Strobe set sets the link state.
 307 */
 308#define PORT_PLS_MASK	(0xf << 5)
 309#define XDEV_U0		(0x0 << 5)
 310#define XDEV_U1		(0x1 << 5)
 311#define XDEV_U2		(0x2 << 5)
 312#define XDEV_U3		(0x3 << 5)
 313#define XDEV_DISABLED	(0x4 << 5)
 314#define XDEV_RXDETECT	(0x5 << 5)
 315#define XDEV_INACTIVE	(0x6 << 5)
 316#define XDEV_POLLING	(0x7 << 5)
 317#define XDEV_RECOVERY	(0x8 << 5)
 318#define XDEV_HOT_RESET	(0x9 << 5)
 319#define XDEV_COMP_MODE	(0xa << 5)
 320#define XDEV_TEST_MODE	(0xb << 5)
 321#define XDEV_RESUME	(0xf << 5)
 322
 323/* true: port has power (see HCC_PPC) */
 324#define PORT_POWER	(1 << 9)
 325/* bits 10:13 indicate device speed:
 326 * 0 - undefined speed - port hasn't be initialized by a reset yet
 327 * 1 - full speed
 328 * 2 - low speed
 329 * 3 - high speed
 330 * 4 - super speed
 331 * 5-15 reserved
 332 */
 333#define DEV_SPEED_MASK		(0xf << 10)
 334#define	XDEV_FS			(0x1 << 10)
 335#define	XDEV_LS			(0x2 << 10)
 336#define	XDEV_HS			(0x3 << 10)
 337#define	XDEV_SS			(0x4 << 10)
 338#define	XDEV_SSP		(0x5 << 10)
 339#define DEV_UNDEFSPEED(p)	(((p) & DEV_SPEED_MASK) == (0x0<<10))
 340#define DEV_FULLSPEED(p)	(((p) & DEV_SPEED_MASK) == XDEV_FS)
 341#define DEV_LOWSPEED(p)		(((p) & DEV_SPEED_MASK) == XDEV_LS)
 342#define DEV_HIGHSPEED(p)	(((p) & DEV_SPEED_MASK) == XDEV_HS)
 343#define DEV_SUPERSPEED(p)	(((p) & DEV_SPEED_MASK) == XDEV_SS)
 344#define DEV_SUPERSPEEDPLUS(p)	(((p) & DEV_SPEED_MASK) == XDEV_SSP)
 345#define DEV_SUPERSPEED_ANY(p)	(((p) & DEV_SPEED_MASK) >= XDEV_SS)
 346#define DEV_PORT_SPEED(p)	(((p) >> 10) & 0x0f)
 347
 348/* Bits 20:23 in the Slot Context are the speed for the device */
 349#define	SLOT_SPEED_FS		(XDEV_FS << 10)
 350#define	SLOT_SPEED_LS		(XDEV_LS << 10)
 351#define	SLOT_SPEED_HS		(XDEV_HS << 10)
 352#define	SLOT_SPEED_SS		(XDEV_SS << 10)
 353#define	SLOT_SPEED_SSP		(XDEV_SSP << 10)
 354/* Port Indicator Control */
 355#define PORT_LED_OFF	(0 << 14)
 356#define PORT_LED_AMBER	(1 << 14)
 357#define PORT_LED_GREEN	(2 << 14)
 358#define PORT_LED_MASK	(3 << 14)
 359/* Port Link State Write Strobe - set this when changing link state */
 360#define PORT_LINK_STROBE	(1 << 16)
 361/* true: connect status change */
 362#define PORT_CSC	(1 << 17)
 363/* true: port enable change */
 364#define PORT_PEC	(1 << 18)
 365/* true: warm reset for a USB 3.0 device is done.  A "hot" reset puts the port
 366 * into an enabled state, and the device into the default state.  A "warm" reset
 367 * also resets the link, forcing the device through the link training sequence.
 368 * SW can also look at the Port Reset register to see when warm reset is done.
 369 */
 370#define PORT_WRC	(1 << 19)
 371/* true: over-current change */
 372#define PORT_OCC	(1 << 20)
 373/* true: reset change - 1 to 0 transition of PORT_RESET */
 374#define PORT_RC		(1 << 21)
 375/* port link status change - set on some port link state transitions:
 376 *  Transition				Reason
 377 *  ------------------------------------------------------------------------------
 378 *  - U3 to Resume			Wakeup signaling from a device
 379 *  - Resume to Recovery to U0		USB 3.0 device resume
 380 *  - Resume to U0			USB 2.0 device resume
 381 *  - U3 to Recovery to U0		Software resume of USB 3.0 device complete
 382 *  - U3 to U0				Software resume of USB 2.0 device complete
 383 *  - U2 to U0				L1 resume of USB 2.1 device complete
 384 *  - U0 to U0 (???)			L1 entry rejection by USB 2.1 device
 385 *  - U0 to disabled			L1 entry error with USB 2.1 device
 386 *  - Any state to inactive		Error on USB 3.0 port
 387 */
 388#define PORT_PLC	(1 << 22)
 389/* port configure error change - port failed to configure its link partner */
 390#define PORT_CEC	(1 << 23)
 391#define PORT_CHANGE_MASK	(PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
 392				 PORT_RC | PORT_PLC | PORT_CEC)
 393
 394
 395/* Cold Attach Status - xHC can set this bit to report device attached during
 396 * Sx state. Warm port reset should be perfomed to clear this bit and move port
 397 * to connected state.
 398 */
 399#define PORT_CAS	(1 << 24)
 400/* wake on connect (enable) */
 401#define PORT_WKCONN_E	(1 << 25)
 402/* wake on disconnect (enable) */
 403#define PORT_WKDISC_E	(1 << 26)
 404/* wake on over-current (enable) */
 405#define PORT_WKOC_E	(1 << 27)
 406/* bits 28:29 reserved */
 407/* true: device is non-removable - for USB 3.0 roothub emulation */
 408#define PORT_DEV_REMOVE	(1 << 30)
 409/* Initiate a warm port reset - complete when PORT_WRC is '1' */
 410#define PORT_WR		(1 << 31)
 411
 412/* We mark duplicate entries with -1 */
 413#define DUPLICATE_ENTRY ((u8)(-1))
 414
 415/* Port Power Management Status and Control - port_power_base bitmasks */
 416/* Inactivity timer value for transitions into U1, in microseconds.
 417 * Timeout can be up to 127us.  0xFF means an infinite timeout.
 418 */
 419#define PORT_U1_TIMEOUT(p)	((p) & 0xff)
 420#define PORT_U1_TIMEOUT_MASK	0xff
 421/* Inactivity timer value for transitions into U2 */
 422#define PORT_U2_TIMEOUT(p)	(((p) & 0xff) << 8)
 423#define PORT_U2_TIMEOUT_MASK	(0xff << 8)
 424/* Bits 24:31 for port testing */
 425
 426/* USB2 Protocol PORTSPMSC */
 427#define	PORT_L1S_MASK		7
 428#define	PORT_L1S_SUCCESS	1
 429#define	PORT_RWE		(1 << 3)
 430#define	PORT_HIRD(p)		(((p) & 0xf) << 4)
 431#define	PORT_HIRD_MASK		(0xf << 4)
 432#define	PORT_L1DS_MASK		(0xff << 8)
 433#define	PORT_L1DS(p)		(((p) & 0xff) << 8)
 434#define	PORT_HLE		(1 << 16)
 435#define PORT_TEST_MODE_SHIFT	28
 436
 437/* USB3 Protocol PORTLI  Port Link Information */
 438#define PORT_RX_LANES(p)	(((p) >> 16) & 0xf)
 439#define PORT_TX_LANES(p)	(((p) >> 20) & 0xf)
 440
 441/* USB2 Protocol PORTHLPMC */
 442#define PORT_HIRDM(p)((p) & 3)
 443#define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
 444#define PORT_BESLD(p)(((p) & 0xf) << 10)
 445
 446/* use 512 microseconds as USB2 LPM L1 default timeout. */
 447#define XHCI_L1_TIMEOUT		512
 448
 449/* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
 450 * Safe to use with mixed HIRD and BESL systems (host and device) and is used
 451 * by other operating systems.
 452 *
 453 * XHCI 1.0 errata 8/14/12 Table 13 notes:
 454 * "Software should choose xHC BESL/BESLD field values that do not violate a
 455 * device's resume latency requirements,
 456 * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
 457 * or not program values < '4' if BLC = '0' and a BESL device is attached.
 458 */
 459#define XHCI_DEFAULT_BESL	4
 460
 461/*
 462 * USB3 specification define a 360ms tPollingLFPSTiemout for USB3 ports
 463 * to complete link training. usually link trainig completes much faster
 464 * so check status 10 times with 36ms sleep in places we need to wait for
 465 * polling to complete.
 466 */
 467#define XHCI_PORT_POLLING_LFPS_TIME  36
 468
 469/**
 470 * struct xhci_intr_reg - Interrupt Register Set
 471 * @irq_pending:	IMAN - Interrupt Management Register.  Used to enable
 472 *			interrupts and check for pending interrupts.
 473 * @irq_control:	IMOD - Interrupt Moderation Register.
 474 * 			Used to throttle interrupts.
 475 * @erst_size:		Number of segments in the Event Ring Segment Table (ERST).
 476 * @erst_base:		ERST base address.
 477 * @erst_dequeue:	Event ring dequeue pointer.
 478 *
 479 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
 480 * Ring Segment Table (ERST) associated with it.  The event ring is comprised of
 481 * multiple segments of the same size.  The HC places events on the ring and
 482 * "updates the Cycle bit in the TRBs to indicate to software the current
 483 * position of the Enqueue Pointer." The HCD (Linux) processes those events and
 484 * updates the dequeue pointer.
 485 */
 486struct xhci_intr_reg {
 487	__le32	irq_pending;
 488	__le32	irq_control;
 489	__le32	erst_size;
 490	__le32	rsvd;
 491	__le64	erst_base;
 492	__le64	erst_dequeue;
 493};
 494
 495/* irq_pending bitmasks */
 496#define	ER_IRQ_PENDING(p)	((p) & 0x1)
 497/* bits 2:31 need to be preserved */
 498/* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
 499#define	ER_IRQ_CLEAR(p)		((p) & 0xfffffffe)
 500#define	ER_IRQ_ENABLE(p)	((ER_IRQ_CLEAR(p)) | 0x2)
 501#define	ER_IRQ_DISABLE(p)	((ER_IRQ_CLEAR(p)) & ~(0x2))
 502
 503/* irq_control bitmasks */
 504/* Minimum interval between interrupts (in 250ns intervals).  The interval
 505 * between interrupts will be longer if there are no events on the event ring.
 506 * Default is 4000 (1 ms).
 507 */
 508#define ER_IRQ_INTERVAL_MASK	(0xffff)
 509/* Counter used to count down the time to the next interrupt - HW use only */
 510#define ER_IRQ_COUNTER_MASK	(0xffff << 16)
 511
 512/* erst_size bitmasks */
 513/* Preserve bits 16:31 of erst_size */
 514#define	ERST_SIZE_MASK		(0xffff << 16)
 515
 516/* erst_base bitmasks */
 517#define ERST_BASE_RSVDP		(GENMASK_ULL(5, 0))
 518
 519/* erst_dequeue bitmasks */
 520/* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
 521 * where the current dequeue pointer lies.  This is an optional HW hint.
 522 */
 523#define ERST_DESI_MASK		(0x7)
 524/* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
 525 * a work queue (or delayed service routine)?
 526 */
 527#define ERST_EHB		(1 << 3)
 528#define ERST_PTR_MASK		(GENMASK_ULL(63, 4))
 529
 530/**
 531 * struct xhci_run_regs
 532 * @microframe_index:
 533 * 		MFINDEX - current microframe number
 534 *
 535 * Section 5.5 Host Controller Runtime Registers:
 536 * "Software should read and write these registers using only Dword (32 bit)
 537 * or larger accesses"
 538 */
 539struct xhci_run_regs {
 540	__le32			microframe_index;
 541	__le32			rsvd[7];
 542	struct xhci_intr_reg	ir_set[128];
 543};
 544
 545/**
 546 * struct doorbell_array
 547 *
 548 * Bits  0 -  7: Endpoint target
 549 * Bits  8 - 15: RsvdZ
 550 * Bits 16 - 31: Stream ID
 551 *
 552 * Section 5.6
 553 */
 554struct xhci_doorbell_array {
 555	__le32	doorbell[256];
 556};
 557
 558#define DB_VALUE(ep, stream)	((((ep) + 1) & 0xff) | ((stream) << 16))
 559#define DB_VALUE_HOST		0x00000000
 560
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 561#define PLT_MASK        (0x03 << 6)
 562#define PLT_SYM         (0x00 << 6)
 563#define PLT_ASYM_RX     (0x02 << 6)
 564#define PLT_ASYM_TX     (0x03 << 6)
 565
 566/**
 567 * struct xhci_container_ctx
 568 * @type: Type of context.  Used to calculated offsets to contained contexts.
 569 * @size: Size of the context data
 570 * @bytes: The raw context data given to HW
 571 * @dma: dma address of the bytes
 572 *
 573 * Represents either a Device or Input context.  Holds a pointer to the raw
 574 * memory used for the context (bytes) and dma address of it (dma).
 575 */
 576struct xhci_container_ctx {
 577	unsigned type;
 578#define XHCI_CTX_TYPE_DEVICE  0x1
 579#define XHCI_CTX_TYPE_INPUT   0x2
 580
 581	int size;
 582
 583	u8 *bytes;
 584	dma_addr_t dma;
 585};
 586
 587/**
 588 * struct xhci_slot_ctx
 589 * @dev_info:	Route string, device speed, hub info, and last valid endpoint
 590 * @dev_info2:	Max exit latency for device number, root hub port number
 591 * @tt_info:	tt_info is used to construct split transaction tokens
 592 * @dev_state:	slot state and device address
 593 *
 594 * Slot Context - section 6.2.1.1.  This assumes the HC uses 32-byte context
 595 * structures.  If the HC uses 64-byte contexts, there is an additional 32 bytes
 596 * reserved at the end of the slot context for HC internal use.
 597 */
 598struct xhci_slot_ctx {
 599	__le32	dev_info;
 600	__le32	dev_info2;
 601	__le32	tt_info;
 602	__le32	dev_state;
 603	/* offset 0x10 to 0x1f reserved for HC internal use */
 604	__le32	reserved[4];
 605};
 606
 607/* dev_info bitmasks */
 608/* Route String - 0:19 */
 609#define ROUTE_STRING_MASK	(0xfffff)
 610/* Device speed - values defined by PORTSC Device Speed field - 20:23 */
 611#define DEV_SPEED	(0xf << 20)
 612#define GET_DEV_SPEED(n) (((n) & DEV_SPEED) >> 20)
 613/* bit 24 reserved */
 614/* Is this LS/FS device connected through a HS hub? - bit 25 */
 615#define DEV_MTT		(0x1 << 25)
 616/* Set if the device is a hub - bit 26 */
 617#define DEV_HUB		(0x1 << 26)
 618/* Index of the last valid endpoint context in this device context - 27:31 */
 619#define LAST_CTX_MASK	(0x1f << 27)
 620#define LAST_CTX(p)	((p) << 27)
 621#define LAST_CTX_TO_EP_NUM(p)	(((p) >> 27) - 1)
 622#define SLOT_FLAG	(1 << 0)
 623#define EP0_FLAG	(1 << 1)
 624
 625/* dev_info2 bitmasks */
 626/* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
 627#define MAX_EXIT	(0xffff)
 628/* Root hub port number that is needed to access the USB device */
 629#define ROOT_HUB_PORT(p)	(((p) & 0xff) << 16)
 630#define DEVINFO_TO_ROOT_HUB_PORT(p)	(((p) >> 16) & 0xff)
 631/* Maximum number of ports under a hub device */
 632#define XHCI_MAX_PORTS(p)	(((p) & 0xff) << 24)
 633#define DEVINFO_TO_MAX_PORTS(p)	(((p) & (0xff << 24)) >> 24)
 634
 635/* tt_info bitmasks */
 636/*
 637 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
 638 * The Slot ID of the hub that isolates the high speed signaling from
 639 * this low or full-speed device.  '0' if attached to root hub port.
 640 */
 641#define TT_SLOT		(0xff)
 642/*
 643 * The number of the downstream facing port of the high-speed hub
 644 * '0' if the device is not low or full speed.
 645 */
 646#define TT_PORT		(0xff << 8)
 647#define TT_THINK_TIME(p)	(((p) & 0x3) << 16)
 648#define GET_TT_THINK_TIME(p)	(((p) & (0x3 << 16)) >> 16)
 649
 650/* dev_state bitmasks */
 651/* USB device address - assigned by the HC */
 652#define DEV_ADDR_MASK	(0xff)
 653/* bits 8:26 reserved */
 654/* Slot state */
 655#define SLOT_STATE	(0x1f << 27)
 656#define GET_SLOT_STATE(p)	(((p) & (0x1f << 27)) >> 27)
 657
 658#define SLOT_STATE_DISABLED	0
 659#define SLOT_STATE_ENABLED	SLOT_STATE_DISABLED
 660#define SLOT_STATE_DEFAULT	1
 661#define SLOT_STATE_ADDRESSED	2
 662#define SLOT_STATE_CONFIGURED	3
 663
 664/**
 665 * struct xhci_ep_ctx
 666 * @ep_info:	endpoint state, streams, mult, and interval information.
 667 * @ep_info2:	information on endpoint type, max packet size, max burst size,
 668 * 		error count, and whether the HC will force an event for all
 669 * 		transactions.
 670 * @deq:	64-bit ring dequeue pointer address.  If the endpoint only
 671 * 		defines one stream, this points to the endpoint transfer ring.
 672 * 		Otherwise, it points to a stream context array, which has a
 673 * 		ring pointer for each flow.
 674 * @tx_info:
 675 * 		Average TRB lengths for the endpoint ring and
 676 * 		max payload within an Endpoint Service Interval Time (ESIT).
 677 *
 678 * Endpoint Context - section 6.2.1.2.  This assumes the HC uses 32-byte context
 679 * structures.  If the HC uses 64-byte contexts, there is an additional 32 bytes
 680 * reserved at the end of the endpoint context for HC internal use.
 681 */
 682struct xhci_ep_ctx {
 683	__le32	ep_info;
 684	__le32	ep_info2;
 685	__le64	deq;
 686	__le32	tx_info;
 687	/* offset 0x14 - 0x1f reserved for HC internal use */
 688	__le32	reserved[3];
 689};
 690
 691/* ep_info bitmasks */
 692/*
 693 * Endpoint State - bits 0:2
 694 * 0 - disabled
 695 * 1 - running
 696 * 2 - halted due to halt condition - ok to manipulate endpoint ring
 697 * 3 - stopped
 698 * 4 - TRB error
 699 * 5-7 - reserved
 700 */
 701#define EP_STATE_MASK		(0x7)
 702#define EP_STATE_DISABLED	0
 703#define EP_STATE_RUNNING	1
 704#define EP_STATE_HALTED		2
 705#define EP_STATE_STOPPED	3
 706#define EP_STATE_ERROR		4
 707#define GET_EP_CTX_STATE(ctx)	(le32_to_cpu((ctx)->ep_info) & EP_STATE_MASK)
 708
 709/* Mult - Max number of burtst within an interval, in EP companion desc. */
 710#define EP_MULT(p)		(((p) & 0x3) << 8)
 711#define CTX_TO_EP_MULT(p)	(((p) >> 8) & 0x3)
 712/* bits 10:14 are Max Primary Streams */
 713/* bit 15 is Linear Stream Array */
 714/* Interval - period between requests to an endpoint - 125u increments. */
 715#define EP_INTERVAL(p)			(((p) & 0xff) << 16)
 716#define EP_INTERVAL_TO_UFRAMES(p)	(1 << (((p) >> 16) & 0xff))
 717#define CTX_TO_EP_INTERVAL(p)		(((p) >> 16) & 0xff)
 718#define EP_MAXPSTREAMS_MASK		(0x1f << 10)
 719#define EP_MAXPSTREAMS(p)		(((p) << 10) & EP_MAXPSTREAMS_MASK)
 720#define CTX_TO_EP_MAXPSTREAMS(p)	(((p) & EP_MAXPSTREAMS_MASK) >> 10)
 721/* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
 722#define	EP_HAS_LSA		(1 << 15)
 723/* hosts with LEC=1 use bits 31:24 as ESIT high bits. */
 724#define CTX_TO_MAX_ESIT_PAYLOAD_HI(p)	(((p) >> 24) & 0xff)
 725
 726/* ep_info2 bitmasks */
 727/*
 728 * Force Event - generate transfer events for all TRBs for this endpoint
 729 * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
 730 */
 731#define	FORCE_EVENT	(0x1)
 732#define ERROR_COUNT(p)	(((p) & 0x3) << 1)
 733#define CTX_TO_EP_TYPE(p)	(((p) >> 3) & 0x7)
 734#define EP_TYPE(p)	((p) << 3)
 735#define ISOC_OUT_EP	1
 736#define BULK_OUT_EP	2
 737#define INT_OUT_EP	3
 738#define CTRL_EP		4
 739#define ISOC_IN_EP	5
 740#define BULK_IN_EP	6
 741#define INT_IN_EP	7
 742/* bit 6 reserved */
 743/* bit 7 is Host Initiate Disable - for disabling stream selection */
 744#define MAX_BURST(p)	(((p)&0xff) << 8)
 745#define CTX_TO_MAX_BURST(p)	(((p) >> 8) & 0xff)
 746#define MAX_PACKET(p)	(((p)&0xffff) << 16)
 747#define MAX_PACKET_MASK		(0xffff << 16)
 748#define MAX_PACKET_DECODED(p)	(((p) >> 16) & 0xffff)
 749
 750/* tx_info bitmasks */
 751#define EP_AVG_TRB_LENGTH(p)		((p) & 0xffff)
 752#define EP_MAX_ESIT_PAYLOAD_LO(p)	(((p) & 0xffff) << 16)
 753#define EP_MAX_ESIT_PAYLOAD_HI(p)	((((p) >> 16) & 0xff) << 24)
 754#define CTX_TO_MAX_ESIT_PAYLOAD(p)	(((p) >> 16) & 0xffff)
 755
 756/* deq bitmasks */
 757#define EP_CTX_CYCLE_MASK		(1 << 0)
 758#define SCTX_DEQ_MASK			(~0xfL)
 759
 760
 761/**
 762 * struct xhci_input_control_context
 763 * Input control context; see section 6.2.5.
 764 *
 765 * @drop_context:	set the bit of the endpoint context you want to disable
 766 * @add_context:	set the bit of the endpoint context you want to enable
 767 */
 768struct xhci_input_control_ctx {
 769	__le32	drop_flags;
 770	__le32	add_flags;
 771	__le32	rsvd2[6];
 772};
 773
 774#define	EP_IS_ADDED(ctrl_ctx, i) \
 775	(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
 776#define	EP_IS_DROPPED(ctrl_ctx, i)       \
 777	(le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
 778
 779/* Represents everything that is needed to issue a command on the command ring.
 780 * It's useful to pre-allocate these for commands that cannot fail due to
 781 * out-of-memory errors, like freeing streams.
 782 */
 783struct xhci_command {
 784	/* Input context for changing device state */
 785	struct xhci_container_ctx	*in_ctx;
 786	u32				status;
 787	int				slot_id;
 788	/* If completion is null, no one is waiting on this command
 789	 * and the structure can be freed after the command completes.
 790	 */
 791	struct completion		*completion;
 792	union xhci_trb			*command_trb;
 793	struct list_head		cmd_list;
 794	/* xHCI command response timeout in milliseconds */
 795	unsigned int			timeout_ms;
 796};
 797
 798/* drop context bitmasks */
 799#define	DROP_EP(x)	(0x1 << x)
 800/* add context bitmasks */
 801#define	ADD_EP(x)	(0x1 << x)
 802
 803struct xhci_stream_ctx {
 804	/* 64-bit stream ring address, cycle state, and stream type */
 805	__le64	stream_ring;
 806	/* offset 0x14 - 0x1f reserved for HC internal use */
 807	__le32	reserved[2];
 808};
 809
 810/* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
 811#define	SCT_FOR_CTX(p)		(((p) & 0x7) << 1)
 812/* Secondary stream array type, dequeue pointer is to a transfer ring */
 813#define	SCT_SEC_TR		0
 814/* Primary stream array type, dequeue pointer is to a transfer ring */
 815#define	SCT_PRI_TR		1
 816/* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
 817#define SCT_SSA_8		2
 818#define SCT_SSA_16		3
 819#define SCT_SSA_32		4
 820#define SCT_SSA_64		5
 821#define SCT_SSA_128		6
 822#define SCT_SSA_256		7
 823
 824/* Assume no secondary streams for now */
 825struct xhci_stream_info {
 826	struct xhci_ring		**stream_rings;
 827	/* Number of streams, including stream 0 (which drivers can't use) */
 828	unsigned int			num_streams;
 829	/* The stream context array may be bigger than
 830	 * the number of streams the driver asked for
 831	 */
 832	struct xhci_stream_ctx		*stream_ctx_array;
 833	unsigned int			num_stream_ctxs;
 834	dma_addr_t			ctx_array_dma;
 835	/* For mapping physical TRB addresses to segments in stream rings */
 836	struct radix_tree_root		trb_address_map;
 837	struct xhci_command		*free_streams_command;
 838};
 839
 840#define	SMALL_STREAM_ARRAY_SIZE		256
 841#define	MEDIUM_STREAM_ARRAY_SIZE	1024
 842
 843/* Some Intel xHCI host controllers need software to keep track of the bus
 844 * bandwidth.  Keep track of endpoint info here.  Each root port is allocated
 845 * the full bus bandwidth.  We must also treat TTs (including each port under a
 846 * multi-TT hub) as a separate bandwidth domain.  The direct memory interface
 847 * (DMI) also limits the total bandwidth (across all domains) that can be used.
 848 */
 849struct xhci_bw_info {
 850	/* ep_interval is zero-based */
 851	unsigned int		ep_interval;
 852	/* mult and num_packets are one-based */
 853	unsigned int		mult;
 854	unsigned int		num_packets;
 855	unsigned int		max_packet_size;
 856	unsigned int		max_esit_payload;
 857	unsigned int		type;
 858};
 859
 860/* "Block" sizes in bytes the hardware uses for different device speeds.
 861 * The logic in this part of the hardware limits the number of bits the hardware
 862 * can use, so must represent bandwidth in a less precise manner to mimic what
 863 * the scheduler hardware computes.
 864 */
 865#define	FS_BLOCK	1
 866#define	HS_BLOCK	4
 867#define	SS_BLOCK	16
 868#define	DMI_BLOCK	32
 869
 870/* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
 871 * with each byte transferred.  SuperSpeed devices have an initial overhead to
 872 * set up bursts.  These are in blocks, see above.  LS overhead has already been
 873 * translated into FS blocks.
 874 */
 875#define DMI_OVERHEAD 8
 876#define DMI_OVERHEAD_BURST 4
 877#define SS_OVERHEAD 8
 878#define SS_OVERHEAD_BURST 32
 879#define HS_OVERHEAD 26
 880#define FS_OVERHEAD 20
 881#define LS_OVERHEAD 128
 882/* The TTs need to claim roughly twice as much bandwidth (94 bytes per
 883 * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
 884 * of overhead associated with split transfers crossing microframe boundaries.
 885 * 31 blocks is pure protocol overhead.
 886 */
 887#define TT_HS_OVERHEAD (31 + 94)
 888#define TT_DMI_OVERHEAD (25 + 12)
 889
 890/* Bandwidth limits in blocks */
 891#define FS_BW_LIMIT		1285
 892#define TT_BW_LIMIT		1320
 893#define HS_BW_LIMIT		1607
 894#define SS_BW_LIMIT_IN		3906
 895#define DMI_BW_LIMIT_IN		3906
 896#define SS_BW_LIMIT_OUT		3906
 897#define DMI_BW_LIMIT_OUT	3906
 898
 899/* Percentage of bus bandwidth reserved for non-periodic transfers */
 900#define FS_BW_RESERVED		10
 901#define HS_BW_RESERVED		20
 902#define SS_BW_RESERVED		10
 903
 904struct xhci_virt_ep {
 905	struct xhci_virt_device		*vdev;	/* parent */
 906	unsigned int			ep_index;
 907	struct xhci_ring		*ring;
 908	/* Related to endpoints that are configured to use stream IDs only */
 909	struct xhci_stream_info		*stream_info;
 910	/* Temporary storage in case the configure endpoint command fails and we
 911	 * have to restore the device state to the previous state
 912	 */
 913	struct xhci_ring		*new_ring;
 914	unsigned int			err_count;
 915	unsigned int			ep_state;
 916#define SET_DEQ_PENDING		(1 << 0)
 917#define EP_HALTED		(1 << 1)	/* For stall handling */
 918#define EP_STOP_CMD_PENDING	(1 << 2)	/* For URB cancellation */
 919/* Transitioning the endpoint to using streams, don't enqueue URBs */
 920#define EP_GETTING_STREAMS	(1 << 3)
 921#define EP_HAS_STREAMS		(1 << 4)
 922/* Transitioning the endpoint to not using streams, don't enqueue URBs */
 923#define EP_GETTING_NO_STREAMS	(1 << 5)
 924#define EP_HARD_CLEAR_TOGGLE	(1 << 6)
 925#define EP_SOFT_CLEAR_TOGGLE	(1 << 7)
 926/* usb_hub_clear_tt_buffer is in progress */
 927#define EP_CLEARING_TT		(1 << 8)
 928	/* ----  Related to URB cancellation ---- */
 929	struct list_head	cancelled_td_list;
 930	struct xhci_hcd		*xhci;
 931	/* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
 932	 * command.  We'll need to update the ring's dequeue segment and dequeue
 933	 * pointer after the command completes.
 934	 */
 935	struct xhci_segment	*queued_deq_seg;
 936	union xhci_trb		*queued_deq_ptr;
 937	/*
 938	 * Sometimes the xHC can not process isochronous endpoint ring quickly
 939	 * enough, and it will miss some isoc tds on the ring and generate
 940	 * a Missed Service Error Event.
 941	 * Set skip flag when receive a Missed Service Error Event and
 942	 * process the missed tds on the endpoint ring.
 943	 */
 944	bool			skip;
 945	/* Bandwidth checking storage */
 946	struct xhci_bw_info	bw_info;
 947	struct list_head	bw_endpoint_list;
 948	/* Isoch Frame ID checking storage */
 949	int			next_frame_id;
 950	/* Use new Isoch TRB layout needed for extended TBC support */
 951	bool			use_extended_tbc;
 952};
 953
 954enum xhci_overhead_type {
 955	LS_OVERHEAD_TYPE = 0,
 956	FS_OVERHEAD_TYPE,
 957	HS_OVERHEAD_TYPE,
 958};
 959
 960struct xhci_interval_bw {
 961	unsigned int		num_packets;
 962	/* Sorted by max packet size.
 963	 * Head of the list is the greatest max packet size.
 964	 */
 965	struct list_head	endpoints;
 966	/* How many endpoints of each speed are present. */
 967	unsigned int		overhead[3];
 968};
 969
 970#define	XHCI_MAX_INTERVAL	16
 971
 972struct xhci_interval_bw_table {
 973	unsigned int		interval0_esit_payload;
 974	struct xhci_interval_bw	interval_bw[XHCI_MAX_INTERVAL];
 975	/* Includes reserved bandwidth for async endpoints */
 976	unsigned int		bw_used;
 977	unsigned int		ss_bw_in;
 978	unsigned int		ss_bw_out;
 979};
 980
 981#define EP_CTX_PER_DEV		31
 982
 983struct xhci_virt_device {
 984	int				slot_id;
 985	struct usb_device		*udev;
 986	/*
 987	 * Commands to the hardware are passed an "input context" that
 988	 * tells the hardware what to change in its data structures.
 989	 * The hardware will return changes in an "output context" that
 990	 * software must allocate for the hardware.  We need to keep
 991	 * track of input and output contexts separately because
 992	 * these commands might fail and we don't trust the hardware.
 993	 */
 994	struct xhci_container_ctx       *out_ctx;
 995	/* Used for addressing devices and configuration changes */
 996	struct xhci_container_ctx       *in_ctx;
 997	struct xhci_virt_ep		eps[EP_CTX_PER_DEV];
 998	u8				fake_port;
 999	u8				real_port;
1000	struct xhci_interval_bw_table	*bw_table;
1001	struct xhci_tt_bw_info		*tt_info;
1002	/*
1003	 * flags for state tracking based on events and issued commands.
1004	 * Software can not rely on states from output contexts because of
1005	 * latency between events and xHC updating output context values.
1006	 * See xhci 1.1 section 4.8.3 for more details
1007	 */
1008	unsigned long			flags;
1009#define VDEV_PORT_ERROR			BIT(0) /* Port error, link inactive */
1010
1011	/* The current max exit latency for the enabled USB3 link states. */
1012	u16				current_mel;
1013	/* Used for the debugfs interfaces. */
1014	void				*debugfs_private;
1015};
1016
1017/*
1018 * For each roothub, keep track of the bandwidth information for each periodic
1019 * interval.
1020 *
1021 * If a high speed hub is attached to the roothub, each TT associated with that
1022 * hub is a separate bandwidth domain.  The interval information for the
1023 * endpoints on the devices under that TT will appear in the TT structure.
1024 */
1025struct xhci_root_port_bw_info {
1026	struct list_head		tts;
1027	unsigned int			num_active_tts;
1028	struct xhci_interval_bw_table	bw_table;
1029};
1030
1031struct xhci_tt_bw_info {
1032	struct list_head		tt_list;
1033	int				slot_id;
1034	int				ttport;
1035	struct xhci_interval_bw_table	bw_table;
1036	int				active_eps;
1037};
1038
1039
1040/**
1041 * struct xhci_device_context_array
1042 * @dev_context_ptr	array of 64-bit DMA addresses for device contexts
1043 */
1044struct xhci_device_context_array {
1045	/* 64-bit device addresses; we only write 32-bit addresses */
1046	__le64			dev_context_ptrs[MAX_HC_SLOTS];
1047	/* private xHCD pointers */
1048	dma_addr_t	dma;
1049};
1050/* TODO: write function to set the 64-bit device DMA address */
1051/*
1052 * TODO: change this to be dynamically sized at HC mem init time since the HC
1053 * might not be able to handle the maximum number of devices possible.
1054 */
1055
1056
1057struct xhci_transfer_event {
1058	/* 64-bit buffer address, or immediate data */
1059	__le64	buffer;
1060	__le32	transfer_len;
1061	/* This field is interpreted differently based on the type of TRB */
1062	__le32	flags;
1063};
1064
1065/* Transfer event TRB length bit mask */
1066/* bits 0:23 */
1067#define	EVENT_TRB_LEN(p)		((p) & 0xffffff)
1068
1069/** Transfer Event bit fields **/
1070#define	TRB_TO_EP_ID(p)	(((p) >> 16) & 0x1f)
1071
1072/* Completion Code - only applicable for some types of TRBs */
1073#define	COMP_CODE_MASK		(0xff << 24)
1074#define GET_COMP_CODE(p)	(((p) & COMP_CODE_MASK) >> 24)
1075#define COMP_INVALID				0
1076#define COMP_SUCCESS				1
1077#define COMP_DATA_BUFFER_ERROR			2
1078#define COMP_BABBLE_DETECTED_ERROR		3
1079#define COMP_USB_TRANSACTION_ERROR		4
1080#define COMP_TRB_ERROR				5
1081#define COMP_STALL_ERROR			6
1082#define COMP_RESOURCE_ERROR			7
1083#define COMP_BANDWIDTH_ERROR			8
1084#define COMP_NO_SLOTS_AVAILABLE_ERROR		9
1085#define COMP_INVALID_STREAM_TYPE_ERROR		10
1086#define COMP_SLOT_NOT_ENABLED_ERROR		11
1087#define COMP_ENDPOINT_NOT_ENABLED_ERROR		12
1088#define COMP_SHORT_PACKET			13
1089#define COMP_RING_UNDERRUN			14
1090#define COMP_RING_OVERRUN			15
1091#define COMP_VF_EVENT_RING_FULL_ERROR		16
1092#define COMP_PARAMETER_ERROR			17
1093#define COMP_BANDWIDTH_OVERRUN_ERROR		18
1094#define COMP_CONTEXT_STATE_ERROR		19
1095#define COMP_NO_PING_RESPONSE_ERROR		20
1096#define COMP_EVENT_RING_FULL_ERROR		21
1097#define COMP_INCOMPATIBLE_DEVICE_ERROR		22
1098#define COMP_MISSED_SERVICE_ERROR		23
1099#define COMP_COMMAND_RING_STOPPED		24
1100#define COMP_COMMAND_ABORTED			25
1101#define COMP_STOPPED				26
1102#define COMP_STOPPED_LENGTH_INVALID		27
1103#define COMP_STOPPED_SHORT_PACKET		28
1104#define COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR	29
1105#define COMP_ISOCH_BUFFER_OVERRUN		31
1106#define COMP_EVENT_LOST_ERROR			32
1107#define COMP_UNDEFINED_ERROR			33
1108#define COMP_INVALID_STREAM_ID_ERROR		34
1109#define COMP_SECONDARY_BANDWIDTH_ERROR		35
1110#define COMP_SPLIT_TRANSACTION_ERROR		36
1111
1112static inline const char *xhci_trb_comp_code_string(u8 status)
1113{
1114	switch (status) {
1115	case COMP_INVALID:
1116		return "Invalid";
1117	case COMP_SUCCESS:
1118		return "Success";
1119	case COMP_DATA_BUFFER_ERROR:
1120		return "Data Buffer Error";
1121	case COMP_BABBLE_DETECTED_ERROR:
1122		return "Babble Detected";
1123	case COMP_USB_TRANSACTION_ERROR:
1124		return "USB Transaction Error";
1125	case COMP_TRB_ERROR:
1126		return "TRB Error";
1127	case COMP_STALL_ERROR:
1128		return "Stall Error";
1129	case COMP_RESOURCE_ERROR:
1130		return "Resource Error";
1131	case COMP_BANDWIDTH_ERROR:
1132		return "Bandwidth Error";
1133	case COMP_NO_SLOTS_AVAILABLE_ERROR:
1134		return "No Slots Available Error";
1135	case COMP_INVALID_STREAM_TYPE_ERROR:
1136		return "Invalid Stream Type Error";
1137	case COMP_SLOT_NOT_ENABLED_ERROR:
1138		return "Slot Not Enabled Error";
1139	case COMP_ENDPOINT_NOT_ENABLED_ERROR:
1140		return "Endpoint Not Enabled Error";
1141	case COMP_SHORT_PACKET:
1142		return "Short Packet";
1143	case COMP_RING_UNDERRUN:
1144		return "Ring Underrun";
1145	case COMP_RING_OVERRUN:
1146		return "Ring Overrun";
1147	case COMP_VF_EVENT_RING_FULL_ERROR:
1148		return "VF Event Ring Full Error";
1149	case COMP_PARAMETER_ERROR:
1150		return "Parameter Error";
1151	case COMP_BANDWIDTH_OVERRUN_ERROR:
1152		return "Bandwidth Overrun Error";
1153	case COMP_CONTEXT_STATE_ERROR:
1154		return "Context State Error";
1155	case COMP_NO_PING_RESPONSE_ERROR:
1156		return "No Ping Response Error";
1157	case COMP_EVENT_RING_FULL_ERROR:
1158		return "Event Ring Full Error";
1159	case COMP_INCOMPATIBLE_DEVICE_ERROR:
1160		return "Incompatible Device Error";
1161	case COMP_MISSED_SERVICE_ERROR:
1162		return "Missed Service Error";
1163	case COMP_COMMAND_RING_STOPPED:
1164		return "Command Ring Stopped";
1165	case COMP_COMMAND_ABORTED:
1166		return "Command Aborted";
1167	case COMP_STOPPED:
1168		return "Stopped";
1169	case COMP_STOPPED_LENGTH_INVALID:
1170		return "Stopped - Length Invalid";
1171	case COMP_STOPPED_SHORT_PACKET:
1172		return "Stopped - Short Packet";
1173	case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
1174		return "Max Exit Latency Too Large Error";
1175	case COMP_ISOCH_BUFFER_OVERRUN:
1176		return "Isoch Buffer Overrun";
1177	case COMP_EVENT_LOST_ERROR:
1178		return "Event Lost Error";
1179	case COMP_UNDEFINED_ERROR:
1180		return "Undefined Error";
1181	case COMP_INVALID_STREAM_ID_ERROR:
1182		return "Invalid Stream ID Error";
1183	case COMP_SECONDARY_BANDWIDTH_ERROR:
1184		return "Secondary Bandwidth Error";
1185	case COMP_SPLIT_TRANSACTION_ERROR:
1186		return "Split Transaction Error";
1187	default:
1188		return "Unknown!!";
1189	}
1190}
1191
1192struct xhci_link_trb {
1193	/* 64-bit segment pointer*/
1194	__le64 segment_ptr;
1195	__le32 intr_target;
1196	__le32 control;
1197};
1198
1199/* control bitfields */
1200#define LINK_TOGGLE	(0x1<<1)
1201
1202/* Command completion event TRB */
1203struct xhci_event_cmd {
1204	/* Pointer to command TRB, or the value passed by the event data trb */
1205	__le64 cmd_trb;
1206	__le32 status;
1207	__le32 flags;
1208};
1209
1210/* flags bitmasks */
1211
1212/* Address device - disable SetAddress */
1213#define TRB_BSR		(1<<9)
1214
1215/* Configure Endpoint - Deconfigure */
1216#define TRB_DC		(1<<9)
1217
1218/* Stop Ring - Transfer State Preserve */
1219#define TRB_TSP		(1<<9)
1220
1221enum xhci_ep_reset_type {
1222	EP_HARD_RESET,
1223	EP_SOFT_RESET,
1224};
1225
1226/* Force Event */
1227#define TRB_TO_VF_INTR_TARGET(p)	(((p) & (0x3ff << 22)) >> 22)
1228#define TRB_TO_VF_ID(p)			(((p) & (0xff << 16)) >> 16)
1229
1230/* Set Latency Tolerance Value */
1231#define TRB_TO_BELT(p)			(((p) & (0xfff << 16)) >> 16)
1232
1233/* Get Port Bandwidth */
1234#define TRB_TO_DEV_SPEED(p)		(((p) & (0xf << 16)) >> 16)
1235
1236/* Force Header */
1237#define TRB_TO_PACKET_TYPE(p)		((p) & 0x1f)
1238#define TRB_TO_ROOTHUB_PORT(p)		(((p) & (0xff << 24)) >> 24)
1239
1240enum xhci_setup_dev {
1241	SETUP_CONTEXT_ONLY,
1242	SETUP_CONTEXT_ADDRESS,
1243};
1244
1245/* bits 16:23 are the virtual function ID */
1246/* bits 24:31 are the slot ID */
1247#define TRB_TO_SLOT_ID(p)	(((p) & (0xff<<24)) >> 24)
1248#define SLOT_ID_FOR_TRB(p)	(((p) & 0xff) << 24)
1249
1250/* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
1251#define TRB_TO_EP_INDEX(p)		((((p) & (0x1f << 16)) >> 16) - 1)
1252#define	EP_ID_FOR_TRB(p)		((((p) + 1) & 0x1f) << 16)
1253
1254#define SUSPEND_PORT_FOR_TRB(p)		(((p) & 1) << 23)
1255#define TRB_TO_SUSPEND_PORT(p)		(((p) & (1 << 23)) >> 23)
1256#define LAST_EP_INDEX			30
1257
1258/* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
1259#define TRB_TO_STREAM_ID(p)		((((p) & (0xffff << 16)) >> 16))
1260#define STREAM_ID_FOR_TRB(p)		((((p)) & 0xffff) << 16)
1261#define SCT_FOR_TRB(p)			(((p) << 1) & 0x7)
1262
1263/* Link TRB specific fields */
1264#define TRB_TC			(1<<1)
1265
1266/* Port Status Change Event TRB fields */
1267/* Port ID - bits 31:24 */
1268#define GET_PORT_ID(p)		(((p) & (0xff << 24)) >> 24)
1269
1270#define EVENT_DATA		(1 << 2)
1271
1272/* Normal TRB fields */
1273/* transfer_len bitmasks - bits 0:16 */
1274#define	TRB_LEN(p)		((p) & 0x1ffff)
1275/* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */
1276#define TRB_TD_SIZE(p)          (min((p), (u32)31) << 17)
1277#define GET_TD_SIZE(p)		(((p) & 0x3e0000) >> 17)
1278/* xhci 1.1 uses the TD_SIZE field for TBC if Extended TBC is enabled (ETE) */
1279#define TRB_TD_SIZE_TBC(p)      (min((p), (u32)31) << 17)
1280/* Interrupter Target - which MSI-X vector to target the completion event at */
1281#define TRB_INTR_TARGET(p)	(((p) & 0x3ff) << 22)
1282#define GET_INTR_TARGET(p)	(((p) >> 22) & 0x3ff)
1283/* Total burst count field, Rsvdz on xhci 1.1 with Extended TBC enabled (ETE) */
1284#define TRB_TBC(p)		(((p) & 0x3) << 7)
1285#define TRB_TLBPC(p)		(((p) & 0xf) << 16)
1286
1287/* Cycle bit - indicates TRB ownership by HC or HCD */
1288#define TRB_CYCLE		(1<<0)
1289/*
1290 * Force next event data TRB to be evaluated before task switch.
1291 * Used to pass OS data back after a TD completes.
1292 */
1293#define TRB_ENT			(1<<1)
1294/* Interrupt on short packet */
1295#define TRB_ISP			(1<<2)
1296/* Set PCIe no snoop attribute */
1297#define TRB_NO_SNOOP		(1<<3)
1298/* Chain multiple TRBs into a TD */
1299#define TRB_CHAIN		(1<<4)
1300/* Interrupt on completion */
1301#define TRB_IOC			(1<<5)
1302/* The buffer pointer contains immediate data */
1303#define TRB_IDT			(1<<6)
1304/* TDs smaller than this might use IDT */
1305#define TRB_IDT_MAX_SIZE	8
1306
1307/* Block Event Interrupt */
1308#define	TRB_BEI			(1<<9)
1309
1310/* Control transfer TRB specific fields */
1311#define TRB_DIR_IN		(1<<16)
1312#define	TRB_TX_TYPE(p)		((p) << 16)
1313#define	TRB_DATA_OUT		2
1314#define	TRB_DATA_IN		3
1315
1316/* Isochronous TRB specific fields */
1317#define TRB_SIA			(1<<31)
1318#define TRB_FRAME_ID(p)		(((p) & 0x7ff) << 20)
1319
1320/* TRB cache size for xHC with TRB cache */
1321#define TRB_CACHE_SIZE_HS	8
1322#define TRB_CACHE_SIZE_SS	16
1323
1324struct xhci_generic_trb {
1325	__le32 field[4];
1326};
1327
1328union xhci_trb {
1329	struct xhci_link_trb		link;
1330	struct xhci_transfer_event	trans_event;
1331	struct xhci_event_cmd		event_cmd;
1332	struct xhci_generic_trb		generic;
1333};
1334
1335/* TRB bit mask */
1336#define	TRB_TYPE_BITMASK	(0xfc00)
1337#define TRB_TYPE(p)		((p) << 10)
1338#define TRB_FIELD_TO_TYPE(p)	(((p) & TRB_TYPE_BITMASK) >> 10)
1339/* TRB type IDs */
1340/* bulk, interrupt, isoc scatter/gather, and control data stage */
1341#define TRB_NORMAL		1
1342/* setup stage for control transfers */
1343#define TRB_SETUP		2
1344/* data stage for control transfers */
1345#define TRB_DATA		3
1346/* status stage for control transfers */
1347#define TRB_STATUS		4
1348/* isoc transfers */
1349#define TRB_ISOC		5
1350/* TRB for linking ring segments */
1351#define TRB_LINK		6
1352#define TRB_EVENT_DATA		7
1353/* Transfer Ring No-op (not for the command ring) */
1354#define TRB_TR_NOOP		8
1355/* Command TRBs */
1356/* Enable Slot Command */
1357#define TRB_ENABLE_SLOT		9
1358/* Disable Slot Command */
1359#define TRB_DISABLE_SLOT	10
1360/* Address Device Command */
1361#define TRB_ADDR_DEV		11
1362/* Configure Endpoint Command */
1363#define TRB_CONFIG_EP		12
1364/* Evaluate Context Command */
1365#define TRB_EVAL_CONTEXT	13
1366/* Reset Endpoint Command */
1367#define TRB_RESET_EP		14
1368/* Stop Transfer Ring Command */
1369#define TRB_STOP_RING		15
1370/* Set Transfer Ring Dequeue Pointer Command */
1371#define TRB_SET_DEQ		16
1372/* Reset Device Command */
1373#define TRB_RESET_DEV		17
1374/* Force Event Command (opt) */
1375#define TRB_FORCE_EVENT		18
1376/* Negotiate Bandwidth Command (opt) */
1377#define TRB_NEG_BANDWIDTH	19
1378/* Set Latency Tolerance Value Command (opt) */
1379#define TRB_SET_LT		20
1380/* Get port bandwidth Command */
1381#define TRB_GET_BW		21
1382/* Force Header Command - generate a transaction or link management packet */
1383#define TRB_FORCE_HEADER	22
1384/* No-op Command - not for transfer rings */
1385#define TRB_CMD_NOOP		23
1386/* TRB IDs 24-31 reserved */
1387/* Event TRBS */
1388/* Transfer Event */
1389#define TRB_TRANSFER		32
1390/* Command Completion Event */
1391#define TRB_COMPLETION		33
1392/* Port Status Change Event */
1393#define TRB_PORT_STATUS		34
1394/* Bandwidth Request Event (opt) */
1395#define TRB_BANDWIDTH_EVENT	35
1396/* Doorbell Event (opt) */
1397#define TRB_DOORBELL		36
1398/* Host Controller Event */
1399#define TRB_HC_EVENT		37
1400/* Device Notification Event - device sent function wake notification */
1401#define TRB_DEV_NOTE		38
1402/* MFINDEX Wrap Event - microframe counter wrapped */
1403#define TRB_MFINDEX_WRAP	39
1404/* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1405#define TRB_VENDOR_DEFINED_LOW	48
1406/* Nec vendor-specific command completion event. */
1407#define	TRB_NEC_CMD_COMP	48
1408/* Get NEC firmware revision. */
1409#define	TRB_NEC_GET_FW		49
1410
1411static inline const char *xhci_trb_type_string(u8 type)
1412{
1413	switch (type) {
1414	case TRB_NORMAL:
1415		return "Normal";
1416	case TRB_SETUP:
1417		return "Setup Stage";
1418	case TRB_DATA:
1419		return "Data Stage";
1420	case TRB_STATUS:
1421		return "Status Stage";
1422	case TRB_ISOC:
1423		return "Isoch";
1424	case TRB_LINK:
1425		return "Link";
1426	case TRB_EVENT_DATA:
1427		return "Event Data";
1428	case TRB_TR_NOOP:
1429		return "No-Op";
1430	case TRB_ENABLE_SLOT:
1431		return "Enable Slot Command";
1432	case TRB_DISABLE_SLOT:
1433		return "Disable Slot Command";
1434	case TRB_ADDR_DEV:
1435		return "Address Device Command";
1436	case TRB_CONFIG_EP:
1437		return "Configure Endpoint Command";
1438	case TRB_EVAL_CONTEXT:
1439		return "Evaluate Context Command";
1440	case TRB_RESET_EP:
1441		return "Reset Endpoint Command";
1442	case TRB_STOP_RING:
1443		return "Stop Ring Command";
1444	case TRB_SET_DEQ:
1445		return "Set TR Dequeue Pointer Command";
1446	case TRB_RESET_DEV:
1447		return "Reset Device Command";
1448	case TRB_FORCE_EVENT:
1449		return "Force Event Command";
1450	case TRB_NEG_BANDWIDTH:
1451		return "Negotiate Bandwidth Command";
1452	case TRB_SET_LT:
1453		return "Set Latency Tolerance Value Command";
1454	case TRB_GET_BW:
1455		return "Get Port Bandwidth Command";
1456	case TRB_FORCE_HEADER:
1457		return "Force Header Command";
1458	case TRB_CMD_NOOP:
1459		return "No-Op Command";
1460	case TRB_TRANSFER:
1461		return "Transfer Event";
1462	case TRB_COMPLETION:
1463		return "Command Completion Event";
1464	case TRB_PORT_STATUS:
1465		return "Port Status Change Event";
1466	case TRB_BANDWIDTH_EVENT:
1467		return "Bandwidth Request Event";
1468	case TRB_DOORBELL:
1469		return "Doorbell Event";
1470	case TRB_HC_EVENT:
1471		return "Host Controller Event";
1472	case TRB_DEV_NOTE:
1473		return "Device Notification Event";
1474	case TRB_MFINDEX_WRAP:
1475		return "MFINDEX Wrap Event";
1476	case TRB_NEC_CMD_COMP:
1477		return "NEC Command Completion Event";
1478	case TRB_NEC_GET_FW:
1479		return "NET Get Firmware Revision Command";
1480	default:
1481		return "UNKNOWN";
1482	}
1483}
1484
1485#define TRB_TYPE_LINK(x)	(((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1486/* Above, but for __le32 types -- can avoid work by swapping constants: */
1487#define TRB_TYPE_LINK_LE32(x)	(((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1488				 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1489#define TRB_TYPE_NOOP_LE32(x)	(((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1490				 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1491
1492#define NEC_FW_MINOR(p)		(((p) >> 0) & 0xff)
1493#define NEC_FW_MAJOR(p)		(((p) >> 8) & 0xff)
1494
1495/*
1496 * TRBS_PER_SEGMENT must be a multiple of 4,
1497 * since the command ring is 64-byte aligned.
1498 * It must also be greater than 16.
1499 */
1500#define TRBS_PER_SEGMENT	256
1501/* Allow two commands + a link TRB, along with any reserved command TRBs */
1502#define MAX_RSVD_CMD_TRBS	(TRBS_PER_SEGMENT - 3)
1503#define TRB_SEGMENT_SIZE	(TRBS_PER_SEGMENT*16)
1504#define TRB_SEGMENT_SHIFT	(ilog2(TRB_SEGMENT_SIZE))
1505/* TRB buffer pointers can't cross 64KB boundaries */
1506#define TRB_MAX_BUFF_SHIFT		16
1507#define TRB_MAX_BUFF_SIZE	(1 << TRB_MAX_BUFF_SHIFT)
1508/* How much data is left before the 64KB boundary? */
1509#define TRB_BUFF_LEN_UP_TO_BOUNDARY(addr)	(TRB_MAX_BUFF_SIZE - \
1510					(addr & (TRB_MAX_BUFF_SIZE - 1)))
1511#define MAX_SOFT_RETRY		3
1512/*
1513 * Limits of consecutive isoc trbs that can Block Event Interrupt (BEI) if
1514 * XHCI_AVOID_BEI quirk is in use.
1515 */
1516#define AVOID_BEI_INTERVAL_MIN	8
1517#define AVOID_BEI_INTERVAL_MAX	32
1518
1519struct xhci_segment {
1520	union xhci_trb		*trbs;
1521	/* private to HCD */
1522	struct xhci_segment	*next;
1523	unsigned int		num;
1524	dma_addr_t		dma;
1525	/* Max packet sized bounce buffer for td-fragmant alignment */
1526	dma_addr_t		bounce_dma;
1527	void			*bounce_buf;
1528	unsigned int		bounce_offs;
1529	unsigned int		bounce_len;
1530};
1531
1532enum xhci_cancelled_td_status {
1533	TD_DIRTY = 0,
1534	TD_HALTED,
1535	TD_CLEARING_CACHE,
1536	TD_CLEARED,
1537};
1538
1539struct xhci_td {
1540	struct list_head	td_list;
1541	struct list_head	cancelled_td_list;
1542	int			status;
1543	enum xhci_cancelled_td_status	cancel_status;
1544	struct urb		*urb;
1545	struct xhci_segment	*start_seg;
1546	union xhci_trb		*first_trb;
1547	union xhci_trb		*last_trb;
1548	struct xhci_segment	*last_trb_seg;
1549	struct xhci_segment	*bounce_seg;
1550	/* actual_length of the URB has already been set */
1551	bool			urb_length_set;
1552	bool			error_mid_td;
1553	unsigned int		num_trbs;
1554};
1555
1556/*
1557 * xHCI command default timeout value in milliseconds.
1558 * USB 3.2 spec, section 9.2.6.1
1559 */
1560#define XHCI_CMD_DEFAULT_TIMEOUT	5000
1561
1562/* command descriptor */
1563struct xhci_cd {
1564	struct xhci_command	*command;
1565	union xhci_trb		*cmd_trb;
1566};
1567
1568enum xhci_ring_type {
1569	TYPE_CTRL = 0,
1570	TYPE_ISOC,
1571	TYPE_BULK,
1572	TYPE_INTR,
1573	TYPE_STREAM,
1574	TYPE_COMMAND,
1575	TYPE_EVENT,
1576};
1577
1578static inline const char *xhci_ring_type_string(enum xhci_ring_type type)
1579{
1580	switch (type) {
1581	case TYPE_CTRL:
1582		return "CTRL";
1583	case TYPE_ISOC:
1584		return "ISOC";
1585	case TYPE_BULK:
1586		return "BULK";
1587	case TYPE_INTR:
1588		return "INTR";
1589	case TYPE_STREAM:
1590		return "STREAM";
1591	case TYPE_COMMAND:
1592		return "CMD";
1593	case TYPE_EVENT:
1594		return "EVENT";
1595	}
1596
1597	return "UNKNOWN";
1598}
1599
1600struct xhci_ring {
1601	struct xhci_segment	*first_seg;
1602	struct xhci_segment	*last_seg;
1603	union  xhci_trb		*enqueue;
1604	struct xhci_segment	*enq_seg;
1605	union  xhci_trb		*dequeue;
1606	struct xhci_segment	*deq_seg;
1607	struct list_head	td_list;
1608	/*
1609	 * Write the cycle state into the TRB cycle field to give ownership of
1610	 * the TRB to the host controller (if we are the producer), or to check
1611	 * if we own the TRB (if we are the consumer).  See section 4.9.1.
1612	 */
1613	u32			cycle_state;
1614	unsigned int		stream_id;
1615	unsigned int		num_segs;
1616	unsigned int		num_trbs_free; /* used only by xhci DbC */
 
1617	unsigned int		bounce_buf_len;
1618	enum xhci_ring_type	type;
1619	bool			last_td_was_short;
1620	struct radix_tree_root	*trb_address_map;
1621};
1622
1623struct xhci_erst_entry {
1624	/* 64-bit event ring segment address */
1625	__le64	seg_addr;
1626	__le32	seg_size;
1627	/* Set to zero */
1628	__le32	rsvd;
1629};
1630
1631struct xhci_erst {
1632	struct xhci_erst_entry	*entries;
1633	unsigned int		num_entries;
1634	/* xhci->event_ring keeps track of segment dma addresses */
1635	dma_addr_t		erst_dma_addr;
1636	/* Num entries the ERST can contain */
1637	unsigned int		erst_size;
1638};
1639
1640struct xhci_scratchpad {
1641	u64 *sp_array;
1642	dma_addr_t sp_dma;
1643	void **sp_buffers;
1644};
1645
1646struct urb_priv {
1647	int	num_tds;
1648	int	num_tds_done;
1649	struct	xhci_td	td[] __counted_by(num_tds);
1650};
1651
1652/* Reasonable limit for number of Event Ring segments (spec allows 32k) */
1653#define	ERST_MAX_SEGS	2
 
 
 
 
1654/* Poll every 60 seconds */
1655#define	POLL_TIMEOUT	60
1656/* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1657#define XHCI_STOP_EP_CMD_TIMEOUT	5
1658/* XXX: Make these module parameters */
1659
1660struct s3_save {
1661	u32	command;
1662	u32	dev_nt;
1663	u64	dcbaa_ptr;
1664	u32	config_reg;
 
 
 
 
 
1665};
1666
1667/* Use for lpm */
1668struct dev_info {
1669	u32			dev_id;
1670	struct	list_head	list;
1671};
1672
1673struct xhci_bus_state {
1674	unsigned long		bus_suspended;
1675	unsigned long		next_statechange;
1676
1677	/* Port suspend arrays are indexed by the portnum of the fake roothub */
1678	/* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1679	u32			port_c_suspend;
1680	u32			suspended_ports;
1681	u32			port_remote_wakeup;
 
1682	/* which ports have started to resume */
1683	unsigned long		resuming_ports;
 
 
 
 
1684};
1685
1686struct xhci_interrupter {
1687	struct xhci_ring	*event_ring;
1688	struct xhci_erst	erst;
1689	struct xhci_intr_reg __iomem *ir_set;
1690	unsigned int		intr_num;
1691	/* For interrupter registers save and restore over suspend/resume */
1692	u32	s3_irq_pending;
1693	u32	s3_irq_control;
1694	u32	s3_erst_size;
1695	u64	s3_erst_base;
1696	u64	s3_erst_dequeue;
1697};
1698/*
1699 * It can take up to 20 ms to transition from RExit to U0 on the
1700 * Intel Lynx Point LP xHCI host.
1701 */
1702#define	XHCI_MAX_REXIT_TIMEOUT_MS	20
1703struct xhci_port_cap {
1704	u32			*psi;	/* array of protocol speed ID entries */
1705	u8			psi_count;
1706	u8			psi_uid_count;
1707	u8			maj_rev;
1708	u8			min_rev;
1709};
1710
1711struct xhci_port {
1712	__le32 __iomem		*addr;
1713	int			hw_portnum;
1714	int			hcd_portnum;
1715	struct xhci_hub		*rhub;
1716	struct xhci_port_cap	*port_cap;
1717	unsigned int		lpm_incapable:1;
1718	unsigned long		resume_timestamp;
1719	bool			rexit_active;
1720	struct completion	rexit_done;
1721	struct completion	u3exit_done;
1722};
1723
1724struct xhci_hub {
1725	struct xhci_port	**ports;
1726	unsigned int		num_ports;
1727	struct usb_hcd		*hcd;
1728	/* keep track of bus suspend info */
1729	struct xhci_bus_state   bus_state;
1730	/* supported prococol extended capabiliy values */
1731	u8			maj_rev;
1732	u8			min_rev;
1733};
1734
1735/* There is one xhci_hcd structure per controller */
1736struct xhci_hcd {
1737	struct usb_hcd *main_hcd;
1738	struct usb_hcd *shared_hcd;
1739	/* glue to PCI and HCD framework */
1740	struct xhci_cap_regs __iomem *cap_regs;
1741	struct xhci_op_regs __iomem *op_regs;
1742	struct xhci_run_regs __iomem *run_regs;
1743	struct xhci_doorbell_array __iomem *dba;
 
 
1744
1745	/* Cached register copies of read-only HC data */
1746	__u32		hcs_params1;
1747	__u32		hcs_params2;
1748	__u32		hcs_params3;
1749	__u32		hcc_params;
1750	__u32		hcc_params2;
1751
1752	spinlock_t	lock;
1753
1754	/* packed release number */
1755	u8		sbrn;
1756	u16		hci_version;
1757	u8		max_slots;
1758	u16		max_interrupters;
1759	u8		max_ports;
1760	u8		isoc_threshold;
1761	/* imod_interval in ns (I * 250ns) */
1762	u32		imod_interval;
1763	u32		isoc_bei_interval;
1764	int		event_ring_max;
1765	/* 4KB min, 128MB max */
1766	int		page_size;
1767	/* Valid values are 12 to 20, inclusive */
1768	int		page_shift;
1769	/* MSI-X/MSI vectors */
1770	int		nvecs;
1771	/* optional clocks */
1772	struct clk		*clk;
1773	struct clk		*reg_clk;
1774	/* optional reset controller */
1775	struct reset_control *reset;
1776	/* data structures */
1777	struct xhci_device_context_array *dcbaa;
1778	struct xhci_interrupter **interrupters;
1779	struct xhci_ring	*cmd_ring;
1780	unsigned int            cmd_ring_state;
1781#define CMD_RING_STATE_RUNNING         (1 << 0)
1782#define CMD_RING_STATE_ABORTED         (1 << 1)
1783#define CMD_RING_STATE_STOPPED         (1 << 2)
1784	struct list_head        cmd_list;
1785	unsigned int		cmd_ring_reserved_trbs;
1786	struct delayed_work	cmd_timer;
1787	struct completion	cmd_ring_stop_completion;
1788	struct xhci_command	*current_cmd;
1789
 
1790	/* Scratchpad */
1791	struct xhci_scratchpad  *scratchpad;
1792
1793	/* slot enabling and address device helpers */
1794	/* these are not thread safe so use mutex */
1795	struct mutex mutex;
1796	/* Internal mirror of the HW's dcbaa */
1797	struct xhci_virt_device	*devs[MAX_HC_SLOTS];
1798	/* For keeping track of bandwidth domains per roothub. */
1799	struct xhci_root_port_bw_info	*rh_bw;
1800
1801	/* DMA pools */
1802	struct dma_pool	*device_pool;
1803	struct dma_pool	*segment_pool;
1804	struct dma_pool	*small_streams_pool;
1805	struct dma_pool	*medium_streams_pool;
1806
1807	/* Host controller watchdog timer structures */
1808	unsigned int		xhc_state;
1809	unsigned long		run_graceperiod;
1810	struct s3_save		s3;
1811/* Host controller is dying - not responding to commands. "I'm not dead yet!"
1812 *
1813 * xHC interrupts have been disabled and a watchdog timer will (or has already)
1814 * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code.  Any code
1815 * that sees this status (other than the timer that set it) should stop touching
1816 * hardware immediately.  Interrupt handlers should return immediately when
1817 * they see this status (any time they drop and re-acquire xhci->lock).
1818 * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1819 * putting the TD on the canceled list, etc.
1820 *
1821 * There are no reports of xHCI host controllers that display this issue.
1822 */
1823#define XHCI_STATE_DYING	(1 << 0)
1824#define XHCI_STATE_HALTED	(1 << 1)
1825#define XHCI_STATE_REMOVING	(1 << 2)
1826	unsigned long long	quirks;
1827#define	XHCI_LINK_TRB_QUIRK	BIT_ULL(0)
1828#define XHCI_RESET_EP_QUIRK	BIT_ULL(1) /* Deprecated */
1829#define XHCI_NEC_HOST		BIT_ULL(2)
1830#define XHCI_AMD_PLL_FIX	BIT_ULL(3)
1831#define XHCI_SPURIOUS_SUCCESS	BIT_ULL(4)
1832/*
1833 * Certain Intel host controllers have a limit to the number of endpoint
1834 * contexts they can handle.  Ideally, they would signal that they can't handle
1835 * anymore endpoint contexts by returning a Resource Error for the Configure
1836 * Endpoint command, but they don't.  Instead they expect software to keep track
1837 * of the number of active endpoints for them, across configure endpoint
1838 * commands, reset device commands, disable slot commands, and address device
1839 * commands.
1840 */
1841#define XHCI_EP_LIMIT_QUIRK	BIT_ULL(5)
1842#define XHCI_BROKEN_MSI		BIT_ULL(6)
1843#define XHCI_RESET_ON_RESUME	BIT_ULL(7)
1844#define	XHCI_SW_BW_CHECKING	BIT_ULL(8)
1845#define XHCI_AMD_0x96_HOST	BIT_ULL(9)
1846#define XHCI_TRUST_TX_LENGTH	BIT_ULL(10)
1847#define XHCI_LPM_SUPPORT	BIT_ULL(11)
1848#define XHCI_INTEL_HOST		BIT_ULL(12)
1849#define XHCI_SPURIOUS_REBOOT	BIT_ULL(13)
1850#define XHCI_COMP_MODE_QUIRK	BIT_ULL(14)
1851#define XHCI_AVOID_BEI		BIT_ULL(15)
1852#define XHCI_PLAT		BIT_ULL(16) /* Deprecated */
1853#define XHCI_SLOW_SUSPEND	BIT_ULL(17)
1854#define XHCI_SPURIOUS_WAKEUP	BIT_ULL(18)
1855/* For controllers with a broken beyond repair streams implementation */
1856#define XHCI_BROKEN_STREAMS	BIT_ULL(19)
1857#define XHCI_PME_STUCK_QUIRK	BIT_ULL(20)
1858#define XHCI_MTK_HOST		BIT_ULL(21)
1859#define XHCI_SSIC_PORT_UNUSED	BIT_ULL(22)
1860#define XHCI_NO_64BIT_SUPPORT	BIT_ULL(23)
1861#define XHCI_MISSING_CAS	BIT_ULL(24)
1862/* For controller with a broken Port Disable implementation */
1863#define XHCI_BROKEN_PORT_PED	BIT_ULL(25)
1864#define XHCI_LIMIT_ENDPOINT_INTERVAL_7	BIT_ULL(26)
1865#define XHCI_U2_DISABLE_WAKE	BIT_ULL(27)
1866#define XHCI_ASMEDIA_MODIFY_FLOWCONTROL	BIT_ULL(28)
1867#define XHCI_HW_LPM_DISABLE	BIT_ULL(29)
1868#define XHCI_SUSPEND_DELAY	BIT_ULL(30)
1869#define XHCI_INTEL_USB_ROLE_SW	BIT_ULL(31)
1870#define XHCI_ZERO_64B_REGS	BIT_ULL(32)
1871#define XHCI_DEFAULT_PM_RUNTIME_ALLOW	BIT_ULL(33)
1872#define XHCI_RESET_PLL_ON_DISCONNECT	BIT_ULL(34)
1873#define XHCI_SNPS_BROKEN_SUSPEND    BIT_ULL(35)
1874#define XHCI_RENESAS_FW_QUIRK	BIT_ULL(36)
1875#define XHCI_SKIP_PHY_INIT	BIT_ULL(37)
1876#define XHCI_DISABLE_SPARSE	BIT_ULL(38)
1877#define XHCI_SG_TRB_CACHE_SIZE_QUIRK	BIT_ULL(39)
1878#define XHCI_NO_SOFT_RETRY	BIT_ULL(40)
1879#define XHCI_BROKEN_D3COLD_S2I	BIT_ULL(41)
1880#define XHCI_EP_CTX_BROKEN_DCS	BIT_ULL(42)
1881#define XHCI_SUSPEND_RESUME_CLKS	BIT_ULL(43)
1882#define XHCI_RESET_TO_DEFAULT	BIT_ULL(44)
1883#define XHCI_ZHAOXIN_TRB_FETCH	BIT_ULL(45)
1884#define XHCI_ZHAOXIN_HOST	BIT_ULL(46)
1885
1886	unsigned int		num_active_eps;
1887	unsigned int		limit_active_eps;
1888	struct xhci_port	*hw_ports;
1889	struct xhci_hub		usb2_rhub;
1890	struct xhci_hub		usb3_rhub;
1891	/* support xHCI 1.0 spec USB2 hardware LPM */
1892	unsigned		hw_lpm_support:1;
1893	/* Broken Suspend flag for SNPS Suspend resume issue */
1894	unsigned		broken_suspend:1;
1895	/* Indicates that omitting hcd is supported if root hub has no ports */
1896	unsigned		allow_single_roothub:1;
1897	/* cached usb2 extened protocol capabilites */
1898	u32                     *ext_caps;
1899	unsigned int            num_ext_caps;
1900	/* cached extended protocol port capabilities */
1901	struct xhci_port_cap	*port_caps;
1902	unsigned int		num_port_caps;
1903	/* Compliance Mode Recovery Data */
1904	struct timer_list	comp_mode_recovery_timer;
1905	u32			port_status_u0;
1906	u16			test_mode;
1907/* Compliance Mode Timer Triggered every 2 seconds */
1908#define COMP_MODE_RCVRY_MSECS 2000
1909
1910	struct dentry		*debugfs_root;
1911	struct dentry		*debugfs_slots;
1912	struct list_head	regset_list;
1913
1914	void			*dbc;
1915	/* platform-specific data -- must come last */
1916	unsigned long		priv[] __aligned(sizeof(s64));
1917};
1918
1919/* Platform specific overrides to generic XHCI hc_driver ops */
1920struct xhci_driver_overrides {
1921	size_t extra_priv_size;
1922	int (*reset)(struct usb_hcd *hcd);
1923	int (*start)(struct usb_hcd *hcd);
1924	int (*add_endpoint)(struct usb_hcd *hcd, struct usb_device *udev,
1925			    struct usb_host_endpoint *ep);
1926	int (*drop_endpoint)(struct usb_hcd *hcd, struct usb_device *udev,
1927			     struct usb_host_endpoint *ep);
1928	int (*check_bandwidth)(struct usb_hcd *, struct usb_device *);
1929	void (*reset_bandwidth)(struct usb_hcd *, struct usb_device *);
1930	int (*update_hub_device)(struct usb_hcd *hcd, struct usb_device *hdev,
1931			    struct usb_tt *tt, gfp_t mem_flags);
1932	int (*hub_control)(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
1933			   u16 wIndex, char *buf, u16 wLength);
1934};
1935
1936#define	XHCI_CFC_DELAY		10
1937
1938/* convert between an HCD pointer and the corresponding EHCI_HCD */
1939static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1940{
1941	struct usb_hcd *primary_hcd;
1942
1943	if (usb_hcd_is_primary_hcd(hcd))
1944		primary_hcd = hcd;
1945	else
1946		primary_hcd = hcd->primary_hcd;
1947
1948	return (struct xhci_hcd *) (primary_hcd->hcd_priv);
1949}
1950
1951static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1952{
1953	return xhci->main_hcd;
1954}
1955
1956static inline struct usb_hcd *xhci_get_usb3_hcd(struct xhci_hcd *xhci)
1957{
1958	if (xhci->shared_hcd)
1959		return xhci->shared_hcd;
1960
1961	if (!xhci->usb2_rhub.num_ports)
1962		return xhci->main_hcd;
1963
1964	return NULL;
1965}
1966
1967static inline bool xhci_hcd_is_usb3(struct usb_hcd *hcd)
1968{
1969	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1970
1971	return hcd == xhci_get_usb3_hcd(xhci);
1972}
1973
1974static inline bool xhci_has_one_roothub(struct xhci_hcd *xhci)
1975{
1976	return xhci->allow_single_roothub &&
1977	       (!xhci->usb2_rhub.num_ports || !xhci->usb3_rhub.num_ports);
1978}
1979
1980#define xhci_dbg(xhci, fmt, args...) \
1981	dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1982#define xhci_err(xhci, fmt, args...) \
1983	dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1984#define xhci_warn(xhci, fmt, args...) \
1985	dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1986#define xhci_warn_ratelimited(xhci, fmt, args...) \
1987	dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1988#define xhci_info(xhci, fmt, args...) \
1989	dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1990
1991/*
1992 * Registers should always be accessed with double word or quad word accesses.
1993 *
1994 * Some xHCI implementations may support 64-bit address pointers.  Registers
1995 * with 64-bit address pointers should be written to with dword accesses by
1996 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
1997 * xHCI implementations that do not support 64-bit address pointers will ignore
1998 * the high dword, and write order is irrelevant.
1999 */
2000static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
2001		__le64 __iomem *regs)
2002{
2003	return lo_hi_readq(regs);
2004}
2005static inline void xhci_write_64(struct xhci_hcd *xhci,
2006				 const u64 val, __le64 __iomem *regs)
2007{
2008	lo_hi_writeq(val, regs);
2009}
2010
2011static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
2012{
2013	return xhci->quirks & XHCI_LINK_TRB_QUIRK;
2014}
2015
2016/* xHCI debugging */
2017char *xhci_get_slot_state(struct xhci_hcd *xhci,
2018		struct xhci_container_ctx *ctx);
2019void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
2020			const char *fmt, ...);
2021
2022/* xHCI memory management */
2023void xhci_mem_cleanup(struct xhci_hcd *xhci);
2024int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
2025void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
2026int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
2027int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
2028void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
2029		struct usb_device *udev);
2030unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
2031unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
2032void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
2033void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2034		struct xhci_virt_device *virt_dev,
2035		int old_active_eps);
2036void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
2037void xhci_update_bw_info(struct xhci_hcd *xhci,
2038		struct xhci_container_ctx *in_ctx,
2039		struct xhci_input_control_ctx *ctrl_ctx,
2040		struct xhci_virt_device *virt_dev);
2041void xhci_endpoint_copy(struct xhci_hcd *xhci,
2042		struct xhci_container_ctx *in_ctx,
2043		struct xhci_container_ctx *out_ctx,
2044		unsigned int ep_index);
2045void xhci_slot_copy(struct xhci_hcd *xhci,
2046		struct xhci_container_ctx *in_ctx,
2047		struct xhci_container_ctx *out_ctx);
2048int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
2049		struct usb_device *udev, struct usb_host_endpoint *ep,
2050		gfp_t mem_flags);
2051struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci,
2052		unsigned int num_segs, unsigned int cycle_state,
2053		enum xhci_ring_type type, unsigned int max_packet, gfp_t flags);
2054void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
2055int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
2056		unsigned int num_trbs, gfp_t flags);
 
 
 
 
2057void xhci_initialize_ring_info(struct xhci_ring *ring,
2058			unsigned int cycle_state);
 
2059void xhci_free_endpoint_ring(struct xhci_hcd *xhci,
2060		struct xhci_virt_device *virt_dev,
2061		unsigned int ep_index);
2062struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
2063		unsigned int num_stream_ctxs,
2064		unsigned int num_streams,
2065		unsigned int max_packet, gfp_t flags);
2066void xhci_free_stream_info(struct xhci_hcd *xhci,
2067		struct xhci_stream_info *stream_info);
2068void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
2069		struct xhci_ep_ctx *ep_ctx,
2070		struct xhci_stream_info *stream_info);
2071void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
2072		struct xhci_virt_ep *ep);
2073void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
2074	struct xhci_virt_device *virt_dev, bool drop_control_ep);
2075struct xhci_ring *xhci_dma_to_transfer_ring(
2076		struct xhci_virt_ep *ep,
2077		u64 address);
2078struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
2079		bool allocate_completion, gfp_t mem_flags);
2080struct xhci_command *xhci_alloc_command_with_ctx(struct xhci_hcd *xhci,
2081		bool allocate_completion, gfp_t mem_flags);
2082void xhci_urb_free_priv(struct urb_priv *urb_priv);
2083void xhci_free_command(struct xhci_hcd *xhci,
2084		struct xhci_command *command);
2085struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci,
2086		int type, gfp_t flags);
2087void xhci_free_container_ctx(struct xhci_hcd *xhci,
2088		struct xhci_container_ctx *ctx);
2089struct xhci_interrupter *
2090xhci_create_secondary_interrupter(struct usb_hcd *hcd, int num_seg);
2091void xhci_remove_secondary_interrupter(struct usb_hcd
2092				       *hcd, struct xhci_interrupter *ir);
2093
2094/* xHCI host controller glue */
2095typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
2096int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, u64 timeout_us);
2097int xhci_handshake_check_state(struct xhci_hcd *xhci, void __iomem *ptr,
2098		u32 mask, u32 done, int usec, unsigned int exit_state);
2099void xhci_quiesce(struct xhci_hcd *xhci);
2100int xhci_halt(struct xhci_hcd *xhci);
2101int xhci_start(struct xhci_hcd *xhci);
2102int xhci_reset(struct xhci_hcd *xhci, u64 timeout_us);
2103int xhci_run(struct usb_hcd *hcd);
2104int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
2105void xhci_shutdown(struct usb_hcd *hcd);
2106void xhci_stop(struct usb_hcd *hcd);
2107void xhci_init_driver(struct hc_driver *drv,
2108		      const struct xhci_driver_overrides *over);
2109int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
2110		      struct usb_host_endpoint *ep);
2111int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
2112		       struct usb_host_endpoint *ep);
2113int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
2114void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
2115int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
2116			   struct usb_tt *tt, gfp_t mem_flags);
2117int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id);
2118int xhci_ext_cap_init(struct xhci_hcd *xhci);
2119
2120int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
2121int xhci_resume(struct xhci_hcd *xhci, pm_message_t msg);
2122
2123irqreturn_t xhci_irq(struct usb_hcd *hcd);
2124irqreturn_t xhci_msi_irq(int irq, void *hcd);
2125int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
2126int xhci_alloc_tt_info(struct xhci_hcd *xhci,
2127		struct xhci_virt_device *virt_dev,
2128		struct usb_device *hdev,
2129		struct usb_tt *tt, gfp_t mem_flags);
2130
2131/* xHCI ring, segment, TRB, and TD functions */
2132dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
2133struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
2134		struct xhci_segment *start_seg, union xhci_trb *start_trb,
2135		union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
2136int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
2137void xhci_ring_cmd_db(struct xhci_hcd *xhci);
2138int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
2139		u32 trb_type, u32 slot_id);
2140int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2141		dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
2142int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
2143		u32 field1, u32 field2, u32 field3, u32 field4);
2144int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
2145		int slot_id, unsigned int ep_index, int suspend);
2146int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2147		int slot_id, unsigned int ep_index);
2148int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2149		int slot_id, unsigned int ep_index);
2150int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2151		int slot_id, unsigned int ep_index);
2152int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
2153		struct urb *urb, int slot_id, unsigned int ep_index);
2154int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
2155		struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
2156		bool command_must_succeed);
2157int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
2158		dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
2159int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
2160		int slot_id, unsigned int ep_index,
2161		enum xhci_ep_reset_type reset_type);
2162int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2163		u32 slot_id);
2164void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci, unsigned int slot_id,
2165			       unsigned int ep_index, unsigned int stream_id,
2166			       struct xhci_td *td);
2167void xhci_stop_endpoint_command_watchdog(struct timer_list *t);
2168void xhci_handle_command_timeout(struct work_struct *work);
2169
2170void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
2171		unsigned int ep_index, unsigned int stream_id);
2172void xhci_ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
2173		unsigned int slot_id,
2174		unsigned int ep_index);
2175void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
2176void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring);
2177unsigned int count_trbs(u64 addr, u64 len);
2178
2179/* xHCI roothub code */
2180void xhci_set_link_state(struct xhci_hcd *xhci, struct xhci_port *port,
2181				u32 link_state);
2182void xhci_test_and_clear_bit(struct xhci_hcd *xhci, struct xhci_port *port,
2183				u32 port_bit);
2184int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
2185		char *buf, u16 wLength);
2186int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
2187int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
2188struct xhci_hub *xhci_get_rhub(struct usb_hcd *hcd);
2189
2190void xhci_hc_died(struct xhci_hcd *xhci);
2191
2192#ifdef CONFIG_PM
2193int xhci_bus_suspend(struct usb_hcd *hcd);
2194int xhci_bus_resume(struct usb_hcd *hcd);
2195unsigned long xhci_get_resuming_ports(struct usb_hcd *hcd);
2196#else
2197#define	xhci_bus_suspend	NULL
2198#define	xhci_bus_resume		NULL
2199#define	xhci_get_resuming_ports	NULL
2200#endif	/* CONFIG_PM */
2201
2202u32 xhci_port_state_to_neutral(u32 state);
2203int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
2204		u16 port);
2205void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
2206
2207/* xHCI contexts */
2208struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
2209struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
2210struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
2211
2212struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
2213		unsigned int slot_id, unsigned int ep_index,
2214		unsigned int stream_id);
2215
2216static inline struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
2217								struct urb *urb)
2218{
2219	return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
2220					xhci_get_endpoint_index(&urb->ep->desc),
2221					urb->stream_id);
2222}
2223
2224/*
2225 * TODO: As per spec Isochronous IDT transmissions are supported. We bypass
2226 * them anyways as we where unable to find a device that matches the
2227 * constraints.
2228 */
2229static inline bool xhci_urb_suitable_for_idt(struct urb *urb)
2230{
2231	if (!usb_endpoint_xfer_isoc(&urb->ep->desc) && usb_urb_dir_out(urb) &&
2232	    usb_endpoint_maxp(&urb->ep->desc) >= TRB_IDT_MAX_SIZE &&
2233	    urb->transfer_buffer_length <= TRB_IDT_MAX_SIZE &&
2234	    !(urb->transfer_flags & URB_NO_TRANSFER_DMA_MAP) &&
2235	    !urb->num_sgs)
2236		return true;
2237
2238	return false;
2239}
2240
2241static inline char *xhci_slot_state_string(u32 state)
2242{
2243	switch (state) {
2244	case SLOT_STATE_ENABLED:
2245		return "enabled/disabled";
2246	case SLOT_STATE_DEFAULT:
2247		return "default";
2248	case SLOT_STATE_ADDRESSED:
2249		return "addressed";
2250	case SLOT_STATE_CONFIGURED:
2251		return "configured";
2252	default:
2253		return "reserved";
2254	}
2255}
2256
2257static inline const char *xhci_decode_trb(char *str, size_t size,
2258					  u32 field0, u32 field1, u32 field2, u32 field3)
2259{
2260	int type = TRB_FIELD_TO_TYPE(field3);
2261
2262	switch (type) {
2263	case TRB_LINK:
2264		snprintf(str, size,
2265			"LINK %08x%08x intr %d type '%s' flags %c:%c:%c:%c",
2266			field1, field0, GET_INTR_TARGET(field2),
2267			xhci_trb_type_string(type),
2268			field3 & TRB_IOC ? 'I' : 'i',
2269			field3 & TRB_CHAIN ? 'C' : 'c',
2270			field3 & TRB_TC ? 'T' : 't',
2271			field3 & TRB_CYCLE ? 'C' : 'c');
2272		break;
2273	case TRB_TRANSFER:
2274	case TRB_COMPLETION:
2275	case TRB_PORT_STATUS:
2276	case TRB_BANDWIDTH_EVENT:
2277	case TRB_DOORBELL:
2278	case TRB_HC_EVENT:
2279	case TRB_DEV_NOTE:
2280	case TRB_MFINDEX_WRAP:
2281		snprintf(str, size,
2282			"TRB %08x%08x status '%s' len %d slot %d ep %d type '%s' flags %c:%c",
2283			field1, field0,
2284			xhci_trb_comp_code_string(GET_COMP_CODE(field2)),
2285			EVENT_TRB_LEN(field2), TRB_TO_SLOT_ID(field3),
2286			/* Macro decrements 1, maybe it shouldn't?!? */
2287			TRB_TO_EP_INDEX(field3) + 1,
2288			xhci_trb_type_string(type),
2289			field3 & EVENT_DATA ? 'E' : 'e',
2290			field3 & TRB_CYCLE ? 'C' : 'c');
2291
2292		break;
2293	case TRB_SETUP:
2294		snprintf(str, size,
2295			"bRequestType %02x bRequest %02x wValue %02x%02x wIndex %02x%02x wLength %d length %d TD size %d intr %d type '%s' flags %c:%c:%c",
2296				field0 & 0xff,
2297				(field0 & 0xff00) >> 8,
2298				(field0 & 0xff000000) >> 24,
2299				(field0 & 0xff0000) >> 16,
2300				(field1 & 0xff00) >> 8,
2301				field1 & 0xff,
2302				(field1 & 0xff000000) >> 16 |
2303				(field1 & 0xff0000) >> 16,
2304				TRB_LEN(field2), GET_TD_SIZE(field2),
2305				GET_INTR_TARGET(field2),
2306				xhci_trb_type_string(type),
2307				field3 & TRB_IDT ? 'I' : 'i',
2308				field3 & TRB_IOC ? 'I' : 'i',
2309				field3 & TRB_CYCLE ? 'C' : 'c');
2310		break;
2311	case TRB_DATA:
2312		snprintf(str, size,
2313			 "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c",
2314				field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2315				GET_INTR_TARGET(field2),
2316				xhci_trb_type_string(type),
2317				field3 & TRB_IDT ? 'I' : 'i',
2318				field3 & TRB_IOC ? 'I' : 'i',
2319				field3 & TRB_CHAIN ? 'C' : 'c',
2320				field3 & TRB_NO_SNOOP ? 'S' : 's',
2321				field3 & TRB_ISP ? 'I' : 'i',
2322				field3 & TRB_ENT ? 'E' : 'e',
2323				field3 & TRB_CYCLE ? 'C' : 'c');
2324		break;
2325	case TRB_STATUS:
2326		snprintf(str, size,
2327			 "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c",
2328				field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2329				GET_INTR_TARGET(field2),
2330				xhci_trb_type_string(type),
2331				field3 & TRB_IOC ? 'I' : 'i',
2332				field3 & TRB_CHAIN ? 'C' : 'c',
2333				field3 & TRB_ENT ? 'E' : 'e',
2334				field3 & TRB_CYCLE ? 'C' : 'c');
2335		break;
2336	case TRB_NORMAL:
2337	case TRB_ISOC:
2338	case TRB_EVENT_DATA:
2339	case TRB_TR_NOOP:
2340		snprintf(str, size,
2341			"Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c:%c",
2342			field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2343			GET_INTR_TARGET(field2),
2344			xhci_trb_type_string(type),
2345			field3 & TRB_BEI ? 'B' : 'b',
2346			field3 & TRB_IDT ? 'I' : 'i',
2347			field3 & TRB_IOC ? 'I' : 'i',
2348			field3 & TRB_CHAIN ? 'C' : 'c',
2349			field3 & TRB_NO_SNOOP ? 'S' : 's',
2350			field3 & TRB_ISP ? 'I' : 'i',
2351			field3 & TRB_ENT ? 'E' : 'e',
2352			field3 & TRB_CYCLE ? 'C' : 'c');
2353		break;
2354
2355	case TRB_CMD_NOOP:
2356	case TRB_ENABLE_SLOT:
2357		snprintf(str, size,
2358			"%s: flags %c",
2359			xhci_trb_type_string(type),
2360			field3 & TRB_CYCLE ? 'C' : 'c');
2361		break;
2362	case TRB_DISABLE_SLOT:
2363	case TRB_NEG_BANDWIDTH:
2364		snprintf(str, size,
2365			"%s: slot %d flags %c",
2366			xhci_trb_type_string(type),
2367			TRB_TO_SLOT_ID(field3),
2368			field3 & TRB_CYCLE ? 'C' : 'c');
2369		break;
2370	case TRB_ADDR_DEV:
2371		snprintf(str, size,
2372			"%s: ctx %08x%08x slot %d flags %c:%c",
2373			xhci_trb_type_string(type),
2374			field1, field0,
2375			TRB_TO_SLOT_ID(field3),
2376			field3 & TRB_BSR ? 'B' : 'b',
2377			field3 & TRB_CYCLE ? 'C' : 'c');
2378		break;
2379	case TRB_CONFIG_EP:
2380		snprintf(str, size,
2381			"%s: ctx %08x%08x slot %d flags %c:%c",
2382			xhci_trb_type_string(type),
2383			field1, field0,
2384			TRB_TO_SLOT_ID(field3),
2385			field3 & TRB_DC ? 'D' : 'd',
2386			field3 & TRB_CYCLE ? 'C' : 'c');
2387		break;
2388	case TRB_EVAL_CONTEXT:
2389		snprintf(str, size,
2390			"%s: ctx %08x%08x slot %d flags %c",
2391			xhci_trb_type_string(type),
2392			field1, field0,
2393			TRB_TO_SLOT_ID(field3),
2394			field3 & TRB_CYCLE ? 'C' : 'c');
2395		break;
2396	case TRB_RESET_EP:
2397		snprintf(str, size,
2398			"%s: ctx %08x%08x slot %d ep %d flags %c:%c",
2399			xhci_trb_type_string(type),
2400			field1, field0,
2401			TRB_TO_SLOT_ID(field3),
2402			/* Macro decrements 1, maybe it shouldn't?!? */
2403			TRB_TO_EP_INDEX(field3) + 1,
2404			field3 & TRB_TSP ? 'T' : 't',
2405			field3 & TRB_CYCLE ? 'C' : 'c');
2406		break;
2407	case TRB_STOP_RING:
2408		snprintf(str, size,
2409			"%s: slot %d sp %d ep %d flags %c",
2410			xhci_trb_type_string(type),
2411			TRB_TO_SLOT_ID(field3),
2412			TRB_TO_SUSPEND_PORT(field3),
2413			/* Macro decrements 1, maybe it shouldn't?!? */
2414			TRB_TO_EP_INDEX(field3) + 1,
2415			field3 & TRB_CYCLE ? 'C' : 'c');
2416		break;
2417	case TRB_SET_DEQ:
2418		snprintf(str, size,
2419			"%s: deq %08x%08x stream %d slot %d ep %d flags %c",
2420			xhci_trb_type_string(type),
2421			field1, field0,
2422			TRB_TO_STREAM_ID(field2),
2423			TRB_TO_SLOT_ID(field3),
2424			/* Macro decrements 1, maybe it shouldn't?!? */
2425			TRB_TO_EP_INDEX(field3) + 1,
2426			field3 & TRB_CYCLE ? 'C' : 'c');
2427		break;
2428	case TRB_RESET_DEV:
2429		snprintf(str, size,
2430			"%s: slot %d flags %c",
2431			xhci_trb_type_string(type),
2432			TRB_TO_SLOT_ID(field3),
2433			field3 & TRB_CYCLE ? 'C' : 'c');
2434		break;
2435	case TRB_FORCE_EVENT:
2436		snprintf(str, size,
2437			"%s: event %08x%08x vf intr %d vf id %d flags %c",
2438			xhci_trb_type_string(type),
2439			field1, field0,
2440			TRB_TO_VF_INTR_TARGET(field2),
2441			TRB_TO_VF_ID(field3),
2442			field3 & TRB_CYCLE ? 'C' : 'c');
2443		break;
2444	case TRB_SET_LT:
2445		snprintf(str, size,
2446			"%s: belt %d flags %c",
2447			xhci_trb_type_string(type),
2448			TRB_TO_BELT(field3),
2449			field3 & TRB_CYCLE ? 'C' : 'c');
2450		break;
2451	case TRB_GET_BW:
2452		snprintf(str, size,
2453			"%s: ctx %08x%08x slot %d speed %d flags %c",
2454			xhci_trb_type_string(type),
2455			field1, field0,
2456			TRB_TO_SLOT_ID(field3),
2457			TRB_TO_DEV_SPEED(field3),
2458			field3 & TRB_CYCLE ? 'C' : 'c');
2459		break;
2460	case TRB_FORCE_HEADER:
2461		snprintf(str, size,
2462			"%s: info %08x%08x%08x pkt type %d roothub port %d flags %c",
2463			xhci_trb_type_string(type),
2464			field2, field1, field0 & 0xffffffe0,
2465			TRB_TO_PACKET_TYPE(field0),
2466			TRB_TO_ROOTHUB_PORT(field3),
2467			field3 & TRB_CYCLE ? 'C' : 'c');
2468		break;
2469	default:
2470		snprintf(str, size,
2471			"type '%s' -> raw %08x %08x %08x %08x",
2472			xhci_trb_type_string(type),
2473			field0, field1, field2, field3);
2474	}
2475
2476	return str;
2477}
2478
2479static inline const char *xhci_decode_ctrl_ctx(char *str,
2480		unsigned long drop, unsigned long add)
2481{
2482	unsigned int	bit;
2483	int		ret = 0;
2484
2485	str[0] = '\0';
2486
2487	if (drop) {
2488		ret = sprintf(str, "Drop:");
2489		for_each_set_bit(bit, &drop, 32)
2490			ret += sprintf(str + ret, " %d%s",
2491				       bit / 2,
2492				       bit % 2 ? "in":"out");
2493		ret += sprintf(str + ret, ", ");
2494	}
2495
2496	if (add) {
2497		ret += sprintf(str + ret, "Add:%s%s",
2498			       (add & SLOT_FLAG) ? " slot":"",
2499			       (add & EP0_FLAG) ? " ep0":"");
2500		add &= ~(SLOT_FLAG | EP0_FLAG);
2501		for_each_set_bit(bit, &add, 32)
2502			ret += sprintf(str + ret, " %d%s",
2503				       bit / 2,
2504				       bit % 2 ? "in":"out");
2505	}
2506	return str;
2507}
2508
2509static inline const char *xhci_decode_slot_context(char *str,
2510		u32 info, u32 info2, u32 tt_info, u32 state)
2511{
2512	u32 speed;
2513	u32 hub;
2514	u32 mtt;
2515	int ret = 0;
2516
2517	speed = info & DEV_SPEED;
2518	hub = info & DEV_HUB;
2519	mtt = info & DEV_MTT;
2520
2521	ret = sprintf(str, "RS %05x %s%s%s Ctx Entries %d MEL %d us Port# %d/%d",
2522			info & ROUTE_STRING_MASK,
2523			({ char *s;
2524			switch (speed) {
2525			case SLOT_SPEED_FS:
2526				s = "full-speed";
2527				break;
2528			case SLOT_SPEED_LS:
2529				s = "low-speed";
2530				break;
2531			case SLOT_SPEED_HS:
2532				s = "high-speed";
2533				break;
2534			case SLOT_SPEED_SS:
2535				s = "super-speed";
2536				break;
2537			case SLOT_SPEED_SSP:
2538				s = "super-speed plus";
2539				break;
2540			default:
2541				s = "UNKNOWN speed";
2542			} s; }),
2543			mtt ? " multi-TT" : "",
2544			hub ? " Hub" : "",
2545			(info & LAST_CTX_MASK) >> 27,
2546			info2 & MAX_EXIT,
2547			DEVINFO_TO_ROOT_HUB_PORT(info2),
2548			DEVINFO_TO_MAX_PORTS(info2));
2549
2550	ret += sprintf(str + ret, " [TT Slot %d Port# %d TTT %d Intr %d] Addr %d State %s",
2551			tt_info & TT_SLOT, (tt_info & TT_PORT) >> 8,
2552			GET_TT_THINK_TIME(tt_info), GET_INTR_TARGET(tt_info),
2553			state & DEV_ADDR_MASK,
2554			xhci_slot_state_string(GET_SLOT_STATE(state)));
2555
2556	return str;
2557}
2558
2559
2560static inline const char *xhci_portsc_link_state_string(u32 portsc)
2561{
2562	switch (portsc & PORT_PLS_MASK) {
2563	case XDEV_U0:
2564		return "U0";
2565	case XDEV_U1:
2566		return "U1";
2567	case XDEV_U2:
2568		return "U2";
2569	case XDEV_U3:
2570		return "U3";
2571	case XDEV_DISABLED:
2572		return "Disabled";
2573	case XDEV_RXDETECT:
2574		return "RxDetect";
2575	case XDEV_INACTIVE:
2576		return "Inactive";
2577	case XDEV_POLLING:
2578		return "Polling";
2579	case XDEV_RECOVERY:
2580		return "Recovery";
2581	case XDEV_HOT_RESET:
2582		return "Hot Reset";
2583	case XDEV_COMP_MODE:
2584		return "Compliance mode";
2585	case XDEV_TEST_MODE:
2586		return "Test mode";
2587	case XDEV_RESUME:
2588		return "Resume";
2589	default:
2590		break;
2591	}
2592	return "Unknown";
2593}
2594
2595static inline const char *xhci_decode_portsc(char *str, u32 portsc)
2596{
2597	int ret;
2598
2599	ret = sprintf(str, "%s %s %s Link:%s PortSpeed:%d ",
2600		      portsc & PORT_POWER	? "Powered" : "Powered-off",
2601		      portsc & PORT_CONNECT	? "Connected" : "Not-connected",
2602		      portsc & PORT_PE		? "Enabled" : "Disabled",
2603		      xhci_portsc_link_state_string(portsc),
2604		      DEV_PORT_SPEED(portsc));
2605
2606	if (portsc & PORT_OC)
2607		ret += sprintf(str + ret, "OverCurrent ");
2608	if (portsc & PORT_RESET)
2609		ret += sprintf(str + ret, "In-Reset ");
2610
2611	ret += sprintf(str + ret, "Change: ");
2612	if (portsc & PORT_CSC)
2613		ret += sprintf(str + ret, "CSC ");
2614	if (portsc & PORT_PEC)
2615		ret += sprintf(str + ret, "PEC ");
2616	if (portsc & PORT_WRC)
2617		ret += sprintf(str + ret, "WRC ");
2618	if (portsc & PORT_OCC)
2619		ret += sprintf(str + ret, "OCC ");
2620	if (portsc & PORT_RC)
2621		ret += sprintf(str + ret, "PRC ");
2622	if (portsc & PORT_PLC)
2623		ret += sprintf(str + ret, "PLC ");
2624	if (portsc & PORT_CEC)
2625		ret += sprintf(str + ret, "CEC ");
2626	if (portsc & PORT_CAS)
2627		ret += sprintf(str + ret, "CAS ");
2628
2629	ret += sprintf(str + ret, "Wake: ");
2630	if (portsc & PORT_WKCONN_E)
2631		ret += sprintf(str + ret, "WCE ");
2632	if (portsc & PORT_WKDISC_E)
2633		ret += sprintf(str + ret, "WDE ");
2634	if (portsc & PORT_WKOC_E)
2635		ret += sprintf(str + ret, "WOE ");
2636
2637	return str;
2638}
2639
2640static inline const char *xhci_decode_usbsts(char *str, u32 usbsts)
2641{
2642	int ret = 0;
2643
2644	ret = sprintf(str, " 0x%08x", usbsts);
2645
2646	if (usbsts == ~(u32)0)
2647		return str;
2648
2649	if (usbsts & STS_HALT)
2650		ret += sprintf(str + ret, " HCHalted");
2651	if (usbsts & STS_FATAL)
2652		ret += sprintf(str + ret, " HSE");
2653	if (usbsts & STS_EINT)
2654		ret += sprintf(str + ret, " EINT");
2655	if (usbsts & STS_PORT)
2656		ret += sprintf(str + ret, " PCD");
2657	if (usbsts & STS_SAVE)
2658		ret += sprintf(str + ret, " SSS");
2659	if (usbsts & STS_RESTORE)
2660		ret += sprintf(str + ret, " RSS");
2661	if (usbsts & STS_SRE)
2662		ret += sprintf(str + ret, " SRE");
2663	if (usbsts & STS_CNR)
2664		ret += sprintf(str + ret, " CNR");
2665	if (usbsts & STS_HCE)
2666		ret += sprintf(str + ret, " HCE");
2667
2668	return str;
2669}
2670
2671static inline const char *xhci_decode_doorbell(char *str, u32 slot, u32 doorbell)
2672{
2673	u8 ep;
2674	u16 stream;
2675	int ret;
2676
2677	ep = (doorbell & 0xff);
2678	stream = doorbell >> 16;
2679
2680	if (slot == 0) {
2681		sprintf(str, "Command Ring %d", doorbell);
2682		return str;
2683	}
2684	ret = sprintf(str, "Slot %d ", slot);
2685	if (ep > 0 && ep < 32)
2686		ret = sprintf(str + ret, "ep%d%s",
2687			      ep / 2,
2688			      ep % 2 ? "in" : "out");
2689	else if (ep == 0 || ep < 248)
2690		ret = sprintf(str + ret, "Reserved %d", ep);
2691	else
2692		ret = sprintf(str + ret, "Vendor Defined %d", ep);
2693	if (stream)
2694		ret = sprintf(str + ret, " Stream %d", stream);
2695
2696	return str;
2697}
2698
2699static inline const char *xhci_ep_state_string(u8 state)
2700{
2701	switch (state) {
2702	case EP_STATE_DISABLED:
2703		return "disabled";
2704	case EP_STATE_RUNNING:
2705		return "running";
2706	case EP_STATE_HALTED:
2707		return "halted";
2708	case EP_STATE_STOPPED:
2709		return "stopped";
2710	case EP_STATE_ERROR:
2711		return "error";
2712	default:
2713		return "INVALID";
2714	}
2715}
2716
2717static inline const char *xhci_ep_type_string(u8 type)
2718{
2719	switch (type) {
2720	case ISOC_OUT_EP:
2721		return "Isoc OUT";
2722	case BULK_OUT_EP:
2723		return "Bulk OUT";
2724	case INT_OUT_EP:
2725		return "Int OUT";
2726	case CTRL_EP:
2727		return "Ctrl";
2728	case ISOC_IN_EP:
2729		return "Isoc IN";
2730	case BULK_IN_EP:
2731		return "Bulk IN";
2732	case INT_IN_EP:
2733		return "Int IN";
2734	default:
2735		return "INVALID";
2736	}
2737}
2738
2739static inline const char *xhci_decode_ep_context(char *str, u32 info,
2740		u32 info2, u64 deq, u32 tx_info)
2741{
2742	int ret;
2743
2744	u32 esit;
2745	u16 maxp;
2746	u16 avg;
2747
2748	u8 max_pstr;
2749	u8 ep_state;
2750	u8 interval;
2751	u8 ep_type;
2752	u8 burst;
2753	u8 cerr;
2754	u8 mult;
2755
2756	bool lsa;
2757	bool hid;
2758
2759	esit = CTX_TO_MAX_ESIT_PAYLOAD_HI(info) << 16 |
2760		CTX_TO_MAX_ESIT_PAYLOAD(tx_info);
2761
2762	ep_state = info & EP_STATE_MASK;
2763	max_pstr = CTX_TO_EP_MAXPSTREAMS(info);
2764	interval = CTX_TO_EP_INTERVAL(info);
2765	mult = CTX_TO_EP_MULT(info) + 1;
2766	lsa = !!(info & EP_HAS_LSA);
2767
2768	cerr = (info2 & (3 << 1)) >> 1;
2769	ep_type = CTX_TO_EP_TYPE(info2);
2770	hid = !!(info2 & (1 << 7));
2771	burst = CTX_TO_MAX_BURST(info2);
2772	maxp = MAX_PACKET_DECODED(info2);
2773
2774	avg = EP_AVG_TRB_LENGTH(tx_info);
2775
2776	ret = sprintf(str, "State %s mult %d max P. Streams %d %s",
2777			xhci_ep_state_string(ep_state), mult,
2778			max_pstr, lsa ? "LSA " : "");
2779
2780	ret += sprintf(str + ret, "interval %d us max ESIT payload %d CErr %d ",
2781			(1 << interval) * 125, esit, cerr);
2782
2783	ret += sprintf(str + ret, "Type %s %sburst %d maxp %d deq %016llx ",
2784			xhci_ep_type_string(ep_type), hid ? "HID" : "",
2785			burst, maxp, deq);
2786
2787	ret += sprintf(str + ret, "avg trb len %d", avg);
2788
2789	return str;
2790}
2791
2792#endif /* __LINUX_XHCI_HCD_H */
v6.2
   1/* SPDX-License-Identifier: GPL-2.0 */
   2
   3/*
   4 * xHCI host controller driver
   5 *
   6 * Copyright (C) 2008 Intel Corp.
   7 *
   8 * Author: Sarah Sharp
   9 * Some code borrowed from the Linux EHCI driver.
  10 */
  11
  12#ifndef __LINUX_XHCI_HCD_H
  13#define __LINUX_XHCI_HCD_H
  14
  15#include <linux/usb.h>
  16#include <linux/timer.h>
  17#include <linux/kernel.h>
  18#include <linux/usb/hcd.h>
  19#include <linux/io-64-nonatomic-lo-hi.h>
  20
  21/* Code sharing between pci-quirks and xhci hcd */
  22#include	"xhci-ext-caps.h"
  23#include "pci-quirks.h"
  24
  25/* max buffer size for trace and debug messages */
  26#define XHCI_MSG_MAX		500
  27
  28/* xHCI PCI Configuration Registers */
  29#define XHCI_SBRN_OFFSET	(0x60)
  30
  31/* Max number of USB devices for any host controller - limit in section 6.1 */
  32#define MAX_HC_SLOTS		256
  33/* Section 5.3.3 - MaxPorts */
  34#define MAX_HC_PORTS		127
  35
  36/*
  37 * xHCI register interface.
  38 * This corresponds to the eXtensible Host Controller Interface (xHCI)
  39 * Revision 0.95 specification
  40 */
  41
  42/**
  43 * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
  44 * @hc_capbase:		length of the capabilities register and HC version number
  45 * @hcs_params1:	HCSPARAMS1 - Structural Parameters 1
  46 * @hcs_params2:	HCSPARAMS2 - Structural Parameters 2
  47 * @hcs_params3:	HCSPARAMS3 - Structural Parameters 3
  48 * @hcc_params:		HCCPARAMS - Capability Parameters
  49 * @db_off:		DBOFF - Doorbell array offset
  50 * @run_regs_off:	RTSOFF - Runtime register space offset
  51 * @hcc_params2:	HCCPARAMS2 Capability Parameters 2, xhci 1.1 only
  52 */
  53struct xhci_cap_regs {
  54	__le32	hc_capbase;
  55	__le32	hcs_params1;
  56	__le32	hcs_params2;
  57	__le32	hcs_params3;
  58	__le32	hcc_params;
  59	__le32	db_off;
  60	__le32	run_regs_off;
  61	__le32	hcc_params2; /* xhci 1.1 */
  62	/* Reserved up to (CAPLENGTH - 0x1C) */
  63};
  64
  65/* hc_capbase bitmasks */
  66/* bits 7:0 - how long is the Capabilities register */
  67#define HC_LENGTH(p)		XHCI_HC_LENGTH(p)
  68/* bits 31:16	*/
  69#define HC_VERSION(p)		(((p) >> 16) & 0xffff)
  70
  71/* HCSPARAMS1 - hcs_params1 - bitmasks */
  72/* bits 0:7, Max Device Slots */
  73#define HCS_MAX_SLOTS(p)	(((p) >> 0) & 0xff)
  74#define HCS_SLOTS_MASK		0xff
  75/* bits 8:18, Max Interrupters */
  76#define HCS_MAX_INTRS(p)	(((p) >> 8) & 0x7ff)
  77/* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
  78#define HCS_MAX_PORTS(p)	(((p) >> 24) & 0x7f)
  79
  80/* HCSPARAMS2 - hcs_params2 - bitmasks */
  81/* bits 0:3, frames or uframes that SW needs to queue transactions
  82 * ahead of the HW to meet periodic deadlines */
  83#define HCS_IST(p)		(((p) >> 0) & 0xf)
  84/* bits 4:7, max number of Event Ring segments */
  85#define HCS_ERST_MAX(p)		(((p) >> 4) & 0xf)
  86/* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
  87/* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
  88/* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
  89#define HCS_MAX_SCRATCHPAD(p)   ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
  90
  91/* HCSPARAMS3 - hcs_params3 - bitmasks */
  92/* bits 0:7, Max U1 to U0 latency for the roothub ports */
  93#define HCS_U1_LATENCY(p)	(((p) >> 0) & 0xff)
  94/* bits 16:31, Max U2 to U0 latency for the roothub ports */
  95#define HCS_U2_LATENCY(p)	(((p) >> 16) & 0xffff)
  96
  97/* HCCPARAMS - hcc_params - bitmasks */
  98/* true: HC can use 64-bit address pointers */
  99#define HCC_64BIT_ADDR(p)	((p) & (1 << 0))
 100/* true: HC can do bandwidth negotiation */
 101#define HCC_BANDWIDTH_NEG(p)	((p) & (1 << 1))
 102/* true: HC uses 64-byte Device Context structures
 103 * FIXME 64-byte context structures aren't supported yet.
 104 */
 105#define HCC_64BYTE_CONTEXT(p)	((p) & (1 << 2))
 106/* true: HC has port power switches */
 107#define HCC_PPC(p)		((p) & (1 << 3))
 108/* true: HC has port indicators */
 109#define HCS_INDICATOR(p)	((p) & (1 << 4))
 110/* true: HC has Light HC Reset Capability */
 111#define HCC_LIGHT_RESET(p)	((p) & (1 << 5))
 112/* true: HC supports latency tolerance messaging */
 113#define HCC_LTC(p)		((p) & (1 << 6))
 114/* true: no secondary Stream ID Support */
 115#define HCC_NSS(p)		((p) & (1 << 7))
 116/* true: HC supports Stopped - Short Packet */
 117#define HCC_SPC(p)		((p) & (1 << 9))
 118/* true: HC has Contiguous Frame ID Capability */
 119#define HCC_CFC(p)		((p) & (1 << 11))
 120/* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
 121#define HCC_MAX_PSA(p)		(1 << ((((p) >> 12) & 0xf) + 1))
 122/* Extended Capabilities pointer from PCI base - section 5.3.6 */
 123#define HCC_EXT_CAPS(p)		XHCI_HCC_EXT_CAPS(p)
 124
 125#define CTX_SIZE(_hcc)		(HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
 126
 127/* db_off bitmask - bits 0:1 reserved */
 128#define	DBOFF_MASK	(~0x3)
 129
 130/* run_regs_off bitmask - bits 0:4 reserved */
 131#define	RTSOFF_MASK	(~0x1f)
 132
 133/* HCCPARAMS2 - hcc_params2 - bitmasks */
 134/* true: HC supports U3 entry Capability */
 135#define	HCC2_U3C(p)		((p) & (1 << 0))
 136/* true: HC supports Configure endpoint command Max exit latency too large */
 137#define	HCC2_CMC(p)		((p) & (1 << 1))
 138/* true: HC supports Force Save context Capability */
 139#define	HCC2_FSC(p)		((p) & (1 << 2))
 140/* true: HC supports Compliance Transition Capability */
 141#define	HCC2_CTC(p)		((p) & (1 << 3))
 142/* true: HC support Large ESIT payload Capability > 48k */
 143#define	HCC2_LEC(p)		((p) & (1 << 4))
 144/* true: HC support Configuration Information Capability */
 145#define	HCC2_CIC(p)		((p) & (1 << 5))
 146/* true: HC support Extended TBC Capability, Isoc burst count > 65535 */
 147#define	HCC2_ETC(p)		((p) & (1 << 6))
 148
 149/* Number of registers per port */
 150#define	NUM_PORT_REGS	4
 151
 152#define PORTSC		0
 153#define PORTPMSC	1
 154#define PORTLI		2
 155#define PORTHLPMC	3
 156
 157/**
 158 * struct xhci_op_regs - xHCI Host Controller Operational Registers.
 159 * @command:		USBCMD - xHC command register
 160 * @status:		USBSTS - xHC status register
 161 * @page_size:		This indicates the page size that the host controller
 162 * 			supports.  If bit n is set, the HC supports a page size
 163 * 			of 2^(n+12), up to a 128MB page size.
 164 * 			4K is the minimum page size.
 165 * @cmd_ring:		CRP - 64-bit Command Ring Pointer
 166 * @dcbaa_ptr:		DCBAAP - 64-bit Device Context Base Address Array Pointer
 167 * @config_reg:		CONFIG - Configure Register
 168 * @port_status_base:	PORTSCn - base address for Port Status and Control
 169 * 			Each port has a Port Status and Control register,
 170 * 			followed by a Port Power Management Status and Control
 171 * 			register, a Port Link Info register, and a reserved
 172 * 			register.
 173 * @port_power_base:	PORTPMSCn - base address for
 174 * 			Port Power Management Status and Control
 175 * @port_link_base:	PORTLIn - base address for Port Link Info (current
 176 * 			Link PM state and control) for USB 2.1 and USB 3.0
 177 * 			devices.
 178 */
 179struct xhci_op_regs {
 180	__le32	command;
 181	__le32	status;
 182	__le32	page_size;
 183	__le32	reserved1;
 184	__le32	reserved2;
 185	__le32	dev_notification;
 186	__le64	cmd_ring;
 187	/* rsvd: offset 0x20-2F */
 188	__le32	reserved3[4];
 189	__le64	dcbaa_ptr;
 190	__le32	config_reg;
 191	/* rsvd: offset 0x3C-3FF */
 192	__le32	reserved4[241];
 193	/* port 1 registers, which serve as a base address for other ports */
 194	__le32	port_status_base;
 195	__le32	port_power_base;
 196	__le32	port_link_base;
 197	__le32	reserved5;
 198	/* registers for ports 2-255 */
 199	__le32	reserved6[NUM_PORT_REGS*254];
 200};
 201
 202/* USBCMD - USB command - command bitmasks */
 203/* start/stop HC execution - do not write unless HC is halted*/
 204#define CMD_RUN		XHCI_CMD_RUN
 205/* Reset HC - resets internal HC state machine and all registers (except
 206 * PCI config regs).  HC does NOT drive a USB reset on the downstream ports.
 207 * The xHCI driver must reinitialize the xHC after setting this bit.
 208 */
 209#define CMD_RESET	(1 << 1)
 210/* Event Interrupt Enable - a '1' allows interrupts from the host controller */
 211#define CMD_EIE		XHCI_CMD_EIE
 212/* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
 213#define CMD_HSEIE	XHCI_CMD_HSEIE
 214/* bits 4:6 are reserved (and should be preserved on writes). */
 215/* light reset (port status stays unchanged) - reset completed when this is 0 */
 216#define CMD_LRESET	(1 << 7)
 217/* host controller save/restore state. */
 218#define CMD_CSS		(1 << 8)
 219#define CMD_CRS		(1 << 9)
 220/* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
 221#define CMD_EWE		XHCI_CMD_EWE
 222/* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
 223 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
 224 * '0' means the xHC can power it off if all ports are in the disconnect,
 225 * disabled, or powered-off state.
 226 */
 227#define CMD_PM_INDEX	(1 << 11)
 228/* bit 14 Extended TBC Enable, changes Isoc TRB fields to support larger TBC */
 229#define CMD_ETE		(1 << 14)
 230/* bits 15:31 are reserved (and should be preserved on writes). */
 231
 232#define XHCI_RESET_LONG_USEC		(10 * 1000 * 1000)
 233#define XHCI_RESET_SHORT_USEC		(250 * 1000)
 234
 235/* IMAN - Interrupt Management Register */
 236#define IMAN_IE		(1 << 1)
 237#define IMAN_IP		(1 << 0)
 238
 239/* USBSTS - USB status - status bitmasks */
 240/* HC not running - set to 1 when run/stop bit is cleared. */
 241#define STS_HALT	XHCI_STS_HALT
 242/* serious error, e.g. PCI parity error.  The HC will clear the run/stop bit. */
 243#define STS_FATAL	(1 << 2)
 244/* event interrupt - clear this prior to clearing any IP flags in IR set*/
 245#define STS_EINT	(1 << 3)
 246/* port change detect */
 247#define STS_PORT	(1 << 4)
 248/* bits 5:7 reserved and zeroed */
 249/* save state status - '1' means xHC is saving state */
 250#define STS_SAVE	(1 << 8)
 251/* restore state status - '1' means xHC is restoring state */
 252#define STS_RESTORE	(1 << 9)
 253/* true: save or restore error */
 254#define STS_SRE		(1 << 10)
 255/* true: Controller Not Ready to accept doorbell or op reg writes after reset */
 256#define STS_CNR		XHCI_STS_CNR
 257/* true: internal Host Controller Error - SW needs to reset and reinitialize */
 258#define STS_HCE		(1 << 12)
 259/* bits 13:31 reserved and should be preserved */
 260
 261/*
 262 * DNCTRL - Device Notification Control Register - dev_notification bitmasks
 263 * Generate a device notification event when the HC sees a transaction with a
 264 * notification type that matches a bit set in this bit field.
 265 */
 266#define	DEV_NOTE_MASK		(0xffff)
 267#define ENABLE_DEV_NOTE(x)	(1 << (x))
 268/* Most of the device notification types should only be used for debug.
 269 * SW does need to pay attention to function wake notifications.
 270 */
 271#define	DEV_NOTE_FWAKE		ENABLE_DEV_NOTE(1)
 272
 273/* CRCR - Command Ring Control Register - cmd_ring bitmasks */
 274/* bit 0 is the command ring cycle state */
 275/* stop ring operation after completion of the currently executing command */
 276#define CMD_RING_PAUSE		(1 << 1)
 277/* stop ring immediately - abort the currently executing command */
 278#define CMD_RING_ABORT		(1 << 2)
 279/* true: command ring is running */
 280#define CMD_RING_RUNNING	(1 << 3)
 281/* bits 4:5 reserved and should be preserved */
 282/* Command Ring pointer - bit mask for the lower 32 bits. */
 283#define CMD_RING_RSVD_BITS	(0x3f)
 284
 285/* CONFIG - Configure Register - config_reg bitmasks */
 286/* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
 287#define MAX_DEVS(p)	((p) & 0xff)
 288/* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */
 289#define CONFIG_U3E		(1 << 8)
 290/* bit 9: Configuration Information Enable, xhci 1.1 */
 291#define CONFIG_CIE		(1 << 9)
 292/* bits 10:31 - reserved and should be preserved */
 293
 294/* PORTSC - Port Status and Control Register - port_status_base bitmasks */
 295/* true: device connected */
 296#define PORT_CONNECT	(1 << 0)
 297/* true: port enabled */
 298#define PORT_PE		(1 << 1)
 299/* bit 2 reserved and zeroed */
 300/* true: port has an over-current condition */
 301#define PORT_OC		(1 << 3)
 302/* true: port reset signaling asserted */
 303#define PORT_RESET	(1 << 4)
 304/* Port Link State - bits 5:8
 305 * A read gives the current link PM state of the port,
 306 * a write with Link State Write Strobe set sets the link state.
 307 */
 308#define PORT_PLS_MASK	(0xf << 5)
 309#define XDEV_U0		(0x0 << 5)
 310#define XDEV_U1		(0x1 << 5)
 311#define XDEV_U2		(0x2 << 5)
 312#define XDEV_U3		(0x3 << 5)
 313#define XDEV_DISABLED	(0x4 << 5)
 314#define XDEV_RXDETECT	(0x5 << 5)
 315#define XDEV_INACTIVE	(0x6 << 5)
 316#define XDEV_POLLING	(0x7 << 5)
 317#define XDEV_RECOVERY	(0x8 << 5)
 318#define XDEV_HOT_RESET	(0x9 << 5)
 319#define XDEV_COMP_MODE	(0xa << 5)
 320#define XDEV_TEST_MODE	(0xb << 5)
 321#define XDEV_RESUME	(0xf << 5)
 322
 323/* true: port has power (see HCC_PPC) */
 324#define PORT_POWER	(1 << 9)
 325/* bits 10:13 indicate device speed:
 326 * 0 - undefined speed - port hasn't be initialized by a reset yet
 327 * 1 - full speed
 328 * 2 - low speed
 329 * 3 - high speed
 330 * 4 - super speed
 331 * 5-15 reserved
 332 */
 333#define DEV_SPEED_MASK		(0xf << 10)
 334#define	XDEV_FS			(0x1 << 10)
 335#define	XDEV_LS			(0x2 << 10)
 336#define	XDEV_HS			(0x3 << 10)
 337#define	XDEV_SS			(0x4 << 10)
 338#define	XDEV_SSP		(0x5 << 10)
 339#define DEV_UNDEFSPEED(p)	(((p) & DEV_SPEED_MASK) == (0x0<<10))
 340#define DEV_FULLSPEED(p)	(((p) & DEV_SPEED_MASK) == XDEV_FS)
 341#define DEV_LOWSPEED(p)		(((p) & DEV_SPEED_MASK) == XDEV_LS)
 342#define DEV_HIGHSPEED(p)	(((p) & DEV_SPEED_MASK) == XDEV_HS)
 343#define DEV_SUPERSPEED(p)	(((p) & DEV_SPEED_MASK) == XDEV_SS)
 344#define DEV_SUPERSPEEDPLUS(p)	(((p) & DEV_SPEED_MASK) == XDEV_SSP)
 345#define DEV_SUPERSPEED_ANY(p)	(((p) & DEV_SPEED_MASK) >= XDEV_SS)
 346#define DEV_PORT_SPEED(p)	(((p) >> 10) & 0x0f)
 347
 348/* Bits 20:23 in the Slot Context are the speed for the device */
 349#define	SLOT_SPEED_FS		(XDEV_FS << 10)
 350#define	SLOT_SPEED_LS		(XDEV_LS << 10)
 351#define	SLOT_SPEED_HS		(XDEV_HS << 10)
 352#define	SLOT_SPEED_SS		(XDEV_SS << 10)
 353#define	SLOT_SPEED_SSP		(XDEV_SSP << 10)
 354/* Port Indicator Control */
 355#define PORT_LED_OFF	(0 << 14)
 356#define PORT_LED_AMBER	(1 << 14)
 357#define PORT_LED_GREEN	(2 << 14)
 358#define PORT_LED_MASK	(3 << 14)
 359/* Port Link State Write Strobe - set this when changing link state */
 360#define PORT_LINK_STROBE	(1 << 16)
 361/* true: connect status change */
 362#define PORT_CSC	(1 << 17)
 363/* true: port enable change */
 364#define PORT_PEC	(1 << 18)
 365/* true: warm reset for a USB 3.0 device is done.  A "hot" reset puts the port
 366 * into an enabled state, and the device into the default state.  A "warm" reset
 367 * also resets the link, forcing the device through the link training sequence.
 368 * SW can also look at the Port Reset register to see when warm reset is done.
 369 */
 370#define PORT_WRC	(1 << 19)
 371/* true: over-current change */
 372#define PORT_OCC	(1 << 20)
 373/* true: reset change - 1 to 0 transition of PORT_RESET */
 374#define PORT_RC		(1 << 21)
 375/* port link status change - set on some port link state transitions:
 376 *  Transition				Reason
 377 *  ------------------------------------------------------------------------------
 378 *  - U3 to Resume			Wakeup signaling from a device
 379 *  - Resume to Recovery to U0		USB 3.0 device resume
 380 *  - Resume to U0			USB 2.0 device resume
 381 *  - U3 to Recovery to U0		Software resume of USB 3.0 device complete
 382 *  - U3 to U0				Software resume of USB 2.0 device complete
 383 *  - U2 to U0				L1 resume of USB 2.1 device complete
 384 *  - U0 to U0 (???)			L1 entry rejection by USB 2.1 device
 385 *  - U0 to disabled			L1 entry error with USB 2.1 device
 386 *  - Any state to inactive		Error on USB 3.0 port
 387 */
 388#define PORT_PLC	(1 << 22)
 389/* port configure error change - port failed to configure its link partner */
 390#define PORT_CEC	(1 << 23)
 391#define PORT_CHANGE_MASK	(PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
 392				 PORT_RC | PORT_PLC | PORT_CEC)
 393
 394
 395/* Cold Attach Status - xHC can set this bit to report device attached during
 396 * Sx state. Warm port reset should be perfomed to clear this bit and move port
 397 * to connected state.
 398 */
 399#define PORT_CAS	(1 << 24)
 400/* wake on connect (enable) */
 401#define PORT_WKCONN_E	(1 << 25)
 402/* wake on disconnect (enable) */
 403#define PORT_WKDISC_E	(1 << 26)
 404/* wake on over-current (enable) */
 405#define PORT_WKOC_E	(1 << 27)
 406/* bits 28:29 reserved */
 407/* true: device is non-removable - for USB 3.0 roothub emulation */
 408#define PORT_DEV_REMOVE	(1 << 30)
 409/* Initiate a warm port reset - complete when PORT_WRC is '1' */
 410#define PORT_WR		(1 << 31)
 411
 412/* We mark duplicate entries with -1 */
 413#define DUPLICATE_ENTRY ((u8)(-1))
 414
 415/* Port Power Management Status and Control - port_power_base bitmasks */
 416/* Inactivity timer value for transitions into U1, in microseconds.
 417 * Timeout can be up to 127us.  0xFF means an infinite timeout.
 418 */
 419#define PORT_U1_TIMEOUT(p)	((p) & 0xff)
 420#define PORT_U1_TIMEOUT_MASK	0xff
 421/* Inactivity timer value for transitions into U2 */
 422#define PORT_U2_TIMEOUT(p)	(((p) & 0xff) << 8)
 423#define PORT_U2_TIMEOUT_MASK	(0xff << 8)
 424/* Bits 24:31 for port testing */
 425
 426/* USB2 Protocol PORTSPMSC */
 427#define	PORT_L1S_MASK		7
 428#define	PORT_L1S_SUCCESS	1
 429#define	PORT_RWE		(1 << 3)
 430#define	PORT_HIRD(p)		(((p) & 0xf) << 4)
 431#define	PORT_HIRD_MASK		(0xf << 4)
 432#define	PORT_L1DS_MASK		(0xff << 8)
 433#define	PORT_L1DS(p)		(((p) & 0xff) << 8)
 434#define	PORT_HLE		(1 << 16)
 435#define PORT_TEST_MODE_SHIFT	28
 436
 437/* USB3 Protocol PORTLI  Port Link Information */
 438#define PORT_RX_LANES(p)	(((p) >> 16) & 0xf)
 439#define PORT_TX_LANES(p)	(((p) >> 20) & 0xf)
 440
 441/* USB2 Protocol PORTHLPMC */
 442#define PORT_HIRDM(p)((p) & 3)
 443#define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
 444#define PORT_BESLD(p)(((p) & 0xf) << 10)
 445
 446/* use 512 microseconds as USB2 LPM L1 default timeout. */
 447#define XHCI_L1_TIMEOUT		512
 448
 449/* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
 450 * Safe to use with mixed HIRD and BESL systems (host and device) and is used
 451 * by other operating systems.
 452 *
 453 * XHCI 1.0 errata 8/14/12 Table 13 notes:
 454 * "Software should choose xHC BESL/BESLD field values that do not violate a
 455 * device's resume latency requirements,
 456 * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
 457 * or not program values < '4' if BLC = '0' and a BESL device is attached.
 458 */
 459#define XHCI_DEFAULT_BESL	4
 460
 461/*
 462 * USB3 specification define a 360ms tPollingLFPSTiemout for USB3 ports
 463 * to complete link training. usually link trainig completes much faster
 464 * so check status 10 times with 36ms sleep in places we need to wait for
 465 * polling to complete.
 466 */
 467#define XHCI_PORT_POLLING_LFPS_TIME  36
 468
 469/**
 470 * struct xhci_intr_reg - Interrupt Register Set
 471 * @irq_pending:	IMAN - Interrupt Management Register.  Used to enable
 472 *			interrupts and check for pending interrupts.
 473 * @irq_control:	IMOD - Interrupt Moderation Register.
 474 * 			Used to throttle interrupts.
 475 * @erst_size:		Number of segments in the Event Ring Segment Table (ERST).
 476 * @erst_base:		ERST base address.
 477 * @erst_dequeue:	Event ring dequeue pointer.
 478 *
 479 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
 480 * Ring Segment Table (ERST) associated with it.  The event ring is comprised of
 481 * multiple segments of the same size.  The HC places events on the ring and
 482 * "updates the Cycle bit in the TRBs to indicate to software the current
 483 * position of the Enqueue Pointer." The HCD (Linux) processes those events and
 484 * updates the dequeue pointer.
 485 */
 486struct xhci_intr_reg {
 487	__le32	irq_pending;
 488	__le32	irq_control;
 489	__le32	erst_size;
 490	__le32	rsvd;
 491	__le64	erst_base;
 492	__le64	erst_dequeue;
 493};
 494
 495/* irq_pending bitmasks */
 496#define	ER_IRQ_PENDING(p)	((p) & 0x1)
 497/* bits 2:31 need to be preserved */
 498/* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
 499#define	ER_IRQ_CLEAR(p)		((p) & 0xfffffffe)
 500#define	ER_IRQ_ENABLE(p)	((ER_IRQ_CLEAR(p)) | 0x2)
 501#define	ER_IRQ_DISABLE(p)	((ER_IRQ_CLEAR(p)) & ~(0x2))
 502
 503/* irq_control bitmasks */
 504/* Minimum interval between interrupts (in 250ns intervals).  The interval
 505 * between interrupts will be longer if there are no events on the event ring.
 506 * Default is 4000 (1 ms).
 507 */
 508#define ER_IRQ_INTERVAL_MASK	(0xffff)
 509/* Counter used to count down the time to the next interrupt - HW use only */
 510#define ER_IRQ_COUNTER_MASK	(0xffff << 16)
 511
 512/* erst_size bitmasks */
 513/* Preserve bits 16:31 of erst_size */
 514#define	ERST_SIZE_MASK		(0xffff << 16)
 515
 
 
 
 516/* erst_dequeue bitmasks */
 517/* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
 518 * where the current dequeue pointer lies.  This is an optional HW hint.
 519 */
 520#define ERST_DESI_MASK		(0x7)
 521/* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
 522 * a work queue (or delayed service routine)?
 523 */
 524#define ERST_EHB		(1 << 3)
 525#define ERST_PTR_MASK		(0xf)
 526
 527/**
 528 * struct xhci_run_regs
 529 * @microframe_index:
 530 * 		MFINDEX - current microframe number
 531 *
 532 * Section 5.5 Host Controller Runtime Registers:
 533 * "Software should read and write these registers using only Dword (32 bit)
 534 * or larger accesses"
 535 */
 536struct xhci_run_regs {
 537	__le32			microframe_index;
 538	__le32			rsvd[7];
 539	struct xhci_intr_reg	ir_set[128];
 540};
 541
 542/**
 543 * struct doorbell_array
 544 *
 545 * Bits  0 -  7: Endpoint target
 546 * Bits  8 - 15: RsvdZ
 547 * Bits 16 - 31: Stream ID
 548 *
 549 * Section 5.6
 550 */
 551struct xhci_doorbell_array {
 552	__le32	doorbell[256];
 553};
 554
 555#define DB_VALUE(ep, stream)	((((ep) + 1) & 0xff) | ((stream) << 16))
 556#define DB_VALUE_HOST		0x00000000
 557
 558/**
 559 * struct xhci_protocol_caps
 560 * @revision:		major revision, minor revision, capability ID,
 561 *			and next capability pointer.
 562 * @name_string:	Four ASCII characters to say which spec this xHC
 563 *			follows, typically "USB ".
 564 * @port_info:		Port offset, count, and protocol-defined information.
 565 */
 566struct xhci_protocol_caps {
 567	u32	revision;
 568	u32	name_string;
 569	u32	port_info;
 570};
 571
 572#define	XHCI_EXT_PORT_MAJOR(x)	(((x) >> 24) & 0xff)
 573#define	XHCI_EXT_PORT_MINOR(x)	(((x) >> 16) & 0xff)
 574#define	XHCI_EXT_PORT_PSIC(x)	(((x) >> 28) & 0x0f)
 575#define	XHCI_EXT_PORT_OFF(x)	((x) & 0xff)
 576#define	XHCI_EXT_PORT_COUNT(x)	(((x) >> 8) & 0xff)
 577
 578#define	XHCI_EXT_PORT_PSIV(x)	(((x) >> 0) & 0x0f)
 579#define	XHCI_EXT_PORT_PSIE(x)	(((x) >> 4) & 0x03)
 580#define	XHCI_EXT_PORT_PLT(x)	(((x) >> 6) & 0x03)
 581#define	XHCI_EXT_PORT_PFD(x)	(((x) >> 8) & 0x01)
 582#define	XHCI_EXT_PORT_LP(x)	(((x) >> 14) & 0x03)
 583#define	XHCI_EXT_PORT_PSIM(x)	(((x) >> 16) & 0xffff)
 584
 585#define PLT_MASK        (0x03 << 6)
 586#define PLT_SYM         (0x00 << 6)
 587#define PLT_ASYM_RX     (0x02 << 6)
 588#define PLT_ASYM_TX     (0x03 << 6)
 589
 590/**
 591 * struct xhci_container_ctx
 592 * @type: Type of context.  Used to calculated offsets to contained contexts.
 593 * @size: Size of the context data
 594 * @bytes: The raw context data given to HW
 595 * @dma: dma address of the bytes
 596 *
 597 * Represents either a Device or Input context.  Holds a pointer to the raw
 598 * memory used for the context (bytes) and dma address of it (dma).
 599 */
 600struct xhci_container_ctx {
 601	unsigned type;
 602#define XHCI_CTX_TYPE_DEVICE  0x1
 603#define XHCI_CTX_TYPE_INPUT   0x2
 604
 605	int size;
 606
 607	u8 *bytes;
 608	dma_addr_t dma;
 609};
 610
 611/**
 612 * struct xhci_slot_ctx
 613 * @dev_info:	Route string, device speed, hub info, and last valid endpoint
 614 * @dev_info2:	Max exit latency for device number, root hub port number
 615 * @tt_info:	tt_info is used to construct split transaction tokens
 616 * @dev_state:	slot state and device address
 617 *
 618 * Slot Context - section 6.2.1.1.  This assumes the HC uses 32-byte context
 619 * structures.  If the HC uses 64-byte contexts, there is an additional 32 bytes
 620 * reserved at the end of the slot context for HC internal use.
 621 */
 622struct xhci_slot_ctx {
 623	__le32	dev_info;
 624	__le32	dev_info2;
 625	__le32	tt_info;
 626	__le32	dev_state;
 627	/* offset 0x10 to 0x1f reserved for HC internal use */
 628	__le32	reserved[4];
 629};
 630
 631/* dev_info bitmasks */
 632/* Route String - 0:19 */
 633#define ROUTE_STRING_MASK	(0xfffff)
 634/* Device speed - values defined by PORTSC Device Speed field - 20:23 */
 635#define DEV_SPEED	(0xf << 20)
 636#define GET_DEV_SPEED(n) (((n) & DEV_SPEED) >> 20)
 637/* bit 24 reserved */
 638/* Is this LS/FS device connected through a HS hub? - bit 25 */
 639#define DEV_MTT		(0x1 << 25)
 640/* Set if the device is a hub - bit 26 */
 641#define DEV_HUB		(0x1 << 26)
 642/* Index of the last valid endpoint context in this device context - 27:31 */
 643#define LAST_CTX_MASK	(0x1f << 27)
 644#define LAST_CTX(p)	((p) << 27)
 645#define LAST_CTX_TO_EP_NUM(p)	(((p) >> 27) - 1)
 646#define SLOT_FLAG	(1 << 0)
 647#define EP0_FLAG	(1 << 1)
 648
 649/* dev_info2 bitmasks */
 650/* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
 651#define MAX_EXIT	(0xffff)
 652/* Root hub port number that is needed to access the USB device */
 653#define ROOT_HUB_PORT(p)	(((p) & 0xff) << 16)
 654#define DEVINFO_TO_ROOT_HUB_PORT(p)	(((p) >> 16) & 0xff)
 655/* Maximum number of ports under a hub device */
 656#define XHCI_MAX_PORTS(p)	(((p) & 0xff) << 24)
 657#define DEVINFO_TO_MAX_PORTS(p)	(((p) & (0xff << 24)) >> 24)
 658
 659/* tt_info bitmasks */
 660/*
 661 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
 662 * The Slot ID of the hub that isolates the high speed signaling from
 663 * this low or full-speed device.  '0' if attached to root hub port.
 664 */
 665#define TT_SLOT		(0xff)
 666/*
 667 * The number of the downstream facing port of the high-speed hub
 668 * '0' if the device is not low or full speed.
 669 */
 670#define TT_PORT		(0xff << 8)
 671#define TT_THINK_TIME(p)	(((p) & 0x3) << 16)
 672#define GET_TT_THINK_TIME(p)	(((p) & (0x3 << 16)) >> 16)
 673
 674/* dev_state bitmasks */
 675/* USB device address - assigned by the HC */
 676#define DEV_ADDR_MASK	(0xff)
 677/* bits 8:26 reserved */
 678/* Slot state */
 679#define SLOT_STATE	(0x1f << 27)
 680#define GET_SLOT_STATE(p)	(((p) & (0x1f << 27)) >> 27)
 681
 682#define SLOT_STATE_DISABLED	0
 683#define SLOT_STATE_ENABLED	SLOT_STATE_DISABLED
 684#define SLOT_STATE_DEFAULT	1
 685#define SLOT_STATE_ADDRESSED	2
 686#define SLOT_STATE_CONFIGURED	3
 687
 688/**
 689 * struct xhci_ep_ctx
 690 * @ep_info:	endpoint state, streams, mult, and interval information.
 691 * @ep_info2:	information on endpoint type, max packet size, max burst size,
 692 * 		error count, and whether the HC will force an event for all
 693 * 		transactions.
 694 * @deq:	64-bit ring dequeue pointer address.  If the endpoint only
 695 * 		defines one stream, this points to the endpoint transfer ring.
 696 * 		Otherwise, it points to a stream context array, which has a
 697 * 		ring pointer for each flow.
 698 * @tx_info:
 699 * 		Average TRB lengths for the endpoint ring and
 700 * 		max payload within an Endpoint Service Interval Time (ESIT).
 701 *
 702 * Endpoint Context - section 6.2.1.2.  This assumes the HC uses 32-byte context
 703 * structures.  If the HC uses 64-byte contexts, there is an additional 32 bytes
 704 * reserved at the end of the endpoint context for HC internal use.
 705 */
 706struct xhci_ep_ctx {
 707	__le32	ep_info;
 708	__le32	ep_info2;
 709	__le64	deq;
 710	__le32	tx_info;
 711	/* offset 0x14 - 0x1f reserved for HC internal use */
 712	__le32	reserved[3];
 713};
 714
 715/* ep_info bitmasks */
 716/*
 717 * Endpoint State - bits 0:2
 718 * 0 - disabled
 719 * 1 - running
 720 * 2 - halted due to halt condition - ok to manipulate endpoint ring
 721 * 3 - stopped
 722 * 4 - TRB error
 723 * 5-7 - reserved
 724 */
 725#define EP_STATE_MASK		(0x7)
 726#define EP_STATE_DISABLED	0
 727#define EP_STATE_RUNNING	1
 728#define EP_STATE_HALTED		2
 729#define EP_STATE_STOPPED	3
 730#define EP_STATE_ERROR		4
 731#define GET_EP_CTX_STATE(ctx)	(le32_to_cpu((ctx)->ep_info) & EP_STATE_MASK)
 732
 733/* Mult - Max number of burtst within an interval, in EP companion desc. */
 734#define EP_MULT(p)		(((p) & 0x3) << 8)
 735#define CTX_TO_EP_MULT(p)	(((p) >> 8) & 0x3)
 736/* bits 10:14 are Max Primary Streams */
 737/* bit 15 is Linear Stream Array */
 738/* Interval - period between requests to an endpoint - 125u increments. */
 739#define EP_INTERVAL(p)			(((p) & 0xff) << 16)
 740#define EP_INTERVAL_TO_UFRAMES(p)	(1 << (((p) >> 16) & 0xff))
 741#define CTX_TO_EP_INTERVAL(p)		(((p) >> 16) & 0xff)
 742#define EP_MAXPSTREAMS_MASK		(0x1f << 10)
 743#define EP_MAXPSTREAMS(p)		(((p) << 10) & EP_MAXPSTREAMS_MASK)
 744#define CTX_TO_EP_MAXPSTREAMS(p)	(((p) & EP_MAXPSTREAMS_MASK) >> 10)
 745/* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
 746#define	EP_HAS_LSA		(1 << 15)
 747/* hosts with LEC=1 use bits 31:24 as ESIT high bits. */
 748#define CTX_TO_MAX_ESIT_PAYLOAD_HI(p)	(((p) >> 24) & 0xff)
 749
 750/* ep_info2 bitmasks */
 751/*
 752 * Force Event - generate transfer events for all TRBs for this endpoint
 753 * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
 754 */
 755#define	FORCE_EVENT	(0x1)
 756#define ERROR_COUNT(p)	(((p) & 0x3) << 1)
 757#define CTX_TO_EP_TYPE(p)	(((p) >> 3) & 0x7)
 758#define EP_TYPE(p)	((p) << 3)
 759#define ISOC_OUT_EP	1
 760#define BULK_OUT_EP	2
 761#define INT_OUT_EP	3
 762#define CTRL_EP		4
 763#define ISOC_IN_EP	5
 764#define BULK_IN_EP	6
 765#define INT_IN_EP	7
 766/* bit 6 reserved */
 767/* bit 7 is Host Initiate Disable - for disabling stream selection */
 768#define MAX_BURST(p)	(((p)&0xff) << 8)
 769#define CTX_TO_MAX_BURST(p)	(((p) >> 8) & 0xff)
 770#define MAX_PACKET(p)	(((p)&0xffff) << 16)
 771#define MAX_PACKET_MASK		(0xffff << 16)
 772#define MAX_PACKET_DECODED(p)	(((p) >> 16) & 0xffff)
 773
 774/* tx_info bitmasks */
 775#define EP_AVG_TRB_LENGTH(p)		((p) & 0xffff)
 776#define EP_MAX_ESIT_PAYLOAD_LO(p)	(((p) & 0xffff) << 16)
 777#define EP_MAX_ESIT_PAYLOAD_HI(p)	((((p) >> 16) & 0xff) << 24)
 778#define CTX_TO_MAX_ESIT_PAYLOAD(p)	(((p) >> 16) & 0xffff)
 779
 780/* deq bitmasks */
 781#define EP_CTX_CYCLE_MASK		(1 << 0)
 782#define SCTX_DEQ_MASK			(~0xfL)
 783
 784
 785/**
 786 * struct xhci_input_control_context
 787 * Input control context; see section 6.2.5.
 788 *
 789 * @drop_context:	set the bit of the endpoint context you want to disable
 790 * @add_context:	set the bit of the endpoint context you want to enable
 791 */
 792struct xhci_input_control_ctx {
 793	__le32	drop_flags;
 794	__le32	add_flags;
 795	__le32	rsvd2[6];
 796};
 797
 798#define	EP_IS_ADDED(ctrl_ctx, i) \
 799	(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
 800#define	EP_IS_DROPPED(ctrl_ctx, i)       \
 801	(le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
 802
 803/* Represents everything that is needed to issue a command on the command ring.
 804 * It's useful to pre-allocate these for commands that cannot fail due to
 805 * out-of-memory errors, like freeing streams.
 806 */
 807struct xhci_command {
 808	/* Input context for changing device state */
 809	struct xhci_container_ctx	*in_ctx;
 810	u32				status;
 811	int				slot_id;
 812	/* If completion is null, no one is waiting on this command
 813	 * and the structure can be freed after the command completes.
 814	 */
 815	struct completion		*completion;
 816	union xhci_trb			*command_trb;
 817	struct list_head		cmd_list;
 
 
 818};
 819
 820/* drop context bitmasks */
 821#define	DROP_EP(x)	(0x1 << x)
 822/* add context bitmasks */
 823#define	ADD_EP(x)	(0x1 << x)
 824
 825struct xhci_stream_ctx {
 826	/* 64-bit stream ring address, cycle state, and stream type */
 827	__le64	stream_ring;
 828	/* offset 0x14 - 0x1f reserved for HC internal use */
 829	__le32	reserved[2];
 830};
 831
 832/* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
 833#define	SCT_FOR_CTX(p)		(((p) & 0x7) << 1)
 834/* Secondary stream array type, dequeue pointer is to a transfer ring */
 835#define	SCT_SEC_TR		0
 836/* Primary stream array type, dequeue pointer is to a transfer ring */
 837#define	SCT_PRI_TR		1
 838/* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
 839#define SCT_SSA_8		2
 840#define SCT_SSA_16		3
 841#define SCT_SSA_32		4
 842#define SCT_SSA_64		5
 843#define SCT_SSA_128		6
 844#define SCT_SSA_256		7
 845
 846/* Assume no secondary streams for now */
 847struct xhci_stream_info {
 848	struct xhci_ring		**stream_rings;
 849	/* Number of streams, including stream 0 (which drivers can't use) */
 850	unsigned int			num_streams;
 851	/* The stream context array may be bigger than
 852	 * the number of streams the driver asked for
 853	 */
 854	struct xhci_stream_ctx		*stream_ctx_array;
 855	unsigned int			num_stream_ctxs;
 856	dma_addr_t			ctx_array_dma;
 857	/* For mapping physical TRB addresses to segments in stream rings */
 858	struct radix_tree_root		trb_address_map;
 859	struct xhci_command		*free_streams_command;
 860};
 861
 862#define	SMALL_STREAM_ARRAY_SIZE		256
 863#define	MEDIUM_STREAM_ARRAY_SIZE	1024
 864
 865/* Some Intel xHCI host controllers need software to keep track of the bus
 866 * bandwidth.  Keep track of endpoint info here.  Each root port is allocated
 867 * the full bus bandwidth.  We must also treat TTs (including each port under a
 868 * multi-TT hub) as a separate bandwidth domain.  The direct memory interface
 869 * (DMI) also limits the total bandwidth (across all domains) that can be used.
 870 */
 871struct xhci_bw_info {
 872	/* ep_interval is zero-based */
 873	unsigned int		ep_interval;
 874	/* mult and num_packets are one-based */
 875	unsigned int		mult;
 876	unsigned int		num_packets;
 877	unsigned int		max_packet_size;
 878	unsigned int		max_esit_payload;
 879	unsigned int		type;
 880};
 881
 882/* "Block" sizes in bytes the hardware uses for different device speeds.
 883 * The logic in this part of the hardware limits the number of bits the hardware
 884 * can use, so must represent bandwidth in a less precise manner to mimic what
 885 * the scheduler hardware computes.
 886 */
 887#define	FS_BLOCK	1
 888#define	HS_BLOCK	4
 889#define	SS_BLOCK	16
 890#define	DMI_BLOCK	32
 891
 892/* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
 893 * with each byte transferred.  SuperSpeed devices have an initial overhead to
 894 * set up bursts.  These are in blocks, see above.  LS overhead has already been
 895 * translated into FS blocks.
 896 */
 897#define DMI_OVERHEAD 8
 898#define DMI_OVERHEAD_BURST 4
 899#define SS_OVERHEAD 8
 900#define SS_OVERHEAD_BURST 32
 901#define HS_OVERHEAD 26
 902#define FS_OVERHEAD 20
 903#define LS_OVERHEAD 128
 904/* The TTs need to claim roughly twice as much bandwidth (94 bytes per
 905 * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
 906 * of overhead associated with split transfers crossing microframe boundaries.
 907 * 31 blocks is pure protocol overhead.
 908 */
 909#define TT_HS_OVERHEAD (31 + 94)
 910#define TT_DMI_OVERHEAD (25 + 12)
 911
 912/* Bandwidth limits in blocks */
 913#define FS_BW_LIMIT		1285
 914#define TT_BW_LIMIT		1320
 915#define HS_BW_LIMIT		1607
 916#define SS_BW_LIMIT_IN		3906
 917#define DMI_BW_LIMIT_IN		3906
 918#define SS_BW_LIMIT_OUT		3906
 919#define DMI_BW_LIMIT_OUT	3906
 920
 921/* Percentage of bus bandwidth reserved for non-periodic transfers */
 922#define FS_BW_RESERVED		10
 923#define HS_BW_RESERVED		20
 924#define SS_BW_RESERVED		10
 925
 926struct xhci_virt_ep {
 927	struct xhci_virt_device		*vdev;	/* parent */
 928	unsigned int			ep_index;
 929	struct xhci_ring		*ring;
 930	/* Related to endpoints that are configured to use stream IDs only */
 931	struct xhci_stream_info		*stream_info;
 932	/* Temporary storage in case the configure endpoint command fails and we
 933	 * have to restore the device state to the previous state
 934	 */
 935	struct xhci_ring		*new_ring;
 936	unsigned int			err_count;
 937	unsigned int			ep_state;
 938#define SET_DEQ_PENDING		(1 << 0)
 939#define EP_HALTED		(1 << 1)	/* For stall handling */
 940#define EP_STOP_CMD_PENDING	(1 << 2)	/* For URB cancellation */
 941/* Transitioning the endpoint to using streams, don't enqueue URBs */
 942#define EP_GETTING_STREAMS	(1 << 3)
 943#define EP_HAS_STREAMS		(1 << 4)
 944/* Transitioning the endpoint to not using streams, don't enqueue URBs */
 945#define EP_GETTING_NO_STREAMS	(1 << 5)
 946#define EP_HARD_CLEAR_TOGGLE	(1 << 6)
 947#define EP_SOFT_CLEAR_TOGGLE	(1 << 7)
 948/* usb_hub_clear_tt_buffer is in progress */
 949#define EP_CLEARING_TT		(1 << 8)
 950	/* ----  Related to URB cancellation ---- */
 951	struct list_head	cancelled_td_list;
 952	struct xhci_hcd		*xhci;
 953	/* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
 954	 * command.  We'll need to update the ring's dequeue segment and dequeue
 955	 * pointer after the command completes.
 956	 */
 957	struct xhci_segment	*queued_deq_seg;
 958	union xhci_trb		*queued_deq_ptr;
 959	/*
 960	 * Sometimes the xHC can not process isochronous endpoint ring quickly
 961	 * enough, and it will miss some isoc tds on the ring and generate
 962	 * a Missed Service Error Event.
 963	 * Set skip flag when receive a Missed Service Error Event and
 964	 * process the missed tds on the endpoint ring.
 965	 */
 966	bool			skip;
 967	/* Bandwidth checking storage */
 968	struct xhci_bw_info	bw_info;
 969	struct list_head	bw_endpoint_list;
 970	/* Isoch Frame ID checking storage */
 971	int			next_frame_id;
 972	/* Use new Isoch TRB layout needed for extended TBC support */
 973	bool			use_extended_tbc;
 974};
 975
 976enum xhci_overhead_type {
 977	LS_OVERHEAD_TYPE = 0,
 978	FS_OVERHEAD_TYPE,
 979	HS_OVERHEAD_TYPE,
 980};
 981
 982struct xhci_interval_bw {
 983	unsigned int		num_packets;
 984	/* Sorted by max packet size.
 985	 * Head of the list is the greatest max packet size.
 986	 */
 987	struct list_head	endpoints;
 988	/* How many endpoints of each speed are present. */
 989	unsigned int		overhead[3];
 990};
 991
 992#define	XHCI_MAX_INTERVAL	16
 993
 994struct xhci_interval_bw_table {
 995	unsigned int		interval0_esit_payload;
 996	struct xhci_interval_bw	interval_bw[XHCI_MAX_INTERVAL];
 997	/* Includes reserved bandwidth for async endpoints */
 998	unsigned int		bw_used;
 999	unsigned int		ss_bw_in;
1000	unsigned int		ss_bw_out;
1001};
1002
1003#define EP_CTX_PER_DEV		31
1004
1005struct xhci_virt_device {
1006	int				slot_id;
1007	struct usb_device		*udev;
1008	/*
1009	 * Commands to the hardware are passed an "input context" that
1010	 * tells the hardware what to change in its data structures.
1011	 * The hardware will return changes in an "output context" that
1012	 * software must allocate for the hardware.  We need to keep
1013	 * track of input and output contexts separately because
1014	 * these commands might fail and we don't trust the hardware.
1015	 */
1016	struct xhci_container_ctx       *out_ctx;
1017	/* Used for addressing devices and configuration changes */
1018	struct xhci_container_ctx       *in_ctx;
1019	struct xhci_virt_ep		eps[EP_CTX_PER_DEV];
1020	u8				fake_port;
1021	u8				real_port;
1022	struct xhci_interval_bw_table	*bw_table;
1023	struct xhci_tt_bw_info		*tt_info;
1024	/*
1025	 * flags for state tracking based on events and issued commands.
1026	 * Software can not rely on states from output contexts because of
1027	 * latency between events and xHC updating output context values.
1028	 * See xhci 1.1 section 4.8.3 for more details
1029	 */
1030	unsigned long			flags;
1031#define VDEV_PORT_ERROR			BIT(0) /* Port error, link inactive */
1032
1033	/* The current max exit latency for the enabled USB3 link states. */
1034	u16				current_mel;
1035	/* Used for the debugfs interfaces. */
1036	void				*debugfs_private;
1037};
1038
1039/*
1040 * For each roothub, keep track of the bandwidth information for each periodic
1041 * interval.
1042 *
1043 * If a high speed hub is attached to the roothub, each TT associated with that
1044 * hub is a separate bandwidth domain.  The interval information for the
1045 * endpoints on the devices under that TT will appear in the TT structure.
1046 */
1047struct xhci_root_port_bw_info {
1048	struct list_head		tts;
1049	unsigned int			num_active_tts;
1050	struct xhci_interval_bw_table	bw_table;
1051};
1052
1053struct xhci_tt_bw_info {
1054	struct list_head		tt_list;
1055	int				slot_id;
1056	int				ttport;
1057	struct xhci_interval_bw_table	bw_table;
1058	int				active_eps;
1059};
1060
1061
1062/**
1063 * struct xhci_device_context_array
1064 * @dev_context_ptr	array of 64-bit DMA addresses for device contexts
1065 */
1066struct xhci_device_context_array {
1067	/* 64-bit device addresses; we only write 32-bit addresses */
1068	__le64			dev_context_ptrs[MAX_HC_SLOTS];
1069	/* private xHCD pointers */
1070	dma_addr_t	dma;
1071};
1072/* TODO: write function to set the 64-bit device DMA address */
1073/*
1074 * TODO: change this to be dynamically sized at HC mem init time since the HC
1075 * might not be able to handle the maximum number of devices possible.
1076 */
1077
1078
1079struct xhci_transfer_event {
1080	/* 64-bit buffer address, or immediate data */
1081	__le64	buffer;
1082	__le32	transfer_len;
1083	/* This field is interpreted differently based on the type of TRB */
1084	__le32	flags;
1085};
1086
1087/* Transfer event TRB length bit mask */
1088/* bits 0:23 */
1089#define	EVENT_TRB_LEN(p)		((p) & 0xffffff)
1090
1091/** Transfer Event bit fields **/
1092#define	TRB_TO_EP_ID(p)	(((p) >> 16) & 0x1f)
1093
1094/* Completion Code - only applicable for some types of TRBs */
1095#define	COMP_CODE_MASK		(0xff << 24)
1096#define GET_COMP_CODE(p)	(((p) & COMP_CODE_MASK) >> 24)
1097#define COMP_INVALID				0
1098#define COMP_SUCCESS				1
1099#define COMP_DATA_BUFFER_ERROR			2
1100#define COMP_BABBLE_DETECTED_ERROR		3
1101#define COMP_USB_TRANSACTION_ERROR		4
1102#define COMP_TRB_ERROR				5
1103#define COMP_STALL_ERROR			6
1104#define COMP_RESOURCE_ERROR			7
1105#define COMP_BANDWIDTH_ERROR			8
1106#define COMP_NO_SLOTS_AVAILABLE_ERROR		9
1107#define COMP_INVALID_STREAM_TYPE_ERROR		10
1108#define COMP_SLOT_NOT_ENABLED_ERROR		11
1109#define COMP_ENDPOINT_NOT_ENABLED_ERROR		12
1110#define COMP_SHORT_PACKET			13
1111#define COMP_RING_UNDERRUN			14
1112#define COMP_RING_OVERRUN			15
1113#define COMP_VF_EVENT_RING_FULL_ERROR		16
1114#define COMP_PARAMETER_ERROR			17
1115#define COMP_BANDWIDTH_OVERRUN_ERROR		18
1116#define COMP_CONTEXT_STATE_ERROR		19
1117#define COMP_NO_PING_RESPONSE_ERROR		20
1118#define COMP_EVENT_RING_FULL_ERROR		21
1119#define COMP_INCOMPATIBLE_DEVICE_ERROR		22
1120#define COMP_MISSED_SERVICE_ERROR		23
1121#define COMP_COMMAND_RING_STOPPED		24
1122#define COMP_COMMAND_ABORTED			25
1123#define COMP_STOPPED				26
1124#define COMP_STOPPED_LENGTH_INVALID		27
1125#define COMP_STOPPED_SHORT_PACKET		28
1126#define COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR	29
1127#define COMP_ISOCH_BUFFER_OVERRUN		31
1128#define COMP_EVENT_LOST_ERROR			32
1129#define COMP_UNDEFINED_ERROR			33
1130#define COMP_INVALID_STREAM_ID_ERROR		34
1131#define COMP_SECONDARY_BANDWIDTH_ERROR		35
1132#define COMP_SPLIT_TRANSACTION_ERROR		36
1133
1134static inline const char *xhci_trb_comp_code_string(u8 status)
1135{
1136	switch (status) {
1137	case COMP_INVALID:
1138		return "Invalid";
1139	case COMP_SUCCESS:
1140		return "Success";
1141	case COMP_DATA_BUFFER_ERROR:
1142		return "Data Buffer Error";
1143	case COMP_BABBLE_DETECTED_ERROR:
1144		return "Babble Detected";
1145	case COMP_USB_TRANSACTION_ERROR:
1146		return "USB Transaction Error";
1147	case COMP_TRB_ERROR:
1148		return "TRB Error";
1149	case COMP_STALL_ERROR:
1150		return "Stall Error";
1151	case COMP_RESOURCE_ERROR:
1152		return "Resource Error";
1153	case COMP_BANDWIDTH_ERROR:
1154		return "Bandwidth Error";
1155	case COMP_NO_SLOTS_AVAILABLE_ERROR:
1156		return "No Slots Available Error";
1157	case COMP_INVALID_STREAM_TYPE_ERROR:
1158		return "Invalid Stream Type Error";
1159	case COMP_SLOT_NOT_ENABLED_ERROR:
1160		return "Slot Not Enabled Error";
1161	case COMP_ENDPOINT_NOT_ENABLED_ERROR:
1162		return "Endpoint Not Enabled Error";
1163	case COMP_SHORT_PACKET:
1164		return "Short Packet";
1165	case COMP_RING_UNDERRUN:
1166		return "Ring Underrun";
1167	case COMP_RING_OVERRUN:
1168		return "Ring Overrun";
1169	case COMP_VF_EVENT_RING_FULL_ERROR:
1170		return "VF Event Ring Full Error";
1171	case COMP_PARAMETER_ERROR:
1172		return "Parameter Error";
1173	case COMP_BANDWIDTH_OVERRUN_ERROR:
1174		return "Bandwidth Overrun Error";
1175	case COMP_CONTEXT_STATE_ERROR:
1176		return "Context State Error";
1177	case COMP_NO_PING_RESPONSE_ERROR:
1178		return "No Ping Response Error";
1179	case COMP_EVENT_RING_FULL_ERROR:
1180		return "Event Ring Full Error";
1181	case COMP_INCOMPATIBLE_DEVICE_ERROR:
1182		return "Incompatible Device Error";
1183	case COMP_MISSED_SERVICE_ERROR:
1184		return "Missed Service Error";
1185	case COMP_COMMAND_RING_STOPPED:
1186		return "Command Ring Stopped";
1187	case COMP_COMMAND_ABORTED:
1188		return "Command Aborted";
1189	case COMP_STOPPED:
1190		return "Stopped";
1191	case COMP_STOPPED_LENGTH_INVALID:
1192		return "Stopped - Length Invalid";
1193	case COMP_STOPPED_SHORT_PACKET:
1194		return "Stopped - Short Packet";
1195	case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
1196		return "Max Exit Latency Too Large Error";
1197	case COMP_ISOCH_BUFFER_OVERRUN:
1198		return "Isoch Buffer Overrun";
1199	case COMP_EVENT_LOST_ERROR:
1200		return "Event Lost Error";
1201	case COMP_UNDEFINED_ERROR:
1202		return "Undefined Error";
1203	case COMP_INVALID_STREAM_ID_ERROR:
1204		return "Invalid Stream ID Error";
1205	case COMP_SECONDARY_BANDWIDTH_ERROR:
1206		return "Secondary Bandwidth Error";
1207	case COMP_SPLIT_TRANSACTION_ERROR:
1208		return "Split Transaction Error";
1209	default:
1210		return "Unknown!!";
1211	}
1212}
1213
1214struct xhci_link_trb {
1215	/* 64-bit segment pointer*/
1216	__le64 segment_ptr;
1217	__le32 intr_target;
1218	__le32 control;
1219};
1220
1221/* control bitfields */
1222#define LINK_TOGGLE	(0x1<<1)
1223
1224/* Command completion event TRB */
1225struct xhci_event_cmd {
1226	/* Pointer to command TRB, or the value passed by the event data trb */
1227	__le64 cmd_trb;
1228	__le32 status;
1229	__le32 flags;
1230};
1231
1232/* flags bitmasks */
1233
1234/* Address device - disable SetAddress */
1235#define TRB_BSR		(1<<9)
1236
1237/* Configure Endpoint - Deconfigure */
1238#define TRB_DC		(1<<9)
1239
1240/* Stop Ring - Transfer State Preserve */
1241#define TRB_TSP		(1<<9)
1242
1243enum xhci_ep_reset_type {
1244	EP_HARD_RESET,
1245	EP_SOFT_RESET,
1246};
1247
1248/* Force Event */
1249#define TRB_TO_VF_INTR_TARGET(p)	(((p) & (0x3ff << 22)) >> 22)
1250#define TRB_TO_VF_ID(p)			(((p) & (0xff << 16)) >> 16)
1251
1252/* Set Latency Tolerance Value */
1253#define TRB_TO_BELT(p)			(((p) & (0xfff << 16)) >> 16)
1254
1255/* Get Port Bandwidth */
1256#define TRB_TO_DEV_SPEED(p)		(((p) & (0xf << 16)) >> 16)
1257
1258/* Force Header */
1259#define TRB_TO_PACKET_TYPE(p)		((p) & 0x1f)
1260#define TRB_TO_ROOTHUB_PORT(p)		(((p) & (0xff << 24)) >> 24)
1261
1262enum xhci_setup_dev {
1263	SETUP_CONTEXT_ONLY,
1264	SETUP_CONTEXT_ADDRESS,
1265};
1266
1267/* bits 16:23 are the virtual function ID */
1268/* bits 24:31 are the slot ID */
1269#define TRB_TO_SLOT_ID(p)	(((p) & (0xff<<24)) >> 24)
1270#define SLOT_ID_FOR_TRB(p)	(((p) & 0xff) << 24)
1271
1272/* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
1273#define TRB_TO_EP_INDEX(p)		((((p) & (0x1f << 16)) >> 16) - 1)
1274#define	EP_ID_FOR_TRB(p)		((((p) + 1) & 0x1f) << 16)
1275
1276#define SUSPEND_PORT_FOR_TRB(p)		(((p) & 1) << 23)
1277#define TRB_TO_SUSPEND_PORT(p)		(((p) & (1 << 23)) >> 23)
1278#define LAST_EP_INDEX			30
1279
1280/* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
1281#define TRB_TO_STREAM_ID(p)		((((p) & (0xffff << 16)) >> 16))
1282#define STREAM_ID_FOR_TRB(p)		((((p)) & 0xffff) << 16)
1283#define SCT_FOR_TRB(p)			(((p) << 1) & 0x7)
1284
1285/* Link TRB specific fields */
1286#define TRB_TC			(1<<1)
1287
1288/* Port Status Change Event TRB fields */
1289/* Port ID - bits 31:24 */
1290#define GET_PORT_ID(p)		(((p) & (0xff << 24)) >> 24)
1291
1292#define EVENT_DATA		(1 << 2)
1293
1294/* Normal TRB fields */
1295/* transfer_len bitmasks - bits 0:16 */
1296#define	TRB_LEN(p)		((p) & 0x1ffff)
1297/* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */
1298#define TRB_TD_SIZE(p)          (min((p), (u32)31) << 17)
1299#define GET_TD_SIZE(p)		(((p) & 0x3e0000) >> 17)
1300/* xhci 1.1 uses the TD_SIZE field for TBC if Extended TBC is enabled (ETE) */
1301#define TRB_TD_SIZE_TBC(p)      (min((p), (u32)31) << 17)
1302/* Interrupter Target - which MSI-X vector to target the completion event at */
1303#define TRB_INTR_TARGET(p)	(((p) & 0x3ff) << 22)
1304#define GET_INTR_TARGET(p)	(((p) >> 22) & 0x3ff)
1305/* Total burst count field, Rsvdz on xhci 1.1 with Extended TBC enabled (ETE) */
1306#define TRB_TBC(p)		(((p) & 0x3) << 7)
1307#define TRB_TLBPC(p)		(((p) & 0xf) << 16)
1308
1309/* Cycle bit - indicates TRB ownership by HC or HCD */
1310#define TRB_CYCLE		(1<<0)
1311/*
1312 * Force next event data TRB to be evaluated before task switch.
1313 * Used to pass OS data back after a TD completes.
1314 */
1315#define TRB_ENT			(1<<1)
1316/* Interrupt on short packet */
1317#define TRB_ISP			(1<<2)
1318/* Set PCIe no snoop attribute */
1319#define TRB_NO_SNOOP		(1<<3)
1320/* Chain multiple TRBs into a TD */
1321#define TRB_CHAIN		(1<<4)
1322/* Interrupt on completion */
1323#define TRB_IOC			(1<<5)
1324/* The buffer pointer contains immediate data */
1325#define TRB_IDT			(1<<6)
1326/* TDs smaller than this might use IDT */
1327#define TRB_IDT_MAX_SIZE	8
1328
1329/* Block Event Interrupt */
1330#define	TRB_BEI			(1<<9)
1331
1332/* Control transfer TRB specific fields */
1333#define TRB_DIR_IN		(1<<16)
1334#define	TRB_TX_TYPE(p)		((p) << 16)
1335#define	TRB_DATA_OUT		2
1336#define	TRB_DATA_IN		3
1337
1338/* Isochronous TRB specific fields */
1339#define TRB_SIA			(1<<31)
1340#define TRB_FRAME_ID(p)		(((p) & 0x7ff) << 20)
1341
1342/* TRB cache size for xHC with TRB cache */
1343#define TRB_CACHE_SIZE_HS	8
1344#define TRB_CACHE_SIZE_SS	16
1345
1346struct xhci_generic_trb {
1347	__le32 field[4];
1348};
1349
1350union xhci_trb {
1351	struct xhci_link_trb		link;
1352	struct xhci_transfer_event	trans_event;
1353	struct xhci_event_cmd		event_cmd;
1354	struct xhci_generic_trb		generic;
1355};
1356
1357/* TRB bit mask */
1358#define	TRB_TYPE_BITMASK	(0xfc00)
1359#define TRB_TYPE(p)		((p) << 10)
1360#define TRB_FIELD_TO_TYPE(p)	(((p) & TRB_TYPE_BITMASK) >> 10)
1361/* TRB type IDs */
1362/* bulk, interrupt, isoc scatter/gather, and control data stage */
1363#define TRB_NORMAL		1
1364/* setup stage for control transfers */
1365#define TRB_SETUP		2
1366/* data stage for control transfers */
1367#define TRB_DATA		3
1368/* status stage for control transfers */
1369#define TRB_STATUS		4
1370/* isoc transfers */
1371#define TRB_ISOC		5
1372/* TRB for linking ring segments */
1373#define TRB_LINK		6
1374#define TRB_EVENT_DATA		7
1375/* Transfer Ring No-op (not for the command ring) */
1376#define TRB_TR_NOOP		8
1377/* Command TRBs */
1378/* Enable Slot Command */
1379#define TRB_ENABLE_SLOT		9
1380/* Disable Slot Command */
1381#define TRB_DISABLE_SLOT	10
1382/* Address Device Command */
1383#define TRB_ADDR_DEV		11
1384/* Configure Endpoint Command */
1385#define TRB_CONFIG_EP		12
1386/* Evaluate Context Command */
1387#define TRB_EVAL_CONTEXT	13
1388/* Reset Endpoint Command */
1389#define TRB_RESET_EP		14
1390/* Stop Transfer Ring Command */
1391#define TRB_STOP_RING		15
1392/* Set Transfer Ring Dequeue Pointer Command */
1393#define TRB_SET_DEQ		16
1394/* Reset Device Command */
1395#define TRB_RESET_DEV		17
1396/* Force Event Command (opt) */
1397#define TRB_FORCE_EVENT		18
1398/* Negotiate Bandwidth Command (opt) */
1399#define TRB_NEG_BANDWIDTH	19
1400/* Set Latency Tolerance Value Command (opt) */
1401#define TRB_SET_LT		20
1402/* Get port bandwidth Command */
1403#define TRB_GET_BW		21
1404/* Force Header Command - generate a transaction or link management packet */
1405#define TRB_FORCE_HEADER	22
1406/* No-op Command - not for transfer rings */
1407#define TRB_CMD_NOOP		23
1408/* TRB IDs 24-31 reserved */
1409/* Event TRBS */
1410/* Transfer Event */
1411#define TRB_TRANSFER		32
1412/* Command Completion Event */
1413#define TRB_COMPLETION		33
1414/* Port Status Change Event */
1415#define TRB_PORT_STATUS		34
1416/* Bandwidth Request Event (opt) */
1417#define TRB_BANDWIDTH_EVENT	35
1418/* Doorbell Event (opt) */
1419#define TRB_DOORBELL		36
1420/* Host Controller Event */
1421#define TRB_HC_EVENT		37
1422/* Device Notification Event - device sent function wake notification */
1423#define TRB_DEV_NOTE		38
1424/* MFINDEX Wrap Event - microframe counter wrapped */
1425#define TRB_MFINDEX_WRAP	39
1426/* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1427#define TRB_VENDOR_DEFINED_LOW	48
1428/* Nec vendor-specific command completion event. */
1429#define	TRB_NEC_CMD_COMP	48
1430/* Get NEC firmware revision. */
1431#define	TRB_NEC_GET_FW		49
1432
1433static inline const char *xhci_trb_type_string(u8 type)
1434{
1435	switch (type) {
1436	case TRB_NORMAL:
1437		return "Normal";
1438	case TRB_SETUP:
1439		return "Setup Stage";
1440	case TRB_DATA:
1441		return "Data Stage";
1442	case TRB_STATUS:
1443		return "Status Stage";
1444	case TRB_ISOC:
1445		return "Isoch";
1446	case TRB_LINK:
1447		return "Link";
1448	case TRB_EVENT_DATA:
1449		return "Event Data";
1450	case TRB_TR_NOOP:
1451		return "No-Op";
1452	case TRB_ENABLE_SLOT:
1453		return "Enable Slot Command";
1454	case TRB_DISABLE_SLOT:
1455		return "Disable Slot Command";
1456	case TRB_ADDR_DEV:
1457		return "Address Device Command";
1458	case TRB_CONFIG_EP:
1459		return "Configure Endpoint Command";
1460	case TRB_EVAL_CONTEXT:
1461		return "Evaluate Context Command";
1462	case TRB_RESET_EP:
1463		return "Reset Endpoint Command";
1464	case TRB_STOP_RING:
1465		return "Stop Ring Command";
1466	case TRB_SET_DEQ:
1467		return "Set TR Dequeue Pointer Command";
1468	case TRB_RESET_DEV:
1469		return "Reset Device Command";
1470	case TRB_FORCE_EVENT:
1471		return "Force Event Command";
1472	case TRB_NEG_BANDWIDTH:
1473		return "Negotiate Bandwidth Command";
1474	case TRB_SET_LT:
1475		return "Set Latency Tolerance Value Command";
1476	case TRB_GET_BW:
1477		return "Get Port Bandwidth Command";
1478	case TRB_FORCE_HEADER:
1479		return "Force Header Command";
1480	case TRB_CMD_NOOP:
1481		return "No-Op Command";
1482	case TRB_TRANSFER:
1483		return "Transfer Event";
1484	case TRB_COMPLETION:
1485		return "Command Completion Event";
1486	case TRB_PORT_STATUS:
1487		return "Port Status Change Event";
1488	case TRB_BANDWIDTH_EVENT:
1489		return "Bandwidth Request Event";
1490	case TRB_DOORBELL:
1491		return "Doorbell Event";
1492	case TRB_HC_EVENT:
1493		return "Host Controller Event";
1494	case TRB_DEV_NOTE:
1495		return "Device Notification Event";
1496	case TRB_MFINDEX_WRAP:
1497		return "MFINDEX Wrap Event";
1498	case TRB_NEC_CMD_COMP:
1499		return "NEC Command Completion Event";
1500	case TRB_NEC_GET_FW:
1501		return "NET Get Firmware Revision Command";
1502	default:
1503		return "UNKNOWN";
1504	}
1505}
1506
1507#define TRB_TYPE_LINK(x)	(((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1508/* Above, but for __le32 types -- can avoid work by swapping constants: */
1509#define TRB_TYPE_LINK_LE32(x)	(((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1510				 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1511#define TRB_TYPE_NOOP_LE32(x)	(((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1512				 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1513
1514#define NEC_FW_MINOR(p)		(((p) >> 0) & 0xff)
1515#define NEC_FW_MAJOR(p)		(((p) >> 8) & 0xff)
1516
1517/*
1518 * TRBS_PER_SEGMENT must be a multiple of 4,
1519 * since the command ring is 64-byte aligned.
1520 * It must also be greater than 16.
1521 */
1522#define TRBS_PER_SEGMENT	256
1523/* Allow two commands + a link TRB, along with any reserved command TRBs */
1524#define MAX_RSVD_CMD_TRBS	(TRBS_PER_SEGMENT - 3)
1525#define TRB_SEGMENT_SIZE	(TRBS_PER_SEGMENT*16)
1526#define TRB_SEGMENT_SHIFT	(ilog2(TRB_SEGMENT_SIZE))
1527/* TRB buffer pointers can't cross 64KB boundaries */
1528#define TRB_MAX_BUFF_SHIFT		16
1529#define TRB_MAX_BUFF_SIZE	(1 << TRB_MAX_BUFF_SHIFT)
1530/* How much data is left before the 64KB boundary? */
1531#define TRB_BUFF_LEN_UP_TO_BOUNDARY(addr)	(TRB_MAX_BUFF_SIZE - \
1532					(addr & (TRB_MAX_BUFF_SIZE - 1)))
1533#define MAX_SOFT_RETRY		3
1534/*
1535 * Limits of consecutive isoc trbs that can Block Event Interrupt (BEI) if
1536 * XHCI_AVOID_BEI quirk is in use.
1537 */
1538#define AVOID_BEI_INTERVAL_MIN	8
1539#define AVOID_BEI_INTERVAL_MAX	32
1540
1541struct xhci_segment {
1542	union xhci_trb		*trbs;
1543	/* private to HCD */
1544	struct xhci_segment	*next;
 
1545	dma_addr_t		dma;
1546	/* Max packet sized bounce buffer for td-fragmant alignment */
1547	dma_addr_t		bounce_dma;
1548	void			*bounce_buf;
1549	unsigned int		bounce_offs;
1550	unsigned int		bounce_len;
1551};
1552
1553enum xhci_cancelled_td_status {
1554	TD_DIRTY = 0,
1555	TD_HALTED,
1556	TD_CLEARING_CACHE,
1557	TD_CLEARED,
1558};
1559
1560struct xhci_td {
1561	struct list_head	td_list;
1562	struct list_head	cancelled_td_list;
1563	int			status;
1564	enum xhci_cancelled_td_status	cancel_status;
1565	struct urb		*urb;
1566	struct xhci_segment	*start_seg;
1567	union xhci_trb		*first_trb;
1568	union xhci_trb		*last_trb;
1569	struct xhci_segment	*last_trb_seg;
1570	struct xhci_segment	*bounce_seg;
1571	/* actual_length of the URB has already been set */
1572	bool			urb_length_set;
 
1573	unsigned int		num_trbs;
1574};
1575
1576/* xHCI command default timeout value */
1577#define XHCI_CMD_DEFAULT_TIMEOUT	(5 * HZ)
 
 
 
1578
1579/* command descriptor */
1580struct xhci_cd {
1581	struct xhci_command	*command;
1582	union xhci_trb		*cmd_trb;
1583};
1584
1585enum xhci_ring_type {
1586	TYPE_CTRL = 0,
1587	TYPE_ISOC,
1588	TYPE_BULK,
1589	TYPE_INTR,
1590	TYPE_STREAM,
1591	TYPE_COMMAND,
1592	TYPE_EVENT,
1593};
1594
1595static inline const char *xhci_ring_type_string(enum xhci_ring_type type)
1596{
1597	switch (type) {
1598	case TYPE_CTRL:
1599		return "CTRL";
1600	case TYPE_ISOC:
1601		return "ISOC";
1602	case TYPE_BULK:
1603		return "BULK";
1604	case TYPE_INTR:
1605		return "INTR";
1606	case TYPE_STREAM:
1607		return "STREAM";
1608	case TYPE_COMMAND:
1609		return "CMD";
1610	case TYPE_EVENT:
1611		return "EVENT";
1612	}
1613
1614	return "UNKNOWN";
1615}
1616
1617struct xhci_ring {
1618	struct xhci_segment	*first_seg;
1619	struct xhci_segment	*last_seg;
1620	union  xhci_trb		*enqueue;
1621	struct xhci_segment	*enq_seg;
1622	union  xhci_trb		*dequeue;
1623	struct xhci_segment	*deq_seg;
1624	struct list_head	td_list;
1625	/*
1626	 * Write the cycle state into the TRB cycle field to give ownership of
1627	 * the TRB to the host controller (if we are the producer), or to check
1628	 * if we own the TRB (if we are the consumer).  See section 4.9.1.
1629	 */
1630	u32			cycle_state;
1631	unsigned int		stream_id;
1632	unsigned int		num_segs;
1633	unsigned int		num_trbs_free;
1634	unsigned int		num_trbs_free_temp;
1635	unsigned int		bounce_buf_len;
1636	enum xhci_ring_type	type;
1637	bool			last_td_was_short;
1638	struct radix_tree_root	*trb_address_map;
1639};
1640
1641struct xhci_erst_entry {
1642	/* 64-bit event ring segment address */
1643	__le64	seg_addr;
1644	__le32	seg_size;
1645	/* Set to zero */
1646	__le32	rsvd;
1647};
1648
1649struct xhci_erst {
1650	struct xhci_erst_entry	*entries;
1651	unsigned int		num_entries;
1652	/* xhci->event_ring keeps track of segment dma addresses */
1653	dma_addr_t		erst_dma_addr;
1654	/* Num entries the ERST can contain */
1655	unsigned int		erst_size;
1656};
1657
1658struct xhci_scratchpad {
1659	u64 *sp_array;
1660	dma_addr_t sp_dma;
1661	void **sp_buffers;
1662};
1663
1664struct urb_priv {
1665	int	num_tds;
1666	int	num_tds_done;
1667	struct	xhci_td	td[];
1668};
1669
1670/*
1671 * Each segment table entry is 4*32bits long.  1K seems like an ok size:
1672 * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
1673 * meaning 64 ring segments.
1674 * Initial allocated size of the ERST, in number of entries */
1675#define	ERST_NUM_SEGS	1
1676/* Poll every 60 seconds */
1677#define	POLL_TIMEOUT	60
1678/* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1679#define XHCI_STOP_EP_CMD_TIMEOUT	5
1680/* XXX: Make these module parameters */
1681
1682struct s3_save {
1683	u32	command;
1684	u32	dev_nt;
1685	u64	dcbaa_ptr;
1686	u32	config_reg;
1687	u32	irq_pending;
1688	u32	irq_control;
1689	u32	erst_size;
1690	u64	erst_base;
1691	u64	erst_dequeue;
1692};
1693
1694/* Use for lpm */
1695struct dev_info {
1696	u32			dev_id;
1697	struct	list_head	list;
1698};
1699
1700struct xhci_bus_state {
1701	unsigned long		bus_suspended;
1702	unsigned long		next_statechange;
1703
1704	/* Port suspend arrays are indexed by the portnum of the fake roothub */
1705	/* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1706	u32			port_c_suspend;
1707	u32			suspended_ports;
1708	u32			port_remote_wakeup;
1709	unsigned long		resume_done[USB_MAXCHILDREN];
1710	/* which ports have started to resume */
1711	unsigned long		resuming_ports;
1712	/* Which ports are waiting on RExit to U0 transition. */
1713	unsigned long		rexit_ports;
1714	struct completion	rexit_done[USB_MAXCHILDREN];
1715	struct completion	u3exit_done[USB_MAXCHILDREN];
1716};
1717
1718
 
 
 
 
 
 
 
 
 
 
 
1719/*
1720 * It can take up to 20 ms to transition from RExit to U0 on the
1721 * Intel Lynx Point LP xHCI host.
1722 */
1723#define	XHCI_MAX_REXIT_TIMEOUT_MS	20
1724struct xhci_port_cap {
1725	u32			*psi;	/* array of protocol speed ID entries */
1726	u8			psi_count;
1727	u8			psi_uid_count;
1728	u8			maj_rev;
1729	u8			min_rev;
1730};
1731
1732struct xhci_port {
1733	__le32 __iomem		*addr;
1734	int			hw_portnum;
1735	int			hcd_portnum;
1736	struct xhci_hub		*rhub;
1737	struct xhci_port_cap	*port_cap;
1738	unsigned int		lpm_incapable:1;
 
 
 
 
1739};
1740
1741struct xhci_hub {
1742	struct xhci_port	**ports;
1743	unsigned int		num_ports;
1744	struct usb_hcd		*hcd;
1745	/* keep track of bus suspend info */
1746	struct xhci_bus_state   bus_state;
1747	/* supported prococol extended capabiliy values */
1748	u8			maj_rev;
1749	u8			min_rev;
1750};
1751
1752/* There is one xhci_hcd structure per controller */
1753struct xhci_hcd {
1754	struct usb_hcd *main_hcd;
1755	struct usb_hcd *shared_hcd;
1756	/* glue to PCI and HCD framework */
1757	struct xhci_cap_regs __iomem *cap_regs;
1758	struct xhci_op_regs __iomem *op_regs;
1759	struct xhci_run_regs __iomem *run_regs;
1760	struct xhci_doorbell_array __iomem *dba;
1761	/* Our HCD's current interrupter register set */
1762	struct	xhci_intr_reg __iomem *ir_set;
1763
1764	/* Cached register copies of read-only HC data */
1765	__u32		hcs_params1;
1766	__u32		hcs_params2;
1767	__u32		hcs_params3;
1768	__u32		hcc_params;
1769	__u32		hcc_params2;
1770
1771	spinlock_t	lock;
1772
1773	/* packed release number */
1774	u8		sbrn;
1775	u16		hci_version;
1776	u8		max_slots;
1777	u8		max_interrupters;
1778	u8		max_ports;
1779	u8		isoc_threshold;
1780	/* imod_interval in ns (I * 250ns) */
1781	u32		imod_interval;
1782	u32		isoc_bei_interval;
1783	int		event_ring_max;
1784	/* 4KB min, 128MB max */
1785	int		page_size;
1786	/* Valid values are 12 to 20, inclusive */
1787	int		page_shift;
1788	/* msi-x vectors */
1789	int		msix_count;
1790	/* optional clocks */
1791	struct clk		*clk;
1792	struct clk		*reg_clk;
1793	/* optional reset controller */
1794	struct reset_control *reset;
1795	/* data structures */
1796	struct xhci_device_context_array *dcbaa;
 
1797	struct xhci_ring	*cmd_ring;
1798	unsigned int            cmd_ring_state;
1799#define CMD_RING_STATE_RUNNING         (1 << 0)
1800#define CMD_RING_STATE_ABORTED         (1 << 1)
1801#define CMD_RING_STATE_STOPPED         (1 << 2)
1802	struct list_head        cmd_list;
1803	unsigned int		cmd_ring_reserved_trbs;
1804	struct delayed_work	cmd_timer;
1805	struct completion	cmd_ring_stop_completion;
1806	struct xhci_command	*current_cmd;
1807	struct xhci_ring	*event_ring;
1808	struct xhci_erst	erst;
1809	/* Scratchpad */
1810	struct xhci_scratchpad  *scratchpad;
1811
1812	/* slot enabling and address device helpers */
1813	/* these are not thread safe so use mutex */
1814	struct mutex mutex;
1815	/* Internal mirror of the HW's dcbaa */
1816	struct xhci_virt_device	*devs[MAX_HC_SLOTS];
1817	/* For keeping track of bandwidth domains per roothub. */
1818	struct xhci_root_port_bw_info	*rh_bw;
1819
1820	/* DMA pools */
1821	struct dma_pool	*device_pool;
1822	struct dma_pool	*segment_pool;
1823	struct dma_pool	*small_streams_pool;
1824	struct dma_pool	*medium_streams_pool;
1825
1826	/* Host controller watchdog timer structures */
1827	unsigned int		xhc_state;
1828	unsigned long		run_graceperiod;
1829	struct s3_save		s3;
1830/* Host controller is dying - not responding to commands. "I'm not dead yet!"
1831 *
1832 * xHC interrupts have been disabled and a watchdog timer will (or has already)
1833 * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code.  Any code
1834 * that sees this status (other than the timer that set it) should stop touching
1835 * hardware immediately.  Interrupt handlers should return immediately when
1836 * they see this status (any time they drop and re-acquire xhci->lock).
1837 * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1838 * putting the TD on the canceled list, etc.
1839 *
1840 * There are no reports of xHCI host controllers that display this issue.
1841 */
1842#define XHCI_STATE_DYING	(1 << 0)
1843#define XHCI_STATE_HALTED	(1 << 1)
1844#define XHCI_STATE_REMOVING	(1 << 2)
1845	unsigned long long	quirks;
1846#define	XHCI_LINK_TRB_QUIRK	BIT_ULL(0)
1847#define XHCI_RESET_EP_QUIRK	BIT_ULL(1) /* Deprecated */
1848#define XHCI_NEC_HOST		BIT_ULL(2)
1849#define XHCI_AMD_PLL_FIX	BIT_ULL(3)
1850#define XHCI_SPURIOUS_SUCCESS	BIT_ULL(4)
1851/*
1852 * Certain Intel host controllers have a limit to the number of endpoint
1853 * contexts they can handle.  Ideally, they would signal that they can't handle
1854 * anymore endpoint contexts by returning a Resource Error for the Configure
1855 * Endpoint command, but they don't.  Instead they expect software to keep track
1856 * of the number of active endpoints for them, across configure endpoint
1857 * commands, reset device commands, disable slot commands, and address device
1858 * commands.
1859 */
1860#define XHCI_EP_LIMIT_QUIRK	BIT_ULL(5)
1861#define XHCI_BROKEN_MSI		BIT_ULL(6)
1862#define XHCI_RESET_ON_RESUME	BIT_ULL(7)
1863#define	XHCI_SW_BW_CHECKING	BIT_ULL(8)
1864#define XHCI_AMD_0x96_HOST	BIT_ULL(9)
1865#define XHCI_TRUST_TX_LENGTH	BIT_ULL(10)
1866#define XHCI_LPM_SUPPORT	BIT_ULL(11)
1867#define XHCI_INTEL_HOST		BIT_ULL(12)
1868#define XHCI_SPURIOUS_REBOOT	BIT_ULL(13)
1869#define XHCI_COMP_MODE_QUIRK	BIT_ULL(14)
1870#define XHCI_AVOID_BEI		BIT_ULL(15)
1871#define XHCI_PLAT		BIT_ULL(16)
1872#define XHCI_SLOW_SUSPEND	BIT_ULL(17)
1873#define XHCI_SPURIOUS_WAKEUP	BIT_ULL(18)
1874/* For controllers with a broken beyond repair streams implementation */
1875#define XHCI_BROKEN_STREAMS	BIT_ULL(19)
1876#define XHCI_PME_STUCK_QUIRK	BIT_ULL(20)
1877#define XHCI_MTK_HOST		BIT_ULL(21)
1878#define XHCI_SSIC_PORT_UNUSED	BIT_ULL(22)
1879#define XHCI_NO_64BIT_SUPPORT	BIT_ULL(23)
1880#define XHCI_MISSING_CAS	BIT_ULL(24)
1881/* For controller with a broken Port Disable implementation */
1882#define XHCI_BROKEN_PORT_PED	BIT_ULL(25)
1883#define XHCI_LIMIT_ENDPOINT_INTERVAL_7	BIT_ULL(26)
1884#define XHCI_U2_DISABLE_WAKE	BIT_ULL(27)
1885#define XHCI_ASMEDIA_MODIFY_FLOWCONTROL	BIT_ULL(28)
1886#define XHCI_HW_LPM_DISABLE	BIT_ULL(29)
1887#define XHCI_SUSPEND_DELAY	BIT_ULL(30)
1888#define XHCI_INTEL_USB_ROLE_SW	BIT_ULL(31)
1889#define XHCI_ZERO_64B_REGS	BIT_ULL(32)
1890#define XHCI_DEFAULT_PM_RUNTIME_ALLOW	BIT_ULL(33)
1891#define XHCI_RESET_PLL_ON_DISCONNECT	BIT_ULL(34)
1892#define XHCI_SNPS_BROKEN_SUSPEND    BIT_ULL(35)
1893#define XHCI_RENESAS_FW_QUIRK	BIT_ULL(36)
1894#define XHCI_SKIP_PHY_INIT	BIT_ULL(37)
1895#define XHCI_DISABLE_SPARSE	BIT_ULL(38)
1896#define XHCI_SG_TRB_CACHE_SIZE_QUIRK	BIT_ULL(39)
1897#define XHCI_NO_SOFT_RETRY	BIT_ULL(40)
1898#define XHCI_BROKEN_D3COLD	BIT_ULL(41)
1899#define XHCI_EP_CTX_BROKEN_DCS	BIT_ULL(42)
1900#define XHCI_SUSPEND_RESUME_CLKS	BIT_ULL(43)
1901#define XHCI_RESET_TO_DEFAULT	BIT_ULL(44)
 
 
1902
1903	unsigned int		num_active_eps;
1904	unsigned int		limit_active_eps;
1905	struct xhci_port	*hw_ports;
1906	struct xhci_hub		usb2_rhub;
1907	struct xhci_hub		usb3_rhub;
1908	/* support xHCI 1.0 spec USB2 hardware LPM */
1909	unsigned		hw_lpm_support:1;
1910	/* Broken Suspend flag for SNPS Suspend resume issue */
1911	unsigned		broken_suspend:1;
1912	/* Indicates that omitting hcd is supported if root hub has no ports */
1913	unsigned		allow_single_roothub:1;
1914	/* cached usb2 extened protocol capabilites */
1915	u32                     *ext_caps;
1916	unsigned int            num_ext_caps;
1917	/* cached extended protocol port capabilities */
1918	struct xhci_port_cap	*port_caps;
1919	unsigned int		num_port_caps;
1920	/* Compliance Mode Recovery Data */
1921	struct timer_list	comp_mode_recovery_timer;
1922	u32			port_status_u0;
1923	u16			test_mode;
1924/* Compliance Mode Timer Triggered every 2 seconds */
1925#define COMP_MODE_RCVRY_MSECS 2000
1926
1927	struct dentry		*debugfs_root;
1928	struct dentry		*debugfs_slots;
1929	struct list_head	regset_list;
1930
1931	void			*dbc;
1932	/* platform-specific data -- must come last */
1933	unsigned long		priv[] __aligned(sizeof(s64));
1934};
1935
1936/* Platform specific overrides to generic XHCI hc_driver ops */
1937struct xhci_driver_overrides {
1938	size_t extra_priv_size;
1939	int (*reset)(struct usb_hcd *hcd);
1940	int (*start)(struct usb_hcd *hcd);
1941	int (*add_endpoint)(struct usb_hcd *hcd, struct usb_device *udev,
1942			    struct usb_host_endpoint *ep);
1943	int (*drop_endpoint)(struct usb_hcd *hcd, struct usb_device *udev,
1944			     struct usb_host_endpoint *ep);
1945	int (*check_bandwidth)(struct usb_hcd *, struct usb_device *);
1946	void (*reset_bandwidth)(struct usb_hcd *, struct usb_device *);
1947	int (*update_hub_device)(struct usb_hcd *hcd, struct usb_device *hdev,
1948			    struct usb_tt *tt, gfp_t mem_flags);
 
 
1949};
1950
1951#define	XHCI_CFC_DELAY		10
1952
1953/* convert between an HCD pointer and the corresponding EHCI_HCD */
1954static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1955{
1956	struct usb_hcd *primary_hcd;
1957
1958	if (usb_hcd_is_primary_hcd(hcd))
1959		primary_hcd = hcd;
1960	else
1961		primary_hcd = hcd->primary_hcd;
1962
1963	return (struct xhci_hcd *) (primary_hcd->hcd_priv);
1964}
1965
1966static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1967{
1968	return xhci->main_hcd;
1969}
1970
1971static inline struct usb_hcd *xhci_get_usb3_hcd(struct xhci_hcd *xhci)
1972{
1973	if (xhci->shared_hcd)
1974		return xhci->shared_hcd;
1975
1976	if (!xhci->usb2_rhub.num_ports)
1977		return xhci->main_hcd;
1978
1979	return NULL;
1980}
1981
1982static inline bool xhci_hcd_is_usb3(struct usb_hcd *hcd)
1983{
1984	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1985
1986	return hcd == xhci_get_usb3_hcd(xhci);
1987}
1988
1989static inline bool xhci_has_one_roothub(struct xhci_hcd *xhci)
1990{
1991	return xhci->allow_single_roothub &&
1992	       (!xhci->usb2_rhub.num_ports || !xhci->usb3_rhub.num_ports);
1993}
1994
1995#define xhci_dbg(xhci, fmt, args...) \
1996	dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1997#define xhci_err(xhci, fmt, args...) \
1998	dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1999#define xhci_warn(xhci, fmt, args...) \
2000	dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
2001#define xhci_warn_ratelimited(xhci, fmt, args...) \
2002	dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
2003#define xhci_info(xhci, fmt, args...) \
2004	dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
2005
2006/*
2007 * Registers should always be accessed with double word or quad word accesses.
2008 *
2009 * Some xHCI implementations may support 64-bit address pointers.  Registers
2010 * with 64-bit address pointers should be written to with dword accesses by
2011 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
2012 * xHCI implementations that do not support 64-bit address pointers will ignore
2013 * the high dword, and write order is irrelevant.
2014 */
2015static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
2016		__le64 __iomem *regs)
2017{
2018	return lo_hi_readq(regs);
2019}
2020static inline void xhci_write_64(struct xhci_hcd *xhci,
2021				 const u64 val, __le64 __iomem *regs)
2022{
2023	lo_hi_writeq(val, regs);
2024}
2025
2026static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
2027{
2028	return xhci->quirks & XHCI_LINK_TRB_QUIRK;
2029}
2030
2031/* xHCI debugging */
2032char *xhci_get_slot_state(struct xhci_hcd *xhci,
2033		struct xhci_container_ctx *ctx);
2034void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
2035			const char *fmt, ...);
2036
2037/* xHCI memory management */
2038void xhci_mem_cleanup(struct xhci_hcd *xhci);
2039int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
2040void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
2041int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
2042int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
2043void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
2044		struct usb_device *udev);
2045unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
2046unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
2047void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
2048void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2049		struct xhci_virt_device *virt_dev,
2050		int old_active_eps);
2051void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
2052void xhci_update_bw_info(struct xhci_hcd *xhci,
2053		struct xhci_container_ctx *in_ctx,
2054		struct xhci_input_control_ctx *ctrl_ctx,
2055		struct xhci_virt_device *virt_dev);
2056void xhci_endpoint_copy(struct xhci_hcd *xhci,
2057		struct xhci_container_ctx *in_ctx,
2058		struct xhci_container_ctx *out_ctx,
2059		unsigned int ep_index);
2060void xhci_slot_copy(struct xhci_hcd *xhci,
2061		struct xhci_container_ctx *in_ctx,
2062		struct xhci_container_ctx *out_ctx);
2063int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
2064		struct usb_device *udev, struct usb_host_endpoint *ep,
2065		gfp_t mem_flags);
2066struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci,
2067		unsigned int num_segs, unsigned int cycle_state,
2068		enum xhci_ring_type type, unsigned int max_packet, gfp_t flags);
2069void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
2070int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
2071		unsigned int num_trbs, gfp_t flags);
2072int xhci_alloc_erst(struct xhci_hcd *xhci,
2073		struct xhci_ring *evt_ring,
2074		struct xhci_erst *erst,
2075		gfp_t flags);
2076void xhci_initialize_ring_info(struct xhci_ring *ring,
2077			unsigned int cycle_state);
2078void xhci_free_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
2079void xhci_free_endpoint_ring(struct xhci_hcd *xhci,
2080		struct xhci_virt_device *virt_dev,
2081		unsigned int ep_index);
2082struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
2083		unsigned int num_stream_ctxs,
2084		unsigned int num_streams,
2085		unsigned int max_packet, gfp_t flags);
2086void xhci_free_stream_info(struct xhci_hcd *xhci,
2087		struct xhci_stream_info *stream_info);
2088void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
2089		struct xhci_ep_ctx *ep_ctx,
2090		struct xhci_stream_info *stream_info);
2091void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
2092		struct xhci_virt_ep *ep);
2093void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
2094	struct xhci_virt_device *virt_dev, bool drop_control_ep);
2095struct xhci_ring *xhci_dma_to_transfer_ring(
2096		struct xhci_virt_ep *ep,
2097		u64 address);
2098struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
2099		bool allocate_completion, gfp_t mem_flags);
2100struct xhci_command *xhci_alloc_command_with_ctx(struct xhci_hcd *xhci,
2101		bool allocate_completion, gfp_t mem_flags);
2102void xhci_urb_free_priv(struct urb_priv *urb_priv);
2103void xhci_free_command(struct xhci_hcd *xhci,
2104		struct xhci_command *command);
2105struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci,
2106		int type, gfp_t flags);
2107void xhci_free_container_ctx(struct xhci_hcd *xhci,
2108		struct xhci_container_ctx *ctx);
 
 
 
 
2109
2110/* xHCI host controller glue */
2111typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
2112int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, u64 timeout_us);
 
 
2113void xhci_quiesce(struct xhci_hcd *xhci);
2114int xhci_halt(struct xhci_hcd *xhci);
2115int xhci_start(struct xhci_hcd *xhci);
2116int xhci_reset(struct xhci_hcd *xhci, u64 timeout_us);
2117int xhci_run(struct usb_hcd *hcd);
2118int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
2119void xhci_shutdown(struct usb_hcd *hcd);
 
2120void xhci_init_driver(struct hc_driver *drv,
2121		      const struct xhci_driver_overrides *over);
2122int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
2123		      struct usb_host_endpoint *ep);
2124int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
2125		       struct usb_host_endpoint *ep);
2126int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
2127void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
2128int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
2129			   struct usb_tt *tt, gfp_t mem_flags);
2130int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id);
2131int xhci_ext_cap_init(struct xhci_hcd *xhci);
2132
2133int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
2134int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
2135
2136irqreturn_t xhci_irq(struct usb_hcd *hcd);
2137irqreturn_t xhci_msi_irq(int irq, void *hcd);
2138int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
2139int xhci_alloc_tt_info(struct xhci_hcd *xhci,
2140		struct xhci_virt_device *virt_dev,
2141		struct usb_device *hdev,
2142		struct usb_tt *tt, gfp_t mem_flags);
2143
2144/* xHCI ring, segment, TRB, and TD functions */
2145dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
2146struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
2147		struct xhci_segment *start_seg, union xhci_trb *start_trb,
2148		union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
2149int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
2150void xhci_ring_cmd_db(struct xhci_hcd *xhci);
2151int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
2152		u32 trb_type, u32 slot_id);
2153int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2154		dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
2155int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
2156		u32 field1, u32 field2, u32 field3, u32 field4);
2157int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
2158		int slot_id, unsigned int ep_index, int suspend);
2159int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2160		int slot_id, unsigned int ep_index);
2161int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2162		int slot_id, unsigned int ep_index);
2163int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2164		int slot_id, unsigned int ep_index);
2165int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
2166		struct urb *urb, int slot_id, unsigned int ep_index);
2167int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
2168		struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
2169		bool command_must_succeed);
2170int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
2171		dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
2172int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
2173		int slot_id, unsigned int ep_index,
2174		enum xhci_ep_reset_type reset_type);
2175int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2176		u32 slot_id);
2177void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci, unsigned int slot_id,
2178			       unsigned int ep_index, unsigned int stream_id,
2179			       struct xhci_td *td);
2180void xhci_stop_endpoint_command_watchdog(struct timer_list *t);
2181void xhci_handle_command_timeout(struct work_struct *work);
2182
2183void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
2184		unsigned int ep_index, unsigned int stream_id);
2185void xhci_ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
2186		unsigned int slot_id,
2187		unsigned int ep_index);
2188void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
2189void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring);
2190unsigned int count_trbs(u64 addr, u64 len);
2191
2192/* xHCI roothub code */
2193void xhci_set_link_state(struct xhci_hcd *xhci, struct xhci_port *port,
2194				u32 link_state);
2195void xhci_test_and_clear_bit(struct xhci_hcd *xhci, struct xhci_port *port,
2196				u32 port_bit);
2197int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
2198		char *buf, u16 wLength);
2199int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
2200int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
2201struct xhci_hub *xhci_get_rhub(struct usb_hcd *hcd);
2202
2203void xhci_hc_died(struct xhci_hcd *xhci);
2204
2205#ifdef CONFIG_PM
2206int xhci_bus_suspend(struct usb_hcd *hcd);
2207int xhci_bus_resume(struct usb_hcd *hcd);
2208unsigned long xhci_get_resuming_ports(struct usb_hcd *hcd);
2209#else
2210#define	xhci_bus_suspend	NULL
2211#define	xhci_bus_resume		NULL
2212#define	xhci_get_resuming_ports	NULL
2213#endif	/* CONFIG_PM */
2214
2215u32 xhci_port_state_to_neutral(u32 state);
2216int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
2217		u16 port);
2218void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
2219
2220/* xHCI contexts */
2221struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
2222struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
2223struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
2224
2225struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
2226		unsigned int slot_id, unsigned int ep_index,
2227		unsigned int stream_id);
2228
2229static inline struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
2230								struct urb *urb)
2231{
2232	return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
2233					xhci_get_endpoint_index(&urb->ep->desc),
2234					urb->stream_id);
2235}
2236
2237/*
2238 * TODO: As per spec Isochronous IDT transmissions are supported. We bypass
2239 * them anyways as we where unable to find a device that matches the
2240 * constraints.
2241 */
2242static inline bool xhci_urb_suitable_for_idt(struct urb *urb)
2243{
2244	if (!usb_endpoint_xfer_isoc(&urb->ep->desc) && usb_urb_dir_out(urb) &&
2245	    usb_endpoint_maxp(&urb->ep->desc) >= TRB_IDT_MAX_SIZE &&
2246	    urb->transfer_buffer_length <= TRB_IDT_MAX_SIZE &&
2247	    !(urb->transfer_flags & URB_NO_TRANSFER_DMA_MAP) &&
2248	    !urb->num_sgs)
2249		return true;
2250
2251	return false;
2252}
2253
2254static inline char *xhci_slot_state_string(u32 state)
2255{
2256	switch (state) {
2257	case SLOT_STATE_ENABLED:
2258		return "enabled/disabled";
2259	case SLOT_STATE_DEFAULT:
2260		return "default";
2261	case SLOT_STATE_ADDRESSED:
2262		return "addressed";
2263	case SLOT_STATE_CONFIGURED:
2264		return "configured";
2265	default:
2266		return "reserved";
2267	}
2268}
2269
2270static inline const char *xhci_decode_trb(char *str, size_t size,
2271					  u32 field0, u32 field1, u32 field2, u32 field3)
2272{
2273	int type = TRB_FIELD_TO_TYPE(field3);
2274
2275	switch (type) {
2276	case TRB_LINK:
2277		snprintf(str, size,
2278			"LINK %08x%08x intr %d type '%s' flags %c:%c:%c:%c",
2279			field1, field0, GET_INTR_TARGET(field2),
2280			xhci_trb_type_string(type),
2281			field3 & TRB_IOC ? 'I' : 'i',
2282			field3 & TRB_CHAIN ? 'C' : 'c',
2283			field3 & TRB_TC ? 'T' : 't',
2284			field3 & TRB_CYCLE ? 'C' : 'c');
2285		break;
2286	case TRB_TRANSFER:
2287	case TRB_COMPLETION:
2288	case TRB_PORT_STATUS:
2289	case TRB_BANDWIDTH_EVENT:
2290	case TRB_DOORBELL:
2291	case TRB_HC_EVENT:
2292	case TRB_DEV_NOTE:
2293	case TRB_MFINDEX_WRAP:
2294		snprintf(str, size,
2295			"TRB %08x%08x status '%s' len %d slot %d ep %d type '%s' flags %c:%c",
2296			field1, field0,
2297			xhci_trb_comp_code_string(GET_COMP_CODE(field2)),
2298			EVENT_TRB_LEN(field2), TRB_TO_SLOT_ID(field3),
2299			/* Macro decrements 1, maybe it shouldn't?!? */
2300			TRB_TO_EP_INDEX(field3) + 1,
2301			xhci_trb_type_string(type),
2302			field3 & EVENT_DATA ? 'E' : 'e',
2303			field3 & TRB_CYCLE ? 'C' : 'c');
2304
2305		break;
2306	case TRB_SETUP:
2307		snprintf(str, size,
2308			"bRequestType %02x bRequest %02x wValue %02x%02x wIndex %02x%02x wLength %d length %d TD size %d intr %d type '%s' flags %c:%c:%c",
2309				field0 & 0xff,
2310				(field0 & 0xff00) >> 8,
2311				(field0 & 0xff000000) >> 24,
2312				(field0 & 0xff0000) >> 16,
2313				(field1 & 0xff00) >> 8,
2314				field1 & 0xff,
2315				(field1 & 0xff000000) >> 16 |
2316				(field1 & 0xff0000) >> 16,
2317				TRB_LEN(field2), GET_TD_SIZE(field2),
2318				GET_INTR_TARGET(field2),
2319				xhci_trb_type_string(type),
2320				field3 & TRB_IDT ? 'I' : 'i',
2321				field3 & TRB_IOC ? 'I' : 'i',
2322				field3 & TRB_CYCLE ? 'C' : 'c');
2323		break;
2324	case TRB_DATA:
2325		snprintf(str, size,
2326			 "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c",
2327				field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2328				GET_INTR_TARGET(field2),
2329				xhci_trb_type_string(type),
2330				field3 & TRB_IDT ? 'I' : 'i',
2331				field3 & TRB_IOC ? 'I' : 'i',
2332				field3 & TRB_CHAIN ? 'C' : 'c',
2333				field3 & TRB_NO_SNOOP ? 'S' : 's',
2334				field3 & TRB_ISP ? 'I' : 'i',
2335				field3 & TRB_ENT ? 'E' : 'e',
2336				field3 & TRB_CYCLE ? 'C' : 'c');
2337		break;
2338	case TRB_STATUS:
2339		snprintf(str, size,
2340			 "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c",
2341				field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2342				GET_INTR_TARGET(field2),
2343				xhci_trb_type_string(type),
2344				field3 & TRB_IOC ? 'I' : 'i',
2345				field3 & TRB_CHAIN ? 'C' : 'c',
2346				field3 & TRB_ENT ? 'E' : 'e',
2347				field3 & TRB_CYCLE ? 'C' : 'c');
2348		break;
2349	case TRB_NORMAL:
2350	case TRB_ISOC:
2351	case TRB_EVENT_DATA:
2352	case TRB_TR_NOOP:
2353		snprintf(str, size,
2354			"Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c:%c",
2355			field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2356			GET_INTR_TARGET(field2),
2357			xhci_trb_type_string(type),
2358			field3 & TRB_BEI ? 'B' : 'b',
2359			field3 & TRB_IDT ? 'I' : 'i',
2360			field3 & TRB_IOC ? 'I' : 'i',
2361			field3 & TRB_CHAIN ? 'C' : 'c',
2362			field3 & TRB_NO_SNOOP ? 'S' : 's',
2363			field3 & TRB_ISP ? 'I' : 'i',
2364			field3 & TRB_ENT ? 'E' : 'e',
2365			field3 & TRB_CYCLE ? 'C' : 'c');
2366		break;
2367
2368	case TRB_CMD_NOOP:
2369	case TRB_ENABLE_SLOT:
2370		snprintf(str, size,
2371			"%s: flags %c",
2372			xhci_trb_type_string(type),
2373			field3 & TRB_CYCLE ? 'C' : 'c');
2374		break;
2375	case TRB_DISABLE_SLOT:
2376	case TRB_NEG_BANDWIDTH:
2377		snprintf(str, size,
2378			"%s: slot %d flags %c",
2379			xhci_trb_type_string(type),
2380			TRB_TO_SLOT_ID(field3),
2381			field3 & TRB_CYCLE ? 'C' : 'c');
2382		break;
2383	case TRB_ADDR_DEV:
2384		snprintf(str, size,
2385			"%s: ctx %08x%08x slot %d flags %c:%c",
2386			xhci_trb_type_string(type),
2387			field1, field0,
2388			TRB_TO_SLOT_ID(field3),
2389			field3 & TRB_BSR ? 'B' : 'b',
2390			field3 & TRB_CYCLE ? 'C' : 'c');
2391		break;
2392	case TRB_CONFIG_EP:
2393		snprintf(str, size,
2394			"%s: ctx %08x%08x slot %d flags %c:%c",
2395			xhci_trb_type_string(type),
2396			field1, field0,
2397			TRB_TO_SLOT_ID(field3),
2398			field3 & TRB_DC ? 'D' : 'd',
2399			field3 & TRB_CYCLE ? 'C' : 'c');
2400		break;
2401	case TRB_EVAL_CONTEXT:
2402		snprintf(str, size,
2403			"%s: ctx %08x%08x slot %d flags %c",
2404			xhci_trb_type_string(type),
2405			field1, field0,
2406			TRB_TO_SLOT_ID(field3),
2407			field3 & TRB_CYCLE ? 'C' : 'c');
2408		break;
2409	case TRB_RESET_EP:
2410		snprintf(str, size,
2411			"%s: ctx %08x%08x slot %d ep %d flags %c:%c",
2412			xhci_trb_type_string(type),
2413			field1, field0,
2414			TRB_TO_SLOT_ID(field3),
2415			/* Macro decrements 1, maybe it shouldn't?!? */
2416			TRB_TO_EP_INDEX(field3) + 1,
2417			field3 & TRB_TSP ? 'T' : 't',
2418			field3 & TRB_CYCLE ? 'C' : 'c');
2419		break;
2420	case TRB_STOP_RING:
2421		snprintf(str, size,
2422			"%s: slot %d sp %d ep %d flags %c",
2423			xhci_trb_type_string(type),
2424			TRB_TO_SLOT_ID(field3),
2425			TRB_TO_SUSPEND_PORT(field3),
2426			/* Macro decrements 1, maybe it shouldn't?!? */
2427			TRB_TO_EP_INDEX(field3) + 1,
2428			field3 & TRB_CYCLE ? 'C' : 'c');
2429		break;
2430	case TRB_SET_DEQ:
2431		snprintf(str, size,
2432			"%s: deq %08x%08x stream %d slot %d ep %d flags %c",
2433			xhci_trb_type_string(type),
2434			field1, field0,
2435			TRB_TO_STREAM_ID(field2),
2436			TRB_TO_SLOT_ID(field3),
2437			/* Macro decrements 1, maybe it shouldn't?!? */
2438			TRB_TO_EP_INDEX(field3) + 1,
2439			field3 & TRB_CYCLE ? 'C' : 'c');
2440		break;
2441	case TRB_RESET_DEV:
2442		snprintf(str, size,
2443			"%s: slot %d flags %c",
2444			xhci_trb_type_string(type),
2445			TRB_TO_SLOT_ID(field3),
2446			field3 & TRB_CYCLE ? 'C' : 'c');
2447		break;
2448	case TRB_FORCE_EVENT:
2449		snprintf(str, size,
2450			"%s: event %08x%08x vf intr %d vf id %d flags %c",
2451			xhci_trb_type_string(type),
2452			field1, field0,
2453			TRB_TO_VF_INTR_TARGET(field2),
2454			TRB_TO_VF_ID(field3),
2455			field3 & TRB_CYCLE ? 'C' : 'c');
2456		break;
2457	case TRB_SET_LT:
2458		snprintf(str, size,
2459			"%s: belt %d flags %c",
2460			xhci_trb_type_string(type),
2461			TRB_TO_BELT(field3),
2462			field3 & TRB_CYCLE ? 'C' : 'c');
2463		break;
2464	case TRB_GET_BW:
2465		snprintf(str, size,
2466			"%s: ctx %08x%08x slot %d speed %d flags %c",
2467			xhci_trb_type_string(type),
2468			field1, field0,
2469			TRB_TO_SLOT_ID(field3),
2470			TRB_TO_DEV_SPEED(field3),
2471			field3 & TRB_CYCLE ? 'C' : 'c');
2472		break;
2473	case TRB_FORCE_HEADER:
2474		snprintf(str, size,
2475			"%s: info %08x%08x%08x pkt type %d roothub port %d flags %c",
2476			xhci_trb_type_string(type),
2477			field2, field1, field0 & 0xffffffe0,
2478			TRB_TO_PACKET_TYPE(field0),
2479			TRB_TO_ROOTHUB_PORT(field3),
2480			field3 & TRB_CYCLE ? 'C' : 'c');
2481		break;
2482	default:
2483		snprintf(str, size,
2484			"type '%s' -> raw %08x %08x %08x %08x",
2485			xhci_trb_type_string(type),
2486			field0, field1, field2, field3);
2487	}
2488
2489	return str;
2490}
2491
2492static inline const char *xhci_decode_ctrl_ctx(char *str,
2493		unsigned long drop, unsigned long add)
2494{
2495	unsigned int	bit;
2496	int		ret = 0;
2497
2498	str[0] = '\0';
2499
2500	if (drop) {
2501		ret = sprintf(str, "Drop:");
2502		for_each_set_bit(bit, &drop, 32)
2503			ret += sprintf(str + ret, " %d%s",
2504				       bit / 2,
2505				       bit % 2 ? "in":"out");
2506		ret += sprintf(str + ret, ", ");
2507	}
2508
2509	if (add) {
2510		ret += sprintf(str + ret, "Add:%s%s",
2511			       (add & SLOT_FLAG) ? " slot":"",
2512			       (add & EP0_FLAG) ? " ep0":"");
2513		add &= ~(SLOT_FLAG | EP0_FLAG);
2514		for_each_set_bit(bit, &add, 32)
2515			ret += sprintf(str + ret, " %d%s",
2516				       bit / 2,
2517				       bit % 2 ? "in":"out");
2518	}
2519	return str;
2520}
2521
2522static inline const char *xhci_decode_slot_context(char *str,
2523		u32 info, u32 info2, u32 tt_info, u32 state)
2524{
2525	u32 speed;
2526	u32 hub;
2527	u32 mtt;
2528	int ret = 0;
2529
2530	speed = info & DEV_SPEED;
2531	hub = info & DEV_HUB;
2532	mtt = info & DEV_MTT;
2533
2534	ret = sprintf(str, "RS %05x %s%s%s Ctx Entries %d MEL %d us Port# %d/%d",
2535			info & ROUTE_STRING_MASK,
2536			({ char *s;
2537			switch (speed) {
2538			case SLOT_SPEED_FS:
2539				s = "full-speed";
2540				break;
2541			case SLOT_SPEED_LS:
2542				s = "low-speed";
2543				break;
2544			case SLOT_SPEED_HS:
2545				s = "high-speed";
2546				break;
2547			case SLOT_SPEED_SS:
2548				s = "super-speed";
2549				break;
2550			case SLOT_SPEED_SSP:
2551				s = "super-speed plus";
2552				break;
2553			default:
2554				s = "UNKNOWN speed";
2555			} s; }),
2556			mtt ? " multi-TT" : "",
2557			hub ? " Hub" : "",
2558			(info & LAST_CTX_MASK) >> 27,
2559			info2 & MAX_EXIT,
2560			DEVINFO_TO_ROOT_HUB_PORT(info2),
2561			DEVINFO_TO_MAX_PORTS(info2));
2562
2563	ret += sprintf(str + ret, " [TT Slot %d Port# %d TTT %d Intr %d] Addr %d State %s",
2564			tt_info & TT_SLOT, (tt_info & TT_PORT) >> 8,
2565			GET_TT_THINK_TIME(tt_info), GET_INTR_TARGET(tt_info),
2566			state & DEV_ADDR_MASK,
2567			xhci_slot_state_string(GET_SLOT_STATE(state)));
2568
2569	return str;
2570}
2571
2572
2573static inline const char *xhci_portsc_link_state_string(u32 portsc)
2574{
2575	switch (portsc & PORT_PLS_MASK) {
2576	case XDEV_U0:
2577		return "U0";
2578	case XDEV_U1:
2579		return "U1";
2580	case XDEV_U2:
2581		return "U2";
2582	case XDEV_U3:
2583		return "U3";
2584	case XDEV_DISABLED:
2585		return "Disabled";
2586	case XDEV_RXDETECT:
2587		return "RxDetect";
2588	case XDEV_INACTIVE:
2589		return "Inactive";
2590	case XDEV_POLLING:
2591		return "Polling";
2592	case XDEV_RECOVERY:
2593		return "Recovery";
2594	case XDEV_HOT_RESET:
2595		return "Hot Reset";
2596	case XDEV_COMP_MODE:
2597		return "Compliance mode";
2598	case XDEV_TEST_MODE:
2599		return "Test mode";
2600	case XDEV_RESUME:
2601		return "Resume";
2602	default:
2603		break;
2604	}
2605	return "Unknown";
2606}
2607
2608static inline const char *xhci_decode_portsc(char *str, u32 portsc)
2609{
2610	int ret;
2611
2612	ret = sprintf(str, "%s %s %s Link:%s PortSpeed:%d ",
2613		      portsc & PORT_POWER	? "Powered" : "Powered-off",
2614		      portsc & PORT_CONNECT	? "Connected" : "Not-connected",
2615		      portsc & PORT_PE		? "Enabled" : "Disabled",
2616		      xhci_portsc_link_state_string(portsc),
2617		      DEV_PORT_SPEED(portsc));
2618
2619	if (portsc & PORT_OC)
2620		ret += sprintf(str + ret, "OverCurrent ");
2621	if (portsc & PORT_RESET)
2622		ret += sprintf(str + ret, "In-Reset ");
2623
2624	ret += sprintf(str + ret, "Change: ");
2625	if (portsc & PORT_CSC)
2626		ret += sprintf(str + ret, "CSC ");
2627	if (portsc & PORT_PEC)
2628		ret += sprintf(str + ret, "PEC ");
2629	if (portsc & PORT_WRC)
2630		ret += sprintf(str + ret, "WRC ");
2631	if (portsc & PORT_OCC)
2632		ret += sprintf(str + ret, "OCC ");
2633	if (portsc & PORT_RC)
2634		ret += sprintf(str + ret, "PRC ");
2635	if (portsc & PORT_PLC)
2636		ret += sprintf(str + ret, "PLC ");
2637	if (portsc & PORT_CEC)
2638		ret += sprintf(str + ret, "CEC ");
2639	if (portsc & PORT_CAS)
2640		ret += sprintf(str + ret, "CAS ");
2641
2642	ret += sprintf(str + ret, "Wake: ");
2643	if (portsc & PORT_WKCONN_E)
2644		ret += sprintf(str + ret, "WCE ");
2645	if (portsc & PORT_WKDISC_E)
2646		ret += sprintf(str + ret, "WDE ");
2647	if (portsc & PORT_WKOC_E)
2648		ret += sprintf(str + ret, "WOE ");
2649
2650	return str;
2651}
2652
2653static inline const char *xhci_decode_usbsts(char *str, u32 usbsts)
2654{
2655	int ret = 0;
2656
2657	ret = sprintf(str, " 0x%08x", usbsts);
2658
2659	if (usbsts == ~(u32)0)
2660		return str;
2661
2662	if (usbsts & STS_HALT)
2663		ret += sprintf(str + ret, " HCHalted");
2664	if (usbsts & STS_FATAL)
2665		ret += sprintf(str + ret, " HSE");
2666	if (usbsts & STS_EINT)
2667		ret += sprintf(str + ret, " EINT");
2668	if (usbsts & STS_PORT)
2669		ret += sprintf(str + ret, " PCD");
2670	if (usbsts & STS_SAVE)
2671		ret += sprintf(str + ret, " SSS");
2672	if (usbsts & STS_RESTORE)
2673		ret += sprintf(str + ret, " RSS");
2674	if (usbsts & STS_SRE)
2675		ret += sprintf(str + ret, " SRE");
2676	if (usbsts & STS_CNR)
2677		ret += sprintf(str + ret, " CNR");
2678	if (usbsts & STS_HCE)
2679		ret += sprintf(str + ret, " HCE");
2680
2681	return str;
2682}
2683
2684static inline const char *xhci_decode_doorbell(char *str, u32 slot, u32 doorbell)
2685{
2686	u8 ep;
2687	u16 stream;
2688	int ret;
2689
2690	ep = (doorbell & 0xff);
2691	stream = doorbell >> 16;
2692
2693	if (slot == 0) {
2694		sprintf(str, "Command Ring %d", doorbell);
2695		return str;
2696	}
2697	ret = sprintf(str, "Slot %d ", slot);
2698	if (ep > 0 && ep < 32)
2699		ret = sprintf(str + ret, "ep%d%s",
2700			      ep / 2,
2701			      ep % 2 ? "in" : "out");
2702	else if (ep == 0 || ep < 248)
2703		ret = sprintf(str + ret, "Reserved %d", ep);
2704	else
2705		ret = sprintf(str + ret, "Vendor Defined %d", ep);
2706	if (stream)
2707		ret = sprintf(str + ret, " Stream %d", stream);
2708
2709	return str;
2710}
2711
2712static inline const char *xhci_ep_state_string(u8 state)
2713{
2714	switch (state) {
2715	case EP_STATE_DISABLED:
2716		return "disabled";
2717	case EP_STATE_RUNNING:
2718		return "running";
2719	case EP_STATE_HALTED:
2720		return "halted";
2721	case EP_STATE_STOPPED:
2722		return "stopped";
2723	case EP_STATE_ERROR:
2724		return "error";
2725	default:
2726		return "INVALID";
2727	}
2728}
2729
2730static inline const char *xhci_ep_type_string(u8 type)
2731{
2732	switch (type) {
2733	case ISOC_OUT_EP:
2734		return "Isoc OUT";
2735	case BULK_OUT_EP:
2736		return "Bulk OUT";
2737	case INT_OUT_EP:
2738		return "Int OUT";
2739	case CTRL_EP:
2740		return "Ctrl";
2741	case ISOC_IN_EP:
2742		return "Isoc IN";
2743	case BULK_IN_EP:
2744		return "Bulk IN";
2745	case INT_IN_EP:
2746		return "Int IN";
2747	default:
2748		return "INVALID";
2749	}
2750}
2751
2752static inline const char *xhci_decode_ep_context(char *str, u32 info,
2753		u32 info2, u64 deq, u32 tx_info)
2754{
2755	int ret;
2756
2757	u32 esit;
2758	u16 maxp;
2759	u16 avg;
2760
2761	u8 max_pstr;
2762	u8 ep_state;
2763	u8 interval;
2764	u8 ep_type;
2765	u8 burst;
2766	u8 cerr;
2767	u8 mult;
2768
2769	bool lsa;
2770	bool hid;
2771
2772	esit = CTX_TO_MAX_ESIT_PAYLOAD_HI(info) << 16 |
2773		CTX_TO_MAX_ESIT_PAYLOAD(tx_info);
2774
2775	ep_state = info & EP_STATE_MASK;
2776	max_pstr = CTX_TO_EP_MAXPSTREAMS(info);
2777	interval = CTX_TO_EP_INTERVAL(info);
2778	mult = CTX_TO_EP_MULT(info) + 1;
2779	lsa = !!(info & EP_HAS_LSA);
2780
2781	cerr = (info2 & (3 << 1)) >> 1;
2782	ep_type = CTX_TO_EP_TYPE(info2);
2783	hid = !!(info2 & (1 << 7));
2784	burst = CTX_TO_MAX_BURST(info2);
2785	maxp = MAX_PACKET_DECODED(info2);
2786
2787	avg = EP_AVG_TRB_LENGTH(tx_info);
2788
2789	ret = sprintf(str, "State %s mult %d max P. Streams %d %s",
2790			xhci_ep_state_string(ep_state), mult,
2791			max_pstr, lsa ? "LSA " : "");
2792
2793	ret += sprintf(str + ret, "interval %d us max ESIT payload %d CErr %d ",
2794			(1 << interval) * 125, esit, cerr);
2795
2796	ret += sprintf(str + ret, "Type %s %sburst %d maxp %d deq %016llx ",
2797			xhci_ep_type_string(ep_type), hid ? "HID" : "",
2798			burst, maxp, deq);
2799
2800	ret += sprintf(str + ret, "avg trb len %d", avg);
2801
2802	return str;
2803}
2804
2805#endif /* __LINUX_XHCI_HCD_H */