Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * New driver for Marvell Yukon 2 chipset.
4 * Based on earlier sk98lin, and skge driver.
5 *
6 * This driver intentionally does not support all the features
7 * of the original driver such as link fail-over and link management because
8 * those should be done at higher levels.
9 *
10 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
11 */
12
13#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
14
15#include <linux/crc32.h>
16#include <linux/kernel.h>
17#include <linux/module.h>
18#include <linux/netdevice.h>
19#include <linux/dma-mapping.h>
20#include <linux/etherdevice.h>
21#include <linux/ethtool.h>
22#include <linux/pci.h>
23#include <linux/interrupt.h>
24#include <linux/ip.h>
25#include <linux/slab.h>
26#include <net/ip.h>
27#include <linux/tcp.h>
28#include <linux/in.h>
29#include <linux/delay.h>
30#include <linux/workqueue.h>
31#include <linux/if_vlan.h>
32#include <linux/prefetch.h>
33#include <linux/debugfs.h>
34#include <linux/mii.h>
35#include <linux/of_net.h>
36#include <linux/dmi.h>
37
38#include <asm/irq.h>
39
40#include "sky2.h"
41
42#define DRV_NAME "sky2"
43#define DRV_VERSION "1.30"
44
45/*
46 * The Yukon II chipset takes 64 bit command blocks (called list elements)
47 * that are organized into three (receive, transmit, status) different rings
48 * similar to Tigon3.
49 */
50
51#define RX_LE_SIZE 1024
52#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
53#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
54#define RX_DEF_PENDING RX_MAX_PENDING
55
56/* This is the worst case number of transmit list elements for a single skb:
57 * VLAN:GSO + CKSUM + Data + skb_frags * DMA
58 */
59#define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
60#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
61#define TX_MAX_PENDING 1024
62#define TX_DEF_PENDING 63
63
64#define TX_WATCHDOG (5 * HZ)
65#define PHY_RETRIES 1000
66
67#define SKY2_EEPROM_MAGIC 0x9955aabb
68
69#define RING_NEXT(x, s) (((x)+1) & ((s)-1))
70
71static const u32 default_msg =
72 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
73 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
74 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
75
76static int debug = -1; /* defaults above */
77module_param(debug, int, 0);
78MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
79
80static int copybreak __read_mostly = 128;
81module_param(copybreak, int, 0);
82MODULE_PARM_DESC(copybreak, "Receive copy threshold");
83
84static int disable_msi = -1;
85module_param(disable_msi, int, 0);
86MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
87
88static int legacy_pme = 0;
89module_param(legacy_pme, int, 0);
90MODULE_PARM_DESC(legacy_pme, "Legacy power management");
91
92static const struct pci_device_id sky2_id_table[] = {
93 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
94 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
95 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
96 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
97 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
98 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
99 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
100 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
101 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
102 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
103 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
104 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
105 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
106 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4382) }, /* 88E8079 */
135 { 0 }
136};
137
138MODULE_DEVICE_TABLE(pci, sky2_id_table);
139
140/* Avoid conditionals by using array */
141static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
142static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
143static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
144
145static void sky2_set_multicast(struct net_device *dev);
146static irqreturn_t sky2_intr(int irq, void *dev_id);
147
148/* Access to PHY via serial interconnect */
149static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
150{
151 int i;
152
153 gma_write16(hw, port, GM_SMI_DATA, val);
154 gma_write16(hw, port, GM_SMI_CTRL,
155 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
156
157 for (i = 0; i < PHY_RETRIES; i++) {
158 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
159 if (ctrl == 0xffff)
160 goto io_error;
161
162 if (!(ctrl & GM_SMI_CT_BUSY))
163 return 0;
164
165 udelay(10);
166 }
167
168 dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
169 return -ETIMEDOUT;
170
171io_error:
172 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
173 return -EIO;
174}
175
176static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
177{
178 int i;
179
180 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
181 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
182
183 for (i = 0; i < PHY_RETRIES; i++) {
184 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
185 if (ctrl == 0xffff)
186 goto io_error;
187
188 if (ctrl & GM_SMI_CT_RD_VAL) {
189 *val = gma_read16(hw, port, GM_SMI_DATA);
190 return 0;
191 }
192
193 udelay(10);
194 }
195
196 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
197 return -ETIMEDOUT;
198io_error:
199 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
200 return -EIO;
201}
202
203static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
204{
205 u16 v = 0;
206 __gm_phy_read(hw, port, reg, &v);
207 return v;
208}
209
210
211static void sky2_power_on(struct sky2_hw *hw)
212{
213 /* switch power to VCC (WA for VAUX problem) */
214 sky2_write8(hw, B0_POWER_CTRL,
215 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
216
217 /* disable Core Clock Division, */
218 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
219
220 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
221 /* enable bits are inverted */
222 sky2_write8(hw, B2_Y2_CLK_GATE,
223 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
224 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
225 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
226 else
227 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
228
229 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
230 u32 reg;
231
232 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
233
234 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
235 /* set all bits to 0 except bits 15..12 and 8 */
236 reg &= P_ASPM_CONTROL_MSK;
237 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
238
239 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
240 /* set all bits to 0 except bits 28 & 27 */
241 reg &= P_CTL_TIM_VMAIN_AV_MSK;
242 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
243
244 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
245
246 sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
247
248 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
249 reg = sky2_read32(hw, B2_GP_IO);
250 reg |= GLB_GPIO_STAT_RACE_DIS;
251 sky2_write32(hw, B2_GP_IO, reg);
252
253 sky2_read32(hw, B2_GP_IO);
254 }
255
256 /* Turn on "driver loaded" LED */
257 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
258}
259
260static void sky2_power_aux(struct sky2_hw *hw)
261{
262 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
263 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
264 else
265 /* enable bits are inverted */
266 sky2_write8(hw, B2_Y2_CLK_GATE,
267 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
268 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
269 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
270
271 /* switch power to VAUX if supported and PME from D3cold */
272 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
273 pci_pme_capable(hw->pdev, PCI_D3cold))
274 sky2_write8(hw, B0_POWER_CTRL,
275 (PC_VAUX_ENA | PC_VCC_ENA |
276 PC_VAUX_ON | PC_VCC_OFF));
277
278 /* turn off "driver loaded LED" */
279 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
280}
281
282static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
283{
284 u16 reg;
285
286 /* disable all GMAC IRQ's */
287 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
288
289 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
290 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
291 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
292 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
293
294 reg = gma_read16(hw, port, GM_RX_CTRL);
295 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
296 gma_write16(hw, port, GM_RX_CTRL, reg);
297}
298
299/* flow control to advertise bits */
300static const u16 copper_fc_adv[] = {
301 [FC_NONE] = 0,
302 [FC_TX] = PHY_M_AN_ASP,
303 [FC_RX] = PHY_M_AN_PC,
304 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
305};
306
307/* flow control to advertise bits when using 1000BaseX */
308static const u16 fiber_fc_adv[] = {
309 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
310 [FC_TX] = PHY_M_P_ASYM_MD_X,
311 [FC_RX] = PHY_M_P_SYM_MD_X,
312 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
313};
314
315/* flow control to GMA disable bits */
316static const u16 gm_fc_disable[] = {
317 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
318 [FC_TX] = GM_GPCR_FC_RX_DIS,
319 [FC_RX] = GM_GPCR_FC_TX_DIS,
320 [FC_BOTH] = 0,
321};
322
323
324static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
325{
326 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
327 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
328
329 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
330 !(hw->flags & SKY2_HW_NEWER_PHY)) {
331 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
332
333 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
334 PHY_M_EC_MAC_S_MSK);
335 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
336
337 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
338 if (hw->chip_id == CHIP_ID_YUKON_EC)
339 /* set downshift counter to 3x and enable downshift */
340 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
341 else
342 /* set master & slave downshift counter to 1x */
343 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
344
345 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
346 }
347
348 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
349 if (sky2_is_copper(hw)) {
350 if (!(hw->flags & SKY2_HW_GIGABIT)) {
351 /* enable automatic crossover */
352 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
353
354 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
355 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
356 u16 spec;
357
358 /* Enable Class A driver for FE+ A0 */
359 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
360 spec |= PHY_M_FESC_SEL_CL_A;
361 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
362 }
363 } else {
364 /* disable energy detect */
365 ctrl &= ~PHY_M_PC_EN_DET_MSK;
366
367 /* enable automatic crossover */
368 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
369
370 /* downshift on PHY 88E1112 and 88E1149 is changed */
371 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
372 (hw->flags & SKY2_HW_NEWER_PHY)) {
373 /* set downshift counter to 3x and enable downshift */
374 ctrl &= ~PHY_M_PC_DSC_MSK;
375 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
376 }
377 }
378 } else {
379 /* workaround for deviation #4.88 (CRC errors) */
380 /* disable Automatic Crossover */
381
382 ctrl &= ~PHY_M_PC_MDIX_MSK;
383 }
384
385 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
386
387 /* special setup for PHY 88E1112 Fiber */
388 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
389 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
390
391 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
392 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
393 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
394 ctrl &= ~PHY_M_MAC_MD_MSK;
395 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
396 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
397
398 if (hw->pmd_type == 'P') {
399 /* select page 1 to access Fiber registers */
400 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
401
402 /* for SFP-module set SIGDET polarity to low */
403 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
404 ctrl |= PHY_M_FIB_SIGD_POL;
405 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
406 }
407
408 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
409 }
410
411 ctrl = PHY_CT_RESET;
412 ct1000 = 0;
413 adv = PHY_AN_CSMA;
414 reg = 0;
415
416 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
417 if (sky2_is_copper(hw)) {
418 if (sky2->advertising & ADVERTISED_1000baseT_Full)
419 ct1000 |= PHY_M_1000C_AFD;
420 if (sky2->advertising & ADVERTISED_1000baseT_Half)
421 ct1000 |= PHY_M_1000C_AHD;
422 if (sky2->advertising & ADVERTISED_100baseT_Full)
423 adv |= PHY_M_AN_100_FD;
424 if (sky2->advertising & ADVERTISED_100baseT_Half)
425 adv |= PHY_M_AN_100_HD;
426 if (sky2->advertising & ADVERTISED_10baseT_Full)
427 adv |= PHY_M_AN_10_FD;
428 if (sky2->advertising & ADVERTISED_10baseT_Half)
429 adv |= PHY_M_AN_10_HD;
430
431 } else { /* special defines for FIBER (88E1040S only) */
432 if (sky2->advertising & ADVERTISED_1000baseT_Full)
433 adv |= PHY_M_AN_1000X_AFD;
434 if (sky2->advertising & ADVERTISED_1000baseT_Half)
435 adv |= PHY_M_AN_1000X_AHD;
436 }
437
438 /* Restart Auto-negotiation */
439 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
440 } else {
441 /* forced speed/duplex settings */
442 ct1000 = PHY_M_1000C_MSE;
443
444 /* Disable auto update for duplex flow control and duplex */
445 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
446
447 switch (sky2->speed) {
448 case SPEED_1000:
449 ctrl |= PHY_CT_SP1000;
450 reg |= GM_GPCR_SPEED_1000;
451 break;
452 case SPEED_100:
453 ctrl |= PHY_CT_SP100;
454 reg |= GM_GPCR_SPEED_100;
455 break;
456 }
457
458 if (sky2->duplex == DUPLEX_FULL) {
459 reg |= GM_GPCR_DUP_FULL;
460 ctrl |= PHY_CT_DUP_MD;
461 } else if (sky2->speed < SPEED_1000)
462 sky2->flow_mode = FC_NONE;
463 }
464
465 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
466 if (sky2_is_copper(hw))
467 adv |= copper_fc_adv[sky2->flow_mode];
468 else
469 adv |= fiber_fc_adv[sky2->flow_mode];
470 } else {
471 reg |= GM_GPCR_AU_FCT_DIS;
472 reg |= gm_fc_disable[sky2->flow_mode];
473
474 /* Forward pause packets to GMAC? */
475 if (sky2->flow_mode & FC_RX)
476 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
477 else
478 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
479 }
480
481 gma_write16(hw, port, GM_GP_CTRL, reg);
482
483 if (hw->flags & SKY2_HW_GIGABIT)
484 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
485
486 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
487 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
488
489 /* Setup Phy LED's */
490 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
491 ledover = 0;
492
493 switch (hw->chip_id) {
494 case CHIP_ID_YUKON_FE:
495 /* on 88E3082 these bits are at 11..9 (shifted left) */
496 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
497
498 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
499
500 /* delete ACT LED control bits */
501 ctrl &= ~PHY_M_FELP_LED1_MSK;
502 /* change ACT LED control to blink mode */
503 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
504 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
505 break;
506
507 case CHIP_ID_YUKON_FE_P:
508 /* Enable Link Partner Next Page */
509 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
510 ctrl |= PHY_M_PC_ENA_LIP_NP;
511
512 /* disable Energy Detect and enable scrambler */
513 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
514 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
515
516 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
517 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
518 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
519 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
520
521 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
522 break;
523
524 case CHIP_ID_YUKON_XL:
525 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
526
527 /* select page 3 to access LED control register */
528 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
529
530 /* set LED Function Control register */
531 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
532 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
533 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
534 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
535 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
536
537 /* set Polarity Control register */
538 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
539 (PHY_M_POLC_LS1_P_MIX(4) |
540 PHY_M_POLC_IS0_P_MIX(4) |
541 PHY_M_POLC_LOS_CTRL(2) |
542 PHY_M_POLC_INIT_CTRL(2) |
543 PHY_M_POLC_STA1_CTRL(2) |
544 PHY_M_POLC_STA0_CTRL(2)));
545
546 /* restore page register */
547 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
548 break;
549
550 case CHIP_ID_YUKON_EC_U:
551 case CHIP_ID_YUKON_EX:
552 case CHIP_ID_YUKON_SUPR:
553 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
554
555 /* select page 3 to access LED control register */
556 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
557
558 /* set LED Function Control register */
559 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
560 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
561 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
562 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
563 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
564
565 /* set Blink Rate in LED Timer Control Register */
566 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
567 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
568 /* restore page register */
569 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
570 break;
571
572 default:
573 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
574 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
575
576 /* turn off the Rx LED (LED_RX) */
577 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
578 }
579
580 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
581 /* apply fixes in PHY AFE */
582 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
583
584 /* increase differential signal amplitude in 10BASE-T */
585 gm_phy_write(hw, port, 0x18, 0xaa99);
586 gm_phy_write(hw, port, 0x17, 0x2011);
587
588 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
589 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
590 gm_phy_write(hw, port, 0x18, 0xa204);
591 gm_phy_write(hw, port, 0x17, 0x2002);
592 }
593
594 /* set page register to 0 */
595 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
596 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
597 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
598 /* apply workaround for integrated resistors calibration */
599 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
600 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
601 } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
602 /* apply fixes in PHY AFE */
603 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
604
605 /* apply RDAC termination workaround */
606 gm_phy_write(hw, port, 24, 0x2800);
607 gm_phy_write(hw, port, 23, 0x2001);
608
609 /* set page register back to 0 */
610 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
611 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
612 hw->chip_id < CHIP_ID_YUKON_SUPR) {
613 /* no effect on Yukon-XL */
614 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
615
616 if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
617 sky2->speed == SPEED_100) {
618 /* turn on 100 Mbps LED (LED_LINK100) */
619 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
620 }
621
622 if (ledover)
623 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
624
625 } else if (hw->chip_id == CHIP_ID_YUKON_PRM &&
626 (sky2_read8(hw, B2_MAC_CFG) & 0xf) == 0x7) {
627 int i;
628 /* This a phy register setup workaround copied from vendor driver. */
629 static const struct {
630 u16 reg, val;
631 } eee_afe[] = {
632 { 0x156, 0x58ce },
633 { 0x153, 0x99eb },
634 { 0x141, 0x8064 },
635 /* { 0x155, 0x130b },*/
636 { 0x000, 0x0000 },
637 { 0x151, 0x8433 },
638 { 0x14b, 0x8c44 },
639 { 0x14c, 0x0f90 },
640 { 0x14f, 0x39aa },
641 /* { 0x154, 0x2f39 },*/
642 { 0x14d, 0xba33 },
643 { 0x144, 0x0048 },
644 { 0x152, 0x2010 },
645 /* { 0x158, 0x1223 },*/
646 { 0x140, 0x4444 },
647 { 0x154, 0x2f3b },
648 { 0x158, 0xb203 },
649 { 0x157, 0x2029 },
650 };
651
652 /* Start Workaround for OptimaEEE Rev.Z0 */
653 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fb);
654
655 gm_phy_write(hw, port, 1, 0x4099);
656 gm_phy_write(hw, port, 3, 0x1120);
657 gm_phy_write(hw, port, 11, 0x113c);
658 gm_phy_write(hw, port, 14, 0x8100);
659 gm_phy_write(hw, port, 15, 0x112a);
660 gm_phy_write(hw, port, 17, 0x1008);
661
662 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fc);
663 gm_phy_write(hw, port, 1, 0x20b0);
664
665 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
666
667 for (i = 0; i < ARRAY_SIZE(eee_afe); i++) {
668 /* apply AFE settings */
669 gm_phy_write(hw, port, 17, eee_afe[i].val);
670 gm_phy_write(hw, port, 16, eee_afe[i].reg | 1u<<13);
671 }
672
673 /* End Workaround for OptimaEEE */
674 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
675
676 /* Enable 10Base-Te (EEE) */
677 if (hw->chip_id >= CHIP_ID_YUKON_PRM) {
678 reg = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
679 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL,
680 reg | PHY_M_10B_TE_ENABLE);
681 }
682 }
683
684 /* Enable phy interrupt on auto-negotiation complete (or link up) */
685 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
686 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
687 else
688 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
689}
690
691static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
692static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
693
694static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
695{
696 u32 reg1;
697
698 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
699 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
700 reg1 &= ~phy_power[port];
701
702 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
703 reg1 |= coma_mode[port];
704
705 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
706 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
707 sky2_pci_read32(hw, PCI_DEV_REG1);
708
709 if (hw->chip_id == CHIP_ID_YUKON_FE)
710 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
711 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
712 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
713}
714
715static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
716{
717 u32 reg1;
718 u16 ctrl;
719
720 /* release GPHY Control reset */
721 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
722
723 /* release GMAC reset */
724 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
725
726 if (hw->flags & SKY2_HW_NEWER_PHY) {
727 /* select page 2 to access MAC control register */
728 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
729
730 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
731 /* allow GMII Power Down */
732 ctrl &= ~PHY_M_MAC_GMIF_PUP;
733 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
734
735 /* set page register back to 0 */
736 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
737 }
738
739 /* setup General Purpose Control Register */
740 gma_write16(hw, port, GM_GP_CTRL,
741 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
742 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
743 GM_GPCR_AU_SPD_DIS);
744
745 if (hw->chip_id != CHIP_ID_YUKON_EC) {
746 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
747 /* select page 2 to access MAC control register */
748 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
749
750 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
751 /* enable Power Down */
752 ctrl |= PHY_M_PC_POW_D_ENA;
753 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
754
755 /* set page register back to 0 */
756 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
757 }
758
759 /* set IEEE compatible Power Down Mode (dev. #4.99) */
760 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
761 }
762
763 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
764 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
765 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
766 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
767 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
768}
769
770/* configure IPG according to used link speed */
771static void sky2_set_ipg(struct sky2_port *sky2)
772{
773 u16 reg;
774
775 reg = gma_read16(sky2->hw, sky2->port, GM_SERIAL_MODE);
776 reg &= ~GM_SMOD_IPG_MSK;
777 if (sky2->speed > SPEED_100)
778 reg |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
779 else
780 reg |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
781 gma_write16(sky2->hw, sky2->port, GM_SERIAL_MODE, reg);
782}
783
784/* Enable Rx/Tx */
785static void sky2_enable_rx_tx(struct sky2_port *sky2)
786{
787 struct sky2_hw *hw = sky2->hw;
788 unsigned port = sky2->port;
789 u16 reg;
790
791 reg = gma_read16(hw, port, GM_GP_CTRL);
792 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
793 gma_write16(hw, port, GM_GP_CTRL, reg);
794}
795
796/* Force a renegotiation */
797static void sky2_phy_reinit(struct sky2_port *sky2)
798{
799 spin_lock_bh(&sky2->phy_lock);
800 sky2_phy_init(sky2->hw, sky2->port);
801 sky2_enable_rx_tx(sky2);
802 spin_unlock_bh(&sky2->phy_lock);
803}
804
805/* Put device in state to listen for Wake On Lan */
806static void sky2_wol_init(struct sky2_port *sky2)
807{
808 struct sky2_hw *hw = sky2->hw;
809 unsigned port = sky2->port;
810 enum flow_control save_mode;
811 u16 ctrl;
812
813 /* Bring hardware out of reset */
814 sky2_write16(hw, B0_CTST, CS_RST_CLR);
815 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
816
817 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
818 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
819
820 /* Force to 10/100
821 * sky2_reset will re-enable on resume
822 */
823 save_mode = sky2->flow_mode;
824 ctrl = sky2->advertising;
825
826 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
827 sky2->flow_mode = FC_NONE;
828
829 spin_lock_bh(&sky2->phy_lock);
830 sky2_phy_power_up(hw, port);
831 sky2_phy_init(hw, port);
832 spin_unlock_bh(&sky2->phy_lock);
833
834 sky2->flow_mode = save_mode;
835 sky2->advertising = ctrl;
836
837 /* Set GMAC to no flow control and auto update for speed/duplex */
838 gma_write16(hw, port, GM_GP_CTRL,
839 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
840 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
841
842 /* Set WOL address */
843 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
844 sky2->netdev->dev_addr, ETH_ALEN);
845
846 /* Turn on appropriate WOL control bits */
847 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
848 ctrl = 0;
849 if (sky2->wol & WAKE_PHY)
850 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
851 else
852 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
853
854 if (sky2->wol & WAKE_MAGIC)
855 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
856 else
857 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
858
859 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
860 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
861
862 /* Disable PiG firmware */
863 sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
864
865 /* Needed by some broken BIOSes, use PCI rather than PCI-e for WOL */
866 if (legacy_pme) {
867 u32 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
868 reg1 |= PCI_Y2_PME_LEGACY;
869 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
870 }
871
872 /* block receiver */
873 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
874 sky2_read32(hw, B0_CTST);
875}
876
877static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
878{
879 struct net_device *dev = hw->dev[port];
880
881 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
882 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
883 hw->chip_id >= CHIP_ID_YUKON_FE_P) {
884 /* Yukon-Extreme B0 and further Extreme devices */
885 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
886 } else if (dev->mtu > ETH_DATA_LEN) {
887 /* set Tx GMAC FIFO Almost Empty Threshold */
888 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
889 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
890
891 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
892 } else
893 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
894}
895
896static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
897{
898 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
899 u16 reg;
900 u32 rx_reg;
901 int i;
902 const u8 *addr = hw->dev[port]->dev_addr;
903
904 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
905 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
906
907 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
908
909 if (hw->chip_id == CHIP_ID_YUKON_XL &&
910 hw->chip_rev == CHIP_REV_YU_XL_A0 &&
911 port == 1) {
912 /* WA DEV_472 -- looks like crossed wires on port 2 */
913 /* clear GMAC 1 Control reset */
914 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
915 do {
916 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
917 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
918 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
919 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
920 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
921 }
922
923 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
924
925 /* Enable Transmit FIFO Underrun */
926 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
927
928 spin_lock_bh(&sky2->phy_lock);
929 sky2_phy_power_up(hw, port);
930 sky2_phy_init(hw, port);
931 spin_unlock_bh(&sky2->phy_lock);
932
933 /* MIB clear */
934 reg = gma_read16(hw, port, GM_PHY_ADDR);
935 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
936
937 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
938 gma_read16(hw, port, i);
939 gma_write16(hw, port, GM_PHY_ADDR, reg);
940
941 /* transmit control */
942 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
943
944 /* receive control reg: unicast + multicast + no FCS */
945 gma_write16(hw, port, GM_RX_CTRL,
946 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
947
948 /* transmit flow control */
949 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
950
951 /* transmit parameter */
952 gma_write16(hw, port, GM_TX_PARAM,
953 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
954 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
955 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
956 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
957
958 /* serial mode register */
959 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
960 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF_1000);
961
962 if (hw->dev[port]->mtu > ETH_DATA_LEN)
963 reg |= GM_SMOD_JUMBO_ENA;
964
965 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
966 hw->chip_rev == CHIP_REV_YU_EC_U_B1)
967 reg |= GM_NEW_FLOW_CTRL;
968
969 gma_write16(hw, port, GM_SERIAL_MODE, reg);
970
971 /* virtual address for data */
972 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
973
974 /* physical address: used for pause frames */
975 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
976
977 /* ignore counter overflows */
978 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
979 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
980 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
981
982 /* Configure Rx MAC FIFO */
983 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
984 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
985 if (hw->chip_id == CHIP_ID_YUKON_EX ||
986 hw->chip_id == CHIP_ID_YUKON_FE_P)
987 rx_reg |= GMF_RX_OVER_ON;
988
989 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
990
991 if (hw->chip_id == CHIP_ID_YUKON_XL) {
992 /* Hardware errata - clear flush mask */
993 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
994 } else {
995 /* Flush Rx MAC FIFO on any flow control or error */
996 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
997 }
998
999 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
1000 reg = RX_GMF_FL_THR_DEF + 1;
1001 /* Another magic mystery workaround from sk98lin */
1002 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1003 hw->chip_rev == CHIP_REV_YU_FE2_A0)
1004 reg = 0x178;
1005 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
1006
1007 /* Configure Tx MAC FIFO */
1008 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
1009 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
1010
1011 /* On chips without ram buffer, pause is controlled by MAC level */
1012 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
1013 /* Pause threshold is scaled by 8 in bytes */
1014 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1015 hw->chip_rev == CHIP_REV_YU_FE2_A0)
1016 reg = 1568 / 8;
1017 else
1018 reg = 1024 / 8;
1019 sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
1020 sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
1021
1022 sky2_set_tx_stfwd(hw, port);
1023 }
1024
1025 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1026 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
1027 /* disable dynamic watermark */
1028 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
1029 reg &= ~TX_DYN_WM_ENA;
1030 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
1031 }
1032}
1033
1034/* Assign Ram Buffer allocation to queue */
1035static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
1036{
1037 u32 end;
1038
1039 /* convert from K bytes to qwords used for hw register */
1040 start *= 1024/8;
1041 space *= 1024/8;
1042 end = start + space - 1;
1043
1044 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
1045 sky2_write32(hw, RB_ADDR(q, RB_START), start);
1046 sky2_write32(hw, RB_ADDR(q, RB_END), end);
1047 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
1048 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
1049
1050 if (q == Q_R1 || q == Q_R2) {
1051 u32 tp = space - space/4;
1052
1053 /* On receive queue's set the thresholds
1054 * give receiver priority when > 3/4 full
1055 * send pause when down to 2K
1056 */
1057 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
1058 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
1059
1060 tp = space - 8192/8;
1061 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
1062 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
1063 } else {
1064 /* Enable store & forward on Tx queue's because
1065 * Tx FIFO is only 1K on Yukon
1066 */
1067 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
1068 }
1069
1070 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
1071 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
1072}
1073
1074/* Setup Bus Memory Interface */
1075static void sky2_qset(struct sky2_hw *hw, u16 q)
1076{
1077 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
1078 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
1079 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
1080 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
1081}
1082
1083/* Setup prefetch unit registers. This is the interface between
1084 * hardware and driver list elements
1085 */
1086static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
1087 dma_addr_t addr, u32 last)
1088{
1089 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1090 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
1091 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1092 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
1093 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1094 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
1095
1096 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
1097}
1098
1099static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
1100{
1101 struct sky2_tx_le *le = sky2->tx_le + *slot;
1102
1103 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
1104 le->ctrl = 0;
1105 return le;
1106}
1107
1108static void tx_init(struct sky2_port *sky2)
1109{
1110 struct sky2_tx_le *le;
1111
1112 sky2->tx_prod = sky2->tx_cons = 0;
1113 sky2->tx_tcpsum = 0;
1114 sky2->tx_last_mss = 0;
1115 netdev_reset_queue(sky2->netdev);
1116
1117 le = get_tx_le(sky2, &sky2->tx_prod);
1118 le->addr = 0;
1119 le->opcode = OP_ADDR64 | HW_OWNER;
1120 sky2->tx_last_upper = 0;
1121}
1122
1123/* Update chip's next pointer */
1124static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
1125{
1126 /* Make sure write' to descriptors are complete before we tell hardware */
1127 wmb();
1128 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1129}
1130
1131
1132static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1133{
1134 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
1135 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
1136 le->ctrl = 0;
1137 return le;
1138}
1139
1140static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
1141{
1142 unsigned size;
1143
1144 /* Space needed for frame data + headers rounded up */
1145 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1146
1147 /* Stopping point for hardware truncation */
1148 return (size - 8) / sizeof(u32);
1149}
1150
1151static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
1152{
1153 struct rx_ring_info *re;
1154 unsigned size;
1155
1156 /* Space needed for frame data + headers rounded up */
1157 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1158
1159 sky2->rx_nfrags = size >> PAGE_SHIFT;
1160 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1161
1162 /* Compute residue after pages */
1163 size -= sky2->rx_nfrags << PAGE_SHIFT;
1164
1165 /* Optimize to handle small packets and headers */
1166 if (size < copybreak)
1167 size = copybreak;
1168 if (size < ETH_HLEN)
1169 size = ETH_HLEN;
1170
1171 return size;
1172}
1173
1174/* Build description to hardware for one receive segment */
1175static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1176 dma_addr_t map, unsigned len)
1177{
1178 struct sky2_rx_le *le;
1179
1180 if (sizeof(dma_addr_t) > sizeof(u32)) {
1181 le = sky2_next_rx(sky2);
1182 le->addr = cpu_to_le32(upper_32_bits(map));
1183 le->opcode = OP_ADDR64 | HW_OWNER;
1184 }
1185
1186 le = sky2_next_rx(sky2);
1187 le->addr = cpu_to_le32(lower_32_bits(map));
1188 le->length = cpu_to_le16(len);
1189 le->opcode = op | HW_OWNER;
1190}
1191
1192/* Build description to hardware for one possibly fragmented skb */
1193static void sky2_rx_submit(struct sky2_port *sky2,
1194 const struct rx_ring_info *re)
1195{
1196 int i;
1197
1198 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1199
1200 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1201 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1202}
1203
1204
1205static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
1206 unsigned size)
1207{
1208 struct sk_buff *skb = re->skb;
1209 int i;
1210
1211 re->data_addr = dma_map_single(&pdev->dev, skb->data, size,
1212 DMA_FROM_DEVICE);
1213 if (dma_mapping_error(&pdev->dev, re->data_addr))
1214 goto mapping_error;
1215
1216 dma_unmap_len_set(re, data_size, size);
1217
1218 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1219 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1220
1221 re->frag_addr[i] = skb_frag_dma_map(&pdev->dev, frag, 0,
1222 skb_frag_size(frag),
1223 DMA_FROM_DEVICE);
1224
1225 if (dma_mapping_error(&pdev->dev, re->frag_addr[i]))
1226 goto map_page_error;
1227 }
1228 return 0;
1229
1230map_page_error:
1231 while (--i >= 0) {
1232 dma_unmap_page(&pdev->dev, re->frag_addr[i],
1233 skb_frag_size(&skb_shinfo(skb)->frags[i]),
1234 DMA_FROM_DEVICE);
1235 }
1236
1237 dma_unmap_single(&pdev->dev, re->data_addr,
1238 dma_unmap_len(re, data_size), DMA_FROM_DEVICE);
1239
1240mapping_error:
1241 if (net_ratelimit())
1242 dev_warn(&pdev->dev, "%s: rx mapping error\n",
1243 skb->dev->name);
1244 return -EIO;
1245}
1246
1247static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1248{
1249 struct sk_buff *skb = re->skb;
1250 int i;
1251
1252 dma_unmap_single(&pdev->dev, re->data_addr,
1253 dma_unmap_len(re, data_size), DMA_FROM_DEVICE);
1254
1255 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1256 dma_unmap_page(&pdev->dev, re->frag_addr[i],
1257 skb_frag_size(&skb_shinfo(skb)->frags[i]),
1258 DMA_FROM_DEVICE);
1259}
1260
1261/* Tell chip where to start receive checksum.
1262 * Actually has two checksums, but set both same to avoid possible byte
1263 * order problems.
1264 */
1265static void rx_set_checksum(struct sky2_port *sky2)
1266{
1267 struct sky2_rx_le *le = sky2_next_rx(sky2);
1268
1269 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1270 le->ctrl = 0;
1271 le->opcode = OP_TCPSTART | HW_OWNER;
1272
1273 sky2_write32(sky2->hw,
1274 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1275 (sky2->netdev->features & NETIF_F_RXCSUM)
1276 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
1277}
1278
1279/* Enable/disable receive hash calculation (RSS) */
1280static void rx_set_rss(struct net_device *dev, netdev_features_t features)
1281{
1282 struct sky2_port *sky2 = netdev_priv(dev);
1283 struct sky2_hw *hw = sky2->hw;
1284 int i, nkeys = 4;
1285
1286 /* Supports IPv6 and other modes */
1287 if (hw->flags & SKY2_HW_NEW_LE) {
1288 nkeys = 10;
1289 sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
1290 }
1291
1292 /* Program RSS initial values */
1293 if (features & NETIF_F_RXHASH) {
1294 u32 rss_key[10];
1295
1296 netdev_rss_key_fill(rss_key, sizeof(rss_key));
1297 for (i = 0; i < nkeys; i++)
1298 sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
1299 rss_key[i]);
1300
1301 /* Need to turn on (undocumented) flag to make hashing work */
1302 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
1303 RX_STFW_ENA);
1304
1305 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1306 BMU_ENA_RX_RSS_HASH);
1307 } else
1308 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1309 BMU_DIS_RX_RSS_HASH);
1310}
1311
1312/*
1313 * The RX Stop command will not work for Yukon-2 if the BMU does not
1314 * reach the end of packet and since we can't make sure that we have
1315 * incoming data, we must reset the BMU while it is not doing a DMA
1316 * transfer. Since it is possible that the RX path is still active,
1317 * the RX RAM buffer will be stopped first, so any possible incoming
1318 * data will not trigger a DMA. After the RAM buffer is stopped, the
1319 * BMU is polled until any DMA in progress is ended and only then it
1320 * will be reset.
1321 */
1322static void sky2_rx_stop(struct sky2_port *sky2)
1323{
1324 struct sky2_hw *hw = sky2->hw;
1325 unsigned rxq = rxqaddr[sky2->port];
1326 int i;
1327
1328 /* disable the RAM Buffer receive queue */
1329 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1330
1331 for (i = 0; i < 0xffff; i++)
1332 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1333 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1334 goto stopped;
1335
1336 netdev_warn(sky2->netdev, "receiver stop failed\n");
1337stopped:
1338 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1339
1340 /* reset the Rx prefetch unit */
1341 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1342}
1343
1344/* Clean out receive buffer area, assumes receiver hardware stopped */
1345static void sky2_rx_clean(struct sky2_port *sky2)
1346{
1347 unsigned i;
1348
1349 if (sky2->rx_le)
1350 memset(sky2->rx_le, 0, RX_LE_BYTES);
1351
1352 for (i = 0; i < sky2->rx_pending; i++) {
1353 struct rx_ring_info *re = sky2->rx_ring + i;
1354
1355 if (re->skb) {
1356 sky2_rx_unmap_skb(sky2->hw->pdev, re);
1357 kfree_skb(re->skb);
1358 re->skb = NULL;
1359 }
1360 }
1361}
1362
1363/* Basic MII support */
1364static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1365{
1366 struct mii_ioctl_data *data = if_mii(ifr);
1367 struct sky2_port *sky2 = netdev_priv(dev);
1368 struct sky2_hw *hw = sky2->hw;
1369 int err = -EOPNOTSUPP;
1370
1371 if (!netif_running(dev))
1372 return -ENODEV; /* Phy still in reset */
1373
1374 switch (cmd) {
1375 case SIOCGMIIPHY:
1376 data->phy_id = PHY_ADDR_MARV;
1377
1378 fallthrough;
1379 case SIOCGMIIREG: {
1380 u16 val = 0;
1381
1382 spin_lock_bh(&sky2->phy_lock);
1383 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
1384 spin_unlock_bh(&sky2->phy_lock);
1385
1386 data->val_out = val;
1387 break;
1388 }
1389
1390 case SIOCSMIIREG:
1391 spin_lock_bh(&sky2->phy_lock);
1392 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1393 data->val_in);
1394 spin_unlock_bh(&sky2->phy_lock);
1395 break;
1396 }
1397 return err;
1398}
1399
1400#define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
1401
1402static void sky2_vlan_mode(struct net_device *dev, netdev_features_t features)
1403{
1404 struct sky2_port *sky2 = netdev_priv(dev);
1405 struct sky2_hw *hw = sky2->hw;
1406 u16 port = sky2->port;
1407
1408 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1409 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1410 RX_VLAN_STRIP_ON);
1411 else
1412 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1413 RX_VLAN_STRIP_OFF);
1414
1415 if (features & NETIF_F_HW_VLAN_CTAG_TX) {
1416 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1417 TX_VLAN_TAG_ON);
1418
1419 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
1420 } else {
1421 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1422 TX_VLAN_TAG_OFF);
1423
1424 /* Can't do transmit offload of vlan without hw vlan */
1425 dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
1426 }
1427}
1428
1429/* Amount of required worst case padding in rx buffer */
1430static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1431{
1432 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1433}
1434
1435/*
1436 * Allocate an skb for receiving. If the MTU is large enough
1437 * make the skb non-linear with a fragment list of pages.
1438 */
1439static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp)
1440{
1441 struct sk_buff *skb;
1442 int i;
1443
1444 skb = __netdev_alloc_skb(sky2->netdev,
1445 sky2->rx_data_size + sky2_rx_pad(sky2->hw),
1446 gfp);
1447 if (!skb)
1448 goto nomem;
1449
1450 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
1451 unsigned char *start;
1452 /*
1453 * Workaround for a bug in FIFO that cause hang
1454 * if the FIFO if the receive buffer is not 64 byte aligned.
1455 * The buffer returned from netdev_alloc_skb is
1456 * aligned except if slab debugging is enabled.
1457 */
1458 start = PTR_ALIGN(skb->data, 8);
1459 skb_reserve(skb, start - skb->data);
1460 } else
1461 skb_reserve(skb, NET_IP_ALIGN);
1462
1463 for (i = 0; i < sky2->rx_nfrags; i++) {
1464 struct page *page = alloc_page(gfp);
1465
1466 if (!page)
1467 goto free_partial;
1468 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
1469 }
1470
1471 return skb;
1472free_partial:
1473 kfree_skb(skb);
1474nomem:
1475 return NULL;
1476}
1477
1478static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1479{
1480 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1481}
1482
1483static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
1484{
1485 struct sky2_hw *hw = sky2->hw;
1486 unsigned i;
1487
1488 sky2->rx_data_size = sky2_get_rx_data_size(sky2);
1489
1490 /* Fill Rx ring */
1491 for (i = 0; i < sky2->rx_pending; i++) {
1492 struct rx_ring_info *re = sky2->rx_ring + i;
1493
1494 re->skb = sky2_rx_alloc(sky2, GFP_KERNEL);
1495 if (!re->skb)
1496 return -ENOMEM;
1497
1498 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1499 dev_kfree_skb(re->skb);
1500 re->skb = NULL;
1501 return -ENOMEM;
1502 }
1503 }
1504 return 0;
1505}
1506
1507/*
1508 * Setup receiver buffer pool.
1509 * Normal case this ends up creating one list element for skb
1510 * in the receive ring. Worst case if using large MTU and each
1511 * allocation falls on a different 64 bit region, that results
1512 * in 6 list elements per ring entry.
1513 * One element is used for checksum enable/disable, and one
1514 * extra to avoid wrap.
1515 */
1516static void sky2_rx_start(struct sky2_port *sky2)
1517{
1518 struct sky2_hw *hw = sky2->hw;
1519 struct rx_ring_info *re;
1520 unsigned rxq = rxqaddr[sky2->port];
1521 unsigned i, thresh;
1522
1523 sky2->rx_put = sky2->rx_next = 0;
1524 sky2_qset(hw, rxq);
1525
1526 /* On PCI express lowering the watermark gives better performance */
1527 if (pci_is_pcie(hw->pdev))
1528 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1529
1530 /* These chips have no ram buffer?
1531 * MAC Rx RAM Read is controlled by hardware
1532 */
1533 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1534 hw->chip_rev > CHIP_REV_YU_EC_U_A0)
1535 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
1536
1537 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1538
1539 if (!(hw->flags & SKY2_HW_NEW_LE))
1540 rx_set_checksum(sky2);
1541
1542 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
1543 rx_set_rss(sky2->netdev, sky2->netdev->features);
1544
1545 /* submit Rx ring */
1546 for (i = 0; i < sky2->rx_pending; i++) {
1547 re = sky2->rx_ring + i;
1548 sky2_rx_submit(sky2, re);
1549 }
1550
1551 /*
1552 * The receiver hangs if it receives frames larger than the
1553 * packet buffer. As a workaround, truncate oversize frames, but
1554 * the register is limited to 9 bits, so if you do frames > 2052
1555 * you better get the MTU right!
1556 */
1557 thresh = sky2_get_rx_threshold(sky2);
1558 if (thresh > 0x1ff)
1559 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1560 else {
1561 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1562 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1563 }
1564
1565 /* Tell chip about available buffers */
1566 sky2_rx_update(sky2, rxq);
1567
1568 if (hw->chip_id == CHIP_ID_YUKON_EX ||
1569 hw->chip_id == CHIP_ID_YUKON_SUPR) {
1570 /*
1571 * Disable flushing of non ASF packets;
1572 * must be done after initializing the BMUs;
1573 * drivers without ASF support should do this too, otherwise
1574 * it may happen that they cannot run on ASF devices;
1575 * remember that the MAC FIFO isn't reset during initialization.
1576 */
1577 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1578 }
1579
1580 if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1581 /* Enable RX Home Address & Routing Header checksum fix */
1582 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1583 RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1584
1585 /* Enable TX Home Address & Routing Header checksum fix */
1586 sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1587 TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1588 }
1589}
1590
1591static int sky2_alloc_buffers(struct sky2_port *sky2)
1592{
1593 struct sky2_hw *hw = sky2->hw;
1594
1595 /* must be power of 2 */
1596 sky2->tx_le = dma_alloc_coherent(&hw->pdev->dev,
1597 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1598 &sky2->tx_le_map, GFP_KERNEL);
1599 if (!sky2->tx_le)
1600 goto nomem;
1601
1602 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1603 GFP_KERNEL);
1604 if (!sky2->tx_ring)
1605 goto nomem;
1606
1607 sky2->rx_le = dma_alloc_coherent(&hw->pdev->dev, RX_LE_BYTES,
1608 &sky2->rx_le_map, GFP_KERNEL);
1609 if (!sky2->rx_le)
1610 goto nomem;
1611
1612 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1613 GFP_KERNEL);
1614 if (!sky2->rx_ring)
1615 goto nomem;
1616
1617 return sky2_alloc_rx_skbs(sky2);
1618nomem:
1619 return -ENOMEM;
1620}
1621
1622static void sky2_free_buffers(struct sky2_port *sky2)
1623{
1624 struct sky2_hw *hw = sky2->hw;
1625
1626 sky2_rx_clean(sky2);
1627
1628 if (sky2->rx_le) {
1629 dma_free_coherent(&hw->pdev->dev, RX_LE_BYTES, sky2->rx_le,
1630 sky2->rx_le_map);
1631 sky2->rx_le = NULL;
1632 }
1633 if (sky2->tx_le) {
1634 dma_free_coherent(&hw->pdev->dev,
1635 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1636 sky2->tx_le, sky2->tx_le_map);
1637 sky2->tx_le = NULL;
1638 }
1639 kfree(sky2->tx_ring);
1640 kfree(sky2->rx_ring);
1641
1642 sky2->tx_ring = NULL;
1643 sky2->rx_ring = NULL;
1644}
1645
1646static void sky2_hw_up(struct sky2_port *sky2)
1647{
1648 struct sky2_hw *hw = sky2->hw;
1649 unsigned port = sky2->port;
1650 u32 ramsize;
1651 int cap;
1652 struct net_device *otherdev = hw->dev[sky2->port^1];
1653
1654 tx_init(sky2);
1655
1656 /*
1657 * On dual port PCI-X card, there is an problem where status
1658 * can be received out of order due to split transactions
1659 */
1660 if (otherdev && netif_running(otherdev) &&
1661 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1662 u16 cmd;
1663
1664 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1665 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1666 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1667 }
1668
1669 sky2_mac_init(hw, port);
1670
1671 /* Register is number of 4K blocks on internal RAM buffer. */
1672 ramsize = sky2_read8(hw, B2_E_0) * 4;
1673 if (ramsize > 0) {
1674 u32 rxspace;
1675
1676 netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
1677 if (ramsize < 16)
1678 rxspace = ramsize / 2;
1679 else
1680 rxspace = 8 + (2*(ramsize - 16))/3;
1681
1682 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1683 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1684
1685 /* Make sure SyncQ is disabled */
1686 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1687 RB_RST_SET);
1688 }
1689
1690 sky2_qset(hw, txqaddr[port]);
1691
1692 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1693 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1694 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1695
1696 /* Set almost empty threshold */
1697 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1698 hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1699 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
1700
1701 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1702 sky2->tx_ring_size - 1);
1703
1704 sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
1705 netdev_update_features(sky2->netdev);
1706
1707 sky2_rx_start(sky2);
1708}
1709
1710/* Setup device IRQ and enable napi to process */
1711static int sky2_setup_irq(struct sky2_hw *hw, const char *name)
1712{
1713 struct pci_dev *pdev = hw->pdev;
1714 int err;
1715
1716 err = request_irq(pdev->irq, sky2_intr,
1717 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
1718 name, hw);
1719 if (err)
1720 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
1721 else {
1722 hw->flags |= SKY2_HW_IRQ_SETUP;
1723
1724 napi_enable(&hw->napi);
1725 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
1726 sky2_read32(hw, B0_IMSK);
1727 }
1728
1729 return err;
1730}
1731
1732
1733/* Bring up network interface. */
1734static int sky2_open(struct net_device *dev)
1735{
1736 struct sky2_port *sky2 = netdev_priv(dev);
1737 struct sky2_hw *hw = sky2->hw;
1738 unsigned port = sky2->port;
1739 u32 imask;
1740 int err;
1741
1742 netif_carrier_off(dev);
1743
1744 err = sky2_alloc_buffers(sky2);
1745 if (err)
1746 goto err_out;
1747
1748 /* With single port, IRQ is setup when device is brought up */
1749 if (hw->ports == 1 && (err = sky2_setup_irq(hw, dev->name)))
1750 goto err_out;
1751
1752 sky2_hw_up(sky2);
1753
1754 /* Enable interrupts from phy/mac for port */
1755 imask = sky2_read32(hw, B0_IMSK);
1756
1757 if (hw->chip_id == CHIP_ID_YUKON_OPT ||
1758 hw->chip_id == CHIP_ID_YUKON_PRM ||
1759 hw->chip_id == CHIP_ID_YUKON_OP_2)
1760 imask |= Y2_IS_PHY_QLNK; /* enable PHY Quick Link */
1761
1762 imask |= portirq_msk[port];
1763 sky2_write32(hw, B0_IMSK, imask);
1764 sky2_read32(hw, B0_IMSK);
1765
1766 netif_info(sky2, ifup, dev, "enabling interface\n");
1767
1768 return 0;
1769
1770err_out:
1771 sky2_free_buffers(sky2);
1772 return err;
1773}
1774
1775/* Modular subtraction in ring */
1776static inline int tx_inuse(const struct sky2_port *sky2)
1777{
1778 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
1779}
1780
1781/* Number of list elements available for next tx */
1782static inline int tx_avail(const struct sky2_port *sky2)
1783{
1784 return sky2->tx_pending - tx_inuse(sky2);
1785}
1786
1787/* Estimate of number of transmit list elements required */
1788static unsigned tx_le_req(const struct sk_buff *skb)
1789{
1790 unsigned count;
1791
1792 count = (skb_shinfo(skb)->nr_frags + 1)
1793 * (sizeof(dma_addr_t) / sizeof(u32));
1794
1795 if (skb_is_gso(skb))
1796 ++count;
1797 else if (sizeof(dma_addr_t) == sizeof(u32))
1798 ++count; /* possible vlan */
1799
1800 if (skb->ip_summed == CHECKSUM_PARTIAL)
1801 ++count;
1802
1803 return count;
1804}
1805
1806static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
1807{
1808 if (re->flags & TX_MAP_SINGLE)
1809 dma_unmap_single(&pdev->dev, dma_unmap_addr(re, mapaddr),
1810 dma_unmap_len(re, maplen), DMA_TO_DEVICE);
1811 else if (re->flags & TX_MAP_PAGE)
1812 dma_unmap_page(&pdev->dev, dma_unmap_addr(re, mapaddr),
1813 dma_unmap_len(re, maplen), DMA_TO_DEVICE);
1814 re->flags = 0;
1815}
1816
1817/*
1818 * Put one packet in ring for transmit.
1819 * A single packet can generate multiple list elements, and
1820 * the number of ring elements will probably be less than the number
1821 * of list elements used.
1822 */
1823static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1824 struct net_device *dev)
1825{
1826 struct sky2_port *sky2 = netdev_priv(dev);
1827 struct sky2_hw *hw = sky2->hw;
1828 struct sky2_tx_le *le = NULL;
1829 struct tx_ring_info *re;
1830 unsigned i, len;
1831 dma_addr_t mapping;
1832 u32 upper;
1833 u16 slot;
1834 u16 mss;
1835 u8 ctrl;
1836
1837 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1838 return NETDEV_TX_BUSY;
1839
1840 len = skb_headlen(skb);
1841 mapping = dma_map_single(&hw->pdev->dev, skb->data, len,
1842 DMA_TO_DEVICE);
1843
1844 if (dma_mapping_error(&hw->pdev->dev, mapping))
1845 goto mapping_error;
1846
1847 slot = sky2->tx_prod;
1848 netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
1849 "tx queued, slot %u, len %d\n", slot, skb->len);
1850
1851 /* Send high bits if needed */
1852 upper = upper_32_bits(mapping);
1853 if (upper != sky2->tx_last_upper) {
1854 le = get_tx_le(sky2, &slot);
1855 le->addr = cpu_to_le32(upper);
1856 sky2->tx_last_upper = upper;
1857 le->opcode = OP_ADDR64 | HW_OWNER;
1858 }
1859
1860 /* Check for TCP Segmentation Offload */
1861 mss = skb_shinfo(skb)->gso_size;
1862 if (mss != 0) {
1863
1864 if (!(hw->flags & SKY2_HW_NEW_LE))
1865 mss += skb_tcp_all_headers(skb);
1866
1867 if (mss != sky2->tx_last_mss) {
1868 le = get_tx_le(sky2, &slot);
1869 le->addr = cpu_to_le32(mss);
1870
1871 if (hw->flags & SKY2_HW_NEW_LE)
1872 le->opcode = OP_MSS | HW_OWNER;
1873 else
1874 le->opcode = OP_LRGLEN | HW_OWNER;
1875 sky2->tx_last_mss = mss;
1876 }
1877 }
1878
1879 ctrl = 0;
1880
1881 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1882 if (skb_vlan_tag_present(skb)) {
1883 if (!le) {
1884 le = get_tx_le(sky2, &slot);
1885 le->addr = 0;
1886 le->opcode = OP_VLAN|HW_OWNER;
1887 } else
1888 le->opcode |= OP_VLAN;
1889 le->length = cpu_to_be16(skb_vlan_tag_get(skb));
1890 ctrl |= INS_VLAN;
1891 }
1892
1893 /* Handle TCP checksum offload */
1894 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1895 /* On Yukon EX (some versions) encoding change. */
1896 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
1897 ctrl |= CALSUM; /* auto checksum */
1898 else {
1899 const unsigned offset = skb_transport_offset(skb);
1900 u32 tcpsum;
1901
1902 tcpsum = offset << 16; /* sum start */
1903 tcpsum |= offset + skb->csum_offset; /* sum write */
1904
1905 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1906 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1907 ctrl |= UDPTCP;
1908
1909 if (tcpsum != sky2->tx_tcpsum) {
1910 sky2->tx_tcpsum = tcpsum;
1911
1912 le = get_tx_le(sky2, &slot);
1913 le->addr = cpu_to_le32(tcpsum);
1914 le->length = 0; /* initial checksum value */
1915 le->ctrl = 1; /* one packet */
1916 le->opcode = OP_TCPLISW | HW_OWNER;
1917 }
1918 }
1919 }
1920
1921 re = sky2->tx_ring + slot;
1922 re->flags = TX_MAP_SINGLE;
1923 dma_unmap_addr_set(re, mapaddr, mapping);
1924 dma_unmap_len_set(re, maplen, len);
1925
1926 le = get_tx_le(sky2, &slot);
1927 le->addr = cpu_to_le32(lower_32_bits(mapping));
1928 le->length = cpu_to_le16(len);
1929 le->ctrl = ctrl;
1930 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1931
1932
1933 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1934 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1935
1936 mapping = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
1937 skb_frag_size(frag), DMA_TO_DEVICE);
1938
1939 if (dma_mapping_error(&hw->pdev->dev, mapping))
1940 goto mapping_unwind;
1941
1942 upper = upper_32_bits(mapping);
1943 if (upper != sky2->tx_last_upper) {
1944 le = get_tx_le(sky2, &slot);
1945 le->addr = cpu_to_le32(upper);
1946 sky2->tx_last_upper = upper;
1947 le->opcode = OP_ADDR64 | HW_OWNER;
1948 }
1949
1950 re = sky2->tx_ring + slot;
1951 re->flags = TX_MAP_PAGE;
1952 dma_unmap_addr_set(re, mapaddr, mapping);
1953 dma_unmap_len_set(re, maplen, skb_frag_size(frag));
1954
1955 le = get_tx_le(sky2, &slot);
1956 le->addr = cpu_to_le32(lower_32_bits(mapping));
1957 le->length = cpu_to_le16(skb_frag_size(frag));
1958 le->ctrl = ctrl;
1959 le->opcode = OP_BUFFER | HW_OWNER;
1960 }
1961
1962 re->skb = skb;
1963 le->ctrl |= EOP;
1964
1965 sky2->tx_prod = slot;
1966
1967 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1968 netif_stop_queue(dev);
1969
1970 netdev_sent_queue(dev, skb->len);
1971 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1972
1973 return NETDEV_TX_OK;
1974
1975mapping_unwind:
1976 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
1977 re = sky2->tx_ring + i;
1978
1979 sky2_tx_unmap(hw->pdev, re);
1980 }
1981
1982mapping_error:
1983 if (net_ratelimit())
1984 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1985 dev_kfree_skb_any(skb);
1986 return NETDEV_TX_OK;
1987}
1988
1989/*
1990 * Free ring elements from starting at tx_cons until "done"
1991 *
1992 * NB:
1993 * 1. The hardware will tell us about partial completion of multi-part
1994 * buffers so make sure not to free skb to early.
1995 * 2. This may run in parallel start_xmit because the it only
1996 * looks at the tail of the queue of FIFO (tx_cons), not
1997 * the head (tx_prod)
1998 */
1999static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
2000{
2001 struct net_device *dev = sky2->netdev;
2002 u16 idx;
2003 unsigned int bytes_compl = 0, pkts_compl = 0;
2004
2005 BUG_ON(done >= sky2->tx_ring_size);
2006
2007 for (idx = sky2->tx_cons; idx != done;
2008 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
2009 struct tx_ring_info *re = sky2->tx_ring + idx;
2010 struct sk_buff *skb = re->skb;
2011
2012 sky2_tx_unmap(sky2->hw->pdev, re);
2013
2014 if (skb) {
2015 netif_printk(sky2, tx_done, KERN_DEBUG, dev,
2016 "tx done %u\n", idx);
2017
2018 pkts_compl++;
2019 bytes_compl += skb->len;
2020
2021 re->skb = NULL;
2022 dev_kfree_skb_any(skb);
2023
2024 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
2025 }
2026 }
2027
2028 sky2->tx_cons = idx;
2029 smp_mb();
2030
2031 netdev_completed_queue(dev, pkts_compl, bytes_compl);
2032
2033 u64_stats_update_begin(&sky2->tx_stats.syncp);
2034 sky2->tx_stats.packets += pkts_compl;
2035 sky2->tx_stats.bytes += bytes_compl;
2036 u64_stats_update_end(&sky2->tx_stats.syncp);
2037}
2038
2039static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
2040{
2041 /* Disable Force Sync bit and Enable Alloc bit */
2042 sky2_write8(hw, SK_REG(port, TXA_CTRL),
2043 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2044
2045 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
2046 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2047 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
2048
2049 /* Reset the PCI FIFO of the async Tx queue */
2050 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
2051 BMU_RST_SET | BMU_FIFO_RST);
2052
2053 /* Reset the Tx prefetch units */
2054 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
2055 PREF_UNIT_RST_SET);
2056
2057 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2058 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
2059
2060 sky2_read32(hw, B0_CTST);
2061}
2062
2063static void sky2_hw_down(struct sky2_port *sky2)
2064{
2065 struct sky2_hw *hw = sky2->hw;
2066 unsigned port = sky2->port;
2067 u16 ctrl;
2068
2069 /* Force flow control off */
2070 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2071
2072 /* Stop transmitter */
2073 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
2074 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
2075
2076 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2077 RB_RST_SET | RB_DIS_OP_MD);
2078
2079 ctrl = gma_read16(hw, port, GM_GP_CTRL);
2080 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
2081 gma_write16(hw, port, GM_GP_CTRL, ctrl);
2082
2083 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2084
2085 /* Workaround shared GMAC reset */
2086 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
2087 port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
2088 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
2089
2090 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2091
2092 /* Force any delayed status interrupt and NAPI */
2093 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
2094 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
2095 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
2096 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
2097
2098 sky2_rx_stop(sky2);
2099
2100 spin_lock_bh(&sky2->phy_lock);
2101 sky2_phy_power_down(hw, port);
2102 spin_unlock_bh(&sky2->phy_lock);
2103
2104 sky2_tx_reset(hw, port);
2105
2106 /* Free any pending frames stuck in HW queue */
2107 sky2_tx_complete(sky2, sky2->tx_prod);
2108}
2109
2110/* Network shutdown */
2111static int sky2_close(struct net_device *dev)
2112{
2113 struct sky2_port *sky2 = netdev_priv(dev);
2114 struct sky2_hw *hw = sky2->hw;
2115
2116 /* Never really got started! */
2117 if (!sky2->tx_le)
2118 return 0;
2119
2120 netif_info(sky2, ifdown, dev, "disabling interface\n");
2121
2122 if (hw->ports == 1) {
2123 sky2_write32(hw, B0_IMSK, 0);
2124 sky2_read32(hw, B0_IMSK);
2125
2126 napi_disable(&hw->napi);
2127 free_irq(hw->pdev->irq, hw);
2128 hw->flags &= ~SKY2_HW_IRQ_SETUP;
2129 } else {
2130 u32 imask;
2131
2132 /* Disable port IRQ */
2133 imask = sky2_read32(hw, B0_IMSK);
2134 imask &= ~portirq_msk[sky2->port];
2135 sky2_write32(hw, B0_IMSK, imask);
2136 sky2_read32(hw, B0_IMSK);
2137
2138 synchronize_irq(hw->pdev->irq);
2139 napi_synchronize(&hw->napi);
2140 }
2141
2142 sky2_hw_down(sky2);
2143
2144 sky2_free_buffers(sky2);
2145
2146 return 0;
2147}
2148
2149static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
2150{
2151 if (hw->flags & SKY2_HW_FIBRE_PHY)
2152 return SPEED_1000;
2153
2154 if (!(hw->flags & SKY2_HW_GIGABIT)) {
2155 if (aux & PHY_M_PS_SPEED_100)
2156 return SPEED_100;
2157 else
2158 return SPEED_10;
2159 }
2160
2161 switch (aux & PHY_M_PS_SPEED_MSK) {
2162 case PHY_M_PS_SPEED_1000:
2163 return SPEED_1000;
2164 case PHY_M_PS_SPEED_100:
2165 return SPEED_100;
2166 default:
2167 return SPEED_10;
2168 }
2169}
2170
2171static void sky2_link_up(struct sky2_port *sky2)
2172{
2173 struct sky2_hw *hw = sky2->hw;
2174 unsigned port = sky2->port;
2175 static const char *fc_name[] = {
2176 [FC_NONE] = "none",
2177 [FC_TX] = "tx",
2178 [FC_RX] = "rx",
2179 [FC_BOTH] = "both",
2180 };
2181
2182 sky2_set_ipg(sky2);
2183
2184 sky2_enable_rx_tx(sky2);
2185
2186 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
2187
2188 netif_carrier_on(sky2->netdev);
2189
2190 mod_timer(&hw->watchdog_timer, jiffies + 1);
2191
2192 /* Turn on link LED */
2193 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
2194 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
2195
2196 netif_info(sky2, link, sky2->netdev,
2197 "Link is up at %d Mbps, %s duplex, flow control %s\n",
2198 sky2->speed,
2199 sky2->duplex == DUPLEX_FULL ? "full" : "half",
2200 fc_name[sky2->flow_status]);
2201}
2202
2203static void sky2_link_down(struct sky2_port *sky2)
2204{
2205 struct sky2_hw *hw = sky2->hw;
2206 unsigned port = sky2->port;
2207 u16 reg;
2208
2209 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2210
2211 reg = gma_read16(hw, port, GM_GP_CTRL);
2212 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2213 gma_write16(hw, port, GM_GP_CTRL, reg);
2214
2215 netif_carrier_off(sky2->netdev);
2216
2217 /* Turn off link LED */
2218 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2219
2220 netif_info(sky2, link, sky2->netdev, "Link is down\n");
2221
2222 sky2_phy_init(hw, port);
2223}
2224
2225static enum flow_control sky2_flow(int rx, int tx)
2226{
2227 if (rx)
2228 return tx ? FC_BOTH : FC_RX;
2229 else
2230 return tx ? FC_TX : FC_NONE;
2231}
2232
2233static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2234{
2235 struct sky2_hw *hw = sky2->hw;
2236 unsigned port = sky2->port;
2237 u16 advert, lpa;
2238
2239 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
2240 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
2241 if (lpa & PHY_M_AN_RF) {
2242 netdev_err(sky2->netdev, "remote fault\n");
2243 return -1;
2244 }
2245
2246 if (!(aux & PHY_M_PS_SPDUP_RES)) {
2247 netdev_err(sky2->netdev, "speed/duplex mismatch\n");
2248 return -1;
2249 }
2250
2251 sky2->speed = sky2_phy_speed(hw, aux);
2252 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2253
2254 /* Since the pause result bits seem to in different positions on
2255 * different chips. look at registers.
2256 */
2257 if (hw->flags & SKY2_HW_FIBRE_PHY) {
2258 /* Shift for bits in fiber PHY */
2259 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2260 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
2261
2262 if (advert & ADVERTISE_1000XPAUSE)
2263 advert |= ADVERTISE_PAUSE_CAP;
2264 if (advert & ADVERTISE_1000XPSE_ASYM)
2265 advert |= ADVERTISE_PAUSE_ASYM;
2266 if (lpa & LPA_1000XPAUSE)
2267 lpa |= LPA_PAUSE_CAP;
2268 if (lpa & LPA_1000XPAUSE_ASYM)
2269 lpa |= LPA_PAUSE_ASYM;
2270 }
2271
2272 sky2->flow_status = FC_NONE;
2273 if (advert & ADVERTISE_PAUSE_CAP) {
2274 if (lpa & LPA_PAUSE_CAP)
2275 sky2->flow_status = FC_BOTH;
2276 else if (advert & ADVERTISE_PAUSE_ASYM)
2277 sky2->flow_status = FC_RX;
2278 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2279 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2280 sky2->flow_status = FC_TX;
2281 }
2282
2283 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2284 !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
2285 sky2->flow_status = FC_NONE;
2286
2287 if (sky2->flow_status & FC_TX)
2288 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2289 else
2290 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2291
2292 return 0;
2293}
2294
2295/* Interrupt from PHY */
2296static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
2297{
2298 struct net_device *dev = hw->dev[port];
2299 struct sky2_port *sky2 = netdev_priv(dev);
2300 u16 istatus, phystat;
2301
2302 if (!netif_running(dev))
2303 return;
2304
2305 spin_lock(&sky2->phy_lock);
2306 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2307 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2308
2309 netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
2310 istatus, phystat);
2311
2312 if (istatus & PHY_M_IS_AN_COMPL) {
2313 if (sky2_autoneg_done(sky2, phystat) == 0 &&
2314 !netif_carrier_ok(dev))
2315 sky2_link_up(sky2);
2316 goto out;
2317 }
2318
2319 if (istatus & PHY_M_IS_LSP_CHANGE)
2320 sky2->speed = sky2_phy_speed(hw, phystat);
2321
2322 if (istatus & PHY_M_IS_DUP_CHANGE)
2323 sky2->duplex =
2324 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2325
2326 if (istatus & PHY_M_IS_LST_CHANGE) {
2327 if (phystat & PHY_M_PS_LINK_UP)
2328 sky2_link_up(sky2);
2329 else
2330 sky2_link_down(sky2);
2331 }
2332out:
2333 spin_unlock(&sky2->phy_lock);
2334}
2335
2336/* Special quick link interrupt (Yukon-2 Optima only) */
2337static void sky2_qlink_intr(struct sky2_hw *hw)
2338{
2339 struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2340 u32 imask;
2341 u16 phy;
2342
2343 /* disable irq */
2344 imask = sky2_read32(hw, B0_IMSK);
2345 imask &= ~Y2_IS_PHY_QLNK;
2346 sky2_write32(hw, B0_IMSK, imask);
2347
2348 /* reset PHY Link Detect */
2349 phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
2350 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2351 sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
2352 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2353
2354 sky2_link_up(sky2);
2355}
2356
2357/* Transmit timeout is only called if we are running, carrier is up
2358 * and tx queue is full (stopped).
2359 */
2360static void sky2_tx_timeout(struct net_device *dev, unsigned int txqueue)
2361{
2362 struct sky2_port *sky2 = netdev_priv(dev);
2363 struct sky2_hw *hw = sky2->hw;
2364
2365 netif_err(sky2, timer, dev, "tx timeout\n");
2366
2367 netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
2368 sky2->tx_cons, sky2->tx_prod,
2369 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2370 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
2371
2372 /* can't restart safely under softirq */
2373 schedule_work(&hw->restart_work);
2374}
2375
2376static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2377{
2378 struct sky2_port *sky2 = netdev_priv(dev);
2379 struct sky2_hw *hw = sky2->hw;
2380 unsigned port = sky2->port;
2381 int err;
2382 u16 ctl, mode;
2383 u32 imask;
2384
2385 if (!netif_running(dev)) {
2386 dev->mtu = new_mtu;
2387 netdev_update_features(dev);
2388 return 0;
2389 }
2390
2391 imask = sky2_read32(hw, B0_IMSK);
2392 sky2_write32(hw, B0_IMSK, 0);
2393 sky2_read32(hw, B0_IMSK);
2394
2395 netif_trans_update(dev); /* prevent tx timeout */
2396 napi_disable(&hw->napi);
2397 netif_tx_disable(dev);
2398
2399 synchronize_irq(hw->pdev->irq);
2400
2401 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
2402 sky2_set_tx_stfwd(hw, port);
2403
2404 ctl = gma_read16(hw, port, GM_GP_CTRL);
2405 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
2406 sky2_rx_stop(sky2);
2407 sky2_rx_clean(sky2);
2408
2409 dev->mtu = new_mtu;
2410 netdev_update_features(dev);
2411
2412 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) | GM_SMOD_VLAN_ENA;
2413 if (sky2->speed > SPEED_100)
2414 mode |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
2415 else
2416 mode |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
2417
2418 if (dev->mtu > ETH_DATA_LEN)
2419 mode |= GM_SMOD_JUMBO_ENA;
2420
2421 gma_write16(hw, port, GM_SERIAL_MODE, mode);
2422
2423 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
2424
2425 err = sky2_alloc_rx_skbs(sky2);
2426 if (!err)
2427 sky2_rx_start(sky2);
2428 else
2429 sky2_rx_clean(sky2);
2430 sky2_write32(hw, B0_IMSK, imask);
2431
2432 sky2_read32(hw, B0_Y2_SP_LISR);
2433 napi_enable(&hw->napi);
2434
2435 if (err)
2436 dev_close(dev);
2437 else {
2438 gma_write16(hw, port, GM_GP_CTRL, ctl);
2439
2440 netif_wake_queue(dev);
2441 }
2442
2443 return err;
2444}
2445
2446static inline bool needs_copy(const struct rx_ring_info *re,
2447 unsigned length)
2448{
2449#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2450 /* Some architectures need the IP header to be aligned */
2451 if (!IS_ALIGNED(re->data_addr + ETH_HLEN, sizeof(u32)))
2452 return true;
2453#endif
2454 return length < copybreak;
2455}
2456
2457/* For small just reuse existing skb for next receive */
2458static struct sk_buff *receive_copy(struct sky2_port *sky2,
2459 const struct rx_ring_info *re,
2460 unsigned length)
2461{
2462 struct sk_buff *skb;
2463
2464 skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
2465 if (likely(skb)) {
2466 dma_sync_single_for_cpu(&sky2->hw->pdev->dev, re->data_addr,
2467 length, DMA_FROM_DEVICE);
2468 skb_copy_from_linear_data(re->skb, skb->data, length);
2469 skb->ip_summed = re->skb->ip_summed;
2470 skb->csum = re->skb->csum;
2471 skb_copy_hash(skb, re->skb);
2472 __vlan_hwaccel_copy_tag(skb, re->skb);
2473
2474 dma_sync_single_for_device(&sky2->hw->pdev->dev,
2475 re->data_addr, length,
2476 DMA_FROM_DEVICE);
2477 __vlan_hwaccel_clear_tag(re->skb);
2478 skb_clear_hash(re->skb);
2479 re->skb->ip_summed = CHECKSUM_NONE;
2480 skb_put(skb, length);
2481 }
2482 return skb;
2483}
2484
2485/* Adjust length of skb with fragments to match received data */
2486static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2487 unsigned int length)
2488{
2489 int i, num_frags;
2490 unsigned int size;
2491
2492 /* put header into skb */
2493 size = min(length, hdr_space);
2494 skb->tail += size;
2495 skb->len += size;
2496 length -= size;
2497
2498 num_frags = skb_shinfo(skb)->nr_frags;
2499 for (i = 0; i < num_frags; i++) {
2500 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2501
2502 if (length == 0) {
2503 /* don't need this page */
2504 __skb_frag_unref(frag, false);
2505 --skb_shinfo(skb)->nr_frags;
2506 } else {
2507 size = min(length, (unsigned) PAGE_SIZE);
2508
2509 skb_frag_size_set(frag, size);
2510 skb->data_len += size;
2511 skb->truesize += PAGE_SIZE;
2512 skb->len += size;
2513 length -= size;
2514 }
2515 }
2516}
2517
2518/* Normal packet - take skb from ring element and put in a new one */
2519static struct sk_buff *receive_new(struct sky2_port *sky2,
2520 struct rx_ring_info *re,
2521 unsigned int length)
2522{
2523 struct sk_buff *skb;
2524 struct rx_ring_info nre;
2525 unsigned hdr_space = sky2->rx_data_size;
2526
2527 nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC);
2528 if (unlikely(!nre.skb))
2529 goto nobuf;
2530
2531 if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
2532 goto nomap;
2533
2534 skb = re->skb;
2535 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2536 prefetch(skb->data);
2537 *re = nre;
2538
2539 if (skb_shinfo(skb)->nr_frags)
2540 skb_put_frags(skb, hdr_space, length);
2541 else
2542 skb_put(skb, length);
2543 return skb;
2544
2545nomap:
2546 dev_kfree_skb(nre.skb);
2547nobuf:
2548 return NULL;
2549}
2550
2551/*
2552 * Receive one packet.
2553 * For larger packets, get new buffer.
2554 */
2555static struct sk_buff *sky2_receive(struct net_device *dev,
2556 u16 length, u32 status)
2557{
2558 struct sky2_port *sky2 = netdev_priv(dev);
2559 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
2560 struct sk_buff *skb = NULL;
2561 u16 count = (status & GMR_FS_LEN) >> 16;
2562
2563 netif_printk(sky2, rx_status, KERN_DEBUG, dev,
2564 "rx slot %u status 0x%x len %d\n",
2565 sky2->rx_next, status, length);
2566
2567 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
2568 prefetch(sky2->rx_ring + sky2->rx_next);
2569
2570 if (skb_vlan_tag_present(re->skb))
2571 count -= VLAN_HLEN; /* Account for vlan tag */
2572
2573 /* This chip has hardware problems that generates bogus status.
2574 * So do only marginal checking and expect higher level protocols
2575 * to handle crap frames.
2576 */
2577 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2578 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2579 length != count)
2580 goto okay;
2581
2582 if (status & GMR_FS_ANY_ERR)
2583 goto error;
2584
2585 if (!(status & GMR_FS_RX_OK))
2586 goto resubmit;
2587
2588 /* if length reported by DMA does not match PHY, packet was truncated */
2589 if (length != count)
2590 goto error;
2591
2592okay:
2593 if (needs_copy(re, length))
2594 skb = receive_copy(sky2, re, length);
2595 else
2596 skb = receive_new(sky2, re, length);
2597
2598 dev->stats.rx_dropped += (skb == NULL);
2599
2600resubmit:
2601 sky2_rx_submit(sky2, re);
2602
2603 return skb;
2604
2605error:
2606 ++dev->stats.rx_errors;
2607
2608 if (net_ratelimit())
2609 netif_info(sky2, rx_err, dev,
2610 "rx error, status 0x%x length %d\n", status, length);
2611
2612 goto resubmit;
2613}
2614
2615/* Transmit complete */
2616static inline void sky2_tx_done(struct net_device *dev, u16 last)
2617{
2618 struct sky2_port *sky2 = netdev_priv(dev);
2619
2620 if (netif_running(dev)) {
2621 sky2_tx_complete(sky2, last);
2622
2623 /* Wake unless it's detached, and called e.g. from sky2_close() */
2624 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
2625 netif_wake_queue(dev);
2626 }
2627}
2628
2629static inline void sky2_skb_rx(const struct sky2_port *sky2,
2630 struct sk_buff *skb)
2631{
2632 if (skb->ip_summed == CHECKSUM_NONE)
2633 netif_receive_skb(skb);
2634 else
2635 napi_gro_receive(&sky2->hw->napi, skb);
2636}
2637
2638static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2639 unsigned packets, unsigned bytes)
2640{
2641 struct net_device *dev = hw->dev[port];
2642 struct sky2_port *sky2 = netdev_priv(dev);
2643
2644 if (packets == 0)
2645 return;
2646
2647 u64_stats_update_begin(&sky2->rx_stats.syncp);
2648 sky2->rx_stats.packets += packets;
2649 sky2->rx_stats.bytes += bytes;
2650 u64_stats_update_end(&sky2->rx_stats.syncp);
2651
2652 sky2->last_rx = jiffies;
2653 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2654}
2655
2656static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
2657{
2658 /* If this happens then driver assuming wrong format for chip type */
2659 BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
2660
2661 /* Both checksum counters are programmed to start at
2662 * the same offset, so unless there is a problem they
2663 * should match. This failure is an early indication that
2664 * hardware receive checksumming won't work.
2665 */
2666 if (likely((u16)(status >> 16) == (u16)status)) {
2667 struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
2668 skb->ip_summed = CHECKSUM_COMPLETE;
2669 skb->csum = le16_to_cpu(status);
2670 } else {
2671 dev_notice(&sky2->hw->pdev->dev,
2672 "%s: receive checksum problem (status = %#x)\n",
2673 sky2->netdev->name, status);
2674
2675 /* Disable checksum offload
2676 * It will be reenabled on next ndo_set_features, but if it's
2677 * really broken, will get disabled again
2678 */
2679 sky2->netdev->features &= ~NETIF_F_RXCSUM;
2680 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2681 BMU_DIS_RX_CHKSUM);
2682 }
2683}
2684
2685static void sky2_rx_tag(struct sky2_port *sky2, u16 length)
2686{
2687 struct sk_buff *skb;
2688
2689 skb = sky2->rx_ring[sky2->rx_next].skb;
2690 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), be16_to_cpu(length));
2691}
2692
2693static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
2694{
2695 struct sk_buff *skb;
2696
2697 skb = sky2->rx_ring[sky2->rx_next].skb;
2698 skb_set_hash(skb, le32_to_cpu(status), PKT_HASH_TYPE_L3);
2699}
2700
2701/* Process status response ring */
2702static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
2703{
2704 int work_done = 0;
2705 unsigned int total_bytes[2] = { 0 };
2706 unsigned int total_packets[2] = { 0 };
2707
2708 if (to_do <= 0)
2709 return work_done;
2710
2711 rmb();
2712 do {
2713 struct sky2_port *sky2;
2714 struct sky2_status_le *le = hw->st_le + hw->st_idx;
2715 unsigned port;
2716 struct net_device *dev;
2717 struct sk_buff *skb;
2718 u32 status;
2719 u16 length;
2720 u8 opcode = le->opcode;
2721
2722 if (!(opcode & HW_OWNER))
2723 break;
2724
2725 hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
2726
2727 port = le->css & CSS_LINK_BIT;
2728 dev = hw->dev[port];
2729 sky2 = netdev_priv(dev);
2730 length = le16_to_cpu(le->length);
2731 status = le32_to_cpu(le->status);
2732
2733 le->opcode = 0;
2734 switch (opcode & ~HW_OWNER) {
2735 case OP_RXSTAT:
2736 total_packets[port]++;
2737 total_bytes[port] += length;
2738
2739 skb = sky2_receive(dev, length, status);
2740 if (!skb)
2741 break;
2742
2743 /* This chip reports checksum status differently */
2744 if (hw->flags & SKY2_HW_NEW_LE) {
2745 if ((dev->features & NETIF_F_RXCSUM) &&
2746 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2747 (le->css & CSS_TCPUDPCSOK))
2748 skb->ip_summed = CHECKSUM_UNNECESSARY;
2749 else
2750 skb->ip_summed = CHECKSUM_NONE;
2751 }
2752
2753 skb->protocol = eth_type_trans(skb, dev);
2754 sky2_skb_rx(sky2, skb);
2755
2756 /* Stop after net poll weight */
2757 if (++work_done >= to_do)
2758 goto exit_loop;
2759 break;
2760
2761 case OP_RXVLAN:
2762 sky2_rx_tag(sky2, length);
2763 break;
2764
2765 case OP_RXCHKSVLAN:
2766 sky2_rx_tag(sky2, length);
2767 fallthrough;
2768 case OP_RXCHKS:
2769 if (likely(dev->features & NETIF_F_RXCSUM))
2770 sky2_rx_checksum(sky2, status);
2771 break;
2772
2773 case OP_RSS_HASH:
2774 sky2_rx_hash(sky2, status);
2775 break;
2776
2777 case OP_TXINDEXLE:
2778 /* TX index reports status for both ports */
2779 sky2_tx_done(hw->dev[0], status & 0xfff);
2780 if (hw->dev[1])
2781 sky2_tx_done(hw->dev[1],
2782 ((status >> 24) & 0xff)
2783 | (u16)(length & 0xf) << 8);
2784 break;
2785
2786 default:
2787 if (net_ratelimit())
2788 pr_warn("unknown status opcode 0x%x\n", opcode);
2789 }
2790 } while (hw->st_idx != idx);
2791
2792 /* Fully processed status ring so clear irq */
2793 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2794
2795exit_loop:
2796 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2797 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
2798
2799 return work_done;
2800}
2801
2802static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2803{
2804 struct net_device *dev = hw->dev[port];
2805
2806 if (net_ratelimit())
2807 netdev_info(dev, "hw error interrupt status 0x%x\n", status);
2808
2809 if (status & Y2_IS_PAR_RD1) {
2810 if (net_ratelimit())
2811 netdev_err(dev, "ram data read parity error\n");
2812 /* Clear IRQ */
2813 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2814 }
2815
2816 if (status & Y2_IS_PAR_WR1) {
2817 if (net_ratelimit())
2818 netdev_err(dev, "ram data write parity error\n");
2819
2820 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2821 }
2822
2823 if (status & Y2_IS_PAR_MAC1) {
2824 if (net_ratelimit())
2825 netdev_err(dev, "MAC parity error\n");
2826 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2827 }
2828
2829 if (status & Y2_IS_PAR_RX1) {
2830 if (net_ratelimit())
2831 netdev_err(dev, "RX parity error\n");
2832 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2833 }
2834
2835 if (status & Y2_IS_TCP_TXA1) {
2836 if (net_ratelimit())
2837 netdev_err(dev, "TCP segmentation error\n");
2838 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2839 }
2840}
2841
2842static void sky2_hw_intr(struct sky2_hw *hw)
2843{
2844 struct pci_dev *pdev = hw->pdev;
2845 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2846 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2847
2848 status &= hwmsk;
2849
2850 if (status & Y2_IS_TIST_OV)
2851 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
2852
2853 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
2854 u16 pci_err;
2855
2856 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2857 pci_err = sky2_pci_read16(hw, PCI_STATUS);
2858 if (net_ratelimit())
2859 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
2860 pci_err);
2861
2862 sky2_pci_write16(hw, PCI_STATUS,
2863 pci_err | PCI_STATUS_ERROR_BITS);
2864 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2865 }
2866
2867 if (status & Y2_IS_PCI_EXP) {
2868 /* PCI-Express uncorrectable Error occurred */
2869 u32 err;
2870
2871 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2872 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2873 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2874 0xfffffffful);
2875 if (net_ratelimit())
2876 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
2877
2878 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2879 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2880 }
2881
2882 if (status & Y2_HWE_L1_MASK)
2883 sky2_hw_error(hw, 0, status);
2884 status >>= 8;
2885 if (status & Y2_HWE_L1_MASK)
2886 sky2_hw_error(hw, 1, status);
2887}
2888
2889static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2890{
2891 struct net_device *dev = hw->dev[port];
2892 struct sky2_port *sky2 = netdev_priv(dev);
2893 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2894
2895 netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
2896
2897 if (status & GM_IS_RX_CO_OV)
2898 gma_read16(hw, port, GM_RX_IRQ_SRC);
2899
2900 if (status & GM_IS_TX_CO_OV)
2901 gma_read16(hw, port, GM_TX_IRQ_SRC);
2902
2903 if (status & GM_IS_RX_FF_OR) {
2904 ++dev->stats.rx_fifo_errors;
2905 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2906 }
2907
2908 if (status & GM_IS_TX_FF_UR) {
2909 ++dev->stats.tx_fifo_errors;
2910 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2911 }
2912}
2913
2914/* This should never happen it is a bug. */
2915static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
2916{
2917 struct net_device *dev = hw->dev[port];
2918 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2919
2920 dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
2921 dev->name, (unsigned) q, (unsigned) idx,
2922 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
2923
2924 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
2925}
2926
2927static int sky2_rx_hung(struct net_device *dev)
2928{
2929 struct sky2_port *sky2 = netdev_priv(dev);
2930 struct sky2_hw *hw = sky2->hw;
2931 unsigned port = sky2->port;
2932 unsigned rxq = rxqaddr[port];
2933 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2934 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2935 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2936 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2937
2938 /* If idle and MAC or PCI is stuck */
2939 if (sky2->check.last == sky2->last_rx &&
2940 ((mac_rp == sky2->check.mac_rp &&
2941 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2942 /* Check if the PCI RX hang */
2943 (fifo_rp == sky2->check.fifo_rp &&
2944 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2945 netdev_printk(KERN_DEBUG, dev,
2946 "hung mac %d:%d fifo %d (%d:%d)\n",
2947 mac_lev, mac_rp, fifo_lev,
2948 fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2949 return 1;
2950 } else {
2951 sky2->check.last = sky2->last_rx;
2952 sky2->check.mac_rp = mac_rp;
2953 sky2->check.mac_lev = mac_lev;
2954 sky2->check.fifo_rp = fifo_rp;
2955 sky2->check.fifo_lev = fifo_lev;
2956 return 0;
2957 }
2958}
2959
2960static void sky2_watchdog(struct timer_list *t)
2961{
2962 struct sky2_hw *hw = from_timer(hw, t, watchdog_timer);
2963
2964 /* Check for lost IRQ once a second */
2965 if (sky2_read32(hw, B0_ISRC)) {
2966 napi_schedule(&hw->napi);
2967 } else {
2968 int i, active = 0;
2969
2970 for (i = 0; i < hw->ports; i++) {
2971 struct net_device *dev = hw->dev[i];
2972 if (!netif_running(dev))
2973 continue;
2974 ++active;
2975
2976 /* For chips with Rx FIFO, check if stuck */
2977 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
2978 sky2_rx_hung(dev)) {
2979 netdev_info(dev, "receiver hang detected\n");
2980 schedule_work(&hw->restart_work);
2981 return;
2982 }
2983 }
2984
2985 if (active == 0)
2986 return;
2987 }
2988
2989 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
2990}
2991
2992/* Hardware/software error handling */
2993static void sky2_err_intr(struct sky2_hw *hw, u32 status)
2994{
2995 if (net_ratelimit())
2996 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
2997
2998 if (status & Y2_IS_HW_ERR)
2999 sky2_hw_intr(hw);
3000
3001 if (status & Y2_IS_IRQ_MAC1)
3002 sky2_mac_intr(hw, 0);
3003
3004 if (status & Y2_IS_IRQ_MAC2)
3005 sky2_mac_intr(hw, 1);
3006
3007 if (status & Y2_IS_CHK_RX1)
3008 sky2_le_error(hw, 0, Q_R1);
3009
3010 if (status & Y2_IS_CHK_RX2)
3011 sky2_le_error(hw, 1, Q_R2);
3012
3013 if (status & Y2_IS_CHK_TXA1)
3014 sky2_le_error(hw, 0, Q_XA1);
3015
3016 if (status & Y2_IS_CHK_TXA2)
3017 sky2_le_error(hw, 1, Q_XA2);
3018}
3019
3020static int sky2_poll(struct napi_struct *napi, int work_limit)
3021{
3022 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
3023 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
3024 int work_done = 0;
3025 u16 idx;
3026
3027 if (unlikely(status & Y2_IS_ERROR))
3028 sky2_err_intr(hw, status);
3029
3030 if (status & Y2_IS_IRQ_PHY1)
3031 sky2_phy_intr(hw, 0);
3032
3033 if (status & Y2_IS_IRQ_PHY2)
3034 sky2_phy_intr(hw, 1);
3035
3036 if (status & Y2_IS_PHY_QLNK)
3037 sky2_qlink_intr(hw);
3038
3039 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
3040 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
3041
3042 if (work_done >= work_limit)
3043 goto done;
3044 }
3045
3046 napi_complete_done(napi, work_done);
3047 sky2_read32(hw, B0_Y2_SP_LISR);
3048done:
3049
3050 return work_done;
3051}
3052
3053static irqreturn_t sky2_intr(int irq, void *dev_id)
3054{
3055 struct sky2_hw *hw = dev_id;
3056 u32 status;
3057
3058 /* Reading this mask interrupts as side effect */
3059 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3060 if (status == 0 || status == ~0) {
3061 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3062 return IRQ_NONE;
3063 }
3064
3065 prefetch(&hw->st_le[hw->st_idx]);
3066
3067 napi_schedule(&hw->napi);
3068
3069 return IRQ_HANDLED;
3070}
3071
3072#ifdef CONFIG_NET_POLL_CONTROLLER
3073static void sky2_netpoll(struct net_device *dev)
3074{
3075 struct sky2_port *sky2 = netdev_priv(dev);
3076
3077 napi_schedule(&sky2->hw->napi);
3078}
3079#endif
3080
3081/* Chip internal frequency for clock calculations */
3082static u32 sky2_mhz(const struct sky2_hw *hw)
3083{
3084 switch (hw->chip_id) {
3085 case CHIP_ID_YUKON_EC:
3086 case CHIP_ID_YUKON_EC_U:
3087 case CHIP_ID_YUKON_EX:
3088 case CHIP_ID_YUKON_SUPR:
3089 case CHIP_ID_YUKON_UL_2:
3090 case CHIP_ID_YUKON_OPT:
3091 case CHIP_ID_YUKON_PRM:
3092 case CHIP_ID_YUKON_OP_2:
3093 return 125;
3094
3095 case CHIP_ID_YUKON_FE:
3096 return 100;
3097
3098 case CHIP_ID_YUKON_FE_P:
3099 return 50;
3100
3101 case CHIP_ID_YUKON_XL:
3102 return 156;
3103
3104 default:
3105 BUG();
3106 }
3107}
3108
3109static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
3110{
3111 return sky2_mhz(hw) * us;
3112}
3113
3114static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
3115{
3116 return clk / sky2_mhz(hw);
3117}
3118
3119
3120static int sky2_init(struct sky2_hw *hw)
3121{
3122 u8 t8;
3123
3124 /* Enable all clocks and check for bad PCI access */
3125 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
3126
3127 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3128
3129 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
3130 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
3131
3132 switch (hw->chip_id) {
3133 case CHIP_ID_YUKON_XL:
3134 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
3135 if (hw->chip_rev < CHIP_REV_YU_XL_A2)
3136 hw->flags |= SKY2_HW_RSS_BROKEN;
3137 break;
3138
3139 case CHIP_ID_YUKON_EC_U:
3140 hw->flags = SKY2_HW_GIGABIT
3141 | SKY2_HW_NEWER_PHY
3142 | SKY2_HW_ADV_POWER_CTL;
3143 break;
3144
3145 case CHIP_ID_YUKON_EX:
3146 hw->flags = SKY2_HW_GIGABIT
3147 | SKY2_HW_NEWER_PHY
3148 | SKY2_HW_NEW_LE
3149 | SKY2_HW_ADV_POWER_CTL
3150 | SKY2_HW_RSS_CHKSUM;
3151
3152 /* New transmit checksum */
3153 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
3154 hw->flags |= SKY2_HW_AUTO_TX_SUM;
3155 break;
3156
3157 case CHIP_ID_YUKON_EC:
3158 /* This rev is really old, and requires untested workarounds */
3159 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
3160 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
3161 return -EOPNOTSUPP;
3162 }
3163 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
3164 break;
3165
3166 case CHIP_ID_YUKON_FE:
3167 hw->flags = SKY2_HW_RSS_BROKEN;
3168 break;
3169
3170 case CHIP_ID_YUKON_FE_P:
3171 hw->flags = SKY2_HW_NEWER_PHY
3172 | SKY2_HW_NEW_LE
3173 | SKY2_HW_AUTO_TX_SUM
3174 | SKY2_HW_ADV_POWER_CTL;
3175
3176 /* The workaround for status conflicts VLAN tag detection. */
3177 if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
3178 hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM;
3179 break;
3180
3181 case CHIP_ID_YUKON_SUPR:
3182 hw->flags = SKY2_HW_GIGABIT
3183 | SKY2_HW_NEWER_PHY
3184 | SKY2_HW_NEW_LE
3185 | SKY2_HW_AUTO_TX_SUM
3186 | SKY2_HW_ADV_POWER_CTL;
3187
3188 if (hw->chip_rev == CHIP_REV_YU_SU_A0)
3189 hw->flags |= SKY2_HW_RSS_CHKSUM;
3190 break;
3191
3192 case CHIP_ID_YUKON_UL_2:
3193 hw->flags = SKY2_HW_GIGABIT
3194 | SKY2_HW_ADV_POWER_CTL;
3195 break;
3196
3197 case CHIP_ID_YUKON_OPT:
3198 case CHIP_ID_YUKON_PRM:
3199 case CHIP_ID_YUKON_OP_2:
3200 hw->flags = SKY2_HW_GIGABIT
3201 | SKY2_HW_NEW_LE
3202 | SKY2_HW_ADV_POWER_CTL;
3203 break;
3204
3205 default:
3206 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3207 hw->chip_id);
3208 return -EOPNOTSUPP;
3209 }
3210
3211 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
3212 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
3213 hw->flags |= SKY2_HW_FIBRE_PHY;
3214
3215 hw->ports = 1;
3216 t8 = sky2_read8(hw, B2_Y2_HW_RES);
3217 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
3218 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
3219 ++hw->ports;
3220 }
3221
3222 if (sky2_read8(hw, B2_E_0))
3223 hw->flags |= SKY2_HW_RAM_BUFFER;
3224
3225 return 0;
3226}
3227
3228static void sky2_reset(struct sky2_hw *hw)
3229{
3230 struct pci_dev *pdev = hw->pdev;
3231 u16 status;
3232 int i;
3233 u32 hwe_mask = Y2_HWE_ALL_MASK;
3234
3235 /* disable ASF */
3236 if (hw->chip_id == CHIP_ID_YUKON_EX
3237 || hw->chip_id == CHIP_ID_YUKON_SUPR) {
3238 sky2_write32(hw, CPU_WDOG, 0);
3239 status = sky2_read16(hw, HCU_CCSR);
3240 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3241 HCU_CCSR_UC_STATE_MSK);
3242 /*
3243 * CPU clock divider shouldn't be used because
3244 * - ASF firmware may malfunction
3245 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
3246 */
3247 status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
3248 sky2_write16(hw, HCU_CCSR, status);
3249 sky2_write32(hw, CPU_WDOG, 0);
3250 } else
3251 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3252 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
3253
3254 /* do a SW reset */
3255 sky2_write8(hw, B0_CTST, CS_RST_SET);
3256 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3257
3258 /* allow writes to PCI config */
3259 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3260
3261 /* clear PCI errors, if any */
3262 status = sky2_pci_read16(hw, PCI_STATUS);
3263 status |= PCI_STATUS_ERROR_BITS;
3264 sky2_pci_write16(hw, PCI_STATUS, status);
3265
3266 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3267
3268 if (pci_is_pcie(pdev)) {
3269 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3270 0xfffffffful);
3271
3272 /* If error bit is stuck on ignore it */
3273 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3274 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
3275 else
3276 hwe_mask |= Y2_IS_PCI_EXP;
3277 }
3278
3279 sky2_power_on(hw);
3280 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3281
3282 for (i = 0; i < hw->ports; i++) {
3283 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3284 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
3285
3286 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3287 hw->chip_id == CHIP_ID_YUKON_SUPR)
3288 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3289 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3290 | GMC_BYP_RETR_ON);
3291
3292 }
3293
3294 if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3295 /* enable MACSec clock gating */
3296 sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
3297 }
3298
3299 if (hw->chip_id == CHIP_ID_YUKON_OPT ||
3300 hw->chip_id == CHIP_ID_YUKON_PRM ||
3301 hw->chip_id == CHIP_ID_YUKON_OP_2) {
3302 u16 reg;
3303
3304 if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
3305 /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
3306 sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3307
3308 /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
3309 reg = 10;
3310
3311 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3312 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3313 } else {
3314 /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
3315 reg = 3;
3316 }
3317
3318 reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
3319 reg |= PSM_CONFIG_REG4_RST_PHY_LINK_DETECT;
3320
3321 /* reset PHY Link Detect */
3322 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3323 sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3324
3325 /* check if PSMv2 was running before */
3326 reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
3327 if (reg & PCI_EXP_LNKCTL_ASPMC)
3328 /* restore the PCIe Link Control register */
3329 sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL,
3330 reg);
3331
3332 if (hw->chip_id == CHIP_ID_YUKON_PRM &&
3333 hw->chip_rev == CHIP_REV_YU_PRM_A0) {
3334 /* change PHY Interrupt polarity to low active */
3335 reg = sky2_read16(hw, GPHY_CTRL);
3336 sky2_write16(hw, GPHY_CTRL, reg | GPC_INTPOL);
3337
3338 /* adapt HW for low active PHY Interrupt */
3339 reg = sky2_read16(hw, Y2_CFG_SPC + PCI_LDO_CTRL);
3340 sky2_write16(hw, Y2_CFG_SPC + PCI_LDO_CTRL, reg | PHY_M_UNDOC1);
3341 }
3342
3343 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3344
3345 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3346 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3347 }
3348
3349 /* Clear I2C IRQ noise */
3350 sky2_write32(hw, B2_I2C_IRQ, 1);
3351
3352 /* turn off hardware timer (unused) */
3353 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3354 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3355
3356 /* Turn off descriptor polling */
3357 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
3358
3359 /* Turn off receive timestamp */
3360 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
3361 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
3362
3363 /* enable the Tx Arbiters */
3364 for (i = 0; i < hw->ports; i++)
3365 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3366
3367 /* Initialize ram interface */
3368 for (i = 0; i < hw->ports; i++) {
3369 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
3370
3371 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3372 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3373 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3374 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3375 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3376 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3377 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3378 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3379 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3380 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3381 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3382 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3383 }
3384
3385 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
3386
3387 for (i = 0; i < hw->ports; i++)
3388 sky2_gmac_reset(hw, i);
3389
3390 memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
3391 hw->st_idx = 0;
3392
3393 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3394 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3395
3396 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
3397 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
3398
3399 /* Set the list last index */
3400 sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
3401
3402 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3403 sky2_write8(hw, STAT_FIFO_WM, 16);
3404
3405 /* set Status-FIFO ISR watermark */
3406 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3407 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3408 else
3409 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
3410
3411 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
3412 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3413 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
3414
3415 /* enable status unit */
3416 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3417
3418 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3419 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3420 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3421}
3422
3423/* Take device down (offline).
3424 * Equivalent to doing dev_stop() but this does not
3425 * inform upper layers of the transition.
3426 */
3427static void sky2_detach(struct net_device *dev)
3428{
3429 if (netif_running(dev)) {
3430 netif_tx_lock(dev);
3431 netif_device_detach(dev); /* stop txq */
3432 netif_tx_unlock(dev);
3433 sky2_close(dev);
3434 }
3435}
3436
3437/* Bring device back after doing sky2_detach */
3438static int sky2_reattach(struct net_device *dev)
3439{
3440 int err = 0;
3441
3442 if (netif_running(dev)) {
3443 err = sky2_open(dev);
3444 if (err) {
3445 netdev_info(dev, "could not restart %d\n", err);
3446 dev_close(dev);
3447 } else {
3448 netif_device_attach(dev);
3449 sky2_set_multicast(dev);
3450 }
3451 }
3452
3453 return err;
3454}
3455
3456static void sky2_all_down(struct sky2_hw *hw)
3457{
3458 int i;
3459
3460 if (hw->flags & SKY2_HW_IRQ_SETUP) {
3461 sky2_write32(hw, B0_IMSK, 0);
3462 sky2_read32(hw, B0_IMSK);
3463
3464 synchronize_irq(hw->pdev->irq);
3465 napi_disable(&hw->napi);
3466 }
3467
3468 for (i = 0; i < hw->ports; i++) {
3469 struct net_device *dev = hw->dev[i];
3470 struct sky2_port *sky2 = netdev_priv(dev);
3471
3472 if (!netif_running(dev))
3473 continue;
3474
3475 netif_carrier_off(dev);
3476 netif_tx_disable(dev);
3477 sky2_hw_down(sky2);
3478 }
3479}
3480
3481static void sky2_all_up(struct sky2_hw *hw)
3482{
3483 u32 imask = Y2_IS_BASE;
3484 int i;
3485
3486 for (i = 0; i < hw->ports; i++) {
3487 struct net_device *dev = hw->dev[i];
3488 struct sky2_port *sky2 = netdev_priv(dev);
3489
3490 if (!netif_running(dev))
3491 continue;
3492
3493 sky2_hw_up(sky2);
3494 sky2_set_multicast(dev);
3495 imask |= portirq_msk[i];
3496 netif_wake_queue(dev);
3497 }
3498
3499 if (hw->flags & SKY2_HW_IRQ_SETUP) {
3500 sky2_write32(hw, B0_IMSK, imask);
3501 sky2_read32(hw, B0_IMSK);
3502 sky2_read32(hw, B0_Y2_SP_LISR);
3503 napi_enable(&hw->napi);
3504 }
3505}
3506
3507static void sky2_restart(struct work_struct *work)
3508{
3509 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3510
3511 rtnl_lock();
3512
3513 sky2_all_down(hw);
3514 sky2_reset(hw);
3515 sky2_all_up(hw);
3516
3517 rtnl_unlock();
3518}
3519
3520static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3521{
3522 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3523}
3524
3525static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3526{
3527 const struct sky2_port *sky2 = netdev_priv(dev);
3528
3529 wol->supported = sky2_wol_supported(sky2->hw);
3530 wol->wolopts = sky2->wol;
3531}
3532
3533static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3534{
3535 struct sky2_port *sky2 = netdev_priv(dev);
3536 struct sky2_hw *hw = sky2->hw;
3537 bool enable_wakeup = false;
3538 int i;
3539
3540 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3541 !device_can_wakeup(&hw->pdev->dev))
3542 return -EOPNOTSUPP;
3543
3544 sky2->wol = wol->wolopts;
3545
3546 for (i = 0; i < hw->ports; i++) {
3547 struct net_device *dev = hw->dev[i];
3548 struct sky2_port *sky2 = netdev_priv(dev);
3549
3550 if (sky2->wol)
3551 enable_wakeup = true;
3552 }
3553 device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
3554
3555 return 0;
3556}
3557
3558static u32 sky2_supported_modes(const struct sky2_hw *hw)
3559{
3560 if (sky2_is_copper(hw)) {
3561 u32 modes = SUPPORTED_10baseT_Half
3562 | SUPPORTED_10baseT_Full
3563 | SUPPORTED_100baseT_Half
3564 | SUPPORTED_100baseT_Full;
3565
3566 if (hw->flags & SKY2_HW_GIGABIT)
3567 modes |= SUPPORTED_1000baseT_Half
3568 | SUPPORTED_1000baseT_Full;
3569 return modes;
3570 } else
3571 return SUPPORTED_1000baseT_Half
3572 | SUPPORTED_1000baseT_Full;
3573}
3574
3575static int sky2_get_link_ksettings(struct net_device *dev,
3576 struct ethtool_link_ksettings *cmd)
3577{
3578 struct sky2_port *sky2 = netdev_priv(dev);
3579 struct sky2_hw *hw = sky2->hw;
3580 u32 supported, advertising;
3581
3582 supported = sky2_supported_modes(hw);
3583 cmd->base.phy_address = PHY_ADDR_MARV;
3584 if (sky2_is_copper(hw)) {
3585 cmd->base.port = PORT_TP;
3586 cmd->base.speed = sky2->speed;
3587 supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
3588 } else {
3589 cmd->base.speed = SPEED_1000;
3590 cmd->base.port = PORT_FIBRE;
3591 supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
3592 }
3593
3594 advertising = sky2->advertising;
3595 cmd->base.autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3596 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
3597 cmd->base.duplex = sky2->duplex;
3598
3599 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
3600 supported);
3601 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
3602 advertising);
3603
3604 return 0;
3605}
3606
3607static int sky2_set_link_ksettings(struct net_device *dev,
3608 const struct ethtool_link_ksettings *cmd)
3609{
3610 struct sky2_port *sky2 = netdev_priv(dev);
3611 const struct sky2_hw *hw = sky2->hw;
3612 u32 supported = sky2_supported_modes(hw);
3613 u32 new_advertising;
3614
3615 ethtool_convert_link_mode_to_legacy_u32(&new_advertising,
3616 cmd->link_modes.advertising);
3617
3618 if (cmd->base.autoneg == AUTONEG_ENABLE) {
3619 if (new_advertising & ~supported)
3620 return -EINVAL;
3621
3622 if (sky2_is_copper(hw))
3623 sky2->advertising = new_advertising |
3624 ADVERTISED_TP |
3625 ADVERTISED_Autoneg;
3626 else
3627 sky2->advertising = new_advertising |
3628 ADVERTISED_FIBRE |
3629 ADVERTISED_Autoneg;
3630
3631 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
3632 sky2->duplex = -1;
3633 sky2->speed = -1;
3634 } else {
3635 u32 setting;
3636 u32 speed = cmd->base.speed;
3637
3638 switch (speed) {
3639 case SPEED_1000:
3640 if (cmd->base.duplex == DUPLEX_FULL)
3641 setting = SUPPORTED_1000baseT_Full;
3642 else if (cmd->base.duplex == DUPLEX_HALF)
3643 setting = SUPPORTED_1000baseT_Half;
3644 else
3645 return -EINVAL;
3646 break;
3647 case SPEED_100:
3648 if (cmd->base.duplex == DUPLEX_FULL)
3649 setting = SUPPORTED_100baseT_Full;
3650 else if (cmd->base.duplex == DUPLEX_HALF)
3651 setting = SUPPORTED_100baseT_Half;
3652 else
3653 return -EINVAL;
3654 break;
3655
3656 case SPEED_10:
3657 if (cmd->base.duplex == DUPLEX_FULL)
3658 setting = SUPPORTED_10baseT_Full;
3659 else if (cmd->base.duplex == DUPLEX_HALF)
3660 setting = SUPPORTED_10baseT_Half;
3661 else
3662 return -EINVAL;
3663 break;
3664 default:
3665 return -EINVAL;
3666 }
3667
3668 if ((setting & supported) == 0)
3669 return -EINVAL;
3670
3671 sky2->speed = speed;
3672 sky2->duplex = cmd->base.duplex;
3673 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
3674 }
3675
3676 if (netif_running(dev)) {
3677 sky2_phy_reinit(sky2);
3678 sky2_set_multicast(dev);
3679 }
3680
3681 return 0;
3682}
3683
3684static void sky2_get_drvinfo(struct net_device *dev,
3685 struct ethtool_drvinfo *info)
3686{
3687 struct sky2_port *sky2 = netdev_priv(dev);
3688
3689 strscpy(info->driver, DRV_NAME, sizeof(info->driver));
3690 strscpy(info->version, DRV_VERSION, sizeof(info->version));
3691 strscpy(info->bus_info, pci_name(sky2->hw->pdev),
3692 sizeof(info->bus_info));
3693}
3694
3695static const struct sky2_stat {
3696 char name[ETH_GSTRING_LEN];
3697 u16 offset;
3698} sky2_stats[] = {
3699 { "tx_bytes", GM_TXO_OK_HI },
3700 { "rx_bytes", GM_RXO_OK_HI },
3701 { "tx_broadcast", GM_TXF_BC_OK },
3702 { "rx_broadcast", GM_RXF_BC_OK },
3703 { "tx_multicast", GM_TXF_MC_OK },
3704 { "rx_multicast", GM_RXF_MC_OK },
3705 { "tx_unicast", GM_TXF_UC_OK },
3706 { "rx_unicast", GM_RXF_UC_OK },
3707 { "tx_mac_pause", GM_TXF_MPAUSE },
3708 { "rx_mac_pause", GM_RXF_MPAUSE },
3709 { "collisions", GM_TXF_COL },
3710 { "late_collision",GM_TXF_LAT_COL },
3711 { "aborted", GM_TXF_ABO_COL },
3712 { "single_collisions", GM_TXF_SNG_COL },
3713 { "multi_collisions", GM_TXF_MUL_COL },
3714
3715 { "rx_short", GM_RXF_SHT },
3716 { "rx_runt", GM_RXE_FRAG },
3717 { "rx_64_byte_packets", GM_RXF_64B },
3718 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3719 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3720 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3721 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3722 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3723 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
3724 { "rx_too_long", GM_RXF_LNG_ERR },
3725 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3726 { "rx_jabber", GM_RXF_JAB_PKT },
3727 { "rx_fcs_error", GM_RXF_FCS_ERR },
3728
3729 { "tx_64_byte_packets", GM_TXF_64B },
3730 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3731 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3732 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3733 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3734 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3735 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3736 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
3737};
3738
3739static u32 sky2_get_msglevel(struct net_device *netdev)
3740{
3741 struct sky2_port *sky2 = netdev_priv(netdev);
3742 return sky2->msg_enable;
3743}
3744
3745static int sky2_nway_reset(struct net_device *dev)
3746{
3747 struct sky2_port *sky2 = netdev_priv(dev);
3748
3749 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
3750 return -EINVAL;
3751
3752 sky2_phy_reinit(sky2);
3753 sky2_set_multicast(dev);
3754
3755 return 0;
3756}
3757
3758static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
3759{
3760 struct sky2_hw *hw = sky2->hw;
3761 unsigned port = sky2->port;
3762 int i;
3763
3764 data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
3765 data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
3766
3767 for (i = 2; i < count; i++)
3768 data[i] = get_stats32(hw, port, sky2_stats[i].offset);
3769}
3770
3771static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3772{
3773 struct sky2_port *sky2 = netdev_priv(netdev);
3774 sky2->msg_enable = value;
3775}
3776
3777static int sky2_get_sset_count(struct net_device *dev, int sset)
3778{
3779 switch (sset) {
3780 case ETH_SS_STATS:
3781 return ARRAY_SIZE(sky2_stats);
3782 default:
3783 return -EOPNOTSUPP;
3784 }
3785}
3786
3787static void sky2_get_ethtool_stats(struct net_device *dev,
3788 struct ethtool_stats *stats, u64 * data)
3789{
3790 struct sky2_port *sky2 = netdev_priv(dev);
3791
3792 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
3793}
3794
3795static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
3796{
3797 int i;
3798
3799 switch (stringset) {
3800 case ETH_SS_STATS:
3801 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3802 memcpy(data + i * ETH_GSTRING_LEN,
3803 sky2_stats[i].name, ETH_GSTRING_LEN);
3804 break;
3805 }
3806}
3807
3808static int sky2_set_mac_address(struct net_device *dev, void *p)
3809{
3810 struct sky2_port *sky2 = netdev_priv(dev);
3811 struct sky2_hw *hw = sky2->hw;
3812 unsigned port = sky2->port;
3813 const struct sockaddr *addr = p;
3814
3815 if (!is_valid_ether_addr(addr->sa_data))
3816 return -EADDRNOTAVAIL;
3817
3818 eth_hw_addr_set(dev, addr->sa_data);
3819 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
3820 dev->dev_addr, ETH_ALEN);
3821 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
3822 dev->dev_addr, ETH_ALEN);
3823
3824 /* virtual address for data */
3825 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3826
3827 /* physical address: used for pause frames */
3828 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3829
3830 return 0;
3831}
3832
3833static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
3834{
3835 u32 bit;
3836
3837 bit = ether_crc(ETH_ALEN, addr) & 63;
3838 filter[bit >> 3] |= 1 << (bit & 7);
3839}
3840
3841static void sky2_set_multicast(struct net_device *dev)
3842{
3843 struct sky2_port *sky2 = netdev_priv(dev);
3844 struct sky2_hw *hw = sky2->hw;
3845 unsigned port = sky2->port;
3846 struct netdev_hw_addr *ha;
3847 u16 reg;
3848 u8 filter[8];
3849 int rx_pause;
3850 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3851
3852 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
3853 memset(filter, 0, sizeof(filter));
3854
3855 reg = gma_read16(hw, port, GM_RX_CTRL);
3856 reg |= GM_RXCR_UCF_ENA;
3857
3858 if (dev->flags & IFF_PROMISC) /* promiscuous */
3859 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3860 else if (dev->flags & IFF_ALLMULTI)
3861 memset(filter, 0xff, sizeof(filter));
3862 else if (netdev_mc_empty(dev) && !rx_pause)
3863 reg &= ~GM_RXCR_MCF_ENA;
3864 else {
3865 reg |= GM_RXCR_MCF_ENA;
3866
3867 if (rx_pause)
3868 sky2_add_filter(filter, pause_mc_addr);
3869
3870 netdev_for_each_mc_addr(ha, dev)
3871 sky2_add_filter(filter, ha->addr);
3872 }
3873
3874 gma_write16(hw, port, GM_MC_ADDR_H1,
3875 (u16) filter[0] | ((u16) filter[1] << 8));
3876 gma_write16(hw, port, GM_MC_ADDR_H2,
3877 (u16) filter[2] | ((u16) filter[3] << 8));
3878 gma_write16(hw, port, GM_MC_ADDR_H3,
3879 (u16) filter[4] | ((u16) filter[5] << 8));
3880 gma_write16(hw, port, GM_MC_ADDR_H4,
3881 (u16) filter[6] | ((u16) filter[7] << 8));
3882
3883 gma_write16(hw, port, GM_RX_CTRL, reg);
3884}
3885
3886static void sky2_get_stats(struct net_device *dev,
3887 struct rtnl_link_stats64 *stats)
3888{
3889 struct sky2_port *sky2 = netdev_priv(dev);
3890 struct sky2_hw *hw = sky2->hw;
3891 unsigned port = sky2->port;
3892 unsigned int start;
3893 u64 _bytes, _packets;
3894
3895 do {
3896 start = u64_stats_fetch_begin(&sky2->rx_stats.syncp);
3897 _bytes = sky2->rx_stats.bytes;
3898 _packets = sky2->rx_stats.packets;
3899 } while (u64_stats_fetch_retry(&sky2->rx_stats.syncp, start));
3900
3901 stats->rx_packets = _packets;
3902 stats->rx_bytes = _bytes;
3903
3904 do {
3905 start = u64_stats_fetch_begin(&sky2->tx_stats.syncp);
3906 _bytes = sky2->tx_stats.bytes;
3907 _packets = sky2->tx_stats.packets;
3908 } while (u64_stats_fetch_retry(&sky2->tx_stats.syncp, start));
3909
3910 stats->tx_packets = _packets;
3911 stats->tx_bytes = _bytes;
3912
3913 stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
3914 + get_stats32(hw, port, GM_RXF_BC_OK);
3915
3916 stats->collisions = get_stats32(hw, port, GM_TXF_COL);
3917
3918 stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
3919 stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
3920 stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
3921 + get_stats32(hw, port, GM_RXE_FRAG);
3922 stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
3923
3924 stats->rx_dropped = dev->stats.rx_dropped;
3925 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
3926 stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
3927}
3928
3929/* Can have one global because blinking is controlled by
3930 * ethtool and that is always under RTNL mutex
3931 */
3932static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
3933{
3934 struct sky2_hw *hw = sky2->hw;
3935 unsigned port = sky2->port;
3936
3937 spin_lock_bh(&sky2->phy_lock);
3938 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3939 hw->chip_id == CHIP_ID_YUKON_EX ||
3940 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3941 u16 pg;
3942 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3943 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3944
3945 switch (mode) {
3946 case MO_LED_OFF:
3947 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3948 PHY_M_LEDC_LOS_CTRL(8) |
3949 PHY_M_LEDC_INIT_CTRL(8) |
3950 PHY_M_LEDC_STA1_CTRL(8) |
3951 PHY_M_LEDC_STA0_CTRL(8));
3952 break;
3953 case MO_LED_ON:
3954 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3955 PHY_M_LEDC_LOS_CTRL(9) |
3956 PHY_M_LEDC_INIT_CTRL(9) |
3957 PHY_M_LEDC_STA1_CTRL(9) |
3958 PHY_M_LEDC_STA0_CTRL(9));
3959 break;
3960 case MO_LED_BLINK:
3961 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3962 PHY_M_LEDC_LOS_CTRL(0xa) |
3963 PHY_M_LEDC_INIT_CTRL(0xa) |
3964 PHY_M_LEDC_STA1_CTRL(0xa) |
3965 PHY_M_LEDC_STA0_CTRL(0xa));
3966 break;
3967 case MO_LED_NORM:
3968 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3969 PHY_M_LEDC_LOS_CTRL(1) |
3970 PHY_M_LEDC_INIT_CTRL(8) |
3971 PHY_M_LEDC_STA1_CTRL(7) |
3972 PHY_M_LEDC_STA0_CTRL(7));
3973 }
3974
3975 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3976 } else
3977 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3978 PHY_M_LED_MO_DUP(mode) |
3979 PHY_M_LED_MO_10(mode) |
3980 PHY_M_LED_MO_100(mode) |
3981 PHY_M_LED_MO_1000(mode) |
3982 PHY_M_LED_MO_RX(mode) |
3983 PHY_M_LED_MO_TX(mode));
3984
3985 spin_unlock_bh(&sky2->phy_lock);
3986}
3987
3988/* blink LED's for finding board */
3989static int sky2_set_phys_id(struct net_device *dev,
3990 enum ethtool_phys_id_state state)
3991{
3992 struct sky2_port *sky2 = netdev_priv(dev);
3993
3994 switch (state) {
3995 case ETHTOOL_ID_ACTIVE:
3996 return 1; /* cycle on/off once per second */
3997 case ETHTOOL_ID_INACTIVE:
3998 sky2_led(sky2, MO_LED_NORM);
3999 break;
4000 case ETHTOOL_ID_ON:
4001 sky2_led(sky2, MO_LED_ON);
4002 break;
4003 case ETHTOOL_ID_OFF:
4004 sky2_led(sky2, MO_LED_OFF);
4005 break;
4006 }
4007
4008 return 0;
4009}
4010
4011static void sky2_get_pauseparam(struct net_device *dev,
4012 struct ethtool_pauseparam *ecmd)
4013{
4014 struct sky2_port *sky2 = netdev_priv(dev);
4015
4016 switch (sky2->flow_mode) {
4017 case FC_NONE:
4018 ecmd->tx_pause = ecmd->rx_pause = 0;
4019 break;
4020 case FC_TX:
4021 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
4022 break;
4023 case FC_RX:
4024 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
4025 break;
4026 case FC_BOTH:
4027 ecmd->tx_pause = ecmd->rx_pause = 1;
4028 }
4029
4030 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
4031 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
4032}
4033
4034static int sky2_set_pauseparam(struct net_device *dev,
4035 struct ethtool_pauseparam *ecmd)
4036{
4037 struct sky2_port *sky2 = netdev_priv(dev);
4038
4039 if (ecmd->autoneg == AUTONEG_ENABLE)
4040 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
4041 else
4042 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
4043
4044 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
4045
4046 if (netif_running(dev))
4047 sky2_phy_reinit(sky2);
4048
4049 return 0;
4050}
4051
4052static int sky2_get_coalesce(struct net_device *dev,
4053 struct ethtool_coalesce *ecmd,
4054 struct kernel_ethtool_coalesce *kernel_coal,
4055 struct netlink_ext_ack *extack)
4056{
4057 struct sky2_port *sky2 = netdev_priv(dev);
4058 struct sky2_hw *hw = sky2->hw;
4059
4060 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
4061 ecmd->tx_coalesce_usecs = 0;
4062 else {
4063 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
4064 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
4065 }
4066 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
4067
4068 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
4069 ecmd->rx_coalesce_usecs = 0;
4070 else {
4071 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
4072 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
4073 }
4074 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
4075
4076 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
4077 ecmd->rx_coalesce_usecs_irq = 0;
4078 else {
4079 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
4080 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
4081 }
4082
4083 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
4084
4085 return 0;
4086}
4087
4088/* Note: this affect both ports */
4089static int sky2_set_coalesce(struct net_device *dev,
4090 struct ethtool_coalesce *ecmd,
4091 struct kernel_ethtool_coalesce *kernel_coal,
4092 struct netlink_ext_ack *extack)
4093{
4094 struct sky2_port *sky2 = netdev_priv(dev);
4095 struct sky2_hw *hw = sky2->hw;
4096 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
4097
4098 if (ecmd->tx_coalesce_usecs > tmax ||
4099 ecmd->rx_coalesce_usecs > tmax ||
4100 ecmd->rx_coalesce_usecs_irq > tmax)
4101 return -EINVAL;
4102
4103 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
4104 return -EINVAL;
4105 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
4106 return -EINVAL;
4107 if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
4108 return -EINVAL;
4109
4110 if (ecmd->tx_coalesce_usecs == 0)
4111 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
4112 else {
4113 sky2_write32(hw, STAT_TX_TIMER_INI,
4114 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
4115 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
4116 }
4117 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
4118
4119 if (ecmd->rx_coalesce_usecs == 0)
4120 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
4121 else {
4122 sky2_write32(hw, STAT_LEV_TIMER_INI,
4123 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
4124 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
4125 }
4126 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
4127
4128 if (ecmd->rx_coalesce_usecs_irq == 0)
4129 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
4130 else {
4131 sky2_write32(hw, STAT_ISR_TIMER_INI,
4132 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
4133 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
4134 }
4135 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
4136 return 0;
4137}
4138
4139/*
4140 * Hardware is limited to min of 128 and max of 2048 for ring size
4141 * and rounded up to next power of two
4142 * to avoid division in modulus calculation
4143 */
4144static unsigned long roundup_ring_size(unsigned long pending)
4145{
4146 return max(128ul, roundup_pow_of_two(pending+1));
4147}
4148
4149static void sky2_get_ringparam(struct net_device *dev,
4150 struct ethtool_ringparam *ering,
4151 struct kernel_ethtool_ringparam *kernel_ering,
4152 struct netlink_ext_ack *extack)
4153{
4154 struct sky2_port *sky2 = netdev_priv(dev);
4155
4156 ering->rx_max_pending = RX_MAX_PENDING;
4157 ering->tx_max_pending = TX_MAX_PENDING;
4158
4159 ering->rx_pending = sky2->rx_pending;
4160 ering->tx_pending = sky2->tx_pending;
4161}
4162
4163static int sky2_set_ringparam(struct net_device *dev,
4164 struct ethtool_ringparam *ering,
4165 struct kernel_ethtool_ringparam *kernel_ering,
4166 struct netlink_ext_ack *extack)
4167{
4168 struct sky2_port *sky2 = netdev_priv(dev);
4169
4170 if (ering->rx_pending > RX_MAX_PENDING ||
4171 ering->rx_pending < 8 ||
4172 ering->tx_pending < TX_MIN_PENDING ||
4173 ering->tx_pending > TX_MAX_PENDING)
4174 return -EINVAL;
4175
4176 sky2_detach(dev);
4177
4178 sky2->rx_pending = ering->rx_pending;
4179 sky2->tx_pending = ering->tx_pending;
4180 sky2->tx_ring_size = roundup_ring_size(sky2->tx_pending);
4181
4182 return sky2_reattach(dev);
4183}
4184
4185static int sky2_get_regs_len(struct net_device *dev)
4186{
4187 return 0x4000;
4188}
4189
4190static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
4191{
4192 /* This complicated switch statement is to make sure and
4193 * only access regions that are unreserved.
4194 * Some blocks are only valid on dual port cards.
4195 */
4196 switch (b) {
4197 /* second port */
4198 case 5: /* Tx Arbiter 2 */
4199 case 9: /* RX2 */
4200 case 14 ... 15: /* TX2 */
4201 case 17: case 19: /* Ram Buffer 2 */
4202 case 22 ... 23: /* Tx Ram Buffer 2 */
4203 case 25: /* Rx MAC Fifo 1 */
4204 case 27: /* Tx MAC Fifo 2 */
4205 case 31: /* GPHY 2 */
4206 case 40 ... 47: /* Pattern Ram 2 */
4207 case 52: case 54: /* TCP Segmentation 2 */
4208 case 112 ... 116: /* GMAC 2 */
4209 return hw->ports > 1;
4210
4211 case 0: /* Control */
4212 case 2: /* Mac address */
4213 case 4: /* Tx Arbiter 1 */
4214 case 7: /* PCI express reg */
4215 case 8: /* RX1 */
4216 case 12 ... 13: /* TX1 */
4217 case 16: case 18:/* Rx Ram Buffer 1 */
4218 case 20 ... 21: /* Tx Ram Buffer 1 */
4219 case 24: /* Rx MAC Fifo 1 */
4220 case 26: /* Tx MAC Fifo 1 */
4221 case 28 ... 29: /* Descriptor and status unit */
4222 case 30: /* GPHY 1*/
4223 case 32 ... 39: /* Pattern Ram 1 */
4224 case 48: case 50: /* TCP Segmentation 1 */
4225 case 56 ... 60: /* PCI space */
4226 case 80 ... 84: /* GMAC 1 */
4227 return 1;
4228
4229 default:
4230 return 0;
4231 }
4232}
4233
4234/*
4235 * Returns copy of control register region
4236 * Note: ethtool_get_regs always provides full size (16k) buffer
4237 */
4238static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
4239 void *p)
4240{
4241 const struct sky2_port *sky2 = netdev_priv(dev);
4242 const void __iomem *io = sky2->hw->regs;
4243 unsigned int b;
4244
4245 regs->version = 1;
4246
4247 for (b = 0; b < 128; b++) {
4248 /* skip poisonous diagnostic ram region in block 3 */
4249 if (b == 3)
4250 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
4251 else if (sky2_reg_access_ok(sky2->hw, b))
4252 memcpy_fromio(p, io, 128);
4253 else
4254 memset(p, 0, 128);
4255
4256 p += 128;
4257 io += 128;
4258 }
4259}
4260
4261static int sky2_get_eeprom_len(struct net_device *dev)
4262{
4263 struct sky2_port *sky2 = netdev_priv(dev);
4264 struct sky2_hw *hw = sky2->hw;
4265 u16 reg2;
4266
4267 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4268 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4269}
4270
4271static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4272 u8 *data)
4273{
4274 struct sky2_port *sky2 = netdev_priv(dev);
4275 int rc;
4276
4277 eeprom->magic = SKY2_EEPROM_MAGIC;
4278 rc = pci_read_vpd_any(sky2->hw->pdev, eeprom->offset, eeprom->len,
4279 data);
4280 if (rc < 0)
4281 return rc;
4282
4283 eeprom->len = rc;
4284
4285 return 0;
4286}
4287
4288static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4289 u8 *data)
4290{
4291 struct sky2_port *sky2 = netdev_priv(dev);
4292 int rc;
4293
4294 if (eeprom->magic != SKY2_EEPROM_MAGIC)
4295 return -EINVAL;
4296
4297 rc = pci_write_vpd_any(sky2->hw->pdev, eeprom->offset, eeprom->len,
4298 data);
4299
4300 return rc < 0 ? rc : 0;
4301}
4302
4303static netdev_features_t sky2_fix_features(struct net_device *dev,
4304 netdev_features_t features)
4305{
4306 const struct sky2_port *sky2 = netdev_priv(dev);
4307 const struct sky2_hw *hw = sky2->hw;
4308
4309 /* In order to do Jumbo packets on these chips, need to turn off the
4310 * transmit store/forward. Therefore checksum offload won't work.
4311 */
4312 if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) {
4313 netdev_info(dev, "checksum offload not possible with jumbo frames\n");
4314 features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_CSUM_MASK);
4315 }
4316
4317 /* Some hardware requires receive checksum for RSS to work. */
4318 if ( (features & NETIF_F_RXHASH) &&
4319 !(features & NETIF_F_RXCSUM) &&
4320 (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) {
4321 netdev_info(dev, "receive hashing forces receive checksum\n");
4322 features |= NETIF_F_RXCSUM;
4323 }
4324
4325 return features;
4326}
4327
4328static int sky2_set_features(struct net_device *dev, netdev_features_t features)
4329{
4330 struct sky2_port *sky2 = netdev_priv(dev);
4331 netdev_features_t changed = dev->features ^ features;
4332
4333 if ((changed & NETIF_F_RXCSUM) &&
4334 !(sky2->hw->flags & SKY2_HW_NEW_LE)) {
4335 sky2_write32(sky2->hw,
4336 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
4337 (features & NETIF_F_RXCSUM)
4338 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
4339 }
4340
4341 if (changed & NETIF_F_RXHASH)
4342 rx_set_rss(dev, features);
4343
4344 if (changed & (NETIF_F_HW_VLAN_CTAG_TX|NETIF_F_HW_VLAN_CTAG_RX))
4345 sky2_vlan_mode(dev, features);
4346
4347 return 0;
4348}
4349
4350static const struct ethtool_ops sky2_ethtool_ops = {
4351 .supported_coalesce_params = ETHTOOL_COALESCE_USECS |
4352 ETHTOOL_COALESCE_MAX_FRAMES |
4353 ETHTOOL_COALESCE_RX_USECS_IRQ |
4354 ETHTOOL_COALESCE_RX_MAX_FRAMES_IRQ,
4355 .get_drvinfo = sky2_get_drvinfo,
4356 .get_wol = sky2_get_wol,
4357 .set_wol = sky2_set_wol,
4358 .get_msglevel = sky2_get_msglevel,
4359 .set_msglevel = sky2_set_msglevel,
4360 .nway_reset = sky2_nway_reset,
4361 .get_regs_len = sky2_get_regs_len,
4362 .get_regs = sky2_get_regs,
4363 .get_link = ethtool_op_get_link,
4364 .get_eeprom_len = sky2_get_eeprom_len,
4365 .get_eeprom = sky2_get_eeprom,
4366 .set_eeprom = sky2_set_eeprom,
4367 .get_strings = sky2_get_strings,
4368 .get_coalesce = sky2_get_coalesce,
4369 .set_coalesce = sky2_set_coalesce,
4370 .get_ringparam = sky2_get_ringparam,
4371 .set_ringparam = sky2_set_ringparam,
4372 .get_pauseparam = sky2_get_pauseparam,
4373 .set_pauseparam = sky2_set_pauseparam,
4374 .set_phys_id = sky2_set_phys_id,
4375 .get_sset_count = sky2_get_sset_count,
4376 .get_ethtool_stats = sky2_get_ethtool_stats,
4377 .get_link_ksettings = sky2_get_link_ksettings,
4378 .set_link_ksettings = sky2_set_link_ksettings,
4379};
4380
4381#ifdef CONFIG_SKY2_DEBUG
4382
4383static struct dentry *sky2_debug;
4384
4385static int sky2_debug_show(struct seq_file *seq, void *v)
4386{
4387 struct net_device *dev = seq->private;
4388 const struct sky2_port *sky2 = netdev_priv(dev);
4389 struct sky2_hw *hw = sky2->hw;
4390 unsigned port = sky2->port;
4391 unsigned idx, last;
4392 int sop;
4393
4394 seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
4395 sky2_read32(hw, B0_ISRC),
4396 sky2_read32(hw, B0_IMSK),
4397 sky2_read32(hw, B0_Y2_SP_ICR));
4398
4399 if (!netif_running(dev)) {
4400 seq_puts(seq, "network not running\n");
4401 return 0;
4402 }
4403
4404 napi_disable(&hw->napi);
4405 last = sky2_read16(hw, STAT_PUT_IDX);
4406
4407 seq_printf(seq, "Status ring %u\n", hw->st_size);
4408 if (hw->st_idx == last)
4409 seq_puts(seq, "Status ring (empty)\n");
4410 else {
4411 seq_puts(seq, "Status ring\n");
4412 for (idx = hw->st_idx; idx != last && idx < hw->st_size;
4413 idx = RING_NEXT(idx, hw->st_size)) {
4414 const struct sky2_status_le *le = hw->st_le + idx;
4415 seq_printf(seq, "[%d] %#x %d %#x\n",
4416 idx, le->opcode, le->length, le->status);
4417 }
4418 seq_puts(seq, "\n");
4419 }
4420
4421 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4422 sky2->tx_cons, sky2->tx_prod,
4423 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4424 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4425
4426 /* Dump contents of tx ring */
4427 sop = 1;
4428 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4429 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
4430 const struct sky2_tx_le *le = sky2->tx_le + idx;
4431 u32 a = le32_to_cpu(le->addr);
4432
4433 if (sop)
4434 seq_printf(seq, "%u:", idx);
4435 sop = 0;
4436
4437 switch (le->opcode & ~HW_OWNER) {
4438 case OP_ADDR64:
4439 seq_printf(seq, " %#x:", a);
4440 break;
4441 case OP_LRGLEN:
4442 seq_printf(seq, " mtu=%d", a);
4443 break;
4444 case OP_VLAN:
4445 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4446 break;
4447 case OP_TCPLISW:
4448 seq_printf(seq, " csum=%#x", a);
4449 break;
4450 case OP_LARGESEND:
4451 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4452 break;
4453 case OP_PACKET:
4454 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4455 break;
4456 case OP_BUFFER:
4457 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4458 break;
4459 default:
4460 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4461 a, le16_to_cpu(le->length));
4462 }
4463
4464 if (le->ctrl & EOP) {
4465 seq_putc(seq, '\n');
4466 sop = 1;
4467 }
4468 }
4469
4470 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4471 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
4472 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
4473 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4474
4475 sky2_read32(hw, B0_Y2_SP_LISR);
4476 napi_enable(&hw->napi);
4477 return 0;
4478}
4479DEFINE_SHOW_ATTRIBUTE(sky2_debug);
4480
4481/*
4482 * Use network device events to create/remove/rename
4483 * debugfs file entries
4484 */
4485static int sky2_device_event(struct notifier_block *unused,
4486 unsigned long event, void *ptr)
4487{
4488 struct net_device *dev = netdev_notifier_info_to_dev(ptr);
4489 struct sky2_port *sky2 = netdev_priv(dev);
4490
4491 if (dev->netdev_ops->ndo_open != sky2_open || !sky2_debug)
4492 return NOTIFY_DONE;
4493
4494 switch (event) {
4495 case NETDEV_CHANGENAME:
4496 if (sky2->debugfs) {
4497 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4498 sky2_debug, dev->name);
4499 }
4500 break;
4501
4502 case NETDEV_GOING_DOWN:
4503 if (sky2->debugfs) {
4504 netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
4505 debugfs_remove(sky2->debugfs);
4506 sky2->debugfs = NULL;
4507 }
4508 break;
4509
4510 case NETDEV_UP:
4511 sky2->debugfs = debugfs_create_file(dev->name, 0444,
4512 sky2_debug, dev,
4513 &sky2_debug_fops);
4514 if (IS_ERR(sky2->debugfs))
4515 sky2->debugfs = NULL;
4516 }
4517
4518 return NOTIFY_DONE;
4519}
4520
4521static struct notifier_block sky2_notifier = {
4522 .notifier_call = sky2_device_event,
4523};
4524
4525
4526static __init void sky2_debug_init(void)
4527{
4528 struct dentry *ent;
4529
4530 ent = debugfs_create_dir("sky2", NULL);
4531 if (IS_ERR(ent))
4532 return;
4533
4534 sky2_debug = ent;
4535 register_netdevice_notifier(&sky2_notifier);
4536}
4537
4538static __exit void sky2_debug_cleanup(void)
4539{
4540 if (sky2_debug) {
4541 unregister_netdevice_notifier(&sky2_notifier);
4542 debugfs_remove(sky2_debug);
4543 sky2_debug = NULL;
4544 }
4545}
4546
4547#else
4548#define sky2_debug_init()
4549#define sky2_debug_cleanup()
4550#endif
4551
4552/* Two copies of network device operations to handle special case of
4553 * not allowing netpoll on second port
4554 */
4555static const struct net_device_ops sky2_netdev_ops[2] = {
4556 {
4557 .ndo_open = sky2_open,
4558 .ndo_stop = sky2_close,
4559 .ndo_start_xmit = sky2_xmit_frame,
4560 .ndo_eth_ioctl = sky2_ioctl,
4561 .ndo_validate_addr = eth_validate_addr,
4562 .ndo_set_mac_address = sky2_set_mac_address,
4563 .ndo_set_rx_mode = sky2_set_multicast,
4564 .ndo_change_mtu = sky2_change_mtu,
4565 .ndo_fix_features = sky2_fix_features,
4566 .ndo_set_features = sky2_set_features,
4567 .ndo_tx_timeout = sky2_tx_timeout,
4568 .ndo_get_stats64 = sky2_get_stats,
4569#ifdef CONFIG_NET_POLL_CONTROLLER
4570 .ndo_poll_controller = sky2_netpoll,
4571#endif
4572 },
4573 {
4574 .ndo_open = sky2_open,
4575 .ndo_stop = sky2_close,
4576 .ndo_start_xmit = sky2_xmit_frame,
4577 .ndo_eth_ioctl = sky2_ioctl,
4578 .ndo_validate_addr = eth_validate_addr,
4579 .ndo_set_mac_address = sky2_set_mac_address,
4580 .ndo_set_rx_mode = sky2_set_multicast,
4581 .ndo_change_mtu = sky2_change_mtu,
4582 .ndo_fix_features = sky2_fix_features,
4583 .ndo_set_features = sky2_set_features,
4584 .ndo_tx_timeout = sky2_tx_timeout,
4585 .ndo_get_stats64 = sky2_get_stats,
4586 },
4587};
4588
4589/* Initialize network device */
4590static struct net_device *sky2_init_netdev(struct sky2_hw *hw, unsigned port,
4591 int highmem, int wol)
4592{
4593 struct sky2_port *sky2;
4594 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4595 int ret;
4596
4597 if (!dev)
4598 return NULL;
4599
4600 SET_NETDEV_DEV(dev, &hw->pdev->dev);
4601 dev->irq = hw->pdev->irq;
4602 dev->ethtool_ops = &sky2_ethtool_ops;
4603 dev->watchdog_timeo = TX_WATCHDOG;
4604 dev->netdev_ops = &sky2_netdev_ops[port];
4605
4606 sky2 = netdev_priv(dev);
4607 sky2->netdev = dev;
4608 sky2->hw = hw;
4609 sky2->msg_enable = netif_msg_init(debug, default_msg);
4610
4611 u64_stats_init(&sky2->tx_stats.syncp);
4612 u64_stats_init(&sky2->rx_stats.syncp);
4613
4614 /* Auto speed and flow control */
4615 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4616 if (hw->chip_id != CHIP_ID_YUKON_XL)
4617 dev->hw_features |= NETIF_F_RXCSUM;
4618
4619 sky2->flow_mode = FC_BOTH;
4620
4621 sky2->duplex = -1;
4622 sky2->speed = -1;
4623 sky2->advertising = sky2_supported_modes(hw);
4624 sky2->wol = wol;
4625
4626 spin_lock_init(&sky2->phy_lock);
4627
4628 sky2->tx_pending = TX_DEF_PENDING;
4629 sky2->tx_ring_size = roundup_ring_size(TX_DEF_PENDING);
4630 sky2->rx_pending = RX_DEF_PENDING;
4631
4632 hw->dev[port] = dev;
4633
4634 sky2->port = port;
4635
4636 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
4637
4638 if (highmem)
4639 dev->features |= NETIF_F_HIGHDMA;
4640
4641 /* Enable receive hashing unless hardware is known broken */
4642 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
4643 dev->hw_features |= NETIF_F_RXHASH;
4644
4645 if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
4646 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
4647 NETIF_F_HW_VLAN_CTAG_RX;
4648 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
4649 }
4650
4651 dev->features |= dev->hw_features;
4652
4653 /* MTU range: 60 - 1500 or 9000 */
4654 dev->min_mtu = ETH_ZLEN;
4655 if (hw->chip_id == CHIP_ID_YUKON_FE ||
4656 hw->chip_id == CHIP_ID_YUKON_FE_P)
4657 dev->max_mtu = ETH_DATA_LEN;
4658 else
4659 dev->max_mtu = ETH_JUMBO_MTU;
4660
4661 /* try to get mac address in the following order:
4662 * 1) from device tree data
4663 * 2) from internal registers set by bootloader
4664 */
4665 ret = of_get_ethdev_address(hw->pdev->dev.of_node, dev);
4666 if (ret) {
4667 u8 addr[ETH_ALEN];
4668
4669 memcpy_fromio(addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
4670 eth_hw_addr_set(dev, addr);
4671 }
4672
4673 /* if the address is invalid, use a random value */
4674 if (!is_valid_ether_addr(dev->dev_addr)) {
4675 struct sockaddr sa = { AF_UNSPEC };
4676
4677 dev_warn(&hw->pdev->dev, "Invalid MAC address, defaulting to random\n");
4678 eth_hw_addr_random(dev);
4679 memcpy(sa.sa_data, dev->dev_addr, ETH_ALEN);
4680 if (sky2_set_mac_address(dev, &sa))
4681 dev_warn(&hw->pdev->dev, "Failed to set MAC address.\n");
4682 }
4683
4684 return dev;
4685}
4686
4687static void sky2_show_addr(struct net_device *dev)
4688{
4689 const struct sky2_port *sky2 = netdev_priv(dev);
4690
4691 netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
4692}
4693
4694/* Handle software interrupt used during MSI test */
4695static irqreturn_t sky2_test_intr(int irq, void *dev_id)
4696{
4697 struct sky2_hw *hw = dev_id;
4698 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4699
4700 if (status == 0)
4701 return IRQ_NONE;
4702
4703 if (status & Y2_IS_IRQ_SW) {
4704 hw->flags |= SKY2_HW_USE_MSI;
4705 wake_up(&hw->msi_wait);
4706 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4707 }
4708 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4709
4710 return IRQ_HANDLED;
4711}
4712
4713/* Test interrupt path by forcing a software IRQ */
4714static int sky2_test_msi(struct sky2_hw *hw)
4715{
4716 struct pci_dev *pdev = hw->pdev;
4717 int err;
4718
4719 init_waitqueue_head(&hw->msi_wait);
4720
4721 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
4722 if (err) {
4723 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4724 return err;
4725 }
4726
4727 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4728
4729 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
4730 sky2_read8(hw, B0_CTST);
4731
4732 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
4733
4734 if (!(hw->flags & SKY2_HW_USE_MSI)) {
4735 /* MSI test failed, go back to INTx mode */
4736 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4737 "switching to INTx mode.\n");
4738
4739 err = -EOPNOTSUPP;
4740 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4741 }
4742
4743 sky2_write32(hw, B0_IMSK, 0);
4744 sky2_read32(hw, B0_IMSK);
4745
4746 free_irq(pdev->irq, hw);
4747
4748 return err;
4749}
4750
4751/* This driver supports yukon2 chipset only */
4752static const char *sky2_name(u8 chipid, char *buf, int sz)
4753{
4754 static const char *const name[] = {
4755 "XL", /* 0xb3 */
4756 "EC Ultra", /* 0xb4 */
4757 "Extreme", /* 0xb5 */
4758 "EC", /* 0xb6 */
4759 "FE", /* 0xb7 */
4760 "FE+", /* 0xb8 */
4761 "Supreme", /* 0xb9 */
4762 "UL 2", /* 0xba */
4763 "Unknown", /* 0xbb */
4764 "Optima", /* 0xbc */
4765 "OptimaEEE", /* 0xbd */
4766 "Optima 2", /* 0xbe */
4767 };
4768
4769 if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OP_2)
4770 snprintf(buf, sz, "%s", name[chipid - CHIP_ID_YUKON_XL]);
4771 else
4772 snprintf(buf, sz, "(chip %#x)", chipid);
4773 return buf;
4774}
4775
4776static const struct dmi_system_id msi_blacklist[] = {
4777 {
4778 .ident = "Dell Inspiron 1545",
4779 .matches = {
4780 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
4781 DMI_MATCH(DMI_PRODUCT_NAME, "Inspiron 1545"),
4782 },
4783 },
4784 {
4785 .ident = "Gateway P-79",
4786 .matches = {
4787 DMI_MATCH(DMI_SYS_VENDOR, "Gateway"),
4788 DMI_MATCH(DMI_PRODUCT_NAME, "P-79"),
4789 },
4790 },
4791 {
4792 .ident = "ASUS P5W DH Deluxe",
4793 .matches = {
4794 DMI_MATCH(DMI_SYS_VENDOR, "ASUSTEK COMPUTER INC"),
4795 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
4796 },
4797 },
4798 {
4799 .ident = "ASUS P6T",
4800 .matches = {
4801 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
4802 DMI_MATCH(DMI_BOARD_NAME, "P6T"),
4803 },
4804 },
4805 {
4806 .ident = "ASUS P6X",
4807 .matches = {
4808 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
4809 DMI_MATCH(DMI_BOARD_NAME, "P6X"),
4810 },
4811 },
4812 {}
4813};
4814
4815static int sky2_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
4816{
4817 struct net_device *dev, *dev1;
4818 struct sky2_hw *hw;
4819 int err, using_dac = 0, wol_default;
4820 u32 reg;
4821 char buf1[16];
4822
4823 err = pci_enable_device(pdev);
4824 if (err) {
4825 dev_err(&pdev->dev, "cannot enable PCI device\n");
4826 goto err_out;
4827 }
4828
4829 /* Get configuration information
4830 * Note: only regular PCI config access once to test for HW issues
4831 * other PCI access through shared memory for speed and to
4832 * avoid MMCONFIG problems.
4833 */
4834 err = pci_read_config_dword(pdev, PCI_DEV_REG2, ®);
4835 if (err) {
4836 dev_err(&pdev->dev, "PCI read config failed\n");
4837 goto err_out_disable;
4838 }
4839
4840 if (~reg == 0) {
4841 dev_err(&pdev->dev, "PCI configuration read error\n");
4842 err = -EIO;
4843 goto err_out_disable;
4844 }
4845
4846 err = pci_request_regions(pdev, DRV_NAME);
4847 if (err) {
4848 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
4849 goto err_out_disable;
4850 }
4851
4852 pci_set_master(pdev);
4853
4854 if (sizeof(dma_addr_t) > sizeof(u32) &&
4855 !dma_set_mask(&pdev->dev, DMA_BIT_MASK(64))) {
4856 using_dac = 1;
4857 err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
4858 if (err < 0) {
4859 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4860 "for consistent allocations\n");
4861 goto err_out_free_regions;
4862 }
4863 } else {
4864 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
4865 if (err) {
4866 dev_err(&pdev->dev, "no usable DMA configuration\n");
4867 goto err_out_free_regions;
4868 }
4869 }
4870
4871
4872#ifdef __BIG_ENDIAN
4873 /* The sk98lin vendor driver uses hardware byte swapping but
4874 * this driver uses software swapping.
4875 */
4876 reg &= ~PCI_REV_DESC;
4877 err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
4878 if (err) {
4879 dev_err(&pdev->dev, "PCI write config failed\n");
4880 goto err_out_free_regions;
4881 }
4882#endif
4883
4884 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
4885
4886 err = -ENOMEM;
4887
4888 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
4889 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
4890 if (!hw)
4891 goto err_out_free_regions;
4892
4893 hw->pdev = pdev;
4894 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
4895
4896 hw->regs = ioremap(pci_resource_start(pdev, 0), 0x4000);
4897 if (!hw->regs) {
4898 dev_err(&pdev->dev, "cannot map device registers\n");
4899 goto err_out_free_hw;
4900 }
4901
4902 err = sky2_init(hw);
4903 if (err)
4904 goto err_out_iounmap;
4905
4906 /* ring for status responses */
4907 hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
4908 hw->st_le = dma_alloc_coherent(&pdev->dev,
4909 hw->st_size * sizeof(struct sky2_status_le),
4910 &hw->st_dma, GFP_KERNEL);
4911 if (!hw->st_le) {
4912 err = -ENOMEM;
4913 goto err_out_reset;
4914 }
4915
4916 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4917 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
4918
4919 sky2_reset(hw);
4920
4921 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
4922 if (!dev) {
4923 err = -ENOMEM;
4924 goto err_out_free_pci;
4925 }
4926
4927 if (disable_msi == -1)
4928 disable_msi = !!dmi_check_system(msi_blacklist);
4929
4930 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4931 err = sky2_test_msi(hw);
4932 if (err) {
4933 pci_disable_msi(pdev);
4934 if (err != -EOPNOTSUPP)
4935 goto err_out_free_netdev;
4936 }
4937 }
4938
4939 netif_napi_add(dev, &hw->napi, sky2_poll);
4940
4941 err = register_netdev(dev);
4942 if (err) {
4943 dev_err(&pdev->dev, "cannot register net device\n");
4944 goto err_out_free_netdev;
4945 }
4946
4947 netif_carrier_off(dev);
4948
4949 sky2_show_addr(dev);
4950
4951 if (hw->ports > 1) {
4952 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
4953 if (!dev1) {
4954 err = -ENOMEM;
4955 goto err_out_unregister;
4956 }
4957
4958 err = register_netdev(dev1);
4959 if (err) {
4960 dev_err(&pdev->dev, "cannot register second net device\n");
4961 goto err_out_free_dev1;
4962 }
4963
4964 err = sky2_setup_irq(hw, hw->irq_name);
4965 if (err)
4966 goto err_out_unregister_dev1;
4967
4968 sky2_show_addr(dev1);
4969 }
4970
4971 timer_setup(&hw->watchdog_timer, sky2_watchdog, 0);
4972 INIT_WORK(&hw->restart_work, sky2_restart);
4973
4974 pci_set_drvdata(pdev, hw);
4975 pdev->d3hot_delay = 300;
4976
4977 return 0;
4978
4979err_out_unregister_dev1:
4980 unregister_netdev(dev1);
4981err_out_free_dev1:
4982 free_netdev(dev1);
4983err_out_unregister:
4984 unregister_netdev(dev);
4985err_out_free_netdev:
4986 if (hw->flags & SKY2_HW_USE_MSI)
4987 pci_disable_msi(pdev);
4988 free_netdev(dev);
4989err_out_free_pci:
4990 dma_free_coherent(&pdev->dev,
4991 hw->st_size * sizeof(struct sky2_status_le),
4992 hw->st_le, hw->st_dma);
4993err_out_reset:
4994 sky2_write8(hw, B0_CTST, CS_RST_SET);
4995err_out_iounmap:
4996 iounmap(hw->regs);
4997err_out_free_hw:
4998 kfree(hw);
4999err_out_free_regions:
5000 pci_release_regions(pdev);
5001err_out_disable:
5002 pci_disable_device(pdev);
5003err_out:
5004 return err;
5005}
5006
5007static void sky2_remove(struct pci_dev *pdev)
5008{
5009 struct sky2_hw *hw = pci_get_drvdata(pdev);
5010 int i;
5011
5012 if (!hw)
5013 return;
5014
5015 timer_shutdown_sync(&hw->watchdog_timer);
5016 cancel_work_sync(&hw->restart_work);
5017
5018 for (i = hw->ports-1; i >= 0; --i)
5019 unregister_netdev(hw->dev[i]);
5020
5021 sky2_write32(hw, B0_IMSK, 0);
5022 sky2_read32(hw, B0_IMSK);
5023
5024 sky2_power_aux(hw);
5025
5026 sky2_write8(hw, B0_CTST, CS_RST_SET);
5027 sky2_read8(hw, B0_CTST);
5028
5029 if (hw->ports > 1) {
5030 napi_disable(&hw->napi);
5031 free_irq(pdev->irq, hw);
5032 }
5033
5034 if (hw->flags & SKY2_HW_USE_MSI)
5035 pci_disable_msi(pdev);
5036 dma_free_coherent(&pdev->dev,
5037 hw->st_size * sizeof(struct sky2_status_le),
5038 hw->st_le, hw->st_dma);
5039 pci_release_regions(pdev);
5040 pci_disable_device(pdev);
5041
5042 for (i = hw->ports-1; i >= 0; --i)
5043 free_netdev(hw->dev[i]);
5044
5045 iounmap(hw->regs);
5046 kfree(hw);
5047}
5048
5049static int sky2_suspend(struct device *dev)
5050{
5051 struct sky2_hw *hw = dev_get_drvdata(dev);
5052 int i;
5053
5054 if (!hw)
5055 return 0;
5056
5057 del_timer_sync(&hw->watchdog_timer);
5058 cancel_work_sync(&hw->restart_work);
5059
5060 rtnl_lock();
5061
5062 sky2_all_down(hw);
5063 for (i = 0; i < hw->ports; i++) {
5064 struct net_device *dev = hw->dev[i];
5065 struct sky2_port *sky2 = netdev_priv(dev);
5066
5067 if (sky2->wol)
5068 sky2_wol_init(sky2);
5069 }
5070
5071 sky2_power_aux(hw);
5072 rtnl_unlock();
5073
5074 return 0;
5075}
5076
5077#ifdef CONFIG_PM_SLEEP
5078static int sky2_resume(struct device *dev)
5079{
5080 struct pci_dev *pdev = to_pci_dev(dev);
5081 struct sky2_hw *hw = pci_get_drvdata(pdev);
5082 int err;
5083
5084 if (!hw)
5085 return 0;
5086
5087 /* Re-enable all clocks */
5088 err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
5089 if (err) {
5090 dev_err(&pdev->dev, "PCI write config failed\n");
5091 goto out;
5092 }
5093
5094 rtnl_lock();
5095 sky2_reset(hw);
5096 sky2_all_up(hw);
5097 rtnl_unlock();
5098
5099 return 0;
5100out:
5101
5102 dev_err(&pdev->dev, "resume failed (%d)\n", err);
5103 pci_disable_device(pdev);
5104 return err;
5105}
5106
5107static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
5108#define SKY2_PM_OPS (&sky2_pm_ops)
5109
5110#else
5111
5112#define SKY2_PM_OPS NULL
5113#endif
5114
5115static void sky2_shutdown(struct pci_dev *pdev)
5116{
5117 struct sky2_hw *hw = pci_get_drvdata(pdev);
5118 int port;
5119
5120 for (port = 0; port < hw->ports; port++) {
5121 struct net_device *ndev = hw->dev[port];
5122
5123 rtnl_lock();
5124 if (netif_running(ndev)) {
5125 dev_close(ndev);
5126 netif_device_detach(ndev);
5127 }
5128 rtnl_unlock();
5129 }
5130 sky2_suspend(&pdev->dev);
5131 pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
5132 pci_set_power_state(pdev, PCI_D3hot);
5133}
5134
5135static struct pci_driver sky2_driver = {
5136 .name = DRV_NAME,
5137 .id_table = sky2_id_table,
5138 .probe = sky2_probe,
5139 .remove = sky2_remove,
5140 .shutdown = sky2_shutdown,
5141 .driver.pm = SKY2_PM_OPS,
5142};
5143
5144static int __init sky2_init_module(void)
5145{
5146 pr_info("driver version " DRV_VERSION "\n");
5147
5148 sky2_debug_init();
5149 return pci_register_driver(&sky2_driver);
5150}
5151
5152static void __exit sky2_cleanup_module(void)
5153{
5154 pci_unregister_driver(&sky2_driver);
5155 sky2_debug_cleanup();
5156}
5157
5158module_init(sky2_init_module);
5159module_exit(sky2_cleanup_module);
5160
5161MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
5162MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
5163MODULE_LICENSE("GPL");
5164MODULE_VERSION(DRV_VERSION);
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * New driver for Marvell Yukon 2 chipset.
4 * Based on earlier sk98lin, and skge driver.
5 *
6 * This driver intentionally does not support all the features
7 * of the original driver such as link fail-over and link management because
8 * those should be done at higher levels.
9 *
10 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
11 */
12
13#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
14
15#include <linux/crc32.h>
16#include <linux/kernel.h>
17#include <linux/module.h>
18#include <linux/netdevice.h>
19#include <linux/dma-mapping.h>
20#include <linux/etherdevice.h>
21#include <linux/ethtool.h>
22#include <linux/pci.h>
23#include <linux/interrupt.h>
24#include <linux/ip.h>
25#include <linux/slab.h>
26#include <net/ip.h>
27#include <linux/tcp.h>
28#include <linux/in.h>
29#include <linux/delay.h>
30#include <linux/workqueue.h>
31#include <linux/if_vlan.h>
32#include <linux/prefetch.h>
33#include <linux/debugfs.h>
34#include <linux/mii.h>
35#include <linux/of_device.h>
36#include <linux/of_net.h>
37#include <linux/dmi.h>
38
39#include <asm/irq.h>
40
41#include "sky2.h"
42
43#define DRV_NAME "sky2"
44#define DRV_VERSION "1.30"
45
46/*
47 * The Yukon II chipset takes 64 bit command blocks (called list elements)
48 * that are organized into three (receive, transmit, status) different rings
49 * similar to Tigon3.
50 */
51
52#define RX_LE_SIZE 1024
53#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
54#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
55#define RX_DEF_PENDING RX_MAX_PENDING
56
57/* This is the worst case number of transmit list elements for a single skb:
58 * VLAN:GSO + CKSUM + Data + skb_frags * DMA
59 */
60#define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
61#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
62#define TX_MAX_PENDING 1024
63#define TX_DEF_PENDING 63
64
65#define TX_WATCHDOG (5 * HZ)
66#define NAPI_WEIGHT 64
67#define PHY_RETRIES 1000
68
69#define SKY2_EEPROM_MAGIC 0x9955aabb
70
71#define RING_NEXT(x, s) (((x)+1) & ((s)-1))
72
73static const u32 default_msg =
74 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
75 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
76 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
77
78static int debug = -1; /* defaults above */
79module_param(debug, int, 0);
80MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
81
82static int copybreak __read_mostly = 128;
83module_param(copybreak, int, 0);
84MODULE_PARM_DESC(copybreak, "Receive copy threshold");
85
86static int disable_msi = -1;
87module_param(disable_msi, int, 0);
88MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
89
90static int legacy_pme = 0;
91module_param(legacy_pme, int, 0);
92MODULE_PARM_DESC(legacy_pme, "Legacy power management");
93
94static const struct pci_device_id sky2_id_table[] = {
95 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
96 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
97 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
98 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
99 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
100 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
101 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
102 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
103 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
104 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
105 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
106 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4382) }, /* 88E8079 */
137 { 0 }
138};
139
140MODULE_DEVICE_TABLE(pci, sky2_id_table);
141
142/* Avoid conditionals by using array */
143static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
144static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
145static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
146
147static void sky2_set_multicast(struct net_device *dev);
148static irqreturn_t sky2_intr(int irq, void *dev_id);
149
150/* Access to PHY via serial interconnect */
151static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
152{
153 int i;
154
155 gma_write16(hw, port, GM_SMI_DATA, val);
156 gma_write16(hw, port, GM_SMI_CTRL,
157 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
158
159 for (i = 0; i < PHY_RETRIES; i++) {
160 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
161 if (ctrl == 0xffff)
162 goto io_error;
163
164 if (!(ctrl & GM_SMI_CT_BUSY))
165 return 0;
166
167 udelay(10);
168 }
169
170 dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
171 return -ETIMEDOUT;
172
173io_error:
174 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
175 return -EIO;
176}
177
178static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
179{
180 int i;
181
182 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
183 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
184
185 for (i = 0; i < PHY_RETRIES; i++) {
186 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
187 if (ctrl == 0xffff)
188 goto io_error;
189
190 if (ctrl & GM_SMI_CT_RD_VAL) {
191 *val = gma_read16(hw, port, GM_SMI_DATA);
192 return 0;
193 }
194
195 udelay(10);
196 }
197
198 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
199 return -ETIMEDOUT;
200io_error:
201 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
202 return -EIO;
203}
204
205static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
206{
207 u16 v = 0;
208 __gm_phy_read(hw, port, reg, &v);
209 return v;
210}
211
212
213static void sky2_power_on(struct sky2_hw *hw)
214{
215 /* switch power to VCC (WA for VAUX problem) */
216 sky2_write8(hw, B0_POWER_CTRL,
217 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
218
219 /* disable Core Clock Division, */
220 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
221
222 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
223 /* enable bits are inverted */
224 sky2_write8(hw, B2_Y2_CLK_GATE,
225 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
226 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
227 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
228 else
229 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
230
231 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
232 u32 reg;
233
234 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
235
236 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
237 /* set all bits to 0 except bits 15..12 and 8 */
238 reg &= P_ASPM_CONTROL_MSK;
239 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
240
241 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
242 /* set all bits to 0 except bits 28 & 27 */
243 reg &= P_CTL_TIM_VMAIN_AV_MSK;
244 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
245
246 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
247
248 sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
249
250 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
251 reg = sky2_read32(hw, B2_GP_IO);
252 reg |= GLB_GPIO_STAT_RACE_DIS;
253 sky2_write32(hw, B2_GP_IO, reg);
254
255 sky2_read32(hw, B2_GP_IO);
256 }
257
258 /* Turn on "driver loaded" LED */
259 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
260}
261
262static void sky2_power_aux(struct sky2_hw *hw)
263{
264 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
265 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
266 else
267 /* enable bits are inverted */
268 sky2_write8(hw, B2_Y2_CLK_GATE,
269 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
270 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
271 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
272
273 /* switch power to VAUX if supported and PME from D3cold */
274 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
275 pci_pme_capable(hw->pdev, PCI_D3cold))
276 sky2_write8(hw, B0_POWER_CTRL,
277 (PC_VAUX_ENA | PC_VCC_ENA |
278 PC_VAUX_ON | PC_VCC_OFF));
279
280 /* turn off "driver loaded LED" */
281 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
282}
283
284static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
285{
286 u16 reg;
287
288 /* disable all GMAC IRQ's */
289 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
290
291 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
292 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
293 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
294 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
295
296 reg = gma_read16(hw, port, GM_RX_CTRL);
297 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
298 gma_write16(hw, port, GM_RX_CTRL, reg);
299}
300
301/* flow control to advertise bits */
302static const u16 copper_fc_adv[] = {
303 [FC_NONE] = 0,
304 [FC_TX] = PHY_M_AN_ASP,
305 [FC_RX] = PHY_M_AN_PC,
306 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
307};
308
309/* flow control to advertise bits when using 1000BaseX */
310static const u16 fiber_fc_adv[] = {
311 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
312 [FC_TX] = PHY_M_P_ASYM_MD_X,
313 [FC_RX] = PHY_M_P_SYM_MD_X,
314 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
315};
316
317/* flow control to GMA disable bits */
318static const u16 gm_fc_disable[] = {
319 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
320 [FC_TX] = GM_GPCR_FC_RX_DIS,
321 [FC_RX] = GM_GPCR_FC_TX_DIS,
322 [FC_BOTH] = 0,
323};
324
325
326static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
327{
328 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
329 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
330
331 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
332 !(hw->flags & SKY2_HW_NEWER_PHY)) {
333 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
334
335 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
336 PHY_M_EC_MAC_S_MSK);
337 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
338
339 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
340 if (hw->chip_id == CHIP_ID_YUKON_EC)
341 /* set downshift counter to 3x and enable downshift */
342 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
343 else
344 /* set master & slave downshift counter to 1x */
345 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
346
347 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
348 }
349
350 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
351 if (sky2_is_copper(hw)) {
352 if (!(hw->flags & SKY2_HW_GIGABIT)) {
353 /* enable automatic crossover */
354 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
355
356 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
357 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
358 u16 spec;
359
360 /* Enable Class A driver for FE+ A0 */
361 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
362 spec |= PHY_M_FESC_SEL_CL_A;
363 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
364 }
365 } else {
366 /* disable energy detect */
367 ctrl &= ~PHY_M_PC_EN_DET_MSK;
368
369 /* enable automatic crossover */
370 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
371
372 /* downshift on PHY 88E1112 and 88E1149 is changed */
373 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
374 (hw->flags & SKY2_HW_NEWER_PHY)) {
375 /* set downshift counter to 3x and enable downshift */
376 ctrl &= ~PHY_M_PC_DSC_MSK;
377 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
378 }
379 }
380 } else {
381 /* workaround for deviation #4.88 (CRC errors) */
382 /* disable Automatic Crossover */
383
384 ctrl &= ~PHY_M_PC_MDIX_MSK;
385 }
386
387 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
388
389 /* special setup for PHY 88E1112 Fiber */
390 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
391 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
392
393 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
394 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
395 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
396 ctrl &= ~PHY_M_MAC_MD_MSK;
397 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
398 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
399
400 if (hw->pmd_type == 'P') {
401 /* select page 1 to access Fiber registers */
402 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
403
404 /* for SFP-module set SIGDET polarity to low */
405 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
406 ctrl |= PHY_M_FIB_SIGD_POL;
407 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
408 }
409
410 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
411 }
412
413 ctrl = PHY_CT_RESET;
414 ct1000 = 0;
415 adv = PHY_AN_CSMA;
416 reg = 0;
417
418 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
419 if (sky2_is_copper(hw)) {
420 if (sky2->advertising & ADVERTISED_1000baseT_Full)
421 ct1000 |= PHY_M_1000C_AFD;
422 if (sky2->advertising & ADVERTISED_1000baseT_Half)
423 ct1000 |= PHY_M_1000C_AHD;
424 if (sky2->advertising & ADVERTISED_100baseT_Full)
425 adv |= PHY_M_AN_100_FD;
426 if (sky2->advertising & ADVERTISED_100baseT_Half)
427 adv |= PHY_M_AN_100_HD;
428 if (sky2->advertising & ADVERTISED_10baseT_Full)
429 adv |= PHY_M_AN_10_FD;
430 if (sky2->advertising & ADVERTISED_10baseT_Half)
431 adv |= PHY_M_AN_10_HD;
432
433 } else { /* special defines for FIBER (88E1040S only) */
434 if (sky2->advertising & ADVERTISED_1000baseT_Full)
435 adv |= PHY_M_AN_1000X_AFD;
436 if (sky2->advertising & ADVERTISED_1000baseT_Half)
437 adv |= PHY_M_AN_1000X_AHD;
438 }
439
440 /* Restart Auto-negotiation */
441 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
442 } else {
443 /* forced speed/duplex settings */
444 ct1000 = PHY_M_1000C_MSE;
445
446 /* Disable auto update for duplex flow control and duplex */
447 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
448
449 switch (sky2->speed) {
450 case SPEED_1000:
451 ctrl |= PHY_CT_SP1000;
452 reg |= GM_GPCR_SPEED_1000;
453 break;
454 case SPEED_100:
455 ctrl |= PHY_CT_SP100;
456 reg |= GM_GPCR_SPEED_100;
457 break;
458 }
459
460 if (sky2->duplex == DUPLEX_FULL) {
461 reg |= GM_GPCR_DUP_FULL;
462 ctrl |= PHY_CT_DUP_MD;
463 } else if (sky2->speed < SPEED_1000)
464 sky2->flow_mode = FC_NONE;
465 }
466
467 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
468 if (sky2_is_copper(hw))
469 adv |= copper_fc_adv[sky2->flow_mode];
470 else
471 adv |= fiber_fc_adv[sky2->flow_mode];
472 } else {
473 reg |= GM_GPCR_AU_FCT_DIS;
474 reg |= gm_fc_disable[sky2->flow_mode];
475
476 /* Forward pause packets to GMAC? */
477 if (sky2->flow_mode & FC_RX)
478 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
479 else
480 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
481 }
482
483 gma_write16(hw, port, GM_GP_CTRL, reg);
484
485 if (hw->flags & SKY2_HW_GIGABIT)
486 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
487
488 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
489 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
490
491 /* Setup Phy LED's */
492 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
493 ledover = 0;
494
495 switch (hw->chip_id) {
496 case CHIP_ID_YUKON_FE:
497 /* on 88E3082 these bits are at 11..9 (shifted left) */
498 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
499
500 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
501
502 /* delete ACT LED control bits */
503 ctrl &= ~PHY_M_FELP_LED1_MSK;
504 /* change ACT LED control to blink mode */
505 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
506 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
507 break;
508
509 case CHIP_ID_YUKON_FE_P:
510 /* Enable Link Partner Next Page */
511 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
512 ctrl |= PHY_M_PC_ENA_LIP_NP;
513
514 /* disable Energy Detect and enable scrambler */
515 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
516 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
517
518 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
519 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
520 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
521 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
522
523 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
524 break;
525
526 case CHIP_ID_YUKON_XL:
527 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
528
529 /* select page 3 to access LED control register */
530 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
531
532 /* set LED Function Control register */
533 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
534 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
535 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
536 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
537 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
538
539 /* set Polarity Control register */
540 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
541 (PHY_M_POLC_LS1_P_MIX(4) |
542 PHY_M_POLC_IS0_P_MIX(4) |
543 PHY_M_POLC_LOS_CTRL(2) |
544 PHY_M_POLC_INIT_CTRL(2) |
545 PHY_M_POLC_STA1_CTRL(2) |
546 PHY_M_POLC_STA0_CTRL(2)));
547
548 /* restore page register */
549 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
550 break;
551
552 case CHIP_ID_YUKON_EC_U:
553 case CHIP_ID_YUKON_EX:
554 case CHIP_ID_YUKON_SUPR:
555 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
556
557 /* select page 3 to access LED control register */
558 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
559
560 /* set LED Function Control register */
561 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
562 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
563 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
564 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
565 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
566
567 /* set Blink Rate in LED Timer Control Register */
568 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
569 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
570 /* restore page register */
571 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
572 break;
573
574 default:
575 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
576 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
577
578 /* turn off the Rx LED (LED_RX) */
579 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
580 }
581
582 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
583 /* apply fixes in PHY AFE */
584 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
585
586 /* increase differential signal amplitude in 10BASE-T */
587 gm_phy_write(hw, port, 0x18, 0xaa99);
588 gm_phy_write(hw, port, 0x17, 0x2011);
589
590 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
591 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
592 gm_phy_write(hw, port, 0x18, 0xa204);
593 gm_phy_write(hw, port, 0x17, 0x2002);
594 }
595
596 /* set page register to 0 */
597 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
598 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
599 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
600 /* apply workaround for integrated resistors calibration */
601 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
602 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
603 } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
604 /* apply fixes in PHY AFE */
605 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
606
607 /* apply RDAC termination workaround */
608 gm_phy_write(hw, port, 24, 0x2800);
609 gm_phy_write(hw, port, 23, 0x2001);
610
611 /* set page register back to 0 */
612 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
613 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
614 hw->chip_id < CHIP_ID_YUKON_SUPR) {
615 /* no effect on Yukon-XL */
616 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
617
618 if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
619 sky2->speed == SPEED_100) {
620 /* turn on 100 Mbps LED (LED_LINK100) */
621 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
622 }
623
624 if (ledover)
625 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
626
627 } else if (hw->chip_id == CHIP_ID_YUKON_PRM &&
628 (sky2_read8(hw, B2_MAC_CFG) & 0xf) == 0x7) {
629 int i;
630 /* This a phy register setup workaround copied from vendor driver. */
631 static const struct {
632 u16 reg, val;
633 } eee_afe[] = {
634 { 0x156, 0x58ce },
635 { 0x153, 0x99eb },
636 { 0x141, 0x8064 },
637 /* { 0x155, 0x130b },*/
638 { 0x000, 0x0000 },
639 { 0x151, 0x8433 },
640 { 0x14b, 0x8c44 },
641 { 0x14c, 0x0f90 },
642 { 0x14f, 0x39aa },
643 /* { 0x154, 0x2f39 },*/
644 { 0x14d, 0xba33 },
645 { 0x144, 0x0048 },
646 { 0x152, 0x2010 },
647 /* { 0x158, 0x1223 },*/
648 { 0x140, 0x4444 },
649 { 0x154, 0x2f3b },
650 { 0x158, 0xb203 },
651 { 0x157, 0x2029 },
652 };
653
654 /* Start Workaround for OptimaEEE Rev.Z0 */
655 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fb);
656
657 gm_phy_write(hw, port, 1, 0x4099);
658 gm_phy_write(hw, port, 3, 0x1120);
659 gm_phy_write(hw, port, 11, 0x113c);
660 gm_phy_write(hw, port, 14, 0x8100);
661 gm_phy_write(hw, port, 15, 0x112a);
662 gm_phy_write(hw, port, 17, 0x1008);
663
664 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fc);
665 gm_phy_write(hw, port, 1, 0x20b0);
666
667 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
668
669 for (i = 0; i < ARRAY_SIZE(eee_afe); i++) {
670 /* apply AFE settings */
671 gm_phy_write(hw, port, 17, eee_afe[i].val);
672 gm_phy_write(hw, port, 16, eee_afe[i].reg | 1u<<13);
673 }
674
675 /* End Workaround for OptimaEEE */
676 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
677
678 /* Enable 10Base-Te (EEE) */
679 if (hw->chip_id >= CHIP_ID_YUKON_PRM) {
680 reg = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
681 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL,
682 reg | PHY_M_10B_TE_ENABLE);
683 }
684 }
685
686 /* Enable phy interrupt on auto-negotiation complete (or link up) */
687 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
688 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
689 else
690 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
691}
692
693static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
694static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
695
696static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
697{
698 u32 reg1;
699
700 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
701 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
702 reg1 &= ~phy_power[port];
703
704 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
705 reg1 |= coma_mode[port];
706
707 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
708 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
709 sky2_pci_read32(hw, PCI_DEV_REG1);
710
711 if (hw->chip_id == CHIP_ID_YUKON_FE)
712 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
713 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
714 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
715}
716
717static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
718{
719 u32 reg1;
720 u16 ctrl;
721
722 /* release GPHY Control reset */
723 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
724
725 /* release GMAC reset */
726 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
727
728 if (hw->flags & SKY2_HW_NEWER_PHY) {
729 /* select page 2 to access MAC control register */
730 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
731
732 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
733 /* allow GMII Power Down */
734 ctrl &= ~PHY_M_MAC_GMIF_PUP;
735 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
736
737 /* set page register back to 0 */
738 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
739 }
740
741 /* setup General Purpose Control Register */
742 gma_write16(hw, port, GM_GP_CTRL,
743 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
744 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
745 GM_GPCR_AU_SPD_DIS);
746
747 if (hw->chip_id != CHIP_ID_YUKON_EC) {
748 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
749 /* select page 2 to access MAC control register */
750 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
751
752 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
753 /* enable Power Down */
754 ctrl |= PHY_M_PC_POW_D_ENA;
755 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
756
757 /* set page register back to 0 */
758 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
759 }
760
761 /* set IEEE compatible Power Down Mode (dev. #4.99) */
762 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
763 }
764
765 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
766 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
767 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
768 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
769 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
770}
771
772/* configure IPG according to used link speed */
773static void sky2_set_ipg(struct sky2_port *sky2)
774{
775 u16 reg;
776
777 reg = gma_read16(sky2->hw, sky2->port, GM_SERIAL_MODE);
778 reg &= ~GM_SMOD_IPG_MSK;
779 if (sky2->speed > SPEED_100)
780 reg |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
781 else
782 reg |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
783 gma_write16(sky2->hw, sky2->port, GM_SERIAL_MODE, reg);
784}
785
786/* Enable Rx/Tx */
787static void sky2_enable_rx_tx(struct sky2_port *sky2)
788{
789 struct sky2_hw *hw = sky2->hw;
790 unsigned port = sky2->port;
791 u16 reg;
792
793 reg = gma_read16(hw, port, GM_GP_CTRL);
794 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
795 gma_write16(hw, port, GM_GP_CTRL, reg);
796}
797
798/* Force a renegotiation */
799static void sky2_phy_reinit(struct sky2_port *sky2)
800{
801 spin_lock_bh(&sky2->phy_lock);
802 sky2_phy_init(sky2->hw, sky2->port);
803 sky2_enable_rx_tx(sky2);
804 spin_unlock_bh(&sky2->phy_lock);
805}
806
807/* Put device in state to listen for Wake On Lan */
808static void sky2_wol_init(struct sky2_port *sky2)
809{
810 struct sky2_hw *hw = sky2->hw;
811 unsigned port = sky2->port;
812 enum flow_control save_mode;
813 u16 ctrl;
814
815 /* Bring hardware out of reset */
816 sky2_write16(hw, B0_CTST, CS_RST_CLR);
817 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
818
819 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
820 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
821
822 /* Force to 10/100
823 * sky2_reset will re-enable on resume
824 */
825 save_mode = sky2->flow_mode;
826 ctrl = sky2->advertising;
827
828 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
829 sky2->flow_mode = FC_NONE;
830
831 spin_lock_bh(&sky2->phy_lock);
832 sky2_phy_power_up(hw, port);
833 sky2_phy_init(hw, port);
834 spin_unlock_bh(&sky2->phy_lock);
835
836 sky2->flow_mode = save_mode;
837 sky2->advertising = ctrl;
838
839 /* Set GMAC to no flow control and auto update for speed/duplex */
840 gma_write16(hw, port, GM_GP_CTRL,
841 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
842 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
843
844 /* Set WOL address */
845 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
846 sky2->netdev->dev_addr, ETH_ALEN);
847
848 /* Turn on appropriate WOL control bits */
849 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
850 ctrl = 0;
851 if (sky2->wol & WAKE_PHY)
852 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
853 else
854 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
855
856 if (sky2->wol & WAKE_MAGIC)
857 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
858 else
859 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
860
861 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
862 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
863
864 /* Disable PiG firmware */
865 sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
866
867 /* Needed by some broken BIOSes, use PCI rather than PCI-e for WOL */
868 if (legacy_pme) {
869 u32 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
870 reg1 |= PCI_Y2_PME_LEGACY;
871 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
872 }
873
874 /* block receiver */
875 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
876 sky2_read32(hw, B0_CTST);
877}
878
879static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
880{
881 struct net_device *dev = hw->dev[port];
882
883 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
884 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
885 hw->chip_id >= CHIP_ID_YUKON_FE_P) {
886 /* Yukon-Extreme B0 and further Extreme devices */
887 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
888 } else if (dev->mtu > ETH_DATA_LEN) {
889 /* set Tx GMAC FIFO Almost Empty Threshold */
890 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
891 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
892
893 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
894 } else
895 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
896}
897
898static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
899{
900 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
901 u16 reg;
902 u32 rx_reg;
903 int i;
904 const u8 *addr = hw->dev[port]->dev_addr;
905
906 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
907 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
908
909 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
910
911 if (hw->chip_id == CHIP_ID_YUKON_XL &&
912 hw->chip_rev == CHIP_REV_YU_XL_A0 &&
913 port == 1) {
914 /* WA DEV_472 -- looks like crossed wires on port 2 */
915 /* clear GMAC 1 Control reset */
916 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
917 do {
918 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
919 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
920 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
921 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
922 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
923 }
924
925 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
926
927 /* Enable Transmit FIFO Underrun */
928 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
929
930 spin_lock_bh(&sky2->phy_lock);
931 sky2_phy_power_up(hw, port);
932 sky2_phy_init(hw, port);
933 spin_unlock_bh(&sky2->phy_lock);
934
935 /* MIB clear */
936 reg = gma_read16(hw, port, GM_PHY_ADDR);
937 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
938
939 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
940 gma_read16(hw, port, i);
941 gma_write16(hw, port, GM_PHY_ADDR, reg);
942
943 /* transmit control */
944 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
945
946 /* receive control reg: unicast + multicast + no FCS */
947 gma_write16(hw, port, GM_RX_CTRL,
948 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
949
950 /* transmit flow control */
951 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
952
953 /* transmit parameter */
954 gma_write16(hw, port, GM_TX_PARAM,
955 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
956 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
957 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
958 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
959
960 /* serial mode register */
961 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
962 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF_1000);
963
964 if (hw->dev[port]->mtu > ETH_DATA_LEN)
965 reg |= GM_SMOD_JUMBO_ENA;
966
967 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
968 hw->chip_rev == CHIP_REV_YU_EC_U_B1)
969 reg |= GM_NEW_FLOW_CTRL;
970
971 gma_write16(hw, port, GM_SERIAL_MODE, reg);
972
973 /* virtual address for data */
974 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
975
976 /* physical address: used for pause frames */
977 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
978
979 /* ignore counter overflows */
980 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
981 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
982 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
983
984 /* Configure Rx MAC FIFO */
985 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
986 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
987 if (hw->chip_id == CHIP_ID_YUKON_EX ||
988 hw->chip_id == CHIP_ID_YUKON_FE_P)
989 rx_reg |= GMF_RX_OVER_ON;
990
991 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
992
993 if (hw->chip_id == CHIP_ID_YUKON_XL) {
994 /* Hardware errata - clear flush mask */
995 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
996 } else {
997 /* Flush Rx MAC FIFO on any flow control or error */
998 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
999 }
1000
1001 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
1002 reg = RX_GMF_FL_THR_DEF + 1;
1003 /* Another magic mystery workaround from sk98lin */
1004 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1005 hw->chip_rev == CHIP_REV_YU_FE2_A0)
1006 reg = 0x178;
1007 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
1008
1009 /* Configure Tx MAC FIFO */
1010 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
1011 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
1012
1013 /* On chips without ram buffer, pause is controlled by MAC level */
1014 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
1015 /* Pause threshold is scaled by 8 in bytes */
1016 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1017 hw->chip_rev == CHIP_REV_YU_FE2_A0)
1018 reg = 1568 / 8;
1019 else
1020 reg = 1024 / 8;
1021 sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
1022 sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
1023
1024 sky2_set_tx_stfwd(hw, port);
1025 }
1026
1027 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1028 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
1029 /* disable dynamic watermark */
1030 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
1031 reg &= ~TX_DYN_WM_ENA;
1032 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
1033 }
1034}
1035
1036/* Assign Ram Buffer allocation to queue */
1037static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
1038{
1039 u32 end;
1040
1041 /* convert from K bytes to qwords used for hw register */
1042 start *= 1024/8;
1043 space *= 1024/8;
1044 end = start + space - 1;
1045
1046 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
1047 sky2_write32(hw, RB_ADDR(q, RB_START), start);
1048 sky2_write32(hw, RB_ADDR(q, RB_END), end);
1049 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
1050 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
1051
1052 if (q == Q_R1 || q == Q_R2) {
1053 u32 tp = space - space/4;
1054
1055 /* On receive queue's set the thresholds
1056 * give receiver priority when > 3/4 full
1057 * send pause when down to 2K
1058 */
1059 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
1060 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
1061
1062 tp = space - 8192/8;
1063 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
1064 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
1065 } else {
1066 /* Enable store & forward on Tx queue's because
1067 * Tx FIFO is only 1K on Yukon
1068 */
1069 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
1070 }
1071
1072 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
1073 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
1074}
1075
1076/* Setup Bus Memory Interface */
1077static void sky2_qset(struct sky2_hw *hw, u16 q)
1078{
1079 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
1080 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
1081 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
1082 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
1083}
1084
1085/* Setup prefetch unit registers. This is the interface between
1086 * hardware and driver list elements
1087 */
1088static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
1089 dma_addr_t addr, u32 last)
1090{
1091 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1092 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
1093 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1094 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
1095 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1096 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
1097
1098 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
1099}
1100
1101static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
1102{
1103 struct sky2_tx_le *le = sky2->tx_le + *slot;
1104
1105 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
1106 le->ctrl = 0;
1107 return le;
1108}
1109
1110static void tx_init(struct sky2_port *sky2)
1111{
1112 struct sky2_tx_le *le;
1113
1114 sky2->tx_prod = sky2->tx_cons = 0;
1115 sky2->tx_tcpsum = 0;
1116 sky2->tx_last_mss = 0;
1117 netdev_reset_queue(sky2->netdev);
1118
1119 le = get_tx_le(sky2, &sky2->tx_prod);
1120 le->addr = 0;
1121 le->opcode = OP_ADDR64 | HW_OWNER;
1122 sky2->tx_last_upper = 0;
1123}
1124
1125/* Update chip's next pointer */
1126static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
1127{
1128 /* Make sure write' to descriptors are complete before we tell hardware */
1129 wmb();
1130 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1131}
1132
1133
1134static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1135{
1136 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
1137 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
1138 le->ctrl = 0;
1139 return le;
1140}
1141
1142static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
1143{
1144 unsigned size;
1145
1146 /* Space needed for frame data + headers rounded up */
1147 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1148
1149 /* Stopping point for hardware truncation */
1150 return (size - 8) / sizeof(u32);
1151}
1152
1153static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
1154{
1155 struct rx_ring_info *re;
1156 unsigned size;
1157
1158 /* Space needed for frame data + headers rounded up */
1159 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1160
1161 sky2->rx_nfrags = size >> PAGE_SHIFT;
1162 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1163
1164 /* Compute residue after pages */
1165 size -= sky2->rx_nfrags << PAGE_SHIFT;
1166
1167 /* Optimize to handle small packets and headers */
1168 if (size < copybreak)
1169 size = copybreak;
1170 if (size < ETH_HLEN)
1171 size = ETH_HLEN;
1172
1173 return size;
1174}
1175
1176/* Build description to hardware for one receive segment */
1177static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1178 dma_addr_t map, unsigned len)
1179{
1180 struct sky2_rx_le *le;
1181
1182 if (sizeof(dma_addr_t) > sizeof(u32)) {
1183 le = sky2_next_rx(sky2);
1184 le->addr = cpu_to_le32(upper_32_bits(map));
1185 le->opcode = OP_ADDR64 | HW_OWNER;
1186 }
1187
1188 le = sky2_next_rx(sky2);
1189 le->addr = cpu_to_le32(lower_32_bits(map));
1190 le->length = cpu_to_le16(len);
1191 le->opcode = op | HW_OWNER;
1192}
1193
1194/* Build description to hardware for one possibly fragmented skb */
1195static void sky2_rx_submit(struct sky2_port *sky2,
1196 const struct rx_ring_info *re)
1197{
1198 int i;
1199
1200 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1201
1202 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1203 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1204}
1205
1206
1207static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
1208 unsigned size)
1209{
1210 struct sk_buff *skb = re->skb;
1211 int i;
1212
1213 re->data_addr = dma_map_single(&pdev->dev, skb->data, size,
1214 DMA_FROM_DEVICE);
1215 if (dma_mapping_error(&pdev->dev, re->data_addr))
1216 goto mapping_error;
1217
1218 dma_unmap_len_set(re, data_size, size);
1219
1220 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1221 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1222
1223 re->frag_addr[i] = skb_frag_dma_map(&pdev->dev, frag, 0,
1224 skb_frag_size(frag),
1225 DMA_FROM_DEVICE);
1226
1227 if (dma_mapping_error(&pdev->dev, re->frag_addr[i]))
1228 goto map_page_error;
1229 }
1230 return 0;
1231
1232map_page_error:
1233 while (--i >= 0) {
1234 dma_unmap_page(&pdev->dev, re->frag_addr[i],
1235 skb_frag_size(&skb_shinfo(skb)->frags[i]),
1236 DMA_FROM_DEVICE);
1237 }
1238
1239 dma_unmap_single(&pdev->dev, re->data_addr,
1240 dma_unmap_len(re, data_size), DMA_FROM_DEVICE);
1241
1242mapping_error:
1243 if (net_ratelimit())
1244 dev_warn(&pdev->dev, "%s: rx mapping error\n",
1245 skb->dev->name);
1246 return -EIO;
1247}
1248
1249static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1250{
1251 struct sk_buff *skb = re->skb;
1252 int i;
1253
1254 dma_unmap_single(&pdev->dev, re->data_addr,
1255 dma_unmap_len(re, data_size), DMA_FROM_DEVICE);
1256
1257 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1258 dma_unmap_page(&pdev->dev, re->frag_addr[i],
1259 skb_frag_size(&skb_shinfo(skb)->frags[i]),
1260 DMA_FROM_DEVICE);
1261}
1262
1263/* Tell chip where to start receive checksum.
1264 * Actually has two checksums, but set both same to avoid possible byte
1265 * order problems.
1266 */
1267static void rx_set_checksum(struct sky2_port *sky2)
1268{
1269 struct sky2_rx_le *le = sky2_next_rx(sky2);
1270
1271 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1272 le->ctrl = 0;
1273 le->opcode = OP_TCPSTART | HW_OWNER;
1274
1275 sky2_write32(sky2->hw,
1276 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1277 (sky2->netdev->features & NETIF_F_RXCSUM)
1278 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
1279}
1280
1281/* Enable/disable receive hash calculation (RSS) */
1282static void rx_set_rss(struct net_device *dev, netdev_features_t features)
1283{
1284 struct sky2_port *sky2 = netdev_priv(dev);
1285 struct sky2_hw *hw = sky2->hw;
1286 int i, nkeys = 4;
1287
1288 /* Supports IPv6 and other modes */
1289 if (hw->flags & SKY2_HW_NEW_LE) {
1290 nkeys = 10;
1291 sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
1292 }
1293
1294 /* Program RSS initial values */
1295 if (features & NETIF_F_RXHASH) {
1296 u32 rss_key[10];
1297
1298 netdev_rss_key_fill(rss_key, sizeof(rss_key));
1299 for (i = 0; i < nkeys; i++)
1300 sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
1301 rss_key[i]);
1302
1303 /* Need to turn on (undocumented) flag to make hashing work */
1304 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
1305 RX_STFW_ENA);
1306
1307 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1308 BMU_ENA_RX_RSS_HASH);
1309 } else
1310 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1311 BMU_DIS_RX_RSS_HASH);
1312}
1313
1314/*
1315 * The RX Stop command will not work for Yukon-2 if the BMU does not
1316 * reach the end of packet and since we can't make sure that we have
1317 * incoming data, we must reset the BMU while it is not doing a DMA
1318 * transfer. Since it is possible that the RX path is still active,
1319 * the RX RAM buffer will be stopped first, so any possible incoming
1320 * data will not trigger a DMA. After the RAM buffer is stopped, the
1321 * BMU is polled until any DMA in progress is ended and only then it
1322 * will be reset.
1323 */
1324static void sky2_rx_stop(struct sky2_port *sky2)
1325{
1326 struct sky2_hw *hw = sky2->hw;
1327 unsigned rxq = rxqaddr[sky2->port];
1328 int i;
1329
1330 /* disable the RAM Buffer receive queue */
1331 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1332
1333 for (i = 0; i < 0xffff; i++)
1334 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1335 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1336 goto stopped;
1337
1338 netdev_warn(sky2->netdev, "receiver stop failed\n");
1339stopped:
1340 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1341
1342 /* reset the Rx prefetch unit */
1343 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1344}
1345
1346/* Clean out receive buffer area, assumes receiver hardware stopped */
1347static void sky2_rx_clean(struct sky2_port *sky2)
1348{
1349 unsigned i;
1350
1351 if (sky2->rx_le)
1352 memset(sky2->rx_le, 0, RX_LE_BYTES);
1353
1354 for (i = 0; i < sky2->rx_pending; i++) {
1355 struct rx_ring_info *re = sky2->rx_ring + i;
1356
1357 if (re->skb) {
1358 sky2_rx_unmap_skb(sky2->hw->pdev, re);
1359 kfree_skb(re->skb);
1360 re->skb = NULL;
1361 }
1362 }
1363}
1364
1365/* Basic MII support */
1366static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1367{
1368 struct mii_ioctl_data *data = if_mii(ifr);
1369 struct sky2_port *sky2 = netdev_priv(dev);
1370 struct sky2_hw *hw = sky2->hw;
1371 int err = -EOPNOTSUPP;
1372
1373 if (!netif_running(dev))
1374 return -ENODEV; /* Phy still in reset */
1375
1376 switch (cmd) {
1377 case SIOCGMIIPHY:
1378 data->phy_id = PHY_ADDR_MARV;
1379
1380 fallthrough;
1381 case SIOCGMIIREG: {
1382 u16 val = 0;
1383
1384 spin_lock_bh(&sky2->phy_lock);
1385 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
1386 spin_unlock_bh(&sky2->phy_lock);
1387
1388 data->val_out = val;
1389 break;
1390 }
1391
1392 case SIOCSMIIREG:
1393 spin_lock_bh(&sky2->phy_lock);
1394 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1395 data->val_in);
1396 spin_unlock_bh(&sky2->phy_lock);
1397 break;
1398 }
1399 return err;
1400}
1401
1402#define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
1403
1404static void sky2_vlan_mode(struct net_device *dev, netdev_features_t features)
1405{
1406 struct sky2_port *sky2 = netdev_priv(dev);
1407 struct sky2_hw *hw = sky2->hw;
1408 u16 port = sky2->port;
1409
1410 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1411 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1412 RX_VLAN_STRIP_ON);
1413 else
1414 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1415 RX_VLAN_STRIP_OFF);
1416
1417 if (features & NETIF_F_HW_VLAN_CTAG_TX) {
1418 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1419 TX_VLAN_TAG_ON);
1420
1421 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
1422 } else {
1423 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1424 TX_VLAN_TAG_OFF);
1425
1426 /* Can't do transmit offload of vlan without hw vlan */
1427 dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
1428 }
1429}
1430
1431/* Amount of required worst case padding in rx buffer */
1432static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1433{
1434 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1435}
1436
1437/*
1438 * Allocate an skb for receiving. If the MTU is large enough
1439 * make the skb non-linear with a fragment list of pages.
1440 */
1441static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp)
1442{
1443 struct sk_buff *skb;
1444 int i;
1445
1446 skb = __netdev_alloc_skb(sky2->netdev,
1447 sky2->rx_data_size + sky2_rx_pad(sky2->hw),
1448 gfp);
1449 if (!skb)
1450 goto nomem;
1451
1452 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
1453 unsigned char *start;
1454 /*
1455 * Workaround for a bug in FIFO that cause hang
1456 * if the FIFO if the receive buffer is not 64 byte aligned.
1457 * The buffer returned from netdev_alloc_skb is
1458 * aligned except if slab debugging is enabled.
1459 */
1460 start = PTR_ALIGN(skb->data, 8);
1461 skb_reserve(skb, start - skb->data);
1462 } else
1463 skb_reserve(skb, NET_IP_ALIGN);
1464
1465 for (i = 0; i < sky2->rx_nfrags; i++) {
1466 struct page *page = alloc_page(gfp);
1467
1468 if (!page)
1469 goto free_partial;
1470 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
1471 }
1472
1473 return skb;
1474free_partial:
1475 kfree_skb(skb);
1476nomem:
1477 return NULL;
1478}
1479
1480static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1481{
1482 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1483}
1484
1485static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
1486{
1487 struct sky2_hw *hw = sky2->hw;
1488 unsigned i;
1489
1490 sky2->rx_data_size = sky2_get_rx_data_size(sky2);
1491
1492 /* Fill Rx ring */
1493 for (i = 0; i < sky2->rx_pending; i++) {
1494 struct rx_ring_info *re = sky2->rx_ring + i;
1495
1496 re->skb = sky2_rx_alloc(sky2, GFP_KERNEL);
1497 if (!re->skb)
1498 return -ENOMEM;
1499
1500 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1501 dev_kfree_skb(re->skb);
1502 re->skb = NULL;
1503 return -ENOMEM;
1504 }
1505 }
1506 return 0;
1507}
1508
1509/*
1510 * Setup receiver buffer pool.
1511 * Normal case this ends up creating one list element for skb
1512 * in the receive ring. Worst case if using large MTU and each
1513 * allocation falls on a different 64 bit region, that results
1514 * in 6 list elements per ring entry.
1515 * One element is used for checksum enable/disable, and one
1516 * extra to avoid wrap.
1517 */
1518static void sky2_rx_start(struct sky2_port *sky2)
1519{
1520 struct sky2_hw *hw = sky2->hw;
1521 struct rx_ring_info *re;
1522 unsigned rxq = rxqaddr[sky2->port];
1523 unsigned i, thresh;
1524
1525 sky2->rx_put = sky2->rx_next = 0;
1526 sky2_qset(hw, rxq);
1527
1528 /* On PCI express lowering the watermark gives better performance */
1529 if (pci_is_pcie(hw->pdev))
1530 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1531
1532 /* These chips have no ram buffer?
1533 * MAC Rx RAM Read is controlled by hardware
1534 */
1535 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1536 hw->chip_rev > CHIP_REV_YU_EC_U_A0)
1537 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
1538
1539 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1540
1541 if (!(hw->flags & SKY2_HW_NEW_LE))
1542 rx_set_checksum(sky2);
1543
1544 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
1545 rx_set_rss(sky2->netdev, sky2->netdev->features);
1546
1547 /* submit Rx ring */
1548 for (i = 0; i < sky2->rx_pending; i++) {
1549 re = sky2->rx_ring + i;
1550 sky2_rx_submit(sky2, re);
1551 }
1552
1553 /*
1554 * The receiver hangs if it receives frames larger than the
1555 * packet buffer. As a workaround, truncate oversize frames, but
1556 * the register is limited to 9 bits, so if you do frames > 2052
1557 * you better get the MTU right!
1558 */
1559 thresh = sky2_get_rx_threshold(sky2);
1560 if (thresh > 0x1ff)
1561 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1562 else {
1563 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1564 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1565 }
1566
1567 /* Tell chip about available buffers */
1568 sky2_rx_update(sky2, rxq);
1569
1570 if (hw->chip_id == CHIP_ID_YUKON_EX ||
1571 hw->chip_id == CHIP_ID_YUKON_SUPR) {
1572 /*
1573 * Disable flushing of non ASF packets;
1574 * must be done after initializing the BMUs;
1575 * drivers without ASF support should do this too, otherwise
1576 * it may happen that they cannot run on ASF devices;
1577 * remember that the MAC FIFO isn't reset during initialization.
1578 */
1579 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1580 }
1581
1582 if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1583 /* Enable RX Home Address & Routing Header checksum fix */
1584 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1585 RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1586
1587 /* Enable TX Home Address & Routing Header checksum fix */
1588 sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1589 TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1590 }
1591}
1592
1593static int sky2_alloc_buffers(struct sky2_port *sky2)
1594{
1595 struct sky2_hw *hw = sky2->hw;
1596
1597 /* must be power of 2 */
1598 sky2->tx_le = dma_alloc_coherent(&hw->pdev->dev,
1599 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1600 &sky2->tx_le_map, GFP_KERNEL);
1601 if (!sky2->tx_le)
1602 goto nomem;
1603
1604 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1605 GFP_KERNEL);
1606 if (!sky2->tx_ring)
1607 goto nomem;
1608
1609 sky2->rx_le = dma_alloc_coherent(&hw->pdev->dev, RX_LE_BYTES,
1610 &sky2->rx_le_map, GFP_KERNEL);
1611 if (!sky2->rx_le)
1612 goto nomem;
1613
1614 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1615 GFP_KERNEL);
1616 if (!sky2->rx_ring)
1617 goto nomem;
1618
1619 return sky2_alloc_rx_skbs(sky2);
1620nomem:
1621 return -ENOMEM;
1622}
1623
1624static void sky2_free_buffers(struct sky2_port *sky2)
1625{
1626 struct sky2_hw *hw = sky2->hw;
1627
1628 sky2_rx_clean(sky2);
1629
1630 if (sky2->rx_le) {
1631 dma_free_coherent(&hw->pdev->dev, RX_LE_BYTES, sky2->rx_le,
1632 sky2->rx_le_map);
1633 sky2->rx_le = NULL;
1634 }
1635 if (sky2->tx_le) {
1636 dma_free_coherent(&hw->pdev->dev,
1637 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1638 sky2->tx_le, sky2->tx_le_map);
1639 sky2->tx_le = NULL;
1640 }
1641 kfree(sky2->tx_ring);
1642 kfree(sky2->rx_ring);
1643
1644 sky2->tx_ring = NULL;
1645 sky2->rx_ring = NULL;
1646}
1647
1648static void sky2_hw_up(struct sky2_port *sky2)
1649{
1650 struct sky2_hw *hw = sky2->hw;
1651 unsigned port = sky2->port;
1652 u32 ramsize;
1653 int cap;
1654 struct net_device *otherdev = hw->dev[sky2->port^1];
1655
1656 tx_init(sky2);
1657
1658 /*
1659 * On dual port PCI-X card, there is an problem where status
1660 * can be received out of order due to split transactions
1661 */
1662 if (otherdev && netif_running(otherdev) &&
1663 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1664 u16 cmd;
1665
1666 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1667 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1668 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1669 }
1670
1671 sky2_mac_init(hw, port);
1672
1673 /* Register is number of 4K blocks on internal RAM buffer. */
1674 ramsize = sky2_read8(hw, B2_E_0) * 4;
1675 if (ramsize > 0) {
1676 u32 rxspace;
1677
1678 netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
1679 if (ramsize < 16)
1680 rxspace = ramsize / 2;
1681 else
1682 rxspace = 8 + (2*(ramsize - 16))/3;
1683
1684 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1685 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1686
1687 /* Make sure SyncQ is disabled */
1688 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1689 RB_RST_SET);
1690 }
1691
1692 sky2_qset(hw, txqaddr[port]);
1693
1694 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1695 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1696 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1697
1698 /* Set almost empty threshold */
1699 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1700 hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1701 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
1702
1703 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1704 sky2->tx_ring_size - 1);
1705
1706 sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
1707 netdev_update_features(sky2->netdev);
1708
1709 sky2_rx_start(sky2);
1710}
1711
1712/* Setup device IRQ and enable napi to process */
1713static int sky2_setup_irq(struct sky2_hw *hw, const char *name)
1714{
1715 struct pci_dev *pdev = hw->pdev;
1716 int err;
1717
1718 err = request_irq(pdev->irq, sky2_intr,
1719 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
1720 name, hw);
1721 if (err)
1722 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
1723 else {
1724 hw->flags |= SKY2_HW_IRQ_SETUP;
1725
1726 napi_enable(&hw->napi);
1727 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
1728 sky2_read32(hw, B0_IMSK);
1729 }
1730
1731 return err;
1732}
1733
1734
1735/* Bring up network interface. */
1736static int sky2_open(struct net_device *dev)
1737{
1738 struct sky2_port *sky2 = netdev_priv(dev);
1739 struct sky2_hw *hw = sky2->hw;
1740 unsigned port = sky2->port;
1741 u32 imask;
1742 int err;
1743
1744 netif_carrier_off(dev);
1745
1746 err = sky2_alloc_buffers(sky2);
1747 if (err)
1748 goto err_out;
1749
1750 /* With single port, IRQ is setup when device is brought up */
1751 if (hw->ports == 1 && (err = sky2_setup_irq(hw, dev->name)))
1752 goto err_out;
1753
1754 sky2_hw_up(sky2);
1755
1756 /* Enable interrupts from phy/mac for port */
1757 imask = sky2_read32(hw, B0_IMSK);
1758
1759 if (hw->chip_id == CHIP_ID_YUKON_OPT ||
1760 hw->chip_id == CHIP_ID_YUKON_PRM ||
1761 hw->chip_id == CHIP_ID_YUKON_OP_2)
1762 imask |= Y2_IS_PHY_QLNK; /* enable PHY Quick Link */
1763
1764 imask |= portirq_msk[port];
1765 sky2_write32(hw, B0_IMSK, imask);
1766 sky2_read32(hw, B0_IMSK);
1767
1768 netif_info(sky2, ifup, dev, "enabling interface\n");
1769
1770 return 0;
1771
1772err_out:
1773 sky2_free_buffers(sky2);
1774 return err;
1775}
1776
1777/* Modular subtraction in ring */
1778static inline int tx_inuse(const struct sky2_port *sky2)
1779{
1780 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
1781}
1782
1783/* Number of list elements available for next tx */
1784static inline int tx_avail(const struct sky2_port *sky2)
1785{
1786 return sky2->tx_pending - tx_inuse(sky2);
1787}
1788
1789/* Estimate of number of transmit list elements required */
1790static unsigned tx_le_req(const struct sk_buff *skb)
1791{
1792 unsigned count;
1793
1794 count = (skb_shinfo(skb)->nr_frags + 1)
1795 * (sizeof(dma_addr_t) / sizeof(u32));
1796
1797 if (skb_is_gso(skb))
1798 ++count;
1799 else if (sizeof(dma_addr_t) == sizeof(u32))
1800 ++count; /* possible vlan */
1801
1802 if (skb->ip_summed == CHECKSUM_PARTIAL)
1803 ++count;
1804
1805 return count;
1806}
1807
1808static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
1809{
1810 if (re->flags & TX_MAP_SINGLE)
1811 dma_unmap_single(&pdev->dev, dma_unmap_addr(re, mapaddr),
1812 dma_unmap_len(re, maplen), DMA_TO_DEVICE);
1813 else if (re->flags & TX_MAP_PAGE)
1814 dma_unmap_page(&pdev->dev, dma_unmap_addr(re, mapaddr),
1815 dma_unmap_len(re, maplen), DMA_TO_DEVICE);
1816 re->flags = 0;
1817}
1818
1819/*
1820 * Put one packet in ring for transmit.
1821 * A single packet can generate multiple list elements, and
1822 * the number of ring elements will probably be less than the number
1823 * of list elements used.
1824 */
1825static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1826 struct net_device *dev)
1827{
1828 struct sky2_port *sky2 = netdev_priv(dev);
1829 struct sky2_hw *hw = sky2->hw;
1830 struct sky2_tx_le *le = NULL;
1831 struct tx_ring_info *re;
1832 unsigned i, len;
1833 dma_addr_t mapping;
1834 u32 upper;
1835 u16 slot;
1836 u16 mss;
1837 u8 ctrl;
1838
1839 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1840 return NETDEV_TX_BUSY;
1841
1842 len = skb_headlen(skb);
1843 mapping = dma_map_single(&hw->pdev->dev, skb->data, len,
1844 DMA_TO_DEVICE);
1845
1846 if (dma_mapping_error(&hw->pdev->dev, mapping))
1847 goto mapping_error;
1848
1849 slot = sky2->tx_prod;
1850 netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
1851 "tx queued, slot %u, len %d\n", slot, skb->len);
1852
1853 /* Send high bits if needed */
1854 upper = upper_32_bits(mapping);
1855 if (upper != sky2->tx_last_upper) {
1856 le = get_tx_le(sky2, &slot);
1857 le->addr = cpu_to_le32(upper);
1858 sky2->tx_last_upper = upper;
1859 le->opcode = OP_ADDR64 | HW_OWNER;
1860 }
1861
1862 /* Check for TCP Segmentation Offload */
1863 mss = skb_shinfo(skb)->gso_size;
1864 if (mss != 0) {
1865
1866 if (!(hw->flags & SKY2_HW_NEW_LE))
1867 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
1868
1869 if (mss != sky2->tx_last_mss) {
1870 le = get_tx_le(sky2, &slot);
1871 le->addr = cpu_to_le32(mss);
1872
1873 if (hw->flags & SKY2_HW_NEW_LE)
1874 le->opcode = OP_MSS | HW_OWNER;
1875 else
1876 le->opcode = OP_LRGLEN | HW_OWNER;
1877 sky2->tx_last_mss = mss;
1878 }
1879 }
1880
1881 ctrl = 0;
1882
1883 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1884 if (skb_vlan_tag_present(skb)) {
1885 if (!le) {
1886 le = get_tx_le(sky2, &slot);
1887 le->addr = 0;
1888 le->opcode = OP_VLAN|HW_OWNER;
1889 } else
1890 le->opcode |= OP_VLAN;
1891 le->length = cpu_to_be16(skb_vlan_tag_get(skb));
1892 ctrl |= INS_VLAN;
1893 }
1894
1895 /* Handle TCP checksum offload */
1896 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1897 /* On Yukon EX (some versions) encoding change. */
1898 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
1899 ctrl |= CALSUM; /* auto checksum */
1900 else {
1901 const unsigned offset = skb_transport_offset(skb);
1902 u32 tcpsum;
1903
1904 tcpsum = offset << 16; /* sum start */
1905 tcpsum |= offset + skb->csum_offset; /* sum write */
1906
1907 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1908 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1909 ctrl |= UDPTCP;
1910
1911 if (tcpsum != sky2->tx_tcpsum) {
1912 sky2->tx_tcpsum = tcpsum;
1913
1914 le = get_tx_le(sky2, &slot);
1915 le->addr = cpu_to_le32(tcpsum);
1916 le->length = 0; /* initial checksum value */
1917 le->ctrl = 1; /* one packet */
1918 le->opcode = OP_TCPLISW | HW_OWNER;
1919 }
1920 }
1921 }
1922
1923 re = sky2->tx_ring + slot;
1924 re->flags = TX_MAP_SINGLE;
1925 dma_unmap_addr_set(re, mapaddr, mapping);
1926 dma_unmap_len_set(re, maplen, len);
1927
1928 le = get_tx_le(sky2, &slot);
1929 le->addr = cpu_to_le32(lower_32_bits(mapping));
1930 le->length = cpu_to_le16(len);
1931 le->ctrl = ctrl;
1932 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1933
1934
1935 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1936 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1937
1938 mapping = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
1939 skb_frag_size(frag), DMA_TO_DEVICE);
1940
1941 if (dma_mapping_error(&hw->pdev->dev, mapping))
1942 goto mapping_unwind;
1943
1944 upper = upper_32_bits(mapping);
1945 if (upper != sky2->tx_last_upper) {
1946 le = get_tx_le(sky2, &slot);
1947 le->addr = cpu_to_le32(upper);
1948 sky2->tx_last_upper = upper;
1949 le->opcode = OP_ADDR64 | HW_OWNER;
1950 }
1951
1952 re = sky2->tx_ring + slot;
1953 re->flags = TX_MAP_PAGE;
1954 dma_unmap_addr_set(re, mapaddr, mapping);
1955 dma_unmap_len_set(re, maplen, skb_frag_size(frag));
1956
1957 le = get_tx_le(sky2, &slot);
1958 le->addr = cpu_to_le32(lower_32_bits(mapping));
1959 le->length = cpu_to_le16(skb_frag_size(frag));
1960 le->ctrl = ctrl;
1961 le->opcode = OP_BUFFER | HW_OWNER;
1962 }
1963
1964 re->skb = skb;
1965 le->ctrl |= EOP;
1966
1967 sky2->tx_prod = slot;
1968
1969 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1970 netif_stop_queue(dev);
1971
1972 netdev_sent_queue(dev, skb->len);
1973 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1974
1975 return NETDEV_TX_OK;
1976
1977mapping_unwind:
1978 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
1979 re = sky2->tx_ring + i;
1980
1981 sky2_tx_unmap(hw->pdev, re);
1982 }
1983
1984mapping_error:
1985 if (net_ratelimit())
1986 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1987 dev_kfree_skb_any(skb);
1988 return NETDEV_TX_OK;
1989}
1990
1991/*
1992 * Free ring elements from starting at tx_cons until "done"
1993 *
1994 * NB:
1995 * 1. The hardware will tell us about partial completion of multi-part
1996 * buffers so make sure not to free skb to early.
1997 * 2. This may run in parallel start_xmit because the it only
1998 * looks at the tail of the queue of FIFO (tx_cons), not
1999 * the head (tx_prod)
2000 */
2001static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
2002{
2003 struct net_device *dev = sky2->netdev;
2004 u16 idx;
2005 unsigned int bytes_compl = 0, pkts_compl = 0;
2006
2007 BUG_ON(done >= sky2->tx_ring_size);
2008
2009 for (idx = sky2->tx_cons; idx != done;
2010 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
2011 struct tx_ring_info *re = sky2->tx_ring + idx;
2012 struct sk_buff *skb = re->skb;
2013
2014 sky2_tx_unmap(sky2->hw->pdev, re);
2015
2016 if (skb) {
2017 netif_printk(sky2, tx_done, KERN_DEBUG, dev,
2018 "tx done %u\n", idx);
2019
2020 pkts_compl++;
2021 bytes_compl += skb->len;
2022
2023 re->skb = NULL;
2024 dev_kfree_skb_any(skb);
2025
2026 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
2027 }
2028 }
2029
2030 sky2->tx_cons = idx;
2031 smp_mb();
2032
2033 netdev_completed_queue(dev, pkts_compl, bytes_compl);
2034
2035 u64_stats_update_begin(&sky2->tx_stats.syncp);
2036 sky2->tx_stats.packets += pkts_compl;
2037 sky2->tx_stats.bytes += bytes_compl;
2038 u64_stats_update_end(&sky2->tx_stats.syncp);
2039}
2040
2041static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
2042{
2043 /* Disable Force Sync bit and Enable Alloc bit */
2044 sky2_write8(hw, SK_REG(port, TXA_CTRL),
2045 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2046
2047 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
2048 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2049 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
2050
2051 /* Reset the PCI FIFO of the async Tx queue */
2052 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
2053 BMU_RST_SET | BMU_FIFO_RST);
2054
2055 /* Reset the Tx prefetch units */
2056 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
2057 PREF_UNIT_RST_SET);
2058
2059 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2060 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
2061
2062 sky2_read32(hw, B0_CTST);
2063}
2064
2065static void sky2_hw_down(struct sky2_port *sky2)
2066{
2067 struct sky2_hw *hw = sky2->hw;
2068 unsigned port = sky2->port;
2069 u16 ctrl;
2070
2071 /* Force flow control off */
2072 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2073
2074 /* Stop transmitter */
2075 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
2076 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
2077
2078 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2079 RB_RST_SET | RB_DIS_OP_MD);
2080
2081 ctrl = gma_read16(hw, port, GM_GP_CTRL);
2082 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
2083 gma_write16(hw, port, GM_GP_CTRL, ctrl);
2084
2085 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2086
2087 /* Workaround shared GMAC reset */
2088 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
2089 port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
2090 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
2091
2092 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2093
2094 /* Force any delayed status interrupt and NAPI */
2095 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
2096 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
2097 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
2098 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
2099
2100 sky2_rx_stop(sky2);
2101
2102 spin_lock_bh(&sky2->phy_lock);
2103 sky2_phy_power_down(hw, port);
2104 spin_unlock_bh(&sky2->phy_lock);
2105
2106 sky2_tx_reset(hw, port);
2107
2108 /* Free any pending frames stuck in HW queue */
2109 sky2_tx_complete(sky2, sky2->tx_prod);
2110}
2111
2112/* Network shutdown */
2113static int sky2_close(struct net_device *dev)
2114{
2115 struct sky2_port *sky2 = netdev_priv(dev);
2116 struct sky2_hw *hw = sky2->hw;
2117
2118 /* Never really got started! */
2119 if (!sky2->tx_le)
2120 return 0;
2121
2122 netif_info(sky2, ifdown, dev, "disabling interface\n");
2123
2124 if (hw->ports == 1) {
2125 sky2_write32(hw, B0_IMSK, 0);
2126 sky2_read32(hw, B0_IMSK);
2127
2128 napi_disable(&hw->napi);
2129 free_irq(hw->pdev->irq, hw);
2130 hw->flags &= ~SKY2_HW_IRQ_SETUP;
2131 } else {
2132 u32 imask;
2133
2134 /* Disable port IRQ */
2135 imask = sky2_read32(hw, B0_IMSK);
2136 imask &= ~portirq_msk[sky2->port];
2137 sky2_write32(hw, B0_IMSK, imask);
2138 sky2_read32(hw, B0_IMSK);
2139
2140 synchronize_irq(hw->pdev->irq);
2141 napi_synchronize(&hw->napi);
2142 }
2143
2144 sky2_hw_down(sky2);
2145
2146 sky2_free_buffers(sky2);
2147
2148 return 0;
2149}
2150
2151static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
2152{
2153 if (hw->flags & SKY2_HW_FIBRE_PHY)
2154 return SPEED_1000;
2155
2156 if (!(hw->flags & SKY2_HW_GIGABIT)) {
2157 if (aux & PHY_M_PS_SPEED_100)
2158 return SPEED_100;
2159 else
2160 return SPEED_10;
2161 }
2162
2163 switch (aux & PHY_M_PS_SPEED_MSK) {
2164 case PHY_M_PS_SPEED_1000:
2165 return SPEED_1000;
2166 case PHY_M_PS_SPEED_100:
2167 return SPEED_100;
2168 default:
2169 return SPEED_10;
2170 }
2171}
2172
2173static void sky2_link_up(struct sky2_port *sky2)
2174{
2175 struct sky2_hw *hw = sky2->hw;
2176 unsigned port = sky2->port;
2177 static const char *fc_name[] = {
2178 [FC_NONE] = "none",
2179 [FC_TX] = "tx",
2180 [FC_RX] = "rx",
2181 [FC_BOTH] = "both",
2182 };
2183
2184 sky2_set_ipg(sky2);
2185
2186 sky2_enable_rx_tx(sky2);
2187
2188 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
2189
2190 netif_carrier_on(sky2->netdev);
2191
2192 mod_timer(&hw->watchdog_timer, jiffies + 1);
2193
2194 /* Turn on link LED */
2195 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
2196 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
2197
2198 netif_info(sky2, link, sky2->netdev,
2199 "Link is up at %d Mbps, %s duplex, flow control %s\n",
2200 sky2->speed,
2201 sky2->duplex == DUPLEX_FULL ? "full" : "half",
2202 fc_name[sky2->flow_status]);
2203}
2204
2205static void sky2_link_down(struct sky2_port *sky2)
2206{
2207 struct sky2_hw *hw = sky2->hw;
2208 unsigned port = sky2->port;
2209 u16 reg;
2210
2211 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2212
2213 reg = gma_read16(hw, port, GM_GP_CTRL);
2214 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2215 gma_write16(hw, port, GM_GP_CTRL, reg);
2216
2217 netif_carrier_off(sky2->netdev);
2218
2219 /* Turn off link LED */
2220 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2221
2222 netif_info(sky2, link, sky2->netdev, "Link is down\n");
2223
2224 sky2_phy_init(hw, port);
2225}
2226
2227static enum flow_control sky2_flow(int rx, int tx)
2228{
2229 if (rx)
2230 return tx ? FC_BOTH : FC_RX;
2231 else
2232 return tx ? FC_TX : FC_NONE;
2233}
2234
2235static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2236{
2237 struct sky2_hw *hw = sky2->hw;
2238 unsigned port = sky2->port;
2239 u16 advert, lpa;
2240
2241 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
2242 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
2243 if (lpa & PHY_M_AN_RF) {
2244 netdev_err(sky2->netdev, "remote fault\n");
2245 return -1;
2246 }
2247
2248 if (!(aux & PHY_M_PS_SPDUP_RES)) {
2249 netdev_err(sky2->netdev, "speed/duplex mismatch\n");
2250 return -1;
2251 }
2252
2253 sky2->speed = sky2_phy_speed(hw, aux);
2254 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2255
2256 /* Since the pause result bits seem to in different positions on
2257 * different chips. look at registers.
2258 */
2259 if (hw->flags & SKY2_HW_FIBRE_PHY) {
2260 /* Shift for bits in fiber PHY */
2261 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2262 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
2263
2264 if (advert & ADVERTISE_1000XPAUSE)
2265 advert |= ADVERTISE_PAUSE_CAP;
2266 if (advert & ADVERTISE_1000XPSE_ASYM)
2267 advert |= ADVERTISE_PAUSE_ASYM;
2268 if (lpa & LPA_1000XPAUSE)
2269 lpa |= LPA_PAUSE_CAP;
2270 if (lpa & LPA_1000XPAUSE_ASYM)
2271 lpa |= LPA_PAUSE_ASYM;
2272 }
2273
2274 sky2->flow_status = FC_NONE;
2275 if (advert & ADVERTISE_PAUSE_CAP) {
2276 if (lpa & LPA_PAUSE_CAP)
2277 sky2->flow_status = FC_BOTH;
2278 else if (advert & ADVERTISE_PAUSE_ASYM)
2279 sky2->flow_status = FC_RX;
2280 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2281 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2282 sky2->flow_status = FC_TX;
2283 }
2284
2285 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2286 !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
2287 sky2->flow_status = FC_NONE;
2288
2289 if (sky2->flow_status & FC_TX)
2290 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2291 else
2292 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2293
2294 return 0;
2295}
2296
2297/* Interrupt from PHY */
2298static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
2299{
2300 struct net_device *dev = hw->dev[port];
2301 struct sky2_port *sky2 = netdev_priv(dev);
2302 u16 istatus, phystat;
2303
2304 if (!netif_running(dev))
2305 return;
2306
2307 spin_lock(&sky2->phy_lock);
2308 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2309 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2310
2311 netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
2312 istatus, phystat);
2313
2314 if (istatus & PHY_M_IS_AN_COMPL) {
2315 if (sky2_autoneg_done(sky2, phystat) == 0 &&
2316 !netif_carrier_ok(dev))
2317 sky2_link_up(sky2);
2318 goto out;
2319 }
2320
2321 if (istatus & PHY_M_IS_LSP_CHANGE)
2322 sky2->speed = sky2_phy_speed(hw, phystat);
2323
2324 if (istatus & PHY_M_IS_DUP_CHANGE)
2325 sky2->duplex =
2326 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2327
2328 if (istatus & PHY_M_IS_LST_CHANGE) {
2329 if (phystat & PHY_M_PS_LINK_UP)
2330 sky2_link_up(sky2);
2331 else
2332 sky2_link_down(sky2);
2333 }
2334out:
2335 spin_unlock(&sky2->phy_lock);
2336}
2337
2338/* Special quick link interrupt (Yukon-2 Optima only) */
2339static void sky2_qlink_intr(struct sky2_hw *hw)
2340{
2341 struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2342 u32 imask;
2343 u16 phy;
2344
2345 /* disable irq */
2346 imask = sky2_read32(hw, B0_IMSK);
2347 imask &= ~Y2_IS_PHY_QLNK;
2348 sky2_write32(hw, B0_IMSK, imask);
2349
2350 /* reset PHY Link Detect */
2351 phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
2352 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2353 sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
2354 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2355
2356 sky2_link_up(sky2);
2357}
2358
2359/* Transmit timeout is only called if we are running, carrier is up
2360 * and tx queue is full (stopped).
2361 */
2362static void sky2_tx_timeout(struct net_device *dev, unsigned int txqueue)
2363{
2364 struct sky2_port *sky2 = netdev_priv(dev);
2365 struct sky2_hw *hw = sky2->hw;
2366
2367 netif_err(sky2, timer, dev, "tx timeout\n");
2368
2369 netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
2370 sky2->tx_cons, sky2->tx_prod,
2371 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2372 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
2373
2374 /* can't restart safely under softirq */
2375 schedule_work(&hw->restart_work);
2376}
2377
2378static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2379{
2380 struct sky2_port *sky2 = netdev_priv(dev);
2381 struct sky2_hw *hw = sky2->hw;
2382 unsigned port = sky2->port;
2383 int err;
2384 u16 ctl, mode;
2385 u32 imask;
2386
2387 if (!netif_running(dev)) {
2388 dev->mtu = new_mtu;
2389 netdev_update_features(dev);
2390 return 0;
2391 }
2392
2393 imask = sky2_read32(hw, B0_IMSK);
2394 sky2_write32(hw, B0_IMSK, 0);
2395 sky2_read32(hw, B0_IMSK);
2396
2397 netif_trans_update(dev); /* prevent tx timeout */
2398 napi_disable(&hw->napi);
2399 netif_tx_disable(dev);
2400
2401 synchronize_irq(hw->pdev->irq);
2402
2403 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
2404 sky2_set_tx_stfwd(hw, port);
2405
2406 ctl = gma_read16(hw, port, GM_GP_CTRL);
2407 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
2408 sky2_rx_stop(sky2);
2409 sky2_rx_clean(sky2);
2410
2411 dev->mtu = new_mtu;
2412 netdev_update_features(dev);
2413
2414 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) | GM_SMOD_VLAN_ENA;
2415 if (sky2->speed > SPEED_100)
2416 mode |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
2417 else
2418 mode |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
2419
2420 if (dev->mtu > ETH_DATA_LEN)
2421 mode |= GM_SMOD_JUMBO_ENA;
2422
2423 gma_write16(hw, port, GM_SERIAL_MODE, mode);
2424
2425 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
2426
2427 err = sky2_alloc_rx_skbs(sky2);
2428 if (!err)
2429 sky2_rx_start(sky2);
2430 else
2431 sky2_rx_clean(sky2);
2432 sky2_write32(hw, B0_IMSK, imask);
2433
2434 sky2_read32(hw, B0_Y2_SP_LISR);
2435 napi_enable(&hw->napi);
2436
2437 if (err)
2438 dev_close(dev);
2439 else {
2440 gma_write16(hw, port, GM_GP_CTRL, ctl);
2441
2442 netif_wake_queue(dev);
2443 }
2444
2445 return err;
2446}
2447
2448static inline bool needs_copy(const struct rx_ring_info *re,
2449 unsigned length)
2450{
2451#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2452 /* Some architectures need the IP header to be aligned */
2453 if (!IS_ALIGNED(re->data_addr + ETH_HLEN, sizeof(u32)))
2454 return true;
2455#endif
2456 return length < copybreak;
2457}
2458
2459/* For small just reuse existing skb for next receive */
2460static struct sk_buff *receive_copy(struct sky2_port *sky2,
2461 const struct rx_ring_info *re,
2462 unsigned length)
2463{
2464 struct sk_buff *skb;
2465
2466 skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
2467 if (likely(skb)) {
2468 dma_sync_single_for_cpu(&sky2->hw->pdev->dev, re->data_addr,
2469 length, DMA_FROM_DEVICE);
2470 skb_copy_from_linear_data(re->skb, skb->data, length);
2471 skb->ip_summed = re->skb->ip_summed;
2472 skb->csum = re->skb->csum;
2473 skb_copy_hash(skb, re->skb);
2474 __vlan_hwaccel_copy_tag(skb, re->skb);
2475
2476 dma_sync_single_for_device(&sky2->hw->pdev->dev,
2477 re->data_addr, length,
2478 DMA_FROM_DEVICE);
2479 __vlan_hwaccel_clear_tag(re->skb);
2480 skb_clear_hash(re->skb);
2481 re->skb->ip_summed = CHECKSUM_NONE;
2482 skb_put(skb, length);
2483 }
2484 return skb;
2485}
2486
2487/* Adjust length of skb with fragments to match received data */
2488static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2489 unsigned int length)
2490{
2491 int i, num_frags;
2492 unsigned int size;
2493
2494 /* put header into skb */
2495 size = min(length, hdr_space);
2496 skb->tail += size;
2497 skb->len += size;
2498 length -= size;
2499
2500 num_frags = skb_shinfo(skb)->nr_frags;
2501 for (i = 0; i < num_frags; i++) {
2502 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2503
2504 if (length == 0) {
2505 /* don't need this page */
2506 __skb_frag_unref(frag, false);
2507 --skb_shinfo(skb)->nr_frags;
2508 } else {
2509 size = min(length, (unsigned) PAGE_SIZE);
2510
2511 skb_frag_size_set(frag, size);
2512 skb->data_len += size;
2513 skb->truesize += PAGE_SIZE;
2514 skb->len += size;
2515 length -= size;
2516 }
2517 }
2518}
2519
2520/* Normal packet - take skb from ring element and put in a new one */
2521static struct sk_buff *receive_new(struct sky2_port *sky2,
2522 struct rx_ring_info *re,
2523 unsigned int length)
2524{
2525 struct sk_buff *skb;
2526 struct rx_ring_info nre;
2527 unsigned hdr_space = sky2->rx_data_size;
2528
2529 nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC);
2530 if (unlikely(!nre.skb))
2531 goto nobuf;
2532
2533 if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
2534 goto nomap;
2535
2536 skb = re->skb;
2537 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2538 prefetch(skb->data);
2539 *re = nre;
2540
2541 if (skb_shinfo(skb)->nr_frags)
2542 skb_put_frags(skb, hdr_space, length);
2543 else
2544 skb_put(skb, length);
2545 return skb;
2546
2547nomap:
2548 dev_kfree_skb(nre.skb);
2549nobuf:
2550 return NULL;
2551}
2552
2553/*
2554 * Receive one packet.
2555 * For larger packets, get new buffer.
2556 */
2557static struct sk_buff *sky2_receive(struct net_device *dev,
2558 u16 length, u32 status)
2559{
2560 struct sky2_port *sky2 = netdev_priv(dev);
2561 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
2562 struct sk_buff *skb = NULL;
2563 u16 count = (status & GMR_FS_LEN) >> 16;
2564
2565 netif_printk(sky2, rx_status, KERN_DEBUG, dev,
2566 "rx slot %u status 0x%x len %d\n",
2567 sky2->rx_next, status, length);
2568
2569 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
2570 prefetch(sky2->rx_ring + sky2->rx_next);
2571
2572 if (skb_vlan_tag_present(re->skb))
2573 count -= VLAN_HLEN; /* Account for vlan tag */
2574
2575 /* This chip has hardware problems that generates bogus status.
2576 * So do only marginal checking and expect higher level protocols
2577 * to handle crap frames.
2578 */
2579 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2580 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2581 length != count)
2582 goto okay;
2583
2584 if (status & GMR_FS_ANY_ERR)
2585 goto error;
2586
2587 if (!(status & GMR_FS_RX_OK))
2588 goto resubmit;
2589
2590 /* if length reported by DMA does not match PHY, packet was truncated */
2591 if (length != count)
2592 goto error;
2593
2594okay:
2595 if (needs_copy(re, length))
2596 skb = receive_copy(sky2, re, length);
2597 else
2598 skb = receive_new(sky2, re, length);
2599
2600 dev->stats.rx_dropped += (skb == NULL);
2601
2602resubmit:
2603 sky2_rx_submit(sky2, re);
2604
2605 return skb;
2606
2607error:
2608 ++dev->stats.rx_errors;
2609
2610 if (net_ratelimit())
2611 netif_info(sky2, rx_err, dev,
2612 "rx error, status 0x%x length %d\n", status, length);
2613
2614 goto resubmit;
2615}
2616
2617/* Transmit complete */
2618static inline void sky2_tx_done(struct net_device *dev, u16 last)
2619{
2620 struct sky2_port *sky2 = netdev_priv(dev);
2621
2622 if (netif_running(dev)) {
2623 sky2_tx_complete(sky2, last);
2624
2625 /* Wake unless it's detached, and called e.g. from sky2_close() */
2626 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
2627 netif_wake_queue(dev);
2628 }
2629}
2630
2631static inline void sky2_skb_rx(const struct sky2_port *sky2,
2632 struct sk_buff *skb)
2633{
2634 if (skb->ip_summed == CHECKSUM_NONE)
2635 netif_receive_skb(skb);
2636 else
2637 napi_gro_receive(&sky2->hw->napi, skb);
2638}
2639
2640static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2641 unsigned packets, unsigned bytes)
2642{
2643 struct net_device *dev = hw->dev[port];
2644 struct sky2_port *sky2 = netdev_priv(dev);
2645
2646 if (packets == 0)
2647 return;
2648
2649 u64_stats_update_begin(&sky2->rx_stats.syncp);
2650 sky2->rx_stats.packets += packets;
2651 sky2->rx_stats.bytes += bytes;
2652 u64_stats_update_end(&sky2->rx_stats.syncp);
2653
2654 sky2->last_rx = jiffies;
2655 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2656}
2657
2658static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
2659{
2660 /* If this happens then driver assuming wrong format for chip type */
2661 BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
2662
2663 /* Both checksum counters are programmed to start at
2664 * the same offset, so unless there is a problem they
2665 * should match. This failure is an early indication that
2666 * hardware receive checksumming won't work.
2667 */
2668 if (likely((u16)(status >> 16) == (u16)status)) {
2669 struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
2670 skb->ip_summed = CHECKSUM_COMPLETE;
2671 skb->csum = le16_to_cpu(status);
2672 } else {
2673 dev_notice(&sky2->hw->pdev->dev,
2674 "%s: receive checksum problem (status = %#x)\n",
2675 sky2->netdev->name, status);
2676
2677 /* Disable checksum offload
2678 * It will be reenabled on next ndo_set_features, but if it's
2679 * really broken, will get disabled again
2680 */
2681 sky2->netdev->features &= ~NETIF_F_RXCSUM;
2682 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2683 BMU_DIS_RX_CHKSUM);
2684 }
2685}
2686
2687static void sky2_rx_tag(struct sky2_port *sky2, u16 length)
2688{
2689 struct sk_buff *skb;
2690
2691 skb = sky2->rx_ring[sky2->rx_next].skb;
2692 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), be16_to_cpu(length));
2693}
2694
2695static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
2696{
2697 struct sk_buff *skb;
2698
2699 skb = sky2->rx_ring[sky2->rx_next].skb;
2700 skb_set_hash(skb, le32_to_cpu(status), PKT_HASH_TYPE_L3);
2701}
2702
2703/* Process status response ring */
2704static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
2705{
2706 int work_done = 0;
2707 unsigned int total_bytes[2] = { 0 };
2708 unsigned int total_packets[2] = { 0 };
2709
2710 if (to_do <= 0)
2711 return work_done;
2712
2713 rmb();
2714 do {
2715 struct sky2_port *sky2;
2716 struct sky2_status_le *le = hw->st_le + hw->st_idx;
2717 unsigned port;
2718 struct net_device *dev;
2719 struct sk_buff *skb;
2720 u32 status;
2721 u16 length;
2722 u8 opcode = le->opcode;
2723
2724 if (!(opcode & HW_OWNER))
2725 break;
2726
2727 hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
2728
2729 port = le->css & CSS_LINK_BIT;
2730 dev = hw->dev[port];
2731 sky2 = netdev_priv(dev);
2732 length = le16_to_cpu(le->length);
2733 status = le32_to_cpu(le->status);
2734
2735 le->opcode = 0;
2736 switch (opcode & ~HW_OWNER) {
2737 case OP_RXSTAT:
2738 total_packets[port]++;
2739 total_bytes[port] += length;
2740
2741 skb = sky2_receive(dev, length, status);
2742 if (!skb)
2743 break;
2744
2745 /* This chip reports checksum status differently */
2746 if (hw->flags & SKY2_HW_NEW_LE) {
2747 if ((dev->features & NETIF_F_RXCSUM) &&
2748 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2749 (le->css & CSS_TCPUDPCSOK))
2750 skb->ip_summed = CHECKSUM_UNNECESSARY;
2751 else
2752 skb->ip_summed = CHECKSUM_NONE;
2753 }
2754
2755 skb->protocol = eth_type_trans(skb, dev);
2756 sky2_skb_rx(sky2, skb);
2757
2758 /* Stop after net poll weight */
2759 if (++work_done >= to_do)
2760 goto exit_loop;
2761 break;
2762
2763 case OP_RXVLAN:
2764 sky2_rx_tag(sky2, length);
2765 break;
2766
2767 case OP_RXCHKSVLAN:
2768 sky2_rx_tag(sky2, length);
2769 fallthrough;
2770 case OP_RXCHKS:
2771 if (likely(dev->features & NETIF_F_RXCSUM))
2772 sky2_rx_checksum(sky2, status);
2773 break;
2774
2775 case OP_RSS_HASH:
2776 sky2_rx_hash(sky2, status);
2777 break;
2778
2779 case OP_TXINDEXLE:
2780 /* TX index reports status for both ports */
2781 sky2_tx_done(hw->dev[0], status & 0xfff);
2782 if (hw->dev[1])
2783 sky2_tx_done(hw->dev[1],
2784 ((status >> 24) & 0xff)
2785 | (u16)(length & 0xf) << 8);
2786 break;
2787
2788 default:
2789 if (net_ratelimit())
2790 pr_warn("unknown status opcode 0x%x\n", opcode);
2791 }
2792 } while (hw->st_idx != idx);
2793
2794 /* Fully processed status ring so clear irq */
2795 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2796
2797exit_loop:
2798 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2799 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
2800
2801 return work_done;
2802}
2803
2804static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2805{
2806 struct net_device *dev = hw->dev[port];
2807
2808 if (net_ratelimit())
2809 netdev_info(dev, "hw error interrupt status 0x%x\n", status);
2810
2811 if (status & Y2_IS_PAR_RD1) {
2812 if (net_ratelimit())
2813 netdev_err(dev, "ram data read parity error\n");
2814 /* Clear IRQ */
2815 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2816 }
2817
2818 if (status & Y2_IS_PAR_WR1) {
2819 if (net_ratelimit())
2820 netdev_err(dev, "ram data write parity error\n");
2821
2822 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2823 }
2824
2825 if (status & Y2_IS_PAR_MAC1) {
2826 if (net_ratelimit())
2827 netdev_err(dev, "MAC parity error\n");
2828 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2829 }
2830
2831 if (status & Y2_IS_PAR_RX1) {
2832 if (net_ratelimit())
2833 netdev_err(dev, "RX parity error\n");
2834 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2835 }
2836
2837 if (status & Y2_IS_TCP_TXA1) {
2838 if (net_ratelimit())
2839 netdev_err(dev, "TCP segmentation error\n");
2840 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2841 }
2842}
2843
2844static void sky2_hw_intr(struct sky2_hw *hw)
2845{
2846 struct pci_dev *pdev = hw->pdev;
2847 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2848 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2849
2850 status &= hwmsk;
2851
2852 if (status & Y2_IS_TIST_OV)
2853 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
2854
2855 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
2856 u16 pci_err;
2857
2858 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2859 pci_err = sky2_pci_read16(hw, PCI_STATUS);
2860 if (net_ratelimit())
2861 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
2862 pci_err);
2863
2864 sky2_pci_write16(hw, PCI_STATUS,
2865 pci_err | PCI_STATUS_ERROR_BITS);
2866 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2867 }
2868
2869 if (status & Y2_IS_PCI_EXP) {
2870 /* PCI-Express uncorrectable Error occurred */
2871 u32 err;
2872
2873 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2874 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2875 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2876 0xfffffffful);
2877 if (net_ratelimit())
2878 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
2879
2880 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2881 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2882 }
2883
2884 if (status & Y2_HWE_L1_MASK)
2885 sky2_hw_error(hw, 0, status);
2886 status >>= 8;
2887 if (status & Y2_HWE_L1_MASK)
2888 sky2_hw_error(hw, 1, status);
2889}
2890
2891static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2892{
2893 struct net_device *dev = hw->dev[port];
2894 struct sky2_port *sky2 = netdev_priv(dev);
2895 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2896
2897 netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
2898
2899 if (status & GM_IS_RX_CO_OV)
2900 gma_read16(hw, port, GM_RX_IRQ_SRC);
2901
2902 if (status & GM_IS_TX_CO_OV)
2903 gma_read16(hw, port, GM_TX_IRQ_SRC);
2904
2905 if (status & GM_IS_RX_FF_OR) {
2906 ++dev->stats.rx_fifo_errors;
2907 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2908 }
2909
2910 if (status & GM_IS_TX_FF_UR) {
2911 ++dev->stats.tx_fifo_errors;
2912 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2913 }
2914}
2915
2916/* This should never happen it is a bug. */
2917static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
2918{
2919 struct net_device *dev = hw->dev[port];
2920 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2921
2922 dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
2923 dev->name, (unsigned) q, (unsigned) idx,
2924 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
2925
2926 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
2927}
2928
2929static int sky2_rx_hung(struct net_device *dev)
2930{
2931 struct sky2_port *sky2 = netdev_priv(dev);
2932 struct sky2_hw *hw = sky2->hw;
2933 unsigned port = sky2->port;
2934 unsigned rxq = rxqaddr[port];
2935 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2936 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2937 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2938 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2939
2940 /* If idle and MAC or PCI is stuck */
2941 if (sky2->check.last == sky2->last_rx &&
2942 ((mac_rp == sky2->check.mac_rp &&
2943 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2944 /* Check if the PCI RX hang */
2945 (fifo_rp == sky2->check.fifo_rp &&
2946 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2947 netdev_printk(KERN_DEBUG, dev,
2948 "hung mac %d:%d fifo %d (%d:%d)\n",
2949 mac_lev, mac_rp, fifo_lev,
2950 fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2951 return 1;
2952 } else {
2953 sky2->check.last = sky2->last_rx;
2954 sky2->check.mac_rp = mac_rp;
2955 sky2->check.mac_lev = mac_lev;
2956 sky2->check.fifo_rp = fifo_rp;
2957 sky2->check.fifo_lev = fifo_lev;
2958 return 0;
2959 }
2960}
2961
2962static void sky2_watchdog(struct timer_list *t)
2963{
2964 struct sky2_hw *hw = from_timer(hw, t, watchdog_timer);
2965
2966 /* Check for lost IRQ once a second */
2967 if (sky2_read32(hw, B0_ISRC)) {
2968 napi_schedule(&hw->napi);
2969 } else {
2970 int i, active = 0;
2971
2972 for (i = 0; i < hw->ports; i++) {
2973 struct net_device *dev = hw->dev[i];
2974 if (!netif_running(dev))
2975 continue;
2976 ++active;
2977
2978 /* For chips with Rx FIFO, check if stuck */
2979 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
2980 sky2_rx_hung(dev)) {
2981 netdev_info(dev, "receiver hang detected\n");
2982 schedule_work(&hw->restart_work);
2983 return;
2984 }
2985 }
2986
2987 if (active == 0)
2988 return;
2989 }
2990
2991 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
2992}
2993
2994/* Hardware/software error handling */
2995static void sky2_err_intr(struct sky2_hw *hw, u32 status)
2996{
2997 if (net_ratelimit())
2998 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
2999
3000 if (status & Y2_IS_HW_ERR)
3001 sky2_hw_intr(hw);
3002
3003 if (status & Y2_IS_IRQ_MAC1)
3004 sky2_mac_intr(hw, 0);
3005
3006 if (status & Y2_IS_IRQ_MAC2)
3007 sky2_mac_intr(hw, 1);
3008
3009 if (status & Y2_IS_CHK_RX1)
3010 sky2_le_error(hw, 0, Q_R1);
3011
3012 if (status & Y2_IS_CHK_RX2)
3013 sky2_le_error(hw, 1, Q_R2);
3014
3015 if (status & Y2_IS_CHK_TXA1)
3016 sky2_le_error(hw, 0, Q_XA1);
3017
3018 if (status & Y2_IS_CHK_TXA2)
3019 sky2_le_error(hw, 1, Q_XA2);
3020}
3021
3022static int sky2_poll(struct napi_struct *napi, int work_limit)
3023{
3024 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
3025 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
3026 int work_done = 0;
3027 u16 idx;
3028
3029 if (unlikely(status & Y2_IS_ERROR))
3030 sky2_err_intr(hw, status);
3031
3032 if (status & Y2_IS_IRQ_PHY1)
3033 sky2_phy_intr(hw, 0);
3034
3035 if (status & Y2_IS_IRQ_PHY2)
3036 sky2_phy_intr(hw, 1);
3037
3038 if (status & Y2_IS_PHY_QLNK)
3039 sky2_qlink_intr(hw);
3040
3041 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
3042 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
3043
3044 if (work_done >= work_limit)
3045 goto done;
3046 }
3047
3048 napi_complete_done(napi, work_done);
3049 sky2_read32(hw, B0_Y2_SP_LISR);
3050done:
3051
3052 return work_done;
3053}
3054
3055static irqreturn_t sky2_intr(int irq, void *dev_id)
3056{
3057 struct sky2_hw *hw = dev_id;
3058 u32 status;
3059
3060 /* Reading this mask interrupts as side effect */
3061 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3062 if (status == 0 || status == ~0) {
3063 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3064 return IRQ_NONE;
3065 }
3066
3067 prefetch(&hw->st_le[hw->st_idx]);
3068
3069 napi_schedule(&hw->napi);
3070
3071 return IRQ_HANDLED;
3072}
3073
3074#ifdef CONFIG_NET_POLL_CONTROLLER
3075static void sky2_netpoll(struct net_device *dev)
3076{
3077 struct sky2_port *sky2 = netdev_priv(dev);
3078
3079 napi_schedule(&sky2->hw->napi);
3080}
3081#endif
3082
3083/* Chip internal frequency for clock calculations */
3084static u32 sky2_mhz(const struct sky2_hw *hw)
3085{
3086 switch (hw->chip_id) {
3087 case CHIP_ID_YUKON_EC:
3088 case CHIP_ID_YUKON_EC_U:
3089 case CHIP_ID_YUKON_EX:
3090 case CHIP_ID_YUKON_SUPR:
3091 case CHIP_ID_YUKON_UL_2:
3092 case CHIP_ID_YUKON_OPT:
3093 case CHIP_ID_YUKON_PRM:
3094 case CHIP_ID_YUKON_OP_2:
3095 return 125;
3096
3097 case CHIP_ID_YUKON_FE:
3098 return 100;
3099
3100 case CHIP_ID_YUKON_FE_P:
3101 return 50;
3102
3103 case CHIP_ID_YUKON_XL:
3104 return 156;
3105
3106 default:
3107 BUG();
3108 }
3109}
3110
3111static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
3112{
3113 return sky2_mhz(hw) * us;
3114}
3115
3116static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
3117{
3118 return clk / sky2_mhz(hw);
3119}
3120
3121
3122static int sky2_init(struct sky2_hw *hw)
3123{
3124 u8 t8;
3125
3126 /* Enable all clocks and check for bad PCI access */
3127 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
3128
3129 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3130
3131 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
3132 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
3133
3134 switch (hw->chip_id) {
3135 case CHIP_ID_YUKON_XL:
3136 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
3137 if (hw->chip_rev < CHIP_REV_YU_XL_A2)
3138 hw->flags |= SKY2_HW_RSS_BROKEN;
3139 break;
3140
3141 case CHIP_ID_YUKON_EC_U:
3142 hw->flags = SKY2_HW_GIGABIT
3143 | SKY2_HW_NEWER_PHY
3144 | SKY2_HW_ADV_POWER_CTL;
3145 break;
3146
3147 case CHIP_ID_YUKON_EX:
3148 hw->flags = SKY2_HW_GIGABIT
3149 | SKY2_HW_NEWER_PHY
3150 | SKY2_HW_NEW_LE
3151 | SKY2_HW_ADV_POWER_CTL
3152 | SKY2_HW_RSS_CHKSUM;
3153
3154 /* New transmit checksum */
3155 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
3156 hw->flags |= SKY2_HW_AUTO_TX_SUM;
3157 break;
3158
3159 case CHIP_ID_YUKON_EC:
3160 /* This rev is really old, and requires untested workarounds */
3161 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
3162 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
3163 return -EOPNOTSUPP;
3164 }
3165 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
3166 break;
3167
3168 case CHIP_ID_YUKON_FE:
3169 hw->flags = SKY2_HW_RSS_BROKEN;
3170 break;
3171
3172 case CHIP_ID_YUKON_FE_P:
3173 hw->flags = SKY2_HW_NEWER_PHY
3174 | SKY2_HW_NEW_LE
3175 | SKY2_HW_AUTO_TX_SUM
3176 | SKY2_HW_ADV_POWER_CTL;
3177
3178 /* The workaround for status conflicts VLAN tag detection. */
3179 if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
3180 hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM;
3181 break;
3182
3183 case CHIP_ID_YUKON_SUPR:
3184 hw->flags = SKY2_HW_GIGABIT
3185 | SKY2_HW_NEWER_PHY
3186 | SKY2_HW_NEW_LE
3187 | SKY2_HW_AUTO_TX_SUM
3188 | SKY2_HW_ADV_POWER_CTL;
3189
3190 if (hw->chip_rev == CHIP_REV_YU_SU_A0)
3191 hw->flags |= SKY2_HW_RSS_CHKSUM;
3192 break;
3193
3194 case CHIP_ID_YUKON_UL_2:
3195 hw->flags = SKY2_HW_GIGABIT
3196 | SKY2_HW_ADV_POWER_CTL;
3197 break;
3198
3199 case CHIP_ID_YUKON_OPT:
3200 case CHIP_ID_YUKON_PRM:
3201 case CHIP_ID_YUKON_OP_2:
3202 hw->flags = SKY2_HW_GIGABIT
3203 | SKY2_HW_NEW_LE
3204 | SKY2_HW_ADV_POWER_CTL;
3205 break;
3206
3207 default:
3208 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3209 hw->chip_id);
3210 return -EOPNOTSUPP;
3211 }
3212
3213 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
3214 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
3215 hw->flags |= SKY2_HW_FIBRE_PHY;
3216
3217 hw->ports = 1;
3218 t8 = sky2_read8(hw, B2_Y2_HW_RES);
3219 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
3220 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
3221 ++hw->ports;
3222 }
3223
3224 if (sky2_read8(hw, B2_E_0))
3225 hw->flags |= SKY2_HW_RAM_BUFFER;
3226
3227 return 0;
3228}
3229
3230static void sky2_reset(struct sky2_hw *hw)
3231{
3232 struct pci_dev *pdev = hw->pdev;
3233 u16 status;
3234 int i;
3235 u32 hwe_mask = Y2_HWE_ALL_MASK;
3236
3237 /* disable ASF */
3238 if (hw->chip_id == CHIP_ID_YUKON_EX
3239 || hw->chip_id == CHIP_ID_YUKON_SUPR) {
3240 sky2_write32(hw, CPU_WDOG, 0);
3241 status = sky2_read16(hw, HCU_CCSR);
3242 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3243 HCU_CCSR_UC_STATE_MSK);
3244 /*
3245 * CPU clock divider shouldn't be used because
3246 * - ASF firmware may malfunction
3247 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
3248 */
3249 status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
3250 sky2_write16(hw, HCU_CCSR, status);
3251 sky2_write32(hw, CPU_WDOG, 0);
3252 } else
3253 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3254 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
3255
3256 /* do a SW reset */
3257 sky2_write8(hw, B0_CTST, CS_RST_SET);
3258 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3259
3260 /* allow writes to PCI config */
3261 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3262
3263 /* clear PCI errors, if any */
3264 status = sky2_pci_read16(hw, PCI_STATUS);
3265 status |= PCI_STATUS_ERROR_BITS;
3266 sky2_pci_write16(hw, PCI_STATUS, status);
3267
3268 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3269
3270 if (pci_is_pcie(pdev)) {
3271 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3272 0xfffffffful);
3273
3274 /* If error bit is stuck on ignore it */
3275 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3276 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
3277 else
3278 hwe_mask |= Y2_IS_PCI_EXP;
3279 }
3280
3281 sky2_power_on(hw);
3282 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3283
3284 for (i = 0; i < hw->ports; i++) {
3285 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3286 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
3287
3288 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3289 hw->chip_id == CHIP_ID_YUKON_SUPR)
3290 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3291 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3292 | GMC_BYP_RETR_ON);
3293
3294 }
3295
3296 if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3297 /* enable MACSec clock gating */
3298 sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
3299 }
3300
3301 if (hw->chip_id == CHIP_ID_YUKON_OPT ||
3302 hw->chip_id == CHIP_ID_YUKON_PRM ||
3303 hw->chip_id == CHIP_ID_YUKON_OP_2) {
3304 u16 reg;
3305
3306 if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
3307 /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
3308 sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3309
3310 /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
3311 reg = 10;
3312
3313 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3314 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3315 } else {
3316 /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
3317 reg = 3;
3318 }
3319
3320 reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
3321 reg |= PSM_CONFIG_REG4_RST_PHY_LINK_DETECT;
3322
3323 /* reset PHY Link Detect */
3324 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3325 sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3326
3327 /* check if PSMv2 was running before */
3328 reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
3329 if (reg & PCI_EXP_LNKCTL_ASPMC)
3330 /* restore the PCIe Link Control register */
3331 sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL,
3332 reg);
3333
3334 if (hw->chip_id == CHIP_ID_YUKON_PRM &&
3335 hw->chip_rev == CHIP_REV_YU_PRM_A0) {
3336 /* change PHY Interrupt polarity to low active */
3337 reg = sky2_read16(hw, GPHY_CTRL);
3338 sky2_write16(hw, GPHY_CTRL, reg | GPC_INTPOL);
3339
3340 /* adapt HW for low active PHY Interrupt */
3341 reg = sky2_read16(hw, Y2_CFG_SPC + PCI_LDO_CTRL);
3342 sky2_write16(hw, Y2_CFG_SPC + PCI_LDO_CTRL, reg | PHY_M_UNDOC1);
3343 }
3344
3345 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3346
3347 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3348 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3349 }
3350
3351 /* Clear I2C IRQ noise */
3352 sky2_write32(hw, B2_I2C_IRQ, 1);
3353
3354 /* turn off hardware timer (unused) */
3355 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3356 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3357
3358 /* Turn off descriptor polling */
3359 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
3360
3361 /* Turn off receive timestamp */
3362 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
3363 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
3364
3365 /* enable the Tx Arbiters */
3366 for (i = 0; i < hw->ports; i++)
3367 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3368
3369 /* Initialize ram interface */
3370 for (i = 0; i < hw->ports; i++) {
3371 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
3372
3373 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3374 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3375 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3376 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3377 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3378 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3379 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3380 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3381 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3382 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3383 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3384 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3385 }
3386
3387 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
3388
3389 for (i = 0; i < hw->ports; i++)
3390 sky2_gmac_reset(hw, i);
3391
3392 memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
3393 hw->st_idx = 0;
3394
3395 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3396 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3397
3398 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
3399 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
3400
3401 /* Set the list last index */
3402 sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
3403
3404 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3405 sky2_write8(hw, STAT_FIFO_WM, 16);
3406
3407 /* set Status-FIFO ISR watermark */
3408 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3409 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3410 else
3411 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
3412
3413 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
3414 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3415 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
3416
3417 /* enable status unit */
3418 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3419
3420 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3421 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3422 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3423}
3424
3425/* Take device down (offline).
3426 * Equivalent to doing dev_stop() but this does not
3427 * inform upper layers of the transition.
3428 */
3429static void sky2_detach(struct net_device *dev)
3430{
3431 if (netif_running(dev)) {
3432 netif_tx_lock(dev);
3433 netif_device_detach(dev); /* stop txq */
3434 netif_tx_unlock(dev);
3435 sky2_close(dev);
3436 }
3437}
3438
3439/* Bring device back after doing sky2_detach */
3440static int sky2_reattach(struct net_device *dev)
3441{
3442 int err = 0;
3443
3444 if (netif_running(dev)) {
3445 err = sky2_open(dev);
3446 if (err) {
3447 netdev_info(dev, "could not restart %d\n", err);
3448 dev_close(dev);
3449 } else {
3450 netif_device_attach(dev);
3451 sky2_set_multicast(dev);
3452 }
3453 }
3454
3455 return err;
3456}
3457
3458static void sky2_all_down(struct sky2_hw *hw)
3459{
3460 int i;
3461
3462 if (hw->flags & SKY2_HW_IRQ_SETUP) {
3463 sky2_write32(hw, B0_IMSK, 0);
3464 sky2_read32(hw, B0_IMSK);
3465
3466 synchronize_irq(hw->pdev->irq);
3467 napi_disable(&hw->napi);
3468 }
3469
3470 for (i = 0; i < hw->ports; i++) {
3471 struct net_device *dev = hw->dev[i];
3472 struct sky2_port *sky2 = netdev_priv(dev);
3473
3474 if (!netif_running(dev))
3475 continue;
3476
3477 netif_carrier_off(dev);
3478 netif_tx_disable(dev);
3479 sky2_hw_down(sky2);
3480 }
3481}
3482
3483static void sky2_all_up(struct sky2_hw *hw)
3484{
3485 u32 imask = Y2_IS_BASE;
3486 int i;
3487
3488 for (i = 0; i < hw->ports; i++) {
3489 struct net_device *dev = hw->dev[i];
3490 struct sky2_port *sky2 = netdev_priv(dev);
3491
3492 if (!netif_running(dev))
3493 continue;
3494
3495 sky2_hw_up(sky2);
3496 sky2_set_multicast(dev);
3497 imask |= portirq_msk[i];
3498 netif_wake_queue(dev);
3499 }
3500
3501 if (hw->flags & SKY2_HW_IRQ_SETUP) {
3502 sky2_write32(hw, B0_IMSK, imask);
3503 sky2_read32(hw, B0_IMSK);
3504 sky2_read32(hw, B0_Y2_SP_LISR);
3505 napi_enable(&hw->napi);
3506 }
3507}
3508
3509static void sky2_restart(struct work_struct *work)
3510{
3511 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3512
3513 rtnl_lock();
3514
3515 sky2_all_down(hw);
3516 sky2_reset(hw);
3517 sky2_all_up(hw);
3518
3519 rtnl_unlock();
3520}
3521
3522static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3523{
3524 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3525}
3526
3527static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3528{
3529 const struct sky2_port *sky2 = netdev_priv(dev);
3530
3531 wol->supported = sky2_wol_supported(sky2->hw);
3532 wol->wolopts = sky2->wol;
3533}
3534
3535static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3536{
3537 struct sky2_port *sky2 = netdev_priv(dev);
3538 struct sky2_hw *hw = sky2->hw;
3539 bool enable_wakeup = false;
3540 int i;
3541
3542 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3543 !device_can_wakeup(&hw->pdev->dev))
3544 return -EOPNOTSUPP;
3545
3546 sky2->wol = wol->wolopts;
3547
3548 for (i = 0; i < hw->ports; i++) {
3549 struct net_device *dev = hw->dev[i];
3550 struct sky2_port *sky2 = netdev_priv(dev);
3551
3552 if (sky2->wol)
3553 enable_wakeup = true;
3554 }
3555 device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
3556
3557 return 0;
3558}
3559
3560static u32 sky2_supported_modes(const struct sky2_hw *hw)
3561{
3562 if (sky2_is_copper(hw)) {
3563 u32 modes = SUPPORTED_10baseT_Half
3564 | SUPPORTED_10baseT_Full
3565 | SUPPORTED_100baseT_Half
3566 | SUPPORTED_100baseT_Full;
3567
3568 if (hw->flags & SKY2_HW_GIGABIT)
3569 modes |= SUPPORTED_1000baseT_Half
3570 | SUPPORTED_1000baseT_Full;
3571 return modes;
3572 } else
3573 return SUPPORTED_1000baseT_Half
3574 | SUPPORTED_1000baseT_Full;
3575}
3576
3577static int sky2_get_link_ksettings(struct net_device *dev,
3578 struct ethtool_link_ksettings *cmd)
3579{
3580 struct sky2_port *sky2 = netdev_priv(dev);
3581 struct sky2_hw *hw = sky2->hw;
3582 u32 supported, advertising;
3583
3584 supported = sky2_supported_modes(hw);
3585 cmd->base.phy_address = PHY_ADDR_MARV;
3586 if (sky2_is_copper(hw)) {
3587 cmd->base.port = PORT_TP;
3588 cmd->base.speed = sky2->speed;
3589 supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
3590 } else {
3591 cmd->base.speed = SPEED_1000;
3592 cmd->base.port = PORT_FIBRE;
3593 supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
3594 }
3595
3596 advertising = sky2->advertising;
3597 cmd->base.autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3598 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
3599 cmd->base.duplex = sky2->duplex;
3600
3601 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
3602 supported);
3603 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
3604 advertising);
3605
3606 return 0;
3607}
3608
3609static int sky2_set_link_ksettings(struct net_device *dev,
3610 const struct ethtool_link_ksettings *cmd)
3611{
3612 struct sky2_port *sky2 = netdev_priv(dev);
3613 const struct sky2_hw *hw = sky2->hw;
3614 u32 supported = sky2_supported_modes(hw);
3615 u32 new_advertising;
3616
3617 ethtool_convert_link_mode_to_legacy_u32(&new_advertising,
3618 cmd->link_modes.advertising);
3619
3620 if (cmd->base.autoneg == AUTONEG_ENABLE) {
3621 if (new_advertising & ~supported)
3622 return -EINVAL;
3623
3624 if (sky2_is_copper(hw))
3625 sky2->advertising = new_advertising |
3626 ADVERTISED_TP |
3627 ADVERTISED_Autoneg;
3628 else
3629 sky2->advertising = new_advertising |
3630 ADVERTISED_FIBRE |
3631 ADVERTISED_Autoneg;
3632
3633 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
3634 sky2->duplex = -1;
3635 sky2->speed = -1;
3636 } else {
3637 u32 setting;
3638 u32 speed = cmd->base.speed;
3639
3640 switch (speed) {
3641 case SPEED_1000:
3642 if (cmd->base.duplex == DUPLEX_FULL)
3643 setting = SUPPORTED_1000baseT_Full;
3644 else if (cmd->base.duplex == DUPLEX_HALF)
3645 setting = SUPPORTED_1000baseT_Half;
3646 else
3647 return -EINVAL;
3648 break;
3649 case SPEED_100:
3650 if (cmd->base.duplex == DUPLEX_FULL)
3651 setting = SUPPORTED_100baseT_Full;
3652 else if (cmd->base.duplex == DUPLEX_HALF)
3653 setting = SUPPORTED_100baseT_Half;
3654 else
3655 return -EINVAL;
3656 break;
3657
3658 case SPEED_10:
3659 if (cmd->base.duplex == DUPLEX_FULL)
3660 setting = SUPPORTED_10baseT_Full;
3661 else if (cmd->base.duplex == DUPLEX_HALF)
3662 setting = SUPPORTED_10baseT_Half;
3663 else
3664 return -EINVAL;
3665 break;
3666 default:
3667 return -EINVAL;
3668 }
3669
3670 if ((setting & supported) == 0)
3671 return -EINVAL;
3672
3673 sky2->speed = speed;
3674 sky2->duplex = cmd->base.duplex;
3675 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
3676 }
3677
3678 if (netif_running(dev)) {
3679 sky2_phy_reinit(sky2);
3680 sky2_set_multicast(dev);
3681 }
3682
3683 return 0;
3684}
3685
3686static void sky2_get_drvinfo(struct net_device *dev,
3687 struct ethtool_drvinfo *info)
3688{
3689 struct sky2_port *sky2 = netdev_priv(dev);
3690
3691 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
3692 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
3693 strlcpy(info->bus_info, pci_name(sky2->hw->pdev),
3694 sizeof(info->bus_info));
3695}
3696
3697static const struct sky2_stat {
3698 char name[ETH_GSTRING_LEN];
3699 u16 offset;
3700} sky2_stats[] = {
3701 { "tx_bytes", GM_TXO_OK_HI },
3702 { "rx_bytes", GM_RXO_OK_HI },
3703 { "tx_broadcast", GM_TXF_BC_OK },
3704 { "rx_broadcast", GM_RXF_BC_OK },
3705 { "tx_multicast", GM_TXF_MC_OK },
3706 { "rx_multicast", GM_RXF_MC_OK },
3707 { "tx_unicast", GM_TXF_UC_OK },
3708 { "rx_unicast", GM_RXF_UC_OK },
3709 { "tx_mac_pause", GM_TXF_MPAUSE },
3710 { "rx_mac_pause", GM_RXF_MPAUSE },
3711 { "collisions", GM_TXF_COL },
3712 { "late_collision",GM_TXF_LAT_COL },
3713 { "aborted", GM_TXF_ABO_COL },
3714 { "single_collisions", GM_TXF_SNG_COL },
3715 { "multi_collisions", GM_TXF_MUL_COL },
3716
3717 { "rx_short", GM_RXF_SHT },
3718 { "rx_runt", GM_RXE_FRAG },
3719 { "rx_64_byte_packets", GM_RXF_64B },
3720 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3721 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3722 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3723 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3724 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3725 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
3726 { "rx_too_long", GM_RXF_LNG_ERR },
3727 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3728 { "rx_jabber", GM_RXF_JAB_PKT },
3729 { "rx_fcs_error", GM_RXF_FCS_ERR },
3730
3731 { "tx_64_byte_packets", GM_TXF_64B },
3732 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3733 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3734 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3735 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3736 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3737 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3738 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
3739};
3740
3741static u32 sky2_get_msglevel(struct net_device *netdev)
3742{
3743 struct sky2_port *sky2 = netdev_priv(netdev);
3744 return sky2->msg_enable;
3745}
3746
3747static int sky2_nway_reset(struct net_device *dev)
3748{
3749 struct sky2_port *sky2 = netdev_priv(dev);
3750
3751 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
3752 return -EINVAL;
3753
3754 sky2_phy_reinit(sky2);
3755 sky2_set_multicast(dev);
3756
3757 return 0;
3758}
3759
3760static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
3761{
3762 struct sky2_hw *hw = sky2->hw;
3763 unsigned port = sky2->port;
3764 int i;
3765
3766 data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
3767 data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
3768
3769 for (i = 2; i < count; i++)
3770 data[i] = get_stats32(hw, port, sky2_stats[i].offset);
3771}
3772
3773static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3774{
3775 struct sky2_port *sky2 = netdev_priv(netdev);
3776 sky2->msg_enable = value;
3777}
3778
3779static int sky2_get_sset_count(struct net_device *dev, int sset)
3780{
3781 switch (sset) {
3782 case ETH_SS_STATS:
3783 return ARRAY_SIZE(sky2_stats);
3784 default:
3785 return -EOPNOTSUPP;
3786 }
3787}
3788
3789static void sky2_get_ethtool_stats(struct net_device *dev,
3790 struct ethtool_stats *stats, u64 * data)
3791{
3792 struct sky2_port *sky2 = netdev_priv(dev);
3793
3794 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
3795}
3796
3797static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
3798{
3799 int i;
3800
3801 switch (stringset) {
3802 case ETH_SS_STATS:
3803 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3804 memcpy(data + i * ETH_GSTRING_LEN,
3805 sky2_stats[i].name, ETH_GSTRING_LEN);
3806 break;
3807 }
3808}
3809
3810static int sky2_set_mac_address(struct net_device *dev, void *p)
3811{
3812 struct sky2_port *sky2 = netdev_priv(dev);
3813 struct sky2_hw *hw = sky2->hw;
3814 unsigned port = sky2->port;
3815 const struct sockaddr *addr = p;
3816
3817 if (!is_valid_ether_addr(addr->sa_data))
3818 return -EADDRNOTAVAIL;
3819
3820 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3821 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
3822 dev->dev_addr, ETH_ALEN);
3823 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
3824 dev->dev_addr, ETH_ALEN);
3825
3826 /* virtual address for data */
3827 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3828
3829 /* physical address: used for pause frames */
3830 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3831
3832 return 0;
3833}
3834
3835static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
3836{
3837 u32 bit;
3838
3839 bit = ether_crc(ETH_ALEN, addr) & 63;
3840 filter[bit >> 3] |= 1 << (bit & 7);
3841}
3842
3843static void sky2_set_multicast(struct net_device *dev)
3844{
3845 struct sky2_port *sky2 = netdev_priv(dev);
3846 struct sky2_hw *hw = sky2->hw;
3847 unsigned port = sky2->port;
3848 struct netdev_hw_addr *ha;
3849 u16 reg;
3850 u8 filter[8];
3851 int rx_pause;
3852 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3853
3854 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
3855 memset(filter, 0, sizeof(filter));
3856
3857 reg = gma_read16(hw, port, GM_RX_CTRL);
3858 reg |= GM_RXCR_UCF_ENA;
3859
3860 if (dev->flags & IFF_PROMISC) /* promiscuous */
3861 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3862 else if (dev->flags & IFF_ALLMULTI)
3863 memset(filter, 0xff, sizeof(filter));
3864 else if (netdev_mc_empty(dev) && !rx_pause)
3865 reg &= ~GM_RXCR_MCF_ENA;
3866 else {
3867 reg |= GM_RXCR_MCF_ENA;
3868
3869 if (rx_pause)
3870 sky2_add_filter(filter, pause_mc_addr);
3871
3872 netdev_for_each_mc_addr(ha, dev)
3873 sky2_add_filter(filter, ha->addr);
3874 }
3875
3876 gma_write16(hw, port, GM_MC_ADDR_H1,
3877 (u16) filter[0] | ((u16) filter[1] << 8));
3878 gma_write16(hw, port, GM_MC_ADDR_H2,
3879 (u16) filter[2] | ((u16) filter[3] << 8));
3880 gma_write16(hw, port, GM_MC_ADDR_H3,
3881 (u16) filter[4] | ((u16) filter[5] << 8));
3882 gma_write16(hw, port, GM_MC_ADDR_H4,
3883 (u16) filter[6] | ((u16) filter[7] << 8));
3884
3885 gma_write16(hw, port, GM_RX_CTRL, reg);
3886}
3887
3888static void sky2_get_stats(struct net_device *dev,
3889 struct rtnl_link_stats64 *stats)
3890{
3891 struct sky2_port *sky2 = netdev_priv(dev);
3892 struct sky2_hw *hw = sky2->hw;
3893 unsigned port = sky2->port;
3894 unsigned int start;
3895 u64 _bytes, _packets;
3896
3897 do {
3898 start = u64_stats_fetch_begin_irq(&sky2->rx_stats.syncp);
3899 _bytes = sky2->rx_stats.bytes;
3900 _packets = sky2->rx_stats.packets;
3901 } while (u64_stats_fetch_retry_irq(&sky2->rx_stats.syncp, start));
3902
3903 stats->rx_packets = _packets;
3904 stats->rx_bytes = _bytes;
3905
3906 do {
3907 start = u64_stats_fetch_begin_irq(&sky2->tx_stats.syncp);
3908 _bytes = sky2->tx_stats.bytes;
3909 _packets = sky2->tx_stats.packets;
3910 } while (u64_stats_fetch_retry_irq(&sky2->tx_stats.syncp, start));
3911
3912 stats->tx_packets = _packets;
3913 stats->tx_bytes = _bytes;
3914
3915 stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
3916 + get_stats32(hw, port, GM_RXF_BC_OK);
3917
3918 stats->collisions = get_stats32(hw, port, GM_TXF_COL);
3919
3920 stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
3921 stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
3922 stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
3923 + get_stats32(hw, port, GM_RXE_FRAG);
3924 stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
3925
3926 stats->rx_dropped = dev->stats.rx_dropped;
3927 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
3928 stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
3929}
3930
3931/* Can have one global because blinking is controlled by
3932 * ethtool and that is always under RTNL mutex
3933 */
3934static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
3935{
3936 struct sky2_hw *hw = sky2->hw;
3937 unsigned port = sky2->port;
3938
3939 spin_lock_bh(&sky2->phy_lock);
3940 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3941 hw->chip_id == CHIP_ID_YUKON_EX ||
3942 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3943 u16 pg;
3944 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3945 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3946
3947 switch (mode) {
3948 case MO_LED_OFF:
3949 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3950 PHY_M_LEDC_LOS_CTRL(8) |
3951 PHY_M_LEDC_INIT_CTRL(8) |
3952 PHY_M_LEDC_STA1_CTRL(8) |
3953 PHY_M_LEDC_STA0_CTRL(8));
3954 break;
3955 case MO_LED_ON:
3956 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3957 PHY_M_LEDC_LOS_CTRL(9) |
3958 PHY_M_LEDC_INIT_CTRL(9) |
3959 PHY_M_LEDC_STA1_CTRL(9) |
3960 PHY_M_LEDC_STA0_CTRL(9));
3961 break;
3962 case MO_LED_BLINK:
3963 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3964 PHY_M_LEDC_LOS_CTRL(0xa) |
3965 PHY_M_LEDC_INIT_CTRL(0xa) |
3966 PHY_M_LEDC_STA1_CTRL(0xa) |
3967 PHY_M_LEDC_STA0_CTRL(0xa));
3968 break;
3969 case MO_LED_NORM:
3970 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3971 PHY_M_LEDC_LOS_CTRL(1) |
3972 PHY_M_LEDC_INIT_CTRL(8) |
3973 PHY_M_LEDC_STA1_CTRL(7) |
3974 PHY_M_LEDC_STA0_CTRL(7));
3975 }
3976
3977 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3978 } else
3979 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3980 PHY_M_LED_MO_DUP(mode) |
3981 PHY_M_LED_MO_10(mode) |
3982 PHY_M_LED_MO_100(mode) |
3983 PHY_M_LED_MO_1000(mode) |
3984 PHY_M_LED_MO_RX(mode) |
3985 PHY_M_LED_MO_TX(mode));
3986
3987 spin_unlock_bh(&sky2->phy_lock);
3988}
3989
3990/* blink LED's for finding board */
3991static int sky2_set_phys_id(struct net_device *dev,
3992 enum ethtool_phys_id_state state)
3993{
3994 struct sky2_port *sky2 = netdev_priv(dev);
3995
3996 switch (state) {
3997 case ETHTOOL_ID_ACTIVE:
3998 return 1; /* cycle on/off once per second */
3999 case ETHTOOL_ID_INACTIVE:
4000 sky2_led(sky2, MO_LED_NORM);
4001 break;
4002 case ETHTOOL_ID_ON:
4003 sky2_led(sky2, MO_LED_ON);
4004 break;
4005 case ETHTOOL_ID_OFF:
4006 sky2_led(sky2, MO_LED_OFF);
4007 break;
4008 }
4009
4010 return 0;
4011}
4012
4013static void sky2_get_pauseparam(struct net_device *dev,
4014 struct ethtool_pauseparam *ecmd)
4015{
4016 struct sky2_port *sky2 = netdev_priv(dev);
4017
4018 switch (sky2->flow_mode) {
4019 case FC_NONE:
4020 ecmd->tx_pause = ecmd->rx_pause = 0;
4021 break;
4022 case FC_TX:
4023 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
4024 break;
4025 case FC_RX:
4026 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
4027 break;
4028 case FC_BOTH:
4029 ecmd->tx_pause = ecmd->rx_pause = 1;
4030 }
4031
4032 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
4033 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
4034}
4035
4036static int sky2_set_pauseparam(struct net_device *dev,
4037 struct ethtool_pauseparam *ecmd)
4038{
4039 struct sky2_port *sky2 = netdev_priv(dev);
4040
4041 if (ecmd->autoneg == AUTONEG_ENABLE)
4042 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
4043 else
4044 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
4045
4046 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
4047
4048 if (netif_running(dev))
4049 sky2_phy_reinit(sky2);
4050
4051 return 0;
4052}
4053
4054static int sky2_get_coalesce(struct net_device *dev,
4055 struct ethtool_coalesce *ecmd)
4056{
4057 struct sky2_port *sky2 = netdev_priv(dev);
4058 struct sky2_hw *hw = sky2->hw;
4059
4060 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
4061 ecmd->tx_coalesce_usecs = 0;
4062 else {
4063 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
4064 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
4065 }
4066 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
4067
4068 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
4069 ecmd->rx_coalesce_usecs = 0;
4070 else {
4071 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
4072 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
4073 }
4074 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
4075
4076 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
4077 ecmd->rx_coalesce_usecs_irq = 0;
4078 else {
4079 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
4080 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
4081 }
4082
4083 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
4084
4085 return 0;
4086}
4087
4088/* Note: this affect both ports */
4089static int sky2_set_coalesce(struct net_device *dev,
4090 struct ethtool_coalesce *ecmd)
4091{
4092 struct sky2_port *sky2 = netdev_priv(dev);
4093 struct sky2_hw *hw = sky2->hw;
4094 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
4095
4096 if (ecmd->tx_coalesce_usecs > tmax ||
4097 ecmd->rx_coalesce_usecs > tmax ||
4098 ecmd->rx_coalesce_usecs_irq > tmax)
4099 return -EINVAL;
4100
4101 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
4102 return -EINVAL;
4103 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
4104 return -EINVAL;
4105 if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
4106 return -EINVAL;
4107
4108 if (ecmd->tx_coalesce_usecs == 0)
4109 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
4110 else {
4111 sky2_write32(hw, STAT_TX_TIMER_INI,
4112 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
4113 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
4114 }
4115 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
4116
4117 if (ecmd->rx_coalesce_usecs == 0)
4118 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
4119 else {
4120 sky2_write32(hw, STAT_LEV_TIMER_INI,
4121 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
4122 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
4123 }
4124 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
4125
4126 if (ecmd->rx_coalesce_usecs_irq == 0)
4127 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
4128 else {
4129 sky2_write32(hw, STAT_ISR_TIMER_INI,
4130 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
4131 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
4132 }
4133 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
4134 return 0;
4135}
4136
4137/*
4138 * Hardware is limited to min of 128 and max of 2048 for ring size
4139 * and rounded up to next power of two
4140 * to avoid division in modulus calculation
4141 */
4142static unsigned long roundup_ring_size(unsigned long pending)
4143{
4144 return max(128ul, roundup_pow_of_two(pending+1));
4145}
4146
4147static void sky2_get_ringparam(struct net_device *dev,
4148 struct ethtool_ringparam *ering)
4149{
4150 struct sky2_port *sky2 = netdev_priv(dev);
4151
4152 ering->rx_max_pending = RX_MAX_PENDING;
4153 ering->tx_max_pending = TX_MAX_PENDING;
4154
4155 ering->rx_pending = sky2->rx_pending;
4156 ering->tx_pending = sky2->tx_pending;
4157}
4158
4159static int sky2_set_ringparam(struct net_device *dev,
4160 struct ethtool_ringparam *ering)
4161{
4162 struct sky2_port *sky2 = netdev_priv(dev);
4163
4164 if (ering->rx_pending > RX_MAX_PENDING ||
4165 ering->rx_pending < 8 ||
4166 ering->tx_pending < TX_MIN_PENDING ||
4167 ering->tx_pending > TX_MAX_PENDING)
4168 return -EINVAL;
4169
4170 sky2_detach(dev);
4171
4172 sky2->rx_pending = ering->rx_pending;
4173 sky2->tx_pending = ering->tx_pending;
4174 sky2->tx_ring_size = roundup_ring_size(sky2->tx_pending);
4175
4176 return sky2_reattach(dev);
4177}
4178
4179static int sky2_get_regs_len(struct net_device *dev)
4180{
4181 return 0x4000;
4182}
4183
4184static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
4185{
4186 /* This complicated switch statement is to make sure and
4187 * only access regions that are unreserved.
4188 * Some blocks are only valid on dual port cards.
4189 */
4190 switch (b) {
4191 /* second port */
4192 case 5: /* Tx Arbiter 2 */
4193 case 9: /* RX2 */
4194 case 14 ... 15: /* TX2 */
4195 case 17: case 19: /* Ram Buffer 2 */
4196 case 22 ... 23: /* Tx Ram Buffer 2 */
4197 case 25: /* Rx MAC Fifo 1 */
4198 case 27: /* Tx MAC Fifo 2 */
4199 case 31: /* GPHY 2 */
4200 case 40 ... 47: /* Pattern Ram 2 */
4201 case 52: case 54: /* TCP Segmentation 2 */
4202 case 112 ... 116: /* GMAC 2 */
4203 return hw->ports > 1;
4204
4205 case 0: /* Control */
4206 case 2: /* Mac address */
4207 case 4: /* Tx Arbiter 1 */
4208 case 7: /* PCI express reg */
4209 case 8: /* RX1 */
4210 case 12 ... 13: /* TX1 */
4211 case 16: case 18:/* Rx Ram Buffer 1 */
4212 case 20 ... 21: /* Tx Ram Buffer 1 */
4213 case 24: /* Rx MAC Fifo 1 */
4214 case 26: /* Tx MAC Fifo 1 */
4215 case 28 ... 29: /* Descriptor and status unit */
4216 case 30: /* GPHY 1*/
4217 case 32 ... 39: /* Pattern Ram 1 */
4218 case 48: case 50: /* TCP Segmentation 1 */
4219 case 56 ... 60: /* PCI space */
4220 case 80 ... 84: /* GMAC 1 */
4221 return 1;
4222
4223 default:
4224 return 0;
4225 }
4226}
4227
4228/*
4229 * Returns copy of control register region
4230 * Note: ethtool_get_regs always provides full size (16k) buffer
4231 */
4232static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
4233 void *p)
4234{
4235 const struct sky2_port *sky2 = netdev_priv(dev);
4236 const void __iomem *io = sky2->hw->regs;
4237 unsigned int b;
4238
4239 regs->version = 1;
4240
4241 for (b = 0; b < 128; b++) {
4242 /* skip poisonous diagnostic ram region in block 3 */
4243 if (b == 3)
4244 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
4245 else if (sky2_reg_access_ok(sky2->hw, b))
4246 memcpy_fromio(p, io, 128);
4247 else
4248 memset(p, 0, 128);
4249
4250 p += 128;
4251 io += 128;
4252 }
4253}
4254
4255static int sky2_get_eeprom_len(struct net_device *dev)
4256{
4257 struct sky2_port *sky2 = netdev_priv(dev);
4258 struct sky2_hw *hw = sky2->hw;
4259 u16 reg2;
4260
4261 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4262 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4263}
4264
4265static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
4266{
4267 unsigned long start = jiffies;
4268
4269 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
4270 /* Can take up to 10.6 ms for write */
4271 if (time_after(jiffies, start + HZ/4)) {
4272 dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
4273 return -ETIMEDOUT;
4274 }
4275 msleep(1);
4276 }
4277
4278 return 0;
4279}
4280
4281static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
4282 u16 offset, size_t length)
4283{
4284 int rc = 0;
4285
4286 while (length > 0) {
4287 u32 val;
4288
4289 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
4290 rc = sky2_vpd_wait(hw, cap, 0);
4291 if (rc)
4292 break;
4293
4294 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
4295
4296 memcpy(data, &val, min(sizeof(val), length));
4297 offset += sizeof(u32);
4298 data += sizeof(u32);
4299 length -= sizeof(u32);
4300 }
4301
4302 return rc;
4303}
4304
4305static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
4306 u16 offset, unsigned int length)
4307{
4308 unsigned int i;
4309 int rc = 0;
4310
4311 for (i = 0; i < length; i += sizeof(u32)) {
4312 u32 val = *(u32 *)(data + i);
4313
4314 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
4315 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
4316
4317 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
4318 if (rc)
4319 break;
4320 }
4321 return rc;
4322}
4323
4324static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4325 u8 *data)
4326{
4327 struct sky2_port *sky2 = netdev_priv(dev);
4328 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
4329
4330 if (!cap)
4331 return -EINVAL;
4332
4333 eeprom->magic = SKY2_EEPROM_MAGIC;
4334
4335 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
4336}
4337
4338static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4339 u8 *data)
4340{
4341 struct sky2_port *sky2 = netdev_priv(dev);
4342 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
4343
4344 if (!cap)
4345 return -EINVAL;
4346
4347 if (eeprom->magic != SKY2_EEPROM_MAGIC)
4348 return -EINVAL;
4349
4350 /* Partial writes not supported */
4351 if ((eeprom->offset & 3) || (eeprom->len & 3))
4352 return -EINVAL;
4353
4354 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
4355}
4356
4357static netdev_features_t sky2_fix_features(struct net_device *dev,
4358 netdev_features_t features)
4359{
4360 const struct sky2_port *sky2 = netdev_priv(dev);
4361 const struct sky2_hw *hw = sky2->hw;
4362
4363 /* In order to do Jumbo packets on these chips, need to turn off the
4364 * transmit store/forward. Therefore checksum offload won't work.
4365 */
4366 if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) {
4367 netdev_info(dev, "checksum offload not possible with jumbo frames\n");
4368 features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_CSUM_MASK);
4369 }
4370
4371 /* Some hardware requires receive checksum for RSS to work. */
4372 if ( (features & NETIF_F_RXHASH) &&
4373 !(features & NETIF_F_RXCSUM) &&
4374 (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) {
4375 netdev_info(dev, "receive hashing forces receive checksum\n");
4376 features |= NETIF_F_RXCSUM;
4377 }
4378
4379 return features;
4380}
4381
4382static int sky2_set_features(struct net_device *dev, netdev_features_t features)
4383{
4384 struct sky2_port *sky2 = netdev_priv(dev);
4385 netdev_features_t changed = dev->features ^ features;
4386
4387 if ((changed & NETIF_F_RXCSUM) &&
4388 !(sky2->hw->flags & SKY2_HW_NEW_LE)) {
4389 sky2_write32(sky2->hw,
4390 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
4391 (features & NETIF_F_RXCSUM)
4392 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
4393 }
4394
4395 if (changed & NETIF_F_RXHASH)
4396 rx_set_rss(dev, features);
4397
4398 if (changed & (NETIF_F_HW_VLAN_CTAG_TX|NETIF_F_HW_VLAN_CTAG_RX))
4399 sky2_vlan_mode(dev, features);
4400
4401 return 0;
4402}
4403
4404static const struct ethtool_ops sky2_ethtool_ops = {
4405 .supported_coalesce_params = ETHTOOL_COALESCE_USECS |
4406 ETHTOOL_COALESCE_MAX_FRAMES |
4407 ETHTOOL_COALESCE_RX_USECS_IRQ |
4408 ETHTOOL_COALESCE_RX_MAX_FRAMES_IRQ,
4409 .get_drvinfo = sky2_get_drvinfo,
4410 .get_wol = sky2_get_wol,
4411 .set_wol = sky2_set_wol,
4412 .get_msglevel = sky2_get_msglevel,
4413 .set_msglevel = sky2_set_msglevel,
4414 .nway_reset = sky2_nway_reset,
4415 .get_regs_len = sky2_get_regs_len,
4416 .get_regs = sky2_get_regs,
4417 .get_link = ethtool_op_get_link,
4418 .get_eeprom_len = sky2_get_eeprom_len,
4419 .get_eeprom = sky2_get_eeprom,
4420 .set_eeprom = sky2_set_eeprom,
4421 .get_strings = sky2_get_strings,
4422 .get_coalesce = sky2_get_coalesce,
4423 .set_coalesce = sky2_set_coalesce,
4424 .get_ringparam = sky2_get_ringparam,
4425 .set_ringparam = sky2_set_ringparam,
4426 .get_pauseparam = sky2_get_pauseparam,
4427 .set_pauseparam = sky2_set_pauseparam,
4428 .set_phys_id = sky2_set_phys_id,
4429 .get_sset_count = sky2_get_sset_count,
4430 .get_ethtool_stats = sky2_get_ethtool_stats,
4431 .get_link_ksettings = sky2_get_link_ksettings,
4432 .set_link_ksettings = sky2_set_link_ksettings,
4433};
4434
4435#ifdef CONFIG_SKY2_DEBUG
4436
4437static struct dentry *sky2_debug;
4438
4439
4440/*
4441 * Read and parse the first part of Vital Product Data
4442 */
4443#define VPD_SIZE 128
4444#define VPD_MAGIC 0x82
4445
4446static const struct vpd_tag {
4447 char tag[2];
4448 char *label;
4449} vpd_tags[] = {
4450 { "PN", "Part Number" },
4451 { "EC", "Engineering Level" },
4452 { "MN", "Manufacturer" },
4453 { "SN", "Serial Number" },
4454 { "YA", "Asset Tag" },
4455 { "VL", "First Error Log Message" },
4456 { "VF", "Second Error Log Message" },
4457 { "VB", "Boot Agent ROM Configuration" },
4458 { "VE", "EFI UNDI Configuration" },
4459};
4460
4461static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4462{
4463 size_t vpd_size;
4464 loff_t offs;
4465 u8 len;
4466 unsigned char *buf;
4467 u16 reg2;
4468
4469 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4470 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4471
4472 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4473 buf = kmalloc(vpd_size, GFP_KERNEL);
4474 if (!buf) {
4475 seq_puts(seq, "no memory!\n");
4476 return;
4477 }
4478
4479 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4480 seq_puts(seq, "VPD read failed\n");
4481 goto out;
4482 }
4483
4484 if (buf[0] != VPD_MAGIC) {
4485 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4486 goto out;
4487 }
4488 len = buf[1];
4489 if (len == 0 || len > vpd_size - 4) {
4490 seq_printf(seq, "Invalid id length: %d\n", len);
4491 goto out;
4492 }
4493
4494 seq_printf(seq, "%.*s\n", len, buf + 3);
4495 offs = len + 3;
4496
4497 while (offs < vpd_size - 4) {
4498 int i;
4499
4500 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4501 break;
4502 len = buf[offs + 2];
4503 if (offs + len + 3 >= vpd_size)
4504 break;
4505
4506 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4507 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4508 seq_printf(seq, " %s: %.*s\n",
4509 vpd_tags[i].label, len, buf + offs + 3);
4510 break;
4511 }
4512 }
4513 offs += len + 3;
4514 }
4515out:
4516 kfree(buf);
4517}
4518
4519static int sky2_debug_show(struct seq_file *seq, void *v)
4520{
4521 struct net_device *dev = seq->private;
4522 const struct sky2_port *sky2 = netdev_priv(dev);
4523 struct sky2_hw *hw = sky2->hw;
4524 unsigned port = sky2->port;
4525 unsigned idx, last;
4526 int sop;
4527
4528 sky2_show_vpd(seq, hw);
4529
4530 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
4531 sky2_read32(hw, B0_ISRC),
4532 sky2_read32(hw, B0_IMSK),
4533 sky2_read32(hw, B0_Y2_SP_ICR));
4534
4535 if (!netif_running(dev)) {
4536 seq_puts(seq, "network not running\n");
4537 return 0;
4538 }
4539
4540 napi_disable(&hw->napi);
4541 last = sky2_read16(hw, STAT_PUT_IDX);
4542
4543 seq_printf(seq, "Status ring %u\n", hw->st_size);
4544 if (hw->st_idx == last)
4545 seq_puts(seq, "Status ring (empty)\n");
4546 else {
4547 seq_puts(seq, "Status ring\n");
4548 for (idx = hw->st_idx; idx != last && idx < hw->st_size;
4549 idx = RING_NEXT(idx, hw->st_size)) {
4550 const struct sky2_status_le *le = hw->st_le + idx;
4551 seq_printf(seq, "[%d] %#x %d %#x\n",
4552 idx, le->opcode, le->length, le->status);
4553 }
4554 seq_puts(seq, "\n");
4555 }
4556
4557 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4558 sky2->tx_cons, sky2->tx_prod,
4559 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4560 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4561
4562 /* Dump contents of tx ring */
4563 sop = 1;
4564 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4565 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
4566 const struct sky2_tx_le *le = sky2->tx_le + idx;
4567 u32 a = le32_to_cpu(le->addr);
4568
4569 if (sop)
4570 seq_printf(seq, "%u:", idx);
4571 sop = 0;
4572
4573 switch (le->opcode & ~HW_OWNER) {
4574 case OP_ADDR64:
4575 seq_printf(seq, " %#x:", a);
4576 break;
4577 case OP_LRGLEN:
4578 seq_printf(seq, " mtu=%d", a);
4579 break;
4580 case OP_VLAN:
4581 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4582 break;
4583 case OP_TCPLISW:
4584 seq_printf(seq, " csum=%#x", a);
4585 break;
4586 case OP_LARGESEND:
4587 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4588 break;
4589 case OP_PACKET:
4590 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4591 break;
4592 case OP_BUFFER:
4593 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4594 break;
4595 default:
4596 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4597 a, le16_to_cpu(le->length));
4598 }
4599
4600 if (le->ctrl & EOP) {
4601 seq_putc(seq, '\n');
4602 sop = 1;
4603 }
4604 }
4605
4606 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4607 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
4608 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
4609 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4610
4611 sky2_read32(hw, B0_Y2_SP_LISR);
4612 napi_enable(&hw->napi);
4613 return 0;
4614}
4615DEFINE_SHOW_ATTRIBUTE(sky2_debug);
4616
4617/*
4618 * Use network device events to create/remove/rename
4619 * debugfs file entries
4620 */
4621static int sky2_device_event(struct notifier_block *unused,
4622 unsigned long event, void *ptr)
4623{
4624 struct net_device *dev = netdev_notifier_info_to_dev(ptr);
4625 struct sky2_port *sky2 = netdev_priv(dev);
4626
4627 if (dev->netdev_ops->ndo_open != sky2_open || !sky2_debug)
4628 return NOTIFY_DONE;
4629
4630 switch (event) {
4631 case NETDEV_CHANGENAME:
4632 if (sky2->debugfs) {
4633 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4634 sky2_debug, dev->name);
4635 }
4636 break;
4637
4638 case NETDEV_GOING_DOWN:
4639 if (sky2->debugfs) {
4640 netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
4641 debugfs_remove(sky2->debugfs);
4642 sky2->debugfs = NULL;
4643 }
4644 break;
4645
4646 case NETDEV_UP:
4647 sky2->debugfs = debugfs_create_file(dev->name, 0444,
4648 sky2_debug, dev,
4649 &sky2_debug_fops);
4650 if (IS_ERR(sky2->debugfs))
4651 sky2->debugfs = NULL;
4652 }
4653
4654 return NOTIFY_DONE;
4655}
4656
4657static struct notifier_block sky2_notifier = {
4658 .notifier_call = sky2_device_event,
4659};
4660
4661
4662static __init void sky2_debug_init(void)
4663{
4664 struct dentry *ent;
4665
4666 ent = debugfs_create_dir("sky2", NULL);
4667 if (!ent || IS_ERR(ent))
4668 return;
4669
4670 sky2_debug = ent;
4671 register_netdevice_notifier(&sky2_notifier);
4672}
4673
4674static __exit void sky2_debug_cleanup(void)
4675{
4676 if (sky2_debug) {
4677 unregister_netdevice_notifier(&sky2_notifier);
4678 debugfs_remove(sky2_debug);
4679 sky2_debug = NULL;
4680 }
4681}
4682
4683#else
4684#define sky2_debug_init()
4685#define sky2_debug_cleanup()
4686#endif
4687
4688/* Two copies of network device operations to handle special case of
4689 * not allowing netpoll on second port
4690 */
4691static const struct net_device_ops sky2_netdev_ops[2] = {
4692 {
4693 .ndo_open = sky2_open,
4694 .ndo_stop = sky2_close,
4695 .ndo_start_xmit = sky2_xmit_frame,
4696 .ndo_do_ioctl = sky2_ioctl,
4697 .ndo_validate_addr = eth_validate_addr,
4698 .ndo_set_mac_address = sky2_set_mac_address,
4699 .ndo_set_rx_mode = sky2_set_multicast,
4700 .ndo_change_mtu = sky2_change_mtu,
4701 .ndo_fix_features = sky2_fix_features,
4702 .ndo_set_features = sky2_set_features,
4703 .ndo_tx_timeout = sky2_tx_timeout,
4704 .ndo_get_stats64 = sky2_get_stats,
4705#ifdef CONFIG_NET_POLL_CONTROLLER
4706 .ndo_poll_controller = sky2_netpoll,
4707#endif
4708 },
4709 {
4710 .ndo_open = sky2_open,
4711 .ndo_stop = sky2_close,
4712 .ndo_start_xmit = sky2_xmit_frame,
4713 .ndo_do_ioctl = sky2_ioctl,
4714 .ndo_validate_addr = eth_validate_addr,
4715 .ndo_set_mac_address = sky2_set_mac_address,
4716 .ndo_set_rx_mode = sky2_set_multicast,
4717 .ndo_change_mtu = sky2_change_mtu,
4718 .ndo_fix_features = sky2_fix_features,
4719 .ndo_set_features = sky2_set_features,
4720 .ndo_tx_timeout = sky2_tx_timeout,
4721 .ndo_get_stats64 = sky2_get_stats,
4722 },
4723};
4724
4725/* Initialize network device */
4726static struct net_device *sky2_init_netdev(struct sky2_hw *hw, unsigned port,
4727 int highmem, int wol)
4728{
4729 struct sky2_port *sky2;
4730 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4731 int ret;
4732
4733 if (!dev)
4734 return NULL;
4735
4736 SET_NETDEV_DEV(dev, &hw->pdev->dev);
4737 dev->irq = hw->pdev->irq;
4738 dev->ethtool_ops = &sky2_ethtool_ops;
4739 dev->watchdog_timeo = TX_WATCHDOG;
4740 dev->netdev_ops = &sky2_netdev_ops[port];
4741
4742 sky2 = netdev_priv(dev);
4743 sky2->netdev = dev;
4744 sky2->hw = hw;
4745 sky2->msg_enable = netif_msg_init(debug, default_msg);
4746
4747 u64_stats_init(&sky2->tx_stats.syncp);
4748 u64_stats_init(&sky2->rx_stats.syncp);
4749
4750 /* Auto speed and flow control */
4751 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4752 if (hw->chip_id != CHIP_ID_YUKON_XL)
4753 dev->hw_features |= NETIF_F_RXCSUM;
4754
4755 sky2->flow_mode = FC_BOTH;
4756
4757 sky2->duplex = -1;
4758 sky2->speed = -1;
4759 sky2->advertising = sky2_supported_modes(hw);
4760 sky2->wol = wol;
4761
4762 spin_lock_init(&sky2->phy_lock);
4763
4764 sky2->tx_pending = TX_DEF_PENDING;
4765 sky2->tx_ring_size = roundup_ring_size(TX_DEF_PENDING);
4766 sky2->rx_pending = RX_DEF_PENDING;
4767
4768 hw->dev[port] = dev;
4769
4770 sky2->port = port;
4771
4772 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
4773
4774 if (highmem)
4775 dev->features |= NETIF_F_HIGHDMA;
4776
4777 /* Enable receive hashing unless hardware is known broken */
4778 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
4779 dev->hw_features |= NETIF_F_RXHASH;
4780
4781 if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
4782 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
4783 NETIF_F_HW_VLAN_CTAG_RX;
4784 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
4785 }
4786
4787 dev->features |= dev->hw_features;
4788
4789 /* MTU range: 60 - 1500 or 9000 */
4790 dev->min_mtu = ETH_ZLEN;
4791 if (hw->chip_id == CHIP_ID_YUKON_FE ||
4792 hw->chip_id == CHIP_ID_YUKON_FE_P)
4793 dev->max_mtu = ETH_DATA_LEN;
4794 else
4795 dev->max_mtu = ETH_JUMBO_MTU;
4796
4797 /* try to get mac address in the following order:
4798 * 1) from device tree data
4799 * 2) from internal registers set by bootloader
4800 */
4801 ret = of_get_mac_address(hw->pdev->dev.of_node, dev->dev_addr);
4802 if (ret)
4803 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8,
4804 ETH_ALEN);
4805
4806 /* if the address is invalid, use a random value */
4807 if (!is_valid_ether_addr(dev->dev_addr)) {
4808 struct sockaddr sa = { AF_UNSPEC };
4809
4810 dev_warn(&hw->pdev->dev, "Invalid MAC address, defaulting to random\n");
4811 eth_hw_addr_random(dev);
4812 memcpy(sa.sa_data, dev->dev_addr, ETH_ALEN);
4813 if (sky2_set_mac_address(dev, &sa))
4814 dev_warn(&hw->pdev->dev, "Failed to set MAC address.\n");
4815 }
4816
4817 return dev;
4818}
4819
4820static void sky2_show_addr(struct net_device *dev)
4821{
4822 const struct sky2_port *sky2 = netdev_priv(dev);
4823
4824 netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
4825}
4826
4827/* Handle software interrupt used during MSI test */
4828static irqreturn_t sky2_test_intr(int irq, void *dev_id)
4829{
4830 struct sky2_hw *hw = dev_id;
4831 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4832
4833 if (status == 0)
4834 return IRQ_NONE;
4835
4836 if (status & Y2_IS_IRQ_SW) {
4837 hw->flags |= SKY2_HW_USE_MSI;
4838 wake_up(&hw->msi_wait);
4839 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4840 }
4841 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4842
4843 return IRQ_HANDLED;
4844}
4845
4846/* Test interrupt path by forcing a a software IRQ */
4847static int sky2_test_msi(struct sky2_hw *hw)
4848{
4849 struct pci_dev *pdev = hw->pdev;
4850 int err;
4851
4852 init_waitqueue_head(&hw->msi_wait);
4853
4854 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
4855 if (err) {
4856 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4857 return err;
4858 }
4859
4860 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4861
4862 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
4863 sky2_read8(hw, B0_CTST);
4864
4865 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
4866
4867 if (!(hw->flags & SKY2_HW_USE_MSI)) {
4868 /* MSI test failed, go back to INTx mode */
4869 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4870 "switching to INTx mode.\n");
4871
4872 err = -EOPNOTSUPP;
4873 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4874 }
4875
4876 sky2_write32(hw, B0_IMSK, 0);
4877 sky2_read32(hw, B0_IMSK);
4878
4879 free_irq(pdev->irq, hw);
4880
4881 return err;
4882}
4883
4884/* This driver supports yukon2 chipset only */
4885static const char *sky2_name(u8 chipid, char *buf, int sz)
4886{
4887 const char *name[] = {
4888 "XL", /* 0xb3 */
4889 "EC Ultra", /* 0xb4 */
4890 "Extreme", /* 0xb5 */
4891 "EC", /* 0xb6 */
4892 "FE", /* 0xb7 */
4893 "FE+", /* 0xb8 */
4894 "Supreme", /* 0xb9 */
4895 "UL 2", /* 0xba */
4896 "Unknown", /* 0xbb */
4897 "Optima", /* 0xbc */
4898 "OptimaEEE", /* 0xbd */
4899 "Optima 2", /* 0xbe */
4900 };
4901
4902 if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OP_2)
4903 snprintf(buf, sz, "%s", name[chipid - CHIP_ID_YUKON_XL]);
4904 else
4905 snprintf(buf, sz, "(chip %#x)", chipid);
4906 return buf;
4907}
4908
4909static const struct dmi_system_id msi_blacklist[] = {
4910 {
4911 .ident = "Dell Inspiron 1545",
4912 .matches = {
4913 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
4914 DMI_MATCH(DMI_PRODUCT_NAME, "Inspiron 1545"),
4915 },
4916 },
4917 {
4918 .ident = "Gateway P-79",
4919 .matches = {
4920 DMI_MATCH(DMI_SYS_VENDOR, "Gateway"),
4921 DMI_MATCH(DMI_PRODUCT_NAME, "P-79"),
4922 },
4923 },
4924 {
4925 .ident = "ASUS P5W DH Deluxe",
4926 .matches = {
4927 DMI_MATCH(DMI_SYS_VENDOR, "ASUSTEK COMPUTER INC"),
4928 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
4929 },
4930 },
4931 {
4932 .ident = "ASUS P6T",
4933 .matches = {
4934 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
4935 DMI_MATCH(DMI_BOARD_NAME, "P6T"),
4936 },
4937 },
4938 {
4939 .ident = "ASUS P6X",
4940 .matches = {
4941 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
4942 DMI_MATCH(DMI_BOARD_NAME, "P6X"),
4943 },
4944 },
4945 {}
4946};
4947
4948static int sky2_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
4949{
4950 struct net_device *dev, *dev1;
4951 struct sky2_hw *hw;
4952 int err, using_dac = 0, wol_default;
4953 u32 reg;
4954 char buf1[16];
4955
4956 err = pci_enable_device(pdev);
4957 if (err) {
4958 dev_err(&pdev->dev, "cannot enable PCI device\n");
4959 goto err_out;
4960 }
4961
4962 /* Get configuration information
4963 * Note: only regular PCI config access once to test for HW issues
4964 * other PCI access through shared memory for speed and to
4965 * avoid MMCONFIG problems.
4966 */
4967 err = pci_read_config_dword(pdev, PCI_DEV_REG2, ®);
4968 if (err) {
4969 dev_err(&pdev->dev, "PCI read config failed\n");
4970 goto err_out_disable;
4971 }
4972
4973 if (~reg == 0) {
4974 dev_err(&pdev->dev, "PCI configuration read error\n");
4975 err = -EIO;
4976 goto err_out_disable;
4977 }
4978
4979 err = pci_request_regions(pdev, DRV_NAME);
4980 if (err) {
4981 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
4982 goto err_out_disable;
4983 }
4984
4985 pci_set_master(pdev);
4986
4987 if (sizeof(dma_addr_t) > sizeof(u32) &&
4988 !(err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)))) {
4989 using_dac = 1;
4990 err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
4991 if (err < 0) {
4992 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4993 "for consistent allocations\n");
4994 goto err_out_free_regions;
4995 }
4996 } else {
4997 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
4998 if (err) {
4999 dev_err(&pdev->dev, "no usable DMA configuration\n");
5000 goto err_out_free_regions;
5001 }
5002 }
5003
5004
5005#ifdef __BIG_ENDIAN
5006 /* The sk98lin vendor driver uses hardware byte swapping but
5007 * this driver uses software swapping.
5008 */
5009 reg &= ~PCI_REV_DESC;
5010 err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
5011 if (err) {
5012 dev_err(&pdev->dev, "PCI write config failed\n");
5013 goto err_out_free_regions;
5014 }
5015#endif
5016
5017 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
5018
5019 err = -ENOMEM;
5020
5021 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
5022 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
5023 if (!hw)
5024 goto err_out_free_regions;
5025
5026 hw->pdev = pdev;
5027 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
5028
5029 hw->regs = ioremap(pci_resource_start(pdev, 0), 0x4000);
5030 if (!hw->regs) {
5031 dev_err(&pdev->dev, "cannot map device registers\n");
5032 goto err_out_free_hw;
5033 }
5034
5035 err = sky2_init(hw);
5036 if (err)
5037 goto err_out_iounmap;
5038
5039 /* ring for status responses */
5040 hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
5041 hw->st_le = dma_alloc_coherent(&pdev->dev,
5042 hw->st_size * sizeof(struct sky2_status_le),
5043 &hw->st_dma, GFP_KERNEL);
5044 if (!hw->st_le) {
5045 err = -ENOMEM;
5046 goto err_out_reset;
5047 }
5048
5049 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
5050 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
5051
5052 sky2_reset(hw);
5053
5054 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
5055 if (!dev) {
5056 err = -ENOMEM;
5057 goto err_out_free_pci;
5058 }
5059
5060 if (disable_msi == -1)
5061 disable_msi = !!dmi_check_system(msi_blacklist);
5062
5063 if (!disable_msi && pci_enable_msi(pdev) == 0) {
5064 err = sky2_test_msi(hw);
5065 if (err) {
5066 pci_disable_msi(pdev);
5067 if (err != -EOPNOTSUPP)
5068 goto err_out_free_netdev;
5069 }
5070 }
5071
5072 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
5073
5074 err = register_netdev(dev);
5075 if (err) {
5076 dev_err(&pdev->dev, "cannot register net device\n");
5077 goto err_out_free_netdev;
5078 }
5079
5080 netif_carrier_off(dev);
5081
5082 sky2_show_addr(dev);
5083
5084 if (hw->ports > 1) {
5085 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
5086 if (!dev1) {
5087 err = -ENOMEM;
5088 goto err_out_unregister;
5089 }
5090
5091 err = register_netdev(dev1);
5092 if (err) {
5093 dev_err(&pdev->dev, "cannot register second net device\n");
5094 goto err_out_free_dev1;
5095 }
5096
5097 err = sky2_setup_irq(hw, hw->irq_name);
5098 if (err)
5099 goto err_out_unregister_dev1;
5100
5101 sky2_show_addr(dev1);
5102 }
5103
5104 timer_setup(&hw->watchdog_timer, sky2_watchdog, 0);
5105 INIT_WORK(&hw->restart_work, sky2_restart);
5106
5107 pci_set_drvdata(pdev, hw);
5108 pdev->d3hot_delay = 300;
5109
5110 return 0;
5111
5112err_out_unregister_dev1:
5113 unregister_netdev(dev1);
5114err_out_free_dev1:
5115 free_netdev(dev1);
5116err_out_unregister:
5117 unregister_netdev(dev);
5118err_out_free_netdev:
5119 if (hw->flags & SKY2_HW_USE_MSI)
5120 pci_disable_msi(pdev);
5121 free_netdev(dev);
5122err_out_free_pci:
5123 dma_free_coherent(&pdev->dev,
5124 hw->st_size * sizeof(struct sky2_status_le),
5125 hw->st_le, hw->st_dma);
5126err_out_reset:
5127 sky2_write8(hw, B0_CTST, CS_RST_SET);
5128err_out_iounmap:
5129 iounmap(hw->regs);
5130err_out_free_hw:
5131 kfree(hw);
5132err_out_free_regions:
5133 pci_release_regions(pdev);
5134err_out_disable:
5135 pci_disable_device(pdev);
5136err_out:
5137 return err;
5138}
5139
5140static void sky2_remove(struct pci_dev *pdev)
5141{
5142 struct sky2_hw *hw = pci_get_drvdata(pdev);
5143 int i;
5144
5145 if (!hw)
5146 return;
5147
5148 del_timer_sync(&hw->watchdog_timer);
5149 cancel_work_sync(&hw->restart_work);
5150
5151 for (i = hw->ports-1; i >= 0; --i)
5152 unregister_netdev(hw->dev[i]);
5153
5154 sky2_write32(hw, B0_IMSK, 0);
5155 sky2_read32(hw, B0_IMSK);
5156
5157 sky2_power_aux(hw);
5158
5159 sky2_write8(hw, B0_CTST, CS_RST_SET);
5160 sky2_read8(hw, B0_CTST);
5161
5162 if (hw->ports > 1) {
5163 napi_disable(&hw->napi);
5164 free_irq(pdev->irq, hw);
5165 }
5166
5167 if (hw->flags & SKY2_HW_USE_MSI)
5168 pci_disable_msi(pdev);
5169 dma_free_coherent(&pdev->dev,
5170 hw->st_size * sizeof(struct sky2_status_le),
5171 hw->st_le, hw->st_dma);
5172 pci_release_regions(pdev);
5173 pci_disable_device(pdev);
5174
5175 for (i = hw->ports-1; i >= 0; --i)
5176 free_netdev(hw->dev[i]);
5177
5178 iounmap(hw->regs);
5179 kfree(hw);
5180}
5181
5182static int sky2_suspend(struct device *dev)
5183{
5184 struct sky2_hw *hw = dev_get_drvdata(dev);
5185 int i;
5186
5187 if (!hw)
5188 return 0;
5189
5190 del_timer_sync(&hw->watchdog_timer);
5191 cancel_work_sync(&hw->restart_work);
5192
5193 rtnl_lock();
5194
5195 sky2_all_down(hw);
5196 for (i = 0; i < hw->ports; i++) {
5197 struct net_device *dev = hw->dev[i];
5198 struct sky2_port *sky2 = netdev_priv(dev);
5199
5200 if (sky2->wol)
5201 sky2_wol_init(sky2);
5202 }
5203
5204 sky2_power_aux(hw);
5205 rtnl_unlock();
5206
5207 return 0;
5208}
5209
5210#ifdef CONFIG_PM_SLEEP
5211static int sky2_resume(struct device *dev)
5212{
5213 struct pci_dev *pdev = to_pci_dev(dev);
5214 struct sky2_hw *hw = pci_get_drvdata(pdev);
5215 int err;
5216
5217 if (!hw)
5218 return 0;
5219
5220 /* Re-enable all clocks */
5221 err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
5222 if (err) {
5223 dev_err(&pdev->dev, "PCI write config failed\n");
5224 goto out;
5225 }
5226
5227 rtnl_lock();
5228 sky2_reset(hw);
5229 sky2_all_up(hw);
5230 rtnl_unlock();
5231
5232 return 0;
5233out:
5234
5235 dev_err(&pdev->dev, "resume failed (%d)\n", err);
5236 pci_disable_device(pdev);
5237 return err;
5238}
5239
5240static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
5241#define SKY2_PM_OPS (&sky2_pm_ops)
5242
5243#else
5244
5245#define SKY2_PM_OPS NULL
5246#endif
5247
5248static void sky2_shutdown(struct pci_dev *pdev)
5249{
5250 struct sky2_hw *hw = pci_get_drvdata(pdev);
5251 int port;
5252
5253 for (port = 0; port < hw->ports; port++) {
5254 struct net_device *ndev = hw->dev[port];
5255
5256 rtnl_lock();
5257 if (netif_running(ndev)) {
5258 dev_close(ndev);
5259 netif_device_detach(ndev);
5260 }
5261 rtnl_unlock();
5262 }
5263 sky2_suspend(&pdev->dev);
5264 pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
5265 pci_set_power_state(pdev, PCI_D3hot);
5266}
5267
5268static struct pci_driver sky2_driver = {
5269 .name = DRV_NAME,
5270 .id_table = sky2_id_table,
5271 .probe = sky2_probe,
5272 .remove = sky2_remove,
5273 .shutdown = sky2_shutdown,
5274 .driver.pm = SKY2_PM_OPS,
5275};
5276
5277static int __init sky2_init_module(void)
5278{
5279 pr_info("driver version " DRV_VERSION "\n");
5280
5281 sky2_debug_init();
5282 return pci_register_driver(&sky2_driver);
5283}
5284
5285static void __exit sky2_cleanup_module(void)
5286{
5287 pci_unregister_driver(&sky2_driver);
5288 sky2_debug_cleanup();
5289}
5290
5291module_init(sky2_init_module);
5292module_exit(sky2_cleanup_module);
5293
5294MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
5295MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
5296MODULE_LICENSE("GPL");
5297MODULE_VERSION(DRV_VERSION);