Loading...
1// SPDX-License-Identifier: GPL-2.0-or-later
2/* tmp401.c
3 *
4 * Copyright (C) 2007,2008 Hans de Goede <hdegoede@redhat.com>
5 * Preliminary tmp411 support by:
6 * Gabriel Konat, Sander Leget, Wouter Willems
7 * Copyright (C) 2009 Andre Prendel <andre.prendel@gmx.de>
8 *
9 * Cleanup and support for TMP431 and TMP432 by Guenter Roeck
10 * Copyright (c) 2013 Guenter Roeck <linux@roeck-us.net>
11 */
12
13/*
14 * Driver for the Texas Instruments TMP401 SMBUS temperature sensor IC.
15 *
16 * Note this IC is in some aspect similar to the LM90, but it has quite a
17 * few differences too, for example the local temp has a higher resolution
18 * and thus has 16 bits registers for its value and limit instead of 8 bits.
19 */
20
21#include <linux/bitops.h>
22#include <linux/err.h>
23#include <linux/i2c.h>
24#include <linux/hwmon.h>
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/mutex.h>
28#include <linux/regmap.h>
29#include <linux/slab.h>
30
31/* Addresses to scan */
32static const unsigned short normal_i2c[] = { 0x48, 0x49, 0x4a, 0x4c, 0x4d,
33 0x4e, 0x4f, I2C_CLIENT_END };
34
35enum chips { tmp401, tmp411, tmp431, tmp432, tmp435 };
36
37/*
38 * The TMP401 registers, note some registers have different addresses for
39 * reading and writing
40 */
41#define TMP401_STATUS 0x02
42#define TMP401_CONFIG 0x03
43#define TMP401_CONVERSION_RATE 0x04
44#define TMP4XX_N_FACTOR_REG 0x18
45#define TMP43X_BETA_RANGE 0x25
46#define TMP401_TEMP_CRIT_HYST 0x21
47#define TMP401_MANUFACTURER_ID_REG 0xFE
48#define TMP401_DEVICE_ID_REG 0xFF
49
50static const u8 TMP401_TEMP_MSB[7][3] = {
51 { 0x00, 0x01, 0x23 }, /* temp */
52 { 0x06, 0x08, 0x16 }, /* low limit */
53 { 0x05, 0x07, 0x15 }, /* high limit */
54 { 0x20, 0x19, 0x1a }, /* therm (crit) limit */
55 { 0x30, 0x34, 0x00 }, /* lowest */
56 { 0x32, 0xf6, 0x00 }, /* highest */
57};
58
59/* [0] = fault, [1] = low, [2] = high, [3] = therm/crit */
60static const u8 TMP432_STATUS_REG[] = {
61 0x1b, 0x36, 0x35, 0x37 };
62
63/* Flags */
64#define TMP401_CONFIG_RANGE BIT(2)
65#define TMP401_CONFIG_SHUTDOWN BIT(6)
66#define TMP401_STATUS_LOCAL_CRIT BIT(0)
67#define TMP401_STATUS_REMOTE_CRIT BIT(1)
68#define TMP401_STATUS_REMOTE_OPEN BIT(2)
69#define TMP401_STATUS_REMOTE_LOW BIT(3)
70#define TMP401_STATUS_REMOTE_HIGH BIT(4)
71#define TMP401_STATUS_LOCAL_LOW BIT(5)
72#define TMP401_STATUS_LOCAL_HIGH BIT(6)
73
74/* On TMP432, each status has its own register */
75#define TMP432_STATUS_LOCAL BIT(0)
76#define TMP432_STATUS_REMOTE1 BIT(1)
77#define TMP432_STATUS_REMOTE2 BIT(2)
78
79/* Manufacturer / Device ID's */
80#define TMP401_MANUFACTURER_ID 0x55
81#define TMP401_DEVICE_ID 0x11
82#define TMP411A_DEVICE_ID 0x12
83#define TMP411B_DEVICE_ID 0x13
84#define TMP411C_DEVICE_ID 0x10
85#define TMP431_DEVICE_ID 0x31
86#define TMP432_DEVICE_ID 0x32
87#define TMP435_DEVICE_ID 0x35
88
89/*
90 * Driver data (common to all clients)
91 */
92
93static const struct i2c_device_id tmp401_id[] = {
94 { "tmp401", tmp401 },
95 { "tmp411", tmp411 },
96 { "tmp431", tmp431 },
97 { "tmp432", tmp432 },
98 { "tmp435", tmp435 },
99 { }
100};
101MODULE_DEVICE_TABLE(i2c, tmp401_id);
102
103/*
104 * Client data (each client gets its own)
105 */
106
107struct tmp401_data {
108 struct i2c_client *client;
109 struct regmap *regmap;
110 struct mutex update_lock;
111 enum chips kind;
112
113 bool extended_range;
114
115 /* hwmon API configuration data */
116 u32 chip_channel_config[4];
117 struct hwmon_channel_info chip_info;
118 u32 temp_channel_config[4];
119 struct hwmon_channel_info temp_info;
120 const struct hwmon_channel_info *info[3];
121 struct hwmon_chip_info chip;
122};
123
124/* regmap */
125
126static bool tmp401_regmap_is_volatile(struct device *dev, unsigned int reg)
127{
128 switch (reg) {
129 case 0: /* local temp msb */
130 case 1: /* remote temp msb */
131 case 2: /* status */
132 case 0x10: /* remote temp lsb */
133 case 0x15: /* local temp lsb */
134 case 0x1b: /* status (tmp432) */
135 case 0x23 ... 0x24: /* remote temp 2 msb / lsb */
136 case 0x30 ... 0x37: /* lowest/highest temp; status (tmp432) */
137 return true;
138 default:
139 return false;
140 }
141}
142
143static int tmp401_reg_read(void *context, unsigned int reg, unsigned int *val)
144{
145 struct tmp401_data *data = context;
146 struct i2c_client *client = data->client;
147 int regval;
148
149 switch (reg) {
150 case 0: /* local temp msb */
151 case 1: /* remote temp msb */
152 case 5: /* local temp high limit msb */
153 case 6: /* local temp low limit msb */
154 case 7: /* remote temp ligh limit msb */
155 case 8: /* remote temp low limit msb */
156 case 0x15: /* remote temp 2 high limit msb */
157 case 0x16: /* remote temp 2 low limit msb */
158 case 0x23: /* remote temp 2 msb */
159 case 0x30: /* local temp minimum, tmp411 */
160 case 0x32: /* local temp maximum, tmp411 */
161 case 0x34: /* remote temp minimum, tmp411 */
162 case 0xf6: /* remote temp maximum, tmp411 (really 0x36) */
163 /* work around register overlap between TMP411 and TMP432 */
164 if (reg == 0xf6)
165 reg = 0x36;
166 regval = i2c_smbus_read_word_swapped(client, reg);
167 if (regval < 0)
168 return regval;
169 *val = regval;
170 break;
171 case 0x19: /* critical limits, 8-bit registers */
172 case 0x1a:
173 case 0x20:
174 regval = i2c_smbus_read_byte_data(client, reg);
175 if (regval < 0)
176 return regval;
177 *val = regval << 8;
178 break;
179 case 0x1b:
180 case 0x35 ... 0x37:
181 if (data->kind == tmp432) {
182 regval = i2c_smbus_read_byte_data(client, reg);
183 if (regval < 0)
184 return regval;
185 *val = regval;
186 break;
187 }
188 /* simulate TMP432 status registers */
189 regval = i2c_smbus_read_byte_data(client, TMP401_STATUS);
190 if (regval < 0)
191 return regval;
192 *val = 0;
193 switch (reg) {
194 case 0x1b: /* open / fault */
195 if (regval & TMP401_STATUS_REMOTE_OPEN)
196 *val |= BIT(1);
197 break;
198 case 0x35: /* high limit */
199 if (regval & TMP401_STATUS_LOCAL_HIGH)
200 *val |= BIT(0);
201 if (regval & TMP401_STATUS_REMOTE_HIGH)
202 *val |= BIT(1);
203 break;
204 case 0x36: /* low limit */
205 if (regval & TMP401_STATUS_LOCAL_LOW)
206 *val |= BIT(0);
207 if (regval & TMP401_STATUS_REMOTE_LOW)
208 *val |= BIT(1);
209 break;
210 case 0x37: /* therm / crit limit */
211 if (regval & TMP401_STATUS_LOCAL_CRIT)
212 *val |= BIT(0);
213 if (regval & TMP401_STATUS_REMOTE_CRIT)
214 *val |= BIT(1);
215 break;
216 }
217 break;
218 default:
219 regval = i2c_smbus_read_byte_data(client, reg);
220 if (regval < 0)
221 return regval;
222 *val = regval;
223 break;
224 }
225 return 0;
226}
227
228static int tmp401_reg_write(void *context, unsigned int reg, unsigned int val)
229{
230 struct tmp401_data *data = context;
231 struct i2c_client *client = data->client;
232
233 switch (reg) {
234 case 0x05: /* local temp high limit msb */
235 case 0x06: /* local temp low limit msb */
236 case 0x07: /* remote temp ligh limit msb */
237 case 0x08: /* remote temp low limit msb */
238 reg += 6; /* adjust for register write address */
239 fallthrough;
240 case 0x15: /* remote temp 2 high limit msb */
241 case 0x16: /* remote temp 2 low limit msb */
242 return i2c_smbus_write_word_swapped(client, reg, val);
243 case 0x19: /* critical limits, 8-bit registers */
244 case 0x1a:
245 case 0x20:
246 return i2c_smbus_write_byte_data(client, reg, val >> 8);
247 case TMP401_CONVERSION_RATE:
248 case TMP401_CONFIG:
249 reg += 6; /* adjust for register write address */
250 fallthrough;
251 default:
252 return i2c_smbus_write_byte_data(client, reg, val);
253 }
254}
255
256static const struct regmap_config tmp401_regmap_config = {
257 .reg_bits = 8,
258 .val_bits = 16,
259 .cache_type = REGCACHE_RBTREE,
260 .volatile_reg = tmp401_regmap_is_volatile,
261 .reg_read = tmp401_reg_read,
262 .reg_write = tmp401_reg_write,
263};
264
265/* temperature conversion */
266
267static int tmp401_register_to_temp(u16 reg, bool extended)
268{
269 int temp = reg;
270
271 if (extended)
272 temp -= 64 * 256;
273
274 return DIV_ROUND_CLOSEST(temp * 125, 32);
275}
276
277static u16 tmp401_temp_to_register(long temp, bool extended, int zbits)
278{
279 if (extended) {
280 temp = clamp_val(temp, -64000, 191000);
281 temp += 64000;
282 } else {
283 temp = clamp_val(temp, 0, 127000);
284 }
285
286 return DIV_ROUND_CLOSEST(temp * (1 << (8 - zbits)), 1000) << zbits;
287}
288
289/* hwmon API functions */
290
291static const u8 tmp401_temp_reg_index[] = {
292 [hwmon_temp_input] = 0,
293 [hwmon_temp_min] = 1,
294 [hwmon_temp_max] = 2,
295 [hwmon_temp_crit] = 3,
296 [hwmon_temp_lowest] = 4,
297 [hwmon_temp_highest] = 5,
298};
299
300static const u8 tmp401_status_reg_index[] = {
301 [hwmon_temp_fault] = 0,
302 [hwmon_temp_min_alarm] = 1,
303 [hwmon_temp_max_alarm] = 2,
304 [hwmon_temp_crit_alarm] = 3,
305};
306
307static int tmp401_temp_read(struct device *dev, u32 attr, int channel, long *val)
308{
309 struct tmp401_data *data = dev_get_drvdata(dev);
310 struct regmap *regmap = data->regmap;
311 unsigned int regval;
312 int reg, ret;
313
314 switch (attr) {
315 case hwmon_temp_input:
316 case hwmon_temp_min:
317 case hwmon_temp_max:
318 case hwmon_temp_crit:
319 case hwmon_temp_lowest:
320 case hwmon_temp_highest:
321 reg = TMP401_TEMP_MSB[tmp401_temp_reg_index[attr]][channel];
322 ret = regmap_read(regmap, reg, ®val);
323 if (ret < 0)
324 return ret;
325 *val = tmp401_register_to_temp(regval, data->extended_range);
326 break;
327 case hwmon_temp_crit_hyst:
328 mutex_lock(&data->update_lock);
329 reg = TMP401_TEMP_MSB[3][channel];
330 ret = regmap_read(regmap, reg, ®val);
331 if (ret < 0)
332 goto unlock;
333 *val = tmp401_register_to_temp(regval, data->extended_range);
334 ret = regmap_read(regmap, TMP401_TEMP_CRIT_HYST, ®val);
335 if (ret < 0)
336 goto unlock;
337 *val -= regval * 1000;
338unlock:
339 mutex_unlock(&data->update_lock);
340 if (ret < 0)
341 return ret;
342 break;
343 case hwmon_temp_fault:
344 case hwmon_temp_min_alarm:
345 case hwmon_temp_max_alarm:
346 case hwmon_temp_crit_alarm:
347 reg = TMP432_STATUS_REG[tmp401_status_reg_index[attr]];
348 ret = regmap_read(regmap, reg, ®val);
349 if (ret < 0)
350 return ret;
351 *val = !!(regval & BIT(channel));
352 break;
353 default:
354 return -EOPNOTSUPP;
355 }
356 return 0;
357}
358
359static int tmp401_temp_write(struct device *dev, u32 attr, int channel,
360 long val)
361{
362 struct tmp401_data *data = dev_get_drvdata(dev);
363 struct regmap *regmap = data->regmap;
364 unsigned int regval;
365 int reg, ret, temp;
366
367 mutex_lock(&data->update_lock);
368 switch (attr) {
369 case hwmon_temp_min:
370 case hwmon_temp_max:
371 case hwmon_temp_crit:
372 reg = TMP401_TEMP_MSB[tmp401_temp_reg_index[attr]][channel];
373 regval = tmp401_temp_to_register(val, data->extended_range,
374 attr == hwmon_temp_crit ? 8 : 4);
375 ret = regmap_write(regmap, reg, regval);
376 break;
377 case hwmon_temp_crit_hyst:
378 if (data->extended_range)
379 val = clamp_val(val, -64000, 191000);
380 else
381 val = clamp_val(val, 0, 127000);
382
383 reg = TMP401_TEMP_MSB[3][channel];
384 ret = regmap_read(regmap, reg, ®val);
385 if (ret < 0)
386 break;
387 temp = tmp401_register_to_temp(regval, data->extended_range);
388 val = clamp_val(val, temp - 255000, temp);
389 regval = ((temp - val) + 500) / 1000;
390 ret = regmap_write(regmap, TMP401_TEMP_CRIT_HYST, regval);
391 break;
392 default:
393 ret = -EOPNOTSUPP;
394 break;
395 }
396 mutex_unlock(&data->update_lock);
397 return ret;
398}
399
400static int tmp401_chip_read(struct device *dev, u32 attr, int channel, long *val)
401{
402 struct tmp401_data *data = dev_get_drvdata(dev);
403 u32 regval;
404 int ret;
405
406 switch (attr) {
407 case hwmon_chip_update_interval:
408 ret = regmap_read(data->regmap, TMP401_CONVERSION_RATE, ®val);
409 if (ret < 0)
410 return ret;
411 *val = (1 << (7 - regval)) * 125;
412 break;
413 case hwmon_chip_temp_reset_history:
414 *val = 0;
415 break;
416 default:
417 return -EOPNOTSUPP;
418 }
419
420 return 0;
421}
422
423static int tmp401_set_convrate(struct regmap *regmap, long val)
424{
425 int rate;
426
427 /*
428 * For valid rates, interval can be calculated as
429 * interval = (1 << (7 - rate)) * 125;
430 * Rounded rate is therefore
431 * rate = 7 - __fls(interval * 4 / (125 * 3));
432 * Use clamp_val() to avoid overflows, and to ensure valid input
433 * for __fls.
434 */
435 val = clamp_val(val, 125, 16000);
436 rate = 7 - __fls(val * 4 / (125 * 3));
437 return regmap_write(regmap, TMP401_CONVERSION_RATE, rate);
438}
439
440static int tmp401_chip_write(struct device *dev, u32 attr, int channel, long val)
441{
442 struct tmp401_data *data = dev_get_drvdata(dev);
443 struct regmap *regmap = data->regmap;
444 int err;
445
446 mutex_lock(&data->update_lock);
447 switch (attr) {
448 case hwmon_chip_update_interval:
449 err = tmp401_set_convrate(regmap, val);
450 break;
451 case hwmon_chip_temp_reset_history:
452 if (val != 1) {
453 err = -EINVAL;
454 break;
455 }
456 /*
457 * Reset history by writing any value to any of the
458 * minimum/maximum registers (0x30-0x37).
459 */
460 err = regmap_write(regmap, 0x30, 0);
461 break;
462 default:
463 err = -EOPNOTSUPP;
464 break;
465 }
466 mutex_unlock(&data->update_lock);
467
468 return err;
469}
470
471static int tmp401_read(struct device *dev, enum hwmon_sensor_types type,
472 u32 attr, int channel, long *val)
473{
474 switch (type) {
475 case hwmon_chip:
476 return tmp401_chip_read(dev, attr, channel, val);
477 case hwmon_temp:
478 return tmp401_temp_read(dev, attr, channel, val);
479 default:
480 return -EOPNOTSUPP;
481 }
482}
483
484static int tmp401_write(struct device *dev, enum hwmon_sensor_types type,
485 u32 attr, int channel, long val)
486{
487 switch (type) {
488 case hwmon_chip:
489 return tmp401_chip_write(dev, attr, channel, val);
490 case hwmon_temp:
491 return tmp401_temp_write(dev, attr, channel, val);
492 default:
493 return -EOPNOTSUPP;
494 }
495}
496
497static umode_t tmp401_is_visible(const void *data, enum hwmon_sensor_types type,
498 u32 attr, int channel)
499{
500 switch (type) {
501 case hwmon_chip:
502 switch (attr) {
503 case hwmon_chip_update_interval:
504 case hwmon_chip_temp_reset_history:
505 return 0644;
506 default:
507 break;
508 }
509 break;
510 case hwmon_temp:
511 switch (attr) {
512 case hwmon_temp_input:
513 case hwmon_temp_min_alarm:
514 case hwmon_temp_max_alarm:
515 case hwmon_temp_crit_alarm:
516 case hwmon_temp_fault:
517 case hwmon_temp_lowest:
518 case hwmon_temp_highest:
519 return 0444;
520 case hwmon_temp_min:
521 case hwmon_temp_max:
522 case hwmon_temp_crit:
523 case hwmon_temp_crit_hyst:
524 return 0644;
525 default:
526 break;
527 }
528 break;
529 default:
530 break;
531 }
532 return 0;
533}
534
535static const struct hwmon_ops tmp401_ops = {
536 .is_visible = tmp401_is_visible,
537 .read = tmp401_read,
538 .write = tmp401_write,
539};
540
541/* chip initialization, detect, probe */
542
543static int tmp401_init_client(struct tmp401_data *data)
544{
545 struct regmap *regmap = data->regmap;
546 u32 config, config_orig;
547 int ret;
548 u32 val = 0;
549 s32 nfactor = 0;
550
551 /* Set conversion rate to 2 Hz */
552 ret = regmap_write(regmap, TMP401_CONVERSION_RATE, 5);
553 if (ret < 0)
554 return ret;
555
556 /* Start conversions (disable shutdown if necessary) */
557 ret = regmap_read(regmap, TMP401_CONFIG, &config);
558 if (ret < 0)
559 return ret;
560
561 config_orig = config;
562 config &= ~TMP401_CONFIG_SHUTDOWN;
563
564 if (of_property_read_bool(data->client->dev.of_node, "ti,extended-range-enable")) {
565 /* Enable measurement over extended temperature range */
566 config |= TMP401_CONFIG_RANGE;
567 }
568
569 data->extended_range = !!(config & TMP401_CONFIG_RANGE);
570
571 if (config != config_orig) {
572 ret = regmap_write(regmap, TMP401_CONFIG, config);
573 if (ret < 0)
574 return ret;
575 }
576
577 ret = of_property_read_u32(data->client->dev.of_node, "ti,n-factor", &nfactor);
578 if (!ret) {
579 if (data->kind == tmp401) {
580 dev_err(&data->client->dev, "ti,tmp401 does not support n-factor correction\n");
581 return -EINVAL;
582 }
583 if (nfactor < -128 || nfactor > 127) {
584 dev_err(&data->client->dev, "n-factor is invalid (%d)\n", nfactor);
585 return -EINVAL;
586 }
587 ret = regmap_write(regmap, TMP4XX_N_FACTOR_REG, (unsigned int)nfactor);
588 if (ret < 0)
589 return ret;
590 }
591
592 ret = of_property_read_u32(data->client->dev.of_node, "ti,beta-compensation", &val);
593 if (!ret) {
594 if (data->kind == tmp401 || data->kind == tmp411) {
595 dev_err(&data->client->dev, "ti,tmp401 or ti,tmp411 does not support beta compensation\n");
596 return -EINVAL;
597 }
598 if (val > 15) {
599 dev_err(&data->client->dev, "beta-compensation is invalid (%u)\n", val);
600 return -EINVAL;
601 }
602 ret = regmap_write(regmap, TMP43X_BETA_RANGE, val);
603 if (ret < 0)
604 return ret;
605 }
606
607 return 0;
608}
609
610static int tmp401_detect(struct i2c_client *client,
611 struct i2c_board_info *info)
612{
613 enum chips kind;
614 struct i2c_adapter *adapter = client->adapter;
615 u8 reg;
616
617 if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA))
618 return -ENODEV;
619
620 /* Detect and identify the chip */
621 reg = i2c_smbus_read_byte_data(client, TMP401_MANUFACTURER_ID_REG);
622 if (reg != TMP401_MANUFACTURER_ID)
623 return -ENODEV;
624
625 reg = i2c_smbus_read_byte_data(client, TMP401_DEVICE_ID_REG);
626
627 switch (reg) {
628 case TMP401_DEVICE_ID:
629 if (client->addr != 0x4c)
630 return -ENODEV;
631 kind = tmp401;
632 break;
633 case TMP411A_DEVICE_ID:
634 if (client->addr != 0x4c)
635 return -ENODEV;
636 kind = tmp411;
637 break;
638 case TMP411B_DEVICE_ID:
639 if (client->addr != 0x4d)
640 return -ENODEV;
641 kind = tmp411;
642 break;
643 case TMP411C_DEVICE_ID:
644 if (client->addr != 0x4e)
645 return -ENODEV;
646 kind = tmp411;
647 break;
648 case TMP431_DEVICE_ID:
649 if (client->addr != 0x4c && client->addr != 0x4d)
650 return -ENODEV;
651 kind = tmp431;
652 break;
653 case TMP432_DEVICE_ID:
654 if (client->addr != 0x4c && client->addr != 0x4d)
655 return -ENODEV;
656 kind = tmp432;
657 break;
658 case TMP435_DEVICE_ID:
659 kind = tmp435;
660 break;
661 default:
662 return -ENODEV;
663 }
664
665 reg = i2c_smbus_read_byte_data(client, TMP401_CONFIG);
666 if (reg & 0x1b)
667 return -ENODEV;
668
669 reg = i2c_smbus_read_byte_data(client, TMP401_CONVERSION_RATE);
670 /* Datasheet says: 0x1-0x6 */
671 if (reg > 15)
672 return -ENODEV;
673
674 strscpy(info->type, tmp401_id[kind].name, I2C_NAME_SIZE);
675
676 return 0;
677}
678
679static int tmp401_probe(struct i2c_client *client)
680{
681 static const char * const names[] = {
682 "TMP401", "TMP411", "TMP431", "TMP432", "TMP435"
683 };
684 struct device *dev = &client->dev;
685 struct hwmon_channel_info *info;
686 struct device *hwmon_dev;
687 struct tmp401_data *data;
688 int status;
689
690 data = devm_kzalloc(dev, sizeof(struct tmp401_data), GFP_KERNEL);
691 if (!data)
692 return -ENOMEM;
693
694 data->client = client;
695 mutex_init(&data->update_lock);
696 data->kind = i2c_match_id(tmp401_id, client)->driver_data;
697
698 data->regmap = devm_regmap_init(dev, NULL, data, &tmp401_regmap_config);
699 if (IS_ERR(data->regmap))
700 return PTR_ERR(data->regmap);
701
702 /* initialize configuration data */
703 data->chip.ops = &tmp401_ops;
704 data->chip.info = data->info;
705
706 data->info[0] = &data->chip_info;
707 data->info[1] = &data->temp_info;
708
709 info = &data->chip_info;
710 info->type = hwmon_chip;
711 info->config = data->chip_channel_config;
712
713 data->chip_channel_config[0] = HWMON_C_UPDATE_INTERVAL;
714
715 info = &data->temp_info;
716 info->type = hwmon_temp;
717 info->config = data->temp_channel_config;
718
719 data->temp_channel_config[0] = HWMON_T_INPUT | HWMON_T_MIN | HWMON_T_MAX |
720 HWMON_T_CRIT | HWMON_T_CRIT_HYST | HWMON_T_MIN_ALARM |
721 HWMON_T_MAX_ALARM | HWMON_T_CRIT_ALARM;
722 data->temp_channel_config[1] = HWMON_T_INPUT | HWMON_T_MIN | HWMON_T_MAX |
723 HWMON_T_CRIT | HWMON_T_CRIT_HYST | HWMON_T_MIN_ALARM |
724 HWMON_T_MAX_ALARM | HWMON_T_CRIT_ALARM | HWMON_T_FAULT;
725
726 if (data->kind == tmp411) {
727 data->temp_channel_config[0] |= HWMON_T_HIGHEST | HWMON_T_LOWEST;
728 data->temp_channel_config[1] |= HWMON_T_HIGHEST | HWMON_T_LOWEST;
729 data->chip_channel_config[0] |= HWMON_C_TEMP_RESET_HISTORY;
730 }
731
732 if (data->kind == tmp432) {
733 data->temp_channel_config[2] = HWMON_T_INPUT | HWMON_T_MIN | HWMON_T_MAX |
734 HWMON_T_CRIT | HWMON_T_CRIT_HYST | HWMON_T_MIN_ALARM |
735 HWMON_T_MAX_ALARM | HWMON_T_CRIT_ALARM | HWMON_T_FAULT;
736 }
737
738 /* Initialize the TMP401 chip */
739 status = tmp401_init_client(data);
740 if (status < 0)
741 return status;
742
743 hwmon_dev = devm_hwmon_device_register_with_info(dev, client->name, data,
744 &data->chip, NULL);
745 if (IS_ERR(hwmon_dev))
746 return PTR_ERR(hwmon_dev);
747
748 dev_info(dev, "Detected TI %s chip\n", names[data->kind]);
749
750 return 0;
751}
752
753static const struct of_device_id __maybe_unused tmp4xx_of_match[] = {
754 { .compatible = "ti,tmp401", },
755 { .compatible = "ti,tmp411", },
756 { .compatible = "ti,tmp431", },
757 { .compatible = "ti,tmp432", },
758 { .compatible = "ti,tmp435", },
759 { },
760};
761MODULE_DEVICE_TABLE(of, tmp4xx_of_match);
762
763static struct i2c_driver tmp401_driver = {
764 .class = I2C_CLASS_HWMON,
765 .driver = {
766 .name = "tmp401",
767 .of_match_table = of_match_ptr(tmp4xx_of_match),
768 },
769 .probe = tmp401_probe,
770 .id_table = tmp401_id,
771 .detect = tmp401_detect,
772 .address_list = normal_i2c,
773};
774
775module_i2c_driver(tmp401_driver);
776
777MODULE_AUTHOR("Hans de Goede <hdegoede@redhat.com>");
778MODULE_DESCRIPTION("Texas Instruments TMP401 temperature sensor driver");
779MODULE_LICENSE("GPL");
1/* tmp401.c
2 *
3 * Copyright (C) 2007,2008 Hans de Goede <hdegoede@redhat.com>
4 * Preliminary tmp411 support by:
5 * Gabriel Konat, Sander Leget, Wouter Willems
6 * Copyright (C) 2009 Andre Prendel <andre.prendel@gmx.de>
7 *
8 * Cleanup and support for TMP431 and TMP432 by Guenter Roeck
9 * Copyright (c) 2013 Guenter Roeck <linux@roeck-us.net>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
26/*
27 * Driver for the Texas Instruments TMP401 SMBUS temperature sensor IC.
28 *
29 * Note this IC is in some aspect similar to the LM90, but it has quite a
30 * few differences too, for example the local temp has a higher resolution
31 * and thus has 16 bits registers for its value and limit instead of 8 bits.
32 */
33
34#include <linux/module.h>
35#include <linux/init.h>
36#include <linux/bitops.h>
37#include <linux/slab.h>
38#include <linux/jiffies.h>
39#include <linux/i2c.h>
40#include <linux/hwmon.h>
41#include <linux/hwmon-sysfs.h>
42#include <linux/err.h>
43#include <linux/mutex.h>
44#include <linux/sysfs.h>
45
46/* Addresses to scan */
47static const unsigned short normal_i2c[] = { 0x48, 0x49, 0x4a, 0x4c, 0x4d,
48 0x4e, 0x4f, I2C_CLIENT_END };
49
50enum chips { tmp401, tmp411, tmp431, tmp432, tmp435 };
51
52/*
53 * The TMP401 registers, note some registers have different addresses for
54 * reading and writing
55 */
56#define TMP401_STATUS 0x02
57#define TMP401_CONFIG_READ 0x03
58#define TMP401_CONFIG_WRITE 0x09
59#define TMP401_CONVERSION_RATE_READ 0x04
60#define TMP401_CONVERSION_RATE_WRITE 0x0A
61#define TMP401_TEMP_CRIT_HYST 0x21
62#define TMP401_MANUFACTURER_ID_REG 0xFE
63#define TMP401_DEVICE_ID_REG 0xFF
64
65static const u8 TMP401_TEMP_MSB_READ[6][2] = {
66 { 0x00, 0x01 }, /* temp */
67 { 0x06, 0x08 }, /* low limit */
68 { 0x05, 0x07 }, /* high limit */
69 { 0x20, 0x19 }, /* therm (crit) limit */
70 { 0x30, 0x34 }, /* lowest */
71 { 0x32, 0x36 }, /* highest */
72};
73
74static const u8 TMP401_TEMP_MSB_WRITE[6][2] = {
75 { 0, 0 }, /* temp (unused) */
76 { 0x0C, 0x0E }, /* low limit */
77 { 0x0B, 0x0D }, /* high limit */
78 { 0x20, 0x19 }, /* therm (crit) limit */
79 { 0x30, 0x34 }, /* lowest */
80 { 0x32, 0x36 }, /* highest */
81};
82
83static const u8 TMP401_TEMP_LSB[6][2] = {
84 { 0x15, 0x10 }, /* temp */
85 { 0x17, 0x14 }, /* low limit */
86 { 0x16, 0x13 }, /* high limit */
87 { 0, 0 }, /* therm (crit) limit (unused) */
88 { 0x31, 0x35 }, /* lowest */
89 { 0x33, 0x37 }, /* highest */
90};
91
92static const u8 TMP432_TEMP_MSB_READ[4][3] = {
93 { 0x00, 0x01, 0x23 }, /* temp */
94 { 0x06, 0x08, 0x16 }, /* low limit */
95 { 0x05, 0x07, 0x15 }, /* high limit */
96 { 0x20, 0x19, 0x1A }, /* therm (crit) limit */
97};
98
99static const u8 TMP432_TEMP_MSB_WRITE[4][3] = {
100 { 0, 0, 0 }, /* temp - unused */
101 { 0x0C, 0x0E, 0x16 }, /* low limit */
102 { 0x0B, 0x0D, 0x15 }, /* high limit */
103 { 0x20, 0x19, 0x1A }, /* therm (crit) limit */
104};
105
106static const u8 TMP432_TEMP_LSB[3][3] = {
107 { 0x29, 0x10, 0x24 }, /* temp */
108 { 0x3E, 0x14, 0x18 }, /* low limit */
109 { 0x3D, 0x13, 0x17 }, /* high limit */
110};
111
112/* [0] = fault, [1] = low, [2] = high, [3] = therm/crit */
113static const u8 TMP432_STATUS_REG[] = {
114 0x1b, 0x36, 0x35, 0x37 };
115
116/* Flags */
117#define TMP401_CONFIG_RANGE BIT(2)
118#define TMP401_CONFIG_SHUTDOWN BIT(6)
119#define TMP401_STATUS_LOCAL_CRIT BIT(0)
120#define TMP401_STATUS_REMOTE_CRIT BIT(1)
121#define TMP401_STATUS_REMOTE_OPEN BIT(2)
122#define TMP401_STATUS_REMOTE_LOW BIT(3)
123#define TMP401_STATUS_REMOTE_HIGH BIT(4)
124#define TMP401_STATUS_LOCAL_LOW BIT(5)
125#define TMP401_STATUS_LOCAL_HIGH BIT(6)
126
127/* On TMP432, each status has its own register */
128#define TMP432_STATUS_LOCAL BIT(0)
129#define TMP432_STATUS_REMOTE1 BIT(1)
130#define TMP432_STATUS_REMOTE2 BIT(2)
131
132/* Manufacturer / Device ID's */
133#define TMP401_MANUFACTURER_ID 0x55
134#define TMP401_DEVICE_ID 0x11
135#define TMP411A_DEVICE_ID 0x12
136#define TMP411B_DEVICE_ID 0x13
137#define TMP411C_DEVICE_ID 0x10
138#define TMP431_DEVICE_ID 0x31
139#define TMP432_DEVICE_ID 0x32
140#define TMP435_DEVICE_ID 0x35
141
142/*
143 * Driver data (common to all clients)
144 */
145
146static const struct i2c_device_id tmp401_id[] = {
147 { "tmp401", tmp401 },
148 { "tmp411", tmp411 },
149 { "tmp431", tmp431 },
150 { "tmp432", tmp432 },
151 { "tmp435", tmp435 },
152 { }
153};
154MODULE_DEVICE_TABLE(i2c, tmp401_id);
155
156/*
157 * Client data (each client gets its own)
158 */
159
160struct tmp401_data {
161 struct i2c_client *client;
162 const struct attribute_group *groups[3];
163 struct mutex update_lock;
164 char valid; /* zero until following fields are valid */
165 unsigned long last_updated; /* in jiffies */
166 enum chips kind;
167
168 unsigned int update_interval; /* in milliseconds */
169
170 /* register values */
171 u8 status[4];
172 u8 config;
173 u16 temp[6][3];
174 u8 temp_crit_hyst;
175};
176
177/*
178 * Sysfs attr show / store functions
179 */
180
181static int tmp401_register_to_temp(u16 reg, u8 config)
182{
183 int temp = reg;
184
185 if (config & TMP401_CONFIG_RANGE)
186 temp -= 64 * 256;
187
188 return DIV_ROUND_CLOSEST(temp * 125, 32);
189}
190
191static u16 tmp401_temp_to_register(long temp, u8 config, int zbits)
192{
193 if (config & TMP401_CONFIG_RANGE) {
194 temp = clamp_val(temp, -64000, 191000);
195 temp += 64000;
196 } else
197 temp = clamp_val(temp, 0, 127000);
198
199 return DIV_ROUND_CLOSEST(temp * (1 << (8 - zbits)), 1000) << zbits;
200}
201
202static int tmp401_update_device_reg16(struct i2c_client *client,
203 struct tmp401_data *data)
204{
205 int i, j, val;
206 int num_regs = data->kind == tmp411 ? 6 : 4;
207 int num_sensors = data->kind == tmp432 ? 3 : 2;
208
209 for (i = 0; i < num_sensors; i++) { /* local / r1 / r2 */
210 for (j = 0; j < num_regs; j++) { /* temp / low / ... */
211 u8 regaddr;
212 /*
213 * High byte must be read first immediately followed
214 * by the low byte
215 */
216 regaddr = data->kind == tmp432 ?
217 TMP432_TEMP_MSB_READ[j][i] :
218 TMP401_TEMP_MSB_READ[j][i];
219 val = i2c_smbus_read_byte_data(client, regaddr);
220 if (val < 0)
221 return val;
222 data->temp[j][i] = val << 8;
223 if (j == 3) /* crit is msb only */
224 continue;
225 regaddr = data->kind == tmp432 ? TMP432_TEMP_LSB[j][i]
226 : TMP401_TEMP_LSB[j][i];
227 val = i2c_smbus_read_byte_data(client, regaddr);
228 if (val < 0)
229 return val;
230 data->temp[j][i] |= val;
231 }
232 }
233 return 0;
234}
235
236static struct tmp401_data *tmp401_update_device(struct device *dev)
237{
238 struct tmp401_data *data = dev_get_drvdata(dev);
239 struct i2c_client *client = data->client;
240 struct tmp401_data *ret = data;
241 int i, val;
242 unsigned long next_update;
243
244 mutex_lock(&data->update_lock);
245
246 next_update = data->last_updated +
247 msecs_to_jiffies(data->update_interval);
248 if (time_after(jiffies, next_update) || !data->valid) {
249 if (data->kind != tmp432) {
250 /*
251 * The driver uses the TMP432 status format internally.
252 * Convert status to TMP432 format for other chips.
253 */
254 val = i2c_smbus_read_byte_data(client, TMP401_STATUS);
255 if (val < 0) {
256 ret = ERR_PTR(val);
257 goto abort;
258 }
259 data->status[0] =
260 (val & TMP401_STATUS_REMOTE_OPEN) >> 1;
261 data->status[1] =
262 ((val & TMP401_STATUS_REMOTE_LOW) >> 2) |
263 ((val & TMP401_STATUS_LOCAL_LOW) >> 5);
264 data->status[2] =
265 ((val & TMP401_STATUS_REMOTE_HIGH) >> 3) |
266 ((val & TMP401_STATUS_LOCAL_HIGH) >> 6);
267 data->status[3] = val & (TMP401_STATUS_LOCAL_CRIT
268 | TMP401_STATUS_REMOTE_CRIT);
269 } else {
270 for (i = 0; i < ARRAY_SIZE(data->status); i++) {
271 val = i2c_smbus_read_byte_data(client,
272 TMP432_STATUS_REG[i]);
273 if (val < 0) {
274 ret = ERR_PTR(val);
275 goto abort;
276 }
277 data->status[i] = val;
278 }
279 }
280
281 val = i2c_smbus_read_byte_data(client, TMP401_CONFIG_READ);
282 if (val < 0) {
283 ret = ERR_PTR(val);
284 goto abort;
285 }
286 data->config = val;
287 val = tmp401_update_device_reg16(client, data);
288 if (val < 0) {
289 ret = ERR_PTR(val);
290 goto abort;
291 }
292 val = i2c_smbus_read_byte_data(client, TMP401_TEMP_CRIT_HYST);
293 if (val < 0) {
294 ret = ERR_PTR(val);
295 goto abort;
296 }
297 data->temp_crit_hyst = val;
298
299 data->last_updated = jiffies;
300 data->valid = 1;
301 }
302
303abort:
304 mutex_unlock(&data->update_lock);
305 return ret;
306}
307
308static ssize_t show_temp(struct device *dev,
309 struct device_attribute *devattr, char *buf)
310{
311 int nr = to_sensor_dev_attr_2(devattr)->nr;
312 int index = to_sensor_dev_attr_2(devattr)->index;
313 struct tmp401_data *data = tmp401_update_device(dev);
314
315 if (IS_ERR(data))
316 return PTR_ERR(data);
317
318 return sprintf(buf, "%d\n",
319 tmp401_register_to_temp(data->temp[nr][index], data->config));
320}
321
322static ssize_t show_temp_crit_hyst(struct device *dev,
323 struct device_attribute *devattr, char *buf)
324{
325 int temp, index = to_sensor_dev_attr(devattr)->index;
326 struct tmp401_data *data = tmp401_update_device(dev);
327
328 if (IS_ERR(data))
329 return PTR_ERR(data);
330
331 mutex_lock(&data->update_lock);
332 temp = tmp401_register_to_temp(data->temp[3][index], data->config);
333 temp -= data->temp_crit_hyst * 1000;
334 mutex_unlock(&data->update_lock);
335
336 return sprintf(buf, "%d\n", temp);
337}
338
339static ssize_t show_status(struct device *dev,
340 struct device_attribute *devattr, char *buf)
341{
342 int nr = to_sensor_dev_attr_2(devattr)->nr;
343 int mask = to_sensor_dev_attr_2(devattr)->index;
344 struct tmp401_data *data = tmp401_update_device(dev);
345
346 if (IS_ERR(data))
347 return PTR_ERR(data);
348
349 return sprintf(buf, "%d\n", !!(data->status[nr] & mask));
350}
351
352static ssize_t store_temp(struct device *dev, struct device_attribute *devattr,
353 const char *buf, size_t count)
354{
355 int nr = to_sensor_dev_attr_2(devattr)->nr;
356 int index = to_sensor_dev_attr_2(devattr)->index;
357 struct tmp401_data *data = dev_get_drvdata(dev);
358 struct i2c_client *client = data->client;
359 long val;
360 u16 reg;
361 u8 regaddr;
362
363 if (kstrtol(buf, 10, &val))
364 return -EINVAL;
365
366 reg = tmp401_temp_to_register(val, data->config, nr == 3 ? 8 : 4);
367
368 mutex_lock(&data->update_lock);
369
370 regaddr = data->kind == tmp432 ? TMP432_TEMP_MSB_WRITE[nr][index]
371 : TMP401_TEMP_MSB_WRITE[nr][index];
372 i2c_smbus_write_byte_data(client, regaddr, reg >> 8);
373 if (nr != 3) {
374 regaddr = data->kind == tmp432 ? TMP432_TEMP_LSB[nr][index]
375 : TMP401_TEMP_LSB[nr][index];
376 i2c_smbus_write_byte_data(client, regaddr, reg & 0xFF);
377 }
378 data->temp[nr][index] = reg;
379
380 mutex_unlock(&data->update_lock);
381
382 return count;
383}
384
385static ssize_t store_temp_crit_hyst(struct device *dev, struct device_attribute
386 *devattr, const char *buf, size_t count)
387{
388 int temp, index = to_sensor_dev_attr(devattr)->index;
389 struct tmp401_data *data = tmp401_update_device(dev);
390 long val;
391 u8 reg;
392
393 if (IS_ERR(data))
394 return PTR_ERR(data);
395
396 if (kstrtol(buf, 10, &val))
397 return -EINVAL;
398
399 if (data->config & TMP401_CONFIG_RANGE)
400 val = clamp_val(val, -64000, 191000);
401 else
402 val = clamp_val(val, 0, 127000);
403
404 mutex_lock(&data->update_lock);
405 temp = tmp401_register_to_temp(data->temp[3][index], data->config);
406 val = clamp_val(val, temp - 255000, temp);
407 reg = ((temp - val) + 500) / 1000;
408
409 i2c_smbus_write_byte_data(data->client, TMP401_TEMP_CRIT_HYST,
410 reg);
411
412 data->temp_crit_hyst = reg;
413
414 mutex_unlock(&data->update_lock);
415
416 return count;
417}
418
419/*
420 * Resets the historical measurements of minimum and maximum temperatures.
421 * This is done by writing any value to any of the minimum/maximum registers
422 * (0x30-0x37).
423 */
424static ssize_t reset_temp_history(struct device *dev,
425 struct device_attribute *devattr, const char *buf, size_t count)
426{
427 struct tmp401_data *data = dev_get_drvdata(dev);
428 struct i2c_client *client = data->client;
429 long val;
430
431 if (kstrtol(buf, 10, &val))
432 return -EINVAL;
433
434 if (val != 1) {
435 dev_err(dev,
436 "temp_reset_history value %ld not supported. Use 1 to reset the history!\n",
437 val);
438 return -EINVAL;
439 }
440 mutex_lock(&data->update_lock);
441 i2c_smbus_write_byte_data(client, TMP401_TEMP_MSB_WRITE[5][0], val);
442 data->valid = 0;
443 mutex_unlock(&data->update_lock);
444
445 return count;
446}
447
448static ssize_t show_update_interval(struct device *dev,
449 struct device_attribute *attr, char *buf)
450{
451 struct tmp401_data *data = dev_get_drvdata(dev);
452
453 return sprintf(buf, "%u\n", data->update_interval);
454}
455
456static ssize_t set_update_interval(struct device *dev,
457 struct device_attribute *attr,
458 const char *buf, size_t count)
459{
460 struct tmp401_data *data = dev_get_drvdata(dev);
461 struct i2c_client *client = data->client;
462 unsigned long val;
463 int err, rate;
464
465 err = kstrtoul(buf, 10, &val);
466 if (err)
467 return err;
468
469 /*
470 * For valid rates, interval can be calculated as
471 * interval = (1 << (7 - rate)) * 125;
472 * Rounded rate is therefore
473 * rate = 7 - __fls(interval * 4 / (125 * 3));
474 * Use clamp_val() to avoid overflows, and to ensure valid input
475 * for __fls.
476 */
477 val = clamp_val(val, 125, 16000);
478 rate = 7 - __fls(val * 4 / (125 * 3));
479 mutex_lock(&data->update_lock);
480 i2c_smbus_write_byte_data(client, TMP401_CONVERSION_RATE_WRITE, rate);
481 data->update_interval = (1 << (7 - rate)) * 125;
482 mutex_unlock(&data->update_lock);
483
484 return count;
485}
486
487static SENSOR_DEVICE_ATTR_2(temp1_input, S_IRUGO, show_temp, NULL, 0, 0);
488static SENSOR_DEVICE_ATTR_2(temp1_min, S_IWUSR | S_IRUGO, show_temp,
489 store_temp, 1, 0);
490static SENSOR_DEVICE_ATTR_2(temp1_max, S_IWUSR | S_IRUGO, show_temp,
491 store_temp, 2, 0);
492static SENSOR_DEVICE_ATTR_2(temp1_crit, S_IWUSR | S_IRUGO, show_temp,
493 store_temp, 3, 0);
494static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IWUSR | S_IRUGO,
495 show_temp_crit_hyst, store_temp_crit_hyst, 0);
496static SENSOR_DEVICE_ATTR_2(temp1_min_alarm, S_IRUGO, show_status, NULL,
497 1, TMP432_STATUS_LOCAL);
498static SENSOR_DEVICE_ATTR_2(temp1_max_alarm, S_IRUGO, show_status, NULL,
499 2, TMP432_STATUS_LOCAL);
500static SENSOR_DEVICE_ATTR_2(temp1_crit_alarm, S_IRUGO, show_status, NULL,
501 3, TMP432_STATUS_LOCAL);
502static SENSOR_DEVICE_ATTR_2(temp2_input, S_IRUGO, show_temp, NULL, 0, 1);
503static SENSOR_DEVICE_ATTR_2(temp2_min, S_IWUSR | S_IRUGO, show_temp,
504 store_temp, 1, 1);
505static SENSOR_DEVICE_ATTR_2(temp2_max, S_IWUSR | S_IRUGO, show_temp,
506 store_temp, 2, 1);
507static SENSOR_DEVICE_ATTR_2(temp2_crit, S_IWUSR | S_IRUGO, show_temp,
508 store_temp, 3, 1);
509static SENSOR_DEVICE_ATTR(temp2_crit_hyst, S_IRUGO, show_temp_crit_hyst,
510 NULL, 1);
511static SENSOR_DEVICE_ATTR_2(temp2_fault, S_IRUGO, show_status, NULL,
512 0, TMP432_STATUS_REMOTE1);
513static SENSOR_DEVICE_ATTR_2(temp2_min_alarm, S_IRUGO, show_status, NULL,
514 1, TMP432_STATUS_REMOTE1);
515static SENSOR_DEVICE_ATTR_2(temp2_max_alarm, S_IRUGO, show_status, NULL,
516 2, TMP432_STATUS_REMOTE1);
517static SENSOR_DEVICE_ATTR_2(temp2_crit_alarm, S_IRUGO, show_status, NULL,
518 3, TMP432_STATUS_REMOTE1);
519
520static DEVICE_ATTR(update_interval, S_IRUGO | S_IWUSR, show_update_interval,
521 set_update_interval);
522
523static struct attribute *tmp401_attributes[] = {
524 &sensor_dev_attr_temp1_input.dev_attr.attr,
525 &sensor_dev_attr_temp1_min.dev_attr.attr,
526 &sensor_dev_attr_temp1_max.dev_attr.attr,
527 &sensor_dev_attr_temp1_crit.dev_attr.attr,
528 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
529 &sensor_dev_attr_temp1_max_alarm.dev_attr.attr,
530 &sensor_dev_attr_temp1_min_alarm.dev_attr.attr,
531 &sensor_dev_attr_temp1_crit_alarm.dev_attr.attr,
532
533 &sensor_dev_attr_temp2_input.dev_attr.attr,
534 &sensor_dev_attr_temp2_min.dev_attr.attr,
535 &sensor_dev_attr_temp2_max.dev_attr.attr,
536 &sensor_dev_attr_temp2_crit.dev_attr.attr,
537 &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr,
538 &sensor_dev_attr_temp2_fault.dev_attr.attr,
539 &sensor_dev_attr_temp2_max_alarm.dev_attr.attr,
540 &sensor_dev_attr_temp2_min_alarm.dev_attr.attr,
541 &sensor_dev_attr_temp2_crit_alarm.dev_attr.attr,
542
543 &dev_attr_update_interval.attr,
544
545 NULL
546};
547
548static const struct attribute_group tmp401_group = {
549 .attrs = tmp401_attributes,
550};
551
552/*
553 * Additional features of the TMP411 chip.
554 * The TMP411 stores the minimum and maximum
555 * temperature measured since power-on, chip-reset, or
556 * minimum and maximum register reset for both the local
557 * and remote channels.
558 */
559static SENSOR_DEVICE_ATTR_2(temp1_lowest, S_IRUGO, show_temp, NULL, 4, 0);
560static SENSOR_DEVICE_ATTR_2(temp1_highest, S_IRUGO, show_temp, NULL, 5, 0);
561static SENSOR_DEVICE_ATTR_2(temp2_lowest, S_IRUGO, show_temp, NULL, 4, 1);
562static SENSOR_DEVICE_ATTR_2(temp2_highest, S_IRUGO, show_temp, NULL, 5, 1);
563static SENSOR_DEVICE_ATTR(temp_reset_history, S_IWUSR, NULL, reset_temp_history,
564 0);
565
566static struct attribute *tmp411_attributes[] = {
567 &sensor_dev_attr_temp1_highest.dev_attr.attr,
568 &sensor_dev_attr_temp1_lowest.dev_attr.attr,
569 &sensor_dev_attr_temp2_highest.dev_attr.attr,
570 &sensor_dev_attr_temp2_lowest.dev_attr.attr,
571 &sensor_dev_attr_temp_reset_history.dev_attr.attr,
572 NULL
573};
574
575static const struct attribute_group tmp411_group = {
576 .attrs = tmp411_attributes,
577};
578
579static SENSOR_DEVICE_ATTR_2(temp3_input, S_IRUGO, show_temp, NULL, 0, 2);
580static SENSOR_DEVICE_ATTR_2(temp3_min, S_IWUSR | S_IRUGO, show_temp,
581 store_temp, 1, 2);
582static SENSOR_DEVICE_ATTR_2(temp3_max, S_IWUSR | S_IRUGO, show_temp,
583 store_temp, 2, 2);
584static SENSOR_DEVICE_ATTR_2(temp3_crit, S_IWUSR | S_IRUGO, show_temp,
585 store_temp, 3, 2);
586static SENSOR_DEVICE_ATTR(temp3_crit_hyst, S_IRUGO, show_temp_crit_hyst,
587 NULL, 2);
588static SENSOR_DEVICE_ATTR_2(temp3_fault, S_IRUGO, show_status, NULL,
589 0, TMP432_STATUS_REMOTE2);
590static SENSOR_DEVICE_ATTR_2(temp3_min_alarm, S_IRUGO, show_status, NULL,
591 1, TMP432_STATUS_REMOTE2);
592static SENSOR_DEVICE_ATTR_2(temp3_max_alarm, S_IRUGO, show_status, NULL,
593 2, TMP432_STATUS_REMOTE2);
594static SENSOR_DEVICE_ATTR_2(temp3_crit_alarm, S_IRUGO, show_status, NULL,
595 3, TMP432_STATUS_REMOTE2);
596
597static struct attribute *tmp432_attributes[] = {
598 &sensor_dev_attr_temp3_input.dev_attr.attr,
599 &sensor_dev_attr_temp3_min.dev_attr.attr,
600 &sensor_dev_attr_temp3_max.dev_attr.attr,
601 &sensor_dev_attr_temp3_crit.dev_attr.attr,
602 &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr,
603 &sensor_dev_attr_temp3_fault.dev_attr.attr,
604 &sensor_dev_attr_temp3_max_alarm.dev_attr.attr,
605 &sensor_dev_attr_temp3_min_alarm.dev_attr.attr,
606 &sensor_dev_attr_temp3_crit_alarm.dev_attr.attr,
607
608 NULL
609};
610
611static const struct attribute_group tmp432_group = {
612 .attrs = tmp432_attributes,
613};
614
615/*
616 * Begin non sysfs callback code (aka Real code)
617 */
618
619static int tmp401_init_client(struct tmp401_data *data,
620 struct i2c_client *client)
621{
622 int config, config_orig, status = 0;
623
624 /* Set the conversion rate to 2 Hz */
625 i2c_smbus_write_byte_data(client, TMP401_CONVERSION_RATE_WRITE, 5);
626 data->update_interval = 500;
627
628 /* Start conversions (disable shutdown if necessary) */
629 config = i2c_smbus_read_byte_data(client, TMP401_CONFIG_READ);
630 if (config < 0)
631 return config;
632
633 config_orig = config;
634 config &= ~TMP401_CONFIG_SHUTDOWN;
635
636 if (config != config_orig)
637 status = i2c_smbus_write_byte_data(client,
638 TMP401_CONFIG_WRITE,
639 config);
640
641 return status;
642}
643
644static int tmp401_detect(struct i2c_client *client,
645 struct i2c_board_info *info)
646{
647 enum chips kind;
648 struct i2c_adapter *adapter = client->adapter;
649 u8 reg;
650
651 if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA))
652 return -ENODEV;
653
654 /* Detect and identify the chip */
655 reg = i2c_smbus_read_byte_data(client, TMP401_MANUFACTURER_ID_REG);
656 if (reg != TMP401_MANUFACTURER_ID)
657 return -ENODEV;
658
659 reg = i2c_smbus_read_byte_data(client, TMP401_DEVICE_ID_REG);
660
661 switch (reg) {
662 case TMP401_DEVICE_ID:
663 if (client->addr != 0x4c)
664 return -ENODEV;
665 kind = tmp401;
666 break;
667 case TMP411A_DEVICE_ID:
668 if (client->addr != 0x4c)
669 return -ENODEV;
670 kind = tmp411;
671 break;
672 case TMP411B_DEVICE_ID:
673 if (client->addr != 0x4d)
674 return -ENODEV;
675 kind = tmp411;
676 break;
677 case TMP411C_DEVICE_ID:
678 if (client->addr != 0x4e)
679 return -ENODEV;
680 kind = tmp411;
681 break;
682 case TMP431_DEVICE_ID:
683 if (client->addr != 0x4c && client->addr != 0x4d)
684 return -ENODEV;
685 kind = tmp431;
686 break;
687 case TMP432_DEVICE_ID:
688 if (client->addr != 0x4c && client->addr != 0x4d)
689 return -ENODEV;
690 kind = tmp432;
691 break;
692 case TMP435_DEVICE_ID:
693 kind = tmp435;
694 break;
695 default:
696 return -ENODEV;
697 }
698
699 reg = i2c_smbus_read_byte_data(client, TMP401_CONFIG_READ);
700 if (reg & 0x1b)
701 return -ENODEV;
702
703 reg = i2c_smbus_read_byte_data(client, TMP401_CONVERSION_RATE_READ);
704 /* Datasheet says: 0x1-0x6 */
705 if (reg > 15)
706 return -ENODEV;
707
708 strlcpy(info->type, tmp401_id[kind].name, I2C_NAME_SIZE);
709
710 return 0;
711}
712
713static int tmp401_probe(struct i2c_client *client,
714 const struct i2c_device_id *id)
715{
716 static const char * const names[] = {
717 "TMP401", "TMP411", "TMP431", "TMP432", "TMP435"
718 };
719 struct device *dev = &client->dev;
720 struct device *hwmon_dev;
721 struct tmp401_data *data;
722 int groups = 0, status;
723
724 data = devm_kzalloc(dev, sizeof(struct tmp401_data), GFP_KERNEL);
725 if (!data)
726 return -ENOMEM;
727
728 data->client = client;
729 mutex_init(&data->update_lock);
730 data->kind = id->driver_data;
731
732 /* Initialize the TMP401 chip */
733 status = tmp401_init_client(data, client);
734 if (status < 0)
735 return status;
736
737 /* Register sysfs hooks */
738 data->groups[groups++] = &tmp401_group;
739
740 /* Register additional tmp411 sysfs hooks */
741 if (data->kind == tmp411)
742 data->groups[groups++] = &tmp411_group;
743
744 /* Register additional tmp432 sysfs hooks */
745 if (data->kind == tmp432)
746 data->groups[groups++] = &tmp432_group;
747
748 hwmon_dev = devm_hwmon_device_register_with_groups(dev, client->name,
749 data, data->groups);
750 if (IS_ERR(hwmon_dev))
751 return PTR_ERR(hwmon_dev);
752
753 dev_info(dev, "Detected TI %s chip\n", names[data->kind]);
754
755 return 0;
756}
757
758static struct i2c_driver tmp401_driver = {
759 .class = I2C_CLASS_HWMON,
760 .driver = {
761 .name = "tmp401",
762 },
763 .probe = tmp401_probe,
764 .id_table = tmp401_id,
765 .detect = tmp401_detect,
766 .address_list = normal_i2c,
767};
768
769module_i2c_driver(tmp401_driver);
770
771MODULE_AUTHOR("Hans de Goede <hdegoede@redhat.com>");
772MODULE_DESCRIPTION("Texas Instruments TMP401 temperature sensor driver");
773MODULE_LICENSE("GPL");