Linux Audio

Check our new training course

Loading...
v6.8
   1// SPDX-License-Identifier: GPL-2.0
   2/*
   3 * xHCI host controller driver
   4 *
   5 * Copyright (C) 2008 Intel Corp.
   6 *
   7 * Author: Sarah Sharp
   8 * Some code borrowed from the Linux EHCI driver.
 
 
 
 
 
 
 
 
 
 
 
 
 
   9 */
  10
  11/*
  12 * Ring initialization rules:
  13 * 1. Each segment is initialized to zero, except for link TRBs.
  14 * 2. Ring cycle state = 0.  This represents Producer Cycle State (PCS) or
  15 *    Consumer Cycle State (CCS), depending on ring function.
  16 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
  17 *
  18 * Ring behavior rules:
  19 * 1. A ring is empty if enqueue == dequeue.  This means there will always be at
  20 *    least one free TRB in the ring.  This is useful if you want to turn that
  21 *    into a link TRB and expand the ring.
  22 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
  23 *    link TRB, then load the pointer with the address in the link TRB.  If the
  24 *    link TRB had its toggle bit set, you may need to update the ring cycle
  25 *    state (see cycle bit rules).  You may have to do this multiple times
  26 *    until you reach a non-link TRB.
  27 * 3. A ring is full if enqueue++ (for the definition of increment above)
  28 *    equals the dequeue pointer.
  29 *
  30 * Cycle bit rules:
  31 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
  32 *    in a link TRB, it must toggle the ring cycle state.
  33 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
  34 *    in a link TRB, it must toggle the ring cycle state.
  35 *
  36 * Producer rules:
  37 * 1. Check if ring is full before you enqueue.
  38 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
  39 *    Update enqueue pointer between each write (which may update the ring
  40 *    cycle state).
  41 * 3. Notify consumer.  If SW is producer, it rings the doorbell for command
  42 *    and endpoint rings.  If HC is the producer for the event ring,
  43 *    and it generates an interrupt according to interrupt modulation rules.
  44 *
  45 * Consumer rules:
  46 * 1. Check if TRB belongs to you.  If the cycle bit == your ring cycle state,
  47 *    the TRB is owned by the consumer.
  48 * 2. Update dequeue pointer (which may update the ring cycle state) and
  49 *    continue processing TRBs until you reach a TRB which is not owned by you.
  50 * 3. Notify the producer.  SW is the consumer for the event ring, and it
  51 *   updates event ring dequeue pointer.  HC is the consumer for the command and
  52 *   endpoint rings; it generates events on the event ring for these.
  53 */
  54
  55#include <linux/scatterlist.h>
  56#include <linux/slab.h>
  57#include <linux/dma-mapping.h>
  58#include "xhci.h"
  59#include "xhci-trace.h"
  60
  61static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
  62			 u32 field1, u32 field2,
  63			 u32 field3, u32 field4, bool command_must_succeed);
  64
  65/*
  66 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
  67 * address of the TRB.
  68 */
  69dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
  70		union xhci_trb *trb)
  71{
  72	unsigned long segment_offset;
  73
  74	if (!seg || !trb || trb < seg->trbs)
  75		return 0;
  76	/* offset in TRBs */
  77	segment_offset = trb - seg->trbs;
  78	if (segment_offset >= TRBS_PER_SEGMENT)
  79		return 0;
  80	return seg->dma + (segment_offset * sizeof(*trb));
  81}
  82
  83static bool trb_is_noop(union xhci_trb *trb)
  84{
  85	return TRB_TYPE_NOOP_LE32(trb->generic.field[3]);
  86}
  87
  88static bool trb_is_link(union xhci_trb *trb)
  89{
  90	return TRB_TYPE_LINK_LE32(trb->link.control);
  91}
  92
  93static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb)
  94{
  95	return trb == &seg->trbs[TRBS_PER_SEGMENT - 1];
  96}
  97
  98static bool last_trb_on_ring(struct xhci_ring *ring,
  99			struct xhci_segment *seg, union xhci_trb *trb)
 100{
 101	return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg);
 102}
 103
 104static bool link_trb_toggles_cycle(union xhci_trb *trb)
 105{
 106	return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
 107}
 108
 109static bool last_td_in_urb(struct xhci_td *td)
 110{
 111	struct urb_priv *urb_priv = td->urb->hcpriv;
 112
 113	return urb_priv->num_tds_done == urb_priv->num_tds;
 114}
 115
 116static void inc_td_cnt(struct urb *urb)
 117{
 118	struct urb_priv *urb_priv = urb->hcpriv;
 119
 120	urb_priv->num_tds_done++;
 121}
 122
 123static void trb_to_noop(union xhci_trb *trb, u32 noop_type)
 124{
 125	if (trb_is_link(trb)) {
 126		/* unchain chained link TRBs */
 127		trb->link.control &= cpu_to_le32(~TRB_CHAIN);
 128	} else {
 129		trb->generic.field[0] = 0;
 130		trb->generic.field[1] = 0;
 131		trb->generic.field[2] = 0;
 132		/* Preserve only the cycle bit of this TRB */
 133		trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
 134		trb->generic.field[3] |= cpu_to_le32(TRB_TYPE(noop_type));
 135	}
 136}
 137
 138/* Updates trb to point to the next TRB in the ring, and updates seg if the next
 139 * TRB is in a new segment.  This does not skip over link TRBs, and it does not
 140 * effect the ring dequeue or enqueue pointers.
 141 */
 142static void next_trb(struct xhci_hcd *xhci,
 143		struct xhci_ring *ring,
 144		struct xhci_segment **seg,
 145		union xhci_trb **trb)
 146{
 147	if (trb_is_link(*trb) || last_trb_on_seg(*seg, *trb)) {
 148		*seg = (*seg)->next;
 149		*trb = ((*seg)->trbs);
 150	} else {
 151		(*trb)++;
 152	}
 153}
 154
 155/*
 156 * See Cycle bit rules. SW is the consumer for the event ring only.
 
 157 */
 158void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
 159{
 160	unsigned int link_trb_count = 0;
 161
 162	/* event ring doesn't have link trbs, check for last trb */
 163	if (ring->type == TYPE_EVENT) {
 164		if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
 165			ring->dequeue++;
 166			goto out;
 167		}
 168		if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue))
 169			ring->cycle_state ^= 1;
 170		ring->deq_seg = ring->deq_seg->next;
 171		ring->dequeue = ring->deq_seg->trbs;
 172		goto out;
 173	}
 174
 175	/* All other rings have link trbs */
 176	if (!trb_is_link(ring->dequeue)) {
 177		if (last_trb_on_seg(ring->deq_seg, ring->dequeue))
 178			xhci_warn(xhci, "Missing link TRB at end of segment\n");
 179		else
 180			ring->dequeue++;
 181	}
 182
 183	while (trb_is_link(ring->dequeue)) {
 184		ring->deq_seg = ring->deq_seg->next;
 185		ring->dequeue = ring->deq_seg->trbs;
 186
 187		if (link_trb_count++ > ring->num_segs) {
 188			xhci_warn(xhci, "Ring is an endless link TRB loop\n");
 189			break;
 190		}
 191	}
 192out:
 193	trace_xhci_inc_deq(ring);
 194
 195	return;
 196}
 197
 198/*
 199 * See Cycle bit rules. SW is the consumer for the event ring only.
 
 200 *
 201 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
 202 * chain bit is set), then set the chain bit in all the following link TRBs.
 203 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
 204 * have their chain bit cleared (so that each Link TRB is a separate TD).
 205 *
 206 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
 207 * set, but other sections talk about dealing with the chain bit set.  This was
 208 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
 209 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
 210 *
 211 * @more_trbs_coming:	Will you enqueue more TRBs before calling
 212 *			prepare_transfer()?
 213 */
 214static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
 215			bool more_trbs_coming)
 216{
 217	u32 chain;
 218	union xhci_trb *next;
 219	unsigned int link_trb_count = 0;
 220
 221	chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
 222
 223	if (last_trb_on_seg(ring->enq_seg, ring->enqueue)) {
 224		xhci_err(xhci, "Tried to move enqueue past ring segment\n");
 225		return;
 226	}
 227
 228	next = ++(ring->enqueue);
 229
 
 230	/* Update the dequeue pointer further if that was a link TRB */
 231	while (trb_is_link(next)) {
 232
 233		/*
 234		 * If the caller doesn't plan on enqueueing more TDs before
 235		 * ringing the doorbell, then we don't want to give the link TRB
 236		 * to the hardware just yet. We'll give the link TRB back in
 237		 * prepare_ring() just before we enqueue the TD at the top of
 238		 * the ring.
 239		 */
 240		if (!chain && !more_trbs_coming)
 241			break;
 242
 243		/* If we're not dealing with 0.95 hardware or isoc rings on
 244		 * AMD 0.96 host, carry over the chain bit of the previous TRB
 245		 * (which may mean the chain bit is cleared).
 246		 */
 247		if (!(ring->type == TYPE_ISOC &&
 248		      (xhci->quirks & XHCI_AMD_0x96_HOST)) &&
 249		    !xhci_link_trb_quirk(xhci)) {
 250			next->link.control &= cpu_to_le32(~TRB_CHAIN);
 251			next->link.control |= cpu_to_le32(chain);
 252		}
 253		/* Give this link TRB to the hardware */
 254		wmb();
 255		next->link.control ^= cpu_to_le32(TRB_CYCLE);
 256
 257		/* Toggle the cycle bit after the last ring segment. */
 258		if (link_trb_toggles_cycle(next))
 259			ring->cycle_state ^= 1;
 260
 261		ring->enq_seg = ring->enq_seg->next;
 262		ring->enqueue = ring->enq_seg->trbs;
 263		next = ring->enqueue;
 264
 265		if (link_trb_count++ > ring->num_segs) {
 266			xhci_warn(xhci, "%s: Ring link TRB loop\n", __func__);
 267			break;
 268		}
 269	}
 270
 271	trace_xhci_inc_enq(ring);
 272}
 273
 274/*
 275 * Return number of free normal TRBs from enqueue to dequeue pointer on ring.
 276 * Not counting an assumed link TRB at end of each TRBS_PER_SEGMENT sized segment.
 277 * Only for transfer and command rings where driver is the producer, not for
 278 * event rings.
 279 */
 280static unsigned int xhci_num_trbs_free(struct xhci_hcd *xhci, struct xhci_ring *ring)
 281{
 282	struct xhci_segment *enq_seg = ring->enq_seg;
 283	union xhci_trb *enq = ring->enqueue;
 284	union xhci_trb *last_on_seg;
 285	unsigned int free = 0;
 286	int i = 0;
 287
 288	/* Ring might be empty even if enq != deq if enq is left on a link trb */
 289	if (trb_is_link(enq)) {
 290		enq_seg = enq_seg->next;
 291		enq = enq_seg->trbs;
 292	}
 293
 294	/* Empty ring, common case, don't walk the segments */
 295	if (enq == ring->dequeue)
 296		return ring->num_segs * (TRBS_PER_SEGMENT - 1);
 297
 298	do {
 299		if (ring->deq_seg == enq_seg && ring->dequeue >= enq)
 300			return free + (ring->dequeue - enq);
 301		last_on_seg = &enq_seg->trbs[TRBS_PER_SEGMENT - 1];
 302		free += last_on_seg - enq;
 303		enq_seg = enq_seg->next;
 304		enq = enq_seg->trbs;
 305	} while (i++ <= ring->num_segs);
 306
 307	return free;
 308}
 309
 310/*
 311 * Check to see if there's room to enqueue num_trbs on the ring and make sure
 312 * enqueue pointer will not advance into dequeue segment. See rules above.
 313 * return number of new segments needed to ensure this.
 314 */
 315
 316static unsigned int xhci_ring_expansion_needed(struct xhci_hcd *xhci, struct xhci_ring *ring,
 317					       unsigned int num_trbs)
 318{
 319	struct xhci_segment *seg;
 320	int trbs_past_seg;
 321	int enq_used;
 322	int new_segs;
 323
 324	enq_used = ring->enqueue - ring->enq_seg->trbs;
 325
 326	/* how many trbs will be queued past the enqueue segment? */
 327	trbs_past_seg = enq_used + num_trbs - (TRBS_PER_SEGMENT - 1);
 328
 329	/*
 330	 * Consider expanding the ring already if num_trbs fills the current
 331	 * segment (i.e. trbs_past_seg == 0), not only when num_trbs goes into
 332	 * the next segment. Avoids confusing full ring with special empty ring
 333	 * case below
 334	 */
 335	if (trbs_past_seg < 0)
 336		return 0;
 337
 338	/* Empty ring special case, enqueue stuck on link trb while dequeue advanced */
 339	if (trb_is_link(ring->enqueue) && ring->enq_seg->next->trbs == ring->dequeue)
 340		return 0;
 341
 342	new_segs = 1 + (trbs_past_seg / (TRBS_PER_SEGMENT - 1));
 343	seg = ring->enq_seg;
 344
 345	while (new_segs > 0) {
 346		seg = seg->next;
 347		if (seg == ring->deq_seg) {
 348			xhci_dbg(xhci, "Ring expansion by %d segments needed\n",
 349				 new_segs);
 350			xhci_dbg(xhci, "Adding %d trbs moves enq %d trbs into deq seg\n",
 351				 num_trbs, trbs_past_seg % TRBS_PER_SEGMENT);
 352			return new_segs;
 353		}
 354		new_segs--;
 355	}
 356
 357	return 0;
 358}
 359
 360/* Ring the host controller doorbell after placing a command on the ring */
 361void xhci_ring_cmd_db(struct xhci_hcd *xhci)
 362{
 363	if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
 364		return;
 365
 366	xhci_dbg(xhci, "// Ding dong!\n");
 367
 368	trace_xhci_ring_host_doorbell(0, DB_VALUE_HOST);
 369
 370	writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
 371	/* Flush PCI posted writes */
 372	readl(&xhci->dba->doorbell[0]);
 373}
 374
 375static bool xhci_mod_cmd_timer(struct xhci_hcd *xhci)
 376{
 377	return mod_delayed_work(system_wq, &xhci->cmd_timer,
 378			msecs_to_jiffies(xhci->current_cmd->timeout_ms));
 379}
 380
 381static struct xhci_command *xhci_next_queued_cmd(struct xhci_hcd *xhci)
 382{
 383	return list_first_entry_or_null(&xhci->cmd_list, struct xhci_command,
 384					cmd_list);
 385}
 386
 387/*
 388 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
 389 * If there are other commands waiting then restart the ring and kick the timer.
 390 * This must be called with command ring stopped and xhci->lock held.
 391 */
 392static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
 393					 struct xhci_command *cur_cmd)
 394{
 395	struct xhci_command *i_cmd;
 
 396
 397	/* Turn all aborted commands in list to no-ops, then restart */
 398	list_for_each_entry(i_cmd, &xhci->cmd_list, cmd_list) {
 399
 400		if (i_cmd->status != COMP_COMMAND_ABORTED)
 401			continue;
 402
 403		i_cmd->status = COMP_COMMAND_RING_STOPPED;
 404
 405		xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
 406			 i_cmd->command_trb);
 407
 408		trb_to_noop(i_cmd->command_trb, TRB_CMD_NOOP);
 
 
 
 
 
 
 
 409
 410		/*
 411		 * caller waiting for completion is called when command
 412		 *  completion event is received for these no-op commands
 413		 */
 414	}
 415
 416	xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
 417
 418	/* ring command ring doorbell to restart the command ring */
 419	if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
 420	    !(xhci->xhc_state & XHCI_STATE_DYING)) {
 421		xhci->current_cmd = cur_cmd;
 422		xhci_mod_cmd_timer(xhci);
 423		xhci_ring_cmd_db(xhci);
 424	}
 425}
 426
 427/* Must be called with xhci->lock held, releases and aquires lock back */
 428static int xhci_abort_cmd_ring(struct xhci_hcd *xhci, unsigned long flags)
 429{
 430	struct xhci_segment *new_seg	= xhci->cmd_ring->deq_seg;
 431	union xhci_trb *new_deq		= xhci->cmd_ring->dequeue;
 432	u64 crcr;
 433	int ret;
 434
 435	xhci_dbg(xhci, "Abort command ring\n");
 436
 437	reinit_completion(&xhci->cmd_ring_stop_completion);
 438
 439	/*
 440	 * The control bits like command stop, abort are located in lower
 441	 * dword of the command ring control register.
 442	 * Some controllers require all 64 bits to be written to abort the ring.
 443	 * Make sure the upper dword is valid, pointing to the next command,
 444	 * avoiding corrupting the command ring pointer in case the command ring
 445	 * is stopped by the time the upper dword is written.
 446	 */
 447	next_trb(xhci, NULL, &new_seg, &new_deq);
 448	if (trb_is_link(new_deq))
 449		next_trb(xhci, NULL, &new_seg, &new_deq);
 450
 451	crcr = xhci_trb_virt_to_dma(new_seg, new_deq);
 452	xhci_write_64(xhci, crcr | CMD_RING_ABORT, &xhci->op_regs->cmd_ring);
 453
 454	/* Section 4.6.1.2 of xHCI 1.0 spec says software should also time the
 455	 * completion of the Command Abort operation. If CRR is not negated in 5
 456	 * seconds then driver handles it as if host died (-ENODEV).
 457	 * In the future we should distinguish between -ENODEV and -ETIMEDOUT
 458	 * and try to recover a -ETIMEDOUT with a host controller reset.
 459	 */
 460	ret = xhci_handshake_check_state(xhci, &xhci->op_regs->cmd_ring,
 461			CMD_RING_RUNNING, 0, 5 * 1000 * 1000,
 462			XHCI_STATE_REMOVING);
 463	if (ret < 0) {
 464		xhci_err(xhci, "Abort failed to stop command ring: %d\n", ret);
 465		xhci_halt(xhci);
 466		xhci_hc_died(xhci);
 467		return ret;
 
 
 
 
 
 
 
 
 
 468	}
 469	/*
 470	 * Writing the CMD_RING_ABORT bit should cause a cmd completion event,
 471	 * however on some host hw the CMD_RING_RUNNING bit is correctly cleared
 472	 * but the completion event in never sent. Wait 2 secs (arbitrary
 473	 * number) to handle those cases after negation of CMD_RING_RUNNING.
 474	 */
 475	spin_unlock_irqrestore(&xhci->lock, flags);
 476	ret = wait_for_completion_timeout(&xhci->cmd_ring_stop_completion,
 477					  msecs_to_jiffies(2000));
 478	spin_lock_irqsave(&xhci->lock, flags);
 479	if (!ret) {
 480		xhci_dbg(xhci, "No stop event for abort, ring start fail?\n");
 481		xhci_cleanup_command_queue(xhci);
 482	} else {
 483		xhci_handle_stopped_cmd_ring(xhci, xhci_next_queued_cmd(xhci));
 484	}
 485	return 0;
 486}
 487
 488void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
 489		unsigned int slot_id,
 490		unsigned int ep_index,
 491		unsigned int stream_id)
 492{
 493	__le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
 494	struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
 495	unsigned int ep_state = ep->ep_state;
 496
 497	/* Don't ring the doorbell for this endpoint if there are pending
 498	 * cancellations because we don't want to interrupt processing.
 499	 * We don't want to restart any stream rings if there's a set dequeue
 500	 * pointer command pending because the device can choose to start any
 501	 * stream once the endpoint is on the HW schedule.
 502	 */
 503	if ((ep_state & EP_STOP_CMD_PENDING) || (ep_state & SET_DEQ_PENDING) ||
 504	    (ep_state & EP_HALTED) || (ep_state & EP_CLEARING_TT))
 505		return;
 506
 507	trace_xhci_ring_ep_doorbell(slot_id, DB_VALUE(ep_index, stream_id));
 508
 509	writel(DB_VALUE(ep_index, stream_id), db_addr);
 510	/* flush the write */
 511	readl(db_addr);
 
 512}
 513
 514/* Ring the doorbell for any rings with pending URBs */
 515static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
 516		unsigned int slot_id,
 517		unsigned int ep_index)
 518{
 519	unsigned int stream_id;
 520	struct xhci_virt_ep *ep;
 521
 522	ep = &xhci->devs[slot_id]->eps[ep_index];
 523
 524	/* A ring has pending URBs if its TD list is not empty */
 525	if (!(ep->ep_state & EP_HAS_STREAMS)) {
 526		if (ep->ring && !(list_empty(&ep->ring->td_list)))
 527			xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
 528		return;
 529	}
 530
 531	for (stream_id = 1; stream_id < ep->stream_info->num_streams;
 532			stream_id++) {
 533		struct xhci_stream_info *stream_info = ep->stream_info;
 534		if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
 535			xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
 536						stream_id);
 537	}
 538}
 539
 540void xhci_ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
 541		unsigned int slot_id,
 542		unsigned int ep_index)
 543{
 544	ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
 545}
 546
 547static struct xhci_virt_ep *xhci_get_virt_ep(struct xhci_hcd *xhci,
 548					     unsigned int slot_id,
 549					     unsigned int ep_index)
 550{
 551	if (slot_id == 0 || slot_id >= MAX_HC_SLOTS) {
 552		xhci_warn(xhci, "Invalid slot_id %u\n", slot_id);
 553		return NULL;
 554	}
 555	if (ep_index >= EP_CTX_PER_DEV) {
 556		xhci_warn(xhci, "Invalid endpoint index %u\n", ep_index);
 557		return NULL;
 558	}
 559	if (!xhci->devs[slot_id]) {
 560		xhci_warn(xhci, "No xhci virt device for slot_id %u\n", slot_id);
 561		return NULL;
 562	}
 563
 564	return &xhci->devs[slot_id]->eps[ep_index];
 565}
 566
 567static struct xhci_ring *xhci_virt_ep_to_ring(struct xhci_hcd *xhci,
 568					      struct xhci_virt_ep *ep,
 569					      unsigned int stream_id)
 570{
 571	/* common case, no streams */
 572	if (!(ep->ep_state & EP_HAS_STREAMS))
 573		return ep->ring;
 574
 575	if (!ep->stream_info)
 576		return NULL;
 577
 578	if (stream_id == 0 || stream_id >= ep->stream_info->num_streams) {
 579		xhci_warn(xhci, "Invalid stream_id %u request for slot_id %u ep_index %u\n",
 580			  stream_id, ep->vdev->slot_id, ep->ep_index);
 581		return NULL;
 582	}
 583
 584	return ep->stream_info->stream_rings[stream_id];
 585}
 586
 587/* Get the right ring for the given slot_id, ep_index and stream_id.
 588 * If the endpoint supports streams, boundary check the URB's stream ID.
 589 * If the endpoint doesn't support streams, return the singular endpoint ring.
 590 */
 591struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
 592		unsigned int slot_id, unsigned int ep_index,
 593		unsigned int stream_id)
 594{
 595	struct xhci_virt_ep *ep;
 596
 597	ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
 598	if (!ep)
 
 
 
 
 
 
 
 
 599		return NULL;
 
 600
 601	return xhci_virt_ep_to_ring(xhci, ep, stream_id);
 602}
 603
 
 
 
 
 
 
 
 
 
 604
 605/*
 606 * Get the hw dequeue pointer xHC stopped on, either directly from the
 607 * endpoint context, or if streams are in use from the stream context.
 608 * The returned hw_dequeue contains the lowest four bits with cycle state
 609 * and possbile stream context type.
 
 
 
 
 
 
 
 
 
 
 
 
 610 */
 611static u64 xhci_get_hw_deq(struct xhci_hcd *xhci, struct xhci_virt_device *vdev,
 612			   unsigned int ep_index, unsigned int stream_id)
 613{
 614	struct xhci_ep_ctx *ep_ctx;
 615	struct xhci_stream_ctx *st_ctx;
 616	struct xhci_virt_ep *ep;
 617
 618	ep = &vdev->eps[ep_index];
 619
 620	if (ep->ep_state & EP_HAS_STREAMS) {
 621		st_ctx = &ep->stream_info->stream_ctx_array[stream_id];
 622		return le64_to_cpu(st_ctx->stream_ring);
 623	}
 624	ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
 625	return le64_to_cpu(ep_ctx->deq);
 626}
 627
 628static int xhci_move_dequeue_past_td(struct xhci_hcd *xhci,
 629				unsigned int slot_id, unsigned int ep_index,
 630				unsigned int stream_id, struct xhci_td *td)
 631{
 632	struct xhci_virt_device *dev = xhci->devs[slot_id];
 633	struct xhci_virt_ep *ep = &dev->eps[ep_index];
 634	struct xhci_ring *ep_ring;
 635	struct xhci_command *cmd;
 636	struct xhci_segment *new_seg;
 637	union xhci_trb *new_deq;
 638	int new_cycle;
 639	dma_addr_t addr;
 640	u64 hw_dequeue;
 641	bool cycle_found = false;
 642	bool td_last_trb_found = false;
 643	u32 trb_sct = 0;
 644	int ret;
 645
 646	ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
 647			ep_index, stream_id);
 648	if (!ep_ring) {
 649		xhci_warn(xhci, "WARN can't find new dequeue, invalid stream ID %u\n",
 650			  stream_id);
 651		return -ENODEV;
 
 652	}
 653	/*
 654	 * A cancelled TD can complete with a stall if HW cached the trb.
 655	 * In this case driver can't find td, but if the ring is empty we
 656	 * can move the dequeue pointer to the current enqueue position.
 657	 * We shouldn't hit this anymore as cached cancelled TRBs are given back
 658	 * after clearing the cache, but be on the safe side and keep it anyway
 659	 */
 660	if (!td) {
 661		if (list_empty(&ep_ring->td_list)) {
 662			new_seg = ep_ring->enq_seg;
 663			new_deq = ep_ring->enqueue;
 664			new_cycle = ep_ring->cycle_state;
 665			xhci_dbg(xhci, "ep ring empty, Set new dequeue = enqueue");
 666			goto deq_found;
 667		} else {
 668			xhci_warn(xhci, "Can't find new dequeue state, missing td\n");
 669			return -EINVAL;
 670		}
 671	}
 672
 673	hw_dequeue = xhci_get_hw_deq(xhci, dev, ep_index, stream_id);
 674	new_seg = ep_ring->deq_seg;
 675	new_deq = ep_ring->dequeue;
 676	new_cycle = hw_dequeue & 0x1;
 677
 678	/*
 679	 * We want to find the pointer, segment and cycle state of the new trb
 680	 * (the one after current TD's last_trb). We know the cycle state at
 681	 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
 682	 * found.
 683	 */
 684	do {
 685		if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
 686		    == (dma_addr_t)(hw_dequeue & ~0xf)) {
 687			cycle_found = true;
 688			if (td_last_trb_found)
 689				break;
 690		}
 691		if (new_deq == td->last_trb)
 692			td_last_trb_found = true;
 693
 694		if (cycle_found && trb_is_link(new_deq) &&
 695		    link_trb_toggles_cycle(new_deq))
 696			new_cycle ^= 0x1;
 697
 698		next_trb(xhci, ep_ring, &new_seg, &new_deq);
 699
 700		/* Search wrapped around, bail out */
 701		if (new_deq == ep->ring->dequeue) {
 702			xhci_err(xhci, "Error: Failed finding new dequeue state\n");
 703			return -EINVAL;
 
 
 704		}
 705
 706	} while (!cycle_found || !td_last_trb_found);
 707
 708deq_found:
 
 709
 710	/* Don't update the ring cycle state for the producer (us). */
 711	addr = xhci_trb_virt_to_dma(new_seg, new_deq);
 712	if (addr == 0) {
 713		xhci_warn(xhci, "Can't find dma of new dequeue ptr\n");
 714		xhci_warn(xhci, "deq seg = %p, deq ptr = %p\n", new_seg, new_deq);
 715		return -EINVAL;
 716	}
 717
 718	if ((ep->ep_state & SET_DEQ_PENDING)) {
 719		xhci_warn(xhci, "Set TR Deq already pending, don't submit for 0x%pad\n",
 720			  &addr);
 721		return -EBUSY;
 722	}
 723
 724	/* This function gets called from contexts where it cannot sleep */
 725	cmd = xhci_alloc_command(xhci, false, GFP_ATOMIC);
 726	if (!cmd) {
 727		xhci_warn(xhci, "Can't alloc Set TR Deq cmd 0x%pad\n", &addr);
 728		return -ENOMEM;
 729	}
 730
 731	if (stream_id)
 732		trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
 733	ret = queue_command(xhci, cmd,
 734		lower_32_bits(addr) | trb_sct | new_cycle,
 735		upper_32_bits(addr),
 736		STREAM_ID_FOR_TRB(stream_id), SLOT_ID_FOR_TRB(slot_id) |
 737		EP_ID_FOR_TRB(ep_index) | TRB_TYPE(TRB_SET_DEQ), false);
 738	if (ret < 0) {
 739		xhci_free_command(xhci, cmd);
 740		return ret;
 741	}
 742	ep->queued_deq_seg = new_seg;
 743	ep->queued_deq_ptr = new_deq;
 744
 745	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
 746		       "Set TR Deq ptr 0x%llx, cycle %u\n", addr, new_cycle);
 747
 748	/* Stop the TD queueing code from ringing the doorbell until
 749	 * this command completes.  The HC won't set the dequeue pointer
 750	 * if the ring is running, and ringing the doorbell starts the
 751	 * ring running.
 752	 */
 753	ep->ep_state |= SET_DEQ_PENDING;
 754	xhci_ring_cmd_db(xhci);
 755	return 0;
 756}
 757
 758/* flip_cycle means flip the cycle bit of all but the first and last TRB.
 759 * (The last TRB actually points to the ring enqueue pointer, which is not part
 760 * of this TD.)  This is used to remove partially enqueued isoc TDs from a ring.
 761 */
 762static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
 763		       struct xhci_td *td, bool flip_cycle)
 764{
 765	struct xhci_segment *seg	= td->start_seg;
 766	union xhci_trb *trb		= td->first_trb;
 767
 768	while (1) {
 769		trb_to_noop(trb, TRB_TR_NOOP);
 770
 
 
 
 
 
 
 
 
 
 
 771		/* flip cycle if asked to */
 772		if (flip_cycle && trb != td->first_trb && trb != td->last_trb)
 773			trb->generic.field[3] ^= cpu_to_le32(TRB_CYCLE);
 774
 775		if (trb == td->last_trb)
 776			break;
 777
 778		next_trb(xhci, ep_ring, &seg, &trb);
 779	}
 780}
 781
 
 
 
 
 
 
 
 
 
 
 
 
 782/*
 783 * Must be called with xhci->lock held in interrupt context,
 784 * releases and re-acquires xhci->lock
 785 */
 786static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
 787				     struct xhci_td *cur_td, int status)
 788{
 789	struct urb	*urb		= cur_td->urb;
 790	struct urb_priv	*urb_priv	= urb->hcpriv;
 791	struct usb_hcd	*hcd		= bus_to_hcd(urb->dev->bus);
 792
 793	if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
 794		xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
 795		if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs	== 0) {
 796			if (xhci->quirks & XHCI_AMD_PLL_FIX)
 797				usb_amd_quirk_pll_enable();
 798		}
 799	}
 800	xhci_urb_free_priv(urb_priv);
 801	usb_hcd_unlink_urb_from_ep(hcd, urb);
 802	trace_xhci_urb_giveback(urb);
 803	usb_hcd_giveback_urb(hcd, urb, status);
 
 804}
 805
 806static void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci,
 807		struct xhci_ring *ring, struct xhci_td *td)
 808{
 809	struct device *dev = xhci_to_hcd(xhci)->self.sysdev;
 810	struct xhci_segment *seg = td->bounce_seg;
 811	struct urb *urb = td->urb;
 812	size_t len;
 813
 814	if (!ring || !seg || !urb)
 815		return;
 816
 817	if (usb_urb_dir_out(urb)) {
 818		dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
 819				 DMA_TO_DEVICE);
 820		return;
 821	}
 822
 
 
 
 823	dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
 824			 DMA_FROM_DEVICE);
 825	/* for in tranfers we need to copy the data from bounce to sg */
 826	if (urb->num_sgs) {
 827		len = sg_pcopy_from_buffer(urb->sg, urb->num_sgs, seg->bounce_buf,
 828					   seg->bounce_len, seg->bounce_offs);
 829		if (len != seg->bounce_len)
 830			xhci_warn(xhci, "WARN Wrong bounce buffer read length: %zu != %d\n",
 831				  len, seg->bounce_len);
 832	} else {
 833		memcpy(urb->transfer_buffer + seg->bounce_offs, seg->bounce_buf,
 834		       seg->bounce_len);
 835	}
 836	seg->bounce_len = 0;
 837	seg->bounce_offs = 0;
 838}
 839
 840static int xhci_td_cleanup(struct xhci_hcd *xhci, struct xhci_td *td,
 841			   struct xhci_ring *ep_ring, int status)
 842{
 843	struct urb *urb = NULL;
 844
 845	/* Clean up the endpoint's TD list */
 846	urb = td->urb;
 847
 848	/* if a bounce buffer was used to align this td then unmap it */
 849	xhci_unmap_td_bounce_buffer(xhci, ep_ring, td);
 850
 851	/* Do one last check of the actual transfer length.
 852	 * If the host controller said we transferred more data than the buffer
 853	 * length, urb->actual_length will be a very big number (since it's
 854	 * unsigned).  Play it safe and say we didn't transfer anything.
 855	 */
 856	if (urb->actual_length > urb->transfer_buffer_length) {
 857		xhci_warn(xhci, "URB req %u and actual %u transfer length mismatch\n",
 858			  urb->transfer_buffer_length, urb->actual_length);
 859		urb->actual_length = 0;
 860		status = 0;
 861	}
 862	/* TD might be removed from td_list if we are giving back a cancelled URB */
 863	if (!list_empty(&td->td_list))
 864		list_del_init(&td->td_list);
 865	/* Giving back a cancelled URB, or if a slated TD completed anyway */
 866	if (!list_empty(&td->cancelled_td_list))
 867		list_del_init(&td->cancelled_td_list);
 868
 869	inc_td_cnt(urb);
 870	/* Giveback the urb when all the tds are completed */
 871	if (last_td_in_urb(td)) {
 872		if ((urb->actual_length != urb->transfer_buffer_length &&
 873		     (urb->transfer_flags & URB_SHORT_NOT_OK)) ||
 874		    (status != 0 && !usb_endpoint_xfer_isoc(&urb->ep->desc)))
 875			xhci_dbg(xhci, "Giveback URB %p, len = %d, expected = %d, status = %d\n",
 876				 urb, urb->actual_length,
 877				 urb->transfer_buffer_length, status);
 878
 879		/* set isoc urb status to 0 just as EHCI, UHCI, and OHCI */
 880		if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
 881			status = 0;
 882		xhci_giveback_urb_in_irq(xhci, td, status);
 883	}
 884
 885	return 0;
 886}
 887
 888
 889/* Complete the cancelled URBs we unlinked from td_list. */
 890static void xhci_giveback_invalidated_tds(struct xhci_virt_ep *ep)
 891{
 892	struct xhci_ring *ring;
 893	struct xhci_td *td, *tmp_td;
 894
 895	list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list,
 896				 cancelled_td_list) {
 897
 898		ring = xhci_urb_to_transfer_ring(ep->xhci, td->urb);
 899
 900		if (td->cancel_status == TD_CLEARED) {
 901			xhci_dbg(ep->xhci, "%s: Giveback cancelled URB %p TD\n",
 902				 __func__, td->urb);
 903			xhci_td_cleanup(ep->xhci, td, ring, td->status);
 904		} else {
 905			xhci_dbg(ep->xhci, "%s: Keep cancelled URB %p TD as cancel_status is %d\n",
 906				 __func__, td->urb, td->cancel_status);
 907		}
 908		if (ep->xhci->xhc_state & XHCI_STATE_DYING)
 909			return;
 910	}
 911}
 912
 913static int xhci_reset_halted_ep(struct xhci_hcd *xhci, unsigned int slot_id,
 914				unsigned int ep_index, enum xhci_ep_reset_type reset_type)
 915{
 916	struct xhci_command *command;
 917	int ret = 0;
 918
 919	command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
 920	if (!command) {
 921		ret = -ENOMEM;
 922		goto done;
 923	}
 924
 925	xhci_dbg(xhci, "%s-reset ep %u, slot %u\n",
 926		 (reset_type == EP_HARD_RESET) ? "Hard" : "Soft",
 927		 ep_index, slot_id);
 928
 929	ret = xhci_queue_reset_ep(xhci, command, slot_id, ep_index, reset_type);
 930done:
 931	if (ret)
 932		xhci_err(xhci, "ERROR queuing reset endpoint for slot %d ep_index %d, %d\n",
 933			 slot_id, ep_index, ret);
 934	return ret;
 935}
 936
 937static int xhci_handle_halted_endpoint(struct xhci_hcd *xhci,
 938				struct xhci_virt_ep *ep,
 939				struct xhci_td *td,
 940				enum xhci_ep_reset_type reset_type)
 941{
 942	unsigned int slot_id = ep->vdev->slot_id;
 943	int err;
 944
 945	/*
 946	 * Avoid resetting endpoint if link is inactive. Can cause host hang.
 947	 * Device will be reset soon to recover the link so don't do anything
 948	 */
 949	if (ep->vdev->flags & VDEV_PORT_ERROR)
 950		return -ENODEV;
 951
 952	/* add td to cancelled list and let reset ep handler take care of it */
 953	if (reset_type == EP_HARD_RESET) {
 954		ep->ep_state |= EP_HARD_CLEAR_TOGGLE;
 955		if (td && list_empty(&td->cancelled_td_list)) {
 956			list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
 957			td->cancel_status = TD_HALTED;
 958		}
 959	}
 960
 961	if (ep->ep_state & EP_HALTED) {
 962		xhci_dbg(xhci, "Reset ep command for ep_index %d already pending\n",
 963			 ep->ep_index);
 964		return 0;
 965	}
 966
 967	err = xhci_reset_halted_ep(xhci, slot_id, ep->ep_index, reset_type);
 968	if (err)
 969		return err;
 970
 971	ep->ep_state |= EP_HALTED;
 972
 973	xhci_ring_cmd_db(xhci);
 974
 975	return 0;
 976}
 977
 978/*
 979 * Fix up the ep ring first, so HW stops executing cancelled TDs.
 980 * We have the xHCI lock, so nothing can modify this list until we drop it.
 981 * We're also in the event handler, so we can't get re-interrupted if another
 982 * Stop Endpoint command completes.
 983 *
 984 * only call this when ring is not in a running state
 985 */
 986
 987static int xhci_invalidate_cancelled_tds(struct xhci_virt_ep *ep)
 988{
 989	struct xhci_hcd		*xhci;
 990	struct xhci_td		*td = NULL;
 991	struct xhci_td		*tmp_td = NULL;
 992	struct xhci_td		*cached_td = NULL;
 993	struct xhci_ring	*ring;
 994	u64			hw_deq;
 995	unsigned int		slot_id = ep->vdev->slot_id;
 996	int			err;
 997
 998	xhci = ep->xhci;
 999
1000	list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list, cancelled_td_list) {
1001		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1002			       "Removing canceled TD starting at 0x%llx (dma) in stream %u URB %p",
1003			       (unsigned long long)xhci_trb_virt_to_dma(
1004				       td->start_seg, td->first_trb),
1005			       td->urb->stream_id, td->urb);
1006		list_del_init(&td->td_list);
1007		ring = xhci_urb_to_transfer_ring(xhci, td->urb);
1008		if (!ring) {
1009			xhci_warn(xhci, "WARN Cancelled URB %p has invalid stream ID %u.\n",
1010				  td->urb, td->urb->stream_id);
1011			continue;
1012		}
1013		/*
1014		 * If a ring stopped on the TD we need to cancel then we have to
1015		 * move the xHC endpoint ring dequeue pointer past this TD.
1016		 * Rings halted due to STALL may show hw_deq is past the stalled
1017		 * TD, but still require a set TR Deq command to flush xHC cache.
1018		 */
1019		hw_deq = xhci_get_hw_deq(xhci, ep->vdev, ep->ep_index,
1020					 td->urb->stream_id);
1021		hw_deq &= ~0xf;
1022
1023		if (td->cancel_status == TD_HALTED ||
1024		    trb_in_td(xhci, td->start_seg, td->first_trb, td->last_trb, hw_deq, false)) {
1025			switch (td->cancel_status) {
1026			case TD_CLEARED: /* TD is already no-op */
1027			case TD_CLEARING_CACHE: /* set TR deq command already queued */
1028				break;
1029			case TD_DIRTY: /* TD is cached, clear it */
1030			case TD_HALTED:
1031				td->cancel_status = TD_CLEARING_CACHE;
1032				if (cached_td)
1033					/* FIXME  stream case, several stopped rings */
1034					xhci_dbg(xhci,
1035						 "Move dq past stream %u URB %p instead of stream %u URB %p\n",
1036						 td->urb->stream_id, td->urb,
1037						 cached_td->urb->stream_id, cached_td->urb);
1038				cached_td = td;
1039				break;
1040			}
1041		} else {
1042			td_to_noop(xhci, ring, td, false);
1043			td->cancel_status = TD_CLEARED;
1044		}
1045	}
1046
1047	/* If there's no need to move the dequeue pointer then we're done */
1048	if (!cached_td)
1049		return 0;
1050
1051	err = xhci_move_dequeue_past_td(xhci, slot_id, ep->ep_index,
1052					cached_td->urb->stream_id,
1053					cached_td);
1054	if (err) {
1055		/* Failed to move past cached td, just set cached TDs to no-op */
1056		list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list, cancelled_td_list) {
1057			if (td->cancel_status != TD_CLEARING_CACHE)
1058				continue;
1059			xhci_dbg(xhci, "Failed to clear cancelled cached URB %p, mark clear anyway\n",
1060				 td->urb);
1061			td_to_noop(xhci, ring, td, false);
1062			td->cancel_status = TD_CLEARED;
1063		}
1064	}
1065	return 0;
1066}
1067
1068/*
1069 * Returns the TD the endpoint ring halted on.
1070 * Only call for non-running rings without streams.
1071 */
1072static struct xhci_td *find_halted_td(struct xhci_virt_ep *ep)
1073{
1074	struct xhci_td	*td;
1075	u64		hw_deq;
1076
1077	if (!list_empty(&ep->ring->td_list)) { /* Not streams compatible */
1078		hw_deq = xhci_get_hw_deq(ep->xhci, ep->vdev, ep->ep_index, 0);
1079		hw_deq &= ~0xf;
1080		td = list_first_entry(&ep->ring->td_list, struct xhci_td, td_list);
1081		if (trb_in_td(ep->xhci, td->start_seg, td->first_trb,
1082				td->last_trb, hw_deq, false))
1083			return td;
1084	}
1085	return NULL;
1086}
1087
1088/*
1089 * When we get a command completion for a Stop Endpoint Command, we need to
1090 * unlink any cancelled TDs from the ring.  There are two ways to do that:
1091 *
1092 *  1. If the HW was in the middle of processing the TD that needs to be
1093 *     cancelled, then we must move the ring's dequeue pointer past the last TRB
1094 *     in the TD with a Set Dequeue Pointer Command.
1095 *  2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
1096 *     bit cleared) so that the HW will skip over them.
1097 */
1098static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
1099				    union xhci_trb *trb, u32 comp_code)
1100{
1101	unsigned int ep_index;
 
1102	struct xhci_virt_ep *ep;
1103	struct xhci_ep_ctx *ep_ctx;
1104	struct xhci_td *td = NULL;
1105	enum xhci_ep_reset_type reset_type;
1106	struct xhci_command *command;
1107	int err;
1108
1109	if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
1110		if (!xhci->devs[slot_id])
1111			xhci_warn(xhci, "Stop endpoint command completion for disabled slot %u\n",
1112				  slot_id);
 
1113		return;
1114	}
1115
 
1116	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1117	ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1118	if (!ep)
 
 
 
 
1119		return;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1120
1121	ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
 
 
 
 
 
 
 
 
1122
1123	trace_xhci_handle_cmd_stop_ep(ep_ctx);
1124
1125	if (comp_code == COMP_CONTEXT_STATE_ERROR) {
1126	/*
1127	 * If stop endpoint command raced with a halting endpoint we need to
1128	 * reset the host side endpoint first.
1129	 * If the TD we halted on isn't cancelled the TD should be given back
1130	 * with a proper error code, and the ring dequeue moved past the TD.
1131	 * If streams case we can't find hw_deq, or the TD we halted on so do a
1132	 * soft reset.
1133	 *
1134	 * Proper error code is unknown here, it would be -EPIPE if device side
1135	 * of enadpoit halted (aka STALL), and -EPROTO if not (transaction error)
1136	 * We use -EPROTO, if device is stalled it should return a stall error on
1137	 * next transfer, which then will return -EPIPE, and device side stall is
1138	 * noted and cleared by class driver.
1139	 */
1140		switch (GET_EP_CTX_STATE(ep_ctx)) {
1141		case EP_STATE_HALTED:
1142			xhci_dbg(xhci, "Stop ep completion raced with stall, reset ep\n");
1143			if (ep->ep_state & EP_HAS_STREAMS) {
1144				reset_type = EP_SOFT_RESET;
1145			} else {
1146				reset_type = EP_HARD_RESET;
1147				td = find_halted_td(ep);
1148				if (td)
1149					td->status = -EPROTO;
1150			}
1151			/* reset ep, reset handler cleans up cancelled tds */
1152			err = xhci_handle_halted_endpoint(xhci, ep, td, reset_type);
1153			if (err)
1154				break;
1155			ep->ep_state &= ~EP_STOP_CMD_PENDING;
1156			return;
1157		case EP_STATE_RUNNING:
1158			/* Race, HW handled stop ep cmd before ep was running */
1159			xhci_dbg(xhci, "Stop ep completion ctx error, ep is running\n");
1160
1161			command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
1162			if (!command) {
1163				ep->ep_state &= ~EP_STOP_CMD_PENDING;
1164				return;
1165			}
1166			xhci_queue_stop_endpoint(xhci, command, slot_id, ep_index, 0);
1167			xhci_ring_cmd_db(xhci);
1168
1169			return;
1170		default:
1171			break;
1172		}
1173	}
 
 
 
 
 
1174
1175	/* will queue a set TR deq if stopped on a cancelled, uncleared TD */
1176	xhci_invalidate_cancelled_tds(ep);
1177	ep->ep_state &= ~EP_STOP_CMD_PENDING;
 
 
 
1178
1179	/* Otherwise ring the doorbell(s) to restart queued transfers */
1180	xhci_giveback_invalidated_tds(ep);
1181	ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1182}
1183
1184static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
1185{
1186	struct xhci_td *cur_td;
1187	struct xhci_td *tmp;
1188
1189	list_for_each_entry_safe(cur_td, tmp, &ring->td_list, td_list) {
 
 
1190		list_del_init(&cur_td->td_list);
1191
1192		if (!list_empty(&cur_td->cancelled_td_list))
1193			list_del_init(&cur_td->cancelled_td_list);
1194
1195		xhci_unmap_td_bounce_buffer(xhci, ring, cur_td);
 
1196
1197		inc_td_cnt(cur_td->urb);
1198		if (last_td_in_urb(cur_td))
1199			xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
1200	}
1201}
1202
1203static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
1204		int slot_id, int ep_index)
1205{
1206	struct xhci_td *cur_td;
1207	struct xhci_td *tmp;
1208	struct xhci_virt_ep *ep;
1209	struct xhci_ring *ring;
1210
1211	ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1212	if (!ep)
1213		return;
1214
1215	if ((ep->ep_state & EP_HAS_STREAMS) ||
1216			(ep->ep_state & EP_GETTING_NO_STREAMS)) {
1217		int stream_id;
1218
1219		for (stream_id = 1; stream_id < ep->stream_info->num_streams;
1220				stream_id++) {
1221			ring = ep->stream_info->stream_rings[stream_id];
1222			if (!ring)
1223				continue;
1224
1225			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1226					"Killing URBs for slot ID %u, ep index %u, stream %u",
1227					slot_id, ep_index, stream_id);
1228			xhci_kill_ring_urbs(xhci, ring);
 
1229		}
1230	} else {
1231		ring = ep->ring;
1232		if (!ring)
1233			return;
1234		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1235				"Killing URBs for slot ID %u, ep index %u",
1236				slot_id, ep_index);
1237		xhci_kill_ring_urbs(xhci, ring);
1238	}
1239
1240	list_for_each_entry_safe(cur_td, tmp, &ep->cancelled_td_list,
1241			cancelled_td_list) {
1242		list_del_init(&cur_td->cancelled_td_list);
1243		inc_td_cnt(cur_td->urb);
1244
 
1245		if (last_td_in_urb(cur_td))
1246			xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
1247	}
1248}
1249
1250/*
1251 * host controller died, register read returns 0xffffffff
1252 * Complete pending commands, mark them ABORTED.
1253 * URBs need to be given back as usb core might be waiting with device locks
1254 * held for the URBs to finish during device disconnect, blocking host remove.
1255 *
1256 * Call with xhci->lock held.
1257 * lock is relased and re-acquired while giving back urb.
 
 
 
 
 
 
 
 
 
 
1258 */
1259void xhci_hc_died(struct xhci_hcd *xhci)
1260{
1261	int i, j;
 
 
 
1262
1263	if (xhci->xhc_state & XHCI_STATE_DYING)
 
 
 
 
 
 
 
 
 
 
1264		return;
 
1265
1266	xhci_err(xhci, "xHCI host controller not responding, assume dead\n");
 
 
 
 
1267	xhci->xhc_state |= XHCI_STATE_DYING;
 
 
 
1268
1269	xhci_cleanup_command_queue(xhci);
1270
1271	/* return any pending urbs, remove may be waiting for them */
1272	for (i = 0; i <= HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1273		if (!xhci->devs[i])
1274			continue;
1275		for (j = 0; j < 31; j++)
1276			xhci_kill_endpoint_urbs(xhci, i, j);
1277	}
1278
1279	/* inform usb core hc died if PCI remove isn't already handling it */
1280	if (!(xhci->xhc_state & XHCI_STATE_REMOVING))
1281		usb_hc_died(xhci_to_hcd(xhci));
 
 
1282}
1283
 
1284static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
1285		struct xhci_virt_device *dev,
1286		struct xhci_ring *ep_ring,
1287		unsigned int ep_index)
1288{
1289	union xhci_trb *dequeue_temp;
 
 
1290
 
1291	dequeue_temp = ep_ring->dequeue;
1292
1293	/* If we get two back-to-back stalls, and the first stalled transfer
1294	 * ends just before a link TRB, the dequeue pointer will be left on
1295	 * the link TRB by the code in the while loop.  So we have to update
1296	 * the dequeue pointer one segment further, or we'll jump off
1297	 * the segment into la-la-land.
1298	 */
1299	if (trb_is_link(ep_ring->dequeue)) {
1300		ep_ring->deq_seg = ep_ring->deq_seg->next;
1301		ep_ring->dequeue = ep_ring->deq_seg->trbs;
1302	}
1303
1304	while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1305		/* We have more usable TRBs */
 
1306		ep_ring->dequeue++;
1307		if (trb_is_link(ep_ring->dequeue)) {
1308			if (ep_ring->dequeue ==
1309					dev->eps[ep_index].queued_deq_ptr)
1310				break;
1311			ep_ring->deq_seg = ep_ring->deq_seg->next;
1312			ep_ring->dequeue = ep_ring->deq_seg->trbs;
1313		}
1314		if (ep_ring->dequeue == dequeue_temp) {
1315			xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1316			break;
1317		}
1318	}
 
 
 
 
 
1319}
1320
1321/*
1322 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1323 * we need to clear the set deq pending flag in the endpoint ring state, so that
1324 * the TD queueing code can ring the doorbell again.  We also need to ring the
1325 * endpoint doorbell to restart the ring, but only if there aren't more
1326 * cancellations pending.
1327 */
1328static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
1329		union xhci_trb *trb, u32 cmd_comp_code)
1330{
1331	unsigned int ep_index;
1332	unsigned int stream_id;
1333	struct xhci_ring *ep_ring;
 
1334	struct xhci_virt_ep *ep;
1335	struct xhci_ep_ctx *ep_ctx;
1336	struct xhci_slot_ctx *slot_ctx;
1337	struct xhci_td *td, *tmp_td;
1338
1339	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1340	stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
1341	ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1342	if (!ep)
1343		return;
1344
1345	ep_ring = xhci_virt_ep_to_ring(xhci, ep, stream_id);
1346	if (!ep_ring) {
1347		xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
1348				stream_id);
1349		/* XXX: Harmless??? */
1350		goto cleanup;
1351	}
1352
1353	ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
1354	slot_ctx = xhci_get_slot_ctx(xhci, ep->vdev->out_ctx);
1355	trace_xhci_handle_cmd_set_deq(slot_ctx);
1356	trace_xhci_handle_cmd_set_deq_ep(ep_ctx);
1357
1358	if (cmd_comp_code != COMP_SUCCESS) {
1359		unsigned int ep_state;
1360		unsigned int slot_state;
1361
1362		switch (cmd_comp_code) {
1363		case COMP_TRB_ERROR:
1364			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
1365			break;
1366		case COMP_CONTEXT_STATE_ERROR:
1367			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
1368			ep_state = GET_EP_CTX_STATE(ep_ctx);
1369			slot_state = le32_to_cpu(slot_ctx->dev_state);
1370			slot_state = GET_SLOT_STATE(slot_state);
1371			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1372					"Slot state = %u, EP state = %u",
1373					slot_state, ep_state);
1374			break;
1375		case COMP_SLOT_NOT_ENABLED_ERROR:
1376			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1377					slot_id);
1378			break;
1379		default:
1380			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1381					cmd_comp_code);
1382			break;
1383		}
1384		/* OK what do we do now?  The endpoint state is hosed, and we
1385		 * should never get to this point if the synchronization between
1386		 * queueing, and endpoint state are correct.  This might happen
1387		 * if the device gets disconnected after we've finished
1388		 * cancelling URBs, which might not be an error...
1389		 */
1390	} else {
1391		u64 deq;
1392		/* 4.6.10 deq ptr is written to the stream ctx for streams */
1393		if (ep->ep_state & EP_HAS_STREAMS) {
1394			struct xhci_stream_ctx *ctx =
1395				&ep->stream_info->stream_ctx_array[stream_id];
1396			deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1397		} else {
1398			deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1399		}
1400		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1401			"Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1402		if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1403					 ep->queued_deq_ptr) == deq) {
1404			/* Update the ring's dequeue segment and dequeue pointer
1405			 * to reflect the new position.
1406			 */
1407			update_ring_for_set_deq_completion(xhci, ep->vdev,
1408				ep_ring, ep_index);
1409		} else {
1410			xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
1411			xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1412				  ep->queued_deq_seg, ep->queued_deq_ptr);
1413		}
1414	}
1415	/* HW cached TDs cleared from cache, give them back */
1416	list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list,
1417				 cancelled_td_list) {
1418		ep_ring = xhci_urb_to_transfer_ring(ep->xhci, td->urb);
1419		if (td->cancel_status == TD_CLEARING_CACHE) {
1420			td->cancel_status = TD_CLEARED;
1421			xhci_dbg(ep->xhci, "%s: Giveback cancelled URB %p TD\n",
1422				 __func__, td->urb);
1423			xhci_td_cleanup(ep->xhci, td, ep_ring, td->status);
1424		} else {
1425			xhci_dbg(ep->xhci, "%s: Keep cancelled URB %p TD as cancel_status is %d\n",
1426				 __func__, td->urb, td->cancel_status);
1427		}
1428	}
1429cleanup:
1430	ep->ep_state &= ~SET_DEQ_PENDING;
1431	ep->queued_deq_seg = NULL;
1432	ep->queued_deq_ptr = NULL;
1433	/* Restart any rings with pending URBs */
1434	ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1435}
1436
1437static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
1438		union xhci_trb *trb, u32 cmd_comp_code)
1439{
1440	struct xhci_virt_ep *ep;
1441	struct xhci_ep_ctx *ep_ctx;
1442	unsigned int ep_index;
1443
1444	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1445	ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1446	if (!ep)
1447		return;
1448
1449	ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
1450	trace_xhci_handle_cmd_reset_ep(ep_ctx);
1451
1452	/* This command will only fail if the endpoint wasn't halted,
1453	 * but we don't care.
1454	 */
1455	xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
1456		"Ignoring reset ep completion code of %u", cmd_comp_code);
1457
1458	/* Cleanup cancelled TDs as ep is stopped. May queue a Set TR Deq cmd */
1459	xhci_invalidate_cancelled_tds(ep);
1460
1461	/* Clear our internal halted state */
1462	ep->ep_state &= ~EP_HALTED;
1463
1464	xhci_giveback_invalidated_tds(ep);
1465
1466	/* if this was a soft reset, then restart */
1467	if ((le32_to_cpu(trb->generic.field[3])) & TRB_TSP)
1468		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
 
 
 
 
 
 
 
 
 
 
1469}
1470
1471static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1472		struct xhci_command *command, u32 cmd_comp_code)
1473{
1474	if (cmd_comp_code == COMP_SUCCESS)
1475		command->slot_id = slot_id;
1476	else
1477		command->slot_id = 0;
1478}
1479
1480static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1481{
1482	struct xhci_virt_device *virt_dev;
1483	struct xhci_slot_ctx *slot_ctx;
1484
1485	virt_dev = xhci->devs[slot_id];
1486	if (!virt_dev)
1487		return;
1488
1489	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
1490	trace_xhci_handle_cmd_disable_slot(slot_ctx);
1491
1492	if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1493		/* Delete default control endpoint resources */
1494		xhci_free_device_endpoint_resources(xhci, virt_dev, true);
 
1495}
1496
1497static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1498		u32 cmd_comp_code)
1499{
1500	struct xhci_virt_device *virt_dev;
1501	struct xhci_input_control_ctx *ctrl_ctx;
1502	struct xhci_ep_ctx *ep_ctx;
1503	unsigned int ep_index;
1504	u32 add_flags;
 
1505
1506	/*
1507	 * Configure endpoint commands can come from the USB core configuration
1508	 * or alt setting changes, or when streams were being configured.
 
 
 
 
1509	 */
1510
1511	virt_dev = xhci->devs[slot_id];
1512	if (!virt_dev)
1513		return;
1514	ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
1515	if (!ctrl_ctx) {
1516		xhci_warn(xhci, "Could not get input context, bad type.\n");
1517		return;
1518	}
1519
1520	add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1521
1522	/* Input ctx add_flags are the endpoint index plus one */
1523	ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1524
1525	ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->out_ctx, ep_index);
1526	trace_xhci_handle_cmd_config_ep(ep_ctx);
1527
1528	return;
1529}
1530
1531static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id)
1532{
1533	struct xhci_virt_device *vdev;
1534	struct xhci_slot_ctx *slot_ctx;
1535
1536	vdev = xhci->devs[slot_id];
1537	if (!vdev)
 
 
 
 
 
 
1538		return;
1539	slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1540	trace_xhci_handle_cmd_addr_dev(slot_ctx);
1541}
1542
1543static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id)
 
1544{
1545	struct xhci_virt_device *vdev;
1546	struct xhci_slot_ctx *slot_ctx;
1547
1548	vdev = xhci->devs[slot_id];
1549	if (!vdev) {
1550		xhci_warn(xhci, "Reset device command completion for disabled slot %u\n",
1551			  slot_id);
1552		return;
1553	}
1554	slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1555	trace_xhci_handle_cmd_reset_dev(slot_ctx);
1556
1557	xhci_dbg(xhci, "Completed reset device command.\n");
 
 
 
1558}
1559
1560static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1561		struct xhci_event_cmd *event)
1562{
1563	if (!(xhci->quirks & XHCI_NEC_HOST)) {
1564		xhci_warn(xhci, "WARN NEC_GET_FW command on non-NEC host\n");
1565		return;
1566	}
1567	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1568			"NEC firmware version %2x.%02x",
1569			NEC_FW_MAJOR(le32_to_cpu(event->status)),
1570			NEC_FW_MINOR(le32_to_cpu(event->status)));
1571}
1572
1573static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
1574{
1575	list_del(&cmd->cmd_list);
1576
1577	if (cmd->completion) {
1578		cmd->status = status;
1579		complete(cmd->completion);
1580	} else {
1581		kfree(cmd);
1582	}
1583}
1584
1585void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1586{
1587	struct xhci_command *cur_cmd, *tmp_cmd;
1588	xhci->current_cmd = NULL;
1589	list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
1590		xhci_complete_del_and_free_cmd(cur_cmd, COMP_COMMAND_ABORTED);
1591}
1592
1593void xhci_handle_command_timeout(struct work_struct *work)
1594{
1595	struct xhci_hcd	*xhci;
1596	unsigned long	flags;
1597	char		str[XHCI_MSG_MAX];
1598	u64		hw_ring_state;
1599	u32		cmd_field3;
1600	u32		usbsts;
1601
1602	xhci = container_of(to_delayed_work(work), struct xhci_hcd, cmd_timer);
1603
1604	spin_lock_irqsave(&xhci->lock, flags);
1605
1606	/*
1607	 * If timeout work is pending, or current_cmd is NULL, it means we
1608	 * raced with command completion. Command is handled so just return.
1609	 */
1610	if (!xhci->current_cmd || delayed_work_pending(&xhci->cmd_timer)) {
1611		spin_unlock_irqrestore(&xhci->lock, flags);
1612		return;
1613	}
1614
1615	cmd_field3 = le32_to_cpu(xhci->current_cmd->command_trb->generic.field[3]);
1616	usbsts = readl(&xhci->op_regs->status);
1617	xhci_dbg(xhci, "Command timeout, USBSTS:%s\n", xhci_decode_usbsts(str, usbsts));
1618
1619	/* Bail out and tear down xhci if a stop endpoint command failed */
1620	if (TRB_FIELD_TO_TYPE(cmd_field3) == TRB_STOP_RING) {
1621		struct xhci_virt_ep	*ep;
1622
1623		xhci_warn(xhci, "xHCI host not responding to stop endpoint command\n");
1624
1625		ep = xhci_get_virt_ep(xhci, TRB_TO_SLOT_ID(cmd_field3),
1626				      TRB_TO_EP_INDEX(cmd_field3));
1627		if (ep)
1628			ep->ep_state &= ~EP_STOP_CMD_PENDING;
1629
1630		xhci_halt(xhci);
1631		xhci_hc_died(xhci);
1632		goto time_out_completed;
1633	}
1634
1635	/* mark this command to be cancelled */
1636	xhci->current_cmd->status = COMP_COMMAND_ABORTED;
1637
1638	/* Make sure command ring is running before aborting it */
1639	hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
1640	if (hw_ring_state == ~(u64)0) {
1641		xhci_hc_died(xhci);
1642		goto time_out_completed;
1643	}
1644
1645	if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1646	    (hw_ring_state & CMD_RING_RUNNING))  {
1647		/* Prevent new doorbell, and start command abort */
1648		xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
1649		xhci_dbg(xhci, "Command timeout\n");
1650		xhci_abort_cmd_ring(xhci, flags);
 
 
 
 
 
 
 
 
 
 
1651		goto time_out_completed;
1652	}
1653
1654	/* host removed. Bail out */
1655	if (xhci->xhc_state & XHCI_STATE_REMOVING) {
1656		xhci_dbg(xhci, "host removed, ring start fail?\n");
1657		xhci_cleanup_command_queue(xhci);
1658
1659		goto time_out_completed;
1660	}
1661
1662	/* command timeout on stopped ring, ring can't be aborted */
1663	xhci_dbg(xhci, "Command timeout on stopped ring\n");
1664	xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
1665
1666time_out_completed:
1667	spin_unlock_irqrestore(&xhci->lock, flags);
1668	return;
1669}
1670
1671static void handle_cmd_completion(struct xhci_hcd *xhci,
1672		struct xhci_event_cmd *event)
1673{
1674	unsigned int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1675	u64 cmd_dma;
1676	dma_addr_t cmd_dequeue_dma;
1677	u32 cmd_comp_code;
1678	union xhci_trb *cmd_trb;
1679	struct xhci_command *cmd;
1680	u32 cmd_type;
1681
1682	if (slot_id >= MAX_HC_SLOTS) {
1683		xhci_warn(xhci, "Invalid slot_id %u\n", slot_id);
1684		return;
1685	}
1686
1687	cmd_dma = le64_to_cpu(event->cmd_trb);
1688	cmd_trb = xhci->cmd_ring->dequeue;
1689
1690	trace_xhci_handle_command(xhci->cmd_ring, &cmd_trb->generic);
1691
1692	cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1693			cmd_trb);
1694	/*
1695	 * Check whether the completion event is for our internal kept
1696	 * command.
1697	 */
1698	if (!cmd_dequeue_dma || cmd_dma != (u64)cmd_dequeue_dma) {
1699		xhci_warn(xhci,
1700			  "ERROR mismatched command completion event\n");
1701		return;
1702	}
1703
1704	cmd = list_first_entry(&xhci->cmd_list, struct xhci_command, cmd_list);
1705
1706	cancel_delayed_work(&xhci->cmd_timer);
1707
 
 
1708	cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
1709
1710	/* If CMD ring stopped we own the trbs between enqueue and dequeue */
1711	if (cmd_comp_code == COMP_COMMAND_RING_STOPPED) {
1712		complete_all(&xhci->cmd_ring_stop_completion);
1713		return;
1714	}
1715
1716	if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1717		xhci_err(xhci,
1718			 "Command completion event does not match command\n");
1719		return;
1720	}
1721
1722	/*
1723	 * Host aborted the command ring, check if the current command was
1724	 * supposed to be aborted, otherwise continue normally.
1725	 * The command ring is stopped now, but the xHC will issue a Command
1726	 * Ring Stopped event which will cause us to restart it.
1727	 */
1728	if (cmd_comp_code == COMP_COMMAND_ABORTED) {
1729		xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1730		if (cmd->status == COMP_COMMAND_ABORTED) {
1731			if (xhci->current_cmd == cmd)
1732				xhci->current_cmd = NULL;
1733			goto event_handled;
1734		}
1735	}
1736
1737	cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1738	switch (cmd_type) {
1739	case TRB_ENABLE_SLOT:
1740		xhci_handle_cmd_enable_slot(xhci, slot_id, cmd, cmd_comp_code);
1741		break;
1742	case TRB_DISABLE_SLOT:
1743		xhci_handle_cmd_disable_slot(xhci, slot_id);
1744		break;
1745	case TRB_CONFIG_EP:
1746		if (!cmd->completion)
1747			xhci_handle_cmd_config_ep(xhci, slot_id, cmd_comp_code);
 
1748		break;
1749	case TRB_EVAL_CONTEXT:
1750		break;
1751	case TRB_ADDR_DEV:
1752		xhci_handle_cmd_addr_dev(xhci, slot_id);
1753		break;
1754	case TRB_STOP_RING:
1755		WARN_ON(slot_id != TRB_TO_SLOT_ID(
1756				le32_to_cpu(cmd_trb->generic.field[3])));
1757		if (!cmd->completion)
1758			xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb,
1759						cmd_comp_code);
1760		break;
1761	case TRB_SET_DEQ:
1762		WARN_ON(slot_id != TRB_TO_SLOT_ID(
1763				le32_to_cpu(cmd_trb->generic.field[3])));
1764		xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
1765		break;
1766	case TRB_CMD_NOOP:
1767		/* Is this an aborted command turned to NO-OP? */
1768		if (cmd->status == COMP_COMMAND_RING_STOPPED)
1769			cmd_comp_code = COMP_COMMAND_RING_STOPPED;
1770		break;
1771	case TRB_RESET_EP:
1772		WARN_ON(slot_id != TRB_TO_SLOT_ID(
1773				le32_to_cpu(cmd_trb->generic.field[3])));
1774		xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
1775		break;
1776	case TRB_RESET_DEV:
1777		/* SLOT_ID field in reset device cmd completion event TRB is 0.
1778		 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1779		 */
1780		slot_id = TRB_TO_SLOT_ID(
1781				le32_to_cpu(cmd_trb->generic.field[3]));
1782		xhci_handle_cmd_reset_dev(xhci, slot_id);
1783		break;
1784	case TRB_NEC_GET_FW:
1785		xhci_handle_cmd_nec_get_fw(xhci, event);
1786		break;
1787	default:
1788		/* Skip over unknown commands on the event ring */
1789		xhci_info(xhci, "INFO unknown command type %d\n", cmd_type);
1790		break;
1791	}
1792
1793	/* restart timer if this wasn't the last command */
1794	if (!list_is_singular(&xhci->cmd_list)) {
1795		xhci->current_cmd = list_first_entry(&cmd->cmd_list,
1796						struct xhci_command, cmd_list);
1797		xhci_mod_cmd_timer(xhci);
1798	} else if (xhci->current_cmd == cmd) {
1799		xhci->current_cmd = NULL;
1800	}
1801
1802event_handled:
1803	xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
1804
1805	inc_deq(xhci, xhci->cmd_ring);
1806}
1807
1808static void handle_vendor_event(struct xhci_hcd *xhci,
1809				union xhci_trb *event, u32 trb_type)
1810{
 
 
 
1811	xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1812	if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1813		handle_cmd_completion(xhci, &event->event_cmd);
1814}
1815
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1816static void handle_device_notification(struct xhci_hcd *xhci,
1817		union xhci_trb *event)
1818{
1819	u32 slot_id;
1820	struct usb_device *udev;
1821
1822	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
1823	if (!xhci->devs[slot_id]) {
1824		xhci_warn(xhci, "Device Notification event for "
1825				"unused slot %u\n", slot_id);
1826		return;
1827	}
1828
1829	xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1830			slot_id);
1831	udev = xhci->devs[slot_id]->udev;
1832	if (udev && udev->parent)
1833		usb_wakeup_notification(udev->parent, udev->portnum);
1834}
1835
1836/*
1837 * Quirk hanlder for errata seen on Cavium ThunderX2 processor XHCI
1838 * Controller.
1839 * As per ThunderX2errata-129 USB 2 device may come up as USB 1
1840 * If a connection to a USB 1 device is followed by another connection
1841 * to a USB 2 device.
1842 *
1843 * Reset the PHY after the USB device is disconnected if device speed
1844 * is less than HCD_USB3.
1845 * Retry the reset sequence max of 4 times checking the PLL lock status.
1846 *
1847 */
1848static void xhci_cavium_reset_phy_quirk(struct xhci_hcd *xhci)
1849{
1850	struct usb_hcd *hcd = xhci_to_hcd(xhci);
1851	u32 pll_lock_check;
1852	u32 retry_count = 4;
1853
1854	do {
1855		/* Assert PHY reset */
1856		writel(0x6F, hcd->regs + 0x1048);
1857		udelay(10);
1858		/* De-assert the PHY reset */
1859		writel(0x7F, hcd->regs + 0x1048);
1860		udelay(200);
1861		pll_lock_check = readl(hcd->regs + 0x1070);
1862	} while (!(pll_lock_check & 0x1) && --retry_count);
1863}
1864
1865static void handle_port_status(struct xhci_hcd *xhci,
1866			       struct xhci_interrupter *ir,
1867			       union xhci_trb *event)
1868{
1869	struct usb_hcd *hcd;
1870	u32 port_id;
1871	u32 portsc, cmd_reg;
1872	int max_ports;
1873	int slot_id;
1874	unsigned int hcd_portnum;
 
1875	struct xhci_bus_state *bus_state;
 
1876	bool bogus_port_status = false;
1877	struct xhci_port *port;
1878
1879	/* Port status change events always have a successful completion code */
1880	if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS)
1881		xhci_warn(xhci,
1882			  "WARN: xHC returned failed port status event\n");
1883
1884	port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
1885	max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1886
 
1887	if ((port_id <= 0) || (port_id > max_ports)) {
1888		xhci_warn(xhci, "Port change event with invalid port ID %d\n",
1889			  port_id);
1890		return;
1891	}
1892
1893	port = &xhci->hw_ports[port_id - 1];
1894	if (!port || !port->rhub || port->hcd_portnum == DUPLICATE_ENTRY) {
1895		xhci_warn(xhci, "Port change event, no port for port ID %u\n",
1896			  port_id);
 
 
 
 
 
 
 
 
 
 
1897		bogus_port_status = true;
1898		goto cleanup;
1899	}
1900
1901	/* We might get interrupts after shared_hcd is removed */
1902	if (port->rhub == &xhci->usb3_rhub && xhci->shared_hcd == NULL) {
1903		xhci_dbg(xhci, "ignore port event for removed USB3 hcd\n");
1904		bogus_port_status = true;
1905		goto cleanup;
1906	}
1907
1908	hcd = port->rhub->hcd;
1909	bus_state = &port->rhub->bus_state;
1910	hcd_portnum = port->hcd_portnum;
1911	portsc = readl(port->addr);
1912
1913	xhci_dbg(xhci, "Port change event, %d-%d, id %d, portsc: 0x%x\n",
1914		 hcd->self.busnum, hcd_portnum + 1, port_id, portsc);
1915
1916	trace_xhci_handle_port_status(port, portsc);
 
 
 
 
 
 
1917
 
1918	if (hcd->state == HC_STATE_SUSPENDED) {
1919		xhci_dbg(xhci, "resume root hub\n");
1920		usb_hcd_resume_root_hub(hcd);
1921	}
1922
1923	if (hcd->speed >= HCD_USB3 &&
1924	    (portsc & PORT_PLS_MASK) == XDEV_INACTIVE) {
1925		slot_id = xhci_find_slot_id_by_port(hcd, xhci, hcd_portnum + 1);
1926		if (slot_id && xhci->devs[slot_id])
1927			xhci->devs[slot_id]->flags |= VDEV_PORT_ERROR;
1928	}
1929
1930	if ((portsc & PORT_PLC) && (portsc & PORT_PLS_MASK) == XDEV_RESUME) {
1931		xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1932
1933		cmd_reg = readl(&xhci->op_regs->command);
1934		if (!(cmd_reg & CMD_RUN)) {
1935			xhci_warn(xhci, "xHC is not running.\n");
1936			goto cleanup;
1937		}
1938
1939		if (DEV_SUPERSPEED_ANY(portsc)) {
1940			xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
1941			/* Set a flag to say the port signaled remote wakeup,
1942			 * so we can tell the difference between the end of
1943			 * device and host initiated resume.
1944			 */
1945			bus_state->port_remote_wakeup |= 1 << hcd_portnum;
1946			xhci_test_and_clear_bit(xhci, port, PORT_PLC);
1947			usb_hcd_start_port_resume(&hcd->self, hcd_portnum);
1948			xhci_set_link_state(xhci, port, XDEV_U0);
 
1949			/* Need to wait until the next link state change
1950			 * indicates the device is actually in U0.
1951			 */
1952			bogus_port_status = true;
1953			goto cleanup;
1954		} else if (!test_bit(hcd_portnum, &bus_state->resuming_ports)) {
 
1955			xhci_dbg(xhci, "resume HS port %d\n", port_id);
1956			port->resume_timestamp = jiffies +
1957				msecs_to_jiffies(USB_RESUME_TIMEOUT);
1958			set_bit(hcd_portnum, &bus_state->resuming_ports);
1959			/* Do the rest in GetPortStatus after resume time delay.
1960			 * Avoid polling roothub status before that so that a
1961			 * usb device auto-resume latency around ~40ms.
1962			 */
1963			set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1964			mod_timer(&hcd->rh_timer,
1965				  port->resume_timestamp);
1966			usb_hcd_start_port_resume(&hcd->self, hcd_portnum);
1967			bogus_port_status = true;
1968		}
1969	}
1970
1971	if ((portsc & PORT_PLC) &&
1972	    DEV_SUPERSPEED_ANY(portsc) &&
1973	    ((portsc & PORT_PLS_MASK) == XDEV_U0 ||
1974	     (portsc & PORT_PLS_MASK) == XDEV_U1 ||
1975	     (portsc & PORT_PLS_MASK) == XDEV_U2)) {
1976		xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1977		complete(&port->u3exit_done);
1978		/* We've just brought the device into U0/1/2 through either the
1979		 * Resume state after a device remote wakeup, or through the
1980		 * U3Exit state after a host-initiated resume.  If it's a device
1981		 * initiated remote wake, don't pass up the link state change,
1982		 * so the roothub behavior is consistent with external
1983		 * USB 3.0 hub behavior.
1984		 */
1985		slot_id = xhci_find_slot_id_by_port(hcd, xhci, hcd_portnum + 1);
 
1986		if (slot_id && xhci->devs[slot_id])
1987			xhci_ring_device(xhci, slot_id);
1988		if (bus_state->port_remote_wakeup & (1 << hcd_portnum)) {
1989			xhci_test_and_clear_bit(xhci, port, PORT_PLC);
 
 
 
1990			usb_wakeup_notification(hcd->self.root_hub,
1991					hcd_portnum + 1);
1992			bogus_port_status = true;
1993			goto cleanup;
1994		}
1995	}
1996
1997	/*
1998	 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1999	 * RExit to a disconnect state).  If so, let the driver know it's
2000	 * out of the RExit state.
2001	 */
2002	if (hcd->speed < HCD_USB3 && port->rexit_active) {
2003		complete(&port->rexit_done);
2004		port->rexit_active = false;
 
2005		bogus_port_status = true;
2006		goto cleanup;
2007	}
2008
2009	if (hcd->speed < HCD_USB3) {
2010		xhci_test_and_clear_bit(xhci, port, PORT_PLC);
2011		if ((xhci->quirks & XHCI_RESET_PLL_ON_DISCONNECT) &&
2012		    (portsc & PORT_CSC) && !(portsc & PORT_CONNECT))
2013			xhci_cavium_reset_phy_quirk(xhci);
2014	}
2015
2016cleanup:
 
 
2017
2018	/* Don't make the USB core poll the roothub if we got a bad port status
2019	 * change event.  Besides, at that point we can't tell which roothub
2020	 * (USB 2.0 or USB 3.0) to kick.
2021	 */
2022	if (bogus_port_status)
2023		return;
2024
2025	/*
2026	 * xHCI port-status-change events occur when the "or" of all the
2027	 * status-change bits in the portsc register changes from 0 to 1.
2028	 * New status changes won't cause an event if any other change
2029	 * bits are still set.  When an event occurs, switch over to
2030	 * polling to avoid losing status changes.
2031	 */
2032	xhci_dbg(xhci, "%s: starting usb%d port polling.\n",
2033		 __func__, hcd->self.busnum);
2034	set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
2035	spin_unlock(&xhci->lock);
2036	/* Pass this up to the core */
2037	usb_hcd_poll_rh_status(hcd);
2038	spin_lock(&xhci->lock);
2039}
2040
2041/*
2042 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
2043 * at end_trb, which may be in another segment.  If the suspect DMA address is a
2044 * TRB in this TD, this function returns that TRB's segment.  Otherwise it
2045 * returns 0.
2046 */
2047struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
2048		struct xhci_segment *start_seg,
2049		union xhci_trb	*start_trb,
2050		union xhci_trb	*end_trb,
2051		dma_addr_t	suspect_dma,
2052		bool		debug)
2053{
2054	dma_addr_t start_dma;
2055	dma_addr_t end_seg_dma;
2056	dma_addr_t end_trb_dma;
2057	struct xhci_segment *cur_seg;
2058
2059	start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
2060	cur_seg = start_seg;
2061
2062	do {
2063		if (start_dma == 0)
2064			return NULL;
2065		/* We may get an event for a Link TRB in the middle of a TD */
2066		end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
2067				&cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
2068		/* If the end TRB isn't in this segment, this is set to 0 */
2069		end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
2070
2071		if (debug)
2072			xhci_warn(xhci,
2073				"Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
2074				(unsigned long long)suspect_dma,
2075				(unsigned long long)start_dma,
2076				(unsigned long long)end_trb_dma,
2077				(unsigned long long)cur_seg->dma,
2078				(unsigned long long)end_seg_dma);
2079
2080		if (end_trb_dma > 0) {
2081			/* The end TRB is in this segment, so suspect should be here */
2082			if (start_dma <= end_trb_dma) {
2083				if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
2084					return cur_seg;
2085			} else {
2086				/* Case for one segment with
2087				 * a TD wrapped around to the top
2088				 */
2089				if ((suspect_dma >= start_dma &&
2090							suspect_dma <= end_seg_dma) ||
2091						(suspect_dma >= cur_seg->dma &&
2092						 suspect_dma <= end_trb_dma))
2093					return cur_seg;
2094			}
2095			return NULL;
2096		} else {
2097			/* Might still be somewhere in this segment */
2098			if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
2099				return cur_seg;
2100		}
2101		cur_seg = cur_seg->next;
2102		start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
2103	} while (cur_seg != start_seg);
2104
2105	return NULL;
2106}
2107
2108static void xhci_clear_hub_tt_buffer(struct xhci_hcd *xhci, struct xhci_td *td,
2109		struct xhci_virt_ep *ep)
 
 
2110{
2111	/*
2112	 * As part of low/full-speed endpoint-halt processing
2113	 * we must clear the TT buffer (USB 2.0 specification 11.17.5).
2114	 */
2115	if (td->urb->dev->tt && !usb_pipeint(td->urb->pipe) &&
2116	    (td->urb->dev->tt->hub != xhci_to_hcd(xhci)->self.root_hub) &&
2117	    !(ep->ep_state & EP_CLEARING_TT)) {
2118		ep->ep_state |= EP_CLEARING_TT;
2119		td->urb->ep->hcpriv = td->urb->dev;
2120		if (usb_hub_clear_tt_buffer(td->urb))
2121			ep->ep_state &= ~EP_CLEARING_TT;
2122	}
 
 
 
2123}
2124
2125/* Check if an error has halted the endpoint ring.  The class driver will
2126 * cleanup the halt for a non-default control endpoint if we indicate a stall.
2127 * However, a babble and other errors also halt the endpoint ring, and the class
2128 * driver won't clear the halt in that case, so we need to issue a Set Transfer
2129 * Ring Dequeue Pointer command manually.
2130 */
2131static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
2132		struct xhci_ep_ctx *ep_ctx,
2133		unsigned int trb_comp_code)
2134{
2135	/* TRB completion codes that may require a manual halt cleanup */
2136	if (trb_comp_code == COMP_USB_TRANSACTION_ERROR ||
2137			trb_comp_code == COMP_BABBLE_DETECTED_ERROR ||
2138			trb_comp_code == COMP_SPLIT_TRANSACTION_ERROR)
2139		/* The 0.95 spec says a babbling control endpoint
2140		 * is not halted. The 0.96 spec says it is.  Some HW
2141		 * claims to be 0.95 compliant, but it halts the control
2142		 * endpoint anyway.  Check if a babble halted the
2143		 * endpoint.
2144		 */
2145		if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_HALTED)
2146			return 1;
2147
2148	return 0;
2149}
2150
2151int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
2152{
2153	if (trb_comp_code >= 224 && trb_comp_code <= 255) {
2154		/* Vendor defined "informational" completion code,
2155		 * treat as not-an-error.
2156		 */
2157		xhci_dbg(xhci, "Vendor defined info completion code %u\n",
2158				trb_comp_code);
2159		xhci_dbg(xhci, "Treating code as success.\n");
2160		return 1;
2161	}
2162	return 0;
2163}
2164
2165static int finish_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2166		     struct xhci_ring *ep_ring, struct xhci_td *td,
2167		     u32 trb_comp_code)
 
 
 
 
2168{
 
 
 
 
 
2169	struct xhci_ep_ctx *ep_ctx;
 
 
 
 
 
 
 
 
 
2170
2171	ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep->ep_index);
 
2172
2173	switch (trb_comp_code) {
2174	case COMP_STOPPED_LENGTH_INVALID:
2175	case COMP_STOPPED_SHORT_PACKET:
2176	case COMP_STOPPED:
2177		/*
2178		 * The "Stop Endpoint" completion will take care of any
2179		 * stopped TDs. A stopped TD may be restarted, so don't update
2180		 * the ring dequeue pointer or take this TD off any lists yet.
2181		 */
 
2182		return 0;
2183	case COMP_USB_TRANSACTION_ERROR:
2184	case COMP_BABBLE_DETECTED_ERROR:
2185	case COMP_SPLIT_TRANSACTION_ERROR:
2186		/*
2187		 * If endpoint context state is not halted we might be
2188		 * racing with a reset endpoint command issued by a unsuccessful
2189		 * stop endpoint completion (context error). In that case the
2190		 * td should be on the cancelled list, and EP_HALTED flag set.
2191		 *
2192		 * Or then it's not halted due to the 0.95 spec stating that a
2193		 * babbling control endpoint should not halt. The 0.96 spec
2194		 * again says it should.  Some HW claims to be 0.95 compliant,
2195		 * but it halts the control endpoint anyway.
2196		 */
2197		if (GET_EP_CTX_STATE(ep_ctx) != EP_STATE_HALTED) {
2198			/*
2199			 * If EP_HALTED is set and TD is on the cancelled list
2200			 * the TD and dequeue pointer will be handled by reset
2201			 * ep command completion
2202			 */
2203			if ((ep->ep_state & EP_HALTED) &&
2204			    !list_empty(&td->cancelled_td_list)) {
2205				xhci_dbg(xhci, "Already resolving halted ep for 0x%llx\n",
2206					 (unsigned long long)xhci_trb_virt_to_dma(
2207						 td->start_seg, td->first_trb));
2208				return 0;
2209			}
2210			/* endpoint not halted, don't reset it */
2211			break;
2212		}
2213		/* Almost same procedure as for STALL_ERROR below */
2214		xhci_clear_hub_tt_buffer(xhci, td, ep);
2215		xhci_handle_halted_endpoint(xhci, ep, td, EP_HARD_RESET);
2216		return 0;
2217	case COMP_STALL_ERROR:
2218		/*
2219		 * xhci internal endpoint state will go to a "halt" state for
2220		 * any stall, including default control pipe protocol stall.
2221		 * To clear the host side halt we need to issue a reset endpoint
2222		 * command, followed by a set dequeue command to move past the
2223		 * TD.
2224		 * Class drivers clear the device side halt from a functional
2225		 * stall later. Hub TT buffer should only be cleared for FS/LS
2226		 * devices behind HS hubs for functional stalls.
2227		 */
2228		if (ep->ep_index != 0)
2229			xhci_clear_hub_tt_buffer(xhci, td, ep);
 
 
 
 
 
 
 
 
 
 
 
2230
2231		xhci_handle_halted_endpoint(xhci, ep, td, EP_HARD_RESET);
 
 
2232
2233		return 0; /* xhci_handle_halted_endpoint marked td cancelled */
2234	default:
2235		break;
 
 
 
 
 
 
 
2236	}
 
 
 
 
2237
2238	/* Update ring dequeue pointer */
2239	ep_ring->dequeue = td->last_trb;
2240	ep_ring->deq_seg = td->last_trb_seg;
2241	inc_deq(xhci, ep_ring);
 
 
 
 
 
2242
2243	return xhci_td_cleanup(xhci, td, ep_ring, td->status);
 
 
 
 
 
2244}
2245
2246/* sum trb lengths from ring dequeue up to stop_trb, _excluding_ stop_trb */
2247static int sum_trb_lengths(struct xhci_hcd *xhci, struct xhci_ring *ring,
2248			   union xhci_trb *stop_trb)
2249{
2250	u32 sum;
2251	union xhci_trb *trb = ring->dequeue;
2252	struct xhci_segment *seg = ring->deq_seg;
2253
2254	for (sum = 0; trb != stop_trb; next_trb(xhci, ring, &seg, &trb)) {
2255		if (!trb_is_noop(trb) && !trb_is_link(trb))
2256			sum += TRB_LEN(le32_to_cpu(trb->generic.field[2]));
2257	}
2258	return sum;
2259}
2260
2261/*
2262 * Process control tds, update urb status and actual_length.
2263 */
2264static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2265		struct xhci_ring *ep_ring,  struct xhci_td *td,
2266			   union xhci_trb *ep_trb, struct xhci_transfer_event *event)
2267{
 
 
 
 
2268	struct xhci_ep_ctx *ep_ctx;
2269	u32 trb_comp_code;
2270	u32 remaining, requested;
2271	u32 trb_type;
2272
2273	trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(ep_trb->generic.field[3]));
2274	ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep->ep_index);
 
 
 
 
2275	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2276	requested = td->urb->transfer_buffer_length;
2277	remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2278
2279	switch (trb_comp_code) {
2280	case COMP_SUCCESS:
2281		if (trb_type != TRB_STATUS) {
2282			xhci_warn(xhci, "WARN: Success on ctrl %s TRB without IOC set?\n",
2283				  (trb_type == TRB_DATA) ? "data" : "setup");
2284			td->status = -ESHUTDOWN;
2285			break;
2286		}
2287		td->status = 0;
2288		break;
2289	case COMP_SHORT_PACKET:
2290		td->status = 0;
2291		break;
2292	case COMP_STOPPED_SHORT_PACKET:
2293		if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
2294			td->urb->actual_length = remaining;
2295		else
2296			xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
2297		goto finish_td;
2298	case COMP_STOPPED:
2299		switch (trb_type) {
2300		case TRB_SETUP:
2301			td->urb->actual_length = 0;
2302			goto finish_td;
2303		case TRB_DATA:
2304		case TRB_NORMAL:
2305			td->urb->actual_length = requested - remaining;
2306			goto finish_td;
2307		case TRB_STATUS:
2308			td->urb->actual_length = requested;
2309			goto finish_td;
2310		default:
2311			xhci_warn(xhci, "WARN: unexpected TRB Type %d\n",
2312				  trb_type);
2313			goto finish_td;
2314		}
2315	case COMP_STOPPED_LENGTH_INVALID:
2316		goto finish_td;
2317	default:
2318		if (!xhci_requires_manual_halt_cleanup(xhci,
2319						       ep_ctx, trb_comp_code))
2320			break;
2321		xhci_dbg(xhci, "TRB error %u, halted endpoint index = %u\n",
2322			 trb_comp_code, ep->ep_index);
2323		fallthrough;
2324	case COMP_STALL_ERROR:
2325		/* Did we transfer part of the data (middle) phase? */
2326		if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
2327			td->urb->actual_length = requested - remaining;
2328		else if (!td->urb_length_set)
2329			td->urb->actual_length = 0;
2330		goto finish_td;
2331	}
2332
2333	/* stopped at setup stage, no data transferred */
2334	if (trb_type == TRB_SETUP)
2335		goto finish_td;
2336
2337	/*
2338	 * if on data stage then update the actual_length of the URB and flag it
2339	 * as set, so it won't be overwritten in the event for the last TRB.
2340	 */
2341	if (trb_type == TRB_DATA ||
2342		trb_type == TRB_NORMAL) {
2343		td->urb_length_set = true;
2344		td->urb->actual_length = requested - remaining;
2345		xhci_dbg(xhci, "Waiting for status stage event\n");
2346		return 0;
2347	}
2348
2349	/* at status stage */
2350	if (!td->urb_length_set)
2351		td->urb->actual_length = requested;
2352
2353finish_td:
2354	return finish_td(xhci, ep, ep_ring, td, trb_comp_code);
2355}
2356
2357/*
2358 * Process isochronous tds, update urb packet status and actual_length.
2359 */
2360static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2361		struct xhci_ring *ep_ring, struct xhci_td *td,
2362		union xhci_trb *ep_trb, struct xhci_transfer_event *event)
2363{
 
2364	struct urb_priv *urb_priv;
2365	int idx;
2366	struct usb_iso_packet_descriptor *frame;
2367	u32 trb_comp_code;
2368	bool sum_trbs_for_length = false;
2369	u32 remaining, requested, ep_trb_len;
2370	int short_framestatus;
2371
 
2372	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2373	urb_priv = td->urb->hcpriv;
2374	idx = urb_priv->num_tds_done;
2375	frame = &td->urb->iso_frame_desc[idx];
2376	requested = frame->length;
2377	remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2378	ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2379	short_framestatus = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2380		-EREMOTEIO : 0;
2381
2382	/* handle completion code */
2383	switch (trb_comp_code) {
2384	case COMP_SUCCESS:
2385		/* Don't overwrite status if TD had an error, see xHCI 4.9.1 */
2386		if (td->error_mid_td)
2387			break;
2388		if (remaining) {
2389			frame->status = short_framestatus;
2390			if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2391				sum_trbs_for_length = true;
2392			break;
2393		}
2394		frame->status = 0;
2395		break;
2396	case COMP_SHORT_PACKET:
2397		frame->status = short_framestatus;
2398		sum_trbs_for_length = true;
2399		break;
2400	case COMP_BANDWIDTH_OVERRUN_ERROR:
2401		frame->status = -ECOMM;
2402		break;
2403	case COMP_BABBLE_DETECTED_ERROR:
2404		sum_trbs_for_length = true;
2405		fallthrough;
2406	case COMP_ISOCH_BUFFER_OVERRUN:
2407		frame->status = -EOVERFLOW;
2408		if (ep_trb != td->last_trb)
2409			td->error_mid_td = true;
2410		break;
2411	case COMP_INCOMPATIBLE_DEVICE_ERROR:
2412	case COMP_STALL_ERROR:
2413		frame->status = -EPROTO;
2414		break;
2415	case COMP_USB_TRANSACTION_ERROR:
2416		frame->status = -EPROTO;
2417		sum_trbs_for_length = true;
2418		if (ep_trb != td->last_trb)
2419			td->error_mid_td = true;
2420		break;
2421	case COMP_STOPPED:
2422		sum_trbs_for_length = true;
2423		break;
2424	case COMP_STOPPED_SHORT_PACKET:
2425		/* field normally containing residue now contains tranferred */
2426		frame->status = short_framestatus;
2427		requested = remaining;
2428		break;
2429	case COMP_STOPPED_LENGTH_INVALID:
2430		requested = 0;
2431		remaining = 0;
2432		break;
2433	default:
2434		sum_trbs_for_length = true;
2435		frame->status = -1;
2436		break;
2437	}
2438
2439	if (td->urb_length_set)
2440		goto finish_td;
2441
2442	if (sum_trbs_for_length)
2443		frame->actual_length = sum_trb_lengths(xhci, ep->ring, ep_trb) +
2444			ep_trb_len - remaining;
2445	else
2446		frame->actual_length = requested;
2447
2448	td->urb->actual_length += frame->actual_length;
2449
2450finish_td:
2451	/* Don't give back TD yet if we encountered an error mid TD */
2452	if (td->error_mid_td && ep_trb != td->last_trb) {
2453		xhci_dbg(xhci, "Error mid isoc TD, wait for final completion event\n");
2454		td->urb_length_set = true;
2455		return 0;
2456	}
2457
2458	return finish_td(xhci, ep, ep_ring, td, trb_comp_code);
2459}
2460
2461static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2462			struct xhci_virt_ep *ep, int status)
 
2463{
 
2464	struct urb_priv *urb_priv;
2465	struct usb_iso_packet_descriptor *frame;
2466	int idx;
2467
 
2468	urb_priv = td->urb->hcpriv;
2469	idx = urb_priv->num_tds_done;
2470	frame = &td->urb->iso_frame_desc[idx];
2471
2472	/* The transfer is partly done. */
2473	frame->status = -EXDEV;
2474
2475	/* calc actual length */
2476	frame->actual_length = 0;
2477
2478	/* Update ring dequeue pointer */
2479	ep->ring->dequeue = td->last_trb;
2480	ep->ring->deq_seg = td->last_trb_seg;
2481	inc_deq(xhci, ep->ring);
2482
2483	return xhci_td_cleanup(xhci, td, ep->ring, status);
2484}
2485
2486/*
2487 * Process bulk and interrupt tds, update urb status and actual_length.
2488 */
2489static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2490		struct xhci_ring *ep_ring, struct xhci_td *td,
2491		union xhci_trb *ep_trb, struct xhci_transfer_event *event)
2492{
2493	struct xhci_slot_ctx *slot_ctx;
2494	u32 trb_comp_code;
2495	u32 remaining, requested, ep_trb_len;
2496
2497	slot_ctx = xhci_get_slot_ctx(xhci, ep->vdev->out_ctx);
2498	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2499	remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2500	ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2501	requested = td->urb->transfer_buffer_length;
2502
2503	switch (trb_comp_code) {
2504	case COMP_SUCCESS:
2505		ep->err_count = 0;
2506		/* handle success with untransferred data as short packet */
2507		if (ep_trb != td->last_trb || remaining) {
2508			xhci_warn(xhci, "WARN Successful completion on short TX\n");
2509			xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2510				 td->urb->ep->desc.bEndpointAddress,
2511				 requested, remaining);
2512		}
2513		td->status = 0;
2514		break;
2515	case COMP_SHORT_PACKET:
2516		xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2517			 td->urb->ep->desc.bEndpointAddress,
2518			 requested, remaining);
2519		td->status = 0;
2520		break;
2521	case COMP_STOPPED_SHORT_PACKET:
2522		td->urb->actual_length = remaining;
2523		goto finish_td;
2524	case COMP_STOPPED_LENGTH_INVALID:
2525		/* stopped on ep trb with invalid length, exclude it */
2526		ep_trb_len	= 0;
2527		remaining	= 0;
2528		break;
2529	case COMP_USB_TRANSACTION_ERROR:
2530		if (xhci->quirks & XHCI_NO_SOFT_RETRY ||
2531		    (ep->err_count++ > MAX_SOFT_RETRY) ||
2532		    le32_to_cpu(slot_ctx->tt_info) & TT_SLOT)
2533			break;
2534
2535		td->status = 0;
2536
2537		xhci_handle_halted_endpoint(xhci, ep, td, EP_SOFT_RESET);
2538		return 0;
2539	default:
2540		/* do nothing */
2541		break;
2542	}
2543
2544	if (ep_trb == td->last_trb)
2545		td->urb->actual_length = requested - remaining;
2546	else
2547		td->urb->actual_length =
2548			sum_trb_lengths(xhci, ep_ring, ep_trb) +
2549			ep_trb_len - remaining;
2550finish_td:
2551	if (remaining > requested) {
2552		xhci_warn(xhci, "bad transfer trb length %d in event trb\n",
2553			  remaining);
2554		td->urb->actual_length = 0;
2555	}
2556
2557	return finish_td(xhci, ep, ep_ring, td, trb_comp_code);
2558}
2559
2560/*
2561 * If this function returns an error condition, it means it got a Transfer
2562 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2563 * At this point, the host controller is probably hosed and should be reset.
2564 */
2565static int handle_tx_event(struct xhci_hcd *xhci,
2566			   struct xhci_interrupter *ir,
2567			   struct xhci_transfer_event *event)
 
2568{
 
2569	struct xhci_virt_ep *ep;
2570	struct xhci_ring *ep_ring;
2571	unsigned int slot_id;
2572	int ep_index;
2573	struct xhci_td *td = NULL;
2574	dma_addr_t ep_trb_dma;
2575	struct xhci_segment *ep_seg;
2576	union xhci_trb *ep_trb;
2577	int status = -EINPROGRESS;
2578	struct xhci_ep_ctx *ep_ctx;
 
2579	u32 trb_comp_code;
2580	int td_num = 0;
2581	bool handling_skipped_tds = false;
2582
2583	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2584	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2585	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2586	ep_trb_dma = le64_to_cpu(event->buffer);
2587
2588	ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
2589	if (!ep) {
2590		xhci_err(xhci, "ERROR Invalid Transfer event\n");
2591		goto err_out;
2592	}
2593
2594	ep_ring = xhci_dma_to_transfer_ring(ep, ep_trb_dma);
2595	ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
2596
2597	if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) {
2598		xhci_err(xhci,
2599			 "ERROR Transfer event for disabled endpoint slot %u ep %u\n",
2600			  slot_id, ep_index);
2601		goto err_out;
2602	}
2603
2604	/* Some transfer events don't always point to a trb, see xhci 4.17.4 */
2605	if (!ep_ring) {
2606		switch (trb_comp_code) {
2607		case COMP_STALL_ERROR:
2608		case COMP_USB_TRANSACTION_ERROR:
2609		case COMP_INVALID_STREAM_TYPE_ERROR:
2610		case COMP_INVALID_STREAM_ID_ERROR:
2611			xhci_dbg(xhci, "Stream transaction error ep %u no id\n",
2612				 ep_index);
2613			if (ep->err_count++ > MAX_SOFT_RETRY)
2614				xhci_handle_halted_endpoint(xhci, ep, NULL,
2615							    EP_HARD_RESET);
2616			else
2617				xhci_handle_halted_endpoint(xhci, ep, NULL,
2618							    EP_SOFT_RESET);
2619			goto cleanup;
2620		case COMP_RING_UNDERRUN:
2621		case COMP_RING_OVERRUN:
2622		case COMP_STOPPED_LENGTH_INVALID:
2623			goto cleanup;
2624		default:
2625			xhci_err(xhci, "ERROR Transfer event for unknown stream ring slot %u ep %u\n",
2626				 slot_id, ep_index);
2627			goto err_out;
2628		}
2629	}
2630
2631	/* Count current td numbers if ep->skip is set */
2632	if (ep->skip)
2633		td_num += list_count_nodes(&ep_ring->td_list);
 
 
2634
 
 
2635	/* Look for common error cases */
2636	switch (trb_comp_code) {
2637	/* Skip codes that require special handling depending on
2638	 * transfer type
2639	 */
2640	case COMP_SUCCESS:
2641		if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
2642			break;
2643		if (xhci->quirks & XHCI_TRUST_TX_LENGTH ||
2644		    ep_ring->last_td_was_short)
2645			trb_comp_code = COMP_SHORT_PACKET;
2646		else
2647			xhci_warn_ratelimited(xhci,
2648					      "WARN Successful completion on short TX for slot %u ep %u: needs XHCI_TRUST_TX_LENGTH quirk?\n",
2649					      slot_id, ep_index);
2650		break;
2651	case COMP_SHORT_PACKET:
 
2652		break;
2653	/* Completion codes for endpoint stopped state */
2654	case COMP_STOPPED:
2655		xhci_dbg(xhci, "Stopped on Transfer TRB for slot %u ep %u\n",
2656			 slot_id, ep_index);
2657		break;
2658	case COMP_STOPPED_LENGTH_INVALID:
2659		xhci_dbg(xhci,
2660			 "Stopped on No-op or Link TRB for slot %u ep %u\n",
2661			 slot_id, ep_index);
2662		break;
2663	case COMP_STOPPED_SHORT_PACKET:
2664		xhci_dbg(xhci,
2665			 "Stopped with short packet transfer detected for slot %u ep %u\n",
2666			 slot_id, ep_index);
2667		break;
2668	/* Completion codes for endpoint halted state */
2669	case COMP_STALL_ERROR:
2670		xhci_dbg(xhci, "Stalled endpoint for slot %u ep %u\n", slot_id,
2671			 ep_index);
2672		status = -EPIPE;
2673		break;
2674	case COMP_SPLIT_TRANSACTION_ERROR:
2675		xhci_dbg(xhci, "Split transaction error for slot %u ep %u\n",
2676			 slot_id, ep_index);
2677		status = -EPROTO;
2678		break;
2679	case COMP_USB_TRANSACTION_ERROR:
2680		xhci_dbg(xhci, "Transfer error for slot %u ep %u on endpoint\n",
2681			 slot_id, ep_index);
2682		status = -EPROTO;
2683		break;
2684	case COMP_BABBLE_DETECTED_ERROR:
2685		xhci_dbg(xhci, "Babble error for slot %u ep %u on endpoint\n",
2686			 slot_id, ep_index);
2687		status = -EOVERFLOW;
2688		break;
2689	/* Completion codes for endpoint error state */
2690	case COMP_TRB_ERROR:
2691		xhci_warn(xhci,
2692			  "WARN: TRB error for slot %u ep %u on endpoint\n",
2693			  slot_id, ep_index);
2694		status = -EILSEQ;
2695		break;
2696	/* completion codes not indicating endpoint state change */
2697	case COMP_DATA_BUFFER_ERROR:
2698		xhci_warn(xhci,
2699			  "WARN: HC couldn't access mem fast enough for slot %u ep %u\n",
2700			  slot_id, ep_index);
2701		status = -ENOSR;
2702		break;
2703	case COMP_BANDWIDTH_OVERRUN_ERROR:
2704		xhci_warn(xhci,
2705			  "WARN: bandwidth overrun event for slot %u ep %u on endpoint\n",
2706			  slot_id, ep_index);
2707		break;
2708	case COMP_ISOCH_BUFFER_OVERRUN:
2709		xhci_warn(xhci,
2710			  "WARN: buffer overrun event for slot %u ep %u on endpoint",
2711			  slot_id, ep_index);
2712		break;
2713	case COMP_RING_UNDERRUN:
2714		/*
2715		 * When the Isoch ring is empty, the xHC will generate
2716		 * a Ring Overrun Event for IN Isoch endpoint or Ring
2717		 * Underrun Event for OUT Isoch endpoint.
2718		 */
2719		xhci_dbg(xhci, "underrun event on endpoint\n");
2720		if (!list_empty(&ep_ring->td_list))
2721			xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2722					"still with TDs queued?\n",
2723				 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2724				 ep_index);
2725		goto cleanup;
2726	case COMP_RING_OVERRUN:
2727		xhci_dbg(xhci, "overrun event on endpoint\n");
2728		if (!list_empty(&ep_ring->td_list))
2729			xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2730					"still with TDs queued?\n",
2731				 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2732				 ep_index);
2733		goto cleanup;
2734	case COMP_MISSED_SERVICE_ERROR:
 
 
 
 
2735		/*
2736		 * When encounter missed service error, one or more isoc tds
2737		 * may be missed by xHC.
2738		 * Set skip flag of the ep_ring; Complete the missed tds as
2739		 * short transfer when process the ep_ring next time.
2740		 */
2741		ep->skip = true;
2742		xhci_dbg(xhci,
2743			 "Miss service interval error for slot %u ep %u, set skip flag\n",
2744			 slot_id, ep_index);
2745		goto cleanup;
2746	case COMP_NO_PING_RESPONSE_ERROR:
2747		ep->skip = true;
2748		xhci_dbg(xhci,
2749			 "No Ping response error for slot %u ep %u, Skip one Isoc TD\n",
2750			 slot_id, ep_index);
2751		goto cleanup;
2752
2753	case COMP_INCOMPATIBLE_DEVICE_ERROR:
2754		/* needs disable slot command to recover */
2755		xhci_warn(xhci,
2756			  "WARN: detect an incompatible device for slot %u ep %u",
2757			  slot_id, ep_index);
2758		status = -EPROTO;
2759		break;
2760	default:
2761		if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
2762			status = 0;
2763			break;
2764		}
2765		xhci_warn(xhci,
2766			  "ERROR Unknown event condition %u for slot %u ep %u , HC probably busted\n",
2767			  trb_comp_code, slot_id, ep_index);
2768		goto cleanup;
2769	}
2770
2771	do {
2772		/* This TRB should be in the TD at the head of this ring's
2773		 * TD list.
2774		 */
2775		if (list_empty(&ep_ring->td_list)) {
2776			/*
2777			 * Don't print wanings if it's due to a stopped endpoint
2778			 * generating an extra completion event if the device
2779			 * was suspended. Or, a event for the last TRB of a
2780			 * short TD we already got a short event for.
2781			 * The short TD is already removed from the TD list.
2782			 */
2783
2784			if (!(trb_comp_code == COMP_STOPPED ||
2785			      trb_comp_code == COMP_STOPPED_LENGTH_INVALID ||
2786			      ep_ring->last_td_was_short)) {
2787				xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2788						TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2789						ep_index);
 
 
 
 
2790			}
2791			if (ep->skip) {
2792				ep->skip = false;
2793				xhci_dbg(xhci, "td_list is empty while skip flag set. Clear skip flag for slot %u ep %u.\n",
2794					 slot_id, ep_index);
2795			}
2796			if (trb_comp_code == COMP_STALL_ERROR ||
2797			    xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
2798							      trb_comp_code)) {
2799				xhci_handle_halted_endpoint(xhci, ep, NULL,
2800							    EP_HARD_RESET);
2801			}
2802			goto cleanup;
2803		}
2804
2805		/* We've skipped all the TDs on the ep ring when ep->skip set */
2806		if (ep->skip && td_num == 0) {
2807			ep->skip = false;
2808			xhci_dbg(xhci, "All tds on the ep_ring skipped. Clear skip flag for slot %u ep %u.\n",
2809				 slot_id, ep_index);
2810			goto cleanup;
2811		}
2812
2813		td = list_first_entry(&ep_ring->td_list, struct xhci_td,
2814				      td_list);
2815		if (ep->skip)
2816			td_num--;
2817
2818		/* Is this a TRB in the currently executing TD? */
2819		ep_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2820				td->last_trb, ep_trb_dma, false);
2821
2822		/*
2823		 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2824		 * is not in the current TD pointed by ep_ring->dequeue because
2825		 * that the hardware dequeue pointer still at the previous TRB
2826		 * of the current TD. The previous TRB maybe a Link TD or the
2827		 * last TRB of the previous TD. The command completion handle
2828		 * will take care the rest.
2829		 */
2830		if (!ep_seg && (trb_comp_code == COMP_STOPPED ||
2831			   trb_comp_code == COMP_STOPPED_LENGTH_INVALID)) {
2832			goto cleanup;
2833		}
2834
2835		if (!ep_seg) {
2836
2837			if (ep->skip && usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
2838				skip_isoc_td(xhci, td, ep, status);
2839				goto cleanup;
2840			}
2841
2842			/*
2843			 * Some hosts give a spurious success event after a short
2844			 * transfer. Ignore it.
2845			 */
2846			if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2847			    ep_ring->last_td_was_short) {
2848				ep_ring->last_td_was_short = false;
2849				goto cleanup;
2850			}
2851
2852			/*
2853			 * xhci 4.10.2 states isoc endpoints should continue
2854			 * processing the next TD if there was an error mid TD.
2855			 * So host like NEC don't generate an event for the last
2856			 * isoc TRB even if the IOC flag is set.
2857			 * xhci 4.9.1 states that if there are errors in mult-TRB
2858			 * TDs xHC should generate an error for that TRB, and if xHC
2859			 * proceeds to the next TD it should genete an event for
2860			 * any TRB with IOC flag on the way. Other host follow this.
2861			 * So this event might be for the next TD.
2862			 */
2863			if (td->error_mid_td &&
2864			    !list_is_last(&td->td_list, &ep_ring->td_list)) {
2865				struct xhci_td *td_next = list_next_entry(td, td_list);
2866
2867				ep_seg = trb_in_td(xhci, td_next->start_seg, td_next->first_trb,
2868						   td_next->last_trb, ep_trb_dma, false);
2869				if (ep_seg) {
2870					/* give back previous TD, start handling new */
2871					xhci_dbg(xhci, "Missing TD completion event after mid TD error\n");
2872					ep_ring->dequeue = td->last_trb;
2873					ep_ring->deq_seg = td->last_trb_seg;
2874					inc_deq(xhci, ep_ring);
2875					xhci_td_cleanup(xhci, td, ep_ring, td->status);
2876					td = td_next;
2877				}
2878			}
2879
2880			if (!ep_seg) {
2881				/* HC is busted, give up! */
2882				xhci_err(xhci,
2883					"ERROR Transfer event TRB DMA ptr not "
2884					"part of current TD ep_index %d "
2885					"comp_code %u\n", ep_index,
2886					trb_comp_code);
2887				trb_in_td(xhci, ep_ring->deq_seg,
2888					  ep_ring->dequeue, td->last_trb,
2889					  ep_trb_dma, true);
2890				return -ESHUTDOWN;
2891			}
 
 
 
2892		}
2893		if (trb_comp_code == COMP_SHORT_PACKET)
2894			ep_ring->last_td_was_short = true;
2895		else
2896			ep_ring->last_td_was_short = false;
2897
2898		if (ep->skip) {
2899			xhci_dbg(xhci,
2900				 "Found td. Clear skip flag for slot %u ep %u.\n",
2901				 slot_id, ep_index);
2902			ep->skip = false;
2903		}
2904
2905		ep_trb = &ep_seg->trbs[(ep_trb_dma - ep_seg->dma) /
2906						sizeof(*ep_trb)];
2907
2908		trace_xhci_handle_transfer(ep_ring,
2909				(struct xhci_generic_trb *) ep_trb);
2910
2911		/*
2912		 * No-op TRB could trigger interrupts in a case where
2913		 * a URB was killed and a STALL_ERROR happens right
2914		 * after the endpoint ring stopped. Reset the halted
2915		 * endpoint. Otherwise, the endpoint remains stalled
2916		 * indefinitely.
2917		 */
2918
2919		if (trb_is_noop(ep_trb)) {
2920			if (trb_comp_code == COMP_STALL_ERROR ||
2921			    xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
2922							      trb_comp_code))
2923				xhci_handle_halted_endpoint(xhci, ep, td,
2924							    EP_HARD_RESET);
2925			goto cleanup;
2926		}
2927
2928		td->status = status;
2929
2930		/* update the urb's actual_length and give back to the core */
2931		if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2932			process_ctrl_td(xhci, ep, ep_ring, td, ep_trb, event);
2933		else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2934			process_isoc_td(xhci, ep, ep_ring, td, ep_trb, event);
2935		else
2936			process_bulk_intr_td(xhci, ep, ep_ring, td, ep_trb, event);
 
2937cleanup:
2938		handling_skipped_tds = ep->skip &&
2939			trb_comp_code != COMP_MISSED_SERVICE_ERROR &&
2940			trb_comp_code != COMP_NO_PING_RESPONSE_ERROR;
 
 
 
 
 
 
 
2941
2942	/*
2943	 * If ep->skip is set, it means there are missed tds on the
2944	 * endpoint ring need to take care of.
2945	 * Process them as short transfer until reach the td pointed by
2946	 * the event.
2947	 */
2948	} while (handling_skipped_tds);
2949
2950	return 0;
2951
2952err_out:
2953	xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2954		 (unsigned long long) xhci_trb_virt_to_dma(
2955			 ir->event_ring->deq_seg,
2956			 ir->event_ring->dequeue),
2957		 lower_32_bits(le64_to_cpu(event->buffer)),
2958		 upper_32_bits(le64_to_cpu(event->buffer)),
2959		 le32_to_cpu(event->transfer_len),
2960		 le32_to_cpu(event->flags));
2961	return -ENODEV;
2962}
2963
2964/*
2965 * This function handles all OS-owned events on the event ring.  It may drop
2966 * xhci->lock between event processing (e.g. to pass up port status changes).
2967 * Returns >0 for "possibly more events to process" (caller should call again),
2968 * otherwise 0 if done.  In future, <0 returns should indicate error code.
2969 */
2970static int xhci_handle_event(struct xhci_hcd *xhci, struct xhci_interrupter *ir)
2971{
2972	union xhci_trb *event;
2973	u32 trb_type;
 
2974
2975	/* Event ring hasn't been allocated yet. */
2976	if (!ir || !ir->event_ring || !ir->event_ring->dequeue) {
2977		xhci_err(xhci, "ERROR interrupter not ready\n");
2978		return -ENOMEM;
2979	}
2980
2981	event = ir->event_ring->dequeue;
2982	/* Does the HC or OS own the TRB? */
2983	if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2984	    ir->event_ring->cycle_state)
2985		return 0;
2986
2987	trace_xhci_handle_event(ir->event_ring, &event->generic);
2988
2989	/*
2990	 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2991	 * speculative reads of the event's flags/data below.
2992	 */
2993	rmb();
2994	trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->event_cmd.flags));
2995	/* FIXME: Handle more event types. */
2996
2997	switch (trb_type) {
2998	case TRB_COMPLETION:
2999		handle_cmd_completion(xhci, &event->event_cmd);
3000		break;
3001	case TRB_PORT_STATUS:
3002		handle_port_status(xhci, ir, event);
 
 
 
 
 
 
3003		break;
3004	case TRB_TRANSFER:
3005		handle_tx_event(xhci, ir, &event->trans_event);
3006		break;
3007	case TRB_DEV_NOTE:
3008		handle_device_notification(xhci, event);
3009		break;
3010	default:
3011		if (trb_type >= TRB_VENDOR_DEFINED_LOW)
3012			handle_vendor_event(xhci, event, trb_type);
 
3013		else
3014			xhci_warn(xhci, "ERROR unknown event type %d\n", trb_type);
 
 
3015	}
3016	/* Any of the above functions may drop and re-acquire the lock, so check
3017	 * to make sure a watchdog timer didn't mark the host as non-responsive.
3018	 */
3019	if (xhci->xhc_state & XHCI_STATE_DYING) {
3020		xhci_dbg(xhci, "xHCI host dying, returning from "
3021				"event handler.\n");
3022		return 0;
3023	}
3024
3025	/* Update SW event ring dequeue pointer */
3026	inc_deq(xhci, ir->event_ring);
 
3027
3028	/* Are there more items on the event ring?  Caller will call us again to
3029	 * check.
3030	 */
3031	return 1;
3032}
3033
3034/*
3035 * Update Event Ring Dequeue Pointer:
3036 * - When all events have finished
3037 * - To avoid "Event Ring Full Error" condition
3038 */
3039static void xhci_update_erst_dequeue(struct xhci_hcd *xhci,
3040				     struct xhci_interrupter *ir,
3041				     union xhci_trb *event_ring_deq,
3042				     bool clear_ehb)
3043{
3044	u64 temp_64;
3045	dma_addr_t deq;
3046
3047	temp_64 = xhci_read_64(xhci, &ir->ir_set->erst_dequeue);
3048	/* If necessary, update the HW's version of the event ring deq ptr. */
3049	if (event_ring_deq != ir->event_ring->dequeue) {
3050		deq = xhci_trb_virt_to_dma(ir->event_ring->deq_seg,
3051				ir->event_ring->dequeue);
3052		if (deq == 0)
3053			xhci_warn(xhci, "WARN something wrong with SW event ring dequeue ptr\n");
3054		/*
3055		 * Per 4.9.4, Software writes to the ERDP register shall
3056		 * always advance the Event Ring Dequeue Pointer value.
3057		 */
3058		if ((temp_64 & ERST_PTR_MASK) == (deq & ERST_PTR_MASK))
3059			return;
3060
3061		/* Update HC event ring dequeue pointer */
3062		temp_64 = ir->event_ring->deq_seg->num & ERST_DESI_MASK;
3063		temp_64 |= deq & ERST_PTR_MASK;
3064	}
3065
3066	/* Clear the event handler busy flag (RW1C) */
3067	if (clear_ehb)
3068		temp_64 |= ERST_EHB;
3069	xhci_write_64(xhci, temp_64, &ir->ir_set->erst_dequeue);
3070}
3071
3072/*
3073 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
3074 * we might get bad data out of the event ring.  Section 4.10.2.7 has a list of
3075 * indicators of an event TRB error, but we check the status *first* to be safe.
3076 */
3077irqreturn_t xhci_irq(struct usb_hcd *hcd)
3078{
3079	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3080	union xhci_trb *event_ring_deq;
3081	struct xhci_interrupter *ir;
3082	irqreturn_t ret = IRQ_NONE;
3083	u64 temp_64;
3084	u32 status;
3085	int event_loop = 0;
 
 
3086
3087	spin_lock(&xhci->lock);
3088	/* Check if the xHC generated the interrupt, or the irq is shared */
3089	status = readl(&xhci->op_regs->status);
3090	if (status == ~(u32)0) {
3091		xhci_hc_died(xhci);
3092		ret = IRQ_HANDLED;
3093		goto out;
3094	}
3095
3096	if (!(status & STS_EINT))
3097		goto out;
3098
3099	if (status & STS_HCE) {
3100		xhci_warn(xhci, "WARNING: Host Controller Error\n");
3101		goto out;
3102	}
3103
3104	if (status & STS_FATAL) {
3105		xhci_warn(xhci, "WARNING: Host System Error\n");
3106		xhci_halt(xhci);
3107		ret = IRQ_HANDLED;
3108		goto out;
 
3109	}
3110
3111	/*
3112	 * Clear the op reg interrupt status first,
3113	 * so we can receive interrupts from other MSI-X interrupters.
3114	 * Write 1 to clear the interrupt status.
3115	 */
3116	status |= STS_EINT;
3117	writel(status, &xhci->op_regs->status);
 
 
3118
3119	/* This is the handler of the primary interrupter */
3120	ir = xhci->interrupters[0];
3121	if (!hcd->msi_enabled) {
3122		u32 irq_pending;
3123		irq_pending = readl(&ir->ir_set->irq_pending);
 
3124		irq_pending |= IMAN_IP;
3125		writel(irq_pending, &ir->ir_set->irq_pending);
3126	}
3127
3128	if (xhci->xhc_state & XHCI_STATE_DYING ||
3129	    xhci->xhc_state & XHCI_STATE_HALTED) {
3130		xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
3131				"Shouldn't IRQs be disabled?\n");
3132		/* Clear the event handler busy flag (RW1C);
3133		 * the event ring should be empty.
3134		 */
3135		temp_64 = xhci_read_64(xhci, &ir->ir_set->erst_dequeue);
3136		xhci_write_64(xhci, temp_64 | ERST_EHB,
3137				&ir->ir_set->erst_dequeue);
3138		ret = IRQ_HANDLED;
3139		goto out;
 
3140	}
3141
3142	event_ring_deq = ir->event_ring->dequeue;
3143	/* FIXME this should be a delayed service routine
3144	 * that clears the EHB.
3145	 */
3146	while (xhci_handle_event(xhci, ir) > 0) {
3147		if (event_loop++ < TRBS_PER_SEGMENT / 2)
3148			continue;
3149		xhci_update_erst_dequeue(xhci, ir, event_ring_deq, false);
3150		event_ring_deq = ir->event_ring->dequeue;
3151
3152		/* ring is half-full, force isoc trbs to interrupt more often */
3153		if (xhci->isoc_bei_interval > AVOID_BEI_INTERVAL_MIN)
3154			xhci->isoc_bei_interval = xhci->isoc_bei_interval / 2;
3155
3156		event_loop = 0;
 
 
 
 
 
 
 
 
 
 
3157	}
3158
3159	xhci_update_erst_dequeue(xhci, ir, event_ring_deq, true);
3160	ret = IRQ_HANDLED;
 
3161
3162out:
3163	spin_unlock(&xhci->lock);
3164
3165	return ret;
3166}
3167
3168irqreturn_t xhci_msi_irq(int irq, void *hcd)
3169{
3170	return xhci_irq(hcd);
3171}
3172EXPORT_SYMBOL_GPL(xhci_msi_irq);
3173
3174/****		Endpoint Ring Operations	****/
3175
3176/*
3177 * Generic function for queueing a TRB on a ring.
3178 * The caller must have checked to make sure there's room on the ring.
3179 *
3180 * @more_trbs_coming:	Will you enqueue more TRBs before calling
3181 *			prepare_transfer()?
3182 */
3183static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
3184		bool more_trbs_coming,
3185		u32 field1, u32 field2, u32 field3, u32 field4)
3186{
3187	struct xhci_generic_trb *trb;
3188
3189	trb = &ring->enqueue->generic;
3190	trb->field[0] = cpu_to_le32(field1);
3191	trb->field[1] = cpu_to_le32(field2);
3192	trb->field[2] = cpu_to_le32(field3);
3193	/* make sure TRB is fully written before giving it to the controller */
3194	wmb();
3195	trb->field[3] = cpu_to_le32(field4);
3196
3197	trace_xhci_queue_trb(ring, trb);
3198
3199	inc_enq(xhci, ring, more_trbs_coming);
3200}
3201
3202/*
3203 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
3204 * expand ring if it start to be full.
3205 */
3206static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
3207		u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
3208{
3209	unsigned int link_trb_count = 0;
3210	unsigned int new_segs = 0;
3211
3212	/* Make sure the endpoint has been added to xHC schedule */
3213	switch (ep_state) {
3214	case EP_STATE_DISABLED:
3215		/*
3216		 * USB core changed config/interfaces without notifying us,
3217		 * or hardware is reporting the wrong state.
3218		 */
3219		xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
3220		return -ENOENT;
3221	case EP_STATE_ERROR:
3222		xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
3223		/* FIXME event handling code for error needs to clear it */
3224		/* XXX not sure if this should be -ENOENT or not */
3225		return -EINVAL;
3226	case EP_STATE_HALTED:
3227		xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
3228		break;
3229	case EP_STATE_STOPPED:
3230	case EP_STATE_RUNNING:
3231		break;
3232	default:
3233		xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
3234		/*
3235		 * FIXME issue Configure Endpoint command to try to get the HC
3236		 * back into a known state.
3237		 */
3238		return -EINVAL;
3239	}
3240
3241	if (ep_ring != xhci->cmd_ring) {
3242		new_segs = xhci_ring_expansion_needed(xhci, ep_ring, num_trbs);
3243	} else if (xhci_num_trbs_free(xhci, ep_ring) <= num_trbs) {
3244		xhci_err(xhci, "Do not support expand command ring\n");
3245		return -ENOMEM;
3246	}
 
 
3247
3248	if (new_segs) {
3249		xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
3250				"ERROR no room on ep ring, try ring expansion");
3251		if (xhci_ring_expansion(xhci, ep_ring, new_segs, mem_flags)) {
 
 
3252			xhci_err(xhci, "Ring expansion failed\n");
3253			return -ENOMEM;
3254		}
3255	}
3256
3257	while (trb_is_link(ep_ring->enqueue)) {
3258		/* If we're not dealing with 0.95 hardware or isoc rings
3259		 * on AMD 0.96 host, clear the chain bit.
3260		 */
3261		if (!xhci_link_trb_quirk(xhci) &&
3262		    !(ep_ring->type == TYPE_ISOC &&
3263		      (xhci->quirks & XHCI_AMD_0x96_HOST)))
3264			ep_ring->enqueue->link.control &=
3265				cpu_to_le32(~TRB_CHAIN);
3266		else
3267			ep_ring->enqueue->link.control |=
3268				cpu_to_le32(TRB_CHAIN);
3269
3270		wmb();
3271		ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE);
3272
3273		/* Toggle the cycle bit after the last ring segment. */
3274		if (link_trb_toggles_cycle(ep_ring->enqueue))
3275			ep_ring->cycle_state ^= 1;
3276
3277		ep_ring->enq_seg = ep_ring->enq_seg->next;
3278		ep_ring->enqueue = ep_ring->enq_seg->trbs;
3279
3280		/* prevent infinite loop if all first trbs are link trbs */
3281		if (link_trb_count++ > ep_ring->num_segs) {
3282			xhci_warn(xhci, "Ring is an endless link TRB loop\n");
3283			return -EINVAL;
3284		}
3285	}
3286
3287	if (last_trb_on_seg(ep_ring->enq_seg, ep_ring->enqueue)) {
3288		xhci_warn(xhci, "Missing link TRB at end of ring segment\n");
3289		return -EINVAL;
3290	}
3291
3292	return 0;
3293}
3294
3295static int prepare_transfer(struct xhci_hcd *xhci,
3296		struct xhci_virt_device *xdev,
3297		unsigned int ep_index,
3298		unsigned int stream_id,
3299		unsigned int num_trbs,
3300		struct urb *urb,
3301		unsigned int td_index,
3302		gfp_t mem_flags)
3303{
3304	int ret;
3305	struct urb_priv *urb_priv;
3306	struct xhci_td	*td;
3307	struct xhci_ring *ep_ring;
3308	struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3309
3310	ep_ring = xhci_triad_to_transfer_ring(xhci, xdev->slot_id, ep_index,
3311					      stream_id);
3312	if (!ep_ring) {
3313		xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
3314				stream_id);
3315		return -EINVAL;
3316	}
3317
3318	ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
3319			   num_trbs, mem_flags);
3320	if (ret)
3321		return ret;
3322
3323	urb_priv = urb->hcpriv;
3324	td = &urb_priv->td[td_index];
3325
3326	INIT_LIST_HEAD(&td->td_list);
3327	INIT_LIST_HEAD(&td->cancelled_td_list);
3328
3329	if (td_index == 0) {
3330		ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
3331		if (unlikely(ret))
3332			return ret;
3333	}
3334
3335	td->urb = urb;
3336	/* Add this TD to the tail of the endpoint ring's TD list */
3337	list_add_tail(&td->td_list, &ep_ring->td_list);
3338	td->start_seg = ep_ring->enq_seg;
3339	td->first_trb = ep_ring->enqueue;
3340
 
 
3341	return 0;
3342}
3343
3344unsigned int count_trbs(u64 addr, u64 len)
3345{
3346	unsigned int num_trbs;
3347
3348	num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3349			TRB_MAX_BUFF_SIZE);
3350	if (num_trbs == 0)
3351		num_trbs++;
3352
3353	return num_trbs;
3354}
3355
3356static inline unsigned int count_trbs_needed(struct urb *urb)
3357{
3358	return count_trbs(urb->transfer_dma, urb->transfer_buffer_length);
3359}
3360
3361static unsigned int count_sg_trbs_needed(struct urb *urb)
3362{
3363	struct scatterlist *sg;
3364	unsigned int i, len, full_len, num_trbs = 0;
3365
3366	full_len = urb->transfer_buffer_length;
3367
3368	for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) {
3369		len = sg_dma_len(sg);
3370		num_trbs += count_trbs(sg_dma_address(sg), len);
3371		len = min_t(unsigned int, len, full_len);
3372		full_len -= len;
3373		if (full_len == 0)
3374			break;
3375	}
3376
3377	return num_trbs;
3378}
3379
3380static unsigned int count_isoc_trbs_needed(struct urb *urb, int i)
3381{
3382	u64 addr, len;
3383
3384	addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3385	len = urb->iso_frame_desc[i].length;
3386
3387	return count_trbs(addr, len);
3388}
3389
3390static void check_trb_math(struct urb *urb, int running_total)
3391{
3392	if (unlikely(running_total != urb->transfer_buffer_length))
3393		dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
3394				"queued %#x (%d), asked for %#x (%d)\n",
3395				__func__,
3396				urb->ep->desc.bEndpointAddress,
3397				running_total, running_total,
3398				urb->transfer_buffer_length,
3399				urb->transfer_buffer_length);
3400}
3401
3402static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
3403		unsigned int ep_index, unsigned int stream_id, int start_cycle,
3404		struct xhci_generic_trb *start_trb)
3405{
3406	/*
3407	 * Pass all the TRBs to the hardware at once and make sure this write
3408	 * isn't reordered.
3409	 */
3410	wmb();
3411	if (start_cycle)
3412		start_trb->field[3] |= cpu_to_le32(start_cycle);
3413	else
3414		start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
3415	xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
3416}
3417
3418static void check_interval(struct xhci_hcd *xhci, struct urb *urb,
3419						struct xhci_ep_ctx *ep_ctx)
3420{
3421	int xhci_interval;
3422	int ep_interval;
3423
3424	xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
3425	ep_interval = urb->interval;
3426
3427	/* Convert to microframes */
3428	if (urb->dev->speed == USB_SPEED_LOW ||
3429			urb->dev->speed == USB_SPEED_FULL)
3430		ep_interval *= 8;
3431
3432	/* FIXME change this to a warning and a suggestion to use the new API
3433	 * to set the polling interval (once the API is added).
3434	 */
3435	if (xhci_interval != ep_interval) {
3436		dev_dbg_ratelimited(&urb->dev->dev,
3437				"Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3438				ep_interval, ep_interval == 1 ? "" : "s",
3439				xhci_interval, xhci_interval == 1 ? "" : "s");
3440		urb->interval = xhci_interval;
3441		/* Convert back to frames for LS/FS devices */
3442		if (urb->dev->speed == USB_SPEED_LOW ||
3443				urb->dev->speed == USB_SPEED_FULL)
3444			urb->interval /= 8;
3445	}
3446}
3447
3448/*
3449 * xHCI uses normal TRBs for both bulk and interrupt.  When the interrupt
3450 * endpoint is to be serviced, the xHC will consume (at most) one TD.  A TD
3451 * (comprised of sg list entries) can take several service intervals to
3452 * transmit.
3453 */
3454int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3455		struct urb *urb, int slot_id, unsigned int ep_index)
3456{
3457	struct xhci_ep_ctx *ep_ctx;
3458
3459	ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index);
3460	check_interval(xhci, urb, ep_ctx);
3461
3462	return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
3463}
3464
3465/*
3466 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3467 * packets remaining in the TD (*not* including this TRB).
3468 *
3469 * Total TD packet count = total_packet_count =
3470 *     DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
3471 *
3472 * Packets transferred up to and including this TRB = packets_transferred =
3473 *     rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3474 *
3475 * TD size = total_packet_count - packets_transferred
3476 *
3477 * For xHCI 0.96 and older, TD size field should be the remaining bytes
3478 * including this TRB, right shifted by 10
3479 *
3480 * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
3481 * This is taken care of in the TRB_TD_SIZE() macro
3482 *
3483 * The last TRB in a TD must have the TD size set to zero.
3484 */
3485static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
3486			      int trb_buff_len, unsigned int td_total_len,
3487			      struct urb *urb, bool more_trbs_coming)
3488{
3489	u32 maxp, total_packet_count;
3490
3491	/* MTK xHCI 0.96 contains some features from 1.0 */
3492	if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
3493		return ((td_total_len - transferred) >> 10);
3494
3495	/* One TRB with a zero-length data packet. */
3496	if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) ||
3497	    trb_buff_len == td_total_len)
3498		return 0;
3499
3500	/* for MTK xHCI 0.96, TD size include this TRB, but not in 1.x */
3501	if ((xhci->quirks & XHCI_MTK_HOST) && (xhci->hci_version < 0x100))
3502		trb_buff_len = 0;
3503
3504	maxp = usb_endpoint_maxp(&urb->ep->desc);
3505	total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
3506
3507	/* Queueing functions don't count the current TRB into transferred */
3508	return (total_packet_count - ((transferred + trb_buff_len) / maxp));
3509}
3510
3511
3512static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len,
3513			 u32 *trb_buff_len, struct xhci_segment *seg)
3514{
3515	struct device *dev = xhci_to_hcd(xhci)->self.sysdev;
3516	unsigned int unalign;
3517	unsigned int max_pkt;
3518	u32 new_buff_len;
3519	size_t len;
3520
3521	max_pkt = usb_endpoint_maxp(&urb->ep->desc);
3522	unalign = (enqd_len + *trb_buff_len) % max_pkt;
3523
3524	/* we got lucky, last normal TRB data on segment is packet aligned */
3525	if (unalign == 0)
3526		return 0;
3527
3528	xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n",
3529		 unalign, *trb_buff_len);
3530
3531	/* is the last nornal TRB alignable by splitting it */
3532	if (*trb_buff_len > unalign) {
3533		*trb_buff_len -= unalign;
3534		xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len);
3535		return 0;
3536	}
3537
3538	/*
3539	 * We want enqd_len + trb_buff_len to sum up to a number aligned to
3540	 * number which is divisible by the endpoint's wMaxPacketSize. IOW:
3541	 * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0.
3542	 */
3543	new_buff_len = max_pkt - (enqd_len % max_pkt);
3544
3545	if (new_buff_len > (urb->transfer_buffer_length - enqd_len))
3546		new_buff_len = (urb->transfer_buffer_length - enqd_len);
3547
3548	/* create a max max_pkt sized bounce buffer pointed to by last trb */
3549	if (usb_urb_dir_out(urb)) {
3550		if (urb->num_sgs) {
3551			len = sg_pcopy_to_buffer(urb->sg, urb->num_sgs,
3552						 seg->bounce_buf, new_buff_len, enqd_len);
3553			if (len != new_buff_len)
3554				xhci_warn(xhci, "WARN Wrong bounce buffer write length: %zu != %d\n",
3555					  len, new_buff_len);
3556		} else {
3557			memcpy(seg->bounce_buf, urb->transfer_buffer + enqd_len, new_buff_len);
3558		}
3559
3560		seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3561						 max_pkt, DMA_TO_DEVICE);
3562	} else {
3563		seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3564						 max_pkt, DMA_FROM_DEVICE);
3565	}
3566
3567	if (dma_mapping_error(dev, seg->bounce_dma)) {
3568		/* try without aligning. Some host controllers survive */
3569		xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n");
3570		return 0;
3571	}
3572	*trb_buff_len = new_buff_len;
3573	seg->bounce_len = new_buff_len;
3574	seg->bounce_offs = enqd_len;
3575
3576	xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len);
3577
3578	return 1;
3579}
3580
3581/* This is very similar to what ehci-q.c qtd_fill() does */
3582int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3583		struct urb *urb, int slot_id, unsigned int ep_index)
3584{
3585	struct xhci_ring *ring;
3586	struct urb_priv *urb_priv;
3587	struct xhci_td *td;
3588	struct xhci_generic_trb *start_trb;
3589	struct scatterlist *sg = NULL;
3590	bool more_trbs_coming = true;
3591	bool need_zero_pkt = false;
3592	bool first_trb = true;
3593	unsigned int num_trbs;
3594	unsigned int start_cycle, num_sgs = 0;
3595	unsigned int enqd_len, block_len, trb_buff_len, full_len;
3596	int sent_len, ret;
3597	u32 field, length_field, remainder;
3598	u64 addr, send_addr;
3599
3600	ring = xhci_urb_to_transfer_ring(xhci, urb);
3601	if (!ring)
3602		return -EINVAL;
3603
3604	full_len = urb->transfer_buffer_length;
3605	/* If we have scatter/gather list, we use it. */
3606	if (urb->num_sgs && !(urb->transfer_flags & URB_DMA_MAP_SINGLE)) {
3607		num_sgs = urb->num_mapped_sgs;
3608		sg = urb->sg;
3609		addr = (u64) sg_dma_address(sg);
3610		block_len = sg_dma_len(sg);
3611		num_trbs = count_sg_trbs_needed(urb);
3612	} else {
3613		num_trbs = count_trbs_needed(urb);
3614		addr = (u64) urb->transfer_dma;
3615		block_len = full_len;
3616	}
3617	ret = prepare_transfer(xhci, xhci->devs[slot_id],
3618			ep_index, urb->stream_id,
3619			num_trbs, urb, 0, mem_flags);
3620	if (unlikely(ret < 0))
3621		return ret;
3622
3623	urb_priv = urb->hcpriv;
3624
3625	/* Deal with URB_ZERO_PACKET - need one more td/trb */
3626	if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->num_tds > 1)
3627		need_zero_pkt = true;
3628
3629	td = &urb_priv->td[0];
3630
3631	/*
3632	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3633	 * until we've finished creating all the other TRBs.  The ring's cycle
3634	 * state may change as we enqueue the other TRBs, so save it too.
3635	 */
3636	start_trb = &ring->enqueue->generic;
3637	start_cycle = ring->cycle_state;
3638	send_addr = addr;
3639
3640	/* Queue the TRBs, even if they are zero-length */
3641	for (enqd_len = 0; first_trb || enqd_len < full_len;
3642			enqd_len += trb_buff_len) {
3643		field = TRB_TYPE(TRB_NORMAL);
3644
3645		/* TRB buffer should not cross 64KB boundaries */
3646		trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3647		trb_buff_len = min_t(unsigned int, trb_buff_len, block_len);
3648
3649		if (enqd_len + trb_buff_len > full_len)
3650			trb_buff_len = full_len - enqd_len;
3651
3652		/* Don't change the cycle bit of the first TRB until later */
3653		if (first_trb) {
3654			first_trb = false;
3655			if (start_cycle == 0)
3656				field |= TRB_CYCLE;
3657		} else
3658			field |= ring->cycle_state;
3659
3660		/* Chain all the TRBs together; clear the chain bit in the last
3661		 * TRB to indicate it's the last TRB in the chain.
3662		 */
3663		if (enqd_len + trb_buff_len < full_len) {
3664			field |= TRB_CHAIN;
3665			if (trb_is_link(ring->enqueue + 1)) {
3666				if (xhci_align_td(xhci, urb, enqd_len,
3667						  &trb_buff_len,
3668						  ring->enq_seg)) {
3669					send_addr = ring->enq_seg->bounce_dma;
3670					/* assuming TD won't span 2 segs */
3671					td->bounce_seg = ring->enq_seg;
3672				}
3673			}
3674		}
3675		if (enqd_len + trb_buff_len >= full_len) {
3676			field &= ~TRB_CHAIN;
3677			field |= TRB_IOC;
3678			more_trbs_coming = false;
3679			td->last_trb = ring->enqueue;
3680			td->last_trb_seg = ring->enq_seg;
3681			if (xhci_urb_suitable_for_idt(urb)) {
3682				memcpy(&send_addr, urb->transfer_buffer,
3683				       trb_buff_len);
3684				le64_to_cpus(&send_addr);
3685				field |= TRB_IDT;
3686			}
3687		}
3688
3689		/* Only set interrupt on short packet for IN endpoints */
3690		if (usb_urb_dir_in(urb))
3691			field |= TRB_ISP;
3692
3693		/* Set the TRB length, TD size, and interrupter fields. */
3694		remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len,
3695					      full_len, urb, more_trbs_coming);
3696
3697		length_field = TRB_LEN(trb_buff_len) |
3698			TRB_TD_SIZE(remainder) |
3699			TRB_INTR_TARGET(0);
3700
3701		queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt,
3702				lower_32_bits(send_addr),
3703				upper_32_bits(send_addr),
3704				length_field,
3705				field);
3706		td->num_trbs++;
3707		addr += trb_buff_len;
3708		sent_len = trb_buff_len;
3709
3710		while (sg && sent_len >= block_len) {
3711			/* New sg entry */
3712			--num_sgs;
3713			sent_len -= block_len;
3714			sg = sg_next(sg);
3715			if (num_sgs != 0 && sg) {
3716				block_len = sg_dma_len(sg);
3717				addr = (u64) sg_dma_address(sg);
3718				addr += sent_len;
3719			}
3720		}
3721		block_len -= sent_len;
3722		send_addr = addr;
3723	}
3724
3725	if (need_zero_pkt) {
3726		ret = prepare_transfer(xhci, xhci->devs[slot_id],
3727				       ep_index, urb->stream_id,
3728				       1, urb, 1, mem_flags);
3729		urb_priv->td[1].last_trb = ring->enqueue;
3730		urb_priv->td[1].last_trb_seg = ring->enq_seg;
3731		field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC;
3732		queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field);
3733		urb_priv->td[1].num_trbs++;
3734	}
3735
3736	check_trb_math(urb, enqd_len);
3737	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3738			start_cycle, start_trb);
3739	return 0;
3740}
3741
3742/* Caller must have locked xhci->lock */
3743int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3744		struct urb *urb, int slot_id, unsigned int ep_index)
3745{
3746	struct xhci_ring *ep_ring;
3747	int num_trbs;
3748	int ret;
3749	struct usb_ctrlrequest *setup;
3750	struct xhci_generic_trb *start_trb;
3751	int start_cycle;
3752	u32 field;
3753	struct urb_priv *urb_priv;
3754	struct xhci_td *td;
3755
3756	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3757	if (!ep_ring)
3758		return -EINVAL;
3759
3760	/*
3761	 * Need to copy setup packet into setup TRB, so we can't use the setup
3762	 * DMA address.
3763	 */
3764	if (!urb->setup_packet)
3765		return -EINVAL;
3766
3767	/* 1 TRB for setup, 1 for status */
3768	num_trbs = 2;
3769	/*
3770	 * Don't need to check if we need additional event data and normal TRBs,
3771	 * since data in control transfers will never get bigger than 16MB
3772	 * XXX: can we get a buffer that crosses 64KB boundaries?
3773	 */
3774	if (urb->transfer_buffer_length > 0)
3775		num_trbs++;
3776	ret = prepare_transfer(xhci, xhci->devs[slot_id],
3777			ep_index, urb->stream_id,
3778			num_trbs, urb, 0, mem_flags);
3779	if (ret < 0)
3780		return ret;
3781
3782	urb_priv = urb->hcpriv;
3783	td = &urb_priv->td[0];
3784	td->num_trbs = num_trbs;
3785
3786	/*
3787	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3788	 * until we've finished creating all the other TRBs.  The ring's cycle
3789	 * state may change as we enqueue the other TRBs, so save it too.
3790	 */
3791	start_trb = &ep_ring->enqueue->generic;
3792	start_cycle = ep_ring->cycle_state;
3793
3794	/* Queue setup TRB - see section 6.4.1.2.1 */
3795	/* FIXME better way to translate setup_packet into two u32 fields? */
3796	setup = (struct usb_ctrlrequest *) urb->setup_packet;
3797	field = 0;
3798	field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3799	if (start_cycle == 0)
3800		field |= 0x1;
3801
3802	/* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
3803	if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
3804		if (urb->transfer_buffer_length > 0) {
3805			if (setup->bRequestType & USB_DIR_IN)
3806				field |= TRB_TX_TYPE(TRB_DATA_IN);
3807			else
3808				field |= TRB_TX_TYPE(TRB_DATA_OUT);
3809		}
3810	}
3811
3812	queue_trb(xhci, ep_ring, true,
3813		  setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3814		  le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3815		  TRB_LEN(8) | TRB_INTR_TARGET(0),
3816		  /* Immediate data in pointer */
3817		  field);
3818
3819	/* If there's data, queue data TRBs */
3820	/* Only set interrupt on short packet for IN endpoints */
3821	if (usb_urb_dir_in(urb))
3822		field = TRB_ISP | TRB_TYPE(TRB_DATA);
3823	else
3824		field = TRB_TYPE(TRB_DATA);
3825
3826	if (urb->transfer_buffer_length > 0) {
3827		u32 length_field, remainder;
3828		u64 addr;
3829
3830		if (xhci_urb_suitable_for_idt(urb)) {
3831			memcpy(&addr, urb->transfer_buffer,
3832			       urb->transfer_buffer_length);
3833			le64_to_cpus(&addr);
3834			field |= TRB_IDT;
3835		} else {
3836			addr = (u64) urb->transfer_dma;
3837		}
3838
3839		remainder = xhci_td_remainder(xhci, 0,
3840				urb->transfer_buffer_length,
3841				urb->transfer_buffer_length,
3842				urb, 1);
3843		length_field = TRB_LEN(urb->transfer_buffer_length) |
3844				TRB_TD_SIZE(remainder) |
3845				TRB_INTR_TARGET(0);
3846		if (setup->bRequestType & USB_DIR_IN)
3847			field |= TRB_DIR_IN;
3848		queue_trb(xhci, ep_ring, true,
3849				lower_32_bits(addr),
3850				upper_32_bits(addr),
3851				length_field,
3852				field | ep_ring->cycle_state);
3853	}
3854
3855	/* Save the DMA address of the last TRB in the TD */
3856	td->last_trb = ep_ring->enqueue;
3857	td->last_trb_seg = ep_ring->enq_seg;
3858
3859	/* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3860	/* If the device sent data, the status stage is an OUT transfer */
3861	if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3862		field = 0;
3863	else
3864		field = TRB_DIR_IN;
3865	queue_trb(xhci, ep_ring, false,
3866			0,
3867			0,
3868			TRB_INTR_TARGET(0),
3869			/* Event on completion */
3870			field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3871
3872	giveback_first_trb(xhci, slot_id, ep_index, 0,
3873			start_cycle, start_trb);
3874	return 0;
3875}
3876
3877/*
3878 * The transfer burst count field of the isochronous TRB defines the number of
3879 * bursts that are required to move all packets in this TD.  Only SuperSpeed
3880 * devices can burst up to bMaxBurst number of packets per service interval.
3881 * This field is zero based, meaning a value of zero in the field means one
3882 * burst.  Basically, for everything but SuperSpeed devices, this field will be
3883 * zero.  Only xHCI 1.0 host controllers support this field.
3884 */
3885static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3886		struct urb *urb, unsigned int total_packet_count)
3887{
3888	unsigned int max_burst;
3889
3890	if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
3891		return 0;
3892
3893	max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3894	return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
3895}
3896
3897/*
3898 * Returns the number of packets in the last "burst" of packets.  This field is
3899 * valid for all speeds of devices.  USB 2.0 devices can only do one "burst", so
3900 * the last burst packet count is equal to the total number of packets in the
3901 * TD.  SuperSpeed endpoints can have up to 3 bursts.  All but the last burst
3902 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3903 * contain 1 to (bMaxBurst + 1) packets.
3904 */
3905static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3906		struct urb *urb, unsigned int total_packet_count)
3907{
3908	unsigned int max_burst;
3909	unsigned int residue;
3910
3911	if (xhci->hci_version < 0x100)
3912		return 0;
3913
3914	if (urb->dev->speed >= USB_SPEED_SUPER) {
3915		/* bMaxBurst is zero based: 0 means 1 packet per burst */
3916		max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3917		residue = total_packet_count % (max_burst + 1);
3918		/* If residue is zero, the last burst contains (max_burst + 1)
3919		 * number of packets, but the TLBPC field is zero-based.
3920		 */
3921		if (residue == 0)
3922			return max_burst;
3923		return residue - 1;
3924	}
3925	if (total_packet_count == 0)
3926		return 0;
3927	return total_packet_count - 1;
3928}
3929
3930/*
3931 * Calculates Frame ID field of the isochronous TRB identifies the
3932 * target frame that the Interval associated with this Isochronous
3933 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3934 *
3935 * Returns actual frame id on success, negative value on error.
3936 */
3937static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3938		struct urb *urb, int index)
3939{
3940	int start_frame, ist, ret = 0;
3941	int start_frame_id, end_frame_id, current_frame_id;
3942
3943	if (urb->dev->speed == USB_SPEED_LOW ||
3944			urb->dev->speed == USB_SPEED_FULL)
3945		start_frame = urb->start_frame + index * urb->interval;
3946	else
3947		start_frame = (urb->start_frame + index * urb->interval) >> 3;
3948
3949	/* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3950	 *
3951	 * If bit [3] of IST is cleared to '0', software can add a TRB no
3952	 * later than IST[2:0] Microframes before that TRB is scheduled to
3953	 * be executed.
3954	 * If bit [3] of IST is set to '1', software can add a TRB no later
3955	 * than IST[2:0] Frames before that TRB is scheduled to be executed.
3956	 */
3957	ist = HCS_IST(xhci->hcs_params2) & 0x7;
3958	if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3959		ist <<= 3;
3960
3961	/* Software shall not schedule an Isoch TD with a Frame ID value that
3962	 * is less than the Start Frame ID or greater than the End Frame ID,
3963	 * where:
3964	 *
3965	 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3966	 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3967	 *
3968	 * Both the End Frame ID and Start Frame ID values are calculated
3969	 * in microframes. When software determines the valid Frame ID value;
3970	 * The End Frame ID value should be rounded down to the nearest Frame
3971	 * boundary, and the Start Frame ID value should be rounded up to the
3972	 * nearest Frame boundary.
3973	 */
3974	current_frame_id = readl(&xhci->run_regs->microframe_index);
3975	start_frame_id = roundup(current_frame_id + ist + 1, 8);
3976	end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3977
3978	start_frame &= 0x7ff;
3979	start_frame_id = (start_frame_id >> 3) & 0x7ff;
3980	end_frame_id = (end_frame_id >> 3) & 0x7ff;
3981
3982	xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3983		 __func__, index, readl(&xhci->run_regs->microframe_index),
3984		 start_frame_id, end_frame_id, start_frame);
3985
3986	if (start_frame_id < end_frame_id) {
3987		if (start_frame > end_frame_id ||
3988				start_frame < start_frame_id)
3989			ret = -EINVAL;
3990	} else if (start_frame_id > end_frame_id) {
3991		if ((start_frame > end_frame_id &&
3992				start_frame < start_frame_id))
3993			ret = -EINVAL;
3994	} else {
3995			ret = -EINVAL;
3996	}
3997
3998	if (index == 0) {
3999		if (ret == -EINVAL || start_frame == start_frame_id) {
4000			start_frame = start_frame_id + 1;
4001			if (urb->dev->speed == USB_SPEED_LOW ||
4002					urb->dev->speed == USB_SPEED_FULL)
4003				urb->start_frame = start_frame;
4004			else
4005				urb->start_frame = start_frame << 3;
4006			ret = 0;
4007		}
4008	}
4009
4010	if (ret) {
4011		xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
4012				start_frame, current_frame_id, index,
4013				start_frame_id, end_frame_id);
4014		xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
4015		return ret;
4016	}
4017
4018	return start_frame;
4019}
4020
4021/* Check if we should generate event interrupt for a TD in an isoc URB */
4022static bool trb_block_event_intr(struct xhci_hcd *xhci, int num_tds, int i)
4023{
4024	if (xhci->hci_version < 0x100)
4025		return false;
4026	/* always generate an event interrupt for the last TD */
4027	if (i == num_tds - 1)
4028		return false;
4029	/*
4030	 * If AVOID_BEI is set the host handles full event rings poorly,
4031	 * generate an event at least every 8th TD to clear the event ring
4032	 */
4033	if (i && xhci->quirks & XHCI_AVOID_BEI)
4034		return !!(i % xhci->isoc_bei_interval);
4035
4036	return true;
4037}
4038
4039/* This is for isoc transfer */
4040static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
4041		struct urb *urb, int slot_id, unsigned int ep_index)
4042{
4043	struct xhci_ring *ep_ring;
4044	struct urb_priv *urb_priv;
4045	struct xhci_td *td;
4046	int num_tds, trbs_per_td;
4047	struct xhci_generic_trb *start_trb;
4048	bool first_trb;
4049	int start_cycle;
4050	u32 field, length_field;
4051	int running_total, trb_buff_len, td_len, td_remain_len, ret;
4052	u64 start_addr, addr;
4053	int i, j;
4054	bool more_trbs_coming;
4055	struct xhci_virt_ep *xep;
4056	int frame_id;
4057
4058	xep = &xhci->devs[slot_id]->eps[ep_index];
4059	ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
4060
4061	num_tds = urb->number_of_packets;
4062	if (num_tds < 1) {
4063		xhci_dbg(xhci, "Isoc URB with zero packets?\n");
4064		return -EINVAL;
4065	}
4066	start_addr = (u64) urb->transfer_dma;
4067	start_trb = &ep_ring->enqueue->generic;
4068	start_cycle = ep_ring->cycle_state;
4069
4070	urb_priv = urb->hcpriv;
4071	/* Queue the TRBs for each TD, even if they are zero-length */
4072	for (i = 0; i < num_tds; i++) {
4073		unsigned int total_pkt_count, max_pkt;
4074		unsigned int burst_count, last_burst_pkt_count;
4075		u32 sia_frame_id;
4076
4077		first_trb = true;
4078		running_total = 0;
4079		addr = start_addr + urb->iso_frame_desc[i].offset;
4080		td_len = urb->iso_frame_desc[i].length;
4081		td_remain_len = td_len;
4082		max_pkt = usb_endpoint_maxp(&urb->ep->desc);
4083		total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);
4084
4085		/* A zero-length transfer still involves at least one packet. */
4086		if (total_pkt_count == 0)
4087			total_pkt_count++;
4088		burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
4089		last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
4090							urb, total_pkt_count);
4091
4092		trbs_per_td = count_isoc_trbs_needed(urb, i);
4093
4094		ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
4095				urb->stream_id, trbs_per_td, urb, i, mem_flags);
4096		if (ret < 0) {
4097			if (i == 0)
4098				return ret;
4099			goto cleanup;
4100		}
4101		td = &urb_priv->td[i];
4102		td->num_trbs = trbs_per_td;
4103		/* use SIA as default, if frame id is used overwrite it */
4104		sia_frame_id = TRB_SIA;
4105		if (!(urb->transfer_flags & URB_ISO_ASAP) &&
4106		    HCC_CFC(xhci->hcc_params)) {
4107			frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
4108			if (frame_id >= 0)
4109				sia_frame_id = TRB_FRAME_ID(frame_id);
4110		}
4111		/*
4112		 * Set isoc specific data for the first TRB in a TD.
4113		 * Prevent HW from getting the TRBs by keeping the cycle state
4114		 * inverted in the first TDs isoc TRB.
4115		 */
4116		field = TRB_TYPE(TRB_ISOC) |
4117			TRB_TLBPC(last_burst_pkt_count) |
4118			sia_frame_id |
4119			(i ? ep_ring->cycle_state : !start_cycle);
4120
4121		/* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
4122		if (!xep->use_extended_tbc)
4123			field |= TRB_TBC(burst_count);
4124
4125		/* fill the rest of the TRB fields, and remaining normal TRBs */
4126		for (j = 0; j < trbs_per_td; j++) {
4127			u32 remainder = 0;
4128
4129			/* only first TRB is isoc, overwrite otherwise */
4130			if (!first_trb)
4131				field = TRB_TYPE(TRB_NORMAL) |
4132					ep_ring->cycle_state;
4133
4134			/* Only set interrupt on short packet for IN EPs */
4135			if (usb_urb_dir_in(urb))
4136				field |= TRB_ISP;
4137
4138			/* Set the chain bit for all except the last TRB  */
4139			if (j < trbs_per_td - 1) {
4140				more_trbs_coming = true;
4141				field |= TRB_CHAIN;
4142			} else {
4143				more_trbs_coming = false;
4144				td->last_trb = ep_ring->enqueue;
4145				td->last_trb_seg = ep_ring->enq_seg;
4146				field |= TRB_IOC;
4147				if (trb_block_event_intr(xhci, num_tds, i))
 
 
 
4148					field |= TRB_BEI;
4149			}
4150			/* Calculate TRB length */
4151			trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
4152			if (trb_buff_len > td_remain_len)
4153				trb_buff_len = td_remain_len;
4154
4155			/* Set the TRB length, TD size, & interrupter fields. */
4156			remainder = xhci_td_remainder(xhci, running_total,
4157						   trb_buff_len, td_len,
4158						   urb, more_trbs_coming);
4159
4160			length_field = TRB_LEN(trb_buff_len) |
4161				TRB_INTR_TARGET(0);
4162
4163			/* xhci 1.1 with ETE uses TD Size field for TBC */
4164			if (first_trb && xep->use_extended_tbc)
4165				length_field |= TRB_TD_SIZE_TBC(burst_count);
4166			else
4167				length_field |= TRB_TD_SIZE(remainder);
4168			first_trb = false;
4169
4170			queue_trb(xhci, ep_ring, more_trbs_coming,
4171				lower_32_bits(addr),
4172				upper_32_bits(addr),
4173				length_field,
4174				field);
4175			running_total += trb_buff_len;
4176
4177			addr += trb_buff_len;
4178			td_remain_len -= trb_buff_len;
4179		}
4180
4181		/* Check TD length */
4182		if (running_total != td_len) {
4183			xhci_err(xhci, "ISOC TD length unmatch\n");
4184			ret = -EINVAL;
4185			goto cleanup;
4186		}
4187	}
4188
4189	/* store the next frame id */
4190	if (HCC_CFC(xhci->hcc_params))
4191		xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
4192
4193	if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
4194		if (xhci->quirks & XHCI_AMD_PLL_FIX)
4195			usb_amd_quirk_pll_disable();
4196	}
4197	xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
4198
4199	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
4200			start_cycle, start_trb);
4201	return 0;
4202cleanup:
4203	/* Clean up a partially enqueued isoc transfer. */
4204
4205	for (i--; i >= 0; i--)
4206		list_del_init(&urb_priv->td[i].td_list);
4207
4208	/* Use the first TD as a temporary variable to turn the TDs we've queued
4209	 * into No-ops with a software-owned cycle bit. That way the hardware
4210	 * won't accidentally start executing bogus TDs when we partially
4211	 * overwrite them.  td->first_trb and td->start_seg are already set.
4212	 */
4213	urb_priv->td[0].last_trb = ep_ring->enqueue;
4214	/* Every TRB except the first & last will have its cycle bit flipped. */
4215	td_to_noop(xhci, ep_ring, &urb_priv->td[0], true);
4216
4217	/* Reset the ring enqueue back to the first TRB and its cycle bit. */
4218	ep_ring->enqueue = urb_priv->td[0].first_trb;
4219	ep_ring->enq_seg = urb_priv->td[0].start_seg;
4220	ep_ring->cycle_state = start_cycle;
 
4221	usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
4222	return ret;
4223}
4224
4225/*
4226 * Check transfer ring to guarantee there is enough room for the urb.
4227 * Update ISO URB start_frame and interval.
4228 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
4229 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
4230 * Contiguous Frame ID is not supported by HC.
4231 */
4232int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
4233		struct urb *urb, int slot_id, unsigned int ep_index)
4234{
4235	struct xhci_virt_device *xdev;
4236	struct xhci_ring *ep_ring;
4237	struct xhci_ep_ctx *ep_ctx;
4238	int start_frame;
4239	int num_tds, num_trbs, i;
4240	int ret;
4241	struct xhci_virt_ep *xep;
4242	int ist;
4243
4244	xdev = xhci->devs[slot_id];
4245	xep = &xhci->devs[slot_id]->eps[ep_index];
4246	ep_ring = xdev->eps[ep_index].ring;
4247	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
4248
4249	num_trbs = 0;
4250	num_tds = urb->number_of_packets;
4251	for (i = 0; i < num_tds; i++)
4252		num_trbs += count_isoc_trbs_needed(urb, i);
4253
4254	/* Check the ring to guarantee there is enough room for the whole urb.
4255	 * Do not insert any td of the urb to the ring if the check failed.
4256	 */
4257	ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
4258			   num_trbs, mem_flags);
4259	if (ret)
4260		return ret;
4261
4262	/*
4263	 * Check interval value. This should be done before we start to
4264	 * calculate the start frame value.
4265	 */
4266	check_interval(xhci, urb, ep_ctx);
4267
4268	/* Calculate the start frame and put it in urb->start_frame. */
4269	if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
4270		if (GET_EP_CTX_STATE(ep_ctx) ==	EP_STATE_RUNNING) {
4271			urb->start_frame = xep->next_frame_id;
4272			goto skip_start_over;
4273		}
4274	}
4275
4276	start_frame = readl(&xhci->run_regs->microframe_index);
4277	start_frame &= 0x3fff;
4278	/*
4279	 * Round up to the next frame and consider the time before trb really
4280	 * gets scheduled by hardare.
4281	 */
4282	ist = HCS_IST(xhci->hcs_params2) & 0x7;
4283	if (HCS_IST(xhci->hcs_params2) & (1 << 3))
4284		ist <<= 3;
4285	start_frame += ist + XHCI_CFC_DELAY;
4286	start_frame = roundup(start_frame, 8);
4287
4288	/*
4289	 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
4290	 * is greate than 8 microframes.
4291	 */
4292	if (urb->dev->speed == USB_SPEED_LOW ||
4293			urb->dev->speed == USB_SPEED_FULL) {
4294		start_frame = roundup(start_frame, urb->interval << 3);
4295		urb->start_frame = start_frame >> 3;
4296	} else {
4297		start_frame = roundup(start_frame, urb->interval);
4298		urb->start_frame = start_frame;
4299	}
4300
4301skip_start_over:
 
4302
4303	return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
4304}
4305
4306/****		Command Ring Operations		****/
4307
4308/* Generic function for queueing a command TRB on the command ring.
4309 * Check to make sure there's room on the command ring for one command TRB.
4310 * Also check that there's room reserved for commands that must not fail.
4311 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
4312 * then only check for the number of reserved spots.
4313 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
4314 * because the command event handler may want to resubmit a failed command.
4315 */
4316static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
4317			 u32 field1, u32 field2,
4318			 u32 field3, u32 field4, bool command_must_succeed)
4319{
4320	int reserved_trbs = xhci->cmd_ring_reserved_trbs;
4321	int ret;
4322
4323	if ((xhci->xhc_state & XHCI_STATE_DYING) ||
4324		(xhci->xhc_state & XHCI_STATE_HALTED)) {
4325		xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
4326		return -ESHUTDOWN;
4327	}
4328
4329	if (!command_must_succeed)
4330		reserved_trbs++;
4331
4332	ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
4333			reserved_trbs, GFP_ATOMIC);
4334	if (ret < 0) {
4335		xhci_err(xhci, "ERR: No room for command on command ring\n");
4336		if (command_must_succeed)
4337			xhci_err(xhci, "ERR: Reserved TRB counting for "
4338					"unfailable commands failed.\n");
4339		return ret;
4340	}
4341
4342	cmd->command_trb = xhci->cmd_ring->enqueue;
 
4343
4344	/* if there are no other commands queued we start the timeout timer */
4345	if (list_empty(&xhci->cmd_list)) {
 
4346		xhci->current_cmd = cmd;
4347		xhci_mod_cmd_timer(xhci);
4348	}
4349
4350	list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
4351
4352	queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
4353			field4 | xhci->cmd_ring->cycle_state);
4354	return 0;
4355}
4356
4357/* Queue a slot enable or disable request on the command ring */
4358int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
4359		u32 trb_type, u32 slot_id)
4360{
4361	return queue_command(xhci, cmd, 0, 0, 0,
4362			TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
4363}
4364
4365/* Queue an address device command TRB */
4366int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4367		dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
4368{
4369	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4370			upper_32_bits(in_ctx_ptr), 0,
4371			TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
4372			| (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
4373}
4374
4375int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
4376		u32 field1, u32 field2, u32 field3, u32 field4)
4377{
4378	return queue_command(xhci, cmd, field1, field2, field3, field4, false);
4379}
4380
4381/* Queue a reset device command TRB */
4382int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4383		u32 slot_id)
4384{
4385	return queue_command(xhci, cmd, 0, 0, 0,
4386			TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
4387			false);
4388}
4389
4390/* Queue a configure endpoint command TRB */
4391int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
4392		struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
4393		u32 slot_id, bool command_must_succeed)
4394{
4395	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4396			upper_32_bits(in_ctx_ptr), 0,
4397			TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
4398			command_must_succeed);
4399}
4400
4401/* Queue an evaluate context command TRB */
4402int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
4403		dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
4404{
4405	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4406			upper_32_bits(in_ctx_ptr), 0,
4407			TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
4408			command_must_succeed);
4409}
4410
4411/*
4412 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4413 * activity on an endpoint that is about to be suspended.
4414 */
4415int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
4416			     int slot_id, unsigned int ep_index, int suspend)
4417{
4418	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4419	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4420	u32 type = TRB_TYPE(TRB_STOP_RING);
4421	u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
4422
4423	return queue_command(xhci, cmd, 0, 0, 0,
4424			trb_slot_id | trb_ep_index | type | trb_suspend, false);
4425}
4426
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
4427int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
4428			int slot_id, unsigned int ep_index,
4429			enum xhci_ep_reset_type reset_type)
4430{
4431	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4432	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4433	u32 type = TRB_TYPE(TRB_RESET_EP);
4434
4435	if (reset_type == EP_SOFT_RESET)
4436		type |= TRB_TSP;
4437
4438	return queue_command(xhci, cmd, 0, 0, 0,
4439			trb_slot_id | trb_ep_index | type, false);
4440}
v4.10.11
 
   1/*
   2 * xHCI host controller driver
   3 *
   4 * Copyright (C) 2008 Intel Corp.
   5 *
   6 * Author: Sarah Sharp
   7 * Some code borrowed from the Linux EHCI driver.
   8 *
   9 * This program is free software; you can redistribute it and/or modify
  10 * it under the terms of the GNU General Public License version 2 as
  11 * published by the Free Software Foundation.
  12 *
  13 * This program is distributed in the hope that it will be useful, but
  14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15 * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
  16 * for more details.
  17 *
  18 * You should have received a copy of the GNU General Public License
  19 * along with this program; if not, write to the Free Software Foundation,
  20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21 */
  22
  23/*
  24 * Ring initialization rules:
  25 * 1. Each segment is initialized to zero, except for link TRBs.
  26 * 2. Ring cycle state = 0.  This represents Producer Cycle State (PCS) or
  27 *    Consumer Cycle State (CCS), depending on ring function.
  28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
  29 *
  30 * Ring behavior rules:
  31 * 1. A ring is empty if enqueue == dequeue.  This means there will always be at
  32 *    least one free TRB in the ring.  This is useful if you want to turn that
  33 *    into a link TRB and expand the ring.
  34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
  35 *    link TRB, then load the pointer with the address in the link TRB.  If the
  36 *    link TRB had its toggle bit set, you may need to update the ring cycle
  37 *    state (see cycle bit rules).  You may have to do this multiple times
  38 *    until you reach a non-link TRB.
  39 * 3. A ring is full if enqueue++ (for the definition of increment above)
  40 *    equals the dequeue pointer.
  41 *
  42 * Cycle bit rules:
  43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
  44 *    in a link TRB, it must toggle the ring cycle state.
  45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
  46 *    in a link TRB, it must toggle the ring cycle state.
  47 *
  48 * Producer rules:
  49 * 1. Check if ring is full before you enqueue.
  50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
  51 *    Update enqueue pointer between each write (which may update the ring
  52 *    cycle state).
  53 * 3. Notify consumer.  If SW is producer, it rings the doorbell for command
  54 *    and endpoint rings.  If HC is the producer for the event ring,
  55 *    and it generates an interrupt according to interrupt modulation rules.
  56 *
  57 * Consumer rules:
  58 * 1. Check if TRB belongs to you.  If the cycle bit == your ring cycle state,
  59 *    the TRB is owned by the consumer.
  60 * 2. Update dequeue pointer (which may update the ring cycle state) and
  61 *    continue processing TRBs until you reach a TRB which is not owned by you.
  62 * 3. Notify the producer.  SW is the consumer for the event ring, and it
  63 *   updates event ring dequeue pointer.  HC is the consumer for the command and
  64 *   endpoint rings; it generates events on the event ring for these.
  65 */
  66
  67#include <linux/scatterlist.h>
  68#include <linux/slab.h>
  69#include <linux/dma-mapping.h>
  70#include "xhci.h"
  71#include "xhci-trace.h"
  72#include "xhci-mtk.h"
 
 
 
  73
  74/*
  75 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
  76 * address of the TRB.
  77 */
  78dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
  79		union xhci_trb *trb)
  80{
  81	unsigned long segment_offset;
  82
  83	if (!seg || !trb || trb < seg->trbs)
  84		return 0;
  85	/* offset in TRBs */
  86	segment_offset = trb - seg->trbs;
  87	if (segment_offset >= TRBS_PER_SEGMENT)
  88		return 0;
  89	return seg->dma + (segment_offset * sizeof(*trb));
  90}
  91
  92static bool trb_is_noop(union xhci_trb *trb)
  93{
  94	return TRB_TYPE_NOOP_LE32(trb->generic.field[3]);
  95}
  96
  97static bool trb_is_link(union xhci_trb *trb)
  98{
  99	return TRB_TYPE_LINK_LE32(trb->link.control);
 100}
 101
 102static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb)
 103{
 104	return trb == &seg->trbs[TRBS_PER_SEGMENT - 1];
 105}
 106
 107static bool last_trb_on_ring(struct xhci_ring *ring,
 108			struct xhci_segment *seg, union xhci_trb *trb)
 109{
 110	return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg);
 111}
 112
 113static bool link_trb_toggles_cycle(union xhci_trb *trb)
 114{
 115	return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
 116}
 117
 118static bool last_td_in_urb(struct xhci_td *td)
 119{
 120	struct urb_priv *urb_priv = td->urb->hcpriv;
 121
 122	return urb_priv->td_cnt == urb_priv->length;
 123}
 124
 125static void inc_td_cnt(struct urb *urb)
 126{
 127	struct urb_priv *urb_priv = urb->hcpriv;
 128
 129	urb_priv->td_cnt++;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 130}
 131
 132/* Updates trb to point to the next TRB in the ring, and updates seg if the next
 133 * TRB is in a new segment.  This does not skip over link TRBs, and it does not
 134 * effect the ring dequeue or enqueue pointers.
 135 */
 136static void next_trb(struct xhci_hcd *xhci,
 137		struct xhci_ring *ring,
 138		struct xhci_segment **seg,
 139		union xhci_trb **trb)
 140{
 141	if (trb_is_link(*trb)) {
 142		*seg = (*seg)->next;
 143		*trb = ((*seg)->trbs);
 144	} else {
 145		(*trb)++;
 146	}
 147}
 148
 149/*
 150 * See Cycle bit rules. SW is the consumer for the event ring only.
 151 * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
 152 */
 153static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
 154{
 155	ring->deq_updates++;
 156
 157	/* event ring doesn't have link trbs, check for last trb */
 158	if (ring->type == TYPE_EVENT) {
 159		if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
 160			ring->dequeue++;
 161			return;
 162		}
 163		if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue))
 164			ring->cycle_state ^= 1;
 165		ring->deq_seg = ring->deq_seg->next;
 166		ring->dequeue = ring->deq_seg->trbs;
 167		return;
 168	}
 169
 170	/* All other rings have link trbs */
 171	if (!trb_is_link(ring->dequeue)) {
 172		ring->dequeue++;
 173		ring->num_trbs_free++;
 
 
 174	}
 
 175	while (trb_is_link(ring->dequeue)) {
 176		ring->deq_seg = ring->deq_seg->next;
 177		ring->dequeue = ring->deq_seg->trbs;
 
 
 
 
 
 178	}
 
 
 
 179	return;
 180}
 181
 182/*
 183 * See Cycle bit rules. SW is the consumer for the event ring only.
 184 * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
 185 *
 186 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
 187 * chain bit is set), then set the chain bit in all the following link TRBs.
 188 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
 189 * have their chain bit cleared (so that each Link TRB is a separate TD).
 190 *
 191 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
 192 * set, but other sections talk about dealing with the chain bit set.  This was
 193 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
 194 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
 195 *
 196 * @more_trbs_coming:	Will you enqueue more TRBs before calling
 197 *			prepare_transfer()?
 198 */
 199static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
 200			bool more_trbs_coming)
 201{
 202	u32 chain;
 203	union xhci_trb *next;
 
 204
 205	chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
 206	/* If this is not event ring, there is one less usable TRB */
 207	if (!trb_is_link(ring->enqueue))
 208		ring->num_trbs_free--;
 
 
 
 209	next = ++(ring->enqueue);
 210
 211	ring->enq_updates++;
 212	/* Update the dequeue pointer further if that was a link TRB */
 213	while (trb_is_link(next)) {
 214
 215		/*
 216		 * If the caller doesn't plan on enqueueing more TDs before
 217		 * ringing the doorbell, then we don't want to give the link TRB
 218		 * to the hardware just yet. We'll give the link TRB back in
 219		 * prepare_ring() just before we enqueue the TD at the top of
 220		 * the ring.
 221		 */
 222		if (!chain && !more_trbs_coming)
 223			break;
 224
 225		/* If we're not dealing with 0.95 hardware or isoc rings on
 226		 * AMD 0.96 host, carry over the chain bit of the previous TRB
 227		 * (which may mean the chain bit is cleared).
 228		 */
 229		if (!(ring->type == TYPE_ISOC &&
 230		      (xhci->quirks & XHCI_AMD_0x96_HOST)) &&
 231		    !xhci_link_trb_quirk(xhci)) {
 232			next->link.control &= cpu_to_le32(~TRB_CHAIN);
 233			next->link.control |= cpu_to_le32(chain);
 234		}
 235		/* Give this link TRB to the hardware */
 236		wmb();
 237		next->link.control ^= cpu_to_le32(TRB_CYCLE);
 238
 239		/* Toggle the cycle bit after the last ring segment. */
 240		if (link_trb_toggles_cycle(next))
 241			ring->cycle_state ^= 1;
 242
 243		ring->enq_seg = ring->enq_seg->next;
 244		ring->enqueue = ring->enq_seg->trbs;
 245		next = ring->enqueue;
 
 
 
 
 
 246	}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 247}
 248
 249/*
 250 * Check to see if there's room to enqueue num_trbs on the ring and make sure
 251 * enqueue pointer will not advance into dequeue segment. See rules above.
 
 252 */
 253static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
 254		unsigned int num_trbs)
 
 255{
 256	int num_trbs_in_deq_seg;
 
 
 
 
 
 257
 258	if (ring->num_trbs_free < num_trbs)
 
 
 
 
 
 
 
 
 
 259		return 0;
 260
 261	if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
 262		num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
 263		if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
 264			return 0;
 
 
 
 
 
 
 
 
 
 
 
 
 
 265	}
 266
 267	return 1;
 268}
 269
 270/* Ring the host controller doorbell after placing a command on the ring */
 271void xhci_ring_cmd_db(struct xhci_hcd *xhci)
 272{
 273	if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
 274		return;
 275
 276	xhci_dbg(xhci, "// Ding dong!\n");
 
 
 
 277	writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
 278	/* Flush PCI posted writes */
 279	readl(&xhci->dba->doorbell[0]);
 280}
 281
 282static bool xhci_mod_cmd_timer(struct xhci_hcd *xhci, unsigned long delay)
 283{
 284	return mod_delayed_work(system_wq, &xhci->cmd_timer, delay);
 
 285}
 286
 287static struct xhci_command *xhci_next_queued_cmd(struct xhci_hcd *xhci)
 288{
 289	return list_first_entry_or_null(&xhci->cmd_list, struct xhci_command,
 290					cmd_list);
 291}
 292
 293/*
 294 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
 295 * If there are other commands waiting then restart the ring and kick the timer.
 296 * This must be called with command ring stopped and xhci->lock held.
 297 */
 298static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
 299					 struct xhci_command *cur_cmd)
 300{
 301	struct xhci_command *i_cmd;
 302	u32 cycle_state;
 303
 304	/* Turn all aborted commands in list to no-ops, then restart */
 305	list_for_each_entry(i_cmd, &xhci->cmd_list, cmd_list) {
 306
 307		if (i_cmd->status != COMP_CMD_ABORT)
 308			continue;
 309
 310		i_cmd->status = COMP_CMD_STOP;
 311
 312		xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
 313			 i_cmd->command_trb);
 314		/* get cycle state from the original cmd trb */
 315		cycle_state = le32_to_cpu(
 316			i_cmd->command_trb->generic.field[3]) &	TRB_CYCLE;
 317		/* modify the command trb to no-op command */
 318		i_cmd->command_trb->generic.field[0] = 0;
 319		i_cmd->command_trb->generic.field[1] = 0;
 320		i_cmd->command_trb->generic.field[2] = 0;
 321		i_cmd->command_trb->generic.field[3] = cpu_to_le32(
 322			TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
 323
 324		/*
 325		 * caller waiting for completion is called when command
 326		 *  completion event is received for these no-op commands
 327		 */
 328	}
 329
 330	xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
 331
 332	/* ring command ring doorbell to restart the command ring */
 333	if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
 334	    !(xhci->xhc_state & XHCI_STATE_DYING)) {
 335		xhci->current_cmd = cur_cmd;
 336		xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
 337		xhci_ring_cmd_db(xhci);
 338	}
 339}
 340
 341/* Must be called with xhci->lock held, releases and aquires lock back */
 342static int xhci_abort_cmd_ring(struct xhci_hcd *xhci, unsigned long flags)
 343{
 344	u64 temp_64;
 
 
 345	int ret;
 346
 347	xhci_dbg(xhci, "Abort command ring\n");
 348
 349	reinit_completion(&xhci->cmd_ring_stop_completion);
 350
 351	temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
 352	xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
 353			&xhci->op_regs->cmd_ring);
 354
 355	/* Section 4.6.1.2 of xHCI 1.0 spec says software should
 356	 * time the completion od all xHCI commands, including
 357	 * the Command Abort operation. If software doesn't see
 358	 * CRR negated in a timely manner (e.g. longer than 5
 359	 * seconds), then it should assume that the there are
 360	 * larger problems with the xHC and assert HCRST.
 361	 */
 362	ret = xhci_handshake(&xhci->op_regs->cmd_ring,
 363			CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
 
 
 
 
 
 
 
 
 
 
 
 364	if (ret < 0) {
 365		/* we are about to kill xhci, give it one more chance */
 366		xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
 367			      &xhci->op_regs->cmd_ring);
 368		udelay(1000);
 369		ret = xhci_handshake(&xhci->op_regs->cmd_ring,
 370				     CMD_RING_RUNNING, 0, 3 * 1000 * 1000);
 371		if (ret < 0) {
 372			xhci_err(xhci, "Stopped the command ring failed, "
 373				 "maybe the host is dead\n");
 374			xhci->xhc_state |= XHCI_STATE_DYING;
 375			xhci_halt(xhci);
 376			return -ESHUTDOWN;
 377		}
 378	}
 379	/*
 380	 * Writing the CMD_RING_ABORT bit should cause a cmd completion event,
 381	 * however on some host hw the CMD_RING_RUNNING bit is correctly cleared
 382	 * but the completion event in never sent. Wait 2 secs (arbitrary
 383	 * number) to handle those cases after negation of CMD_RING_RUNNING.
 384	 */
 385	spin_unlock_irqrestore(&xhci->lock, flags);
 386	ret = wait_for_completion_timeout(&xhci->cmd_ring_stop_completion,
 387					  msecs_to_jiffies(2000));
 388	spin_lock_irqsave(&xhci->lock, flags);
 389	if (!ret) {
 390		xhci_dbg(xhci, "No stop event for abort, ring start fail?\n");
 391		xhci_cleanup_command_queue(xhci);
 392	} else {
 393		xhci_handle_stopped_cmd_ring(xhci, xhci_next_queued_cmd(xhci));
 394	}
 395	return 0;
 396}
 397
 398void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
 399		unsigned int slot_id,
 400		unsigned int ep_index,
 401		unsigned int stream_id)
 402{
 403	__le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
 404	struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
 405	unsigned int ep_state = ep->ep_state;
 406
 407	/* Don't ring the doorbell for this endpoint if there are pending
 408	 * cancellations because we don't want to interrupt processing.
 409	 * We don't want to restart any stream rings if there's a set dequeue
 410	 * pointer command pending because the device can choose to start any
 411	 * stream once the endpoint is on the HW schedule.
 412	 */
 413	if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
 414	    (ep_state & EP_HALTED))
 415		return;
 
 
 
 416	writel(DB_VALUE(ep_index, stream_id), db_addr);
 417	/* The CPU has better things to do at this point than wait for a
 418	 * write-posting flush.  It'll get there soon enough.
 419	 */
 420}
 421
 422/* Ring the doorbell for any rings with pending URBs */
 423static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
 424		unsigned int slot_id,
 425		unsigned int ep_index)
 426{
 427	unsigned int stream_id;
 428	struct xhci_virt_ep *ep;
 429
 430	ep = &xhci->devs[slot_id]->eps[ep_index];
 431
 432	/* A ring has pending URBs if its TD list is not empty */
 433	if (!(ep->ep_state & EP_HAS_STREAMS)) {
 434		if (ep->ring && !(list_empty(&ep->ring->td_list)))
 435			xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
 436		return;
 437	}
 438
 439	for (stream_id = 1; stream_id < ep->stream_info->num_streams;
 440			stream_id++) {
 441		struct xhci_stream_info *stream_info = ep->stream_info;
 442		if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
 443			xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
 444						stream_id);
 445	}
 446}
 447
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 448/* Get the right ring for the given slot_id, ep_index and stream_id.
 449 * If the endpoint supports streams, boundary check the URB's stream ID.
 450 * If the endpoint doesn't support streams, return the singular endpoint ring.
 451 */
 452struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
 453		unsigned int slot_id, unsigned int ep_index,
 454		unsigned int stream_id)
 455{
 456	struct xhci_virt_ep *ep;
 457
 458	ep = &xhci->devs[slot_id]->eps[ep_index];
 459	/* Common case: no streams */
 460	if (!(ep->ep_state & EP_HAS_STREAMS))
 461		return ep->ring;
 462
 463	if (stream_id == 0) {
 464		xhci_warn(xhci,
 465				"WARN: Slot ID %u, ep index %u has streams, "
 466				"but URB has no stream ID.\n",
 467				slot_id, ep_index);
 468		return NULL;
 469	}
 470
 471	if (stream_id < ep->stream_info->num_streams)
 472		return ep->stream_info->stream_rings[stream_id];
 473
 474	xhci_warn(xhci,
 475			"WARN: Slot ID %u, ep index %u has "
 476			"stream IDs 1 to %u allocated, "
 477			"but stream ID %u is requested.\n",
 478			slot_id, ep_index,
 479			ep->stream_info->num_streams - 1,
 480			stream_id);
 481	return NULL;
 482}
 483
 484/*
 485 * Move the xHC's endpoint ring dequeue pointer past cur_td.
 486 * Record the new state of the xHC's endpoint ring dequeue segment,
 487 * dequeue pointer, and new consumer cycle state in state.
 488 * Update our internal representation of the ring's dequeue pointer.
 489 *
 490 * We do this in three jumps:
 491 *  - First we update our new ring state to be the same as when the xHC stopped.
 492 *  - Then we traverse the ring to find the segment that contains
 493 *    the last TRB in the TD.  We toggle the xHC's new cycle state when we pass
 494 *    any link TRBs with the toggle cycle bit set.
 495 *  - Finally we move the dequeue state one TRB further, toggling the cycle bit
 496 *    if we've moved it past a link TRB with the toggle cycle bit set.
 497 *
 498 * Some of the uses of xhci_generic_trb are grotty, but if they're done
 499 * with correct __le32 accesses they should work fine.  Only users of this are
 500 * in here.
 501 */
 502void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
 503		unsigned int slot_id, unsigned int ep_index,
 504		unsigned int stream_id, struct xhci_td *cur_td,
 505		struct xhci_dequeue_state *state)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 506{
 507	struct xhci_virt_device *dev = xhci->devs[slot_id];
 508	struct xhci_virt_ep *ep = &dev->eps[ep_index];
 509	struct xhci_ring *ep_ring;
 
 510	struct xhci_segment *new_seg;
 511	union xhci_trb *new_deq;
 
 512	dma_addr_t addr;
 513	u64 hw_dequeue;
 514	bool cycle_found = false;
 515	bool td_last_trb_found = false;
 
 
 516
 517	ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
 518			ep_index, stream_id);
 519	if (!ep_ring) {
 520		xhci_warn(xhci, "WARN can't find new dequeue state "
 521				"for invalid stream ID %u.\n",
 522				stream_id);
 523		return;
 524	}
 525
 526	/* Dig out the cycle state saved by the xHC during the stop ep cmd */
 527	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
 528			"Finding endpoint context");
 529	/* 4.6.9 the css flag is written to the stream context for streams */
 530	if (ep->ep_state & EP_HAS_STREAMS) {
 531		struct xhci_stream_ctx *ctx =
 532			&ep->stream_info->stream_ctx_array[stream_id];
 533		hw_dequeue = le64_to_cpu(ctx->stream_ring);
 534	} else {
 535		struct xhci_ep_ctx *ep_ctx
 536			= xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
 537		hw_dequeue = le64_to_cpu(ep_ctx->deq);
 
 
 
 
 
 538	}
 539
 
 540	new_seg = ep_ring->deq_seg;
 541	new_deq = ep_ring->dequeue;
 542	state->new_cycle_state = hw_dequeue & 0x1;
 543
 544	/*
 545	 * We want to find the pointer, segment and cycle state of the new trb
 546	 * (the one after current TD's last_trb). We know the cycle state at
 547	 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
 548	 * found.
 549	 */
 550	do {
 551		if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
 552		    == (dma_addr_t)(hw_dequeue & ~0xf)) {
 553			cycle_found = true;
 554			if (td_last_trb_found)
 555				break;
 556		}
 557		if (new_deq == cur_td->last_trb)
 558			td_last_trb_found = true;
 559
 560		if (cycle_found && trb_is_link(new_deq) &&
 561		    link_trb_toggles_cycle(new_deq))
 562			state->new_cycle_state ^= 0x1;
 563
 564		next_trb(xhci, ep_ring, &new_seg, &new_deq);
 565
 566		/* Search wrapped around, bail out */
 567		if (new_deq == ep->ring->dequeue) {
 568			xhci_err(xhci, "Error: Failed finding new dequeue state\n");
 569			state->new_deq_seg = NULL;
 570			state->new_deq_ptr = NULL;
 571			return;
 572		}
 573
 574	} while (!cycle_found || !td_last_trb_found);
 575
 576	state->new_deq_seg = new_seg;
 577	state->new_deq_ptr = new_deq;
 578
 579	/* Don't update the ring cycle state for the producer (us). */
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 580	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
 581			"Cycle state = 0x%x", state->new_cycle_state);
 582
 583	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
 584			"New dequeue segment = %p (virtual)",
 585			state->new_deq_seg);
 586	addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
 587	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
 588			"New dequeue pointer = 0x%llx (DMA)",
 589			(unsigned long long) addr);
 
 590}
 591
 592/* flip_cycle means flip the cycle bit of all but the first and last TRB.
 593 * (The last TRB actually points to the ring enqueue pointer, which is not part
 594 * of this TD.)  This is used to remove partially enqueued isoc TDs from a ring.
 595 */
 596static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
 597		       struct xhci_td *td, bool flip_cycle)
 598{
 599	struct xhci_segment *seg	= td->start_seg;
 600	union xhci_trb *trb		= td->first_trb;
 601
 602	while (1) {
 603		if (trb_is_link(trb)) {
 604			/* unchain chained link TRBs */
 605			trb->link.control &= cpu_to_le32(~TRB_CHAIN);
 606		} else {
 607			trb->generic.field[0] = 0;
 608			trb->generic.field[1] = 0;
 609			trb->generic.field[2] = 0;
 610			/* Preserve only the cycle bit of this TRB */
 611			trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
 612			trb->generic.field[3] |= cpu_to_le32(
 613				TRB_TYPE(TRB_TR_NOOP));
 614		}
 615		/* flip cycle if asked to */
 616		if (flip_cycle && trb != td->first_trb && trb != td->last_trb)
 617			trb->generic.field[3] ^= cpu_to_le32(TRB_CYCLE);
 618
 619		if (trb == td->last_trb)
 620			break;
 621
 622		next_trb(xhci, ep_ring, &seg, &trb);
 623	}
 624}
 625
 626static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
 627		struct xhci_virt_ep *ep)
 628{
 629	ep->ep_state &= ~EP_HALT_PENDING;
 630	/* Can't del_timer_sync in interrupt, so we attempt to cancel.  If the
 631	 * timer is running on another CPU, we don't decrement stop_cmds_pending
 632	 * (since we didn't successfully stop the watchdog timer).
 633	 */
 634	if (del_timer(&ep->stop_cmd_timer))
 635		ep->stop_cmds_pending--;
 636}
 637
 638/*
 639 * Must be called with xhci->lock held in interrupt context,
 640 * releases and re-acquires xhci->lock
 641 */
 642static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
 643				     struct xhci_td *cur_td, int status)
 644{
 645	struct urb	*urb		= cur_td->urb;
 646	struct urb_priv	*urb_priv	= urb->hcpriv;
 647	struct usb_hcd	*hcd		= bus_to_hcd(urb->dev->bus);
 648
 649	if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
 650		xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
 651		if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs	== 0) {
 652			if (xhci->quirks & XHCI_AMD_PLL_FIX)
 653				usb_amd_quirk_pll_enable();
 654		}
 655	}
 656	xhci_urb_free_priv(urb_priv);
 657	usb_hcd_unlink_urb_from_ep(hcd, urb);
 658	spin_unlock(&xhci->lock);
 659	usb_hcd_giveback_urb(hcd, urb, status);
 660	spin_lock(&xhci->lock);
 661}
 662
 663static void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci,
 664		struct xhci_ring *ring, struct xhci_td *td)
 665{
 666	struct device *dev = xhci_to_hcd(xhci)->self.controller;
 667	struct xhci_segment *seg = td->bounce_seg;
 668	struct urb *urb = td->urb;
 
 669
 670	if (!seg || !urb)
 671		return;
 672
 673	if (usb_urb_dir_out(urb)) {
 674		dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
 675				 DMA_TO_DEVICE);
 676		return;
 677	}
 678
 679	/* for in tranfers we need to copy the data from bounce to sg */
 680	sg_pcopy_from_buffer(urb->sg, urb->num_mapped_sgs, seg->bounce_buf,
 681			     seg->bounce_len, seg->bounce_offs);
 682	dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
 683			 DMA_FROM_DEVICE);
 
 
 
 
 
 
 
 
 
 
 
 684	seg->bounce_len = 0;
 685	seg->bounce_offs = 0;
 686}
 687
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 688/*
 689 * When we get a command completion for a Stop Endpoint Command, we need to
 690 * unlink any cancelled TDs from the ring.  There are two ways to do that:
 691 *
 692 *  1. If the HW was in the middle of processing the TD that needs to be
 693 *     cancelled, then we must move the ring's dequeue pointer past the last TRB
 694 *     in the TD with a Set Dequeue Pointer Command.
 695 *  2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
 696 *     bit cleared) so that the HW will skip over them.
 697 */
 698static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
 699		union xhci_trb *trb, struct xhci_event_cmd *event)
 700{
 701	unsigned int ep_index;
 702	struct xhci_ring *ep_ring;
 703	struct xhci_virt_ep *ep;
 704	struct list_head *entry;
 705	struct xhci_td *cur_td = NULL;
 706	struct xhci_td *last_unlinked_td;
 707
 708	struct xhci_dequeue_state deq_state;
 709
 710	if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
 711		if (!xhci->devs[slot_id])
 712			xhci_warn(xhci, "Stop endpoint command "
 713				"completion for disabled slot %u\n",
 714				slot_id);
 715		return;
 716	}
 717
 718	memset(&deq_state, 0, sizeof(deq_state));
 719	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
 720	ep = &xhci->devs[slot_id]->eps[ep_index];
 721
 722	if (list_empty(&ep->cancelled_td_list)) {
 723		xhci_stop_watchdog_timer_in_irq(xhci, ep);
 724		ep->stopped_td = NULL;
 725		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
 726		return;
 727	}
 728
 729	/* Fix up the ep ring first, so HW stops executing cancelled TDs.
 730	 * We have the xHCI lock, so nothing can modify this list until we drop
 731	 * it.  We're also in the event handler, so we can't get re-interrupted
 732	 * if another Stop Endpoint command completes
 733	 */
 734	list_for_each(entry, &ep->cancelled_td_list) {
 735		cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
 736		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
 737				"Removing canceled TD starting at 0x%llx (dma).",
 738				(unsigned long long)xhci_trb_virt_to_dma(
 739					cur_td->start_seg, cur_td->first_trb));
 740		ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
 741		if (!ep_ring) {
 742			/* This shouldn't happen unless a driver is mucking
 743			 * with the stream ID after submission.  This will
 744			 * leave the TD on the hardware ring, and the hardware
 745			 * will try to execute it, and may access a buffer
 746			 * that has already been freed.  In the best case, the
 747			 * hardware will execute it, and the event handler will
 748			 * ignore the completion event for that TD, since it was
 749			 * removed from the td_list for that endpoint.  In
 750			 * short, don't muck with the stream ID after
 751			 * submission.
 752			 */
 753			xhci_warn(xhci, "WARN Cancelled URB %p "
 754					"has invalid stream ID %u.\n",
 755					cur_td->urb,
 756					cur_td->urb->stream_id);
 757			goto remove_finished_td;
 758		}
 759		/*
 760		 * If we stopped on the TD we need to cancel, then we have to
 761		 * move the xHC endpoint ring dequeue pointer past this TD.
 762		 */
 763		if (cur_td == ep->stopped_td)
 764			xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
 765					cur_td->urb->stream_id,
 766					cur_td, &deq_state);
 767		else
 768			td_to_noop(xhci, ep_ring, cur_td, false);
 769remove_finished_td:
 770		/*
 771		 * The event handler won't see a completion for this TD anymore,
 772		 * so remove it from the endpoint ring's TD list.  Keep it in
 773		 * the cancelled TD list for URB completion later.
 774		 */
 775		list_del_init(&cur_td->td_list);
 776	}
 777	last_unlinked_td = cur_td;
 778	xhci_stop_watchdog_timer_in_irq(xhci, ep);
 779
 780	/* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
 781	if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
 782		xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
 783				ep->stopped_td->urb->stream_id, &deq_state);
 784		xhci_ring_cmd_db(xhci);
 785	} else {
 786		/* Otherwise ring the doorbell(s) to restart queued transfers */
 787		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
 788	}
 789
 790	ep->stopped_td = NULL;
 791
 
 792	/*
 793	 * Drop the lock and complete the URBs in the cancelled TD list.
 794	 * New TDs to be cancelled might be added to the end of the list before
 795	 * we can complete all the URBs for the TDs we already unlinked.
 796	 * So stop when we've completed the URB for the last TD we unlinked.
 797	 */
 798	do {
 799		cur_td = list_entry(ep->cancelled_td_list.next,
 800				struct xhci_td, cancelled_td_list);
 801		list_del_init(&cur_td->cancelled_td_list);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 802
 803		/* Clean up the cancelled URB */
 804		/* Doesn't matter what we pass for status, since the core will
 805		 * just overwrite it (because the URB has been unlinked).
 806		 */
 807		ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
 808		if (ep_ring && cur_td->bounce_seg)
 809			xhci_unmap_td_bounce_buffer(xhci, ep_ring, cur_td);
 810		inc_td_cnt(cur_td->urb);
 811		if (last_td_in_urb(cur_td))
 812			xhci_giveback_urb_in_irq(xhci, cur_td, 0);
 813
 814		/* Stop processing the cancelled list if the watchdog timer is
 815		 * running.
 816		 */
 817		if (xhci->xhc_state & XHCI_STATE_DYING)
 818			return;
 819	} while (cur_td != last_unlinked_td);
 820
 821	/* Return to the event handler with xhci->lock re-acquired */
 
 
 822}
 823
 824static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
 825{
 826	struct xhci_td *cur_td;
 
 827
 828	while (!list_empty(&ring->td_list)) {
 829		cur_td = list_first_entry(&ring->td_list,
 830				struct xhci_td, td_list);
 831		list_del_init(&cur_td->td_list);
 
 832		if (!list_empty(&cur_td->cancelled_td_list))
 833			list_del_init(&cur_td->cancelled_td_list);
 834
 835		if (cur_td->bounce_seg)
 836			xhci_unmap_td_bounce_buffer(xhci, ring, cur_td);
 837
 838		inc_td_cnt(cur_td->urb);
 839		if (last_td_in_urb(cur_td))
 840			xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
 841	}
 842}
 843
 844static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
 845		int slot_id, int ep_index)
 846{
 847	struct xhci_td *cur_td;
 
 848	struct xhci_virt_ep *ep;
 849	struct xhci_ring *ring;
 850
 851	ep = &xhci->devs[slot_id]->eps[ep_index];
 
 
 
 852	if ((ep->ep_state & EP_HAS_STREAMS) ||
 853			(ep->ep_state & EP_GETTING_NO_STREAMS)) {
 854		int stream_id;
 855
 856		for (stream_id = 0; stream_id < ep->stream_info->num_streams;
 857				stream_id++) {
 
 
 
 
 858			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
 859					"Killing URBs for slot ID %u, ep index %u, stream %u",
 860					slot_id, ep_index, stream_id + 1);
 861			xhci_kill_ring_urbs(xhci,
 862					ep->stream_info->stream_rings[stream_id]);
 863		}
 864	} else {
 865		ring = ep->ring;
 866		if (!ring)
 867			return;
 868		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
 869				"Killing URBs for slot ID %u, ep index %u",
 870				slot_id, ep_index);
 871		xhci_kill_ring_urbs(xhci, ring);
 872	}
 873	while (!list_empty(&ep->cancelled_td_list)) {
 874		cur_td = list_first_entry(&ep->cancelled_td_list,
 875				struct xhci_td, cancelled_td_list);
 876		list_del_init(&cur_td->cancelled_td_list);
 
 877
 878		inc_td_cnt(cur_td->urb);
 879		if (last_td_in_urb(cur_td))
 880			xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
 881	}
 882}
 883
 884/* Watchdog timer function for when a stop endpoint command fails to complete.
 885 * In this case, we assume the host controller is broken or dying or dead.  The
 886 * host may still be completing some other events, so we have to be careful to
 887 * let the event ring handler and the URB dequeueing/enqueueing functions know
 888 * through xhci->state.
 889 *
 890 * The timer may also fire if the host takes a very long time to respond to the
 891 * command, and the stop endpoint command completion handler cannot delete the
 892 * timer before the timer function is called.  Another endpoint cancellation may
 893 * sneak in before the timer function can grab the lock, and that may queue
 894 * another stop endpoint command and add the timer back.  So we cannot use a
 895 * simple flag to say whether there is a pending stop endpoint command for a
 896 * particular endpoint.
 897 *
 898 * Instead we use a combination of that flag and a counter for the number of
 899 * pending stop endpoint commands.  If the timer is the tail end of the last
 900 * stop endpoint command, and the endpoint's command is still pending, we assume
 901 * the host is dying.
 902 */
 903void xhci_stop_endpoint_command_watchdog(unsigned long arg)
 904{
 905	struct xhci_hcd *xhci;
 906	struct xhci_virt_ep *ep;
 907	int ret, i, j;
 908	unsigned long flags;
 909
 910	ep = (struct xhci_virt_ep *) arg;
 911	xhci = ep->xhci;
 912
 913	spin_lock_irqsave(&xhci->lock, flags);
 914
 915	ep->stop_cmds_pending--;
 916	if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
 917		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
 918				"Stop EP timer ran, but no command pending, "
 919				"exiting.");
 920		spin_unlock_irqrestore(&xhci->lock, flags);
 921		return;
 922	}
 923
 924	xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
 925	xhci_warn(xhci, "Assuming host is dying, halting host.\n");
 926	/* Oops, HC is dead or dying or at least not responding to the stop
 927	 * endpoint command.
 928	 */
 929	xhci->xhc_state |= XHCI_STATE_DYING;
 930	/* Disable interrupts from the host controller and start halting it */
 931	xhci_quiesce(xhci);
 932	spin_unlock_irqrestore(&xhci->lock, flags);
 933
 934	ret = xhci_halt(xhci);
 935
 936	spin_lock_irqsave(&xhci->lock, flags);
 937	if (ret < 0) {
 938		/* This is bad; the host is not responding to commands and it's
 939		 * not allowing itself to be halted.  At least interrupts are
 940		 * disabled. If we call usb_hc_died(), it will attempt to
 941		 * disconnect all device drivers under this host.  Those
 942		 * disconnect() methods will wait for all URBs to be unlinked,
 943		 * so we must complete them.
 944		 */
 945		xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
 946		xhci_warn(xhci, "Completing active URBs anyway.\n");
 947		/* We could turn all TDs on the rings to no-ops.  This won't
 948		 * help if the host has cached part of the ring, and is slow if
 949		 * we want to preserve the cycle bit.  Skip it and hope the host
 950		 * doesn't touch the memory.
 951		 */
 952	}
 953	for (i = 0; i < MAX_HC_SLOTS; i++) {
 954		if (!xhci->devs[i])
 955			continue;
 956		for (j = 0; j < 31; j++)
 957			xhci_kill_endpoint_urbs(xhci, i, j);
 958	}
 959	spin_unlock_irqrestore(&xhci->lock, flags);
 960	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
 961			"Calling usb_hc_died()");
 962	usb_hc_died(xhci_to_hcd(xhci));
 963	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
 964			"xHCI host controller is dead.");
 965}
 966
 967
 968static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
 969		struct xhci_virt_device *dev,
 970		struct xhci_ring *ep_ring,
 971		unsigned int ep_index)
 972{
 973	union xhci_trb *dequeue_temp;
 974	int num_trbs_free_temp;
 975	bool revert = false;
 976
 977	num_trbs_free_temp = ep_ring->num_trbs_free;
 978	dequeue_temp = ep_ring->dequeue;
 979
 980	/* If we get two back-to-back stalls, and the first stalled transfer
 981	 * ends just before a link TRB, the dequeue pointer will be left on
 982	 * the link TRB by the code in the while loop.  So we have to update
 983	 * the dequeue pointer one segment further, or we'll jump off
 984	 * the segment into la-la-land.
 985	 */
 986	if (trb_is_link(ep_ring->dequeue)) {
 987		ep_ring->deq_seg = ep_ring->deq_seg->next;
 988		ep_ring->dequeue = ep_ring->deq_seg->trbs;
 989	}
 990
 991	while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
 992		/* We have more usable TRBs */
 993		ep_ring->num_trbs_free++;
 994		ep_ring->dequeue++;
 995		if (trb_is_link(ep_ring->dequeue)) {
 996			if (ep_ring->dequeue ==
 997					dev->eps[ep_index].queued_deq_ptr)
 998				break;
 999			ep_ring->deq_seg = ep_ring->deq_seg->next;
1000			ep_ring->dequeue = ep_ring->deq_seg->trbs;
1001		}
1002		if (ep_ring->dequeue == dequeue_temp) {
1003			revert = true;
1004			break;
1005		}
1006	}
1007
1008	if (revert) {
1009		xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1010		ep_ring->num_trbs_free = num_trbs_free_temp;
1011	}
1012}
1013
1014/*
1015 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1016 * we need to clear the set deq pending flag in the endpoint ring state, so that
1017 * the TD queueing code can ring the doorbell again.  We also need to ring the
1018 * endpoint doorbell to restart the ring, but only if there aren't more
1019 * cancellations pending.
1020 */
1021static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
1022		union xhci_trb *trb, u32 cmd_comp_code)
1023{
1024	unsigned int ep_index;
1025	unsigned int stream_id;
1026	struct xhci_ring *ep_ring;
1027	struct xhci_virt_device *dev;
1028	struct xhci_virt_ep *ep;
1029	struct xhci_ep_ctx *ep_ctx;
1030	struct xhci_slot_ctx *slot_ctx;
 
1031
1032	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1033	stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
1034	dev = xhci->devs[slot_id];
1035	ep = &dev->eps[ep_index];
 
1036
1037	ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1038	if (!ep_ring) {
1039		xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
1040				stream_id);
1041		/* XXX: Harmless??? */
1042		goto cleanup;
1043	}
1044
1045	ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1046	slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
 
 
1047
1048	if (cmd_comp_code != COMP_SUCCESS) {
1049		unsigned int ep_state;
1050		unsigned int slot_state;
1051
1052		switch (cmd_comp_code) {
1053		case COMP_TRB_ERR:
1054			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
1055			break;
1056		case COMP_CTX_STATE:
1057			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
1058			ep_state = GET_EP_CTX_STATE(ep_ctx);
1059			slot_state = le32_to_cpu(slot_ctx->dev_state);
1060			slot_state = GET_SLOT_STATE(slot_state);
1061			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1062					"Slot state = %u, EP state = %u",
1063					slot_state, ep_state);
1064			break;
1065		case COMP_EBADSLT:
1066			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1067					slot_id);
1068			break;
1069		default:
1070			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1071					cmd_comp_code);
1072			break;
1073		}
1074		/* OK what do we do now?  The endpoint state is hosed, and we
1075		 * should never get to this point if the synchronization between
1076		 * queueing, and endpoint state are correct.  This might happen
1077		 * if the device gets disconnected after we've finished
1078		 * cancelling URBs, which might not be an error...
1079		 */
1080	} else {
1081		u64 deq;
1082		/* 4.6.10 deq ptr is written to the stream ctx for streams */
1083		if (ep->ep_state & EP_HAS_STREAMS) {
1084			struct xhci_stream_ctx *ctx =
1085				&ep->stream_info->stream_ctx_array[stream_id];
1086			deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1087		} else {
1088			deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1089		}
1090		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1091			"Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1092		if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1093					 ep->queued_deq_ptr) == deq) {
1094			/* Update the ring's dequeue segment and dequeue pointer
1095			 * to reflect the new position.
1096			 */
1097			update_ring_for_set_deq_completion(xhci, dev,
1098				ep_ring, ep_index);
1099		} else {
1100			xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
1101			xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1102				  ep->queued_deq_seg, ep->queued_deq_ptr);
1103		}
1104	}
1105
 
 
 
 
 
 
 
 
 
 
 
 
 
1106cleanup:
1107	dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1108	dev->eps[ep_index].queued_deq_seg = NULL;
1109	dev->eps[ep_index].queued_deq_ptr = NULL;
1110	/* Restart any rings with pending URBs */
1111	ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1112}
1113
1114static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
1115		union xhci_trb *trb, u32 cmd_comp_code)
1116{
 
 
1117	unsigned int ep_index;
1118
1119	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
 
 
 
 
 
 
 
1120	/* This command will only fail if the endpoint wasn't halted,
1121	 * but we don't care.
1122	 */
1123	xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
1124		"Ignoring reset ep completion code of %u", cmd_comp_code);
1125
1126	/* HW with the reset endpoint quirk needs to have a configure endpoint
1127	 * command complete before the endpoint can be used.  Queue that here
1128	 * because the HW can't handle two commands being queued in a row.
1129	 */
1130	if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1131		struct xhci_command *command;
1132		command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1133		if (!command) {
1134			xhci_warn(xhci, "WARN Cannot submit cfg ep: ENOMEM\n");
1135			return;
1136		}
1137		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1138				"Queueing configure endpoint command");
1139		xhci_queue_configure_endpoint(xhci, command,
1140				xhci->devs[slot_id]->in_ctx->dma, slot_id,
1141				false);
1142		xhci_ring_cmd_db(xhci);
1143	} else {
1144		/* Clear our internal halted state */
1145		xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
1146	}
1147}
1148
1149static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1150		struct xhci_command *command, u32 cmd_comp_code)
1151{
1152	if (cmd_comp_code == COMP_SUCCESS)
1153		command->slot_id = slot_id;
1154	else
1155		command->slot_id = 0;
1156}
1157
1158static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1159{
1160	struct xhci_virt_device *virt_dev;
 
1161
1162	virt_dev = xhci->devs[slot_id];
1163	if (!virt_dev)
1164		return;
 
 
 
 
1165	if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1166		/* Delete default control endpoint resources */
1167		xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1168	xhci_free_virt_device(xhci, slot_id);
1169}
1170
1171static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1172		struct xhci_event_cmd *event, u32 cmd_comp_code)
1173{
1174	struct xhci_virt_device *virt_dev;
1175	struct xhci_input_control_ctx *ctrl_ctx;
 
1176	unsigned int ep_index;
1177	unsigned int ep_state;
1178	u32 add_flags, drop_flags;
1179
1180	/*
1181	 * Configure endpoint commands can come from the USB core
1182	 * configuration or alt setting changes, or because the HW
1183	 * needed an extra configure endpoint command after a reset
1184	 * endpoint command or streams were being configured.
1185	 * If the command was for a halted endpoint, the xHCI driver
1186	 * is not waiting on the configure endpoint command.
1187	 */
 
1188	virt_dev = xhci->devs[slot_id];
 
 
1189	ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
1190	if (!ctrl_ctx) {
1191		xhci_warn(xhci, "Could not get input context, bad type.\n");
1192		return;
1193	}
1194
1195	add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1196	drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1197	/* Input ctx add_flags are the endpoint index plus one */
1198	ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1199
1200	/* A usb_set_interface() call directly after clearing a halted
1201	 * condition may race on this quirky hardware.  Not worth
1202	 * worrying about, since this is prototype hardware.  Not sure
1203	 * if this will work for streams, but streams support was
1204	 * untested on this prototype.
1205	 */
1206	if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1207			ep_index != (unsigned int) -1 &&
1208			add_flags - SLOT_FLAG == drop_flags) {
1209		ep_state = virt_dev->eps[ep_index].ep_state;
1210		if (!(ep_state & EP_HALTED))
1211			return;
1212		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1213				"Completed config ep cmd - "
1214				"last ep index = %d, state = %d",
1215				ep_index, ep_state);
1216		/* Clear internal halted state and restart ring(s) */
1217		virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1218		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1219		return;
1220	}
1221	return;
1222}
1223
1224static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1225		struct xhci_event_cmd *event)
1226{
 
 
 
 
 
 
 
 
 
 
 
 
1227	xhci_dbg(xhci, "Completed reset device command.\n");
1228	if (!xhci->devs[slot_id])
1229		xhci_warn(xhci, "Reset device command completion "
1230				"for disabled slot %u\n", slot_id);
1231}
1232
1233static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1234		struct xhci_event_cmd *event)
1235{
1236	if (!(xhci->quirks & XHCI_NEC_HOST)) {
1237		xhci_warn(xhci, "WARN NEC_GET_FW command on non-NEC host\n");
1238		return;
1239	}
1240	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1241			"NEC firmware version %2x.%02x",
1242			NEC_FW_MAJOR(le32_to_cpu(event->status)),
1243			NEC_FW_MINOR(le32_to_cpu(event->status)));
1244}
1245
1246static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
1247{
1248	list_del(&cmd->cmd_list);
1249
1250	if (cmd->completion) {
1251		cmd->status = status;
1252		complete(cmd->completion);
1253	} else {
1254		kfree(cmd);
1255	}
1256}
1257
1258void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1259{
1260	struct xhci_command *cur_cmd, *tmp_cmd;
 
1261	list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
1262		xhci_complete_del_and_free_cmd(cur_cmd, COMP_CMD_ABORT);
1263}
1264
1265void xhci_handle_command_timeout(struct work_struct *work)
1266{
1267	struct xhci_hcd *xhci;
1268	int ret;
1269	unsigned long flags;
1270	u64 hw_ring_state;
 
 
1271
1272	xhci = container_of(to_delayed_work(work), struct xhci_hcd, cmd_timer);
1273
1274	spin_lock_irqsave(&xhci->lock, flags);
1275
1276	/*
1277	 * If timeout work is pending, or current_cmd is NULL, it means we
1278	 * raced with command completion. Command is handled so just return.
1279	 */
1280	if (!xhci->current_cmd || delayed_work_pending(&xhci->cmd_timer)) {
1281		spin_unlock_irqrestore(&xhci->lock, flags);
1282		return;
1283	}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1284	/* mark this command to be cancelled */
1285	xhci->current_cmd->status = COMP_CMD_ABORT;
1286
1287	/* Make sure command ring is running before aborting it */
1288	hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
 
 
 
 
 
1289	if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1290	    (hw_ring_state & CMD_RING_RUNNING))  {
1291		/* Prevent new doorbell, and start command abort */
1292		xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
1293		xhci_dbg(xhci, "Command timeout\n");
1294		ret = xhci_abort_cmd_ring(xhci, flags);
1295		if (unlikely(ret == -ESHUTDOWN)) {
1296			xhci_err(xhci, "Abort command ring failed\n");
1297			xhci_cleanup_command_queue(xhci);
1298			spin_unlock_irqrestore(&xhci->lock, flags);
1299			usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
1300			xhci_dbg(xhci, "xHCI host controller is dead.\n");
1301
1302			return;
1303		}
1304
1305		goto time_out_completed;
1306	}
1307
1308	/* host removed. Bail out */
1309	if (xhci->xhc_state & XHCI_STATE_REMOVING) {
1310		xhci_dbg(xhci, "host removed, ring start fail?\n");
1311		xhci_cleanup_command_queue(xhci);
1312
1313		goto time_out_completed;
1314	}
1315
1316	/* command timeout on stopped ring, ring can't be aborted */
1317	xhci_dbg(xhci, "Command timeout on stopped ring\n");
1318	xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
1319
1320time_out_completed:
1321	spin_unlock_irqrestore(&xhci->lock, flags);
1322	return;
1323}
1324
1325static void handle_cmd_completion(struct xhci_hcd *xhci,
1326		struct xhci_event_cmd *event)
1327{
1328	int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1329	u64 cmd_dma;
1330	dma_addr_t cmd_dequeue_dma;
1331	u32 cmd_comp_code;
1332	union xhci_trb *cmd_trb;
1333	struct xhci_command *cmd;
1334	u32 cmd_type;
1335
 
 
 
 
 
1336	cmd_dma = le64_to_cpu(event->cmd_trb);
1337	cmd_trb = xhci->cmd_ring->dequeue;
 
 
 
1338	cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1339			cmd_trb);
1340	/*
1341	 * Check whether the completion event is for our internal kept
1342	 * command.
1343	 */
1344	if (!cmd_dequeue_dma || cmd_dma != (u64)cmd_dequeue_dma) {
1345		xhci_warn(xhci,
1346			  "ERROR mismatched command completion event\n");
1347		return;
1348	}
1349
1350	cmd = list_entry(xhci->cmd_list.next, struct xhci_command, cmd_list);
1351
1352	cancel_delayed_work(&xhci->cmd_timer);
1353
1354	trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
1355
1356	cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
1357
1358	/* If CMD ring stopped we own the trbs between enqueue and dequeue */
1359	if (cmd_comp_code == COMP_CMD_STOP) {
1360		complete_all(&xhci->cmd_ring_stop_completion);
1361		return;
1362	}
1363
1364	if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1365		xhci_err(xhci,
1366			 "Command completion event does not match command\n");
1367		return;
1368	}
1369
1370	/*
1371	 * Host aborted the command ring, check if the current command was
1372	 * supposed to be aborted, otherwise continue normally.
1373	 * The command ring is stopped now, but the xHC will issue a Command
1374	 * Ring Stopped event which will cause us to restart it.
1375	 */
1376	if (cmd_comp_code == COMP_CMD_ABORT) {
1377		xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1378		if (cmd->status == COMP_CMD_ABORT) {
1379			if (xhci->current_cmd == cmd)
1380				xhci->current_cmd = NULL;
1381			goto event_handled;
1382		}
1383	}
1384
1385	cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1386	switch (cmd_type) {
1387	case TRB_ENABLE_SLOT:
1388		xhci_handle_cmd_enable_slot(xhci, slot_id, cmd, cmd_comp_code);
1389		break;
1390	case TRB_DISABLE_SLOT:
1391		xhci_handle_cmd_disable_slot(xhci, slot_id);
1392		break;
1393	case TRB_CONFIG_EP:
1394		if (!cmd->completion)
1395			xhci_handle_cmd_config_ep(xhci, slot_id, event,
1396						  cmd_comp_code);
1397		break;
1398	case TRB_EVAL_CONTEXT:
1399		break;
1400	case TRB_ADDR_DEV:
 
1401		break;
1402	case TRB_STOP_RING:
1403		WARN_ON(slot_id != TRB_TO_SLOT_ID(
1404				le32_to_cpu(cmd_trb->generic.field[3])));
1405		xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
 
 
1406		break;
1407	case TRB_SET_DEQ:
1408		WARN_ON(slot_id != TRB_TO_SLOT_ID(
1409				le32_to_cpu(cmd_trb->generic.field[3])));
1410		xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
1411		break;
1412	case TRB_CMD_NOOP:
1413		/* Is this an aborted command turned to NO-OP? */
1414		if (cmd->status == COMP_CMD_STOP)
1415			cmd_comp_code = COMP_CMD_STOP;
1416		break;
1417	case TRB_RESET_EP:
1418		WARN_ON(slot_id != TRB_TO_SLOT_ID(
1419				le32_to_cpu(cmd_trb->generic.field[3])));
1420		xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
1421		break;
1422	case TRB_RESET_DEV:
1423		/* SLOT_ID field in reset device cmd completion event TRB is 0.
1424		 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1425		 */
1426		slot_id = TRB_TO_SLOT_ID(
1427				le32_to_cpu(cmd_trb->generic.field[3]));
1428		xhci_handle_cmd_reset_dev(xhci, slot_id, event);
1429		break;
1430	case TRB_NEC_GET_FW:
1431		xhci_handle_cmd_nec_get_fw(xhci, event);
1432		break;
1433	default:
1434		/* Skip over unknown commands on the event ring */
1435		xhci_info(xhci, "INFO unknown command type %d\n", cmd_type);
1436		break;
1437	}
1438
1439	/* restart timer if this wasn't the last command */
1440	if (cmd->cmd_list.next != &xhci->cmd_list) {
1441		xhci->current_cmd = list_entry(cmd->cmd_list.next,
1442					       struct xhci_command, cmd_list);
1443		xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
1444	} else if (xhci->current_cmd == cmd) {
1445		xhci->current_cmd = NULL;
1446	}
1447
1448event_handled:
1449	xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
1450
1451	inc_deq(xhci, xhci->cmd_ring);
1452}
1453
1454static void handle_vendor_event(struct xhci_hcd *xhci,
1455		union xhci_trb *event)
1456{
1457	u32 trb_type;
1458
1459	trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
1460	xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1461	if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1462		handle_cmd_completion(xhci, &event->event_cmd);
1463}
1464
1465/* @port_id: the one-based port ID from the hardware (indexed from array of all
1466 * port registers -- USB 3.0 and USB 2.0).
1467 *
1468 * Returns a zero-based port number, which is suitable for indexing into each of
1469 * the split roothubs' port arrays and bus state arrays.
1470 * Add one to it in order to call xhci_find_slot_id_by_port.
1471 */
1472static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1473		struct xhci_hcd *xhci, u32 port_id)
1474{
1475	unsigned int i;
1476	unsigned int num_similar_speed_ports = 0;
1477
1478	/* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1479	 * and usb2_ports are 0-based indexes.  Count the number of similar
1480	 * speed ports, up to 1 port before this port.
1481	 */
1482	for (i = 0; i < (port_id - 1); i++) {
1483		u8 port_speed = xhci->port_array[i];
1484
1485		/*
1486		 * Skip ports that don't have known speeds, or have duplicate
1487		 * Extended Capabilities port speed entries.
1488		 */
1489		if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
1490			continue;
1491
1492		/*
1493		 * USB 3.0 ports are always under a USB 3.0 hub.  USB 2.0 and
1494		 * 1.1 ports are under the USB 2.0 hub.  If the port speed
1495		 * matches the device speed, it's a similar speed port.
1496		 */
1497		if ((port_speed == 0x03) == (hcd->speed >= HCD_USB3))
1498			num_similar_speed_ports++;
1499	}
1500	return num_similar_speed_ports;
1501}
1502
1503static void handle_device_notification(struct xhci_hcd *xhci,
1504		union xhci_trb *event)
1505{
1506	u32 slot_id;
1507	struct usb_device *udev;
1508
1509	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
1510	if (!xhci->devs[slot_id]) {
1511		xhci_warn(xhci, "Device Notification event for "
1512				"unused slot %u\n", slot_id);
1513		return;
1514	}
1515
1516	xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1517			slot_id);
1518	udev = xhci->devs[slot_id]->udev;
1519	if (udev && udev->parent)
1520		usb_wakeup_notification(udev->parent, udev->portnum);
1521}
1522
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1523static void handle_port_status(struct xhci_hcd *xhci,
1524		union xhci_trb *event)
 
1525{
1526	struct usb_hcd *hcd;
1527	u32 port_id;
1528	u32 temp, temp1;
1529	int max_ports;
1530	int slot_id;
1531	unsigned int faked_port_index;
1532	u8 major_revision;
1533	struct xhci_bus_state *bus_state;
1534	__le32 __iomem **port_array;
1535	bool bogus_port_status = false;
 
1536
1537	/* Port status change events always have a successful completion code */
1538	if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS)
1539		xhci_warn(xhci,
1540			  "WARN: xHC returned failed port status event\n");
1541
1542	port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
1543	xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1544
1545	max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1546	if ((port_id <= 0) || (port_id > max_ports)) {
1547		xhci_warn(xhci, "Invalid port id %d\n", port_id);
1548		inc_deq(xhci, xhci->event_ring);
1549		return;
1550	}
1551
1552	/* Figure out which usb_hcd this port is attached to:
1553	 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1554	 */
1555	major_revision = xhci->port_array[port_id - 1];
1556
1557	/* Find the right roothub. */
1558	hcd = xhci_to_hcd(xhci);
1559	if ((major_revision == 0x03) != (hcd->speed >= HCD_USB3))
1560		hcd = xhci->shared_hcd;
1561
1562	if (major_revision == 0) {
1563		xhci_warn(xhci, "Event for port %u not in "
1564				"Extended Capabilities, ignoring.\n",
1565				port_id);
1566		bogus_port_status = true;
1567		goto cleanup;
1568	}
1569	if (major_revision == DUPLICATE_ENTRY) {
1570		xhci_warn(xhci, "Event for port %u duplicated in"
1571				"Extended Capabilities, ignoring.\n",
1572				port_id);
1573		bogus_port_status = true;
1574		goto cleanup;
1575	}
1576
1577	/*
1578	 * Hardware port IDs reported by a Port Status Change Event include USB
1579	 * 3.0 and USB 2.0 ports.  We want to check if the port has reported a
1580	 * resume event, but we first need to translate the hardware port ID
1581	 * into the index into the ports on the correct split roothub, and the
1582	 * correct bus_state structure.
1583	 */
1584	bus_state = &xhci->bus_state[hcd_index(hcd)];
1585	if (hcd->speed >= HCD_USB3)
1586		port_array = xhci->usb3_ports;
1587	else
1588		port_array = xhci->usb2_ports;
1589	/* Find the faked port hub number */
1590	faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1591			port_id);
1592
1593	temp = readl(port_array[faked_port_index]);
1594	if (hcd->state == HC_STATE_SUSPENDED) {
1595		xhci_dbg(xhci, "resume root hub\n");
1596		usb_hcd_resume_root_hub(hcd);
1597	}
1598
1599	if (hcd->speed >= HCD_USB3 && (temp & PORT_PLS_MASK) == XDEV_INACTIVE)
1600		bus_state->port_remote_wakeup &= ~(1 << faked_port_index);
 
 
 
 
1601
1602	if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1603		xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1604
1605		temp1 = readl(&xhci->op_regs->command);
1606		if (!(temp1 & CMD_RUN)) {
1607			xhci_warn(xhci, "xHC is not running.\n");
1608			goto cleanup;
1609		}
1610
1611		if (DEV_SUPERSPEED_ANY(temp)) {
1612			xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
1613			/* Set a flag to say the port signaled remote wakeup,
1614			 * so we can tell the difference between the end of
1615			 * device and host initiated resume.
1616			 */
1617			bus_state->port_remote_wakeup |= 1 << faked_port_index;
1618			xhci_test_and_clear_bit(xhci, port_array,
1619					faked_port_index, PORT_PLC);
1620			xhci_set_link_state(xhci, port_array, faked_port_index,
1621						XDEV_U0);
1622			/* Need to wait until the next link state change
1623			 * indicates the device is actually in U0.
1624			 */
1625			bogus_port_status = true;
1626			goto cleanup;
1627		} else if (!test_bit(faked_port_index,
1628				     &bus_state->resuming_ports)) {
1629			xhci_dbg(xhci, "resume HS port %d\n", port_id);
1630			bus_state->resume_done[faked_port_index] = jiffies +
1631				msecs_to_jiffies(USB_RESUME_TIMEOUT);
1632			set_bit(faked_port_index, &bus_state->resuming_ports);
 
 
 
 
 
1633			mod_timer(&hcd->rh_timer,
1634				  bus_state->resume_done[faked_port_index]);
1635			/* Do the rest in GetPortStatus */
 
1636		}
1637	}
1638
1639	if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1640			DEV_SUPERSPEED_ANY(temp)) {
 
 
 
1641		xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1642		/* We've just brought the device into U0 through either the
 
1643		 * Resume state after a device remote wakeup, or through the
1644		 * U3Exit state after a host-initiated resume.  If it's a device
1645		 * initiated remote wake, don't pass up the link state change,
1646		 * so the roothub behavior is consistent with external
1647		 * USB 3.0 hub behavior.
1648		 */
1649		slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1650				faked_port_index + 1);
1651		if (slot_id && xhci->devs[slot_id])
1652			xhci_ring_device(xhci, slot_id);
1653		if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
1654			bus_state->port_remote_wakeup &=
1655				~(1 << faked_port_index);
1656			xhci_test_and_clear_bit(xhci, port_array,
1657					faked_port_index, PORT_PLC);
1658			usb_wakeup_notification(hcd->self.root_hub,
1659					faked_port_index + 1);
1660			bogus_port_status = true;
1661			goto cleanup;
1662		}
1663	}
1664
1665	/*
1666	 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1667	 * RExit to a disconnect state).  If so, let the the driver know it's
1668	 * out of the RExit state.
1669	 */
1670	if (!DEV_SUPERSPEED_ANY(temp) &&
1671			test_and_clear_bit(faked_port_index,
1672				&bus_state->rexit_ports)) {
1673		complete(&bus_state->rexit_done[faked_port_index]);
1674		bogus_port_status = true;
1675		goto cleanup;
1676	}
1677
1678	if (hcd->speed < HCD_USB3)
1679		xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1680					PORT_PLC);
 
 
 
1681
1682cleanup:
1683	/* Update event ring dequeue pointer before dropping the lock */
1684	inc_deq(xhci, xhci->event_ring);
1685
1686	/* Don't make the USB core poll the roothub if we got a bad port status
1687	 * change event.  Besides, at that point we can't tell which roothub
1688	 * (USB 2.0 or USB 3.0) to kick.
1689	 */
1690	if (bogus_port_status)
1691		return;
1692
1693	/*
1694	 * xHCI port-status-change events occur when the "or" of all the
1695	 * status-change bits in the portsc register changes from 0 to 1.
1696	 * New status changes won't cause an event if any other change
1697	 * bits are still set.  When an event occurs, switch over to
1698	 * polling to avoid losing status changes.
1699	 */
1700	xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
 
1701	set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1702	spin_unlock(&xhci->lock);
1703	/* Pass this up to the core */
1704	usb_hcd_poll_rh_status(hcd);
1705	spin_lock(&xhci->lock);
1706}
1707
1708/*
1709 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1710 * at end_trb, which may be in another segment.  If the suspect DMA address is a
1711 * TRB in this TD, this function returns that TRB's segment.  Otherwise it
1712 * returns 0.
1713 */
1714struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1715		struct xhci_segment *start_seg,
1716		union xhci_trb	*start_trb,
1717		union xhci_trb	*end_trb,
1718		dma_addr_t	suspect_dma,
1719		bool		debug)
1720{
1721	dma_addr_t start_dma;
1722	dma_addr_t end_seg_dma;
1723	dma_addr_t end_trb_dma;
1724	struct xhci_segment *cur_seg;
1725
1726	start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
1727	cur_seg = start_seg;
1728
1729	do {
1730		if (start_dma == 0)
1731			return NULL;
1732		/* We may get an event for a Link TRB in the middle of a TD */
1733		end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
1734				&cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
1735		/* If the end TRB isn't in this segment, this is set to 0 */
1736		end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
1737
1738		if (debug)
1739			xhci_warn(xhci,
1740				"Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
1741				(unsigned long long)suspect_dma,
1742				(unsigned long long)start_dma,
1743				(unsigned long long)end_trb_dma,
1744				(unsigned long long)cur_seg->dma,
1745				(unsigned long long)end_seg_dma);
1746
1747		if (end_trb_dma > 0) {
1748			/* The end TRB is in this segment, so suspect should be here */
1749			if (start_dma <= end_trb_dma) {
1750				if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1751					return cur_seg;
1752			} else {
1753				/* Case for one segment with
1754				 * a TD wrapped around to the top
1755				 */
1756				if ((suspect_dma >= start_dma &&
1757							suspect_dma <= end_seg_dma) ||
1758						(suspect_dma >= cur_seg->dma &&
1759						 suspect_dma <= end_trb_dma))
1760					return cur_seg;
1761			}
1762			return NULL;
1763		} else {
1764			/* Might still be somewhere in this segment */
1765			if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1766				return cur_seg;
1767		}
1768		cur_seg = cur_seg->next;
1769		start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
1770	} while (cur_seg != start_seg);
1771
1772	return NULL;
1773}
1774
1775static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1776		unsigned int slot_id, unsigned int ep_index,
1777		unsigned int stream_id,
1778		struct xhci_td *td, union xhci_trb *ep_trb)
1779{
1780	struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1781	struct xhci_command *command;
1782	command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1783	if (!command)
1784		return;
1785
1786	ep->ep_state |= EP_HALTED;
1787	ep->stopped_stream = stream_id;
1788
1789	xhci_queue_reset_ep(xhci, command, slot_id, ep_index);
1790	xhci_cleanup_stalled_ring(xhci, ep_index, td);
1791
1792	ep->stopped_stream = 0;
1793
1794	xhci_ring_cmd_db(xhci);
1795}
1796
1797/* Check if an error has halted the endpoint ring.  The class driver will
1798 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1799 * However, a babble and other errors also halt the endpoint ring, and the class
1800 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1801 * Ring Dequeue Pointer command manually.
1802 */
1803static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1804		struct xhci_ep_ctx *ep_ctx,
1805		unsigned int trb_comp_code)
1806{
1807	/* TRB completion codes that may require a manual halt cleanup */
1808	if (trb_comp_code == COMP_TX_ERR ||
1809			trb_comp_code == COMP_BABBLE ||
1810			trb_comp_code == COMP_SPLIT_ERR)
1811		/* The 0.95 spec says a babbling control endpoint
1812		 * is not halted. The 0.96 spec says it is.  Some HW
1813		 * claims to be 0.95 compliant, but it halts the control
1814		 * endpoint anyway.  Check if a babble halted the
1815		 * endpoint.
1816		 */
1817		if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_HALTED)
1818			return 1;
1819
1820	return 0;
1821}
1822
1823int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1824{
1825	if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1826		/* Vendor defined "informational" completion code,
1827		 * treat as not-an-error.
1828		 */
1829		xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1830				trb_comp_code);
1831		xhci_dbg(xhci, "Treating code as success.\n");
1832		return 1;
1833	}
1834	return 0;
1835}
1836
1837/*
1838 * Finish the td processing, remove the td from td list;
1839 * Return 1 if the urb can be given back.
1840 */
1841static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1842	union xhci_trb *ep_trb, struct xhci_transfer_event *event,
1843	struct xhci_virt_ep *ep, int *status, bool skip)
1844{
1845	struct xhci_virt_device *xdev;
1846	struct xhci_ring *ep_ring;
1847	unsigned int slot_id;
1848	int ep_index;
1849	struct urb *urb = NULL;
1850	struct xhci_ep_ctx *ep_ctx;
1851	struct urb_priv	*urb_priv;
1852	u32 trb_comp_code;
1853
1854	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1855	xdev = xhci->devs[slot_id];
1856	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1857	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1858	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
1859	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1860
1861	if (skip)
1862		goto td_cleanup;
1863
1864	if (trb_comp_code == COMP_STOP_INVAL ||
1865			trb_comp_code == COMP_STOP ||
1866			trb_comp_code == COMP_STOP_SHORT) {
1867		/* The Endpoint Stop Command completion will take care of any
1868		 * stopped TDs.  A stopped TD may be restarted, so don't update
 
 
1869		 * the ring dequeue pointer or take this TD off any lists yet.
1870		 */
1871		ep->stopped_td = td;
1872		return 0;
1873	}
1874	if (trb_comp_code == COMP_STALL ||
1875		xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
1876						trb_comp_code)) {
1877		/* Issue a reset endpoint command to clear the host side
1878		 * halt, followed by a set dequeue command to move the
1879		 * dequeue pointer past the TD.
1880		 * The class driver clears the device side halt later.
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1881		 */
1882		xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
1883					ep_ring->stream_id, td, ep_trb);
1884	} else {
1885		/* Update ring dequeue pointer */
1886		while (ep_ring->dequeue != td->last_trb)
1887			inc_deq(xhci, ep_ring);
1888		inc_deq(xhci, ep_ring);
1889	}
1890
1891td_cleanup:
1892	/* Clean up the endpoint's TD list */
1893	urb = td->urb;
1894	urb_priv = urb->hcpriv;
1895
1896	/* if a bounce buffer was used to align this td then unmap it */
1897	if (td->bounce_seg)
1898		xhci_unmap_td_bounce_buffer(xhci, ep_ring, td);
1899
1900	/* Do one last check of the actual transfer length.
1901	 * If the host controller said we transferred more data than the buffer
1902	 * length, urb->actual_length will be a very big number (since it's
1903	 * unsigned).  Play it safe and say we didn't transfer anything.
1904	 */
1905	if (urb->actual_length > urb->transfer_buffer_length) {
1906		xhci_warn(xhci, "URB req %u and actual %u transfer length mismatch\n",
1907			  urb->transfer_buffer_length, urb->actual_length);
1908		urb->actual_length = 0;
1909		*status = 0;
1910	}
1911	list_del_init(&td->td_list);
1912	/* Was this TD slated to be cancelled but completed anyway? */
1913	if (!list_empty(&td->cancelled_td_list))
1914		list_del_init(&td->cancelled_td_list);
1915
1916	inc_td_cnt(urb);
1917	/* Giveback the urb when all the tds are completed */
1918	if (last_td_in_urb(td)) {
1919		if ((urb->actual_length != urb->transfer_buffer_length &&
1920		     (urb->transfer_flags & URB_SHORT_NOT_OK)) ||
1921		    (*status != 0 && !usb_endpoint_xfer_isoc(&urb->ep->desc)))
1922			xhci_dbg(xhci, "Giveback URB %p, len = %d, expected = %d, status = %d\n",
1923				 urb, urb->actual_length,
1924				 urb->transfer_buffer_length, *status);
1925
1926		/* set isoc urb status to 0 just as EHCI, UHCI, and OHCI */
1927		if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
1928			*status = 0;
1929		xhci_giveback_urb_in_irq(xhci, td, *status);
1930	}
1931	return 0;
1932}
1933
1934/* sum trb lengths from ring dequeue up to stop_trb, _excluding_ stop_trb */
1935static int sum_trb_lengths(struct xhci_hcd *xhci, struct xhci_ring *ring,
1936			   union xhci_trb *stop_trb)
1937{
1938	u32 sum;
1939	union xhci_trb *trb = ring->dequeue;
1940	struct xhci_segment *seg = ring->deq_seg;
1941
1942	for (sum = 0; trb != stop_trb; next_trb(xhci, ring, &seg, &trb)) {
1943		if (!trb_is_noop(trb) && !trb_is_link(trb))
1944			sum += TRB_LEN(le32_to_cpu(trb->generic.field[2]));
1945	}
1946	return sum;
1947}
1948
1949/*
1950 * Process control tds, update urb status and actual_length.
1951 */
1952static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1953	union xhci_trb *ep_trb, struct xhci_transfer_event *event,
1954	struct xhci_virt_ep *ep, int *status)
1955{
1956	struct xhci_virt_device *xdev;
1957	struct xhci_ring *ep_ring;
1958	unsigned int slot_id;
1959	int ep_index;
1960	struct xhci_ep_ctx *ep_ctx;
1961	u32 trb_comp_code;
1962	u32 remaining, requested;
1963	u32 trb_type;
1964
1965	trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(ep_trb->generic.field[3]));
1966	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1967	xdev = xhci->devs[slot_id];
1968	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1969	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1970	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
1971	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1972	requested = td->urb->transfer_buffer_length;
1973	remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
1974
1975	switch (trb_comp_code) {
1976	case COMP_SUCCESS:
1977		if (trb_type != TRB_STATUS) {
1978			xhci_warn(xhci, "WARN: Success on ctrl %s TRB without IOC set?\n",
1979				  (trb_type == TRB_DATA) ? "data" : "setup");
1980			*status = -ESHUTDOWN;
1981			break;
1982		}
1983		*status = 0;
1984		break;
1985	case COMP_SHORT_TX:
1986		*status = 0;
1987		break;
1988	case COMP_STOP_SHORT:
1989		if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
1990			td->urb->actual_length = remaining;
1991		else
1992			xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
1993		goto finish_td;
1994	case COMP_STOP:
1995		switch (trb_type) {
1996		case TRB_SETUP:
1997			td->urb->actual_length = 0;
1998			goto finish_td;
1999		case TRB_DATA:
2000		case TRB_NORMAL:
2001			td->urb->actual_length = requested - remaining;
2002			goto finish_td;
2003		case TRB_STATUS:
2004			td->urb->actual_length = requested;
2005			goto finish_td;
2006		default:
2007			xhci_warn(xhci, "WARN: unexpected TRB Type %d\n",
2008				  trb_type);
2009			goto finish_td;
2010		}
2011	case COMP_STOP_INVAL:
2012		goto finish_td;
2013	default:
2014		if (!xhci_requires_manual_halt_cleanup(xhci,
2015						       ep_ctx, trb_comp_code))
2016			break;
2017		xhci_dbg(xhci, "TRB error %u, halted endpoint index = %u\n",
2018			 trb_comp_code, ep_index);
2019		/* else fall through */
2020	case COMP_STALL:
2021		/* Did we transfer part of the data (middle) phase? */
2022		if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
2023			td->urb->actual_length = requested - remaining;
2024		else if (!td->urb_length_set)
2025			td->urb->actual_length = 0;
2026		goto finish_td;
2027	}
2028
2029	/* stopped at setup stage, no data transferred */
2030	if (trb_type == TRB_SETUP)
2031		goto finish_td;
2032
2033	/*
2034	 * if on data stage then update the actual_length of the URB and flag it
2035	 * as set, so it won't be overwritten in the event for the last TRB.
2036	 */
2037	if (trb_type == TRB_DATA ||
2038		trb_type == TRB_NORMAL) {
2039		td->urb_length_set = true;
2040		td->urb->actual_length = requested - remaining;
2041		xhci_dbg(xhci, "Waiting for status stage event\n");
2042		return 0;
2043	}
2044
2045	/* at status stage */
2046	if (!td->urb_length_set)
2047		td->urb->actual_length = requested;
2048
2049finish_td:
2050	return finish_td(xhci, td, ep_trb, event, ep, status, false);
2051}
2052
2053/*
2054 * Process isochronous tds, update urb packet status and actual_length.
2055 */
2056static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2057	union xhci_trb *ep_trb, struct xhci_transfer_event *event,
2058	struct xhci_virt_ep *ep, int *status)
2059{
2060	struct xhci_ring *ep_ring;
2061	struct urb_priv *urb_priv;
2062	int idx;
2063	struct usb_iso_packet_descriptor *frame;
2064	u32 trb_comp_code;
2065	bool sum_trbs_for_length = false;
2066	u32 remaining, requested, ep_trb_len;
2067	int short_framestatus;
2068
2069	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2070	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2071	urb_priv = td->urb->hcpriv;
2072	idx = urb_priv->td_cnt;
2073	frame = &td->urb->iso_frame_desc[idx];
2074	requested = frame->length;
2075	remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2076	ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2077	short_framestatus = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2078		-EREMOTEIO : 0;
2079
2080	/* handle completion code */
2081	switch (trb_comp_code) {
2082	case COMP_SUCCESS:
 
 
 
2083		if (remaining) {
2084			frame->status = short_framestatus;
2085			if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2086				sum_trbs_for_length = true;
2087			break;
2088		}
2089		frame->status = 0;
2090		break;
2091	case COMP_SHORT_TX:
2092		frame->status = short_framestatus;
2093		sum_trbs_for_length = true;
2094		break;
2095	case COMP_BW_OVER:
2096		frame->status = -ECOMM;
2097		break;
2098	case COMP_BUFF_OVER:
2099	case COMP_BABBLE:
 
 
2100		frame->status = -EOVERFLOW;
 
 
2101		break;
2102	case COMP_DEV_ERR:
2103	case COMP_STALL:
2104		frame->status = -EPROTO;
2105		break;
2106	case COMP_TX_ERR:
2107		frame->status = -EPROTO;
 
2108		if (ep_trb != td->last_trb)
2109			return 0;
2110		break;
2111	case COMP_STOP:
2112		sum_trbs_for_length = true;
2113		break;
2114	case COMP_STOP_SHORT:
2115		/* field normally containing residue now contains tranferred */
2116		frame->status = short_framestatus;
2117		requested = remaining;
2118		break;
2119	case COMP_STOP_INVAL:
2120		requested = 0;
2121		remaining = 0;
2122		break;
2123	default:
2124		sum_trbs_for_length = true;
2125		frame->status = -1;
2126		break;
2127	}
2128
 
 
 
2129	if (sum_trbs_for_length)
2130		frame->actual_length = sum_trb_lengths(xhci, ep_ring, ep_trb) +
2131			ep_trb_len - remaining;
2132	else
2133		frame->actual_length = requested;
2134
2135	td->urb->actual_length += frame->actual_length;
2136
2137	return finish_td(xhci, td, ep_trb, event, ep, status, false);
 
 
 
 
 
 
 
 
2138}
2139
2140static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2141			struct xhci_transfer_event *event,
2142			struct xhci_virt_ep *ep, int *status)
2143{
2144	struct xhci_ring *ep_ring;
2145	struct urb_priv *urb_priv;
2146	struct usb_iso_packet_descriptor *frame;
2147	int idx;
2148
2149	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2150	urb_priv = td->urb->hcpriv;
2151	idx = urb_priv->td_cnt;
2152	frame = &td->urb->iso_frame_desc[idx];
2153
2154	/* The transfer is partly done. */
2155	frame->status = -EXDEV;
2156
2157	/* calc actual length */
2158	frame->actual_length = 0;
2159
2160	/* Update ring dequeue pointer */
2161	while (ep_ring->dequeue != td->last_trb)
2162		inc_deq(xhci, ep_ring);
2163	inc_deq(xhci, ep_ring);
2164
2165	return finish_td(xhci, td, NULL, event, ep, status, true);
2166}
2167
2168/*
2169 * Process bulk and interrupt tds, update urb status and actual_length.
2170 */
2171static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2172	union xhci_trb *ep_trb, struct xhci_transfer_event *event,
2173	struct xhci_virt_ep *ep, int *status)
2174{
2175	struct xhci_ring *ep_ring;
2176	u32 trb_comp_code;
2177	u32 remaining, requested, ep_trb_len;
2178
2179	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2180	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2181	remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2182	ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2183	requested = td->urb->transfer_buffer_length;
2184
2185	switch (trb_comp_code) {
2186	case COMP_SUCCESS:
 
2187		/* handle success with untransferred data as short packet */
2188		if (ep_trb != td->last_trb || remaining) {
2189			xhci_warn(xhci, "WARN Successful completion on short TX\n");
2190			xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2191				 td->urb->ep->desc.bEndpointAddress,
2192				 requested, remaining);
2193		}
2194		*status = 0;
2195		break;
2196	case COMP_SHORT_TX:
2197		xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2198			 td->urb->ep->desc.bEndpointAddress,
2199			 requested, remaining);
2200		*status = 0;
2201		break;
2202	case COMP_STOP_SHORT:
2203		td->urb->actual_length = remaining;
2204		goto finish_td;
2205	case COMP_STOP_INVAL:
2206		/* stopped on ep trb with invalid length, exclude it */
2207		ep_trb_len	= 0;
2208		remaining	= 0;
2209		break;
 
 
 
 
 
 
 
 
 
 
2210	default:
2211		/* do nothing */
2212		break;
2213	}
2214
2215	if (ep_trb == td->last_trb)
2216		td->urb->actual_length = requested - remaining;
2217	else
2218		td->urb->actual_length =
2219			sum_trb_lengths(xhci, ep_ring, ep_trb) +
2220			ep_trb_len - remaining;
2221finish_td:
2222	if (remaining > requested) {
2223		xhci_warn(xhci, "bad transfer trb length %d in event trb\n",
2224			  remaining);
2225		td->urb->actual_length = 0;
2226	}
2227	return finish_td(xhci, td, ep_trb, event, ep, status, false);
 
2228}
2229
2230/*
2231 * If this function returns an error condition, it means it got a Transfer
2232 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2233 * At this point, the host controller is probably hosed and should be reset.
2234 */
2235static int handle_tx_event(struct xhci_hcd *xhci,
2236		struct xhci_transfer_event *event)
2237	__releases(&xhci->lock)
2238	__acquires(&xhci->lock)
2239{
2240	struct xhci_virt_device *xdev;
2241	struct xhci_virt_ep *ep;
2242	struct xhci_ring *ep_ring;
2243	unsigned int slot_id;
2244	int ep_index;
2245	struct xhci_td *td = NULL;
2246	dma_addr_t ep_trb_dma;
2247	struct xhci_segment *ep_seg;
2248	union xhci_trb *ep_trb;
2249	int status = -EINPROGRESS;
2250	struct xhci_ep_ctx *ep_ctx;
2251	struct list_head *tmp;
2252	u32 trb_comp_code;
2253	int td_num = 0;
2254	bool handling_skipped_tds = false;
2255
2256	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2257	xdev = xhci->devs[slot_id];
2258	if (!xdev) {
2259		xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
2260		xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2261			 (unsigned long long) xhci_trb_virt_to_dma(
2262				 xhci->event_ring->deq_seg,
2263				 xhci->event_ring->dequeue),
2264			 lower_32_bits(le64_to_cpu(event->buffer)),
2265			 upper_32_bits(le64_to_cpu(event->buffer)),
2266			 le32_to_cpu(event->transfer_len),
2267			 le32_to_cpu(event->flags));
2268		xhci_dbg(xhci, "Event ring:\n");
2269		xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
2270		return -ENODEV;
 
 
 
 
2271	}
2272
2273	/* Endpoint ID is 1 based, our index is zero based */
2274	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2275	ep = &xdev->eps[ep_index];
2276	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2277	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2278	if (!ep_ring ||  GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) {
2279		xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2280				"or incorrect stream ring\n");
2281		xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2282			 (unsigned long long) xhci_trb_virt_to_dma(
2283				 xhci->event_ring->deq_seg,
2284				 xhci->event_ring->dequeue),
2285			 lower_32_bits(le64_to_cpu(event->buffer)),
2286			 upper_32_bits(le64_to_cpu(event->buffer)),
2287			 le32_to_cpu(event->transfer_len),
2288			 le32_to_cpu(event->flags));
2289		xhci_dbg(xhci, "Event ring:\n");
2290		xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
2291		return -ENODEV;
 
 
 
 
 
 
2292	}
2293
2294	/* Count current td numbers if ep->skip is set */
2295	if (ep->skip) {
2296		list_for_each(tmp, &ep_ring->td_list)
2297			td_num++;
2298	}
2299
2300	ep_trb_dma = le64_to_cpu(event->buffer);
2301	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2302	/* Look for common error cases */
2303	switch (trb_comp_code) {
2304	/* Skip codes that require special handling depending on
2305	 * transfer type
2306	 */
2307	case COMP_SUCCESS:
2308		if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
2309			break;
2310		if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2311			trb_comp_code = COMP_SHORT_TX;
 
2312		else
2313			xhci_warn_ratelimited(xhci,
2314					"WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
2315	case COMP_SHORT_TX:
2316		break;
2317	case COMP_STOP:
2318		xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2319		break;
2320	case COMP_STOP_INVAL:
2321		xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2322		break;
2323	case COMP_STOP_SHORT:
2324		xhci_dbg(xhci, "Stopped with short packet transfer detected\n");
2325		break;
2326	case COMP_STALL:
2327		xhci_dbg(xhci, "Stalled endpoint\n");
2328		ep->ep_state |= EP_HALTED;
 
 
 
 
 
 
 
 
 
 
2329		status = -EPIPE;
2330		break;
2331	case COMP_TRB_ERR:
2332		xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2333		status = -EILSEQ;
 
2334		break;
2335	case COMP_SPLIT_ERR:
2336	case COMP_TX_ERR:
2337		xhci_dbg(xhci, "Transfer error on endpoint\n");
2338		status = -EPROTO;
2339		break;
2340	case COMP_BABBLE:
2341		xhci_dbg(xhci, "Babble error on endpoint\n");
 
2342		status = -EOVERFLOW;
2343		break;
2344	case COMP_DB_ERR:
2345		xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
 
 
 
 
 
 
 
 
 
 
2346		status = -ENOSR;
2347		break;
2348	case COMP_BW_OVER:
2349		xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
 
 
2350		break;
2351	case COMP_BUFF_OVER:
2352		xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
 
 
2353		break;
2354	case COMP_UNDERRUN:
2355		/*
2356		 * When the Isoch ring is empty, the xHC will generate
2357		 * a Ring Overrun Event for IN Isoch endpoint or Ring
2358		 * Underrun Event for OUT Isoch endpoint.
2359		 */
2360		xhci_dbg(xhci, "underrun event on endpoint\n");
2361		if (!list_empty(&ep_ring->td_list))
2362			xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2363					"still with TDs queued?\n",
2364				 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2365				 ep_index);
2366		goto cleanup;
2367	case COMP_OVERRUN:
2368		xhci_dbg(xhci, "overrun event on endpoint\n");
2369		if (!list_empty(&ep_ring->td_list))
2370			xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2371					"still with TDs queued?\n",
2372				 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2373				 ep_index);
2374		goto cleanup;
2375	case COMP_DEV_ERR:
2376		xhci_warn(xhci, "WARN: detect an incompatible device");
2377		status = -EPROTO;
2378		break;
2379	case COMP_MISSED_INT:
2380		/*
2381		 * When encounter missed service error, one or more isoc tds
2382		 * may be missed by xHC.
2383		 * Set skip flag of the ep_ring; Complete the missed tds as
2384		 * short transfer when process the ep_ring next time.
2385		 */
2386		ep->skip = true;
2387		xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
 
 
2388		goto cleanup;
2389	case COMP_PING_ERR:
2390		ep->skip = true;
2391		xhci_dbg(xhci, "No Ping response error, Skip one Isoc TD\n");
 
 
2392		goto cleanup;
 
 
 
 
 
 
 
 
2393	default:
2394		if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
2395			status = 0;
2396			break;
2397		}
2398		xhci_warn(xhci, "ERROR Unknown event condition %u, HC probably busted\n",
2399			  trb_comp_code);
 
2400		goto cleanup;
2401	}
2402
2403	do {
2404		/* This TRB should be in the TD at the head of this ring's
2405		 * TD list.
2406		 */
2407		if (list_empty(&ep_ring->td_list)) {
2408			/*
2409			 * A stopped endpoint may generate an extra completion
2410			 * event if the device was suspended.  Don't print
2411			 * warnings.
 
 
2412			 */
2413			if (!(trb_comp_code == COMP_STOP ||
2414						trb_comp_code == COMP_STOP_INVAL)) {
 
 
2415				xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2416						TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2417						ep_index);
2418				xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2419						(le32_to_cpu(event->flags) &
2420						 TRB_TYPE_BITMASK)>>10);
2421				xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2422			}
2423			if (ep->skip) {
2424				ep->skip = false;
2425				xhci_dbg(xhci, "td_list is empty while skip "
2426						"flag set. Clear skip flag.\n");
 
 
 
 
 
 
2427			}
2428			goto cleanup;
2429		}
2430
2431		/* We've skipped all the TDs on the ep ring when ep->skip set */
2432		if (ep->skip && td_num == 0) {
2433			ep->skip = false;
2434			xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2435						"Clear skip flag.\n");
2436			goto cleanup;
2437		}
2438
2439		td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
 
2440		if (ep->skip)
2441			td_num--;
2442
2443		/* Is this a TRB in the currently executing TD? */
2444		ep_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2445				td->last_trb, ep_trb_dma, false);
2446
2447		/*
2448		 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2449		 * is not in the current TD pointed by ep_ring->dequeue because
2450		 * that the hardware dequeue pointer still at the previous TRB
2451		 * of the current TD. The previous TRB maybe a Link TD or the
2452		 * last TRB of the previous TD. The command completion handle
2453		 * will take care the rest.
2454		 */
2455		if (!ep_seg && (trb_comp_code == COMP_STOP ||
2456				   trb_comp_code == COMP_STOP_INVAL)) {
2457			goto cleanup;
2458		}
2459
2460		if (!ep_seg) {
2461			if (!ep->skip ||
2462			    !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
2463				/* Some host controllers give a spurious
2464				 * successful event after a short transfer.
2465				 * Ignore it.
2466				 */
2467				if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2468						ep_ring->last_td_was_short) {
2469					ep_ring->last_td_was_short = false;
2470					goto cleanup;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2471				}
 
 
 
2472				/* HC is busted, give up! */
2473				xhci_err(xhci,
2474					"ERROR Transfer event TRB DMA ptr not "
2475					"part of current TD ep_index %d "
2476					"comp_code %u\n", ep_index,
2477					trb_comp_code);
2478				trb_in_td(xhci, ep_ring->deq_seg,
2479					  ep_ring->dequeue, td->last_trb,
2480					  ep_trb_dma, true);
2481				return -ESHUTDOWN;
2482			}
2483
2484			skip_isoc_td(xhci, td, event, ep, &status);
2485			goto cleanup;
2486		}
2487		if (trb_comp_code == COMP_SHORT_TX)
2488			ep_ring->last_td_was_short = true;
2489		else
2490			ep_ring->last_td_was_short = false;
2491
2492		if (ep->skip) {
2493			xhci_dbg(xhci, "Found td. Clear skip flag.\n");
 
 
2494			ep->skip = false;
2495		}
2496
2497		ep_trb = &ep_seg->trbs[(ep_trb_dma - ep_seg->dma) /
2498						sizeof(*ep_trb)];
 
 
 
 
2499		/*
2500		 * No-op TRB should not trigger interrupts.
2501		 * If ep_trb is a no-op TRB, it means the
2502		 * corresponding TD has been cancelled. Just ignore
2503		 * the TD.
 
2504		 */
 
2505		if (trb_is_noop(ep_trb)) {
2506			xhci_dbg(xhci, "ep_trb is a no-op TRB. Skip it\n");
 
 
 
 
2507			goto cleanup;
2508		}
2509
 
 
2510		/* update the urb's actual_length and give back to the core */
2511		if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2512			process_ctrl_td(xhci, td, ep_trb, event, ep, &status);
2513		else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2514			process_isoc_td(xhci, td, ep_trb, event, ep, &status);
2515		else
2516			process_bulk_intr_td(xhci, td, ep_trb, event, ep,
2517					     &status);
2518cleanup:
2519		handling_skipped_tds = ep->skip &&
2520			trb_comp_code != COMP_MISSED_INT &&
2521			trb_comp_code != COMP_PING_ERR;
2522
2523		/*
2524		 * Do not update event ring dequeue pointer if we're in a loop
2525		 * processing missed tds.
2526		 */
2527		if (!handling_skipped_tds)
2528			inc_deq(xhci, xhci->event_ring);
2529
2530	/*
2531	 * If ep->skip is set, it means there are missed tds on the
2532	 * endpoint ring need to take care of.
2533	 * Process them as short transfer until reach the td pointed by
2534	 * the event.
2535	 */
2536	} while (handling_skipped_tds);
2537
2538	return 0;
 
 
 
 
 
 
 
 
 
 
 
2539}
2540
2541/*
2542 * This function handles all OS-owned events on the event ring.  It may drop
2543 * xhci->lock between event processing (e.g. to pass up port status changes).
2544 * Returns >0 for "possibly more events to process" (caller should call again),
2545 * otherwise 0 if done.  In future, <0 returns should indicate error code.
2546 */
2547static int xhci_handle_event(struct xhci_hcd *xhci)
2548{
2549	union xhci_trb *event;
2550	int update_ptrs = 1;
2551	int ret;
2552
2553	/* Event ring hasn't been allocated yet. */
2554	if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2555		xhci_err(xhci, "ERROR event ring not ready\n");
2556		return -ENOMEM;
2557	}
2558
2559	event = xhci->event_ring->dequeue;
2560	/* Does the HC or OS own the TRB? */
2561	if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2562	    xhci->event_ring->cycle_state)
2563		return 0;
2564
 
 
2565	/*
2566	 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2567	 * speculative reads of the event's flags/data below.
2568	 */
2569	rmb();
 
2570	/* FIXME: Handle more event types. */
2571	switch (le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) {
2572	case TRB_TYPE(TRB_COMPLETION):
 
2573		handle_cmd_completion(xhci, &event->event_cmd);
2574		break;
2575	case TRB_TYPE(TRB_PORT_STATUS):
2576		handle_port_status(xhci, event);
2577		update_ptrs = 0;
2578		break;
2579	case TRB_TYPE(TRB_TRANSFER):
2580		ret = handle_tx_event(xhci, &event->trans_event);
2581		if (ret >= 0)
2582			update_ptrs = 0;
2583		break;
2584	case TRB_TYPE(TRB_DEV_NOTE):
 
 
 
2585		handle_device_notification(xhci, event);
2586		break;
2587	default:
2588		if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2589		    TRB_TYPE(48))
2590			handle_vendor_event(xhci, event);
2591		else
2592			xhci_warn(xhci, "ERROR unknown event type %d\n",
2593				  TRB_FIELD_TO_TYPE(
2594				  le32_to_cpu(event->event_cmd.flags)));
2595	}
2596	/* Any of the above functions may drop and re-acquire the lock, so check
2597	 * to make sure a watchdog timer didn't mark the host as non-responsive.
2598	 */
2599	if (xhci->xhc_state & XHCI_STATE_DYING) {
2600		xhci_dbg(xhci, "xHCI host dying, returning from "
2601				"event handler.\n");
2602		return 0;
2603	}
2604
2605	if (update_ptrs)
2606		/* Update SW event ring dequeue pointer */
2607		inc_deq(xhci, xhci->event_ring);
2608
2609	/* Are there more items on the event ring?  Caller will call us again to
2610	 * check.
2611	 */
2612	return 1;
2613}
2614
2615/*
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2616 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2617 * we might get bad data out of the event ring.  Section 4.10.2.7 has a list of
2618 * indicators of an event TRB error, but we check the status *first* to be safe.
2619 */
2620irqreturn_t xhci_irq(struct usb_hcd *hcd)
2621{
2622	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
 
 
 
 
2623	u32 status;
2624	u64 temp_64;
2625	union xhci_trb *event_ring_deq;
2626	dma_addr_t deq;
2627
2628	spin_lock(&xhci->lock);
2629	/* Check if the xHC generated the interrupt, or the irq is shared */
2630	status = readl(&xhci->op_regs->status);
2631	if (status == 0xffffffff)
2632		goto hw_died;
 
 
 
2633
2634	if (!(status & STS_EINT)) {
2635		spin_unlock(&xhci->lock);
2636		return IRQ_NONE;
 
 
 
2637	}
 
2638	if (status & STS_FATAL) {
2639		xhci_warn(xhci, "WARNING: Host System Error\n");
2640		xhci_halt(xhci);
2641hw_died:
2642		spin_unlock(&xhci->lock);
2643		return IRQ_HANDLED;
2644	}
2645
2646	/*
2647	 * Clear the op reg interrupt status first,
2648	 * so we can receive interrupts from other MSI-X interrupters.
2649	 * Write 1 to clear the interrupt status.
2650	 */
2651	status |= STS_EINT;
2652	writel(status, &xhci->op_regs->status);
2653	/* FIXME when MSI-X is supported and there are multiple vectors */
2654	/* Clear the MSI-X event interrupt status */
2655
2656	if (hcd->irq) {
 
 
2657		u32 irq_pending;
2658		/* Acknowledge the PCI interrupt */
2659		irq_pending = readl(&xhci->ir_set->irq_pending);
2660		irq_pending |= IMAN_IP;
2661		writel(irq_pending, &xhci->ir_set->irq_pending);
2662	}
2663
2664	if (xhci->xhc_state & XHCI_STATE_DYING ||
2665	    xhci->xhc_state & XHCI_STATE_HALTED) {
2666		xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2667				"Shouldn't IRQs be disabled?\n");
2668		/* Clear the event handler busy flag (RW1C);
2669		 * the event ring should be empty.
2670		 */
2671		temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2672		xhci_write_64(xhci, temp_64 | ERST_EHB,
2673				&xhci->ir_set->erst_dequeue);
2674		spin_unlock(&xhci->lock);
2675
2676		return IRQ_HANDLED;
2677	}
2678
2679	event_ring_deq = xhci->event_ring->dequeue;
2680	/* FIXME this should be a delayed service routine
2681	 * that clears the EHB.
2682	 */
2683	while (xhci_handle_event(xhci) > 0) {}
 
 
 
 
 
 
 
 
2684
2685	temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2686	/* If necessary, update the HW's version of the event ring deq ptr. */
2687	if (event_ring_deq != xhci->event_ring->dequeue) {
2688		deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2689				xhci->event_ring->dequeue);
2690		if (deq == 0)
2691			xhci_warn(xhci, "WARN something wrong with SW event "
2692					"ring dequeue ptr.\n");
2693		/* Update HC event ring dequeue pointer */
2694		temp_64 &= ERST_PTR_MASK;
2695		temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2696	}
2697
2698	/* Clear the event handler busy flag (RW1C); event ring is empty. */
2699	temp_64 |= ERST_EHB;
2700	xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2701
 
2702	spin_unlock(&xhci->lock);
2703
2704	return IRQ_HANDLED;
2705}
2706
2707irqreturn_t xhci_msi_irq(int irq, void *hcd)
2708{
2709	return xhci_irq(hcd);
2710}
 
2711
2712/****		Endpoint Ring Operations	****/
2713
2714/*
2715 * Generic function for queueing a TRB on a ring.
2716 * The caller must have checked to make sure there's room on the ring.
2717 *
2718 * @more_trbs_coming:	Will you enqueue more TRBs before calling
2719 *			prepare_transfer()?
2720 */
2721static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
2722		bool more_trbs_coming,
2723		u32 field1, u32 field2, u32 field3, u32 field4)
2724{
2725	struct xhci_generic_trb *trb;
2726
2727	trb = &ring->enqueue->generic;
2728	trb->field[0] = cpu_to_le32(field1);
2729	trb->field[1] = cpu_to_le32(field2);
2730	trb->field[2] = cpu_to_le32(field3);
 
 
2731	trb->field[3] = cpu_to_le32(field4);
 
 
 
2732	inc_enq(xhci, ring, more_trbs_coming);
2733}
2734
2735/*
2736 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2737 * FIXME allocate segments if the ring is full.
2738 */
2739static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
2740		u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
2741{
2742	unsigned int num_trbs_needed;
 
2743
2744	/* Make sure the endpoint has been added to xHC schedule */
2745	switch (ep_state) {
2746	case EP_STATE_DISABLED:
2747		/*
2748		 * USB core changed config/interfaces without notifying us,
2749		 * or hardware is reporting the wrong state.
2750		 */
2751		xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2752		return -ENOENT;
2753	case EP_STATE_ERROR:
2754		xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
2755		/* FIXME event handling code for error needs to clear it */
2756		/* XXX not sure if this should be -ENOENT or not */
2757		return -EINVAL;
2758	case EP_STATE_HALTED:
2759		xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
 
2760	case EP_STATE_STOPPED:
2761	case EP_STATE_RUNNING:
2762		break;
2763	default:
2764		xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2765		/*
2766		 * FIXME issue Configure Endpoint command to try to get the HC
2767		 * back into a known state.
2768		 */
2769		return -EINVAL;
2770	}
2771
2772	while (1) {
2773		if (room_on_ring(xhci, ep_ring, num_trbs))
2774			break;
2775
2776		if (ep_ring == xhci->cmd_ring) {
2777			xhci_err(xhci, "Do not support expand command ring\n");
2778			return -ENOMEM;
2779		}
2780
 
2781		xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2782				"ERROR no room on ep ring, try ring expansion");
2783		num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2784		if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2785					mem_flags)) {
2786			xhci_err(xhci, "Ring expansion failed\n");
2787			return -ENOMEM;
2788		}
2789	}
2790
2791	while (trb_is_link(ep_ring->enqueue)) {
2792		/* If we're not dealing with 0.95 hardware or isoc rings
2793		 * on AMD 0.96 host, clear the chain bit.
2794		 */
2795		if (!xhci_link_trb_quirk(xhci) &&
2796		    !(ep_ring->type == TYPE_ISOC &&
2797		      (xhci->quirks & XHCI_AMD_0x96_HOST)))
2798			ep_ring->enqueue->link.control &=
2799				cpu_to_le32(~TRB_CHAIN);
2800		else
2801			ep_ring->enqueue->link.control |=
2802				cpu_to_le32(TRB_CHAIN);
2803
2804		wmb();
2805		ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE);
2806
2807		/* Toggle the cycle bit after the last ring segment. */
2808		if (link_trb_toggles_cycle(ep_ring->enqueue))
2809			ep_ring->cycle_state ^= 1;
2810
2811		ep_ring->enq_seg = ep_ring->enq_seg->next;
2812		ep_ring->enqueue = ep_ring->enq_seg->trbs;
 
 
 
 
 
 
 
 
 
 
 
2813	}
 
2814	return 0;
2815}
2816
2817static int prepare_transfer(struct xhci_hcd *xhci,
2818		struct xhci_virt_device *xdev,
2819		unsigned int ep_index,
2820		unsigned int stream_id,
2821		unsigned int num_trbs,
2822		struct urb *urb,
2823		unsigned int td_index,
2824		gfp_t mem_flags)
2825{
2826	int ret;
2827	struct urb_priv *urb_priv;
2828	struct xhci_td	*td;
2829	struct xhci_ring *ep_ring;
2830	struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2831
2832	ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
 
2833	if (!ep_ring) {
2834		xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2835				stream_id);
2836		return -EINVAL;
2837	}
2838
2839	ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
2840			   num_trbs, mem_flags);
2841	if (ret)
2842		return ret;
2843
2844	urb_priv = urb->hcpriv;
2845	td = urb_priv->td[td_index];
2846
2847	INIT_LIST_HEAD(&td->td_list);
2848	INIT_LIST_HEAD(&td->cancelled_td_list);
2849
2850	if (td_index == 0) {
2851		ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
2852		if (unlikely(ret))
2853			return ret;
2854	}
2855
2856	td->urb = urb;
2857	/* Add this TD to the tail of the endpoint ring's TD list */
2858	list_add_tail(&td->td_list, &ep_ring->td_list);
2859	td->start_seg = ep_ring->enq_seg;
2860	td->first_trb = ep_ring->enqueue;
2861
2862	urb_priv->td[td_index] = td;
2863
2864	return 0;
2865}
2866
2867static unsigned int count_trbs(u64 addr, u64 len)
2868{
2869	unsigned int num_trbs;
2870
2871	num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
2872			TRB_MAX_BUFF_SIZE);
2873	if (num_trbs == 0)
2874		num_trbs++;
2875
2876	return num_trbs;
2877}
2878
2879static inline unsigned int count_trbs_needed(struct urb *urb)
2880{
2881	return count_trbs(urb->transfer_dma, urb->transfer_buffer_length);
2882}
2883
2884static unsigned int count_sg_trbs_needed(struct urb *urb)
2885{
2886	struct scatterlist *sg;
2887	unsigned int i, len, full_len, num_trbs = 0;
2888
2889	full_len = urb->transfer_buffer_length;
2890
2891	for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) {
2892		len = sg_dma_len(sg);
2893		num_trbs += count_trbs(sg_dma_address(sg), len);
2894		len = min_t(unsigned int, len, full_len);
2895		full_len -= len;
2896		if (full_len == 0)
2897			break;
2898	}
2899
2900	return num_trbs;
2901}
2902
2903static unsigned int count_isoc_trbs_needed(struct urb *urb, int i)
2904{
2905	u64 addr, len;
2906
2907	addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
2908	len = urb->iso_frame_desc[i].length;
2909
2910	return count_trbs(addr, len);
2911}
2912
2913static void check_trb_math(struct urb *urb, int running_total)
2914{
2915	if (unlikely(running_total != urb->transfer_buffer_length))
2916		dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
2917				"queued %#x (%d), asked for %#x (%d)\n",
2918				__func__,
2919				urb->ep->desc.bEndpointAddress,
2920				running_total, running_total,
2921				urb->transfer_buffer_length,
2922				urb->transfer_buffer_length);
2923}
2924
2925static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
2926		unsigned int ep_index, unsigned int stream_id, int start_cycle,
2927		struct xhci_generic_trb *start_trb)
2928{
2929	/*
2930	 * Pass all the TRBs to the hardware at once and make sure this write
2931	 * isn't reordered.
2932	 */
2933	wmb();
2934	if (start_cycle)
2935		start_trb->field[3] |= cpu_to_le32(start_cycle);
2936	else
2937		start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
2938	xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
2939}
2940
2941static void check_interval(struct xhci_hcd *xhci, struct urb *urb,
2942						struct xhci_ep_ctx *ep_ctx)
2943{
2944	int xhci_interval;
2945	int ep_interval;
2946
2947	xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
2948	ep_interval = urb->interval;
2949
2950	/* Convert to microframes */
2951	if (urb->dev->speed == USB_SPEED_LOW ||
2952			urb->dev->speed == USB_SPEED_FULL)
2953		ep_interval *= 8;
2954
2955	/* FIXME change this to a warning and a suggestion to use the new API
2956	 * to set the polling interval (once the API is added).
2957	 */
2958	if (xhci_interval != ep_interval) {
2959		dev_dbg_ratelimited(&urb->dev->dev,
2960				"Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
2961				ep_interval, ep_interval == 1 ? "" : "s",
2962				xhci_interval, xhci_interval == 1 ? "" : "s");
2963		urb->interval = xhci_interval;
2964		/* Convert back to frames for LS/FS devices */
2965		if (urb->dev->speed == USB_SPEED_LOW ||
2966				urb->dev->speed == USB_SPEED_FULL)
2967			urb->interval /= 8;
2968	}
2969}
2970
2971/*
2972 * xHCI uses normal TRBs for both bulk and interrupt.  When the interrupt
2973 * endpoint is to be serviced, the xHC will consume (at most) one TD.  A TD
2974 * (comprised of sg list entries) can take several service intervals to
2975 * transmit.
2976 */
2977int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2978		struct urb *urb, int slot_id, unsigned int ep_index)
2979{
2980	struct xhci_ep_ctx *ep_ctx;
2981
2982	ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index);
2983	check_interval(xhci, urb, ep_ctx);
2984
2985	return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
2986}
2987
2988/*
2989 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
2990 * packets remaining in the TD (*not* including this TRB).
2991 *
2992 * Total TD packet count = total_packet_count =
2993 *     DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
2994 *
2995 * Packets transferred up to and including this TRB = packets_transferred =
2996 *     rounddown(total bytes transferred including this TRB / wMaxPacketSize)
2997 *
2998 * TD size = total_packet_count - packets_transferred
2999 *
3000 * For xHCI 0.96 and older, TD size field should be the remaining bytes
3001 * including this TRB, right shifted by 10
3002 *
3003 * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
3004 * This is taken care of in the TRB_TD_SIZE() macro
3005 *
3006 * The last TRB in a TD must have the TD size set to zero.
3007 */
3008static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
3009			      int trb_buff_len, unsigned int td_total_len,
3010			      struct urb *urb, bool more_trbs_coming)
3011{
3012	u32 maxp, total_packet_count;
3013
3014	/* MTK xHCI is mostly 0.97 but contains some features from 1.0 */
3015	if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
3016		return ((td_total_len - transferred) >> 10);
3017
3018	/* One TRB with a zero-length data packet. */
3019	if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) ||
3020	    trb_buff_len == td_total_len)
3021		return 0;
3022
3023	/* for MTK xHCI, TD size doesn't include this TRB */
3024	if (xhci->quirks & XHCI_MTK_HOST)
3025		trb_buff_len = 0;
3026
3027	maxp = usb_endpoint_maxp(&urb->ep->desc);
3028	total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
3029
3030	/* Queueing functions don't count the current TRB into transferred */
3031	return (total_packet_count - ((transferred + trb_buff_len) / maxp));
3032}
3033
3034
3035static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len,
3036			 u32 *trb_buff_len, struct xhci_segment *seg)
3037{
3038	struct device *dev = xhci_to_hcd(xhci)->self.controller;
3039	unsigned int unalign;
3040	unsigned int max_pkt;
3041	u32 new_buff_len;
 
3042
3043	max_pkt = usb_endpoint_maxp(&urb->ep->desc);
3044	unalign = (enqd_len + *trb_buff_len) % max_pkt;
3045
3046	/* we got lucky, last normal TRB data on segment is packet aligned */
3047	if (unalign == 0)
3048		return 0;
3049
3050	xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n",
3051		 unalign, *trb_buff_len);
3052
3053	/* is the last nornal TRB alignable by splitting it */
3054	if (*trb_buff_len > unalign) {
3055		*trb_buff_len -= unalign;
3056		xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len);
3057		return 0;
3058	}
3059
3060	/*
3061	 * We want enqd_len + trb_buff_len to sum up to a number aligned to
3062	 * number which is divisible by the endpoint's wMaxPacketSize. IOW:
3063	 * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0.
3064	 */
3065	new_buff_len = max_pkt - (enqd_len % max_pkt);
3066
3067	if (new_buff_len > (urb->transfer_buffer_length - enqd_len))
3068		new_buff_len = (urb->transfer_buffer_length - enqd_len);
3069
3070	/* create a max max_pkt sized bounce buffer pointed to by last trb */
3071	if (usb_urb_dir_out(urb)) {
3072		sg_pcopy_to_buffer(urb->sg, urb->num_mapped_sgs,
3073				   seg->bounce_buf, new_buff_len, enqd_len);
 
 
 
 
 
 
 
 
3074		seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3075						 max_pkt, DMA_TO_DEVICE);
3076	} else {
3077		seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3078						 max_pkt, DMA_FROM_DEVICE);
3079	}
3080
3081	if (dma_mapping_error(dev, seg->bounce_dma)) {
3082		/* try without aligning. Some host controllers survive */
3083		xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n");
3084		return 0;
3085	}
3086	*trb_buff_len = new_buff_len;
3087	seg->bounce_len = new_buff_len;
3088	seg->bounce_offs = enqd_len;
3089
3090	xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len);
3091
3092	return 1;
3093}
3094
3095/* This is very similar to what ehci-q.c qtd_fill() does */
3096int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3097		struct urb *urb, int slot_id, unsigned int ep_index)
3098{
3099	struct xhci_ring *ring;
3100	struct urb_priv *urb_priv;
3101	struct xhci_td *td;
3102	struct xhci_generic_trb *start_trb;
3103	struct scatterlist *sg = NULL;
3104	bool more_trbs_coming = true;
3105	bool need_zero_pkt = false;
3106	bool first_trb = true;
3107	unsigned int num_trbs;
3108	unsigned int start_cycle, num_sgs = 0;
3109	unsigned int enqd_len, block_len, trb_buff_len, full_len;
3110	int sent_len, ret;
3111	u32 field, length_field, remainder;
3112	u64 addr, send_addr;
3113
3114	ring = xhci_urb_to_transfer_ring(xhci, urb);
3115	if (!ring)
3116		return -EINVAL;
3117
3118	full_len = urb->transfer_buffer_length;
3119	/* If we have scatter/gather list, we use it. */
3120	if (urb->num_sgs) {
3121		num_sgs = urb->num_mapped_sgs;
3122		sg = urb->sg;
3123		addr = (u64) sg_dma_address(sg);
3124		block_len = sg_dma_len(sg);
3125		num_trbs = count_sg_trbs_needed(urb);
3126	} else {
3127		num_trbs = count_trbs_needed(urb);
3128		addr = (u64) urb->transfer_dma;
3129		block_len = full_len;
3130	}
3131	ret = prepare_transfer(xhci, xhci->devs[slot_id],
3132			ep_index, urb->stream_id,
3133			num_trbs, urb, 0, mem_flags);
3134	if (unlikely(ret < 0))
3135		return ret;
3136
3137	urb_priv = urb->hcpriv;
3138
3139	/* Deal with URB_ZERO_PACKET - need one more td/trb */
3140	if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->length > 1)
3141		need_zero_pkt = true;
3142
3143	td = urb_priv->td[0];
3144
3145	/*
3146	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3147	 * until we've finished creating all the other TRBs.  The ring's cycle
3148	 * state may change as we enqueue the other TRBs, so save it too.
3149	 */
3150	start_trb = &ring->enqueue->generic;
3151	start_cycle = ring->cycle_state;
3152	send_addr = addr;
3153
3154	/* Queue the TRBs, even if they are zero-length */
3155	for (enqd_len = 0; first_trb || enqd_len < full_len;
3156			enqd_len += trb_buff_len) {
3157		field = TRB_TYPE(TRB_NORMAL);
3158
3159		/* TRB buffer should not cross 64KB boundaries */
3160		trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3161		trb_buff_len = min_t(unsigned int, trb_buff_len, block_len);
3162
3163		if (enqd_len + trb_buff_len > full_len)
3164			trb_buff_len = full_len - enqd_len;
3165
3166		/* Don't change the cycle bit of the first TRB until later */
3167		if (first_trb) {
3168			first_trb = false;
3169			if (start_cycle == 0)
3170				field |= TRB_CYCLE;
3171		} else
3172			field |= ring->cycle_state;
3173
3174		/* Chain all the TRBs together; clear the chain bit in the last
3175		 * TRB to indicate it's the last TRB in the chain.
3176		 */
3177		if (enqd_len + trb_buff_len < full_len) {
3178			field |= TRB_CHAIN;
3179			if (trb_is_link(ring->enqueue + 1)) {
3180				if (xhci_align_td(xhci, urb, enqd_len,
3181						  &trb_buff_len,
3182						  ring->enq_seg)) {
3183					send_addr = ring->enq_seg->bounce_dma;
3184					/* assuming TD won't span 2 segs */
3185					td->bounce_seg = ring->enq_seg;
3186				}
3187			}
3188		}
3189		if (enqd_len + trb_buff_len >= full_len) {
3190			field &= ~TRB_CHAIN;
3191			field |= TRB_IOC;
3192			more_trbs_coming = false;
3193			td->last_trb = ring->enqueue;
 
 
 
 
 
 
 
3194		}
3195
3196		/* Only set interrupt on short packet for IN endpoints */
3197		if (usb_urb_dir_in(urb))
3198			field |= TRB_ISP;
3199
3200		/* Set the TRB length, TD size, and interrupter fields. */
3201		remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len,
3202					      full_len, urb, more_trbs_coming);
3203
3204		length_field = TRB_LEN(trb_buff_len) |
3205			TRB_TD_SIZE(remainder) |
3206			TRB_INTR_TARGET(0);
3207
3208		queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt,
3209				lower_32_bits(send_addr),
3210				upper_32_bits(send_addr),
3211				length_field,
3212				field);
3213
3214		addr += trb_buff_len;
3215		sent_len = trb_buff_len;
3216
3217		while (sg && sent_len >= block_len) {
3218			/* New sg entry */
3219			--num_sgs;
3220			sent_len -= block_len;
3221			if (num_sgs != 0) {
3222				sg = sg_next(sg);
3223				block_len = sg_dma_len(sg);
3224				addr = (u64) sg_dma_address(sg);
3225				addr += sent_len;
3226			}
3227		}
3228		block_len -= sent_len;
3229		send_addr = addr;
3230	}
3231
3232	if (need_zero_pkt) {
3233		ret = prepare_transfer(xhci, xhci->devs[slot_id],
3234				       ep_index, urb->stream_id,
3235				       1, urb, 1, mem_flags);
3236		urb_priv->td[1]->last_trb = ring->enqueue;
 
3237		field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC;
3238		queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field);
 
3239	}
3240
3241	check_trb_math(urb, enqd_len);
3242	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3243			start_cycle, start_trb);
3244	return 0;
3245}
3246
3247/* Caller must have locked xhci->lock */
3248int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3249		struct urb *urb, int slot_id, unsigned int ep_index)
3250{
3251	struct xhci_ring *ep_ring;
3252	int num_trbs;
3253	int ret;
3254	struct usb_ctrlrequest *setup;
3255	struct xhci_generic_trb *start_trb;
3256	int start_cycle;
3257	u32 field, length_field, remainder;
3258	struct urb_priv *urb_priv;
3259	struct xhci_td *td;
3260
3261	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3262	if (!ep_ring)
3263		return -EINVAL;
3264
3265	/*
3266	 * Need to copy setup packet into setup TRB, so we can't use the setup
3267	 * DMA address.
3268	 */
3269	if (!urb->setup_packet)
3270		return -EINVAL;
3271
3272	/* 1 TRB for setup, 1 for status */
3273	num_trbs = 2;
3274	/*
3275	 * Don't need to check if we need additional event data and normal TRBs,
3276	 * since data in control transfers will never get bigger than 16MB
3277	 * XXX: can we get a buffer that crosses 64KB boundaries?
3278	 */
3279	if (urb->transfer_buffer_length > 0)
3280		num_trbs++;
3281	ret = prepare_transfer(xhci, xhci->devs[slot_id],
3282			ep_index, urb->stream_id,
3283			num_trbs, urb, 0, mem_flags);
3284	if (ret < 0)
3285		return ret;
3286
3287	urb_priv = urb->hcpriv;
3288	td = urb_priv->td[0];
 
3289
3290	/*
3291	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3292	 * until we've finished creating all the other TRBs.  The ring's cycle
3293	 * state may change as we enqueue the other TRBs, so save it too.
3294	 */
3295	start_trb = &ep_ring->enqueue->generic;
3296	start_cycle = ep_ring->cycle_state;
3297
3298	/* Queue setup TRB - see section 6.4.1.2.1 */
3299	/* FIXME better way to translate setup_packet into two u32 fields? */
3300	setup = (struct usb_ctrlrequest *) urb->setup_packet;
3301	field = 0;
3302	field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3303	if (start_cycle == 0)
3304		field |= 0x1;
3305
3306	/* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
3307	if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
3308		if (urb->transfer_buffer_length > 0) {
3309			if (setup->bRequestType & USB_DIR_IN)
3310				field |= TRB_TX_TYPE(TRB_DATA_IN);
3311			else
3312				field |= TRB_TX_TYPE(TRB_DATA_OUT);
3313		}
3314	}
3315
3316	queue_trb(xhci, ep_ring, true,
3317		  setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3318		  le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3319		  TRB_LEN(8) | TRB_INTR_TARGET(0),
3320		  /* Immediate data in pointer */
3321		  field);
3322
3323	/* If there's data, queue data TRBs */
3324	/* Only set interrupt on short packet for IN endpoints */
3325	if (usb_urb_dir_in(urb))
3326		field = TRB_ISP | TRB_TYPE(TRB_DATA);
3327	else
3328		field = TRB_TYPE(TRB_DATA);
3329
3330	remainder = xhci_td_remainder(xhci, 0,
3331				   urb->transfer_buffer_length,
3332				   urb->transfer_buffer_length,
3333				   urb, 1);
3334
3335	length_field = TRB_LEN(urb->transfer_buffer_length) |
3336		TRB_TD_SIZE(remainder) |
3337		TRB_INTR_TARGET(0);
 
 
 
 
3338
3339	if (urb->transfer_buffer_length > 0) {
 
 
 
 
 
 
3340		if (setup->bRequestType & USB_DIR_IN)
3341			field |= TRB_DIR_IN;
3342		queue_trb(xhci, ep_ring, true,
3343				lower_32_bits(urb->transfer_dma),
3344				upper_32_bits(urb->transfer_dma),
3345				length_field,
3346				field | ep_ring->cycle_state);
3347	}
3348
3349	/* Save the DMA address of the last TRB in the TD */
3350	td->last_trb = ep_ring->enqueue;
 
3351
3352	/* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3353	/* If the device sent data, the status stage is an OUT transfer */
3354	if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3355		field = 0;
3356	else
3357		field = TRB_DIR_IN;
3358	queue_trb(xhci, ep_ring, false,
3359			0,
3360			0,
3361			TRB_INTR_TARGET(0),
3362			/* Event on completion */
3363			field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3364
3365	giveback_first_trb(xhci, slot_id, ep_index, 0,
3366			start_cycle, start_trb);
3367	return 0;
3368}
3369
3370/*
3371 * The transfer burst count field of the isochronous TRB defines the number of
3372 * bursts that are required to move all packets in this TD.  Only SuperSpeed
3373 * devices can burst up to bMaxBurst number of packets per service interval.
3374 * This field is zero based, meaning a value of zero in the field means one
3375 * burst.  Basically, for everything but SuperSpeed devices, this field will be
3376 * zero.  Only xHCI 1.0 host controllers support this field.
3377 */
3378static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3379		struct urb *urb, unsigned int total_packet_count)
3380{
3381	unsigned int max_burst;
3382
3383	if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
3384		return 0;
3385
3386	max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3387	return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
3388}
3389
3390/*
3391 * Returns the number of packets in the last "burst" of packets.  This field is
3392 * valid for all speeds of devices.  USB 2.0 devices can only do one "burst", so
3393 * the last burst packet count is equal to the total number of packets in the
3394 * TD.  SuperSpeed endpoints can have up to 3 bursts.  All but the last burst
3395 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3396 * contain 1 to (bMaxBurst + 1) packets.
3397 */
3398static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3399		struct urb *urb, unsigned int total_packet_count)
3400{
3401	unsigned int max_burst;
3402	unsigned int residue;
3403
3404	if (xhci->hci_version < 0x100)
3405		return 0;
3406
3407	if (urb->dev->speed >= USB_SPEED_SUPER) {
3408		/* bMaxBurst is zero based: 0 means 1 packet per burst */
3409		max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3410		residue = total_packet_count % (max_burst + 1);
3411		/* If residue is zero, the last burst contains (max_burst + 1)
3412		 * number of packets, but the TLBPC field is zero-based.
3413		 */
3414		if (residue == 0)
3415			return max_burst;
3416		return residue - 1;
3417	}
3418	if (total_packet_count == 0)
3419		return 0;
3420	return total_packet_count - 1;
3421}
3422
3423/*
3424 * Calculates Frame ID field of the isochronous TRB identifies the
3425 * target frame that the Interval associated with this Isochronous
3426 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3427 *
3428 * Returns actual frame id on success, negative value on error.
3429 */
3430static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3431		struct urb *urb, int index)
3432{
3433	int start_frame, ist, ret = 0;
3434	int start_frame_id, end_frame_id, current_frame_id;
3435
3436	if (urb->dev->speed == USB_SPEED_LOW ||
3437			urb->dev->speed == USB_SPEED_FULL)
3438		start_frame = urb->start_frame + index * urb->interval;
3439	else
3440		start_frame = (urb->start_frame + index * urb->interval) >> 3;
3441
3442	/* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3443	 *
3444	 * If bit [3] of IST is cleared to '0', software can add a TRB no
3445	 * later than IST[2:0] Microframes before that TRB is scheduled to
3446	 * be executed.
3447	 * If bit [3] of IST is set to '1', software can add a TRB no later
3448	 * than IST[2:0] Frames before that TRB is scheduled to be executed.
3449	 */
3450	ist = HCS_IST(xhci->hcs_params2) & 0x7;
3451	if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3452		ist <<= 3;
3453
3454	/* Software shall not schedule an Isoch TD with a Frame ID value that
3455	 * is less than the Start Frame ID or greater than the End Frame ID,
3456	 * where:
3457	 *
3458	 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3459	 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3460	 *
3461	 * Both the End Frame ID and Start Frame ID values are calculated
3462	 * in microframes. When software determines the valid Frame ID value;
3463	 * The End Frame ID value should be rounded down to the nearest Frame
3464	 * boundary, and the Start Frame ID value should be rounded up to the
3465	 * nearest Frame boundary.
3466	 */
3467	current_frame_id = readl(&xhci->run_regs->microframe_index);
3468	start_frame_id = roundup(current_frame_id + ist + 1, 8);
3469	end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3470
3471	start_frame &= 0x7ff;
3472	start_frame_id = (start_frame_id >> 3) & 0x7ff;
3473	end_frame_id = (end_frame_id >> 3) & 0x7ff;
3474
3475	xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3476		 __func__, index, readl(&xhci->run_regs->microframe_index),
3477		 start_frame_id, end_frame_id, start_frame);
3478
3479	if (start_frame_id < end_frame_id) {
3480		if (start_frame > end_frame_id ||
3481				start_frame < start_frame_id)
3482			ret = -EINVAL;
3483	} else if (start_frame_id > end_frame_id) {
3484		if ((start_frame > end_frame_id &&
3485				start_frame < start_frame_id))
3486			ret = -EINVAL;
3487	} else {
3488			ret = -EINVAL;
3489	}
3490
3491	if (index == 0) {
3492		if (ret == -EINVAL || start_frame == start_frame_id) {
3493			start_frame = start_frame_id + 1;
3494			if (urb->dev->speed == USB_SPEED_LOW ||
3495					urb->dev->speed == USB_SPEED_FULL)
3496				urb->start_frame = start_frame;
3497			else
3498				urb->start_frame = start_frame << 3;
3499			ret = 0;
3500		}
3501	}
3502
3503	if (ret) {
3504		xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
3505				start_frame, current_frame_id, index,
3506				start_frame_id, end_frame_id);
3507		xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
3508		return ret;
3509	}
3510
3511	return start_frame;
3512}
3513
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
3514/* This is for isoc transfer */
3515static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3516		struct urb *urb, int slot_id, unsigned int ep_index)
3517{
3518	struct xhci_ring *ep_ring;
3519	struct urb_priv *urb_priv;
3520	struct xhci_td *td;
3521	int num_tds, trbs_per_td;
3522	struct xhci_generic_trb *start_trb;
3523	bool first_trb;
3524	int start_cycle;
3525	u32 field, length_field;
3526	int running_total, trb_buff_len, td_len, td_remain_len, ret;
3527	u64 start_addr, addr;
3528	int i, j;
3529	bool more_trbs_coming;
3530	struct xhci_virt_ep *xep;
3531	int frame_id;
3532
3533	xep = &xhci->devs[slot_id]->eps[ep_index];
3534	ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3535
3536	num_tds = urb->number_of_packets;
3537	if (num_tds < 1) {
3538		xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3539		return -EINVAL;
3540	}
3541	start_addr = (u64) urb->transfer_dma;
3542	start_trb = &ep_ring->enqueue->generic;
3543	start_cycle = ep_ring->cycle_state;
3544
3545	urb_priv = urb->hcpriv;
3546	/* Queue the TRBs for each TD, even if they are zero-length */
3547	for (i = 0; i < num_tds; i++) {
3548		unsigned int total_pkt_count, max_pkt;
3549		unsigned int burst_count, last_burst_pkt_count;
3550		u32 sia_frame_id;
3551
3552		first_trb = true;
3553		running_total = 0;
3554		addr = start_addr + urb->iso_frame_desc[i].offset;
3555		td_len = urb->iso_frame_desc[i].length;
3556		td_remain_len = td_len;
3557		max_pkt = usb_endpoint_maxp(&urb->ep->desc);
3558		total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);
3559
3560		/* A zero-length transfer still involves at least one packet. */
3561		if (total_pkt_count == 0)
3562			total_pkt_count++;
3563		burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
3564		last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
3565							urb, total_pkt_count);
3566
3567		trbs_per_td = count_isoc_trbs_needed(urb, i);
3568
3569		ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3570				urb->stream_id, trbs_per_td, urb, i, mem_flags);
3571		if (ret < 0) {
3572			if (i == 0)
3573				return ret;
3574			goto cleanup;
3575		}
3576		td = urb_priv->td[i];
3577
3578		/* use SIA as default, if frame id is used overwrite it */
3579		sia_frame_id = TRB_SIA;
3580		if (!(urb->transfer_flags & URB_ISO_ASAP) &&
3581		    HCC_CFC(xhci->hcc_params)) {
3582			frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
3583			if (frame_id >= 0)
3584				sia_frame_id = TRB_FRAME_ID(frame_id);
3585		}
3586		/*
3587		 * Set isoc specific data for the first TRB in a TD.
3588		 * Prevent HW from getting the TRBs by keeping the cycle state
3589		 * inverted in the first TDs isoc TRB.
3590		 */
3591		field = TRB_TYPE(TRB_ISOC) |
3592			TRB_TLBPC(last_burst_pkt_count) |
3593			sia_frame_id |
3594			(i ? ep_ring->cycle_state : !start_cycle);
3595
3596		/* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
3597		if (!xep->use_extended_tbc)
3598			field |= TRB_TBC(burst_count);
3599
3600		/* fill the rest of the TRB fields, and remaining normal TRBs */
3601		for (j = 0; j < trbs_per_td; j++) {
3602			u32 remainder = 0;
3603
3604			/* only first TRB is isoc, overwrite otherwise */
3605			if (!first_trb)
3606				field = TRB_TYPE(TRB_NORMAL) |
3607					ep_ring->cycle_state;
3608
3609			/* Only set interrupt on short packet for IN EPs */
3610			if (usb_urb_dir_in(urb))
3611				field |= TRB_ISP;
3612
3613			/* Set the chain bit for all except the last TRB  */
3614			if (j < trbs_per_td - 1) {
3615				more_trbs_coming = true;
3616				field |= TRB_CHAIN;
3617			} else {
3618				more_trbs_coming = false;
3619				td->last_trb = ep_ring->enqueue;
 
3620				field |= TRB_IOC;
3621				/* set BEI, except for the last TD */
3622				if (xhci->hci_version >= 0x100 &&
3623				    !(xhci->quirks & XHCI_AVOID_BEI) &&
3624				    i < num_tds - 1)
3625					field |= TRB_BEI;
3626			}
3627			/* Calculate TRB length */
3628			trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3629			if (trb_buff_len > td_remain_len)
3630				trb_buff_len = td_remain_len;
3631
3632			/* Set the TRB length, TD size, & interrupter fields. */
3633			remainder = xhci_td_remainder(xhci, running_total,
3634						   trb_buff_len, td_len,
3635						   urb, more_trbs_coming);
3636
3637			length_field = TRB_LEN(trb_buff_len) |
3638				TRB_INTR_TARGET(0);
3639
3640			/* xhci 1.1 with ETE uses TD Size field for TBC */
3641			if (first_trb && xep->use_extended_tbc)
3642				length_field |= TRB_TD_SIZE_TBC(burst_count);
3643			else
3644				length_field |= TRB_TD_SIZE(remainder);
3645			first_trb = false;
3646
3647			queue_trb(xhci, ep_ring, more_trbs_coming,
3648				lower_32_bits(addr),
3649				upper_32_bits(addr),
3650				length_field,
3651				field);
3652			running_total += trb_buff_len;
3653
3654			addr += trb_buff_len;
3655			td_remain_len -= trb_buff_len;
3656		}
3657
3658		/* Check TD length */
3659		if (running_total != td_len) {
3660			xhci_err(xhci, "ISOC TD length unmatch\n");
3661			ret = -EINVAL;
3662			goto cleanup;
3663		}
3664	}
3665
3666	/* store the next frame id */
3667	if (HCC_CFC(xhci->hcc_params))
3668		xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
3669
3670	if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3671		if (xhci->quirks & XHCI_AMD_PLL_FIX)
3672			usb_amd_quirk_pll_disable();
3673	}
3674	xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3675
3676	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3677			start_cycle, start_trb);
3678	return 0;
3679cleanup:
3680	/* Clean up a partially enqueued isoc transfer. */
3681
3682	for (i--; i >= 0; i--)
3683		list_del_init(&urb_priv->td[i]->td_list);
3684
3685	/* Use the first TD as a temporary variable to turn the TDs we've queued
3686	 * into No-ops with a software-owned cycle bit. That way the hardware
3687	 * won't accidentally start executing bogus TDs when we partially
3688	 * overwrite them.  td->first_trb and td->start_seg are already set.
3689	 */
3690	urb_priv->td[0]->last_trb = ep_ring->enqueue;
3691	/* Every TRB except the first & last will have its cycle bit flipped. */
3692	td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3693
3694	/* Reset the ring enqueue back to the first TRB and its cycle bit. */
3695	ep_ring->enqueue = urb_priv->td[0]->first_trb;
3696	ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3697	ep_ring->cycle_state = start_cycle;
3698	ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
3699	usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3700	return ret;
3701}
3702
3703/*
3704 * Check transfer ring to guarantee there is enough room for the urb.
3705 * Update ISO URB start_frame and interval.
3706 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
3707 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
3708 * Contiguous Frame ID is not supported by HC.
3709 */
3710int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3711		struct urb *urb, int slot_id, unsigned int ep_index)
3712{
3713	struct xhci_virt_device *xdev;
3714	struct xhci_ring *ep_ring;
3715	struct xhci_ep_ctx *ep_ctx;
3716	int start_frame;
3717	int num_tds, num_trbs, i;
3718	int ret;
3719	struct xhci_virt_ep *xep;
3720	int ist;
3721
3722	xdev = xhci->devs[slot_id];
3723	xep = &xhci->devs[slot_id]->eps[ep_index];
3724	ep_ring = xdev->eps[ep_index].ring;
3725	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3726
3727	num_trbs = 0;
3728	num_tds = urb->number_of_packets;
3729	for (i = 0; i < num_tds; i++)
3730		num_trbs += count_isoc_trbs_needed(urb, i);
3731
3732	/* Check the ring to guarantee there is enough room for the whole urb.
3733	 * Do not insert any td of the urb to the ring if the check failed.
3734	 */
3735	ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
3736			   num_trbs, mem_flags);
3737	if (ret)
3738		return ret;
3739
3740	/*
3741	 * Check interval value. This should be done before we start to
3742	 * calculate the start frame value.
3743	 */
3744	check_interval(xhci, urb, ep_ctx);
3745
3746	/* Calculate the start frame and put it in urb->start_frame. */
3747	if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
3748		if (GET_EP_CTX_STATE(ep_ctx) ==	EP_STATE_RUNNING) {
3749			urb->start_frame = xep->next_frame_id;
3750			goto skip_start_over;
3751		}
3752	}
3753
3754	start_frame = readl(&xhci->run_regs->microframe_index);
3755	start_frame &= 0x3fff;
3756	/*
3757	 * Round up to the next frame and consider the time before trb really
3758	 * gets scheduled by hardare.
3759	 */
3760	ist = HCS_IST(xhci->hcs_params2) & 0x7;
3761	if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3762		ist <<= 3;
3763	start_frame += ist + XHCI_CFC_DELAY;
3764	start_frame = roundup(start_frame, 8);
3765
3766	/*
3767	 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
3768	 * is greate than 8 microframes.
3769	 */
3770	if (urb->dev->speed == USB_SPEED_LOW ||
3771			urb->dev->speed == USB_SPEED_FULL) {
3772		start_frame = roundup(start_frame, urb->interval << 3);
3773		urb->start_frame = start_frame >> 3;
3774	} else {
3775		start_frame = roundup(start_frame, urb->interval);
3776		urb->start_frame = start_frame;
3777	}
3778
3779skip_start_over:
3780	ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3781
3782	return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
3783}
3784
3785/****		Command Ring Operations		****/
3786
3787/* Generic function for queueing a command TRB on the command ring.
3788 * Check to make sure there's room on the command ring for one command TRB.
3789 * Also check that there's room reserved for commands that must not fail.
3790 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3791 * then only check for the number of reserved spots.
3792 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3793 * because the command event handler may want to resubmit a failed command.
3794 */
3795static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
3796			 u32 field1, u32 field2,
3797			 u32 field3, u32 field4, bool command_must_succeed)
3798{
3799	int reserved_trbs = xhci->cmd_ring_reserved_trbs;
3800	int ret;
3801
3802	if ((xhci->xhc_state & XHCI_STATE_DYING) ||
3803		(xhci->xhc_state & XHCI_STATE_HALTED)) {
3804		xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
3805		return -ESHUTDOWN;
3806	}
3807
3808	if (!command_must_succeed)
3809		reserved_trbs++;
3810
3811	ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3812			reserved_trbs, GFP_ATOMIC);
3813	if (ret < 0) {
3814		xhci_err(xhci, "ERR: No room for command on command ring\n");
3815		if (command_must_succeed)
3816			xhci_err(xhci, "ERR: Reserved TRB counting for "
3817					"unfailable commands failed.\n");
3818		return ret;
3819	}
3820
3821	cmd->command_trb = xhci->cmd_ring->enqueue;
3822	list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
3823
3824	/* if there are no other commands queued we start the timeout timer */
3825	if (xhci->cmd_list.next == &cmd->cmd_list &&
3826	    !delayed_work_pending(&xhci->cmd_timer)) {
3827		xhci->current_cmd = cmd;
3828		xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
3829	}
3830
 
 
3831	queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3832			field4 | xhci->cmd_ring->cycle_state);
3833	return 0;
3834}
3835
3836/* Queue a slot enable or disable request on the command ring */
3837int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
3838		u32 trb_type, u32 slot_id)
3839{
3840	return queue_command(xhci, cmd, 0, 0, 0,
3841			TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3842}
3843
3844/* Queue an address device command TRB */
3845int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3846		dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
3847{
3848	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
3849			upper_32_bits(in_ctx_ptr), 0,
3850			TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
3851			| (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
3852}
3853
3854int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
3855		u32 field1, u32 field2, u32 field3, u32 field4)
3856{
3857	return queue_command(xhci, cmd, field1, field2, field3, field4, false);
3858}
3859
3860/* Queue a reset device command TRB */
3861int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3862		u32 slot_id)
3863{
3864	return queue_command(xhci, cmd, 0, 0, 0,
3865			TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3866			false);
3867}
3868
3869/* Queue a configure endpoint command TRB */
3870int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
3871		struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
3872		u32 slot_id, bool command_must_succeed)
3873{
3874	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
3875			upper_32_bits(in_ctx_ptr), 0,
3876			TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3877			command_must_succeed);
3878}
3879
3880/* Queue an evaluate context command TRB */
3881int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
3882		dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
3883{
3884	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
3885			upper_32_bits(in_ctx_ptr), 0,
3886			TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
3887			command_must_succeed);
3888}
3889
3890/*
3891 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3892 * activity on an endpoint that is about to be suspended.
3893 */
3894int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
3895			     int slot_id, unsigned int ep_index, int suspend)
3896{
3897	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3898	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3899	u32 type = TRB_TYPE(TRB_STOP_RING);
3900	u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
3901
3902	return queue_command(xhci, cmd, 0, 0, 0,
3903			trb_slot_id | trb_ep_index | type | trb_suspend, false);
3904}
3905
3906/* Set Transfer Ring Dequeue Pointer command */
3907void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
3908		unsigned int slot_id, unsigned int ep_index,
3909		unsigned int stream_id,
3910		struct xhci_dequeue_state *deq_state)
3911{
3912	dma_addr_t addr;
3913	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3914	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3915	u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
3916	u32 trb_sct = 0;
3917	u32 type = TRB_TYPE(TRB_SET_DEQ);
3918	struct xhci_virt_ep *ep;
3919	struct xhci_command *cmd;
3920	int ret;
3921
3922	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
3923		"Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
3924		deq_state->new_deq_seg,
3925		(unsigned long long)deq_state->new_deq_seg->dma,
3926		deq_state->new_deq_ptr,
3927		(unsigned long long)xhci_trb_virt_to_dma(
3928			deq_state->new_deq_seg, deq_state->new_deq_ptr),
3929		deq_state->new_cycle_state);
3930
3931	addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
3932				    deq_state->new_deq_ptr);
3933	if (addr == 0) {
3934		xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3935		xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3936			  deq_state->new_deq_seg, deq_state->new_deq_ptr);
3937		return;
3938	}
3939	ep = &xhci->devs[slot_id]->eps[ep_index];
3940	if ((ep->ep_state & SET_DEQ_PENDING)) {
3941		xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3942		xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
3943		return;
3944	}
3945
3946	/* This function gets called from contexts where it cannot sleep */
3947	cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
3948	if (!cmd) {
3949		xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr: ENOMEM\n");
3950		return;
3951	}
3952
3953	ep->queued_deq_seg = deq_state->new_deq_seg;
3954	ep->queued_deq_ptr = deq_state->new_deq_ptr;
3955	if (stream_id)
3956		trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
3957	ret = queue_command(xhci, cmd,
3958		lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
3959		upper_32_bits(addr), trb_stream_id,
3960		trb_slot_id | trb_ep_index | type, false);
3961	if (ret < 0) {
3962		xhci_free_command(xhci, cmd);
3963		return;
3964	}
3965
3966	/* Stop the TD queueing code from ringing the doorbell until
3967	 * this command completes.  The HC won't set the dequeue pointer
3968	 * if the ring is running, and ringing the doorbell starts the
3969	 * ring running.
3970	 */
3971	ep->ep_state |= SET_DEQ_PENDING;
3972}
3973
3974int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
3975			int slot_id, unsigned int ep_index)
 
3976{
3977	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3978	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3979	u32 type = TRB_TYPE(TRB_RESET_EP);
 
 
 
3980
3981	return queue_command(xhci, cmd, 0, 0, 0,
3982			trb_slot_id | trb_ep_index | type, false);
3983}