Loading...
1// SPDX-License-Identifier: GPL-2.0
2//
3// Register cache access API
4//
5// Copyright 2011 Wolfson Microelectronics plc
6//
7// Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
8
9#include <linux/bsearch.h>
10#include <linux/device.h>
11#include <linux/export.h>
12#include <linux/slab.h>
13#include <linux/sort.h>
14
15#include "trace.h"
16#include "internal.h"
17
18static const struct regcache_ops *cache_types[] = {
19 ®cache_rbtree_ops,
20 ®cache_maple_ops,
21 ®cache_flat_ops,
22};
23
24static int regcache_hw_init(struct regmap *map)
25{
26 int i, j;
27 int ret;
28 int count;
29 unsigned int reg, val;
30 void *tmp_buf;
31
32 if (!map->num_reg_defaults_raw)
33 return -EINVAL;
34
35 /* calculate the size of reg_defaults */
36 for (count = 0, i = 0; i < map->num_reg_defaults_raw; i++)
37 if (regmap_readable(map, i * map->reg_stride) &&
38 !regmap_volatile(map, i * map->reg_stride))
39 count++;
40
41 /* all registers are unreadable or volatile, so just bypass */
42 if (!count) {
43 map->cache_bypass = true;
44 return 0;
45 }
46
47 map->num_reg_defaults = count;
48 map->reg_defaults = kmalloc_array(count, sizeof(struct reg_default),
49 GFP_KERNEL);
50 if (!map->reg_defaults)
51 return -ENOMEM;
52
53 if (!map->reg_defaults_raw) {
54 bool cache_bypass = map->cache_bypass;
55 dev_warn(map->dev, "No cache defaults, reading back from HW\n");
56
57 /* Bypass the cache access till data read from HW */
58 map->cache_bypass = true;
59 tmp_buf = kmalloc(map->cache_size_raw, GFP_KERNEL);
60 if (!tmp_buf) {
61 ret = -ENOMEM;
62 goto err_free;
63 }
64 ret = regmap_raw_read(map, 0, tmp_buf,
65 map->cache_size_raw);
66 map->cache_bypass = cache_bypass;
67 if (ret == 0) {
68 map->reg_defaults_raw = tmp_buf;
69 map->cache_free = true;
70 } else {
71 kfree(tmp_buf);
72 }
73 }
74
75 /* fill the reg_defaults */
76 for (i = 0, j = 0; i < map->num_reg_defaults_raw; i++) {
77 reg = i * map->reg_stride;
78
79 if (!regmap_readable(map, reg))
80 continue;
81
82 if (regmap_volatile(map, reg))
83 continue;
84
85 if (map->reg_defaults_raw) {
86 val = regcache_get_val(map, map->reg_defaults_raw, i);
87 } else {
88 bool cache_bypass = map->cache_bypass;
89
90 map->cache_bypass = true;
91 ret = regmap_read(map, reg, &val);
92 map->cache_bypass = cache_bypass;
93 if (ret != 0) {
94 dev_err(map->dev, "Failed to read %d: %d\n",
95 reg, ret);
96 goto err_free;
97 }
98 }
99
100 map->reg_defaults[j].reg = reg;
101 map->reg_defaults[j].def = val;
102 j++;
103 }
104
105 return 0;
106
107err_free:
108 kfree(map->reg_defaults);
109
110 return ret;
111}
112
113int regcache_init(struct regmap *map, const struct regmap_config *config)
114{
115 int ret;
116 int i;
117 void *tmp_buf;
118
119 if (map->cache_type == REGCACHE_NONE) {
120 if (config->reg_defaults || config->num_reg_defaults_raw)
121 dev_warn(map->dev,
122 "No cache used with register defaults set!\n");
123
124 map->cache_bypass = true;
125 return 0;
126 }
127
128 if (config->reg_defaults && !config->num_reg_defaults) {
129 dev_err(map->dev,
130 "Register defaults are set without the number!\n");
131 return -EINVAL;
132 }
133
134 if (config->num_reg_defaults && !config->reg_defaults) {
135 dev_err(map->dev,
136 "Register defaults number are set without the reg!\n");
137 return -EINVAL;
138 }
139
140 for (i = 0; i < config->num_reg_defaults; i++)
141 if (config->reg_defaults[i].reg % map->reg_stride)
142 return -EINVAL;
143
144 for (i = 0; i < ARRAY_SIZE(cache_types); i++)
145 if (cache_types[i]->type == map->cache_type)
146 break;
147
148 if (i == ARRAY_SIZE(cache_types)) {
149 dev_err(map->dev, "Could not match cache type: %d\n",
150 map->cache_type);
151 return -EINVAL;
152 }
153
154 map->num_reg_defaults = config->num_reg_defaults;
155 map->num_reg_defaults_raw = config->num_reg_defaults_raw;
156 map->reg_defaults_raw = config->reg_defaults_raw;
157 map->cache_word_size = DIV_ROUND_UP(config->val_bits, 8);
158 map->cache_size_raw = map->cache_word_size * config->num_reg_defaults_raw;
159
160 map->cache = NULL;
161 map->cache_ops = cache_types[i];
162
163 if (!map->cache_ops->read ||
164 !map->cache_ops->write ||
165 !map->cache_ops->name)
166 return -EINVAL;
167
168 /* We still need to ensure that the reg_defaults
169 * won't vanish from under us. We'll need to make
170 * a copy of it.
171 */
172 if (config->reg_defaults) {
173 tmp_buf = kmemdup(config->reg_defaults, map->num_reg_defaults *
174 sizeof(struct reg_default), GFP_KERNEL);
175 if (!tmp_buf)
176 return -ENOMEM;
177 map->reg_defaults = tmp_buf;
178 } else if (map->num_reg_defaults_raw) {
179 /* Some devices such as PMICs don't have cache defaults,
180 * we cope with this by reading back the HW registers and
181 * crafting the cache defaults by hand.
182 */
183 ret = regcache_hw_init(map);
184 if (ret < 0)
185 return ret;
186 if (map->cache_bypass)
187 return 0;
188 }
189
190 if (!map->max_register && map->num_reg_defaults_raw)
191 map->max_register = (map->num_reg_defaults_raw - 1) * map->reg_stride;
192
193 if (map->cache_ops->init) {
194 dev_dbg(map->dev, "Initializing %s cache\n",
195 map->cache_ops->name);
196 ret = map->cache_ops->init(map);
197 if (ret)
198 goto err_free;
199 }
200 return 0;
201
202err_free:
203 kfree(map->reg_defaults);
204 if (map->cache_free)
205 kfree(map->reg_defaults_raw);
206
207 return ret;
208}
209
210void regcache_exit(struct regmap *map)
211{
212 if (map->cache_type == REGCACHE_NONE)
213 return;
214
215 BUG_ON(!map->cache_ops);
216
217 kfree(map->reg_defaults);
218 if (map->cache_free)
219 kfree(map->reg_defaults_raw);
220
221 if (map->cache_ops->exit) {
222 dev_dbg(map->dev, "Destroying %s cache\n",
223 map->cache_ops->name);
224 map->cache_ops->exit(map);
225 }
226}
227
228/**
229 * regcache_read - Fetch the value of a given register from the cache.
230 *
231 * @map: map to configure.
232 * @reg: The register index.
233 * @value: The value to be returned.
234 *
235 * Return a negative value on failure, 0 on success.
236 */
237int regcache_read(struct regmap *map,
238 unsigned int reg, unsigned int *value)
239{
240 int ret;
241
242 if (map->cache_type == REGCACHE_NONE)
243 return -EINVAL;
244
245 BUG_ON(!map->cache_ops);
246
247 if (!regmap_volatile(map, reg)) {
248 ret = map->cache_ops->read(map, reg, value);
249
250 if (ret == 0)
251 trace_regmap_reg_read_cache(map, reg, *value);
252
253 return ret;
254 }
255
256 return -EINVAL;
257}
258
259/**
260 * regcache_write - Set the value of a given register in the cache.
261 *
262 * @map: map to configure.
263 * @reg: The register index.
264 * @value: The new register value.
265 *
266 * Return a negative value on failure, 0 on success.
267 */
268int regcache_write(struct regmap *map,
269 unsigned int reg, unsigned int value)
270{
271 if (map->cache_type == REGCACHE_NONE)
272 return 0;
273
274 BUG_ON(!map->cache_ops);
275
276 if (!regmap_volatile(map, reg))
277 return map->cache_ops->write(map, reg, value);
278
279 return 0;
280}
281
282bool regcache_reg_needs_sync(struct regmap *map, unsigned int reg,
283 unsigned int val)
284{
285 int ret;
286
287 if (!regmap_writeable(map, reg))
288 return false;
289
290 /* If we don't know the chip just got reset, then sync everything. */
291 if (!map->no_sync_defaults)
292 return true;
293
294 /* Is this the hardware default? If so skip. */
295 ret = regcache_lookup_reg(map, reg);
296 if (ret >= 0 && val == map->reg_defaults[ret].def)
297 return false;
298 return true;
299}
300
301static int regcache_default_sync(struct regmap *map, unsigned int min,
302 unsigned int max)
303{
304 unsigned int reg;
305
306 for (reg = min; reg <= max; reg += map->reg_stride) {
307 unsigned int val;
308 int ret;
309
310 if (regmap_volatile(map, reg) ||
311 !regmap_writeable(map, reg))
312 continue;
313
314 ret = regcache_read(map, reg, &val);
315 if (ret == -ENOENT)
316 continue;
317 if (ret)
318 return ret;
319
320 if (!regcache_reg_needs_sync(map, reg, val))
321 continue;
322
323 map->cache_bypass = true;
324 ret = _regmap_write(map, reg, val);
325 map->cache_bypass = false;
326 if (ret) {
327 dev_err(map->dev, "Unable to sync register %#x. %d\n",
328 reg, ret);
329 return ret;
330 }
331 dev_dbg(map->dev, "Synced register %#x, value %#x\n", reg, val);
332 }
333
334 return 0;
335}
336
337static int rbtree_all(const void *key, const struct rb_node *node)
338{
339 return 0;
340}
341
342/**
343 * regcache_sync - Sync the register cache with the hardware.
344 *
345 * @map: map to configure.
346 *
347 * Any registers that should not be synced should be marked as
348 * volatile. In general drivers can choose not to use the provided
349 * syncing functionality if they so require.
350 *
351 * Return a negative value on failure, 0 on success.
352 */
353int regcache_sync(struct regmap *map)
354{
355 int ret = 0;
356 unsigned int i;
357 const char *name;
358 bool bypass;
359 struct rb_node *node;
360
361 if (WARN_ON(map->cache_type == REGCACHE_NONE))
362 return -EINVAL;
363
364 BUG_ON(!map->cache_ops);
365
366 map->lock(map->lock_arg);
367 /* Remember the initial bypass state */
368 bypass = map->cache_bypass;
369 dev_dbg(map->dev, "Syncing %s cache\n",
370 map->cache_ops->name);
371 name = map->cache_ops->name;
372 trace_regcache_sync(map, name, "start");
373
374 if (!map->cache_dirty)
375 goto out;
376
377 /* Apply any patch first */
378 map->cache_bypass = true;
379 for (i = 0; i < map->patch_regs; i++) {
380 ret = _regmap_write(map, map->patch[i].reg, map->patch[i].def);
381 if (ret != 0) {
382 dev_err(map->dev, "Failed to write %x = %x: %d\n",
383 map->patch[i].reg, map->patch[i].def, ret);
384 goto out;
385 }
386 }
387 map->cache_bypass = false;
388
389 if (map->cache_ops->sync)
390 ret = map->cache_ops->sync(map, 0, map->max_register);
391 else
392 ret = regcache_default_sync(map, 0, map->max_register);
393
394 if (ret == 0)
395 map->cache_dirty = false;
396
397out:
398 /* Restore the bypass state */
399 map->cache_bypass = bypass;
400 map->no_sync_defaults = false;
401
402 /*
403 * If we did any paging with cache bypassed and a cached
404 * paging register then the register and cache state might
405 * have gone out of sync, force writes of all the paging
406 * registers.
407 */
408 rb_for_each(node, 0, &map->range_tree, rbtree_all) {
409 struct regmap_range_node *this =
410 rb_entry(node, struct regmap_range_node, node);
411
412 /* If there's nothing in the cache there's nothing to sync */
413 if (regcache_read(map, this->selector_reg, &i) != 0)
414 continue;
415
416 ret = _regmap_write(map, this->selector_reg, i);
417 if (ret != 0) {
418 dev_err(map->dev, "Failed to write %x = %x: %d\n",
419 this->selector_reg, i, ret);
420 break;
421 }
422 }
423
424 map->unlock(map->lock_arg);
425
426 regmap_async_complete(map);
427
428 trace_regcache_sync(map, name, "stop");
429
430 return ret;
431}
432EXPORT_SYMBOL_GPL(regcache_sync);
433
434/**
435 * regcache_sync_region - Sync part of the register cache with the hardware.
436 *
437 * @map: map to sync.
438 * @min: first register to sync
439 * @max: last register to sync
440 *
441 * Write all non-default register values in the specified region to
442 * the hardware.
443 *
444 * Return a negative value on failure, 0 on success.
445 */
446int regcache_sync_region(struct regmap *map, unsigned int min,
447 unsigned int max)
448{
449 int ret = 0;
450 const char *name;
451 bool bypass;
452
453 if (WARN_ON(map->cache_type == REGCACHE_NONE))
454 return -EINVAL;
455
456 BUG_ON(!map->cache_ops);
457
458 map->lock(map->lock_arg);
459
460 /* Remember the initial bypass state */
461 bypass = map->cache_bypass;
462
463 name = map->cache_ops->name;
464 dev_dbg(map->dev, "Syncing %s cache from %d-%d\n", name, min, max);
465
466 trace_regcache_sync(map, name, "start region");
467
468 if (!map->cache_dirty)
469 goto out;
470
471 map->async = true;
472
473 if (map->cache_ops->sync)
474 ret = map->cache_ops->sync(map, min, max);
475 else
476 ret = regcache_default_sync(map, min, max);
477
478out:
479 /* Restore the bypass state */
480 map->cache_bypass = bypass;
481 map->async = false;
482 map->no_sync_defaults = false;
483 map->unlock(map->lock_arg);
484
485 regmap_async_complete(map);
486
487 trace_regcache_sync(map, name, "stop region");
488
489 return ret;
490}
491EXPORT_SYMBOL_GPL(regcache_sync_region);
492
493/**
494 * regcache_drop_region - Discard part of the register cache
495 *
496 * @map: map to operate on
497 * @min: first register to discard
498 * @max: last register to discard
499 *
500 * Discard part of the register cache.
501 *
502 * Return a negative value on failure, 0 on success.
503 */
504int regcache_drop_region(struct regmap *map, unsigned int min,
505 unsigned int max)
506{
507 int ret = 0;
508
509 if (!map->cache_ops || !map->cache_ops->drop)
510 return -EINVAL;
511
512 map->lock(map->lock_arg);
513
514 trace_regcache_drop_region(map, min, max);
515
516 ret = map->cache_ops->drop(map, min, max);
517
518 map->unlock(map->lock_arg);
519
520 return ret;
521}
522EXPORT_SYMBOL_GPL(regcache_drop_region);
523
524/**
525 * regcache_cache_only - Put a register map into cache only mode
526 *
527 * @map: map to configure
528 * @enable: flag if changes should be written to the hardware
529 *
530 * When a register map is marked as cache only writes to the register
531 * map API will only update the register cache, they will not cause
532 * any hardware changes. This is useful for allowing portions of
533 * drivers to act as though the device were functioning as normal when
534 * it is disabled for power saving reasons.
535 */
536void regcache_cache_only(struct regmap *map, bool enable)
537{
538 map->lock(map->lock_arg);
539 WARN_ON(map->cache_type != REGCACHE_NONE &&
540 map->cache_bypass && enable);
541 map->cache_only = enable;
542 trace_regmap_cache_only(map, enable);
543 map->unlock(map->lock_arg);
544}
545EXPORT_SYMBOL_GPL(regcache_cache_only);
546
547/**
548 * regcache_mark_dirty - Indicate that HW registers were reset to default values
549 *
550 * @map: map to mark
551 *
552 * Inform regcache that the device has been powered down or reset, so that
553 * on resume, regcache_sync() knows to write out all non-default values
554 * stored in the cache.
555 *
556 * If this function is not called, regcache_sync() will assume that
557 * the hardware state still matches the cache state, modulo any writes that
558 * happened when cache_only was true.
559 */
560void regcache_mark_dirty(struct regmap *map)
561{
562 map->lock(map->lock_arg);
563 map->cache_dirty = true;
564 map->no_sync_defaults = true;
565 map->unlock(map->lock_arg);
566}
567EXPORT_SYMBOL_GPL(regcache_mark_dirty);
568
569/**
570 * regcache_cache_bypass - Put a register map into cache bypass mode
571 *
572 * @map: map to configure
573 * @enable: flag if changes should not be written to the cache
574 *
575 * When a register map is marked with the cache bypass option, writes
576 * to the register map API will only update the hardware and not
577 * the cache directly. This is useful when syncing the cache back to
578 * the hardware.
579 */
580void regcache_cache_bypass(struct regmap *map, bool enable)
581{
582 map->lock(map->lock_arg);
583 WARN_ON(map->cache_only && enable);
584 map->cache_bypass = enable;
585 trace_regmap_cache_bypass(map, enable);
586 map->unlock(map->lock_arg);
587}
588EXPORT_SYMBOL_GPL(regcache_cache_bypass);
589
590/**
591 * regcache_reg_cached - Check if a register is cached
592 *
593 * @map: map to check
594 * @reg: register to check
595 *
596 * Reports if a register is cached.
597 */
598bool regcache_reg_cached(struct regmap *map, unsigned int reg)
599{
600 unsigned int val;
601 int ret;
602
603 map->lock(map->lock_arg);
604
605 ret = regcache_read(map, reg, &val);
606
607 map->unlock(map->lock_arg);
608
609 return ret == 0;
610}
611EXPORT_SYMBOL_GPL(regcache_reg_cached);
612
613void regcache_set_val(struct regmap *map, void *base, unsigned int idx,
614 unsigned int val)
615{
616 /* Use device native format if possible */
617 if (map->format.format_val) {
618 map->format.format_val(base + (map->cache_word_size * idx),
619 val, 0);
620 return;
621 }
622
623 switch (map->cache_word_size) {
624 case 1: {
625 u8 *cache = base;
626
627 cache[idx] = val;
628 break;
629 }
630 case 2: {
631 u16 *cache = base;
632
633 cache[idx] = val;
634 break;
635 }
636 case 4: {
637 u32 *cache = base;
638
639 cache[idx] = val;
640 break;
641 }
642 default:
643 BUG();
644 }
645}
646
647unsigned int regcache_get_val(struct regmap *map, const void *base,
648 unsigned int idx)
649{
650 if (!base)
651 return -EINVAL;
652
653 /* Use device native format if possible */
654 if (map->format.parse_val)
655 return map->format.parse_val(regcache_get_val_addr(map, base,
656 idx));
657
658 switch (map->cache_word_size) {
659 case 1: {
660 const u8 *cache = base;
661
662 return cache[idx];
663 }
664 case 2: {
665 const u16 *cache = base;
666
667 return cache[idx];
668 }
669 case 4: {
670 const u32 *cache = base;
671
672 return cache[idx];
673 }
674 default:
675 BUG();
676 }
677 /* unreachable */
678 return -1;
679}
680
681static int regcache_default_cmp(const void *a, const void *b)
682{
683 const struct reg_default *_a = a;
684 const struct reg_default *_b = b;
685
686 return _a->reg - _b->reg;
687}
688
689int regcache_lookup_reg(struct regmap *map, unsigned int reg)
690{
691 struct reg_default key;
692 struct reg_default *r;
693
694 key.reg = reg;
695 key.def = 0;
696
697 r = bsearch(&key, map->reg_defaults, map->num_reg_defaults,
698 sizeof(struct reg_default), regcache_default_cmp);
699
700 if (r)
701 return r - map->reg_defaults;
702 else
703 return -ENOENT;
704}
705
706static bool regcache_reg_present(unsigned long *cache_present, unsigned int idx)
707{
708 if (!cache_present)
709 return true;
710
711 return test_bit(idx, cache_present);
712}
713
714int regcache_sync_val(struct regmap *map, unsigned int reg, unsigned int val)
715{
716 int ret;
717
718 if (!regcache_reg_needs_sync(map, reg, val))
719 return 0;
720
721 map->cache_bypass = true;
722
723 ret = _regmap_write(map, reg, val);
724
725 map->cache_bypass = false;
726
727 if (ret != 0) {
728 dev_err(map->dev, "Unable to sync register %#x. %d\n",
729 reg, ret);
730 return ret;
731 }
732 dev_dbg(map->dev, "Synced register %#x, value %#x\n",
733 reg, val);
734
735 return 0;
736}
737
738static int regcache_sync_block_single(struct regmap *map, void *block,
739 unsigned long *cache_present,
740 unsigned int block_base,
741 unsigned int start, unsigned int end)
742{
743 unsigned int i, regtmp, val;
744 int ret;
745
746 for (i = start; i < end; i++) {
747 regtmp = block_base + (i * map->reg_stride);
748
749 if (!regcache_reg_present(cache_present, i) ||
750 !regmap_writeable(map, regtmp))
751 continue;
752
753 val = regcache_get_val(map, block, i);
754 ret = regcache_sync_val(map, regtmp, val);
755 if (ret != 0)
756 return ret;
757 }
758
759 return 0;
760}
761
762static int regcache_sync_block_raw_flush(struct regmap *map, const void **data,
763 unsigned int base, unsigned int cur)
764{
765 size_t val_bytes = map->format.val_bytes;
766 int ret, count;
767
768 if (*data == NULL)
769 return 0;
770
771 count = (cur - base) / map->reg_stride;
772
773 dev_dbg(map->dev, "Writing %zu bytes for %d registers from 0x%x-0x%x\n",
774 count * val_bytes, count, base, cur - map->reg_stride);
775
776 map->cache_bypass = true;
777
778 ret = _regmap_raw_write(map, base, *data, count * val_bytes, false);
779 if (ret)
780 dev_err(map->dev, "Unable to sync registers %#x-%#x. %d\n",
781 base, cur - map->reg_stride, ret);
782
783 map->cache_bypass = false;
784
785 *data = NULL;
786
787 return ret;
788}
789
790static int regcache_sync_block_raw(struct regmap *map, void *block,
791 unsigned long *cache_present,
792 unsigned int block_base, unsigned int start,
793 unsigned int end)
794{
795 unsigned int i, val;
796 unsigned int regtmp = 0;
797 unsigned int base = 0;
798 const void *data = NULL;
799 int ret;
800
801 for (i = start; i < end; i++) {
802 regtmp = block_base + (i * map->reg_stride);
803
804 if (!regcache_reg_present(cache_present, i) ||
805 !regmap_writeable(map, regtmp)) {
806 ret = regcache_sync_block_raw_flush(map, &data,
807 base, regtmp);
808 if (ret != 0)
809 return ret;
810 continue;
811 }
812
813 val = regcache_get_val(map, block, i);
814 if (!regcache_reg_needs_sync(map, regtmp, val)) {
815 ret = regcache_sync_block_raw_flush(map, &data,
816 base, regtmp);
817 if (ret != 0)
818 return ret;
819 continue;
820 }
821
822 if (!data) {
823 data = regcache_get_val_addr(map, block, i);
824 base = regtmp;
825 }
826 }
827
828 return regcache_sync_block_raw_flush(map, &data, base, regtmp +
829 map->reg_stride);
830}
831
832int regcache_sync_block(struct regmap *map, void *block,
833 unsigned long *cache_present,
834 unsigned int block_base, unsigned int start,
835 unsigned int end)
836{
837 if (regmap_can_raw_write(map) && !map->use_single_write)
838 return regcache_sync_block_raw(map, block, cache_present,
839 block_base, start, end);
840 else
841 return regcache_sync_block_single(map, block, cache_present,
842 block_base, start, end);
843}
1/*
2 * Register cache access API
3 *
4 * Copyright 2011 Wolfson Microelectronics plc
5 *
6 * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/bsearch.h>
14#include <linux/device.h>
15#include <linux/export.h>
16#include <linux/slab.h>
17#include <linux/sort.h>
18
19#include "trace.h"
20#include "internal.h"
21
22static const struct regcache_ops *cache_types[] = {
23 ®cache_rbtree_ops,
24 ®cache_lzo_ops,
25 ®cache_flat_ops,
26};
27
28static int regcache_hw_init(struct regmap *map)
29{
30 int i, j;
31 int ret;
32 int count;
33 unsigned int reg, val;
34 void *tmp_buf;
35
36 if (!map->num_reg_defaults_raw)
37 return -EINVAL;
38
39 /* calculate the size of reg_defaults */
40 for (count = 0, i = 0; i < map->num_reg_defaults_raw; i++)
41 if (regmap_readable(map, i * map->reg_stride) &&
42 !regmap_volatile(map, i * map->reg_stride))
43 count++;
44
45 /* all registers are unreadable or volatile, so just bypass */
46 if (!count) {
47 map->cache_bypass = true;
48 return 0;
49 }
50
51 map->num_reg_defaults = count;
52 map->reg_defaults = kmalloc_array(count, sizeof(struct reg_default),
53 GFP_KERNEL);
54 if (!map->reg_defaults)
55 return -ENOMEM;
56
57 if (!map->reg_defaults_raw) {
58 bool cache_bypass = map->cache_bypass;
59 dev_warn(map->dev, "No cache defaults, reading back from HW\n");
60
61 /* Bypass the cache access till data read from HW */
62 map->cache_bypass = true;
63 tmp_buf = kmalloc(map->cache_size_raw, GFP_KERNEL);
64 if (!tmp_buf) {
65 ret = -ENOMEM;
66 goto err_free;
67 }
68 ret = regmap_raw_read(map, 0, tmp_buf,
69 map->cache_size_raw);
70 map->cache_bypass = cache_bypass;
71 if (ret == 0) {
72 map->reg_defaults_raw = tmp_buf;
73 map->cache_free = 1;
74 } else {
75 kfree(tmp_buf);
76 }
77 }
78
79 /* fill the reg_defaults */
80 for (i = 0, j = 0; i < map->num_reg_defaults_raw; i++) {
81 reg = i * map->reg_stride;
82
83 if (!regmap_readable(map, reg))
84 continue;
85
86 if (regmap_volatile(map, reg))
87 continue;
88
89 if (map->reg_defaults_raw) {
90 val = regcache_get_val(map, map->reg_defaults_raw, i);
91 } else {
92 bool cache_bypass = map->cache_bypass;
93
94 map->cache_bypass = true;
95 ret = regmap_read(map, reg, &val);
96 map->cache_bypass = cache_bypass;
97 if (ret != 0) {
98 dev_err(map->dev, "Failed to read %d: %d\n",
99 reg, ret);
100 goto err_free;
101 }
102 }
103
104 map->reg_defaults[j].reg = reg;
105 map->reg_defaults[j].def = val;
106 j++;
107 }
108
109 return 0;
110
111err_free:
112 kfree(map->reg_defaults);
113
114 return ret;
115}
116
117int regcache_init(struct regmap *map, const struct regmap_config *config)
118{
119 int ret;
120 int i;
121 void *tmp_buf;
122
123 if (map->cache_type == REGCACHE_NONE) {
124 if (config->reg_defaults || config->num_reg_defaults_raw)
125 dev_warn(map->dev,
126 "No cache used with register defaults set!\n");
127
128 map->cache_bypass = true;
129 return 0;
130 }
131
132 if (config->reg_defaults && !config->num_reg_defaults) {
133 dev_err(map->dev,
134 "Register defaults are set without the number!\n");
135 return -EINVAL;
136 }
137
138 for (i = 0; i < config->num_reg_defaults; i++)
139 if (config->reg_defaults[i].reg % map->reg_stride)
140 return -EINVAL;
141
142 for (i = 0; i < ARRAY_SIZE(cache_types); i++)
143 if (cache_types[i]->type == map->cache_type)
144 break;
145
146 if (i == ARRAY_SIZE(cache_types)) {
147 dev_err(map->dev, "Could not match compress type: %d\n",
148 map->cache_type);
149 return -EINVAL;
150 }
151
152 map->num_reg_defaults = config->num_reg_defaults;
153 map->num_reg_defaults_raw = config->num_reg_defaults_raw;
154 map->reg_defaults_raw = config->reg_defaults_raw;
155 map->cache_word_size = DIV_ROUND_UP(config->val_bits, 8);
156 map->cache_size_raw = map->cache_word_size * config->num_reg_defaults_raw;
157
158 map->cache = NULL;
159 map->cache_ops = cache_types[i];
160
161 if (!map->cache_ops->read ||
162 !map->cache_ops->write ||
163 !map->cache_ops->name)
164 return -EINVAL;
165
166 /* We still need to ensure that the reg_defaults
167 * won't vanish from under us. We'll need to make
168 * a copy of it.
169 */
170 if (config->reg_defaults) {
171 tmp_buf = kmemdup(config->reg_defaults, map->num_reg_defaults *
172 sizeof(struct reg_default), GFP_KERNEL);
173 if (!tmp_buf)
174 return -ENOMEM;
175 map->reg_defaults = tmp_buf;
176 } else if (map->num_reg_defaults_raw) {
177 /* Some devices such as PMICs don't have cache defaults,
178 * we cope with this by reading back the HW registers and
179 * crafting the cache defaults by hand.
180 */
181 ret = regcache_hw_init(map);
182 if (ret < 0)
183 return ret;
184 if (map->cache_bypass)
185 return 0;
186 }
187
188 if (!map->max_register)
189 map->max_register = map->num_reg_defaults_raw;
190
191 if (map->cache_ops->init) {
192 dev_dbg(map->dev, "Initializing %s cache\n",
193 map->cache_ops->name);
194 ret = map->cache_ops->init(map);
195 if (ret)
196 goto err_free;
197 }
198 return 0;
199
200err_free:
201 kfree(map->reg_defaults);
202 if (map->cache_free)
203 kfree(map->reg_defaults_raw);
204
205 return ret;
206}
207
208void regcache_exit(struct regmap *map)
209{
210 if (map->cache_type == REGCACHE_NONE)
211 return;
212
213 BUG_ON(!map->cache_ops);
214
215 kfree(map->reg_defaults);
216 if (map->cache_free)
217 kfree(map->reg_defaults_raw);
218
219 if (map->cache_ops->exit) {
220 dev_dbg(map->dev, "Destroying %s cache\n",
221 map->cache_ops->name);
222 map->cache_ops->exit(map);
223 }
224}
225
226/**
227 * regcache_read: Fetch the value of a given register from the cache.
228 *
229 * @map: map to configure.
230 * @reg: The register index.
231 * @value: The value to be returned.
232 *
233 * Return a negative value on failure, 0 on success.
234 */
235int regcache_read(struct regmap *map,
236 unsigned int reg, unsigned int *value)
237{
238 int ret;
239
240 if (map->cache_type == REGCACHE_NONE)
241 return -ENOSYS;
242
243 BUG_ON(!map->cache_ops);
244
245 if (!regmap_volatile(map, reg)) {
246 ret = map->cache_ops->read(map, reg, value);
247
248 if (ret == 0)
249 trace_regmap_reg_read_cache(map, reg, *value);
250
251 return ret;
252 }
253
254 return -EINVAL;
255}
256
257/**
258 * regcache_write: Set the value of a given register in the cache.
259 *
260 * @map: map to configure.
261 * @reg: The register index.
262 * @value: The new register value.
263 *
264 * Return a negative value on failure, 0 on success.
265 */
266int regcache_write(struct regmap *map,
267 unsigned int reg, unsigned int value)
268{
269 if (map->cache_type == REGCACHE_NONE)
270 return 0;
271
272 BUG_ON(!map->cache_ops);
273
274 if (!regmap_volatile(map, reg))
275 return map->cache_ops->write(map, reg, value);
276
277 return 0;
278}
279
280static bool regcache_reg_needs_sync(struct regmap *map, unsigned int reg,
281 unsigned int val)
282{
283 int ret;
284
285 /* If we don't know the chip just got reset, then sync everything. */
286 if (!map->no_sync_defaults)
287 return true;
288
289 /* Is this the hardware default? If so skip. */
290 ret = regcache_lookup_reg(map, reg);
291 if (ret >= 0 && val == map->reg_defaults[ret].def)
292 return false;
293 return true;
294}
295
296static int regcache_default_sync(struct regmap *map, unsigned int min,
297 unsigned int max)
298{
299 unsigned int reg;
300
301 for (reg = min; reg <= max; reg += map->reg_stride) {
302 unsigned int val;
303 int ret;
304
305 if (regmap_volatile(map, reg) ||
306 !regmap_writeable(map, reg))
307 continue;
308
309 ret = regcache_read(map, reg, &val);
310 if (ret)
311 return ret;
312
313 if (!regcache_reg_needs_sync(map, reg, val))
314 continue;
315
316 map->cache_bypass = true;
317 ret = _regmap_write(map, reg, val);
318 map->cache_bypass = false;
319 if (ret) {
320 dev_err(map->dev, "Unable to sync register %#x. %d\n",
321 reg, ret);
322 return ret;
323 }
324 dev_dbg(map->dev, "Synced register %#x, value %#x\n", reg, val);
325 }
326
327 return 0;
328}
329
330/**
331 * regcache_sync: Sync the register cache with the hardware.
332 *
333 * @map: map to configure.
334 *
335 * Any registers that should not be synced should be marked as
336 * volatile. In general drivers can choose not to use the provided
337 * syncing functionality if they so require.
338 *
339 * Return a negative value on failure, 0 on success.
340 */
341int regcache_sync(struct regmap *map)
342{
343 int ret = 0;
344 unsigned int i;
345 const char *name;
346 bool bypass;
347
348 BUG_ON(!map->cache_ops);
349
350 map->lock(map->lock_arg);
351 /* Remember the initial bypass state */
352 bypass = map->cache_bypass;
353 dev_dbg(map->dev, "Syncing %s cache\n",
354 map->cache_ops->name);
355 name = map->cache_ops->name;
356 trace_regcache_sync(map, name, "start");
357
358 if (!map->cache_dirty)
359 goto out;
360
361 map->async = true;
362
363 /* Apply any patch first */
364 map->cache_bypass = true;
365 for (i = 0; i < map->patch_regs; i++) {
366 ret = _regmap_write(map, map->patch[i].reg, map->patch[i].def);
367 if (ret != 0) {
368 dev_err(map->dev, "Failed to write %x = %x: %d\n",
369 map->patch[i].reg, map->patch[i].def, ret);
370 goto out;
371 }
372 }
373 map->cache_bypass = false;
374
375 if (map->cache_ops->sync)
376 ret = map->cache_ops->sync(map, 0, map->max_register);
377 else
378 ret = regcache_default_sync(map, 0, map->max_register);
379
380 if (ret == 0)
381 map->cache_dirty = false;
382
383out:
384 /* Restore the bypass state */
385 map->async = false;
386 map->cache_bypass = bypass;
387 map->no_sync_defaults = false;
388 map->unlock(map->lock_arg);
389
390 regmap_async_complete(map);
391
392 trace_regcache_sync(map, name, "stop");
393
394 return ret;
395}
396EXPORT_SYMBOL_GPL(regcache_sync);
397
398/**
399 * regcache_sync_region: Sync part of the register cache with the hardware.
400 *
401 * @map: map to sync.
402 * @min: first register to sync
403 * @max: last register to sync
404 *
405 * Write all non-default register values in the specified region to
406 * the hardware.
407 *
408 * Return a negative value on failure, 0 on success.
409 */
410int regcache_sync_region(struct regmap *map, unsigned int min,
411 unsigned int max)
412{
413 int ret = 0;
414 const char *name;
415 bool bypass;
416
417 BUG_ON(!map->cache_ops);
418
419 map->lock(map->lock_arg);
420
421 /* Remember the initial bypass state */
422 bypass = map->cache_bypass;
423
424 name = map->cache_ops->name;
425 dev_dbg(map->dev, "Syncing %s cache from %d-%d\n", name, min, max);
426
427 trace_regcache_sync(map, name, "start region");
428
429 if (!map->cache_dirty)
430 goto out;
431
432 map->async = true;
433
434 if (map->cache_ops->sync)
435 ret = map->cache_ops->sync(map, min, max);
436 else
437 ret = regcache_default_sync(map, min, max);
438
439out:
440 /* Restore the bypass state */
441 map->cache_bypass = bypass;
442 map->async = false;
443 map->no_sync_defaults = false;
444 map->unlock(map->lock_arg);
445
446 regmap_async_complete(map);
447
448 trace_regcache_sync(map, name, "stop region");
449
450 return ret;
451}
452EXPORT_SYMBOL_GPL(regcache_sync_region);
453
454/**
455 * regcache_drop_region: Discard part of the register cache
456 *
457 * @map: map to operate on
458 * @min: first register to discard
459 * @max: last register to discard
460 *
461 * Discard part of the register cache.
462 *
463 * Return a negative value on failure, 0 on success.
464 */
465int regcache_drop_region(struct regmap *map, unsigned int min,
466 unsigned int max)
467{
468 int ret = 0;
469
470 if (!map->cache_ops || !map->cache_ops->drop)
471 return -EINVAL;
472
473 map->lock(map->lock_arg);
474
475 trace_regcache_drop_region(map, min, max);
476
477 ret = map->cache_ops->drop(map, min, max);
478
479 map->unlock(map->lock_arg);
480
481 return ret;
482}
483EXPORT_SYMBOL_GPL(regcache_drop_region);
484
485/**
486 * regcache_cache_only: Put a register map into cache only mode
487 *
488 * @map: map to configure
489 * @cache_only: flag if changes should be written to the hardware
490 *
491 * When a register map is marked as cache only writes to the register
492 * map API will only update the register cache, they will not cause
493 * any hardware changes. This is useful for allowing portions of
494 * drivers to act as though the device were functioning as normal when
495 * it is disabled for power saving reasons.
496 */
497void regcache_cache_only(struct regmap *map, bool enable)
498{
499 map->lock(map->lock_arg);
500 WARN_ON(map->cache_bypass && enable);
501 map->cache_only = enable;
502 trace_regmap_cache_only(map, enable);
503 map->unlock(map->lock_arg);
504}
505EXPORT_SYMBOL_GPL(regcache_cache_only);
506
507/**
508 * regcache_mark_dirty: Indicate that HW registers were reset to default values
509 *
510 * @map: map to mark
511 *
512 * Inform regcache that the device has been powered down or reset, so that
513 * on resume, regcache_sync() knows to write out all non-default values
514 * stored in the cache.
515 *
516 * If this function is not called, regcache_sync() will assume that
517 * the hardware state still matches the cache state, modulo any writes that
518 * happened when cache_only was true.
519 */
520void regcache_mark_dirty(struct regmap *map)
521{
522 map->lock(map->lock_arg);
523 map->cache_dirty = true;
524 map->no_sync_defaults = true;
525 map->unlock(map->lock_arg);
526}
527EXPORT_SYMBOL_GPL(regcache_mark_dirty);
528
529/**
530 * regcache_cache_bypass: Put a register map into cache bypass mode
531 *
532 * @map: map to configure
533 * @cache_bypass: flag if changes should not be written to the cache
534 *
535 * When a register map is marked with the cache bypass option, writes
536 * to the register map API will only update the hardware and not the
537 * the cache directly. This is useful when syncing the cache back to
538 * the hardware.
539 */
540void regcache_cache_bypass(struct regmap *map, bool enable)
541{
542 map->lock(map->lock_arg);
543 WARN_ON(map->cache_only && enable);
544 map->cache_bypass = enable;
545 trace_regmap_cache_bypass(map, enable);
546 map->unlock(map->lock_arg);
547}
548EXPORT_SYMBOL_GPL(regcache_cache_bypass);
549
550bool regcache_set_val(struct regmap *map, void *base, unsigned int idx,
551 unsigned int val)
552{
553 if (regcache_get_val(map, base, idx) == val)
554 return true;
555
556 /* Use device native format if possible */
557 if (map->format.format_val) {
558 map->format.format_val(base + (map->cache_word_size * idx),
559 val, 0);
560 return false;
561 }
562
563 switch (map->cache_word_size) {
564 case 1: {
565 u8 *cache = base;
566
567 cache[idx] = val;
568 break;
569 }
570 case 2: {
571 u16 *cache = base;
572
573 cache[idx] = val;
574 break;
575 }
576 case 4: {
577 u32 *cache = base;
578
579 cache[idx] = val;
580 break;
581 }
582#ifdef CONFIG_64BIT
583 case 8: {
584 u64 *cache = base;
585
586 cache[idx] = val;
587 break;
588 }
589#endif
590 default:
591 BUG();
592 }
593 return false;
594}
595
596unsigned int regcache_get_val(struct regmap *map, const void *base,
597 unsigned int idx)
598{
599 if (!base)
600 return -EINVAL;
601
602 /* Use device native format if possible */
603 if (map->format.parse_val)
604 return map->format.parse_val(regcache_get_val_addr(map, base,
605 idx));
606
607 switch (map->cache_word_size) {
608 case 1: {
609 const u8 *cache = base;
610
611 return cache[idx];
612 }
613 case 2: {
614 const u16 *cache = base;
615
616 return cache[idx];
617 }
618 case 4: {
619 const u32 *cache = base;
620
621 return cache[idx];
622 }
623#ifdef CONFIG_64BIT
624 case 8: {
625 const u64 *cache = base;
626
627 return cache[idx];
628 }
629#endif
630 default:
631 BUG();
632 }
633 /* unreachable */
634 return -1;
635}
636
637static int regcache_default_cmp(const void *a, const void *b)
638{
639 const struct reg_default *_a = a;
640 const struct reg_default *_b = b;
641
642 return _a->reg - _b->reg;
643}
644
645int regcache_lookup_reg(struct regmap *map, unsigned int reg)
646{
647 struct reg_default key;
648 struct reg_default *r;
649
650 key.reg = reg;
651 key.def = 0;
652
653 r = bsearch(&key, map->reg_defaults, map->num_reg_defaults,
654 sizeof(struct reg_default), regcache_default_cmp);
655
656 if (r)
657 return r - map->reg_defaults;
658 else
659 return -ENOENT;
660}
661
662static bool regcache_reg_present(unsigned long *cache_present, unsigned int idx)
663{
664 if (!cache_present)
665 return true;
666
667 return test_bit(idx, cache_present);
668}
669
670static int regcache_sync_block_single(struct regmap *map, void *block,
671 unsigned long *cache_present,
672 unsigned int block_base,
673 unsigned int start, unsigned int end)
674{
675 unsigned int i, regtmp, val;
676 int ret;
677
678 for (i = start; i < end; i++) {
679 regtmp = block_base + (i * map->reg_stride);
680
681 if (!regcache_reg_present(cache_present, i) ||
682 !regmap_writeable(map, regtmp))
683 continue;
684
685 val = regcache_get_val(map, block, i);
686 if (!regcache_reg_needs_sync(map, regtmp, val))
687 continue;
688
689 map->cache_bypass = true;
690
691 ret = _regmap_write(map, regtmp, val);
692
693 map->cache_bypass = false;
694 if (ret != 0) {
695 dev_err(map->dev, "Unable to sync register %#x. %d\n",
696 regtmp, ret);
697 return ret;
698 }
699 dev_dbg(map->dev, "Synced register %#x, value %#x\n",
700 regtmp, val);
701 }
702
703 return 0;
704}
705
706static int regcache_sync_block_raw_flush(struct regmap *map, const void **data,
707 unsigned int base, unsigned int cur)
708{
709 size_t val_bytes = map->format.val_bytes;
710 int ret, count;
711
712 if (*data == NULL)
713 return 0;
714
715 count = (cur - base) / map->reg_stride;
716
717 dev_dbg(map->dev, "Writing %zu bytes for %d registers from 0x%x-0x%x\n",
718 count * val_bytes, count, base, cur - map->reg_stride);
719
720 map->cache_bypass = true;
721
722 ret = _regmap_raw_write(map, base, *data, count * val_bytes);
723 if (ret)
724 dev_err(map->dev, "Unable to sync registers %#x-%#x. %d\n",
725 base, cur - map->reg_stride, ret);
726
727 map->cache_bypass = false;
728
729 *data = NULL;
730
731 return ret;
732}
733
734static int regcache_sync_block_raw(struct regmap *map, void *block,
735 unsigned long *cache_present,
736 unsigned int block_base, unsigned int start,
737 unsigned int end)
738{
739 unsigned int i, val;
740 unsigned int regtmp = 0;
741 unsigned int base = 0;
742 const void *data = NULL;
743 int ret;
744
745 for (i = start; i < end; i++) {
746 regtmp = block_base + (i * map->reg_stride);
747
748 if (!regcache_reg_present(cache_present, i) ||
749 !regmap_writeable(map, regtmp)) {
750 ret = regcache_sync_block_raw_flush(map, &data,
751 base, regtmp);
752 if (ret != 0)
753 return ret;
754 continue;
755 }
756
757 val = regcache_get_val(map, block, i);
758 if (!regcache_reg_needs_sync(map, regtmp, val)) {
759 ret = regcache_sync_block_raw_flush(map, &data,
760 base, regtmp);
761 if (ret != 0)
762 return ret;
763 continue;
764 }
765
766 if (!data) {
767 data = regcache_get_val_addr(map, block, i);
768 base = regtmp;
769 }
770 }
771
772 return regcache_sync_block_raw_flush(map, &data, base, regtmp +
773 map->reg_stride);
774}
775
776int regcache_sync_block(struct regmap *map, void *block,
777 unsigned long *cache_present,
778 unsigned int block_base, unsigned int start,
779 unsigned int end)
780{
781 if (regmap_can_raw_write(map) && !map->use_single_write)
782 return regcache_sync_block_raw(map, block, cache_present,
783 block_base, start, end);
784 else
785 return regcache_sync_block_single(map, block, cache_present,
786 block_base, start, end);
787}