Loading...
1/* SPDX-License-Identifier: GPL-2.0-only */
2/*
3 *
4 * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
5 *
6 * Author: Varun Sethi <varun.sethi@freescale.com>
7 * Author: Scott Wood <scotwood@freescale.com>
8 * Author: Mihai Caraman <mihai.caraman@freescale.com>
9 *
10 * This file is derived from arch/powerpc/kvm/booke_interrupts.S
11 */
12
13#include <asm/ppc_asm.h>
14#include <asm/kvm_asm.h>
15#include <asm/reg.h>
16#include <asm/page.h>
17#include <asm/asm-compat.h>
18#include <asm/asm-offsets.h>
19#include <asm/bitsperlong.h>
20
21#ifdef CONFIG_64BIT
22#include <asm/exception-64e.h>
23#include <asm/hw_irq.h>
24#include <asm/irqflags.h>
25#else
26#include "../kernel/head_booke.h" /* for THREAD_NORMSAVE() */
27#endif
28
29#define LONGBYTES (BITS_PER_LONG / 8)
30
31#define VCPU_GUEST_SPRG(n) (VCPU_GUEST_SPRGS + (n * LONGBYTES))
32
33/* The host stack layout: */
34#define HOST_R1 0 /* Implied by stwu. */
35#define HOST_CALLEE_LR PPC_LR_STKOFF
36#define HOST_RUN (HOST_CALLEE_LR + LONGBYTES)
37/*
38 * r2 is special: it holds 'current', and it made nonvolatile in the
39 * kernel with the -ffixed-r2 gcc option.
40 */
41#define HOST_R2 (HOST_RUN + LONGBYTES)
42#define HOST_CR (HOST_R2 + LONGBYTES)
43#define HOST_NV_GPRS (HOST_CR + LONGBYTES)
44#define __HOST_NV_GPR(n) (HOST_NV_GPRS + ((n - 14) * LONGBYTES))
45#define HOST_NV_GPR(n) __HOST_NV_GPR(__REG_##n)
46#define HOST_MIN_STACK_SIZE (HOST_NV_GPR(R31) + LONGBYTES)
47#define HOST_STACK_SIZE ((HOST_MIN_STACK_SIZE + 15) & ~15) /* Align. */
48/* LR in caller stack frame. */
49#define HOST_STACK_LR (HOST_STACK_SIZE + PPC_LR_STKOFF)
50
51#define NEED_EMU 0x00000001 /* emulation -- save nv regs */
52#define NEED_DEAR 0x00000002 /* save faulting DEAR */
53#define NEED_ESR 0x00000004 /* save faulting ESR */
54
55/*
56 * On entry:
57 * r4 = vcpu, r5 = srr0, r6 = srr1
58 * saved in vcpu: cr, ctr, r3-r13
59 */
60.macro kvm_handler_common intno, srr0, flags
61 /* Restore host stack pointer */
62 PPC_STL r1, VCPU_GPR(R1)(r4)
63 PPC_STL r2, VCPU_GPR(R2)(r4)
64 PPC_LL r1, VCPU_HOST_STACK(r4)
65 PPC_LL r2, HOST_R2(r1)
66
67START_BTB_FLUSH_SECTION
68 BTB_FLUSH(r10)
69END_BTB_FLUSH_SECTION
70
71 mfspr r10, SPRN_PID
72 lwz r8, VCPU_HOST_PID(r4)
73 PPC_LL r11, VCPU_SHARED(r4)
74 PPC_STL r14, VCPU_GPR(R14)(r4) /* We need a non-volatile GPR. */
75 li r14, \intno
76
77 stw r10, VCPU_GUEST_PID(r4)
78 mtspr SPRN_PID, r8
79
80#ifdef CONFIG_KVM_EXIT_TIMING
81 /* save exit time */
821: mfspr r7, SPRN_TBRU
83 mfspr r8, SPRN_TBRL
84 mfspr r9, SPRN_TBRU
85 cmpw r9, r7
86 stw r8, VCPU_TIMING_EXIT_TBL(r4)
87 bne- 1b
88 stw r9, VCPU_TIMING_EXIT_TBU(r4)
89#endif
90
91 oris r8, r6, MSR_CE@h
92 PPC_STD(r6, VCPU_SHARED_MSR, r11)
93 ori r8, r8, MSR_ME | MSR_RI
94 PPC_STL r5, VCPU_PC(r4)
95
96 /*
97 * Make sure CE/ME/RI are set (if appropriate for exception type)
98 * whether or not the guest had it set. Since mfmsr/mtmsr are
99 * somewhat expensive, skip in the common case where the guest
100 * had all these bits set (and thus they're still set if
101 * appropriate for the exception type).
102 */
103 cmpw r6, r8
104 beq 1f
105 mfmsr r7
106 .if \srr0 != SPRN_MCSRR0 && \srr0 != SPRN_CSRR0
107 oris r7, r7, MSR_CE@h
108 .endif
109 .if \srr0 != SPRN_MCSRR0
110 ori r7, r7, MSR_ME | MSR_RI
111 .endif
112 mtmsr r7
1131:
114
115 .if \flags & NEED_EMU
116 PPC_STL r15, VCPU_GPR(R15)(r4)
117 PPC_STL r16, VCPU_GPR(R16)(r4)
118 PPC_STL r17, VCPU_GPR(R17)(r4)
119 PPC_STL r18, VCPU_GPR(R18)(r4)
120 PPC_STL r19, VCPU_GPR(R19)(r4)
121 PPC_STL r20, VCPU_GPR(R20)(r4)
122 PPC_STL r21, VCPU_GPR(R21)(r4)
123 PPC_STL r22, VCPU_GPR(R22)(r4)
124 PPC_STL r23, VCPU_GPR(R23)(r4)
125 PPC_STL r24, VCPU_GPR(R24)(r4)
126 PPC_STL r25, VCPU_GPR(R25)(r4)
127 PPC_STL r26, VCPU_GPR(R26)(r4)
128 PPC_STL r27, VCPU_GPR(R27)(r4)
129 PPC_STL r28, VCPU_GPR(R28)(r4)
130 PPC_STL r29, VCPU_GPR(R29)(r4)
131 PPC_STL r30, VCPU_GPR(R30)(r4)
132 PPC_STL r31, VCPU_GPR(R31)(r4)
133
134 /*
135 * We don't use external PID support. lwepx faults would need to be
136 * handled by KVM and this implies aditional code in DO_KVM (for
137 * DTB_MISS, DSI and LRAT) to check ESR[EPID] and EPLC[EGS] which
138 * is too intrusive for the host. Get last instuction in
139 * kvmppc_get_last_inst().
140 */
141 li r9, KVM_INST_FETCH_FAILED
142 PPC_STL r9, VCPU_LAST_INST(r4)
143 .endif
144
145 .if \flags & NEED_ESR
146 mfspr r8, SPRN_ESR
147 PPC_STL r8, VCPU_FAULT_ESR(r4)
148 .endif
149
150 .if \flags & NEED_DEAR
151 mfspr r9, SPRN_DEAR
152 PPC_STL r9, VCPU_FAULT_DEAR(r4)
153 .endif
154
155 b kvmppc_resume_host
156.endm
157
158#ifdef CONFIG_64BIT
159/* Exception types */
160#define EX_GEN 1
161#define EX_GDBELL 2
162#define EX_DBG 3
163#define EX_MC 4
164#define EX_CRIT 5
165#define EX_TLB 6
166
167/*
168 * For input register values, see arch/powerpc/include/asm/kvm_booke_hv_asm.h
169 */
170.macro kvm_handler intno type scratch, paca_ex, ex_r10, ex_r11, srr0, srr1, flags
171 _GLOBAL(kvmppc_handler_\intno\()_\srr1)
172 mr r11, r4
173 /*
174 * Get vcpu from Paca: paca->__current.thread->kvm_vcpu
175 */
176 PPC_LL r4, PACACURRENT(r13)
177 PPC_LL r4, (THREAD + THREAD_KVM_VCPU)(r4)
178 PPC_STL r10, VCPU_CR(r4)
179 PPC_STL r11, VCPU_GPR(R4)(r4)
180 PPC_STL r5, VCPU_GPR(R5)(r4)
181 PPC_STL r6, VCPU_GPR(R6)(r4)
182 PPC_STL r8, VCPU_GPR(R8)(r4)
183 PPC_STL r9, VCPU_GPR(R9)(r4)
184 .if \type == EX_TLB
185 PPC_LL r5, EX_TLB_R13(r12)
186 PPC_LL r6, EX_TLB_R10(r12)
187 PPC_LL r8, EX_TLB_R11(r12)
188 mfspr r12, \scratch
189 .else
190 mfspr r5, \scratch
191 PPC_LL r6, (\paca_ex + \ex_r10)(r13)
192 PPC_LL r8, (\paca_ex + \ex_r11)(r13)
193 .endif
194 PPC_STL r5, VCPU_GPR(R13)(r4)
195 PPC_STL r3, VCPU_GPR(R3)(r4)
196 PPC_STL r7, VCPU_GPR(R7)(r4)
197 PPC_STL r12, VCPU_GPR(R12)(r4)
198 PPC_STL r6, VCPU_GPR(R10)(r4)
199 PPC_STL r8, VCPU_GPR(R11)(r4)
200 mfctr r5
201 PPC_STL r5, VCPU_CTR(r4)
202 mfspr r5, \srr0
203 mfspr r6, \srr1
204 kvm_handler_common \intno, \srr0, \flags
205.endm
206
207#define EX_PARAMS(type) \
208 EX_##type, \
209 SPRN_SPRG_##type##_SCRATCH, \
210 PACA_EX##type, \
211 EX_R10, \
212 EX_R11
213
214#define EX_PARAMS_TLB \
215 EX_TLB, \
216 SPRN_SPRG_GEN_SCRATCH, \
217 PACA_EXTLB, \
218 EX_TLB_R10, \
219 EX_TLB_R11
220
221kvm_handler BOOKE_INTERRUPT_CRITICAL, EX_PARAMS(CRIT), \
222 SPRN_CSRR0, SPRN_CSRR1, 0
223kvm_handler BOOKE_INTERRUPT_MACHINE_CHECK, EX_PARAMS(MC), \
224 SPRN_MCSRR0, SPRN_MCSRR1, 0
225kvm_handler BOOKE_INTERRUPT_DATA_STORAGE, EX_PARAMS(GEN), \
226 SPRN_SRR0, SPRN_SRR1,(NEED_EMU | NEED_DEAR | NEED_ESR)
227kvm_handler BOOKE_INTERRUPT_INST_STORAGE, EX_PARAMS(GEN), \
228 SPRN_SRR0, SPRN_SRR1, NEED_ESR
229kvm_handler BOOKE_INTERRUPT_EXTERNAL, EX_PARAMS(GEN), \
230 SPRN_SRR0, SPRN_SRR1, 0
231kvm_handler BOOKE_INTERRUPT_ALIGNMENT, EX_PARAMS(GEN), \
232 SPRN_SRR0, SPRN_SRR1,(NEED_DEAR | NEED_ESR)
233kvm_handler BOOKE_INTERRUPT_PROGRAM, EX_PARAMS(GEN), \
234 SPRN_SRR0, SPRN_SRR1, (NEED_ESR | NEED_EMU)
235kvm_handler BOOKE_INTERRUPT_FP_UNAVAIL, EX_PARAMS(GEN), \
236 SPRN_SRR0, SPRN_SRR1, 0
237kvm_handler BOOKE_INTERRUPT_AP_UNAVAIL, EX_PARAMS(GEN), \
238 SPRN_SRR0, SPRN_SRR1, 0
239kvm_handler BOOKE_INTERRUPT_DECREMENTER, EX_PARAMS(GEN), \
240 SPRN_SRR0, SPRN_SRR1, 0
241kvm_handler BOOKE_INTERRUPT_FIT, EX_PARAMS(GEN), \
242 SPRN_SRR0, SPRN_SRR1, 0
243kvm_handler BOOKE_INTERRUPT_WATCHDOG, EX_PARAMS(CRIT),\
244 SPRN_CSRR0, SPRN_CSRR1, 0
245/*
246 * Only bolted TLB miss exception handlers are supported for now
247 */
248kvm_handler BOOKE_INTERRUPT_DTLB_MISS, EX_PARAMS_TLB, \
249 SPRN_SRR0, SPRN_SRR1, (NEED_EMU | NEED_DEAR | NEED_ESR)
250kvm_handler BOOKE_INTERRUPT_ITLB_MISS, EX_PARAMS_TLB, \
251 SPRN_SRR0, SPRN_SRR1, 0
252kvm_handler BOOKE_INTERRUPT_ALTIVEC_UNAVAIL, EX_PARAMS(GEN), \
253 SPRN_SRR0, SPRN_SRR1, 0
254kvm_handler BOOKE_INTERRUPT_ALTIVEC_ASSIST, EX_PARAMS(GEN), \
255 SPRN_SRR0, SPRN_SRR1, 0
256kvm_handler BOOKE_INTERRUPT_PERFORMANCE_MONITOR, EX_PARAMS(GEN), \
257 SPRN_SRR0, SPRN_SRR1, 0
258kvm_handler BOOKE_INTERRUPT_DOORBELL, EX_PARAMS(GEN), \
259 SPRN_SRR0, SPRN_SRR1, 0
260kvm_handler BOOKE_INTERRUPT_DOORBELL_CRITICAL, EX_PARAMS(CRIT), \
261 SPRN_CSRR0, SPRN_CSRR1, 0
262kvm_handler BOOKE_INTERRUPT_HV_PRIV, EX_PARAMS(GEN), \
263 SPRN_SRR0, SPRN_SRR1, NEED_EMU
264kvm_handler BOOKE_INTERRUPT_HV_SYSCALL, EX_PARAMS(GEN), \
265 SPRN_SRR0, SPRN_SRR1, 0
266kvm_handler BOOKE_INTERRUPT_GUEST_DBELL, EX_PARAMS(GDBELL), \
267 SPRN_GSRR0, SPRN_GSRR1, 0
268kvm_handler BOOKE_INTERRUPT_GUEST_DBELL_CRIT, EX_PARAMS(CRIT), \
269 SPRN_CSRR0, SPRN_CSRR1, 0
270kvm_handler BOOKE_INTERRUPT_DEBUG, EX_PARAMS(DBG), \
271 SPRN_DSRR0, SPRN_DSRR1, 0
272kvm_handler BOOKE_INTERRUPT_DEBUG, EX_PARAMS(CRIT), \
273 SPRN_CSRR0, SPRN_CSRR1, 0
274kvm_handler BOOKE_INTERRUPT_LRAT_ERROR, EX_PARAMS(GEN), \
275 SPRN_SRR0, SPRN_SRR1, (NEED_EMU | NEED_DEAR | NEED_ESR)
276#else
277/*
278 * For input register values, see arch/powerpc/include/asm/kvm_booke_hv_asm.h
279 */
280.macro kvm_handler intno srr0, srr1, flags
281_GLOBAL(kvmppc_handler_\intno\()_\srr1)
282 PPC_LL r11, THREAD_KVM_VCPU(r10)
283 PPC_STL r3, VCPU_GPR(R3)(r11)
284 mfspr r3, SPRN_SPRG_RSCRATCH0
285 PPC_STL r4, VCPU_GPR(R4)(r11)
286 PPC_LL r4, THREAD_NORMSAVE(0)(r10)
287 PPC_STL r5, VCPU_GPR(R5)(r11)
288 PPC_STL r13, VCPU_CR(r11)
289 mfspr r5, \srr0
290 PPC_STL r3, VCPU_GPR(R10)(r11)
291 PPC_LL r3, THREAD_NORMSAVE(2)(r10)
292 PPC_STL r6, VCPU_GPR(R6)(r11)
293 PPC_STL r4, VCPU_GPR(R11)(r11)
294 mfspr r6, \srr1
295 PPC_STL r7, VCPU_GPR(R7)(r11)
296 PPC_STL r8, VCPU_GPR(R8)(r11)
297 PPC_STL r9, VCPU_GPR(R9)(r11)
298 PPC_STL r3, VCPU_GPR(R13)(r11)
299 mfctr r7
300 PPC_STL r12, VCPU_GPR(R12)(r11)
301 PPC_STL r7, VCPU_CTR(r11)
302 mr r4, r11
303 kvm_handler_common \intno, \srr0, \flags
304.endm
305
306.macro kvm_lvl_handler intno scratch srr0, srr1, flags
307_GLOBAL(kvmppc_handler_\intno\()_\srr1)
308 mfspr r10, SPRN_SPRG_THREAD
309 PPC_LL r11, THREAD_KVM_VCPU(r10)
310 PPC_STL r3, VCPU_GPR(R3)(r11)
311 mfspr r3, \scratch
312 PPC_STL r4, VCPU_GPR(R4)(r11)
313 PPC_LL r4, GPR9(r8)
314 PPC_STL r5, VCPU_GPR(R5)(r11)
315 PPC_STL r9, VCPU_CR(r11)
316 mfspr r5, \srr0
317 PPC_STL r3, VCPU_GPR(R8)(r11)
318 PPC_LL r3, GPR10(r8)
319 PPC_STL r6, VCPU_GPR(R6)(r11)
320 PPC_STL r4, VCPU_GPR(R9)(r11)
321 mfspr r6, \srr1
322 PPC_LL r4, GPR11(r8)
323 PPC_STL r7, VCPU_GPR(R7)(r11)
324 PPC_STL r3, VCPU_GPR(R10)(r11)
325 mfctr r7
326 PPC_STL r12, VCPU_GPR(R12)(r11)
327 PPC_STL r13, VCPU_GPR(R13)(r11)
328 PPC_STL r4, VCPU_GPR(R11)(r11)
329 PPC_STL r7, VCPU_CTR(r11)
330 mr r4, r11
331 kvm_handler_common \intno, \srr0, \flags
332.endm
333
334kvm_lvl_handler BOOKE_INTERRUPT_CRITICAL, \
335 SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
336kvm_lvl_handler BOOKE_INTERRUPT_MACHINE_CHECK, \
337 SPRN_SPRG_RSCRATCH_MC, SPRN_MCSRR0, SPRN_MCSRR1, 0
338kvm_handler BOOKE_INTERRUPT_DATA_STORAGE, \
339 SPRN_SRR0, SPRN_SRR1, (NEED_EMU | NEED_DEAR | NEED_ESR)
340kvm_handler BOOKE_INTERRUPT_INST_STORAGE, SPRN_SRR0, SPRN_SRR1, NEED_ESR
341kvm_handler BOOKE_INTERRUPT_EXTERNAL, SPRN_SRR0, SPRN_SRR1, 0
342kvm_handler BOOKE_INTERRUPT_ALIGNMENT, \
343 SPRN_SRR0, SPRN_SRR1, (NEED_DEAR | NEED_ESR)
344kvm_handler BOOKE_INTERRUPT_PROGRAM, SPRN_SRR0, SPRN_SRR1, (NEED_ESR | NEED_EMU)
345kvm_handler BOOKE_INTERRUPT_FP_UNAVAIL, SPRN_SRR0, SPRN_SRR1, 0
346kvm_handler BOOKE_INTERRUPT_SYSCALL, SPRN_SRR0, SPRN_SRR1, 0
347kvm_handler BOOKE_INTERRUPT_AP_UNAVAIL, SPRN_SRR0, SPRN_SRR1, 0
348kvm_handler BOOKE_INTERRUPT_DECREMENTER, SPRN_SRR0, SPRN_SRR1, 0
349kvm_handler BOOKE_INTERRUPT_FIT, SPRN_SRR0, SPRN_SRR1, 0
350kvm_lvl_handler BOOKE_INTERRUPT_WATCHDOG, \
351 SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
352kvm_handler BOOKE_INTERRUPT_DTLB_MISS, \
353 SPRN_SRR0, SPRN_SRR1, (NEED_EMU | NEED_DEAR | NEED_ESR)
354kvm_handler BOOKE_INTERRUPT_ITLB_MISS, SPRN_SRR0, SPRN_SRR1, 0
355kvm_handler BOOKE_INTERRUPT_PERFORMANCE_MONITOR, SPRN_SRR0, SPRN_SRR1, 0
356kvm_handler BOOKE_INTERRUPT_DOORBELL, SPRN_SRR0, SPRN_SRR1, 0
357kvm_lvl_handler BOOKE_INTERRUPT_DOORBELL_CRITICAL, \
358 SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
359kvm_handler BOOKE_INTERRUPT_HV_PRIV, SPRN_SRR0, SPRN_SRR1, NEED_EMU
360kvm_handler BOOKE_INTERRUPT_HV_SYSCALL, SPRN_SRR0, SPRN_SRR1, 0
361kvm_handler BOOKE_INTERRUPT_GUEST_DBELL, SPRN_GSRR0, SPRN_GSRR1, 0
362kvm_lvl_handler BOOKE_INTERRUPT_GUEST_DBELL_CRIT, \
363 SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
364kvm_lvl_handler BOOKE_INTERRUPT_DEBUG, \
365 SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
366kvm_lvl_handler BOOKE_INTERRUPT_DEBUG, \
367 SPRN_SPRG_RSCRATCH_DBG, SPRN_DSRR0, SPRN_DSRR1, 0
368#endif
369
370/* Registers:
371 * SPRG_SCRATCH0: guest r10
372 * r4: vcpu pointer
373 * r11: vcpu->arch.shared
374 * r14: KVM exit number
375 */
376_GLOBAL(kvmppc_resume_host)
377 /* Save remaining volatile guest register state to vcpu. */
378 mfspr r3, SPRN_VRSAVE
379 PPC_STL r0, VCPU_GPR(R0)(r4)
380 mflr r5
381 mfspr r6, SPRN_SPRG4
382 PPC_STL r5, VCPU_LR(r4)
383 mfspr r7, SPRN_SPRG5
384 stw r3, VCPU_VRSAVE(r4)
385#ifdef CONFIG_64BIT
386 PPC_LL r3, PACA_SPRG_VDSO(r13)
387#endif
388 mfspr r5, SPRN_SPRG9
389 PPC_STD(r6, VCPU_SHARED_SPRG4, r11)
390 mfspr r8, SPRN_SPRG6
391 PPC_STD(r7, VCPU_SHARED_SPRG5, r11)
392 mfspr r9, SPRN_SPRG7
393#ifdef CONFIG_64BIT
394 mtspr SPRN_SPRG_VDSO_WRITE, r3
395#endif
396 PPC_STD(r5, VCPU_SPRG9, r4)
397 PPC_STD(r8, VCPU_SHARED_SPRG6, r11)
398 mfxer r3
399 PPC_STD(r9, VCPU_SHARED_SPRG7, r11)
400
401 /* save guest MAS registers and restore host mas4 & mas6 */
402 mfspr r5, SPRN_MAS0
403 PPC_STL r3, VCPU_XER(r4)
404 mfspr r6, SPRN_MAS1
405 stw r5, VCPU_SHARED_MAS0(r11)
406 mfspr r7, SPRN_MAS2
407 stw r6, VCPU_SHARED_MAS1(r11)
408 PPC_STD(r7, VCPU_SHARED_MAS2, r11)
409 mfspr r5, SPRN_MAS3
410 mfspr r6, SPRN_MAS4
411 stw r5, VCPU_SHARED_MAS7_3+4(r11)
412 mfspr r7, SPRN_MAS6
413 stw r6, VCPU_SHARED_MAS4(r11)
414 mfspr r5, SPRN_MAS7
415 lwz r6, VCPU_HOST_MAS4(r4)
416 stw r7, VCPU_SHARED_MAS6(r11)
417 lwz r8, VCPU_HOST_MAS6(r4)
418 mtspr SPRN_MAS4, r6
419 stw r5, VCPU_SHARED_MAS7_3+0(r11)
420 mtspr SPRN_MAS6, r8
421 /* Enable MAS register updates via exception */
422 mfspr r3, SPRN_EPCR
423 rlwinm r3, r3, 0, ~SPRN_EPCR_DMIUH
424 mtspr SPRN_EPCR, r3
425 isync
426
427 /* Switch to kernel stack and jump to handler. */
428 mr r3, r4
429 mr r5, r14 /* intno */
430 mr r14, r4 /* Save vcpu pointer. */
431 mr r4, r5
432 bl kvmppc_handle_exit
433
434 /* Restore vcpu pointer and the nonvolatiles we used. */
435 mr r4, r14
436 PPC_LL r14, VCPU_GPR(R14)(r4)
437
438 andi. r5, r3, RESUME_FLAG_NV
439 beq skip_nv_load
440 PPC_LL r15, VCPU_GPR(R15)(r4)
441 PPC_LL r16, VCPU_GPR(R16)(r4)
442 PPC_LL r17, VCPU_GPR(R17)(r4)
443 PPC_LL r18, VCPU_GPR(R18)(r4)
444 PPC_LL r19, VCPU_GPR(R19)(r4)
445 PPC_LL r20, VCPU_GPR(R20)(r4)
446 PPC_LL r21, VCPU_GPR(R21)(r4)
447 PPC_LL r22, VCPU_GPR(R22)(r4)
448 PPC_LL r23, VCPU_GPR(R23)(r4)
449 PPC_LL r24, VCPU_GPR(R24)(r4)
450 PPC_LL r25, VCPU_GPR(R25)(r4)
451 PPC_LL r26, VCPU_GPR(R26)(r4)
452 PPC_LL r27, VCPU_GPR(R27)(r4)
453 PPC_LL r28, VCPU_GPR(R28)(r4)
454 PPC_LL r29, VCPU_GPR(R29)(r4)
455 PPC_LL r30, VCPU_GPR(R30)(r4)
456 PPC_LL r31, VCPU_GPR(R31)(r4)
457skip_nv_load:
458 /* Should we return to the guest? */
459 andi. r5, r3, RESUME_FLAG_HOST
460 beq lightweight_exit
461
462 srawi r3, r3, 2 /* Shift -ERR back down. */
463
464heavyweight_exit:
465 /* Not returning to guest. */
466 PPC_LL r5, HOST_STACK_LR(r1)
467 lwz r6, HOST_CR(r1)
468
469 /*
470 * We already saved guest volatile register state; now save the
471 * non-volatiles.
472 */
473
474 PPC_STL r15, VCPU_GPR(R15)(r4)
475 PPC_STL r16, VCPU_GPR(R16)(r4)
476 PPC_STL r17, VCPU_GPR(R17)(r4)
477 PPC_STL r18, VCPU_GPR(R18)(r4)
478 PPC_STL r19, VCPU_GPR(R19)(r4)
479 PPC_STL r20, VCPU_GPR(R20)(r4)
480 PPC_STL r21, VCPU_GPR(R21)(r4)
481 PPC_STL r22, VCPU_GPR(R22)(r4)
482 PPC_STL r23, VCPU_GPR(R23)(r4)
483 PPC_STL r24, VCPU_GPR(R24)(r4)
484 PPC_STL r25, VCPU_GPR(R25)(r4)
485 PPC_STL r26, VCPU_GPR(R26)(r4)
486 PPC_STL r27, VCPU_GPR(R27)(r4)
487 PPC_STL r28, VCPU_GPR(R28)(r4)
488 PPC_STL r29, VCPU_GPR(R29)(r4)
489 PPC_STL r30, VCPU_GPR(R30)(r4)
490 PPC_STL r31, VCPU_GPR(R31)(r4)
491
492 /* Load host non-volatile register state from host stack. */
493 PPC_LL r14, HOST_NV_GPR(R14)(r1)
494 PPC_LL r15, HOST_NV_GPR(R15)(r1)
495 PPC_LL r16, HOST_NV_GPR(R16)(r1)
496 PPC_LL r17, HOST_NV_GPR(R17)(r1)
497 PPC_LL r18, HOST_NV_GPR(R18)(r1)
498 PPC_LL r19, HOST_NV_GPR(R19)(r1)
499 PPC_LL r20, HOST_NV_GPR(R20)(r1)
500 PPC_LL r21, HOST_NV_GPR(R21)(r1)
501 PPC_LL r22, HOST_NV_GPR(R22)(r1)
502 PPC_LL r23, HOST_NV_GPR(R23)(r1)
503 PPC_LL r24, HOST_NV_GPR(R24)(r1)
504 PPC_LL r25, HOST_NV_GPR(R25)(r1)
505 PPC_LL r26, HOST_NV_GPR(R26)(r1)
506 PPC_LL r27, HOST_NV_GPR(R27)(r1)
507 PPC_LL r28, HOST_NV_GPR(R28)(r1)
508 PPC_LL r29, HOST_NV_GPR(R29)(r1)
509 PPC_LL r30, HOST_NV_GPR(R30)(r1)
510 PPC_LL r31, HOST_NV_GPR(R31)(r1)
511
512 /* Return to kvm_vcpu_run(). */
513 mtlr r5
514 mtcr r6
515 addi r1, r1, HOST_STACK_SIZE
516 /* r3 still contains the return code from kvmppc_handle_exit(). */
517 blr
518
519/* Registers:
520 * r3: vcpu pointer
521 */
522_GLOBAL(__kvmppc_vcpu_run)
523 stwu r1, -HOST_STACK_SIZE(r1)
524 PPC_STL r1, VCPU_HOST_STACK(r3) /* Save stack pointer to vcpu. */
525
526 /* Save host state to stack. */
527 mr r4, r3
528 mflr r3
529 mfcr r5
530 PPC_STL r3, HOST_STACK_LR(r1)
531
532 stw r5, HOST_CR(r1)
533
534 /* Save host non-volatile register state to stack. */
535 PPC_STL r14, HOST_NV_GPR(R14)(r1)
536 PPC_STL r15, HOST_NV_GPR(R15)(r1)
537 PPC_STL r16, HOST_NV_GPR(R16)(r1)
538 PPC_STL r17, HOST_NV_GPR(R17)(r1)
539 PPC_STL r18, HOST_NV_GPR(R18)(r1)
540 PPC_STL r19, HOST_NV_GPR(R19)(r1)
541 PPC_STL r20, HOST_NV_GPR(R20)(r1)
542 PPC_STL r21, HOST_NV_GPR(R21)(r1)
543 PPC_STL r22, HOST_NV_GPR(R22)(r1)
544 PPC_STL r23, HOST_NV_GPR(R23)(r1)
545 PPC_STL r24, HOST_NV_GPR(R24)(r1)
546 PPC_STL r25, HOST_NV_GPR(R25)(r1)
547 PPC_STL r26, HOST_NV_GPR(R26)(r1)
548 PPC_STL r27, HOST_NV_GPR(R27)(r1)
549 PPC_STL r28, HOST_NV_GPR(R28)(r1)
550 PPC_STL r29, HOST_NV_GPR(R29)(r1)
551 PPC_STL r30, HOST_NV_GPR(R30)(r1)
552 PPC_STL r31, HOST_NV_GPR(R31)(r1)
553
554 /* Load guest non-volatiles. */
555 PPC_LL r14, VCPU_GPR(R14)(r4)
556 PPC_LL r15, VCPU_GPR(R15)(r4)
557 PPC_LL r16, VCPU_GPR(R16)(r4)
558 PPC_LL r17, VCPU_GPR(R17)(r4)
559 PPC_LL r18, VCPU_GPR(R18)(r4)
560 PPC_LL r19, VCPU_GPR(R19)(r4)
561 PPC_LL r20, VCPU_GPR(R20)(r4)
562 PPC_LL r21, VCPU_GPR(R21)(r4)
563 PPC_LL r22, VCPU_GPR(R22)(r4)
564 PPC_LL r23, VCPU_GPR(R23)(r4)
565 PPC_LL r24, VCPU_GPR(R24)(r4)
566 PPC_LL r25, VCPU_GPR(R25)(r4)
567 PPC_LL r26, VCPU_GPR(R26)(r4)
568 PPC_LL r27, VCPU_GPR(R27)(r4)
569 PPC_LL r28, VCPU_GPR(R28)(r4)
570 PPC_LL r29, VCPU_GPR(R29)(r4)
571 PPC_LL r30, VCPU_GPR(R30)(r4)
572 PPC_LL r31, VCPU_GPR(R31)(r4)
573
574
575lightweight_exit:
576 PPC_STL r2, HOST_R2(r1)
577
578 mfspr r3, SPRN_PID
579 stw r3, VCPU_HOST_PID(r4)
580 lwz r3, VCPU_GUEST_PID(r4)
581 mtspr SPRN_PID, r3
582
583 PPC_LL r11, VCPU_SHARED(r4)
584 /* Disable MAS register updates via exception */
585 mfspr r3, SPRN_EPCR
586 oris r3, r3, SPRN_EPCR_DMIUH@h
587 mtspr SPRN_EPCR, r3
588 isync
589 /* Save host mas4 and mas6 and load guest MAS registers */
590 mfspr r3, SPRN_MAS4
591 stw r3, VCPU_HOST_MAS4(r4)
592 mfspr r3, SPRN_MAS6
593 stw r3, VCPU_HOST_MAS6(r4)
594 lwz r3, VCPU_SHARED_MAS0(r11)
595 lwz r5, VCPU_SHARED_MAS1(r11)
596 PPC_LD(r6, VCPU_SHARED_MAS2, r11)
597 lwz r7, VCPU_SHARED_MAS7_3+4(r11)
598 lwz r8, VCPU_SHARED_MAS4(r11)
599 mtspr SPRN_MAS0, r3
600 mtspr SPRN_MAS1, r5
601 mtspr SPRN_MAS2, r6
602 mtspr SPRN_MAS3, r7
603 mtspr SPRN_MAS4, r8
604 lwz r3, VCPU_SHARED_MAS6(r11)
605 lwz r5, VCPU_SHARED_MAS7_3+0(r11)
606 mtspr SPRN_MAS6, r3
607 mtspr SPRN_MAS7, r5
608
609 /*
610 * Host interrupt handlers may have clobbered these guest-readable
611 * SPRGs, so we need to reload them here with the guest's values.
612 */
613 lwz r3, VCPU_VRSAVE(r4)
614 PPC_LD(r5, VCPU_SHARED_SPRG4, r11)
615 mtspr SPRN_VRSAVE, r3
616 PPC_LD(r6, VCPU_SHARED_SPRG5, r11)
617 mtspr SPRN_SPRG4W, r5
618 PPC_LD(r7, VCPU_SHARED_SPRG6, r11)
619 mtspr SPRN_SPRG5W, r6
620 PPC_LD(r8, VCPU_SHARED_SPRG7, r11)
621 mtspr SPRN_SPRG6W, r7
622 PPC_LD(r5, VCPU_SPRG9, r4)
623 mtspr SPRN_SPRG7W, r8
624 mtspr SPRN_SPRG9, r5
625
626 /* Load some guest volatiles. */
627 PPC_LL r3, VCPU_LR(r4)
628 PPC_LL r5, VCPU_XER(r4)
629 PPC_LL r6, VCPU_CTR(r4)
630 PPC_LL r7, VCPU_CR(r4)
631 PPC_LL r8, VCPU_PC(r4)
632 PPC_LD(r9, VCPU_SHARED_MSR, r11)
633 PPC_LL r0, VCPU_GPR(R0)(r4)
634 PPC_LL r1, VCPU_GPR(R1)(r4)
635 PPC_LL r2, VCPU_GPR(R2)(r4)
636 PPC_LL r10, VCPU_GPR(R10)(r4)
637 PPC_LL r11, VCPU_GPR(R11)(r4)
638 PPC_LL r12, VCPU_GPR(R12)(r4)
639 PPC_LL r13, VCPU_GPR(R13)(r4)
640 mtlr r3
641 mtxer r5
642 mtctr r6
643 mtsrr0 r8
644 mtsrr1 r9
645
646#ifdef CONFIG_KVM_EXIT_TIMING
647 /* save enter time */
6481:
649 mfspr r6, SPRN_TBRU
650 mfspr r9, SPRN_TBRL
651 mfspr r8, SPRN_TBRU
652 cmpw r8, r6
653 stw r9, VCPU_TIMING_LAST_ENTER_TBL(r4)
654 bne 1b
655 stw r8, VCPU_TIMING_LAST_ENTER_TBU(r4)
656#endif
657
658 /*
659 * Don't execute any instruction which can change CR after
660 * below instruction.
661 */
662 mtcr r7
663
664 /* Finish loading guest volatiles and jump to guest. */
665 PPC_LL r5, VCPU_GPR(R5)(r4)
666 PPC_LL r6, VCPU_GPR(R6)(r4)
667 PPC_LL r7, VCPU_GPR(R7)(r4)
668 PPC_LL r8, VCPU_GPR(R8)(r4)
669 PPC_LL r9, VCPU_GPR(R9)(r4)
670
671 PPC_LL r3, VCPU_GPR(R3)(r4)
672 PPC_LL r4, VCPU_GPR(R4)(r4)
673 rfi
1/*
2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License, version 2, as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9 * GNU General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public License
12 * along with this program; if not, write to the Free Software
13 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
14 *
15 * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
16 *
17 * Author: Varun Sethi <varun.sethi@freescale.com>
18 * Author: Scott Wood <scotwood@freescale.com>
19 * Author: Mihai Caraman <mihai.caraman@freescale.com>
20 *
21 * This file is derived from arch/powerpc/kvm/booke_interrupts.S
22 */
23
24#include <asm/ppc_asm.h>
25#include <asm/kvm_asm.h>
26#include <asm/reg.h>
27#include <asm/mmu-44x.h>
28#include <asm/page.h>
29#include <asm/asm-compat.h>
30#include <asm/asm-offsets.h>
31#include <asm/bitsperlong.h>
32#include <asm/thread_info.h>
33
34#ifdef CONFIG_64BIT
35#include <asm/exception-64e.h>
36#include <asm/hw_irq.h>
37#include <asm/irqflags.h>
38#else
39#include "../kernel/head_booke.h" /* for THREAD_NORMSAVE() */
40#endif
41
42#define LONGBYTES (BITS_PER_LONG / 8)
43
44#define VCPU_GUEST_SPRG(n) (VCPU_GUEST_SPRGS + (n * LONGBYTES))
45
46/* The host stack layout: */
47#define HOST_R1 0 /* Implied by stwu. */
48#define HOST_CALLEE_LR PPC_LR_STKOFF
49#define HOST_RUN (HOST_CALLEE_LR + LONGBYTES)
50/*
51 * r2 is special: it holds 'current', and it made nonvolatile in the
52 * kernel with the -ffixed-r2 gcc option.
53 */
54#define HOST_R2 (HOST_RUN + LONGBYTES)
55#define HOST_CR (HOST_R2 + LONGBYTES)
56#define HOST_NV_GPRS (HOST_CR + LONGBYTES)
57#define __HOST_NV_GPR(n) (HOST_NV_GPRS + ((n - 14) * LONGBYTES))
58#define HOST_NV_GPR(n) __HOST_NV_GPR(__REG_##n)
59#define HOST_MIN_STACK_SIZE (HOST_NV_GPR(R31) + LONGBYTES)
60#define HOST_STACK_SIZE ((HOST_MIN_STACK_SIZE + 15) & ~15) /* Align. */
61/* LR in caller stack frame. */
62#define HOST_STACK_LR (HOST_STACK_SIZE + PPC_LR_STKOFF)
63
64#define NEED_EMU 0x00000001 /* emulation -- save nv regs */
65#define NEED_DEAR 0x00000002 /* save faulting DEAR */
66#define NEED_ESR 0x00000004 /* save faulting ESR */
67
68/*
69 * On entry:
70 * r4 = vcpu, r5 = srr0, r6 = srr1
71 * saved in vcpu: cr, ctr, r3-r13
72 */
73.macro kvm_handler_common intno, srr0, flags
74 /* Restore host stack pointer */
75 PPC_STL r1, VCPU_GPR(R1)(r4)
76 PPC_STL r2, VCPU_GPR(R2)(r4)
77 PPC_LL r1, VCPU_HOST_STACK(r4)
78 PPC_LL r2, HOST_R2(r1)
79
80 mfspr r10, SPRN_PID
81 lwz r8, VCPU_HOST_PID(r4)
82 PPC_LL r11, VCPU_SHARED(r4)
83 PPC_STL r14, VCPU_GPR(R14)(r4) /* We need a non-volatile GPR. */
84 li r14, \intno
85
86 stw r10, VCPU_GUEST_PID(r4)
87 mtspr SPRN_PID, r8
88
89#ifdef CONFIG_KVM_EXIT_TIMING
90 /* save exit time */
911: mfspr r7, SPRN_TBRU
92 mfspr r8, SPRN_TBRL
93 mfspr r9, SPRN_TBRU
94 cmpw r9, r7
95 stw r8, VCPU_TIMING_EXIT_TBL(r4)
96 bne- 1b
97 stw r9, VCPU_TIMING_EXIT_TBU(r4)
98#endif
99
100 oris r8, r6, MSR_CE@h
101 PPC_STD(r6, VCPU_SHARED_MSR, r11)
102 ori r8, r8, MSR_ME | MSR_RI
103 PPC_STL r5, VCPU_PC(r4)
104
105 /*
106 * Make sure CE/ME/RI are set (if appropriate for exception type)
107 * whether or not the guest had it set. Since mfmsr/mtmsr are
108 * somewhat expensive, skip in the common case where the guest
109 * had all these bits set (and thus they're still set if
110 * appropriate for the exception type).
111 */
112 cmpw r6, r8
113 beq 1f
114 mfmsr r7
115 .if \srr0 != SPRN_MCSRR0 && \srr0 != SPRN_CSRR0
116 oris r7, r7, MSR_CE@h
117 .endif
118 .if \srr0 != SPRN_MCSRR0
119 ori r7, r7, MSR_ME | MSR_RI
120 .endif
121 mtmsr r7
1221:
123
124 .if \flags & NEED_EMU
125 /*
126 * This assumes you have external PID support.
127 * To support a bookehv CPU without external PID, you'll
128 * need to look up the TLB entry and create a temporary mapping.
129 *
130 * FIXME: we don't currently handle if the lwepx faults. PR-mode
131 * booke doesn't handle it either. Since Linux doesn't use
132 * broadcast tlbivax anymore, the only way this should happen is
133 * if the guest maps its memory execute-but-not-read, or if we
134 * somehow take a TLB miss in the middle of this entry code and
135 * evict the relevant entry. On e500mc, all kernel lowmem is
136 * bolted into TLB1 large page mappings, and we don't use
137 * broadcast invalidates, so we should not take a TLB miss here.
138 *
139 * Later we'll need to deal with faults here. Disallowing guest
140 * mappings that are execute-but-not-read could be an option on
141 * e500mc, but not on chips with an LRAT if it is used.
142 */
143
144 mfspr r3, SPRN_EPLC /* will already have correct ELPID and EGS */
145 PPC_STL r15, VCPU_GPR(R15)(r4)
146 PPC_STL r16, VCPU_GPR(R16)(r4)
147 PPC_STL r17, VCPU_GPR(R17)(r4)
148 PPC_STL r18, VCPU_GPR(R18)(r4)
149 PPC_STL r19, VCPU_GPR(R19)(r4)
150 mr r8, r3
151 PPC_STL r20, VCPU_GPR(R20)(r4)
152 rlwimi r8, r6, EPC_EAS_SHIFT - MSR_IR_LG, EPC_EAS
153 PPC_STL r21, VCPU_GPR(R21)(r4)
154 rlwimi r8, r6, EPC_EPR_SHIFT - MSR_PR_LG, EPC_EPR
155 PPC_STL r22, VCPU_GPR(R22)(r4)
156 rlwimi r8, r10, EPC_EPID_SHIFT, EPC_EPID
157 PPC_STL r23, VCPU_GPR(R23)(r4)
158 PPC_STL r24, VCPU_GPR(R24)(r4)
159 PPC_STL r25, VCPU_GPR(R25)(r4)
160 PPC_STL r26, VCPU_GPR(R26)(r4)
161 PPC_STL r27, VCPU_GPR(R27)(r4)
162 PPC_STL r28, VCPU_GPR(R28)(r4)
163 PPC_STL r29, VCPU_GPR(R29)(r4)
164 PPC_STL r30, VCPU_GPR(R30)(r4)
165 PPC_STL r31, VCPU_GPR(R31)(r4)
166 mtspr SPRN_EPLC, r8
167
168 /* disable preemption, so we are sure we hit the fixup handler */
169 CURRENT_THREAD_INFO(r8, r1)
170 li r7, 1
171 stw r7, TI_PREEMPT(r8)
172
173 isync
174
175 /*
176 * In case the read goes wrong, we catch it and write an invalid value
177 * in LAST_INST instead.
178 */
1791: lwepx r9, 0, r5
1802:
181.section .fixup, "ax"
1823: li r9, KVM_INST_FETCH_FAILED
183 b 2b
184.previous
185.section __ex_table,"a"
186 PPC_LONG_ALIGN
187 PPC_LONG 1b,3b
188.previous
189
190 mtspr SPRN_EPLC, r3
191 li r7, 0
192 stw r7, TI_PREEMPT(r8)
193 stw r9, VCPU_LAST_INST(r4)
194 .endif
195
196 .if \flags & NEED_ESR
197 mfspr r8, SPRN_ESR
198 PPC_STL r8, VCPU_FAULT_ESR(r4)
199 .endif
200
201 .if \flags & NEED_DEAR
202 mfspr r9, SPRN_DEAR
203 PPC_STL r9, VCPU_FAULT_DEAR(r4)
204 .endif
205
206 b kvmppc_resume_host
207.endm
208
209#ifdef CONFIG_64BIT
210/* Exception types */
211#define EX_GEN 1
212#define EX_GDBELL 2
213#define EX_DBG 3
214#define EX_MC 4
215#define EX_CRIT 5
216#define EX_TLB 6
217
218/*
219 * For input register values, see arch/powerpc/include/asm/kvm_booke_hv_asm.h
220 */
221.macro kvm_handler intno type scratch, paca_ex, ex_r10, ex_r11, srr0, srr1, flags
222 _GLOBAL(kvmppc_handler_\intno\()_\srr1)
223 mr r11, r4
224 /*
225 * Get vcpu from Paca: paca->__current.thread->kvm_vcpu
226 */
227 PPC_LL r4, PACACURRENT(r13)
228 PPC_LL r4, (THREAD + THREAD_KVM_VCPU)(r4)
229 stw r10, VCPU_CR(r4)
230 PPC_STL r11, VCPU_GPR(R4)(r4)
231 PPC_STL r5, VCPU_GPR(R5)(r4)
232 PPC_STL r6, VCPU_GPR(R6)(r4)
233 PPC_STL r8, VCPU_GPR(R8)(r4)
234 PPC_STL r9, VCPU_GPR(R9)(r4)
235 .if \type == EX_TLB
236 PPC_LL r5, EX_TLB_R13(r12)
237 PPC_LL r6, EX_TLB_R10(r12)
238 PPC_LL r8, EX_TLB_R11(r12)
239 mfspr r12, \scratch
240 .else
241 mfspr r5, \scratch
242 PPC_LL r6, (\paca_ex + \ex_r10)(r13)
243 PPC_LL r8, (\paca_ex + \ex_r11)(r13)
244 .endif
245 PPC_STL r5, VCPU_GPR(R13)(r4)
246 PPC_STL r3, VCPU_GPR(R3)(r4)
247 PPC_STL r7, VCPU_GPR(R7)(r4)
248 PPC_STL r12, VCPU_GPR(R12)(r4)
249 PPC_STL r6, VCPU_GPR(R10)(r4)
250 PPC_STL r8, VCPU_GPR(R11)(r4)
251 mfctr r5
252 PPC_STL r5, VCPU_CTR(r4)
253 mfspr r5, \srr0
254 mfspr r6, \srr1
255 kvm_handler_common \intno, \srr0, \flags
256.endm
257
258#define EX_PARAMS(type) \
259 EX_##type, \
260 SPRN_SPRG_##type##_SCRATCH, \
261 PACA_EX##type, \
262 EX_R10, \
263 EX_R11
264
265#define EX_PARAMS_TLB \
266 EX_TLB, \
267 SPRN_SPRG_GEN_SCRATCH, \
268 PACA_EXTLB, \
269 EX_TLB_R10, \
270 EX_TLB_R11
271
272kvm_handler BOOKE_INTERRUPT_CRITICAL, EX_PARAMS(CRIT), \
273 SPRN_CSRR0, SPRN_CSRR1, 0
274kvm_handler BOOKE_INTERRUPT_MACHINE_CHECK, EX_PARAMS(MC), \
275 SPRN_MCSRR0, SPRN_MCSRR1, 0
276kvm_handler BOOKE_INTERRUPT_DATA_STORAGE, EX_PARAMS(GEN), \
277 SPRN_SRR0, SPRN_SRR1,(NEED_EMU | NEED_DEAR | NEED_ESR)
278kvm_handler BOOKE_INTERRUPT_INST_STORAGE, EX_PARAMS(GEN), \
279 SPRN_SRR0, SPRN_SRR1, NEED_ESR
280kvm_handler BOOKE_INTERRUPT_EXTERNAL, EX_PARAMS(GEN), \
281 SPRN_SRR0, SPRN_SRR1, 0
282kvm_handler BOOKE_INTERRUPT_ALIGNMENT, EX_PARAMS(GEN), \
283 SPRN_SRR0, SPRN_SRR1,(NEED_DEAR | NEED_ESR)
284kvm_handler BOOKE_INTERRUPT_PROGRAM, EX_PARAMS(GEN), \
285 SPRN_SRR0, SPRN_SRR1,NEED_ESR
286kvm_handler BOOKE_INTERRUPT_FP_UNAVAIL, EX_PARAMS(GEN), \
287 SPRN_SRR0, SPRN_SRR1, 0
288kvm_handler BOOKE_INTERRUPT_AP_UNAVAIL, EX_PARAMS(GEN), \
289 SPRN_SRR0, SPRN_SRR1, 0
290kvm_handler BOOKE_INTERRUPT_DECREMENTER, EX_PARAMS(GEN), \
291 SPRN_SRR0, SPRN_SRR1, 0
292kvm_handler BOOKE_INTERRUPT_FIT, EX_PARAMS(GEN), \
293 SPRN_SRR0, SPRN_SRR1, 0
294kvm_handler BOOKE_INTERRUPT_WATCHDOG, EX_PARAMS(CRIT),\
295 SPRN_CSRR0, SPRN_CSRR1, 0
296/*
297 * Only bolted TLB miss exception handlers are supported for now
298 */
299kvm_handler BOOKE_INTERRUPT_DTLB_MISS, EX_PARAMS_TLB, \
300 SPRN_SRR0, SPRN_SRR1, (NEED_EMU | NEED_DEAR | NEED_ESR)
301kvm_handler BOOKE_INTERRUPT_ITLB_MISS, EX_PARAMS_TLB, \
302 SPRN_SRR0, SPRN_SRR1, 0
303kvm_handler BOOKE_INTERRUPT_SPE_UNAVAIL, EX_PARAMS(GEN), \
304 SPRN_SRR0, SPRN_SRR1, 0
305kvm_handler BOOKE_INTERRUPT_SPE_FP_DATA, EX_PARAMS(GEN), \
306 SPRN_SRR0, SPRN_SRR1, 0
307kvm_handler BOOKE_INTERRUPT_SPE_FP_ROUND, EX_PARAMS(GEN), \
308 SPRN_SRR0, SPRN_SRR1, 0
309kvm_handler BOOKE_INTERRUPT_PERFORMANCE_MONITOR, EX_PARAMS(GEN), \
310 SPRN_SRR0, SPRN_SRR1, 0
311kvm_handler BOOKE_INTERRUPT_DOORBELL, EX_PARAMS(GEN), \
312 SPRN_SRR0, SPRN_SRR1, 0
313kvm_handler BOOKE_INTERRUPT_DOORBELL_CRITICAL, EX_PARAMS(CRIT), \
314 SPRN_CSRR0, SPRN_CSRR1, 0
315kvm_handler BOOKE_INTERRUPT_HV_PRIV, EX_PARAMS(GEN), \
316 SPRN_SRR0, SPRN_SRR1, NEED_EMU
317kvm_handler BOOKE_INTERRUPT_HV_SYSCALL, EX_PARAMS(GEN), \
318 SPRN_SRR0, SPRN_SRR1, 0
319kvm_handler BOOKE_INTERRUPT_GUEST_DBELL, EX_PARAMS(GDBELL), \
320 SPRN_GSRR0, SPRN_GSRR1, 0
321kvm_handler BOOKE_INTERRUPT_GUEST_DBELL_CRIT, EX_PARAMS(CRIT), \
322 SPRN_CSRR0, SPRN_CSRR1, 0
323kvm_handler BOOKE_INTERRUPT_DEBUG, EX_PARAMS(DBG), \
324 SPRN_DSRR0, SPRN_DSRR1, 0
325kvm_handler BOOKE_INTERRUPT_DEBUG, EX_PARAMS(CRIT), \
326 SPRN_CSRR0, SPRN_CSRR1, 0
327kvm_handler BOOKE_INTERRUPT_LRAT_ERROR, EX_PARAMS(GEN), \
328 SPRN_SRR0, SPRN_SRR1, (NEED_EMU | NEED_DEAR | NEED_ESR)
329#else
330/*
331 * For input register values, see arch/powerpc/include/asm/kvm_booke_hv_asm.h
332 */
333.macro kvm_handler intno srr0, srr1, flags
334_GLOBAL(kvmppc_handler_\intno\()_\srr1)
335 PPC_LL r11, THREAD_KVM_VCPU(r10)
336 PPC_STL r3, VCPU_GPR(R3)(r11)
337 mfspr r3, SPRN_SPRG_RSCRATCH0
338 PPC_STL r4, VCPU_GPR(R4)(r11)
339 PPC_LL r4, THREAD_NORMSAVE(0)(r10)
340 PPC_STL r5, VCPU_GPR(R5)(r11)
341 stw r13, VCPU_CR(r11)
342 mfspr r5, \srr0
343 PPC_STL r3, VCPU_GPR(R10)(r11)
344 PPC_LL r3, THREAD_NORMSAVE(2)(r10)
345 PPC_STL r6, VCPU_GPR(R6)(r11)
346 PPC_STL r4, VCPU_GPR(R11)(r11)
347 mfspr r6, \srr1
348 PPC_STL r7, VCPU_GPR(R7)(r11)
349 PPC_STL r8, VCPU_GPR(R8)(r11)
350 PPC_STL r9, VCPU_GPR(R9)(r11)
351 PPC_STL r3, VCPU_GPR(R13)(r11)
352 mfctr r7
353 PPC_STL r12, VCPU_GPR(R12)(r11)
354 PPC_STL r7, VCPU_CTR(r11)
355 mr r4, r11
356 kvm_handler_common \intno, \srr0, \flags
357.endm
358
359.macro kvm_lvl_handler intno scratch srr0, srr1, flags
360_GLOBAL(kvmppc_handler_\intno\()_\srr1)
361 mfspr r10, SPRN_SPRG_THREAD
362 PPC_LL r11, THREAD_KVM_VCPU(r10)
363 PPC_STL r3, VCPU_GPR(R3)(r11)
364 mfspr r3, \scratch
365 PPC_STL r4, VCPU_GPR(R4)(r11)
366 PPC_LL r4, GPR9(r8)
367 PPC_STL r5, VCPU_GPR(R5)(r11)
368 stw r9, VCPU_CR(r11)
369 mfspr r5, \srr0
370 PPC_STL r3, VCPU_GPR(R8)(r11)
371 PPC_LL r3, GPR10(r8)
372 PPC_STL r6, VCPU_GPR(R6)(r11)
373 PPC_STL r4, VCPU_GPR(R9)(r11)
374 mfspr r6, \srr1
375 PPC_LL r4, GPR11(r8)
376 PPC_STL r7, VCPU_GPR(R7)(r11)
377 PPC_STL r3, VCPU_GPR(R10)(r11)
378 mfctr r7
379 PPC_STL r12, VCPU_GPR(R12)(r11)
380 PPC_STL r13, VCPU_GPR(R13)(r11)
381 PPC_STL r4, VCPU_GPR(R11)(r11)
382 PPC_STL r7, VCPU_CTR(r11)
383 mr r4, r11
384 kvm_handler_common \intno, \srr0, \flags
385.endm
386
387kvm_lvl_handler BOOKE_INTERRUPT_CRITICAL, \
388 SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
389kvm_lvl_handler BOOKE_INTERRUPT_MACHINE_CHECK, \
390 SPRN_SPRG_RSCRATCH_MC, SPRN_MCSRR0, SPRN_MCSRR1, 0
391kvm_handler BOOKE_INTERRUPT_DATA_STORAGE, \
392 SPRN_SRR0, SPRN_SRR1, (NEED_EMU | NEED_DEAR | NEED_ESR)
393kvm_handler BOOKE_INTERRUPT_INST_STORAGE, SPRN_SRR0, SPRN_SRR1, NEED_ESR
394kvm_handler BOOKE_INTERRUPT_EXTERNAL, SPRN_SRR0, SPRN_SRR1, 0
395kvm_handler BOOKE_INTERRUPT_ALIGNMENT, \
396 SPRN_SRR0, SPRN_SRR1, (NEED_DEAR | NEED_ESR)
397kvm_handler BOOKE_INTERRUPT_PROGRAM, SPRN_SRR0, SPRN_SRR1, NEED_ESR
398kvm_handler BOOKE_INTERRUPT_FP_UNAVAIL, SPRN_SRR0, SPRN_SRR1, 0
399kvm_handler BOOKE_INTERRUPT_SYSCALL, SPRN_SRR0, SPRN_SRR1, 0
400kvm_handler BOOKE_INTERRUPT_AP_UNAVAIL, SPRN_SRR0, SPRN_SRR1, 0
401kvm_handler BOOKE_INTERRUPT_DECREMENTER, SPRN_SRR0, SPRN_SRR1, 0
402kvm_handler BOOKE_INTERRUPT_FIT, SPRN_SRR0, SPRN_SRR1, 0
403kvm_lvl_handler BOOKE_INTERRUPT_WATCHDOG, \
404 SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
405kvm_handler BOOKE_INTERRUPT_DTLB_MISS, \
406 SPRN_SRR0, SPRN_SRR1, (NEED_EMU | NEED_DEAR | NEED_ESR)
407kvm_handler BOOKE_INTERRUPT_ITLB_MISS, SPRN_SRR0, SPRN_SRR1, 0
408kvm_handler BOOKE_INTERRUPT_SPE_UNAVAIL, SPRN_SRR0, SPRN_SRR1, 0
409kvm_handler BOOKE_INTERRUPT_SPE_FP_DATA, SPRN_SRR0, SPRN_SRR1, 0
410kvm_handler BOOKE_INTERRUPT_SPE_FP_ROUND, SPRN_SRR0, SPRN_SRR1, 0
411kvm_handler BOOKE_INTERRUPT_PERFORMANCE_MONITOR, SPRN_SRR0, SPRN_SRR1, 0
412kvm_handler BOOKE_INTERRUPT_DOORBELL, SPRN_SRR0, SPRN_SRR1, 0
413kvm_lvl_handler BOOKE_INTERRUPT_DOORBELL_CRITICAL, \
414 SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
415kvm_handler BOOKE_INTERRUPT_HV_PRIV, SPRN_SRR0, SPRN_SRR1, NEED_EMU
416kvm_handler BOOKE_INTERRUPT_HV_SYSCALL, SPRN_SRR0, SPRN_SRR1, 0
417kvm_handler BOOKE_INTERRUPT_GUEST_DBELL, SPRN_GSRR0, SPRN_GSRR1, 0
418kvm_lvl_handler BOOKE_INTERRUPT_GUEST_DBELL_CRIT, \
419 SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
420kvm_lvl_handler BOOKE_INTERRUPT_DEBUG, \
421 SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
422kvm_lvl_handler BOOKE_INTERRUPT_DEBUG, \
423 SPRN_SPRG_RSCRATCH_DBG, SPRN_DSRR0, SPRN_DSRR1, 0
424#endif
425
426/* Registers:
427 * SPRG_SCRATCH0: guest r10
428 * r4: vcpu pointer
429 * r11: vcpu->arch.shared
430 * r14: KVM exit number
431 */
432_GLOBAL(kvmppc_resume_host)
433 /* Save remaining volatile guest register state to vcpu. */
434 mfspr r3, SPRN_VRSAVE
435 PPC_STL r0, VCPU_GPR(R0)(r4)
436 mflr r5
437 mfspr r6, SPRN_SPRG4
438 PPC_STL r5, VCPU_LR(r4)
439 mfspr r7, SPRN_SPRG5
440 stw r3, VCPU_VRSAVE(r4)
441#ifdef CONFIG_64BIT
442 PPC_LL r3, PACA_SPRG_VDSO(r13)
443#endif
444 PPC_STD(r6, VCPU_SHARED_SPRG4, r11)
445 mfspr r8, SPRN_SPRG6
446 PPC_STD(r7, VCPU_SHARED_SPRG5, r11)
447 mfspr r9, SPRN_SPRG7
448#ifdef CONFIG_64BIT
449 mtspr SPRN_SPRG_VDSO_WRITE, r3
450#endif
451 PPC_STD(r8, VCPU_SHARED_SPRG6, r11)
452 mfxer r3
453 PPC_STD(r9, VCPU_SHARED_SPRG7, r11)
454
455 /* save guest MAS registers and restore host mas4 & mas6 */
456 mfspr r5, SPRN_MAS0
457 PPC_STL r3, VCPU_XER(r4)
458 mfspr r6, SPRN_MAS1
459 stw r5, VCPU_SHARED_MAS0(r11)
460 mfspr r7, SPRN_MAS2
461 stw r6, VCPU_SHARED_MAS1(r11)
462 PPC_STD(r7, VCPU_SHARED_MAS2, r11)
463 mfspr r5, SPRN_MAS3
464 mfspr r6, SPRN_MAS4
465 stw r5, VCPU_SHARED_MAS7_3+4(r11)
466 mfspr r7, SPRN_MAS6
467 stw r6, VCPU_SHARED_MAS4(r11)
468 mfspr r5, SPRN_MAS7
469 lwz r6, VCPU_HOST_MAS4(r4)
470 stw r7, VCPU_SHARED_MAS6(r11)
471 lwz r8, VCPU_HOST_MAS6(r4)
472 mtspr SPRN_MAS4, r6
473 stw r5, VCPU_SHARED_MAS7_3+0(r11)
474 mtspr SPRN_MAS6, r8
475 /* Enable MAS register updates via exception */
476 mfspr r3, SPRN_EPCR
477 rlwinm r3, r3, 0, ~SPRN_EPCR_DMIUH
478 mtspr SPRN_EPCR, r3
479 isync
480
481#ifdef CONFIG_64BIT
482 /*
483 * We enter with interrupts disabled in hardware, but
484 * we need to call RECONCILE_IRQ_STATE to ensure
485 * that the software state is kept in sync.
486 */
487 RECONCILE_IRQ_STATE(r3,r5)
488#endif
489
490 /* Switch to kernel stack and jump to handler. */
491 PPC_LL r3, HOST_RUN(r1)
492 mr r5, r14 /* intno */
493 mr r14, r4 /* Save vcpu pointer. */
494 bl kvmppc_handle_exit
495
496 /* Restore vcpu pointer and the nonvolatiles we used. */
497 mr r4, r14
498 PPC_LL r14, VCPU_GPR(R14)(r4)
499
500 andi. r5, r3, RESUME_FLAG_NV
501 beq skip_nv_load
502 PPC_LL r15, VCPU_GPR(R15)(r4)
503 PPC_LL r16, VCPU_GPR(R16)(r4)
504 PPC_LL r17, VCPU_GPR(R17)(r4)
505 PPC_LL r18, VCPU_GPR(R18)(r4)
506 PPC_LL r19, VCPU_GPR(R19)(r4)
507 PPC_LL r20, VCPU_GPR(R20)(r4)
508 PPC_LL r21, VCPU_GPR(R21)(r4)
509 PPC_LL r22, VCPU_GPR(R22)(r4)
510 PPC_LL r23, VCPU_GPR(R23)(r4)
511 PPC_LL r24, VCPU_GPR(R24)(r4)
512 PPC_LL r25, VCPU_GPR(R25)(r4)
513 PPC_LL r26, VCPU_GPR(R26)(r4)
514 PPC_LL r27, VCPU_GPR(R27)(r4)
515 PPC_LL r28, VCPU_GPR(R28)(r4)
516 PPC_LL r29, VCPU_GPR(R29)(r4)
517 PPC_LL r30, VCPU_GPR(R30)(r4)
518 PPC_LL r31, VCPU_GPR(R31)(r4)
519skip_nv_load:
520 /* Should we return to the guest? */
521 andi. r5, r3, RESUME_FLAG_HOST
522 beq lightweight_exit
523
524 srawi r3, r3, 2 /* Shift -ERR back down. */
525
526heavyweight_exit:
527 /* Not returning to guest. */
528 PPC_LL r5, HOST_STACK_LR(r1)
529 lwz r6, HOST_CR(r1)
530
531 /*
532 * We already saved guest volatile register state; now save the
533 * non-volatiles.
534 */
535
536 PPC_STL r15, VCPU_GPR(R15)(r4)
537 PPC_STL r16, VCPU_GPR(R16)(r4)
538 PPC_STL r17, VCPU_GPR(R17)(r4)
539 PPC_STL r18, VCPU_GPR(R18)(r4)
540 PPC_STL r19, VCPU_GPR(R19)(r4)
541 PPC_STL r20, VCPU_GPR(R20)(r4)
542 PPC_STL r21, VCPU_GPR(R21)(r4)
543 PPC_STL r22, VCPU_GPR(R22)(r4)
544 PPC_STL r23, VCPU_GPR(R23)(r4)
545 PPC_STL r24, VCPU_GPR(R24)(r4)
546 PPC_STL r25, VCPU_GPR(R25)(r4)
547 PPC_STL r26, VCPU_GPR(R26)(r4)
548 PPC_STL r27, VCPU_GPR(R27)(r4)
549 PPC_STL r28, VCPU_GPR(R28)(r4)
550 PPC_STL r29, VCPU_GPR(R29)(r4)
551 PPC_STL r30, VCPU_GPR(R30)(r4)
552 PPC_STL r31, VCPU_GPR(R31)(r4)
553
554 /* Load host non-volatile register state from host stack. */
555 PPC_LL r14, HOST_NV_GPR(R14)(r1)
556 PPC_LL r15, HOST_NV_GPR(R15)(r1)
557 PPC_LL r16, HOST_NV_GPR(R16)(r1)
558 PPC_LL r17, HOST_NV_GPR(R17)(r1)
559 PPC_LL r18, HOST_NV_GPR(R18)(r1)
560 PPC_LL r19, HOST_NV_GPR(R19)(r1)
561 PPC_LL r20, HOST_NV_GPR(R20)(r1)
562 PPC_LL r21, HOST_NV_GPR(R21)(r1)
563 PPC_LL r22, HOST_NV_GPR(R22)(r1)
564 PPC_LL r23, HOST_NV_GPR(R23)(r1)
565 PPC_LL r24, HOST_NV_GPR(R24)(r1)
566 PPC_LL r25, HOST_NV_GPR(R25)(r1)
567 PPC_LL r26, HOST_NV_GPR(R26)(r1)
568 PPC_LL r27, HOST_NV_GPR(R27)(r1)
569 PPC_LL r28, HOST_NV_GPR(R28)(r1)
570 PPC_LL r29, HOST_NV_GPR(R29)(r1)
571 PPC_LL r30, HOST_NV_GPR(R30)(r1)
572 PPC_LL r31, HOST_NV_GPR(R31)(r1)
573
574 /* Return to kvm_vcpu_run(). */
575 mtlr r5
576 mtcr r6
577 addi r1, r1, HOST_STACK_SIZE
578 /* r3 still contains the return code from kvmppc_handle_exit(). */
579 blr
580
581/* Registers:
582 * r3: kvm_run pointer
583 * r4: vcpu pointer
584 */
585_GLOBAL(__kvmppc_vcpu_run)
586 stwu r1, -HOST_STACK_SIZE(r1)
587 PPC_STL r1, VCPU_HOST_STACK(r4) /* Save stack pointer to vcpu. */
588
589 /* Save host state to stack. */
590 PPC_STL r3, HOST_RUN(r1)
591 mflr r3
592 mfcr r5
593 PPC_STL r3, HOST_STACK_LR(r1)
594
595 stw r5, HOST_CR(r1)
596
597 /* Save host non-volatile register state to stack. */
598 PPC_STL r14, HOST_NV_GPR(R14)(r1)
599 PPC_STL r15, HOST_NV_GPR(R15)(r1)
600 PPC_STL r16, HOST_NV_GPR(R16)(r1)
601 PPC_STL r17, HOST_NV_GPR(R17)(r1)
602 PPC_STL r18, HOST_NV_GPR(R18)(r1)
603 PPC_STL r19, HOST_NV_GPR(R19)(r1)
604 PPC_STL r20, HOST_NV_GPR(R20)(r1)
605 PPC_STL r21, HOST_NV_GPR(R21)(r1)
606 PPC_STL r22, HOST_NV_GPR(R22)(r1)
607 PPC_STL r23, HOST_NV_GPR(R23)(r1)
608 PPC_STL r24, HOST_NV_GPR(R24)(r1)
609 PPC_STL r25, HOST_NV_GPR(R25)(r1)
610 PPC_STL r26, HOST_NV_GPR(R26)(r1)
611 PPC_STL r27, HOST_NV_GPR(R27)(r1)
612 PPC_STL r28, HOST_NV_GPR(R28)(r1)
613 PPC_STL r29, HOST_NV_GPR(R29)(r1)
614 PPC_STL r30, HOST_NV_GPR(R30)(r1)
615 PPC_STL r31, HOST_NV_GPR(R31)(r1)
616
617 /* Load guest non-volatiles. */
618 PPC_LL r14, VCPU_GPR(R14)(r4)
619 PPC_LL r15, VCPU_GPR(R15)(r4)
620 PPC_LL r16, VCPU_GPR(R16)(r4)
621 PPC_LL r17, VCPU_GPR(R17)(r4)
622 PPC_LL r18, VCPU_GPR(R18)(r4)
623 PPC_LL r19, VCPU_GPR(R19)(r4)
624 PPC_LL r20, VCPU_GPR(R20)(r4)
625 PPC_LL r21, VCPU_GPR(R21)(r4)
626 PPC_LL r22, VCPU_GPR(R22)(r4)
627 PPC_LL r23, VCPU_GPR(R23)(r4)
628 PPC_LL r24, VCPU_GPR(R24)(r4)
629 PPC_LL r25, VCPU_GPR(R25)(r4)
630 PPC_LL r26, VCPU_GPR(R26)(r4)
631 PPC_LL r27, VCPU_GPR(R27)(r4)
632 PPC_LL r28, VCPU_GPR(R28)(r4)
633 PPC_LL r29, VCPU_GPR(R29)(r4)
634 PPC_LL r30, VCPU_GPR(R30)(r4)
635 PPC_LL r31, VCPU_GPR(R31)(r4)
636
637
638lightweight_exit:
639 PPC_STL r2, HOST_R2(r1)
640
641 mfspr r3, SPRN_PID
642 stw r3, VCPU_HOST_PID(r4)
643 lwz r3, VCPU_GUEST_PID(r4)
644 mtspr SPRN_PID, r3
645
646 PPC_LL r11, VCPU_SHARED(r4)
647 /* Disable MAS register updates via exception */
648 mfspr r3, SPRN_EPCR
649 oris r3, r3, SPRN_EPCR_DMIUH@h
650 mtspr SPRN_EPCR, r3
651 isync
652 /* Save host mas4 and mas6 and load guest MAS registers */
653 mfspr r3, SPRN_MAS4
654 stw r3, VCPU_HOST_MAS4(r4)
655 mfspr r3, SPRN_MAS6
656 stw r3, VCPU_HOST_MAS6(r4)
657 lwz r3, VCPU_SHARED_MAS0(r11)
658 lwz r5, VCPU_SHARED_MAS1(r11)
659 PPC_LD(r6, VCPU_SHARED_MAS2, r11)
660 lwz r7, VCPU_SHARED_MAS7_3+4(r11)
661 lwz r8, VCPU_SHARED_MAS4(r11)
662 mtspr SPRN_MAS0, r3
663 mtspr SPRN_MAS1, r5
664 mtspr SPRN_MAS2, r6
665 mtspr SPRN_MAS3, r7
666 mtspr SPRN_MAS4, r8
667 lwz r3, VCPU_SHARED_MAS6(r11)
668 lwz r5, VCPU_SHARED_MAS7_3+0(r11)
669 mtspr SPRN_MAS6, r3
670 mtspr SPRN_MAS7, r5
671
672 /*
673 * Host interrupt handlers may have clobbered these guest-readable
674 * SPRGs, so we need to reload them here with the guest's values.
675 */
676 lwz r3, VCPU_VRSAVE(r4)
677 PPC_LD(r5, VCPU_SHARED_SPRG4, r11)
678 mtspr SPRN_VRSAVE, r3
679 PPC_LD(r6, VCPU_SHARED_SPRG5, r11)
680 mtspr SPRN_SPRG4W, r5
681 PPC_LD(r7, VCPU_SHARED_SPRG6, r11)
682 mtspr SPRN_SPRG5W, r6
683 PPC_LD(r8, VCPU_SHARED_SPRG7, r11)
684 mtspr SPRN_SPRG6W, r7
685 mtspr SPRN_SPRG7W, r8
686
687 /* Load some guest volatiles. */
688 PPC_LL r3, VCPU_LR(r4)
689 PPC_LL r5, VCPU_XER(r4)
690 PPC_LL r6, VCPU_CTR(r4)
691 lwz r7, VCPU_CR(r4)
692 PPC_LL r8, VCPU_PC(r4)
693 PPC_LD(r9, VCPU_SHARED_MSR, r11)
694 PPC_LL r0, VCPU_GPR(R0)(r4)
695 PPC_LL r1, VCPU_GPR(R1)(r4)
696 PPC_LL r2, VCPU_GPR(R2)(r4)
697 PPC_LL r10, VCPU_GPR(R10)(r4)
698 PPC_LL r11, VCPU_GPR(R11)(r4)
699 PPC_LL r12, VCPU_GPR(R12)(r4)
700 PPC_LL r13, VCPU_GPR(R13)(r4)
701 mtlr r3
702 mtxer r5
703 mtctr r6
704 mtsrr0 r8
705 mtsrr1 r9
706
707#ifdef CONFIG_KVM_EXIT_TIMING
708 /* save enter time */
7091:
710 mfspr r6, SPRN_TBRU
711 mfspr r9, SPRN_TBRL
712 mfspr r8, SPRN_TBRU
713 cmpw r8, r6
714 stw r9, VCPU_TIMING_LAST_ENTER_TBL(r4)
715 bne 1b
716 stw r8, VCPU_TIMING_LAST_ENTER_TBU(r4)
717#endif
718
719 /*
720 * Don't execute any instruction which can change CR after
721 * below instruction.
722 */
723 mtcr r7
724
725 /* Finish loading guest volatiles and jump to guest. */
726 PPC_LL r5, VCPU_GPR(R5)(r4)
727 PPC_LL r6, VCPU_GPR(R6)(r4)
728 PPC_LL r7, VCPU_GPR(R7)(r4)
729 PPC_LL r8, VCPU_GPR(R8)(r4)
730 PPC_LL r9, VCPU_GPR(R9)(r4)
731
732 PPC_LL r3, VCPU_GPR(R3)(r4)
733 PPC_LL r4, VCPU_GPR(R4)(r4)
734 rfi