Loading...
1// SPDX-License-Identifier: GPL-2.0-or-later
2/*
3 * This program is used to generate definitions needed by
4 * assembly language modules.
5 *
6 * We use the technique used in the OSF Mach kernel code:
7 * generate asm statements containing #defines,
8 * compile this file to assembler, and then extract the
9 * #defines from the assembly-language output.
10 */
11
12#include <linux/compat.h>
13#include <linux/signal.h>
14#include <linux/sched.h>
15#include <linux/kernel.h>
16#include <linux/errno.h>
17#include <linux/string.h>
18#include <linux/types.h>
19#include <linux/mman.h>
20#include <linux/mm.h>
21#include <linux/suspend.h>
22#include <linux/hrtimer.h>
23#ifdef CONFIG_PPC64
24#include <linux/time.h>
25#include <linux/hardirq.h>
26#endif
27#include <linux/kbuild.h>
28
29#include <asm/io.h>
30#include <asm/page.h>
31#include <asm/processor.h>
32#include <asm/cputable.h>
33#include <asm/thread_info.h>
34#include <asm/rtas.h>
35#include <asm/vdso_datapage.h>
36#include <asm/dbell.h>
37#ifdef CONFIG_PPC64
38#include <asm/paca.h>
39#include <asm/lppaca.h>
40#include <asm/cache.h>
41#include <asm/mmu.h>
42#include <asm/hvcall.h>
43#include <asm/xics.h>
44#endif
45#ifdef CONFIG_PPC_POWERNV
46#include <asm/opal.h>
47#endif
48#if defined(CONFIG_KVM) || defined(CONFIG_KVM_GUEST)
49#include <linux/kvm_host.h>
50#endif
51#if defined(CONFIG_KVM) && defined(CONFIG_PPC_BOOK3S)
52#include <asm/kvm_book3s.h>
53#include <asm/kvm_ppc.h>
54#endif
55
56#ifdef CONFIG_PPC32
57#ifdef CONFIG_BOOKE_OR_40x
58#include "head_booke.h"
59#endif
60#endif
61
62#if defined(CONFIG_PPC_E500)
63#include "../mm/mmu_decl.h"
64#endif
65
66#ifdef CONFIG_PPC_8xx
67#include <asm/fixmap.h>
68#endif
69
70#ifdef CONFIG_XMON
71#include "../xmon/xmon_bpts.h"
72#endif
73
74#define STACK_PT_REGS_OFFSET(sym, val) \
75 DEFINE(sym, STACK_INT_FRAME_REGS + offsetof(struct pt_regs, val))
76
77int main(void)
78{
79 OFFSET(THREAD, task_struct, thread);
80 OFFSET(MM, task_struct, mm);
81#ifdef CONFIG_STACKPROTECTOR
82 OFFSET(TASK_CANARY, task_struct, stack_canary);
83#ifdef CONFIG_PPC64
84 OFFSET(PACA_CANARY, paca_struct, canary);
85#endif
86#endif
87#ifdef CONFIG_PPC32
88#ifdef CONFIG_PPC_RTAS
89 OFFSET(RTAS_SP, thread_struct, rtas_sp);
90#endif
91#endif /* CONFIG_PPC64 */
92 OFFSET(TASK_STACK, task_struct, stack);
93#ifdef CONFIG_SMP
94 OFFSET(TASK_CPU, task_struct, thread_info.cpu);
95#endif
96
97#ifdef CONFIG_LIVEPATCH_64
98 OFFSET(TI_livepatch_sp, thread_info, livepatch_sp);
99#endif
100
101 OFFSET(KSP, thread_struct, ksp);
102 OFFSET(PT_REGS, thread_struct, regs);
103#ifdef CONFIG_BOOKE
104 OFFSET(THREAD_NORMSAVES, thread_struct, normsave[0]);
105#endif
106#ifdef CONFIG_PPC_FPU
107 OFFSET(THREAD_FPEXC_MODE, thread_struct, fpexc_mode);
108 OFFSET(THREAD_FPSTATE, thread_struct, fp_state.fpr);
109 OFFSET(THREAD_FPSAVEAREA, thread_struct, fp_save_area);
110#endif
111 OFFSET(FPSTATE_FPSCR, thread_fp_state, fpscr);
112 OFFSET(THREAD_LOAD_FP, thread_struct, load_fp);
113#ifdef CONFIG_ALTIVEC
114 OFFSET(THREAD_VRSTATE, thread_struct, vr_state.vr);
115 OFFSET(THREAD_VRSAVEAREA, thread_struct, vr_save_area);
116 OFFSET(THREAD_USED_VR, thread_struct, used_vr);
117 OFFSET(VRSTATE_VSCR, thread_vr_state, vscr);
118 OFFSET(THREAD_LOAD_VEC, thread_struct, load_vec);
119#endif /* CONFIG_ALTIVEC */
120#ifdef CONFIG_VSX
121 OFFSET(THREAD_USED_VSR, thread_struct, used_vsr);
122#endif /* CONFIG_VSX */
123#ifdef CONFIG_PPC64
124 OFFSET(KSP_VSID, thread_struct, ksp_vsid);
125#else /* CONFIG_PPC64 */
126 OFFSET(PGDIR, thread_struct, pgdir);
127 OFFSET(SRR0, thread_struct, srr0);
128 OFFSET(SRR1, thread_struct, srr1);
129 OFFSET(DAR, thread_struct, dar);
130 OFFSET(DSISR, thread_struct, dsisr);
131#ifdef CONFIG_PPC_BOOK3S_32
132 OFFSET(THR0, thread_struct, r0);
133 OFFSET(THR3, thread_struct, r3);
134 OFFSET(THR4, thread_struct, r4);
135 OFFSET(THR5, thread_struct, r5);
136 OFFSET(THR6, thread_struct, r6);
137 OFFSET(THR8, thread_struct, r8);
138 OFFSET(THR9, thread_struct, r9);
139 OFFSET(THR11, thread_struct, r11);
140 OFFSET(THLR, thread_struct, lr);
141 OFFSET(THCTR, thread_struct, ctr);
142 OFFSET(THSR0, thread_struct, sr0);
143#endif
144#ifdef CONFIG_SPE
145 OFFSET(THREAD_EVR0, thread_struct, evr[0]);
146 OFFSET(THREAD_ACC, thread_struct, acc);
147 OFFSET(THREAD_USED_SPE, thread_struct, used_spe);
148#endif /* CONFIG_SPE */
149#endif /* CONFIG_PPC64 */
150#ifdef CONFIG_KVM_BOOK3S_32_HANDLER
151 OFFSET(THREAD_KVM_SVCPU, thread_struct, kvm_shadow_vcpu);
152#endif
153#if defined(CONFIG_KVM) && defined(CONFIG_BOOKE)
154 OFFSET(THREAD_KVM_VCPU, thread_struct, kvm_vcpu);
155#endif
156
157#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
158 OFFSET(PACATMSCRATCH, paca_struct, tm_scratch);
159 OFFSET(THREAD_TM_TFHAR, thread_struct, tm_tfhar);
160 OFFSET(THREAD_TM_TEXASR, thread_struct, tm_texasr);
161 OFFSET(THREAD_TM_TFIAR, thread_struct, tm_tfiar);
162 OFFSET(THREAD_TM_TAR, thread_struct, tm_tar);
163 OFFSET(THREAD_TM_PPR, thread_struct, tm_ppr);
164 OFFSET(THREAD_TM_DSCR, thread_struct, tm_dscr);
165 OFFSET(THREAD_TM_AMR, thread_struct, tm_amr);
166 OFFSET(PT_CKPT_REGS, thread_struct, ckpt_regs);
167 OFFSET(THREAD_CKVRSTATE, thread_struct, ckvr_state.vr);
168 OFFSET(THREAD_CKVRSAVE, thread_struct, ckvrsave);
169 OFFSET(THREAD_CKFPSTATE, thread_struct, ckfp_state.fpr);
170 /* Local pt_regs on stack in int frame form, plus 16 bytes for TM */
171 DEFINE(TM_FRAME_SIZE, STACK_INT_FRAME_SIZE + 16);
172#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
173
174 OFFSET(TI_LOCAL_FLAGS, thread_info, local_flags);
175
176#ifdef CONFIG_PPC64
177 OFFSET(DCACHEL1BLOCKSIZE, ppc64_caches, l1d.block_size);
178 OFFSET(DCACHEL1LOGBLOCKSIZE, ppc64_caches, l1d.log_block_size);
179 /* paca */
180 OFFSET(PACAPACAINDEX, paca_struct, paca_index);
181 OFFSET(PACAPROCSTART, paca_struct, cpu_start);
182 OFFSET(PACAKSAVE, paca_struct, kstack);
183 OFFSET(PACACURRENT, paca_struct, __current);
184 DEFINE(PACA_THREAD_INFO, offsetof(struct paca_struct, __current) +
185 offsetof(struct task_struct, thread_info));
186 OFFSET(PACASAVEDMSR, paca_struct, saved_msr);
187 OFFSET(PACAR1, paca_struct, saved_r1);
188#ifndef CONFIG_PPC_KERNEL_PCREL
189 OFFSET(PACATOC, paca_struct, kernel_toc);
190#endif
191 OFFSET(PACAKBASE, paca_struct, kernelbase);
192 OFFSET(PACAKMSR, paca_struct, kernel_msr);
193#ifdef CONFIG_PPC_BOOK3S_64
194 OFFSET(PACAHSRR_VALID, paca_struct, hsrr_valid);
195 OFFSET(PACASRR_VALID, paca_struct, srr_valid);
196#endif
197 OFFSET(PACAIRQSOFTMASK, paca_struct, irq_soft_mask);
198 OFFSET(PACAIRQHAPPENED, paca_struct, irq_happened);
199 OFFSET(PACA_FTRACE_ENABLED, paca_struct, ftrace_enabled);
200
201#ifdef CONFIG_PPC_BOOK3E_64
202 OFFSET(PACAPGD, paca_struct, pgd);
203 OFFSET(PACA_KERNELPGD, paca_struct, kernel_pgd);
204 OFFSET(PACA_EXGEN, paca_struct, exgen);
205 OFFSET(PACA_EXTLB, paca_struct, extlb);
206 OFFSET(PACA_EXMC, paca_struct, exmc);
207 OFFSET(PACA_EXCRIT, paca_struct, excrit);
208 OFFSET(PACA_EXDBG, paca_struct, exdbg);
209 OFFSET(PACA_MC_STACK, paca_struct, mc_kstack);
210 OFFSET(PACA_CRIT_STACK, paca_struct, crit_kstack);
211 OFFSET(PACA_DBG_STACK, paca_struct, dbg_kstack);
212 OFFSET(PACA_TCD_PTR, paca_struct, tcd_ptr);
213
214 OFFSET(TCD_ESEL_NEXT, tlb_core_data, esel_next);
215 OFFSET(TCD_ESEL_MAX, tlb_core_data, esel_max);
216 OFFSET(TCD_ESEL_FIRST, tlb_core_data, esel_first);
217#endif /* CONFIG_PPC_BOOK3E_64 */
218
219#ifdef CONFIG_PPC_BOOK3S_64
220 OFFSET(PACA_EXGEN, paca_struct, exgen);
221 OFFSET(PACA_EXMC, paca_struct, exmc);
222 OFFSET(PACA_EXNMI, paca_struct, exnmi);
223#ifdef CONFIG_PPC_64S_HASH_MMU
224 OFFSET(PACA_SLBSHADOWPTR, paca_struct, slb_shadow_ptr);
225 OFFSET(SLBSHADOW_STACKVSID, slb_shadow, save_area[SLB_NUM_BOLTED - 1].vsid);
226 OFFSET(SLBSHADOW_STACKESID, slb_shadow, save_area[SLB_NUM_BOLTED - 1].esid);
227 OFFSET(SLBSHADOW_SAVEAREA, slb_shadow, save_area);
228#endif
229 OFFSET(LPPACA_PMCINUSE, lppaca, pmcregs_in_use);
230#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
231 OFFSET(PACA_PMCINUSE, paca_struct, pmcregs_in_use);
232#endif
233 OFFSET(LPPACA_YIELDCOUNT, lppaca, yield_count);
234#endif /* CONFIG_PPC_BOOK3S_64 */
235 OFFSET(PACAEMERGSP, paca_struct, emergency_sp);
236#ifdef CONFIG_PPC_BOOK3S_64
237 OFFSET(PACAMCEMERGSP, paca_struct, mc_emergency_sp);
238 OFFSET(PACA_NMI_EMERG_SP, paca_struct, nmi_emergency_sp);
239 OFFSET(PACA_IN_MCE, paca_struct, in_mce);
240 OFFSET(PACA_IN_NMI, paca_struct, in_nmi);
241 OFFSET(PACA_RFI_FLUSH_FALLBACK_AREA, paca_struct, rfi_flush_fallback_area);
242 OFFSET(PACA_EXRFI, paca_struct, exrfi);
243 OFFSET(PACA_L1D_FLUSH_SIZE, paca_struct, l1d_flush_size);
244
245#endif
246 OFFSET(PACAHWCPUID, paca_struct, hw_cpu_id);
247 OFFSET(PACAKEXECSTATE, paca_struct, kexec_state);
248 OFFSET(PACA_DSCR_DEFAULT, paca_struct, dscr_default);
249#ifdef CONFIG_PPC64
250 OFFSET(PACA_EXIT_SAVE_R1, paca_struct, exit_save_r1);
251#endif
252#ifdef CONFIG_PPC_BOOK3E_64
253 OFFSET(PACA_TRAP_SAVE, paca_struct, trap_save);
254#endif
255 OFFSET(PACA_SPRG_VDSO, paca_struct, sprg_vdso);
256#else /* CONFIG_PPC64 */
257#endif /* CONFIG_PPC64 */
258
259 /* RTAS */
260 OFFSET(RTASBASE, rtas_t, base);
261 OFFSET(RTASENTRY, rtas_t, entry);
262
263 /* Interrupt register frame */
264 DEFINE(INT_FRAME_SIZE, STACK_INT_FRAME_SIZE);
265 DEFINE(SWITCH_FRAME_SIZE, STACK_SWITCH_FRAME_SIZE);
266 STACK_PT_REGS_OFFSET(GPR0, gpr[0]);
267 STACK_PT_REGS_OFFSET(GPR1, gpr[1]);
268 STACK_PT_REGS_OFFSET(GPR2, gpr[2]);
269 STACK_PT_REGS_OFFSET(GPR3, gpr[3]);
270 STACK_PT_REGS_OFFSET(GPR4, gpr[4]);
271 STACK_PT_REGS_OFFSET(GPR5, gpr[5]);
272 STACK_PT_REGS_OFFSET(GPR6, gpr[6]);
273 STACK_PT_REGS_OFFSET(GPR7, gpr[7]);
274 STACK_PT_REGS_OFFSET(GPR8, gpr[8]);
275 STACK_PT_REGS_OFFSET(GPR9, gpr[9]);
276 STACK_PT_REGS_OFFSET(GPR10, gpr[10]);
277 STACK_PT_REGS_OFFSET(GPR11, gpr[11]);
278 STACK_PT_REGS_OFFSET(GPR12, gpr[12]);
279 STACK_PT_REGS_OFFSET(GPR13, gpr[13]);
280 /*
281 * Note: these symbols include _ because they overlap with special
282 * register names
283 */
284 STACK_PT_REGS_OFFSET(_NIP, nip);
285 STACK_PT_REGS_OFFSET(_MSR, msr);
286 STACK_PT_REGS_OFFSET(_CTR, ctr);
287 STACK_PT_REGS_OFFSET(_LINK, link);
288 STACK_PT_REGS_OFFSET(_CCR, ccr);
289 STACK_PT_REGS_OFFSET(_XER, xer);
290 STACK_PT_REGS_OFFSET(_DAR, dar);
291 STACK_PT_REGS_OFFSET(_DEAR, dear);
292 STACK_PT_REGS_OFFSET(_DSISR, dsisr);
293 STACK_PT_REGS_OFFSET(_ESR, esr);
294 STACK_PT_REGS_OFFSET(ORIG_GPR3, orig_gpr3);
295 STACK_PT_REGS_OFFSET(RESULT, result);
296 STACK_PT_REGS_OFFSET(_TRAP, trap);
297#ifdef CONFIG_PPC64
298 STACK_PT_REGS_OFFSET(SOFTE, softe);
299 STACK_PT_REGS_OFFSET(_PPR, ppr);
300#endif
301
302#ifdef CONFIG_PPC_PKEY
303 STACK_PT_REGS_OFFSET(STACK_REGS_AMR, amr);
304 STACK_PT_REGS_OFFSET(STACK_REGS_IAMR, iamr);
305#endif
306
307#if defined(CONFIG_PPC32) && defined(CONFIG_BOOKE)
308 STACK_PT_REGS_OFFSET(MAS0, mas0);
309 /* we overload MMUCR for 44x on MAS0 since they are mutually exclusive */
310 STACK_PT_REGS_OFFSET(MMUCR, mas0);
311 STACK_PT_REGS_OFFSET(MAS1, mas1);
312 STACK_PT_REGS_OFFSET(MAS2, mas2);
313 STACK_PT_REGS_OFFSET(MAS3, mas3);
314 STACK_PT_REGS_OFFSET(MAS6, mas6);
315 STACK_PT_REGS_OFFSET(MAS7, mas7);
316 STACK_PT_REGS_OFFSET(_SRR0, srr0);
317 STACK_PT_REGS_OFFSET(_SRR1, srr1);
318 STACK_PT_REGS_OFFSET(_CSRR0, csrr0);
319 STACK_PT_REGS_OFFSET(_CSRR1, csrr1);
320 STACK_PT_REGS_OFFSET(_DSRR0, dsrr0);
321 STACK_PT_REGS_OFFSET(_DSRR1, dsrr1);
322#endif
323
324 /* About the CPU features table */
325 OFFSET(CPU_SPEC_FEATURES, cpu_spec, cpu_features);
326 OFFSET(CPU_SPEC_SETUP, cpu_spec, cpu_setup);
327 OFFSET(CPU_SPEC_RESTORE, cpu_spec, cpu_restore);
328
329 OFFSET(pbe_address, pbe, address);
330 OFFSET(pbe_orig_address, pbe, orig_address);
331 OFFSET(pbe_next, pbe, next);
332
333#ifndef CONFIG_PPC64
334 DEFINE(TASK_SIZE, TASK_SIZE);
335 DEFINE(NUM_USER_SEGMENTS, TASK_SIZE>>28);
336#endif /* ! CONFIG_PPC64 */
337
338 /* datapage offsets for use by vdso */
339 OFFSET(VDSO_DATA_OFFSET, vdso_arch_data, data);
340 OFFSET(CFG_TB_TICKS_PER_SEC, vdso_arch_data, tb_ticks_per_sec);
341#ifdef CONFIG_PPC64
342 OFFSET(CFG_ICACHE_BLOCKSZ, vdso_arch_data, icache_block_size);
343 OFFSET(CFG_DCACHE_BLOCKSZ, vdso_arch_data, dcache_block_size);
344 OFFSET(CFG_ICACHE_LOGBLOCKSZ, vdso_arch_data, icache_log_block_size);
345 OFFSET(CFG_DCACHE_LOGBLOCKSZ, vdso_arch_data, dcache_log_block_size);
346 OFFSET(CFG_SYSCALL_MAP64, vdso_arch_data, syscall_map);
347 OFFSET(CFG_SYSCALL_MAP32, vdso_arch_data, compat_syscall_map);
348#else
349 OFFSET(CFG_SYSCALL_MAP32, vdso_arch_data, syscall_map);
350#endif
351
352#ifdef CONFIG_BUG
353 DEFINE(BUG_ENTRY_SIZE, sizeof(struct bug_entry));
354#endif
355
356#ifdef CONFIG_KVM
357 OFFSET(VCPU_HOST_STACK, kvm_vcpu, arch.host_stack);
358 OFFSET(VCPU_HOST_PID, kvm_vcpu, arch.host_pid);
359 OFFSET(VCPU_GUEST_PID, kvm_vcpu, arch.pid);
360 OFFSET(VCPU_GPRS, kvm_vcpu, arch.regs.gpr);
361 OFFSET(VCPU_VRSAVE, kvm_vcpu, arch.vrsave);
362 OFFSET(VCPU_FPRS, kvm_vcpu, arch.fp.fpr);
363#ifdef CONFIG_ALTIVEC
364 OFFSET(VCPU_VRS, kvm_vcpu, arch.vr.vr);
365#endif
366 OFFSET(VCPU_XER, kvm_vcpu, arch.regs.xer);
367 OFFSET(VCPU_CTR, kvm_vcpu, arch.regs.ctr);
368 OFFSET(VCPU_LR, kvm_vcpu, arch.regs.link);
369#ifdef CONFIG_PPC_BOOK3S
370 OFFSET(VCPU_TAR, kvm_vcpu, arch.tar);
371#endif
372 OFFSET(VCPU_CR, kvm_vcpu, arch.regs.ccr);
373 OFFSET(VCPU_PC, kvm_vcpu, arch.regs.nip);
374#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
375 OFFSET(VCPU_MSR, kvm_vcpu, arch.shregs.msr);
376 OFFSET(VCPU_SRR0, kvm_vcpu, arch.shregs.srr0);
377 OFFSET(VCPU_SRR1, kvm_vcpu, arch.shregs.srr1);
378 OFFSET(VCPU_SPRG0, kvm_vcpu, arch.shregs.sprg0);
379 OFFSET(VCPU_SPRG1, kvm_vcpu, arch.shregs.sprg1);
380 OFFSET(VCPU_SPRG2, kvm_vcpu, arch.shregs.sprg2);
381 OFFSET(VCPU_SPRG3, kvm_vcpu, arch.shregs.sprg3);
382#endif
383#ifdef CONFIG_KVM_BOOK3S_HV_P8_TIMING
384 OFFSET(VCPU_TB_RMENTRY, kvm_vcpu, arch.rm_entry);
385 OFFSET(VCPU_TB_RMINTR, kvm_vcpu, arch.rm_intr);
386 OFFSET(VCPU_TB_RMEXIT, kvm_vcpu, arch.rm_exit);
387 OFFSET(VCPU_TB_GUEST, kvm_vcpu, arch.guest_time);
388 OFFSET(VCPU_TB_CEDE, kvm_vcpu, arch.cede_time);
389 OFFSET(VCPU_CUR_ACTIVITY, kvm_vcpu, arch.cur_activity);
390 OFFSET(VCPU_ACTIVITY_START, kvm_vcpu, arch.cur_tb_start);
391 OFFSET(TAS_SEQCOUNT, kvmhv_tb_accumulator, seqcount);
392 OFFSET(TAS_TOTAL, kvmhv_tb_accumulator, tb_total);
393 OFFSET(TAS_MIN, kvmhv_tb_accumulator, tb_min);
394 OFFSET(TAS_MAX, kvmhv_tb_accumulator, tb_max);
395#endif
396 OFFSET(VCPU_SHARED_SPRG3, kvm_vcpu_arch_shared, sprg3);
397 OFFSET(VCPU_SHARED_SPRG4, kvm_vcpu_arch_shared, sprg4);
398 OFFSET(VCPU_SHARED_SPRG5, kvm_vcpu_arch_shared, sprg5);
399 OFFSET(VCPU_SHARED_SPRG6, kvm_vcpu_arch_shared, sprg6);
400 OFFSET(VCPU_SHARED_SPRG7, kvm_vcpu_arch_shared, sprg7);
401 OFFSET(VCPU_SHADOW_PID, kvm_vcpu, arch.shadow_pid);
402 OFFSET(VCPU_SHADOW_PID1, kvm_vcpu, arch.shadow_pid1);
403 OFFSET(VCPU_SHARED, kvm_vcpu, arch.shared);
404 OFFSET(VCPU_SHARED_MSR, kvm_vcpu_arch_shared, msr);
405 OFFSET(VCPU_SHADOW_MSR, kvm_vcpu, arch.shadow_msr);
406#if defined(CONFIG_PPC_BOOK3S_64) && defined(CONFIG_KVM_BOOK3S_PR_POSSIBLE)
407 OFFSET(VCPU_SHAREDBE, kvm_vcpu, arch.shared_big_endian);
408#endif
409
410 OFFSET(VCPU_SHARED_MAS0, kvm_vcpu_arch_shared, mas0);
411 OFFSET(VCPU_SHARED_MAS1, kvm_vcpu_arch_shared, mas1);
412 OFFSET(VCPU_SHARED_MAS2, kvm_vcpu_arch_shared, mas2);
413 OFFSET(VCPU_SHARED_MAS7_3, kvm_vcpu_arch_shared, mas7_3);
414 OFFSET(VCPU_SHARED_MAS4, kvm_vcpu_arch_shared, mas4);
415 OFFSET(VCPU_SHARED_MAS6, kvm_vcpu_arch_shared, mas6);
416
417 OFFSET(VCPU_KVM, kvm_vcpu, kvm);
418 OFFSET(KVM_LPID, kvm, arch.lpid);
419
420 /* book3s */
421#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
422 OFFSET(KVM_SDR1, kvm, arch.sdr1);
423 OFFSET(KVM_HOST_LPID, kvm, arch.host_lpid);
424 OFFSET(KVM_HOST_LPCR, kvm, arch.host_lpcr);
425 OFFSET(KVM_HOST_SDR1, kvm, arch.host_sdr1);
426 OFFSET(KVM_ENABLED_HCALLS, kvm, arch.enabled_hcalls);
427 OFFSET(KVM_VRMA_SLB_V, kvm, arch.vrma_slb_v);
428 OFFSET(KVM_SECURE_GUEST, kvm, arch.secure_guest);
429 OFFSET(VCPU_DSISR, kvm_vcpu, arch.shregs.dsisr);
430 OFFSET(VCPU_DAR, kvm_vcpu, arch.shregs.dar);
431 OFFSET(VCPU_VPA, kvm_vcpu, arch.vpa.pinned_addr);
432 OFFSET(VCPU_VPA_DIRTY, kvm_vcpu, arch.vpa.dirty);
433 OFFSET(VCPU_HEIR, kvm_vcpu, arch.emul_inst);
434 OFFSET(VCPU_CPU, kvm_vcpu, cpu);
435 OFFSET(VCPU_THREAD_CPU, kvm_vcpu, arch.thread_cpu);
436#endif
437#ifdef CONFIG_PPC_BOOK3S
438 OFFSET(VCPU_PURR, kvm_vcpu, arch.purr);
439 OFFSET(VCPU_SPURR, kvm_vcpu, arch.spurr);
440 OFFSET(VCPU_IC, kvm_vcpu, arch.ic);
441 OFFSET(VCPU_DSCR, kvm_vcpu, arch.dscr);
442 OFFSET(VCPU_AMR, kvm_vcpu, arch.amr);
443 OFFSET(VCPU_UAMOR, kvm_vcpu, arch.uamor);
444 OFFSET(VCPU_IAMR, kvm_vcpu, arch.iamr);
445 OFFSET(VCPU_CTRL, kvm_vcpu, arch.ctrl);
446 OFFSET(VCPU_DABR, kvm_vcpu, arch.dabr);
447 OFFSET(VCPU_DABRX, kvm_vcpu, arch.dabrx);
448 OFFSET(VCPU_DAWR0, kvm_vcpu, arch.dawr0);
449 OFFSET(VCPU_DAWRX0, kvm_vcpu, arch.dawrx0);
450 OFFSET(VCPU_CIABR, kvm_vcpu, arch.ciabr);
451 OFFSET(VCPU_HFLAGS, kvm_vcpu, arch.hflags);
452 OFFSET(VCPU_DEC_EXPIRES, kvm_vcpu, arch.dec_expires);
453 OFFSET(VCPU_PENDING_EXC, kvm_vcpu, arch.pending_exceptions);
454 OFFSET(VCPU_CEDED, kvm_vcpu, arch.ceded);
455 OFFSET(VCPU_PRODDED, kvm_vcpu, arch.prodded);
456 OFFSET(VCPU_MMCR, kvm_vcpu, arch.mmcr);
457 OFFSET(VCPU_MMCRA, kvm_vcpu, arch.mmcra);
458 OFFSET(VCPU_MMCRS, kvm_vcpu, arch.mmcrs);
459 OFFSET(VCPU_PMC, kvm_vcpu, arch.pmc);
460 OFFSET(VCPU_SIAR, kvm_vcpu, arch.siar);
461 OFFSET(VCPU_SDAR, kvm_vcpu, arch.sdar);
462 OFFSET(VCPU_SIER, kvm_vcpu, arch.sier);
463 OFFSET(VCPU_SLB, kvm_vcpu, arch.slb);
464 OFFSET(VCPU_SLB_MAX, kvm_vcpu, arch.slb_max);
465 OFFSET(VCPU_SLB_NR, kvm_vcpu, arch.slb_nr);
466 OFFSET(VCPU_FAULT_DSISR, kvm_vcpu, arch.fault_dsisr);
467 OFFSET(VCPU_FAULT_DAR, kvm_vcpu, arch.fault_dar);
468 OFFSET(VCPU_INTR_MSR, kvm_vcpu, arch.intr_msr);
469 OFFSET(VCPU_LAST_INST, kvm_vcpu, arch.last_inst);
470 OFFSET(VCPU_TRAP, kvm_vcpu, arch.trap);
471 OFFSET(VCPU_CFAR, kvm_vcpu, arch.cfar);
472 OFFSET(VCPU_PPR, kvm_vcpu, arch.ppr);
473 OFFSET(VCPU_FSCR, kvm_vcpu, arch.fscr);
474 OFFSET(VCPU_PSPB, kvm_vcpu, arch.pspb);
475 OFFSET(VCPU_EBBHR, kvm_vcpu, arch.ebbhr);
476 OFFSET(VCPU_EBBRR, kvm_vcpu, arch.ebbrr);
477 OFFSET(VCPU_BESCR, kvm_vcpu, arch.bescr);
478 OFFSET(VCPU_CSIGR, kvm_vcpu, arch.csigr);
479 OFFSET(VCPU_TACR, kvm_vcpu, arch.tacr);
480 OFFSET(VCPU_TCSCR, kvm_vcpu, arch.tcscr);
481 OFFSET(VCPU_ACOP, kvm_vcpu, arch.acop);
482 OFFSET(VCPU_WORT, kvm_vcpu, arch.wort);
483 OFFSET(VCPU_HFSCR, kvm_vcpu, arch.hfscr);
484 OFFSET(VCORE_ENTRY_EXIT, kvmppc_vcore, entry_exit_map);
485 OFFSET(VCORE_IN_GUEST, kvmppc_vcore, in_guest);
486 OFFSET(VCORE_NAPPING_THREADS, kvmppc_vcore, napping_threads);
487 OFFSET(VCORE_KVM, kvmppc_vcore, kvm);
488 OFFSET(VCORE_TB_OFFSET, kvmppc_vcore, tb_offset);
489 OFFSET(VCORE_TB_OFFSET_APPL, kvmppc_vcore, tb_offset_applied);
490 OFFSET(VCORE_LPCR, kvmppc_vcore, lpcr);
491 OFFSET(VCORE_PCR, kvmppc_vcore, pcr);
492 OFFSET(VCORE_DPDES, kvmppc_vcore, dpdes);
493 OFFSET(VCORE_VTB, kvmppc_vcore, vtb);
494 OFFSET(VCPU_SLB_E, kvmppc_slb, orige);
495 OFFSET(VCPU_SLB_V, kvmppc_slb, origv);
496 DEFINE(VCPU_SLB_SIZE, sizeof(struct kvmppc_slb));
497#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
498 OFFSET(VCPU_TFHAR, kvm_vcpu, arch.tfhar);
499 OFFSET(VCPU_TFIAR, kvm_vcpu, arch.tfiar);
500 OFFSET(VCPU_TEXASR, kvm_vcpu, arch.texasr);
501 OFFSET(VCPU_ORIG_TEXASR, kvm_vcpu, arch.orig_texasr);
502 OFFSET(VCPU_GPR_TM, kvm_vcpu, arch.gpr_tm);
503 OFFSET(VCPU_FPRS_TM, kvm_vcpu, arch.fp_tm.fpr);
504 OFFSET(VCPU_VRS_TM, kvm_vcpu, arch.vr_tm.vr);
505 OFFSET(VCPU_VRSAVE_TM, kvm_vcpu, arch.vrsave_tm);
506 OFFSET(VCPU_CR_TM, kvm_vcpu, arch.cr_tm);
507 OFFSET(VCPU_XER_TM, kvm_vcpu, arch.xer_tm);
508 OFFSET(VCPU_LR_TM, kvm_vcpu, arch.lr_tm);
509 OFFSET(VCPU_CTR_TM, kvm_vcpu, arch.ctr_tm);
510 OFFSET(VCPU_AMR_TM, kvm_vcpu, arch.amr_tm);
511 OFFSET(VCPU_PPR_TM, kvm_vcpu, arch.ppr_tm);
512 OFFSET(VCPU_DSCR_TM, kvm_vcpu, arch.dscr_tm);
513 OFFSET(VCPU_TAR_TM, kvm_vcpu, arch.tar_tm);
514#endif
515
516#ifdef CONFIG_PPC_BOOK3S_64
517#ifdef CONFIG_KVM_BOOK3S_PR_POSSIBLE
518 OFFSET(PACA_SVCPU, paca_struct, shadow_vcpu);
519# define SVCPU_FIELD(x, f) DEFINE(x, offsetof(struct paca_struct, shadow_vcpu.f))
520#else
521# define SVCPU_FIELD(x, f)
522#endif
523# define HSTATE_FIELD(x, f) DEFINE(x, offsetof(struct paca_struct, kvm_hstate.f))
524#else /* 32-bit */
525# define SVCPU_FIELD(x, f) DEFINE(x, offsetof(struct kvmppc_book3s_shadow_vcpu, f))
526# define HSTATE_FIELD(x, f) DEFINE(x, offsetof(struct kvmppc_book3s_shadow_vcpu, hstate.f))
527#endif
528
529 SVCPU_FIELD(SVCPU_CR, cr);
530 SVCPU_FIELD(SVCPU_XER, xer);
531 SVCPU_FIELD(SVCPU_CTR, ctr);
532 SVCPU_FIELD(SVCPU_LR, lr);
533 SVCPU_FIELD(SVCPU_PC, pc);
534 SVCPU_FIELD(SVCPU_R0, gpr[0]);
535 SVCPU_FIELD(SVCPU_R1, gpr[1]);
536 SVCPU_FIELD(SVCPU_R2, gpr[2]);
537 SVCPU_FIELD(SVCPU_R3, gpr[3]);
538 SVCPU_FIELD(SVCPU_R4, gpr[4]);
539 SVCPU_FIELD(SVCPU_R5, gpr[5]);
540 SVCPU_FIELD(SVCPU_R6, gpr[6]);
541 SVCPU_FIELD(SVCPU_R7, gpr[7]);
542 SVCPU_FIELD(SVCPU_R8, gpr[8]);
543 SVCPU_FIELD(SVCPU_R9, gpr[9]);
544 SVCPU_FIELD(SVCPU_R10, gpr[10]);
545 SVCPU_FIELD(SVCPU_R11, gpr[11]);
546 SVCPU_FIELD(SVCPU_R12, gpr[12]);
547 SVCPU_FIELD(SVCPU_R13, gpr[13]);
548 SVCPU_FIELD(SVCPU_FAULT_DSISR, fault_dsisr);
549 SVCPU_FIELD(SVCPU_FAULT_DAR, fault_dar);
550 SVCPU_FIELD(SVCPU_LAST_INST, last_inst);
551 SVCPU_FIELD(SVCPU_SHADOW_SRR1, shadow_srr1);
552#ifdef CONFIG_PPC_BOOK3S_32
553 SVCPU_FIELD(SVCPU_SR, sr);
554#endif
555#ifdef CONFIG_PPC64
556 SVCPU_FIELD(SVCPU_SLB, slb);
557 SVCPU_FIELD(SVCPU_SLB_MAX, slb_max);
558 SVCPU_FIELD(SVCPU_SHADOW_FSCR, shadow_fscr);
559#endif
560
561 HSTATE_FIELD(HSTATE_HOST_R1, host_r1);
562 HSTATE_FIELD(HSTATE_HOST_R2, host_r2);
563 HSTATE_FIELD(HSTATE_HOST_MSR, host_msr);
564 HSTATE_FIELD(HSTATE_VMHANDLER, vmhandler);
565 HSTATE_FIELD(HSTATE_SCRATCH0, scratch0);
566 HSTATE_FIELD(HSTATE_SCRATCH1, scratch1);
567 HSTATE_FIELD(HSTATE_SCRATCH2, scratch2);
568 HSTATE_FIELD(HSTATE_IN_GUEST, in_guest);
569 HSTATE_FIELD(HSTATE_RESTORE_HID5, restore_hid5);
570 HSTATE_FIELD(HSTATE_NAPPING, napping);
571
572#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
573 HSTATE_FIELD(HSTATE_HWTHREAD_REQ, hwthread_req);
574 HSTATE_FIELD(HSTATE_HWTHREAD_STATE, hwthread_state);
575 HSTATE_FIELD(HSTATE_KVM_VCPU, kvm_vcpu);
576 HSTATE_FIELD(HSTATE_KVM_VCORE, kvm_vcore);
577 HSTATE_FIELD(HSTATE_HOST_IPI, host_ipi);
578 HSTATE_FIELD(HSTATE_PTID, ptid);
579 HSTATE_FIELD(HSTATE_FAKE_SUSPEND, fake_suspend);
580 HSTATE_FIELD(HSTATE_MMCR0, host_mmcr[0]);
581 HSTATE_FIELD(HSTATE_MMCR1, host_mmcr[1]);
582 HSTATE_FIELD(HSTATE_MMCRA, host_mmcr[2]);
583 HSTATE_FIELD(HSTATE_SIAR, host_mmcr[3]);
584 HSTATE_FIELD(HSTATE_SDAR, host_mmcr[4]);
585 HSTATE_FIELD(HSTATE_MMCR2, host_mmcr[5]);
586 HSTATE_FIELD(HSTATE_SIER, host_mmcr[6]);
587 HSTATE_FIELD(HSTATE_PMC1, host_pmc[0]);
588 HSTATE_FIELD(HSTATE_PMC2, host_pmc[1]);
589 HSTATE_FIELD(HSTATE_PMC3, host_pmc[2]);
590 HSTATE_FIELD(HSTATE_PMC4, host_pmc[3]);
591 HSTATE_FIELD(HSTATE_PMC5, host_pmc[4]);
592 HSTATE_FIELD(HSTATE_PMC6, host_pmc[5]);
593 HSTATE_FIELD(HSTATE_PURR, host_purr);
594 HSTATE_FIELD(HSTATE_SPURR, host_spurr);
595 HSTATE_FIELD(HSTATE_DSCR, host_dscr);
596 HSTATE_FIELD(HSTATE_DABR, dabr);
597 HSTATE_FIELD(HSTATE_DECEXP, dec_expires);
598 HSTATE_FIELD(HSTATE_SPLIT_MODE, kvm_split_mode);
599 DEFINE(IPI_PRIORITY, IPI_PRIORITY);
600 OFFSET(KVM_SPLIT_RPR, kvm_split_mode, rpr);
601 OFFSET(KVM_SPLIT_PMMAR, kvm_split_mode, pmmar);
602 OFFSET(KVM_SPLIT_LDBAR, kvm_split_mode, ldbar);
603 OFFSET(KVM_SPLIT_DO_NAP, kvm_split_mode, do_nap);
604 OFFSET(KVM_SPLIT_NAPPED, kvm_split_mode, napped);
605#endif /* CONFIG_KVM_BOOK3S_HV_POSSIBLE */
606
607#ifdef CONFIG_PPC_BOOK3S_64
608 HSTATE_FIELD(HSTATE_CFAR, cfar);
609 HSTATE_FIELD(HSTATE_PPR, ppr);
610 HSTATE_FIELD(HSTATE_HOST_FSCR, host_fscr);
611#endif /* CONFIG_PPC_BOOK3S_64 */
612
613#else /* CONFIG_PPC_BOOK3S */
614 OFFSET(VCPU_CR, kvm_vcpu, arch.regs.ccr);
615 OFFSET(VCPU_XER, kvm_vcpu, arch.regs.xer);
616 OFFSET(VCPU_LR, kvm_vcpu, arch.regs.link);
617 OFFSET(VCPU_CTR, kvm_vcpu, arch.regs.ctr);
618 OFFSET(VCPU_PC, kvm_vcpu, arch.regs.nip);
619 OFFSET(VCPU_SPRG9, kvm_vcpu, arch.sprg9);
620 OFFSET(VCPU_LAST_INST, kvm_vcpu, arch.last_inst);
621 OFFSET(VCPU_FAULT_DEAR, kvm_vcpu, arch.fault_dear);
622 OFFSET(VCPU_FAULT_ESR, kvm_vcpu, arch.fault_esr);
623 OFFSET(VCPU_CRIT_SAVE, kvm_vcpu, arch.crit_save);
624#endif /* CONFIG_PPC_BOOK3S */
625#endif /* CONFIG_KVM */
626
627#ifdef CONFIG_KVM_GUEST
628 OFFSET(KVM_MAGIC_SCRATCH1, kvm_vcpu_arch_shared, scratch1);
629 OFFSET(KVM_MAGIC_SCRATCH2, kvm_vcpu_arch_shared, scratch2);
630 OFFSET(KVM_MAGIC_SCRATCH3, kvm_vcpu_arch_shared, scratch3);
631 OFFSET(KVM_MAGIC_INT, kvm_vcpu_arch_shared, int_pending);
632 OFFSET(KVM_MAGIC_MSR, kvm_vcpu_arch_shared, msr);
633 OFFSET(KVM_MAGIC_CRITICAL, kvm_vcpu_arch_shared, critical);
634 OFFSET(KVM_MAGIC_SR, kvm_vcpu_arch_shared, sr);
635#endif
636
637#ifdef CONFIG_44x
638 DEFINE(PGD_T_LOG2, PGD_T_LOG2);
639 DEFINE(PTE_T_LOG2, PTE_T_LOG2);
640#endif
641#ifdef CONFIG_PPC_E500
642 DEFINE(TLBCAM_SIZE, sizeof(struct tlbcam));
643 OFFSET(TLBCAM_MAS0, tlbcam, MAS0);
644 OFFSET(TLBCAM_MAS1, tlbcam, MAS1);
645 OFFSET(TLBCAM_MAS2, tlbcam, MAS2);
646 OFFSET(TLBCAM_MAS3, tlbcam, MAS3);
647 OFFSET(TLBCAM_MAS7, tlbcam, MAS7);
648#endif
649
650#if defined(CONFIG_KVM) && defined(CONFIG_SPE)
651 OFFSET(VCPU_EVR, kvm_vcpu, arch.evr[0]);
652 OFFSET(VCPU_ACC, kvm_vcpu, arch.acc);
653 OFFSET(VCPU_SPEFSCR, kvm_vcpu, arch.spefscr);
654 OFFSET(VCPU_HOST_SPEFSCR, kvm_vcpu, arch.host_spefscr);
655#endif
656
657#ifdef CONFIG_KVM_BOOKE_HV
658 OFFSET(VCPU_HOST_MAS4, kvm_vcpu, arch.host_mas4);
659 OFFSET(VCPU_HOST_MAS6, kvm_vcpu, arch.host_mas6);
660#endif
661
662#ifdef CONFIG_KVM_EXIT_TIMING
663 OFFSET(VCPU_TIMING_EXIT_TBU, kvm_vcpu, arch.timing_exit.tv32.tbu);
664 OFFSET(VCPU_TIMING_EXIT_TBL, kvm_vcpu, arch.timing_exit.tv32.tbl);
665 OFFSET(VCPU_TIMING_LAST_ENTER_TBU, kvm_vcpu, arch.timing_last_enter.tv32.tbu);
666 OFFSET(VCPU_TIMING_LAST_ENTER_TBL, kvm_vcpu, arch.timing_last_enter.tv32.tbl);
667#endif
668
669 DEFINE(PPC_DBELL_SERVER, PPC_DBELL_SERVER);
670
671#ifdef CONFIG_PPC_8xx
672 DEFINE(VIRT_IMMR_BASE, (u64)__fix_to_virt(FIX_IMMR_BASE));
673#endif
674
675#ifdef CONFIG_XMON
676 DEFINE(BPT_SIZE, BPT_SIZE);
677#endif
678
679 return 0;
680}
1/*
2 * This program is used to generate definitions needed by
3 * assembly language modules.
4 *
5 * We use the technique used in the OSF Mach kernel code:
6 * generate asm statements containing #defines,
7 * compile this file to assembler, and then extract the
8 * #defines from the assembly-language output.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version
13 * 2 of the License, or (at your option) any later version.
14 */
15
16#include <linux/signal.h>
17#include <linux/sched.h>
18#include <linux/kernel.h>
19#include <linux/errno.h>
20#include <linux/string.h>
21#include <linux/types.h>
22#include <linux/mman.h>
23#include <linux/mm.h>
24#include <linux/suspend.h>
25#include <linux/hrtimer.h>
26#ifdef CONFIG_PPC64
27#include <linux/time.h>
28#include <linux/hardirq.h>
29#endif
30#include <linux/kbuild.h>
31
32#include <asm/io.h>
33#include <asm/page.h>
34#include <asm/pgtable.h>
35#include <asm/processor.h>
36#include <asm/cputable.h>
37#include <asm/thread_info.h>
38#include <asm/rtas.h>
39#include <asm/vdso_datapage.h>
40#ifdef CONFIG_PPC64
41#include <asm/paca.h>
42#include <asm/lppaca.h>
43#include <asm/cache.h>
44#include <asm/compat.h>
45#include <asm/mmu.h>
46#include <asm/hvcall.h>
47#include <asm/xics.h>
48#endif
49#ifdef CONFIG_PPC_POWERNV
50#include <asm/opal.h>
51#endif
52#if defined(CONFIG_KVM) || defined(CONFIG_KVM_GUEST)
53#include <linux/kvm_host.h>
54#endif
55#if defined(CONFIG_KVM) && defined(CONFIG_PPC_BOOK3S)
56#include <asm/kvm_book3s.h>
57#endif
58
59#ifdef CONFIG_PPC32
60#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
61#include "head_booke.h"
62#endif
63#endif
64
65#if defined(CONFIG_PPC_FSL_BOOK3E)
66#include "../mm/mmu_decl.h"
67#endif
68
69int main(void)
70{
71 DEFINE(THREAD, offsetof(struct task_struct, thread));
72 DEFINE(MM, offsetof(struct task_struct, mm));
73 DEFINE(MMCONTEXTID, offsetof(struct mm_struct, context.id));
74#ifdef CONFIG_PPC64
75 DEFINE(AUDITCONTEXT, offsetof(struct task_struct, audit_context));
76 DEFINE(SIGSEGV, SIGSEGV);
77 DEFINE(NMI_MASK, NMI_MASK);
78 DEFINE(THREAD_DSCR, offsetof(struct thread_struct, dscr));
79 DEFINE(THREAD_DSCR_INHERIT, offsetof(struct thread_struct, dscr_inherit));
80 DEFINE(TASKTHREADPPR, offsetof(struct task_struct, thread.ppr));
81#else
82 DEFINE(THREAD_INFO, offsetof(struct task_struct, stack));
83 DEFINE(THREAD_INFO_GAP, _ALIGN_UP(sizeof(struct thread_info), 16));
84 DEFINE(KSP_LIMIT, offsetof(struct thread_struct, ksp_limit));
85#endif /* CONFIG_PPC64 */
86
87 DEFINE(KSP, offsetof(struct thread_struct, ksp));
88 DEFINE(PT_REGS, offsetof(struct thread_struct, regs));
89#ifdef CONFIG_BOOKE
90 DEFINE(THREAD_NORMSAVES, offsetof(struct thread_struct, normsave[0]));
91#endif
92 DEFINE(THREAD_FPEXC_MODE, offsetof(struct thread_struct, fpexc_mode));
93 DEFINE(THREAD_FPSTATE, offsetof(struct thread_struct, fp_state));
94 DEFINE(THREAD_FPSAVEAREA, offsetof(struct thread_struct, fp_save_area));
95 DEFINE(FPSTATE_FPSCR, offsetof(struct thread_fp_state, fpscr));
96#ifdef CONFIG_ALTIVEC
97 DEFINE(THREAD_VRSTATE, offsetof(struct thread_struct, vr_state));
98 DEFINE(THREAD_VRSAVEAREA, offsetof(struct thread_struct, vr_save_area));
99 DEFINE(THREAD_VRSAVE, offsetof(struct thread_struct, vrsave));
100 DEFINE(THREAD_USED_VR, offsetof(struct thread_struct, used_vr));
101 DEFINE(VRSTATE_VSCR, offsetof(struct thread_vr_state, vscr));
102#endif /* CONFIG_ALTIVEC */
103#ifdef CONFIG_VSX
104 DEFINE(THREAD_USED_VSR, offsetof(struct thread_struct, used_vsr));
105#endif /* CONFIG_VSX */
106#ifdef CONFIG_PPC64
107 DEFINE(KSP_VSID, offsetof(struct thread_struct, ksp_vsid));
108#else /* CONFIG_PPC64 */
109 DEFINE(PGDIR, offsetof(struct thread_struct, pgdir));
110#ifdef CONFIG_SPE
111 DEFINE(THREAD_EVR0, offsetof(struct thread_struct, evr[0]));
112 DEFINE(THREAD_ACC, offsetof(struct thread_struct, acc));
113 DEFINE(THREAD_SPEFSCR, offsetof(struct thread_struct, spefscr));
114 DEFINE(THREAD_USED_SPE, offsetof(struct thread_struct, used_spe));
115#endif /* CONFIG_SPE */
116#endif /* CONFIG_PPC64 */
117#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
118 DEFINE(THREAD_DBCR0, offsetof(struct thread_struct, debug.dbcr0));
119#endif
120#ifdef CONFIG_KVM_BOOK3S_32_HANDLER
121 DEFINE(THREAD_KVM_SVCPU, offsetof(struct thread_struct, kvm_shadow_vcpu));
122#endif
123#if defined(CONFIG_KVM) && defined(CONFIG_BOOKE)
124 DEFINE(THREAD_KVM_VCPU, offsetof(struct thread_struct, kvm_vcpu));
125#endif
126
127#ifdef CONFIG_PPC_BOOK3S_64
128 DEFINE(THREAD_TAR, offsetof(struct thread_struct, tar));
129 DEFINE(THREAD_BESCR, offsetof(struct thread_struct, bescr));
130 DEFINE(THREAD_EBBHR, offsetof(struct thread_struct, ebbhr));
131 DEFINE(THREAD_EBBRR, offsetof(struct thread_struct, ebbrr));
132 DEFINE(THREAD_SIAR, offsetof(struct thread_struct, siar));
133 DEFINE(THREAD_SDAR, offsetof(struct thread_struct, sdar));
134 DEFINE(THREAD_SIER, offsetof(struct thread_struct, sier));
135 DEFINE(THREAD_MMCR0, offsetof(struct thread_struct, mmcr0));
136 DEFINE(THREAD_MMCR2, offsetof(struct thread_struct, mmcr2));
137#endif
138#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
139 DEFINE(PACATMSCRATCH, offsetof(struct paca_struct, tm_scratch));
140 DEFINE(THREAD_TM_TFHAR, offsetof(struct thread_struct, tm_tfhar));
141 DEFINE(THREAD_TM_TEXASR, offsetof(struct thread_struct, tm_texasr));
142 DEFINE(THREAD_TM_TFIAR, offsetof(struct thread_struct, tm_tfiar));
143 DEFINE(THREAD_TM_TAR, offsetof(struct thread_struct, tm_tar));
144 DEFINE(THREAD_TM_PPR, offsetof(struct thread_struct, tm_ppr));
145 DEFINE(THREAD_TM_DSCR, offsetof(struct thread_struct, tm_dscr));
146 DEFINE(PT_CKPT_REGS, offsetof(struct thread_struct, ckpt_regs));
147 DEFINE(THREAD_TRANSACT_VRSTATE, offsetof(struct thread_struct,
148 transact_vr));
149 DEFINE(THREAD_TRANSACT_VRSAVE, offsetof(struct thread_struct,
150 transact_vrsave));
151 DEFINE(THREAD_TRANSACT_FPSTATE, offsetof(struct thread_struct,
152 transact_fp));
153 /* Local pt_regs on stack for Transactional Memory funcs. */
154 DEFINE(TM_FRAME_SIZE, STACK_FRAME_OVERHEAD +
155 sizeof(struct pt_regs) + 16);
156#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
157
158 DEFINE(TI_FLAGS, offsetof(struct thread_info, flags));
159 DEFINE(TI_LOCAL_FLAGS, offsetof(struct thread_info, local_flags));
160 DEFINE(TI_PREEMPT, offsetof(struct thread_info, preempt_count));
161 DEFINE(TI_TASK, offsetof(struct thread_info, task));
162 DEFINE(TI_CPU, offsetof(struct thread_info, cpu));
163
164#ifdef CONFIG_PPC64
165 DEFINE(DCACHEL1LINESIZE, offsetof(struct ppc64_caches, dline_size));
166 DEFINE(DCACHEL1LOGLINESIZE, offsetof(struct ppc64_caches, log_dline_size));
167 DEFINE(DCACHEL1LINESPERPAGE, offsetof(struct ppc64_caches, dlines_per_page));
168 DEFINE(ICACHEL1LINESIZE, offsetof(struct ppc64_caches, iline_size));
169 DEFINE(ICACHEL1LOGLINESIZE, offsetof(struct ppc64_caches, log_iline_size));
170 DEFINE(ICACHEL1LINESPERPAGE, offsetof(struct ppc64_caches, ilines_per_page));
171 /* paca */
172 DEFINE(PACA_SIZE, sizeof(struct paca_struct));
173 DEFINE(PACA_LOCK_TOKEN, offsetof(struct paca_struct, lock_token));
174 DEFINE(PACAPACAINDEX, offsetof(struct paca_struct, paca_index));
175 DEFINE(PACAPROCSTART, offsetof(struct paca_struct, cpu_start));
176 DEFINE(PACAKSAVE, offsetof(struct paca_struct, kstack));
177 DEFINE(PACACURRENT, offsetof(struct paca_struct, __current));
178 DEFINE(PACASAVEDMSR, offsetof(struct paca_struct, saved_msr));
179 DEFINE(PACASTABRR, offsetof(struct paca_struct, stab_rr));
180 DEFINE(PACAR1, offsetof(struct paca_struct, saved_r1));
181 DEFINE(PACATOC, offsetof(struct paca_struct, kernel_toc));
182 DEFINE(PACAKBASE, offsetof(struct paca_struct, kernelbase));
183 DEFINE(PACAKMSR, offsetof(struct paca_struct, kernel_msr));
184 DEFINE(PACASOFTIRQEN, offsetof(struct paca_struct, soft_enabled));
185 DEFINE(PACAIRQHAPPENED, offsetof(struct paca_struct, irq_happened));
186 DEFINE(PACACONTEXTID, offsetof(struct paca_struct, context.id));
187#ifdef CONFIG_PPC_MM_SLICES
188 DEFINE(PACALOWSLICESPSIZE, offsetof(struct paca_struct,
189 context.low_slices_psize));
190 DEFINE(PACAHIGHSLICEPSIZE, offsetof(struct paca_struct,
191 context.high_slices_psize));
192 DEFINE(MMUPSIZEDEFSIZE, sizeof(struct mmu_psize_def));
193#endif /* CONFIG_PPC_MM_SLICES */
194
195#ifdef CONFIG_PPC_BOOK3E
196 DEFINE(PACAPGD, offsetof(struct paca_struct, pgd));
197 DEFINE(PACA_KERNELPGD, offsetof(struct paca_struct, kernel_pgd));
198 DEFINE(PACA_EXGEN, offsetof(struct paca_struct, exgen));
199 DEFINE(PACA_EXTLB, offsetof(struct paca_struct, extlb));
200 DEFINE(PACA_EXMC, offsetof(struct paca_struct, exmc));
201 DEFINE(PACA_EXCRIT, offsetof(struct paca_struct, excrit));
202 DEFINE(PACA_EXDBG, offsetof(struct paca_struct, exdbg));
203 DEFINE(PACA_MC_STACK, offsetof(struct paca_struct, mc_kstack));
204 DEFINE(PACA_CRIT_STACK, offsetof(struct paca_struct, crit_kstack));
205 DEFINE(PACA_DBG_STACK, offsetof(struct paca_struct, dbg_kstack));
206 DEFINE(PACA_TCD_PTR, offsetof(struct paca_struct, tcd_ptr));
207
208 DEFINE(TCD_ESEL_NEXT,
209 offsetof(struct tlb_core_data, esel_next));
210 DEFINE(TCD_ESEL_MAX,
211 offsetof(struct tlb_core_data, esel_max));
212 DEFINE(TCD_ESEL_FIRST,
213 offsetof(struct tlb_core_data, esel_first));
214 DEFINE(TCD_LOCK, offsetof(struct tlb_core_data, lock));
215#endif /* CONFIG_PPC_BOOK3E */
216
217#ifdef CONFIG_PPC_STD_MMU_64
218 DEFINE(PACASTABREAL, offsetof(struct paca_struct, stab_real));
219 DEFINE(PACASTABVIRT, offsetof(struct paca_struct, stab_addr));
220 DEFINE(PACASLBCACHE, offsetof(struct paca_struct, slb_cache));
221 DEFINE(PACASLBCACHEPTR, offsetof(struct paca_struct, slb_cache_ptr));
222 DEFINE(PACAVMALLOCSLLP, offsetof(struct paca_struct, vmalloc_sllp));
223#ifdef CONFIG_PPC_MM_SLICES
224 DEFINE(MMUPSIZESLLP, offsetof(struct mmu_psize_def, sllp));
225#else
226 DEFINE(PACACONTEXTSLLP, offsetof(struct paca_struct, context.sllp));
227#endif /* CONFIG_PPC_MM_SLICES */
228 DEFINE(PACA_EXGEN, offsetof(struct paca_struct, exgen));
229 DEFINE(PACA_EXMC, offsetof(struct paca_struct, exmc));
230 DEFINE(PACA_EXSLB, offsetof(struct paca_struct, exslb));
231 DEFINE(PACALPPACAPTR, offsetof(struct paca_struct, lppaca_ptr));
232 DEFINE(PACA_SLBSHADOWPTR, offsetof(struct paca_struct, slb_shadow_ptr));
233 DEFINE(SLBSHADOW_STACKVSID,
234 offsetof(struct slb_shadow, save_area[SLB_NUM_BOLTED - 1].vsid));
235 DEFINE(SLBSHADOW_STACKESID,
236 offsetof(struct slb_shadow, save_area[SLB_NUM_BOLTED - 1].esid));
237 DEFINE(SLBSHADOW_SAVEAREA, offsetof(struct slb_shadow, save_area));
238 DEFINE(LPPACA_PMCINUSE, offsetof(struct lppaca, pmcregs_in_use));
239 DEFINE(LPPACA_DTLIDX, offsetof(struct lppaca, dtl_idx));
240 DEFINE(LPPACA_YIELDCOUNT, offsetof(struct lppaca, yield_count));
241 DEFINE(PACA_DTL_RIDX, offsetof(struct paca_struct, dtl_ridx));
242#endif /* CONFIG_PPC_STD_MMU_64 */
243 DEFINE(PACAEMERGSP, offsetof(struct paca_struct, emergency_sp));
244#ifdef CONFIG_PPC_BOOK3S_64
245 DEFINE(PACAMCEMERGSP, offsetof(struct paca_struct, mc_emergency_sp));
246 DEFINE(PACA_IN_MCE, offsetof(struct paca_struct, in_mce));
247#endif
248 DEFINE(PACAHWCPUID, offsetof(struct paca_struct, hw_cpu_id));
249 DEFINE(PACAKEXECSTATE, offsetof(struct paca_struct, kexec_state));
250 DEFINE(PACA_STARTTIME, offsetof(struct paca_struct, starttime));
251 DEFINE(PACA_STARTTIME_USER, offsetof(struct paca_struct, starttime_user));
252 DEFINE(PACA_USER_TIME, offsetof(struct paca_struct, user_time));
253 DEFINE(PACA_SYSTEM_TIME, offsetof(struct paca_struct, system_time));
254 DEFINE(PACA_TRAP_SAVE, offsetof(struct paca_struct, trap_save));
255 DEFINE(PACA_NAPSTATELOST, offsetof(struct paca_struct, nap_state_lost));
256 DEFINE(PACA_SPRG_VDSO, offsetof(struct paca_struct, sprg_vdso));
257#endif /* CONFIG_PPC64 */
258
259 /* RTAS */
260 DEFINE(RTASBASE, offsetof(struct rtas_t, base));
261 DEFINE(RTASENTRY, offsetof(struct rtas_t, entry));
262
263 /* Interrupt register frame */
264 DEFINE(INT_FRAME_SIZE, STACK_INT_FRAME_SIZE);
265 DEFINE(SWITCH_FRAME_SIZE, STACK_FRAME_OVERHEAD + sizeof(struct pt_regs));
266#ifdef CONFIG_PPC64
267 /* Create extra stack space for SRR0 and SRR1 when calling prom/rtas. */
268 DEFINE(PROM_FRAME_SIZE, STACK_FRAME_OVERHEAD + sizeof(struct pt_regs) + 16);
269 DEFINE(RTAS_FRAME_SIZE, STACK_FRAME_OVERHEAD + sizeof(struct pt_regs) + 16);
270
271 /* hcall statistics */
272 DEFINE(HCALL_STAT_SIZE, sizeof(struct hcall_stats));
273 DEFINE(HCALL_STAT_CALLS, offsetof(struct hcall_stats, num_calls));
274 DEFINE(HCALL_STAT_TB, offsetof(struct hcall_stats, tb_total));
275 DEFINE(HCALL_STAT_PURR, offsetof(struct hcall_stats, purr_total));
276#endif /* CONFIG_PPC64 */
277 DEFINE(GPR0, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[0]));
278 DEFINE(GPR1, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[1]));
279 DEFINE(GPR2, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[2]));
280 DEFINE(GPR3, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[3]));
281 DEFINE(GPR4, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[4]));
282 DEFINE(GPR5, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[5]));
283 DEFINE(GPR6, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[6]));
284 DEFINE(GPR7, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[7]));
285 DEFINE(GPR8, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[8]));
286 DEFINE(GPR9, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[9]));
287 DEFINE(GPR10, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[10]));
288 DEFINE(GPR11, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[11]));
289 DEFINE(GPR12, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[12]));
290 DEFINE(GPR13, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[13]));
291#ifndef CONFIG_PPC64
292 DEFINE(GPR14, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[14]));
293 DEFINE(GPR15, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[15]));
294 DEFINE(GPR16, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[16]));
295 DEFINE(GPR17, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[17]));
296 DEFINE(GPR18, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[18]));
297 DEFINE(GPR19, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[19]));
298 DEFINE(GPR20, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[20]));
299 DEFINE(GPR21, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[21]));
300 DEFINE(GPR22, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[22]));
301 DEFINE(GPR23, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[23]));
302 DEFINE(GPR24, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[24]));
303 DEFINE(GPR25, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[25]));
304 DEFINE(GPR26, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[26]));
305 DEFINE(GPR27, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[27]));
306 DEFINE(GPR28, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[28]));
307 DEFINE(GPR29, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[29]));
308 DEFINE(GPR30, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[30]));
309 DEFINE(GPR31, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[31]));
310#endif /* CONFIG_PPC64 */
311 /*
312 * Note: these symbols include _ because they overlap with special
313 * register names
314 */
315 DEFINE(_NIP, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, nip));
316 DEFINE(_MSR, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, msr));
317 DEFINE(_CTR, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, ctr));
318 DEFINE(_LINK, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, link));
319 DEFINE(_CCR, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, ccr));
320 DEFINE(_XER, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, xer));
321 DEFINE(_DAR, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, dar));
322 DEFINE(_DSISR, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, dsisr));
323 DEFINE(ORIG_GPR3, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, orig_gpr3));
324 DEFINE(RESULT, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, result));
325 DEFINE(_TRAP, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, trap));
326#ifndef CONFIG_PPC64
327 DEFINE(_MQ, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, mq));
328 /*
329 * The PowerPC 400-class & Book-E processors have neither the DAR
330 * nor the DSISR SPRs. Hence, we overload them to hold the similar
331 * DEAR and ESR SPRs for such processors. For critical interrupts
332 * we use them to hold SRR0 and SRR1.
333 */
334 DEFINE(_DEAR, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, dar));
335 DEFINE(_ESR, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, dsisr));
336#else /* CONFIG_PPC64 */
337 DEFINE(SOFTE, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, softe));
338
339 /* These _only_ to be used with {PROM,RTAS}_FRAME_SIZE!!! */
340 DEFINE(_SRR0, STACK_FRAME_OVERHEAD+sizeof(struct pt_regs));
341 DEFINE(_SRR1, STACK_FRAME_OVERHEAD+sizeof(struct pt_regs)+8);
342#endif /* CONFIG_PPC64 */
343
344#if defined(CONFIG_PPC32)
345#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
346 DEFINE(EXC_LVL_SIZE, STACK_EXC_LVL_FRAME_SIZE);
347 DEFINE(MAS0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas0));
348 /* we overload MMUCR for 44x on MAS0 since they are mutually exclusive */
349 DEFINE(MMUCR, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas0));
350 DEFINE(MAS1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas1));
351 DEFINE(MAS2, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas2));
352 DEFINE(MAS3, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas3));
353 DEFINE(MAS6, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas6));
354 DEFINE(MAS7, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas7));
355 DEFINE(_SRR0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, srr0));
356 DEFINE(_SRR1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, srr1));
357 DEFINE(_CSRR0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, csrr0));
358 DEFINE(_CSRR1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, csrr1));
359 DEFINE(_DSRR0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, dsrr0));
360 DEFINE(_DSRR1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, dsrr1));
361 DEFINE(SAVED_KSP_LIMIT, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, saved_ksp_limit));
362#endif
363#endif
364 DEFINE(CLONE_VM, CLONE_VM);
365 DEFINE(CLONE_UNTRACED, CLONE_UNTRACED);
366
367#ifndef CONFIG_PPC64
368 DEFINE(MM_PGD, offsetof(struct mm_struct, pgd));
369#endif /* ! CONFIG_PPC64 */
370
371 /* About the CPU features table */
372 DEFINE(CPU_SPEC_FEATURES, offsetof(struct cpu_spec, cpu_features));
373 DEFINE(CPU_SPEC_SETUP, offsetof(struct cpu_spec, cpu_setup));
374 DEFINE(CPU_SPEC_RESTORE, offsetof(struct cpu_spec, cpu_restore));
375
376 DEFINE(pbe_address, offsetof(struct pbe, address));
377 DEFINE(pbe_orig_address, offsetof(struct pbe, orig_address));
378 DEFINE(pbe_next, offsetof(struct pbe, next));
379
380#ifndef CONFIG_PPC64
381 DEFINE(TASK_SIZE, TASK_SIZE);
382 DEFINE(NUM_USER_SEGMENTS, TASK_SIZE>>28);
383#endif /* ! CONFIG_PPC64 */
384
385 /* datapage offsets for use by vdso */
386 DEFINE(CFG_TB_ORIG_STAMP, offsetof(struct vdso_data, tb_orig_stamp));
387 DEFINE(CFG_TB_TICKS_PER_SEC, offsetof(struct vdso_data, tb_ticks_per_sec));
388 DEFINE(CFG_TB_TO_XS, offsetof(struct vdso_data, tb_to_xs));
389 DEFINE(CFG_STAMP_XSEC, offsetof(struct vdso_data, stamp_xsec));
390 DEFINE(CFG_TB_UPDATE_COUNT, offsetof(struct vdso_data, tb_update_count));
391 DEFINE(CFG_TZ_MINUTEWEST, offsetof(struct vdso_data, tz_minuteswest));
392 DEFINE(CFG_TZ_DSTTIME, offsetof(struct vdso_data, tz_dsttime));
393 DEFINE(CFG_SYSCALL_MAP32, offsetof(struct vdso_data, syscall_map_32));
394 DEFINE(WTOM_CLOCK_SEC, offsetof(struct vdso_data, wtom_clock_sec));
395 DEFINE(WTOM_CLOCK_NSEC, offsetof(struct vdso_data, wtom_clock_nsec));
396 DEFINE(STAMP_XTIME, offsetof(struct vdso_data, stamp_xtime));
397 DEFINE(STAMP_SEC_FRAC, offsetof(struct vdso_data, stamp_sec_fraction));
398 DEFINE(CFG_ICACHE_BLOCKSZ, offsetof(struct vdso_data, icache_block_size));
399 DEFINE(CFG_DCACHE_BLOCKSZ, offsetof(struct vdso_data, dcache_block_size));
400 DEFINE(CFG_ICACHE_LOGBLOCKSZ, offsetof(struct vdso_data, icache_log_block_size));
401 DEFINE(CFG_DCACHE_LOGBLOCKSZ, offsetof(struct vdso_data, dcache_log_block_size));
402#ifdef CONFIG_PPC64
403 DEFINE(CFG_SYSCALL_MAP64, offsetof(struct vdso_data, syscall_map_64));
404 DEFINE(TVAL64_TV_SEC, offsetof(struct timeval, tv_sec));
405 DEFINE(TVAL64_TV_USEC, offsetof(struct timeval, tv_usec));
406 DEFINE(TVAL32_TV_SEC, offsetof(struct compat_timeval, tv_sec));
407 DEFINE(TVAL32_TV_USEC, offsetof(struct compat_timeval, tv_usec));
408 DEFINE(TSPC64_TV_SEC, offsetof(struct timespec, tv_sec));
409 DEFINE(TSPC64_TV_NSEC, offsetof(struct timespec, tv_nsec));
410 DEFINE(TSPC32_TV_SEC, offsetof(struct compat_timespec, tv_sec));
411 DEFINE(TSPC32_TV_NSEC, offsetof(struct compat_timespec, tv_nsec));
412#else
413 DEFINE(TVAL32_TV_SEC, offsetof(struct timeval, tv_sec));
414 DEFINE(TVAL32_TV_USEC, offsetof(struct timeval, tv_usec));
415 DEFINE(TSPC32_TV_SEC, offsetof(struct timespec, tv_sec));
416 DEFINE(TSPC32_TV_NSEC, offsetof(struct timespec, tv_nsec));
417#endif
418 /* timeval/timezone offsets for use by vdso */
419 DEFINE(TZONE_TZ_MINWEST, offsetof(struct timezone, tz_minuteswest));
420 DEFINE(TZONE_TZ_DSTTIME, offsetof(struct timezone, tz_dsttime));
421
422 /* Other bits used by the vdso */
423 DEFINE(CLOCK_REALTIME, CLOCK_REALTIME);
424 DEFINE(CLOCK_MONOTONIC, CLOCK_MONOTONIC);
425 DEFINE(NSEC_PER_SEC, NSEC_PER_SEC);
426 DEFINE(CLOCK_REALTIME_RES, MONOTONIC_RES_NSEC);
427
428#ifdef CONFIG_BUG
429 DEFINE(BUG_ENTRY_SIZE, sizeof(struct bug_entry));
430#endif
431
432 DEFINE(PGD_TABLE_SIZE, PGD_TABLE_SIZE);
433 DEFINE(PTE_SIZE, sizeof(pte_t));
434
435#ifdef CONFIG_KVM
436 DEFINE(VCPU_HOST_STACK, offsetof(struct kvm_vcpu, arch.host_stack));
437 DEFINE(VCPU_HOST_PID, offsetof(struct kvm_vcpu, arch.host_pid));
438 DEFINE(VCPU_GUEST_PID, offsetof(struct kvm_vcpu, arch.pid));
439 DEFINE(VCPU_GPRS, offsetof(struct kvm_vcpu, arch.gpr));
440 DEFINE(VCPU_VRSAVE, offsetof(struct kvm_vcpu, arch.vrsave));
441 DEFINE(VCPU_FPRS, offsetof(struct kvm_vcpu, arch.fp.fpr));
442#ifdef CONFIG_ALTIVEC
443 DEFINE(VCPU_VRS, offsetof(struct kvm_vcpu, arch.vr.vr));
444#endif
445 DEFINE(VCPU_XER, offsetof(struct kvm_vcpu, arch.xer));
446 DEFINE(VCPU_CTR, offsetof(struct kvm_vcpu, arch.ctr));
447 DEFINE(VCPU_LR, offsetof(struct kvm_vcpu, arch.lr));
448 DEFINE(VCPU_TAR, offsetof(struct kvm_vcpu, arch.tar));
449 DEFINE(VCPU_CR, offsetof(struct kvm_vcpu, arch.cr));
450 DEFINE(VCPU_PC, offsetof(struct kvm_vcpu, arch.pc));
451#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
452 DEFINE(VCPU_MSR, offsetof(struct kvm_vcpu, arch.shregs.msr));
453 DEFINE(VCPU_SRR0, offsetof(struct kvm_vcpu, arch.shregs.srr0));
454 DEFINE(VCPU_SRR1, offsetof(struct kvm_vcpu, arch.shregs.srr1));
455 DEFINE(VCPU_SPRG0, offsetof(struct kvm_vcpu, arch.shregs.sprg0));
456 DEFINE(VCPU_SPRG1, offsetof(struct kvm_vcpu, arch.shregs.sprg1));
457 DEFINE(VCPU_SPRG2, offsetof(struct kvm_vcpu, arch.shregs.sprg2));
458 DEFINE(VCPU_SPRG3, offsetof(struct kvm_vcpu, arch.shregs.sprg3));
459#endif
460 DEFINE(VCPU_SHARED_SPRG3, offsetof(struct kvm_vcpu_arch_shared, sprg3));
461 DEFINE(VCPU_SHARED_SPRG4, offsetof(struct kvm_vcpu_arch_shared, sprg4));
462 DEFINE(VCPU_SHARED_SPRG5, offsetof(struct kvm_vcpu_arch_shared, sprg5));
463 DEFINE(VCPU_SHARED_SPRG6, offsetof(struct kvm_vcpu_arch_shared, sprg6));
464 DEFINE(VCPU_SHARED_SPRG7, offsetof(struct kvm_vcpu_arch_shared, sprg7));
465 DEFINE(VCPU_SHADOW_PID, offsetof(struct kvm_vcpu, arch.shadow_pid));
466 DEFINE(VCPU_SHADOW_PID1, offsetof(struct kvm_vcpu, arch.shadow_pid1));
467 DEFINE(VCPU_SHARED, offsetof(struct kvm_vcpu, arch.shared));
468 DEFINE(VCPU_SHARED_MSR, offsetof(struct kvm_vcpu_arch_shared, msr));
469 DEFINE(VCPU_SHADOW_MSR, offsetof(struct kvm_vcpu, arch.shadow_msr));
470
471 DEFINE(VCPU_SHARED_MAS0, offsetof(struct kvm_vcpu_arch_shared, mas0));
472 DEFINE(VCPU_SHARED_MAS1, offsetof(struct kvm_vcpu_arch_shared, mas1));
473 DEFINE(VCPU_SHARED_MAS2, offsetof(struct kvm_vcpu_arch_shared, mas2));
474 DEFINE(VCPU_SHARED_MAS7_3, offsetof(struct kvm_vcpu_arch_shared, mas7_3));
475 DEFINE(VCPU_SHARED_MAS4, offsetof(struct kvm_vcpu_arch_shared, mas4));
476 DEFINE(VCPU_SHARED_MAS6, offsetof(struct kvm_vcpu_arch_shared, mas6));
477
478 DEFINE(VCPU_KVM, offsetof(struct kvm_vcpu, kvm));
479 DEFINE(KVM_LPID, offsetof(struct kvm, arch.lpid));
480
481 /* book3s */
482#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
483 DEFINE(KVM_SDR1, offsetof(struct kvm, arch.sdr1));
484 DEFINE(KVM_HOST_LPID, offsetof(struct kvm, arch.host_lpid));
485 DEFINE(KVM_HOST_LPCR, offsetof(struct kvm, arch.host_lpcr));
486 DEFINE(KVM_HOST_SDR1, offsetof(struct kvm, arch.host_sdr1));
487 DEFINE(KVM_TLBIE_LOCK, offsetof(struct kvm, arch.tlbie_lock));
488 DEFINE(KVM_NEED_FLUSH, offsetof(struct kvm, arch.need_tlb_flush.bits));
489 DEFINE(KVM_LPCR, offsetof(struct kvm, arch.lpcr));
490 DEFINE(KVM_RMOR, offsetof(struct kvm, arch.rmor));
491 DEFINE(KVM_VRMA_SLB_V, offsetof(struct kvm, arch.vrma_slb_v));
492 DEFINE(VCPU_DSISR, offsetof(struct kvm_vcpu, arch.shregs.dsisr));
493 DEFINE(VCPU_DAR, offsetof(struct kvm_vcpu, arch.shregs.dar));
494 DEFINE(VCPU_VPA, offsetof(struct kvm_vcpu, arch.vpa.pinned_addr));
495 DEFINE(VCPU_VPA_DIRTY, offsetof(struct kvm_vcpu, arch.vpa.dirty));
496 DEFINE(VCPU_INTR_MSR, offsetof(struct kvm_vcpu, arch.intr_msr));
497#endif
498#ifdef CONFIG_PPC_BOOK3S
499 DEFINE(VCPU_VCPUID, offsetof(struct kvm_vcpu, vcpu_id));
500 DEFINE(VCPU_PURR, offsetof(struct kvm_vcpu, arch.purr));
501 DEFINE(VCPU_SPURR, offsetof(struct kvm_vcpu, arch.spurr));
502 DEFINE(VCPU_IC, offsetof(struct kvm_vcpu, arch.ic));
503 DEFINE(VCPU_VTB, offsetof(struct kvm_vcpu, arch.vtb));
504 DEFINE(VCPU_DSCR, offsetof(struct kvm_vcpu, arch.dscr));
505 DEFINE(VCPU_AMR, offsetof(struct kvm_vcpu, arch.amr));
506 DEFINE(VCPU_UAMOR, offsetof(struct kvm_vcpu, arch.uamor));
507 DEFINE(VCPU_IAMR, offsetof(struct kvm_vcpu, arch.iamr));
508 DEFINE(VCPU_CTRL, offsetof(struct kvm_vcpu, arch.ctrl));
509 DEFINE(VCPU_DABR, offsetof(struct kvm_vcpu, arch.dabr));
510 DEFINE(VCPU_DABRX, offsetof(struct kvm_vcpu, arch.dabrx));
511 DEFINE(VCPU_DAWR, offsetof(struct kvm_vcpu, arch.dawr));
512 DEFINE(VCPU_DAWRX, offsetof(struct kvm_vcpu, arch.dawrx));
513 DEFINE(VCPU_CIABR, offsetof(struct kvm_vcpu, arch.ciabr));
514 DEFINE(VCPU_HFLAGS, offsetof(struct kvm_vcpu, arch.hflags));
515 DEFINE(VCPU_DEC, offsetof(struct kvm_vcpu, arch.dec));
516 DEFINE(VCPU_DEC_EXPIRES, offsetof(struct kvm_vcpu, arch.dec_expires));
517 DEFINE(VCPU_PENDING_EXC, offsetof(struct kvm_vcpu, arch.pending_exceptions));
518 DEFINE(VCPU_CEDED, offsetof(struct kvm_vcpu, arch.ceded));
519 DEFINE(VCPU_PRODDED, offsetof(struct kvm_vcpu, arch.prodded));
520 DEFINE(VCPU_MMCR, offsetof(struct kvm_vcpu, arch.mmcr));
521 DEFINE(VCPU_PMC, offsetof(struct kvm_vcpu, arch.pmc));
522 DEFINE(VCPU_SPMC, offsetof(struct kvm_vcpu, arch.spmc));
523 DEFINE(VCPU_SIAR, offsetof(struct kvm_vcpu, arch.siar));
524 DEFINE(VCPU_SDAR, offsetof(struct kvm_vcpu, arch.sdar));
525 DEFINE(VCPU_SIER, offsetof(struct kvm_vcpu, arch.sier));
526 DEFINE(VCPU_SLB, offsetof(struct kvm_vcpu, arch.slb));
527 DEFINE(VCPU_SLB_MAX, offsetof(struct kvm_vcpu, arch.slb_max));
528 DEFINE(VCPU_SLB_NR, offsetof(struct kvm_vcpu, arch.slb_nr));
529 DEFINE(VCPU_FAULT_DSISR, offsetof(struct kvm_vcpu, arch.fault_dsisr));
530 DEFINE(VCPU_FAULT_DAR, offsetof(struct kvm_vcpu, arch.fault_dar));
531 DEFINE(VCPU_LAST_INST, offsetof(struct kvm_vcpu, arch.last_inst));
532 DEFINE(VCPU_TRAP, offsetof(struct kvm_vcpu, arch.trap));
533 DEFINE(VCPU_CFAR, offsetof(struct kvm_vcpu, arch.cfar));
534 DEFINE(VCPU_PPR, offsetof(struct kvm_vcpu, arch.ppr));
535 DEFINE(VCPU_FSCR, offsetof(struct kvm_vcpu, arch.fscr));
536 DEFINE(VCPU_PSPB, offsetof(struct kvm_vcpu, arch.pspb));
537 DEFINE(VCPU_EBBHR, offsetof(struct kvm_vcpu, arch.ebbhr));
538 DEFINE(VCPU_EBBRR, offsetof(struct kvm_vcpu, arch.ebbrr));
539 DEFINE(VCPU_BESCR, offsetof(struct kvm_vcpu, arch.bescr));
540 DEFINE(VCPU_CSIGR, offsetof(struct kvm_vcpu, arch.csigr));
541 DEFINE(VCPU_TACR, offsetof(struct kvm_vcpu, arch.tacr));
542 DEFINE(VCPU_TCSCR, offsetof(struct kvm_vcpu, arch.tcscr));
543 DEFINE(VCPU_ACOP, offsetof(struct kvm_vcpu, arch.acop));
544 DEFINE(VCPU_WORT, offsetof(struct kvm_vcpu, arch.wort));
545 DEFINE(VCPU_SHADOW_SRR1, offsetof(struct kvm_vcpu, arch.shadow_srr1));
546 DEFINE(VCORE_ENTRY_EXIT, offsetof(struct kvmppc_vcore, entry_exit_count));
547 DEFINE(VCORE_NAP_COUNT, offsetof(struct kvmppc_vcore, nap_count));
548 DEFINE(VCORE_IN_GUEST, offsetof(struct kvmppc_vcore, in_guest));
549 DEFINE(VCORE_NAPPING_THREADS, offsetof(struct kvmppc_vcore, napping_threads));
550 DEFINE(VCORE_KVM, offsetof(struct kvmppc_vcore, kvm));
551 DEFINE(VCORE_TB_OFFSET, offsetof(struct kvmppc_vcore, tb_offset));
552 DEFINE(VCORE_LPCR, offsetof(struct kvmppc_vcore, lpcr));
553 DEFINE(VCORE_PCR, offsetof(struct kvmppc_vcore, pcr));
554 DEFINE(VCORE_DPDES, offsetof(struct kvmppc_vcore, dpdes));
555 DEFINE(VCPU_SLB_E, offsetof(struct kvmppc_slb, orige));
556 DEFINE(VCPU_SLB_V, offsetof(struct kvmppc_slb, origv));
557 DEFINE(VCPU_SLB_SIZE, sizeof(struct kvmppc_slb));
558#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
559 DEFINE(VCPU_TFHAR, offsetof(struct kvm_vcpu, arch.tfhar));
560 DEFINE(VCPU_TFIAR, offsetof(struct kvm_vcpu, arch.tfiar));
561 DEFINE(VCPU_TEXASR, offsetof(struct kvm_vcpu, arch.texasr));
562 DEFINE(VCPU_GPR_TM, offsetof(struct kvm_vcpu, arch.gpr_tm));
563 DEFINE(VCPU_FPRS_TM, offsetof(struct kvm_vcpu, arch.fp_tm.fpr));
564 DEFINE(VCPU_VRS_TM, offsetof(struct kvm_vcpu, arch.vr_tm.vr));
565 DEFINE(VCPU_VRSAVE_TM, offsetof(struct kvm_vcpu, arch.vrsave_tm));
566 DEFINE(VCPU_CR_TM, offsetof(struct kvm_vcpu, arch.cr_tm));
567 DEFINE(VCPU_LR_TM, offsetof(struct kvm_vcpu, arch.lr_tm));
568 DEFINE(VCPU_CTR_TM, offsetof(struct kvm_vcpu, arch.ctr_tm));
569 DEFINE(VCPU_AMR_TM, offsetof(struct kvm_vcpu, arch.amr_tm));
570 DEFINE(VCPU_PPR_TM, offsetof(struct kvm_vcpu, arch.ppr_tm));
571 DEFINE(VCPU_DSCR_TM, offsetof(struct kvm_vcpu, arch.dscr_tm));
572 DEFINE(VCPU_TAR_TM, offsetof(struct kvm_vcpu, arch.tar_tm));
573#endif
574
575#ifdef CONFIG_PPC_BOOK3S_64
576#ifdef CONFIG_KVM_BOOK3S_PR_POSSIBLE
577 DEFINE(PACA_SVCPU, offsetof(struct paca_struct, shadow_vcpu));
578# define SVCPU_FIELD(x, f) DEFINE(x, offsetof(struct paca_struct, shadow_vcpu.f))
579#else
580# define SVCPU_FIELD(x, f)
581#endif
582# define HSTATE_FIELD(x, f) DEFINE(x, offsetof(struct paca_struct, kvm_hstate.f))
583#else /* 32-bit */
584# define SVCPU_FIELD(x, f) DEFINE(x, offsetof(struct kvmppc_book3s_shadow_vcpu, f))
585# define HSTATE_FIELD(x, f) DEFINE(x, offsetof(struct kvmppc_book3s_shadow_vcpu, hstate.f))
586#endif
587
588 SVCPU_FIELD(SVCPU_CR, cr);
589 SVCPU_FIELD(SVCPU_XER, xer);
590 SVCPU_FIELD(SVCPU_CTR, ctr);
591 SVCPU_FIELD(SVCPU_LR, lr);
592 SVCPU_FIELD(SVCPU_PC, pc);
593 SVCPU_FIELD(SVCPU_R0, gpr[0]);
594 SVCPU_FIELD(SVCPU_R1, gpr[1]);
595 SVCPU_FIELD(SVCPU_R2, gpr[2]);
596 SVCPU_FIELD(SVCPU_R3, gpr[3]);
597 SVCPU_FIELD(SVCPU_R4, gpr[4]);
598 SVCPU_FIELD(SVCPU_R5, gpr[5]);
599 SVCPU_FIELD(SVCPU_R6, gpr[6]);
600 SVCPU_FIELD(SVCPU_R7, gpr[7]);
601 SVCPU_FIELD(SVCPU_R8, gpr[8]);
602 SVCPU_FIELD(SVCPU_R9, gpr[9]);
603 SVCPU_FIELD(SVCPU_R10, gpr[10]);
604 SVCPU_FIELD(SVCPU_R11, gpr[11]);
605 SVCPU_FIELD(SVCPU_R12, gpr[12]);
606 SVCPU_FIELD(SVCPU_R13, gpr[13]);
607 SVCPU_FIELD(SVCPU_FAULT_DSISR, fault_dsisr);
608 SVCPU_FIELD(SVCPU_FAULT_DAR, fault_dar);
609 SVCPU_FIELD(SVCPU_LAST_INST, last_inst);
610 SVCPU_FIELD(SVCPU_SHADOW_SRR1, shadow_srr1);
611#ifdef CONFIG_PPC_BOOK3S_32
612 SVCPU_FIELD(SVCPU_SR, sr);
613#endif
614#ifdef CONFIG_PPC64
615 SVCPU_FIELD(SVCPU_SLB, slb);
616 SVCPU_FIELD(SVCPU_SLB_MAX, slb_max);
617#endif
618
619 HSTATE_FIELD(HSTATE_HOST_R1, host_r1);
620 HSTATE_FIELD(HSTATE_HOST_R2, host_r2);
621 HSTATE_FIELD(HSTATE_HOST_MSR, host_msr);
622 HSTATE_FIELD(HSTATE_VMHANDLER, vmhandler);
623 HSTATE_FIELD(HSTATE_SCRATCH0, scratch0);
624 HSTATE_FIELD(HSTATE_SCRATCH1, scratch1);
625 HSTATE_FIELD(HSTATE_SCRATCH2, scratch2);
626 HSTATE_FIELD(HSTATE_IN_GUEST, in_guest);
627 HSTATE_FIELD(HSTATE_RESTORE_HID5, restore_hid5);
628 HSTATE_FIELD(HSTATE_NAPPING, napping);
629
630#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
631 HSTATE_FIELD(HSTATE_HWTHREAD_REQ, hwthread_req);
632 HSTATE_FIELD(HSTATE_HWTHREAD_STATE, hwthread_state);
633 HSTATE_FIELD(HSTATE_KVM_VCPU, kvm_vcpu);
634 HSTATE_FIELD(HSTATE_KVM_VCORE, kvm_vcore);
635 HSTATE_FIELD(HSTATE_XICS_PHYS, xics_phys);
636 HSTATE_FIELD(HSTATE_SAVED_XIRR, saved_xirr);
637 HSTATE_FIELD(HSTATE_HOST_IPI, host_ipi);
638 HSTATE_FIELD(HSTATE_PTID, ptid);
639 HSTATE_FIELD(HSTATE_MMCR, host_mmcr);
640 HSTATE_FIELD(HSTATE_PMC, host_pmc);
641 HSTATE_FIELD(HSTATE_PURR, host_purr);
642 HSTATE_FIELD(HSTATE_SPURR, host_spurr);
643 HSTATE_FIELD(HSTATE_DSCR, host_dscr);
644 HSTATE_FIELD(HSTATE_DABR, dabr);
645 HSTATE_FIELD(HSTATE_DECEXP, dec_expires);
646 DEFINE(IPI_PRIORITY, IPI_PRIORITY);
647#endif /* CONFIG_KVM_BOOK3S_HV_POSSIBLE */
648
649#ifdef CONFIG_PPC_BOOK3S_64
650 HSTATE_FIELD(HSTATE_CFAR, cfar);
651 HSTATE_FIELD(HSTATE_PPR, ppr);
652#endif /* CONFIG_PPC_BOOK3S_64 */
653
654#else /* CONFIG_PPC_BOOK3S */
655 DEFINE(VCPU_CR, offsetof(struct kvm_vcpu, arch.cr));
656 DEFINE(VCPU_XER, offsetof(struct kvm_vcpu, arch.xer));
657 DEFINE(VCPU_LR, offsetof(struct kvm_vcpu, arch.lr));
658 DEFINE(VCPU_CTR, offsetof(struct kvm_vcpu, arch.ctr));
659 DEFINE(VCPU_PC, offsetof(struct kvm_vcpu, arch.pc));
660 DEFINE(VCPU_LAST_INST, offsetof(struct kvm_vcpu, arch.last_inst));
661 DEFINE(VCPU_FAULT_DEAR, offsetof(struct kvm_vcpu, arch.fault_dear));
662 DEFINE(VCPU_FAULT_ESR, offsetof(struct kvm_vcpu, arch.fault_esr));
663 DEFINE(VCPU_CRIT_SAVE, offsetof(struct kvm_vcpu, arch.crit_save));
664#endif /* CONFIG_PPC_BOOK3S */
665#endif /* CONFIG_KVM */
666
667#ifdef CONFIG_KVM_GUEST
668 DEFINE(KVM_MAGIC_SCRATCH1, offsetof(struct kvm_vcpu_arch_shared,
669 scratch1));
670 DEFINE(KVM_MAGIC_SCRATCH2, offsetof(struct kvm_vcpu_arch_shared,
671 scratch2));
672 DEFINE(KVM_MAGIC_SCRATCH3, offsetof(struct kvm_vcpu_arch_shared,
673 scratch3));
674 DEFINE(KVM_MAGIC_INT, offsetof(struct kvm_vcpu_arch_shared,
675 int_pending));
676 DEFINE(KVM_MAGIC_MSR, offsetof(struct kvm_vcpu_arch_shared, msr));
677 DEFINE(KVM_MAGIC_CRITICAL, offsetof(struct kvm_vcpu_arch_shared,
678 critical));
679 DEFINE(KVM_MAGIC_SR, offsetof(struct kvm_vcpu_arch_shared, sr));
680#endif
681
682#ifdef CONFIG_44x
683 DEFINE(PGD_T_LOG2, PGD_T_LOG2);
684 DEFINE(PTE_T_LOG2, PTE_T_LOG2);
685#endif
686#ifdef CONFIG_PPC_FSL_BOOK3E
687 DEFINE(TLBCAM_SIZE, sizeof(struct tlbcam));
688 DEFINE(TLBCAM_MAS0, offsetof(struct tlbcam, MAS0));
689 DEFINE(TLBCAM_MAS1, offsetof(struct tlbcam, MAS1));
690 DEFINE(TLBCAM_MAS2, offsetof(struct tlbcam, MAS2));
691 DEFINE(TLBCAM_MAS3, offsetof(struct tlbcam, MAS3));
692 DEFINE(TLBCAM_MAS7, offsetof(struct tlbcam, MAS7));
693#endif
694
695#if defined(CONFIG_KVM) && defined(CONFIG_SPE)
696 DEFINE(VCPU_EVR, offsetof(struct kvm_vcpu, arch.evr[0]));
697 DEFINE(VCPU_ACC, offsetof(struct kvm_vcpu, arch.acc));
698 DEFINE(VCPU_SPEFSCR, offsetof(struct kvm_vcpu, arch.spefscr));
699 DEFINE(VCPU_HOST_SPEFSCR, offsetof(struct kvm_vcpu, arch.host_spefscr));
700#endif
701
702#ifdef CONFIG_KVM_BOOKE_HV
703 DEFINE(VCPU_HOST_MAS4, offsetof(struct kvm_vcpu, arch.host_mas4));
704 DEFINE(VCPU_HOST_MAS6, offsetof(struct kvm_vcpu, arch.host_mas6));
705 DEFINE(VCPU_EPLC, offsetof(struct kvm_vcpu, arch.eplc));
706#endif
707
708#ifdef CONFIG_KVM_EXIT_TIMING
709 DEFINE(VCPU_TIMING_EXIT_TBU, offsetof(struct kvm_vcpu,
710 arch.timing_exit.tv32.tbu));
711 DEFINE(VCPU_TIMING_EXIT_TBL, offsetof(struct kvm_vcpu,
712 arch.timing_exit.tv32.tbl));
713 DEFINE(VCPU_TIMING_LAST_ENTER_TBU, offsetof(struct kvm_vcpu,
714 arch.timing_last_enter.tv32.tbu));
715 DEFINE(VCPU_TIMING_LAST_ENTER_TBL, offsetof(struct kvm_vcpu,
716 arch.timing_last_enter.tv32.tbl));
717#endif
718
719#ifdef CONFIG_PPC_POWERNV
720 DEFINE(OPAL_MC_GPR3, offsetof(struct opal_machine_check_event, gpr3));
721 DEFINE(OPAL_MC_SRR0, offsetof(struct opal_machine_check_event, srr0));
722 DEFINE(OPAL_MC_SRR1, offsetof(struct opal_machine_check_event, srr1));
723 DEFINE(PACA_OPAL_MC_EVT, offsetof(struct paca_struct, opal_mc_evt));
724#endif
725
726 return 0;
727}