Loading...
1// SPDX-License-Identifier: GPL-2.0-or-later
2/*
3 * This program is used to generate definitions needed by
4 * assembly language modules.
5 *
6 * We use the technique used in the OSF Mach kernel code:
7 * generate asm statements containing #defines,
8 * compile this file to assembler, and then extract the
9 * #defines from the assembly-language output.
10 */
11
12#include <linux/compat.h>
13#include <linux/signal.h>
14#include <linux/sched.h>
15#include <linux/kernel.h>
16#include <linux/errno.h>
17#include <linux/string.h>
18#include <linux/types.h>
19#include <linux/mman.h>
20#include <linux/mm.h>
21#include <linux/suspend.h>
22#include <linux/hrtimer.h>
23#ifdef CONFIG_PPC64
24#include <linux/time.h>
25#include <linux/hardirq.h>
26#endif
27#include <linux/kbuild.h>
28
29#include <asm/io.h>
30#include <asm/page.h>
31#include <asm/processor.h>
32#include <asm/cputable.h>
33#include <asm/thread_info.h>
34#include <asm/rtas.h>
35#include <asm/vdso_datapage.h>
36#include <asm/dbell.h>
37#ifdef CONFIG_PPC64
38#include <asm/paca.h>
39#include <asm/lppaca.h>
40#include <asm/cache.h>
41#include <asm/mmu.h>
42#include <asm/hvcall.h>
43#include <asm/xics.h>
44#endif
45#ifdef CONFIG_PPC_POWERNV
46#include <asm/opal.h>
47#endif
48#if defined(CONFIG_KVM) || defined(CONFIG_KVM_GUEST)
49#include <linux/kvm_host.h>
50#endif
51#if defined(CONFIG_KVM) && defined(CONFIG_PPC_BOOK3S)
52#include <asm/kvm_book3s.h>
53#include <asm/kvm_ppc.h>
54#endif
55
56#ifdef CONFIG_PPC32
57#ifdef CONFIG_BOOKE_OR_40x
58#include "head_booke.h"
59#endif
60#endif
61
62#if defined(CONFIG_PPC_E500)
63#include "../mm/mmu_decl.h"
64#endif
65
66#ifdef CONFIG_PPC_8xx
67#include <asm/fixmap.h>
68#endif
69
70#ifdef CONFIG_XMON
71#include "../xmon/xmon_bpts.h"
72#endif
73
74#define STACK_PT_REGS_OFFSET(sym, val) \
75 DEFINE(sym, STACK_INT_FRAME_REGS + offsetof(struct pt_regs, val))
76
77int main(void)
78{
79 OFFSET(THREAD, task_struct, thread);
80 OFFSET(MM, task_struct, mm);
81#ifdef CONFIG_STACKPROTECTOR
82 OFFSET(TASK_CANARY, task_struct, stack_canary);
83#ifdef CONFIG_PPC64
84 OFFSET(PACA_CANARY, paca_struct, canary);
85#endif
86#endif
87#ifdef CONFIG_PPC32
88#ifdef CONFIG_PPC_RTAS
89 OFFSET(RTAS_SP, thread_struct, rtas_sp);
90#endif
91#endif /* CONFIG_PPC64 */
92 OFFSET(TASK_STACK, task_struct, stack);
93#ifdef CONFIG_SMP
94 OFFSET(TASK_CPU, task_struct, thread_info.cpu);
95#endif
96
97#ifdef CONFIG_LIVEPATCH_64
98 OFFSET(TI_livepatch_sp, thread_info, livepatch_sp);
99#endif
100
101 OFFSET(KSP, thread_struct, ksp);
102 OFFSET(PT_REGS, thread_struct, regs);
103#ifdef CONFIG_BOOKE
104 OFFSET(THREAD_NORMSAVES, thread_struct, normsave[0]);
105#endif
106#ifdef CONFIG_PPC_FPU
107 OFFSET(THREAD_FPEXC_MODE, thread_struct, fpexc_mode);
108 OFFSET(THREAD_FPSTATE, thread_struct, fp_state.fpr);
109 OFFSET(THREAD_FPSAVEAREA, thread_struct, fp_save_area);
110#endif
111 OFFSET(FPSTATE_FPSCR, thread_fp_state, fpscr);
112 OFFSET(THREAD_LOAD_FP, thread_struct, load_fp);
113#ifdef CONFIG_ALTIVEC
114 OFFSET(THREAD_VRSTATE, thread_struct, vr_state.vr);
115 OFFSET(THREAD_VRSAVEAREA, thread_struct, vr_save_area);
116 OFFSET(THREAD_USED_VR, thread_struct, used_vr);
117 OFFSET(VRSTATE_VSCR, thread_vr_state, vscr);
118 OFFSET(THREAD_LOAD_VEC, thread_struct, load_vec);
119#endif /* CONFIG_ALTIVEC */
120#ifdef CONFIG_VSX
121 OFFSET(THREAD_USED_VSR, thread_struct, used_vsr);
122#endif /* CONFIG_VSX */
123#ifdef CONFIG_PPC64
124 OFFSET(KSP_VSID, thread_struct, ksp_vsid);
125#else /* CONFIG_PPC64 */
126 OFFSET(PGDIR, thread_struct, pgdir);
127 OFFSET(SRR0, thread_struct, srr0);
128 OFFSET(SRR1, thread_struct, srr1);
129 OFFSET(DAR, thread_struct, dar);
130 OFFSET(DSISR, thread_struct, dsisr);
131#ifdef CONFIG_PPC_BOOK3S_32
132 OFFSET(THR0, thread_struct, r0);
133 OFFSET(THR3, thread_struct, r3);
134 OFFSET(THR4, thread_struct, r4);
135 OFFSET(THR5, thread_struct, r5);
136 OFFSET(THR6, thread_struct, r6);
137 OFFSET(THR8, thread_struct, r8);
138 OFFSET(THR9, thread_struct, r9);
139 OFFSET(THR11, thread_struct, r11);
140 OFFSET(THLR, thread_struct, lr);
141 OFFSET(THCTR, thread_struct, ctr);
142 OFFSET(THSR0, thread_struct, sr0);
143#endif
144#ifdef CONFIG_SPE
145 OFFSET(THREAD_EVR0, thread_struct, evr[0]);
146 OFFSET(THREAD_ACC, thread_struct, acc);
147 OFFSET(THREAD_USED_SPE, thread_struct, used_spe);
148#endif /* CONFIG_SPE */
149#endif /* CONFIG_PPC64 */
150#ifdef CONFIG_KVM_BOOK3S_32_HANDLER
151 OFFSET(THREAD_KVM_SVCPU, thread_struct, kvm_shadow_vcpu);
152#endif
153#if defined(CONFIG_KVM) && defined(CONFIG_BOOKE)
154 OFFSET(THREAD_KVM_VCPU, thread_struct, kvm_vcpu);
155#endif
156
157#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
158 OFFSET(PACATMSCRATCH, paca_struct, tm_scratch);
159 OFFSET(THREAD_TM_TFHAR, thread_struct, tm_tfhar);
160 OFFSET(THREAD_TM_TEXASR, thread_struct, tm_texasr);
161 OFFSET(THREAD_TM_TFIAR, thread_struct, tm_tfiar);
162 OFFSET(THREAD_TM_TAR, thread_struct, tm_tar);
163 OFFSET(THREAD_TM_PPR, thread_struct, tm_ppr);
164 OFFSET(THREAD_TM_DSCR, thread_struct, tm_dscr);
165 OFFSET(THREAD_TM_AMR, thread_struct, tm_amr);
166 OFFSET(PT_CKPT_REGS, thread_struct, ckpt_regs);
167 OFFSET(THREAD_CKVRSTATE, thread_struct, ckvr_state.vr);
168 OFFSET(THREAD_CKVRSAVE, thread_struct, ckvrsave);
169 OFFSET(THREAD_CKFPSTATE, thread_struct, ckfp_state.fpr);
170 /* Local pt_regs on stack in int frame form, plus 16 bytes for TM */
171 DEFINE(TM_FRAME_SIZE, STACK_INT_FRAME_SIZE + 16);
172#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
173
174 OFFSET(TI_LOCAL_FLAGS, thread_info, local_flags);
175
176#ifdef CONFIG_PPC64
177 OFFSET(DCACHEL1BLOCKSIZE, ppc64_caches, l1d.block_size);
178 OFFSET(DCACHEL1LOGBLOCKSIZE, ppc64_caches, l1d.log_block_size);
179 /* paca */
180 OFFSET(PACAPACAINDEX, paca_struct, paca_index);
181 OFFSET(PACAPROCSTART, paca_struct, cpu_start);
182 OFFSET(PACAKSAVE, paca_struct, kstack);
183 OFFSET(PACACURRENT, paca_struct, __current);
184 DEFINE(PACA_THREAD_INFO, offsetof(struct paca_struct, __current) +
185 offsetof(struct task_struct, thread_info));
186 OFFSET(PACASAVEDMSR, paca_struct, saved_msr);
187 OFFSET(PACAR1, paca_struct, saved_r1);
188#ifndef CONFIG_PPC_KERNEL_PCREL
189 OFFSET(PACATOC, paca_struct, kernel_toc);
190#endif
191 OFFSET(PACAKBASE, paca_struct, kernelbase);
192 OFFSET(PACAKMSR, paca_struct, kernel_msr);
193#ifdef CONFIG_PPC_BOOK3S_64
194 OFFSET(PACAHSRR_VALID, paca_struct, hsrr_valid);
195 OFFSET(PACASRR_VALID, paca_struct, srr_valid);
196#endif
197 OFFSET(PACAIRQSOFTMASK, paca_struct, irq_soft_mask);
198 OFFSET(PACAIRQHAPPENED, paca_struct, irq_happened);
199 OFFSET(PACA_FTRACE_ENABLED, paca_struct, ftrace_enabled);
200
201#ifdef CONFIG_PPC_BOOK3E_64
202 OFFSET(PACAPGD, paca_struct, pgd);
203 OFFSET(PACA_KERNELPGD, paca_struct, kernel_pgd);
204 OFFSET(PACA_EXGEN, paca_struct, exgen);
205 OFFSET(PACA_EXTLB, paca_struct, extlb);
206 OFFSET(PACA_EXMC, paca_struct, exmc);
207 OFFSET(PACA_EXCRIT, paca_struct, excrit);
208 OFFSET(PACA_EXDBG, paca_struct, exdbg);
209 OFFSET(PACA_MC_STACK, paca_struct, mc_kstack);
210 OFFSET(PACA_CRIT_STACK, paca_struct, crit_kstack);
211 OFFSET(PACA_DBG_STACK, paca_struct, dbg_kstack);
212 OFFSET(PACA_TCD_PTR, paca_struct, tcd_ptr);
213
214 OFFSET(TCD_ESEL_NEXT, tlb_core_data, esel_next);
215 OFFSET(TCD_ESEL_MAX, tlb_core_data, esel_max);
216 OFFSET(TCD_ESEL_FIRST, tlb_core_data, esel_first);
217#endif /* CONFIG_PPC_BOOK3E_64 */
218
219#ifdef CONFIG_PPC_BOOK3S_64
220 OFFSET(PACA_EXGEN, paca_struct, exgen);
221 OFFSET(PACA_EXMC, paca_struct, exmc);
222 OFFSET(PACA_EXNMI, paca_struct, exnmi);
223#ifdef CONFIG_PPC_64S_HASH_MMU
224 OFFSET(PACA_SLBSHADOWPTR, paca_struct, slb_shadow_ptr);
225 OFFSET(SLBSHADOW_STACKVSID, slb_shadow, save_area[SLB_NUM_BOLTED - 1].vsid);
226 OFFSET(SLBSHADOW_STACKESID, slb_shadow, save_area[SLB_NUM_BOLTED - 1].esid);
227 OFFSET(SLBSHADOW_SAVEAREA, slb_shadow, save_area);
228#endif
229 OFFSET(LPPACA_PMCINUSE, lppaca, pmcregs_in_use);
230#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
231 OFFSET(PACA_PMCINUSE, paca_struct, pmcregs_in_use);
232#endif
233 OFFSET(LPPACA_YIELDCOUNT, lppaca, yield_count);
234#endif /* CONFIG_PPC_BOOK3S_64 */
235 OFFSET(PACAEMERGSP, paca_struct, emergency_sp);
236#ifdef CONFIG_PPC_BOOK3S_64
237 OFFSET(PACAMCEMERGSP, paca_struct, mc_emergency_sp);
238 OFFSET(PACA_NMI_EMERG_SP, paca_struct, nmi_emergency_sp);
239 OFFSET(PACA_IN_MCE, paca_struct, in_mce);
240 OFFSET(PACA_IN_NMI, paca_struct, in_nmi);
241 OFFSET(PACA_RFI_FLUSH_FALLBACK_AREA, paca_struct, rfi_flush_fallback_area);
242 OFFSET(PACA_EXRFI, paca_struct, exrfi);
243 OFFSET(PACA_L1D_FLUSH_SIZE, paca_struct, l1d_flush_size);
244
245#endif
246 OFFSET(PACAHWCPUID, paca_struct, hw_cpu_id);
247 OFFSET(PACAKEXECSTATE, paca_struct, kexec_state);
248 OFFSET(PACA_DSCR_DEFAULT, paca_struct, dscr_default);
249#ifdef CONFIG_PPC64
250 OFFSET(PACA_EXIT_SAVE_R1, paca_struct, exit_save_r1);
251#endif
252#ifdef CONFIG_PPC_BOOK3E_64
253 OFFSET(PACA_TRAP_SAVE, paca_struct, trap_save);
254#endif
255 OFFSET(PACA_SPRG_VDSO, paca_struct, sprg_vdso);
256#else /* CONFIG_PPC64 */
257#endif /* CONFIG_PPC64 */
258
259 /* RTAS */
260 OFFSET(RTASBASE, rtas_t, base);
261 OFFSET(RTASENTRY, rtas_t, entry);
262
263 /* Interrupt register frame */
264 DEFINE(INT_FRAME_SIZE, STACK_INT_FRAME_SIZE);
265 DEFINE(SWITCH_FRAME_SIZE, STACK_SWITCH_FRAME_SIZE);
266 STACK_PT_REGS_OFFSET(GPR0, gpr[0]);
267 STACK_PT_REGS_OFFSET(GPR1, gpr[1]);
268 STACK_PT_REGS_OFFSET(GPR2, gpr[2]);
269 STACK_PT_REGS_OFFSET(GPR3, gpr[3]);
270 STACK_PT_REGS_OFFSET(GPR4, gpr[4]);
271 STACK_PT_REGS_OFFSET(GPR5, gpr[5]);
272 STACK_PT_REGS_OFFSET(GPR6, gpr[6]);
273 STACK_PT_REGS_OFFSET(GPR7, gpr[7]);
274 STACK_PT_REGS_OFFSET(GPR8, gpr[8]);
275 STACK_PT_REGS_OFFSET(GPR9, gpr[9]);
276 STACK_PT_REGS_OFFSET(GPR10, gpr[10]);
277 STACK_PT_REGS_OFFSET(GPR11, gpr[11]);
278 STACK_PT_REGS_OFFSET(GPR12, gpr[12]);
279 STACK_PT_REGS_OFFSET(GPR13, gpr[13]);
280 /*
281 * Note: these symbols include _ because they overlap with special
282 * register names
283 */
284 STACK_PT_REGS_OFFSET(_NIP, nip);
285 STACK_PT_REGS_OFFSET(_MSR, msr);
286 STACK_PT_REGS_OFFSET(_CTR, ctr);
287 STACK_PT_REGS_OFFSET(_LINK, link);
288 STACK_PT_REGS_OFFSET(_CCR, ccr);
289 STACK_PT_REGS_OFFSET(_XER, xer);
290 STACK_PT_REGS_OFFSET(_DAR, dar);
291 STACK_PT_REGS_OFFSET(_DEAR, dear);
292 STACK_PT_REGS_OFFSET(_DSISR, dsisr);
293 STACK_PT_REGS_OFFSET(_ESR, esr);
294 STACK_PT_REGS_OFFSET(ORIG_GPR3, orig_gpr3);
295 STACK_PT_REGS_OFFSET(RESULT, result);
296 STACK_PT_REGS_OFFSET(_TRAP, trap);
297#ifdef CONFIG_PPC64
298 STACK_PT_REGS_OFFSET(SOFTE, softe);
299 STACK_PT_REGS_OFFSET(_PPR, ppr);
300#endif
301
302#ifdef CONFIG_PPC_PKEY
303 STACK_PT_REGS_OFFSET(STACK_REGS_AMR, amr);
304 STACK_PT_REGS_OFFSET(STACK_REGS_IAMR, iamr);
305#endif
306
307#if defined(CONFIG_PPC32) && defined(CONFIG_BOOKE)
308 STACK_PT_REGS_OFFSET(MAS0, mas0);
309 /* we overload MMUCR for 44x on MAS0 since they are mutually exclusive */
310 STACK_PT_REGS_OFFSET(MMUCR, mas0);
311 STACK_PT_REGS_OFFSET(MAS1, mas1);
312 STACK_PT_REGS_OFFSET(MAS2, mas2);
313 STACK_PT_REGS_OFFSET(MAS3, mas3);
314 STACK_PT_REGS_OFFSET(MAS6, mas6);
315 STACK_PT_REGS_OFFSET(MAS7, mas7);
316 STACK_PT_REGS_OFFSET(_SRR0, srr0);
317 STACK_PT_REGS_OFFSET(_SRR1, srr1);
318 STACK_PT_REGS_OFFSET(_CSRR0, csrr0);
319 STACK_PT_REGS_OFFSET(_CSRR1, csrr1);
320 STACK_PT_REGS_OFFSET(_DSRR0, dsrr0);
321 STACK_PT_REGS_OFFSET(_DSRR1, dsrr1);
322#endif
323
324 /* About the CPU features table */
325 OFFSET(CPU_SPEC_FEATURES, cpu_spec, cpu_features);
326 OFFSET(CPU_SPEC_SETUP, cpu_spec, cpu_setup);
327 OFFSET(CPU_SPEC_RESTORE, cpu_spec, cpu_restore);
328
329 OFFSET(pbe_address, pbe, address);
330 OFFSET(pbe_orig_address, pbe, orig_address);
331 OFFSET(pbe_next, pbe, next);
332
333#ifndef CONFIG_PPC64
334 DEFINE(TASK_SIZE, TASK_SIZE);
335 DEFINE(NUM_USER_SEGMENTS, TASK_SIZE>>28);
336#endif /* ! CONFIG_PPC64 */
337
338 /* datapage offsets for use by vdso */
339 OFFSET(VDSO_DATA_OFFSET, vdso_arch_data, data);
340 OFFSET(CFG_TB_TICKS_PER_SEC, vdso_arch_data, tb_ticks_per_sec);
341#ifdef CONFIG_PPC64
342 OFFSET(CFG_ICACHE_BLOCKSZ, vdso_arch_data, icache_block_size);
343 OFFSET(CFG_DCACHE_BLOCKSZ, vdso_arch_data, dcache_block_size);
344 OFFSET(CFG_ICACHE_LOGBLOCKSZ, vdso_arch_data, icache_log_block_size);
345 OFFSET(CFG_DCACHE_LOGBLOCKSZ, vdso_arch_data, dcache_log_block_size);
346 OFFSET(CFG_SYSCALL_MAP64, vdso_arch_data, syscall_map);
347 OFFSET(CFG_SYSCALL_MAP32, vdso_arch_data, compat_syscall_map);
348#else
349 OFFSET(CFG_SYSCALL_MAP32, vdso_arch_data, syscall_map);
350#endif
351
352#ifdef CONFIG_BUG
353 DEFINE(BUG_ENTRY_SIZE, sizeof(struct bug_entry));
354#endif
355
356#ifdef CONFIG_KVM
357 OFFSET(VCPU_HOST_STACK, kvm_vcpu, arch.host_stack);
358 OFFSET(VCPU_HOST_PID, kvm_vcpu, arch.host_pid);
359 OFFSET(VCPU_GUEST_PID, kvm_vcpu, arch.pid);
360 OFFSET(VCPU_GPRS, kvm_vcpu, arch.regs.gpr);
361 OFFSET(VCPU_VRSAVE, kvm_vcpu, arch.vrsave);
362 OFFSET(VCPU_FPRS, kvm_vcpu, arch.fp.fpr);
363#ifdef CONFIG_ALTIVEC
364 OFFSET(VCPU_VRS, kvm_vcpu, arch.vr.vr);
365#endif
366 OFFSET(VCPU_XER, kvm_vcpu, arch.regs.xer);
367 OFFSET(VCPU_CTR, kvm_vcpu, arch.regs.ctr);
368 OFFSET(VCPU_LR, kvm_vcpu, arch.regs.link);
369#ifdef CONFIG_PPC_BOOK3S
370 OFFSET(VCPU_TAR, kvm_vcpu, arch.tar);
371#endif
372 OFFSET(VCPU_CR, kvm_vcpu, arch.regs.ccr);
373 OFFSET(VCPU_PC, kvm_vcpu, arch.regs.nip);
374#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
375 OFFSET(VCPU_MSR, kvm_vcpu, arch.shregs.msr);
376 OFFSET(VCPU_SRR0, kvm_vcpu, arch.shregs.srr0);
377 OFFSET(VCPU_SRR1, kvm_vcpu, arch.shregs.srr1);
378 OFFSET(VCPU_SPRG0, kvm_vcpu, arch.shregs.sprg0);
379 OFFSET(VCPU_SPRG1, kvm_vcpu, arch.shregs.sprg1);
380 OFFSET(VCPU_SPRG2, kvm_vcpu, arch.shregs.sprg2);
381 OFFSET(VCPU_SPRG3, kvm_vcpu, arch.shregs.sprg3);
382#endif
383#ifdef CONFIG_KVM_BOOK3S_HV_P8_TIMING
384 OFFSET(VCPU_TB_RMENTRY, kvm_vcpu, arch.rm_entry);
385 OFFSET(VCPU_TB_RMINTR, kvm_vcpu, arch.rm_intr);
386 OFFSET(VCPU_TB_RMEXIT, kvm_vcpu, arch.rm_exit);
387 OFFSET(VCPU_TB_GUEST, kvm_vcpu, arch.guest_time);
388 OFFSET(VCPU_TB_CEDE, kvm_vcpu, arch.cede_time);
389 OFFSET(VCPU_CUR_ACTIVITY, kvm_vcpu, arch.cur_activity);
390 OFFSET(VCPU_ACTIVITY_START, kvm_vcpu, arch.cur_tb_start);
391 OFFSET(TAS_SEQCOUNT, kvmhv_tb_accumulator, seqcount);
392 OFFSET(TAS_TOTAL, kvmhv_tb_accumulator, tb_total);
393 OFFSET(TAS_MIN, kvmhv_tb_accumulator, tb_min);
394 OFFSET(TAS_MAX, kvmhv_tb_accumulator, tb_max);
395#endif
396 OFFSET(VCPU_SHARED_SPRG3, kvm_vcpu_arch_shared, sprg3);
397 OFFSET(VCPU_SHARED_SPRG4, kvm_vcpu_arch_shared, sprg4);
398 OFFSET(VCPU_SHARED_SPRG5, kvm_vcpu_arch_shared, sprg5);
399 OFFSET(VCPU_SHARED_SPRG6, kvm_vcpu_arch_shared, sprg6);
400 OFFSET(VCPU_SHARED_SPRG7, kvm_vcpu_arch_shared, sprg7);
401 OFFSET(VCPU_SHADOW_PID, kvm_vcpu, arch.shadow_pid);
402 OFFSET(VCPU_SHADOW_PID1, kvm_vcpu, arch.shadow_pid1);
403 OFFSET(VCPU_SHARED, kvm_vcpu, arch.shared);
404 OFFSET(VCPU_SHARED_MSR, kvm_vcpu_arch_shared, msr);
405 OFFSET(VCPU_SHADOW_MSR, kvm_vcpu, arch.shadow_msr);
406#if defined(CONFIG_PPC_BOOK3S_64) && defined(CONFIG_KVM_BOOK3S_PR_POSSIBLE)
407 OFFSET(VCPU_SHAREDBE, kvm_vcpu, arch.shared_big_endian);
408#endif
409
410 OFFSET(VCPU_SHARED_MAS0, kvm_vcpu_arch_shared, mas0);
411 OFFSET(VCPU_SHARED_MAS1, kvm_vcpu_arch_shared, mas1);
412 OFFSET(VCPU_SHARED_MAS2, kvm_vcpu_arch_shared, mas2);
413 OFFSET(VCPU_SHARED_MAS7_3, kvm_vcpu_arch_shared, mas7_3);
414 OFFSET(VCPU_SHARED_MAS4, kvm_vcpu_arch_shared, mas4);
415 OFFSET(VCPU_SHARED_MAS6, kvm_vcpu_arch_shared, mas6);
416
417 OFFSET(VCPU_KVM, kvm_vcpu, kvm);
418 OFFSET(KVM_LPID, kvm, arch.lpid);
419
420 /* book3s */
421#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
422 OFFSET(KVM_SDR1, kvm, arch.sdr1);
423 OFFSET(KVM_HOST_LPID, kvm, arch.host_lpid);
424 OFFSET(KVM_HOST_LPCR, kvm, arch.host_lpcr);
425 OFFSET(KVM_HOST_SDR1, kvm, arch.host_sdr1);
426 OFFSET(KVM_ENABLED_HCALLS, kvm, arch.enabled_hcalls);
427 OFFSET(KVM_VRMA_SLB_V, kvm, arch.vrma_slb_v);
428 OFFSET(KVM_SECURE_GUEST, kvm, arch.secure_guest);
429 OFFSET(VCPU_DSISR, kvm_vcpu, arch.shregs.dsisr);
430 OFFSET(VCPU_DAR, kvm_vcpu, arch.shregs.dar);
431 OFFSET(VCPU_VPA, kvm_vcpu, arch.vpa.pinned_addr);
432 OFFSET(VCPU_VPA_DIRTY, kvm_vcpu, arch.vpa.dirty);
433 OFFSET(VCPU_HEIR, kvm_vcpu, arch.emul_inst);
434 OFFSET(VCPU_CPU, kvm_vcpu, cpu);
435 OFFSET(VCPU_THREAD_CPU, kvm_vcpu, arch.thread_cpu);
436#endif
437#ifdef CONFIG_PPC_BOOK3S
438 OFFSET(VCPU_PURR, kvm_vcpu, arch.purr);
439 OFFSET(VCPU_SPURR, kvm_vcpu, arch.spurr);
440 OFFSET(VCPU_IC, kvm_vcpu, arch.ic);
441 OFFSET(VCPU_DSCR, kvm_vcpu, arch.dscr);
442 OFFSET(VCPU_AMR, kvm_vcpu, arch.amr);
443 OFFSET(VCPU_UAMOR, kvm_vcpu, arch.uamor);
444 OFFSET(VCPU_IAMR, kvm_vcpu, arch.iamr);
445 OFFSET(VCPU_CTRL, kvm_vcpu, arch.ctrl);
446 OFFSET(VCPU_DABR, kvm_vcpu, arch.dabr);
447 OFFSET(VCPU_DABRX, kvm_vcpu, arch.dabrx);
448 OFFSET(VCPU_DAWR0, kvm_vcpu, arch.dawr0);
449 OFFSET(VCPU_DAWRX0, kvm_vcpu, arch.dawrx0);
450 OFFSET(VCPU_CIABR, kvm_vcpu, arch.ciabr);
451 OFFSET(VCPU_HFLAGS, kvm_vcpu, arch.hflags);
452 OFFSET(VCPU_DEC_EXPIRES, kvm_vcpu, arch.dec_expires);
453 OFFSET(VCPU_PENDING_EXC, kvm_vcpu, arch.pending_exceptions);
454 OFFSET(VCPU_CEDED, kvm_vcpu, arch.ceded);
455 OFFSET(VCPU_PRODDED, kvm_vcpu, arch.prodded);
456 OFFSET(VCPU_MMCR, kvm_vcpu, arch.mmcr);
457 OFFSET(VCPU_MMCRA, kvm_vcpu, arch.mmcra);
458 OFFSET(VCPU_MMCRS, kvm_vcpu, arch.mmcrs);
459 OFFSET(VCPU_PMC, kvm_vcpu, arch.pmc);
460 OFFSET(VCPU_SIAR, kvm_vcpu, arch.siar);
461 OFFSET(VCPU_SDAR, kvm_vcpu, arch.sdar);
462 OFFSET(VCPU_SIER, kvm_vcpu, arch.sier);
463 OFFSET(VCPU_SLB, kvm_vcpu, arch.slb);
464 OFFSET(VCPU_SLB_MAX, kvm_vcpu, arch.slb_max);
465 OFFSET(VCPU_SLB_NR, kvm_vcpu, arch.slb_nr);
466 OFFSET(VCPU_FAULT_DSISR, kvm_vcpu, arch.fault_dsisr);
467 OFFSET(VCPU_FAULT_DAR, kvm_vcpu, arch.fault_dar);
468 OFFSET(VCPU_INTR_MSR, kvm_vcpu, arch.intr_msr);
469 OFFSET(VCPU_LAST_INST, kvm_vcpu, arch.last_inst);
470 OFFSET(VCPU_TRAP, kvm_vcpu, arch.trap);
471 OFFSET(VCPU_CFAR, kvm_vcpu, arch.cfar);
472 OFFSET(VCPU_PPR, kvm_vcpu, arch.ppr);
473 OFFSET(VCPU_FSCR, kvm_vcpu, arch.fscr);
474 OFFSET(VCPU_PSPB, kvm_vcpu, arch.pspb);
475 OFFSET(VCPU_EBBHR, kvm_vcpu, arch.ebbhr);
476 OFFSET(VCPU_EBBRR, kvm_vcpu, arch.ebbrr);
477 OFFSET(VCPU_BESCR, kvm_vcpu, arch.bescr);
478 OFFSET(VCPU_CSIGR, kvm_vcpu, arch.csigr);
479 OFFSET(VCPU_TACR, kvm_vcpu, arch.tacr);
480 OFFSET(VCPU_TCSCR, kvm_vcpu, arch.tcscr);
481 OFFSET(VCPU_ACOP, kvm_vcpu, arch.acop);
482 OFFSET(VCPU_WORT, kvm_vcpu, arch.wort);
483 OFFSET(VCPU_HFSCR, kvm_vcpu, arch.hfscr);
484 OFFSET(VCORE_ENTRY_EXIT, kvmppc_vcore, entry_exit_map);
485 OFFSET(VCORE_IN_GUEST, kvmppc_vcore, in_guest);
486 OFFSET(VCORE_NAPPING_THREADS, kvmppc_vcore, napping_threads);
487 OFFSET(VCORE_KVM, kvmppc_vcore, kvm);
488 OFFSET(VCORE_TB_OFFSET, kvmppc_vcore, tb_offset);
489 OFFSET(VCORE_TB_OFFSET_APPL, kvmppc_vcore, tb_offset_applied);
490 OFFSET(VCORE_LPCR, kvmppc_vcore, lpcr);
491 OFFSET(VCORE_PCR, kvmppc_vcore, pcr);
492 OFFSET(VCORE_DPDES, kvmppc_vcore, dpdes);
493 OFFSET(VCORE_VTB, kvmppc_vcore, vtb);
494 OFFSET(VCPU_SLB_E, kvmppc_slb, orige);
495 OFFSET(VCPU_SLB_V, kvmppc_slb, origv);
496 DEFINE(VCPU_SLB_SIZE, sizeof(struct kvmppc_slb));
497#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
498 OFFSET(VCPU_TFHAR, kvm_vcpu, arch.tfhar);
499 OFFSET(VCPU_TFIAR, kvm_vcpu, arch.tfiar);
500 OFFSET(VCPU_TEXASR, kvm_vcpu, arch.texasr);
501 OFFSET(VCPU_ORIG_TEXASR, kvm_vcpu, arch.orig_texasr);
502 OFFSET(VCPU_GPR_TM, kvm_vcpu, arch.gpr_tm);
503 OFFSET(VCPU_FPRS_TM, kvm_vcpu, arch.fp_tm.fpr);
504 OFFSET(VCPU_VRS_TM, kvm_vcpu, arch.vr_tm.vr);
505 OFFSET(VCPU_VRSAVE_TM, kvm_vcpu, arch.vrsave_tm);
506 OFFSET(VCPU_CR_TM, kvm_vcpu, arch.cr_tm);
507 OFFSET(VCPU_XER_TM, kvm_vcpu, arch.xer_tm);
508 OFFSET(VCPU_LR_TM, kvm_vcpu, arch.lr_tm);
509 OFFSET(VCPU_CTR_TM, kvm_vcpu, arch.ctr_tm);
510 OFFSET(VCPU_AMR_TM, kvm_vcpu, arch.amr_tm);
511 OFFSET(VCPU_PPR_TM, kvm_vcpu, arch.ppr_tm);
512 OFFSET(VCPU_DSCR_TM, kvm_vcpu, arch.dscr_tm);
513 OFFSET(VCPU_TAR_TM, kvm_vcpu, arch.tar_tm);
514#endif
515
516#ifdef CONFIG_PPC_BOOK3S_64
517#ifdef CONFIG_KVM_BOOK3S_PR_POSSIBLE
518 OFFSET(PACA_SVCPU, paca_struct, shadow_vcpu);
519# define SVCPU_FIELD(x, f) DEFINE(x, offsetof(struct paca_struct, shadow_vcpu.f))
520#else
521# define SVCPU_FIELD(x, f)
522#endif
523# define HSTATE_FIELD(x, f) DEFINE(x, offsetof(struct paca_struct, kvm_hstate.f))
524#else /* 32-bit */
525# define SVCPU_FIELD(x, f) DEFINE(x, offsetof(struct kvmppc_book3s_shadow_vcpu, f))
526# define HSTATE_FIELD(x, f) DEFINE(x, offsetof(struct kvmppc_book3s_shadow_vcpu, hstate.f))
527#endif
528
529 SVCPU_FIELD(SVCPU_CR, cr);
530 SVCPU_FIELD(SVCPU_XER, xer);
531 SVCPU_FIELD(SVCPU_CTR, ctr);
532 SVCPU_FIELD(SVCPU_LR, lr);
533 SVCPU_FIELD(SVCPU_PC, pc);
534 SVCPU_FIELD(SVCPU_R0, gpr[0]);
535 SVCPU_FIELD(SVCPU_R1, gpr[1]);
536 SVCPU_FIELD(SVCPU_R2, gpr[2]);
537 SVCPU_FIELD(SVCPU_R3, gpr[3]);
538 SVCPU_FIELD(SVCPU_R4, gpr[4]);
539 SVCPU_FIELD(SVCPU_R5, gpr[5]);
540 SVCPU_FIELD(SVCPU_R6, gpr[6]);
541 SVCPU_FIELD(SVCPU_R7, gpr[7]);
542 SVCPU_FIELD(SVCPU_R8, gpr[8]);
543 SVCPU_FIELD(SVCPU_R9, gpr[9]);
544 SVCPU_FIELD(SVCPU_R10, gpr[10]);
545 SVCPU_FIELD(SVCPU_R11, gpr[11]);
546 SVCPU_FIELD(SVCPU_R12, gpr[12]);
547 SVCPU_FIELD(SVCPU_R13, gpr[13]);
548 SVCPU_FIELD(SVCPU_FAULT_DSISR, fault_dsisr);
549 SVCPU_FIELD(SVCPU_FAULT_DAR, fault_dar);
550 SVCPU_FIELD(SVCPU_LAST_INST, last_inst);
551 SVCPU_FIELD(SVCPU_SHADOW_SRR1, shadow_srr1);
552#ifdef CONFIG_PPC_BOOK3S_32
553 SVCPU_FIELD(SVCPU_SR, sr);
554#endif
555#ifdef CONFIG_PPC64
556 SVCPU_FIELD(SVCPU_SLB, slb);
557 SVCPU_FIELD(SVCPU_SLB_MAX, slb_max);
558 SVCPU_FIELD(SVCPU_SHADOW_FSCR, shadow_fscr);
559#endif
560
561 HSTATE_FIELD(HSTATE_HOST_R1, host_r1);
562 HSTATE_FIELD(HSTATE_HOST_R2, host_r2);
563 HSTATE_FIELD(HSTATE_HOST_MSR, host_msr);
564 HSTATE_FIELD(HSTATE_VMHANDLER, vmhandler);
565 HSTATE_FIELD(HSTATE_SCRATCH0, scratch0);
566 HSTATE_FIELD(HSTATE_SCRATCH1, scratch1);
567 HSTATE_FIELD(HSTATE_SCRATCH2, scratch2);
568 HSTATE_FIELD(HSTATE_IN_GUEST, in_guest);
569 HSTATE_FIELD(HSTATE_RESTORE_HID5, restore_hid5);
570 HSTATE_FIELD(HSTATE_NAPPING, napping);
571
572#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
573 HSTATE_FIELD(HSTATE_HWTHREAD_REQ, hwthread_req);
574 HSTATE_FIELD(HSTATE_HWTHREAD_STATE, hwthread_state);
575 HSTATE_FIELD(HSTATE_KVM_VCPU, kvm_vcpu);
576 HSTATE_FIELD(HSTATE_KVM_VCORE, kvm_vcore);
577 HSTATE_FIELD(HSTATE_HOST_IPI, host_ipi);
578 HSTATE_FIELD(HSTATE_PTID, ptid);
579 HSTATE_FIELD(HSTATE_FAKE_SUSPEND, fake_suspend);
580 HSTATE_FIELD(HSTATE_MMCR0, host_mmcr[0]);
581 HSTATE_FIELD(HSTATE_MMCR1, host_mmcr[1]);
582 HSTATE_FIELD(HSTATE_MMCRA, host_mmcr[2]);
583 HSTATE_FIELD(HSTATE_SIAR, host_mmcr[3]);
584 HSTATE_FIELD(HSTATE_SDAR, host_mmcr[4]);
585 HSTATE_FIELD(HSTATE_MMCR2, host_mmcr[5]);
586 HSTATE_FIELD(HSTATE_SIER, host_mmcr[6]);
587 HSTATE_FIELD(HSTATE_PMC1, host_pmc[0]);
588 HSTATE_FIELD(HSTATE_PMC2, host_pmc[1]);
589 HSTATE_FIELD(HSTATE_PMC3, host_pmc[2]);
590 HSTATE_FIELD(HSTATE_PMC4, host_pmc[3]);
591 HSTATE_FIELD(HSTATE_PMC5, host_pmc[4]);
592 HSTATE_FIELD(HSTATE_PMC6, host_pmc[5]);
593 HSTATE_FIELD(HSTATE_PURR, host_purr);
594 HSTATE_FIELD(HSTATE_SPURR, host_spurr);
595 HSTATE_FIELD(HSTATE_DSCR, host_dscr);
596 HSTATE_FIELD(HSTATE_DABR, dabr);
597 HSTATE_FIELD(HSTATE_DECEXP, dec_expires);
598 HSTATE_FIELD(HSTATE_SPLIT_MODE, kvm_split_mode);
599 DEFINE(IPI_PRIORITY, IPI_PRIORITY);
600 OFFSET(KVM_SPLIT_RPR, kvm_split_mode, rpr);
601 OFFSET(KVM_SPLIT_PMMAR, kvm_split_mode, pmmar);
602 OFFSET(KVM_SPLIT_LDBAR, kvm_split_mode, ldbar);
603 OFFSET(KVM_SPLIT_DO_NAP, kvm_split_mode, do_nap);
604 OFFSET(KVM_SPLIT_NAPPED, kvm_split_mode, napped);
605#endif /* CONFIG_KVM_BOOK3S_HV_POSSIBLE */
606
607#ifdef CONFIG_PPC_BOOK3S_64
608 HSTATE_FIELD(HSTATE_CFAR, cfar);
609 HSTATE_FIELD(HSTATE_PPR, ppr);
610 HSTATE_FIELD(HSTATE_HOST_FSCR, host_fscr);
611#endif /* CONFIG_PPC_BOOK3S_64 */
612
613#else /* CONFIG_PPC_BOOK3S */
614 OFFSET(VCPU_CR, kvm_vcpu, arch.regs.ccr);
615 OFFSET(VCPU_XER, kvm_vcpu, arch.regs.xer);
616 OFFSET(VCPU_LR, kvm_vcpu, arch.regs.link);
617 OFFSET(VCPU_CTR, kvm_vcpu, arch.regs.ctr);
618 OFFSET(VCPU_PC, kvm_vcpu, arch.regs.nip);
619 OFFSET(VCPU_SPRG9, kvm_vcpu, arch.sprg9);
620 OFFSET(VCPU_LAST_INST, kvm_vcpu, arch.last_inst);
621 OFFSET(VCPU_FAULT_DEAR, kvm_vcpu, arch.fault_dear);
622 OFFSET(VCPU_FAULT_ESR, kvm_vcpu, arch.fault_esr);
623 OFFSET(VCPU_CRIT_SAVE, kvm_vcpu, arch.crit_save);
624#endif /* CONFIG_PPC_BOOK3S */
625#endif /* CONFIG_KVM */
626
627#ifdef CONFIG_KVM_GUEST
628 OFFSET(KVM_MAGIC_SCRATCH1, kvm_vcpu_arch_shared, scratch1);
629 OFFSET(KVM_MAGIC_SCRATCH2, kvm_vcpu_arch_shared, scratch2);
630 OFFSET(KVM_MAGIC_SCRATCH3, kvm_vcpu_arch_shared, scratch3);
631 OFFSET(KVM_MAGIC_INT, kvm_vcpu_arch_shared, int_pending);
632 OFFSET(KVM_MAGIC_MSR, kvm_vcpu_arch_shared, msr);
633 OFFSET(KVM_MAGIC_CRITICAL, kvm_vcpu_arch_shared, critical);
634 OFFSET(KVM_MAGIC_SR, kvm_vcpu_arch_shared, sr);
635#endif
636
637#ifdef CONFIG_44x
638 DEFINE(PGD_T_LOG2, PGD_T_LOG2);
639 DEFINE(PTE_T_LOG2, PTE_T_LOG2);
640#endif
641#ifdef CONFIG_PPC_E500
642 DEFINE(TLBCAM_SIZE, sizeof(struct tlbcam));
643 OFFSET(TLBCAM_MAS0, tlbcam, MAS0);
644 OFFSET(TLBCAM_MAS1, tlbcam, MAS1);
645 OFFSET(TLBCAM_MAS2, tlbcam, MAS2);
646 OFFSET(TLBCAM_MAS3, tlbcam, MAS3);
647 OFFSET(TLBCAM_MAS7, tlbcam, MAS7);
648#endif
649
650#if defined(CONFIG_KVM) && defined(CONFIG_SPE)
651 OFFSET(VCPU_EVR, kvm_vcpu, arch.evr[0]);
652 OFFSET(VCPU_ACC, kvm_vcpu, arch.acc);
653 OFFSET(VCPU_SPEFSCR, kvm_vcpu, arch.spefscr);
654 OFFSET(VCPU_HOST_SPEFSCR, kvm_vcpu, arch.host_spefscr);
655#endif
656
657#ifdef CONFIG_KVM_BOOKE_HV
658 OFFSET(VCPU_HOST_MAS4, kvm_vcpu, arch.host_mas4);
659 OFFSET(VCPU_HOST_MAS6, kvm_vcpu, arch.host_mas6);
660#endif
661
662#ifdef CONFIG_KVM_EXIT_TIMING
663 OFFSET(VCPU_TIMING_EXIT_TBU, kvm_vcpu, arch.timing_exit.tv32.tbu);
664 OFFSET(VCPU_TIMING_EXIT_TBL, kvm_vcpu, arch.timing_exit.tv32.tbl);
665 OFFSET(VCPU_TIMING_LAST_ENTER_TBU, kvm_vcpu, arch.timing_last_enter.tv32.tbu);
666 OFFSET(VCPU_TIMING_LAST_ENTER_TBL, kvm_vcpu, arch.timing_last_enter.tv32.tbl);
667#endif
668
669 DEFINE(PPC_DBELL_SERVER, PPC_DBELL_SERVER);
670
671#ifdef CONFIG_PPC_8xx
672 DEFINE(VIRT_IMMR_BASE, (u64)__fix_to_virt(FIX_IMMR_BASE));
673#endif
674
675#ifdef CONFIG_XMON
676 DEFINE(BPT_SIZE, BPT_SIZE);
677#endif
678
679 return 0;
680}
1/*
2 * This program is used to generate definitions needed by
3 * assembly language modules.
4 *
5 * We use the technique used in the OSF Mach kernel code:
6 * generate asm statements containing #defines,
7 * compile this file to assembler, and then extract the
8 * #defines from the assembly-language output.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version
13 * 2 of the License, or (at your option) any later version.
14 */
15
16#include <linux/signal.h>
17#include <linux/sched.h>
18#include <linux/kernel.h>
19#include <linux/errno.h>
20#include <linux/string.h>
21#include <linux/types.h>
22#include <linux/mman.h>
23#include <linux/mm.h>
24#include <linux/suspend.h>
25#include <linux/hrtimer.h>
26#ifdef CONFIG_PPC64
27#include <linux/time.h>
28#include <linux/hardirq.h>
29#endif
30#include <linux/kbuild.h>
31
32#include <asm/io.h>
33#include <asm/page.h>
34#include <asm/pgtable.h>
35#include <asm/processor.h>
36#include <asm/cputable.h>
37#include <asm/thread_info.h>
38#include <asm/rtas.h>
39#include <asm/vdso_datapage.h>
40#include <asm/dbell.h>
41#ifdef CONFIG_PPC64
42#include <asm/paca.h>
43#include <asm/lppaca.h>
44#include <asm/cache.h>
45#include <asm/compat.h>
46#include <asm/mmu.h>
47#include <asm/hvcall.h>
48#include <asm/xics.h>
49#endif
50#ifdef CONFIG_PPC_POWERNV
51#include <asm/opal.h>
52#endif
53#if defined(CONFIG_KVM) || defined(CONFIG_KVM_GUEST)
54#include <linux/kvm_host.h>
55#endif
56#if defined(CONFIG_KVM) && defined(CONFIG_PPC_BOOK3S)
57#include <asm/kvm_book3s.h>
58#include <asm/kvm_ppc.h>
59#endif
60
61#ifdef CONFIG_PPC32
62#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
63#include "head_booke.h"
64#endif
65#endif
66
67#if defined(CONFIG_PPC_FSL_BOOK3E)
68#include "../mm/mmu_decl.h"
69#endif
70
71#ifdef CONFIG_PPC_8xx
72#include <asm/fixmap.h>
73#endif
74
75#define STACK_PT_REGS_OFFSET(sym, val) \
76 DEFINE(sym, STACK_FRAME_OVERHEAD + offsetof(struct pt_regs, val))
77
78int main(void)
79{
80 OFFSET(THREAD, task_struct, thread);
81 OFFSET(MM, task_struct, mm);
82 OFFSET(MMCONTEXTID, mm_struct, context.id);
83#ifdef CONFIG_PPC64
84 DEFINE(SIGSEGV, SIGSEGV);
85 DEFINE(NMI_MASK, NMI_MASK);
86 OFFSET(TASKTHREADPPR, task_struct, thread.ppr);
87#else
88 OFFSET(THREAD_INFO, task_struct, stack);
89 DEFINE(THREAD_INFO_GAP, _ALIGN_UP(sizeof(struct thread_info), 16));
90 OFFSET(KSP_LIMIT, thread_struct, ksp_limit);
91#endif /* CONFIG_PPC64 */
92
93#ifdef CONFIG_LIVEPATCH
94 OFFSET(TI_livepatch_sp, thread_info, livepatch_sp);
95#endif
96
97 OFFSET(KSP, thread_struct, ksp);
98 OFFSET(PT_REGS, thread_struct, regs);
99#ifdef CONFIG_BOOKE
100 OFFSET(THREAD_NORMSAVES, thread_struct, normsave[0]);
101#endif
102 OFFSET(THREAD_FPEXC_MODE, thread_struct, fpexc_mode);
103 OFFSET(THREAD_FPSTATE, thread_struct, fp_state.fpr);
104 OFFSET(THREAD_FPSAVEAREA, thread_struct, fp_save_area);
105 OFFSET(FPSTATE_FPSCR, thread_fp_state, fpscr);
106 OFFSET(THREAD_LOAD_FP, thread_struct, load_fp);
107#ifdef CONFIG_ALTIVEC
108 OFFSET(THREAD_VRSTATE, thread_struct, vr_state.vr);
109 OFFSET(THREAD_VRSAVEAREA, thread_struct, vr_save_area);
110 OFFSET(THREAD_VRSAVE, thread_struct, vrsave);
111 OFFSET(THREAD_USED_VR, thread_struct, used_vr);
112 OFFSET(VRSTATE_VSCR, thread_vr_state, vscr);
113 OFFSET(THREAD_LOAD_VEC, thread_struct, load_vec);
114#endif /* CONFIG_ALTIVEC */
115#ifdef CONFIG_VSX
116 OFFSET(THREAD_USED_VSR, thread_struct, used_vsr);
117#endif /* CONFIG_VSX */
118#ifdef CONFIG_PPC64
119 OFFSET(KSP_VSID, thread_struct, ksp_vsid);
120#else /* CONFIG_PPC64 */
121 OFFSET(PGDIR, thread_struct, pgdir);
122#ifdef CONFIG_SPE
123 OFFSET(THREAD_EVR0, thread_struct, evr[0]);
124 OFFSET(THREAD_ACC, thread_struct, acc);
125 OFFSET(THREAD_SPEFSCR, thread_struct, spefscr);
126 OFFSET(THREAD_USED_SPE, thread_struct, used_spe);
127#endif /* CONFIG_SPE */
128#endif /* CONFIG_PPC64 */
129#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
130 OFFSET(THREAD_DBCR0, thread_struct, debug.dbcr0);
131#endif
132#ifdef CONFIG_KVM_BOOK3S_32_HANDLER
133 OFFSET(THREAD_KVM_SVCPU, thread_struct, kvm_shadow_vcpu);
134#endif
135#if defined(CONFIG_KVM) && defined(CONFIG_BOOKE)
136 OFFSET(THREAD_KVM_VCPU, thread_struct, kvm_vcpu);
137#endif
138
139#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
140 OFFSET(PACATMSCRATCH, paca_struct, tm_scratch);
141 OFFSET(THREAD_TM_TFHAR, thread_struct, tm_tfhar);
142 OFFSET(THREAD_TM_TEXASR, thread_struct, tm_texasr);
143 OFFSET(THREAD_TM_TFIAR, thread_struct, tm_tfiar);
144 OFFSET(THREAD_TM_TAR, thread_struct, tm_tar);
145 OFFSET(THREAD_TM_PPR, thread_struct, tm_ppr);
146 OFFSET(THREAD_TM_DSCR, thread_struct, tm_dscr);
147 OFFSET(PT_CKPT_REGS, thread_struct, ckpt_regs);
148 OFFSET(THREAD_CKVRSTATE, thread_struct, ckvr_state.vr);
149 OFFSET(THREAD_CKVRSAVE, thread_struct, ckvrsave);
150 OFFSET(THREAD_CKFPSTATE, thread_struct, ckfp_state.fpr);
151 /* Local pt_regs on stack for Transactional Memory funcs. */
152 DEFINE(TM_FRAME_SIZE, STACK_FRAME_OVERHEAD +
153 sizeof(struct pt_regs) + 16);
154#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
155
156 OFFSET(TI_FLAGS, thread_info, flags);
157 OFFSET(TI_LOCAL_FLAGS, thread_info, local_flags);
158 OFFSET(TI_PREEMPT, thread_info, preempt_count);
159 OFFSET(TI_TASK, thread_info, task);
160 OFFSET(TI_CPU, thread_info, cpu);
161
162#ifdef CONFIG_PPC64
163 OFFSET(DCACHEL1BLOCKSIZE, ppc64_caches, l1d.block_size);
164 OFFSET(DCACHEL1LOGBLOCKSIZE, ppc64_caches, l1d.log_block_size);
165 OFFSET(DCACHEL1BLOCKSPERPAGE, ppc64_caches, l1d.blocks_per_page);
166 OFFSET(ICACHEL1BLOCKSIZE, ppc64_caches, l1i.block_size);
167 OFFSET(ICACHEL1LOGBLOCKSIZE, ppc64_caches, l1i.log_block_size);
168 OFFSET(ICACHEL1BLOCKSPERPAGE, ppc64_caches, l1i.blocks_per_page);
169 /* paca */
170 DEFINE(PACA_SIZE, sizeof(struct paca_struct));
171 OFFSET(PACAPACAINDEX, paca_struct, paca_index);
172 OFFSET(PACAPROCSTART, paca_struct, cpu_start);
173 OFFSET(PACAKSAVE, paca_struct, kstack);
174 OFFSET(PACACURRENT, paca_struct, __current);
175 OFFSET(PACASAVEDMSR, paca_struct, saved_msr);
176 OFFSET(PACASTABRR, paca_struct, stab_rr);
177 OFFSET(PACAR1, paca_struct, saved_r1);
178 OFFSET(PACATOC, paca_struct, kernel_toc);
179 OFFSET(PACAKBASE, paca_struct, kernelbase);
180 OFFSET(PACAKMSR, paca_struct, kernel_msr);
181 OFFSET(PACAIRQSOFTMASK, paca_struct, irq_soft_mask);
182 OFFSET(PACAIRQHAPPENED, paca_struct, irq_happened);
183#ifdef CONFIG_PPC_BOOK3S
184 OFFSET(PACACONTEXTID, paca_struct, mm_ctx_id);
185#ifdef CONFIG_PPC_MM_SLICES
186 OFFSET(PACALOWSLICESPSIZE, paca_struct, mm_ctx_low_slices_psize);
187 OFFSET(PACAHIGHSLICEPSIZE, paca_struct, mm_ctx_high_slices_psize);
188 OFFSET(PACA_SLB_ADDR_LIMIT, paca_struct, mm_ctx_slb_addr_limit);
189 DEFINE(MMUPSIZEDEFSIZE, sizeof(struct mmu_psize_def));
190#endif /* CONFIG_PPC_MM_SLICES */
191#endif
192
193#ifdef CONFIG_PPC_BOOK3E
194 OFFSET(PACAPGD, paca_struct, pgd);
195 OFFSET(PACA_KERNELPGD, paca_struct, kernel_pgd);
196 OFFSET(PACA_EXGEN, paca_struct, exgen);
197 OFFSET(PACA_EXTLB, paca_struct, extlb);
198 OFFSET(PACA_EXMC, paca_struct, exmc);
199 OFFSET(PACA_EXCRIT, paca_struct, excrit);
200 OFFSET(PACA_EXDBG, paca_struct, exdbg);
201 OFFSET(PACA_MC_STACK, paca_struct, mc_kstack);
202 OFFSET(PACA_CRIT_STACK, paca_struct, crit_kstack);
203 OFFSET(PACA_DBG_STACK, paca_struct, dbg_kstack);
204 OFFSET(PACA_TCD_PTR, paca_struct, tcd_ptr);
205
206 OFFSET(TCD_ESEL_NEXT, tlb_core_data, esel_next);
207 OFFSET(TCD_ESEL_MAX, tlb_core_data, esel_max);
208 OFFSET(TCD_ESEL_FIRST, tlb_core_data, esel_first);
209#endif /* CONFIG_PPC_BOOK3E */
210
211#ifdef CONFIG_PPC_BOOK3S_64
212 OFFSET(PACASLBCACHE, paca_struct, slb_cache);
213 OFFSET(PACASLBCACHEPTR, paca_struct, slb_cache_ptr);
214 OFFSET(PACAVMALLOCSLLP, paca_struct, vmalloc_sllp);
215#ifdef CONFIG_PPC_MM_SLICES
216 OFFSET(MMUPSIZESLLP, mmu_psize_def, sllp);
217#else
218 OFFSET(PACACONTEXTSLLP, paca_struct, mm_ctx_sllp);
219#endif /* CONFIG_PPC_MM_SLICES */
220 OFFSET(PACA_EXGEN, paca_struct, exgen);
221 OFFSET(PACA_EXMC, paca_struct, exmc);
222 OFFSET(PACA_EXSLB, paca_struct, exslb);
223 OFFSET(PACA_EXNMI, paca_struct, exnmi);
224#ifdef CONFIG_PPC_PSERIES
225 OFFSET(PACALPPACAPTR, paca_struct, lppaca_ptr);
226#endif
227 OFFSET(PACA_SLBSHADOWPTR, paca_struct, slb_shadow_ptr);
228 OFFSET(SLBSHADOW_STACKVSID, slb_shadow, save_area[SLB_NUM_BOLTED - 1].vsid);
229 OFFSET(SLBSHADOW_STACKESID, slb_shadow, save_area[SLB_NUM_BOLTED - 1].esid);
230 OFFSET(SLBSHADOW_SAVEAREA, slb_shadow, save_area);
231 OFFSET(LPPACA_PMCINUSE, lppaca, pmcregs_in_use);
232#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
233 OFFSET(PACA_PMCINUSE, paca_struct, pmcregs_in_use);
234#endif
235 OFFSET(LPPACA_DTLIDX, lppaca, dtl_idx);
236 OFFSET(LPPACA_YIELDCOUNT, lppaca, yield_count);
237 OFFSET(PACA_DTL_RIDX, paca_struct, dtl_ridx);
238#endif /* CONFIG_PPC_BOOK3S_64 */
239 OFFSET(PACAEMERGSP, paca_struct, emergency_sp);
240#ifdef CONFIG_PPC_BOOK3S_64
241 OFFSET(PACAMCEMERGSP, paca_struct, mc_emergency_sp);
242 OFFSET(PACA_NMI_EMERG_SP, paca_struct, nmi_emergency_sp);
243 OFFSET(PACA_IN_MCE, paca_struct, in_mce);
244 OFFSET(PACA_IN_NMI, paca_struct, in_nmi);
245 OFFSET(PACA_RFI_FLUSH_FALLBACK_AREA, paca_struct, rfi_flush_fallback_area);
246 OFFSET(PACA_EXRFI, paca_struct, exrfi);
247 OFFSET(PACA_L1D_FLUSH_SIZE, paca_struct, l1d_flush_size);
248
249#endif
250 OFFSET(PACAHWCPUID, paca_struct, hw_cpu_id);
251 OFFSET(PACAKEXECSTATE, paca_struct, kexec_state);
252 OFFSET(PACA_DSCR_DEFAULT, paca_struct, dscr_default);
253 OFFSET(ACCOUNT_STARTTIME, paca_struct, accounting.starttime);
254 OFFSET(ACCOUNT_STARTTIME_USER, paca_struct, accounting.starttime_user);
255 OFFSET(ACCOUNT_USER_TIME, paca_struct, accounting.utime);
256 OFFSET(ACCOUNT_SYSTEM_TIME, paca_struct, accounting.stime);
257 OFFSET(PACA_TRAP_SAVE, paca_struct, trap_save);
258 OFFSET(PACA_NAPSTATELOST, paca_struct, nap_state_lost);
259 OFFSET(PACA_SPRG_VDSO, paca_struct, sprg_vdso);
260#else /* CONFIG_PPC64 */
261#ifdef CONFIG_VIRT_CPU_ACCOUNTING_NATIVE
262 OFFSET(ACCOUNT_STARTTIME, thread_info, accounting.starttime);
263 OFFSET(ACCOUNT_STARTTIME_USER, thread_info, accounting.starttime_user);
264 OFFSET(ACCOUNT_USER_TIME, thread_info, accounting.utime);
265 OFFSET(ACCOUNT_SYSTEM_TIME, thread_info, accounting.stime);
266#endif
267#endif /* CONFIG_PPC64 */
268
269 /* RTAS */
270 OFFSET(RTASBASE, rtas_t, base);
271 OFFSET(RTASENTRY, rtas_t, entry);
272
273 /* Interrupt register frame */
274 DEFINE(INT_FRAME_SIZE, STACK_INT_FRAME_SIZE);
275 DEFINE(SWITCH_FRAME_SIZE, STACK_FRAME_OVERHEAD + sizeof(struct pt_regs));
276#ifdef CONFIG_PPC64
277 /* Create extra stack space for SRR0 and SRR1 when calling prom/rtas. */
278 DEFINE(PROM_FRAME_SIZE, STACK_FRAME_OVERHEAD + sizeof(struct pt_regs) + 16);
279 DEFINE(RTAS_FRAME_SIZE, STACK_FRAME_OVERHEAD + sizeof(struct pt_regs) + 16);
280#endif /* CONFIG_PPC64 */
281 STACK_PT_REGS_OFFSET(GPR0, gpr[0]);
282 STACK_PT_REGS_OFFSET(GPR1, gpr[1]);
283 STACK_PT_REGS_OFFSET(GPR2, gpr[2]);
284 STACK_PT_REGS_OFFSET(GPR3, gpr[3]);
285 STACK_PT_REGS_OFFSET(GPR4, gpr[4]);
286 STACK_PT_REGS_OFFSET(GPR5, gpr[5]);
287 STACK_PT_REGS_OFFSET(GPR6, gpr[6]);
288 STACK_PT_REGS_OFFSET(GPR7, gpr[7]);
289 STACK_PT_REGS_OFFSET(GPR8, gpr[8]);
290 STACK_PT_REGS_OFFSET(GPR9, gpr[9]);
291 STACK_PT_REGS_OFFSET(GPR10, gpr[10]);
292 STACK_PT_REGS_OFFSET(GPR11, gpr[11]);
293 STACK_PT_REGS_OFFSET(GPR12, gpr[12]);
294 STACK_PT_REGS_OFFSET(GPR13, gpr[13]);
295#ifndef CONFIG_PPC64
296 STACK_PT_REGS_OFFSET(GPR14, gpr[14]);
297#endif /* CONFIG_PPC64 */
298 /*
299 * Note: these symbols include _ because they overlap with special
300 * register names
301 */
302 STACK_PT_REGS_OFFSET(_NIP, nip);
303 STACK_PT_REGS_OFFSET(_MSR, msr);
304 STACK_PT_REGS_OFFSET(_CTR, ctr);
305 STACK_PT_REGS_OFFSET(_LINK, link);
306 STACK_PT_REGS_OFFSET(_CCR, ccr);
307 STACK_PT_REGS_OFFSET(_XER, xer);
308 STACK_PT_REGS_OFFSET(_DAR, dar);
309 STACK_PT_REGS_OFFSET(_DSISR, dsisr);
310 STACK_PT_REGS_OFFSET(ORIG_GPR3, orig_gpr3);
311 STACK_PT_REGS_OFFSET(RESULT, result);
312 STACK_PT_REGS_OFFSET(_TRAP, trap);
313#ifndef CONFIG_PPC64
314 /*
315 * The PowerPC 400-class & Book-E processors have neither the DAR
316 * nor the DSISR SPRs. Hence, we overload them to hold the similar
317 * DEAR and ESR SPRs for such processors. For critical interrupts
318 * we use them to hold SRR0 and SRR1.
319 */
320 STACK_PT_REGS_OFFSET(_DEAR, dar);
321 STACK_PT_REGS_OFFSET(_ESR, dsisr);
322#else /* CONFIG_PPC64 */
323 STACK_PT_REGS_OFFSET(SOFTE, softe);
324
325 /* These _only_ to be used with {PROM,RTAS}_FRAME_SIZE!!! */
326 DEFINE(_SRR0, STACK_FRAME_OVERHEAD+sizeof(struct pt_regs));
327 DEFINE(_SRR1, STACK_FRAME_OVERHEAD+sizeof(struct pt_regs)+8);
328#endif /* CONFIG_PPC64 */
329
330#if defined(CONFIG_PPC32)
331#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
332 DEFINE(EXC_LVL_SIZE, STACK_EXC_LVL_FRAME_SIZE);
333 DEFINE(MAS0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas0));
334 /* we overload MMUCR for 44x on MAS0 since they are mutually exclusive */
335 DEFINE(MMUCR, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas0));
336 DEFINE(MAS1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas1));
337 DEFINE(MAS2, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas2));
338 DEFINE(MAS3, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas3));
339 DEFINE(MAS6, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas6));
340 DEFINE(MAS7, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas7));
341 DEFINE(_SRR0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, srr0));
342 DEFINE(_SRR1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, srr1));
343 DEFINE(_CSRR0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, csrr0));
344 DEFINE(_CSRR1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, csrr1));
345 DEFINE(_DSRR0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, dsrr0));
346 DEFINE(_DSRR1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, dsrr1));
347 DEFINE(SAVED_KSP_LIMIT, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, saved_ksp_limit));
348#endif
349#endif
350
351#ifndef CONFIG_PPC64
352 OFFSET(MM_PGD, mm_struct, pgd);
353#endif /* ! CONFIG_PPC64 */
354
355 /* About the CPU features table */
356 OFFSET(CPU_SPEC_FEATURES, cpu_spec, cpu_features);
357 OFFSET(CPU_SPEC_SETUP, cpu_spec, cpu_setup);
358 OFFSET(CPU_SPEC_RESTORE, cpu_spec, cpu_restore);
359
360 OFFSET(pbe_address, pbe, address);
361 OFFSET(pbe_orig_address, pbe, orig_address);
362 OFFSET(pbe_next, pbe, next);
363
364#ifndef CONFIG_PPC64
365 DEFINE(TASK_SIZE, TASK_SIZE);
366 DEFINE(NUM_USER_SEGMENTS, TASK_SIZE>>28);
367#endif /* ! CONFIG_PPC64 */
368
369 /* datapage offsets for use by vdso */
370 OFFSET(CFG_TB_ORIG_STAMP, vdso_data, tb_orig_stamp);
371 OFFSET(CFG_TB_TICKS_PER_SEC, vdso_data, tb_ticks_per_sec);
372 OFFSET(CFG_TB_TO_XS, vdso_data, tb_to_xs);
373 OFFSET(CFG_TB_UPDATE_COUNT, vdso_data, tb_update_count);
374 OFFSET(CFG_TZ_MINUTEWEST, vdso_data, tz_minuteswest);
375 OFFSET(CFG_TZ_DSTTIME, vdso_data, tz_dsttime);
376 OFFSET(CFG_SYSCALL_MAP32, vdso_data, syscall_map_32);
377 OFFSET(WTOM_CLOCK_SEC, vdso_data, wtom_clock_sec);
378 OFFSET(WTOM_CLOCK_NSEC, vdso_data, wtom_clock_nsec);
379 OFFSET(STAMP_XTIME, vdso_data, stamp_xtime);
380 OFFSET(STAMP_SEC_FRAC, vdso_data, stamp_sec_fraction);
381 OFFSET(CFG_ICACHE_BLOCKSZ, vdso_data, icache_block_size);
382 OFFSET(CFG_DCACHE_BLOCKSZ, vdso_data, dcache_block_size);
383 OFFSET(CFG_ICACHE_LOGBLOCKSZ, vdso_data, icache_log_block_size);
384 OFFSET(CFG_DCACHE_LOGBLOCKSZ, vdso_data, dcache_log_block_size);
385#ifdef CONFIG_PPC64
386 OFFSET(CFG_SYSCALL_MAP64, vdso_data, syscall_map_64);
387 OFFSET(TVAL64_TV_SEC, timeval, tv_sec);
388 OFFSET(TVAL64_TV_USEC, timeval, tv_usec);
389 OFFSET(TVAL32_TV_SEC, compat_timeval, tv_sec);
390 OFFSET(TVAL32_TV_USEC, compat_timeval, tv_usec);
391 OFFSET(TSPC64_TV_SEC, timespec, tv_sec);
392 OFFSET(TSPC64_TV_NSEC, timespec, tv_nsec);
393 OFFSET(TSPC32_TV_SEC, compat_timespec, tv_sec);
394 OFFSET(TSPC32_TV_NSEC, compat_timespec, tv_nsec);
395#else
396 OFFSET(TVAL32_TV_SEC, timeval, tv_sec);
397 OFFSET(TVAL32_TV_USEC, timeval, tv_usec);
398 OFFSET(TSPC32_TV_SEC, timespec, tv_sec);
399 OFFSET(TSPC32_TV_NSEC, timespec, tv_nsec);
400#endif
401 /* timeval/timezone offsets for use by vdso */
402 OFFSET(TZONE_TZ_MINWEST, timezone, tz_minuteswest);
403 OFFSET(TZONE_TZ_DSTTIME, timezone, tz_dsttime);
404
405 /* Other bits used by the vdso */
406 DEFINE(CLOCK_REALTIME, CLOCK_REALTIME);
407 DEFINE(CLOCK_MONOTONIC, CLOCK_MONOTONIC);
408 DEFINE(CLOCK_REALTIME_COARSE, CLOCK_REALTIME_COARSE);
409 DEFINE(CLOCK_MONOTONIC_COARSE, CLOCK_MONOTONIC_COARSE);
410 DEFINE(NSEC_PER_SEC, NSEC_PER_SEC);
411 DEFINE(CLOCK_REALTIME_RES, MONOTONIC_RES_NSEC);
412
413#ifdef CONFIG_BUG
414 DEFINE(BUG_ENTRY_SIZE, sizeof(struct bug_entry));
415#endif
416
417#ifdef CONFIG_PPC_BOOK3S_64
418 DEFINE(PGD_TABLE_SIZE, (sizeof(pgd_t) << max(RADIX_PGD_INDEX_SIZE, H_PGD_INDEX_SIZE)));
419#else
420 DEFINE(PGD_TABLE_SIZE, PGD_TABLE_SIZE);
421#endif
422 DEFINE(PTE_SIZE, sizeof(pte_t));
423
424#ifdef CONFIG_KVM
425 OFFSET(VCPU_HOST_STACK, kvm_vcpu, arch.host_stack);
426 OFFSET(VCPU_HOST_PID, kvm_vcpu, arch.host_pid);
427 OFFSET(VCPU_GUEST_PID, kvm_vcpu, arch.pid);
428 OFFSET(VCPU_GPRS, kvm_vcpu, arch.gpr);
429 OFFSET(VCPU_VRSAVE, kvm_vcpu, arch.vrsave);
430 OFFSET(VCPU_FPRS, kvm_vcpu, arch.fp.fpr);
431#ifdef CONFIG_ALTIVEC
432 OFFSET(VCPU_VRS, kvm_vcpu, arch.vr.vr);
433#endif
434 OFFSET(VCPU_XER, kvm_vcpu, arch.xer);
435 OFFSET(VCPU_CTR, kvm_vcpu, arch.ctr);
436 OFFSET(VCPU_LR, kvm_vcpu, arch.lr);
437#ifdef CONFIG_PPC_BOOK3S
438 OFFSET(VCPU_TAR, kvm_vcpu, arch.tar);
439#endif
440 OFFSET(VCPU_CR, kvm_vcpu, arch.cr);
441 OFFSET(VCPU_PC, kvm_vcpu, arch.pc);
442#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
443 OFFSET(VCPU_MSR, kvm_vcpu, arch.shregs.msr);
444 OFFSET(VCPU_SRR0, kvm_vcpu, arch.shregs.srr0);
445 OFFSET(VCPU_SRR1, kvm_vcpu, arch.shregs.srr1);
446 OFFSET(VCPU_SPRG0, kvm_vcpu, arch.shregs.sprg0);
447 OFFSET(VCPU_SPRG1, kvm_vcpu, arch.shregs.sprg1);
448 OFFSET(VCPU_SPRG2, kvm_vcpu, arch.shregs.sprg2);
449 OFFSET(VCPU_SPRG3, kvm_vcpu, arch.shregs.sprg3);
450#endif
451#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
452 OFFSET(VCPU_TB_RMENTRY, kvm_vcpu, arch.rm_entry);
453 OFFSET(VCPU_TB_RMINTR, kvm_vcpu, arch.rm_intr);
454 OFFSET(VCPU_TB_RMEXIT, kvm_vcpu, arch.rm_exit);
455 OFFSET(VCPU_TB_GUEST, kvm_vcpu, arch.guest_time);
456 OFFSET(VCPU_TB_CEDE, kvm_vcpu, arch.cede_time);
457 OFFSET(VCPU_CUR_ACTIVITY, kvm_vcpu, arch.cur_activity);
458 OFFSET(VCPU_ACTIVITY_START, kvm_vcpu, arch.cur_tb_start);
459 OFFSET(TAS_SEQCOUNT, kvmhv_tb_accumulator, seqcount);
460 OFFSET(TAS_TOTAL, kvmhv_tb_accumulator, tb_total);
461 OFFSET(TAS_MIN, kvmhv_tb_accumulator, tb_min);
462 OFFSET(TAS_MAX, kvmhv_tb_accumulator, tb_max);
463#endif
464 OFFSET(VCPU_SHARED_SPRG3, kvm_vcpu_arch_shared, sprg3);
465 OFFSET(VCPU_SHARED_SPRG4, kvm_vcpu_arch_shared, sprg4);
466 OFFSET(VCPU_SHARED_SPRG5, kvm_vcpu_arch_shared, sprg5);
467 OFFSET(VCPU_SHARED_SPRG6, kvm_vcpu_arch_shared, sprg6);
468 OFFSET(VCPU_SHARED_SPRG7, kvm_vcpu_arch_shared, sprg7);
469 OFFSET(VCPU_SHADOW_PID, kvm_vcpu, arch.shadow_pid);
470 OFFSET(VCPU_SHADOW_PID1, kvm_vcpu, arch.shadow_pid1);
471 OFFSET(VCPU_SHARED, kvm_vcpu, arch.shared);
472 OFFSET(VCPU_SHARED_MSR, kvm_vcpu_arch_shared, msr);
473 OFFSET(VCPU_SHADOW_MSR, kvm_vcpu, arch.shadow_msr);
474#if defined(CONFIG_PPC_BOOK3S_64) && defined(CONFIG_KVM_BOOK3S_PR_POSSIBLE)
475 OFFSET(VCPU_SHAREDBE, kvm_vcpu, arch.shared_big_endian);
476#endif
477
478 OFFSET(VCPU_SHARED_MAS0, kvm_vcpu_arch_shared, mas0);
479 OFFSET(VCPU_SHARED_MAS1, kvm_vcpu_arch_shared, mas1);
480 OFFSET(VCPU_SHARED_MAS2, kvm_vcpu_arch_shared, mas2);
481 OFFSET(VCPU_SHARED_MAS7_3, kvm_vcpu_arch_shared, mas7_3);
482 OFFSET(VCPU_SHARED_MAS4, kvm_vcpu_arch_shared, mas4);
483 OFFSET(VCPU_SHARED_MAS6, kvm_vcpu_arch_shared, mas6);
484
485 OFFSET(VCPU_KVM, kvm_vcpu, kvm);
486 OFFSET(KVM_LPID, kvm, arch.lpid);
487
488 /* book3s */
489#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
490 OFFSET(KVM_TLB_SETS, kvm, arch.tlb_sets);
491 OFFSET(KVM_SDR1, kvm, arch.sdr1);
492 OFFSET(KVM_HOST_LPID, kvm, arch.host_lpid);
493 OFFSET(KVM_HOST_LPCR, kvm, arch.host_lpcr);
494 OFFSET(KVM_HOST_SDR1, kvm, arch.host_sdr1);
495 OFFSET(KVM_NEED_FLUSH, kvm, arch.need_tlb_flush.bits);
496 OFFSET(KVM_ENABLED_HCALLS, kvm, arch.enabled_hcalls);
497 OFFSET(KVM_VRMA_SLB_V, kvm, arch.vrma_slb_v);
498 OFFSET(KVM_RADIX, kvm, arch.radix);
499 OFFSET(KVM_FWNMI, kvm, arch.fwnmi_enabled);
500 OFFSET(VCPU_DSISR, kvm_vcpu, arch.shregs.dsisr);
501 OFFSET(VCPU_DAR, kvm_vcpu, arch.shregs.dar);
502 OFFSET(VCPU_VPA, kvm_vcpu, arch.vpa.pinned_addr);
503 OFFSET(VCPU_VPA_DIRTY, kvm_vcpu, arch.vpa.dirty);
504 OFFSET(VCPU_HEIR, kvm_vcpu, arch.emul_inst);
505 OFFSET(VCPU_CPU, kvm_vcpu, cpu);
506 OFFSET(VCPU_THREAD_CPU, kvm_vcpu, arch.thread_cpu);
507#endif
508#ifdef CONFIG_PPC_BOOK3S
509 OFFSET(VCPU_PURR, kvm_vcpu, arch.purr);
510 OFFSET(VCPU_SPURR, kvm_vcpu, arch.spurr);
511 OFFSET(VCPU_IC, kvm_vcpu, arch.ic);
512 OFFSET(VCPU_DSCR, kvm_vcpu, arch.dscr);
513 OFFSET(VCPU_AMR, kvm_vcpu, arch.amr);
514 OFFSET(VCPU_UAMOR, kvm_vcpu, arch.uamor);
515 OFFSET(VCPU_IAMR, kvm_vcpu, arch.iamr);
516 OFFSET(VCPU_CTRL, kvm_vcpu, arch.ctrl);
517 OFFSET(VCPU_DABR, kvm_vcpu, arch.dabr);
518 OFFSET(VCPU_DABRX, kvm_vcpu, arch.dabrx);
519 OFFSET(VCPU_DAWR, kvm_vcpu, arch.dawr);
520 OFFSET(VCPU_DAWRX, kvm_vcpu, arch.dawrx);
521 OFFSET(VCPU_CIABR, kvm_vcpu, arch.ciabr);
522 OFFSET(VCPU_HFLAGS, kvm_vcpu, arch.hflags);
523 OFFSET(VCPU_DEC, kvm_vcpu, arch.dec);
524 OFFSET(VCPU_DEC_EXPIRES, kvm_vcpu, arch.dec_expires);
525 OFFSET(VCPU_PENDING_EXC, kvm_vcpu, arch.pending_exceptions);
526 OFFSET(VCPU_CEDED, kvm_vcpu, arch.ceded);
527 OFFSET(VCPU_PRODDED, kvm_vcpu, arch.prodded);
528 OFFSET(VCPU_IRQ_PENDING, kvm_vcpu, arch.irq_pending);
529 OFFSET(VCPU_DBELL_REQ, kvm_vcpu, arch.doorbell_request);
530 OFFSET(VCPU_MMCR, kvm_vcpu, arch.mmcr);
531 OFFSET(VCPU_PMC, kvm_vcpu, arch.pmc);
532 OFFSET(VCPU_SPMC, kvm_vcpu, arch.spmc);
533 OFFSET(VCPU_SIAR, kvm_vcpu, arch.siar);
534 OFFSET(VCPU_SDAR, kvm_vcpu, arch.sdar);
535 OFFSET(VCPU_SIER, kvm_vcpu, arch.sier);
536 OFFSET(VCPU_SLB, kvm_vcpu, arch.slb);
537 OFFSET(VCPU_SLB_MAX, kvm_vcpu, arch.slb_max);
538 OFFSET(VCPU_SLB_NR, kvm_vcpu, arch.slb_nr);
539 OFFSET(VCPU_FAULT_DSISR, kvm_vcpu, arch.fault_dsisr);
540 OFFSET(VCPU_FAULT_DAR, kvm_vcpu, arch.fault_dar);
541 OFFSET(VCPU_FAULT_GPA, kvm_vcpu, arch.fault_gpa);
542 OFFSET(VCPU_INTR_MSR, kvm_vcpu, arch.intr_msr);
543 OFFSET(VCPU_LAST_INST, kvm_vcpu, arch.last_inst);
544 OFFSET(VCPU_TRAP, kvm_vcpu, arch.trap);
545 OFFSET(VCPU_CFAR, kvm_vcpu, arch.cfar);
546 OFFSET(VCPU_PPR, kvm_vcpu, arch.ppr);
547 OFFSET(VCPU_FSCR, kvm_vcpu, arch.fscr);
548 OFFSET(VCPU_PSPB, kvm_vcpu, arch.pspb);
549 OFFSET(VCPU_EBBHR, kvm_vcpu, arch.ebbhr);
550 OFFSET(VCPU_EBBRR, kvm_vcpu, arch.ebbrr);
551 OFFSET(VCPU_BESCR, kvm_vcpu, arch.bescr);
552 OFFSET(VCPU_CSIGR, kvm_vcpu, arch.csigr);
553 OFFSET(VCPU_TACR, kvm_vcpu, arch.tacr);
554 OFFSET(VCPU_TCSCR, kvm_vcpu, arch.tcscr);
555 OFFSET(VCPU_ACOP, kvm_vcpu, arch.acop);
556 OFFSET(VCPU_WORT, kvm_vcpu, arch.wort);
557 OFFSET(VCPU_TID, kvm_vcpu, arch.tid);
558 OFFSET(VCPU_PSSCR, kvm_vcpu, arch.psscr);
559 OFFSET(VCPU_HFSCR, kvm_vcpu, arch.hfscr);
560 OFFSET(VCORE_ENTRY_EXIT, kvmppc_vcore, entry_exit_map);
561 OFFSET(VCORE_IN_GUEST, kvmppc_vcore, in_guest);
562 OFFSET(VCORE_NAPPING_THREADS, kvmppc_vcore, napping_threads);
563 OFFSET(VCORE_KVM, kvmppc_vcore, kvm);
564 OFFSET(VCORE_TB_OFFSET, kvmppc_vcore, tb_offset);
565 OFFSET(VCORE_TB_OFFSET_APPL, kvmppc_vcore, tb_offset_applied);
566 OFFSET(VCORE_LPCR, kvmppc_vcore, lpcr);
567 OFFSET(VCORE_PCR, kvmppc_vcore, pcr);
568 OFFSET(VCORE_DPDES, kvmppc_vcore, dpdes);
569 OFFSET(VCORE_VTB, kvmppc_vcore, vtb);
570 OFFSET(VCPU_SLB_E, kvmppc_slb, orige);
571 OFFSET(VCPU_SLB_V, kvmppc_slb, origv);
572 DEFINE(VCPU_SLB_SIZE, sizeof(struct kvmppc_slb));
573#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
574 OFFSET(VCPU_TFHAR, kvm_vcpu, arch.tfhar);
575 OFFSET(VCPU_TFIAR, kvm_vcpu, arch.tfiar);
576 OFFSET(VCPU_TEXASR, kvm_vcpu, arch.texasr);
577 OFFSET(VCPU_ORIG_TEXASR, kvm_vcpu, arch.orig_texasr);
578 OFFSET(VCPU_GPR_TM, kvm_vcpu, arch.gpr_tm);
579 OFFSET(VCPU_FPRS_TM, kvm_vcpu, arch.fp_tm.fpr);
580 OFFSET(VCPU_VRS_TM, kvm_vcpu, arch.vr_tm.vr);
581 OFFSET(VCPU_VRSAVE_TM, kvm_vcpu, arch.vrsave_tm);
582 OFFSET(VCPU_CR_TM, kvm_vcpu, arch.cr_tm);
583 OFFSET(VCPU_XER_TM, kvm_vcpu, arch.xer_tm);
584 OFFSET(VCPU_LR_TM, kvm_vcpu, arch.lr_tm);
585 OFFSET(VCPU_CTR_TM, kvm_vcpu, arch.ctr_tm);
586 OFFSET(VCPU_AMR_TM, kvm_vcpu, arch.amr_tm);
587 OFFSET(VCPU_PPR_TM, kvm_vcpu, arch.ppr_tm);
588 OFFSET(VCPU_DSCR_TM, kvm_vcpu, arch.dscr_tm);
589 OFFSET(VCPU_TAR_TM, kvm_vcpu, arch.tar_tm);
590#endif
591
592#ifdef CONFIG_PPC_BOOK3S_64
593#ifdef CONFIG_KVM_BOOK3S_PR_POSSIBLE
594 OFFSET(PACA_SVCPU, paca_struct, shadow_vcpu);
595# define SVCPU_FIELD(x, f) DEFINE(x, offsetof(struct paca_struct, shadow_vcpu.f))
596#else
597# define SVCPU_FIELD(x, f)
598#endif
599# define HSTATE_FIELD(x, f) DEFINE(x, offsetof(struct paca_struct, kvm_hstate.f))
600#else /* 32-bit */
601# define SVCPU_FIELD(x, f) DEFINE(x, offsetof(struct kvmppc_book3s_shadow_vcpu, f))
602# define HSTATE_FIELD(x, f) DEFINE(x, offsetof(struct kvmppc_book3s_shadow_vcpu, hstate.f))
603#endif
604
605 SVCPU_FIELD(SVCPU_CR, cr);
606 SVCPU_FIELD(SVCPU_XER, xer);
607 SVCPU_FIELD(SVCPU_CTR, ctr);
608 SVCPU_FIELD(SVCPU_LR, lr);
609 SVCPU_FIELD(SVCPU_PC, pc);
610 SVCPU_FIELD(SVCPU_R0, gpr[0]);
611 SVCPU_FIELD(SVCPU_R1, gpr[1]);
612 SVCPU_FIELD(SVCPU_R2, gpr[2]);
613 SVCPU_FIELD(SVCPU_R3, gpr[3]);
614 SVCPU_FIELD(SVCPU_R4, gpr[4]);
615 SVCPU_FIELD(SVCPU_R5, gpr[5]);
616 SVCPU_FIELD(SVCPU_R6, gpr[6]);
617 SVCPU_FIELD(SVCPU_R7, gpr[7]);
618 SVCPU_FIELD(SVCPU_R8, gpr[8]);
619 SVCPU_FIELD(SVCPU_R9, gpr[9]);
620 SVCPU_FIELD(SVCPU_R10, gpr[10]);
621 SVCPU_FIELD(SVCPU_R11, gpr[11]);
622 SVCPU_FIELD(SVCPU_R12, gpr[12]);
623 SVCPU_FIELD(SVCPU_R13, gpr[13]);
624 SVCPU_FIELD(SVCPU_FAULT_DSISR, fault_dsisr);
625 SVCPU_FIELD(SVCPU_FAULT_DAR, fault_dar);
626 SVCPU_FIELD(SVCPU_LAST_INST, last_inst);
627 SVCPU_FIELD(SVCPU_SHADOW_SRR1, shadow_srr1);
628#ifdef CONFIG_PPC_BOOK3S_32
629 SVCPU_FIELD(SVCPU_SR, sr);
630#endif
631#ifdef CONFIG_PPC64
632 SVCPU_FIELD(SVCPU_SLB, slb);
633 SVCPU_FIELD(SVCPU_SLB_MAX, slb_max);
634 SVCPU_FIELD(SVCPU_SHADOW_FSCR, shadow_fscr);
635#endif
636
637 HSTATE_FIELD(HSTATE_HOST_R1, host_r1);
638 HSTATE_FIELD(HSTATE_HOST_R2, host_r2);
639 HSTATE_FIELD(HSTATE_HOST_MSR, host_msr);
640 HSTATE_FIELD(HSTATE_VMHANDLER, vmhandler);
641 HSTATE_FIELD(HSTATE_SCRATCH0, scratch0);
642 HSTATE_FIELD(HSTATE_SCRATCH1, scratch1);
643 HSTATE_FIELD(HSTATE_SCRATCH2, scratch2);
644 HSTATE_FIELD(HSTATE_IN_GUEST, in_guest);
645 HSTATE_FIELD(HSTATE_RESTORE_HID5, restore_hid5);
646 HSTATE_FIELD(HSTATE_NAPPING, napping);
647
648#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
649 HSTATE_FIELD(HSTATE_HWTHREAD_REQ, hwthread_req);
650 HSTATE_FIELD(HSTATE_HWTHREAD_STATE, hwthread_state);
651 HSTATE_FIELD(HSTATE_KVM_VCPU, kvm_vcpu);
652 HSTATE_FIELD(HSTATE_KVM_VCORE, kvm_vcore);
653 HSTATE_FIELD(HSTATE_XICS_PHYS, xics_phys);
654 HSTATE_FIELD(HSTATE_XIVE_TIMA_PHYS, xive_tima_phys);
655 HSTATE_FIELD(HSTATE_XIVE_TIMA_VIRT, xive_tima_virt);
656 HSTATE_FIELD(HSTATE_SAVED_XIRR, saved_xirr);
657 HSTATE_FIELD(HSTATE_HOST_IPI, host_ipi);
658 HSTATE_FIELD(HSTATE_PTID, ptid);
659 HSTATE_FIELD(HSTATE_TID, tid);
660 HSTATE_FIELD(HSTATE_FAKE_SUSPEND, fake_suspend);
661 HSTATE_FIELD(HSTATE_MMCR0, host_mmcr[0]);
662 HSTATE_FIELD(HSTATE_MMCR1, host_mmcr[1]);
663 HSTATE_FIELD(HSTATE_MMCRA, host_mmcr[2]);
664 HSTATE_FIELD(HSTATE_SIAR, host_mmcr[3]);
665 HSTATE_FIELD(HSTATE_SDAR, host_mmcr[4]);
666 HSTATE_FIELD(HSTATE_MMCR2, host_mmcr[5]);
667 HSTATE_FIELD(HSTATE_SIER, host_mmcr[6]);
668 HSTATE_FIELD(HSTATE_PMC1, host_pmc[0]);
669 HSTATE_FIELD(HSTATE_PMC2, host_pmc[1]);
670 HSTATE_FIELD(HSTATE_PMC3, host_pmc[2]);
671 HSTATE_FIELD(HSTATE_PMC4, host_pmc[3]);
672 HSTATE_FIELD(HSTATE_PMC5, host_pmc[4]);
673 HSTATE_FIELD(HSTATE_PMC6, host_pmc[5]);
674 HSTATE_FIELD(HSTATE_PURR, host_purr);
675 HSTATE_FIELD(HSTATE_SPURR, host_spurr);
676 HSTATE_FIELD(HSTATE_DSCR, host_dscr);
677 HSTATE_FIELD(HSTATE_DABR, dabr);
678 HSTATE_FIELD(HSTATE_DECEXP, dec_expires);
679 HSTATE_FIELD(HSTATE_SPLIT_MODE, kvm_split_mode);
680 DEFINE(IPI_PRIORITY, IPI_PRIORITY);
681 OFFSET(KVM_SPLIT_RPR, kvm_split_mode, rpr);
682 OFFSET(KVM_SPLIT_PMMAR, kvm_split_mode, pmmar);
683 OFFSET(KVM_SPLIT_LDBAR, kvm_split_mode, ldbar);
684 OFFSET(KVM_SPLIT_DO_NAP, kvm_split_mode, do_nap);
685 OFFSET(KVM_SPLIT_NAPPED, kvm_split_mode, napped);
686 OFFSET(KVM_SPLIT_DO_SET, kvm_split_mode, do_set);
687 OFFSET(KVM_SPLIT_DO_RESTORE, kvm_split_mode, do_restore);
688#endif /* CONFIG_KVM_BOOK3S_HV_POSSIBLE */
689
690#ifdef CONFIG_PPC_BOOK3S_64
691 HSTATE_FIELD(HSTATE_CFAR, cfar);
692 HSTATE_FIELD(HSTATE_PPR, ppr);
693 HSTATE_FIELD(HSTATE_HOST_FSCR, host_fscr);
694#endif /* CONFIG_PPC_BOOK3S_64 */
695
696#else /* CONFIG_PPC_BOOK3S */
697 OFFSET(VCPU_CR, kvm_vcpu, arch.cr);
698 OFFSET(VCPU_XER, kvm_vcpu, arch.xer);
699 OFFSET(VCPU_LR, kvm_vcpu, arch.lr);
700 OFFSET(VCPU_CTR, kvm_vcpu, arch.ctr);
701 OFFSET(VCPU_PC, kvm_vcpu, arch.pc);
702 OFFSET(VCPU_SPRG9, kvm_vcpu, arch.sprg9);
703 OFFSET(VCPU_LAST_INST, kvm_vcpu, arch.last_inst);
704 OFFSET(VCPU_FAULT_DEAR, kvm_vcpu, arch.fault_dear);
705 OFFSET(VCPU_FAULT_ESR, kvm_vcpu, arch.fault_esr);
706 OFFSET(VCPU_CRIT_SAVE, kvm_vcpu, arch.crit_save);
707#endif /* CONFIG_PPC_BOOK3S */
708#endif /* CONFIG_KVM */
709
710#ifdef CONFIG_KVM_GUEST
711 OFFSET(KVM_MAGIC_SCRATCH1, kvm_vcpu_arch_shared, scratch1);
712 OFFSET(KVM_MAGIC_SCRATCH2, kvm_vcpu_arch_shared, scratch2);
713 OFFSET(KVM_MAGIC_SCRATCH3, kvm_vcpu_arch_shared, scratch3);
714 OFFSET(KVM_MAGIC_INT, kvm_vcpu_arch_shared, int_pending);
715 OFFSET(KVM_MAGIC_MSR, kvm_vcpu_arch_shared, msr);
716 OFFSET(KVM_MAGIC_CRITICAL, kvm_vcpu_arch_shared, critical);
717 OFFSET(KVM_MAGIC_SR, kvm_vcpu_arch_shared, sr);
718#endif
719
720#ifdef CONFIG_44x
721 DEFINE(PGD_T_LOG2, PGD_T_LOG2);
722 DEFINE(PTE_T_LOG2, PTE_T_LOG2);
723#endif
724#ifdef CONFIG_PPC_FSL_BOOK3E
725 DEFINE(TLBCAM_SIZE, sizeof(struct tlbcam));
726 OFFSET(TLBCAM_MAS0, tlbcam, MAS0);
727 OFFSET(TLBCAM_MAS1, tlbcam, MAS1);
728 OFFSET(TLBCAM_MAS2, tlbcam, MAS2);
729 OFFSET(TLBCAM_MAS3, tlbcam, MAS3);
730 OFFSET(TLBCAM_MAS7, tlbcam, MAS7);
731#endif
732
733#if defined(CONFIG_KVM) && defined(CONFIG_SPE)
734 OFFSET(VCPU_EVR, kvm_vcpu, arch.evr[0]);
735 OFFSET(VCPU_ACC, kvm_vcpu, arch.acc);
736 OFFSET(VCPU_SPEFSCR, kvm_vcpu, arch.spefscr);
737 OFFSET(VCPU_HOST_SPEFSCR, kvm_vcpu, arch.host_spefscr);
738#endif
739
740#ifdef CONFIG_KVM_BOOKE_HV
741 OFFSET(VCPU_HOST_MAS4, kvm_vcpu, arch.host_mas4);
742 OFFSET(VCPU_HOST_MAS6, kvm_vcpu, arch.host_mas6);
743#endif
744
745#ifdef CONFIG_KVM_XICS
746 DEFINE(VCPU_XIVE_SAVED_STATE, offsetof(struct kvm_vcpu,
747 arch.xive_saved_state));
748 DEFINE(VCPU_XIVE_CAM_WORD, offsetof(struct kvm_vcpu,
749 arch.xive_cam_word));
750 DEFINE(VCPU_XIVE_PUSHED, offsetof(struct kvm_vcpu, arch.xive_pushed));
751 DEFINE(VCPU_XIVE_ESC_ON, offsetof(struct kvm_vcpu, arch.xive_esc_on));
752 DEFINE(VCPU_XIVE_ESC_RADDR, offsetof(struct kvm_vcpu, arch.xive_esc_raddr));
753 DEFINE(VCPU_XIVE_ESC_VADDR, offsetof(struct kvm_vcpu, arch.xive_esc_vaddr));
754#endif
755
756#ifdef CONFIG_KVM_EXIT_TIMING
757 OFFSET(VCPU_TIMING_EXIT_TBU, kvm_vcpu, arch.timing_exit.tv32.tbu);
758 OFFSET(VCPU_TIMING_EXIT_TBL, kvm_vcpu, arch.timing_exit.tv32.tbl);
759 OFFSET(VCPU_TIMING_LAST_ENTER_TBU, kvm_vcpu, arch.timing_last_enter.tv32.tbu);
760 OFFSET(VCPU_TIMING_LAST_ENTER_TBL, kvm_vcpu, arch.timing_last_enter.tv32.tbl);
761#endif
762
763#ifdef CONFIG_PPC_POWERNV
764 OFFSET(PACA_CORE_IDLE_STATE_PTR, paca_struct, core_idle_state_ptr);
765 OFFSET(PACA_THREAD_IDLE_STATE, paca_struct, thread_idle_state);
766 OFFSET(PACA_THREAD_MASK, paca_struct, thread_mask);
767 OFFSET(PACA_SUBCORE_SIBLING_MASK, paca_struct, subcore_sibling_mask);
768 OFFSET(PACA_SIBLING_PACA_PTRS, paca_struct, thread_sibling_pacas);
769 OFFSET(PACA_REQ_PSSCR, paca_struct, requested_psscr);
770 OFFSET(PACA_DONT_STOP, paca_struct, dont_stop);
771#define STOP_SPR(x, f) OFFSET(x, paca_struct, stop_sprs.f)
772 STOP_SPR(STOP_PID, pid);
773 STOP_SPR(STOP_LDBAR, ldbar);
774 STOP_SPR(STOP_FSCR, fscr);
775 STOP_SPR(STOP_HFSCR, hfscr);
776 STOP_SPR(STOP_MMCR1, mmcr1);
777 STOP_SPR(STOP_MMCR2, mmcr2);
778 STOP_SPR(STOP_MMCRA, mmcra);
779#endif
780
781 DEFINE(PPC_DBELL_SERVER, PPC_DBELL_SERVER);
782 DEFINE(PPC_DBELL_MSGTYPE, PPC_DBELL_MSGTYPE);
783
784#ifdef CONFIG_PPC_8xx
785 DEFINE(VIRT_IMMR_BASE, (u64)__fix_to_virt(FIX_IMMR_BASE));
786#endif
787
788 return 0;
789}