Linux Audio

Check our new training course

Embedded Linux training

Mar 10-20, 2025, special US time zones
Register
Loading...
v6.8
   1// SPDX-License-Identifier: GPL-2.0-only
   2/*
   3 * Cryptographic API.
   4 *
   5 * Support for OMAP AES HW acceleration.
   6 *
   7 * Copyright (c) 2010 Nokia Corporation
   8 * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
   9 * Copyright (c) 2011 Texas Instruments Incorporated
 
 
 
 
  10 */
  11
  12#define pr_fmt(fmt) "%20s: " fmt, __func__
  13#define prn(num) pr_debug(#num "=%d\n", num)
  14#define prx(num) pr_debug(#num "=%x\n", num)
  15
  16#include <crypto/aes.h>
  17#include <crypto/gcm.h>
  18#include <crypto/internal/aead.h>
  19#include <crypto/internal/engine.h>
  20#include <crypto/internal/skcipher.h>
  21#include <crypto/scatterwalk.h>
  22#include <linux/dma-mapping.h>
  23#include <linux/dmaengine.h>
  24#include <linux/err.h>
 
  25#include <linux/init.h>
  26#include <linux/interrupt.h>
  27#include <linux/io.h>
  28#include <linux/kernel.h>
  29#include <linux/module.h>
  30#include <linux/of.h>
  31#include <linux/of_address.h>
  32#include <linux/platform_device.h>
  33#include <linux/pm_runtime.h>
  34#include <linux/scatterlist.h>
  35#include <linux/string.h>
 
 
 
 
 
 
 
 
  36
  37#include "omap-crypto.h"
  38#include "omap-aes.h"
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  39
  40/* keep registered devices data here */
  41static LIST_HEAD(dev_list);
  42static DEFINE_SPINLOCK(list_lock);
  43
  44static int aes_fallback_sz = 200;
  45
  46#ifdef DEBUG
  47#define omap_aes_read(dd, offset)				\
  48({								\
  49	int _read_ret;						\
  50	_read_ret = __raw_readl(dd->io_base + offset);		\
  51	pr_debug("omap_aes_read(" #offset "=%#x)= %#x\n",	\
  52		 offset, _read_ret);				\
  53	_read_ret;						\
  54})
  55#else
  56inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset)
  57{
  58	return __raw_readl(dd->io_base + offset);
  59}
  60#endif
  61
  62#ifdef DEBUG
  63#define omap_aes_write(dd, offset, value)				\
  64	do {								\
  65		pr_debug("omap_aes_write(" #offset "=%#x) value=%#x\n",	\
  66			 offset, value);				\
  67		__raw_writel(value, dd->io_base + offset);		\
  68	} while (0)
  69#else
  70inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset,
  71				  u32 value)
  72{
  73	__raw_writel(value, dd->io_base + offset);
  74}
  75#endif
  76
  77static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset,
  78					u32 value, u32 mask)
  79{
  80	u32 val;
  81
  82	val = omap_aes_read(dd, offset);
  83	val &= ~mask;
  84	val |= value;
  85	omap_aes_write(dd, offset, val);
  86}
  87
  88static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset,
  89					u32 *value, int count)
  90{
  91	for (; count--; value++, offset += 4)
  92		omap_aes_write(dd, offset, *value);
  93}
  94
 
 
 
 
 
 
 
 
 
 
 
 
 
  95static int omap_aes_hw_init(struct omap_aes_dev *dd)
  96{
  97	int err;
 
 
 
 
 
  98
  99	if (!(dd->flags & FLAGS_INIT)) {
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 100		dd->flags |= FLAGS_INIT;
 101		dd->err = 0;
 102	}
 103
 104	err = pm_runtime_resume_and_get(dd->dev);
 105	if (err < 0) {
 106		dev_err(dd->dev, "failed to get sync: %d\n", err);
 107		return err;
 108	}
 109
 110	return 0;
 111}
 112
 113void omap_aes_clear_copy_flags(struct omap_aes_dev *dd)
 114{
 115	dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_IN_DATA_ST_SHIFT);
 116	dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_OUT_DATA_ST_SHIFT);
 117	dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_ASSOC_DATA_ST_SHIFT);
 118}
 119
 120int omap_aes_write_ctrl(struct omap_aes_dev *dd)
 121{
 122	struct omap_aes_reqctx *rctx;
 123	unsigned int key32;
 124	int i, err;
 125	u32 val;
 126
 127	err = omap_aes_hw_init(dd);
 128	if (err)
 129		return err;
 130
 131	key32 = dd->ctx->keylen / sizeof(u32);
 
 
 
 
 132
 133	/* RESET the key as previous HASH keys should not get affected*/
 134	if (dd->flags & FLAGS_GCM)
 135		for (i = 0; i < 0x40; i = i + 4)
 136			omap_aes_write(dd, i, 0x0);
 137
 138	for (i = 0; i < key32; i++) {
 139		omap_aes_write(dd, AES_REG_KEY(dd, i),
 140			       (__force u32)cpu_to_le32(dd->ctx->key[i]));
 141	}
 142
 143	if ((dd->flags & (FLAGS_CBC | FLAGS_CTR)) && dd->req->iv)
 144		omap_aes_write_n(dd, AES_REG_IV(dd, 0), (void *)dd->req->iv, 4);
 145
 146	if ((dd->flags & (FLAGS_GCM)) && dd->aead_req->iv) {
 147		rctx = aead_request_ctx(dd->aead_req);
 148		omap_aes_write_n(dd, AES_REG_IV(dd, 0), (u32 *)rctx->iv, 4);
 
 149	}
 150
 
 
 
 151	val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3);
 152	if (dd->flags & FLAGS_CBC)
 153		val |= AES_REG_CTRL_CBC;
 154
 155	if (dd->flags & (FLAGS_CTR | FLAGS_GCM))
 156		val |= AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_128;
 157
 158	if (dd->flags & FLAGS_GCM)
 159		val |= AES_REG_CTRL_GCM;
 160
 161	if (dd->flags & FLAGS_ENCRYPT)
 162		val |= AES_REG_CTRL_DIRECTION;
 163
 164	omap_aes_write_mask(dd, AES_REG_CTRL(dd), val, AES_REG_CTRL_MASK);
 165
 166	return 0;
 167}
 168
 169static void omap_aes_dma_trigger_omap2(struct omap_aes_dev *dd, int length)
 170{
 171	u32 mask, val;
 172
 173	val = dd->pdata->dma_start;
 174
 175	if (dd->dma_lch_out != NULL)
 176		val |= dd->pdata->dma_enable_out;
 177	if (dd->dma_lch_in != NULL)
 178		val |= dd->pdata->dma_enable_in;
 179
 180	mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
 181	       dd->pdata->dma_start;
 182
 183	omap_aes_write_mask(dd, AES_REG_MASK(dd), val, mask);
 184
 185}
 186
 187static void omap_aes_dma_trigger_omap4(struct omap_aes_dev *dd, int length)
 188{
 189	omap_aes_write(dd, AES_REG_LENGTH_N(0), length);
 190	omap_aes_write(dd, AES_REG_LENGTH_N(1), 0);
 191	if (dd->flags & FLAGS_GCM)
 192		omap_aes_write(dd, AES_REG_A_LEN, dd->assoc_len);
 193
 194	omap_aes_dma_trigger_omap2(dd, length);
 195}
 196
 197static void omap_aes_dma_stop(struct omap_aes_dev *dd)
 198{
 199	u32 mask;
 200
 201	mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
 202	       dd->pdata->dma_start;
 203
 204	omap_aes_write_mask(dd, AES_REG_MASK(dd), 0, mask);
 205}
 206
 207struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_reqctx *rctx)
 208{
 209	struct omap_aes_dev *dd;
 210
 211	spin_lock_bh(&list_lock);
 212	dd = list_first_entry(&dev_list, struct omap_aes_dev, list);
 213	list_move_tail(&dd->list, &dev_list);
 214	rctx->dd = dd;
 
 
 
 
 
 
 
 
 215	spin_unlock_bh(&list_lock);
 216
 217	return dd;
 218}
 219
 220static void omap_aes_dma_out_callback(void *data)
 221{
 222	struct omap_aes_dev *dd = data;
 223
 
 
 
 
 
 
 
 
 224	/* dma_lch_out - completed */
 225	tasklet_schedule(&dd->done_task);
 226}
 227
 228static int omap_aes_dma_init(struct omap_aes_dev *dd)
 229{
 230	int err;
 231
 232	dd->dma_lch_out = NULL;
 233	dd->dma_lch_in = NULL;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 234
 235	dd->dma_lch_in = dma_request_chan(dd->dev, "rx");
 236	if (IS_ERR(dd->dma_lch_in)) {
 237		dev_err(dd->dev, "Unable to request in DMA channel\n");
 238		return PTR_ERR(dd->dma_lch_in);
 
 
 239	}
 240
 241	dd->dma_lch_out = dma_request_chan(dd->dev, "tx");
 242	if (IS_ERR(dd->dma_lch_out)) {
 243		dev_err(dd->dev, "Unable to request out DMA channel\n");
 244		err = PTR_ERR(dd->dma_lch_out);
 
 
 
 
 
 
 245		goto err_dma_out;
 246	}
 247
 248	return 0;
 249
 250err_dma_out:
 251	dma_release_channel(dd->dma_lch_in);
 252
 
 
 
 
 
 
 
 
 
 
 253	return err;
 254}
 255
 256static void omap_aes_dma_cleanup(struct omap_aes_dev *dd)
 257{
 258	if (dd->pio_only)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 259		return;
 260
 261	dma_release_channel(dd->dma_lch_out);
 262	dma_release_channel(dd->dma_lch_in);
 
 
 263}
 264
 265static int omap_aes_crypt_dma(struct omap_aes_dev *dd,
 266			      struct scatterlist *in_sg,
 267			      struct scatterlist *out_sg,
 268			      int in_sg_len, int out_sg_len)
 269{
 270	struct dma_async_tx_descriptor *tx_in, *tx_out = NULL, *cb_desc;
 271	struct dma_slave_config cfg;
 272	int ret;
 273
 274	if (dd->pio_only) {
 275		scatterwalk_start(&dd->in_walk, dd->in_sg);
 276		if (out_sg_len)
 277			scatterwalk_start(&dd->out_walk, dd->out_sg);
 278
 279		/* Enable DATAIN interrupt and let it take
 280		   care of the rest */
 281		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
 282		return 0;
 283	}
 284
 285	dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE);
 
 
 
 286
 287	memset(&cfg, 0, sizeof(cfg));
 288
 289	cfg.src_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
 290	cfg.dst_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
 291	cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
 292	cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
 293	cfg.src_maxburst = DST_MAXBURST;
 294	cfg.dst_maxburst = DST_MAXBURST;
 295
 296	/* IN */
 297	ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
 298	if (ret) {
 299		dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
 300			ret);
 301		return ret;
 
 302	}
 303
 304	tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len,
 305					DMA_MEM_TO_DEV,
 306					DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
 307	if (!tx_in) {
 308		dev_err(dd->dev, "IN prep_slave_sg() failed\n");
 309		return -EINVAL;
 310	}
 311
 312	/* No callback necessary */
 313	tx_in->callback_param = dd;
 314	tx_in->callback = NULL;
 
 
 
 315
 316	/* OUT */
 317	if (out_sg_len) {
 318		ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
 319		if (ret) {
 320			dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
 321				ret);
 322			return ret;
 323		}
 324
 325		tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg,
 326						 out_sg_len,
 327						 DMA_DEV_TO_MEM,
 328						 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
 329		if (!tx_out) {
 330			dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
 331			return -EINVAL;
 332		}
 333
 334		cb_desc = tx_out;
 335	} else {
 336		cb_desc = tx_in;
 337	}
 338
 339	if (dd->flags & FLAGS_GCM)
 340		cb_desc->callback = omap_aes_gcm_dma_out_callback;
 341	else
 342		cb_desc->callback = omap_aes_dma_out_callback;
 343	cb_desc->callback_param = dd;
 
 
 
 
 344
 
 
 
 
 345
 346	dmaengine_submit(tx_in);
 347	if (tx_out)
 348		dmaengine_submit(tx_out);
 349
 350	dma_async_issue_pending(dd->dma_lch_in);
 351	if (out_sg_len)
 352		dma_async_issue_pending(dd->dma_lch_out);
 353
 354	/* start DMA */
 355	dd->pdata->trigger(dd, dd->total);
 
 356
 357	return 0;
 358}
 359
 360int omap_aes_crypt_dma_start(struct omap_aes_dev *dd)
 361{
 362	int err;
 
 
 
 
 
 
 
 
 
 
 
 363
 364	pr_debug("total: %zu\n", dd->total);
 
 
 
 
 
 365
 366	if (!dd->pio_only) {
 367		err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len,
 368				 DMA_TO_DEVICE);
 
 
 
 
 
 369		if (!err) {
 370			dev_err(dd->dev, "dma_map_sg() error\n");
 371			return -EINVAL;
 372		}
 373
 374		if (dd->out_sg_len) {
 375			err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len,
 376					 DMA_FROM_DEVICE);
 377			if (!err) {
 378				dev_err(dd->dev, "dma_map_sg() error\n");
 379				return -EINVAL;
 380			}
 381		}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 382	}
 383
 384	err = omap_aes_crypt_dma(dd, dd->in_sg, dd->out_sg, dd->in_sg_len,
 385				 dd->out_sg_len);
 386	if (err && !dd->pio_only) {
 387		dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
 388		if (dd->out_sg_len)
 389			dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
 390				     DMA_FROM_DEVICE);
 391	}
 392
 393	return err;
 394}
 395
 396static void omap_aes_finish_req(struct omap_aes_dev *dd, int err)
 397{
 398	struct skcipher_request *req = dd->req;
 399
 400	pr_debug("err: %d\n", err);
 401
 402	crypto_finalize_skcipher_request(dd->engine, req, err);
 
 403
 404	pm_runtime_mark_last_busy(dd->dev);
 405	pm_runtime_put_autosuspend(dd->dev);
 406}
 407
 408int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd)
 409{
 410	pr_debug("total: %zu\n", dd->total);
 
 411
 412	omap_aes_dma_stop(dd);
 413
 
 414
 415	return 0;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 416}
 417
 418static int omap_aes_handle_queue(struct omap_aes_dev *dd,
 419				 struct skcipher_request *req)
 420{
 
 
 
 
 
 
 
 421	if (req)
 422		return crypto_transfer_skcipher_request_to_engine(dd->engine, req);
 
 
 
 
 
 
 
 
 
 423
 424	return 0;
 425}
 426
 427static int omap_aes_prepare_req(struct skcipher_request *req,
 428				struct omap_aes_dev *dd)
 429{
 430	struct omap_aes_ctx *ctx = crypto_skcipher_ctx(
 431			crypto_skcipher_reqtfm(req));
 432	struct omap_aes_reqctx *rctx = skcipher_request_ctx(req);
 433	int ret;
 434	u16 flags;
 435
 436	/* assign new request to device */
 437	dd->req = req;
 438	dd->total = req->cryptlen;
 439	dd->total_save = req->cryptlen;
 440	dd->in_sg = req->src;
 
 441	dd->out_sg = req->dst;
 442	dd->orig_out = req->dst;
 443
 444	flags = OMAP_CRYPTO_COPY_DATA;
 445	if (req->src == req->dst)
 446		flags |= OMAP_CRYPTO_FORCE_COPY;
 447
 448	ret = omap_crypto_align_sg(&dd->in_sg, dd->total, AES_BLOCK_SIZE,
 449				   dd->in_sgl, flags,
 450				   FLAGS_IN_DATA_ST_SHIFT, &dd->flags);
 451	if (ret)
 452		return ret;
 453
 454	ret = omap_crypto_align_sg(&dd->out_sg, dd->total, AES_BLOCK_SIZE,
 455				   &dd->out_sgl, 0,
 456				   FLAGS_OUT_DATA_ST_SHIFT, &dd->flags);
 457	if (ret)
 458		return ret;
 459
 460	dd->in_sg_len = sg_nents_for_len(dd->in_sg, dd->total);
 461	if (dd->in_sg_len < 0)
 462		return dd->in_sg_len;
 463
 464	dd->out_sg_len = sg_nents_for_len(dd->out_sg, dd->total);
 465	if (dd->out_sg_len < 0)
 466		return dd->out_sg_len;
 467
 
 
 468	rctx->mode &= FLAGS_MODE_MASK;
 469	dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
 470
 471	dd->ctx = ctx;
 472	rctx->dd = dd;
 473
 474	return omap_aes_write_ctrl(dd);
 475}
 476
 477static int omap_aes_crypt_req(struct crypto_engine *engine,
 478			      void *areq)
 479{
 480	struct skcipher_request *req = container_of(areq, struct skcipher_request, base);
 481	struct omap_aes_reqctx *rctx = skcipher_request_ctx(req);
 482	struct omap_aes_dev *dd = rctx->dd;
 483
 484	if (!dd)
 485		return -ENODEV;
 486
 487	return omap_aes_prepare_req(req, dd) ?:
 488	       omap_aes_crypt_dma_start(dd);
 489}
 490
 491static void omap_aes_copy_ivout(struct omap_aes_dev *dd, u8 *ivbuf)
 492{
 493	int i;
 494
 495	for (i = 0; i < 4; i++)
 496		((u32 *)ivbuf)[i] = omap_aes_read(dd, AES_REG_IV(dd, i));
 497}
 498
 499static void omap_aes_done_task(unsigned long data)
 500{
 501	struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
 
 502
 503	pr_debug("enter done_task\n");
 504
 505	if (!dd->pio_only) {
 506		dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len,
 507				       DMA_FROM_DEVICE);
 508		dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
 509		dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
 510			     DMA_FROM_DEVICE);
 511		omap_aes_crypt_dma_stop(dd);
 512	}
 513
 514	omap_crypto_cleanup(dd->in_sg, NULL, 0, dd->total_save,
 515			    FLAGS_IN_DATA_ST_SHIFT, dd->flags);
 516
 517	omap_crypto_cleanup(dd->out_sg, dd->orig_out, 0, dd->total_save,
 518			    FLAGS_OUT_DATA_ST_SHIFT, dd->flags);
 519
 520	/* Update IV output */
 521	if (dd->flags & (FLAGS_CBC | FLAGS_CTR))
 522		omap_aes_copy_ivout(dd, dd->req->iv);
 
 
 523
 524	omap_aes_finish_req(dd, 0);
 
 525
 526	pr_debug("exit\n");
 527}
 528
 529static int omap_aes_crypt(struct skcipher_request *req, unsigned long mode)
 530{
 531	struct omap_aes_ctx *ctx = crypto_skcipher_ctx(
 532			crypto_skcipher_reqtfm(req));
 533	struct omap_aes_reqctx *rctx = skcipher_request_ctx(req);
 534	struct omap_aes_dev *dd;
 535	int ret;
 536
 537	if ((req->cryptlen % AES_BLOCK_SIZE) && !(mode & FLAGS_CTR))
 538		return -EINVAL;
 539
 540	pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->cryptlen,
 
 
 
 
 
 
 
 541		  !!(mode & FLAGS_ENCRYPT),
 542		  !!(mode & FLAGS_CBC));
 543
 544	if (req->cryptlen < aes_fallback_sz) {
 545		skcipher_request_set_tfm(&rctx->fallback_req, ctx->fallback);
 546		skcipher_request_set_callback(&rctx->fallback_req,
 547					      req->base.flags,
 548					      req->base.complete,
 549					      req->base.data);
 550		skcipher_request_set_crypt(&rctx->fallback_req, req->src,
 551					   req->dst, req->cryptlen, req->iv);
 552
 553		if (mode & FLAGS_ENCRYPT)
 554			ret = crypto_skcipher_encrypt(&rctx->fallback_req);
 555		else
 556			ret = crypto_skcipher_decrypt(&rctx->fallback_req);
 557		return ret;
 558	}
 559	dd = omap_aes_find_dev(rctx);
 
 560	if (!dd)
 561		return -ENODEV;
 562
 563	rctx->mode = mode;
 564
 565	return omap_aes_handle_queue(dd, req);
 566}
 567
 568/* ********************** ALG API ************************************ */
 569
 570static int omap_aes_setkey(struct crypto_skcipher *tfm, const u8 *key,
 571			   unsigned int keylen)
 572{
 573	struct omap_aes_ctx *ctx = crypto_skcipher_ctx(tfm);
 574	int ret;
 575
 576	if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
 577		   keylen != AES_KEYSIZE_256)
 578		return -EINVAL;
 579
 580	pr_debug("enter, keylen: %d\n", keylen);
 581
 582	memcpy(ctx->key, key, keylen);
 583	ctx->keylen = keylen;
 584
 585	crypto_skcipher_clear_flags(ctx->fallback, CRYPTO_TFM_REQ_MASK);
 586	crypto_skcipher_set_flags(ctx->fallback, tfm->base.crt_flags &
 587						 CRYPTO_TFM_REQ_MASK);
 588
 589	ret = crypto_skcipher_setkey(ctx->fallback, key, keylen);
 590	if (!ret)
 591		return 0;
 592
 593	return 0;
 594}
 595
 596static int omap_aes_ecb_encrypt(struct skcipher_request *req)
 597{
 598	return omap_aes_crypt(req, FLAGS_ENCRYPT);
 599}
 600
 601static int omap_aes_ecb_decrypt(struct skcipher_request *req)
 602{
 603	return omap_aes_crypt(req, 0);
 604}
 605
 606static int omap_aes_cbc_encrypt(struct skcipher_request *req)
 607{
 608	return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
 609}
 610
 611static int omap_aes_cbc_decrypt(struct skcipher_request *req)
 612{
 613	return omap_aes_crypt(req, FLAGS_CBC);
 614}
 615
 616static int omap_aes_ctr_encrypt(struct skcipher_request *req)
 617{
 618	return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CTR);
 619}
 620
 621static int omap_aes_ctr_decrypt(struct skcipher_request *req)
 622{
 623	return omap_aes_crypt(req, FLAGS_CTR);
 624}
 625
 626static int omap_aes_init_tfm(struct crypto_skcipher *tfm)
 627{
 628	const char *name = crypto_tfm_alg_name(&tfm->base);
 629	struct omap_aes_ctx *ctx = crypto_skcipher_ctx(tfm);
 630	struct crypto_skcipher *blk;
 631
 632	blk = crypto_alloc_skcipher(name, 0, CRYPTO_ALG_NEED_FALLBACK);
 633	if (IS_ERR(blk))
 634		return PTR_ERR(blk);
 635
 636	ctx->fallback = blk;
 637
 638	crypto_skcipher_set_reqsize(tfm, sizeof(struct omap_aes_reqctx) +
 639					 crypto_skcipher_reqsize(blk));
 640
 641	return 0;
 642}
 643
 644static void omap_aes_exit_tfm(struct crypto_skcipher *tfm)
 645{
 646	struct omap_aes_ctx *ctx = crypto_skcipher_ctx(tfm);
 647
 648	if (ctx->fallback)
 649		crypto_free_skcipher(ctx->fallback);
 650
 651	ctx->fallback = NULL;
 652}
 653
 654/* ********************** ALGS ************************************ */
 655
 656static struct skcipher_engine_alg algs_ecb_cbc[] = {
 657{
 658	.base = {
 659		.base.cra_name		= "ecb(aes)",
 660		.base.cra_driver_name	= "ecb-aes-omap",
 661		.base.cra_priority	= 300,
 662		.base.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
 663					  CRYPTO_ALG_ASYNC |
 664					  CRYPTO_ALG_NEED_FALLBACK,
 665		.base.cra_blocksize	= AES_BLOCK_SIZE,
 666		.base.cra_ctxsize	= sizeof(struct omap_aes_ctx),
 667		.base.cra_module	= THIS_MODULE,
 668
 669		.min_keysize		= AES_MIN_KEY_SIZE,
 670		.max_keysize		= AES_MAX_KEY_SIZE,
 671		.setkey			= omap_aes_setkey,
 672		.encrypt		= omap_aes_ecb_encrypt,
 673		.decrypt		= omap_aes_ecb_decrypt,
 674		.init			= omap_aes_init_tfm,
 675		.exit			= omap_aes_exit_tfm,
 676	},
 677	.op.do_one_request = omap_aes_crypt_req,
 678},
 679{
 680	.base = {
 681		.base.cra_name		= "cbc(aes)",
 682		.base.cra_driver_name	= "cbc-aes-omap",
 683		.base.cra_priority	= 300,
 684		.base.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
 685					  CRYPTO_ALG_ASYNC |
 686					  CRYPTO_ALG_NEED_FALLBACK,
 687		.base.cra_blocksize	= AES_BLOCK_SIZE,
 688		.base.cra_ctxsize	= sizeof(struct omap_aes_ctx),
 689		.base.cra_module	= THIS_MODULE,
 690
 691		.min_keysize		= AES_MIN_KEY_SIZE,
 692		.max_keysize		= AES_MAX_KEY_SIZE,
 693		.ivsize			= AES_BLOCK_SIZE,
 694		.setkey			= omap_aes_setkey,
 695		.encrypt		= omap_aes_cbc_encrypt,
 696		.decrypt		= omap_aes_cbc_decrypt,
 697		.init			= omap_aes_init_tfm,
 698		.exit			= omap_aes_exit_tfm,
 699	},
 700	.op.do_one_request = omap_aes_crypt_req,
 701}
 702};
 703
 704static struct skcipher_engine_alg algs_ctr[] = {
 705{
 706	.base = {
 707		.base.cra_name		= "ctr(aes)",
 708		.base.cra_driver_name	= "ctr-aes-omap",
 709		.base.cra_priority	= 300,
 710		.base.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
 711					  CRYPTO_ALG_ASYNC |
 712					  CRYPTO_ALG_NEED_FALLBACK,
 713		.base.cra_blocksize	= 1,
 714		.base.cra_ctxsize	= sizeof(struct omap_aes_ctx),
 715		.base.cra_module	= THIS_MODULE,
 716
 717		.min_keysize		= AES_MIN_KEY_SIZE,
 718		.max_keysize		= AES_MAX_KEY_SIZE,
 719		.ivsize			= AES_BLOCK_SIZE,
 720		.setkey			= omap_aes_setkey,
 721		.encrypt		= omap_aes_ctr_encrypt,
 722		.decrypt		= omap_aes_ctr_decrypt,
 723		.init			= omap_aes_init_tfm,
 724		.exit			= omap_aes_exit_tfm,
 725	},
 726	.op.do_one_request = omap_aes_crypt_req,
 727}
 728};
 729
 730static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc[] = {
 731	{
 732		.algs_list	= algs_ecb_cbc,
 733		.size		= ARRAY_SIZE(algs_ecb_cbc),
 734	},
 735};
 736
 737static struct aead_engine_alg algs_aead_gcm[] = {
 738{
 739	.base = {
 740		.base = {
 741			.cra_name		= "gcm(aes)",
 742			.cra_driver_name	= "gcm-aes-omap",
 743			.cra_priority		= 300,
 744			.cra_flags		= CRYPTO_ALG_ASYNC |
 745						  CRYPTO_ALG_KERN_DRIVER_ONLY,
 746			.cra_blocksize		= 1,
 747			.cra_ctxsize		= sizeof(struct omap_aes_gcm_ctx),
 748			.cra_alignmask		= 0xf,
 749			.cra_module		= THIS_MODULE,
 750		},
 751		.init		= omap_aes_gcm_cra_init,
 752		.ivsize		= GCM_AES_IV_SIZE,
 753		.maxauthsize	= AES_BLOCK_SIZE,
 754		.setkey		= omap_aes_gcm_setkey,
 755		.setauthsize	= omap_aes_gcm_setauthsize,
 756		.encrypt	= omap_aes_gcm_encrypt,
 757		.decrypt	= omap_aes_gcm_decrypt,
 758	},
 759	.op.do_one_request = omap_aes_gcm_crypt_req,
 760},
 761{
 762	.base = {
 763		.base = {
 764			.cra_name		= "rfc4106(gcm(aes))",
 765			.cra_driver_name	= "rfc4106-gcm-aes-omap",
 766			.cra_priority		= 300,
 767			.cra_flags		= CRYPTO_ALG_ASYNC |
 768						  CRYPTO_ALG_KERN_DRIVER_ONLY,
 769			.cra_blocksize		= 1,
 770			.cra_ctxsize		= sizeof(struct omap_aes_gcm_ctx),
 771			.cra_alignmask		= 0xf,
 772			.cra_module		= THIS_MODULE,
 773		},
 774		.init		= omap_aes_gcm_cra_init,
 775		.maxauthsize	= AES_BLOCK_SIZE,
 776		.ivsize		= GCM_RFC4106_IV_SIZE,
 777		.setkey		= omap_aes_4106gcm_setkey,
 778		.setauthsize	= omap_aes_4106gcm_setauthsize,
 779		.encrypt	= omap_aes_4106gcm_encrypt,
 780		.decrypt	= omap_aes_4106gcm_decrypt,
 781	},
 782	.op.do_one_request = omap_aes_gcm_crypt_req,
 783},
 784};
 785
 786static struct omap_aes_aead_algs omap_aes_aead_info = {
 787	.algs_list	=	algs_aead_gcm,
 788	.size		=	ARRAY_SIZE(algs_aead_gcm),
 789};
 790
 791static const struct omap_aes_pdata omap_aes_pdata_omap2 = {
 792	.algs_info	= omap_aes_algs_info_ecb_cbc,
 793	.algs_info_size	= ARRAY_SIZE(omap_aes_algs_info_ecb_cbc),
 794	.trigger	= omap_aes_dma_trigger_omap2,
 795	.key_ofs	= 0x1c,
 796	.iv_ofs		= 0x20,
 797	.ctrl_ofs	= 0x30,
 798	.data_ofs	= 0x34,
 799	.rev_ofs	= 0x44,
 800	.mask_ofs	= 0x48,
 801	.dma_enable_in	= BIT(2),
 802	.dma_enable_out	= BIT(3),
 803	.dma_start	= BIT(5),
 804	.major_mask	= 0xf0,
 805	.major_shift	= 4,
 806	.minor_mask	= 0x0f,
 807	.minor_shift	= 0,
 808};
 809
 810#ifdef CONFIG_OF
 811static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc_ctr[] = {
 812	{
 813		.algs_list	= algs_ecb_cbc,
 814		.size		= ARRAY_SIZE(algs_ecb_cbc),
 815	},
 816	{
 817		.algs_list	= algs_ctr,
 818		.size		= ARRAY_SIZE(algs_ctr),
 819	},
 820};
 821
 822static const struct omap_aes_pdata omap_aes_pdata_omap3 = {
 823	.algs_info	= omap_aes_algs_info_ecb_cbc_ctr,
 824	.algs_info_size	= ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
 825	.trigger	= omap_aes_dma_trigger_omap2,
 826	.key_ofs	= 0x1c,
 827	.iv_ofs		= 0x20,
 828	.ctrl_ofs	= 0x30,
 829	.data_ofs	= 0x34,
 830	.rev_ofs	= 0x44,
 831	.mask_ofs	= 0x48,
 832	.dma_enable_in	= BIT(2),
 833	.dma_enable_out	= BIT(3),
 834	.dma_start	= BIT(5),
 835	.major_mask	= 0xf0,
 836	.major_shift	= 4,
 837	.minor_mask	= 0x0f,
 838	.minor_shift	= 0,
 839};
 840
 841static const struct omap_aes_pdata omap_aes_pdata_omap4 = {
 842	.algs_info	= omap_aes_algs_info_ecb_cbc_ctr,
 843	.algs_info_size	= ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
 844	.aead_algs_info	= &omap_aes_aead_info,
 845	.trigger	= omap_aes_dma_trigger_omap4,
 846	.key_ofs	= 0x3c,
 847	.iv_ofs		= 0x40,
 848	.ctrl_ofs	= 0x50,
 849	.data_ofs	= 0x60,
 850	.rev_ofs	= 0x80,
 851	.mask_ofs	= 0x84,
 852	.irq_status_ofs = 0x8c,
 853	.irq_enable_ofs = 0x90,
 854	.dma_enable_in	= BIT(5),
 855	.dma_enable_out	= BIT(6),
 856	.major_mask	= 0x0700,
 857	.major_shift	= 8,
 858	.minor_mask	= 0x003f,
 859	.minor_shift	= 0,
 860};
 861
 862static irqreturn_t omap_aes_irq(int irq, void *dev_id)
 863{
 864	struct omap_aes_dev *dd = dev_id;
 865	u32 status, i;
 866	u32 *src, *dst;
 867
 868	status = omap_aes_read(dd, AES_REG_IRQ_STATUS(dd));
 869	if (status & AES_REG_IRQ_DATA_IN) {
 870		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
 871
 872		BUG_ON(!dd->in_sg);
 873
 874		BUG_ON(_calc_walked(in) > dd->in_sg->length);
 875
 876		src = sg_virt(dd->in_sg) + _calc_walked(in);
 877
 878		for (i = 0; i < AES_BLOCK_WORDS; i++) {
 879			omap_aes_write(dd, AES_REG_DATA_N(dd, i), *src);
 880
 881			scatterwalk_advance(&dd->in_walk, 4);
 882			if (dd->in_sg->length == _calc_walked(in)) {
 883				dd->in_sg = sg_next(dd->in_sg);
 884				if (dd->in_sg) {
 885					scatterwalk_start(&dd->in_walk,
 886							  dd->in_sg);
 887					src = sg_virt(dd->in_sg) +
 888					      _calc_walked(in);
 889				}
 890			} else {
 891				src++;
 892			}
 893		}
 894
 895		/* Clear IRQ status */
 896		status &= ~AES_REG_IRQ_DATA_IN;
 897		omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
 898
 899		/* Enable DATA_OUT interrupt */
 900		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x4);
 901
 902	} else if (status & AES_REG_IRQ_DATA_OUT) {
 903		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
 904
 905		BUG_ON(!dd->out_sg);
 906
 907		BUG_ON(_calc_walked(out) > dd->out_sg->length);
 908
 909		dst = sg_virt(dd->out_sg) + _calc_walked(out);
 910
 911		for (i = 0; i < AES_BLOCK_WORDS; i++) {
 912			*dst = omap_aes_read(dd, AES_REG_DATA_N(dd, i));
 913			scatterwalk_advance(&dd->out_walk, 4);
 914			if (dd->out_sg->length == _calc_walked(out)) {
 915				dd->out_sg = sg_next(dd->out_sg);
 916				if (dd->out_sg) {
 917					scatterwalk_start(&dd->out_walk,
 918							  dd->out_sg);
 919					dst = sg_virt(dd->out_sg) +
 920					      _calc_walked(out);
 921				}
 922			} else {
 923				dst++;
 924			}
 925		}
 926
 927		dd->total -= min_t(size_t, AES_BLOCK_SIZE, dd->total);
 928
 929		/* Clear IRQ status */
 930		status &= ~AES_REG_IRQ_DATA_OUT;
 931		omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
 932
 933		if (!dd->total)
 934			/* All bytes read! */
 935			tasklet_schedule(&dd->done_task);
 936		else
 937			/* Enable DATA_IN interrupt for next block */
 938			omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
 939	}
 940
 941	return IRQ_HANDLED;
 942}
 943
 944static const struct of_device_id omap_aes_of_match[] = {
 945	{
 946		.compatible	= "ti,omap2-aes",
 947		.data		= &omap_aes_pdata_omap2,
 948	},
 949	{
 950		.compatible	= "ti,omap3-aes",
 951		.data		= &omap_aes_pdata_omap3,
 952	},
 953	{
 954		.compatible	= "ti,omap4-aes",
 955		.data		= &omap_aes_pdata_omap4,
 956	},
 957	{},
 958};
 959MODULE_DEVICE_TABLE(of, omap_aes_of_match);
 960
 961static int omap_aes_get_res_of(struct omap_aes_dev *dd,
 962		struct device *dev, struct resource *res)
 963{
 964	struct device_node *node = dev->of_node;
 965	int err = 0;
 966
 967	dd->pdata = of_device_get_match_data(dev);
 968	if (!dd->pdata) {
 969		dev_err(dev, "no compatible OF match\n");
 970		err = -EINVAL;
 971		goto err;
 972	}
 973
 974	err = of_address_to_resource(node, 0, res);
 975	if (err < 0) {
 976		dev_err(dev, "can't translate OF node address\n");
 977		err = -EINVAL;
 978		goto err;
 979	}
 980
 981err:
 982	return err;
 983}
 984#else
 985static const struct of_device_id omap_aes_of_match[] = {
 986	{},
 987};
 988
 989static int omap_aes_get_res_of(struct omap_aes_dev *dd,
 990		struct device *dev, struct resource *res)
 991{
 992	return -EINVAL;
 993}
 994#endif
 995
 996static int omap_aes_get_res_pdev(struct omap_aes_dev *dd,
 997		struct platform_device *pdev, struct resource *res)
 998{
 999	struct device *dev = &pdev->dev;
1000	struct resource *r;
1001	int err = 0;
1002
1003	/* Get the base address */
1004	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1005	if (!r) {
1006		dev_err(dev, "no MEM resource info\n");
1007		err = -ENODEV;
1008		goto err;
1009	}
1010	memcpy(res, r, sizeof(*res));
1011
1012	/* Only OMAP2/3 can be non-DT */
1013	dd->pdata = &omap_aes_pdata_omap2;
1014
1015err:
1016	return err;
1017}
1018
1019static ssize_t fallback_show(struct device *dev, struct device_attribute *attr,
1020			     char *buf)
1021{
1022	return sprintf(buf, "%d\n", aes_fallback_sz);
1023}
1024
1025static ssize_t fallback_store(struct device *dev, struct device_attribute *attr,
1026			      const char *buf, size_t size)
1027{
1028	ssize_t status;
1029	long value;
1030
1031	status = kstrtol(buf, 0, &value);
1032	if (status)
1033		return status;
1034
1035	/* HW accelerator only works with buffers > 9 */
1036	if (value < 9) {
1037		dev_err(dev, "minimum fallback size 9\n");
1038		return -EINVAL;
1039	}
1040
1041	aes_fallback_sz = value;
1042
1043	return size;
1044}
1045
1046static ssize_t queue_len_show(struct device *dev, struct device_attribute *attr,
1047			      char *buf)
1048{
1049	struct omap_aes_dev *dd = dev_get_drvdata(dev);
1050
1051	return sprintf(buf, "%d\n", dd->engine->queue.max_qlen);
1052}
1053
1054static ssize_t queue_len_store(struct device *dev,
1055			       struct device_attribute *attr, const char *buf,
1056			       size_t size)
1057{
1058	struct omap_aes_dev *dd;
1059	ssize_t status;
1060	long value;
1061	unsigned long flags;
1062
1063	status = kstrtol(buf, 0, &value);
1064	if (status)
1065		return status;
1066
1067	if (value < 1)
1068		return -EINVAL;
1069
1070	/*
1071	 * Changing the queue size in fly is safe, if size becomes smaller
1072	 * than current size, it will just not accept new entries until
1073	 * it has shrank enough.
1074	 */
1075	spin_lock_bh(&list_lock);
1076	list_for_each_entry(dd, &dev_list, list) {
1077		spin_lock_irqsave(&dd->lock, flags);
1078		dd->engine->queue.max_qlen = value;
1079		dd->aead_queue.base.max_qlen = value;
1080		spin_unlock_irqrestore(&dd->lock, flags);
1081	}
1082	spin_unlock_bh(&list_lock);
1083
1084	return size;
1085}
1086
1087static DEVICE_ATTR_RW(queue_len);
1088static DEVICE_ATTR_RW(fallback);
1089
1090static struct attribute *omap_aes_attrs[] = {
1091	&dev_attr_queue_len.attr,
1092	&dev_attr_fallback.attr,
1093	NULL,
1094};
1095
1096static const struct attribute_group omap_aes_attr_group = {
1097	.attrs = omap_aes_attrs,
1098};
1099
1100static int omap_aes_probe(struct platform_device *pdev)
1101{
1102	struct device *dev = &pdev->dev;
1103	struct omap_aes_dev *dd;
1104	struct skcipher_engine_alg *algp;
1105	struct aead_engine_alg *aalg;
1106	struct resource res;
1107	int err = -ENOMEM, i, j, irq = -1;
1108	u32 reg;
1109
1110	dd = devm_kzalloc(dev, sizeof(struct omap_aes_dev), GFP_KERNEL);
1111	if (dd == NULL) {
1112		dev_err(dev, "unable to alloc data struct.\n");
1113		goto err_data;
1114	}
1115	dd->dev = dev;
1116	platform_set_drvdata(pdev, dd);
1117
1118	aead_init_queue(&dd->aead_queue, OMAP_AES_QUEUE_LENGTH);
1119
1120	err = (dev->of_node) ? omap_aes_get_res_of(dd, dev, &res) :
1121			       omap_aes_get_res_pdev(dd, pdev, &res);
1122	if (err)
1123		goto err_res;
1124
1125	dd->io_base = devm_ioremap_resource(dev, &res);
1126	if (IS_ERR(dd->io_base)) {
1127		err = PTR_ERR(dd->io_base);
 
 
1128		goto err_res;
1129	}
1130	dd->phys_base = res.start;
1131
1132	pm_runtime_use_autosuspend(dev);
1133	pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);
1134
1135	pm_runtime_enable(dev);
1136	err = pm_runtime_resume_and_get(dev);
1137	if (err < 0) {
1138		dev_err(dev, "%s: failed to get_sync(%d)\n",
1139			__func__, err);
1140		goto err_pm_disable;
1141	}
1142
1143	omap_aes_dma_stop(dd);
 
 
 
 
 
1144
1145	reg = omap_aes_read(dd, AES_REG_REV(dd));
 
 
 
 
 
 
1146
1147	pm_runtime_put_sync(dev);
 
 
 
 
 
1148
 
 
1149	dev_info(dev, "OMAP AES hw accel rev: %u.%u\n",
1150		 (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
1151		 (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
1152
1153	tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd);
 
1154
1155	err = omap_aes_dma_init(dd);
1156	if (err == -EPROBE_DEFER) {
1157		goto err_irq;
1158	} else if (err && AES_REG_IRQ_STATUS(dd) && AES_REG_IRQ_ENABLE(dd)) {
1159		dd->pio_only = 1;
1160
1161		irq = platform_get_irq(pdev, 0);
1162		if (irq < 0) {
1163			err = irq;
1164			goto err_irq;
1165		}
1166
1167		err = devm_request_irq(dev, irq, omap_aes_irq, 0,
1168				dev_name(dev), dd);
1169		if (err) {
1170			dev_err(dev, "Unable to grab omap-aes IRQ\n");
1171			goto err_irq;
1172		}
1173	}
1174
1175	spin_lock_init(&dd->lock);
1176
1177	INIT_LIST_HEAD(&dd->list);
1178	spin_lock_bh(&list_lock);
1179	list_add_tail(&dd->list, &dev_list);
1180	spin_unlock_bh(&list_lock);
1181
1182	/* Initialize crypto engine */
1183	dd->engine = crypto_engine_alloc_init(dev, 1);
1184	if (!dd->engine) {
1185		err = -ENOMEM;
1186		goto err_engine;
1187	}
1188
1189	err = crypto_engine_start(dd->engine);
1190	if (err)
1191		goto err_engine;
1192
1193	for (i = 0; i < dd->pdata->algs_info_size; i++) {
1194		if (!dd->pdata->algs_info[i].registered) {
1195			for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
1196				algp = &dd->pdata->algs_info[i].algs_list[j];
1197
1198				pr_debug("reg alg: %s\n", algp->base.base.cra_name);
1199
1200				err = crypto_engine_register_skcipher(algp);
1201				if (err)
1202					goto err_algs;
1203
1204				dd->pdata->algs_info[i].registered++;
1205			}
1206		}
1207	}
1208
1209	if (dd->pdata->aead_algs_info &&
1210	    !dd->pdata->aead_algs_info->registered) {
1211		for (i = 0; i < dd->pdata->aead_algs_info->size; i++) {
1212			aalg = &dd->pdata->aead_algs_info->algs_list[i];
1213
1214			pr_debug("reg alg: %s\n", aalg->base.base.cra_name);
1215
1216			err = crypto_engine_register_aead(aalg);
1217			if (err)
1218				goto err_aead_algs;
1219
1220			dd->pdata->aead_algs_info->registered++;
1221		}
1222	}
1223
1224	err = sysfs_create_group(&dev->kobj, &omap_aes_attr_group);
1225	if (err) {
1226		dev_err(dev, "could not create sysfs device attrs\n");
1227		goto err_aead_algs;
1228	}
1229
1230	return 0;
1231err_aead_algs:
1232	for (i = dd->pdata->aead_algs_info->registered - 1; i >= 0; i--) {
1233		aalg = &dd->pdata->aead_algs_info->algs_list[i];
1234		crypto_engine_unregister_aead(aalg);
1235	}
1236err_algs:
1237	for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
1238		for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
1239			crypto_engine_unregister_skcipher(
1240					&dd->pdata->algs_info[i].algs_list[j]);
1241
1242err_engine:
1243	if (dd->engine)
1244		crypto_engine_exit(dd->engine);
1245
1246	omap_aes_dma_cleanup(dd);
1247err_irq:
1248	tasklet_kill(&dd->done_task);
1249err_pm_disable:
1250	pm_runtime_disable(dev);
 
 
1251err_res:
 
1252	dd = NULL;
1253err_data:
1254	dev_err(dev, "initialization failed.\n");
1255	return err;
1256}
1257
1258static void omap_aes_remove(struct platform_device *pdev)
1259{
1260	struct omap_aes_dev *dd = platform_get_drvdata(pdev);
1261	struct aead_engine_alg *aalg;
1262	int i, j;
1263
1264	spin_lock_bh(&list_lock);
1265	list_del(&dd->list);
1266	spin_unlock_bh(&list_lock);
1267
1268	for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
1269		for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--) {
1270			crypto_engine_unregister_skcipher(
1271					&dd->pdata->algs_info[i].algs_list[j]);
1272			dd->pdata->algs_info[i].registered--;
1273		}
1274
1275	for (i = dd->pdata->aead_algs_info->registered - 1; i >= 0; i--) {
1276		aalg = &dd->pdata->aead_algs_info->algs_list[i];
1277		crypto_engine_unregister_aead(aalg);
1278		dd->pdata->aead_algs_info->registered--;
1279	}
1280
1281	crypto_engine_exit(dd->engine);
 
1282
1283	tasklet_kill(&dd->done_task);
 
1284	omap_aes_dma_cleanup(dd);
1285	pm_runtime_disable(dd->dev);
1286
1287	sysfs_remove_group(&dd->dev->kobj, &omap_aes_attr_group);
1288}
1289
1290#ifdef CONFIG_PM_SLEEP
1291static int omap_aes_suspend(struct device *dev)
1292{
1293	pm_runtime_put_sync(dev);
1294	return 0;
1295}
1296
1297static int omap_aes_resume(struct device *dev)
1298{
1299	pm_runtime_get_sync(dev);
1300	return 0;
1301}
1302#endif
1303
1304static SIMPLE_DEV_PM_OPS(omap_aes_pm_ops, omap_aes_suspend, omap_aes_resume);
1305
1306static struct platform_driver omap_aes_driver = {
1307	.probe	= omap_aes_probe,
1308	.remove_new = omap_aes_remove,
1309	.driver	= {
1310		.name	= "omap-aes",
1311		.pm	= &omap_aes_pm_ops,
1312		.of_match_table	= omap_aes_of_match,
1313	},
1314};
1315
1316module_platform_driver(omap_aes_driver);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1317
1318MODULE_DESCRIPTION("OMAP AES hw acceleration support.");
1319MODULE_LICENSE("GPL v2");
1320MODULE_AUTHOR("Dmitry Kasatkin");
1321
v3.1
 
  1/*
  2 * Cryptographic API.
  3 *
  4 * Support for OMAP AES HW acceleration.
  5 *
  6 * Copyright (c) 2010 Nokia Corporation
  7 * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8 *
  9 * This program is free software; you can redistribute it and/or modify
 10 * it under the terms of the GNU General Public License version 2 as published
 11 * by the Free Software Foundation.
 12 *
 13 */
 14
 15#define pr_fmt(fmt) "%s: " fmt, __func__
 
 
 16
 
 
 
 
 
 
 
 
 17#include <linux/err.h>
 18#include <linux/module.h>
 19#include <linux/init.h>
 20#include <linux/errno.h>
 
 21#include <linux/kernel.h>
 22#include <linux/clk.h>
 
 
 23#include <linux/platform_device.h>
 
 24#include <linux/scatterlist.h>
 25#include <linux/dma-mapping.h>
 26#include <linux/io.h>
 27#include <linux/crypto.h>
 28#include <linux/interrupt.h>
 29#include <crypto/scatterwalk.h>
 30#include <crypto/aes.h>
 31
 32#include <plat/cpu.h>
 33#include <plat/dma.h>
 34
 35/* OMAP TRM gives bitfields as start:end, where start is the higher bit
 36   number. For example 7:0 */
 37#define FLD_MASK(start, end)	(((1 << ((start) - (end) + 1)) - 1) << (end))
 38#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
 39
 40#define AES_REG_KEY(x)			(0x1C - ((x ^ 0x01) * 0x04))
 41#define AES_REG_IV(x)			(0x20 + ((x) * 0x04))
 42
 43#define AES_REG_CTRL			0x30
 44#define AES_REG_CTRL_CTR_WIDTH		(1 << 7)
 45#define AES_REG_CTRL_CTR		(1 << 6)
 46#define AES_REG_CTRL_CBC		(1 << 5)
 47#define AES_REG_CTRL_KEY_SIZE		(3 << 3)
 48#define AES_REG_CTRL_DIRECTION		(1 << 2)
 49#define AES_REG_CTRL_INPUT_READY	(1 << 1)
 50#define AES_REG_CTRL_OUTPUT_READY	(1 << 0)
 51
 52#define AES_REG_DATA			0x34
 53#define AES_REG_DATA_N(x)		(0x34 + ((x) * 0x04))
 54
 55#define AES_REG_REV			0x44
 56#define AES_REG_REV_MAJOR		0xF0
 57#define AES_REG_REV_MINOR		0x0F
 58
 59#define AES_REG_MASK			0x48
 60#define AES_REG_MASK_SIDLE		(1 << 6)
 61#define AES_REG_MASK_START		(1 << 5)
 62#define AES_REG_MASK_DMA_OUT_EN		(1 << 3)
 63#define AES_REG_MASK_DMA_IN_EN		(1 << 2)
 64#define AES_REG_MASK_SOFTRESET		(1 << 1)
 65#define AES_REG_AUTOIDLE		(1 << 0)
 66
 67#define AES_REG_SYSSTATUS		0x4C
 68#define AES_REG_SYSSTATUS_RESETDONE	(1 << 0)
 69
 70#define DEFAULT_TIMEOUT		(5*HZ)
 71
 72#define FLAGS_MODE_MASK		0x000f
 73#define FLAGS_ENCRYPT		BIT(0)
 74#define FLAGS_CBC		BIT(1)
 75#define FLAGS_GIV		BIT(2)
 76
 77#define FLAGS_INIT		BIT(4)
 78#define FLAGS_FAST		BIT(5)
 79#define FLAGS_BUSY		BIT(6)
 80
 81struct omap_aes_ctx {
 82	struct omap_aes_dev *dd;
 83
 84	int		keylen;
 85	u32		key[AES_KEYSIZE_256 / sizeof(u32)];
 86	unsigned long	flags;
 87};
 88
 89struct omap_aes_reqctx {
 90	unsigned long mode;
 91};
 92
 93#define OMAP_AES_QUEUE_LENGTH	1
 94#define OMAP_AES_CACHE_SIZE	0
 95
 96struct omap_aes_dev {
 97	struct list_head	list;
 98	unsigned long		phys_base;
 99	void __iomem		*io_base;
100	struct clk		*iclk;
101	struct omap_aes_ctx	*ctx;
102	struct device		*dev;
103	unsigned long		flags;
104	int			err;
105
106	spinlock_t		lock;
107	struct crypto_queue	queue;
108
109	struct tasklet_struct	done_task;
110	struct tasklet_struct	queue_task;
111
112	struct ablkcipher_request	*req;
113	size_t				total;
114	struct scatterlist		*in_sg;
115	size_t				in_offset;
116	struct scatterlist		*out_sg;
117	size_t				out_offset;
118
119	size_t			buflen;
120	void			*buf_in;
121	size_t			dma_size;
122	int			dma_in;
123	int			dma_lch_in;
124	dma_addr_t		dma_addr_in;
125	void			*buf_out;
126	int			dma_out;
127	int			dma_lch_out;
128	dma_addr_t		dma_addr_out;
129};
130
131/* keep registered devices data here */
132static LIST_HEAD(dev_list);
133static DEFINE_SPINLOCK(list_lock);
134
135static inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset)
 
 
 
 
 
 
 
 
 
 
 
 
136{
137	return __raw_readl(dd->io_base + offset);
138}
 
139
140static inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset,
 
 
 
 
 
 
 
 
141				  u32 value)
142{
143	__raw_writel(value, dd->io_base + offset);
144}
 
145
146static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset,
147					u32 value, u32 mask)
148{
149	u32 val;
150
151	val = omap_aes_read(dd, offset);
152	val &= ~mask;
153	val |= value;
154	omap_aes_write(dd, offset, val);
155}
156
157static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset,
158					u32 *value, int count)
159{
160	for (; count--; value++, offset += 4)
161		omap_aes_write(dd, offset, *value);
162}
163
164static int omap_aes_wait(struct omap_aes_dev *dd, u32 offset, u32 bit)
165{
166	unsigned long timeout = jiffies + DEFAULT_TIMEOUT;
167
168	while (!(omap_aes_read(dd, offset) & bit)) {
169		if (time_is_before_jiffies(timeout)) {
170			dev_err(dd->dev, "omap-aes timeout\n");
171			return -ETIMEDOUT;
172		}
173	}
174	return 0;
175}
176
177static int omap_aes_hw_init(struct omap_aes_dev *dd)
178{
179	/*
180	 * clocks are enabled when request starts and disabled when finished.
181	 * It may be long delays between requests.
182	 * Device might go to off mode to save power.
183	 */
184	clk_enable(dd->iclk);
185
186	if (!(dd->flags & FLAGS_INIT)) {
187		/* is it necessary to reset before every operation? */
188		omap_aes_write_mask(dd, AES_REG_MASK, AES_REG_MASK_SOFTRESET,
189					AES_REG_MASK_SOFTRESET);
190		/*
191		 * prevent OCP bus error (SRESP) in case an access to the module
192		 * is performed while the module is coming out of soft reset
193		 */
194		__asm__ __volatile__("nop");
195		__asm__ __volatile__("nop");
196
197		if (omap_aes_wait(dd, AES_REG_SYSSTATUS,
198				AES_REG_SYSSTATUS_RESETDONE))
199			return -ETIMEDOUT;
200
201		dd->flags |= FLAGS_INIT;
202		dd->err = 0;
203	}
204
 
 
 
 
 
 
205	return 0;
206}
207
208static int omap_aes_write_ctrl(struct omap_aes_dev *dd)
209{
 
 
 
 
 
 
 
 
210	unsigned int key32;
211	int i, err;
212	u32 val, mask;
213
214	err = omap_aes_hw_init(dd);
215	if (err)
216		return err;
217
218	val = 0;
219	if (dd->dma_lch_out >= 0)
220		val |= AES_REG_MASK_DMA_OUT_EN;
221	if (dd->dma_lch_in >= 0)
222		val |= AES_REG_MASK_DMA_IN_EN;
223
224	mask = AES_REG_MASK_DMA_IN_EN | AES_REG_MASK_DMA_OUT_EN;
 
 
 
225
226	omap_aes_write_mask(dd, AES_REG_MASK, val, mask);
 
 
 
227
228	key32 = dd->ctx->keylen / sizeof(u32);
 
229
230	/* it seems a key should always be set even if it has not changed */
231	for (i = 0; i < key32; i++) {
232		omap_aes_write(dd, AES_REG_KEY(i),
233			__le32_to_cpu(dd->ctx->key[i]));
234	}
235
236	if ((dd->flags & FLAGS_CBC) && dd->req->info)
237		omap_aes_write_n(dd, AES_REG_IV(0), dd->req->info, 4);
238
239	val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3);
240	if (dd->flags & FLAGS_CBC)
241		val |= AES_REG_CTRL_CBC;
 
 
 
 
 
 
 
242	if (dd->flags & FLAGS_ENCRYPT)
243		val |= AES_REG_CTRL_DIRECTION;
244
245	mask = AES_REG_CTRL_CBC | AES_REG_CTRL_DIRECTION |
246			AES_REG_CTRL_KEY_SIZE;
 
 
 
 
 
 
 
 
 
 
 
 
 
247
248	omap_aes_write_mask(dd, AES_REG_CTRL, val, mask);
 
 
 
 
 
249
250	/* IN */
251	omap_set_dma_dest_params(dd->dma_lch_in, 0, OMAP_DMA_AMODE_CONSTANT,
252				 dd->phys_base + AES_REG_DATA, 0, 4);
 
 
 
253
254	omap_set_dma_dest_burst_mode(dd->dma_lch_in, OMAP_DMA_DATA_BURST_4);
255	omap_set_dma_src_burst_mode(dd->dma_lch_in, OMAP_DMA_DATA_BURST_4);
256
257	/* OUT */
258	omap_set_dma_src_params(dd->dma_lch_out, 0, OMAP_DMA_AMODE_CONSTANT,
259				dd->phys_base + AES_REG_DATA, 0, 4);
260
261	omap_set_dma_src_burst_mode(dd->dma_lch_out, OMAP_DMA_DATA_BURST_4);
262	omap_set_dma_dest_burst_mode(dd->dma_lch_out, OMAP_DMA_DATA_BURST_4);
263
264	return 0;
265}
266
267static struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_ctx *ctx)
268{
269	struct omap_aes_dev *dd = NULL, *tmp;
270
271	spin_lock_bh(&list_lock);
272	if (!ctx->dd) {
273		list_for_each_entry(tmp, &dev_list, list) {
274			/* FIXME: take fist available aes core */
275			dd = tmp;
276			break;
277		}
278		ctx->dd = dd;
279	} else {
280		/* already found before */
281		dd = ctx->dd;
282	}
283	spin_unlock_bh(&list_lock);
284
285	return dd;
286}
287
288static void omap_aes_dma_callback(int lch, u16 ch_status, void *data)
289{
290	struct omap_aes_dev *dd = data;
291
292	if (ch_status != OMAP_DMA_BLOCK_IRQ) {
293		pr_err("omap-aes DMA error status: 0x%hx\n", ch_status);
294		dd->err = -EIO;
295		dd->flags &= ~FLAGS_INIT; /* request to re-initialize */
296	} else if (lch == dd->dma_lch_in) {
297		return;
298	}
299
300	/* dma_lch_out - completed */
301	tasklet_schedule(&dd->done_task);
302}
303
304static int omap_aes_dma_init(struct omap_aes_dev *dd)
305{
306	int err = -ENOMEM;
307
308	dd->dma_lch_out = -1;
309	dd->dma_lch_in = -1;
310
311	dd->buf_in = (void *)__get_free_pages(GFP_KERNEL, OMAP_AES_CACHE_SIZE);
312	dd->buf_out = (void *)__get_free_pages(GFP_KERNEL, OMAP_AES_CACHE_SIZE);
313	dd->buflen = PAGE_SIZE << OMAP_AES_CACHE_SIZE;
314	dd->buflen &= ~(AES_BLOCK_SIZE - 1);
315
316	if (!dd->buf_in || !dd->buf_out) {
317		dev_err(dd->dev, "unable to alloc pages.\n");
318		goto err_alloc;
319	}
320
321	/* MAP here */
322	dd->dma_addr_in = dma_map_single(dd->dev, dd->buf_in, dd->buflen,
323					 DMA_TO_DEVICE);
324	if (dma_mapping_error(dd->dev, dd->dma_addr_in)) {
325		dev_err(dd->dev, "dma %d bytes error\n", dd->buflen);
326		err = -EINVAL;
327		goto err_map_in;
328	}
329
330	dd->dma_addr_out = dma_map_single(dd->dev, dd->buf_out, dd->buflen,
331					  DMA_FROM_DEVICE);
332	if (dma_mapping_error(dd->dev, dd->dma_addr_out)) {
333		dev_err(dd->dev, "dma %d bytes error\n", dd->buflen);
334		err = -EINVAL;
335		goto err_map_out;
336	}
337
338	err = omap_request_dma(dd->dma_in, "omap-aes-rx",
339			       omap_aes_dma_callback, dd, &dd->dma_lch_in);
340	if (err) {
341		dev_err(dd->dev, "Unable to request DMA channel\n");
342		goto err_dma_in;
343	}
344	err = omap_request_dma(dd->dma_out, "omap-aes-tx",
345			       omap_aes_dma_callback, dd, &dd->dma_lch_out);
346	if (err) {
347		dev_err(dd->dev, "Unable to request DMA channel\n");
348		goto err_dma_out;
349	}
350
351	return 0;
352
353err_dma_out:
354	omap_free_dma(dd->dma_lch_in);
355err_dma_in:
356	dma_unmap_single(dd->dev, dd->dma_addr_out, dd->buflen,
357			 DMA_FROM_DEVICE);
358err_map_out:
359	dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen, DMA_TO_DEVICE);
360err_map_in:
361	free_pages((unsigned long)dd->buf_out, OMAP_AES_CACHE_SIZE);
362	free_pages((unsigned long)dd->buf_in, OMAP_AES_CACHE_SIZE);
363err_alloc:
364	if (err)
365		pr_err("error: %d\n", err);
366	return err;
367}
368
369static void omap_aes_dma_cleanup(struct omap_aes_dev *dd)
370{
371	omap_free_dma(dd->dma_lch_out);
372	omap_free_dma(dd->dma_lch_in);
373	dma_unmap_single(dd->dev, dd->dma_addr_out, dd->buflen,
374			 DMA_FROM_DEVICE);
375	dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen, DMA_TO_DEVICE);
376	free_pages((unsigned long)dd->buf_out, OMAP_AES_CACHE_SIZE);
377	free_pages((unsigned long)dd->buf_in, OMAP_AES_CACHE_SIZE);
378}
379
380static void sg_copy_buf(void *buf, struct scatterlist *sg,
381			      unsigned int start, unsigned int nbytes, int out)
382{
383	struct scatter_walk walk;
384
385	if (!nbytes)
386		return;
387
388	scatterwalk_start(&walk, sg);
389	scatterwalk_advance(&walk, start);
390	scatterwalk_copychunks(buf, &walk, nbytes, out);
391	scatterwalk_done(&walk, out, 0);
392}
393
394static int sg_copy(struct scatterlist **sg, size_t *offset, void *buf,
395		   size_t buflen, size_t total, int out)
 
 
396{
397	unsigned int count, off = 0;
 
 
398
399	while (buflen && total) {
400		count = min((*sg)->length - *offset, total);
401		count = min(count, buflen);
 
402
403		if (!count)
404			return off;
 
 
 
405
406		/*
407		 * buflen and total are AES_BLOCK_SIZE size aligned,
408		 * so count should be also aligned
409		 */
410
411		sg_copy_buf(buf + off, *sg, *offset, count, out);
412
413		off += count;
414		buflen -= count;
415		*offset += count;
416		total -= count;
 
 
417
418		if (*offset == (*sg)->length) {
419			*sg = sg_next(*sg);
420			if (*sg)
421				*offset = 0;
422			else
423				total = 0;
424		}
425	}
426
427	return off;
428}
 
 
 
 
 
429
430static int omap_aes_crypt_dma(struct crypto_tfm *tfm, dma_addr_t dma_addr_in,
431			       dma_addr_t dma_addr_out, int length)
432{
433	struct omap_aes_ctx *ctx = crypto_tfm_ctx(tfm);
434	struct omap_aes_dev *dd = ctx->dd;
435	int len32;
436
437	pr_debug("len: %d\n", length);
 
 
 
 
 
 
 
438
439	dd->dma_size = length;
 
 
 
 
 
 
 
440
441	if (!(dd->flags & FLAGS_FAST))
442		dma_sync_single_for_device(dd->dev, dma_addr_in, length,
443					   DMA_TO_DEVICE);
 
444
445	len32 = DIV_ROUND_UP(length, sizeof(u32));
446
447	/* IN */
448	omap_set_dma_transfer_params(dd->dma_lch_in, OMAP_DMA_DATA_TYPE_S32,
449				     len32, 1, OMAP_DMA_SYNC_PACKET, dd->dma_in,
450					OMAP_DMA_DST_SYNC);
451
452	omap_set_dma_src_params(dd->dma_lch_in, 0, OMAP_DMA_AMODE_POST_INC,
453				dma_addr_in, 0, 0);
454
455	/* OUT */
456	omap_set_dma_transfer_params(dd->dma_lch_out, OMAP_DMA_DATA_TYPE_S32,
457				     len32, 1, OMAP_DMA_SYNC_PACKET,
458					dd->dma_out, OMAP_DMA_SRC_SYNC);
459
460	omap_set_dma_dest_params(dd->dma_lch_out, 0, OMAP_DMA_AMODE_POST_INC,
461				 dma_addr_out, 0, 0);
 
462
463	omap_start_dma(dd->dma_lch_in);
464	omap_start_dma(dd->dma_lch_out);
 
465
466	/* start DMA or disable idle mode */
467	omap_aes_write_mask(dd, AES_REG_MASK, AES_REG_MASK_START,
468			    AES_REG_MASK_START);
469
470	return 0;
471}
472
473static int omap_aes_crypt_dma_start(struct omap_aes_dev *dd)
474{
475	struct crypto_tfm *tfm = crypto_ablkcipher_tfm(
476					crypto_ablkcipher_reqtfm(dd->req));
477	int err, fast = 0, in, out;
478	size_t count;
479	dma_addr_t addr_in, addr_out;
480
481	pr_debug("total: %d\n", dd->total);
482
483	if (sg_is_last(dd->in_sg) && sg_is_last(dd->out_sg)) {
484		/* check for alignment */
485		in = IS_ALIGNED((u32)dd->in_sg->offset, sizeof(u32));
486		out = IS_ALIGNED((u32)dd->out_sg->offset, sizeof(u32));
487
488		fast = in && out;
489	}
490
491	if (fast)  {
492		count = min(dd->total, sg_dma_len(dd->in_sg));
493		count = min(count, sg_dma_len(dd->out_sg));
494
495		if (count != dd->total) {
496			pr_err("request length != buffer length\n");
497			return -EINVAL;
498		}
499
500		pr_debug("fast\n");
501
502		err = dma_map_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
503		if (!err) {
504			dev_err(dd->dev, "dma_map_sg() error\n");
505			return -EINVAL;
506		}
507
508		err = dma_map_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
509		if (!err) {
510			dev_err(dd->dev, "dma_map_sg() error\n");
511			dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
512			return -EINVAL;
 
 
513		}
514
515		addr_in = sg_dma_address(dd->in_sg);
516		addr_out = sg_dma_address(dd->out_sg);
517
518		dd->flags |= FLAGS_FAST;
519
520	} else {
521		/* use cache buffers */
522		count = sg_copy(&dd->in_sg, &dd->in_offset, dd->buf_in,
523				 dd->buflen, dd->total, 0);
524
525		addr_in = dd->dma_addr_in;
526		addr_out = dd->dma_addr_out;
527
528		dd->flags &= ~FLAGS_FAST;
529
530	}
531
532	dd->total -= count;
533
534	err = omap_aes_crypt_dma(tfm, addr_in, addr_out, count);
535	if (err) {
536		dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
537		dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_TO_DEVICE);
 
538	}
539
540	return err;
541}
542
543static void omap_aes_finish_req(struct omap_aes_dev *dd, int err)
544{
545	struct ablkcipher_request *req = dd->req;
546
547	pr_debug("err: %d\n", err);
548
549	clk_disable(dd->iclk);
550	dd->flags &= ~FLAGS_BUSY;
551
552	req->base.complete(&req->base, err);
 
553}
554
555static int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd)
556{
557	int err = 0;
558	size_t count;
559
560	pr_debug("total: %d\n", dd->total);
561
562	omap_aes_write_mask(dd, AES_REG_MASK, 0, AES_REG_MASK_START);
563
564	omap_stop_dma(dd->dma_lch_in);
565	omap_stop_dma(dd->dma_lch_out);
566
567	if (dd->flags & FLAGS_FAST) {
568		dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
569		dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
570	} else {
571		dma_sync_single_for_device(dd->dev, dd->dma_addr_out,
572					   dd->dma_size, DMA_FROM_DEVICE);
573
574		/* copy data */
575		count = sg_copy(&dd->out_sg, &dd->out_offset, dd->buf_out,
576				 dd->buflen, dd->dma_size, 1);
577		if (count != dd->dma_size) {
578			err = -EINVAL;
579			pr_err("not all data converted: %u\n", count);
580		}
581	}
582
583	return err;
584}
585
586static int omap_aes_handle_queue(struct omap_aes_dev *dd,
587			       struct ablkcipher_request *req)
588{
589	struct crypto_async_request *async_req, *backlog;
590	struct omap_aes_ctx *ctx;
591	struct omap_aes_reqctx *rctx;
592	unsigned long flags;
593	int err, ret = 0;
594
595	spin_lock_irqsave(&dd->lock, flags);
596	if (req)
597		ret = ablkcipher_enqueue_request(&dd->queue, req);
598	if (dd->flags & FLAGS_BUSY) {
599		spin_unlock_irqrestore(&dd->lock, flags);
600		return ret;
601	}
602	backlog = crypto_get_backlog(&dd->queue);
603	async_req = crypto_dequeue_request(&dd->queue);
604	if (async_req)
605		dd->flags |= FLAGS_BUSY;
606	spin_unlock_irqrestore(&dd->lock, flags);
607
608	if (!async_req)
609		return ret;
610
611	if (backlog)
612		backlog->complete(backlog, -EINPROGRESS);
613
614	req = ablkcipher_request_cast(async_req);
 
 
 
 
615
616	/* assign new request to device */
617	dd->req = req;
618	dd->total = req->nbytes;
619	dd->in_offset = 0;
620	dd->in_sg = req->src;
621	dd->out_offset = 0;
622	dd->out_sg = req->dst;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
623
624	rctx = ablkcipher_request_ctx(req);
625	ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
626	rctx->mode &= FLAGS_MODE_MASK;
627	dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
628
629	dd->ctx = ctx;
630	ctx->dd = dd;
631
632	err = omap_aes_write_ctrl(dd);
633	if (!err)
634		err = omap_aes_crypt_dma_start(dd);
635	if (err) {
636		/* aes_task will not finish it, so do it here */
637		omap_aes_finish_req(dd, err);
638		tasklet_schedule(&dd->queue_task);
639	}
 
 
 
 
 
 
 
 
 
 
 
 
640
641	return ret; /* return ret, which is enqueue return value */
 
642}
643
644static void omap_aes_done_task(unsigned long data)
645{
646	struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
647	int err;
648
649	pr_debug("enter\n");
 
 
 
 
 
 
 
 
 
650
651	err = omap_aes_crypt_dma_stop(dd);
 
652
653	err = dd->err ? : err;
 
654
655	if (dd->total && !err) {
656		err = omap_aes_crypt_dma_start(dd);
657		if (!err)
658			return; /* DMA started. Not fininishing. */
659	}
660
661	omap_aes_finish_req(dd, err);
662	omap_aes_handle_queue(dd, NULL);
663
664	pr_debug("exit\n");
665}
666
667static void omap_aes_queue_task(unsigned long data)
668{
669	struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
 
 
 
 
670
671	omap_aes_handle_queue(dd, NULL);
672}
673
674static int omap_aes_crypt(struct ablkcipher_request *req, unsigned long mode)
675{
676	struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
677			crypto_ablkcipher_reqtfm(req));
678	struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
679	struct omap_aes_dev *dd;
680
681	pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes,
682		  !!(mode & FLAGS_ENCRYPT),
683		  !!(mode & FLAGS_CBC));
684
685	if (!IS_ALIGNED(req->nbytes, AES_BLOCK_SIZE)) {
686		pr_err("request size is not exact amount of AES blocks\n");
687		return -EINVAL;
 
 
 
 
 
 
 
 
 
 
 
688	}
689
690	dd = omap_aes_find_dev(ctx);
691	if (!dd)
692		return -ENODEV;
693
694	rctx->mode = mode;
695
696	return omap_aes_handle_queue(dd, req);
697}
698
699/* ********************** ALG API ************************************ */
700
701static int omap_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
702			   unsigned int keylen)
703{
704	struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
 
705
706	if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
707		   keylen != AES_KEYSIZE_256)
708		return -EINVAL;
709
710	pr_debug("enter, keylen: %d\n", keylen);
711
712	memcpy(ctx->key, key, keylen);
713	ctx->keylen = keylen;
714
 
 
 
 
 
 
 
 
715	return 0;
716}
717
718static int omap_aes_ecb_encrypt(struct ablkcipher_request *req)
719{
720	return omap_aes_crypt(req, FLAGS_ENCRYPT);
721}
722
723static int omap_aes_ecb_decrypt(struct ablkcipher_request *req)
724{
725	return omap_aes_crypt(req, 0);
726}
727
728static int omap_aes_cbc_encrypt(struct ablkcipher_request *req)
729{
730	return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
731}
732
733static int omap_aes_cbc_decrypt(struct ablkcipher_request *req)
734{
735	return omap_aes_crypt(req, FLAGS_CBC);
736}
737
738static int omap_aes_cra_init(struct crypto_tfm *tfm)
 
 
 
 
 
 
 
 
 
 
739{
740	pr_debug("enter\n");
 
 
741
742	tfm->crt_ablkcipher.reqsize = sizeof(struct omap_aes_reqctx);
 
 
 
 
 
 
 
743
744	return 0;
745}
746
747static void omap_aes_cra_exit(struct crypto_tfm *tfm)
748{
749	pr_debug("enter\n");
 
 
 
 
 
750}
751
752/* ********************** ALGS ************************************ */
753
754static struct crypto_alg algs[] = {
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
755{
756	.cra_name		= "ecb(aes)",
757	.cra_driver_name	= "ecb-aes-omap",
758	.cra_priority		= 100,
759	.cra_flags		= CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
760	.cra_blocksize		= AES_BLOCK_SIZE,
761	.cra_ctxsize		= sizeof(struct omap_aes_ctx),
762	.cra_alignmask		= 0,
763	.cra_type		= &crypto_ablkcipher_type,
764	.cra_module		= THIS_MODULE,
765	.cra_init		= omap_aes_cra_init,
766	.cra_exit		= omap_aes_cra_exit,
767	.cra_u.ablkcipher = {
768		.min_keysize	= AES_MIN_KEY_SIZE,
769		.max_keysize	= AES_MAX_KEY_SIZE,
770		.setkey		= omap_aes_setkey,
771		.encrypt	= omap_aes_ecb_encrypt,
772		.decrypt	= omap_aes_ecb_decrypt,
773	}
774},
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
775{
776	.cra_name		= "cbc(aes)",
777	.cra_driver_name	= "cbc-aes-omap",
778	.cra_priority		= 100,
779	.cra_flags		= CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
780	.cra_blocksize		= AES_BLOCK_SIZE,
781	.cra_ctxsize		= sizeof(struct omap_aes_ctx),
782	.cra_alignmask		= 0,
783	.cra_type		= &crypto_ablkcipher_type,
784	.cra_module		= THIS_MODULE,
785	.cra_init		= omap_aes_cra_init,
786	.cra_exit		= omap_aes_cra_exit,
787	.cra_u.ablkcipher = {
788		.min_keysize	= AES_MIN_KEY_SIZE,
789		.max_keysize	= AES_MAX_KEY_SIZE,
790		.ivsize		= AES_BLOCK_SIZE,
791		.setkey		= omap_aes_setkey,
792		.encrypt	= omap_aes_cbc_encrypt,
793		.decrypt	= omap_aes_cbc_decrypt,
 
 
 
 
 
794	}
 
 
 
795}
 
 
 
 
 
 
 
 
 
 
 
 
796};
797
798static int omap_aes_probe(struct platform_device *pdev)
799{
800	struct device *dev = &pdev->dev;
801	struct omap_aes_dev *dd;
802	struct resource *res;
803	int err = -ENOMEM, i, j;
 
 
804	u32 reg;
805
806	dd = kzalloc(sizeof(struct omap_aes_dev), GFP_KERNEL);
807	if (dd == NULL) {
808		dev_err(dev, "unable to alloc data struct.\n");
809		goto err_data;
810	}
811	dd->dev = dev;
812	platform_set_drvdata(pdev, dd);
813
814	spin_lock_init(&dd->lock);
815	crypto_init_queue(&dd->queue, OMAP_AES_QUEUE_LENGTH);
 
 
 
 
816
817	/* Get the base address */
818	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
819	if (!res) {
820		dev_err(dev, "invalid resource type\n");
821		err = -ENODEV;
822		goto err_res;
823	}
824	dd->phys_base = res->start;
825
826	/* Get the DMA */
827	res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
828	if (!res)
829		dev_info(dev, "no DMA info\n");
830	else
831		dd->dma_out = res->start;
 
 
 
 
832
833	/* Get the DMA */
834	res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
835	if (!res)
836		dev_info(dev, "no DMA info\n");
837	else
838		dd->dma_in = res->start;
839
840	/* Initializing the clock */
841	dd->iclk = clk_get(dev, "ick");
842	if (IS_ERR(dd->iclk)) {
843		dev_err(dev, "clock intialization failed.\n");
844		err = PTR_ERR(dd->iclk);
845		goto err_res;
846	}
847
848	dd->io_base = ioremap(dd->phys_base, SZ_4K);
849	if (!dd->io_base) {
850		dev_err(dev, "can't ioremap\n");
851		err = -ENOMEM;
852		goto err_io;
853	}
854
855	clk_enable(dd->iclk);
856	reg = omap_aes_read(dd, AES_REG_REV);
857	dev_info(dev, "OMAP AES hw accel rev: %u.%u\n",
858		 (reg & AES_REG_REV_MAJOR) >> 4, reg & AES_REG_REV_MINOR);
859	clk_disable(dd->iclk);
860
861	tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd);
862	tasklet_init(&dd->queue_task, omap_aes_queue_task, (unsigned long)dd);
863
864	err = omap_aes_dma_init(dd);
865	if (err)
866		goto err_dma;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
867
868	INIT_LIST_HEAD(&dd->list);
869	spin_lock(&list_lock);
870	list_add_tail(&dd->list, &dev_list);
871	spin_unlock(&list_lock);
872
873	for (i = 0; i < ARRAY_SIZE(algs); i++) {
874		pr_debug("i: %d\n", i);
875		INIT_LIST_HEAD(&algs[i].cra_list);
876		err = crypto_register_alg(&algs[i]);
877		if (err)
878			goto err_algs;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
879	}
880
881	pr_info("probe() done\n");
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
882
883	return 0;
 
 
 
 
 
884err_algs:
885	for (j = 0; j < i; j++)
886		crypto_unregister_alg(&algs[j]);
 
 
 
 
 
 
 
887	omap_aes_dma_cleanup(dd);
888err_dma:
889	tasklet_kill(&dd->done_task);
890	tasklet_kill(&dd->queue_task);
891	iounmap(dd->io_base);
892err_io:
893	clk_put(dd->iclk);
894err_res:
895	kfree(dd);
896	dd = NULL;
897err_data:
898	dev_err(dev, "initialization failed.\n");
899	return err;
900}
901
902static int omap_aes_remove(struct platform_device *pdev)
903{
904	struct omap_aes_dev *dd = platform_get_drvdata(pdev);
905	int i;
 
 
 
 
 
906
907	if (!dd)
908		return -ENODEV;
 
 
 
 
909
910	spin_lock(&list_lock);
911	list_del(&dd->list);
912	spin_unlock(&list_lock);
 
 
913
914	for (i = 0; i < ARRAY_SIZE(algs); i++)
915		crypto_unregister_alg(&algs[i]);
916
917	tasklet_kill(&dd->done_task);
918	tasklet_kill(&dd->queue_task);
919	omap_aes_dma_cleanup(dd);
920	iounmap(dd->io_base);
921	clk_put(dd->iclk);
922	kfree(dd);
923	dd = NULL;
 
 
 
 
 
 
 
924
 
 
 
925	return 0;
926}
 
 
 
927
928static struct platform_driver omap_aes_driver = {
929	.probe	= omap_aes_probe,
930	.remove	= omap_aes_remove,
931	.driver	= {
932		.name	= "omap-aes",
933		.owner	= THIS_MODULE,
 
934	},
935};
936
937static int __init omap_aes_mod_init(void)
938{
939	pr_info("loading %s driver\n", "omap-aes");
940
941	if (!cpu_class_is_omap2() || omap_type() != OMAP2_DEVICE_TYPE_SEC) {
942		pr_err("Unsupported cpu\n");
943		return -ENODEV;
944	}
945
946	return  platform_driver_register(&omap_aes_driver);
947}
948
949static void __exit omap_aes_mod_exit(void)
950{
951	platform_driver_unregister(&omap_aes_driver);
952}
953
954module_init(omap_aes_mod_init);
955module_exit(omap_aes_mod_exit);
956
957MODULE_DESCRIPTION("OMAP AES hw acceleration support.");
958MODULE_LICENSE("GPL v2");
959MODULE_AUTHOR("Dmitry Kasatkin");
960