Linux Audio

Check our new training course

Loading...
v6.8
   1// SPDX-License-Identifier: GPL-2.0-only
   2/*
   3 * Cryptographic API.
   4 *
   5 * Support for OMAP AES HW acceleration.
   6 *
   7 * Copyright (c) 2010 Nokia Corporation
   8 * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
   9 * Copyright (c) 2011 Texas Instruments Incorporated
 
 
 
 
 
  10 */
  11
  12#define pr_fmt(fmt) "%20s: " fmt, __func__
  13#define prn(num) pr_debug(#num "=%d\n", num)
  14#define prx(num) pr_debug(#num "=%x\n", num)
  15
  16#include <crypto/aes.h>
  17#include <crypto/gcm.h>
  18#include <crypto/internal/aead.h>
  19#include <crypto/internal/engine.h>
  20#include <crypto/internal/skcipher.h>
  21#include <crypto/scatterwalk.h>
  22#include <linux/dma-mapping.h>
  23#include <linux/dmaengine.h>
  24#include <linux/err.h>
 
  25#include <linux/init.h>
  26#include <linux/interrupt.h>
  27#include <linux/io.h>
  28#include <linux/kernel.h>
  29#include <linux/module.h>
  30#include <linux/of.h>
  31#include <linux/of_address.h>
  32#include <linux/platform_device.h>
  33#include <linux/pm_runtime.h>
  34#include <linux/scatterlist.h>
  35#include <linux/string.h>
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  36
  37#include "omap-crypto.h"
  38#include "omap-aes.h"
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  39
  40/* keep registered devices data here */
  41static LIST_HEAD(dev_list);
  42static DEFINE_SPINLOCK(list_lock);
  43
  44static int aes_fallback_sz = 200;
  45
  46#ifdef DEBUG
  47#define omap_aes_read(dd, offset)				\
  48({								\
  49	int _read_ret;						\
  50	_read_ret = __raw_readl(dd->io_base + offset);		\
  51	pr_debug("omap_aes_read(" #offset "=%#x)= %#x\n",	\
  52		 offset, _read_ret);				\
  53	_read_ret;						\
  54})
  55#else
  56inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset)
  57{
  58	return __raw_readl(dd->io_base + offset);
  59}
  60#endif
  61
  62#ifdef DEBUG
  63#define omap_aes_write(dd, offset, value)				\
  64	do {								\
  65		pr_debug("omap_aes_write(" #offset "=%#x) value=%#x\n",	\
  66			 offset, value);				\
  67		__raw_writel(value, dd->io_base + offset);		\
  68	} while (0)
  69#else
  70inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset,
  71				  u32 value)
  72{
  73	__raw_writel(value, dd->io_base + offset);
  74}
  75#endif
  76
  77static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset,
  78					u32 value, u32 mask)
  79{
  80	u32 val;
  81
  82	val = omap_aes_read(dd, offset);
  83	val &= ~mask;
  84	val |= value;
  85	omap_aes_write(dd, offset, val);
  86}
  87
  88static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset,
  89					u32 *value, int count)
  90{
  91	for (; count--; value++, offset += 4)
  92		omap_aes_write(dd, offset, *value);
  93}
  94
  95static int omap_aes_hw_init(struct omap_aes_dev *dd)
  96{
  97	int err;
  98
  99	if (!(dd->flags & FLAGS_INIT)) {
 100		dd->flags |= FLAGS_INIT;
 101		dd->err = 0;
 102	}
 103
 104	err = pm_runtime_resume_and_get(dd->dev);
 105	if (err < 0) {
 106		dev_err(dd->dev, "failed to get sync: %d\n", err);
 107		return err;
 108	}
 109
 110	return 0;
 111}
 112
 113void omap_aes_clear_copy_flags(struct omap_aes_dev *dd)
 114{
 115	dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_IN_DATA_ST_SHIFT);
 116	dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_OUT_DATA_ST_SHIFT);
 117	dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_ASSOC_DATA_ST_SHIFT);
 118}
 119
 120int omap_aes_write_ctrl(struct omap_aes_dev *dd)
 121{
 122	struct omap_aes_reqctx *rctx;
 123	unsigned int key32;
 124	int i, err;
 125	u32 val;
 126
 127	err = omap_aes_hw_init(dd);
 128	if (err)
 129		return err;
 130
 131	key32 = dd->ctx->keylen / sizeof(u32);
 132
 133	/* RESET the key as previous HASH keys should not get affected*/
 134	if (dd->flags & FLAGS_GCM)
 135		for (i = 0; i < 0x40; i = i + 4)
 136			omap_aes_write(dd, i, 0x0);
 137
 138	for (i = 0; i < key32; i++) {
 139		omap_aes_write(dd, AES_REG_KEY(dd, i),
 140			       (__force u32)cpu_to_le32(dd->ctx->key[i]));
 141	}
 142
 143	if ((dd->flags & (FLAGS_CBC | FLAGS_CTR)) && dd->req->iv)
 144		omap_aes_write_n(dd, AES_REG_IV(dd, 0), (void *)dd->req->iv, 4);
 145
 146	if ((dd->flags & (FLAGS_GCM)) && dd->aead_req->iv) {
 147		rctx = aead_request_ctx(dd->aead_req);
 148		omap_aes_write_n(dd, AES_REG_IV(dd, 0), (u32 *)rctx->iv, 4);
 149	}
 150
 151	val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3);
 152	if (dd->flags & FLAGS_CBC)
 153		val |= AES_REG_CTRL_CBC;
 154
 155	if (dd->flags & (FLAGS_CTR | FLAGS_GCM))
 156		val |= AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_128;
 157
 158	if (dd->flags & FLAGS_GCM)
 159		val |= AES_REG_CTRL_GCM;
 160
 161	if (dd->flags & FLAGS_ENCRYPT)
 162		val |= AES_REG_CTRL_DIRECTION;
 163
 164	omap_aes_write_mask(dd, AES_REG_CTRL(dd), val, AES_REG_CTRL_MASK);
 165
 166	return 0;
 167}
 168
 169static void omap_aes_dma_trigger_omap2(struct omap_aes_dev *dd, int length)
 170{
 171	u32 mask, val;
 172
 173	val = dd->pdata->dma_start;
 174
 175	if (dd->dma_lch_out != NULL)
 176		val |= dd->pdata->dma_enable_out;
 177	if (dd->dma_lch_in != NULL)
 178		val |= dd->pdata->dma_enable_in;
 179
 180	mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
 181	       dd->pdata->dma_start;
 182
 183	omap_aes_write_mask(dd, AES_REG_MASK(dd), val, mask);
 184
 185}
 186
 187static void omap_aes_dma_trigger_omap4(struct omap_aes_dev *dd, int length)
 188{
 189	omap_aes_write(dd, AES_REG_LENGTH_N(0), length);
 190	omap_aes_write(dd, AES_REG_LENGTH_N(1), 0);
 191	if (dd->flags & FLAGS_GCM)
 192		omap_aes_write(dd, AES_REG_A_LEN, dd->assoc_len);
 193
 194	omap_aes_dma_trigger_omap2(dd, length);
 195}
 196
 197static void omap_aes_dma_stop(struct omap_aes_dev *dd)
 198{
 199	u32 mask;
 200
 201	mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
 202	       dd->pdata->dma_start;
 203
 204	omap_aes_write_mask(dd, AES_REG_MASK(dd), 0, mask);
 205}
 206
 207struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_reqctx *rctx)
 208{
 209	struct omap_aes_dev *dd;
 210
 211	spin_lock_bh(&list_lock);
 212	dd = list_first_entry(&dev_list, struct omap_aes_dev, list);
 213	list_move_tail(&dd->list, &dev_list);
 214	rctx->dd = dd;
 
 
 
 
 
 
 
 
 215	spin_unlock_bh(&list_lock);
 216
 217	return dd;
 218}
 219
 220static void omap_aes_dma_out_callback(void *data)
 221{
 222	struct omap_aes_dev *dd = data;
 223
 224	/* dma_lch_out - completed */
 225	tasklet_schedule(&dd->done_task);
 226}
 227
 228static int omap_aes_dma_init(struct omap_aes_dev *dd)
 229{
 230	int err;
 
 231
 232	dd->dma_lch_out = NULL;
 233	dd->dma_lch_in = NULL;
 234
 235	dd->dma_lch_in = dma_request_chan(dd->dev, "rx");
 236	if (IS_ERR(dd->dma_lch_in)) {
 
 
 
 
 
 
 237		dev_err(dd->dev, "Unable to request in DMA channel\n");
 238		return PTR_ERR(dd->dma_lch_in);
 239	}
 240
 241	dd->dma_lch_out = dma_request_chan(dd->dev, "tx");
 242	if (IS_ERR(dd->dma_lch_out)) {
 
 
 
 243		dev_err(dd->dev, "Unable to request out DMA channel\n");
 244		err = PTR_ERR(dd->dma_lch_out);
 245		goto err_dma_out;
 246	}
 247
 248	return 0;
 249
 250err_dma_out:
 251	dma_release_channel(dd->dma_lch_in);
 252
 
 
 253	return err;
 254}
 255
 256static void omap_aes_dma_cleanup(struct omap_aes_dev *dd)
 257{
 258	if (dd->pio_only)
 259		return;
 260
 261	dma_release_channel(dd->dma_lch_out);
 262	dma_release_channel(dd->dma_lch_in);
 263}
 264
 265static int omap_aes_crypt_dma(struct omap_aes_dev *dd,
 266			      struct scatterlist *in_sg,
 267			      struct scatterlist *out_sg,
 268			      int in_sg_len, int out_sg_len)
 269{
 270	struct dma_async_tx_descriptor *tx_in, *tx_out = NULL, *cb_desc;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 271	struct dma_slave_config cfg;
 272	int ret;
 273
 274	if (dd->pio_only) {
 275		scatterwalk_start(&dd->in_walk, dd->in_sg);
 276		if (out_sg_len)
 277			scatterwalk_start(&dd->out_walk, dd->out_sg);
 278
 279		/* Enable DATAIN interrupt and let it take
 280		   care of the rest */
 281		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
 282		return 0;
 283	}
 284
 285	dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE);
 286
 287	memset(&cfg, 0, sizeof(cfg));
 288
 289	cfg.src_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
 290	cfg.dst_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
 291	cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
 292	cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
 293	cfg.src_maxburst = DST_MAXBURST;
 294	cfg.dst_maxburst = DST_MAXBURST;
 295
 296	/* IN */
 297	ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
 298	if (ret) {
 299		dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
 300			ret);
 301		return ret;
 302	}
 303
 304	tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len,
 305					DMA_MEM_TO_DEV,
 306					DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
 307	if (!tx_in) {
 308		dev_err(dd->dev, "IN prep_slave_sg() failed\n");
 309		return -EINVAL;
 310	}
 311
 312	/* No callback necessary */
 313	tx_in->callback_param = dd;
 314	tx_in->callback = NULL;
 315
 316	/* OUT */
 317	if (out_sg_len) {
 318		ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
 319		if (ret) {
 320			dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
 321				ret);
 322			return ret;
 323		}
 324
 325		tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg,
 326						 out_sg_len,
 327						 DMA_DEV_TO_MEM,
 328						 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
 329		if (!tx_out) {
 330			dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
 331			return -EINVAL;
 332		}
 333
 334		cb_desc = tx_out;
 335	} else {
 336		cb_desc = tx_in;
 337	}
 338
 339	if (dd->flags & FLAGS_GCM)
 340		cb_desc->callback = omap_aes_gcm_dma_out_callback;
 341	else
 342		cb_desc->callback = omap_aes_dma_out_callback;
 343	cb_desc->callback_param = dd;
 
 
 344
 
 
 345
 346	dmaengine_submit(tx_in);
 347	if (tx_out)
 348		dmaengine_submit(tx_out);
 349
 350	dma_async_issue_pending(dd->dma_lch_in);
 351	if (out_sg_len)
 352		dma_async_issue_pending(dd->dma_lch_out);
 353
 354	/* start DMA */
 355	dd->pdata->trigger(dd, dd->total);
 356
 357	return 0;
 358}
 359
 360int omap_aes_crypt_dma_start(struct omap_aes_dev *dd)
 361{
 
 
 362	int err;
 363
 364	pr_debug("total: %zu\n", dd->total);
 365
 366	if (!dd->pio_only) {
 367		err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len,
 368				 DMA_TO_DEVICE);
 369		if (!err) {
 370			dev_err(dd->dev, "dma_map_sg() error\n");
 371			return -EINVAL;
 372		}
 373
 374		if (dd->out_sg_len) {
 375			err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len,
 376					 DMA_FROM_DEVICE);
 377			if (!err) {
 378				dev_err(dd->dev, "dma_map_sg() error\n");
 379				return -EINVAL;
 380			}
 381		}
 382	}
 383
 384	err = omap_aes_crypt_dma(dd, dd->in_sg, dd->out_sg, dd->in_sg_len,
 385				 dd->out_sg_len);
 386	if (err && !dd->pio_only) {
 387		dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
 388		if (dd->out_sg_len)
 389			dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
 390				     DMA_FROM_DEVICE);
 391	}
 392
 393	return err;
 394}
 395
 396static void omap_aes_finish_req(struct omap_aes_dev *dd, int err)
 397{
 398	struct skcipher_request *req = dd->req;
 399
 400	pr_debug("err: %d\n", err);
 401
 402	crypto_finalize_skcipher_request(dd->engine, req, err);
 403
 404	pm_runtime_mark_last_busy(dd->dev);
 405	pm_runtime_put_autosuspend(dd->dev);
 406}
 407
 408int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd)
 409{
 410	pr_debug("total: %zu\n", dd->total);
 411
 412	omap_aes_dma_stop(dd);
 413
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 414
 415	return 0;
 416}
 417
 418static int omap_aes_handle_queue(struct omap_aes_dev *dd,
 419				 struct skcipher_request *req)
 420{
 421	if (req)
 422		return crypto_transfer_skcipher_request_to_engine(dd->engine, req);
 423
 424	return 0;
 425}
 426
 427static int omap_aes_prepare_req(struct skcipher_request *req,
 428				struct omap_aes_dev *dd)
 429{
 430	struct omap_aes_ctx *ctx = crypto_skcipher_ctx(
 431			crypto_skcipher_reqtfm(req));
 432	struct omap_aes_reqctx *rctx = skcipher_request_ctx(req);
 433	int ret;
 434	u16 flags;
 
 
 
 435
 436	/* assign new request to device */
 437	dd->req = req;
 438	dd->total = req->cryptlen;
 439	dd->total_save = req->cryptlen;
 440	dd->in_sg = req->src;
 441	dd->out_sg = req->dst;
 442	dd->orig_out = req->dst;
 443
 444	flags = OMAP_CRYPTO_COPY_DATA;
 445	if (req->src == req->dst)
 446		flags |= OMAP_CRYPTO_FORCE_COPY;
 447
 448	ret = omap_crypto_align_sg(&dd->in_sg, dd->total, AES_BLOCK_SIZE,
 449				   dd->in_sgl, flags,
 450				   FLAGS_IN_DATA_ST_SHIFT, &dd->flags);
 451	if (ret)
 452		return ret;
 453
 454	ret = omap_crypto_align_sg(&dd->out_sg, dd->total, AES_BLOCK_SIZE,
 455				   &dd->out_sgl, 0,
 456				   FLAGS_OUT_DATA_ST_SHIFT, &dd->flags);
 457	if (ret)
 458		return ret;
 459
 460	dd->in_sg_len = sg_nents_for_len(dd->in_sg, dd->total);
 461	if (dd->in_sg_len < 0)
 462		return dd->in_sg_len;
 463
 464	dd->out_sg_len = sg_nents_for_len(dd->out_sg, dd->total);
 465	if (dd->out_sg_len < 0)
 466		return dd->out_sg_len;
 467
 
 
 468	rctx->mode &= FLAGS_MODE_MASK;
 469	dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
 470
 471	dd->ctx = ctx;
 472	rctx->dd = dd;
 473
 474	return omap_aes_write_ctrl(dd);
 475}
 476
 477static int omap_aes_crypt_req(struct crypto_engine *engine,
 478			      void *areq)
 479{
 480	struct skcipher_request *req = container_of(areq, struct skcipher_request, base);
 481	struct omap_aes_reqctx *rctx = skcipher_request_ctx(req);
 482	struct omap_aes_dev *dd = rctx->dd;
 483
 484	if (!dd)
 485		return -ENODEV;
 486
 487	return omap_aes_prepare_req(req, dd) ?:
 488	       omap_aes_crypt_dma_start(dd);
 489}
 490
 491static void omap_aes_copy_ivout(struct omap_aes_dev *dd, u8 *ivbuf)
 492{
 493	int i;
 494
 495	for (i = 0; i < 4; i++)
 496		((u32 *)ivbuf)[i] = omap_aes_read(dd, AES_REG_IV(dd, i));
 497}
 498
 499static void omap_aes_done_task(unsigned long data)
 500{
 501	struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
 
 
 502
 503	pr_debug("enter done_task\n");
 504
 505	if (!dd->pio_only) {
 506		dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len,
 507				       DMA_FROM_DEVICE);
 508		dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
 509		dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
 510			     DMA_FROM_DEVICE);
 511		omap_aes_crypt_dma_stop(dd);
 512	}
 513
 514	omap_crypto_cleanup(dd->in_sg, NULL, 0, dd->total_save,
 515			    FLAGS_IN_DATA_ST_SHIFT, dd->flags);
 516
 517	omap_crypto_cleanup(dd->out_sg, dd->orig_out, 0, dd->total_save,
 518			    FLAGS_OUT_DATA_ST_SHIFT, dd->flags);
 519
 520	/* Update IV output */
 521	if (dd->flags & (FLAGS_CBC | FLAGS_CTR))
 522		omap_aes_copy_ivout(dd, dd->req->iv);
 
 
 523
 524	omap_aes_finish_req(dd, 0);
 525
 526	pr_debug("exit\n");
 527}
 528
 529static int omap_aes_crypt(struct skcipher_request *req, unsigned long mode)
 530{
 531	struct omap_aes_ctx *ctx = crypto_skcipher_ctx(
 532			crypto_skcipher_reqtfm(req));
 533	struct omap_aes_reqctx *rctx = skcipher_request_ctx(req);
 534	struct omap_aes_dev *dd;
 535	int ret;
 536
 537	if ((req->cryptlen % AES_BLOCK_SIZE) && !(mode & FLAGS_CTR))
 538		return -EINVAL;
 539
 540	pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->cryptlen,
 541		  !!(mode & FLAGS_ENCRYPT),
 542		  !!(mode & FLAGS_CBC));
 543
 544	if (req->cryptlen < aes_fallback_sz) {
 545		skcipher_request_set_tfm(&rctx->fallback_req, ctx->fallback);
 546		skcipher_request_set_callback(&rctx->fallback_req,
 547					      req->base.flags,
 548					      req->base.complete,
 549					      req->base.data);
 550		skcipher_request_set_crypt(&rctx->fallback_req, req->src,
 551					   req->dst, req->cryptlen, req->iv);
 552
 553		if (mode & FLAGS_ENCRYPT)
 554			ret = crypto_skcipher_encrypt(&rctx->fallback_req);
 555		else
 556			ret = crypto_skcipher_decrypt(&rctx->fallback_req);
 557		return ret;
 558	}
 559	dd = omap_aes_find_dev(rctx);
 560	if (!dd)
 561		return -ENODEV;
 562
 563	rctx->mode = mode;
 564
 565	return omap_aes_handle_queue(dd, req);
 566}
 567
 568/* ********************** ALG API ************************************ */
 569
 570static int omap_aes_setkey(struct crypto_skcipher *tfm, const u8 *key,
 571			   unsigned int keylen)
 572{
 573	struct omap_aes_ctx *ctx = crypto_skcipher_ctx(tfm);
 574	int ret;
 575
 576	if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
 577		   keylen != AES_KEYSIZE_256)
 578		return -EINVAL;
 579
 580	pr_debug("enter, keylen: %d\n", keylen);
 581
 582	memcpy(ctx->key, key, keylen);
 583	ctx->keylen = keylen;
 584
 585	crypto_skcipher_clear_flags(ctx->fallback, CRYPTO_TFM_REQ_MASK);
 586	crypto_skcipher_set_flags(ctx->fallback, tfm->base.crt_flags &
 587						 CRYPTO_TFM_REQ_MASK);
 588
 589	ret = crypto_skcipher_setkey(ctx->fallback, key, keylen);
 590	if (!ret)
 591		return 0;
 592
 593	return 0;
 594}
 595
 596static int omap_aes_ecb_encrypt(struct skcipher_request *req)
 597{
 598	return omap_aes_crypt(req, FLAGS_ENCRYPT);
 599}
 600
 601static int omap_aes_ecb_decrypt(struct skcipher_request *req)
 602{
 603	return omap_aes_crypt(req, 0);
 604}
 605
 606static int omap_aes_cbc_encrypt(struct skcipher_request *req)
 607{
 608	return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
 609}
 610
 611static int omap_aes_cbc_decrypt(struct skcipher_request *req)
 612{
 613	return omap_aes_crypt(req, FLAGS_CBC);
 614}
 615
 616static int omap_aes_ctr_encrypt(struct skcipher_request *req)
 617{
 618	return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CTR);
 619}
 620
 621static int omap_aes_ctr_decrypt(struct skcipher_request *req)
 622{
 623	return omap_aes_crypt(req, FLAGS_CTR);
 624}
 625
 626static int omap_aes_init_tfm(struct crypto_skcipher *tfm)
 627{
 628	const char *name = crypto_tfm_alg_name(&tfm->base);
 629	struct omap_aes_ctx *ctx = crypto_skcipher_ctx(tfm);
 630	struct crypto_skcipher *blk;
 631
 632	blk = crypto_alloc_skcipher(name, 0, CRYPTO_ALG_NEED_FALLBACK);
 633	if (IS_ERR(blk))
 634		return PTR_ERR(blk);
 
 
 
 635
 636	ctx->fallback = blk;
 
 
 
 
 
 637
 638	crypto_skcipher_set_reqsize(tfm, sizeof(struct omap_aes_reqctx) +
 639					 crypto_skcipher_reqsize(blk));
 640
 641	return 0;
 642}
 643
 644static void omap_aes_exit_tfm(struct crypto_skcipher *tfm)
 645{
 646	struct omap_aes_ctx *ctx = crypto_skcipher_ctx(tfm);
 647
 648	if (ctx->fallback)
 649		crypto_free_skcipher(ctx->fallback);
 
 
 
 
 650
 651	ctx->fallback = NULL;
 652}
 653
 654/* ********************** ALGS ************************************ */
 655
 656static struct skcipher_engine_alg algs_ecb_cbc[] = {
 657{
 658	.base = {
 659		.base.cra_name		= "ecb(aes)",
 660		.base.cra_driver_name	= "ecb-aes-omap",
 661		.base.cra_priority	= 300,
 662		.base.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
 663					  CRYPTO_ALG_ASYNC |
 664					  CRYPTO_ALG_NEED_FALLBACK,
 665		.base.cra_blocksize	= AES_BLOCK_SIZE,
 666		.base.cra_ctxsize	= sizeof(struct omap_aes_ctx),
 667		.base.cra_module	= THIS_MODULE,
 668
 669		.min_keysize		= AES_MIN_KEY_SIZE,
 670		.max_keysize		= AES_MAX_KEY_SIZE,
 671		.setkey			= omap_aes_setkey,
 672		.encrypt		= omap_aes_ecb_encrypt,
 673		.decrypt		= omap_aes_ecb_decrypt,
 674		.init			= omap_aes_init_tfm,
 675		.exit			= omap_aes_exit_tfm,
 676	},
 677	.op.do_one_request = omap_aes_crypt_req,
 678},
 679{
 680	.base = {
 681		.base.cra_name		= "cbc(aes)",
 682		.base.cra_driver_name	= "cbc-aes-omap",
 683		.base.cra_priority	= 300,
 684		.base.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
 685					  CRYPTO_ALG_ASYNC |
 686					  CRYPTO_ALG_NEED_FALLBACK,
 687		.base.cra_blocksize	= AES_BLOCK_SIZE,
 688		.base.cra_ctxsize	= sizeof(struct omap_aes_ctx),
 689		.base.cra_module	= THIS_MODULE,
 690
 691		.min_keysize		= AES_MIN_KEY_SIZE,
 692		.max_keysize		= AES_MAX_KEY_SIZE,
 693		.ivsize			= AES_BLOCK_SIZE,
 694		.setkey			= omap_aes_setkey,
 695		.encrypt		= omap_aes_cbc_encrypt,
 696		.decrypt		= omap_aes_cbc_decrypt,
 697		.init			= omap_aes_init_tfm,
 698		.exit			= omap_aes_exit_tfm,
 699	},
 700	.op.do_one_request = omap_aes_crypt_req,
 701}
 702};
 703
 704static struct skcipher_engine_alg algs_ctr[] = {
 705{
 706	.base = {
 707		.base.cra_name		= "ctr(aes)",
 708		.base.cra_driver_name	= "ctr-aes-omap",
 709		.base.cra_priority	= 300,
 710		.base.cra_flags		= CRYPTO_ALG_KERN_DRIVER_ONLY |
 711					  CRYPTO_ALG_ASYNC |
 712					  CRYPTO_ALG_NEED_FALLBACK,
 713		.base.cra_blocksize	= 1,
 714		.base.cra_ctxsize	= sizeof(struct omap_aes_ctx),
 715		.base.cra_module	= THIS_MODULE,
 716
 717		.min_keysize		= AES_MIN_KEY_SIZE,
 718		.max_keysize		= AES_MAX_KEY_SIZE,
 719		.ivsize			= AES_BLOCK_SIZE,
 720		.setkey			= omap_aes_setkey,
 721		.encrypt		= omap_aes_ctr_encrypt,
 722		.decrypt		= omap_aes_ctr_decrypt,
 723		.init			= omap_aes_init_tfm,
 724		.exit			= omap_aes_exit_tfm,
 725	},
 726	.op.do_one_request = omap_aes_crypt_req,
 727}
 
 728};
 729
 730static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc[] = {
 731	{
 732		.algs_list	= algs_ecb_cbc,
 733		.size		= ARRAY_SIZE(algs_ecb_cbc),
 734	},
 735};
 736
 737static struct aead_engine_alg algs_aead_gcm[] = {
 738{
 739	.base = {
 740		.base = {
 741			.cra_name		= "gcm(aes)",
 742			.cra_driver_name	= "gcm-aes-omap",
 743			.cra_priority		= 300,
 744			.cra_flags		= CRYPTO_ALG_ASYNC |
 745						  CRYPTO_ALG_KERN_DRIVER_ONLY,
 746			.cra_blocksize		= 1,
 747			.cra_ctxsize		= sizeof(struct omap_aes_gcm_ctx),
 748			.cra_alignmask		= 0xf,
 749			.cra_module		= THIS_MODULE,
 750		},
 751		.init		= omap_aes_gcm_cra_init,
 752		.ivsize		= GCM_AES_IV_SIZE,
 753		.maxauthsize	= AES_BLOCK_SIZE,
 754		.setkey		= omap_aes_gcm_setkey,
 755		.setauthsize	= omap_aes_gcm_setauthsize,
 756		.encrypt	= omap_aes_gcm_encrypt,
 757		.decrypt	= omap_aes_gcm_decrypt,
 758	},
 759	.op.do_one_request = omap_aes_gcm_crypt_req,
 760},
 761{
 762	.base = {
 763		.base = {
 764			.cra_name		= "rfc4106(gcm(aes))",
 765			.cra_driver_name	= "rfc4106-gcm-aes-omap",
 766			.cra_priority		= 300,
 767			.cra_flags		= CRYPTO_ALG_ASYNC |
 768						  CRYPTO_ALG_KERN_DRIVER_ONLY,
 769			.cra_blocksize		= 1,
 770			.cra_ctxsize		= sizeof(struct omap_aes_gcm_ctx),
 771			.cra_alignmask		= 0xf,
 772			.cra_module		= THIS_MODULE,
 773		},
 774		.init		= omap_aes_gcm_cra_init,
 775		.maxauthsize	= AES_BLOCK_SIZE,
 776		.ivsize		= GCM_RFC4106_IV_SIZE,
 777		.setkey		= omap_aes_4106gcm_setkey,
 778		.setauthsize	= omap_aes_4106gcm_setauthsize,
 779		.encrypt	= omap_aes_4106gcm_encrypt,
 780		.decrypt	= omap_aes_4106gcm_decrypt,
 781	},
 782	.op.do_one_request = omap_aes_gcm_crypt_req,
 783},
 784};
 785
 786static struct omap_aes_aead_algs omap_aes_aead_info = {
 787	.algs_list	=	algs_aead_gcm,
 788	.size		=	ARRAY_SIZE(algs_aead_gcm),
 789};
 790
 791static const struct omap_aes_pdata omap_aes_pdata_omap2 = {
 792	.algs_info	= omap_aes_algs_info_ecb_cbc,
 793	.algs_info_size	= ARRAY_SIZE(omap_aes_algs_info_ecb_cbc),
 794	.trigger	= omap_aes_dma_trigger_omap2,
 795	.key_ofs	= 0x1c,
 796	.iv_ofs		= 0x20,
 797	.ctrl_ofs	= 0x30,
 798	.data_ofs	= 0x34,
 799	.rev_ofs	= 0x44,
 800	.mask_ofs	= 0x48,
 801	.dma_enable_in	= BIT(2),
 802	.dma_enable_out	= BIT(3),
 803	.dma_start	= BIT(5),
 804	.major_mask	= 0xf0,
 805	.major_shift	= 4,
 806	.minor_mask	= 0x0f,
 807	.minor_shift	= 0,
 808};
 809
 810#ifdef CONFIG_OF
 811static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc_ctr[] = {
 812	{
 813		.algs_list	= algs_ecb_cbc,
 814		.size		= ARRAY_SIZE(algs_ecb_cbc),
 815	},
 816	{
 817		.algs_list	= algs_ctr,
 818		.size		= ARRAY_SIZE(algs_ctr),
 819	},
 820};
 821
 822static const struct omap_aes_pdata omap_aes_pdata_omap3 = {
 823	.algs_info	= omap_aes_algs_info_ecb_cbc_ctr,
 824	.algs_info_size	= ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
 825	.trigger	= omap_aes_dma_trigger_omap2,
 826	.key_ofs	= 0x1c,
 827	.iv_ofs		= 0x20,
 828	.ctrl_ofs	= 0x30,
 829	.data_ofs	= 0x34,
 830	.rev_ofs	= 0x44,
 831	.mask_ofs	= 0x48,
 832	.dma_enable_in	= BIT(2),
 833	.dma_enable_out	= BIT(3),
 834	.dma_start	= BIT(5),
 835	.major_mask	= 0xf0,
 836	.major_shift	= 4,
 837	.minor_mask	= 0x0f,
 838	.minor_shift	= 0,
 839};
 840
 841static const struct omap_aes_pdata omap_aes_pdata_omap4 = {
 842	.algs_info	= omap_aes_algs_info_ecb_cbc_ctr,
 843	.algs_info_size	= ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
 844	.aead_algs_info	= &omap_aes_aead_info,
 845	.trigger	= omap_aes_dma_trigger_omap4,
 846	.key_ofs	= 0x3c,
 847	.iv_ofs		= 0x40,
 848	.ctrl_ofs	= 0x50,
 849	.data_ofs	= 0x60,
 850	.rev_ofs	= 0x80,
 851	.mask_ofs	= 0x84,
 852	.irq_status_ofs = 0x8c,
 853	.irq_enable_ofs = 0x90,
 854	.dma_enable_in	= BIT(5),
 855	.dma_enable_out	= BIT(6),
 856	.major_mask	= 0x0700,
 857	.major_shift	= 8,
 858	.minor_mask	= 0x003f,
 859	.minor_shift	= 0,
 860};
 861
 862static irqreturn_t omap_aes_irq(int irq, void *dev_id)
 863{
 864	struct omap_aes_dev *dd = dev_id;
 865	u32 status, i;
 866	u32 *src, *dst;
 867
 868	status = omap_aes_read(dd, AES_REG_IRQ_STATUS(dd));
 869	if (status & AES_REG_IRQ_DATA_IN) {
 870		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
 871
 872		BUG_ON(!dd->in_sg);
 873
 874		BUG_ON(_calc_walked(in) > dd->in_sg->length);
 875
 876		src = sg_virt(dd->in_sg) + _calc_walked(in);
 877
 878		for (i = 0; i < AES_BLOCK_WORDS; i++) {
 879			omap_aes_write(dd, AES_REG_DATA_N(dd, i), *src);
 880
 881			scatterwalk_advance(&dd->in_walk, 4);
 882			if (dd->in_sg->length == _calc_walked(in)) {
 883				dd->in_sg = sg_next(dd->in_sg);
 884				if (dd->in_sg) {
 885					scatterwalk_start(&dd->in_walk,
 886							  dd->in_sg);
 887					src = sg_virt(dd->in_sg) +
 888					      _calc_walked(in);
 889				}
 890			} else {
 891				src++;
 892			}
 893		}
 894
 895		/* Clear IRQ status */
 896		status &= ~AES_REG_IRQ_DATA_IN;
 897		omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
 898
 899		/* Enable DATA_OUT interrupt */
 900		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x4);
 901
 902	} else if (status & AES_REG_IRQ_DATA_OUT) {
 903		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
 904
 905		BUG_ON(!dd->out_sg);
 906
 907		BUG_ON(_calc_walked(out) > dd->out_sg->length);
 908
 909		dst = sg_virt(dd->out_sg) + _calc_walked(out);
 910
 911		for (i = 0; i < AES_BLOCK_WORDS; i++) {
 912			*dst = omap_aes_read(dd, AES_REG_DATA_N(dd, i));
 913			scatterwalk_advance(&dd->out_walk, 4);
 914			if (dd->out_sg->length == _calc_walked(out)) {
 915				dd->out_sg = sg_next(dd->out_sg);
 916				if (dd->out_sg) {
 917					scatterwalk_start(&dd->out_walk,
 918							  dd->out_sg);
 919					dst = sg_virt(dd->out_sg) +
 920					      _calc_walked(out);
 921				}
 922			} else {
 923				dst++;
 924			}
 925		}
 926
 927		dd->total -= min_t(size_t, AES_BLOCK_SIZE, dd->total);
 928
 929		/* Clear IRQ status */
 930		status &= ~AES_REG_IRQ_DATA_OUT;
 931		omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
 932
 933		if (!dd->total)
 934			/* All bytes read! */
 935			tasklet_schedule(&dd->done_task);
 936		else
 937			/* Enable DATA_IN interrupt for next block */
 938			omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
 939	}
 940
 941	return IRQ_HANDLED;
 942}
 943
 944static const struct of_device_id omap_aes_of_match[] = {
 945	{
 946		.compatible	= "ti,omap2-aes",
 947		.data		= &omap_aes_pdata_omap2,
 948	},
 949	{
 950		.compatible	= "ti,omap3-aes",
 951		.data		= &omap_aes_pdata_omap3,
 952	},
 953	{
 954		.compatible	= "ti,omap4-aes",
 955		.data		= &omap_aes_pdata_omap4,
 956	},
 957	{},
 958};
 959MODULE_DEVICE_TABLE(of, omap_aes_of_match);
 960
 961static int omap_aes_get_res_of(struct omap_aes_dev *dd,
 962		struct device *dev, struct resource *res)
 963{
 964	struct device_node *node = dev->of_node;
 
 965	int err = 0;
 966
 967	dd->pdata = of_device_get_match_data(dev);
 968	if (!dd->pdata) {
 969		dev_err(dev, "no compatible OF match\n");
 970		err = -EINVAL;
 971		goto err;
 972	}
 973
 974	err = of_address_to_resource(node, 0, res);
 975	if (err < 0) {
 976		dev_err(dev, "can't translate OF node address\n");
 977		err = -EINVAL;
 978		goto err;
 979	}
 980
 
 
 
 
 
 981err:
 982	return err;
 983}
 984#else
 985static const struct of_device_id omap_aes_of_match[] = {
 986	{},
 987};
 988
 989static int omap_aes_get_res_of(struct omap_aes_dev *dd,
 990		struct device *dev, struct resource *res)
 991{
 992	return -EINVAL;
 993}
 994#endif
 995
 996static int omap_aes_get_res_pdev(struct omap_aes_dev *dd,
 997		struct platform_device *pdev, struct resource *res)
 998{
 999	struct device *dev = &pdev->dev;
1000	struct resource *r;
1001	int err = 0;
1002
1003	/* Get the base address */
1004	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1005	if (!r) {
1006		dev_err(dev, "no MEM resource info\n");
1007		err = -ENODEV;
1008		goto err;
1009	}
1010	memcpy(res, r, sizeof(*res));
1011
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1012	/* Only OMAP2/3 can be non-DT */
1013	dd->pdata = &omap_aes_pdata_omap2;
1014
1015err:
1016	return err;
1017}
1018
1019static ssize_t fallback_show(struct device *dev, struct device_attribute *attr,
1020			     char *buf)
1021{
1022	return sprintf(buf, "%d\n", aes_fallback_sz);
1023}
1024
1025static ssize_t fallback_store(struct device *dev, struct device_attribute *attr,
1026			      const char *buf, size_t size)
1027{
1028	ssize_t status;
1029	long value;
1030
1031	status = kstrtol(buf, 0, &value);
1032	if (status)
1033		return status;
1034
1035	/* HW accelerator only works with buffers > 9 */
1036	if (value < 9) {
1037		dev_err(dev, "minimum fallback size 9\n");
1038		return -EINVAL;
1039	}
1040
1041	aes_fallback_sz = value;
1042
1043	return size;
1044}
1045
1046static ssize_t queue_len_show(struct device *dev, struct device_attribute *attr,
1047			      char *buf)
1048{
1049	struct omap_aes_dev *dd = dev_get_drvdata(dev);
1050
1051	return sprintf(buf, "%d\n", dd->engine->queue.max_qlen);
1052}
1053
1054static ssize_t queue_len_store(struct device *dev,
1055			       struct device_attribute *attr, const char *buf,
1056			       size_t size)
1057{
1058	struct omap_aes_dev *dd;
1059	ssize_t status;
1060	long value;
1061	unsigned long flags;
1062
1063	status = kstrtol(buf, 0, &value);
1064	if (status)
1065		return status;
1066
1067	if (value < 1)
1068		return -EINVAL;
1069
1070	/*
1071	 * Changing the queue size in fly is safe, if size becomes smaller
1072	 * than current size, it will just not accept new entries until
1073	 * it has shrank enough.
1074	 */
1075	spin_lock_bh(&list_lock);
1076	list_for_each_entry(dd, &dev_list, list) {
1077		spin_lock_irqsave(&dd->lock, flags);
1078		dd->engine->queue.max_qlen = value;
1079		dd->aead_queue.base.max_qlen = value;
1080		spin_unlock_irqrestore(&dd->lock, flags);
1081	}
1082	spin_unlock_bh(&list_lock);
1083
1084	return size;
1085}
1086
1087static DEVICE_ATTR_RW(queue_len);
1088static DEVICE_ATTR_RW(fallback);
1089
1090static struct attribute *omap_aes_attrs[] = {
1091	&dev_attr_queue_len.attr,
1092	&dev_attr_fallback.attr,
1093	NULL,
1094};
1095
1096static const struct attribute_group omap_aes_attr_group = {
1097	.attrs = omap_aes_attrs,
1098};
1099
1100static int omap_aes_probe(struct platform_device *pdev)
1101{
1102	struct device *dev = &pdev->dev;
1103	struct omap_aes_dev *dd;
1104	struct skcipher_engine_alg *algp;
1105	struct aead_engine_alg *aalg;
1106	struct resource res;
1107	int err = -ENOMEM, i, j, irq = -1;
1108	u32 reg;
1109
1110	dd = devm_kzalloc(dev, sizeof(struct omap_aes_dev), GFP_KERNEL);
1111	if (dd == NULL) {
1112		dev_err(dev, "unable to alloc data struct.\n");
1113		goto err_data;
1114	}
1115	dd->dev = dev;
1116	platform_set_drvdata(pdev, dd);
1117
1118	aead_init_queue(&dd->aead_queue, OMAP_AES_QUEUE_LENGTH);
1119
1120	err = (dev->of_node) ? omap_aes_get_res_of(dd, dev, &res) :
1121			       omap_aes_get_res_pdev(dd, pdev, &res);
1122	if (err)
1123		goto err_res;
1124
1125	dd->io_base = devm_ioremap_resource(dev, &res);
1126	if (IS_ERR(dd->io_base)) {
1127		err = PTR_ERR(dd->io_base);
1128		goto err_res;
1129	}
1130	dd->phys_base = res.start;
1131
1132	pm_runtime_use_autosuspend(dev);
1133	pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);
1134
1135	pm_runtime_enable(dev);
1136	err = pm_runtime_resume_and_get(dev);
1137	if (err < 0) {
1138		dev_err(dev, "%s: failed to get_sync(%d)\n",
1139			__func__, err);
1140		goto err_pm_disable;
1141	}
1142
1143	omap_aes_dma_stop(dd);
1144
1145	reg = omap_aes_read(dd, AES_REG_REV(dd));
1146
1147	pm_runtime_put_sync(dev);
1148
1149	dev_info(dev, "OMAP AES hw accel rev: %u.%u\n",
1150		 (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
1151		 (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
1152
1153	tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd);
1154
1155	err = omap_aes_dma_init(dd);
1156	if (err == -EPROBE_DEFER) {
1157		goto err_irq;
1158	} else if (err && AES_REG_IRQ_STATUS(dd) && AES_REG_IRQ_ENABLE(dd)) {
1159		dd->pio_only = 1;
1160
1161		irq = platform_get_irq(pdev, 0);
1162		if (irq < 0) {
1163			err = irq;
1164			goto err_irq;
1165		}
1166
1167		err = devm_request_irq(dev, irq, omap_aes_irq, 0,
1168				dev_name(dev), dd);
1169		if (err) {
1170			dev_err(dev, "Unable to grab omap-aes IRQ\n");
1171			goto err_irq;
1172		}
1173	}
1174
1175	spin_lock_init(&dd->lock);
1176
1177	INIT_LIST_HEAD(&dd->list);
1178	spin_lock_bh(&list_lock);
1179	list_add_tail(&dd->list, &dev_list);
1180	spin_unlock_bh(&list_lock);
1181
1182	/* Initialize crypto engine */
1183	dd->engine = crypto_engine_alloc_init(dev, 1);
1184	if (!dd->engine) {
1185		err = -ENOMEM;
1186		goto err_engine;
1187	}
1188
1189	err = crypto_engine_start(dd->engine);
1190	if (err)
1191		goto err_engine;
1192
1193	for (i = 0; i < dd->pdata->algs_info_size; i++) {
1194		if (!dd->pdata->algs_info[i].registered) {
1195			for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
1196				algp = &dd->pdata->algs_info[i].algs_list[j];
1197
1198				pr_debug("reg alg: %s\n", algp->base.base.cra_name);
 
1199
1200				err = crypto_engine_register_skcipher(algp);
1201				if (err)
1202					goto err_algs;
1203
1204				dd->pdata->algs_info[i].registered++;
1205			}
1206		}
1207	}
1208
1209	if (dd->pdata->aead_algs_info &&
1210	    !dd->pdata->aead_algs_info->registered) {
1211		for (i = 0; i < dd->pdata->aead_algs_info->size; i++) {
1212			aalg = &dd->pdata->aead_algs_info->algs_list[i];
1213
1214			pr_debug("reg alg: %s\n", aalg->base.base.cra_name);
1215
1216			err = crypto_engine_register_aead(aalg);
1217			if (err)
1218				goto err_aead_algs;
1219
1220			dd->pdata->aead_algs_info->registered++;
1221		}
1222	}
1223
1224	err = sysfs_create_group(&dev->kobj, &omap_aes_attr_group);
1225	if (err) {
1226		dev_err(dev, "could not create sysfs device attrs\n");
1227		goto err_aead_algs;
1228	}
 
 
 
 
 
1229
1230	return 0;
1231err_aead_algs:
1232	for (i = dd->pdata->aead_algs_info->registered - 1; i >= 0; i--) {
1233		aalg = &dd->pdata->aead_algs_info->algs_list[i];
1234		crypto_engine_unregister_aead(aalg);
1235	}
1236err_algs:
1237	for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
1238		for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
1239			crypto_engine_unregister_skcipher(
1240					&dd->pdata->algs_info[i].algs_list[j]);
1241
1242err_engine:
1243	if (dd->engine)
1244		crypto_engine_exit(dd->engine);
1245
1246	omap_aes_dma_cleanup(dd);
1247err_irq:
1248	tasklet_kill(&dd->done_task);
1249err_pm_disable:
1250	pm_runtime_disable(dev);
1251err_res:
1252	dd = NULL;
1253err_data:
1254	dev_err(dev, "initialization failed.\n");
1255	return err;
1256}
1257
1258static void omap_aes_remove(struct platform_device *pdev)
1259{
1260	struct omap_aes_dev *dd = platform_get_drvdata(pdev);
1261	struct aead_engine_alg *aalg;
1262	int i, j;
1263
1264	spin_lock_bh(&list_lock);
 
 
 
1265	list_del(&dd->list);
1266	spin_unlock_bh(&list_lock);
1267
1268	for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
1269		for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--) {
1270			crypto_engine_unregister_skcipher(
1271					&dd->pdata->algs_info[i].algs_list[j]);
1272			dd->pdata->algs_info[i].registered--;
1273		}
1274
1275	for (i = dd->pdata->aead_algs_info->registered - 1; i >= 0; i--) {
1276		aalg = &dd->pdata->aead_algs_info->algs_list[i];
1277		crypto_engine_unregister_aead(aalg);
1278		dd->pdata->aead_algs_info->registered--;
1279	}
1280
1281	crypto_engine_exit(dd->engine);
1282
1283	tasklet_kill(&dd->done_task);
1284	omap_aes_dma_cleanup(dd);
1285	pm_runtime_disable(dd->dev);
 
1286
1287	sysfs_remove_group(&dd->dev->kobj, &omap_aes_attr_group);
1288}
1289
1290#ifdef CONFIG_PM_SLEEP
1291static int omap_aes_suspend(struct device *dev)
1292{
1293	pm_runtime_put_sync(dev);
1294	return 0;
1295}
1296
1297static int omap_aes_resume(struct device *dev)
1298{
1299	pm_runtime_get_sync(dev);
1300	return 0;
1301}
1302#endif
1303
1304static SIMPLE_DEV_PM_OPS(omap_aes_pm_ops, omap_aes_suspend, omap_aes_resume);
1305
1306static struct platform_driver omap_aes_driver = {
1307	.probe	= omap_aes_probe,
1308	.remove_new = omap_aes_remove,
1309	.driver	= {
1310		.name	= "omap-aes",
1311		.pm	= &omap_aes_pm_ops,
1312		.of_match_table	= omap_aes_of_match,
1313	},
1314};
1315
1316module_platform_driver(omap_aes_driver);
1317
1318MODULE_DESCRIPTION("OMAP AES hw acceleration support.");
1319MODULE_LICENSE("GPL v2");
1320MODULE_AUTHOR("Dmitry Kasatkin");
1321
v4.6
 
   1/*
   2 * Cryptographic API.
   3 *
   4 * Support for OMAP AES HW acceleration.
   5 *
   6 * Copyright (c) 2010 Nokia Corporation
   7 * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
   8 * Copyright (c) 2011 Texas Instruments Incorporated
   9 *
  10 * This program is free software; you can redistribute it and/or modify
  11 * it under the terms of the GNU General Public License version 2 as published
  12 * by the Free Software Foundation.
  13 *
  14 */
  15
  16#define pr_fmt(fmt) "%20s: " fmt, __func__
  17#define prn(num) pr_debug(#num "=%d\n", num)
  18#define prx(num) pr_debug(#num "=%x\n", num)
  19
 
 
 
 
 
 
 
 
  20#include <linux/err.h>
  21#include <linux/module.h>
  22#include <linux/init.h>
  23#include <linux/errno.h>
 
  24#include <linux/kernel.h>
 
 
 
  25#include <linux/platform_device.h>
 
  26#include <linux/scatterlist.h>
  27#include <linux/dma-mapping.h>
  28#include <linux/dmaengine.h>
  29#include <linux/omap-dma.h>
  30#include <linux/pm_runtime.h>
  31#include <linux/of.h>
  32#include <linux/of_device.h>
  33#include <linux/of_address.h>
  34#include <linux/io.h>
  35#include <linux/crypto.h>
  36#include <linux/interrupt.h>
  37#include <crypto/scatterwalk.h>
  38#include <crypto/aes.h>
  39#include <crypto/algapi.h>
  40
  41#define DST_MAXBURST			4
  42#define DMA_MIN				(DST_MAXBURST * sizeof(u32))
  43
  44#define _calc_walked(inout) (dd->inout##_walk.offset - dd->inout##_sg->offset)
  45
  46/* OMAP TRM gives bitfields as start:end, where start is the higher bit
  47   number. For example 7:0 */
  48#define FLD_MASK(start, end)	(((1 << ((start) - (end) + 1)) - 1) << (end))
  49#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  50
  51#define AES_REG_KEY(dd, x)		((dd)->pdata->key_ofs - \
  52						((x ^ 0x01) * 0x04))
  53#define AES_REG_IV(dd, x)		((dd)->pdata->iv_ofs + ((x) * 0x04))
  54
  55#define AES_REG_CTRL(dd)		((dd)->pdata->ctrl_ofs)
  56#define AES_REG_CTRL_CTR_WIDTH_MASK	GENMASK(8, 7)
  57#define AES_REG_CTRL_CTR_WIDTH_32	0
  58#define AES_REG_CTRL_CTR_WIDTH_64	BIT(7)
  59#define AES_REG_CTRL_CTR_WIDTH_96	BIT(8)
  60#define AES_REG_CTRL_CTR_WIDTH_128	GENMASK(8, 7)
  61#define AES_REG_CTRL_CTR		BIT(6)
  62#define AES_REG_CTRL_CBC		BIT(5)
  63#define AES_REG_CTRL_KEY_SIZE		GENMASK(4, 3)
  64#define AES_REG_CTRL_DIRECTION		BIT(2)
  65#define AES_REG_CTRL_INPUT_READY	BIT(1)
  66#define AES_REG_CTRL_OUTPUT_READY	BIT(0)
  67#define AES_REG_CTRL_MASK		GENMASK(24, 2)
  68
  69#define AES_REG_DATA_N(dd, x)		((dd)->pdata->data_ofs + ((x) * 0x04))
  70
  71#define AES_REG_REV(dd)			((dd)->pdata->rev_ofs)
  72
  73#define AES_REG_MASK(dd)		((dd)->pdata->mask_ofs)
  74#define AES_REG_MASK_SIDLE		BIT(6)
  75#define AES_REG_MASK_START		BIT(5)
  76#define AES_REG_MASK_DMA_OUT_EN		BIT(3)
  77#define AES_REG_MASK_DMA_IN_EN		BIT(2)
  78#define AES_REG_MASK_SOFTRESET		BIT(1)
  79#define AES_REG_AUTOIDLE		BIT(0)
  80
  81#define AES_REG_LENGTH_N(x)		(0x54 + ((x) * 0x04))
  82
  83#define AES_REG_IRQ_STATUS(dd)         ((dd)->pdata->irq_status_ofs)
  84#define AES_REG_IRQ_ENABLE(dd)         ((dd)->pdata->irq_enable_ofs)
  85#define AES_REG_IRQ_DATA_IN            BIT(1)
  86#define AES_REG_IRQ_DATA_OUT           BIT(2)
  87#define DEFAULT_TIMEOUT		(5*HZ)
  88
  89#define FLAGS_MODE_MASK		0x000f
  90#define FLAGS_ENCRYPT		BIT(0)
  91#define FLAGS_CBC		BIT(1)
  92#define FLAGS_GIV		BIT(2)
  93#define FLAGS_CTR		BIT(3)
  94
  95#define FLAGS_INIT		BIT(4)
  96#define FLAGS_FAST		BIT(5)
  97#define FLAGS_BUSY		BIT(6)
  98
  99#define AES_BLOCK_WORDS		(AES_BLOCK_SIZE >> 2)
 100
 101struct omap_aes_ctx {
 102	struct omap_aes_dev *dd;
 103
 104	int		keylen;
 105	u32		key[AES_KEYSIZE_256 / sizeof(u32)];
 106	unsigned long	flags;
 107};
 108
 109struct omap_aes_reqctx {
 110	unsigned long mode;
 111};
 112
 113#define OMAP_AES_QUEUE_LENGTH	1
 114#define OMAP_AES_CACHE_SIZE	0
 115
 116struct omap_aes_algs_info {
 117	struct crypto_alg	*algs_list;
 118	unsigned int		size;
 119	unsigned int		registered;
 120};
 121
 122struct omap_aes_pdata {
 123	struct omap_aes_algs_info	*algs_info;
 124	unsigned int	algs_info_size;
 125
 126	void		(*trigger)(struct omap_aes_dev *dd, int length);
 127
 128	u32		key_ofs;
 129	u32		iv_ofs;
 130	u32		ctrl_ofs;
 131	u32		data_ofs;
 132	u32		rev_ofs;
 133	u32		mask_ofs;
 134	u32             irq_enable_ofs;
 135	u32             irq_status_ofs;
 136
 137	u32		dma_enable_in;
 138	u32		dma_enable_out;
 139	u32		dma_start;
 140
 141	u32		major_mask;
 142	u32		major_shift;
 143	u32		minor_mask;
 144	u32		minor_shift;
 145};
 146
 147struct omap_aes_dev {
 148	struct list_head	list;
 149	unsigned long		phys_base;
 150	void __iomem		*io_base;
 151	struct omap_aes_ctx	*ctx;
 152	struct device		*dev;
 153	unsigned long		flags;
 154	int			err;
 155
 156	struct tasklet_struct	done_task;
 157
 158	struct ablkcipher_request	*req;
 159	struct crypto_engine		*engine;
 160
 161	/*
 162	 * total is used by PIO mode for book keeping so introduce
 163	 * variable total_save as need it to calc page_order
 164	 */
 165	size_t				total;
 166	size_t				total_save;
 167
 168	struct scatterlist		*in_sg;
 169	struct scatterlist		*out_sg;
 170
 171	/* Buffers for copying for unaligned cases */
 172	struct scatterlist		in_sgl;
 173	struct scatterlist		out_sgl;
 174	struct scatterlist		*orig_out;
 175	int				sgs_copied;
 176
 177	struct scatter_walk		in_walk;
 178	struct scatter_walk		out_walk;
 179	int			dma_in;
 180	struct dma_chan		*dma_lch_in;
 181	int			dma_out;
 182	struct dma_chan		*dma_lch_out;
 183	int			in_sg_len;
 184	int			out_sg_len;
 185	int			pio_only;
 186	const struct omap_aes_pdata	*pdata;
 187};
 188
 189/* keep registered devices data here */
 190static LIST_HEAD(dev_list);
 191static DEFINE_SPINLOCK(list_lock);
 192
 
 
 193#ifdef DEBUG
 194#define omap_aes_read(dd, offset)				\
 195({								\
 196	int _read_ret;						\
 197	_read_ret = __raw_readl(dd->io_base + offset);		\
 198	pr_debug("omap_aes_read(" #offset "=%#x)= %#x\n",	\
 199		 offset, _read_ret);				\
 200	_read_ret;						\
 201})
 202#else
 203static inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset)
 204{
 205	return __raw_readl(dd->io_base + offset);
 206}
 207#endif
 208
 209#ifdef DEBUG
 210#define omap_aes_write(dd, offset, value)				\
 211	do {								\
 212		pr_debug("omap_aes_write(" #offset "=%#x) value=%#x\n",	\
 213			 offset, value);				\
 214		__raw_writel(value, dd->io_base + offset);		\
 215	} while (0)
 216#else
 217static inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset,
 218				  u32 value)
 219{
 220	__raw_writel(value, dd->io_base + offset);
 221}
 222#endif
 223
 224static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset,
 225					u32 value, u32 mask)
 226{
 227	u32 val;
 228
 229	val = omap_aes_read(dd, offset);
 230	val &= ~mask;
 231	val |= value;
 232	omap_aes_write(dd, offset, val);
 233}
 234
 235static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset,
 236					u32 *value, int count)
 237{
 238	for (; count--; value++, offset += 4)
 239		omap_aes_write(dd, offset, *value);
 240}
 241
 242static int omap_aes_hw_init(struct omap_aes_dev *dd)
 243{
 
 
 244	if (!(dd->flags & FLAGS_INIT)) {
 245		dd->flags |= FLAGS_INIT;
 246		dd->err = 0;
 247	}
 248
 
 
 
 
 
 
 249	return 0;
 250}
 251
 252static int omap_aes_write_ctrl(struct omap_aes_dev *dd)
 253{
 
 
 
 
 
 
 
 
 254	unsigned int key32;
 255	int i, err;
 256	u32 val;
 257
 258	err = omap_aes_hw_init(dd);
 259	if (err)
 260		return err;
 261
 262	key32 = dd->ctx->keylen / sizeof(u32);
 263
 264	/* it seems a key should always be set even if it has not changed */
 
 
 
 
 265	for (i = 0; i < key32; i++) {
 266		omap_aes_write(dd, AES_REG_KEY(dd, i),
 267			__le32_to_cpu(dd->ctx->key[i]));
 268	}
 269
 270	if ((dd->flags & (FLAGS_CBC | FLAGS_CTR)) && dd->req->info)
 271		omap_aes_write_n(dd, AES_REG_IV(dd, 0), dd->req->info, 4);
 
 
 
 
 
 272
 273	val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3);
 274	if (dd->flags & FLAGS_CBC)
 275		val |= AES_REG_CTRL_CBC;
 276	if (dd->flags & FLAGS_CTR)
 
 277		val |= AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_128;
 278
 
 
 
 279	if (dd->flags & FLAGS_ENCRYPT)
 280		val |= AES_REG_CTRL_DIRECTION;
 281
 282	omap_aes_write_mask(dd, AES_REG_CTRL(dd), val, AES_REG_CTRL_MASK);
 283
 284	return 0;
 285}
 286
 287static void omap_aes_dma_trigger_omap2(struct omap_aes_dev *dd, int length)
 288{
 289	u32 mask, val;
 290
 291	val = dd->pdata->dma_start;
 292
 293	if (dd->dma_lch_out != NULL)
 294		val |= dd->pdata->dma_enable_out;
 295	if (dd->dma_lch_in != NULL)
 296		val |= dd->pdata->dma_enable_in;
 297
 298	mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
 299	       dd->pdata->dma_start;
 300
 301	omap_aes_write_mask(dd, AES_REG_MASK(dd), val, mask);
 302
 303}
 304
 305static void omap_aes_dma_trigger_omap4(struct omap_aes_dev *dd, int length)
 306{
 307	omap_aes_write(dd, AES_REG_LENGTH_N(0), length);
 308	omap_aes_write(dd, AES_REG_LENGTH_N(1), 0);
 
 
 309
 310	omap_aes_dma_trigger_omap2(dd, length);
 311}
 312
 313static void omap_aes_dma_stop(struct omap_aes_dev *dd)
 314{
 315	u32 mask;
 316
 317	mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
 318	       dd->pdata->dma_start;
 319
 320	omap_aes_write_mask(dd, AES_REG_MASK(dd), 0, mask);
 321}
 322
 323static struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_ctx *ctx)
 324{
 325	struct omap_aes_dev *dd = NULL, *tmp;
 326
 327	spin_lock_bh(&list_lock);
 328	if (!ctx->dd) {
 329		list_for_each_entry(tmp, &dev_list, list) {
 330			/* FIXME: take fist available aes core */
 331			dd = tmp;
 332			break;
 333		}
 334		ctx->dd = dd;
 335	} else {
 336		/* already found before */
 337		dd = ctx->dd;
 338	}
 339	spin_unlock_bh(&list_lock);
 340
 341	return dd;
 342}
 343
 344static void omap_aes_dma_out_callback(void *data)
 345{
 346	struct omap_aes_dev *dd = data;
 347
 348	/* dma_lch_out - completed */
 349	tasklet_schedule(&dd->done_task);
 350}
 351
 352static int omap_aes_dma_init(struct omap_aes_dev *dd)
 353{
 354	int err = -ENOMEM;
 355	dma_cap_mask_t mask;
 356
 357	dd->dma_lch_out = NULL;
 358	dd->dma_lch_in = NULL;
 359
 360	dma_cap_zero(mask);
 361	dma_cap_set(DMA_SLAVE, mask);
 362
 363	dd->dma_lch_in = dma_request_slave_channel_compat(mask,
 364							  omap_dma_filter_fn,
 365							  &dd->dma_in,
 366							  dd->dev, "rx");
 367	if (!dd->dma_lch_in) {
 368		dev_err(dd->dev, "Unable to request in DMA channel\n");
 369		goto err_dma_in;
 370	}
 371
 372	dd->dma_lch_out = dma_request_slave_channel_compat(mask,
 373							   omap_dma_filter_fn,
 374							   &dd->dma_out,
 375							   dd->dev, "tx");
 376	if (!dd->dma_lch_out) {
 377		dev_err(dd->dev, "Unable to request out DMA channel\n");
 
 378		goto err_dma_out;
 379	}
 380
 381	return 0;
 382
 383err_dma_out:
 384	dma_release_channel(dd->dma_lch_in);
 385err_dma_in:
 386	if (err)
 387		pr_err("error: %d\n", err);
 388	return err;
 389}
 390
 391static void omap_aes_dma_cleanup(struct omap_aes_dev *dd)
 392{
 
 
 
 393	dma_release_channel(dd->dma_lch_out);
 394	dma_release_channel(dd->dma_lch_in);
 395}
 396
 397static void sg_copy_buf(void *buf, struct scatterlist *sg,
 398			      unsigned int start, unsigned int nbytes, int out)
 
 
 399{
 400	struct scatter_walk walk;
 401
 402	if (!nbytes)
 403		return;
 404
 405	scatterwalk_start(&walk, sg);
 406	scatterwalk_advance(&walk, start);
 407	scatterwalk_copychunks(buf, &walk, nbytes, out);
 408	scatterwalk_done(&walk, out, 0);
 409}
 410
 411static int omap_aes_crypt_dma(struct crypto_tfm *tfm,
 412		struct scatterlist *in_sg, struct scatterlist *out_sg,
 413		int in_sg_len, int out_sg_len)
 414{
 415	struct omap_aes_ctx *ctx = crypto_tfm_ctx(tfm);
 416	struct omap_aes_dev *dd = ctx->dd;
 417	struct dma_async_tx_descriptor *tx_in, *tx_out;
 418	struct dma_slave_config cfg;
 419	int ret;
 420
 421	if (dd->pio_only) {
 422		scatterwalk_start(&dd->in_walk, dd->in_sg);
 423		scatterwalk_start(&dd->out_walk, dd->out_sg);
 
 424
 425		/* Enable DATAIN interrupt and let it take
 426		   care of the rest */
 427		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
 428		return 0;
 429	}
 430
 431	dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE);
 432
 433	memset(&cfg, 0, sizeof(cfg));
 434
 435	cfg.src_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
 436	cfg.dst_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
 437	cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
 438	cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
 439	cfg.src_maxburst = DST_MAXBURST;
 440	cfg.dst_maxburst = DST_MAXBURST;
 441
 442	/* IN */
 443	ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
 444	if (ret) {
 445		dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
 446			ret);
 447		return ret;
 448	}
 449
 450	tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len,
 451					DMA_MEM_TO_DEV,
 452					DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
 453	if (!tx_in) {
 454		dev_err(dd->dev, "IN prep_slave_sg() failed\n");
 455		return -EINVAL;
 456	}
 457
 458	/* No callback necessary */
 459	tx_in->callback_param = dd;
 
 460
 461	/* OUT */
 462	ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
 463	if (ret) {
 464		dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
 465			ret);
 466		return ret;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 467	}
 468
 469	tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, out_sg_len,
 470					DMA_DEV_TO_MEM,
 471					DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
 472	if (!tx_out) {
 473		dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
 474		return -EINVAL;
 475	}
 476
 477	tx_out->callback = omap_aes_dma_out_callback;
 478	tx_out->callback_param = dd;
 479
 480	dmaengine_submit(tx_in);
 481	dmaengine_submit(tx_out);
 
 482
 483	dma_async_issue_pending(dd->dma_lch_in);
 484	dma_async_issue_pending(dd->dma_lch_out);
 
 485
 486	/* start DMA */
 487	dd->pdata->trigger(dd, dd->total);
 488
 489	return 0;
 490}
 491
 492static int omap_aes_crypt_dma_start(struct omap_aes_dev *dd)
 493{
 494	struct crypto_tfm *tfm = crypto_ablkcipher_tfm(
 495					crypto_ablkcipher_reqtfm(dd->req));
 496	int err;
 497
 498	pr_debug("total: %d\n", dd->total);
 499
 500	if (!dd->pio_only) {
 501		err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len,
 502				 DMA_TO_DEVICE);
 503		if (!err) {
 504			dev_err(dd->dev, "dma_map_sg() error\n");
 505			return -EINVAL;
 506		}
 507
 508		err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len,
 509				 DMA_FROM_DEVICE);
 510		if (!err) {
 511			dev_err(dd->dev, "dma_map_sg() error\n");
 512			return -EINVAL;
 
 
 513		}
 514	}
 515
 516	err = omap_aes_crypt_dma(tfm, dd->in_sg, dd->out_sg, dd->in_sg_len,
 517				 dd->out_sg_len);
 518	if (err && !dd->pio_only) {
 519		dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
 520		dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
 521			     DMA_FROM_DEVICE);
 
 522	}
 523
 524	return err;
 525}
 526
 527static void omap_aes_finish_req(struct omap_aes_dev *dd, int err)
 528{
 529	struct ablkcipher_request *req = dd->req;
 530
 531	pr_debug("err: %d\n", err);
 532
 533	crypto_finalize_request(dd->engine, req, err);
 
 
 
 534}
 535
 536static int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd)
 537{
 538	pr_debug("total: %d\n", dd->total);
 539
 540	omap_aes_dma_stop(dd);
 541
 542	dmaengine_terminate_all(dd->dma_lch_in);
 543	dmaengine_terminate_all(dd->dma_lch_out);
 544
 545	return 0;
 546}
 547
 548static int omap_aes_check_aligned(struct scatterlist *sg, int total)
 549{
 550	int len = 0;
 551
 552	if (!IS_ALIGNED(total, AES_BLOCK_SIZE))
 553		return -EINVAL;
 554
 555	while (sg) {
 556		if (!IS_ALIGNED(sg->offset, 4))
 557			return -1;
 558		if (!IS_ALIGNED(sg->length, AES_BLOCK_SIZE))
 559			return -1;
 560
 561		len += sg->length;
 562		sg = sg_next(sg);
 563	}
 564
 565	if (len != total)
 566		return -1;
 567
 568	return 0;
 569}
 570
 571static int omap_aes_copy_sgs(struct omap_aes_dev *dd)
 572{
 573	void *buf_in, *buf_out;
 574	int pages, total;
 575
 576	total = ALIGN(dd->total, AES_BLOCK_SIZE);
 577	pages = get_order(total);
 578
 579	buf_in = (void *)__get_free_pages(GFP_ATOMIC, pages);
 580	buf_out = (void *)__get_free_pages(GFP_ATOMIC, pages);
 581
 582	if (!buf_in || !buf_out) {
 583		pr_err("Couldn't allocated pages for unaligned cases.\n");
 584		return -1;
 585	}
 586
 587	dd->orig_out = dd->out_sg;
 588
 589	sg_copy_buf(buf_in, dd->in_sg, 0, dd->total, 0);
 590
 591	sg_init_table(&dd->in_sgl, 1);
 592	sg_set_buf(&dd->in_sgl, buf_in, total);
 593	dd->in_sg = &dd->in_sgl;
 594
 595	sg_init_table(&dd->out_sgl, 1);
 596	sg_set_buf(&dd->out_sgl, buf_out, total);
 597	dd->out_sg = &dd->out_sgl;
 598
 599	return 0;
 600}
 601
 602static int omap_aes_handle_queue(struct omap_aes_dev *dd,
 603				 struct ablkcipher_request *req)
 604{
 605	if (req)
 606		return crypto_transfer_request_to_engine(dd->engine, req);
 607
 608	return 0;
 609}
 610
 611static int omap_aes_prepare_req(struct crypto_engine *engine,
 612				struct ablkcipher_request *req)
 613{
 614	struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
 615			crypto_ablkcipher_reqtfm(req));
 616	struct omap_aes_dev *dd = omap_aes_find_dev(ctx);
 617	struct omap_aes_reqctx *rctx;
 618	int len;
 619
 620	if (!dd)
 621		return -ENODEV;
 622
 623	/* assign new request to device */
 624	dd->req = req;
 625	dd->total = req->nbytes;
 626	dd->total_save = req->nbytes;
 627	dd->in_sg = req->src;
 628	dd->out_sg = req->dst;
 
 629
 630	if (omap_aes_check_aligned(dd->in_sg, dd->total) ||
 631	    omap_aes_check_aligned(dd->out_sg, dd->total)) {
 632		if (omap_aes_copy_sgs(dd))
 633			pr_err("Failed to copy SGs for unaligned cases\n");
 634		dd->sgs_copied = 1;
 635	} else {
 636		dd->sgs_copied = 0;
 637	}
 
 
 
 
 
 
 
 638
 639	len = ALIGN(dd->total, AES_BLOCK_SIZE);
 640	dd->in_sg_len = scatterwalk_bytes_sglen(dd->in_sg, len);
 641	dd->out_sg_len = scatterwalk_bytes_sglen(dd->out_sg, len);
 642	BUG_ON(dd->in_sg_len < 0 || dd->out_sg_len < 0);
 
 
 
 643
 644	rctx = ablkcipher_request_ctx(req);
 645	ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
 646	rctx->mode &= FLAGS_MODE_MASK;
 647	dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
 648
 649	dd->ctx = ctx;
 650	ctx->dd = dd;
 651
 652	return omap_aes_write_ctrl(dd);
 653}
 654
 655static int omap_aes_crypt_req(struct crypto_engine *engine,
 656			      struct ablkcipher_request *req)
 657{
 658	struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
 659			crypto_ablkcipher_reqtfm(req));
 660	struct omap_aes_dev *dd = omap_aes_find_dev(ctx);
 661
 662	if (!dd)
 663		return -ENODEV;
 664
 665	return omap_aes_crypt_dma_start(dd);
 
 
 
 
 
 
 
 
 
 666}
 667
 668static void omap_aes_done_task(unsigned long data)
 669{
 670	struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
 671	void *buf_in, *buf_out;
 672	int pages, len;
 673
 674	pr_debug("enter done_task\n");
 675
 676	if (!dd->pio_only) {
 677		dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len,
 678				       DMA_FROM_DEVICE);
 679		dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
 680		dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
 681			     DMA_FROM_DEVICE);
 682		omap_aes_crypt_dma_stop(dd);
 683	}
 684
 685	if (dd->sgs_copied) {
 686		buf_in = sg_virt(&dd->in_sgl);
 687		buf_out = sg_virt(&dd->out_sgl);
 688
 689		sg_copy_buf(buf_out, dd->orig_out, 0, dd->total_save, 1);
 690
 691		len = ALIGN(dd->total_save, AES_BLOCK_SIZE);
 692		pages = get_order(len);
 693		free_pages((unsigned long)buf_in, pages);
 694		free_pages((unsigned long)buf_out, pages);
 695	}
 696
 697	omap_aes_finish_req(dd, 0);
 698
 699	pr_debug("exit\n");
 700}
 701
 702static int omap_aes_crypt(struct ablkcipher_request *req, unsigned long mode)
 703{
 704	struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
 705			crypto_ablkcipher_reqtfm(req));
 706	struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
 707	struct omap_aes_dev *dd;
 
 
 
 
 708
 709	pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes,
 710		  !!(mode & FLAGS_ENCRYPT),
 711		  !!(mode & FLAGS_CBC));
 712
 713	dd = omap_aes_find_dev(ctx);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 714	if (!dd)
 715		return -ENODEV;
 716
 717	rctx->mode = mode;
 718
 719	return omap_aes_handle_queue(dd, req);
 720}
 721
 722/* ********************** ALG API ************************************ */
 723
 724static int omap_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
 725			   unsigned int keylen)
 726{
 727	struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
 
 728
 729	if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
 730		   keylen != AES_KEYSIZE_256)
 731		return -EINVAL;
 732
 733	pr_debug("enter, keylen: %d\n", keylen);
 734
 735	memcpy(ctx->key, key, keylen);
 736	ctx->keylen = keylen;
 737
 
 
 
 
 
 
 
 
 738	return 0;
 739}
 740
 741static int omap_aes_ecb_encrypt(struct ablkcipher_request *req)
 742{
 743	return omap_aes_crypt(req, FLAGS_ENCRYPT);
 744}
 745
 746static int omap_aes_ecb_decrypt(struct ablkcipher_request *req)
 747{
 748	return omap_aes_crypt(req, 0);
 749}
 750
 751static int omap_aes_cbc_encrypt(struct ablkcipher_request *req)
 752{
 753	return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
 754}
 755
 756static int omap_aes_cbc_decrypt(struct ablkcipher_request *req)
 757{
 758	return omap_aes_crypt(req, FLAGS_CBC);
 759}
 760
 761static int omap_aes_ctr_encrypt(struct ablkcipher_request *req)
 762{
 763	return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CTR);
 764}
 765
 766static int omap_aes_ctr_decrypt(struct ablkcipher_request *req)
 767{
 768	return omap_aes_crypt(req, FLAGS_CTR);
 769}
 770
 771static int omap_aes_cra_init(struct crypto_tfm *tfm)
 772{
 773	struct omap_aes_dev *dd = NULL;
 774	int err;
 
 775
 776	/* Find AES device, currently picks the first device */
 777	spin_lock_bh(&list_lock);
 778	list_for_each_entry(dd, &dev_list, list) {
 779		break;
 780	}
 781	spin_unlock_bh(&list_lock);
 782
 783	err = pm_runtime_get_sync(dd->dev);
 784	if (err < 0) {
 785		dev_err(dd->dev, "%s: failed to get_sync(%d)\n",
 786			__func__, err);
 787		return err;
 788	}
 789
 790	tfm->crt_ablkcipher.reqsize = sizeof(struct omap_aes_reqctx);
 
 791
 792	return 0;
 793}
 794
 795static void omap_aes_cra_exit(struct crypto_tfm *tfm)
 796{
 797	struct omap_aes_dev *dd = NULL;
 798
 799	/* Find AES device, currently picks the first device */
 800	spin_lock_bh(&list_lock);
 801	list_for_each_entry(dd, &dev_list, list) {
 802		break;
 803	}
 804	spin_unlock_bh(&list_lock);
 805
 806	pm_runtime_put_sync(dd->dev);
 807}
 808
 809/* ********************** ALGS ************************************ */
 810
 811static struct crypto_alg algs_ecb_cbc[] = {
 812{
 813	.cra_name		= "ecb(aes)",
 814	.cra_driver_name	= "ecb-aes-omap",
 815	.cra_priority		= 300,
 816	.cra_flags		= CRYPTO_ALG_TYPE_ABLKCIPHER |
 817				  CRYPTO_ALG_KERN_DRIVER_ONLY |
 818				  CRYPTO_ALG_ASYNC,
 819	.cra_blocksize		= AES_BLOCK_SIZE,
 820	.cra_ctxsize		= sizeof(struct omap_aes_ctx),
 821	.cra_alignmask		= 0,
 822	.cra_type		= &crypto_ablkcipher_type,
 823	.cra_module		= THIS_MODULE,
 824	.cra_init		= omap_aes_cra_init,
 825	.cra_exit		= omap_aes_cra_exit,
 826	.cra_u.ablkcipher = {
 827		.min_keysize	= AES_MIN_KEY_SIZE,
 828		.max_keysize	= AES_MAX_KEY_SIZE,
 829		.setkey		= omap_aes_setkey,
 830		.encrypt	= omap_aes_ecb_encrypt,
 831		.decrypt	= omap_aes_ecb_decrypt,
 832	}
 833},
 834{
 835	.cra_name		= "cbc(aes)",
 836	.cra_driver_name	= "cbc-aes-omap",
 837	.cra_priority		= 300,
 838	.cra_flags		= CRYPTO_ALG_TYPE_ABLKCIPHER |
 839				  CRYPTO_ALG_KERN_DRIVER_ONLY |
 840				  CRYPTO_ALG_ASYNC,
 841	.cra_blocksize		= AES_BLOCK_SIZE,
 842	.cra_ctxsize		= sizeof(struct omap_aes_ctx),
 843	.cra_alignmask		= 0,
 844	.cra_type		= &crypto_ablkcipher_type,
 845	.cra_module		= THIS_MODULE,
 846	.cra_init		= omap_aes_cra_init,
 847	.cra_exit		= omap_aes_cra_exit,
 848	.cra_u.ablkcipher = {
 849		.min_keysize	= AES_MIN_KEY_SIZE,
 850		.max_keysize	= AES_MAX_KEY_SIZE,
 851		.ivsize		= AES_BLOCK_SIZE,
 852		.setkey		= omap_aes_setkey,
 853		.encrypt	= omap_aes_cbc_encrypt,
 854		.decrypt	= omap_aes_cbc_decrypt,
 855	}
 856}
 857};
 858
 859static struct crypto_alg algs_ctr[] = {
 860{
 861	.cra_name		= "ctr(aes)",
 862	.cra_driver_name	= "ctr-aes-omap",
 863	.cra_priority		= 300,
 864	.cra_flags		= CRYPTO_ALG_TYPE_ABLKCIPHER |
 865				  CRYPTO_ALG_KERN_DRIVER_ONLY |
 866				  CRYPTO_ALG_ASYNC,
 867	.cra_blocksize		= AES_BLOCK_SIZE,
 868	.cra_ctxsize		= sizeof(struct omap_aes_ctx),
 869	.cra_alignmask		= 0,
 870	.cra_type		= &crypto_ablkcipher_type,
 871	.cra_module		= THIS_MODULE,
 872	.cra_init		= omap_aes_cra_init,
 873	.cra_exit		= omap_aes_cra_exit,
 874	.cra_u.ablkcipher = {
 875		.min_keysize	= AES_MIN_KEY_SIZE,
 876		.max_keysize	= AES_MAX_KEY_SIZE,
 877		.geniv		= "eseqiv",
 878		.ivsize		= AES_BLOCK_SIZE,
 879		.setkey		= omap_aes_setkey,
 880		.encrypt	= omap_aes_ctr_encrypt,
 881		.decrypt	= omap_aes_ctr_decrypt,
 882	}
 883} ,
 884};
 885
 886static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc[] = {
 887	{
 888		.algs_list	= algs_ecb_cbc,
 889		.size		= ARRAY_SIZE(algs_ecb_cbc),
 890	},
 891};
 892
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 893static const struct omap_aes_pdata omap_aes_pdata_omap2 = {
 894	.algs_info	= omap_aes_algs_info_ecb_cbc,
 895	.algs_info_size	= ARRAY_SIZE(omap_aes_algs_info_ecb_cbc),
 896	.trigger	= omap_aes_dma_trigger_omap2,
 897	.key_ofs	= 0x1c,
 898	.iv_ofs		= 0x20,
 899	.ctrl_ofs	= 0x30,
 900	.data_ofs	= 0x34,
 901	.rev_ofs	= 0x44,
 902	.mask_ofs	= 0x48,
 903	.dma_enable_in	= BIT(2),
 904	.dma_enable_out	= BIT(3),
 905	.dma_start	= BIT(5),
 906	.major_mask	= 0xf0,
 907	.major_shift	= 4,
 908	.minor_mask	= 0x0f,
 909	.minor_shift	= 0,
 910};
 911
 912#ifdef CONFIG_OF
 913static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc_ctr[] = {
 914	{
 915		.algs_list	= algs_ecb_cbc,
 916		.size		= ARRAY_SIZE(algs_ecb_cbc),
 917	},
 918	{
 919		.algs_list	= algs_ctr,
 920		.size		= ARRAY_SIZE(algs_ctr),
 921	},
 922};
 923
 924static const struct omap_aes_pdata omap_aes_pdata_omap3 = {
 925	.algs_info	= omap_aes_algs_info_ecb_cbc_ctr,
 926	.algs_info_size	= ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
 927	.trigger	= omap_aes_dma_trigger_omap2,
 928	.key_ofs	= 0x1c,
 929	.iv_ofs		= 0x20,
 930	.ctrl_ofs	= 0x30,
 931	.data_ofs	= 0x34,
 932	.rev_ofs	= 0x44,
 933	.mask_ofs	= 0x48,
 934	.dma_enable_in	= BIT(2),
 935	.dma_enable_out	= BIT(3),
 936	.dma_start	= BIT(5),
 937	.major_mask	= 0xf0,
 938	.major_shift	= 4,
 939	.minor_mask	= 0x0f,
 940	.minor_shift	= 0,
 941};
 942
 943static const struct omap_aes_pdata omap_aes_pdata_omap4 = {
 944	.algs_info	= omap_aes_algs_info_ecb_cbc_ctr,
 945	.algs_info_size	= ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
 
 946	.trigger	= omap_aes_dma_trigger_omap4,
 947	.key_ofs	= 0x3c,
 948	.iv_ofs		= 0x40,
 949	.ctrl_ofs	= 0x50,
 950	.data_ofs	= 0x60,
 951	.rev_ofs	= 0x80,
 952	.mask_ofs	= 0x84,
 953	.irq_status_ofs = 0x8c,
 954	.irq_enable_ofs = 0x90,
 955	.dma_enable_in	= BIT(5),
 956	.dma_enable_out	= BIT(6),
 957	.major_mask	= 0x0700,
 958	.major_shift	= 8,
 959	.minor_mask	= 0x003f,
 960	.minor_shift	= 0,
 961};
 962
 963static irqreturn_t omap_aes_irq(int irq, void *dev_id)
 964{
 965	struct omap_aes_dev *dd = dev_id;
 966	u32 status, i;
 967	u32 *src, *dst;
 968
 969	status = omap_aes_read(dd, AES_REG_IRQ_STATUS(dd));
 970	if (status & AES_REG_IRQ_DATA_IN) {
 971		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
 972
 973		BUG_ON(!dd->in_sg);
 974
 975		BUG_ON(_calc_walked(in) > dd->in_sg->length);
 976
 977		src = sg_virt(dd->in_sg) + _calc_walked(in);
 978
 979		for (i = 0; i < AES_BLOCK_WORDS; i++) {
 980			omap_aes_write(dd, AES_REG_DATA_N(dd, i), *src);
 981
 982			scatterwalk_advance(&dd->in_walk, 4);
 983			if (dd->in_sg->length == _calc_walked(in)) {
 984				dd->in_sg = sg_next(dd->in_sg);
 985				if (dd->in_sg) {
 986					scatterwalk_start(&dd->in_walk,
 987							  dd->in_sg);
 988					src = sg_virt(dd->in_sg) +
 989					      _calc_walked(in);
 990				}
 991			} else {
 992				src++;
 993			}
 994		}
 995
 996		/* Clear IRQ status */
 997		status &= ~AES_REG_IRQ_DATA_IN;
 998		omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
 999
1000		/* Enable DATA_OUT interrupt */
1001		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x4);
1002
1003	} else if (status & AES_REG_IRQ_DATA_OUT) {
1004		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
1005
1006		BUG_ON(!dd->out_sg);
1007
1008		BUG_ON(_calc_walked(out) > dd->out_sg->length);
1009
1010		dst = sg_virt(dd->out_sg) + _calc_walked(out);
1011
1012		for (i = 0; i < AES_BLOCK_WORDS; i++) {
1013			*dst = omap_aes_read(dd, AES_REG_DATA_N(dd, i));
1014			scatterwalk_advance(&dd->out_walk, 4);
1015			if (dd->out_sg->length == _calc_walked(out)) {
1016				dd->out_sg = sg_next(dd->out_sg);
1017				if (dd->out_sg) {
1018					scatterwalk_start(&dd->out_walk,
1019							  dd->out_sg);
1020					dst = sg_virt(dd->out_sg) +
1021					      _calc_walked(out);
1022				}
1023			} else {
1024				dst++;
1025			}
1026		}
1027
1028		dd->total -= min_t(size_t, AES_BLOCK_SIZE, dd->total);
1029
1030		/* Clear IRQ status */
1031		status &= ~AES_REG_IRQ_DATA_OUT;
1032		omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
1033
1034		if (!dd->total)
1035			/* All bytes read! */
1036			tasklet_schedule(&dd->done_task);
1037		else
1038			/* Enable DATA_IN interrupt for next block */
1039			omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
1040	}
1041
1042	return IRQ_HANDLED;
1043}
1044
1045static const struct of_device_id omap_aes_of_match[] = {
1046	{
1047		.compatible	= "ti,omap2-aes",
1048		.data		= &omap_aes_pdata_omap2,
1049	},
1050	{
1051		.compatible	= "ti,omap3-aes",
1052		.data		= &omap_aes_pdata_omap3,
1053	},
1054	{
1055		.compatible	= "ti,omap4-aes",
1056		.data		= &omap_aes_pdata_omap4,
1057	},
1058	{},
1059};
1060MODULE_DEVICE_TABLE(of, omap_aes_of_match);
1061
1062static int omap_aes_get_res_of(struct omap_aes_dev *dd,
1063		struct device *dev, struct resource *res)
1064{
1065	struct device_node *node = dev->of_node;
1066	const struct of_device_id *match;
1067	int err = 0;
1068
1069	match = of_match_device(of_match_ptr(omap_aes_of_match), dev);
1070	if (!match) {
1071		dev_err(dev, "no compatible OF match\n");
1072		err = -EINVAL;
1073		goto err;
1074	}
1075
1076	err = of_address_to_resource(node, 0, res);
1077	if (err < 0) {
1078		dev_err(dev, "can't translate OF node address\n");
1079		err = -EINVAL;
1080		goto err;
1081	}
1082
1083	dd->dma_out = -1; /* Dummy value that's unused */
1084	dd->dma_in = -1; /* Dummy value that's unused */
1085
1086	dd->pdata = match->data;
1087
1088err:
1089	return err;
1090}
1091#else
1092static const struct of_device_id omap_aes_of_match[] = {
1093	{},
1094};
1095
1096static int omap_aes_get_res_of(struct omap_aes_dev *dd,
1097		struct device *dev, struct resource *res)
1098{
1099	return -EINVAL;
1100}
1101#endif
1102
1103static int omap_aes_get_res_pdev(struct omap_aes_dev *dd,
1104		struct platform_device *pdev, struct resource *res)
1105{
1106	struct device *dev = &pdev->dev;
1107	struct resource *r;
1108	int err = 0;
1109
1110	/* Get the base address */
1111	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1112	if (!r) {
1113		dev_err(dev, "no MEM resource info\n");
1114		err = -ENODEV;
1115		goto err;
1116	}
1117	memcpy(res, r, sizeof(*res));
1118
1119	/* Get the DMA out channel */
1120	r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1121	if (!r) {
1122		dev_err(dev, "no DMA out resource info\n");
1123		err = -ENODEV;
1124		goto err;
1125	}
1126	dd->dma_out = r->start;
1127
1128	/* Get the DMA in channel */
1129	r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1130	if (!r) {
1131		dev_err(dev, "no DMA in resource info\n");
1132		err = -ENODEV;
1133		goto err;
1134	}
1135	dd->dma_in = r->start;
1136
1137	/* Only OMAP2/3 can be non-DT */
1138	dd->pdata = &omap_aes_pdata_omap2;
1139
1140err:
1141	return err;
1142}
1143
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1144static int omap_aes_probe(struct platform_device *pdev)
1145{
1146	struct device *dev = &pdev->dev;
1147	struct omap_aes_dev *dd;
1148	struct crypto_alg *algp;
 
1149	struct resource res;
1150	int err = -ENOMEM, i, j, irq = -1;
1151	u32 reg;
1152
1153	dd = devm_kzalloc(dev, sizeof(struct omap_aes_dev), GFP_KERNEL);
1154	if (dd == NULL) {
1155		dev_err(dev, "unable to alloc data struct.\n");
1156		goto err_data;
1157	}
1158	dd->dev = dev;
1159	platform_set_drvdata(pdev, dd);
1160
 
 
1161	err = (dev->of_node) ? omap_aes_get_res_of(dd, dev, &res) :
1162			       omap_aes_get_res_pdev(dd, pdev, &res);
1163	if (err)
1164		goto err_res;
1165
1166	dd->io_base = devm_ioremap_resource(dev, &res);
1167	if (IS_ERR(dd->io_base)) {
1168		err = PTR_ERR(dd->io_base);
1169		goto err_res;
1170	}
1171	dd->phys_base = res.start;
1172
 
 
 
1173	pm_runtime_enable(dev);
1174	err = pm_runtime_get_sync(dev);
1175	if (err < 0) {
1176		dev_err(dev, "%s: failed to get_sync(%d)\n",
1177			__func__, err);
1178		goto err_res;
1179	}
1180
1181	omap_aes_dma_stop(dd);
1182
1183	reg = omap_aes_read(dd, AES_REG_REV(dd));
1184
1185	pm_runtime_put_sync(dev);
1186
1187	dev_info(dev, "OMAP AES hw accel rev: %u.%u\n",
1188		 (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
1189		 (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
1190
1191	tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd);
1192
1193	err = omap_aes_dma_init(dd);
1194	if (err && AES_REG_IRQ_STATUS(dd) && AES_REG_IRQ_ENABLE(dd)) {
 
 
1195		dd->pio_only = 1;
1196
1197		irq = platform_get_irq(pdev, 0);
1198		if (irq < 0) {
1199			dev_err(dev, "can't get IRQ resource\n");
1200			goto err_irq;
1201		}
1202
1203		err = devm_request_irq(dev, irq, omap_aes_irq, 0,
1204				dev_name(dev), dd);
1205		if (err) {
1206			dev_err(dev, "Unable to grab omap-aes IRQ\n");
1207			goto err_irq;
1208		}
1209	}
1210
 
1211
1212	INIT_LIST_HEAD(&dd->list);
1213	spin_lock(&list_lock);
1214	list_add_tail(&dd->list, &dev_list);
1215	spin_unlock(&list_lock);
 
 
 
 
 
 
 
 
 
 
 
1216
1217	for (i = 0; i < dd->pdata->algs_info_size; i++) {
1218		for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
1219			algp = &dd->pdata->algs_info[i].algs_list[j];
 
1220
1221			pr_debug("reg alg: %s\n", algp->cra_name);
1222			INIT_LIST_HEAD(&algp->cra_list);
1223
1224			err = crypto_register_alg(algp);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1225			if (err)
1226				goto err_algs;
1227
1228			dd->pdata->algs_info[i].registered++;
1229		}
1230	}
1231
1232	/* Initialize crypto engine */
1233	dd->engine = crypto_engine_alloc_init(dev, 1);
1234	if (!dd->engine)
1235		goto err_algs;
1236
1237	dd->engine->prepare_request = omap_aes_prepare_req;
1238	dd->engine->crypt_one_request = omap_aes_crypt_req;
1239	err = crypto_engine_start(dd->engine);
1240	if (err)
1241		goto err_engine;
1242
1243	return 0;
1244err_engine:
1245	crypto_engine_exit(dd->engine);
 
 
 
1246err_algs:
1247	for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
1248		for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
1249			crypto_unregister_alg(
1250					&dd->pdata->algs_info[i].algs_list[j]);
1251	if (!dd->pio_only)
1252		omap_aes_dma_cleanup(dd);
 
 
 
 
1253err_irq:
1254	tasklet_kill(&dd->done_task);
 
1255	pm_runtime_disable(dev);
1256err_res:
1257	dd = NULL;
1258err_data:
1259	dev_err(dev, "initialization failed.\n");
1260	return err;
1261}
1262
1263static int omap_aes_remove(struct platform_device *pdev)
1264{
1265	struct omap_aes_dev *dd = platform_get_drvdata(pdev);
 
1266	int i, j;
1267
1268	if (!dd)
1269		return -ENODEV;
1270
1271	spin_lock(&list_lock);
1272	list_del(&dd->list);
1273	spin_unlock(&list_lock);
1274
1275	for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
1276		for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
1277			crypto_unregister_alg(
1278					&dd->pdata->algs_info[i].algs_list[j]);
 
 
 
 
 
 
 
 
1279
1280	crypto_engine_exit(dd->engine);
 
1281	tasklet_kill(&dd->done_task);
1282	omap_aes_dma_cleanup(dd);
1283	pm_runtime_disable(dd->dev);
1284	dd = NULL;
1285
1286	return 0;
1287}
1288
1289#ifdef CONFIG_PM_SLEEP
1290static int omap_aes_suspend(struct device *dev)
1291{
1292	pm_runtime_put_sync(dev);
1293	return 0;
1294}
1295
1296static int omap_aes_resume(struct device *dev)
1297{
1298	pm_runtime_get_sync(dev);
1299	return 0;
1300}
1301#endif
1302
1303static SIMPLE_DEV_PM_OPS(omap_aes_pm_ops, omap_aes_suspend, omap_aes_resume);
1304
1305static struct platform_driver omap_aes_driver = {
1306	.probe	= omap_aes_probe,
1307	.remove	= omap_aes_remove,
1308	.driver	= {
1309		.name	= "omap-aes",
1310		.pm	= &omap_aes_pm_ops,
1311		.of_match_table	= omap_aes_of_match,
1312	},
1313};
1314
1315module_platform_driver(omap_aes_driver);
1316
1317MODULE_DESCRIPTION("OMAP AES hw acceleration support.");
1318MODULE_LICENSE("GPL v2");
1319MODULE_AUTHOR("Dmitry Kasatkin");
1320