Loading...
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Generic EP93xx GPIO handling
4 *
5 * Copyright (c) 2008 Ryan Mallon
6 * Copyright (c) 2011 H Hartley Sweeten <hsweeten@visionengravers.com>
7 *
8 * Based on code originally from:
9 * linux/arch/arm/mach-ep93xx/core.c
10 */
11
12#include <linux/init.h>
13#include <linux/module.h>
14#include <linux/platform_device.h>
15#include <linux/io.h>
16#include <linux/irq.h>
17#include <linux/slab.h>
18#include <linux/gpio/driver.h>
19#include <linux/bitops.h>
20#include <linux/seq_file.h>
21
22#define EP93XX_GPIO_F_INT_STATUS 0x5c
23#define EP93XX_GPIO_A_INT_STATUS 0xa0
24#define EP93XX_GPIO_B_INT_STATUS 0xbc
25
26/* Maximum value for gpio line identifiers */
27#define EP93XX_GPIO_LINE_MAX 63
28
29/* Number of GPIO chips in EP93XX */
30#define EP93XX_GPIO_CHIP_NUM 8
31
32/* Maximum value for irq capable line identifiers */
33#define EP93XX_GPIO_LINE_MAX_IRQ 23
34
35#define EP93XX_GPIO_A_IRQ_BASE 64
36#define EP93XX_GPIO_B_IRQ_BASE 72
37/*
38 * Static mapping of GPIO bank F IRQS:
39 * F0..F7 (16..24) to irq 80..87.
40 */
41#define EP93XX_GPIO_F_IRQ_BASE 80
42
43struct ep93xx_gpio_irq_chip {
44 u8 irq_offset;
45 u8 int_unmasked;
46 u8 int_enabled;
47 u8 int_type1;
48 u8 int_type2;
49 u8 int_debounce;
50};
51
52struct ep93xx_gpio_chip {
53 struct gpio_chip gc;
54 struct ep93xx_gpio_irq_chip *eic;
55};
56
57struct ep93xx_gpio {
58 void __iomem *base;
59 struct ep93xx_gpio_chip gc[EP93XX_GPIO_CHIP_NUM];
60};
61
62#define to_ep93xx_gpio_chip(x) container_of(x, struct ep93xx_gpio_chip, gc)
63
64static struct ep93xx_gpio_irq_chip *to_ep93xx_gpio_irq_chip(struct gpio_chip *gc)
65{
66 struct ep93xx_gpio_chip *egc = to_ep93xx_gpio_chip(gc);
67
68 return egc->eic;
69}
70
71/*************************************************************************
72 * Interrupt handling for EP93xx on-chip GPIOs
73 *************************************************************************/
74#define EP93XX_INT_TYPE1_OFFSET 0x00
75#define EP93XX_INT_TYPE2_OFFSET 0x04
76#define EP93XX_INT_EOI_OFFSET 0x08
77#define EP93XX_INT_EN_OFFSET 0x0c
78#define EP93XX_INT_STATUS_OFFSET 0x10
79#define EP93XX_INT_RAW_STATUS_OFFSET 0x14
80#define EP93XX_INT_DEBOUNCE_OFFSET 0x18
81
82static void ep93xx_gpio_update_int_params(struct ep93xx_gpio *epg,
83 struct ep93xx_gpio_irq_chip *eic)
84{
85 writeb_relaxed(0, epg->base + eic->irq_offset + EP93XX_INT_EN_OFFSET);
86
87 writeb_relaxed(eic->int_type2,
88 epg->base + eic->irq_offset + EP93XX_INT_TYPE2_OFFSET);
89
90 writeb_relaxed(eic->int_type1,
91 epg->base + eic->irq_offset + EP93XX_INT_TYPE1_OFFSET);
92
93 writeb_relaxed(eic->int_unmasked & eic->int_enabled,
94 epg->base + eic->irq_offset + EP93XX_INT_EN_OFFSET);
95}
96
97static void ep93xx_gpio_int_debounce(struct gpio_chip *gc,
98 unsigned int offset, bool enable)
99{
100 struct ep93xx_gpio *epg = gpiochip_get_data(gc);
101 struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
102 int port_mask = BIT(offset);
103
104 if (enable)
105 eic->int_debounce |= port_mask;
106 else
107 eic->int_debounce &= ~port_mask;
108
109 writeb(eic->int_debounce,
110 epg->base + eic->irq_offset + EP93XX_INT_DEBOUNCE_OFFSET);
111}
112
113static void ep93xx_gpio_ab_irq_handler(struct irq_desc *desc)
114{
115 struct gpio_chip *gc = irq_desc_get_handler_data(desc);
116 struct ep93xx_gpio *epg = gpiochip_get_data(gc);
117 struct irq_chip *irqchip = irq_desc_get_chip(desc);
118 unsigned long stat;
119 int offset;
120
121 chained_irq_enter(irqchip, desc);
122
123 /*
124 * Dispatch the IRQs to the irqdomain of each A and B
125 * gpiochip irqdomains depending on what has fired.
126 * The tricky part is that the IRQ line is shared
127 * between bank A and B and each has their own gpiochip.
128 */
129 stat = readb(epg->base + EP93XX_GPIO_A_INT_STATUS);
130 for_each_set_bit(offset, &stat, 8)
131 generic_handle_domain_irq(epg->gc[0].gc.irq.domain,
132 offset);
133
134 stat = readb(epg->base + EP93XX_GPIO_B_INT_STATUS);
135 for_each_set_bit(offset, &stat, 8)
136 generic_handle_domain_irq(epg->gc[1].gc.irq.domain,
137 offset);
138
139 chained_irq_exit(irqchip, desc);
140}
141
142static void ep93xx_gpio_f_irq_handler(struct irq_desc *desc)
143{
144 /*
145 * map discontiguous hw irq range to continuous sw irq range:
146 *
147 * IRQ_EP93XX_GPIO{0..7}MUX -> EP93XX_GPIO_LINE_F{0..7}
148 */
149 struct irq_chip *irqchip = irq_desc_get_chip(desc);
150 unsigned int irq = irq_desc_get_irq(desc);
151 int port_f_idx = (irq & 7) ^ 4; /* {20..23,48..51} -> {0..7} */
152 int gpio_irq = EP93XX_GPIO_F_IRQ_BASE + port_f_idx;
153
154 chained_irq_enter(irqchip, desc);
155 generic_handle_irq(gpio_irq);
156 chained_irq_exit(irqchip, desc);
157}
158
159static void ep93xx_gpio_irq_ack(struct irq_data *d)
160{
161 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
162 struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
163 struct ep93xx_gpio *epg = gpiochip_get_data(gc);
164 int port_mask = BIT(d->irq & 7);
165
166 if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) {
167 eic->int_type2 ^= port_mask; /* switch edge direction */
168 ep93xx_gpio_update_int_params(epg, eic);
169 }
170
171 writeb(port_mask, epg->base + eic->irq_offset + EP93XX_INT_EOI_OFFSET);
172}
173
174static void ep93xx_gpio_irq_mask_ack(struct irq_data *d)
175{
176 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
177 struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
178 struct ep93xx_gpio *epg = gpiochip_get_data(gc);
179 int port_mask = BIT(d->irq & 7);
180
181 if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH)
182 eic->int_type2 ^= port_mask; /* switch edge direction */
183
184 eic->int_unmasked &= ~port_mask;
185 ep93xx_gpio_update_int_params(epg, eic);
186
187 writeb(port_mask, epg->base + eic->irq_offset + EP93XX_INT_EOI_OFFSET);
188 gpiochip_disable_irq(gc, irqd_to_hwirq(d));
189}
190
191static void ep93xx_gpio_irq_mask(struct irq_data *d)
192{
193 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
194 struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
195 struct ep93xx_gpio *epg = gpiochip_get_data(gc);
196
197 eic->int_unmasked &= ~BIT(d->irq & 7);
198 ep93xx_gpio_update_int_params(epg, eic);
199 gpiochip_disable_irq(gc, irqd_to_hwirq(d));
200}
201
202static void ep93xx_gpio_irq_unmask(struct irq_data *d)
203{
204 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
205 struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
206 struct ep93xx_gpio *epg = gpiochip_get_data(gc);
207
208 gpiochip_enable_irq(gc, irqd_to_hwirq(d));
209 eic->int_unmasked |= BIT(d->irq & 7);
210 ep93xx_gpio_update_int_params(epg, eic);
211}
212
213/*
214 * gpio_int_type1 controls whether the interrupt is level (0) or
215 * edge (1) triggered, while gpio_int_type2 controls whether it
216 * triggers on low/falling (0) or high/rising (1).
217 */
218static int ep93xx_gpio_irq_type(struct irq_data *d, unsigned int type)
219{
220 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
221 struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
222 struct ep93xx_gpio *epg = gpiochip_get_data(gc);
223 int offset = d->irq & 7;
224 int port_mask = BIT(offset);
225 irq_flow_handler_t handler;
226
227 gc->direction_input(gc, offset);
228
229 switch (type) {
230 case IRQ_TYPE_EDGE_RISING:
231 eic->int_type1 |= port_mask;
232 eic->int_type2 |= port_mask;
233 handler = handle_edge_irq;
234 break;
235 case IRQ_TYPE_EDGE_FALLING:
236 eic->int_type1 |= port_mask;
237 eic->int_type2 &= ~port_mask;
238 handler = handle_edge_irq;
239 break;
240 case IRQ_TYPE_LEVEL_HIGH:
241 eic->int_type1 &= ~port_mask;
242 eic->int_type2 |= port_mask;
243 handler = handle_level_irq;
244 break;
245 case IRQ_TYPE_LEVEL_LOW:
246 eic->int_type1 &= ~port_mask;
247 eic->int_type2 &= ~port_mask;
248 handler = handle_level_irq;
249 break;
250 case IRQ_TYPE_EDGE_BOTH:
251 eic->int_type1 |= port_mask;
252 /* set initial polarity based on current input level */
253 if (gc->get(gc, offset))
254 eic->int_type2 &= ~port_mask; /* falling */
255 else
256 eic->int_type2 |= port_mask; /* rising */
257 handler = handle_edge_irq;
258 break;
259 default:
260 return -EINVAL;
261 }
262
263 irq_set_handler_locked(d, handler);
264
265 eic->int_enabled |= port_mask;
266
267 ep93xx_gpio_update_int_params(epg, eic);
268
269 return 0;
270}
271
272/*************************************************************************
273 * gpiolib interface for EP93xx on-chip GPIOs
274 *************************************************************************/
275struct ep93xx_gpio_bank {
276 const char *label;
277 int data;
278 int dir;
279 int irq;
280 int base;
281 bool has_irq;
282 bool has_hierarchical_irq;
283 unsigned int irq_base;
284};
285
286#define EP93XX_GPIO_BANK(_label, _data, _dir, _irq, _base, _has_irq, _has_hier, _irq_base) \
287 { \
288 .label = _label, \
289 .data = _data, \
290 .dir = _dir, \
291 .irq = _irq, \
292 .base = _base, \
293 .has_irq = _has_irq, \
294 .has_hierarchical_irq = _has_hier, \
295 .irq_base = _irq_base, \
296 }
297
298static struct ep93xx_gpio_bank ep93xx_gpio_banks[] = {
299 /* Bank A has 8 IRQs */
300 EP93XX_GPIO_BANK("A", 0x00, 0x10, 0x90, 0, true, false, EP93XX_GPIO_A_IRQ_BASE),
301 /* Bank B has 8 IRQs */
302 EP93XX_GPIO_BANK("B", 0x04, 0x14, 0xac, 8, true, false, EP93XX_GPIO_B_IRQ_BASE),
303 EP93XX_GPIO_BANK("C", 0x08, 0x18, 0x00, 40, false, false, 0),
304 EP93XX_GPIO_BANK("D", 0x0c, 0x1c, 0x00, 24, false, false, 0),
305 EP93XX_GPIO_BANK("E", 0x20, 0x24, 0x00, 32, false, false, 0),
306 /* Bank F has 8 IRQs */
307 EP93XX_GPIO_BANK("F", 0x30, 0x34, 0x4c, 16, false, true, EP93XX_GPIO_F_IRQ_BASE),
308 EP93XX_GPIO_BANK("G", 0x38, 0x3c, 0x00, 48, false, false, 0),
309 EP93XX_GPIO_BANK("H", 0x40, 0x44, 0x00, 56, false, false, 0),
310};
311
312static int ep93xx_gpio_set_config(struct gpio_chip *gc, unsigned offset,
313 unsigned long config)
314{
315 u32 debounce;
316
317 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
318 return -ENOTSUPP;
319
320 debounce = pinconf_to_config_argument(config);
321 ep93xx_gpio_int_debounce(gc, offset, debounce ? true : false);
322
323 return 0;
324}
325
326static void ep93xx_irq_print_chip(struct irq_data *data, struct seq_file *p)
327{
328 struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
329
330 seq_printf(p, dev_name(gc->parent));
331}
332
333static const struct irq_chip gpio_eic_irq_chip = {
334 .name = "ep93xx-gpio-eic",
335 .irq_ack = ep93xx_gpio_irq_ack,
336 .irq_mask = ep93xx_gpio_irq_mask,
337 .irq_unmask = ep93xx_gpio_irq_unmask,
338 .irq_mask_ack = ep93xx_gpio_irq_mask_ack,
339 .irq_set_type = ep93xx_gpio_irq_type,
340 .irq_print_chip = ep93xx_irq_print_chip,
341 .flags = IRQCHIP_IMMUTABLE,
342 GPIOCHIP_IRQ_RESOURCE_HELPERS,
343};
344
345static int ep93xx_gpio_add_bank(struct ep93xx_gpio_chip *egc,
346 struct platform_device *pdev,
347 struct ep93xx_gpio *epg,
348 struct ep93xx_gpio_bank *bank)
349{
350 void __iomem *data = epg->base + bank->data;
351 void __iomem *dir = epg->base + bank->dir;
352 struct gpio_chip *gc = &egc->gc;
353 struct device *dev = &pdev->dev;
354 struct gpio_irq_chip *girq;
355 int err;
356
357 err = bgpio_init(gc, dev, 1, data, NULL, NULL, dir, NULL, 0);
358 if (err)
359 return err;
360
361 gc->label = bank->label;
362 gc->base = bank->base;
363
364 girq = &gc->irq;
365 if (bank->has_irq || bank->has_hierarchical_irq) {
366 gc->set_config = ep93xx_gpio_set_config;
367 egc->eic = devm_kcalloc(dev, 1,
368 sizeof(*egc->eic),
369 GFP_KERNEL);
370 if (!egc->eic)
371 return -ENOMEM;
372 egc->eic->irq_offset = bank->irq;
373 gpio_irq_chip_set_chip(girq, &gpio_eic_irq_chip);
374 }
375
376 if (bank->has_irq) {
377 int ab_parent_irq = platform_get_irq(pdev, 0);
378
379 girq->parent_handler = ep93xx_gpio_ab_irq_handler;
380 girq->num_parents = 1;
381 girq->parents = devm_kcalloc(dev, girq->num_parents,
382 sizeof(*girq->parents),
383 GFP_KERNEL);
384 if (!girq->parents)
385 return -ENOMEM;
386 girq->default_type = IRQ_TYPE_NONE;
387 girq->handler = handle_level_irq;
388 girq->parents[0] = ab_parent_irq;
389 girq->first = bank->irq_base;
390 }
391
392 /* Only bank F has especially funky IRQ handling */
393 if (bank->has_hierarchical_irq) {
394 int gpio_irq;
395 int i;
396
397 /*
398 * FIXME: convert this to use hierarchical IRQ support!
399 * this requires fixing the root irqchip to be hierarchical.
400 */
401 girq->parent_handler = ep93xx_gpio_f_irq_handler;
402 girq->num_parents = 8;
403 girq->parents = devm_kcalloc(dev, girq->num_parents,
404 sizeof(*girq->parents),
405 GFP_KERNEL);
406 if (!girq->parents)
407 return -ENOMEM;
408 /* Pick resources 1..8 for these IRQs */
409 for (i = 0; i < girq->num_parents; i++) {
410 girq->parents[i] = platform_get_irq(pdev, i + 1);
411 gpio_irq = bank->irq_base + i;
412 irq_set_chip_data(gpio_irq, &epg->gc[5]);
413 irq_set_chip_and_handler(gpio_irq,
414 girq->chip,
415 handle_level_irq);
416 irq_clear_status_flags(gpio_irq, IRQ_NOREQUEST);
417 }
418 girq->default_type = IRQ_TYPE_NONE;
419 girq->handler = handle_level_irq;
420 girq->first = bank->irq_base;
421 }
422
423 return devm_gpiochip_add_data(dev, gc, epg);
424}
425
426static int ep93xx_gpio_probe(struct platform_device *pdev)
427{
428 struct ep93xx_gpio *epg;
429 int i;
430
431 epg = devm_kzalloc(&pdev->dev, sizeof(*epg), GFP_KERNEL);
432 if (!epg)
433 return -ENOMEM;
434
435 epg->base = devm_platform_ioremap_resource(pdev, 0);
436 if (IS_ERR(epg->base))
437 return PTR_ERR(epg->base);
438
439 for (i = 0; i < ARRAY_SIZE(ep93xx_gpio_banks); i++) {
440 struct ep93xx_gpio_chip *gc = &epg->gc[i];
441 struct ep93xx_gpio_bank *bank = &ep93xx_gpio_banks[i];
442
443 if (ep93xx_gpio_add_bank(gc, pdev, epg, bank))
444 dev_warn(&pdev->dev, "Unable to add gpio bank %s\n",
445 bank->label);
446 }
447
448 return 0;
449}
450
451static struct platform_driver ep93xx_gpio_driver = {
452 .driver = {
453 .name = "gpio-ep93xx",
454 },
455 .probe = ep93xx_gpio_probe,
456};
457
458static int __init ep93xx_gpio_init(void)
459{
460 return platform_driver_register(&ep93xx_gpio_driver);
461}
462postcore_initcall(ep93xx_gpio_init);
463
464MODULE_AUTHOR("Ryan Mallon <ryan@bluewatersys.com> "
465 "H Hartley Sweeten <hsweeten@visionengravers.com>");
466MODULE_DESCRIPTION("EP93XX GPIO driver");
467MODULE_LICENSE("GPL");
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Generic EP93xx GPIO handling
4 *
5 * Copyright (c) 2008 Ryan Mallon
6 * Copyright (c) 2011 H Hartley Sweeten <hsweeten@visionengravers.com>
7 *
8 * Based on code originally from:
9 * linux/arch/arm/mach-ep93xx/core.c
10 */
11
12#include <linux/init.h>
13#include <linux/module.h>
14#include <linux/platform_device.h>
15#include <linux/interrupt.h>
16#include <linux/io.h>
17#include <linux/irq.h>
18#include <linux/slab.h>
19#include <linux/gpio/driver.h>
20#include <linux/bitops.h>
21#include <linux/seq_file.h>
22
23struct ep93xx_gpio_irq_chip {
24 void __iomem *base;
25 u8 int_unmasked;
26 u8 int_enabled;
27 u8 int_type1;
28 u8 int_type2;
29 u8 int_debounce;
30};
31
32struct ep93xx_gpio_chip {
33 void __iomem *base;
34 struct gpio_chip gc;
35 struct ep93xx_gpio_irq_chip *eic;
36};
37
38#define to_ep93xx_gpio_chip(x) container_of(x, struct ep93xx_gpio_chip, gc)
39
40static struct ep93xx_gpio_irq_chip *to_ep93xx_gpio_irq_chip(struct gpio_chip *gc)
41{
42 struct ep93xx_gpio_chip *egc = to_ep93xx_gpio_chip(gc);
43
44 return egc->eic;
45}
46
47/*************************************************************************
48 * Interrupt handling for EP93xx on-chip GPIOs
49 *************************************************************************/
50#define EP93XX_INT_TYPE1_OFFSET 0x00
51#define EP93XX_INT_TYPE2_OFFSET 0x04
52#define EP93XX_INT_EOI_OFFSET 0x08
53#define EP93XX_INT_EN_OFFSET 0x0c
54#define EP93XX_INT_STATUS_OFFSET 0x10
55#define EP93XX_INT_RAW_STATUS_OFFSET 0x14
56#define EP93XX_INT_DEBOUNCE_OFFSET 0x18
57
58static void ep93xx_gpio_update_int_params(struct ep93xx_gpio_irq_chip *eic)
59{
60 writeb_relaxed(0, eic->base + EP93XX_INT_EN_OFFSET);
61
62 writeb_relaxed(eic->int_type2,
63 eic->base + EP93XX_INT_TYPE2_OFFSET);
64
65 writeb_relaxed(eic->int_type1,
66 eic->base + EP93XX_INT_TYPE1_OFFSET);
67
68 writeb_relaxed(eic->int_unmasked & eic->int_enabled,
69 eic->base + EP93XX_INT_EN_OFFSET);
70}
71
72static void ep93xx_gpio_int_debounce(struct gpio_chip *gc,
73 unsigned int offset, bool enable)
74{
75 struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
76 int port_mask = BIT(offset);
77
78 if (enable)
79 eic->int_debounce |= port_mask;
80 else
81 eic->int_debounce &= ~port_mask;
82
83 writeb(eic->int_debounce, eic->base + EP93XX_INT_DEBOUNCE_OFFSET);
84}
85
86static u32 ep93xx_gpio_ab_irq_handler(struct gpio_chip *gc)
87{
88 struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
89 unsigned long stat;
90 int offset;
91
92 stat = readb(eic->base + EP93XX_INT_STATUS_OFFSET);
93 for_each_set_bit(offset, &stat, 8)
94 generic_handle_domain_irq(gc->irq.domain, offset);
95
96 return stat;
97}
98
99static irqreturn_t ep93xx_ab_irq_handler(int irq, void *dev_id)
100{
101 return IRQ_RETVAL(ep93xx_gpio_ab_irq_handler(dev_id));
102}
103
104static void ep93xx_gpio_f_irq_handler(struct irq_desc *desc)
105{
106 struct irq_chip *irqchip = irq_desc_get_chip(desc);
107 struct gpio_chip *gc = irq_desc_get_handler_data(desc);
108 struct gpio_irq_chip *gic = &gc->irq;
109 unsigned int parent = irq_desc_get_irq(desc);
110 unsigned int i;
111
112 chained_irq_enter(irqchip, desc);
113 for (i = 0; i < gic->num_parents; i++)
114 if (gic->parents[i] == parent)
115 break;
116
117 if (i < gic->num_parents)
118 generic_handle_domain_irq(gc->irq.domain, i);
119
120 chained_irq_exit(irqchip, desc);
121}
122
123static void ep93xx_gpio_irq_ack(struct irq_data *d)
124{
125 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
126 struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
127 int port_mask = BIT(irqd_to_hwirq(d));
128
129 if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) {
130 eic->int_type2 ^= port_mask; /* switch edge direction */
131 ep93xx_gpio_update_int_params(eic);
132 }
133
134 writeb(port_mask, eic->base + EP93XX_INT_EOI_OFFSET);
135}
136
137static void ep93xx_gpio_irq_mask_ack(struct irq_data *d)
138{
139 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
140 struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
141 irq_hw_number_t hwirq = irqd_to_hwirq(d);
142 int port_mask = BIT(hwirq);
143
144 if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH)
145 eic->int_type2 ^= port_mask; /* switch edge direction */
146
147 eic->int_unmasked &= ~port_mask;
148 ep93xx_gpio_update_int_params(eic);
149
150 writeb(port_mask, eic->base + EP93XX_INT_EOI_OFFSET);
151 gpiochip_disable_irq(gc, hwirq);
152}
153
154static void ep93xx_gpio_irq_mask(struct irq_data *d)
155{
156 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
157 struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
158 irq_hw_number_t hwirq = irqd_to_hwirq(d);
159
160 eic->int_unmasked &= ~BIT(hwirq);
161 ep93xx_gpio_update_int_params(eic);
162 gpiochip_disable_irq(gc, hwirq);
163}
164
165static void ep93xx_gpio_irq_unmask(struct irq_data *d)
166{
167 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
168 struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
169 irq_hw_number_t hwirq = irqd_to_hwirq(d);
170
171 gpiochip_enable_irq(gc, hwirq);
172 eic->int_unmasked |= BIT(hwirq);
173 ep93xx_gpio_update_int_params(eic);
174}
175
176/*
177 * gpio_int_type1 controls whether the interrupt is level (0) or
178 * edge (1) triggered, while gpio_int_type2 controls whether it
179 * triggers on low/falling (0) or high/rising (1).
180 */
181static int ep93xx_gpio_irq_type(struct irq_data *d, unsigned int type)
182{
183 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
184 struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
185 irq_hw_number_t hwirq = irqd_to_hwirq(d);
186 int port_mask = BIT(hwirq);
187 irq_flow_handler_t handler;
188
189 gc->direction_input(gc, hwirq);
190
191 switch (type) {
192 case IRQ_TYPE_EDGE_RISING:
193 eic->int_type1 |= port_mask;
194 eic->int_type2 |= port_mask;
195 handler = handle_edge_irq;
196 break;
197 case IRQ_TYPE_EDGE_FALLING:
198 eic->int_type1 |= port_mask;
199 eic->int_type2 &= ~port_mask;
200 handler = handle_edge_irq;
201 break;
202 case IRQ_TYPE_LEVEL_HIGH:
203 eic->int_type1 &= ~port_mask;
204 eic->int_type2 |= port_mask;
205 handler = handle_level_irq;
206 break;
207 case IRQ_TYPE_LEVEL_LOW:
208 eic->int_type1 &= ~port_mask;
209 eic->int_type2 &= ~port_mask;
210 handler = handle_level_irq;
211 break;
212 case IRQ_TYPE_EDGE_BOTH:
213 eic->int_type1 |= port_mask;
214 /* set initial polarity based on current input level */
215 if (gc->get(gc, hwirq))
216 eic->int_type2 &= ~port_mask; /* falling */
217 else
218 eic->int_type2 |= port_mask; /* rising */
219 handler = handle_edge_irq;
220 break;
221 default:
222 return -EINVAL;
223 }
224
225 irq_set_handler_locked(d, handler);
226
227 eic->int_enabled |= port_mask;
228
229 ep93xx_gpio_update_int_params(eic);
230
231 return 0;
232}
233
234static int ep93xx_gpio_set_config(struct gpio_chip *gc, unsigned offset,
235 unsigned long config)
236{
237 u32 debounce;
238
239 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
240 return -ENOTSUPP;
241
242 debounce = pinconf_to_config_argument(config);
243 ep93xx_gpio_int_debounce(gc, offset, debounce ? true : false);
244
245 return 0;
246}
247
248static void ep93xx_irq_print_chip(struct irq_data *data, struct seq_file *p)
249{
250 struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
251
252 seq_puts(p, dev_name(gc->parent));
253}
254
255static const struct irq_chip gpio_eic_irq_chip = {
256 .name = "ep93xx-gpio-eic",
257 .irq_ack = ep93xx_gpio_irq_ack,
258 .irq_mask = ep93xx_gpio_irq_mask,
259 .irq_unmask = ep93xx_gpio_irq_unmask,
260 .irq_mask_ack = ep93xx_gpio_irq_mask_ack,
261 .irq_set_type = ep93xx_gpio_irq_type,
262 .irq_print_chip = ep93xx_irq_print_chip,
263 .flags = IRQCHIP_IMMUTABLE,
264 GPIOCHIP_IRQ_RESOURCE_HELPERS,
265};
266
267static int ep93xx_setup_irqs(struct platform_device *pdev,
268 struct ep93xx_gpio_chip *egc)
269{
270 struct gpio_chip *gc = &egc->gc;
271 struct device *dev = &pdev->dev;
272 struct gpio_irq_chip *girq = &gc->irq;
273 int ret, irq, i;
274 void __iomem *intr;
275
276 intr = devm_platform_ioremap_resource_byname(pdev, "intr");
277 if (IS_ERR(intr))
278 return PTR_ERR(intr);
279
280 gc->set_config = ep93xx_gpio_set_config;
281 egc->eic = devm_kzalloc(dev, sizeof(*egc->eic), GFP_KERNEL);
282 if (!egc->eic)
283 return -ENOMEM;
284
285 egc->eic->base = intr;
286 gpio_irq_chip_set_chip(girq, &gpio_eic_irq_chip);
287 girq->num_parents = platform_irq_count(pdev);
288 if (girq->num_parents == 0)
289 return -EINVAL;
290
291 girq->parents = devm_kcalloc(dev, girq->num_parents, sizeof(*girq->parents),
292 GFP_KERNEL);
293 if (!girq->parents)
294 return -ENOMEM;
295
296 if (girq->num_parents == 1) { /* A/B irqchips */
297 irq = platform_get_irq(pdev, 0);
298 if (irq < 0)
299 return irq;
300
301 ret = devm_request_irq(dev, irq, ep93xx_ab_irq_handler,
302 IRQF_SHARED, gc->label, gc);
303 if (ret)
304 return dev_err_probe(dev, ret, "requesting IRQ: %d\n", irq);
305
306 girq->parents[0] = irq;
307 } else { /* F irqchip */
308 girq->parent_handler = ep93xx_gpio_f_irq_handler;
309
310 for (i = 0; i < girq->num_parents; i++) {
311 irq = platform_get_irq_optional(pdev, i);
312 if (irq < 0)
313 continue;
314
315 girq->parents[i] = irq;
316 }
317
318 girq->map = girq->parents;
319 }
320
321 girq->default_type = IRQ_TYPE_NONE;
322 /* TODO: replace with handle_bad_irq() once we are fully hierarchical */
323 girq->handler = handle_simple_irq;
324
325 return 0;
326}
327
328static int ep93xx_gpio_probe(struct platform_device *pdev)
329{
330 struct ep93xx_gpio_chip *egc;
331 struct gpio_chip *gc;
332 void __iomem *data;
333 void __iomem *dir;
334 int ret;
335
336 egc = devm_kzalloc(&pdev->dev, sizeof(*egc), GFP_KERNEL);
337 if (!egc)
338 return -ENOMEM;
339
340 data = devm_platform_ioremap_resource_byname(pdev, "data");
341 if (IS_ERR(data))
342 return PTR_ERR(data);
343
344 dir = devm_platform_ioremap_resource_byname(pdev, "dir");
345 if (IS_ERR(dir))
346 return PTR_ERR(dir);
347
348 gc = &egc->gc;
349 ret = bgpio_init(gc, &pdev->dev, 1, data, NULL, NULL, dir, NULL, 0);
350 if (ret)
351 return dev_err_probe(&pdev->dev, ret, "unable to init generic GPIO\n");
352
353 gc->label = dev_name(&pdev->dev);
354 if (platform_irq_count(pdev) > 0) {
355 dev_dbg(&pdev->dev, "setting up irqs for %s\n", dev_name(&pdev->dev));
356 ret = ep93xx_setup_irqs(pdev, egc);
357 if (ret)
358 dev_err_probe(&pdev->dev, ret, "setup irqs failed");
359 }
360
361 return devm_gpiochip_add_data(&pdev->dev, gc, egc);
362}
363
364static const struct of_device_id ep93xx_gpio_match[] = {
365 { .compatible = "cirrus,ep9301-gpio" },
366 { /* sentinel */ }
367};
368
369static struct platform_driver ep93xx_gpio_driver = {
370 .driver = {
371 .name = "gpio-ep93xx",
372 .of_match_table = ep93xx_gpio_match,
373 },
374 .probe = ep93xx_gpio_probe,
375};
376
377static int __init ep93xx_gpio_init(void)
378{
379 return platform_driver_register(&ep93xx_gpio_driver);
380}
381postcore_initcall(ep93xx_gpio_init);
382
383MODULE_AUTHOR("Ryan Mallon <ryan@bluewatersys.com> "
384 "H Hartley Sweeten <hsweeten@visionengravers.com>");
385MODULE_DESCRIPTION("EP93XX GPIO driver");
386MODULE_LICENSE("GPL");