Linux Audio

Check our new training course

Loading...
v6.2
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * Copyright (c) 2011 Jamie Iles
  4 *
  5 * All enquiries to support@picochip.com
  6 */
  7#include <linux/acpi.h>
  8#include <linux/clk.h>
  9#include <linux/err.h>
 10#include <linux/gpio/driver.h>
 11#include <linux/init.h>
 12#include <linux/interrupt.h>
 13#include <linux/io.h>
 14#include <linux/ioport.h>
 15#include <linux/irq.h>
 16#include <linux/mod_devicetable.h>
 17#include <linux/module.h>
 
 
 
 
 18#include <linux/platform_device.h>
 19#include <linux/property.h>
 20#include <linux/reset.h>
 21#include <linux/slab.h>
 22#include <linux/spinlock.h>
 
 
 23
 24#include "gpiolib.h"
 25#include "gpiolib-acpi.h"
 26
 27#define GPIO_SWPORTA_DR		0x00
 28#define GPIO_SWPORTA_DDR	0x04
 29#define GPIO_SWPORTB_DR		0x0c
 30#define GPIO_SWPORTB_DDR	0x10
 31#define GPIO_SWPORTC_DR		0x18
 32#define GPIO_SWPORTC_DDR	0x1c
 33#define GPIO_SWPORTD_DR		0x24
 34#define GPIO_SWPORTD_DDR	0x28
 35#define GPIO_INTEN		0x30
 36#define GPIO_INTMASK		0x34
 37#define GPIO_INTTYPE_LEVEL	0x38
 38#define GPIO_INT_POLARITY	0x3c
 39#define GPIO_INTSTATUS		0x40
 40#define GPIO_PORTA_DEBOUNCE	0x48
 41#define GPIO_PORTA_EOI		0x4c
 42#define GPIO_EXT_PORTA		0x50
 43#define GPIO_EXT_PORTB		0x54
 44#define GPIO_EXT_PORTC		0x58
 45#define GPIO_EXT_PORTD		0x5c
 46
 47#define DWAPB_DRIVER_NAME	"gpio-dwapb"
 48#define DWAPB_MAX_PORTS		4
 49#define DWAPB_MAX_GPIOS		32
 50
 51#define GPIO_EXT_PORT_STRIDE	0x04 /* register stride 32 bits */
 52#define GPIO_SWPORT_DR_STRIDE	0x0c /* register stride 3*32 bits */
 53#define GPIO_SWPORT_DDR_STRIDE	0x0c /* register stride 3*32 bits */
 54
 55#define GPIO_REG_OFFSET_V1	0
 56#define GPIO_REG_OFFSET_V2	1
 57#define GPIO_REG_OFFSET_MASK	BIT(0)
 58
 59#define GPIO_INTMASK_V2		0x44
 60#define GPIO_INTTYPE_LEVEL_V2	0x34
 61#define GPIO_INT_POLARITY_V2	0x38
 62#define GPIO_INTSTATUS_V2	0x3c
 63#define GPIO_PORTA_EOI_V2	0x40
 64
 65#define DWAPB_NR_CLOCKS		2
 66
 67struct dwapb_gpio;
 68
 69struct dwapb_port_property {
 70	struct fwnode_handle *fwnode;
 71	unsigned int idx;
 72	unsigned int ngpio;
 73	unsigned int gpio_base;
 74	int irq[DWAPB_MAX_GPIOS];
 75};
 76
 77struct dwapb_platform_data {
 78	struct dwapb_port_property *properties;
 79	unsigned int nports;
 80};
 81
 82#ifdef CONFIG_PM_SLEEP
 83/* Store GPIO context across system-wide suspend/resume transitions */
 84struct dwapb_context {
 85	u32 data;
 86	u32 dir;
 87	u32 ext;
 88	u32 int_en;
 89	u32 int_mask;
 90	u32 int_type;
 91	u32 int_pol;
 92	u32 int_deb;
 93	u32 wake_en;
 94};
 95#endif
 96
 97struct dwapb_gpio_port_irqchip {
 98	unsigned int		nr_irqs;
 99	unsigned int		irq[DWAPB_MAX_GPIOS];
100};
101
102struct dwapb_gpio_port {
103	struct gpio_chip	gc;
104	struct dwapb_gpio_port_irqchip *pirq;
105	struct dwapb_gpio	*gpio;
106#ifdef CONFIG_PM_SLEEP
107	struct dwapb_context	*ctx;
108#endif
109	unsigned int		idx;
110};
111#define to_dwapb_gpio(_gc) \
112	(container_of(_gc, struct dwapb_gpio_port, gc)->gpio)
113
114struct dwapb_gpio {
115	struct	device		*dev;
116	void __iomem		*regs;
117	struct dwapb_gpio_port	*ports;
118	unsigned int		nr_ports;
 
119	unsigned int		flags;
120	struct reset_control	*rst;
121	struct clk_bulk_data	clks[DWAPB_NR_CLOCKS];
122};
123
124static inline u32 gpio_reg_v2_convert(unsigned int offset)
125{
126	switch (offset) {
127	case GPIO_INTMASK:
128		return GPIO_INTMASK_V2;
129	case GPIO_INTTYPE_LEVEL:
130		return GPIO_INTTYPE_LEVEL_V2;
131	case GPIO_INT_POLARITY:
132		return GPIO_INT_POLARITY_V2;
133	case GPIO_INTSTATUS:
134		return GPIO_INTSTATUS_V2;
135	case GPIO_PORTA_EOI:
136		return GPIO_PORTA_EOI_V2;
137	}
138
139	return offset;
140}
141
142static inline u32 gpio_reg_convert(struct dwapb_gpio *gpio, unsigned int offset)
143{
144	if ((gpio->flags & GPIO_REG_OFFSET_MASK) == GPIO_REG_OFFSET_V2)
145		return gpio_reg_v2_convert(offset);
146
147	return offset;
148}
149
150static inline u32 dwapb_read(struct dwapb_gpio *gpio, unsigned int offset)
151{
152	struct gpio_chip *gc	= &gpio->ports[0].gc;
153	void __iomem *reg_base	= gpio->regs;
154
155	return gc->read_reg(reg_base + gpio_reg_convert(gpio, offset));
156}
157
158static inline void dwapb_write(struct dwapb_gpio *gpio, unsigned int offset,
159			       u32 val)
160{
161	struct gpio_chip *gc	= &gpio->ports[0].gc;
162	void __iomem *reg_base	= gpio->regs;
163
164	gc->write_reg(reg_base + gpio_reg_convert(gpio, offset), val);
165}
166
 
 
 
 
 
 
 
 
167static struct dwapb_gpio_port *dwapb_offs_to_port(struct dwapb_gpio *gpio, unsigned int offs)
168{
169	struct dwapb_gpio_port *port;
170	int i;
171
172	for (i = 0; i < gpio->nr_ports; i++) {
173		port = &gpio->ports[i];
174		if (port->idx == offs / DWAPB_MAX_GPIOS)
175			return port;
176	}
177
178	return NULL;
179}
180
181static void dwapb_toggle_trigger(struct dwapb_gpio *gpio, unsigned int offs)
182{
183	struct dwapb_gpio_port *port = dwapb_offs_to_port(gpio, offs);
184	struct gpio_chip *gc;
185	u32 pol;
186	int val;
187
188	if (!port)
189		return;
190	gc = &port->gc;
191
192	pol = dwapb_read(gpio, GPIO_INT_POLARITY);
193	/* Just read the current value right out of the data register */
194	val = gc->get(gc, offs % DWAPB_MAX_GPIOS);
195	if (val)
196		pol &= ~BIT(offs);
197	else
198		pol |= BIT(offs);
199
200	dwapb_write(gpio, GPIO_INT_POLARITY, pol);
201}
202
203static u32 dwapb_do_irq(struct dwapb_gpio *gpio)
204{
205	struct gpio_chip *gc = &gpio->ports[0].gc;
206	unsigned long irq_status;
207	irq_hw_number_t hwirq;
208
209	irq_status = dwapb_read(gpio, GPIO_INTSTATUS);
210	for_each_set_bit(hwirq, &irq_status, DWAPB_MAX_GPIOS) {
211		int gpio_irq = irq_find_mapping(gc->irq.domain, hwirq);
212		u32 irq_type = irq_get_trigger_type(gpio_irq);
213
214		generic_handle_irq(gpio_irq);
 
215
216		if ((irq_type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
 
217			dwapb_toggle_trigger(gpio, hwirq);
218	}
219
220	return irq_status;
221}
222
223static void dwapb_irq_handler(struct irq_desc *desc)
224{
225	struct dwapb_gpio *gpio = irq_desc_get_handler_data(desc);
226	struct irq_chip *chip = irq_desc_get_chip(desc);
227
228	chained_irq_enter(chip, desc);
229	dwapb_do_irq(gpio);
230	chained_irq_exit(chip, desc);
231}
232
233static irqreturn_t dwapb_irq_handler_mfd(int irq, void *dev_id)
234{
235	return IRQ_RETVAL(dwapb_do_irq(dev_id));
236}
237
238static void dwapb_irq_ack(struct irq_data *d)
239{
240	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
241	struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
242	u32 val = BIT(irqd_to_hwirq(d));
243	unsigned long flags;
244
245	raw_spin_lock_irqsave(&gc->bgpio_lock, flags);
246	dwapb_write(gpio, GPIO_PORTA_EOI, val);
247	raw_spin_unlock_irqrestore(&gc->bgpio_lock, flags);
248}
249
250static void dwapb_irq_mask(struct irq_data *d)
251{
252	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
253	struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
254	irq_hw_number_t hwirq = irqd_to_hwirq(d);
255	unsigned long flags;
256	u32 val;
257
258	raw_spin_lock_irqsave(&gc->bgpio_lock, flags);
259	val = dwapb_read(gpio, GPIO_INTMASK) | BIT(hwirq);
260	dwapb_write(gpio, GPIO_INTMASK, val);
261	raw_spin_unlock_irqrestore(&gc->bgpio_lock, flags);
262
263	gpiochip_disable_irq(gc, hwirq);
264}
265
266static void dwapb_irq_unmask(struct irq_data *d)
267{
268	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
269	struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
270	irq_hw_number_t hwirq = irqd_to_hwirq(d);
271	unsigned long flags;
272	u32 val;
273
274	gpiochip_enable_irq(gc, hwirq);
275
276	raw_spin_lock_irqsave(&gc->bgpio_lock, flags);
277	val = dwapb_read(gpio, GPIO_INTMASK) & ~BIT(hwirq);
278	dwapb_write(gpio, GPIO_INTMASK, val);
279	raw_spin_unlock_irqrestore(&gc->bgpio_lock, flags);
280}
281
282static void dwapb_irq_enable(struct irq_data *d)
283{
284	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
285	struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
286	unsigned long flags;
287	u32 val;
288
289	raw_spin_lock_irqsave(&gc->bgpio_lock, flags);
290	val = dwapb_read(gpio, GPIO_INTEN);
291	val |= BIT(irqd_to_hwirq(d));
292	dwapb_write(gpio, GPIO_INTEN, val);
293	raw_spin_unlock_irqrestore(&gc->bgpio_lock, flags);
 
 
294}
295
296static void dwapb_irq_disable(struct irq_data *d)
297{
298	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
299	struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
300	unsigned long flags;
301	u32 val;
302
303	raw_spin_lock_irqsave(&gc->bgpio_lock, flags);
304	val = dwapb_read(gpio, GPIO_INTEN);
305	val &= ~BIT(irqd_to_hwirq(d));
306	dwapb_write(gpio, GPIO_INTEN, val);
307	raw_spin_unlock_irqrestore(&gc->bgpio_lock, flags);
308}
309
310static int dwapb_irq_set_type(struct irq_data *d, u32 type)
311{
312	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
313	struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
314	irq_hw_number_t bit = irqd_to_hwirq(d);
 
315	unsigned long level, polarity, flags;
316
317	raw_spin_lock_irqsave(&gc->bgpio_lock, flags);
 
 
 
 
318	level = dwapb_read(gpio, GPIO_INTTYPE_LEVEL);
319	polarity = dwapb_read(gpio, GPIO_INT_POLARITY);
320
321	switch (type) {
322	case IRQ_TYPE_EDGE_BOTH:
323		level |= BIT(bit);
324		dwapb_toggle_trigger(gpio, bit);
325		break;
326	case IRQ_TYPE_EDGE_RISING:
327		level |= BIT(bit);
328		polarity |= BIT(bit);
329		break;
330	case IRQ_TYPE_EDGE_FALLING:
331		level |= BIT(bit);
332		polarity &= ~BIT(bit);
333		break;
334	case IRQ_TYPE_LEVEL_HIGH:
335		level &= ~BIT(bit);
336		polarity |= BIT(bit);
337		break;
338	case IRQ_TYPE_LEVEL_LOW:
339		level &= ~BIT(bit);
340		polarity &= ~BIT(bit);
341		break;
342	}
343
344	if (type & IRQ_TYPE_LEVEL_MASK)
345		irq_set_handler_locked(d, handle_level_irq);
346	else if (type & IRQ_TYPE_EDGE_BOTH)
347		irq_set_handler_locked(d, handle_edge_irq);
348
349	dwapb_write(gpio, GPIO_INTTYPE_LEVEL, level);
350	if (type != IRQ_TYPE_EDGE_BOTH)
351		dwapb_write(gpio, GPIO_INT_POLARITY, polarity);
352	raw_spin_unlock_irqrestore(&gc->bgpio_lock, flags);
353
354	return 0;
355}
356
357#ifdef CONFIG_PM_SLEEP
358static int dwapb_irq_set_wake(struct irq_data *d, unsigned int enable)
359{
360	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
361	struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
362	struct dwapb_context *ctx = gpio->ports[0].ctx;
363	irq_hw_number_t bit = irqd_to_hwirq(d);
364
365	if (enable)
366		ctx->wake_en |= BIT(bit);
367	else
368		ctx->wake_en &= ~BIT(bit);
369
370	return 0;
371}
372#else
373#define dwapb_irq_set_wake	NULL
374#endif
375
376static const struct irq_chip dwapb_irq_chip = {
377	.name		= DWAPB_DRIVER_NAME,
378	.irq_ack	= dwapb_irq_ack,
379	.irq_mask	= dwapb_irq_mask,
380	.irq_unmask	= dwapb_irq_unmask,
381	.irq_set_type	= dwapb_irq_set_type,
382	.irq_enable	= dwapb_irq_enable,
383	.irq_disable	= dwapb_irq_disable,
384	.irq_set_wake	= dwapb_irq_set_wake,
385	.flags		= IRQCHIP_IMMUTABLE,
386	GPIOCHIP_IRQ_RESOURCE_HELPERS,
387};
388
389static int dwapb_gpio_set_debounce(struct gpio_chip *gc,
390				   unsigned offset, unsigned debounce)
391{
392	struct dwapb_gpio_port *port = gpiochip_get_data(gc);
393	struct dwapb_gpio *gpio = port->gpio;
394	unsigned long flags, val_deb;
395	unsigned long mask = BIT(offset);
396
397	raw_spin_lock_irqsave(&gc->bgpio_lock, flags);
398
399	val_deb = dwapb_read(gpio, GPIO_PORTA_DEBOUNCE);
400	if (debounce)
401		val_deb |= mask;
402	else
403		val_deb &= ~mask;
404	dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, val_deb);
405
406	raw_spin_unlock_irqrestore(&gc->bgpio_lock, flags);
407
408	return 0;
409}
410
411static int dwapb_gpio_set_config(struct gpio_chip *gc, unsigned offset,
412				 unsigned long config)
413{
414	u32 debounce;
415
416	if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
417		return -ENOTSUPP;
418
419	debounce = pinconf_to_config_argument(config);
420	return dwapb_gpio_set_debounce(gc, offset, debounce);
421}
422
423static int dwapb_convert_irqs(struct dwapb_gpio_port_irqchip *pirq,
424			      struct dwapb_port_property *pp)
425{
426	int i;
 
427
428	/* Group all available IRQs into an array of parental IRQs. */
429	for (i = 0; i < pp->ngpio; ++i) {
430		if (!pp->irq[i])
431			continue;
432
433		pirq->irq[pirq->nr_irqs++] = pp->irq[i];
434	}
435
436	return pirq->nr_irqs ? 0 : -ENOENT;
437}
438
439static void dwapb_configure_irqs(struct dwapb_gpio *gpio,
440				 struct dwapb_gpio_port *port,
441				 struct dwapb_port_property *pp)
442{
443	struct dwapb_gpio_port_irqchip *pirq;
444	struct gpio_chip *gc = &port->gc;
445	struct gpio_irq_chip *girq;
446	int err;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
447
448	pirq = devm_kzalloc(gpio->dev, sizeof(*pirq), GFP_KERNEL);
449	if (!pirq)
 
 
450		return;
 
451
452	if (dwapb_convert_irqs(pirq, pp)) {
453		dev_warn(gpio->dev, "no IRQ for port%d\n", pp->idx);
454		goto err_kfree_pirq;
455	}
456
457	girq = &gc->irq;
458	girq->handler = handle_bad_irq;
459	girq->default_type = IRQ_TYPE_NONE;
460
461	port->pirq = pirq;
462
463	/*
464	 * Intel ACPI-based platforms mostly have the DesignWare APB GPIO
465	 * IRQ lane shared between several devices. In that case the parental
466	 * IRQ has to be handled in the shared way so to be properly delivered
467	 * to all the connected devices.
468	 */
469	if (has_acpi_companion(gpio->dev)) {
470		girq->num_parents = 0;
471		girq->parents = NULL;
472		girq->parent_handler = NULL;
473
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
474		err = devm_request_irq(gpio->dev, pp->irq[0],
475				       dwapb_irq_handler_mfd,
476				       IRQF_SHARED, DWAPB_DRIVER_NAME, gpio);
477		if (err) {
478			dev_err(gpio->dev, "error requesting IRQ\n");
479			goto err_kfree_pirq;
 
 
480		}
481	} else {
482		girq->num_parents = pirq->nr_irqs;
483		girq->parents = pirq->irq;
484		girq->parent_handler_data = gpio;
485		girq->parent_handler = dwapb_irq_handler;
486	}
487
488	gpio_irq_chip_set_chip(girq, &dwapb_irq_chip);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
489
490	return;
 
491
492err_kfree_pirq:
493	devm_kfree(gpio->dev, pirq);
494}
495
496static int dwapb_gpio_add_port(struct dwapb_gpio *gpio,
497			       struct dwapb_port_property *pp,
498			       unsigned int offs)
499{
500	struct dwapb_gpio_port *port;
501	void __iomem *dat, *set, *dirout;
502	int err;
503
504	port = &gpio->ports[offs];
505	port->gpio = gpio;
506	port->idx = pp->idx;
507
508#ifdef CONFIG_PM_SLEEP
509	port->ctx = devm_kzalloc(gpio->dev, sizeof(*port->ctx), GFP_KERNEL);
510	if (!port->ctx)
511		return -ENOMEM;
512#endif
513
514	dat = gpio->regs + GPIO_EXT_PORTA + pp->idx * GPIO_EXT_PORT_STRIDE;
515	set = gpio->regs + GPIO_SWPORTA_DR + pp->idx * GPIO_SWPORT_DR_STRIDE;
516	dirout = gpio->regs + GPIO_SWPORTA_DDR + pp->idx * GPIO_SWPORT_DDR_STRIDE;
 
517
518	/* This registers 32 GPIO lines per port */
519	err = bgpio_init(&port->gc, gpio->dev, 4, dat, set, NULL, dirout,
520			 NULL, 0);
521	if (err) {
522		dev_err(gpio->dev, "failed to init gpio chip for port%d\n",
523			port->idx);
524		return err;
525	}
526
527	port->gc.fwnode = pp->fwnode;
 
 
528	port->gc.ngpio = pp->ngpio;
529	port->gc.base = pp->gpio_base;
530
531	/* Only port A support debounce */
532	if (pp->idx == 0)
533		port->gc.set_config = dwapb_gpio_set_config;
534
535	/* Only port A can provide interrupts in all configurations of the IP */
536	if (pp->idx == 0)
537		dwapb_configure_irqs(gpio, port, pp);
538
539	err = devm_gpiochip_add_data(gpio->dev, &port->gc, port);
540	if (err) {
541		dev_err(gpio->dev, "failed to register gpiochip for port%d\n",
542			port->idx);
543		return err;
544	}
545
546	return 0;
 
 
 
 
547}
548
549static void dwapb_get_irq(struct device *dev, struct fwnode_handle *fwnode,
550			  struct dwapb_port_property *pp)
551{
552	int irq, j;
553
554	for (j = 0; j < pp->ngpio; j++) {
555		if (has_acpi_companion(dev))
556			irq = platform_get_irq_optional(to_platform_device(dev), j);
557		else
558			irq = fwnode_irq_get(fwnode, j);
559		if (irq > 0)
560			pp->irq[j] = irq;
561	}
562}
563
564static struct dwapb_platform_data *dwapb_gpio_get_pdata(struct device *dev)
 
565{
566	struct fwnode_handle *fwnode;
567	struct dwapb_platform_data *pdata;
568	struct dwapb_port_property *pp;
569	int nports;
570	int i;
571
572	nports = device_get_child_node_count(dev);
573	if (nports == 0)
574		return ERR_PTR(-ENODEV);
575
576	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
577	if (!pdata)
578		return ERR_PTR(-ENOMEM);
579
580	pdata->properties = devm_kcalloc(dev, nports, sizeof(*pp), GFP_KERNEL);
581	if (!pdata->properties)
582		return ERR_PTR(-ENOMEM);
583
584	pdata->nports = nports;
585
586	i = 0;
587	device_for_each_child_node(dev, fwnode)  {
 
 
588		pp = &pdata->properties[i++];
589		pp->fwnode = fwnode;
590
591		if (fwnode_property_read_u32(fwnode, "reg", &pp->idx) ||
592		    pp->idx >= DWAPB_MAX_PORTS) {
593			dev_err(dev,
594				"missing/invalid port index for port%d\n", i);
595			fwnode_handle_put(fwnode);
596			return ERR_PTR(-EINVAL);
597		}
598
599		if (fwnode_property_read_u32(fwnode, "ngpios", &pp->ngpio) &&
600		    fwnode_property_read_u32(fwnode, "snps,nr-gpios", &pp->ngpio)) {
601			dev_info(dev,
602				 "failed to get number of gpios for port%d\n",
603				 i);
604			pp->ngpio = DWAPB_MAX_GPIOS;
605		}
606
 
607		pp->gpio_base	= -1;
608
609		/* For internal use only, new platforms mustn't exercise this */
610		if (is_software_node(fwnode))
611			fwnode_property_read_u32(fwnode, "gpio-base", &pp->gpio_base);
612
613		/*
614		 * Only port A can provide interrupts in all configurations of
615		 * the IP.
616		 */
617		if (pp->idx == 0)
618			dwapb_get_irq(dev, fwnode, pp);
619	}
620
621	return pdata;
622}
623
624static void dwapb_assert_reset(void *data)
625{
626	struct dwapb_gpio *gpio = data;
627
628	reset_control_assert(gpio->rst);
629}
630
631static int dwapb_get_reset(struct dwapb_gpio *gpio)
632{
633	int err;
634
635	gpio->rst = devm_reset_control_get_optional_shared(gpio->dev, NULL);
636	if (IS_ERR(gpio->rst))
637		return dev_err_probe(gpio->dev, PTR_ERR(gpio->rst),
638				     "Cannot get reset descriptor\n");
639
640	err = reset_control_deassert(gpio->rst);
641	if (err) {
642		dev_err(gpio->dev, "Cannot deassert reset lane\n");
643		return err;
644	}
645
646	return devm_add_action_or_reset(gpio->dev, dwapb_assert_reset, gpio);
647}
 
 
648
649static void dwapb_disable_clks(void *data)
650{
651	struct dwapb_gpio *gpio = data;
652
653	clk_bulk_disable_unprepare(DWAPB_NR_CLOCKS, gpio->clks);
654}
 
 
655
656static int dwapb_get_clks(struct dwapb_gpio *gpio)
657{
658	int err;
659
660	/* Optional bus and debounce clocks */
661	gpio->clks[0].id = "bus";
662	gpio->clks[1].id = "db";
663	err = devm_clk_bulk_get_optional(gpio->dev, DWAPB_NR_CLOCKS,
664					 gpio->clks);
665	if (err)
666		return dev_err_probe(gpio->dev, err,
667				     "Cannot get APB/Debounce clocks\n");
668
669	err = clk_bulk_prepare_enable(DWAPB_NR_CLOCKS, gpio->clks);
670	if (err) {
671		dev_err(gpio->dev, "Cannot enable APB/Debounce clocks\n");
672		return err;
673	}
674
675	return devm_add_action_or_reset(gpio->dev, dwapb_disable_clks, gpio);
676}
677
678static const struct of_device_id dwapb_of_match[] = {
679	{ .compatible = "snps,dw-apb-gpio", .data = (void *)GPIO_REG_OFFSET_V1},
680	{ .compatible = "apm,xgene-gpio-v2", .data = (void *)GPIO_REG_OFFSET_V2},
681	{ /* Sentinel */ }
682};
683MODULE_DEVICE_TABLE(of, dwapb_of_match);
684
685static const struct acpi_device_id dwapb_acpi_match[] = {
686	{"HISI0181", GPIO_REG_OFFSET_V1},
687	{"APMC0D07", GPIO_REG_OFFSET_V1},
688	{"APMC0D81", GPIO_REG_OFFSET_V2},
689	{ }
690};
691MODULE_DEVICE_TABLE(acpi, dwapb_acpi_match);
692
693static int dwapb_gpio_probe(struct platform_device *pdev)
694{
695	unsigned int i;
696	struct dwapb_gpio *gpio;
697	int err;
698	struct dwapb_platform_data *pdata;
699	struct device *dev = &pdev->dev;
 
 
 
 
 
 
 
700
701	pdata = dwapb_gpio_get_pdata(dev);
702	if (IS_ERR(pdata))
703		return PTR_ERR(pdata);
704
705	gpio = devm_kzalloc(&pdev->dev, sizeof(*gpio), GFP_KERNEL);
706	if (!gpio)
707		return -ENOMEM;
708
709	gpio->dev = &pdev->dev;
710	gpio->nr_ports = pdata->nports;
711
712	err = dwapb_get_reset(gpio);
713	if (err)
714		return err;
 
 
715
716	gpio->ports = devm_kcalloc(&pdev->dev, gpio->nr_ports,
717				   sizeof(*gpio->ports), GFP_KERNEL);
718	if (!gpio->ports)
719		return -ENOMEM;
720
721	gpio->regs = devm_platform_ioremap_resource(pdev, 0);
722	if (IS_ERR(gpio->regs))
723		return PTR_ERR(gpio->regs);
724
725	err = dwapb_get_clks(gpio);
726	if (err)
727		return err;
 
 
 
 
 
 
728
729	gpio->flags = (uintptr_t)device_get_match_data(dev);
 
 
 
 
 
 
 
 
 
 
 
730
731	for (i = 0; i < gpio->nr_ports; i++) {
732		err = dwapb_gpio_add_port(gpio, &pdata->properties[i], i);
733		if (err)
734			return err;
735	}
736
737	platform_set_drvdata(pdev, gpio);
738
739	return 0;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
740}
741
742#ifdef CONFIG_PM_SLEEP
743static int dwapb_gpio_suspend(struct device *dev)
744{
745	struct dwapb_gpio *gpio = dev_get_drvdata(dev);
746	struct gpio_chip *gc	= &gpio->ports[0].gc;
747	unsigned long flags;
748	int i;
749
750	raw_spin_lock_irqsave(&gc->bgpio_lock, flags);
751	for (i = 0; i < gpio->nr_ports; i++) {
752		unsigned int offset;
753		unsigned int idx = gpio->ports[i].idx;
754		struct dwapb_context *ctx = gpio->ports[i].ctx;
755
 
 
756		offset = GPIO_SWPORTA_DDR + idx * GPIO_SWPORT_DDR_STRIDE;
757		ctx->dir = dwapb_read(gpio, offset);
758
759		offset = GPIO_SWPORTA_DR + idx * GPIO_SWPORT_DR_STRIDE;
760		ctx->data = dwapb_read(gpio, offset);
761
762		offset = GPIO_EXT_PORTA + idx * GPIO_EXT_PORT_STRIDE;
763		ctx->ext = dwapb_read(gpio, offset);
764
765		/* Only port A can provide interrupts */
766		if (idx == 0) {
767			ctx->int_mask	= dwapb_read(gpio, GPIO_INTMASK);
768			ctx->int_en	= dwapb_read(gpio, GPIO_INTEN);
769			ctx->int_pol	= dwapb_read(gpio, GPIO_INT_POLARITY);
770			ctx->int_type	= dwapb_read(gpio, GPIO_INTTYPE_LEVEL);
771			ctx->int_deb	= dwapb_read(gpio, GPIO_PORTA_DEBOUNCE);
772
773			/* Mask out interrupts */
774			dwapb_write(gpio, GPIO_INTMASK, ~ctx->wake_en);
 
775		}
776	}
777	raw_spin_unlock_irqrestore(&gc->bgpio_lock, flags);
778
779	clk_bulk_disable_unprepare(DWAPB_NR_CLOCKS, gpio->clks);
780
781	return 0;
782}
783
784static int dwapb_gpio_resume(struct device *dev)
785{
786	struct dwapb_gpio *gpio = dev_get_drvdata(dev);
787	struct gpio_chip *gc	= &gpio->ports[0].gc;
788	unsigned long flags;
789	int i, err;
790
791	err = clk_bulk_prepare_enable(DWAPB_NR_CLOCKS, gpio->clks);
792	if (err) {
793		dev_err(gpio->dev, "Cannot reenable APB/Debounce clocks\n");
794		return err;
795	}
796
797	raw_spin_lock_irqsave(&gc->bgpio_lock, flags);
798	for (i = 0; i < gpio->nr_ports; i++) {
799		unsigned int offset;
800		unsigned int idx = gpio->ports[i].idx;
801		struct dwapb_context *ctx = gpio->ports[i].ctx;
802
 
 
803		offset = GPIO_SWPORTA_DR + idx * GPIO_SWPORT_DR_STRIDE;
804		dwapb_write(gpio, offset, ctx->data);
805
806		offset = GPIO_SWPORTA_DDR + idx * GPIO_SWPORT_DDR_STRIDE;
807		dwapb_write(gpio, offset, ctx->dir);
808
809		offset = GPIO_EXT_PORTA + idx * GPIO_EXT_PORT_STRIDE;
810		dwapb_write(gpio, offset, ctx->ext);
811
812		/* Only port A can provide interrupts */
813		if (idx == 0) {
814			dwapb_write(gpio, GPIO_INTTYPE_LEVEL, ctx->int_type);
815			dwapb_write(gpio, GPIO_INT_POLARITY, ctx->int_pol);
816			dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, ctx->int_deb);
817			dwapb_write(gpio, GPIO_INTEN, ctx->int_en);
818			dwapb_write(gpio, GPIO_INTMASK, ctx->int_mask);
819
820			/* Clear out spurious interrupts */
821			dwapb_write(gpio, GPIO_PORTA_EOI, 0xffffffff);
822		}
823	}
824	raw_spin_unlock_irqrestore(&gc->bgpio_lock, flags);
825
826	return 0;
827}
828#endif
829
830static SIMPLE_DEV_PM_OPS(dwapb_gpio_pm_ops, dwapb_gpio_suspend,
831			 dwapb_gpio_resume);
832
833static struct platform_driver dwapb_gpio_driver = {
834	.driver		= {
835		.name	= DWAPB_DRIVER_NAME,
836		.pm	= &dwapb_gpio_pm_ops,
837		.of_match_table = dwapb_of_match,
838		.acpi_match_table = dwapb_acpi_match,
839	},
840	.probe		= dwapb_gpio_probe,
 
841};
842
843module_platform_driver(dwapb_gpio_driver);
844
845MODULE_LICENSE("GPL");
846MODULE_AUTHOR("Jamie Iles");
847MODULE_DESCRIPTION("Synopsys DesignWare APB GPIO driver");
848MODULE_ALIAS("platform:" DWAPB_DRIVER_NAME);
v5.4
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * Copyright (c) 2011 Jamie Iles
  4 *
  5 * All enquiries to support@picochip.com
  6 */
  7#include <linux/acpi.h>
  8#include <linux/clk.h>
  9#include <linux/err.h>
 10#include <linux/gpio/driver.h>
 11#include <linux/init.h>
 12#include <linux/interrupt.h>
 13#include <linux/io.h>
 14#include <linux/ioport.h>
 15#include <linux/irq.h>
 16#include <linux/irqdomain.h>
 17#include <linux/module.h>
 18#include <linux/of.h>
 19#include <linux/of_address.h>
 20#include <linux/of_device.h>
 21#include <linux/of_irq.h>
 22#include <linux/platform_device.h>
 23#include <linux/property.h>
 24#include <linux/reset.h>
 
 25#include <linux/spinlock.h>
 26#include <linux/platform_data/gpio-dwapb.h>
 27#include <linux/slab.h>
 28
 29#include "gpiolib.h"
 30#include "gpiolib-acpi.h"
 31
 32#define GPIO_SWPORTA_DR		0x00
 33#define GPIO_SWPORTA_DDR	0x04
 34#define GPIO_SWPORTB_DR		0x0c
 35#define GPIO_SWPORTB_DDR	0x10
 36#define GPIO_SWPORTC_DR		0x18
 37#define GPIO_SWPORTC_DDR	0x1c
 38#define GPIO_SWPORTD_DR		0x24
 39#define GPIO_SWPORTD_DDR	0x28
 40#define GPIO_INTEN		0x30
 41#define GPIO_INTMASK		0x34
 42#define GPIO_INTTYPE_LEVEL	0x38
 43#define GPIO_INT_POLARITY	0x3c
 44#define GPIO_INTSTATUS		0x40
 45#define GPIO_PORTA_DEBOUNCE	0x48
 46#define GPIO_PORTA_EOI		0x4c
 47#define GPIO_EXT_PORTA		0x50
 48#define GPIO_EXT_PORTB		0x54
 49#define GPIO_EXT_PORTC		0x58
 50#define GPIO_EXT_PORTD		0x5c
 51
 
 52#define DWAPB_MAX_PORTS		4
 
 
 53#define GPIO_EXT_PORT_STRIDE	0x04 /* register stride 32 bits */
 54#define GPIO_SWPORT_DR_STRIDE	0x0c /* register stride 3*32 bits */
 55#define GPIO_SWPORT_DDR_STRIDE	0x0c /* register stride 3*32 bits */
 56
 
 57#define GPIO_REG_OFFSET_V2	1
 
 58
 59#define GPIO_INTMASK_V2		0x44
 60#define GPIO_INTTYPE_LEVEL_V2	0x34
 61#define GPIO_INT_POLARITY_V2	0x38
 62#define GPIO_INTSTATUS_V2	0x3c
 63#define GPIO_PORTA_EOI_V2	0x40
 64
 
 
 65struct dwapb_gpio;
 66
 
 
 
 
 
 
 
 
 
 
 
 
 
 67#ifdef CONFIG_PM_SLEEP
 68/* Store GPIO context across system-wide suspend/resume transitions */
 69struct dwapb_context {
 70	u32 data;
 71	u32 dir;
 72	u32 ext;
 73	u32 int_en;
 74	u32 int_mask;
 75	u32 int_type;
 76	u32 int_pol;
 77	u32 int_deb;
 78	u32 wake_en;
 79};
 80#endif
 81
 
 
 
 
 
 82struct dwapb_gpio_port {
 83	struct gpio_chip	gc;
 84	bool			is_registered;
 85	struct dwapb_gpio	*gpio;
 86#ifdef CONFIG_PM_SLEEP
 87	struct dwapb_context	*ctx;
 88#endif
 89	unsigned int		idx;
 90};
 
 
 91
 92struct dwapb_gpio {
 93	struct	device		*dev;
 94	void __iomem		*regs;
 95	struct dwapb_gpio_port	*ports;
 96	unsigned int		nr_ports;
 97	struct irq_domain	*domain;
 98	unsigned int		flags;
 99	struct reset_control	*rst;
100	struct clk		*clk;
101};
102
103static inline u32 gpio_reg_v2_convert(unsigned int offset)
104{
105	switch (offset) {
106	case GPIO_INTMASK:
107		return GPIO_INTMASK_V2;
108	case GPIO_INTTYPE_LEVEL:
109		return GPIO_INTTYPE_LEVEL_V2;
110	case GPIO_INT_POLARITY:
111		return GPIO_INT_POLARITY_V2;
112	case GPIO_INTSTATUS:
113		return GPIO_INTSTATUS_V2;
114	case GPIO_PORTA_EOI:
115		return GPIO_PORTA_EOI_V2;
116	}
117
118	return offset;
119}
120
121static inline u32 gpio_reg_convert(struct dwapb_gpio *gpio, unsigned int offset)
122{
123	if (gpio->flags & GPIO_REG_OFFSET_V2)
124		return gpio_reg_v2_convert(offset);
125
126	return offset;
127}
128
129static inline u32 dwapb_read(struct dwapb_gpio *gpio, unsigned int offset)
130{
131	struct gpio_chip *gc	= &gpio->ports[0].gc;
132	void __iomem *reg_base	= gpio->regs;
133
134	return gc->read_reg(reg_base + gpio_reg_convert(gpio, offset));
135}
136
137static inline void dwapb_write(struct dwapb_gpio *gpio, unsigned int offset,
138			       u32 val)
139{
140	struct gpio_chip *gc	= &gpio->ports[0].gc;
141	void __iomem *reg_base	= gpio->regs;
142
143	gc->write_reg(reg_base + gpio_reg_convert(gpio, offset), val);
144}
145
146static int dwapb_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
147{
148	struct dwapb_gpio_port *port = gpiochip_get_data(gc);
149	struct dwapb_gpio *gpio = port->gpio;
150
151	return irq_find_mapping(gpio->domain, offset);
152}
153
154static struct dwapb_gpio_port *dwapb_offs_to_port(struct dwapb_gpio *gpio, unsigned int offs)
155{
156	struct dwapb_gpio_port *port;
157	int i;
158
159	for (i = 0; i < gpio->nr_ports; i++) {
160		port = &gpio->ports[i];
161		if (port->idx == offs / 32)
162			return port;
163	}
164
165	return NULL;
166}
167
168static void dwapb_toggle_trigger(struct dwapb_gpio *gpio, unsigned int offs)
169{
170	struct dwapb_gpio_port *port = dwapb_offs_to_port(gpio, offs);
171	struct gpio_chip *gc;
172	u32 pol;
173	int val;
174
175	if (!port)
176		return;
177	gc = &port->gc;
178
179	pol = dwapb_read(gpio, GPIO_INT_POLARITY);
180	/* Just read the current value right out of the data register */
181	val = gc->get(gc, offs % 32);
182	if (val)
183		pol &= ~BIT(offs);
184	else
185		pol |= BIT(offs);
186
187	dwapb_write(gpio, GPIO_INT_POLARITY, pol);
188}
189
190static u32 dwapb_do_irq(struct dwapb_gpio *gpio)
191{
192	u32 irq_status = dwapb_read(gpio, GPIO_INTSTATUS);
193	u32 ret = irq_status;
 
194
195	while (irq_status) {
196		int hwirq = fls(irq_status) - 1;
197		int gpio_irq = irq_find_mapping(gpio->domain, hwirq);
 
198
199		generic_handle_irq(gpio_irq);
200		irq_status &= ~BIT(hwirq);
201
202		if ((irq_get_trigger_type(gpio_irq) & IRQ_TYPE_SENSE_MASK)
203			== IRQ_TYPE_EDGE_BOTH)
204			dwapb_toggle_trigger(gpio, hwirq);
205	}
206
207	return ret;
208}
209
210static void dwapb_irq_handler(struct irq_desc *desc)
211{
212	struct dwapb_gpio *gpio = irq_desc_get_handler_data(desc);
213	struct irq_chip *chip = irq_desc_get_chip(desc);
214
 
215	dwapb_do_irq(gpio);
 
 
216
217	if (chip->irq_eoi)
218		chip->irq_eoi(irq_desc_get_irq_data(desc));
 
 
 
 
 
 
 
 
 
 
 
 
 
219}
220
221static void dwapb_irq_enable(struct irq_data *d)
222{
223	struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
224	struct dwapb_gpio *gpio = igc->private;
225	struct gpio_chip *gc = &gpio->ports[0].gc;
226	unsigned long flags;
227	u32 val;
228
229	spin_lock_irqsave(&gc->bgpio_lock, flags);
230	val = dwapb_read(gpio, GPIO_INTEN);
231	val |= BIT(d->hwirq);
232	dwapb_write(gpio, GPIO_INTEN, val);
233	spin_unlock_irqrestore(&gc->bgpio_lock, flags);
 
234}
235
236static void dwapb_irq_disable(struct irq_data *d)
237{
238	struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
239	struct dwapb_gpio *gpio = igc->private;
240	struct gpio_chip *gc = &gpio->ports[0].gc;
241	unsigned long flags;
242	u32 val;
243
244	spin_lock_irqsave(&gc->bgpio_lock, flags);
245	val = dwapb_read(gpio, GPIO_INTEN);
246	val &= ~BIT(d->hwirq);
247	dwapb_write(gpio, GPIO_INTEN, val);
248	spin_unlock_irqrestore(&gc->bgpio_lock, flags);
 
249}
250
251static int dwapb_irq_reqres(struct irq_data *d)
252{
253	struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
254	struct dwapb_gpio *gpio = igc->private;
255	struct gpio_chip *gc = &gpio->ports[0].gc;
256	int ret;
257
258	ret = gpiochip_lock_as_irq(gc, irqd_to_hwirq(d));
259	if (ret) {
260		dev_err(gpio->dev, "unable to lock HW IRQ %lu for IRQ\n",
261			irqd_to_hwirq(d));
262		return ret;
263	}
264	return 0;
265}
266
267static void dwapb_irq_relres(struct irq_data *d)
268{
269	struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
270	struct dwapb_gpio *gpio = igc->private;
271	struct gpio_chip *gc = &gpio->ports[0].gc;
 
272
273	gpiochip_unlock_as_irq(gc, irqd_to_hwirq(d));
 
 
 
 
274}
275
276static int dwapb_irq_set_type(struct irq_data *d, u32 type)
277{
278	struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
279	struct dwapb_gpio *gpio = igc->private;
280	struct gpio_chip *gc = &gpio->ports[0].gc;
281	int bit = d->hwirq;
282	unsigned long level, polarity, flags;
283
284	if (type & ~(IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
285		     IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
286		return -EINVAL;
287
288	spin_lock_irqsave(&gc->bgpio_lock, flags);
289	level = dwapb_read(gpio, GPIO_INTTYPE_LEVEL);
290	polarity = dwapb_read(gpio, GPIO_INT_POLARITY);
291
292	switch (type) {
293	case IRQ_TYPE_EDGE_BOTH:
294		level |= BIT(bit);
295		dwapb_toggle_trigger(gpio, bit);
296		break;
297	case IRQ_TYPE_EDGE_RISING:
298		level |= BIT(bit);
299		polarity |= BIT(bit);
300		break;
301	case IRQ_TYPE_EDGE_FALLING:
302		level |= BIT(bit);
303		polarity &= ~BIT(bit);
304		break;
305	case IRQ_TYPE_LEVEL_HIGH:
306		level &= ~BIT(bit);
307		polarity |= BIT(bit);
308		break;
309	case IRQ_TYPE_LEVEL_LOW:
310		level &= ~BIT(bit);
311		polarity &= ~BIT(bit);
312		break;
313	}
314
315	irq_setup_alt_chip(d, type);
 
 
 
316
317	dwapb_write(gpio, GPIO_INTTYPE_LEVEL, level);
318	if (type != IRQ_TYPE_EDGE_BOTH)
319		dwapb_write(gpio, GPIO_INT_POLARITY, polarity);
320	spin_unlock_irqrestore(&gc->bgpio_lock, flags);
321
322	return 0;
323}
324
325#ifdef CONFIG_PM_SLEEP
326static int dwapb_irq_set_wake(struct irq_data *d, unsigned int enable)
327{
328	struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
329	struct dwapb_gpio *gpio = igc->private;
330	struct dwapb_context *ctx = gpio->ports[0].ctx;
 
331
332	if (enable)
333		ctx->wake_en |= BIT(d->hwirq);
334	else
335		ctx->wake_en &= ~BIT(d->hwirq);
336
337	return 0;
338}
 
 
339#endif
340
 
 
 
 
 
 
 
 
 
 
 
 
 
341static int dwapb_gpio_set_debounce(struct gpio_chip *gc,
342				   unsigned offset, unsigned debounce)
343{
344	struct dwapb_gpio_port *port = gpiochip_get_data(gc);
345	struct dwapb_gpio *gpio = port->gpio;
346	unsigned long flags, val_deb;
347	unsigned long mask = BIT(offset);
348
349	spin_lock_irqsave(&gc->bgpio_lock, flags);
350
351	val_deb = dwapb_read(gpio, GPIO_PORTA_DEBOUNCE);
352	if (debounce)
353		dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, val_deb | mask);
354	else
355		dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, val_deb & ~mask);
 
356
357	spin_unlock_irqrestore(&gc->bgpio_lock, flags);
358
359	return 0;
360}
361
362static int dwapb_gpio_set_config(struct gpio_chip *gc, unsigned offset,
363				 unsigned long config)
364{
365	u32 debounce;
366
367	if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
368		return -ENOTSUPP;
369
370	debounce = pinconf_to_config_argument(config);
371	return dwapb_gpio_set_debounce(gc, offset, debounce);
372}
373
374static irqreturn_t dwapb_irq_handler_mfd(int irq, void *dev_id)
 
375{
376	u32 worked;
377	struct dwapb_gpio *gpio = dev_id;
378
379	worked = dwapb_do_irq(gpio);
 
 
 
 
 
 
380
381	return worked ? IRQ_HANDLED : IRQ_NONE;
382}
383
384static void dwapb_configure_irqs(struct dwapb_gpio *gpio,
385				 struct dwapb_gpio_port *port,
386				 struct dwapb_port_property *pp)
387{
 
388	struct gpio_chip *gc = &port->gc;
389	struct fwnode_handle  *fwnode = pp->fwnode;
390	struct irq_chip_generic	*irq_gc = NULL;
391	unsigned int hwirq, ngpio = gc->ngpio;
392	struct irq_chip_type *ct;
393	int err, i;
394
395	gpio->domain = irq_domain_create_linear(fwnode, ngpio,
396						 &irq_generic_chip_ops, gpio);
397	if (!gpio->domain)
398		return;
399
400	err = irq_alloc_domain_generic_chips(gpio->domain, ngpio, 2,
401					     "gpio-dwapb", handle_level_irq,
402					     IRQ_NOREQUEST, 0,
403					     IRQ_GC_INIT_NESTED_LOCK);
404	if (err) {
405		dev_info(gpio->dev, "irq_alloc_domain_generic_chips failed\n");
406		irq_domain_remove(gpio->domain);
407		gpio->domain = NULL;
408		return;
409	}
410
411	irq_gc = irq_get_domain_generic_chip(gpio->domain, 0);
412	if (!irq_gc) {
413		irq_domain_remove(gpio->domain);
414		gpio->domain = NULL;
415		return;
416	}
417
418	irq_gc->reg_base = gpio->regs;
419	irq_gc->private = gpio;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
420
421	for (i = 0; i < 2; i++) {
422		ct = &irq_gc->chip_types[i];
423		ct->chip.irq_ack = irq_gc_ack_set_bit;
424		ct->chip.irq_mask = irq_gc_mask_set_bit;
425		ct->chip.irq_unmask = irq_gc_mask_clr_bit;
426		ct->chip.irq_set_type = dwapb_irq_set_type;
427		ct->chip.irq_enable = dwapb_irq_enable;
428		ct->chip.irq_disable = dwapb_irq_disable;
429		ct->chip.irq_request_resources = dwapb_irq_reqres;
430		ct->chip.irq_release_resources = dwapb_irq_relres;
431#ifdef CONFIG_PM_SLEEP
432		ct->chip.irq_set_wake = dwapb_irq_set_wake;
433#endif
434		ct->regs.ack = gpio_reg_convert(gpio, GPIO_PORTA_EOI);
435		ct->regs.mask = gpio_reg_convert(gpio, GPIO_INTMASK);
436		ct->type = IRQ_TYPE_LEVEL_MASK;
437	}
438
439	irq_gc->chip_types[0].type = IRQ_TYPE_LEVEL_MASK;
440	irq_gc->chip_types[1].type = IRQ_TYPE_EDGE_BOTH;
441	irq_gc->chip_types[1].handler = handle_edge_irq;
442
443	if (!pp->irq_shared) {
444		int i;
445
446		for (i = 0; i < pp->ngpio; i++) {
447			if (pp->irq[i] >= 0)
448				irq_set_chained_handler_and_data(pp->irq[i],
449						dwapb_irq_handler, gpio);
450		}
451	} else {
452		/*
453		 * Request a shared IRQ since where MFD would have devices
454		 * using the same irq pin
455		 */
456		err = devm_request_irq(gpio->dev, pp->irq[0],
457				       dwapb_irq_handler_mfd,
458				       IRQF_SHARED, "gpio-dwapb-mfd", gpio);
459		if (err) {
460			dev_err(gpio->dev, "error requesting IRQ\n");
461			irq_domain_remove(gpio->domain);
462			gpio->domain = NULL;
463			return;
464		}
 
 
 
 
 
465	}
466
467	for (hwirq = 0 ; hwirq < ngpio ; hwirq++)
468		irq_create_mapping(gpio->domain, hwirq);
469
470	port->gc.to_irq = dwapb_gpio_to_irq;
471}
472
473static void dwapb_irq_teardown(struct dwapb_gpio *gpio)
474{
475	struct dwapb_gpio_port *port = &gpio->ports[0];
476	struct gpio_chip *gc = &port->gc;
477	unsigned int ngpio = gc->ngpio;
478	irq_hw_number_t hwirq;
479
480	if (!gpio->domain)
481		return;
482
483	for (hwirq = 0 ; hwirq < ngpio ; hwirq++)
484		irq_dispose_mapping(irq_find_mapping(gpio->domain, hwirq));
485
486	irq_domain_remove(gpio->domain);
487	gpio->domain = NULL;
488}
489
490static int dwapb_gpio_add_port(struct dwapb_gpio *gpio,
491			       struct dwapb_port_property *pp,
492			       unsigned int offs)
493{
494	struct dwapb_gpio_port *port;
495	void __iomem *dat, *set, *dirout;
496	int err;
497
498	port = &gpio->ports[offs];
499	port->gpio = gpio;
500	port->idx = pp->idx;
501
502#ifdef CONFIG_PM_SLEEP
503	port->ctx = devm_kzalloc(gpio->dev, sizeof(*port->ctx), GFP_KERNEL);
504	if (!port->ctx)
505		return -ENOMEM;
506#endif
507
508	dat = gpio->regs + GPIO_EXT_PORTA + (pp->idx * GPIO_EXT_PORT_STRIDE);
509	set = gpio->regs + GPIO_SWPORTA_DR + (pp->idx * GPIO_SWPORT_DR_STRIDE);
510	dirout = gpio->regs + GPIO_SWPORTA_DDR +
511		(pp->idx * GPIO_SWPORT_DDR_STRIDE);
512
513	/* This registers 32 GPIO lines per port */
514	err = bgpio_init(&port->gc, gpio->dev, 4, dat, set, NULL, dirout,
515			 NULL, 0);
516	if (err) {
517		dev_err(gpio->dev, "failed to init gpio chip for port%d\n",
518			port->idx);
519		return err;
520	}
521
522#ifdef CONFIG_OF_GPIO
523	port->gc.of_node = to_of_node(pp->fwnode);
524#endif
525	port->gc.ngpio = pp->ngpio;
526	port->gc.base = pp->gpio_base;
527
528	/* Only port A support debounce */
529	if (pp->idx == 0)
530		port->gc.set_config = dwapb_gpio_set_config;
531
532	if (pp->has_irq)
 
533		dwapb_configure_irqs(gpio, port, pp);
534
535	err = gpiochip_add_data(&port->gc, port);
536	if (err)
537		dev_err(gpio->dev, "failed to register gpiochip for port%d\n",
538			port->idx);
539	else
540		port->is_registered = true;
541
542	/* Add GPIO-signaled ACPI event support */
543	if (pp->has_irq)
544		acpi_gpiochip_request_interrupts(&port->gc);
545
546	return err;
547}
548
549static void dwapb_gpio_unregister(struct dwapb_gpio *gpio)
 
550{
551	unsigned int m;
552
553	for (m = 0; m < gpio->nr_ports; ++m)
554		if (gpio->ports[m].is_registered)
555			gpiochip_remove(&gpio->ports[m].gc);
 
 
 
 
 
556}
557
558static struct dwapb_platform_data *
559dwapb_gpio_get_pdata(struct device *dev)
560{
561	struct fwnode_handle *fwnode;
562	struct dwapb_platform_data *pdata;
563	struct dwapb_port_property *pp;
564	int nports;
565	int i, j;
566
567	nports = device_get_child_node_count(dev);
568	if (nports == 0)
569		return ERR_PTR(-ENODEV);
570
571	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
572	if (!pdata)
573		return ERR_PTR(-ENOMEM);
574
575	pdata->properties = devm_kcalloc(dev, nports, sizeof(*pp), GFP_KERNEL);
576	if (!pdata->properties)
577		return ERR_PTR(-ENOMEM);
578
579	pdata->nports = nports;
580
581	i = 0;
582	device_for_each_child_node(dev, fwnode)  {
583		struct device_node *np = NULL;
584
585		pp = &pdata->properties[i++];
586		pp->fwnode = fwnode;
587
588		if (fwnode_property_read_u32(fwnode, "reg", &pp->idx) ||
589		    pp->idx >= DWAPB_MAX_PORTS) {
590			dev_err(dev,
591				"missing/invalid port index for port%d\n", i);
592			fwnode_handle_put(fwnode);
593			return ERR_PTR(-EINVAL);
594		}
595
596		if (fwnode_property_read_u32(fwnode, "snps,nr-gpios",
597					 &pp->ngpio)) {
598			dev_info(dev,
599				 "failed to get number of gpios for port%d\n",
600				 i);
601			pp->ngpio = 32;
602		}
603
604		pp->irq_shared	= false;
605		pp->gpio_base	= -1;
606
 
 
 
 
607		/*
608		 * Only port A can provide interrupts in all configurations of
609		 * the IP.
610		 */
611		if (pp->idx != 0)
612			continue;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
613
614		if (dev->of_node && fwnode_property_read_bool(fwnode,
615						  "interrupt-controller")) {
616			np = to_of_node(fwnode);
617		}
618
619		for (j = 0; j < pp->ngpio; j++) {
620			pp->irq[j] = -ENXIO;
 
621
622			if (np)
623				pp->irq[j] = of_irq_get(np, j);
624			else if (has_acpi_companion(dev))
625				pp->irq[j] = platform_get_irq(to_platform_device(dev), j);
626
627			if (pp->irq[j] >= 0)
628				pp->has_irq = true;
629		}
 
 
 
 
 
 
 
 
 
630
631		if (!pp->has_irq)
632			dev_warn(dev, "no irq for port%d\n", pp->idx);
 
 
633	}
634
635	return pdata;
636}
637
638static const struct of_device_id dwapb_of_match[] = {
639	{ .compatible = "snps,dw-apb-gpio", .data = (void *)0},
640	{ .compatible = "apm,xgene-gpio-v2", .data = (void *)GPIO_REG_OFFSET_V2},
641	{ /* Sentinel */ }
642};
643MODULE_DEVICE_TABLE(of, dwapb_of_match);
644
645static const struct acpi_device_id dwapb_acpi_match[] = {
646	{"HISI0181", 0},
647	{"APMC0D07", 0},
648	{"APMC0D81", GPIO_REG_OFFSET_V2},
649	{ }
650};
651MODULE_DEVICE_TABLE(acpi, dwapb_acpi_match);
652
653static int dwapb_gpio_probe(struct platform_device *pdev)
654{
655	unsigned int i;
656	struct dwapb_gpio *gpio;
657	int err;
 
658	struct device *dev = &pdev->dev;
659	struct dwapb_platform_data *pdata = dev_get_platdata(dev);
660
661	if (!pdata) {
662		pdata = dwapb_gpio_get_pdata(dev);
663		if (IS_ERR(pdata))
664			return PTR_ERR(pdata);
665	}
666
667	if (!pdata->nports)
668		return -ENODEV;
 
669
670	gpio = devm_kzalloc(&pdev->dev, sizeof(*gpio), GFP_KERNEL);
671	if (!gpio)
672		return -ENOMEM;
673
674	gpio->dev = &pdev->dev;
675	gpio->nr_ports = pdata->nports;
676
677	gpio->rst = devm_reset_control_get_optional_shared(dev, NULL);
678	if (IS_ERR(gpio->rst))
679		return PTR_ERR(gpio->rst);
680
681	reset_control_deassert(gpio->rst);
682
683	gpio->ports = devm_kcalloc(&pdev->dev, gpio->nr_ports,
684				   sizeof(*gpio->ports), GFP_KERNEL);
685	if (!gpio->ports)
686		return -ENOMEM;
687
688	gpio->regs = devm_platform_ioremap_resource(pdev, 0);
689	if (IS_ERR(gpio->regs))
690		return PTR_ERR(gpio->regs);
691
692	/* Optional bus clock */
693	gpio->clk = devm_clk_get(&pdev->dev, "bus");
694	if (!IS_ERR(gpio->clk)) {
695		err = clk_prepare_enable(gpio->clk);
696		if (err) {
697			dev_info(&pdev->dev, "Cannot enable clock\n");
698			return err;
699		}
700	}
701
702	gpio->flags = 0;
703	if (dev->of_node) {
704		gpio->flags = (uintptr_t)of_device_get_match_data(dev);
705	} else if (has_acpi_companion(dev)) {
706		const struct acpi_device_id *acpi_id;
707
708		acpi_id = acpi_match_device(dwapb_acpi_match, dev);
709		if (acpi_id) {
710			if (acpi_id->driver_data)
711				gpio->flags = acpi_id->driver_data;
712		}
713	}
714
715	for (i = 0; i < gpio->nr_ports; i++) {
716		err = dwapb_gpio_add_port(gpio, &pdata->properties[i], i);
717		if (err)
718			goto out_unregister;
719	}
 
720	platform_set_drvdata(pdev, gpio);
721
722	return 0;
723
724out_unregister:
725	dwapb_gpio_unregister(gpio);
726	dwapb_irq_teardown(gpio);
727	clk_disable_unprepare(gpio->clk);
728
729	return err;
730}
731
732static int dwapb_gpio_remove(struct platform_device *pdev)
733{
734	struct dwapb_gpio *gpio = platform_get_drvdata(pdev);
735
736	dwapb_gpio_unregister(gpio);
737	dwapb_irq_teardown(gpio);
738	reset_control_assert(gpio->rst);
739	clk_disable_unprepare(gpio->clk);
740
741	return 0;
742}
743
744#ifdef CONFIG_PM_SLEEP
745static int dwapb_gpio_suspend(struct device *dev)
746{
747	struct dwapb_gpio *gpio = dev_get_drvdata(dev);
748	struct gpio_chip *gc	= &gpio->ports[0].gc;
749	unsigned long flags;
750	int i;
751
752	spin_lock_irqsave(&gc->bgpio_lock, flags);
753	for (i = 0; i < gpio->nr_ports; i++) {
754		unsigned int offset;
755		unsigned int idx = gpio->ports[i].idx;
756		struct dwapb_context *ctx = gpio->ports[i].ctx;
757
758		BUG_ON(!ctx);
759
760		offset = GPIO_SWPORTA_DDR + idx * GPIO_SWPORT_DDR_STRIDE;
761		ctx->dir = dwapb_read(gpio, offset);
762
763		offset = GPIO_SWPORTA_DR + idx * GPIO_SWPORT_DR_STRIDE;
764		ctx->data = dwapb_read(gpio, offset);
765
766		offset = GPIO_EXT_PORTA + idx * GPIO_EXT_PORT_STRIDE;
767		ctx->ext = dwapb_read(gpio, offset);
768
769		/* Only port A can provide interrupts */
770		if (idx == 0) {
771			ctx->int_mask	= dwapb_read(gpio, GPIO_INTMASK);
772			ctx->int_en	= dwapb_read(gpio, GPIO_INTEN);
773			ctx->int_pol	= dwapb_read(gpio, GPIO_INT_POLARITY);
774			ctx->int_type	= dwapb_read(gpio, GPIO_INTTYPE_LEVEL);
775			ctx->int_deb	= dwapb_read(gpio, GPIO_PORTA_DEBOUNCE);
776
777			/* Mask out interrupts */
778			dwapb_write(gpio, GPIO_INTMASK,
779				    0xffffffff & ~ctx->wake_en);
780		}
781	}
782	spin_unlock_irqrestore(&gc->bgpio_lock, flags);
783
784	clk_disable_unprepare(gpio->clk);
785
786	return 0;
787}
788
789static int dwapb_gpio_resume(struct device *dev)
790{
791	struct dwapb_gpio *gpio = dev_get_drvdata(dev);
792	struct gpio_chip *gc	= &gpio->ports[0].gc;
793	unsigned long flags;
794	int i;
795
796	if (!IS_ERR(gpio->clk))
797		clk_prepare_enable(gpio->clk);
 
 
 
798
799	spin_lock_irqsave(&gc->bgpio_lock, flags);
800	for (i = 0; i < gpio->nr_ports; i++) {
801		unsigned int offset;
802		unsigned int idx = gpio->ports[i].idx;
803		struct dwapb_context *ctx = gpio->ports[i].ctx;
804
805		BUG_ON(!ctx);
806
807		offset = GPIO_SWPORTA_DR + idx * GPIO_SWPORT_DR_STRIDE;
808		dwapb_write(gpio, offset, ctx->data);
809
810		offset = GPIO_SWPORTA_DDR + idx * GPIO_SWPORT_DDR_STRIDE;
811		dwapb_write(gpio, offset, ctx->dir);
812
813		offset = GPIO_EXT_PORTA + idx * GPIO_EXT_PORT_STRIDE;
814		dwapb_write(gpio, offset, ctx->ext);
815
816		/* Only port A can provide interrupts */
817		if (idx == 0) {
818			dwapb_write(gpio, GPIO_INTTYPE_LEVEL, ctx->int_type);
819			dwapb_write(gpio, GPIO_INT_POLARITY, ctx->int_pol);
820			dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, ctx->int_deb);
821			dwapb_write(gpio, GPIO_INTEN, ctx->int_en);
822			dwapb_write(gpio, GPIO_INTMASK, ctx->int_mask);
823
824			/* Clear out spurious interrupts */
825			dwapb_write(gpio, GPIO_PORTA_EOI, 0xffffffff);
826		}
827	}
828	spin_unlock_irqrestore(&gc->bgpio_lock, flags);
829
830	return 0;
831}
832#endif
833
834static SIMPLE_DEV_PM_OPS(dwapb_gpio_pm_ops, dwapb_gpio_suspend,
835			 dwapb_gpio_resume);
836
837static struct platform_driver dwapb_gpio_driver = {
838	.driver		= {
839		.name	= "gpio-dwapb",
840		.pm	= &dwapb_gpio_pm_ops,
841		.of_match_table = of_match_ptr(dwapb_of_match),
842		.acpi_match_table = ACPI_PTR(dwapb_acpi_match),
843	},
844	.probe		= dwapb_gpio_probe,
845	.remove		= dwapb_gpio_remove,
846};
847
848module_platform_driver(dwapb_gpio_driver);
849
850MODULE_LICENSE("GPL");
851MODULE_AUTHOR("Jamie Iles");
852MODULE_DESCRIPTION("Synopsys DesignWare APB GPIO driver");