Linux Audio

Check our new training course

Loading...
v6.2
   1// SPDX-License-Identifier: GPL-2.0-or-later
   2/*
   3 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
   4 *
   5 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
   6 *
 
 
 
 
 
   7 * Thanks to the following companies for their support:
   8 *
   9 *     - JMicron (hardware and technical support)
  10 */
  11
  12#include <linux/bitfield.h>
  13#include <linux/delay.h>
  14#include <linux/dmaengine.h>
  15#include <linux/ktime.h>
  16#include <linux/highmem.h>
  17#include <linux/io.h>
  18#include <linux/module.h>
  19#include <linux/dma-mapping.h>
  20#include <linux/slab.h>
  21#include <linux/scatterlist.h>
  22#include <linux/sizes.h>
  23#include <linux/regulator/consumer.h>
  24#include <linux/pm_runtime.h>
  25#include <linux/of.h>
  26
  27#include <linux/leds.h>
  28
  29#include <linux/mmc/mmc.h>
  30#include <linux/mmc/host.h>
  31#include <linux/mmc/card.h>
  32#include <linux/mmc/sdio.h>
  33#include <linux/mmc/slot-gpio.h>
  34
  35#include "sdhci.h"
  36
  37#define DRIVER_NAME "sdhci"
  38
  39#define DBG(f, x...) \
  40	pr_debug("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
  41
  42#define SDHCI_DUMP(f, x...) \
  43	pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
 
 
  44
  45#define MAX_TUNING_LOOP 40
  46
  47static unsigned int debug_quirks = 0;
  48static unsigned int debug_quirks2;
  49
 
 
 
 
  50static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
 
  51
  52static bool sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  53
  54void sdhci_dumpregs(struct sdhci_host *host)
  55{
  56	SDHCI_DUMP("============ SDHCI REGISTER DUMP ===========\n");
 
  57
  58	SDHCI_DUMP("Sys addr:  0x%08x | Version:  0x%08x\n",
  59		   sdhci_readl(host, SDHCI_DMA_ADDRESS),
  60		   sdhci_readw(host, SDHCI_HOST_VERSION));
  61	SDHCI_DUMP("Blk size:  0x%08x | Blk cnt:  0x%08x\n",
  62		   sdhci_readw(host, SDHCI_BLOCK_SIZE),
  63		   sdhci_readw(host, SDHCI_BLOCK_COUNT));
  64	SDHCI_DUMP("Argument:  0x%08x | Trn mode: 0x%08x\n",
  65		   sdhci_readl(host, SDHCI_ARGUMENT),
  66		   sdhci_readw(host, SDHCI_TRANSFER_MODE));
  67	SDHCI_DUMP("Present:   0x%08x | Host ctl: 0x%08x\n",
  68		   sdhci_readl(host, SDHCI_PRESENT_STATE),
  69		   sdhci_readb(host, SDHCI_HOST_CONTROL));
  70	SDHCI_DUMP("Power:     0x%08x | Blk gap:  0x%08x\n",
  71		   sdhci_readb(host, SDHCI_POWER_CONTROL),
  72		   sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
  73	SDHCI_DUMP("Wake-up:   0x%08x | Clock:    0x%08x\n",
  74		   sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
  75		   sdhci_readw(host, SDHCI_CLOCK_CONTROL));
  76	SDHCI_DUMP("Timeout:   0x%08x | Int stat: 0x%08x\n",
  77		   sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
  78		   sdhci_readl(host, SDHCI_INT_STATUS));
  79	SDHCI_DUMP("Int enab:  0x%08x | Sig enab: 0x%08x\n",
  80		   sdhci_readl(host, SDHCI_INT_ENABLE),
  81		   sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
  82	SDHCI_DUMP("ACmd stat: 0x%08x | Slot int: 0x%08x\n",
  83		   sdhci_readw(host, SDHCI_AUTO_CMD_STATUS),
  84		   sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
  85	SDHCI_DUMP("Caps:      0x%08x | Caps_1:   0x%08x\n",
  86		   sdhci_readl(host, SDHCI_CAPABILITIES),
  87		   sdhci_readl(host, SDHCI_CAPABILITIES_1));
  88	SDHCI_DUMP("Cmd:       0x%08x | Max curr: 0x%08x\n",
  89		   sdhci_readw(host, SDHCI_COMMAND),
  90		   sdhci_readl(host, SDHCI_MAX_CURRENT));
  91	SDHCI_DUMP("Resp[0]:   0x%08x | Resp[1]:  0x%08x\n",
  92		   sdhci_readl(host, SDHCI_RESPONSE),
  93		   sdhci_readl(host, SDHCI_RESPONSE + 4));
  94	SDHCI_DUMP("Resp[2]:   0x%08x | Resp[3]:  0x%08x\n",
  95		   sdhci_readl(host, SDHCI_RESPONSE + 8),
  96		   sdhci_readl(host, SDHCI_RESPONSE + 12));
  97	SDHCI_DUMP("Host ctl2: 0x%08x\n",
  98		   sdhci_readw(host, SDHCI_HOST_CONTROL2));
  99
 100	if (host->flags & SDHCI_USE_ADMA) {
 101		if (host->flags & SDHCI_USE_64_BIT_DMA) {
 102			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x%08x\n",
 103				   sdhci_readl(host, SDHCI_ADMA_ERROR),
 104				   sdhci_readl(host, SDHCI_ADMA_ADDRESS_HI),
 105				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
 106		} else {
 107			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x\n",
 108				   sdhci_readl(host, SDHCI_ADMA_ERROR),
 109				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
 110		}
 111	}
 112
 113	if (host->ops->dump_vendor_regs)
 114		host->ops->dump_vendor_regs(host);
 115
 116	SDHCI_DUMP("============================================\n");
 117}
 118EXPORT_SYMBOL_GPL(sdhci_dumpregs);
 119
 120/*****************************************************************************\
 121 *                                                                           *
 122 * Low level functions                                                       *
 123 *                                                                           *
 124\*****************************************************************************/
 125
 126static void sdhci_do_enable_v4_mode(struct sdhci_host *host)
 127{
 128	u16 ctrl2;
 129
 130	ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
 131	if (ctrl2 & SDHCI_CTRL_V4_MODE)
 132		return;
 133
 134	ctrl2 |= SDHCI_CTRL_V4_MODE;
 135	sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
 136}
 137
 138/*
 139 * This can be called before sdhci_add_host() by Vendor's host controller
 140 * driver to enable v4 mode if supported.
 141 */
 142void sdhci_enable_v4_mode(struct sdhci_host *host)
 143{
 144	host->v4_mode = true;
 145	sdhci_do_enable_v4_mode(host);
 146}
 147EXPORT_SYMBOL_GPL(sdhci_enable_v4_mode);
 148
 149static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
 150{
 151	return cmd->data || cmd->flags & MMC_RSP_BUSY;
 152}
 153
 154static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
 155{
 156	u32 present;
 157
 158	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
 159	    !mmc_card_is_removable(host->mmc) || mmc_can_gpio_cd(host->mmc))
 160		return;
 161
 162	if (enable) {
 163		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
 164				      SDHCI_CARD_PRESENT;
 165
 166		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
 167				       SDHCI_INT_CARD_INSERT;
 168	} else {
 169		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
 170	}
 171
 172	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
 173	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
 174}
 175
 176static void sdhci_enable_card_detection(struct sdhci_host *host)
 177{
 178	sdhci_set_card_detection(host, true);
 179}
 180
 181static void sdhci_disable_card_detection(struct sdhci_host *host)
 182{
 183	sdhci_set_card_detection(host, false);
 184}
 185
 186static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
 187{
 188	if (host->bus_on)
 189		return;
 190	host->bus_on = true;
 191	pm_runtime_get_noresume(mmc_dev(host->mmc));
 192}
 193
 194static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
 195{
 196	if (!host->bus_on)
 197		return;
 198	host->bus_on = false;
 199	pm_runtime_put_noidle(mmc_dev(host->mmc));
 200}
 201
 202void sdhci_reset(struct sdhci_host *host, u8 mask)
 203{
 204	ktime_t timeout;
 205
 206	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
 207
 208	if (mask & SDHCI_RESET_ALL) {
 209		host->clock = 0;
 210		/* Reset-all turns off SD Bus Power */
 211		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
 212			sdhci_runtime_pm_bus_off(host);
 213	}
 214
 215	/* Wait max 100 ms */
 216	timeout = ktime_add_ms(ktime_get(), 100);
 217
 218	/* hw clears the bit when it's done */
 219	while (1) {
 220		bool timedout = ktime_after(ktime_get(), timeout);
 221
 222		if (!(sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask))
 223			break;
 224		if (timedout) {
 225			pr_err("%s: Reset 0x%x never completed.\n",
 226				mmc_hostname(host->mmc), (int)mask);
 227			sdhci_err_stats_inc(host, CTRL_TIMEOUT);
 228			sdhci_dumpregs(host);
 229			return;
 230		}
 231		udelay(10);
 
 232	}
 233}
 234EXPORT_SYMBOL_GPL(sdhci_reset);
 235
 236static bool sdhci_do_reset(struct sdhci_host *host, u8 mask)
 237{
 238	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
 239		struct mmc_host *mmc = host->mmc;
 240
 241		if (!mmc->ops->get_cd(mmc))
 242			return false;
 243	}
 244
 245	host->ops->reset(host, mask);
 246
 247	return true;
 248}
 249
 250static void sdhci_reset_for_all(struct sdhci_host *host)
 251{
 252	if (sdhci_do_reset(host, SDHCI_RESET_ALL)) {
 253		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
 254			if (host->ops->enable_dma)
 255				host->ops->enable_dma(host);
 256		}
 
 257		/* Resetting the controller clears many */
 258		host->preset_enabled = false;
 259	}
 260}
 261
 262enum sdhci_reset_reason {
 263	SDHCI_RESET_FOR_INIT,
 264	SDHCI_RESET_FOR_REQUEST_ERROR,
 265	SDHCI_RESET_FOR_REQUEST_ERROR_DATA_ONLY,
 266	SDHCI_RESET_FOR_TUNING_ABORT,
 267	SDHCI_RESET_FOR_CARD_REMOVED,
 268	SDHCI_RESET_FOR_CQE_RECOVERY,
 269};
 270
 271static void sdhci_reset_for_reason(struct sdhci_host *host, enum sdhci_reset_reason reason)
 272{
 273	if (host->quirks2 & SDHCI_QUIRK2_ISSUE_CMD_DAT_RESET_TOGETHER) {
 274		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
 275		return;
 276	}
 277
 278	switch (reason) {
 279	case SDHCI_RESET_FOR_INIT:
 280		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
 281		break;
 282	case SDHCI_RESET_FOR_REQUEST_ERROR:
 283	case SDHCI_RESET_FOR_TUNING_ABORT:
 284	case SDHCI_RESET_FOR_CARD_REMOVED:
 285	case SDHCI_RESET_FOR_CQE_RECOVERY:
 286		sdhci_do_reset(host, SDHCI_RESET_CMD);
 287		sdhci_do_reset(host, SDHCI_RESET_DATA);
 288		break;
 289	case SDHCI_RESET_FOR_REQUEST_ERROR_DATA_ONLY:
 290		sdhci_do_reset(host, SDHCI_RESET_DATA);
 291		break;
 292	}
 293}
 294
 295#define sdhci_reset_for(h, r) sdhci_reset_for_reason((h), SDHCI_RESET_FOR_##r)
 296
 297static void sdhci_set_default_irqs(struct sdhci_host *host)
 298{
 299	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
 300		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
 301		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
 302		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
 303		    SDHCI_INT_RESPONSE;
 304
 305	if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
 306	    host->tuning_mode == SDHCI_TUNING_MODE_3)
 307		host->ier |= SDHCI_INT_RETUNE;
 308
 309	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
 310	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
 311}
 312
 313static void sdhci_config_dma(struct sdhci_host *host)
 314{
 315	u8 ctrl;
 316	u16 ctrl2;
 317
 318	if (host->version < SDHCI_SPEC_200)
 319		return;
 320
 321	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
 322
 323	/*
 324	 * Always adjust the DMA selection as some controllers
 325	 * (e.g. JMicron) can't do PIO properly when the selection
 326	 * is ADMA.
 327	 */
 328	ctrl &= ~SDHCI_CTRL_DMA_MASK;
 329	if (!(host->flags & SDHCI_REQ_USE_DMA))
 330		goto out;
 331
 332	/* Note if DMA Select is zero then SDMA is selected */
 333	if (host->flags & SDHCI_USE_ADMA)
 334		ctrl |= SDHCI_CTRL_ADMA32;
 335
 336	if (host->flags & SDHCI_USE_64_BIT_DMA) {
 337		/*
 338		 * If v4 mode, all supported DMA can be 64-bit addressing if
 339		 * controller supports 64-bit system address, otherwise only
 340		 * ADMA can support 64-bit addressing.
 341		 */
 342		if (host->v4_mode) {
 343			ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
 344			ctrl2 |= SDHCI_CTRL_64BIT_ADDR;
 345			sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
 346		} else if (host->flags & SDHCI_USE_ADMA) {
 347			/*
 348			 * Don't need to undo SDHCI_CTRL_ADMA32 in order to
 349			 * set SDHCI_CTRL_ADMA64.
 350			 */
 351			ctrl |= SDHCI_CTRL_ADMA64;
 352		}
 353	}
 354
 355out:
 356	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
 357}
 358
 359static void sdhci_init(struct sdhci_host *host, int soft)
 360{
 361	struct mmc_host *mmc = host->mmc;
 362	unsigned long flags;
 363
 364	if (soft)
 365		sdhci_reset_for(host, INIT);
 366	else
 367		sdhci_reset_for_all(host);
 368
 369	if (host->v4_mode)
 370		sdhci_do_enable_v4_mode(host);
 371
 372	spin_lock_irqsave(&host->lock, flags);
 373	sdhci_set_default_irqs(host);
 374	spin_unlock_irqrestore(&host->lock, flags);
 375
 376	host->cqe_on = false;
 377
 378	if (soft) {
 379		/* force clock reconfiguration */
 380		host->clock = 0;
 381		host->reinit_uhs = true;
 382		mmc->ops->set_ios(mmc, &mmc->ios);
 383	}
 384}
 385
 386static void sdhci_reinit(struct sdhci_host *host)
 387{
 388	u32 cd = host->ier & (SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
 389
 390	sdhci_init(host, 0);
 391	sdhci_enable_card_detection(host);
 392
 393	/*
 394	 * A change to the card detect bits indicates a change in present state,
 395	 * refer sdhci_set_card_detection(). A card detect interrupt might have
 396	 * been missed while the host controller was being reset, so trigger a
 397	 * rescan to check.
 398	 */
 399	if (cd != (host->ier & (SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT)))
 400		mmc_detect_change(host->mmc, msecs_to_jiffies(200));
 401}
 402
 403static void __sdhci_led_activate(struct sdhci_host *host)
 404{
 405	u8 ctrl;
 406
 407	if (host->quirks & SDHCI_QUIRK_NO_LED)
 408		return;
 409
 410	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
 411	ctrl |= SDHCI_CTRL_LED;
 412	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
 413}
 414
 415static void __sdhci_led_deactivate(struct sdhci_host *host)
 416{
 417	u8 ctrl;
 418
 419	if (host->quirks & SDHCI_QUIRK_NO_LED)
 420		return;
 421
 422	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
 423	ctrl &= ~SDHCI_CTRL_LED;
 424	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
 425}
 426
 427#if IS_REACHABLE(CONFIG_LEDS_CLASS)
 428static void sdhci_led_control(struct led_classdev *led,
 429			      enum led_brightness brightness)
 430{
 431	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
 432	unsigned long flags;
 433
 434	spin_lock_irqsave(&host->lock, flags);
 435
 436	if (host->runtime_suspended)
 437		goto out;
 438
 439	if (brightness == LED_OFF)
 440		__sdhci_led_deactivate(host);
 441	else
 442		__sdhci_led_activate(host);
 443out:
 444	spin_unlock_irqrestore(&host->lock, flags);
 445}
 446
 447static int sdhci_led_register(struct sdhci_host *host)
 448{
 449	struct mmc_host *mmc = host->mmc;
 450
 451	if (host->quirks & SDHCI_QUIRK_NO_LED)
 452		return 0;
 453
 454	snprintf(host->led_name, sizeof(host->led_name),
 455		 "%s::", mmc_hostname(mmc));
 456
 457	host->led.name = host->led_name;
 458	host->led.brightness = LED_OFF;
 459	host->led.default_trigger = mmc_hostname(mmc);
 460	host->led.brightness_set = sdhci_led_control;
 461
 462	return led_classdev_register(mmc_dev(mmc), &host->led);
 463}
 464
 465static void sdhci_led_unregister(struct sdhci_host *host)
 466{
 467	if (host->quirks & SDHCI_QUIRK_NO_LED)
 468		return;
 469
 470	led_classdev_unregister(&host->led);
 471}
 472
 473static inline void sdhci_led_activate(struct sdhci_host *host)
 474{
 475}
 476
 477static inline void sdhci_led_deactivate(struct sdhci_host *host)
 478{
 479}
 480
 481#else
 482
 483static inline int sdhci_led_register(struct sdhci_host *host)
 484{
 485	return 0;
 486}
 487
 488static inline void sdhci_led_unregister(struct sdhci_host *host)
 489{
 490}
 491
 492static inline void sdhci_led_activate(struct sdhci_host *host)
 493{
 494	__sdhci_led_activate(host);
 495}
 496
 497static inline void sdhci_led_deactivate(struct sdhci_host *host)
 498{
 499	__sdhci_led_deactivate(host);
 500}
 501
 502#endif
 503
 504static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
 505			    unsigned long timeout)
 506{
 507	if (sdhci_data_line_cmd(mrq->cmd))
 508		mod_timer(&host->data_timer, timeout);
 509	else
 510		mod_timer(&host->timer, timeout);
 511}
 512
 513static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
 514{
 515	if (sdhci_data_line_cmd(mrq->cmd))
 516		del_timer(&host->data_timer);
 517	else
 518		del_timer(&host->timer);
 519}
 520
 521static inline bool sdhci_has_requests(struct sdhci_host *host)
 522{
 523	return host->cmd || host->data_cmd;
 524}
 525
 526/*****************************************************************************\
 527 *                                                                           *
 528 * Core functions                                                            *
 529 *                                                                           *
 530\*****************************************************************************/
 531
 532static void sdhci_read_block_pio(struct sdhci_host *host)
 533{
 
 534	size_t blksize, len, chunk;
 535	u32 scratch;
 536	u8 *buf;
 537
 538	DBG("PIO reading\n");
 539
 540	blksize = host->data->blksz;
 541	chunk = 0;
 542
 
 
 543	while (blksize) {
 544		BUG_ON(!sg_miter_next(&host->sg_miter));
 545
 546		len = min(host->sg_miter.length, blksize);
 547
 548		blksize -= len;
 549		host->sg_miter.consumed = len;
 550
 551		buf = host->sg_miter.addr;
 552
 553		while (len) {
 554			if (chunk == 0) {
 555				scratch = sdhci_readl(host, SDHCI_BUFFER);
 556				chunk = 4;
 557			}
 558
 559			*buf = scratch & 0xFF;
 560
 561			buf++;
 562			scratch >>= 8;
 563			chunk--;
 564			len--;
 565		}
 566	}
 567
 568	sg_miter_stop(&host->sg_miter);
 
 
 569}
 570
 571static void sdhci_write_block_pio(struct sdhci_host *host)
 572{
 
 573	size_t blksize, len, chunk;
 574	u32 scratch;
 575	u8 *buf;
 576
 577	DBG("PIO writing\n");
 578
 579	blksize = host->data->blksz;
 580	chunk = 0;
 581	scratch = 0;
 582
 
 
 583	while (blksize) {
 584		BUG_ON(!sg_miter_next(&host->sg_miter));
 585
 586		len = min(host->sg_miter.length, blksize);
 587
 588		blksize -= len;
 589		host->sg_miter.consumed = len;
 590
 591		buf = host->sg_miter.addr;
 592
 593		while (len) {
 594			scratch |= (u32)*buf << (chunk * 8);
 595
 596			buf++;
 597			chunk++;
 598			len--;
 599
 600			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
 601				sdhci_writel(host, scratch, SDHCI_BUFFER);
 602				chunk = 0;
 603				scratch = 0;
 604			}
 605		}
 606	}
 607
 608	sg_miter_stop(&host->sg_miter);
 
 
 609}
 610
 611static void sdhci_transfer_pio(struct sdhci_host *host)
 612{
 613	u32 mask;
 614
 
 
 615	if (host->blocks == 0)
 616		return;
 617
 618	if (host->data->flags & MMC_DATA_READ)
 619		mask = SDHCI_DATA_AVAILABLE;
 620	else
 621		mask = SDHCI_SPACE_AVAILABLE;
 622
 623	/*
 624	 * Some controllers (JMicron JMB38x) mess up the buffer bits
 625	 * for transfers < 4 bytes. As long as it is just one block,
 626	 * we can ignore the bits.
 627	 */
 628	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
 629		(host->data->blocks == 1))
 630		mask = ~0;
 631
 632	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
 633		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
 634			udelay(100);
 635
 636		if (host->data->flags & MMC_DATA_READ)
 637			sdhci_read_block_pio(host);
 638		else
 639			sdhci_write_block_pio(host);
 640
 641		host->blocks--;
 642		if (host->blocks == 0)
 643			break;
 644	}
 645
 646	DBG("PIO transfer complete.\n");
 647}
 648
 649static int sdhci_pre_dma_transfer(struct sdhci_host *host,
 650				  struct mmc_data *data, int cookie)
 651{
 652	int sg_count;
 653
 654	/*
 655	 * If the data buffers are already mapped, return the previous
 656	 * dma_map_sg() result.
 657	 */
 658	if (data->host_cookie == COOKIE_PRE_MAPPED)
 659		return data->sg_count;
 660
 661	/* Bounce write requests to the bounce buffer */
 662	if (host->bounce_buffer) {
 663		unsigned int length = data->blksz * data->blocks;
 664
 665		if (length > host->bounce_buffer_size) {
 666			pr_err("%s: asked for transfer of %u bytes exceeds bounce buffer %u bytes\n",
 667			       mmc_hostname(host->mmc), length,
 668			       host->bounce_buffer_size);
 669			return -EIO;
 670		}
 671		if (mmc_get_dma_dir(data) == DMA_TO_DEVICE) {
 672			/* Copy the data to the bounce buffer */
 673			if (host->ops->copy_to_bounce_buffer) {
 674				host->ops->copy_to_bounce_buffer(host,
 675								 data, length);
 676			} else {
 677				sg_copy_to_buffer(data->sg, data->sg_len,
 678						  host->bounce_buffer, length);
 679			}
 680		}
 681		/* Switch ownership to the DMA */
 682		dma_sync_single_for_device(mmc_dev(host->mmc),
 683					   host->bounce_addr,
 684					   host->bounce_buffer_size,
 685					   mmc_get_dma_dir(data));
 686		/* Just a dummy value */
 687		sg_count = 1;
 688	} else {
 689		/* Just access the data directly from memory */
 690		sg_count = dma_map_sg(mmc_dev(host->mmc),
 691				      data->sg, data->sg_len,
 692				      mmc_get_dma_dir(data));
 693	}
 694
 695	if (sg_count == 0)
 696		return -ENOSPC;
 697
 698	data->sg_count = sg_count;
 699	data->host_cookie = cookie;
 700
 701	return sg_count;
 702}
 703
 704static char *sdhci_kmap_atomic(struct scatterlist *sg)
 705{
 706	return kmap_local_page(sg_page(sg)) + sg->offset;
 
 707}
 708
 709static void sdhci_kunmap_atomic(void *buffer)
 710{
 711	kunmap_local(buffer);
 
 712}
 713
 714void sdhci_adma_write_desc(struct sdhci_host *host, void **desc,
 715			   dma_addr_t addr, int len, unsigned int cmd)
 716{
 717	struct sdhci_adma2_64_desc *dma_desc = *desc;
 718
 719	/* 32-bit and 64-bit descriptors have these members in same position */
 720	dma_desc->cmd = cpu_to_le16(cmd);
 721	dma_desc->len = cpu_to_le16(len);
 722	dma_desc->addr_lo = cpu_to_le32(lower_32_bits(addr));
 723
 724	if (host->flags & SDHCI_USE_64_BIT_DMA)
 725		dma_desc->addr_hi = cpu_to_le32(upper_32_bits(addr));
 726
 727	*desc += host->desc_sz;
 728}
 729EXPORT_SYMBOL_GPL(sdhci_adma_write_desc);
 730
 731static inline void __sdhci_adma_write_desc(struct sdhci_host *host,
 732					   void **desc, dma_addr_t addr,
 733					   int len, unsigned int cmd)
 734{
 735	if (host->ops->adma_write_desc)
 736		host->ops->adma_write_desc(host, desc, addr, len, cmd);
 737	else
 738		sdhci_adma_write_desc(host, desc, addr, len, cmd);
 739}
 740
 741static void sdhci_adma_mark_end(void *desc)
 742{
 743	struct sdhci_adma2_64_desc *dma_desc = desc;
 744
 745	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
 746	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
 747}
 748
 749static void sdhci_adma_table_pre(struct sdhci_host *host,
 750	struct mmc_data *data, int sg_count)
 751{
 752	struct scatterlist *sg;
 
 753	dma_addr_t addr, align_addr;
 754	void *desc, *align;
 755	char *buffer;
 756	int len, offset, i;
 757
 758	/*
 759	 * The spec does not specify endianness of descriptor table.
 760	 * We currently guess that it is LE.
 761	 */
 762
 763	host->sg_count = sg_count;
 764
 765	desc = host->adma_table;
 766	align = host->align_buffer;
 767
 768	align_addr = host->align_addr;
 769
 770	for_each_sg(data->sg, sg, host->sg_count, i) {
 771		addr = sg_dma_address(sg);
 772		len = sg_dma_len(sg);
 773
 774		/*
 775		 * The SDHCI specification states that ADMA addresses must
 776		 * be 32-bit aligned. If they aren't, then we use a bounce
 777		 * buffer for the (up to three) bytes that screw up the
 778		 * alignment.
 779		 */
 780		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
 781			 SDHCI_ADMA2_MASK;
 782		if (offset) {
 783			if (data->flags & MMC_DATA_WRITE) {
 784				buffer = sdhci_kmap_atomic(sg);
 785				memcpy(align, buffer, offset);
 786				sdhci_kunmap_atomic(buffer);
 787			}
 788
 789			/* tran, valid */
 790			__sdhci_adma_write_desc(host, &desc, align_addr,
 791						offset, ADMA2_TRAN_VALID);
 792
 793			BUG_ON(offset > 65536);
 794
 795			align += SDHCI_ADMA2_ALIGN;
 796			align_addr += SDHCI_ADMA2_ALIGN;
 797
 
 
 798			addr += offset;
 799			len -= offset;
 800		}
 801
 802		/*
 803		 * The block layer forces a minimum segment size of PAGE_SIZE,
 804		 * so 'len' can be too big here if PAGE_SIZE >= 64KiB. Write
 805		 * multiple descriptors, noting that the ADMA table is sized
 806		 * for 4KiB chunks anyway, so it will be big enough.
 807		 */
 808		while (len > host->max_adma) {
 809			int n = 32 * 1024; /* 32KiB*/
 810
 811			__sdhci_adma_write_desc(host, &desc, addr, n, ADMA2_TRAN_VALID);
 812			addr += n;
 813			len -= n;
 
 
 814		}
 815
 816		/* tran, valid */
 817		if (len)
 818			__sdhci_adma_write_desc(host, &desc, addr, len,
 819						ADMA2_TRAN_VALID);
 820
 821		/*
 822		 * If this triggers then we have a calculation bug
 823		 * somewhere. :/
 824		 */
 825		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
 826	}
 827
 828	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
 829		/* Mark the last descriptor as the terminating descriptor */
 830		if (desc != host->adma_table) {
 831			desc -= host->desc_sz;
 832			sdhci_adma_mark_end(desc);
 833		}
 834	} else {
 835		/* Add a terminating entry - nop, end, valid */
 836		__sdhci_adma_write_desc(host, &desc, 0, 0, ADMA2_NOP_END_VALID);
 837	}
 838}
 839
 840static void sdhci_adma_table_post(struct sdhci_host *host,
 841	struct mmc_data *data)
 842{
 843	struct scatterlist *sg;
 844	int i, size;
 845	void *align;
 846	char *buffer;
 
 847
 848	if (data->flags & MMC_DATA_READ) {
 849		bool has_unaligned = false;
 850
 851		/* Do a quick scan of the SG list for any unaligned mappings */
 852		for_each_sg(data->sg, sg, host->sg_count, i)
 853			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
 854				has_unaligned = true;
 855				break;
 856			}
 857
 858		if (has_unaligned) {
 859			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
 860					    data->sg_len, DMA_FROM_DEVICE);
 861
 862			align = host->align_buffer;
 863
 864			for_each_sg(data->sg, sg, host->sg_count, i) {
 865				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
 866					size = SDHCI_ADMA2_ALIGN -
 867					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);
 868
 869					buffer = sdhci_kmap_atomic(sg);
 870					memcpy(buffer, align, size);
 871					sdhci_kunmap_atomic(buffer);
 872
 873					align += SDHCI_ADMA2_ALIGN;
 874				}
 875			}
 876		}
 877	}
 878}
 879
 880static void sdhci_set_adma_addr(struct sdhci_host *host, dma_addr_t addr)
 881{
 882	sdhci_writel(host, lower_32_bits(addr), SDHCI_ADMA_ADDRESS);
 883	if (host->flags & SDHCI_USE_64_BIT_DMA)
 884		sdhci_writel(host, upper_32_bits(addr), SDHCI_ADMA_ADDRESS_HI);
 885}
 886
 887static dma_addr_t sdhci_sdma_address(struct sdhci_host *host)
 888{
 889	if (host->bounce_buffer)
 890		return host->bounce_addr;
 891	else
 892		return sg_dma_address(host->data->sg);
 893}
 894
 895static void sdhci_set_sdma_addr(struct sdhci_host *host, dma_addr_t addr)
 896{
 897	if (host->v4_mode)
 898		sdhci_set_adma_addr(host, addr);
 899	else
 900		sdhci_writel(host, addr, SDHCI_DMA_ADDRESS);
 901}
 
 902
 903static unsigned int sdhci_target_timeout(struct sdhci_host *host,
 904					 struct mmc_command *cmd,
 905					 struct mmc_data *data)
 906{
 907	unsigned int target_timeout;
 908
 909	/* timeout in us */
 910	if (!data) {
 911		target_timeout = cmd->busy_timeout * 1000;
 912	} else {
 913		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
 914		if (host->clock && data->timeout_clks) {
 915			unsigned long long val;
 916
 917			/*
 918			 * data->timeout_clks is in units of clock cycles.
 919			 * host->clock is in Hz.  target_timeout is in us.
 920			 * Hence, us = 1000000 * cycles / Hz.  Round up.
 921			 */
 922			val = 1000000ULL * data->timeout_clks;
 923			if (do_div(val, host->clock))
 924				target_timeout++;
 925			target_timeout += val;
 926		}
 927	}
 928
 929	return target_timeout;
 930}
 931
 932static void sdhci_calc_sw_timeout(struct sdhci_host *host,
 933				  struct mmc_command *cmd)
 934{
 935	struct mmc_data *data = cmd->data;
 936	struct mmc_host *mmc = host->mmc;
 937	struct mmc_ios *ios = &mmc->ios;
 938	unsigned char bus_width = 1 << ios->bus_width;
 939	unsigned int blksz;
 940	unsigned int freq;
 941	u64 target_timeout;
 942	u64 transfer_time;
 943
 944	target_timeout = sdhci_target_timeout(host, cmd, data);
 945	target_timeout *= NSEC_PER_USEC;
 946
 947	if (data) {
 948		blksz = data->blksz;
 949		freq = mmc->actual_clock ? : host->clock;
 950		transfer_time = (u64)blksz * NSEC_PER_SEC * (8 / bus_width);
 951		do_div(transfer_time, freq);
 952		/* multiply by '2' to account for any unknowns */
 953		transfer_time = transfer_time * 2;
 954		/* calculate timeout for the entire data */
 955		host->data_timeout = data->blocks * target_timeout +
 956				     transfer_time;
 957	} else {
 958		host->data_timeout = target_timeout;
 959	}
 960
 961	if (host->data_timeout)
 962		host->data_timeout += MMC_CMD_TRANSFER_TIME;
 963}
 964
 965static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd,
 966			     bool *too_big)
 967{
 968	u8 count;
 969	struct mmc_data *data;
 970	unsigned target_timeout, current_timeout;
 971
 972	*too_big = false;
 973
 974	/*
 975	 * If the host controller provides us with an incorrect timeout
 976	 * value, just skip the check and use the maximum. The hardware may take
 977	 * longer to time out, but that's much better than having a too-short
 978	 * timeout value.
 979	 */
 980	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
 981		return host->max_timeout_count;
 982
 983	/* Unspecified command, assume max */
 984	if (cmd == NULL)
 985		return host->max_timeout_count;
 986
 987	data = cmd->data;
 988	/* Unspecified timeout, assume max */
 989	if (!data && !cmd->busy_timeout)
 990		return host->max_timeout_count;
 991
 992	/* timeout in us */
 993	target_timeout = sdhci_target_timeout(host, cmd, data);
 994
 995	/*
 996	 * Figure out needed cycles.
 997	 * We do this in steps in order to fit inside a 32 bit int.
 998	 * The first step is the minimum timeout, which will have a
 999	 * minimum resolution of 6 bits:
1000	 * (1) 2^13*1000 > 2^22,
1001	 * (2) host->timeout_clk < 2^16
1002	 *     =>
1003	 *     (1) / (2) > 2^6
1004	 */
1005	count = 0;
1006	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
1007	while (current_timeout < target_timeout) {
1008		count++;
1009		current_timeout <<= 1;
1010		if (count > host->max_timeout_count) {
1011			if (!(host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT))
1012				DBG("Too large timeout 0x%x requested for CMD%d!\n",
1013				    count, cmd->opcode);
1014			count = host->max_timeout_count;
1015			*too_big = true;
1016			break;
1017		}
 
 
 
 
 
1018	}
1019
1020	return count;
1021}
1022
1023static void sdhci_set_transfer_irqs(struct sdhci_host *host)
1024{
1025	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
1026	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
1027
1028	if (host->flags & SDHCI_REQ_USE_DMA)
1029		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
1030	else
1031		host->ier = (host->ier & ~dma_irqs) | pio_irqs;
1032
1033	if (host->flags & (SDHCI_AUTO_CMD23 | SDHCI_AUTO_CMD12))
1034		host->ier |= SDHCI_INT_AUTO_CMD_ERR;
1035	else
1036		host->ier &= ~SDHCI_INT_AUTO_CMD_ERR;
1037
1038	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
1039	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1040}
1041
1042void sdhci_set_data_timeout_irq(struct sdhci_host *host, bool enable)
1043{
1044	if (enable)
1045		host->ier |= SDHCI_INT_DATA_TIMEOUT;
1046	else
1047		host->ier &= ~SDHCI_INT_DATA_TIMEOUT;
1048	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
1049	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1050}
1051EXPORT_SYMBOL_GPL(sdhci_set_data_timeout_irq);
1052
1053void __sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
1054{
1055	bool too_big = false;
1056	u8 count = sdhci_calc_timeout(host, cmd, &too_big);
1057
1058	if (too_big &&
1059	    host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT) {
1060		sdhci_calc_sw_timeout(host, cmd);
1061		sdhci_set_data_timeout_irq(host, false);
1062	} else if (!(host->ier & SDHCI_INT_DATA_TIMEOUT)) {
1063		sdhci_set_data_timeout_irq(host, true);
1064	}
1065
1066	sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
1067}
1068EXPORT_SYMBOL_GPL(__sdhci_set_timeout);
1069
1070static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
1071{
1072	if (host->ops->set_timeout)
1073		host->ops->set_timeout(host, cmd);
1074	else
1075		__sdhci_set_timeout(host, cmd);
1076}
1077
1078static void sdhci_initialize_data(struct sdhci_host *host,
1079				  struct mmc_data *data)
1080{
1081	WARN_ON(host->data);
1082
 
 
 
 
 
 
1083	/* Sanity checks */
1084	BUG_ON(data->blksz * data->blocks > 524288);
1085	BUG_ON(data->blksz > host->mmc->max_blk_size);
1086	BUG_ON(data->blocks > 65535);
1087
1088	host->data = data;
1089	host->data_early = 0;
1090	host->data->bytes_xfered = 0;
1091}
1092
1093static inline void sdhci_set_block_info(struct sdhci_host *host,
1094					struct mmc_data *data)
1095{
1096	/* Set the DMA boundary value and block size */
1097	sdhci_writew(host,
1098		     SDHCI_MAKE_BLKSZ(host->sdma_boundary, data->blksz),
1099		     SDHCI_BLOCK_SIZE);
1100	/*
1101	 * For Version 4.10 onwards, if v4 mode is enabled, 32-bit Block Count
1102	 * can be supported, in that case 16-bit block count register must be 0.
1103	 */
1104	if (host->version >= SDHCI_SPEC_410 && host->v4_mode &&
1105	    (host->quirks2 & SDHCI_QUIRK2_USE_32BIT_BLK_CNT)) {
1106		if (sdhci_readw(host, SDHCI_BLOCK_COUNT))
1107			sdhci_writew(host, 0, SDHCI_BLOCK_COUNT);
1108		sdhci_writew(host, data->blocks, SDHCI_32BIT_BLK_CNT);
1109	} else {
1110		sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
1111	}
1112}
1113
1114static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
1115{
1116	struct mmc_data *data = cmd->data;
1117
1118	sdhci_initialize_data(host, data);
1119
1120	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
1121		struct scatterlist *sg;
1122		unsigned int length_mask, offset_mask;
1123		int i;
1124
1125		host->flags |= SDHCI_REQ_USE_DMA;
1126
1127		/*
1128		 * FIXME: This doesn't account for merging when mapping the
1129		 * scatterlist.
1130		 *
1131		 * The assumption here being that alignment and lengths are
1132		 * the same after DMA mapping to device address space.
1133		 */
1134		length_mask = 0;
1135		offset_mask = 0;
1136		if (host->flags & SDHCI_USE_ADMA) {
1137			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
1138				length_mask = 3;
1139				/*
1140				 * As we use up to 3 byte chunks to work
1141				 * around alignment problems, we need to
1142				 * check the offset as well.
1143				 */
1144				offset_mask = 3;
1145			}
1146		} else {
1147			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
1148				length_mask = 3;
1149			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
1150				offset_mask = 3;
1151		}
1152
1153		if (unlikely(length_mask | offset_mask)) {
1154			for_each_sg(data->sg, sg, data->sg_len, i) {
1155				if (sg->length & length_mask) {
1156					DBG("Reverting to PIO because of transfer size (%d)\n",
1157					    sg->length);
1158					host->flags &= ~SDHCI_REQ_USE_DMA;
1159					break;
1160				}
1161				if (sg->offset & offset_mask) {
1162					DBG("Reverting to PIO because of bad alignment\n");
1163					host->flags &= ~SDHCI_REQ_USE_DMA;
1164					break;
1165				}
1166			}
1167		}
1168	}
1169
1170	if (host->flags & SDHCI_REQ_USE_DMA) {
1171		int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
1172
1173		if (sg_cnt <= 0) {
1174			/*
1175			 * This only happens when someone fed
1176			 * us an invalid request.
1177			 */
1178			WARN_ON(1);
1179			host->flags &= ~SDHCI_REQ_USE_DMA;
1180		} else if (host->flags & SDHCI_USE_ADMA) {
1181			sdhci_adma_table_pre(host, data, sg_cnt);
1182			sdhci_set_adma_addr(host, host->adma_addr);
 
 
 
 
 
1183		} else {
1184			WARN_ON(sg_cnt != 1);
1185			sdhci_set_sdma_addr(host, sdhci_sdma_address(host));
 
1186		}
1187	}
1188
1189	sdhci_config_dma(host);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1190
1191	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
1192		int flags;
1193
1194		flags = SG_MITER_ATOMIC;
1195		if (host->data->flags & MMC_DATA_READ)
1196			flags |= SG_MITER_TO_SG;
1197		else
1198			flags |= SG_MITER_FROM_SG;
1199		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
1200		host->blocks = data->blocks;
1201	}
1202
1203	sdhci_set_transfer_irqs(host);
1204
1205	sdhci_set_block_info(host, data);
1206}
1207
1208#if IS_ENABLED(CONFIG_MMC_SDHCI_EXTERNAL_DMA)
1209
1210static int sdhci_external_dma_init(struct sdhci_host *host)
1211{
1212	int ret = 0;
1213	struct mmc_host *mmc = host->mmc;
1214
1215	host->tx_chan = dma_request_chan(mmc_dev(mmc), "tx");
1216	if (IS_ERR(host->tx_chan)) {
1217		ret = PTR_ERR(host->tx_chan);
1218		if (ret != -EPROBE_DEFER)
1219			pr_warn("Failed to request TX DMA channel.\n");
1220		host->tx_chan = NULL;
1221		return ret;
1222	}
1223
1224	host->rx_chan = dma_request_chan(mmc_dev(mmc), "rx");
1225	if (IS_ERR(host->rx_chan)) {
1226		if (host->tx_chan) {
1227			dma_release_channel(host->tx_chan);
1228			host->tx_chan = NULL;
1229		}
1230
1231		ret = PTR_ERR(host->rx_chan);
1232		if (ret != -EPROBE_DEFER)
1233			pr_warn("Failed to request RX DMA channel.\n");
1234		host->rx_chan = NULL;
1235	}
1236
1237	return ret;
1238}
1239
1240static struct dma_chan *sdhci_external_dma_channel(struct sdhci_host *host,
1241						   struct mmc_data *data)
1242{
1243	return data->flags & MMC_DATA_WRITE ? host->tx_chan : host->rx_chan;
1244}
1245
1246static int sdhci_external_dma_setup(struct sdhci_host *host,
1247				    struct mmc_command *cmd)
1248{
1249	int ret, i;
1250	enum dma_transfer_direction dir;
1251	struct dma_async_tx_descriptor *desc;
1252	struct mmc_data *data = cmd->data;
1253	struct dma_chan *chan;
1254	struct dma_slave_config cfg;
1255	dma_cookie_t cookie;
1256	int sg_cnt;
1257
1258	if (!host->mapbase)
1259		return -EINVAL;
1260
1261	memset(&cfg, 0, sizeof(cfg));
1262	cfg.src_addr = host->mapbase + SDHCI_BUFFER;
1263	cfg.dst_addr = host->mapbase + SDHCI_BUFFER;
1264	cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1265	cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1266	cfg.src_maxburst = data->blksz / 4;
1267	cfg.dst_maxburst = data->blksz / 4;
1268
1269	/* Sanity check: all the SG entries must be aligned by block size. */
1270	for (i = 0; i < data->sg_len; i++) {
1271		if ((data->sg + i)->length % data->blksz)
1272			return -EINVAL;
1273	}
1274
1275	chan = sdhci_external_dma_channel(host, data);
1276
1277	ret = dmaengine_slave_config(chan, &cfg);
1278	if (ret)
1279		return ret;
1280
1281	sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
1282	if (sg_cnt <= 0)
1283		return -EINVAL;
1284
1285	dir = data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM;
1286	desc = dmaengine_prep_slave_sg(chan, data->sg, data->sg_len, dir,
1287				       DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1288	if (!desc)
1289		return -EINVAL;
1290
1291	desc->callback = NULL;
1292	desc->callback_param = NULL;
1293
1294	cookie = dmaengine_submit(desc);
1295	if (dma_submit_error(cookie))
1296		ret = cookie;
1297
1298	return ret;
1299}
1300
1301static void sdhci_external_dma_release(struct sdhci_host *host)
1302{
1303	if (host->tx_chan) {
1304		dma_release_channel(host->tx_chan);
1305		host->tx_chan = NULL;
1306	}
1307
1308	if (host->rx_chan) {
1309		dma_release_channel(host->rx_chan);
1310		host->rx_chan = NULL;
1311	}
1312
1313	sdhci_switch_external_dma(host, false);
1314}
1315
1316static void __sdhci_external_dma_prepare_data(struct sdhci_host *host,
1317					      struct mmc_command *cmd)
1318{
1319	struct mmc_data *data = cmd->data;
1320
1321	sdhci_initialize_data(host, data);
1322
1323	host->flags |= SDHCI_REQ_USE_DMA;
1324	sdhci_set_transfer_irqs(host);
1325
1326	sdhci_set_block_info(host, data);
1327}
1328
1329static void sdhci_external_dma_prepare_data(struct sdhci_host *host,
1330					    struct mmc_command *cmd)
1331{
1332	if (!sdhci_external_dma_setup(host, cmd)) {
1333		__sdhci_external_dma_prepare_data(host, cmd);
1334	} else {
1335		sdhci_external_dma_release(host);
1336		pr_err("%s: Cannot use external DMA, switch to the DMA/PIO which standard SDHCI provides.\n",
1337		       mmc_hostname(host->mmc));
1338		sdhci_prepare_data(host, cmd);
1339	}
1340}
1341
1342static void sdhci_external_dma_pre_transfer(struct sdhci_host *host,
1343					    struct mmc_command *cmd)
1344{
1345	struct dma_chan *chan;
1346
1347	if (!cmd->data)
1348		return;
1349
1350	chan = sdhci_external_dma_channel(host, cmd->data);
1351	if (chan)
1352		dma_async_issue_pending(chan);
1353}
1354
1355#else
1356
1357static inline int sdhci_external_dma_init(struct sdhci_host *host)
1358{
1359	return -EOPNOTSUPP;
1360}
1361
1362static inline void sdhci_external_dma_release(struct sdhci_host *host)
1363{
1364}
1365
1366static inline void sdhci_external_dma_prepare_data(struct sdhci_host *host,
1367						   struct mmc_command *cmd)
1368{
1369	/* This should never happen */
1370	WARN_ON_ONCE(1);
1371}
1372
1373static inline void sdhci_external_dma_pre_transfer(struct sdhci_host *host,
1374						   struct mmc_command *cmd)
1375{
1376}
1377
1378static inline struct dma_chan *sdhci_external_dma_channel(struct sdhci_host *host,
1379							  struct mmc_data *data)
1380{
1381	return NULL;
1382}
1383
1384#endif
1385
1386void sdhci_switch_external_dma(struct sdhci_host *host, bool en)
1387{
1388	host->use_external_dma = en;
1389}
1390EXPORT_SYMBOL_GPL(sdhci_switch_external_dma);
1391
1392static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
1393				    struct mmc_request *mrq)
1394{
1395	return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
1396	       !mrq->cap_cmd_during_tfr;
1397}
1398
1399static inline bool sdhci_auto_cmd23(struct sdhci_host *host,
1400				    struct mmc_request *mrq)
1401{
1402	return mrq->sbc && (host->flags & SDHCI_AUTO_CMD23);
1403}
1404
1405static inline bool sdhci_manual_cmd23(struct sdhci_host *host,
1406				      struct mmc_request *mrq)
1407{
1408	return mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23);
1409}
1410
1411static inline void sdhci_auto_cmd_select(struct sdhci_host *host,
1412					 struct mmc_command *cmd,
1413					 u16 *mode)
1414{
1415	bool use_cmd12 = sdhci_auto_cmd12(host, cmd->mrq) &&
1416			 (cmd->opcode != SD_IO_RW_EXTENDED);
1417	bool use_cmd23 = sdhci_auto_cmd23(host, cmd->mrq);
1418	u16 ctrl2;
1419
1420	/*
1421	 * In case of Version 4.10 or later, use of 'Auto CMD Auto
1422	 * Select' is recommended rather than use of 'Auto CMD12
1423	 * Enable' or 'Auto CMD23 Enable'. We require Version 4 Mode
1424	 * here because some controllers (e.g sdhci-of-dwmshc) expect it.
1425	 */
1426	if (host->version >= SDHCI_SPEC_410 && host->v4_mode &&
1427	    (use_cmd12 || use_cmd23)) {
1428		*mode |= SDHCI_TRNS_AUTO_SEL;
1429
1430		ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1431		if (use_cmd23)
1432			ctrl2 |= SDHCI_CMD23_ENABLE;
1433		else
1434			ctrl2 &= ~SDHCI_CMD23_ENABLE;
1435		sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
1436
1437		return;
1438	}
1439
1440	/*
1441	 * If we are sending CMD23, CMD12 never gets sent
1442	 * on successful completion (so no Auto-CMD12).
1443	 */
1444	if (use_cmd12)
1445		*mode |= SDHCI_TRNS_AUTO_CMD12;
1446	else if (use_cmd23)
1447		*mode |= SDHCI_TRNS_AUTO_CMD23;
1448}
1449
1450static void sdhci_set_transfer_mode(struct sdhci_host *host,
1451	struct mmc_command *cmd)
1452{
1453	u16 mode = 0;
1454	struct mmc_data *data = cmd->data;
1455
1456	if (data == NULL) {
1457		if (host->quirks2 &
1458			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
1459			/* must not clear SDHCI_TRANSFER_MODE when tuning */
1460			if (!mmc_op_tuning(cmd->opcode))
1461				sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
1462		} else {
1463		/* clear Auto CMD settings for no data CMDs */
1464			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
1465			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
1466				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
1467		}
1468		return;
1469	}
1470
1471	WARN_ON(!host->data);
1472
1473	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
1474		mode = SDHCI_TRNS_BLK_CNT_EN;
1475
1476	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
1477		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
1478		sdhci_auto_cmd_select(host, cmd, &mode);
1479		if (sdhci_auto_cmd23(host, cmd->mrq))
1480			sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
 
 
 
 
 
 
 
 
1481	}
1482
1483	if (data->flags & MMC_DATA_READ)
1484		mode |= SDHCI_TRNS_READ;
1485	if (host->flags & SDHCI_REQ_USE_DMA)
1486		mode |= SDHCI_TRNS_DMA;
1487
1488	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
1489}
1490
1491static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
1492{
1493	return (!(host->flags & SDHCI_DEVICE_DEAD) &&
1494		((mrq->cmd && mrq->cmd->error) ||
1495		 (mrq->sbc && mrq->sbc->error) ||
1496		 (mrq->data && mrq->data->stop && mrq->data->stop->error) ||
1497		 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
1498}
1499
1500static void sdhci_set_mrq_done(struct sdhci_host *host, struct mmc_request *mrq)
1501{
1502	int i;
1503
1504	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
1505		if (host->mrqs_done[i] == mrq) {
1506			WARN_ON(1);
1507			return;
1508		}
1509	}
1510
1511	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
1512		if (!host->mrqs_done[i]) {
1513			host->mrqs_done[i] = mrq;
1514			break;
1515		}
1516	}
1517
1518	WARN_ON(i >= SDHCI_MAX_MRQS);
1519}
1520
1521static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
1522{
1523	if (host->cmd && host->cmd->mrq == mrq)
1524		host->cmd = NULL;
1525
1526	if (host->data_cmd && host->data_cmd->mrq == mrq)
1527		host->data_cmd = NULL;
1528
1529	if (host->deferred_cmd && host->deferred_cmd->mrq == mrq)
1530		host->deferred_cmd = NULL;
1531
1532	if (host->data && host->data->mrq == mrq)
1533		host->data = NULL;
1534
1535	if (sdhci_needs_reset(host, mrq))
1536		host->pending_reset = true;
1537
1538	sdhci_set_mrq_done(host, mrq);
1539
1540	sdhci_del_timer(host, mrq);
1541
1542	if (!sdhci_has_requests(host))
1543		sdhci_led_deactivate(host);
1544}
1545
1546static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
1547{
1548	__sdhci_finish_mrq(host, mrq);
1549
1550	queue_work(host->complete_wq, &host->complete_work);
1551}
1552
1553static void __sdhci_finish_data(struct sdhci_host *host, bool sw_data_timeout)
1554{
1555	struct mmc_command *data_cmd = host->data_cmd;
1556	struct mmc_data *data = host->data;
1557
 
1558	host->data = NULL;
1559	host->data_cmd = NULL;
1560
1561	/*
1562	 * The controller needs a reset of internal state machines upon error
1563	 * conditions.
1564	 */
1565	if (data->error) {
1566		if (!host->cmd || host->cmd == data_cmd)
1567			sdhci_reset_for(host, REQUEST_ERROR);
1568		else
1569			sdhci_reset_for(host, REQUEST_ERROR_DATA_ONLY);
1570	}
1571
1572	if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
1573	    (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
1574		sdhci_adma_table_post(host, data);
1575
1576	/*
1577	 * The specification states that the block count register must
1578	 * be updated, but it does not specify at what point in the
1579	 * data flow. That makes the register entirely useless to read
1580	 * back so we have to assume that nothing made it to the card
1581	 * in the event of an error.
1582	 */
1583	if (data->error)
1584		data->bytes_xfered = 0;
1585	else
1586		data->bytes_xfered = data->blksz * data->blocks;
1587
1588	/*
1589	 * Need to send CMD12 if -
1590	 * a) open-ended multiblock transfer not using auto CMD12 (no CMD23)
1591	 * b) error in multiblock transfer
1592	 */
1593	if (data->stop &&
1594	    ((!data->mrq->sbc && !sdhci_auto_cmd12(host, data->mrq)) ||
1595	     data->error)) {
 
1596		/*
1597		 * 'cap_cmd_during_tfr' request must not use the command line
1598		 * after mmc_command_done() has been called. It is upper layer's
1599		 * responsibility to send the stop command if required.
1600		 */
1601		if (data->mrq->cap_cmd_during_tfr) {
1602			__sdhci_finish_mrq(host, data->mrq);
1603		} else {
1604			/* Avoid triggering warning in sdhci_send_command() */
1605			host->cmd = NULL;
1606			if (!sdhci_send_command(host, data->stop)) {
1607				if (sw_data_timeout) {
1608					/*
1609					 * This is anyway a sw data timeout, so
1610					 * give up now.
1611					 */
1612					data->stop->error = -EIO;
1613					__sdhci_finish_mrq(host, data->mrq);
1614				} else {
1615					WARN_ON(host->deferred_cmd);
1616					host->deferred_cmd = data->stop;
1617				}
1618			}
1619		}
1620	} else {
1621		__sdhci_finish_mrq(host, data->mrq);
1622	}
1623}
1624
1625static void sdhci_finish_data(struct sdhci_host *host)
1626{
1627	__sdhci_finish_data(host, false);
1628}
1629
1630static bool sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1631{
1632	int flags;
1633	u32 mask;
1634	unsigned long timeout;
1635
1636	WARN_ON(host->cmd);
1637
1638	/* Initially, a command has no error */
1639	cmd->error = 0;
1640
1641	if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
1642	    cmd->opcode == MMC_STOP_TRANSMISSION)
1643		cmd->flags |= MMC_RSP_BUSY;
1644
1645	mask = SDHCI_CMD_INHIBIT;
1646	if (sdhci_data_line_cmd(cmd))
1647		mask |= SDHCI_DATA_INHIBIT;
1648
1649	/* We shouldn't wait for data inihibit for stop commands, even
1650	   though they might use busy signaling */
1651	if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
1652		mask &= ~SDHCI_DATA_INHIBIT;
1653
1654	if (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask)
1655		return false;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1656
1657	host->cmd = cmd;
1658	host->data_timeout = 0;
1659	if (sdhci_data_line_cmd(cmd)) {
1660		WARN_ON(host->data_cmd);
1661		host->data_cmd = cmd;
1662		sdhci_set_timeout(host, cmd);
1663	}
1664
1665	if (cmd->data) {
1666		if (host->use_external_dma)
1667			sdhci_external_dma_prepare_data(host, cmd);
1668		else
1669			sdhci_prepare_data(host, cmd);
1670	}
1671
1672	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1673
1674	sdhci_set_transfer_mode(host, cmd);
1675
1676	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1677		WARN_ONCE(1, "Unsupported response type!\n");
1678		/*
1679		 * This does not happen in practice because 136-bit response
1680		 * commands never have busy waiting, so rather than complicate
1681		 * the error path, just remove busy waiting and continue.
1682		 */
1683		cmd->flags &= ~MMC_RSP_BUSY;
1684	}
1685
1686	if (!(cmd->flags & MMC_RSP_PRESENT))
1687		flags = SDHCI_CMD_RESP_NONE;
1688	else if (cmd->flags & MMC_RSP_136)
1689		flags = SDHCI_CMD_RESP_LONG;
1690	else if (cmd->flags & MMC_RSP_BUSY)
1691		flags = SDHCI_CMD_RESP_SHORT_BUSY;
1692	else
1693		flags = SDHCI_CMD_RESP_SHORT;
1694
1695	if (cmd->flags & MMC_RSP_CRC)
1696		flags |= SDHCI_CMD_CRC;
1697	if (cmd->flags & MMC_RSP_OPCODE)
1698		flags |= SDHCI_CMD_INDEX;
1699
1700	/* CMD19 is special in that the Data Present Select should be set */
1701	if (cmd->data || mmc_op_tuning(cmd->opcode))
 
1702		flags |= SDHCI_CMD_DATA;
1703
1704	timeout = jiffies;
1705	if (host->data_timeout)
1706		timeout += nsecs_to_jiffies(host->data_timeout);
1707	else if (!cmd->data && cmd->busy_timeout > 9000)
1708		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1709	else
1710		timeout += 10 * HZ;
1711	sdhci_mod_timer(host, cmd->mrq, timeout);
1712
1713	if (host->use_external_dma)
1714		sdhci_external_dma_pre_transfer(host, cmd);
1715
1716	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1717
1718	return true;
1719}
1720
1721static bool sdhci_present_error(struct sdhci_host *host,
1722				struct mmc_command *cmd, bool present)
1723{
1724	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
1725		cmd->error = -ENOMEDIUM;
1726		return true;
1727	}
1728
1729	return false;
1730}
1731
1732static bool sdhci_send_command_retry(struct sdhci_host *host,
1733				     struct mmc_command *cmd,
1734				     unsigned long flags)
1735	__releases(host->lock)
1736	__acquires(host->lock)
1737{
1738	struct mmc_command *deferred_cmd = host->deferred_cmd;
1739	int timeout = 10; /* Approx. 10 ms */
1740	bool present;
1741
1742	while (!sdhci_send_command(host, cmd)) {
1743		if (!timeout--) {
1744			pr_err("%s: Controller never released inhibit bit(s).\n",
1745			       mmc_hostname(host->mmc));
1746			sdhci_err_stats_inc(host, CTRL_TIMEOUT);
1747			sdhci_dumpregs(host);
1748			cmd->error = -EIO;
1749			return false;
1750		}
1751
1752		spin_unlock_irqrestore(&host->lock, flags);
1753
1754		usleep_range(1000, 1250);
1755
1756		present = host->mmc->ops->get_cd(host->mmc);
1757
1758		spin_lock_irqsave(&host->lock, flags);
1759
1760		/* A deferred command might disappear, handle that */
1761		if (cmd == deferred_cmd && cmd != host->deferred_cmd)
1762			return true;
1763
1764		if (sdhci_present_error(host, cmd, present))
1765			return false;
1766	}
1767
1768	if (cmd == host->deferred_cmd)
1769		host->deferred_cmd = NULL;
1770
1771	return true;
1772}
1773
1774static void sdhci_read_rsp_136(struct sdhci_host *host, struct mmc_command *cmd)
1775{
1776	int i, reg;
1777
1778	for (i = 0; i < 4; i++) {
1779		reg = SDHCI_RESPONSE + (3 - i) * 4;
1780		cmd->resp[i] = sdhci_readl(host, reg);
1781	}
1782
1783	if (host->quirks2 & SDHCI_QUIRK2_RSP_136_HAS_CRC)
1784		return;
1785
1786	/* CRC is stripped so we need to do some shifting */
1787	for (i = 0; i < 4; i++) {
1788		cmd->resp[i] <<= 8;
1789		if (i != 3)
1790			cmd->resp[i] |= cmd->resp[i + 1] >> 24;
1791	}
1792}
 
1793
1794static void sdhci_finish_command(struct sdhci_host *host)
1795{
1796	struct mmc_command *cmd = host->cmd;
1797
1798	host->cmd = NULL;
1799
1800	if (cmd->flags & MMC_RSP_PRESENT) {
1801		if (cmd->flags & MMC_RSP_136) {
1802			sdhci_read_rsp_136(host, cmd);
 
 
 
 
 
 
 
 
1803		} else {
1804			cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1805		}
1806	}
1807
1808	if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
1809		mmc_command_done(host->mmc, cmd->mrq);
1810
1811	/*
1812	 * The host can send and interrupt when the busy state has
1813	 * ended, allowing us to wait without wasting CPU cycles.
1814	 * The busy signal uses DAT0 so this is similar to waiting
1815	 * for data to complete.
1816	 *
1817	 * Note: The 1.0 specification is a bit ambiguous about this
1818	 *       feature so there might be some problems with older
1819	 *       controllers.
1820	 */
1821	if (cmd->flags & MMC_RSP_BUSY) {
1822		if (cmd->data) {
1823			DBG("Cannot wait for busy signal when also doing a data transfer");
1824		} else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
1825			   cmd == host->data_cmd) {
1826			/* Command complete before busy is ended */
1827			return;
1828		}
1829	}
1830
1831	/* Finished CMD23, now send actual command. */
1832	if (cmd == cmd->mrq->sbc) {
1833		if (!sdhci_send_command(host, cmd->mrq->cmd)) {
1834			WARN_ON(host->deferred_cmd);
1835			host->deferred_cmd = cmd->mrq->cmd;
1836		}
1837	} else {
1838
1839		/* Processed actual command. */
1840		if (host->data && host->data_early)
1841			sdhci_finish_data(host);
1842
1843		if (!cmd->data)
1844			__sdhci_finish_mrq(host, cmd->mrq);
 
 
1845	}
1846}
1847
1848static u16 sdhci_get_preset_value(struct sdhci_host *host)
1849{
1850	u16 preset = 0;
1851
1852	switch (host->timing) {
1853	case MMC_TIMING_MMC_HS:
1854	case MMC_TIMING_SD_HS:
1855		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HIGH_SPEED);
1856		break;
1857	case MMC_TIMING_UHS_SDR12:
1858		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1859		break;
1860	case MMC_TIMING_UHS_SDR25:
1861		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
1862		break;
1863	case MMC_TIMING_UHS_SDR50:
1864		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
1865		break;
1866	case MMC_TIMING_UHS_SDR104:
1867	case MMC_TIMING_MMC_HS200:
1868		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
1869		break;
1870	case MMC_TIMING_UHS_DDR50:
1871	case MMC_TIMING_MMC_DDR52:
1872		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
1873		break;
1874	case MMC_TIMING_MMC_HS400:
1875		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
1876		break;
1877	default:
1878		pr_warn("%s: Invalid UHS-I mode selected\n",
1879			mmc_hostname(host->mmc));
1880		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1881		break;
1882	}
1883	return preset;
1884}
1885
1886u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
1887		   unsigned int *actual_clock)
1888{
1889	int div = 0; /* Initialized for compiler warning */
1890	int real_div = div, clk_mul = 1;
1891	u16 clk = 0;
 
1892	bool switch_base_clk = false;
1893
 
 
 
 
 
 
 
 
 
1894	if (host->version >= SDHCI_SPEC_300) {
1895		if (host->preset_enabled) {
1896			u16 pre_val;
1897
1898			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1899			pre_val = sdhci_get_preset_value(host);
1900			div = FIELD_GET(SDHCI_PRESET_SDCLK_FREQ_MASK, pre_val);
 
1901			if (host->clk_mul &&
1902				(pre_val & SDHCI_PRESET_CLKGEN_SEL)) {
1903				clk = SDHCI_PROG_CLOCK_MODE;
1904				real_div = div + 1;
1905				clk_mul = host->clk_mul;
1906			} else {
1907				real_div = max_t(int, 1, div << 1);
1908			}
1909			goto clock_set;
1910		}
1911
1912		/*
1913		 * Check if the Host Controller supports Programmable Clock
1914		 * Mode.
1915		 */
1916		if (host->clk_mul) {
1917			for (div = 1; div <= 1024; div++) {
1918				if ((host->max_clk * host->clk_mul / div)
1919					<= clock)
1920					break;
1921			}
1922			if ((host->max_clk * host->clk_mul / div) <= clock) {
1923				/*
1924				 * Set Programmable Clock Mode in the Clock
1925				 * Control register.
1926				 */
1927				clk = SDHCI_PROG_CLOCK_MODE;
1928				real_div = div;
1929				clk_mul = host->clk_mul;
1930				div--;
1931			} else {
1932				/*
1933				 * Divisor can be too small to reach clock
1934				 * speed requirement. Then use the base clock.
1935				 */
1936				switch_base_clk = true;
1937			}
1938		}
1939
1940		if (!host->clk_mul || switch_base_clk) {
1941			/* Version 3.00 divisors must be a multiple of 2. */
1942			if (host->max_clk <= clock)
1943				div = 1;
1944			else {
1945				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
1946				     div += 2) {
1947					if ((host->max_clk / div) <= clock)
1948						break;
1949				}
1950			}
1951			real_div = div;
1952			div >>= 1;
1953			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
1954				&& !div && host->max_clk <= 25000000)
1955				div = 1;
1956		}
1957	} else {
1958		/* Version 2.00 divisors must be a power of 2. */
1959		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1960			if ((host->max_clk / div) <= clock)
1961				break;
1962		}
1963		real_div = div;
1964		div >>= 1;
1965	}
1966
1967clock_set:
1968	if (real_div)
1969		*actual_clock = (host->max_clk * clk_mul) / real_div;
1970	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1971	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
1972		<< SDHCI_DIVIDER_HI_SHIFT;
1973
1974	return clk;
1975}
1976EXPORT_SYMBOL_GPL(sdhci_calc_clk);
1977
1978void sdhci_enable_clk(struct sdhci_host *host, u16 clk)
1979{
1980	ktime_t timeout;
1981
1982	clk |= SDHCI_CLOCK_INT_EN;
1983	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1984
1985	/* Wait max 150 ms */
1986	timeout = ktime_add_ms(ktime_get(), 150);
1987	while (1) {
1988		bool timedout = ktime_after(ktime_get(), timeout);
1989
1990		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1991		if (clk & SDHCI_CLOCK_INT_STABLE)
1992			break;
1993		if (timedout) {
1994			pr_err("%s: Internal clock never stabilised.\n",
1995			       mmc_hostname(host->mmc));
1996			sdhci_err_stats_inc(host, CTRL_TIMEOUT);
1997			sdhci_dumpregs(host);
1998			return;
1999		}
2000		udelay(10);
2001	}
2002
2003	if (host->version >= SDHCI_SPEC_410 && host->v4_mode) {
2004		clk |= SDHCI_CLOCK_PLL_EN;
2005		clk &= ~SDHCI_CLOCK_INT_STABLE;
2006		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
2007
2008		/* Wait max 150 ms */
2009		timeout = ktime_add_ms(ktime_get(), 150);
2010		while (1) {
2011			bool timedout = ktime_after(ktime_get(), timeout);
2012
2013			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
2014			if (clk & SDHCI_CLOCK_INT_STABLE)
2015				break;
2016			if (timedout) {
2017				pr_err("%s: PLL clock never stabilised.\n",
2018				       mmc_hostname(host->mmc));
2019				sdhci_err_stats_inc(host, CTRL_TIMEOUT);
2020				sdhci_dumpregs(host);
2021				return;
2022			}
2023			udelay(10);
2024		}
2025	}
2026
2027	clk |= SDHCI_CLOCK_CARD_EN;
2028	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
2029}
2030EXPORT_SYMBOL_GPL(sdhci_enable_clk);
2031
2032void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
2033{
2034	u16 clk;
2035
2036	host->mmc->actual_clock = 0;
2037
2038	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
2039
2040	if (clock == 0)
2041		return;
2042
2043	clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
2044	sdhci_enable_clk(host, clk);
2045}
2046EXPORT_SYMBOL_GPL(sdhci_set_clock);
2047
2048static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
2049				unsigned short vdd)
2050{
2051	struct mmc_host *mmc = host->mmc;
2052
 
2053	mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
 
2054
2055	if (mode != MMC_POWER_OFF)
2056		sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
2057	else
2058		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
2059}
2060
2061void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
2062			   unsigned short vdd)
2063{
2064	u8 pwr = 0;
2065
2066	if (mode != MMC_POWER_OFF) {
2067		switch (1 << vdd) {
2068		case MMC_VDD_165_195:
2069		/*
2070		 * Without a regulator, SDHCI does not support 2.0v
2071		 * so we only get here if the driver deliberately
2072		 * added the 2.0v range to ocr_avail. Map it to 1.8v
2073		 * for the purpose of turning on the power.
2074		 */
2075		case MMC_VDD_20_21:
2076			pwr = SDHCI_POWER_180;
2077			break;
2078		case MMC_VDD_29_30:
2079		case MMC_VDD_30_31:
2080			pwr = SDHCI_POWER_300;
2081			break;
2082		case MMC_VDD_32_33:
2083		case MMC_VDD_33_34:
2084		/*
2085		 * 3.4 ~ 3.6V are valid only for those platforms where it's
2086		 * known that the voltage range is supported by hardware.
2087		 */
2088		case MMC_VDD_34_35:
2089		case MMC_VDD_35_36:
2090			pwr = SDHCI_POWER_330;
2091			break;
2092		default:
2093			WARN(1, "%s: Invalid vdd %#x\n",
2094			     mmc_hostname(host->mmc), vdd);
2095			break;
2096		}
2097	}
2098
2099	if (host->pwr == pwr)
2100		return;
2101
2102	host->pwr = pwr;
2103
2104	if (pwr == 0) {
2105		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
2106		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
2107			sdhci_runtime_pm_bus_off(host);
2108	} else {
2109		/*
2110		 * Spec says that we should clear the power reg before setting
2111		 * a new value. Some controllers don't seem to like this though.
2112		 */
2113		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
2114			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
2115
2116		/*
2117		 * At least the Marvell CaFe chip gets confused if we set the
2118		 * voltage and set turn on power at the same time, so set the
2119		 * voltage first.
2120		 */
2121		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
2122			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
2123
2124		pwr |= SDHCI_POWER_ON;
2125
2126		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
2127
2128		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
2129			sdhci_runtime_pm_bus_on(host);
2130
2131		/*
2132		 * Some controllers need an extra 10ms delay of 10ms before
2133		 * they can apply clock after applying power
2134		 */
2135		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
2136			mdelay(10);
2137	}
2138}
2139EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
2140
2141void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
2142		     unsigned short vdd)
2143{
2144	if (IS_ERR(host->mmc->supply.vmmc))
2145		sdhci_set_power_noreg(host, mode, vdd);
2146	else
2147		sdhci_set_power_reg(host, mode, vdd);
2148}
2149EXPORT_SYMBOL_GPL(sdhci_set_power);
2150
2151/*
2152 * Some controllers need to configure a valid bus voltage on their power
2153 * register regardless of whether an external regulator is taking care of power
2154 * supply. This helper function takes care of it if set as the controller's
2155 * sdhci_ops.set_power callback.
2156 */
2157void sdhci_set_power_and_bus_voltage(struct sdhci_host *host,
2158				     unsigned char mode,
2159				     unsigned short vdd)
2160{
2161	if (!IS_ERR(host->mmc->supply.vmmc)) {
2162		struct mmc_host *mmc = host->mmc;
2163
2164		mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
2165	}
2166	sdhci_set_power_noreg(host, mode, vdd);
 
 
 
2167}
2168EXPORT_SYMBOL_GPL(sdhci_set_power_and_bus_voltage);
2169
2170/*****************************************************************************\
2171 *                                                                           *
2172 * MMC callbacks                                                             *
2173 *                                                                           *
2174\*****************************************************************************/
2175
2176void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
2177{
2178	struct sdhci_host *host = mmc_priv(mmc);
2179	struct mmc_command *cmd;
2180	unsigned long flags;
2181	bool present;
 
 
 
2182
2183	/* Firstly check card presence */
2184	present = mmc->ops->get_cd(mmc);
2185
2186	spin_lock_irqsave(&host->lock, flags);
2187
2188	sdhci_led_activate(host);
2189
2190	if (sdhci_present_error(host, mrq->cmd, present))
2191		goto out_finish;
2192
2193	cmd = sdhci_manual_cmd23(host, mrq) ? mrq->sbc : mrq->cmd;
2194
2195	if (!sdhci_send_command_retry(host, cmd, flags))
2196		goto out_finish;
2197
2198	spin_unlock_irqrestore(&host->lock, flags);
2199
2200	return;
2201
2202out_finish:
2203	sdhci_finish_mrq(host, mrq);
2204	spin_unlock_irqrestore(&host->lock, flags);
2205}
2206EXPORT_SYMBOL_GPL(sdhci_request);
2207
2208int sdhci_request_atomic(struct mmc_host *mmc, struct mmc_request *mrq)
2209{
2210	struct sdhci_host *host = mmc_priv(mmc);
2211	struct mmc_command *cmd;
2212	unsigned long flags;
2213	int ret = 0;
2214
2215	spin_lock_irqsave(&host->lock, flags);
 
 
2216
2217	if (sdhci_present_error(host, mrq->cmd, true)) {
2218		sdhci_finish_mrq(host, mrq);
2219		goto out_finish;
 
 
 
 
 
 
2220	}
2221
2222	cmd = sdhci_manual_cmd23(host, mrq) ? mrq->sbc : mrq->cmd;
2223
2224	/*
2225	 * The HSQ may send a command in interrupt context without polling
2226	 * the busy signaling, which means we should return BUSY if controller
2227	 * has not released inhibit bits to allow HSQ trying to send request
2228	 * again in non-atomic context. So we should not finish this request
2229	 * here.
2230	 */
2231	if (!sdhci_send_command(host, cmd))
2232		ret = -EBUSY;
2233	else
2234		sdhci_led_activate(host);
2235
2236out_finish:
2237	spin_unlock_irqrestore(&host->lock, flags);
2238	return ret;
2239}
2240EXPORT_SYMBOL_GPL(sdhci_request_atomic);
2241
2242void sdhci_set_bus_width(struct sdhci_host *host, int width)
2243{
2244	u8 ctrl;
2245
2246	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
2247	if (width == MMC_BUS_WIDTH_8) {
2248		ctrl &= ~SDHCI_CTRL_4BITBUS;
2249		ctrl |= SDHCI_CTRL_8BITBUS;
 
2250	} else {
2251		if (host->mmc->caps & MMC_CAP_8_BIT_DATA)
2252			ctrl &= ~SDHCI_CTRL_8BITBUS;
2253		if (width == MMC_BUS_WIDTH_4)
2254			ctrl |= SDHCI_CTRL_4BITBUS;
2255		else
2256			ctrl &= ~SDHCI_CTRL_4BITBUS;
2257	}
2258	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
2259}
2260EXPORT_SYMBOL_GPL(sdhci_set_bus_width);
2261
2262void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
2263{
2264	u16 ctrl_2;
2265
2266	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2267	/* Select Bus Speed Mode for host */
2268	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
2269	if ((timing == MMC_TIMING_MMC_HS200) ||
2270	    (timing == MMC_TIMING_UHS_SDR104))
2271		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
2272	else if (timing == MMC_TIMING_UHS_SDR12)
2273		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
2274	else if (timing == MMC_TIMING_UHS_SDR25)
2275		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
2276	else if (timing == MMC_TIMING_UHS_SDR50)
2277		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
2278	else if ((timing == MMC_TIMING_UHS_DDR50) ||
2279		 (timing == MMC_TIMING_MMC_DDR52))
2280		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
2281	else if (timing == MMC_TIMING_MMC_HS400)
2282		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
2283	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
2284}
2285EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);
2286
2287static bool sdhci_timing_has_preset(unsigned char timing)
2288{
2289	switch (timing) {
2290	case MMC_TIMING_UHS_SDR12:
2291	case MMC_TIMING_UHS_SDR25:
2292	case MMC_TIMING_UHS_SDR50:
2293	case MMC_TIMING_UHS_SDR104:
2294	case MMC_TIMING_UHS_DDR50:
2295	case MMC_TIMING_MMC_DDR52:
2296		return true;
2297	}
2298	return false;
2299}
2300
2301static bool sdhci_preset_needed(struct sdhci_host *host, unsigned char timing)
2302{
2303	return !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
2304	       sdhci_timing_has_preset(timing);
2305}
2306
2307static bool sdhci_presetable_values_change(struct sdhci_host *host, struct mmc_ios *ios)
2308{
2309	/*
2310	 * Preset Values are: Driver Strength, Clock Generator and SDCLK/RCLK
2311	 * Frequency. Check if preset values need to be enabled, or the Driver
2312	 * Strength needs updating. Note, clock changes are handled separately.
2313	 */
2314	return !host->preset_enabled &&
2315	       (sdhci_preset_needed(host, ios->timing) || host->drv_type != ios->drv_type);
2316}
2317
2318void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
2319{
2320	struct sdhci_host *host = mmc_priv(mmc);
2321	bool reinit_uhs = host->reinit_uhs;
2322	bool turning_on_clk = false;
2323	u8 ctrl;
 
2324
2325	host->reinit_uhs = false;
2326
2327	if (ios->power_mode == MMC_POWER_UNDEFINED)
2328		return;
2329
2330	if (host->flags & SDHCI_DEVICE_DEAD) {
 
2331		if (!IS_ERR(mmc->supply.vmmc) &&
2332		    ios->power_mode == MMC_POWER_OFF)
2333			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
2334		return;
2335	}
2336
2337	/*
2338	 * Reset the chip on each power off.
2339	 * Should clear out any weird states.
2340	 */
2341	if (ios->power_mode == MMC_POWER_OFF) {
2342		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
2343		sdhci_reinit(host);
2344	}
2345
2346	if (host->version >= SDHCI_SPEC_300 &&
2347		(ios->power_mode == MMC_POWER_UP) &&
2348		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
2349		sdhci_enable_preset_value(host, false);
2350
2351	if (!ios->clock || ios->clock != host->clock) {
2352		turning_on_clk = ios->clock && !host->clock;
2353
2354		host->ops->set_clock(host, ios->clock);
2355		host->clock = ios->clock;
2356
2357		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
2358		    host->clock) {
2359			host->timeout_clk = mmc->actual_clock ?
2360						mmc->actual_clock / 1000 :
2361						host->clock / 1000;
2362			mmc->max_busy_timeout =
2363				host->ops->get_max_timeout_count ?
2364				host->ops->get_max_timeout_count(host) :
2365				1 << 27;
2366			mmc->max_busy_timeout /= host->timeout_clk;
2367		}
2368	}
2369
2370	if (host->ops->set_power)
2371		host->ops->set_power(host, ios->power_mode, ios->vdd);
2372	else
2373		sdhci_set_power(host, ios->power_mode, ios->vdd);
2374
2375	if (host->ops->platform_send_init_74_clocks)
2376		host->ops->platform_send_init_74_clocks(host, ios->power_mode);
2377
2378	host->ops->set_bus_width(host, ios->bus_width);
2379
2380	/*
2381	 * Special case to avoid multiple clock changes during voltage
2382	 * switching.
2383	 */
2384	if (!reinit_uhs &&
2385	    turning_on_clk &&
2386	    host->timing == ios->timing &&
2387	    host->version >= SDHCI_SPEC_300 &&
2388	    !sdhci_presetable_values_change(host, ios))
2389		return;
2390
2391	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
2392
2393	if (!(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)) {
2394		if (ios->timing == MMC_TIMING_SD_HS ||
2395		     ios->timing == MMC_TIMING_MMC_HS ||
2396		     ios->timing == MMC_TIMING_MMC_HS400 ||
2397		     ios->timing == MMC_TIMING_MMC_HS200 ||
2398		     ios->timing == MMC_TIMING_MMC_DDR52 ||
2399		     ios->timing == MMC_TIMING_UHS_SDR50 ||
2400		     ios->timing == MMC_TIMING_UHS_SDR104 ||
2401		     ios->timing == MMC_TIMING_UHS_DDR50 ||
2402		     ios->timing == MMC_TIMING_UHS_SDR25)
2403			ctrl |= SDHCI_CTRL_HISPD;
2404		else
2405			ctrl &= ~SDHCI_CTRL_HISPD;
2406	}
2407
2408	if (host->version >= SDHCI_SPEC_300) {
2409		u16 clk, ctrl_2;
2410
2411		/*
2412		 * According to SDHCI Spec v3.00, if the Preset Value
2413		 * Enable in the Host Control 2 register is set, we
2414		 * need to reset SD Clock Enable before changing High
2415		 * Speed Enable to avoid generating clock glitches.
2416		 */
2417		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
2418		if (clk & SDHCI_CLOCK_CARD_EN) {
2419			clk &= ~SDHCI_CLOCK_CARD_EN;
2420			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
2421		}
2422
2423		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
2424
2425		if (!host->preset_enabled) {
 
2426			/*
2427			 * We only need to set Driver Strength if the
2428			 * preset value enable is not set.
2429			 */
2430			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2431			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
2432			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
2433				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
2434			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
2435				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
2436			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
2437				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
2438			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
2439				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
2440			else {
2441				pr_warn("%s: invalid driver type, default to driver type B\n",
2442					mmc_hostname(mmc));
2443				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
2444			}
2445
2446			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
2447			host->drv_type = ios->drv_type;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2448		}
2449
 
 
 
 
 
2450		host->ops->set_uhs_signaling(host, ios->timing);
2451		host->timing = ios->timing;
2452
2453		if (sdhci_preset_needed(host, ios->timing)) {
 
 
 
 
 
 
2454			u16 preset;
2455
2456			sdhci_enable_preset_value(host, true);
2457			preset = sdhci_get_preset_value(host);
2458			ios->drv_type = FIELD_GET(SDHCI_PRESET_DRV_MASK,
2459						  preset);
2460			host->drv_type = ios->drv_type;
2461		}
2462
2463		/* Re-enable SD Clock */
2464		host->ops->set_clock(host, host->clock);
2465	} else
2466		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
 
 
 
 
 
 
 
 
 
 
 
2467}
2468EXPORT_SYMBOL_GPL(sdhci_set_ios);
2469
2470static int sdhci_get_cd(struct mmc_host *mmc)
2471{
2472	struct sdhci_host *host = mmc_priv(mmc);
2473	int gpio_cd = mmc_gpio_get_cd(mmc);
 
 
 
 
 
 
 
 
2474
2475	if (host->flags & SDHCI_DEVICE_DEAD)
2476		return 0;
2477
2478	/* If nonremovable, assume that the card is always present. */
2479	if (!mmc_card_is_removable(mmc))
2480		return 1;
2481
2482	/*
2483	 * Try slot gpio detect, if defined it take precedence
2484	 * over build in controller functionality
2485	 */
2486	if (gpio_cd >= 0)
2487		return !!gpio_cd;
2488
2489	/* If polling, assume that the card is always present. */
2490	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
2491		return 1;
2492
2493	/* Host native card detect */
2494	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
2495}
2496
2497int sdhci_get_cd_nogpio(struct mmc_host *mmc)
2498{
2499	struct sdhci_host *host = mmc_priv(mmc);
2500	unsigned long flags;
2501	int ret = 0;
2502
2503	spin_lock_irqsave(&host->lock, flags);
2504
2505	if (host->flags & SDHCI_DEVICE_DEAD)
2506		goto out;
2507
2508	ret = !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
2509out:
2510	spin_unlock_irqrestore(&host->lock, flags);
2511
 
 
 
2512	return ret;
2513}
2514EXPORT_SYMBOL_GPL(sdhci_get_cd_nogpio);
2515
2516static int sdhci_check_ro(struct sdhci_host *host)
2517{
2518	unsigned long flags;
2519	int is_readonly;
2520
2521	spin_lock_irqsave(&host->lock, flags);
2522
2523	if (host->flags & SDHCI_DEVICE_DEAD)
2524		is_readonly = 0;
2525	else if (host->ops->get_ro)
2526		is_readonly = host->ops->get_ro(host);
2527	else if (mmc_can_gpio_ro(host->mmc))
2528		is_readonly = mmc_gpio_get_ro(host->mmc);
2529	else
2530		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
2531				& SDHCI_WRITE_PROTECT);
2532
2533	spin_unlock_irqrestore(&host->lock, flags);
2534
2535	/* This quirk needs to be replaced by a callback-function later */
2536	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
2537		!is_readonly : is_readonly;
2538}
2539
2540#define SAMPLE_COUNT	5
2541
2542static int sdhci_get_ro(struct mmc_host *mmc)
2543{
2544	struct sdhci_host *host = mmc_priv(mmc);
2545	int i, ro_count;
2546
2547	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
2548		return sdhci_check_ro(host);
2549
2550	ro_count = 0;
2551	for (i = 0; i < SAMPLE_COUNT; i++) {
2552		if (sdhci_check_ro(host)) {
2553			if (++ro_count > SAMPLE_COUNT / 2)
2554				return 1;
2555		}
2556		msleep(30);
2557	}
2558	return 0;
2559}
2560
2561static void sdhci_hw_reset(struct mmc_host *mmc)
2562{
2563	struct sdhci_host *host = mmc_priv(mmc);
2564
2565	if (host->ops && host->ops->hw_reset)
2566		host->ops->hw_reset(host);
2567}
2568
 
 
 
 
 
 
 
 
 
 
 
2569static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
2570{
2571	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
2572		if (enable)
2573			host->ier |= SDHCI_INT_CARD_INT;
2574		else
2575			host->ier &= ~SDHCI_INT_CARD_INT;
2576
2577		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2578		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
 
2579	}
2580}
2581
2582void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
2583{
2584	struct sdhci_host *host = mmc_priv(mmc);
2585	unsigned long flags;
2586
2587	if (enable)
2588		pm_runtime_get_noresume(mmc_dev(mmc));
2589
2590	spin_lock_irqsave(&host->lock, flags);
 
 
 
 
 
2591	sdhci_enable_sdio_irq_nolock(host, enable);
2592	spin_unlock_irqrestore(&host->lock, flags);
2593
2594	if (!enable)
2595		pm_runtime_put_noidle(mmc_dev(mmc));
2596}
2597EXPORT_SYMBOL_GPL(sdhci_enable_sdio_irq);
2598
2599static void sdhci_ack_sdio_irq(struct mmc_host *mmc)
 
2600{
2601	struct sdhci_host *host = mmc_priv(mmc);
2602	unsigned long flags;
2603
2604	spin_lock_irqsave(&host->lock, flags);
2605	sdhci_enable_sdio_irq_nolock(host, true);
2606	spin_unlock_irqrestore(&host->lock, flags);
2607}
2608
2609int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
2610				      struct mmc_ios *ios)
2611{
2612	struct sdhci_host *host = mmc_priv(mmc);
2613	u16 ctrl;
2614	int ret;
2615
2616	/*
2617	 * Signal Voltage Switching is only applicable for Host Controllers
2618	 * v3.00 and above.
2619	 */
2620	if (host->version < SDHCI_SPEC_300)
2621		return 0;
2622
2623	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2624
2625	switch (ios->signal_voltage) {
2626	case MMC_SIGNAL_VOLTAGE_330:
2627		if (!(host->flags & SDHCI_SIGNALING_330))
2628			return -EINVAL;
2629		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
2630		ctrl &= ~SDHCI_CTRL_VDD_180;
2631		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2632
2633		if (!IS_ERR(mmc->supply.vqmmc)) {
2634			ret = mmc_regulator_set_vqmmc(mmc, ios);
2635			if (ret < 0) {
 
2636				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
2637					mmc_hostname(mmc));
2638				return -EIO;
2639			}
2640		}
2641		/* Wait for 5ms */
2642		usleep_range(5000, 5500);
2643
2644		/* 3.3V regulator output should be stable within 5 ms */
2645		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2646		if (!(ctrl & SDHCI_CTRL_VDD_180))
2647			return 0;
2648
2649		pr_warn("%s: 3.3V regulator output did not become stable\n",
2650			mmc_hostname(mmc));
2651
2652		return -EAGAIN;
2653	case MMC_SIGNAL_VOLTAGE_180:
2654		if (!(host->flags & SDHCI_SIGNALING_180))
2655			return -EINVAL;
2656		if (!IS_ERR(mmc->supply.vqmmc)) {
2657			ret = mmc_regulator_set_vqmmc(mmc, ios);
2658			if (ret < 0) {
 
2659				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
2660					mmc_hostname(mmc));
2661				return -EIO;
2662			}
2663		}
2664
2665		/*
2666		 * Enable 1.8V Signal Enable in the Host Control2
2667		 * register
2668		 */
2669		ctrl |= SDHCI_CTRL_VDD_180;
2670		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2671
2672		/* Some controller need to do more when switching */
2673		if (host->ops->voltage_switch)
2674			host->ops->voltage_switch(host);
2675
2676		/* 1.8V regulator output should be stable within 5 ms */
2677		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2678		if (ctrl & SDHCI_CTRL_VDD_180)
2679			return 0;
2680
2681		pr_warn("%s: 1.8V regulator output did not become stable\n",
2682			mmc_hostname(mmc));
2683
2684		return -EAGAIN;
2685	case MMC_SIGNAL_VOLTAGE_120:
2686		if (!(host->flags & SDHCI_SIGNALING_120))
2687			return -EINVAL;
2688		if (!IS_ERR(mmc->supply.vqmmc)) {
2689			ret = mmc_regulator_set_vqmmc(mmc, ios);
2690			if (ret < 0) {
 
2691				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
2692					mmc_hostname(mmc));
2693				return -EIO;
2694			}
2695		}
2696		return 0;
2697	default:
2698		/* No signal voltage switch required */
2699		return 0;
2700	}
2701}
2702EXPORT_SYMBOL_GPL(sdhci_start_signal_voltage_switch);
 
 
 
 
 
 
 
 
 
 
 
 
 
2703
2704static int sdhci_card_busy(struct mmc_host *mmc)
2705{
2706	struct sdhci_host *host = mmc_priv(mmc);
2707	u32 present_state;
2708
2709	/* Check whether DAT[0] is 0 */
 
2710	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
 
2711
2712	return !(present_state & SDHCI_DATA_0_LVL_MASK);
2713}
2714
2715static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
2716{
2717	struct sdhci_host *host = mmc_priv(mmc);
2718	unsigned long flags;
2719
2720	spin_lock_irqsave(&host->lock, flags);
2721	host->flags |= SDHCI_HS400_TUNING;
2722	spin_unlock_irqrestore(&host->lock, flags);
2723
2724	return 0;
2725}
2726
2727void sdhci_start_tuning(struct sdhci_host *host)
2728{
2729	u16 ctrl;
2730
2731	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2732	ctrl |= SDHCI_CTRL_EXEC_TUNING;
2733	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
2734		ctrl |= SDHCI_CTRL_TUNED_CLK;
2735	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2736
2737	/*
2738	 * As per the Host Controller spec v3.00, tuning command
2739	 * generates Buffer Read Ready interrupt, so enable that.
2740	 *
2741	 * Note: The spec clearly says that when tuning sequence
2742	 * is being performed, the controller does not generate
2743	 * interrupts other than Buffer Read Ready interrupt. But
2744	 * to make sure we don't hit a controller bug, we _only_
2745	 * enable Buffer Read Ready interrupt here.
2746	 */
2747	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
2748	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
2749}
2750EXPORT_SYMBOL_GPL(sdhci_start_tuning);
2751
2752void sdhci_end_tuning(struct sdhci_host *host)
2753{
2754	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2755	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2756}
2757EXPORT_SYMBOL_GPL(sdhci_end_tuning);
2758
2759void sdhci_reset_tuning(struct sdhci_host *host)
2760{
2761	u16 ctrl;
2762
2763	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2764	ctrl &= ~SDHCI_CTRL_TUNED_CLK;
2765	ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
2766	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2767}
2768EXPORT_SYMBOL_GPL(sdhci_reset_tuning);
2769
2770void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode)
2771{
2772	sdhci_reset_tuning(host);
2773
2774	sdhci_reset_for(host, TUNING_ABORT);
2775
2776	sdhci_end_tuning(host);
2777
2778	mmc_send_abort_tuning(host->mmc, opcode);
2779}
2780EXPORT_SYMBOL_GPL(sdhci_abort_tuning);
2781
2782/*
2783 * We use sdhci_send_tuning() because mmc_send_tuning() is not a good fit. SDHCI
2784 * tuning command does not have a data payload (or rather the hardware does it
2785 * automatically) so mmc_send_tuning() will return -EIO. Also the tuning command
2786 * interrupt setup is different to other commands and there is no timeout
2787 * interrupt so special handling is needed.
2788 */
2789void sdhci_send_tuning(struct sdhci_host *host, u32 opcode)
2790{
2791	struct mmc_host *mmc = host->mmc;
2792	struct mmc_command cmd = {};
2793	struct mmc_request mrq = {};
2794	unsigned long flags;
2795	u32 b = host->sdma_boundary;
2796
2797	spin_lock_irqsave(&host->lock, flags);
2798
2799	cmd.opcode = opcode;
2800	cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
2801	cmd.mrq = &mrq;
2802
2803	mrq.cmd = &cmd;
2804	/*
2805	 * In response to CMD19, the card sends 64 bytes of tuning
2806	 * block to the Host Controller. So we set the block size
2807	 * to 64 here.
2808	 */
2809	if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200 &&
2810	    mmc->ios.bus_width == MMC_BUS_WIDTH_8)
2811		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 128), SDHCI_BLOCK_SIZE);
2812	else
2813		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 64), SDHCI_BLOCK_SIZE);
2814
2815	/*
2816	 * The tuning block is sent by the card to the host controller.
2817	 * So we set the TRNS_READ bit in the Transfer Mode register.
2818	 * This also takes care of setting DMA Enable and Multi Block
2819	 * Select in the same register to 0.
2820	 */
2821	sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
2822
2823	if (!sdhci_send_command_retry(host, &cmd, flags)) {
2824		spin_unlock_irqrestore(&host->lock, flags);
2825		host->tuning_done = 0;
2826		return;
2827	}
2828
2829	host->cmd = NULL;
2830
2831	sdhci_del_timer(host, &mrq);
2832
2833	host->tuning_done = 0;
2834
2835	spin_unlock_irqrestore(&host->lock, flags);
2836
2837	/* Wait for Buffer Read Ready interrupt */
2838	wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1),
2839			   msecs_to_jiffies(50));
2840
2841}
2842EXPORT_SYMBOL_GPL(sdhci_send_tuning);
2843
2844static int __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
2845{
2846	int i;
2847
2848	/*
2849	 * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
2850	 * of loops reaches tuning loop count.
2851	 */
2852	for (i = 0; i < host->tuning_loop_count; i++) {
2853		u16 ctrl;
2854
2855		sdhci_send_tuning(host, opcode);
2856
2857		if (!host->tuning_done) {
2858			pr_debug("%s: Tuning timeout, falling back to fixed sampling clock\n",
2859				 mmc_hostname(host->mmc));
2860			sdhci_abort_tuning(host, opcode);
2861			return -ETIMEDOUT;
2862		}
2863
2864		/* Spec does not require a delay between tuning cycles */
2865		if (host->tuning_delay > 0)
2866			mdelay(host->tuning_delay);
2867
2868		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2869		if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
2870			if (ctrl & SDHCI_CTRL_TUNED_CLK)
2871				return 0; /* Success! */
2872			break;
2873		}
2874
2875	}
2876
2877	pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
2878		mmc_hostname(host->mmc));
2879	sdhci_reset_tuning(host);
2880	return -EAGAIN;
2881}
2882
2883int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
2884{
2885	struct sdhci_host *host = mmc_priv(mmc);
 
 
2886	int err = 0;
 
2887	unsigned int tuning_count = 0;
2888	bool hs400_tuning;
2889
 
 
 
2890	hs400_tuning = host->flags & SDHCI_HS400_TUNING;
 
2891
2892	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
2893		tuning_count = host->tuning_count;
2894
2895	/*
2896	 * The Host Controller needs tuning in case of SDR104 and DDR50
2897	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
2898	 * the Capabilities register.
2899	 * If the Host Controller supports the HS200 mode then the
2900	 * tuning function has to be executed.
2901	 */
2902	switch (host->timing) {
2903	/* HS400 tuning is done in HS200 mode */
2904	case MMC_TIMING_MMC_HS400:
2905		err = -EINVAL;
2906		goto out;
2907
2908	case MMC_TIMING_MMC_HS200:
2909		/*
2910		 * Periodic re-tuning for HS400 is not expected to be needed, so
2911		 * disable it here.
2912		 */
2913		if (hs400_tuning)
2914			tuning_count = 0;
2915		break;
2916
2917	case MMC_TIMING_UHS_SDR104:
2918	case MMC_TIMING_UHS_DDR50:
2919		break;
2920
2921	case MMC_TIMING_UHS_SDR50:
2922		if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
 
2923			break;
2924		fallthrough;
2925
2926	default:
2927		goto out;
2928	}
2929
2930	if (host->ops->platform_execute_tuning) {
 
2931		err = host->ops->platform_execute_tuning(host, opcode);
2932		goto out;
 
2933	}
2934
2935	mmc->retune_period = tuning_count;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2936
2937	if (host->tuning_delay < 0)
2938		host->tuning_delay = opcode == MMC_SEND_TUNING_BLOCK;
 
 
 
 
 
2939
2940	sdhci_start_tuning(host);
 
 
 
2941
2942	host->tuning_err = __sdhci_execute_tuning(host, opcode);
 
 
 
 
 
 
 
 
 
 
 
2943
2944	sdhci_end_tuning(host);
2945out:
2946	host->flags &= ~SDHCI_HS400_TUNING;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2947
2948	return err;
2949}
2950EXPORT_SYMBOL_GPL(sdhci_execute_tuning);
 
 
 
 
 
 
 
 
 
 
 
 
2951
2952static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2953{
2954	/* Host Controller v3.00 defines preset value registers */
2955	if (host->version < SDHCI_SPEC_300)
2956		return;
2957
2958	/*
2959	 * We only enable or disable Preset Value if they are not already
2960	 * enabled or disabled respectively. Otherwise, we bail out.
2961	 */
2962	if (host->preset_enabled != enable) {
2963		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2964
2965		if (enable)
2966			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
2967		else
2968			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
2969
2970		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2971
2972		if (enable)
2973			host->flags |= SDHCI_PV_ENABLED;
2974		else
2975			host->flags &= ~SDHCI_PV_ENABLED;
2976
2977		host->preset_enabled = enable;
2978	}
2979}
2980
2981static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
2982				int err)
2983{
 
2984	struct mmc_data *data = mrq->data;
2985
2986	if (data->host_cookie != COOKIE_UNMAPPED)
2987		dma_unmap_sg(mmc_dev(mmc), data->sg, data->sg_len,
2988			     mmc_get_dma_dir(data));
 
2989
2990	data->host_cookie = COOKIE_UNMAPPED;
2991}
2992
2993static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
 
2994{
2995	struct sdhci_host *host = mmc_priv(mmc);
2996
2997	mrq->data->host_cookie = COOKIE_UNMAPPED;
2998
2999	/*
3000	 * No pre-mapping in the pre hook if we're using the bounce buffer,
3001	 * for that we would need two bounce buffers since one buffer is
3002	 * in flight when this is getting called.
3003	 */
3004	if (host->flags & SDHCI_REQ_USE_DMA && !host->bounce_buffer)
3005		sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
3006}
3007
3008static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
3009{
3010	if (host->data_cmd) {
3011		host->data_cmd->error = err;
3012		sdhci_finish_mrq(host, host->data_cmd->mrq);
3013	}
3014
3015	if (host->cmd) {
3016		host->cmd->error = err;
3017		sdhci_finish_mrq(host, host->cmd->mrq);
3018	}
3019}
3020
3021static void sdhci_card_event(struct mmc_host *mmc)
3022{
3023	struct sdhci_host *host = mmc_priv(mmc);
3024	unsigned long flags;
3025	int present;
3026
3027	/* First check if client has provided their own card event */
3028	if (host->ops->card_event)
3029		host->ops->card_event(host);
3030
3031	present = mmc->ops->get_cd(mmc);
3032
3033	spin_lock_irqsave(&host->lock, flags);
3034
3035	/* Check sdhci_has_requests() first in case we are runtime suspended */
3036	if (sdhci_has_requests(host) && !present) {
3037		pr_err("%s: Card removed during transfer!\n",
3038			mmc_hostname(mmc));
3039		pr_err("%s: Resetting controller.\n",
3040			mmc_hostname(mmc));
3041
3042		sdhci_reset_for(host, CARD_REMOVED);
 
3043
3044		sdhci_error_out_mrqs(host, -ENOMEDIUM);
 
3045	}
3046
3047	spin_unlock_irqrestore(&host->lock, flags);
3048}
3049
3050static const struct mmc_host_ops sdhci_ops = {
3051	.request	= sdhci_request,
3052	.post_req	= sdhci_post_req,
3053	.pre_req	= sdhci_pre_req,
3054	.set_ios	= sdhci_set_ios,
3055	.get_cd		= sdhci_get_cd,
3056	.get_ro		= sdhci_get_ro,
3057	.card_hw_reset	= sdhci_hw_reset,
3058	.enable_sdio_irq = sdhci_enable_sdio_irq,
3059	.ack_sdio_irq    = sdhci_ack_sdio_irq,
3060	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
3061	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
3062	.execute_tuning			= sdhci_execute_tuning,
 
3063	.card_event			= sdhci_card_event,
3064	.card_busy	= sdhci_card_busy,
3065};
3066
3067/*****************************************************************************\
3068 *                                                                           *
3069 * Request done                                                              *
3070 *                                                                           *
3071\*****************************************************************************/
3072
3073static bool sdhci_request_done(struct sdhci_host *host)
3074{
 
3075	unsigned long flags;
3076	struct mmc_request *mrq;
3077	int i;
3078
3079	spin_lock_irqsave(&host->lock, flags);
3080
3081	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
3082		mrq = host->mrqs_done[i];
3083		if (mrq)
3084			break;
3085	}
3086
3087	if (!mrq) {
 
 
 
 
3088		spin_unlock_irqrestore(&host->lock, flags);
3089		return true;
3090	}
3091
3092	/*
3093	 * The controller needs a reset of internal state machines
3094	 * upon error conditions.
3095	 */
3096	if (sdhci_needs_reset(host, mrq)) {
3097		/*
3098		 * Do not finish until command and data lines are available for
3099		 * reset. Note there can only be one other mrq, so it cannot
3100		 * also be in mrqs_done, otherwise host->cmd and host->data_cmd
3101		 * would both be null.
3102		 */
3103		if (host->cmd || host->data_cmd) {
3104			spin_unlock_irqrestore(&host->lock, flags);
3105			return true;
3106		}
3107
3108		/* Some controllers need this kick or reset won't work here */
3109		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
3110			/* This is to force an update */
3111			host->ops->set_clock(host, host->clock);
3112
3113		sdhci_reset_for(host, REQUEST_ERROR);
3114
3115		host->pending_reset = false;
3116	}
3117
3118	/*
3119	 * Always unmap the data buffers if they were mapped by
3120	 * sdhci_prepare_data() whenever we finish with a request.
3121	 * This avoids leaking DMA mappings on error.
3122	 */
3123	if (host->flags & SDHCI_REQ_USE_DMA) {
3124		struct mmc_data *data = mrq->data;
3125
3126		if (host->use_external_dma && data &&
3127		    (mrq->cmd->error || data->error)) {
3128			struct dma_chan *chan = sdhci_external_dma_channel(host, data);
3129
3130			host->mrqs_done[i] = NULL;
3131			spin_unlock_irqrestore(&host->lock, flags);
3132			dmaengine_terminate_sync(chan);
3133			spin_lock_irqsave(&host->lock, flags);
3134			sdhci_set_mrq_done(host, mrq);
3135		}
3136
3137		if (data && data->host_cookie == COOKIE_MAPPED) {
3138			if (host->bounce_buffer) {
3139				/*
3140				 * On reads, copy the bounced data into the
3141				 * sglist
3142				 */
3143				if (mmc_get_dma_dir(data) == DMA_FROM_DEVICE) {
3144					unsigned int length = data->bytes_xfered;
3145
3146					if (length > host->bounce_buffer_size) {
3147						pr_err("%s: bounce buffer is %u bytes but DMA claims to have transferred %u bytes\n",
3148						       mmc_hostname(host->mmc),
3149						       host->bounce_buffer_size,
3150						       data->bytes_xfered);
3151						/* Cap it down and continue */
3152						length = host->bounce_buffer_size;
3153					}
3154					dma_sync_single_for_cpu(
3155						mmc_dev(host->mmc),
3156						host->bounce_addr,
3157						host->bounce_buffer_size,
3158						DMA_FROM_DEVICE);
3159					sg_copy_from_buffer(data->sg,
3160						data->sg_len,
3161						host->bounce_buffer,
3162						length);
3163				} else {
3164					/* No copying, just switch ownership */
3165					dma_sync_single_for_cpu(
3166						mmc_dev(host->mmc),
3167						host->bounce_addr,
3168						host->bounce_buffer_size,
3169						mmc_get_dma_dir(data));
3170				}
3171			} else {
3172				/* Unmap the raw data */
3173				dma_unmap_sg(mmc_dev(host->mmc), data->sg,
3174					     data->sg_len,
3175					     mmc_get_dma_dir(data));
3176			}
3177			data->host_cookie = COOKIE_UNMAPPED;
3178		}
3179	}
3180
3181	host->mrqs_done[i] = NULL;
3182
3183	spin_unlock_irqrestore(&host->lock, flags);
3184
3185	if (host->ops->request_done)
3186		host->ops->request_done(host, mrq);
3187	else
3188		mmc_request_done(host->mmc, mrq);
3189
3190	return false;
3191}
3192
3193static void sdhci_complete_work(struct work_struct *work)
3194{
3195	struct sdhci_host *host = container_of(work, struct sdhci_host,
3196					       complete_work);
3197
3198	while (!sdhci_request_done(host))
3199		;
3200}
3201
3202static void sdhci_timeout_timer(struct timer_list *t)
3203{
3204	struct sdhci_host *host;
3205	unsigned long flags;
3206
3207	host = from_timer(host, t, timer);
 
 
 
3208
3209	spin_lock_irqsave(&host->lock, flags);
 
 
 
 
3210
3211	if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
3212		pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
3213		       mmc_hostname(host->mmc));
3214		sdhci_err_stats_inc(host, REQ_TIMEOUT);
3215		sdhci_dumpregs(host);
3216
3217		host->cmd->error = -ETIMEDOUT;
3218		sdhci_finish_mrq(host, host->cmd->mrq);
3219	}
3220
 
3221	spin_unlock_irqrestore(&host->lock, flags);
 
 
 
3222}
3223
3224static void sdhci_timeout_data_timer(struct timer_list *t)
3225{
3226	struct sdhci_host *host;
3227	unsigned long flags;
3228
3229	host = from_timer(host, t, data_timer);
3230
3231	spin_lock_irqsave(&host->lock, flags);
3232
3233	if (host->data || host->data_cmd ||
3234	    (host->cmd && sdhci_data_line_cmd(host->cmd))) {
3235		pr_err("%s: Timeout waiting for hardware interrupt.\n",
3236		       mmc_hostname(host->mmc));
3237		sdhci_err_stats_inc(host, REQ_TIMEOUT);
3238		sdhci_dumpregs(host);
3239
3240		if (host->data) {
3241			host->data->error = -ETIMEDOUT;
3242			__sdhci_finish_data(host, true);
3243			queue_work(host->complete_wq, &host->complete_work);
3244		} else if (host->data_cmd) {
3245			host->data_cmd->error = -ETIMEDOUT;
3246			sdhci_finish_mrq(host, host->data_cmd->mrq);
3247		} else {
3248			host->cmd->error = -ETIMEDOUT;
3249			sdhci_finish_mrq(host, host->cmd->mrq);
 
 
 
 
3250		}
3251	}
3252
 
3253	spin_unlock_irqrestore(&host->lock, flags);
3254}
3255
3256/*****************************************************************************\
3257 *                                                                           *
3258 * Interrupt handling                                                        *
3259 *                                                                           *
3260\*****************************************************************************/
3261
3262static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *intmask_p)
3263{
3264	/* Handle auto-CMD12 error */
3265	if (intmask & SDHCI_INT_AUTO_CMD_ERR && host->data_cmd) {
3266		struct mmc_request *mrq = host->data_cmd->mrq;
3267		u16 auto_cmd_status = sdhci_readw(host, SDHCI_AUTO_CMD_STATUS);
3268		int data_err_bit = (auto_cmd_status & SDHCI_AUTO_CMD_TIMEOUT) ?
3269				   SDHCI_INT_DATA_TIMEOUT :
3270				   SDHCI_INT_DATA_CRC;
3271
3272		/* Treat auto-CMD12 error the same as data error */
3273		if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
3274			*intmask_p |= data_err_bit;
3275			return;
3276		}
3277	}
3278
3279	if (!host->cmd) {
3280		/*
3281		 * SDHCI recovers from errors by resetting the cmd and data
3282		 * circuits.  Until that is done, there very well might be more
3283		 * interrupts, so ignore them in that case.
3284		 */
3285		if (host->pending_reset)
3286			return;
3287		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
3288		       mmc_hostname(host->mmc), (unsigned)intmask);
3289		sdhci_err_stats_inc(host, UNEXPECTED_IRQ);
3290		sdhci_dumpregs(host);
3291		return;
3292	}
3293
3294	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
3295		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
3296		if (intmask & SDHCI_INT_TIMEOUT) {
3297			host->cmd->error = -ETIMEDOUT;
3298			sdhci_err_stats_inc(host, CMD_TIMEOUT);
3299		} else {
3300			host->cmd->error = -EILSEQ;
3301			if (!mmc_op_tuning(host->cmd->opcode))
3302				sdhci_err_stats_inc(host, CMD_CRC);
3303		}
3304		/* Treat data command CRC error the same as data CRC error */
 
 
 
 
 
 
 
3305		if (host->cmd->data &&
3306		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
3307		     SDHCI_INT_CRC) {
3308			host->cmd = NULL;
3309			*intmask_p |= SDHCI_INT_DATA_CRC;
3310			return;
3311		}
3312
3313		__sdhci_finish_mrq(host, host->cmd->mrq);
3314		return;
3315	}
3316
3317	/* Handle auto-CMD23 error */
3318	if (intmask & SDHCI_INT_AUTO_CMD_ERR) {
3319		struct mmc_request *mrq = host->cmd->mrq;
3320		u16 auto_cmd_status = sdhci_readw(host, SDHCI_AUTO_CMD_STATUS);
3321		int err = (auto_cmd_status & SDHCI_AUTO_CMD_TIMEOUT) ?
3322			  -ETIMEDOUT :
3323			  -EILSEQ;
3324
3325		sdhci_err_stats_inc(host, AUTO_CMD);
3326
3327		if (sdhci_auto_cmd23(host, mrq)) {
3328			mrq->sbc->error = err;
3329			__sdhci_finish_mrq(host, mrq);
 
 
 
 
 
3330			return;
3331		}
 
 
 
 
 
 
3332	}
3333
3334	if (intmask & SDHCI_INT_RESPONSE)
3335		sdhci_finish_command(host);
3336}
3337
 
3338static void sdhci_adma_show_error(struct sdhci_host *host)
3339{
 
3340	void *desc = host->adma_table;
3341	dma_addr_t dma = host->adma_addr;
3342
3343	sdhci_dumpregs(host);
3344
3345	while (true) {
3346		struct sdhci_adma2_64_desc *dma_desc = desc;
3347
3348		if (host->flags & SDHCI_USE_64_BIT_DMA)
3349			SDHCI_DUMP("%08llx: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
3350			    (unsigned long long)dma,
3351			    le32_to_cpu(dma_desc->addr_hi),
3352			    le32_to_cpu(dma_desc->addr_lo),
3353			    le16_to_cpu(dma_desc->len),
3354			    le16_to_cpu(dma_desc->cmd));
3355		else
3356			SDHCI_DUMP("%08llx: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
3357			    (unsigned long long)dma,
3358			    le32_to_cpu(dma_desc->addr_lo),
3359			    le16_to_cpu(dma_desc->len),
3360			    le16_to_cpu(dma_desc->cmd));
3361
3362		desc += host->desc_sz;
3363		dma += host->desc_sz;
3364
3365		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
3366			break;
3367	}
3368}
 
 
 
3369
3370static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
3371{
3372	/*
3373	 * CMD19 generates _only_ Buffer Read Ready interrupt if
3374	 * use sdhci_send_tuning.
3375	 * Need to exclude this case: PIO mode and use mmc_send_tuning,
3376	 * If not, sdhci_transfer_pio will never be called, make the
3377	 * SDHCI_INT_DATA_AVAIL always there, stuck in irq storm.
3378	 */
3379	if (intmask & SDHCI_INT_DATA_AVAIL && !host->data) {
3380		if (mmc_op_tuning(SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND)))) {
3381			host->tuning_done = 1;
3382			wake_up(&host->buf_ready_int);
3383			return;
3384		}
3385	}
3386
3387	if (!host->data) {
3388		struct mmc_command *data_cmd = host->data_cmd;
3389
3390		/*
3391		 * The "data complete" interrupt is also used to
3392		 * indicate that a busy state has ended. See comment
3393		 * above in sdhci_cmd_irq().
3394		 */
3395		if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
3396			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
3397				host->data_cmd = NULL;
3398				data_cmd->error = -ETIMEDOUT;
3399				sdhci_err_stats_inc(host, CMD_TIMEOUT);
3400				__sdhci_finish_mrq(host, data_cmd->mrq);
3401				return;
3402			}
3403			if (intmask & SDHCI_INT_DATA_END) {
3404				host->data_cmd = NULL;
3405				/*
3406				 * Some cards handle busy-end interrupt
3407				 * before the command completed, so make
3408				 * sure we do things in the proper order.
3409				 */
3410				if (host->cmd == data_cmd)
3411					return;
3412
3413				__sdhci_finish_mrq(host, data_cmd->mrq);
3414				return;
3415			}
3416		}
3417
3418		/*
3419		 * SDHCI recovers from errors by resetting the cmd and data
3420		 * circuits. Until that is done, there very well might be more
3421		 * interrupts, so ignore them in that case.
3422		 */
3423		if (host->pending_reset)
3424			return;
3425
3426		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
3427		       mmc_hostname(host->mmc), (unsigned)intmask);
3428		sdhci_err_stats_inc(host, UNEXPECTED_IRQ);
3429		sdhci_dumpregs(host);
3430
3431		return;
3432	}
3433
3434	if (intmask & SDHCI_INT_DATA_TIMEOUT) {
3435		host->data->error = -ETIMEDOUT;
3436		sdhci_err_stats_inc(host, DAT_TIMEOUT);
3437	} else if (intmask & SDHCI_INT_DATA_END_BIT) {
3438		host->data->error = -EILSEQ;
3439		if (!mmc_op_tuning(SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))))
3440			sdhci_err_stats_inc(host, DAT_CRC);
3441	} else if ((intmask & SDHCI_INT_DATA_CRC) &&
3442		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
3443			!= MMC_BUS_TEST_R) {
3444		host->data->error = -EILSEQ;
3445		if (!mmc_op_tuning(SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))))
3446			sdhci_err_stats_inc(host, DAT_CRC);
3447	} else if (intmask & SDHCI_INT_ADMA_ERROR) {
3448		pr_err("%s: ADMA error: 0x%08x\n", mmc_hostname(host->mmc),
3449		       intmask);
3450		sdhci_adma_show_error(host);
3451		sdhci_err_stats_inc(host, ADMA);
3452		host->data->error = -EIO;
3453		if (host->ops->adma_workaround)
3454			host->ops->adma_workaround(host, intmask);
3455	}
3456
3457	if (host->data->error)
3458		sdhci_finish_data(host);
3459	else {
3460		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
3461			sdhci_transfer_pio(host);
3462
3463		/*
3464		 * We currently don't do anything fancy with DMA
3465		 * boundaries, but as we can't disable the feature
3466		 * we need to at least restart the transfer.
3467		 *
3468		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
3469		 * should return a valid address to continue from, but as
3470		 * some controllers are faulty, don't trust them.
3471		 */
3472		if (intmask & SDHCI_INT_DMA_END) {
3473			dma_addr_t dmastart, dmanow;
3474
3475			dmastart = sdhci_sdma_address(host);
3476			dmanow = dmastart + host->data->bytes_xfered;
3477			/*
3478			 * Force update to the next DMA block boundary.
3479			 */
3480			dmanow = (dmanow &
3481				~((dma_addr_t)SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
3482				SDHCI_DEFAULT_BOUNDARY_SIZE;
3483			host->data->bytes_xfered = dmanow - dmastart;
3484			DBG("DMA base %pad, transferred 0x%06x bytes, next %pad\n",
3485			    &dmastart, host->data->bytes_xfered, &dmanow);
3486			sdhci_set_sdma_addr(host, dmanow);
 
 
3487		}
3488
3489		if (intmask & SDHCI_INT_DATA_END) {
3490			if (host->cmd == host->data_cmd) {
3491				/*
3492				 * Data managed to finish before the
3493				 * command completed. Make sure we do
3494				 * things in the proper order.
3495				 */
3496				host->data_early = 1;
3497			} else {
3498				sdhci_finish_data(host);
3499			}
3500		}
3501	}
3502}
3503
3504static inline bool sdhci_defer_done(struct sdhci_host *host,
3505				    struct mmc_request *mrq)
3506{
3507	struct mmc_data *data = mrq->data;
3508
3509	return host->pending_reset || host->always_defer_done ||
3510	       ((host->flags & SDHCI_REQ_USE_DMA) && data &&
3511		data->host_cookie == COOKIE_MAPPED);
3512}
3513
3514static irqreturn_t sdhci_irq(int irq, void *dev_id)
3515{
3516	struct mmc_request *mrqs_done[SDHCI_MAX_MRQS] = {0};
3517	irqreturn_t result = IRQ_NONE;
3518	struct sdhci_host *host = dev_id;
3519	u32 intmask, mask, unexpected = 0;
3520	int max_loops = 16;
3521	int i;
3522
3523	spin_lock(&host->lock);
3524
3525	if (host->runtime_suspended) {
3526		spin_unlock(&host->lock);
3527		return IRQ_NONE;
3528	}
3529
3530	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
3531	if (!intmask || intmask == 0xffffffff) {
3532		result = IRQ_NONE;
3533		goto out;
3534	}
3535
3536	do {
3537		DBG("IRQ status 0x%08x\n", intmask);
3538
3539		if (host->ops->irq) {
3540			intmask = host->ops->irq(host, intmask);
3541			if (!intmask)
3542				goto cont;
3543		}
3544
3545		/* Clear selected interrupts. */
3546		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
3547				  SDHCI_INT_BUS_POWER);
3548		sdhci_writel(host, mask, SDHCI_INT_STATUS);
3549
 
 
 
3550		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
3551			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
3552				      SDHCI_CARD_PRESENT;
3553
3554			/*
3555			 * There is a observation on i.mx esdhc.  INSERT
3556			 * bit will be immediately set again when it gets
3557			 * cleared, if a card is inserted.  We have to mask
3558			 * the irq to prevent interrupt storm which will
3559			 * freeze the system.  And the REMOVE gets the
3560			 * same situation.
3561			 *
3562			 * More testing are needed here to ensure it works
3563			 * for other platforms though.
3564			 */
3565			host->ier &= ~(SDHCI_INT_CARD_INSERT |
3566				       SDHCI_INT_CARD_REMOVE);
3567			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
3568					       SDHCI_INT_CARD_INSERT;
3569			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
3570			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3571
3572			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
3573				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
3574
3575			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
3576						       SDHCI_INT_CARD_REMOVE);
3577			result = IRQ_WAKE_THREAD;
3578		}
3579
3580		if (intmask & SDHCI_INT_CMD_MASK)
3581			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK, &intmask);
 
3582
3583		if (intmask & SDHCI_INT_DATA_MASK)
3584			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
3585
3586		if (intmask & SDHCI_INT_BUS_POWER)
3587			pr_err("%s: Card is consuming too much power!\n",
3588				mmc_hostname(host->mmc));
3589
3590		if (intmask & SDHCI_INT_RETUNE)
3591			mmc_retune_needed(host->mmc);
3592
3593		if ((intmask & SDHCI_INT_CARD_INT) &&
3594		    (host->ier & SDHCI_INT_CARD_INT)) {
3595			sdhci_enable_sdio_irq_nolock(host, false);
3596			sdio_signal_irq(host->mmc);
 
3597		}
3598
3599		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
3600			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
3601			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
3602			     SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
3603
3604		if (intmask) {
3605			unexpected |= intmask;
3606			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
3607		}
3608cont:
3609		if (result == IRQ_NONE)
3610			result = IRQ_HANDLED;
3611
3612		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
3613	} while (intmask && --max_loops);
3614
3615	/* Determine if mrqs can be completed immediately */
3616	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
3617		struct mmc_request *mrq = host->mrqs_done[i];
3618
3619		if (!mrq)
3620			continue;
3621
3622		if (sdhci_defer_done(host, mrq)) {
3623			result = IRQ_WAKE_THREAD;
3624		} else {
3625			mrqs_done[i] = mrq;
3626			host->mrqs_done[i] = NULL;
3627		}
3628	}
3629out:
3630	if (host->deferred_cmd)
3631		result = IRQ_WAKE_THREAD;
3632
3633	spin_unlock(&host->lock);
3634
3635	/* Process mrqs ready for immediate completion */
3636	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
3637		if (!mrqs_done[i])
3638			continue;
3639
3640		if (host->ops->request_done)
3641			host->ops->request_done(host, mrqs_done[i]);
3642		else
3643			mmc_request_done(host->mmc, mrqs_done[i]);
3644	}
3645
3646	if (unexpected) {
3647		pr_err("%s: Unexpected interrupt 0x%08x.\n",
3648			   mmc_hostname(host->mmc), unexpected);
3649		sdhci_err_stats_inc(host, UNEXPECTED_IRQ);
3650		sdhci_dumpregs(host);
3651	}
3652
3653	return result;
3654}
3655
3656static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
3657{
3658	struct sdhci_host *host = dev_id;
3659	struct mmc_command *cmd;
3660	unsigned long flags;
3661	u32 isr;
3662
3663	while (!sdhci_request_done(host))
3664		;
3665
3666	spin_lock_irqsave(&host->lock, flags);
3667
3668	isr = host->thread_isr;
3669	host->thread_isr = 0;
3670
3671	cmd = host->deferred_cmd;
3672	if (cmd && !sdhci_send_command_retry(host, cmd, flags))
3673		sdhci_finish_mrq(host, cmd->mrq);
3674
3675	spin_unlock_irqrestore(&host->lock, flags);
3676
3677	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
3678		struct mmc_host *mmc = host->mmc;
 
 
 
 
 
3679
3680		mmc->ops->card_event(mmc);
3681		mmc_detect_change(mmc, msecs_to_jiffies(200));
 
 
3682	}
3683
3684	return IRQ_HANDLED;
3685}
3686
3687/*****************************************************************************\
3688 *                                                                           *
3689 * Suspend/resume                                                            *
3690 *                                                                           *
3691\*****************************************************************************/
3692
3693#ifdef CONFIG_PM
3694
3695static bool sdhci_cd_irq_can_wakeup(struct sdhci_host *host)
3696{
3697	return mmc_card_is_removable(host->mmc) &&
3698	       !(host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3699	       !mmc_can_gpio_cd(host->mmc);
3700}
3701
3702/*
3703 * To enable wakeup events, the corresponding events have to be enabled in
3704 * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
3705 * Table' in the SD Host Controller Standard Specification.
3706 * It is useless to restore SDHCI_INT_ENABLE state in
3707 * sdhci_disable_irq_wakeups() since it will be set by
3708 * sdhci_enable_card_detection() or sdhci_init().
3709 */
3710static bool sdhci_enable_irq_wakeups(struct sdhci_host *host)
3711{
3712	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE |
3713		  SDHCI_WAKE_ON_INT;
3714	u32 irq_val = 0;
3715	u8 wake_val = 0;
3716	u8 val;
3717
3718	if (sdhci_cd_irq_can_wakeup(host)) {
3719		wake_val |= SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE;
3720		irq_val |= SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE;
3721	}
3722
3723	if (mmc_card_wake_sdio_irq(host->mmc)) {
3724		wake_val |= SDHCI_WAKE_ON_INT;
3725		irq_val |= SDHCI_INT_CARD_INT;
3726	}
3727
3728	if (!irq_val)
3729		return false;
3730
3731	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
3732	val &= ~mask;
3733	val |= wake_val;
 
 
3734	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3735
3736	sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
3737
3738	host->irq_wake_enabled = !enable_irq_wake(host->irq);
3739
3740	return host->irq_wake_enabled;
3741}
 
3742
3743static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
3744{
3745	u8 val;
3746	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
3747			| SDHCI_WAKE_ON_INT;
3748
3749	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
3750	val &= ~mask;
3751	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3752
3753	disable_irq_wake(host->irq);
3754
3755	host->irq_wake_enabled = false;
3756}
3757
3758int sdhci_suspend_host(struct sdhci_host *host)
3759{
3760	sdhci_disable_card_detection(host);
3761
3762	mmc_retune_timer_stop(host->mmc);
 
3763
3764	if (!device_may_wakeup(mmc_dev(host->mmc)) ||
3765	    !sdhci_enable_irq_wakeups(host)) {
3766		host->ier = 0;
3767		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
3768		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3769		free_irq(host->irq, host);
 
 
 
3770	}
3771
3772	return 0;
3773}
3774
3775EXPORT_SYMBOL_GPL(sdhci_suspend_host);
3776
3777int sdhci_resume_host(struct sdhci_host *host)
3778{
3779	struct mmc_host *mmc = host->mmc;
3780	int ret = 0;
3781
3782	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3783		if (host->ops->enable_dma)
3784			host->ops->enable_dma(host);
3785	}
3786
3787	if ((mmc->pm_flags & MMC_PM_KEEP_POWER) &&
3788	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
3789		/* Card keeps power but host controller does not */
3790		sdhci_init(host, 0);
3791		host->pwr = 0;
3792		host->clock = 0;
3793		host->reinit_uhs = true;
3794		mmc->ops->set_ios(mmc, &mmc->ios);
3795	} else {
3796		sdhci_init(host, (mmc->pm_flags & MMC_PM_KEEP_POWER));
 
3797	}
3798
3799	if (host->irq_wake_enabled) {
3800		sdhci_disable_irq_wakeups(host);
3801	} else {
3802		ret = request_threaded_irq(host->irq, sdhci_irq,
3803					   sdhci_thread_irq, IRQF_SHARED,
3804					   mmc_hostname(mmc), host);
3805		if (ret)
3806			return ret;
 
 
 
3807	}
3808
3809	sdhci_enable_card_detection(host);
3810
3811	return ret;
3812}
3813
3814EXPORT_SYMBOL_GPL(sdhci_resume_host);
3815
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
3816int sdhci_runtime_suspend_host(struct sdhci_host *host)
3817{
3818	unsigned long flags;
3819
3820	mmc_retune_timer_stop(host->mmc);
 
3821
3822	spin_lock_irqsave(&host->lock, flags);
3823	host->ier &= SDHCI_INT_CARD_INT;
3824	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
3825	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3826	spin_unlock_irqrestore(&host->lock, flags);
3827
3828	synchronize_hardirq(host->irq);
3829
3830	spin_lock_irqsave(&host->lock, flags);
3831	host->runtime_suspended = true;
3832	spin_unlock_irqrestore(&host->lock, flags);
3833
3834	return 0;
3835}
3836EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);
3837
3838int sdhci_runtime_resume_host(struct sdhci_host *host, int soft_reset)
3839{
3840	struct mmc_host *mmc = host->mmc;
3841	unsigned long flags;
3842	int host_flags = host->flags;
3843
3844	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3845		if (host->ops->enable_dma)
3846			host->ops->enable_dma(host);
3847	}
3848
3849	sdhci_init(host, soft_reset);
3850
3851	if (mmc->ios.power_mode != MMC_POWER_UNDEFINED &&
3852	    mmc->ios.power_mode != MMC_POWER_OFF) {
3853		/* Force clock and power re-program */
3854		host->pwr = 0;
3855		host->clock = 0;
3856		host->reinit_uhs = true;
3857		mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
3858		mmc->ops->set_ios(mmc, &mmc->ios);
3859
3860		if ((host_flags & SDHCI_PV_ENABLED) &&
3861		    !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
3862			spin_lock_irqsave(&host->lock, flags);
3863			sdhci_enable_preset_value(host, true);
3864			spin_unlock_irqrestore(&host->lock, flags);
3865		}
3866
3867		if ((mmc->caps2 & MMC_CAP2_HS400_ES) &&
3868		    mmc->ops->hs400_enhanced_strobe)
3869			mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios);
 
 
3870	}
3871
3872	spin_lock_irqsave(&host->lock, flags);
3873
3874	host->runtime_suspended = false;
3875
3876	/* Enable SDIO IRQ */
3877	if (sdio_irq_claimed(mmc))
3878		sdhci_enable_sdio_irq_nolock(host, true);
3879
3880	/* Enable Card Detection */
3881	sdhci_enable_card_detection(host);
3882
3883	spin_unlock_irqrestore(&host->lock, flags);
3884
3885	return 0;
3886}
3887EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);
3888
3889#endif /* CONFIG_PM */
3890
3891/*****************************************************************************\
3892 *                                                                           *
3893 * Command Queue Engine (CQE) helpers                                        *
3894 *                                                                           *
3895\*****************************************************************************/
3896
3897void sdhci_cqe_enable(struct mmc_host *mmc)
3898{
3899	struct sdhci_host *host = mmc_priv(mmc);
3900	unsigned long flags;
3901	u8 ctrl;
3902
3903	spin_lock_irqsave(&host->lock, flags);
3904
3905	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
3906	ctrl &= ~SDHCI_CTRL_DMA_MASK;
3907	/*
3908	 * Host from V4.10 supports ADMA3 DMA type.
3909	 * ADMA3 performs integrated descriptor which is more suitable
3910	 * for cmd queuing to fetch both command and transfer descriptors.
3911	 */
3912	if (host->v4_mode && (host->caps1 & SDHCI_CAN_DO_ADMA3))
3913		ctrl |= SDHCI_CTRL_ADMA3;
3914	else if (host->flags & SDHCI_USE_64_BIT_DMA)
3915		ctrl |= SDHCI_CTRL_ADMA64;
3916	else
3917		ctrl |= SDHCI_CTRL_ADMA32;
3918	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
3919
3920	sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, 512),
3921		     SDHCI_BLOCK_SIZE);
3922
3923	/* Set maximum timeout */
3924	sdhci_set_timeout(host, NULL);
3925
3926	host->ier = host->cqe_ier;
3927
3928	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
3929	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3930
3931	host->cqe_on = true;
3932
3933	pr_debug("%s: sdhci: CQE on, IRQ mask %#x, IRQ status %#x\n",
3934		 mmc_hostname(mmc), host->ier,
3935		 sdhci_readl(host, SDHCI_INT_STATUS));
3936
3937	spin_unlock_irqrestore(&host->lock, flags);
3938}
3939EXPORT_SYMBOL_GPL(sdhci_cqe_enable);
3940
3941void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery)
3942{
3943	struct sdhci_host *host = mmc_priv(mmc);
3944	unsigned long flags;
3945
3946	spin_lock_irqsave(&host->lock, flags);
3947
3948	sdhci_set_default_irqs(host);
3949
3950	host->cqe_on = false;
3951
3952	if (recovery)
3953		sdhci_reset_for(host, CQE_RECOVERY);
3954
3955	pr_debug("%s: sdhci: CQE off, IRQ mask %#x, IRQ status %#x\n",
3956		 mmc_hostname(mmc), host->ier,
3957		 sdhci_readl(host, SDHCI_INT_STATUS));
3958
3959	spin_unlock_irqrestore(&host->lock, flags);
3960}
3961EXPORT_SYMBOL_GPL(sdhci_cqe_disable);
3962
3963bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
3964		   int *data_error)
3965{
3966	u32 mask;
3967
3968	if (!host->cqe_on)
3969		return false;
3970
3971	if (intmask & (SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC)) {
3972		*cmd_error = -EILSEQ;
3973		if (!mmc_op_tuning(SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))))
3974			sdhci_err_stats_inc(host, CMD_CRC);
3975	} else if (intmask & SDHCI_INT_TIMEOUT) {
3976		*cmd_error = -ETIMEDOUT;
3977		sdhci_err_stats_inc(host, CMD_TIMEOUT);
3978	} else
3979		*cmd_error = 0;
3980
3981	if (intmask & (SDHCI_INT_DATA_END_BIT | SDHCI_INT_DATA_CRC)) {
3982		*data_error = -EILSEQ;
3983		if (!mmc_op_tuning(SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))))
3984			sdhci_err_stats_inc(host, DAT_CRC);
3985	} else if (intmask & SDHCI_INT_DATA_TIMEOUT) {
3986		*data_error = -ETIMEDOUT;
3987		sdhci_err_stats_inc(host, DAT_TIMEOUT);
3988	} else if (intmask & SDHCI_INT_ADMA_ERROR) {
3989		*data_error = -EIO;
3990		sdhci_err_stats_inc(host, ADMA);
3991	} else
3992		*data_error = 0;
3993
3994	/* Clear selected interrupts. */
3995	mask = intmask & host->cqe_ier;
3996	sdhci_writel(host, mask, SDHCI_INT_STATUS);
3997
3998	if (intmask & SDHCI_INT_BUS_POWER)
3999		pr_err("%s: Card is consuming too much power!\n",
4000		       mmc_hostname(host->mmc));
4001
4002	intmask &= ~(host->cqe_ier | SDHCI_INT_ERROR);
4003	if (intmask) {
4004		sdhci_writel(host, intmask, SDHCI_INT_STATUS);
4005		pr_err("%s: CQE: Unexpected interrupt 0x%08x.\n",
4006		       mmc_hostname(host->mmc), intmask);
4007		sdhci_err_stats_inc(host, UNEXPECTED_IRQ);
4008		sdhci_dumpregs(host);
4009	}
4010
4011	return true;
4012}
4013EXPORT_SYMBOL_GPL(sdhci_cqe_irq);
4014
4015/*****************************************************************************\
4016 *                                                                           *
4017 * Device allocation/registration                                            *
4018 *                                                                           *
4019\*****************************************************************************/
4020
4021struct sdhci_host *sdhci_alloc_host(struct device *dev,
4022	size_t priv_size)
4023{
4024	struct mmc_host *mmc;
4025	struct sdhci_host *host;
4026
4027	WARN_ON(dev == NULL);
4028
4029	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
4030	if (!mmc)
4031		return ERR_PTR(-ENOMEM);
4032
4033	host = mmc_priv(mmc);
4034	host->mmc = mmc;
4035	host->mmc_host_ops = sdhci_ops;
4036	mmc->ops = &host->mmc_host_ops;
4037
4038	host->flags = SDHCI_SIGNALING_330;
4039
4040	host->cqe_ier     = SDHCI_CQE_INT_MASK;
4041	host->cqe_err_ier = SDHCI_CQE_INT_ERR_MASK;
4042
4043	host->tuning_delay = -1;
4044	host->tuning_loop_count = MAX_TUNING_LOOP;
4045
4046	host->sdma_boundary = SDHCI_DEFAULT_BOUNDARY_ARG;
4047
4048	/*
4049	 * The DMA table descriptor count is calculated as the maximum
4050	 * number of segments times 2, to allow for an alignment
4051	 * descriptor for each segment, plus 1 for a nop end descriptor.
4052	 */
4053	host->adma_table_cnt = SDHCI_MAX_SEGS * 2 + 1;
4054	host->max_adma = 65536;
4055
4056	host->max_timeout_count = 0xE;
4057
4058	return host;
4059}
4060
4061EXPORT_SYMBOL_GPL(sdhci_alloc_host);
4062
4063static int sdhci_set_dma_mask(struct sdhci_host *host)
4064{
4065	struct mmc_host *mmc = host->mmc;
4066	struct device *dev = mmc_dev(mmc);
4067	int ret = -EINVAL;
4068
4069	if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
4070		host->flags &= ~SDHCI_USE_64_BIT_DMA;
4071
4072	/* Try 64-bit mask if hardware is capable  of it */
4073	if (host->flags & SDHCI_USE_64_BIT_DMA) {
4074		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
4075		if (ret) {
4076			pr_warn("%s: Failed to set 64-bit DMA mask.\n",
4077				mmc_hostname(mmc));
4078			host->flags &= ~SDHCI_USE_64_BIT_DMA;
4079		}
4080	}
4081
4082	/* 32-bit mask as default & fallback */
4083	if (ret) {
4084		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
4085		if (ret)
4086			pr_warn("%s: Failed to set 32-bit DMA mask.\n",
4087				mmc_hostname(mmc));
4088	}
4089
4090	return ret;
4091}
4092
4093void __sdhci_read_caps(struct sdhci_host *host, const u16 *ver,
4094		       const u32 *caps, const u32 *caps1)
4095{
4096	u16 v;
4097	u64 dt_caps_mask = 0;
4098	u64 dt_caps = 0;
4099
4100	if (host->read_caps)
4101		return;
4102
4103	host->read_caps = true;
4104
4105	if (debug_quirks)
4106		host->quirks = debug_quirks;
4107
4108	if (debug_quirks2)
4109		host->quirks2 = debug_quirks2;
4110
4111	sdhci_reset_for_all(host);
4112
4113	if (host->v4_mode)
4114		sdhci_do_enable_v4_mode(host);
4115
4116	device_property_read_u64(mmc_dev(host->mmc),
4117				 "sdhci-caps-mask", &dt_caps_mask);
4118	device_property_read_u64(mmc_dev(host->mmc),
4119				 "sdhci-caps", &dt_caps);
4120
4121	v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
4122	host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
4123
4124	if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
4125		return;
4126
4127	if (caps) {
4128		host->caps = *caps;
4129	} else {
4130		host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
4131		host->caps &= ~lower_32_bits(dt_caps_mask);
4132		host->caps |= lower_32_bits(dt_caps);
4133	}
4134
4135	if (host->version < SDHCI_SPEC_300)
4136		return;
4137
4138	if (caps1) {
4139		host->caps1 = *caps1;
4140	} else {
4141		host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
4142		host->caps1 &= ~upper_32_bits(dt_caps_mask);
4143		host->caps1 |= upper_32_bits(dt_caps);
4144	}
4145}
4146EXPORT_SYMBOL_GPL(__sdhci_read_caps);
4147
4148static void sdhci_allocate_bounce_buffer(struct sdhci_host *host)
4149{
4150	struct mmc_host *mmc = host->mmc;
4151	unsigned int max_blocks;
4152	unsigned int bounce_size;
4153	int ret;
4154
4155	/*
4156	 * Cap the bounce buffer at 64KB. Using a bigger bounce buffer
4157	 * has diminishing returns, this is probably because SD/MMC
4158	 * cards are usually optimized to handle this size of requests.
4159	 */
4160	bounce_size = SZ_64K;
4161	/*
4162	 * Adjust downwards to maximum request size if this is less
4163	 * than our segment size, else hammer down the maximum
4164	 * request size to the maximum buffer size.
4165	 */
4166	if (mmc->max_req_size < bounce_size)
4167		bounce_size = mmc->max_req_size;
4168	max_blocks = bounce_size / 512;
4169
4170	/*
4171	 * When we just support one segment, we can get significant
4172	 * speedups by the help of a bounce buffer to group scattered
4173	 * reads/writes together.
4174	 */
4175	host->bounce_buffer = devm_kmalloc(mmc_dev(mmc),
4176					   bounce_size,
4177					   GFP_KERNEL);
4178	if (!host->bounce_buffer) {
4179		pr_err("%s: failed to allocate %u bytes for bounce buffer, falling back to single segments\n",
4180		       mmc_hostname(mmc),
4181		       bounce_size);
4182		/*
4183		 * Exiting with zero here makes sure we proceed with
4184		 * mmc->max_segs == 1.
4185		 */
4186		return;
4187	}
4188
4189	host->bounce_addr = dma_map_single(mmc_dev(mmc),
4190					   host->bounce_buffer,
4191					   bounce_size,
4192					   DMA_BIDIRECTIONAL);
4193	ret = dma_mapping_error(mmc_dev(mmc), host->bounce_addr);
4194	if (ret) {
4195		devm_kfree(mmc_dev(mmc), host->bounce_buffer);
4196		host->bounce_buffer = NULL;
4197		/* Again fall back to max_segs == 1 */
4198		return;
4199	}
4200
4201	host->bounce_buffer_size = bounce_size;
4202
4203	/* Lie about this since we're bouncing */
4204	mmc->max_segs = max_blocks;
4205	mmc->max_seg_size = bounce_size;
4206	mmc->max_req_size = bounce_size;
4207
4208	pr_info("%s bounce up to %u segments into one, max segment size %u bytes\n",
4209		mmc_hostname(mmc), max_blocks, bounce_size);
4210}
4211
4212static inline bool sdhci_can_64bit_dma(struct sdhci_host *host)
4213{
4214	/*
4215	 * According to SD Host Controller spec v4.10, bit[27] added from
4216	 * version 4.10 in Capabilities Register is used as 64-bit System
4217	 * Address support for V4 mode.
4218	 */
4219	if (host->version >= SDHCI_SPEC_410 && host->v4_mode)
4220		return host->caps & SDHCI_CAN_64BIT_V4;
4221
4222	return host->caps & SDHCI_CAN_64BIT;
4223}
4224
4225int sdhci_setup_host(struct sdhci_host *host)
4226{
4227	struct mmc_host *mmc;
 
4228	u32 max_current_caps;
4229	unsigned int ocr_avail;
4230	unsigned int override_timeout_clk;
4231	u32 max_clk;
4232	int ret = 0;
4233	bool enable_vqmmc = false;
4234
4235	WARN_ON(host == NULL);
4236	if (host == NULL)
4237		return -EINVAL;
4238
4239	mmc = host->mmc;
4240
4241	/*
4242	 * If there are external regulators, get them. Note this must be done
4243	 * early before resetting the host and reading the capabilities so that
4244	 * the host can take the appropriate action if regulators are not
4245	 * available.
4246	 */
4247	if (!mmc->supply.vqmmc) {
4248		ret = mmc_regulator_get_supply(mmc);
4249		if (ret)
4250			return ret;
4251		enable_vqmmc  = true;
4252	}
4253
4254	DBG("Version:   0x%08x | Present:  0x%08x\n",
4255	    sdhci_readw(host, SDHCI_HOST_VERSION),
4256	    sdhci_readl(host, SDHCI_PRESENT_STATE));
4257	DBG("Caps:      0x%08x | Caps_1:   0x%08x\n",
4258	    sdhci_readl(host, SDHCI_CAPABILITIES),
4259	    sdhci_readl(host, SDHCI_CAPABILITIES_1));
4260
4261	sdhci_read_caps(host);
4262
4263	override_timeout_clk = host->timeout_clk;
4264
4265	if (host->version > SDHCI_SPEC_420) {
 
 
 
 
 
4266		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
4267		       mmc_hostname(mmc), host->version);
4268	}
4269
 
 
 
 
 
 
 
 
4270	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
4271		host->flags |= SDHCI_USE_SDMA;
4272	else if (!(host->caps & SDHCI_CAN_DO_SDMA))
4273		DBG("Controller doesn't have SDMA capability\n");
4274	else
4275		host->flags |= SDHCI_USE_SDMA;
4276
4277	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
4278		(host->flags & SDHCI_USE_SDMA)) {
4279		DBG("Disabling DMA as it is marked broken\n");
4280		host->flags &= ~SDHCI_USE_SDMA;
4281	}
4282
4283	if ((host->version >= SDHCI_SPEC_200) &&
4284		(host->caps & SDHCI_CAN_DO_ADMA2))
4285		host->flags |= SDHCI_USE_ADMA;
4286
4287	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
4288		(host->flags & SDHCI_USE_ADMA)) {
4289		DBG("Disabling ADMA as it is marked broken\n");
4290		host->flags &= ~SDHCI_USE_ADMA;
4291	}
4292
4293	if (sdhci_can_64bit_dma(host))
 
 
 
 
 
 
 
4294		host->flags |= SDHCI_USE_64_BIT_DMA;
4295
4296	if (host->use_external_dma) {
4297		ret = sdhci_external_dma_init(host);
4298		if (ret == -EPROBE_DEFER)
4299			goto unreg;
4300		/*
4301		 * Fall back to use the DMA/PIO integrated in standard SDHCI
4302		 * instead of external DMA devices.
4303		 */
4304		else if (ret)
4305			sdhci_switch_external_dma(host, false);
4306		/* Disable internal DMA sources */
4307		else
4308			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
4309	}
4310
4311	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
4312		if (host->ops->set_dma_mask)
4313			ret = host->ops->set_dma_mask(host);
4314		else
4315			ret = sdhci_set_dma_mask(host);
4316
4317		if (!ret && host->ops->enable_dma)
4318			ret = host->ops->enable_dma(host);
4319
4320		if (ret) {
4321			pr_warn("%s: No suitable DMA available - falling back to PIO\n",
4322				mmc_hostname(mmc));
4323			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
4324
4325			ret = 0;
4326		}
4327	}
4328
4329	/* SDMA does not support 64-bit DMA if v4 mode not set */
4330	if ((host->flags & SDHCI_USE_64_BIT_DMA) && !host->v4_mode)
4331		host->flags &= ~SDHCI_USE_SDMA;
4332
4333	if (host->flags & SDHCI_USE_ADMA) {
4334		dma_addr_t dma;
4335		void *buf;
4336
4337		if (!(host->flags & SDHCI_USE_64_BIT_DMA))
4338			host->alloc_desc_sz = SDHCI_ADMA2_32_DESC_SZ;
4339		else if (!host->alloc_desc_sz)
4340			host->alloc_desc_sz = SDHCI_ADMA2_64_DESC_SZ(host);
4341
4342		host->desc_sz = host->alloc_desc_sz;
4343		host->adma_table_sz = host->adma_table_cnt * host->desc_sz;
4344
4345		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
4346		/*
4347		 * Use zalloc to zero the reserved high 32-bits of 128-bit
4348		 * descriptors so that they never need to be written.
 
 
4349		 */
4350		buf = dma_alloc_coherent(mmc_dev(mmc),
4351					 host->align_buffer_sz + host->adma_table_sz,
4352					 &dma, GFP_KERNEL);
 
 
 
 
 
 
 
 
 
 
4353		if (!buf) {
4354			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
4355				mmc_hostname(mmc));
4356			host->flags &= ~SDHCI_USE_ADMA;
4357		} else if ((dma + host->align_buffer_sz) &
4358			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
4359			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
4360				mmc_hostname(mmc));
4361			host->flags &= ~SDHCI_USE_ADMA;
4362			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
4363					  host->adma_table_sz, buf, dma);
4364		} else {
4365			host->align_buffer = buf;
4366			host->align_addr = dma;
4367
4368			host->adma_table = buf + host->align_buffer_sz;
4369			host->adma_addr = dma + host->align_buffer_sz;
4370		}
4371	}
4372
4373	/*
4374	 * If we use DMA, then it's up to the caller to set the DMA
4375	 * mask, but PIO does not need the hw shim so we set a new
4376	 * mask here in that case.
4377	 */
4378	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
4379		host->dma_mask = DMA_BIT_MASK(64);
4380		mmc_dev(mmc)->dma_mask = &host->dma_mask;
4381	}
4382
4383	if (host->version >= SDHCI_SPEC_300)
4384		host->max_clk = FIELD_GET(SDHCI_CLOCK_V3_BASE_MASK, host->caps);
 
4385	else
4386		host->max_clk = FIELD_GET(SDHCI_CLOCK_BASE_MASK, host->caps);
 
4387
4388	host->max_clk *= 1000000;
4389	if (host->max_clk == 0 || host->quirks &
4390			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
4391		if (!host->ops->get_max_clock) {
4392			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
4393			       mmc_hostname(mmc));
4394			ret = -ENODEV;
4395			goto undma;
4396		}
4397		host->max_clk = host->ops->get_max_clock(host);
4398	}
4399
4400	/*
4401	 * In case of Host Controller v3.00, find out whether clock
4402	 * multiplier is supported.
4403	 */
4404	host->clk_mul = FIELD_GET(SDHCI_CLOCK_MUL_MASK, host->caps1);
 
4405
4406	/*
4407	 * In case the value in Clock Multiplier is 0, then programmable
4408	 * clock mode is not supported, otherwise the actual clock
4409	 * multiplier is one more than the value of Clock Multiplier
4410	 * in the Capabilities Register.
4411	 */
4412	if (host->clk_mul)
4413		host->clk_mul += 1;
4414
4415	/*
4416	 * Set host parameters.
4417	 */
4418	max_clk = host->max_clk;
4419
4420	if (host->ops->get_min_clock)
4421		mmc->f_min = host->ops->get_min_clock(host);
4422	else if (host->version >= SDHCI_SPEC_300) {
4423		if (host->clk_mul)
 
4424			max_clk = host->max_clk * host->clk_mul;
4425		/*
4426		 * Divided Clock Mode minimum clock rate is always less than
4427		 * Programmable Clock Mode minimum clock rate.
4428		 */
4429		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
4430	} else
4431		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
4432
4433	if (!mmc->f_max || mmc->f_max > max_clk)
4434		mmc->f_max = max_clk;
4435
4436	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
4437		host->timeout_clk = FIELD_GET(SDHCI_TIMEOUT_CLK_MASK, host->caps);
4438
4439		if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
4440			host->timeout_clk *= 1000;
4441
4442		if (host->timeout_clk == 0) {
4443			if (!host->ops->get_timeout_clock) {
 
 
 
4444				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
4445					mmc_hostname(mmc));
4446				ret = -ENODEV;
4447				goto undma;
4448			}
4449
4450			host->timeout_clk =
4451				DIV_ROUND_UP(host->ops->get_timeout_clock(host),
4452					     1000);
4453		}
4454
 
 
 
4455		if (override_timeout_clk)
4456			host->timeout_clk = override_timeout_clk;
4457
4458		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
4459			host->ops->get_max_timeout_count(host) : 1 << 27;
4460		mmc->max_busy_timeout /= host->timeout_clk;
4461	}
4462
4463	if (host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT &&
4464	    !host->ops->get_max_timeout_count)
4465		mmc->max_busy_timeout = 0;
4466
4467	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_CMD23;
4468	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
4469
4470	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
4471		host->flags |= SDHCI_AUTO_CMD12;
4472
4473	/*
4474	 * For v3 mode, Auto-CMD23 stuff only works in ADMA or PIO.
4475	 * For v4 mode, SDMA may use Auto-CMD23 as well.
4476	 */
4477	if ((host->version >= SDHCI_SPEC_300) &&
4478	    ((host->flags & SDHCI_USE_ADMA) ||
4479	     !(host->flags & SDHCI_USE_SDMA) || host->v4_mode) &&
4480	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
4481		host->flags |= SDHCI_AUTO_CMD23;
4482		DBG("Auto-CMD23 available\n");
4483	} else {
4484		DBG("Auto-CMD23 unavailable\n");
4485	}
4486
4487	/*
4488	 * A controller may support 8-bit width, but the board itself
4489	 * might not have the pins brought out.  Boards that support
4490	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
4491	 * their platform code before calling sdhci_add_host(), and we
4492	 * won't assume 8-bit width for hosts without that CAP.
4493	 */
4494	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
4495		mmc->caps |= MMC_CAP_4_BIT_DATA;
4496
4497	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
4498		mmc->caps &= ~MMC_CAP_CMD23;
4499
4500	if (host->caps & SDHCI_CAN_DO_HISPD)
4501		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
4502
4503	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
4504	    mmc_card_is_removable(mmc) &&
4505	    mmc_gpio_get_cd(mmc) < 0)
4506		mmc->caps |= MMC_CAP_NEEDS_POLL;
4507
4508	if (!IS_ERR(mmc->supply.vqmmc)) {
4509		if (enable_vqmmc) {
4510			ret = regulator_enable(mmc->supply.vqmmc);
4511			host->sdhci_core_to_disable_vqmmc = !ret;
4512		}
4513
4514		/* If vqmmc provides no 1.8V signalling, then there's no UHS */
 
 
4515		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
4516						    1950000))
4517			host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
4518					 SDHCI_SUPPORT_SDR50 |
4519					 SDHCI_SUPPORT_DDR50);
4520
4521		/* In eMMC case vqmmc might be a fixed 1.8V regulator */
4522		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 2700000,
4523						    3600000))
4524			host->flags &= ~SDHCI_SIGNALING_330;
4525
4526		if (ret) {
4527			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
4528				mmc_hostname(mmc), ret);
4529			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
4530		}
4531
4532	}
4533
4534	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
4535		host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
4536				 SDHCI_SUPPORT_DDR50);
4537		/*
4538		 * The SDHCI controller in a SoC might support HS200/HS400
4539		 * (indicated using mmc-hs200-1_8v/mmc-hs400-1_8v dt property),
4540		 * but if the board is modeled such that the IO lines are not
4541		 * connected to 1.8v then HS200/HS400 cannot be supported.
4542		 * Disable HS200/HS400 if the board does not have 1.8v connected
4543		 * to the IO lines. (Applicable for other modes in 1.8v)
4544		 */
4545		mmc->caps2 &= ~(MMC_CAP2_HSX00_1_8V | MMC_CAP2_HS400_ES);
4546		mmc->caps &= ~(MMC_CAP_1_8V_DDR | MMC_CAP_UHS);
4547	}
4548
4549	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
4550	if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
4551			   SDHCI_SUPPORT_DDR50))
4552		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
4553
4554	/* SDR104 supports also implies SDR50 support */
4555	if (host->caps1 & SDHCI_SUPPORT_SDR104) {
4556		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
4557		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
4558		 * field can be promoted to support HS200.
4559		 */
4560		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
4561			mmc->caps2 |= MMC_CAP2_HS200;
4562	} else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
4563		mmc->caps |= MMC_CAP_UHS_SDR50;
4564	}
4565
4566	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
4567	    (host->caps1 & SDHCI_SUPPORT_HS400))
4568		mmc->caps2 |= MMC_CAP2_HS400;
4569
4570	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
4571	    (IS_ERR(mmc->supply.vqmmc) ||
4572	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
4573					     1300000)))
4574		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;
4575
4576	if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
4577	    !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
4578		mmc->caps |= MMC_CAP_UHS_DDR50;
4579
4580	/* Does the host need tuning for SDR50? */
4581	if (host->caps1 & SDHCI_USE_SDR50_TUNING)
4582		host->flags |= SDHCI_SDR50_NEEDS_TUNING;
4583
 
 
 
 
4584	/* Driver Type(s) (A, C, D) supported by the host */
4585	if (host->caps1 & SDHCI_DRIVER_TYPE_A)
4586		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
4587	if (host->caps1 & SDHCI_DRIVER_TYPE_C)
4588		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
4589	if (host->caps1 & SDHCI_DRIVER_TYPE_D)
4590		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
4591
4592	/* Initial value for re-tuning timer count */
4593	host->tuning_count = FIELD_GET(SDHCI_RETUNING_TIMER_COUNT_MASK,
4594				       host->caps1);
4595
4596	/*
4597	 * In case Re-tuning Timer is not disabled, the actual value of
4598	 * re-tuning timer will be 2 ^ (n - 1).
4599	 */
4600	if (host->tuning_count)
4601		host->tuning_count = 1 << (host->tuning_count - 1);
4602
4603	/* Re-tuning mode supported by the Host Controller */
4604	host->tuning_mode = FIELD_GET(SDHCI_RETUNING_MODE_MASK, host->caps1);
 
4605
4606	ocr_avail = 0;
4607
4608	/*
4609	 * According to SD Host Controller spec v3.00, if the Host System
4610	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
4611	 * the value is meaningful only if Voltage Support in the Capabilities
4612	 * register is set. The actual current value is 4 times the register
4613	 * value.
4614	 */
4615	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
4616	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
4617		int curr = regulator_get_current_limit(mmc->supply.vmmc);
4618		if (curr > 0) {
4619
4620			/* convert to SDHCI_MAX_CURRENT format */
4621			curr = curr/1000;  /* convert to mA */
4622			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;
4623
4624			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
4625			max_current_caps =
4626				FIELD_PREP(SDHCI_MAX_CURRENT_330_MASK, curr) |
4627				FIELD_PREP(SDHCI_MAX_CURRENT_300_MASK, curr) |
4628				FIELD_PREP(SDHCI_MAX_CURRENT_180_MASK, curr);
4629		}
4630	}
4631
4632	if (host->caps & SDHCI_CAN_VDD_330) {
4633		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
4634
4635		mmc->max_current_330 = FIELD_GET(SDHCI_MAX_CURRENT_330_MASK,
4636						 max_current_caps) *
4637						SDHCI_MAX_CURRENT_MULTIPLIER;
 
4638	}
4639	if (host->caps & SDHCI_CAN_VDD_300) {
4640		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
4641
4642		mmc->max_current_300 = FIELD_GET(SDHCI_MAX_CURRENT_300_MASK,
4643						 max_current_caps) *
4644						SDHCI_MAX_CURRENT_MULTIPLIER;
 
4645	}
4646	if (host->caps & SDHCI_CAN_VDD_180) {
4647		ocr_avail |= MMC_VDD_165_195;
4648
4649		mmc->max_current_180 = FIELD_GET(SDHCI_MAX_CURRENT_180_MASK,
4650						 max_current_caps) *
4651						SDHCI_MAX_CURRENT_MULTIPLIER;
 
4652	}
4653
4654	/* If OCR set by host, use it instead. */
4655	if (host->ocr_mask)
4656		ocr_avail = host->ocr_mask;
4657
4658	/* If OCR set by external regulators, give it highest prio. */
4659	if (mmc->ocr_avail)
4660		ocr_avail = mmc->ocr_avail;
4661
4662	mmc->ocr_avail = ocr_avail;
4663	mmc->ocr_avail_sdio = ocr_avail;
4664	if (host->ocr_avail_sdio)
4665		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
4666	mmc->ocr_avail_sd = ocr_avail;
4667	if (host->ocr_avail_sd)
4668		mmc->ocr_avail_sd &= host->ocr_avail_sd;
4669	else /* normal SD controllers don't support 1.8V */
4670		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
4671	mmc->ocr_avail_mmc = ocr_avail;
4672	if (host->ocr_avail_mmc)
4673		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
4674
4675	if (mmc->ocr_avail == 0) {
4676		pr_err("%s: Hardware doesn't report any support voltages.\n",
4677		       mmc_hostname(mmc));
4678		ret = -ENODEV;
4679		goto unreg;
4680	}
4681
4682	if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
4683			  MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
4684			  MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
4685	    (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
4686		host->flags |= SDHCI_SIGNALING_180;
4687
4688	if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
4689		host->flags |= SDHCI_SIGNALING_120;
4690
4691	spin_lock_init(&host->lock);
4692
4693	/*
4694	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
4695	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
4696	 * is less anyway.
4697	 */
4698	mmc->max_req_size = 524288;
4699
4700	/*
4701	 * Maximum number of segments. Depends on if the hardware
4702	 * can do scatter/gather or not.
4703	 */
4704	if (host->flags & SDHCI_USE_ADMA) {
4705		mmc->max_segs = SDHCI_MAX_SEGS;
4706	} else if (host->flags & SDHCI_USE_SDMA) {
4707		mmc->max_segs = 1;
4708		mmc->max_req_size = min_t(size_t, mmc->max_req_size,
4709					  dma_max_mapping_size(mmc_dev(mmc)));
4710	} else { /* PIO */
4711		mmc->max_segs = SDHCI_MAX_SEGS;
4712	}
 
 
 
 
 
 
4713
4714	/*
4715	 * Maximum segment size. Could be one segment with the maximum number
4716	 * of bytes. When doing hardware scatter/gather, each entry cannot
4717	 * be larger than 64 KiB though.
4718	 */
4719	if (host->flags & SDHCI_USE_ADMA) {
4720		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC) {
4721			host->max_adma = 65532; /* 32-bit alignment */
4722			mmc->max_seg_size = 65535;
4723		} else {
4724			mmc->max_seg_size = 65536;
4725		}
4726	} else {
4727		mmc->max_seg_size = mmc->max_req_size;
4728	}
4729
4730	/*
4731	 * Maximum block size. This varies from controller to controller and
4732	 * is specified in the capabilities register.
4733	 */
4734	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
4735		mmc->max_blk_size = 2;
4736	} else {
4737		mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
4738				SDHCI_MAX_BLOCK_SHIFT;
4739		if (mmc->max_blk_size >= 3) {
4740			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
4741				mmc_hostname(mmc));
4742			mmc->max_blk_size = 0;
4743		}
4744	}
4745
4746	mmc->max_blk_size = 512 << mmc->max_blk_size;
4747
4748	/*
4749	 * Maximum block count.
4750	 */
4751	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
4752
4753	if (mmc->max_segs == 1)
4754		/* This may alter mmc->*_blk_* parameters */
4755		sdhci_allocate_bounce_buffer(host);
4756
4757	return 0;
4758
4759unreg:
4760	if (host->sdhci_core_to_disable_vqmmc)
4761		regulator_disable(mmc->supply.vqmmc);
4762undma:
4763	if (host->align_buffer)
4764		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
4765				  host->adma_table_sz, host->align_buffer,
4766				  host->align_addr);
4767	host->adma_table = NULL;
4768	host->align_buffer = NULL;
4769
4770	return ret;
4771}
4772EXPORT_SYMBOL_GPL(sdhci_setup_host);
4773
4774void sdhci_cleanup_host(struct sdhci_host *host)
4775{
4776	struct mmc_host *mmc = host->mmc;
4777
4778	if (host->sdhci_core_to_disable_vqmmc)
4779		regulator_disable(mmc->supply.vqmmc);
4780
4781	if (host->align_buffer)
4782		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
4783				  host->adma_table_sz, host->align_buffer,
4784				  host->align_addr);
4785
4786	if (host->use_external_dma)
4787		sdhci_external_dma_release(host);
4788
4789	host->adma_table = NULL;
4790	host->align_buffer = NULL;
4791}
4792EXPORT_SYMBOL_GPL(sdhci_cleanup_host);
4793
4794int __sdhci_add_host(struct sdhci_host *host)
4795{
4796	unsigned int flags = WQ_UNBOUND | WQ_MEM_RECLAIM | WQ_HIGHPRI;
4797	struct mmc_host *mmc = host->mmc;
4798	int ret;
4799
4800	if ((mmc->caps2 & MMC_CAP2_CQE) &&
4801	    (host->quirks & SDHCI_QUIRK_BROKEN_CQE)) {
4802		mmc->caps2 &= ~MMC_CAP2_CQE;
4803		mmc->cqe_ops = NULL;
4804	}
4805
4806	host->complete_wq = alloc_workqueue("sdhci", flags, 0);
4807	if (!host->complete_wq)
4808		return -ENOMEM;
4809
4810	INIT_WORK(&host->complete_work, sdhci_complete_work);
4811
4812	timer_setup(&host->timer, sdhci_timeout_timer, 0);
4813	timer_setup(&host->data_timer, sdhci_timeout_data_timer, 0);
4814
4815	init_waitqueue_head(&host->buf_ready_int);
4816
4817	sdhci_init(host, 0);
4818
4819	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
4820				   IRQF_SHARED,	mmc_hostname(mmc), host);
4821	if (ret) {
4822		pr_err("%s: Failed to request IRQ %d: %d\n",
4823		       mmc_hostname(mmc), host->irq, ret);
4824		goto unwq;
4825	}
4826
4827	ret = sdhci_led_register(host);
 
 
 
 
 
 
 
 
 
 
 
 
4828	if (ret) {
4829		pr_err("%s: Failed to register LED device: %d\n",
4830		       mmc_hostname(mmc), ret);
4831		goto unirq;
4832	}
 
 
 
4833
4834	ret = mmc_add_host(mmc);
4835	if (ret)
4836		goto unled;
4837
4838	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
4839		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
4840		host->use_external_dma ? "External DMA" :
4841		(host->flags & SDHCI_USE_ADMA) ?
4842		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
4843		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
4844
4845	sdhci_enable_card_detection(host);
4846
4847	return 0;
4848
4849unled:
4850	sdhci_led_unregister(host);
4851unirq:
4852	sdhci_reset_for_all(host);
4853	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
4854	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4855	free_irq(host->irq, host);
4856unwq:
4857	destroy_workqueue(host->complete_wq);
 
4858
4859	return ret;
4860}
4861EXPORT_SYMBOL_GPL(__sdhci_add_host);
4862
4863int sdhci_add_host(struct sdhci_host *host)
4864{
4865	int ret;
4866
4867	ret = sdhci_setup_host(host);
4868	if (ret)
4869		return ret;
4870
4871	ret = __sdhci_add_host(host);
4872	if (ret)
4873		goto cleanup;
4874
4875	return 0;
4876
4877cleanup:
4878	sdhci_cleanup_host(host);
4879
4880	return ret;
4881}
4882EXPORT_SYMBOL_GPL(sdhci_add_host);
4883
4884void sdhci_remove_host(struct sdhci_host *host, int dead)
4885{
4886	struct mmc_host *mmc = host->mmc;
4887	unsigned long flags;
4888
4889	if (dead) {
4890		spin_lock_irqsave(&host->lock, flags);
4891
4892		host->flags |= SDHCI_DEVICE_DEAD;
4893
4894		if (sdhci_has_requests(host)) {
4895			pr_err("%s: Controller removed during "
4896				" transfer!\n", mmc_hostname(mmc));
4897			sdhci_error_out_mrqs(host, -ENOMEDIUM);
 
 
4898		}
4899
4900		spin_unlock_irqrestore(&host->lock, flags);
4901	}
4902
4903	sdhci_disable_card_detection(host);
4904
4905	mmc_remove_host(mmc);
4906
4907	sdhci_led_unregister(host);
 
 
4908
4909	if (!dead)
4910		sdhci_reset_for_all(host);
4911
4912	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
4913	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4914	free_irq(host->irq, host);
4915
4916	del_timer_sync(&host->timer);
4917	del_timer_sync(&host->data_timer);
4918
4919	destroy_workqueue(host->complete_wq);
4920
4921	if (host->sdhci_core_to_disable_vqmmc)
4922		regulator_disable(mmc->supply.vqmmc);
4923
4924	if (host->align_buffer)
4925		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
4926				  host->adma_table_sz, host->align_buffer,
4927				  host->align_addr);
4928
4929	if (host->use_external_dma)
4930		sdhci_external_dma_release(host);
4931
4932	host->adma_table = NULL;
4933	host->align_buffer = NULL;
4934}
4935
4936EXPORT_SYMBOL_GPL(sdhci_remove_host);
4937
4938void sdhci_free_host(struct sdhci_host *host)
4939{
4940	mmc_free_host(host->mmc);
4941}
4942
4943EXPORT_SYMBOL_GPL(sdhci_free_host);
4944
4945/*****************************************************************************\
4946 *                                                                           *
4947 * Driver init/exit                                                          *
4948 *                                                                           *
4949\*****************************************************************************/
4950
4951static int __init sdhci_drv_init(void)
4952{
4953	pr_info(DRIVER_NAME
4954		": Secure Digital Host Controller Interface driver\n");
4955	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
4956
4957	return 0;
4958}
4959
4960static void __exit sdhci_drv_exit(void)
4961{
4962}
4963
4964module_init(sdhci_drv_init);
4965module_exit(sdhci_drv_exit);
4966
4967module_param(debug_quirks, uint, 0444);
4968module_param(debug_quirks2, uint, 0444);
4969
4970MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
4971MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
4972MODULE_LICENSE("GPL");
4973
4974MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
4975MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");
v4.6
 
   1/*
   2 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
   3 *
   4 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
   5 *
   6 * This program is free software; you can redistribute it and/or modify
   7 * it under the terms of the GNU General Public License as published by
   8 * the Free Software Foundation; either version 2 of the License, or (at
   9 * your option) any later version.
  10 *
  11 * Thanks to the following companies for their support:
  12 *
  13 *     - JMicron (hardware and technical support)
  14 */
  15
 
  16#include <linux/delay.h>
 
 
  17#include <linux/highmem.h>
  18#include <linux/io.h>
  19#include <linux/module.h>
  20#include <linux/dma-mapping.h>
  21#include <linux/slab.h>
  22#include <linux/scatterlist.h>
 
  23#include <linux/regulator/consumer.h>
  24#include <linux/pm_runtime.h>
 
  25
  26#include <linux/leds.h>
  27
  28#include <linux/mmc/mmc.h>
  29#include <linux/mmc/host.h>
  30#include <linux/mmc/card.h>
  31#include <linux/mmc/sdio.h>
  32#include <linux/mmc/slot-gpio.h>
  33
  34#include "sdhci.h"
  35
  36#define DRIVER_NAME "sdhci"
  37
  38#define DBG(f, x...) \
  39	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
  40
  41#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
  42	defined(CONFIG_MMC_SDHCI_MODULE))
  43#define SDHCI_USE_LEDS_CLASS
  44#endif
  45
  46#define MAX_TUNING_LOOP 40
  47
  48static unsigned int debug_quirks = 0;
  49static unsigned int debug_quirks2;
  50
  51static void sdhci_finish_data(struct sdhci_host *);
  52
  53static void sdhci_finish_command(struct sdhci_host *);
  54static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
  55static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
  56static int sdhci_do_get_cd(struct sdhci_host *host);
  57
  58#ifdef CONFIG_PM
  59static int sdhci_runtime_pm_get(struct sdhci_host *host);
  60static int sdhci_runtime_pm_put(struct sdhci_host *host);
  61static void sdhci_runtime_pm_bus_on(struct sdhci_host *host);
  62static void sdhci_runtime_pm_bus_off(struct sdhci_host *host);
  63#else
  64static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
  65{
  66	return 0;
  67}
  68static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
  69{
  70	return 0;
  71}
  72static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
  73{
  74}
  75static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
  76{
  77}
  78#endif
  79
  80static void sdhci_dumpregs(struct sdhci_host *host)
  81{
  82	pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
  83		mmc_hostname(host->mmc));
  84
  85	pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
  86		sdhci_readl(host, SDHCI_DMA_ADDRESS),
  87		sdhci_readw(host, SDHCI_HOST_VERSION));
  88	pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
  89		sdhci_readw(host, SDHCI_BLOCK_SIZE),
  90		sdhci_readw(host, SDHCI_BLOCK_COUNT));
  91	pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
  92		sdhci_readl(host, SDHCI_ARGUMENT),
  93		sdhci_readw(host, SDHCI_TRANSFER_MODE));
  94	pr_debug(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
  95		sdhci_readl(host, SDHCI_PRESENT_STATE),
  96		sdhci_readb(host, SDHCI_HOST_CONTROL));
  97	pr_debug(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
  98		sdhci_readb(host, SDHCI_POWER_CONTROL),
  99		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
 100	pr_debug(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
 101		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
 102		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
 103	pr_debug(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
 104		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
 105		sdhci_readl(host, SDHCI_INT_STATUS));
 106	pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
 107		sdhci_readl(host, SDHCI_INT_ENABLE),
 108		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
 109	pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
 110		sdhci_readw(host, SDHCI_ACMD12_ERR),
 111		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
 112	pr_debug(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
 113		sdhci_readl(host, SDHCI_CAPABILITIES),
 114		sdhci_readl(host, SDHCI_CAPABILITIES_1));
 115	pr_debug(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
 116		sdhci_readw(host, SDHCI_COMMAND),
 117		sdhci_readl(host, SDHCI_MAX_CURRENT));
 118	pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
 119		sdhci_readw(host, SDHCI_HOST_CONTROL2));
 
 
 
 
 
 
 120
 121	if (host->flags & SDHCI_USE_ADMA) {
 122		if (host->flags & SDHCI_USE_64_BIT_DMA)
 123			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
 124				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
 125				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS_HI),
 126				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
 127		else
 128			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
 129				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
 130				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
 
 131	}
 132
 133	pr_debug(DRIVER_NAME ": ===========================================\n");
 
 
 
 134}
 
 135
 136/*****************************************************************************\
 137 *                                                                           *
 138 * Low level functions                                                       *
 139 *                                                                           *
 140\*****************************************************************************/
 141
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 142static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
 143{
 144	u32 present;
 145
 146	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
 147	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
 148		return;
 149
 150	if (enable) {
 151		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
 152				      SDHCI_CARD_PRESENT;
 153
 154		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
 155				       SDHCI_INT_CARD_INSERT;
 156	} else {
 157		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
 158	}
 159
 160	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
 161	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
 162}
 163
 164static void sdhci_enable_card_detection(struct sdhci_host *host)
 165{
 166	sdhci_set_card_detection(host, true);
 167}
 168
 169static void sdhci_disable_card_detection(struct sdhci_host *host)
 170{
 171	sdhci_set_card_detection(host, false);
 172}
 173
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 174void sdhci_reset(struct sdhci_host *host, u8 mask)
 175{
 176	unsigned long timeout;
 177
 178	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
 179
 180	if (mask & SDHCI_RESET_ALL) {
 181		host->clock = 0;
 182		/* Reset-all turns off SD Bus Power */
 183		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
 184			sdhci_runtime_pm_bus_off(host);
 185	}
 186
 187	/* Wait max 100 ms */
 188	timeout = 100;
 189
 190	/* hw clears the bit when it's done */
 191	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
 192		if (timeout == 0) {
 
 
 
 
 193			pr_err("%s: Reset 0x%x never completed.\n",
 194				mmc_hostname(host->mmc), (int)mask);
 
 195			sdhci_dumpregs(host);
 196			return;
 197		}
 198		timeout--;
 199		mdelay(1);
 200	}
 201}
 202EXPORT_SYMBOL_GPL(sdhci_reset);
 203
 204static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
 205{
 206	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
 207		if (!sdhci_do_get_cd(host))
 208			return;
 
 
 209	}
 210
 211	host->ops->reset(host, mask);
 212
 213	if (mask & SDHCI_RESET_ALL) {
 
 
 
 
 
 214		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
 215			if (host->ops->enable_dma)
 216				host->ops->enable_dma(host);
 217		}
 218
 219		/* Resetting the controller clears many */
 220		host->preset_enabled = false;
 221	}
 222}
 223
 224static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);
 
 
 
 
 
 
 
 225
 226static void sdhci_init(struct sdhci_host *host, int soft)
 227{
 228	if (soft)
 229		sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
 230	else
 231		sdhci_do_reset(host, SDHCI_RESET_ALL);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 232
 
 
 233	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
 234		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
 235		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
 236		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
 237		    SDHCI_INT_RESPONSE;
 238
 
 
 
 
 239	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
 240	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 241
 242	if (soft) {
 243		/* force clock reconfiguration */
 244		host->clock = 0;
 245		sdhci_set_ios(host->mmc, &host->mmc->ios);
 
 246	}
 247}
 248
 249static void sdhci_reinit(struct sdhci_host *host)
 250{
 
 
 251	sdhci_init(host, 0);
 252	sdhci_enable_card_detection(host);
 
 
 
 
 
 
 
 
 
 253}
 254
 255static void sdhci_activate_led(struct sdhci_host *host)
 256{
 257	u8 ctrl;
 258
 
 
 
 259	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
 260	ctrl |= SDHCI_CTRL_LED;
 261	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
 262}
 263
 264static void sdhci_deactivate_led(struct sdhci_host *host)
 265{
 266	u8 ctrl;
 267
 
 
 
 268	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
 269	ctrl &= ~SDHCI_CTRL_LED;
 270	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
 271}
 272
 273#ifdef SDHCI_USE_LEDS_CLASS
 274static void sdhci_led_control(struct led_classdev *led,
 275	enum led_brightness brightness)
 276{
 277	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
 278	unsigned long flags;
 279
 280	spin_lock_irqsave(&host->lock, flags);
 281
 282	if (host->runtime_suspended)
 283		goto out;
 284
 285	if (brightness == LED_OFF)
 286		sdhci_deactivate_led(host);
 287	else
 288		sdhci_activate_led(host);
 289out:
 290	spin_unlock_irqrestore(&host->lock, flags);
 291}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 292#endif
 293
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 294/*****************************************************************************\
 295 *                                                                           *
 296 * Core functions                                                            *
 297 *                                                                           *
 298\*****************************************************************************/
 299
 300static void sdhci_read_block_pio(struct sdhci_host *host)
 301{
 302	unsigned long flags;
 303	size_t blksize, len, chunk;
 304	u32 uninitialized_var(scratch);
 305	u8 *buf;
 306
 307	DBG("PIO reading\n");
 308
 309	blksize = host->data->blksz;
 310	chunk = 0;
 311
 312	local_irq_save(flags);
 313
 314	while (blksize) {
 315		BUG_ON(!sg_miter_next(&host->sg_miter));
 316
 317		len = min(host->sg_miter.length, blksize);
 318
 319		blksize -= len;
 320		host->sg_miter.consumed = len;
 321
 322		buf = host->sg_miter.addr;
 323
 324		while (len) {
 325			if (chunk == 0) {
 326				scratch = sdhci_readl(host, SDHCI_BUFFER);
 327				chunk = 4;
 328			}
 329
 330			*buf = scratch & 0xFF;
 331
 332			buf++;
 333			scratch >>= 8;
 334			chunk--;
 335			len--;
 336		}
 337	}
 338
 339	sg_miter_stop(&host->sg_miter);
 340
 341	local_irq_restore(flags);
 342}
 343
 344static void sdhci_write_block_pio(struct sdhci_host *host)
 345{
 346	unsigned long flags;
 347	size_t blksize, len, chunk;
 348	u32 scratch;
 349	u8 *buf;
 350
 351	DBG("PIO writing\n");
 352
 353	blksize = host->data->blksz;
 354	chunk = 0;
 355	scratch = 0;
 356
 357	local_irq_save(flags);
 358
 359	while (blksize) {
 360		BUG_ON(!sg_miter_next(&host->sg_miter));
 361
 362		len = min(host->sg_miter.length, blksize);
 363
 364		blksize -= len;
 365		host->sg_miter.consumed = len;
 366
 367		buf = host->sg_miter.addr;
 368
 369		while (len) {
 370			scratch |= (u32)*buf << (chunk * 8);
 371
 372			buf++;
 373			chunk++;
 374			len--;
 375
 376			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
 377				sdhci_writel(host, scratch, SDHCI_BUFFER);
 378				chunk = 0;
 379				scratch = 0;
 380			}
 381		}
 382	}
 383
 384	sg_miter_stop(&host->sg_miter);
 385
 386	local_irq_restore(flags);
 387}
 388
 389static void sdhci_transfer_pio(struct sdhci_host *host)
 390{
 391	u32 mask;
 392
 393	BUG_ON(!host->data);
 394
 395	if (host->blocks == 0)
 396		return;
 397
 398	if (host->data->flags & MMC_DATA_READ)
 399		mask = SDHCI_DATA_AVAILABLE;
 400	else
 401		mask = SDHCI_SPACE_AVAILABLE;
 402
 403	/*
 404	 * Some controllers (JMicron JMB38x) mess up the buffer bits
 405	 * for transfers < 4 bytes. As long as it is just one block,
 406	 * we can ignore the bits.
 407	 */
 408	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
 409		(host->data->blocks == 1))
 410		mask = ~0;
 411
 412	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
 413		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
 414			udelay(100);
 415
 416		if (host->data->flags & MMC_DATA_READ)
 417			sdhci_read_block_pio(host);
 418		else
 419			sdhci_write_block_pio(host);
 420
 421		host->blocks--;
 422		if (host->blocks == 0)
 423			break;
 424	}
 425
 426	DBG("PIO transfer complete.\n");
 427}
 428
 429static int sdhci_pre_dma_transfer(struct sdhci_host *host,
 430				  struct mmc_data *data, int cookie)
 431{
 432	int sg_count;
 433
 434	/*
 435	 * If the data buffers are already mapped, return the previous
 436	 * dma_map_sg() result.
 437	 */
 438	if (data->host_cookie == COOKIE_PRE_MAPPED)
 439		return data->sg_count;
 440
 441	sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
 442				data->flags & MMC_DATA_WRITE ?
 443				DMA_TO_DEVICE : DMA_FROM_DEVICE);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 444
 445	if (sg_count == 0)
 446		return -ENOSPC;
 447
 448	data->sg_count = sg_count;
 449	data->host_cookie = cookie;
 450
 451	return sg_count;
 452}
 453
 454static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
 455{
 456	local_irq_save(*flags);
 457	return kmap_atomic(sg_page(sg)) + sg->offset;
 458}
 459
 460static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
 461{
 462	kunmap_atomic(buffer);
 463	local_irq_restore(*flags);
 464}
 465
 466static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
 467				  dma_addr_t addr, int len, unsigned cmd)
 468{
 469	struct sdhci_adma2_64_desc *dma_desc = desc;
 470
 471	/* 32-bit and 64-bit descriptors have these members in same position */
 472	dma_desc->cmd = cpu_to_le16(cmd);
 473	dma_desc->len = cpu_to_le16(len);
 474	dma_desc->addr_lo = cpu_to_le32((u32)addr);
 475
 476	if (host->flags & SDHCI_USE_64_BIT_DMA)
 477		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
 
 
 
 
 
 
 
 
 
 
 
 
 
 478}
 479
 480static void sdhci_adma_mark_end(void *desc)
 481{
 482	struct sdhci_adma2_64_desc *dma_desc = desc;
 483
 484	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
 485	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
 486}
 487
 488static void sdhci_adma_table_pre(struct sdhci_host *host,
 489	struct mmc_data *data, int sg_count)
 490{
 491	struct scatterlist *sg;
 492	unsigned long flags;
 493	dma_addr_t addr, align_addr;
 494	void *desc, *align;
 495	char *buffer;
 496	int len, offset, i;
 497
 498	/*
 499	 * The spec does not specify endianness of descriptor table.
 500	 * We currently guess that it is LE.
 501	 */
 502
 503	host->sg_count = sg_count;
 504
 505	desc = host->adma_table;
 506	align = host->align_buffer;
 507
 508	align_addr = host->align_addr;
 509
 510	for_each_sg(data->sg, sg, host->sg_count, i) {
 511		addr = sg_dma_address(sg);
 512		len = sg_dma_len(sg);
 513
 514		/*
 515		 * The SDHCI specification states that ADMA addresses must
 516		 * be 32-bit aligned. If they aren't, then we use a bounce
 517		 * buffer for the (up to three) bytes that screw up the
 518		 * alignment.
 519		 */
 520		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
 521			 SDHCI_ADMA2_MASK;
 522		if (offset) {
 523			if (data->flags & MMC_DATA_WRITE) {
 524				buffer = sdhci_kmap_atomic(sg, &flags);
 525				memcpy(align, buffer, offset);
 526				sdhci_kunmap_atomic(buffer, &flags);
 527			}
 528
 529			/* tran, valid */
 530			sdhci_adma_write_desc(host, desc, align_addr, offset,
 531					      ADMA2_TRAN_VALID);
 532
 533			BUG_ON(offset > 65536);
 534
 535			align += SDHCI_ADMA2_ALIGN;
 536			align_addr += SDHCI_ADMA2_ALIGN;
 537
 538			desc += host->desc_sz;
 539
 540			addr += offset;
 541			len -= offset;
 542		}
 543
 544		BUG_ON(len > 65536);
 
 
 
 
 
 
 
 545
 546		if (len) {
 547			/* tran, valid */
 548			sdhci_adma_write_desc(host, desc, addr, len,
 549					      ADMA2_TRAN_VALID);
 550			desc += host->desc_sz;
 551		}
 552
 
 
 
 
 
 553		/*
 554		 * If this triggers then we have a calculation bug
 555		 * somewhere. :/
 556		 */
 557		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
 558	}
 559
 560	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
 561		/* Mark the last descriptor as the terminating descriptor */
 562		if (desc != host->adma_table) {
 563			desc -= host->desc_sz;
 564			sdhci_adma_mark_end(desc);
 565		}
 566	} else {
 567		/* Add a terminating entry - nop, end, valid */
 568		sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
 569	}
 570}
 571
 572static void sdhci_adma_table_post(struct sdhci_host *host,
 573	struct mmc_data *data)
 574{
 575	struct scatterlist *sg;
 576	int i, size;
 577	void *align;
 578	char *buffer;
 579	unsigned long flags;
 580
 581	if (data->flags & MMC_DATA_READ) {
 582		bool has_unaligned = false;
 583
 584		/* Do a quick scan of the SG list for any unaligned mappings */
 585		for_each_sg(data->sg, sg, host->sg_count, i)
 586			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
 587				has_unaligned = true;
 588				break;
 589			}
 590
 591		if (has_unaligned) {
 592			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
 593					    data->sg_len, DMA_FROM_DEVICE);
 594
 595			align = host->align_buffer;
 596
 597			for_each_sg(data->sg, sg, host->sg_count, i) {
 598				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
 599					size = SDHCI_ADMA2_ALIGN -
 600					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);
 601
 602					buffer = sdhci_kmap_atomic(sg, &flags);
 603					memcpy(buffer, align, size);
 604					sdhci_kunmap_atomic(buffer, &flags);
 605
 606					align += SDHCI_ADMA2_ALIGN;
 607				}
 608			}
 609		}
 610	}
 611}
 612
 613static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
 614{
 615	u8 count;
 616	struct mmc_data *data = cmd->data;
 617	unsigned target_timeout, current_timeout;
 
 
 
 
 
 
 
 
 
 618
 619	/*
 620	 * If the host controller provides us with an incorrect timeout
 621	 * value, just skip the check and use 0xE.  The hardware may take
 622	 * longer to time out, but that's much better than having a too-short
 623	 * timeout value.
 624	 */
 625	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
 626		return 0xE;
 627
 628	/* Unspecified timeout, assume max */
 629	if (!data && !cmd->busy_timeout)
 630		return 0xE;
 
 
 631
 632	/* timeout in us */
 633	if (!data)
 634		target_timeout = cmd->busy_timeout * 1000;
 635	else {
 636		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
 637		if (host->clock && data->timeout_clks) {
 638			unsigned long long val;
 639
 640			/*
 641			 * data->timeout_clks is in units of clock cycles.
 642			 * host->clock is in Hz.  target_timeout is in us.
 643			 * Hence, us = 1000000 * cycles / Hz.  Round up.
 644			 */
 645			val = 1000000 * data->timeout_clks;
 646			if (do_div(val, host->clock))
 647				target_timeout++;
 648			target_timeout += val;
 649		}
 650	}
 651
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 652	/*
 653	 * Figure out needed cycles.
 654	 * We do this in steps in order to fit inside a 32 bit int.
 655	 * The first step is the minimum timeout, which will have a
 656	 * minimum resolution of 6 bits:
 657	 * (1) 2^13*1000 > 2^22,
 658	 * (2) host->timeout_clk < 2^16
 659	 *     =>
 660	 *     (1) / (2) > 2^6
 661	 */
 662	count = 0;
 663	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
 664	while (current_timeout < target_timeout) {
 665		count++;
 666		current_timeout <<= 1;
 667		if (count >= 0xF)
 
 
 
 
 
 668			break;
 669	}
 670
 671	if (count >= 0xF) {
 672		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
 673		    mmc_hostname(host->mmc), count, cmd->opcode);
 674		count = 0xE;
 675	}
 676
 677	return count;
 678}
 679
 680static void sdhci_set_transfer_irqs(struct sdhci_host *host)
 681{
 682	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
 683	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
 684
 685	if (host->flags & SDHCI_REQ_USE_DMA)
 686		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
 687	else
 688		host->ier = (host->ier & ~dma_irqs) | pio_irqs;
 689
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 690	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
 691	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
 692}
 
 693
 694static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
 695{
 696	u8 count;
 
 697
 698	if (host->ops->set_timeout) {
 699		host->ops->set_timeout(host, cmd);
 700	} else {
 701		count = sdhci_calc_timeout(host, cmd);
 702		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
 
 703	}
 
 
 704}
 
 705
 706static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
 707{
 708	u8 ctrl;
 709	struct mmc_data *data = cmd->data;
 
 
 
 710
 
 
 
 711	WARN_ON(host->data);
 712
 713	if (data || (cmd->flags & MMC_RSP_BUSY))
 714		sdhci_set_timeout(host, cmd);
 715
 716	if (!data)
 717		return;
 718
 719	/* Sanity checks */
 720	BUG_ON(data->blksz * data->blocks > 524288);
 721	BUG_ON(data->blksz > host->mmc->max_blk_size);
 722	BUG_ON(data->blocks > 65535);
 723
 724	host->data = data;
 725	host->data_early = 0;
 726	host->data->bytes_xfered = 0;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 727
 728	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
 729		struct scatterlist *sg;
 730		unsigned int length_mask, offset_mask;
 731		int i;
 732
 733		host->flags |= SDHCI_REQ_USE_DMA;
 734
 735		/*
 736		 * FIXME: This doesn't account for merging when mapping the
 737		 * scatterlist.
 738		 *
 739		 * The assumption here being that alignment and lengths are
 740		 * the same after DMA mapping to device address space.
 741		 */
 742		length_mask = 0;
 743		offset_mask = 0;
 744		if (host->flags & SDHCI_USE_ADMA) {
 745			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
 746				length_mask = 3;
 747				/*
 748				 * As we use up to 3 byte chunks to work
 749				 * around alignment problems, we need to
 750				 * check the offset as well.
 751				 */
 752				offset_mask = 3;
 753			}
 754		} else {
 755			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
 756				length_mask = 3;
 757			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
 758				offset_mask = 3;
 759		}
 760
 761		if (unlikely(length_mask | offset_mask)) {
 762			for_each_sg(data->sg, sg, data->sg_len, i) {
 763				if (sg->length & length_mask) {
 764					DBG("Reverting to PIO because of transfer size (%d)\n",
 765					    sg->length);
 766					host->flags &= ~SDHCI_REQ_USE_DMA;
 767					break;
 768				}
 769				if (sg->offset & offset_mask) {
 770					DBG("Reverting to PIO because of bad alignment\n");
 771					host->flags &= ~SDHCI_REQ_USE_DMA;
 772					break;
 773				}
 774			}
 775		}
 776	}
 777
 778	if (host->flags & SDHCI_REQ_USE_DMA) {
 779		int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
 780
 781		if (sg_cnt <= 0) {
 782			/*
 783			 * This only happens when someone fed
 784			 * us an invalid request.
 785			 */
 786			WARN_ON(1);
 787			host->flags &= ~SDHCI_REQ_USE_DMA;
 788		} else if (host->flags & SDHCI_USE_ADMA) {
 789			sdhci_adma_table_pre(host, data, sg_cnt);
 790
 791			sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
 792			if (host->flags & SDHCI_USE_64_BIT_DMA)
 793				sdhci_writel(host,
 794					     (u64)host->adma_addr >> 32,
 795					     SDHCI_ADMA_ADDRESS_HI);
 796		} else {
 797			WARN_ON(sg_cnt != 1);
 798			sdhci_writel(host, sg_dma_address(data->sg),
 799				SDHCI_DMA_ADDRESS);
 800		}
 801	}
 802
 803	/*
 804	 * Always adjust the DMA selection as some controllers
 805	 * (e.g. JMicron) can't do PIO properly when the selection
 806	 * is ADMA.
 807	 */
 808	if (host->version >= SDHCI_SPEC_200) {
 809		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
 810		ctrl &= ~SDHCI_CTRL_DMA_MASK;
 811		if ((host->flags & SDHCI_REQ_USE_DMA) &&
 812			(host->flags & SDHCI_USE_ADMA)) {
 813			if (host->flags & SDHCI_USE_64_BIT_DMA)
 814				ctrl |= SDHCI_CTRL_ADMA64;
 815			else
 816				ctrl |= SDHCI_CTRL_ADMA32;
 817		} else {
 818			ctrl |= SDHCI_CTRL_SDMA;
 819		}
 820		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
 821	}
 822
 823	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
 824		int flags;
 825
 826		flags = SG_MITER_ATOMIC;
 827		if (host->data->flags & MMC_DATA_READ)
 828			flags |= SG_MITER_TO_SG;
 829		else
 830			flags |= SG_MITER_FROM_SG;
 831		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
 832		host->blocks = data->blocks;
 833	}
 834
 835	sdhci_set_transfer_irqs(host);
 836
 837	/* Set the DMA boundary value and block size */
 838	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
 839		data->blksz), SDHCI_BLOCK_SIZE);
 840	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 841}
 842
 843static void sdhci_set_transfer_mode(struct sdhci_host *host,
 844	struct mmc_command *cmd)
 845{
 846	u16 mode = 0;
 847	struct mmc_data *data = cmd->data;
 848
 849	if (data == NULL) {
 850		if (host->quirks2 &
 851			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
 852			sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
 
 
 853		} else {
 854		/* clear Auto CMD settings for no data CMDs */
 855			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
 856			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
 857				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
 858		}
 859		return;
 860	}
 861
 862	WARN_ON(!host->data);
 863
 864	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
 865		mode = SDHCI_TRNS_BLK_CNT_EN;
 866
 867	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
 868		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
 869		/*
 870		 * If we are sending CMD23, CMD12 never gets sent
 871		 * on successful completion (so no Auto-CMD12).
 872		 */
 873		if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
 874		    (cmd->opcode != SD_IO_RW_EXTENDED))
 875			mode |= SDHCI_TRNS_AUTO_CMD12;
 876		else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
 877			mode |= SDHCI_TRNS_AUTO_CMD23;
 878			sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
 879		}
 880	}
 881
 882	if (data->flags & MMC_DATA_READ)
 883		mode |= SDHCI_TRNS_READ;
 884	if (host->flags & SDHCI_REQ_USE_DMA)
 885		mode |= SDHCI_TRNS_DMA;
 886
 887	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
 888}
 889
 890static void sdhci_finish_data(struct sdhci_host *host)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 891{
 892	struct mmc_data *data;
 
 
 
 893
 894	BUG_ON(!host->data);
 
 
 
 895
 896	data = host->data;
 897	host->data = NULL;
 
 
 
 
 
 
 
 
 
 
 
 
 898
 899	if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
 900	    (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
 901		sdhci_adma_table_post(host, data);
 902
 903	/*
 904	 * The specification states that the block count register must
 905	 * be updated, but it does not specify at what point in the
 906	 * data flow. That makes the register entirely useless to read
 907	 * back so we have to assume that nothing made it to the card
 908	 * in the event of an error.
 909	 */
 910	if (data->error)
 911		data->bytes_xfered = 0;
 912	else
 913		data->bytes_xfered = data->blksz * data->blocks;
 914
 915	/*
 916	 * Need to send CMD12 if -
 917	 * a) open-ended multiblock transfer (no CMD23)
 918	 * b) error in multiblock transfer
 919	 */
 920	if (data->stop &&
 921	    (data->error ||
 922	     !host->mrq->sbc)) {
 923
 924		/*
 925		 * The controller needs a reset of internal state machines
 926		 * upon error conditions.
 
 927		 */
 928		if (data->error) {
 929			sdhci_do_reset(host, SDHCI_RESET_CMD);
 930			sdhci_do_reset(host, SDHCI_RESET_DATA);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 931		}
 
 
 
 
 932
 933		sdhci_send_command(host, data->stop);
 934	} else
 935		tasklet_schedule(&host->finish_tasklet);
 936}
 937
 938void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
 939{
 940	int flags;
 941	u32 mask;
 942	unsigned long timeout;
 943
 944	WARN_ON(host->cmd);
 945
 946	/* Initially, a command has no error */
 947	cmd->error = 0;
 948
 949	/* Wait max 10 ms */
 950	timeout = 10;
 
 951
 952	mask = SDHCI_CMD_INHIBIT;
 953	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
 954		mask |= SDHCI_DATA_INHIBIT;
 955
 956	/* We shouldn't wait for data inihibit for stop commands, even
 957	   though they might use busy signaling */
 958	if (host->mrq->data && (cmd == host->mrq->data->stop))
 959		mask &= ~SDHCI_DATA_INHIBIT;
 960
 961	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
 962		if (timeout == 0) {
 963			pr_err("%s: Controller never released inhibit bit(s).\n",
 964			       mmc_hostname(host->mmc));
 965			sdhci_dumpregs(host);
 966			cmd->error = -EIO;
 967			tasklet_schedule(&host->finish_tasklet);
 968			return;
 969		}
 970		timeout--;
 971		mdelay(1);
 972	}
 973
 974	timeout = jiffies;
 975	if (!cmd->data && cmd->busy_timeout > 9000)
 976		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
 977	else
 978		timeout += 10 * HZ;
 979	mod_timer(&host->timer, timeout);
 980
 981	host->cmd = cmd;
 982	host->busy_handle = 0;
 
 
 
 
 
 983
 984	sdhci_prepare_data(host, cmd);
 
 
 
 
 
 985
 986	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
 987
 988	sdhci_set_transfer_mode(host, cmd);
 989
 990	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
 991		pr_err("%s: Unsupported response type!\n",
 992			mmc_hostname(host->mmc));
 993		cmd->error = -EINVAL;
 994		tasklet_schedule(&host->finish_tasklet);
 995		return;
 
 
 996	}
 997
 998	if (!(cmd->flags & MMC_RSP_PRESENT))
 999		flags = SDHCI_CMD_RESP_NONE;
1000	else if (cmd->flags & MMC_RSP_136)
1001		flags = SDHCI_CMD_RESP_LONG;
1002	else if (cmd->flags & MMC_RSP_BUSY)
1003		flags = SDHCI_CMD_RESP_SHORT_BUSY;
1004	else
1005		flags = SDHCI_CMD_RESP_SHORT;
1006
1007	if (cmd->flags & MMC_RSP_CRC)
1008		flags |= SDHCI_CMD_CRC;
1009	if (cmd->flags & MMC_RSP_OPCODE)
1010		flags |= SDHCI_CMD_INDEX;
1011
1012	/* CMD19 is special in that the Data Present Select should be set */
1013	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
1014	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1015		flags |= SDHCI_CMD_DATA;
1016
 
 
 
 
 
 
 
 
 
 
 
 
1017	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1018}
1019EXPORT_SYMBOL_GPL(sdhci_send_command);
1020
1021static void sdhci_finish_command(struct sdhci_host *host)
1022{
1023	int i;
1024
1025	BUG_ON(host->cmd == NULL);
1026
1027	if (host->cmd->flags & MMC_RSP_PRESENT) {
1028		if (host->cmd->flags & MMC_RSP_136) {
1029			/* CRC is stripped so we need to do some shifting. */
1030			for (i = 0;i < 4;i++) {
1031				host->cmd->resp[i] = sdhci_readl(host,
1032					SDHCI_RESPONSE + (3-i)*4) << 8;
1033				if (i != 3)
1034					host->cmd->resp[i] |=
1035						sdhci_readb(host,
1036						SDHCI_RESPONSE + (3-i)*4-1);
1037			}
1038		} else {
1039			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1040		}
1041	}
1042
1043	/* Finished CMD23, now send actual command. */
1044	if (host->cmd == host->mrq->sbc) {
1045		host->cmd = NULL;
1046		sdhci_send_command(host, host->mrq->cmd);
 
 
1047	} else {
1048
1049		/* Processed actual command. */
1050		if (host->data && host->data_early)
1051			sdhci_finish_data(host);
1052
1053		if (!host->cmd->data)
1054			tasklet_schedule(&host->finish_tasklet);
1055
1056		host->cmd = NULL;
1057	}
1058}
1059
1060static u16 sdhci_get_preset_value(struct sdhci_host *host)
1061{
1062	u16 preset = 0;
1063
1064	switch (host->timing) {
 
 
 
 
1065	case MMC_TIMING_UHS_SDR12:
1066		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1067		break;
1068	case MMC_TIMING_UHS_SDR25:
1069		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
1070		break;
1071	case MMC_TIMING_UHS_SDR50:
1072		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
1073		break;
1074	case MMC_TIMING_UHS_SDR104:
1075	case MMC_TIMING_MMC_HS200:
1076		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
1077		break;
1078	case MMC_TIMING_UHS_DDR50:
1079	case MMC_TIMING_MMC_DDR52:
1080		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
1081		break;
1082	case MMC_TIMING_MMC_HS400:
1083		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
1084		break;
1085	default:
1086		pr_warn("%s: Invalid UHS-I mode selected\n",
1087			mmc_hostname(host->mmc));
1088		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1089		break;
1090	}
1091	return preset;
1092}
1093
1094void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
 
1095{
1096	int div = 0; /* Initialized for compiler warning */
1097	int real_div = div, clk_mul = 1;
1098	u16 clk = 0;
1099	unsigned long timeout;
1100	bool switch_base_clk = false;
1101
1102	host->mmc->actual_clock = 0;
1103
1104	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1105	if (host->quirks2 & SDHCI_QUIRK2_NEED_DELAY_AFTER_INT_CLK_RST)
1106		mdelay(1);
1107
1108	if (clock == 0)
1109		return;
1110
1111	if (host->version >= SDHCI_SPEC_300) {
1112		if (host->preset_enabled) {
1113			u16 pre_val;
1114
1115			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1116			pre_val = sdhci_get_preset_value(host);
1117			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
1118				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
1119			if (host->clk_mul &&
1120				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
1121				clk = SDHCI_PROG_CLOCK_MODE;
1122				real_div = div + 1;
1123				clk_mul = host->clk_mul;
1124			} else {
1125				real_div = max_t(int, 1, div << 1);
1126			}
1127			goto clock_set;
1128		}
1129
1130		/*
1131		 * Check if the Host Controller supports Programmable Clock
1132		 * Mode.
1133		 */
1134		if (host->clk_mul) {
1135			for (div = 1; div <= 1024; div++) {
1136				if ((host->max_clk * host->clk_mul / div)
1137					<= clock)
1138					break;
1139			}
1140			if ((host->max_clk * host->clk_mul / div) <= clock) {
1141				/*
1142				 * Set Programmable Clock Mode in the Clock
1143				 * Control register.
1144				 */
1145				clk = SDHCI_PROG_CLOCK_MODE;
1146				real_div = div;
1147				clk_mul = host->clk_mul;
1148				div--;
1149			} else {
1150				/*
1151				 * Divisor can be too small to reach clock
1152				 * speed requirement. Then use the base clock.
1153				 */
1154				switch_base_clk = true;
1155			}
1156		}
1157
1158		if (!host->clk_mul || switch_base_clk) {
1159			/* Version 3.00 divisors must be a multiple of 2. */
1160			if (host->max_clk <= clock)
1161				div = 1;
1162			else {
1163				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
1164				     div += 2) {
1165					if ((host->max_clk / div) <= clock)
1166						break;
1167				}
1168			}
1169			real_div = div;
1170			div >>= 1;
1171			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
1172				&& !div && host->max_clk <= 25000000)
1173				div = 1;
1174		}
1175	} else {
1176		/* Version 2.00 divisors must be a power of 2. */
1177		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1178			if ((host->max_clk / div) <= clock)
1179				break;
1180		}
1181		real_div = div;
1182		div >>= 1;
1183	}
1184
1185clock_set:
1186	if (real_div)
1187		host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;
1188	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1189	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
1190		<< SDHCI_DIVIDER_HI_SHIFT;
 
 
 
 
 
 
 
 
 
1191	clk |= SDHCI_CLOCK_INT_EN;
1192	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1193
1194	/* Wait max 20 ms */
1195	timeout = 20;
1196	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1197		& SDHCI_CLOCK_INT_STABLE)) {
1198		if (timeout == 0) {
 
 
 
 
1199			pr_err("%s: Internal clock never stabilised.\n",
1200			       mmc_hostname(host->mmc));
 
1201			sdhci_dumpregs(host);
1202			return;
1203		}
1204		timeout--;
1205		mdelay(1);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1206	}
1207
1208	clk |= SDHCI_CLOCK_CARD_EN;
1209	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1210}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1211EXPORT_SYMBOL_GPL(sdhci_set_clock);
1212
1213static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
1214				unsigned short vdd)
1215{
1216	struct mmc_host *mmc = host->mmc;
1217
1218	spin_unlock_irq(&host->lock);
1219	mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
1220	spin_lock_irq(&host->lock);
1221
1222	if (mode != MMC_POWER_OFF)
1223		sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
1224	else
1225		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1226}
1227
1228void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
1229		     unsigned short vdd)
1230{
1231	u8 pwr = 0;
1232
1233	if (mode != MMC_POWER_OFF) {
1234		switch (1 << vdd) {
1235		case MMC_VDD_165_195:
 
 
 
 
 
 
 
1236			pwr = SDHCI_POWER_180;
1237			break;
1238		case MMC_VDD_29_30:
1239		case MMC_VDD_30_31:
1240			pwr = SDHCI_POWER_300;
1241			break;
1242		case MMC_VDD_32_33:
1243		case MMC_VDD_33_34:
 
 
 
 
 
 
1244			pwr = SDHCI_POWER_330;
1245			break;
1246		default:
1247			WARN(1, "%s: Invalid vdd %#x\n",
1248			     mmc_hostname(host->mmc), vdd);
1249			break;
1250		}
1251	}
1252
1253	if (host->pwr == pwr)
1254		return;
1255
1256	host->pwr = pwr;
1257
1258	if (pwr == 0) {
1259		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1260		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1261			sdhci_runtime_pm_bus_off(host);
1262	} else {
1263		/*
1264		 * Spec says that we should clear the power reg before setting
1265		 * a new value. Some controllers don't seem to like this though.
1266		 */
1267		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
1268			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1269
1270		/*
1271		 * At least the Marvell CaFe chip gets confused if we set the
1272		 * voltage and set turn on power at the same time, so set the
1273		 * voltage first.
1274		 */
1275		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
1276			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1277
1278		pwr |= SDHCI_POWER_ON;
1279
1280		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1281
1282		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1283			sdhci_runtime_pm_bus_on(host);
1284
1285		/*
1286		 * Some controllers need an extra 10ms delay of 10ms before
1287		 * they can apply clock after applying power
1288		 */
1289		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
1290			mdelay(10);
1291	}
1292}
 
 
 
 
 
 
 
 
 
 
1293EXPORT_SYMBOL_GPL(sdhci_set_power);
1294
1295static void __sdhci_set_power(struct sdhci_host *host, unsigned char mode,
1296			      unsigned short vdd)
 
 
 
 
 
 
 
1297{
1298	struct mmc_host *mmc = host->mmc;
 
1299
1300	if (host->ops->set_power)
1301		host->ops->set_power(host, mode, vdd);
1302	else if (!IS_ERR(mmc->supply.vmmc))
1303		sdhci_set_power_reg(host, mode, vdd);
1304	else
1305		sdhci_set_power(host, mode, vdd);
1306}
 
1307
1308/*****************************************************************************\
1309 *                                                                           *
1310 * MMC callbacks                                                             *
1311 *                                                                           *
1312\*****************************************************************************/
1313
1314static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1315{
1316	struct sdhci_host *host;
1317	int present;
1318	unsigned long flags;
1319
1320	host = mmc_priv(mmc);
1321
1322	sdhci_runtime_pm_get(host);
1323
1324	/* Firstly check card presence */
1325	present = mmc->ops->get_cd(mmc);
1326
1327	spin_lock_irqsave(&host->lock, flags);
1328
1329	WARN_ON(host->mrq != NULL);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1330
1331#ifndef SDHCI_USE_LEDS_CLASS
1332	sdhci_activate_led(host);
1333#endif
1334
1335	/*
1336	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
1337	 * requests if Auto-CMD12 is enabled.
1338	 */
1339	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1340		if (mrq->stop) {
1341			mrq->data->stop = NULL;
1342			mrq->stop = NULL;
1343		}
1344	}
1345
1346	host->mrq = mrq;
1347
1348	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
1349		host->mrq->cmd->error = -ENOMEDIUM;
1350		tasklet_schedule(&host->finish_tasklet);
1351	} else {
1352		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1353			sdhci_send_command(host, mrq->sbc);
1354		else
1355			sdhci_send_command(host, mrq->cmd);
1356	}
 
 
1357
1358	mmiowb();
1359	spin_unlock_irqrestore(&host->lock, flags);
 
1360}
 
1361
1362void sdhci_set_bus_width(struct sdhci_host *host, int width)
1363{
1364	u8 ctrl;
1365
1366	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1367	if (width == MMC_BUS_WIDTH_8) {
1368		ctrl &= ~SDHCI_CTRL_4BITBUS;
1369		if (host->version >= SDHCI_SPEC_300)
1370			ctrl |= SDHCI_CTRL_8BITBUS;
1371	} else {
1372		if (host->version >= SDHCI_SPEC_300)
1373			ctrl &= ~SDHCI_CTRL_8BITBUS;
1374		if (width == MMC_BUS_WIDTH_4)
1375			ctrl |= SDHCI_CTRL_4BITBUS;
1376		else
1377			ctrl &= ~SDHCI_CTRL_4BITBUS;
1378	}
1379	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1380}
1381EXPORT_SYMBOL_GPL(sdhci_set_bus_width);
1382
1383void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
1384{
1385	u16 ctrl_2;
1386
1387	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1388	/* Select Bus Speed Mode for host */
1389	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
1390	if ((timing == MMC_TIMING_MMC_HS200) ||
1391	    (timing == MMC_TIMING_UHS_SDR104))
1392		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
1393	else if (timing == MMC_TIMING_UHS_SDR12)
1394		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
1395	else if (timing == MMC_TIMING_UHS_SDR25)
1396		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
1397	else if (timing == MMC_TIMING_UHS_SDR50)
1398		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
1399	else if ((timing == MMC_TIMING_UHS_DDR50) ||
1400		 (timing == MMC_TIMING_MMC_DDR52))
1401		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1402	else if (timing == MMC_TIMING_MMC_HS400)
1403		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1404	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1405}
1406EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);
1407
1408static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
1409{
1410	unsigned long flags;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1411	u8 ctrl;
1412	struct mmc_host *mmc = host->mmc;
1413
1414	spin_lock_irqsave(&host->lock, flags);
 
 
 
1415
1416	if (host->flags & SDHCI_DEVICE_DEAD) {
1417		spin_unlock_irqrestore(&host->lock, flags);
1418		if (!IS_ERR(mmc->supply.vmmc) &&
1419		    ios->power_mode == MMC_POWER_OFF)
1420			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
1421		return;
1422	}
1423
1424	/*
1425	 * Reset the chip on each power off.
1426	 * Should clear out any weird states.
1427	 */
1428	if (ios->power_mode == MMC_POWER_OFF) {
1429		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1430		sdhci_reinit(host);
1431	}
1432
1433	if (host->version >= SDHCI_SPEC_300 &&
1434		(ios->power_mode == MMC_POWER_UP) &&
1435		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1436		sdhci_enable_preset_value(host, false);
1437
1438	if (!ios->clock || ios->clock != host->clock) {
 
 
1439		host->ops->set_clock(host, ios->clock);
1440		host->clock = ios->clock;
1441
1442		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
1443		    host->clock) {
1444			host->timeout_clk = host->mmc->actual_clock ?
1445						host->mmc->actual_clock / 1000 :
1446						host->clock / 1000;
1447			host->mmc->max_busy_timeout =
1448				host->ops->get_max_timeout_count ?
1449				host->ops->get_max_timeout_count(host) :
1450				1 << 27;
1451			host->mmc->max_busy_timeout /= host->timeout_clk;
1452		}
1453	}
1454
1455	__sdhci_set_power(host, ios->power_mode, ios->vdd);
 
 
 
1456
1457	if (host->ops->platform_send_init_74_clocks)
1458		host->ops->platform_send_init_74_clocks(host, ios->power_mode);
1459
1460	host->ops->set_bus_width(host, ios->bus_width);
1461
 
 
 
 
 
 
 
 
 
 
 
1462	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1463
1464	if ((ios->timing == MMC_TIMING_SD_HS ||
1465	     ios->timing == MMC_TIMING_MMC_HS)
1466	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1467		ctrl |= SDHCI_CTRL_HISPD;
1468	else
1469		ctrl &= ~SDHCI_CTRL_HISPD;
 
 
 
 
 
 
 
 
1470
1471	if (host->version >= SDHCI_SPEC_300) {
1472		u16 clk, ctrl_2;
1473
1474		/* In case of UHS-I modes, set High Speed Enable */
1475		if ((ios->timing == MMC_TIMING_MMC_HS400) ||
1476		    (ios->timing == MMC_TIMING_MMC_HS200) ||
1477		    (ios->timing == MMC_TIMING_MMC_DDR52) ||
1478		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1479		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
1480		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1481		    (ios->timing == MMC_TIMING_UHS_SDR25))
1482			ctrl |= SDHCI_CTRL_HISPD;
 
 
 
 
1483
1484		if (!host->preset_enabled) {
1485			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1486			/*
1487			 * We only need to set Driver Strength if the
1488			 * preset value enable is not set.
1489			 */
1490			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1491			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
1492			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
1493				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1494			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
1495				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1496			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
1497				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1498			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
1499				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
1500			else {
1501				pr_warn("%s: invalid driver type, default to driver type B\n",
1502					mmc_hostname(mmc));
1503				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1504			}
1505
1506			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1507		} else {
1508			/*
1509			 * According to SDHC Spec v3.00, if the Preset Value
1510			 * Enable in the Host Control 2 register is set, we
1511			 * need to reset SD Clock Enable before changing High
1512			 * Speed Enable to avoid generating clock gliches.
1513			 */
1514
1515			/* Reset SD Clock Enable */
1516			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1517			clk &= ~SDHCI_CLOCK_CARD_EN;
1518			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1519
1520			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1521
1522			/* Re-enable SD Clock */
1523			host->ops->set_clock(host, host->clock);
1524		}
1525
1526		/* Reset SD Clock Enable */
1527		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1528		clk &= ~SDHCI_CLOCK_CARD_EN;
1529		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1530
1531		host->ops->set_uhs_signaling(host, ios->timing);
1532		host->timing = ios->timing;
1533
1534		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
1535				((ios->timing == MMC_TIMING_UHS_SDR12) ||
1536				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
1537				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
1538				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1539				 (ios->timing == MMC_TIMING_UHS_DDR50) ||
1540				 (ios->timing == MMC_TIMING_MMC_DDR52))) {
1541			u16 preset;
1542
1543			sdhci_enable_preset_value(host, true);
1544			preset = sdhci_get_preset_value(host);
1545			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
1546				>> SDHCI_PRESET_DRV_SHIFT;
 
1547		}
1548
1549		/* Re-enable SD Clock */
1550		host->ops->set_clock(host, host->clock);
1551	} else
1552		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1553
1554	/*
1555	 * Some (ENE) controllers go apeshit on some ios operation,
1556	 * signalling timeout and CRC errors even on CMD0. Resetting
1557	 * it on each ios seems to solve the problem.
1558	 */
1559	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1560		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1561
1562	mmiowb();
1563	spin_unlock_irqrestore(&host->lock, flags);
1564}
 
1565
1566static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1567{
1568	struct sdhci_host *host = mmc_priv(mmc);
1569
1570	sdhci_runtime_pm_get(host);
1571	sdhci_do_set_ios(host, ios);
1572	sdhci_runtime_pm_put(host);
1573}
1574
1575static int sdhci_do_get_cd(struct sdhci_host *host)
1576{
1577	int gpio_cd = mmc_gpio_get_cd(host->mmc);
1578
1579	if (host->flags & SDHCI_DEVICE_DEAD)
1580		return 0;
1581
1582	/* If nonremovable, assume that the card is always present. */
1583	if (host->mmc->caps & MMC_CAP_NONREMOVABLE)
1584		return 1;
1585
1586	/*
1587	 * Try slot gpio detect, if defined it take precedence
1588	 * over build in controller functionality
1589	 */
1590	if (!IS_ERR_VALUE(gpio_cd))
1591		return !!gpio_cd;
1592
1593	/* If polling, assume that the card is always present. */
1594	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
1595		return 1;
1596
1597	/* Host native card detect */
1598	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
1599}
1600
1601static int sdhci_get_cd(struct mmc_host *mmc)
1602{
1603	struct sdhci_host *host = mmc_priv(mmc);
1604	int ret;
 
 
 
 
 
 
 
 
 
 
1605
1606	sdhci_runtime_pm_get(host);
1607	ret = sdhci_do_get_cd(host);
1608	sdhci_runtime_pm_put(host);
1609	return ret;
1610}
 
1611
1612static int sdhci_check_ro(struct sdhci_host *host)
1613{
1614	unsigned long flags;
1615	int is_readonly;
1616
1617	spin_lock_irqsave(&host->lock, flags);
1618
1619	if (host->flags & SDHCI_DEVICE_DEAD)
1620		is_readonly = 0;
1621	else if (host->ops->get_ro)
1622		is_readonly = host->ops->get_ro(host);
 
 
1623	else
1624		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
1625				& SDHCI_WRITE_PROTECT);
1626
1627	spin_unlock_irqrestore(&host->lock, flags);
1628
1629	/* This quirk needs to be replaced by a callback-function later */
1630	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
1631		!is_readonly : is_readonly;
1632}
1633
1634#define SAMPLE_COUNT	5
1635
1636static int sdhci_do_get_ro(struct sdhci_host *host)
1637{
 
1638	int i, ro_count;
1639
1640	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1641		return sdhci_check_ro(host);
1642
1643	ro_count = 0;
1644	for (i = 0; i < SAMPLE_COUNT; i++) {
1645		if (sdhci_check_ro(host)) {
1646			if (++ro_count > SAMPLE_COUNT / 2)
1647				return 1;
1648		}
1649		msleep(30);
1650	}
1651	return 0;
1652}
1653
1654static void sdhci_hw_reset(struct mmc_host *mmc)
1655{
1656	struct sdhci_host *host = mmc_priv(mmc);
1657
1658	if (host->ops && host->ops->hw_reset)
1659		host->ops->hw_reset(host);
1660}
1661
1662static int sdhci_get_ro(struct mmc_host *mmc)
1663{
1664	struct sdhci_host *host = mmc_priv(mmc);
1665	int ret;
1666
1667	sdhci_runtime_pm_get(host);
1668	ret = sdhci_do_get_ro(host);
1669	sdhci_runtime_pm_put(host);
1670	return ret;
1671}
1672
1673static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
1674{
1675	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1676		if (enable)
1677			host->ier |= SDHCI_INT_CARD_INT;
1678		else
1679			host->ier &= ~SDHCI_INT_CARD_INT;
1680
1681		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
1682		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1683		mmiowb();
1684	}
1685}
1686
1687static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1688{
1689	struct sdhci_host *host = mmc_priv(mmc);
1690	unsigned long flags;
1691
1692	sdhci_runtime_pm_get(host);
 
1693
1694	spin_lock_irqsave(&host->lock, flags);
1695	if (enable)
1696		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
1697	else
1698		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;
1699
1700	sdhci_enable_sdio_irq_nolock(host, enable);
1701	spin_unlock_irqrestore(&host->lock, flags);
1702
1703	sdhci_runtime_pm_put(host);
 
1704}
 
1705
1706static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
1707						struct mmc_ios *ios)
1708{
1709	struct mmc_host *mmc = host->mmc;
 
 
 
 
 
 
 
 
 
 
 
1710	u16 ctrl;
1711	int ret;
1712
1713	/*
1714	 * Signal Voltage Switching is only applicable for Host Controllers
1715	 * v3.00 and above.
1716	 */
1717	if (host->version < SDHCI_SPEC_300)
1718		return 0;
1719
1720	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1721
1722	switch (ios->signal_voltage) {
1723	case MMC_SIGNAL_VOLTAGE_330:
 
 
1724		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
1725		ctrl &= ~SDHCI_CTRL_VDD_180;
1726		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1727
1728		if (!IS_ERR(mmc->supply.vqmmc)) {
1729			ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
1730						    3600000);
1731			if (ret) {
1732				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
1733					mmc_hostname(mmc));
1734				return -EIO;
1735			}
1736		}
1737		/* Wait for 5ms */
1738		usleep_range(5000, 5500);
1739
1740		/* 3.3V regulator output should be stable within 5 ms */
1741		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1742		if (!(ctrl & SDHCI_CTRL_VDD_180))
1743			return 0;
1744
1745		pr_warn("%s: 3.3V regulator output did not became stable\n",
1746			mmc_hostname(mmc));
1747
1748		return -EAGAIN;
1749	case MMC_SIGNAL_VOLTAGE_180:
 
 
1750		if (!IS_ERR(mmc->supply.vqmmc)) {
1751			ret = regulator_set_voltage(mmc->supply.vqmmc,
1752					1700000, 1950000);
1753			if (ret) {
1754				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
1755					mmc_hostname(mmc));
1756				return -EIO;
1757			}
1758		}
1759
1760		/*
1761		 * Enable 1.8V Signal Enable in the Host Control2
1762		 * register
1763		 */
1764		ctrl |= SDHCI_CTRL_VDD_180;
1765		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1766
1767		/* Some controller need to do more when switching */
1768		if (host->ops->voltage_switch)
1769			host->ops->voltage_switch(host);
1770
1771		/* 1.8V regulator output should be stable within 5 ms */
1772		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1773		if (ctrl & SDHCI_CTRL_VDD_180)
1774			return 0;
1775
1776		pr_warn("%s: 1.8V regulator output did not became stable\n",
1777			mmc_hostname(mmc));
1778
1779		return -EAGAIN;
1780	case MMC_SIGNAL_VOLTAGE_120:
 
 
1781		if (!IS_ERR(mmc->supply.vqmmc)) {
1782			ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
1783						    1300000);
1784			if (ret) {
1785				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
1786					mmc_hostname(mmc));
1787				return -EIO;
1788			}
1789		}
1790		return 0;
1791	default:
1792		/* No signal voltage switch required */
1793		return 0;
1794	}
1795}
1796
1797static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1798	struct mmc_ios *ios)
1799{
1800	struct sdhci_host *host = mmc_priv(mmc);
1801	int err;
1802
1803	if (host->version < SDHCI_SPEC_300)
1804		return 0;
1805	sdhci_runtime_pm_get(host);
1806	err = sdhci_do_start_signal_voltage_switch(host, ios);
1807	sdhci_runtime_pm_put(host);
1808	return err;
1809}
1810
1811static int sdhci_card_busy(struct mmc_host *mmc)
1812{
1813	struct sdhci_host *host = mmc_priv(mmc);
1814	u32 present_state;
1815
1816	sdhci_runtime_pm_get(host);
1817	/* Check whether DAT[3:0] is 0000 */
1818	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
1819	sdhci_runtime_pm_put(host);
1820
1821	return !(present_state & SDHCI_DATA_LVL_MASK);
1822}
1823
1824static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
1825{
1826	struct sdhci_host *host = mmc_priv(mmc);
1827	unsigned long flags;
1828
1829	spin_lock_irqsave(&host->lock, flags);
1830	host->flags |= SDHCI_HS400_TUNING;
1831	spin_unlock_irqrestore(&host->lock, flags);
1832
1833	return 0;
1834}
1835
1836static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1837{
1838	struct sdhci_host *host = mmc_priv(mmc);
1839	u16 ctrl;
1840	int tuning_loop_counter = MAX_TUNING_LOOP;
1841	int err = 0;
1842	unsigned long flags;
1843	unsigned int tuning_count = 0;
1844	bool hs400_tuning;
1845
1846	sdhci_runtime_pm_get(host);
1847	spin_lock_irqsave(&host->lock, flags);
1848
1849	hs400_tuning = host->flags & SDHCI_HS400_TUNING;
1850	host->flags &= ~SDHCI_HS400_TUNING;
1851
1852	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
1853		tuning_count = host->tuning_count;
1854
1855	/*
1856	 * The Host Controller needs tuning in case of SDR104 and DDR50
1857	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
1858	 * the Capabilities register.
1859	 * If the Host Controller supports the HS200 mode then the
1860	 * tuning function has to be executed.
1861	 */
1862	switch (host->timing) {
1863	/* HS400 tuning is done in HS200 mode */
1864	case MMC_TIMING_MMC_HS400:
1865		err = -EINVAL;
1866		goto out_unlock;
1867
1868	case MMC_TIMING_MMC_HS200:
1869		/*
1870		 * Periodic re-tuning for HS400 is not expected to be needed, so
1871		 * disable it here.
1872		 */
1873		if (hs400_tuning)
1874			tuning_count = 0;
1875		break;
1876
1877	case MMC_TIMING_UHS_SDR104:
1878	case MMC_TIMING_UHS_DDR50:
1879		break;
1880
1881	case MMC_TIMING_UHS_SDR50:
1882		if (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
1883		    host->flags & SDHCI_SDR104_NEEDS_TUNING)
1884			break;
1885		/* FALLTHROUGH */
1886
1887	default:
1888		goto out_unlock;
1889	}
1890
1891	if (host->ops->platform_execute_tuning) {
1892		spin_unlock_irqrestore(&host->lock, flags);
1893		err = host->ops->platform_execute_tuning(host, opcode);
1894		sdhci_runtime_pm_put(host);
1895		return err;
1896	}
1897
1898	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1899	ctrl |= SDHCI_CTRL_EXEC_TUNING;
1900	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
1901		ctrl |= SDHCI_CTRL_TUNED_CLK;
1902	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1903
1904	/*
1905	 * As per the Host Controller spec v3.00, tuning command
1906	 * generates Buffer Read Ready interrupt, so enable that.
1907	 *
1908	 * Note: The spec clearly says that when tuning sequence
1909	 * is being performed, the controller does not generate
1910	 * interrupts other than Buffer Read Ready interrupt. But
1911	 * to make sure we don't hit a controller bug, we _only_
1912	 * enable Buffer Read Ready interrupt here.
1913	 */
1914	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
1915	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
1916
1917	/*
1918	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
1919	 * of loops reaches 40 times or a timeout of 150ms occurs.
1920	 */
1921	do {
1922		struct mmc_command cmd = {0};
1923		struct mmc_request mrq = {NULL};
1924
1925		cmd.opcode = opcode;
1926		cmd.arg = 0;
1927		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
1928		cmd.retries = 0;
1929		cmd.data = NULL;
1930		cmd.error = 0;
1931
1932		if (tuning_loop_counter-- == 0)
1933			break;
1934
1935		mrq.cmd = &cmd;
1936		host->mrq = &mrq;
1937
1938		/*
1939		 * In response to CMD19, the card sends 64 bytes of tuning
1940		 * block to the Host Controller. So we set the block size
1941		 * to 64 here.
1942		 */
1943		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
1944			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
1945				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
1946					     SDHCI_BLOCK_SIZE);
1947			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
1948				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
1949					     SDHCI_BLOCK_SIZE);
1950		} else {
1951			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
1952				     SDHCI_BLOCK_SIZE);
1953		}
1954
1955		/*
1956		 * The tuning block is sent by the card to the host controller.
1957		 * So we set the TRNS_READ bit in the Transfer Mode register.
1958		 * This also takes care of setting DMA Enable and Multi Block
1959		 * Select in the same register to 0.
1960		 */
1961		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
1962
1963		sdhci_send_command(host, &cmd);
1964
1965		host->cmd = NULL;
1966		host->mrq = NULL;
1967
1968		spin_unlock_irqrestore(&host->lock, flags);
1969		/* Wait for Buffer Read Ready interrupt */
1970		wait_event_interruptible_timeout(host->buf_ready_int,
1971					(host->tuning_done == 1),
1972					msecs_to_jiffies(50));
1973		spin_lock_irqsave(&host->lock, flags);
1974
1975		if (!host->tuning_done) {
1976			pr_info(DRIVER_NAME ": Timeout waiting for Buffer Read Ready interrupt during tuning procedure, falling back to fixed sampling clock\n");
1977			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1978			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
1979			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
1980			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1981
1982			err = -EIO;
1983			goto out;
1984		}
1985
1986		host->tuning_done = 0;
1987
1988		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1989
1990		/* eMMC spec does not require a delay between tuning cycles */
1991		if (opcode == MMC_SEND_TUNING_BLOCK)
1992			mdelay(1);
1993	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);
1994
1995	/*
1996	 * The Host Driver has exhausted the maximum number of loops allowed,
1997	 * so use fixed sampling frequency.
1998	 */
1999	if (tuning_loop_counter < 0) {
2000		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
2001		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2002	}
2003	if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
2004		pr_info(DRIVER_NAME ": Tuning procedure failed, falling back to fixed sampling clock\n");
2005		err = -EIO;
2006	}
2007
 
2008out:
2009	if (tuning_count) {
2010		/*
2011		 * In case tuning fails, host controllers which support
2012		 * re-tuning can try tuning again at a later time, when the
2013		 * re-tuning timer expires.  So for these controllers, we
2014		 * return 0. Since there might be other controllers who do not
2015		 * have this capability, we return error for them.
2016		 */
2017		err = 0;
2018	}
2019
2020	host->mmc->retune_period = err ? 0 : tuning_count;
2021
2022	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2023	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2024out_unlock:
2025	spin_unlock_irqrestore(&host->lock, flags);
2026	sdhci_runtime_pm_put(host);
2027
2028	return err;
2029}
2030
2031static int sdhci_select_drive_strength(struct mmc_card *card,
2032				       unsigned int max_dtr, int host_drv,
2033				       int card_drv, int *drv_type)
2034{
2035	struct sdhci_host *host = mmc_priv(card->host);
2036
2037	if (!host->ops->select_drive_strength)
2038		return 0;
2039
2040	return host->ops->select_drive_strength(host, card, max_dtr, host_drv,
2041						card_drv, drv_type);
2042}
2043
2044static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2045{
2046	/* Host Controller v3.00 defines preset value registers */
2047	if (host->version < SDHCI_SPEC_300)
2048		return;
2049
2050	/*
2051	 * We only enable or disable Preset Value if they are not already
2052	 * enabled or disabled respectively. Otherwise, we bail out.
2053	 */
2054	if (host->preset_enabled != enable) {
2055		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2056
2057		if (enable)
2058			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
2059		else
2060			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
2061
2062		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2063
2064		if (enable)
2065			host->flags |= SDHCI_PV_ENABLED;
2066		else
2067			host->flags &= ~SDHCI_PV_ENABLED;
2068
2069		host->preset_enabled = enable;
2070	}
2071}
2072
2073static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
2074				int err)
2075{
2076	struct sdhci_host *host = mmc_priv(mmc);
2077	struct mmc_data *data = mrq->data;
2078
2079	if (data->host_cookie != COOKIE_UNMAPPED)
2080		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2081			     data->flags & MMC_DATA_WRITE ?
2082			       DMA_TO_DEVICE : DMA_FROM_DEVICE);
2083
2084	data->host_cookie = COOKIE_UNMAPPED;
2085}
2086
2087static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
2088			       bool is_first_req)
2089{
2090	struct sdhci_host *host = mmc_priv(mmc);
2091
2092	mrq->data->host_cookie = COOKIE_UNMAPPED;
2093
2094	if (host->flags & SDHCI_REQ_USE_DMA)
 
 
 
 
 
2095		sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
2096}
2097
 
 
 
 
 
 
 
 
 
 
 
 
 
2098static void sdhci_card_event(struct mmc_host *mmc)
2099{
2100	struct sdhci_host *host = mmc_priv(mmc);
2101	unsigned long flags;
2102	int present;
2103
2104	/* First check if client has provided their own card event */
2105	if (host->ops->card_event)
2106		host->ops->card_event(host);
2107
2108	present = sdhci_do_get_cd(host);
2109
2110	spin_lock_irqsave(&host->lock, flags);
2111
2112	/* Check host->mrq first in case we are runtime suspended */
2113	if (host->mrq && !present) {
2114		pr_err("%s: Card removed during transfer!\n",
2115			mmc_hostname(host->mmc));
2116		pr_err("%s: Resetting controller.\n",
2117			mmc_hostname(host->mmc));
2118
2119		sdhci_do_reset(host, SDHCI_RESET_CMD);
2120		sdhci_do_reset(host, SDHCI_RESET_DATA);
2121
2122		host->mrq->cmd->error = -ENOMEDIUM;
2123		tasklet_schedule(&host->finish_tasklet);
2124	}
2125
2126	spin_unlock_irqrestore(&host->lock, flags);
2127}
2128
2129static const struct mmc_host_ops sdhci_ops = {
2130	.request	= sdhci_request,
2131	.post_req	= sdhci_post_req,
2132	.pre_req	= sdhci_pre_req,
2133	.set_ios	= sdhci_set_ios,
2134	.get_cd		= sdhci_get_cd,
2135	.get_ro		= sdhci_get_ro,
2136	.hw_reset	= sdhci_hw_reset,
2137	.enable_sdio_irq = sdhci_enable_sdio_irq,
 
2138	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2139	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2140	.execute_tuning			= sdhci_execute_tuning,
2141	.select_drive_strength		= sdhci_select_drive_strength,
2142	.card_event			= sdhci_card_event,
2143	.card_busy	= sdhci_card_busy,
2144};
2145
2146/*****************************************************************************\
2147 *                                                                           *
2148 * Tasklets                                                                  *
2149 *                                                                           *
2150\*****************************************************************************/
2151
2152static void sdhci_tasklet_finish(unsigned long param)
2153{
2154	struct sdhci_host *host;
2155	unsigned long flags;
2156	struct mmc_request *mrq;
 
2157
2158	host = (struct sdhci_host*)param;
2159
2160	spin_lock_irqsave(&host->lock, flags);
 
 
 
 
2161
2162        /*
2163         * If this tasklet gets rescheduled while running, it will
2164         * be run again afterwards but without any active request.
2165         */
2166	if (!host->mrq) {
2167		spin_unlock_irqrestore(&host->lock, flags);
2168		return;
2169	}
2170
2171	del_timer(&host->timer);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2172
2173	mrq = host->mrq;
 
 
 
 
 
 
 
 
2174
2175	/*
2176	 * Always unmap the data buffers if they were mapped by
2177	 * sdhci_prepare_data() whenever we finish with a request.
2178	 * This avoids leaking DMA mappings on error.
2179	 */
2180	if (host->flags & SDHCI_REQ_USE_DMA) {
2181		struct mmc_data *data = mrq->data;
2182
 
 
 
 
 
 
 
 
 
 
 
2183		if (data && data->host_cookie == COOKIE_MAPPED) {
2184			dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2185				     (data->flags & MMC_DATA_READ) ?
2186				     DMA_FROM_DEVICE : DMA_TO_DEVICE);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2187			data->host_cookie = COOKIE_UNMAPPED;
2188		}
2189	}
2190
2191	/*
2192	 * The controller needs a reset of internal state machines
2193	 * upon error conditions.
2194	 */
2195	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2196	    ((mrq->cmd && mrq->cmd->error) ||
2197	     (mrq->sbc && mrq->sbc->error) ||
2198	     (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
2199			    (mrq->data->stop && mrq->data->stop->error))) ||
2200	     (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2201
2202		/* Some controllers need this kick or reset won't work here */
2203		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2204			/* This is to force an update */
2205			host->ops->set_clock(host, host->clock);
2206
2207		/* Spec says we should do both at the same time, but Ricoh
2208		   controllers do not like that. */
2209		sdhci_do_reset(host, SDHCI_RESET_CMD);
2210		sdhci_do_reset(host, SDHCI_RESET_DATA);
2211	}
2212
2213	host->mrq = NULL;
2214	host->cmd = NULL;
2215	host->data = NULL;
 
 
2216
2217#ifndef SDHCI_USE_LEDS_CLASS
2218	sdhci_deactivate_led(host);
2219#endif
2220
2221	mmiowb();
2222	spin_unlock_irqrestore(&host->lock, flags);
2223
2224	mmc_request_done(host->mmc, mrq);
2225	sdhci_runtime_pm_put(host);
2226}
2227
2228static void sdhci_timeout_timer(unsigned long data)
2229{
2230	struct sdhci_host *host;
2231	unsigned long flags;
2232
2233	host = (struct sdhci_host*)data;
2234
2235	spin_lock_irqsave(&host->lock, flags);
2236
2237	if (host->mrq) {
 
2238		pr_err("%s: Timeout waiting for hardware interrupt.\n",
2239		       mmc_hostname(host->mmc));
 
2240		sdhci_dumpregs(host);
2241
2242		if (host->data) {
2243			host->data->error = -ETIMEDOUT;
2244			sdhci_finish_data(host);
 
 
 
 
2245		} else {
2246			if (host->cmd)
2247				host->cmd->error = -ETIMEDOUT;
2248			else
2249				host->mrq->cmd->error = -ETIMEDOUT;
2250
2251			tasklet_schedule(&host->finish_tasklet);
2252		}
2253	}
2254
2255	mmiowb();
2256	spin_unlock_irqrestore(&host->lock, flags);
2257}
2258
2259/*****************************************************************************\
2260 *                                                                           *
2261 * Interrupt handling                                                        *
2262 *                                                                           *
2263\*****************************************************************************/
2264
2265static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *mask)
2266{
2267	BUG_ON(intmask == 0);
 
 
 
 
 
 
 
 
 
 
 
 
 
2268
2269	if (!host->cmd) {
 
 
 
 
 
 
 
2270		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
2271		       mmc_hostname(host->mmc), (unsigned)intmask);
 
2272		sdhci_dumpregs(host);
2273		return;
2274	}
2275
2276	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
2277		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
2278		if (intmask & SDHCI_INT_TIMEOUT)
2279			host->cmd->error = -ETIMEDOUT;
2280		else
 
2281			host->cmd->error = -EILSEQ;
2282
2283		/*
2284		 * If this command initiates a data phase and a response
2285		 * CRC error is signalled, the card can start transferring
2286		 * data - the card may have received the command without
2287		 * error.  We must not terminate the mmc_request early.
2288		 *
2289		 * If the card did not receive the command or returned an
2290		 * error which prevented it sending data, the data phase
2291		 * will time out.
2292		 */
2293		if (host->cmd->data &&
2294		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
2295		     SDHCI_INT_CRC) {
2296			host->cmd = NULL;
 
2297			return;
2298		}
2299
2300		tasklet_schedule(&host->finish_tasklet);
2301		return;
2302	}
2303
2304	/*
2305	 * The host can send and interrupt when the busy state has
2306	 * ended, allowing us to wait without wasting CPU cycles.
2307	 * Unfortunately this is overloaded on the "data complete"
2308	 * interrupt, so we need to take some care when handling
2309	 * it.
2310	 *
2311	 * Note: The 1.0 specification is a bit ambiguous about this
2312	 *       feature so there might be some problems with older
2313	 *       controllers.
2314	 */
2315	if (host->cmd->flags & MMC_RSP_BUSY) {
2316		if (host->cmd->data)
2317			DBG("Cannot wait for busy signal when also doing a data transfer");
2318		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ)
2319				&& !host->busy_handle) {
2320			/* Mark that command complete before busy is ended */
2321			host->busy_handle = 1;
2322			return;
2323		}
2324
2325		/* The controller does not support the end-of-busy IRQ,
2326		 * fall through and take the SDHCI_INT_RESPONSE */
2327	} else if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
2328		   host->cmd->opcode == MMC_STOP_TRANSMISSION && !host->data) {
2329		*mask &= ~SDHCI_INT_DATA_END;
2330	}
2331
2332	if (intmask & SDHCI_INT_RESPONSE)
2333		sdhci_finish_command(host);
2334}
2335
2336#ifdef CONFIG_MMC_DEBUG
2337static void sdhci_adma_show_error(struct sdhci_host *host)
2338{
2339	const char *name = mmc_hostname(host->mmc);
2340	void *desc = host->adma_table;
 
2341
2342	sdhci_dumpregs(host);
2343
2344	while (true) {
2345		struct sdhci_adma2_64_desc *dma_desc = desc;
2346
2347		if (host->flags & SDHCI_USE_64_BIT_DMA)
2348			DBG("%s: %p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
2349			    name, desc, le32_to_cpu(dma_desc->addr_hi),
 
2350			    le32_to_cpu(dma_desc->addr_lo),
2351			    le16_to_cpu(dma_desc->len),
2352			    le16_to_cpu(dma_desc->cmd));
2353		else
2354			DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
2355			    name, desc, le32_to_cpu(dma_desc->addr_lo),
 
2356			    le16_to_cpu(dma_desc->len),
2357			    le16_to_cpu(dma_desc->cmd));
2358
2359		desc += host->desc_sz;
 
2360
2361		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2362			break;
2363	}
2364}
2365#else
2366static void sdhci_adma_show_error(struct sdhci_host *host) { }
2367#endif
2368
2369static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
2370{
2371	u32 command;
2372	BUG_ON(intmask == 0);
2373
2374	/* CMD19 generates _only_ Buffer Read Ready interrupt */
2375	if (intmask & SDHCI_INT_DATA_AVAIL) {
2376		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
2377		if (command == MMC_SEND_TUNING_BLOCK ||
2378		    command == MMC_SEND_TUNING_BLOCK_HS200) {
 
2379			host->tuning_done = 1;
2380			wake_up(&host->buf_ready_int);
2381			return;
2382		}
2383	}
2384
2385	if (!host->data) {
 
 
2386		/*
2387		 * The "data complete" interrupt is also used to
2388		 * indicate that a busy state has ended. See comment
2389		 * above in sdhci_cmd_irq().
2390		 */
2391		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2392			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
2393				host->cmd->error = -ETIMEDOUT;
2394				tasklet_schedule(&host->finish_tasklet);
 
 
2395				return;
2396			}
2397			if (intmask & SDHCI_INT_DATA_END) {
 
2398				/*
2399				 * Some cards handle busy-end interrupt
2400				 * before the command completed, so make
2401				 * sure we do things in the proper order.
2402				 */
2403				if (host->busy_handle)
2404					sdhci_finish_command(host);
2405				else
2406					host->busy_handle = 1;
2407				return;
2408			}
2409		}
2410
 
 
 
 
 
 
 
 
2411		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
2412		       mmc_hostname(host->mmc), (unsigned)intmask);
 
2413		sdhci_dumpregs(host);
2414
2415		return;
2416	}
2417
2418	if (intmask & SDHCI_INT_DATA_TIMEOUT)
2419		host->data->error = -ETIMEDOUT;
2420	else if (intmask & SDHCI_INT_DATA_END_BIT)
 
2421		host->data->error = -EILSEQ;
2422	else if ((intmask & SDHCI_INT_DATA_CRC) &&
 
 
2423		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
2424			!= MMC_BUS_TEST_R)
2425		host->data->error = -EILSEQ;
2426	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2427		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
 
 
 
2428		sdhci_adma_show_error(host);
 
2429		host->data->error = -EIO;
2430		if (host->ops->adma_workaround)
2431			host->ops->adma_workaround(host, intmask);
2432	}
2433
2434	if (host->data->error)
2435		sdhci_finish_data(host);
2436	else {
2437		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2438			sdhci_transfer_pio(host);
2439
2440		/*
2441		 * We currently don't do anything fancy with DMA
2442		 * boundaries, but as we can't disable the feature
2443		 * we need to at least restart the transfer.
2444		 *
2445		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
2446		 * should return a valid address to continue from, but as
2447		 * some controllers are faulty, don't trust them.
2448		 */
2449		if (intmask & SDHCI_INT_DMA_END) {
2450			u32 dmastart, dmanow;
2451			dmastart = sg_dma_address(host->data->sg);
 
2452			dmanow = dmastart + host->data->bytes_xfered;
2453			/*
2454			 * Force update to the next DMA block boundary.
2455			 */
2456			dmanow = (dmanow &
2457				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
2458				SDHCI_DEFAULT_BOUNDARY_SIZE;
2459			host->data->bytes_xfered = dmanow - dmastart;
2460			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
2461				" next 0x%08x\n",
2462				mmc_hostname(host->mmc), dmastart,
2463				host->data->bytes_xfered, dmanow);
2464			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
2465		}
2466
2467		if (intmask & SDHCI_INT_DATA_END) {
2468			if (host->cmd) {
2469				/*
2470				 * Data managed to finish before the
2471				 * command completed. Make sure we do
2472				 * things in the proper order.
2473				 */
2474				host->data_early = 1;
2475			} else {
2476				sdhci_finish_data(host);
2477			}
2478		}
2479	}
2480}
2481
 
 
 
 
 
 
 
 
 
 
2482static irqreturn_t sdhci_irq(int irq, void *dev_id)
2483{
 
2484	irqreturn_t result = IRQ_NONE;
2485	struct sdhci_host *host = dev_id;
2486	u32 intmask, mask, unexpected = 0;
2487	int max_loops = 16;
 
2488
2489	spin_lock(&host->lock);
2490
2491	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2492		spin_unlock(&host->lock);
2493		return IRQ_NONE;
2494	}
2495
2496	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2497	if (!intmask || intmask == 0xffffffff) {
2498		result = IRQ_NONE;
2499		goto out;
2500	}
2501
2502	do {
 
 
 
 
 
 
 
 
2503		/* Clear selected interrupts. */
2504		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
2505				  SDHCI_INT_BUS_POWER);
2506		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2507
2508		DBG("*** %s got interrupt: 0x%08x\n",
2509			mmc_hostname(host->mmc), intmask);
2510
2511		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2512			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
2513				      SDHCI_CARD_PRESENT;
2514
2515			/*
2516			 * There is a observation on i.mx esdhc.  INSERT
2517			 * bit will be immediately set again when it gets
2518			 * cleared, if a card is inserted.  We have to mask
2519			 * the irq to prevent interrupt storm which will
2520			 * freeze the system.  And the REMOVE gets the
2521			 * same situation.
2522			 *
2523			 * More testing are needed here to ensure it works
2524			 * for other platforms though.
2525			 */
2526			host->ier &= ~(SDHCI_INT_CARD_INSERT |
2527				       SDHCI_INT_CARD_REMOVE);
2528			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
2529					       SDHCI_INT_CARD_INSERT;
2530			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2531			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2532
2533			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
2534				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2535
2536			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
2537						       SDHCI_INT_CARD_REMOVE);
2538			result = IRQ_WAKE_THREAD;
2539		}
2540
2541		if (intmask & SDHCI_INT_CMD_MASK)
2542			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK,
2543				      &intmask);
2544
2545		if (intmask & SDHCI_INT_DATA_MASK)
2546			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2547
2548		if (intmask & SDHCI_INT_BUS_POWER)
2549			pr_err("%s: Card is consuming too much power!\n",
2550				mmc_hostname(host->mmc));
2551
2552		if (intmask & SDHCI_INT_CARD_INT) {
 
 
 
 
2553			sdhci_enable_sdio_irq_nolock(host, false);
2554			host->thread_isr |= SDHCI_INT_CARD_INT;
2555			result = IRQ_WAKE_THREAD;
2556		}
2557
2558		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
2559			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
2560			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
2561			     SDHCI_INT_CARD_INT);
2562
2563		if (intmask) {
2564			unexpected |= intmask;
2565			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
2566		}
2567
2568		if (result == IRQ_NONE)
2569			result = IRQ_HANDLED;
2570
2571		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2572	} while (intmask && --max_loops);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2573out:
 
 
 
2574	spin_unlock(&host->lock);
2575
 
 
 
 
 
 
 
 
 
 
 
2576	if (unexpected) {
2577		pr_err("%s: Unexpected interrupt 0x%08x.\n",
2578			   mmc_hostname(host->mmc), unexpected);
 
2579		sdhci_dumpregs(host);
2580	}
2581
2582	return result;
2583}
2584
2585static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
2586{
2587	struct sdhci_host *host = dev_id;
 
2588	unsigned long flags;
2589	u32 isr;
2590
 
 
 
2591	spin_lock_irqsave(&host->lock, flags);
 
2592	isr = host->thread_isr;
2593	host->thread_isr = 0;
 
 
 
 
 
2594	spin_unlock_irqrestore(&host->lock, flags);
2595
2596	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2597		sdhci_card_event(host->mmc);
2598		mmc_detect_change(host->mmc, msecs_to_jiffies(200));
2599	}
2600
2601	if (isr & SDHCI_INT_CARD_INT) {
2602		sdio_run_irqs(host->mmc);
2603
2604		spin_lock_irqsave(&host->lock, flags);
2605		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2606			sdhci_enable_sdio_irq_nolock(host, true);
2607		spin_unlock_irqrestore(&host->lock, flags);
2608	}
2609
2610	return isr ? IRQ_HANDLED : IRQ_NONE;
2611}
2612
2613/*****************************************************************************\
2614 *                                                                           *
2615 * Suspend/resume                                                            *
2616 *                                                                           *
2617\*****************************************************************************/
2618
2619#ifdef CONFIG_PM
2620void sdhci_enable_irq_wakeups(struct sdhci_host *host)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2621{
 
 
 
 
2622	u8 val;
2623	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2624			| SDHCI_WAKE_ON_INT;
 
 
 
 
 
 
 
 
 
 
 
2625
2626	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2627	val |= mask ;
2628	/* Avoid fake wake up */
2629	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
2630		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
2631	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
 
 
 
 
 
 
2632}
2633EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);
2634
2635static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
2636{
2637	u8 val;
2638	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2639			| SDHCI_WAKE_ON_INT;
2640
2641	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2642	val &= ~mask;
2643	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
 
 
 
 
2644}
2645
2646int sdhci_suspend_host(struct sdhci_host *host)
2647{
2648	sdhci_disable_card_detection(host);
2649
2650	mmc_retune_timer_stop(host->mmc);
2651	mmc_retune_needed(host->mmc);
2652
2653	if (!device_may_wakeup(mmc_dev(host->mmc))) {
 
2654		host->ier = 0;
2655		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
2656		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
2657		free_irq(host->irq, host);
2658	} else {
2659		sdhci_enable_irq_wakeups(host);
2660		enable_irq_wake(host->irq);
2661	}
 
2662	return 0;
2663}
2664
2665EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2666
2667int sdhci_resume_host(struct sdhci_host *host)
2668{
 
2669	int ret = 0;
2670
2671	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2672		if (host->ops->enable_dma)
2673			host->ops->enable_dma(host);
2674	}
2675
2676	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
2677	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
2678		/* Card keeps power but host controller does not */
2679		sdhci_init(host, 0);
2680		host->pwr = 0;
2681		host->clock = 0;
2682		sdhci_do_set_ios(host, &host->mmc->ios);
 
2683	} else {
2684		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
2685		mmiowb();
2686	}
2687
2688	if (!device_may_wakeup(mmc_dev(host->mmc))) {
 
 
2689		ret = request_threaded_irq(host->irq, sdhci_irq,
2690					   sdhci_thread_irq, IRQF_SHARED,
2691					   mmc_hostname(host->mmc), host);
2692		if (ret)
2693			return ret;
2694	} else {
2695		sdhci_disable_irq_wakeups(host);
2696		disable_irq_wake(host->irq);
2697	}
2698
2699	sdhci_enable_card_detection(host);
2700
2701	return ret;
2702}
2703
2704EXPORT_SYMBOL_GPL(sdhci_resume_host);
2705
2706static int sdhci_runtime_pm_get(struct sdhci_host *host)
2707{
2708	return pm_runtime_get_sync(host->mmc->parent);
2709}
2710
2711static int sdhci_runtime_pm_put(struct sdhci_host *host)
2712{
2713	pm_runtime_mark_last_busy(host->mmc->parent);
2714	return pm_runtime_put_autosuspend(host->mmc->parent);
2715}
2716
2717static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
2718{
2719	if (host->bus_on)
2720		return;
2721	host->bus_on = true;
2722	pm_runtime_get_noresume(host->mmc->parent);
2723}
2724
2725static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
2726{
2727	if (!host->bus_on)
2728		return;
2729	host->bus_on = false;
2730	pm_runtime_put_noidle(host->mmc->parent);
2731}
2732
2733int sdhci_runtime_suspend_host(struct sdhci_host *host)
2734{
2735	unsigned long flags;
2736
2737	mmc_retune_timer_stop(host->mmc);
2738	mmc_retune_needed(host->mmc);
2739
2740	spin_lock_irqsave(&host->lock, flags);
2741	host->ier &= SDHCI_INT_CARD_INT;
2742	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2743	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2744	spin_unlock_irqrestore(&host->lock, flags);
2745
2746	synchronize_hardirq(host->irq);
2747
2748	spin_lock_irqsave(&host->lock, flags);
2749	host->runtime_suspended = true;
2750	spin_unlock_irqrestore(&host->lock, flags);
2751
2752	return 0;
2753}
2754EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);
2755
2756int sdhci_runtime_resume_host(struct sdhci_host *host)
2757{
 
2758	unsigned long flags;
2759	int host_flags = host->flags;
2760
2761	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2762		if (host->ops->enable_dma)
2763			host->ops->enable_dma(host);
2764	}
2765
2766	sdhci_init(host, 0);
2767
2768	/* Force clock and power re-program */
2769	host->pwr = 0;
2770	host->clock = 0;
2771	sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
2772	sdhci_do_set_ios(host, &host->mmc->ios);
 
 
 
 
 
 
 
 
 
 
2773
2774	if ((host_flags & SDHCI_PV_ENABLED) &&
2775		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
2776		spin_lock_irqsave(&host->lock, flags);
2777		sdhci_enable_preset_value(host, true);
2778		spin_unlock_irqrestore(&host->lock, flags);
2779	}
2780
2781	spin_lock_irqsave(&host->lock, flags);
2782
2783	host->runtime_suspended = false;
2784
2785	/* Enable SDIO IRQ */
2786	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2787		sdhci_enable_sdio_irq_nolock(host, true);
2788
2789	/* Enable Card Detection */
2790	sdhci_enable_card_detection(host);
2791
2792	spin_unlock_irqrestore(&host->lock, flags);
2793
2794	return 0;
2795}
2796EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);
2797
2798#endif /* CONFIG_PM */
2799
2800/*****************************************************************************\
2801 *                                                                           *
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2802 * Device allocation/registration                                            *
2803 *                                                                           *
2804\*****************************************************************************/
2805
2806struct sdhci_host *sdhci_alloc_host(struct device *dev,
2807	size_t priv_size)
2808{
2809	struct mmc_host *mmc;
2810	struct sdhci_host *host;
2811
2812	WARN_ON(dev == NULL);
2813
2814	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2815	if (!mmc)
2816		return ERR_PTR(-ENOMEM);
2817
2818	host = mmc_priv(mmc);
2819	host->mmc = mmc;
2820	host->mmc_host_ops = sdhci_ops;
2821	mmc->ops = &host->mmc_host_ops;
2822
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2823	return host;
2824}
2825
2826EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2827
2828static int sdhci_set_dma_mask(struct sdhci_host *host)
2829{
2830	struct mmc_host *mmc = host->mmc;
2831	struct device *dev = mmc_dev(mmc);
2832	int ret = -EINVAL;
2833
2834	if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
2835		host->flags &= ~SDHCI_USE_64_BIT_DMA;
2836
2837	/* Try 64-bit mask if hardware is capable  of it */
2838	if (host->flags & SDHCI_USE_64_BIT_DMA) {
2839		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
2840		if (ret) {
2841			pr_warn("%s: Failed to set 64-bit DMA mask.\n",
2842				mmc_hostname(mmc));
2843			host->flags &= ~SDHCI_USE_64_BIT_DMA;
2844		}
2845	}
2846
2847	/* 32-bit mask as default & fallback */
2848	if (ret) {
2849		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
2850		if (ret)
2851			pr_warn("%s: Failed to set 32-bit DMA mask.\n",
2852				mmc_hostname(mmc));
2853	}
2854
2855	return ret;
2856}
2857
2858int sdhci_add_host(struct sdhci_host *host)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2859{
2860	struct mmc_host *mmc;
2861	u32 caps[2] = {0, 0};
2862	u32 max_current_caps;
2863	unsigned int ocr_avail;
2864	unsigned int override_timeout_clk;
2865	u32 max_clk;
2866	int ret;
 
2867
2868	WARN_ON(host == NULL);
2869	if (host == NULL)
2870		return -EINVAL;
2871
2872	mmc = host->mmc;
2873
2874	if (debug_quirks)
2875		host->quirks = debug_quirks;
2876	if (debug_quirks2)
2877		host->quirks2 = debug_quirks2;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2878
2879	override_timeout_clk = host->timeout_clk;
2880
2881	sdhci_do_reset(host, SDHCI_RESET_ALL);
2882
2883	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2884	host->version = (host->version & SDHCI_SPEC_VER_MASK)
2885				>> SDHCI_SPEC_VER_SHIFT;
2886	if (host->version > SDHCI_SPEC_300) {
2887		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
2888		       mmc_hostname(mmc), host->version);
2889	}
2890
2891	caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
2892		sdhci_readl(host, SDHCI_CAPABILITIES);
2893
2894	if (host->version >= SDHCI_SPEC_300)
2895		caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
2896			host->caps1 :
2897			sdhci_readl(host, SDHCI_CAPABILITIES_1);
2898
2899	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2900		host->flags |= SDHCI_USE_SDMA;
2901	else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
2902		DBG("Controller doesn't have SDMA capability\n");
2903	else
2904		host->flags |= SDHCI_USE_SDMA;
2905
2906	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2907		(host->flags & SDHCI_USE_SDMA)) {
2908		DBG("Disabling DMA as it is marked broken\n");
2909		host->flags &= ~SDHCI_USE_SDMA;
2910	}
2911
2912	if ((host->version >= SDHCI_SPEC_200) &&
2913		(caps[0] & SDHCI_CAN_DO_ADMA2))
2914		host->flags |= SDHCI_USE_ADMA;
2915
2916	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
2917		(host->flags & SDHCI_USE_ADMA)) {
2918		DBG("Disabling ADMA as it is marked broken\n");
2919		host->flags &= ~SDHCI_USE_ADMA;
2920	}
2921
2922	/*
2923	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
2924	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
2925	 * that during the first call to ->enable_dma().  Similarly
2926	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
2927	 * implement.
2928	 */
2929	if (caps[0] & SDHCI_CAN_64BIT)
2930		host->flags |= SDHCI_USE_64_BIT_DMA;
2931
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2932	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2933		ret = sdhci_set_dma_mask(host);
 
 
 
2934
2935		if (!ret && host->ops->enable_dma)
2936			ret = host->ops->enable_dma(host);
2937
2938		if (ret) {
2939			pr_warn("%s: No suitable DMA available - falling back to PIO\n",
2940				mmc_hostname(mmc));
2941			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
2942
2943			ret = 0;
2944		}
2945	}
2946
2947	/* SDMA does not support 64-bit DMA */
2948	if (host->flags & SDHCI_USE_64_BIT_DMA)
2949		host->flags &= ~SDHCI_USE_SDMA;
2950
2951	if (host->flags & SDHCI_USE_ADMA) {
2952		dma_addr_t dma;
2953		void *buf;
2954
 
 
 
 
 
 
 
 
 
2955		/*
2956		 * The DMA descriptor table size is calculated as the maximum
2957		 * number of segments times 2, to allow for an alignment
2958		 * descriptor for each segment, plus 1 for a nop end descriptor,
2959		 * all multipled by the descriptor size.
2960		 */
2961		if (host->flags & SDHCI_USE_64_BIT_DMA) {
2962			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
2963					      SDHCI_ADMA2_64_DESC_SZ;
2964			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
2965		} else {
2966			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
2967					      SDHCI_ADMA2_32_DESC_SZ;
2968			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
2969		}
2970
2971		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
2972		buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
2973					 host->adma_table_sz, &dma, GFP_KERNEL);
2974		if (!buf) {
2975			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
2976				mmc_hostname(mmc));
2977			host->flags &= ~SDHCI_USE_ADMA;
2978		} else if ((dma + host->align_buffer_sz) &
2979			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
2980			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
2981				mmc_hostname(mmc));
2982			host->flags &= ~SDHCI_USE_ADMA;
2983			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
2984					  host->adma_table_sz, buf, dma);
2985		} else {
2986			host->align_buffer = buf;
2987			host->align_addr = dma;
2988
2989			host->adma_table = buf + host->align_buffer_sz;
2990			host->adma_addr = dma + host->align_buffer_sz;
2991		}
2992	}
2993
2994	/*
2995	 * If we use DMA, then it's up to the caller to set the DMA
2996	 * mask, but PIO does not need the hw shim so we set a new
2997	 * mask here in that case.
2998	 */
2999	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
3000		host->dma_mask = DMA_BIT_MASK(64);
3001		mmc_dev(mmc)->dma_mask = &host->dma_mask;
3002	}
3003
3004	if (host->version >= SDHCI_SPEC_300)
3005		host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
3006			>> SDHCI_CLOCK_BASE_SHIFT;
3007	else
3008		host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
3009			>> SDHCI_CLOCK_BASE_SHIFT;
3010
3011	host->max_clk *= 1000000;
3012	if (host->max_clk == 0 || host->quirks &
3013			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3014		if (!host->ops->get_max_clock) {
3015			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
3016			       mmc_hostname(mmc));
3017			return -ENODEV;
 
3018		}
3019		host->max_clk = host->ops->get_max_clock(host);
3020	}
3021
3022	/*
3023	 * In case of Host Controller v3.00, find out whether clock
3024	 * multiplier is supported.
3025	 */
3026	host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
3027			SDHCI_CLOCK_MUL_SHIFT;
3028
3029	/*
3030	 * In case the value in Clock Multiplier is 0, then programmable
3031	 * clock mode is not supported, otherwise the actual clock
3032	 * multiplier is one more than the value of Clock Multiplier
3033	 * in the Capabilities Register.
3034	 */
3035	if (host->clk_mul)
3036		host->clk_mul += 1;
3037
3038	/*
3039	 * Set host parameters.
3040	 */
3041	max_clk = host->max_clk;
3042
3043	if (host->ops->get_min_clock)
3044		mmc->f_min = host->ops->get_min_clock(host);
3045	else if (host->version >= SDHCI_SPEC_300) {
3046		if (host->clk_mul) {
3047			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
3048			max_clk = host->max_clk * host->clk_mul;
3049		} else
3050			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
 
 
 
3051	} else
3052		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3053
3054	if (!mmc->f_max || (mmc->f_max && (mmc->f_max > max_clk)))
3055		mmc->f_max = max_clk;
3056
3057	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
3058		host->timeout_clk = (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >>
3059					SDHCI_TIMEOUT_CLK_SHIFT;
 
 
 
3060		if (host->timeout_clk == 0) {
3061			if (host->ops->get_timeout_clock) {
3062				host->timeout_clk =
3063					host->ops->get_timeout_clock(host);
3064			} else {
3065				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
3066					mmc_hostname(mmc));
3067				return -ENODEV;
 
3068			}
 
 
 
 
3069		}
3070
3071		if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
3072			host->timeout_clk *= 1000;
3073
3074		if (override_timeout_clk)
3075			host->timeout_clk = override_timeout_clk;
3076
3077		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3078			host->ops->get_max_timeout_count(host) : 1 << 27;
3079		mmc->max_busy_timeout /= host->timeout_clk;
3080	}
3081
3082	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
 
 
 
 
3083	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3084
3085	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
3086		host->flags |= SDHCI_AUTO_CMD12;
3087
3088	/* Auto-CMD23 stuff only works in ADMA or PIO. */
 
 
 
3089	if ((host->version >= SDHCI_SPEC_300) &&
3090	    ((host->flags & SDHCI_USE_ADMA) ||
3091	     !(host->flags & SDHCI_USE_SDMA)) &&
3092	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3093		host->flags |= SDHCI_AUTO_CMD23;
3094		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
3095	} else {
3096		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
3097	}
3098
3099	/*
3100	 * A controller may support 8-bit width, but the board itself
3101	 * might not have the pins brought out.  Boards that support
3102	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
3103	 * their platform code before calling sdhci_add_host(), and we
3104	 * won't assume 8-bit width for hosts without that CAP.
3105	 */
3106	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3107		mmc->caps |= MMC_CAP_4_BIT_DATA;
3108
3109	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
3110		mmc->caps &= ~MMC_CAP_CMD23;
3111
3112	if (caps[0] & SDHCI_CAN_DO_HISPD)
3113		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3114
3115	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3116	    !(mmc->caps & MMC_CAP_NONREMOVABLE) &&
3117	    IS_ERR_VALUE(mmc_gpio_get_cd(host->mmc)))
3118		mmc->caps |= MMC_CAP_NEEDS_POLL;
3119
3120	/* If there are external regulators, get them */
3121	if (mmc_regulator_get_supply(mmc) == -EPROBE_DEFER)
3122		return -EPROBE_DEFER;
 
 
3123
3124	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3125	if (!IS_ERR(mmc->supply.vqmmc)) {
3126		ret = regulator_enable(mmc->supply.vqmmc);
3127		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
3128						    1950000))
3129			caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
3130					SDHCI_SUPPORT_SDR50 |
3131					SDHCI_SUPPORT_DDR50);
 
 
 
 
 
 
3132		if (ret) {
3133			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
3134				mmc_hostname(mmc), ret);
3135			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3136		}
 
3137	}
3138
3139	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
3140		caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
3141		       SDHCI_SUPPORT_DDR50);
 
 
 
 
 
 
 
 
 
 
 
3142
3143	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
3144	if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
3145		       SDHCI_SUPPORT_DDR50))
3146		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
3147
3148	/* SDR104 supports also implies SDR50 support */
3149	if (caps[1] & SDHCI_SUPPORT_SDR104) {
3150		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3151		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
3152		 * field can be promoted to support HS200.
3153		 */
3154		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3155			mmc->caps2 |= MMC_CAP2_HS200;
3156	} else if (caps[1] & SDHCI_SUPPORT_SDR50)
3157		mmc->caps |= MMC_CAP_UHS_SDR50;
 
3158
3159	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
3160	    (caps[1] & SDHCI_SUPPORT_HS400))
3161		mmc->caps2 |= MMC_CAP2_HS400;
3162
3163	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
3164	    (IS_ERR(mmc->supply.vqmmc) ||
3165	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
3166					     1300000)))
3167		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;
3168
3169	if ((caps[1] & SDHCI_SUPPORT_DDR50) &&
3170		!(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3171		mmc->caps |= MMC_CAP_UHS_DDR50;
3172
3173	/* Does the host need tuning for SDR50? */
3174	if (caps[1] & SDHCI_USE_SDR50_TUNING)
3175		host->flags |= SDHCI_SDR50_NEEDS_TUNING;
3176
3177	/* Does the host need tuning for SDR104 / HS200? */
3178	if (mmc->caps2 & MMC_CAP2_HS200)
3179		host->flags |= SDHCI_SDR104_NEEDS_TUNING;
3180
3181	/* Driver Type(s) (A, C, D) supported by the host */
3182	if (caps[1] & SDHCI_DRIVER_TYPE_A)
3183		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
3184	if (caps[1] & SDHCI_DRIVER_TYPE_C)
3185		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
3186	if (caps[1] & SDHCI_DRIVER_TYPE_D)
3187		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
3188
3189	/* Initial value for re-tuning timer count */
3190	host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
3191			      SDHCI_RETUNING_TIMER_COUNT_SHIFT;
3192
3193	/*
3194	 * In case Re-tuning Timer is not disabled, the actual value of
3195	 * re-tuning timer will be 2 ^ (n - 1).
3196	 */
3197	if (host->tuning_count)
3198		host->tuning_count = 1 << (host->tuning_count - 1);
3199
3200	/* Re-tuning mode supported by the Host Controller */
3201	host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
3202			     SDHCI_RETUNING_MODE_SHIFT;
3203
3204	ocr_avail = 0;
3205
3206	/*
3207	 * According to SD Host Controller spec v3.00, if the Host System
3208	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
3209	 * the value is meaningful only if Voltage Support in the Capabilities
3210	 * register is set. The actual current value is 4 times the register
3211	 * value.
3212	 */
3213	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3214	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3215		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3216		if (curr > 0) {
3217
3218			/* convert to SDHCI_MAX_CURRENT format */
3219			curr = curr/1000;  /* convert to mA */
3220			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;
3221
3222			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
3223			max_current_caps =
3224				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
3225				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
3226				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
3227		}
3228	}
3229
3230	if (caps[0] & SDHCI_CAN_VDD_330) {
3231		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3232
3233		mmc->max_current_330 = ((max_current_caps &
3234				   SDHCI_MAX_CURRENT_330_MASK) >>
3235				   SDHCI_MAX_CURRENT_330_SHIFT) *
3236				   SDHCI_MAX_CURRENT_MULTIPLIER;
3237	}
3238	if (caps[0] & SDHCI_CAN_VDD_300) {
3239		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3240
3241		mmc->max_current_300 = ((max_current_caps &
3242				   SDHCI_MAX_CURRENT_300_MASK) >>
3243				   SDHCI_MAX_CURRENT_300_SHIFT) *
3244				   SDHCI_MAX_CURRENT_MULTIPLIER;
3245	}
3246	if (caps[0] & SDHCI_CAN_VDD_180) {
3247		ocr_avail |= MMC_VDD_165_195;
3248
3249		mmc->max_current_180 = ((max_current_caps &
3250				   SDHCI_MAX_CURRENT_180_MASK) >>
3251				   SDHCI_MAX_CURRENT_180_SHIFT) *
3252				   SDHCI_MAX_CURRENT_MULTIPLIER;
3253	}
3254
3255	/* If OCR set by host, use it instead. */
3256	if (host->ocr_mask)
3257		ocr_avail = host->ocr_mask;
3258
3259	/* If OCR set by external regulators, give it highest prio. */
3260	if (mmc->ocr_avail)
3261		ocr_avail = mmc->ocr_avail;
3262
3263	mmc->ocr_avail = ocr_avail;
3264	mmc->ocr_avail_sdio = ocr_avail;
3265	if (host->ocr_avail_sdio)
3266		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
3267	mmc->ocr_avail_sd = ocr_avail;
3268	if (host->ocr_avail_sd)
3269		mmc->ocr_avail_sd &= host->ocr_avail_sd;
3270	else /* normal SD controllers don't support 1.8V */
3271		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
3272	mmc->ocr_avail_mmc = ocr_avail;
3273	if (host->ocr_avail_mmc)
3274		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3275
3276	if (mmc->ocr_avail == 0) {
3277		pr_err("%s: Hardware doesn't report any support voltages.\n",
3278		       mmc_hostname(mmc));
3279		return -ENODEV;
 
3280	}
3281
 
 
 
 
 
 
 
 
 
3282	spin_lock_init(&host->lock);
3283
3284	/*
 
 
 
 
 
 
 
3285	 * Maximum number of segments. Depends on if the hardware
3286	 * can do scatter/gather or not.
3287	 */
3288	if (host->flags & SDHCI_USE_ADMA)
3289		mmc->max_segs = SDHCI_MAX_SEGS;
3290	else if (host->flags & SDHCI_USE_SDMA)
3291		mmc->max_segs = 1;
3292	else /* PIO */
 
 
3293		mmc->max_segs = SDHCI_MAX_SEGS;
3294
3295	/*
3296	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
3297	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
3298	 * is less anyway.
3299	 */
3300	mmc->max_req_size = 524288;
3301
3302	/*
3303	 * Maximum segment size. Could be one segment with the maximum number
3304	 * of bytes. When doing hardware scatter/gather, each entry cannot
3305	 * be larger than 64 KiB though.
3306	 */
3307	if (host->flags & SDHCI_USE_ADMA) {
3308		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
 
3309			mmc->max_seg_size = 65535;
3310		else
3311			mmc->max_seg_size = 65536;
 
3312	} else {
3313		mmc->max_seg_size = mmc->max_req_size;
3314	}
3315
3316	/*
3317	 * Maximum block size. This varies from controller to controller and
3318	 * is specified in the capabilities register.
3319	 */
3320	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
3321		mmc->max_blk_size = 2;
3322	} else {
3323		mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
3324				SDHCI_MAX_BLOCK_SHIFT;
3325		if (mmc->max_blk_size >= 3) {
3326			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
3327				mmc_hostname(mmc));
3328			mmc->max_blk_size = 0;
3329		}
3330	}
3331
3332	mmc->max_blk_size = 512 << mmc->max_blk_size;
3333
3334	/*
3335	 * Maximum block count.
3336	 */
3337	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3338
3339	/*
3340	 * Init tasklets.
3341	 */
3342	tasklet_init(&host->finish_tasklet,
3343		sdhci_tasklet_finish, (unsigned long)host);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
3344
3345	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
 
3346
3347	init_waitqueue_head(&host->buf_ready_int);
3348
3349	sdhci_init(host, 0);
3350
3351	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
3352				   IRQF_SHARED,	mmc_hostname(mmc), host);
3353	if (ret) {
3354		pr_err("%s: Failed to request IRQ %d: %d\n",
3355		       mmc_hostname(mmc), host->irq, ret);
3356		goto untasklet;
3357	}
3358
3359#ifdef CONFIG_MMC_DEBUG
3360	sdhci_dumpregs(host);
3361#endif
3362
3363#ifdef SDHCI_USE_LEDS_CLASS
3364	snprintf(host->led_name, sizeof(host->led_name),
3365		"%s::", mmc_hostname(mmc));
3366	host->led.name = host->led_name;
3367	host->led.brightness = LED_OFF;
3368	host->led.default_trigger = mmc_hostname(mmc);
3369	host->led.brightness_set = sdhci_led_control;
3370
3371	ret = led_classdev_register(mmc_dev(mmc), &host->led);
3372	if (ret) {
3373		pr_err("%s: Failed to register LED device: %d\n",
3374		       mmc_hostname(mmc), ret);
3375		goto reset;
3376	}
3377#endif
3378
3379	mmiowb();
3380
3381	mmc_add_host(mmc);
 
 
3382
3383	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3384		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
 
3385		(host->flags & SDHCI_USE_ADMA) ?
3386		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
3387		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3388
3389	sdhci_enable_card_detection(host);
3390
3391	return 0;
3392
3393#ifdef SDHCI_USE_LEDS_CLASS
3394reset:
3395	sdhci_do_reset(host, SDHCI_RESET_ALL);
 
3396	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
3397	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3398	free_irq(host->irq, host);
3399#endif
3400untasklet:
3401	tasklet_kill(&host->finish_tasklet);
3402
3403	return ret;
3404}
 
 
 
 
 
3405
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
3406EXPORT_SYMBOL_GPL(sdhci_add_host);
3407
3408void sdhci_remove_host(struct sdhci_host *host, int dead)
3409{
3410	struct mmc_host *mmc = host->mmc;
3411	unsigned long flags;
3412
3413	if (dead) {
3414		spin_lock_irqsave(&host->lock, flags);
3415
3416		host->flags |= SDHCI_DEVICE_DEAD;
3417
3418		if (host->mrq) {
3419			pr_err("%s: Controller removed during "
3420				" transfer!\n", mmc_hostname(mmc));
3421
3422			host->mrq->cmd->error = -ENOMEDIUM;
3423			tasklet_schedule(&host->finish_tasklet);
3424		}
3425
3426		spin_unlock_irqrestore(&host->lock, flags);
3427	}
3428
3429	sdhci_disable_card_detection(host);
3430
3431	mmc_remove_host(mmc);
3432
3433#ifdef SDHCI_USE_LEDS_CLASS
3434	led_classdev_unregister(&host->led);
3435#endif
3436
3437	if (!dead)
3438		sdhci_do_reset(host, SDHCI_RESET_ALL);
3439
3440	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
3441	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3442	free_irq(host->irq, host);
3443
3444	del_timer_sync(&host->timer);
 
3445
3446	tasklet_kill(&host->finish_tasklet);
3447
3448	if (!IS_ERR(mmc->supply.vqmmc))
3449		regulator_disable(mmc->supply.vqmmc);
3450
3451	if (host->align_buffer)
3452		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
3453				  host->adma_table_sz, host->align_buffer,
3454				  host->align_addr);
 
 
 
3455
3456	host->adma_table = NULL;
3457	host->align_buffer = NULL;
3458}
3459
3460EXPORT_SYMBOL_GPL(sdhci_remove_host);
3461
3462void sdhci_free_host(struct sdhci_host *host)
3463{
3464	mmc_free_host(host->mmc);
3465}
3466
3467EXPORT_SYMBOL_GPL(sdhci_free_host);
3468
3469/*****************************************************************************\
3470 *                                                                           *
3471 * Driver init/exit                                                          *
3472 *                                                                           *
3473\*****************************************************************************/
3474
3475static int __init sdhci_drv_init(void)
3476{
3477	pr_info(DRIVER_NAME
3478		": Secure Digital Host Controller Interface driver\n");
3479	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3480
3481	return 0;
3482}
3483
3484static void __exit sdhci_drv_exit(void)
3485{
3486}
3487
3488module_init(sdhci_drv_init);
3489module_exit(sdhci_drv_exit);
3490
3491module_param(debug_quirks, uint, 0444);
3492module_param(debug_quirks2, uint, 0444);
3493
3494MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3495MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3496MODULE_LICENSE("GPL");
3497
3498MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3499MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");