Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * linux/arch/arm/plat-pxa/gpio.c
4 *
5 * Generic PXA GPIO handling
6 *
7 * Author: Nicolas Pitre
8 * Created: Jun 15, 2001
9 * Copyright: MontaVista Software Inc.
10 */
11#include <linux/module.h>
12#include <linux/clk.h>
13#include <linux/err.h>
14#include <linux/gpio/driver.h>
15#include <linux/gpio-pxa.h>
16#include <linux/init.h>
17#include <linux/interrupt.h>
18#include <linux/irq.h>
19#include <linux/irqdomain.h>
20#include <linux/irqchip/chained_irq.h>
21#include <linux/io.h>
22#include <linux/of.h>
23#include <linux/of_device.h>
24#include <linux/pinctrl/consumer.h>
25#include <linux/platform_device.h>
26#include <linux/syscore_ops.h>
27#include <linux/slab.h>
28
29/*
30 * We handle the GPIOs by banks, each bank covers up to 32 GPIOs with
31 * one set of registers. The register offsets are organized below:
32 *
33 * GPLR GPDR GPSR GPCR GRER GFER GEDR
34 * BANK 0 - 0x0000 0x000C 0x0018 0x0024 0x0030 0x003C 0x0048
35 * BANK 1 - 0x0004 0x0010 0x001C 0x0028 0x0034 0x0040 0x004C
36 * BANK 2 - 0x0008 0x0014 0x0020 0x002C 0x0038 0x0044 0x0050
37 *
38 * BANK 3 - 0x0100 0x010C 0x0118 0x0124 0x0130 0x013C 0x0148
39 * BANK 4 - 0x0104 0x0110 0x011C 0x0128 0x0134 0x0140 0x014C
40 * BANK 5 - 0x0108 0x0114 0x0120 0x012C 0x0138 0x0144 0x0150
41 *
42 * BANK 6 - 0x0200 0x020C 0x0218 0x0224 0x0230 0x023C 0x0248
43 *
44 * NOTE:
45 * BANK 3 is only available on PXA27x and later processors.
46 * BANK 4 and 5 are only available on PXA935, PXA1928
47 * BANK 6 is only available on PXA1928
48 */
49
50#define GPLR_OFFSET 0x00
51#define GPDR_OFFSET 0x0C
52#define GPSR_OFFSET 0x18
53#define GPCR_OFFSET 0x24
54#define GRER_OFFSET 0x30
55#define GFER_OFFSET 0x3C
56#define GEDR_OFFSET 0x48
57#define GAFR_OFFSET 0x54
58#define ED_MASK_OFFSET 0x9C /* GPIO edge detection for AP side */
59
60#define BANK_OFF(n) (((n) / 3) << 8) + (((n) % 3) << 2)
61
62int pxa_last_gpio;
63static int irq_base;
64
65struct pxa_gpio_bank {
66 void __iomem *regbase;
67 unsigned long irq_mask;
68 unsigned long irq_edge_rise;
69 unsigned long irq_edge_fall;
70
71#ifdef CONFIG_PM
72 unsigned long saved_gplr;
73 unsigned long saved_gpdr;
74 unsigned long saved_grer;
75 unsigned long saved_gfer;
76#endif
77};
78
79struct pxa_gpio_chip {
80 struct device *dev;
81 struct gpio_chip chip;
82 struct pxa_gpio_bank *banks;
83 struct irq_domain *irqdomain;
84
85 int irq0;
86 int irq1;
87 int (*set_wake)(unsigned int gpio, unsigned int on);
88};
89
90enum pxa_gpio_type {
91 PXA25X_GPIO = 0,
92 PXA26X_GPIO,
93 PXA27X_GPIO,
94 PXA3XX_GPIO,
95 PXA93X_GPIO,
96 MMP_GPIO = 0x10,
97 MMP2_GPIO,
98 PXA1928_GPIO,
99};
100
101struct pxa_gpio_id {
102 enum pxa_gpio_type type;
103 int gpio_nums;
104};
105
106static DEFINE_SPINLOCK(gpio_lock);
107static struct pxa_gpio_chip *pxa_gpio_chip;
108static enum pxa_gpio_type gpio_type;
109
110static struct pxa_gpio_id pxa25x_id = {
111 .type = PXA25X_GPIO,
112 .gpio_nums = 85,
113};
114
115static struct pxa_gpio_id pxa26x_id = {
116 .type = PXA26X_GPIO,
117 .gpio_nums = 90,
118};
119
120static struct pxa_gpio_id pxa27x_id = {
121 .type = PXA27X_GPIO,
122 .gpio_nums = 121,
123};
124
125static struct pxa_gpio_id pxa3xx_id = {
126 .type = PXA3XX_GPIO,
127 .gpio_nums = 128,
128};
129
130static struct pxa_gpio_id pxa93x_id = {
131 .type = PXA93X_GPIO,
132 .gpio_nums = 192,
133};
134
135static struct pxa_gpio_id mmp_id = {
136 .type = MMP_GPIO,
137 .gpio_nums = 128,
138};
139
140static struct pxa_gpio_id mmp2_id = {
141 .type = MMP2_GPIO,
142 .gpio_nums = 192,
143};
144
145static struct pxa_gpio_id pxa1928_id = {
146 .type = PXA1928_GPIO,
147 .gpio_nums = 224,
148};
149
150#define for_each_gpio_bank(i, b, pc) \
151 for (i = 0, b = pc->banks; i <= pxa_last_gpio; i += 32, b++)
152
153static inline struct pxa_gpio_chip *chip_to_pxachip(struct gpio_chip *c)
154{
155 struct pxa_gpio_chip *pxa_chip = gpiochip_get_data(c);
156
157 return pxa_chip;
158}
159
160static inline void __iomem *gpio_bank_base(struct gpio_chip *c, int gpio)
161{
162 struct pxa_gpio_chip *p = gpiochip_get_data(c);
163 struct pxa_gpio_bank *bank = p->banks + (gpio / 32);
164
165 return bank->regbase;
166}
167
168static inline struct pxa_gpio_bank *gpio_to_pxabank(struct gpio_chip *c,
169 unsigned gpio)
170{
171 return chip_to_pxachip(c)->banks + gpio / 32;
172}
173
174static inline int gpio_is_pxa_type(int type)
175{
176 return (type & MMP_GPIO) == 0;
177}
178
179static inline int gpio_is_mmp_type(int type)
180{
181 return (type & MMP_GPIO) != 0;
182}
183
184/* GPIO86/87/88/89 on PXA26x have their direction bits in PXA_GPDR(2 inverted,
185 * as well as their Alternate Function value being '1' for GPIO in GAFRx.
186 */
187static inline int __gpio_is_inverted(int gpio)
188{
189 if ((gpio_type == PXA26X_GPIO) && (gpio > 85))
190 return 1;
191 return 0;
192}
193
194/*
195 * On PXA25x and PXA27x, GAFRx and GPDRx together decide the alternate
196 * function of a GPIO, and GPDRx cannot be altered once configured. It
197 * is attributed as "occupied" here (I know this terminology isn't
198 * accurate, you are welcome to propose a better one :-)
199 */
200static inline int __gpio_is_occupied(struct pxa_gpio_chip *pchip, unsigned gpio)
201{
202 void __iomem *base;
203 unsigned long gafr = 0, gpdr = 0;
204 int ret, af = 0, dir = 0;
205
206 base = gpio_bank_base(&pchip->chip, gpio);
207 gpdr = readl_relaxed(base + GPDR_OFFSET);
208
209 switch (gpio_type) {
210 case PXA25X_GPIO:
211 case PXA26X_GPIO:
212 case PXA27X_GPIO:
213 gafr = readl_relaxed(base + GAFR_OFFSET);
214 af = (gafr >> ((gpio & 0xf) * 2)) & 0x3;
215 dir = gpdr & GPIO_bit(gpio);
216
217 if (__gpio_is_inverted(gpio))
218 ret = (af != 1) || (dir == 0);
219 else
220 ret = (af != 0) || (dir != 0);
221 break;
222 default:
223 ret = gpdr & GPIO_bit(gpio);
224 break;
225 }
226 return ret;
227}
228
229int pxa_irq_to_gpio(int irq)
230{
231 struct pxa_gpio_chip *pchip = pxa_gpio_chip;
232 int irq_gpio0;
233
234 irq_gpio0 = irq_find_mapping(pchip->irqdomain, 0);
235 if (irq_gpio0 > 0)
236 return irq - irq_gpio0;
237
238 return irq_gpio0;
239}
240
241static bool pxa_gpio_has_pinctrl(void)
242{
243 switch (gpio_type) {
244 case PXA3XX_GPIO:
245 case MMP2_GPIO:
246 return false;
247
248 default:
249 return true;
250 }
251}
252
253static int pxa_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
254{
255 struct pxa_gpio_chip *pchip = chip_to_pxachip(chip);
256
257 return irq_find_mapping(pchip->irqdomain, offset);
258}
259
260static int pxa_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
261{
262 void __iomem *base = gpio_bank_base(chip, offset);
263 uint32_t value, mask = GPIO_bit(offset);
264 unsigned long flags;
265 int ret;
266
267 if (pxa_gpio_has_pinctrl()) {
268 ret = pinctrl_gpio_direction_input(chip->base + offset);
269 if (ret)
270 return ret;
271 }
272
273 spin_lock_irqsave(&gpio_lock, flags);
274
275 value = readl_relaxed(base + GPDR_OFFSET);
276 if (__gpio_is_inverted(chip->base + offset))
277 value |= mask;
278 else
279 value &= ~mask;
280 writel_relaxed(value, base + GPDR_OFFSET);
281
282 spin_unlock_irqrestore(&gpio_lock, flags);
283 return 0;
284}
285
286static int pxa_gpio_direction_output(struct gpio_chip *chip,
287 unsigned offset, int value)
288{
289 void __iomem *base = gpio_bank_base(chip, offset);
290 uint32_t tmp, mask = GPIO_bit(offset);
291 unsigned long flags;
292 int ret;
293
294 writel_relaxed(mask, base + (value ? GPSR_OFFSET : GPCR_OFFSET));
295
296 if (pxa_gpio_has_pinctrl()) {
297 ret = pinctrl_gpio_direction_output(chip->base + offset);
298 if (ret)
299 return ret;
300 }
301
302 spin_lock_irqsave(&gpio_lock, flags);
303
304 tmp = readl_relaxed(base + GPDR_OFFSET);
305 if (__gpio_is_inverted(chip->base + offset))
306 tmp &= ~mask;
307 else
308 tmp |= mask;
309 writel_relaxed(tmp, base + GPDR_OFFSET);
310
311 spin_unlock_irqrestore(&gpio_lock, flags);
312 return 0;
313}
314
315static int pxa_gpio_get(struct gpio_chip *chip, unsigned offset)
316{
317 void __iomem *base = gpio_bank_base(chip, offset);
318 u32 gplr = readl_relaxed(base + GPLR_OFFSET);
319
320 return !!(gplr & GPIO_bit(offset));
321}
322
323static void pxa_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
324{
325 void __iomem *base = gpio_bank_base(chip, offset);
326
327 writel_relaxed(GPIO_bit(offset),
328 base + (value ? GPSR_OFFSET : GPCR_OFFSET));
329}
330
331#ifdef CONFIG_OF_GPIO
332static int pxa_gpio_of_xlate(struct gpio_chip *gc,
333 const struct of_phandle_args *gpiospec,
334 u32 *flags)
335{
336 if (gpiospec->args[0] > pxa_last_gpio)
337 return -EINVAL;
338
339 if (flags)
340 *flags = gpiospec->args[1];
341
342 return gpiospec->args[0];
343}
344#endif
345
346static int pxa_init_gpio_chip(struct pxa_gpio_chip *pchip, int ngpio, void __iomem *regbase)
347{
348 int i, gpio, nbanks = DIV_ROUND_UP(ngpio, 32);
349 struct pxa_gpio_bank *bank;
350
351 pchip->banks = devm_kcalloc(pchip->dev, nbanks, sizeof(*pchip->banks),
352 GFP_KERNEL);
353 if (!pchip->banks)
354 return -ENOMEM;
355
356 pchip->chip.parent = pchip->dev;
357 pchip->chip.label = "gpio-pxa";
358 pchip->chip.direction_input = pxa_gpio_direction_input;
359 pchip->chip.direction_output = pxa_gpio_direction_output;
360 pchip->chip.get = pxa_gpio_get;
361 pchip->chip.set = pxa_gpio_set;
362 pchip->chip.to_irq = pxa_gpio_to_irq;
363 pchip->chip.ngpio = ngpio;
364 pchip->chip.request = gpiochip_generic_request;
365 pchip->chip.free = gpiochip_generic_free;
366
367#ifdef CONFIG_OF_GPIO
368 pchip->chip.of_xlate = pxa_gpio_of_xlate;
369 pchip->chip.of_gpio_n_cells = 2;
370#endif
371
372 for (i = 0, gpio = 0; i < nbanks; i++, gpio += 32) {
373 bank = pchip->banks + i;
374 bank->regbase = regbase + BANK_OFF(i);
375 }
376
377 return gpiochip_add_data(&pchip->chip, pchip);
378}
379
380/* Update only those GRERx and GFERx edge detection register bits if those
381 * bits are set in c->irq_mask
382 */
383static inline void update_edge_detect(struct pxa_gpio_bank *c)
384{
385 uint32_t grer, gfer;
386
387 grer = readl_relaxed(c->regbase + GRER_OFFSET) & ~c->irq_mask;
388 gfer = readl_relaxed(c->regbase + GFER_OFFSET) & ~c->irq_mask;
389 grer |= c->irq_edge_rise & c->irq_mask;
390 gfer |= c->irq_edge_fall & c->irq_mask;
391 writel_relaxed(grer, c->regbase + GRER_OFFSET);
392 writel_relaxed(gfer, c->regbase + GFER_OFFSET);
393}
394
395static int pxa_gpio_irq_type(struct irq_data *d, unsigned int type)
396{
397 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
398 unsigned int gpio = irqd_to_hwirq(d);
399 struct pxa_gpio_bank *c = gpio_to_pxabank(&pchip->chip, gpio);
400 unsigned long gpdr, mask = GPIO_bit(gpio);
401
402 if (type == IRQ_TYPE_PROBE) {
403 /* Don't mess with enabled GPIOs using preconfigured edges or
404 * GPIOs set to alternate function or to output during probe
405 */
406 if ((c->irq_edge_rise | c->irq_edge_fall) & GPIO_bit(gpio))
407 return 0;
408
409 if (__gpio_is_occupied(pchip, gpio))
410 return 0;
411
412 type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
413 }
414
415 gpdr = readl_relaxed(c->regbase + GPDR_OFFSET);
416
417 if (__gpio_is_inverted(gpio))
418 writel_relaxed(gpdr | mask, c->regbase + GPDR_OFFSET);
419 else
420 writel_relaxed(gpdr & ~mask, c->regbase + GPDR_OFFSET);
421
422 if (type & IRQ_TYPE_EDGE_RISING)
423 c->irq_edge_rise |= mask;
424 else
425 c->irq_edge_rise &= ~mask;
426
427 if (type & IRQ_TYPE_EDGE_FALLING)
428 c->irq_edge_fall |= mask;
429 else
430 c->irq_edge_fall &= ~mask;
431
432 update_edge_detect(c);
433
434 pr_debug("%s: IRQ%d (GPIO%d) - edge%s%s\n", __func__, d->irq, gpio,
435 ((type & IRQ_TYPE_EDGE_RISING) ? " rising" : ""),
436 ((type & IRQ_TYPE_EDGE_FALLING) ? " falling" : ""));
437 return 0;
438}
439
440static irqreturn_t pxa_gpio_demux_handler(int in_irq, void *d)
441{
442 int loop, gpio, n, handled = 0;
443 unsigned long gedr;
444 struct pxa_gpio_chip *pchip = d;
445 struct pxa_gpio_bank *c;
446
447 do {
448 loop = 0;
449 for_each_gpio_bank(gpio, c, pchip) {
450 gedr = readl_relaxed(c->regbase + GEDR_OFFSET);
451 gedr = gedr & c->irq_mask;
452 writel_relaxed(gedr, c->regbase + GEDR_OFFSET);
453
454 for_each_set_bit(n, &gedr, BITS_PER_LONG) {
455 loop = 1;
456
457 generic_handle_domain_irq(pchip->irqdomain,
458 gpio + n);
459 }
460 }
461 handled += loop;
462 } while (loop);
463
464 return handled ? IRQ_HANDLED : IRQ_NONE;
465}
466
467static irqreturn_t pxa_gpio_direct_handler(int in_irq, void *d)
468{
469 struct pxa_gpio_chip *pchip = d;
470
471 if (in_irq == pchip->irq0) {
472 generic_handle_domain_irq(pchip->irqdomain, 0);
473 } else if (in_irq == pchip->irq1) {
474 generic_handle_domain_irq(pchip->irqdomain, 1);
475 } else {
476 pr_err("%s() unknown irq %d\n", __func__, in_irq);
477 return IRQ_NONE;
478 }
479 return IRQ_HANDLED;
480}
481
482static void pxa_ack_muxed_gpio(struct irq_data *d)
483{
484 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
485 unsigned int gpio = irqd_to_hwirq(d);
486 void __iomem *base = gpio_bank_base(&pchip->chip, gpio);
487
488 writel_relaxed(GPIO_bit(gpio), base + GEDR_OFFSET);
489}
490
491static void pxa_mask_muxed_gpio(struct irq_data *d)
492{
493 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
494 unsigned int gpio = irqd_to_hwirq(d);
495 struct pxa_gpio_bank *b = gpio_to_pxabank(&pchip->chip, gpio);
496 void __iomem *base = gpio_bank_base(&pchip->chip, gpio);
497 uint32_t grer, gfer;
498
499 b->irq_mask &= ~GPIO_bit(gpio);
500
501 grer = readl_relaxed(base + GRER_OFFSET) & ~GPIO_bit(gpio);
502 gfer = readl_relaxed(base + GFER_OFFSET) & ~GPIO_bit(gpio);
503 writel_relaxed(grer, base + GRER_OFFSET);
504 writel_relaxed(gfer, base + GFER_OFFSET);
505}
506
507static int pxa_gpio_set_wake(struct irq_data *d, unsigned int on)
508{
509 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
510 unsigned int gpio = irqd_to_hwirq(d);
511
512 if (pchip->set_wake)
513 return pchip->set_wake(gpio, on);
514 else
515 return 0;
516}
517
518static void pxa_unmask_muxed_gpio(struct irq_data *d)
519{
520 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
521 unsigned int gpio = irqd_to_hwirq(d);
522 struct pxa_gpio_bank *c = gpio_to_pxabank(&pchip->chip, gpio);
523
524 c->irq_mask |= GPIO_bit(gpio);
525 update_edge_detect(c);
526}
527
528static struct irq_chip pxa_muxed_gpio_chip = {
529 .name = "GPIO",
530 .irq_ack = pxa_ack_muxed_gpio,
531 .irq_mask = pxa_mask_muxed_gpio,
532 .irq_unmask = pxa_unmask_muxed_gpio,
533 .irq_set_type = pxa_gpio_irq_type,
534 .irq_set_wake = pxa_gpio_set_wake,
535};
536
537static int pxa_gpio_nums(struct platform_device *pdev)
538{
539 const struct platform_device_id *id = platform_get_device_id(pdev);
540 struct pxa_gpio_id *pxa_id = (struct pxa_gpio_id *)id->driver_data;
541 int count = 0;
542
543 switch (pxa_id->type) {
544 case PXA25X_GPIO:
545 case PXA26X_GPIO:
546 case PXA27X_GPIO:
547 case PXA3XX_GPIO:
548 case PXA93X_GPIO:
549 case MMP_GPIO:
550 case MMP2_GPIO:
551 case PXA1928_GPIO:
552 gpio_type = pxa_id->type;
553 count = pxa_id->gpio_nums - 1;
554 break;
555 default:
556 count = -EINVAL;
557 break;
558 }
559 return count;
560}
561
562static int pxa_irq_domain_map(struct irq_domain *d, unsigned int irq,
563 irq_hw_number_t hw)
564{
565 irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip,
566 handle_edge_irq);
567 irq_set_chip_data(irq, d->host_data);
568 irq_set_noprobe(irq);
569 return 0;
570}
571
572static const struct irq_domain_ops pxa_irq_domain_ops = {
573 .map = pxa_irq_domain_map,
574 .xlate = irq_domain_xlate_twocell,
575};
576
577#ifdef CONFIG_OF
578static const struct of_device_id pxa_gpio_dt_ids[] = {
579 { .compatible = "intel,pxa25x-gpio", .data = &pxa25x_id, },
580 { .compatible = "intel,pxa26x-gpio", .data = &pxa26x_id, },
581 { .compatible = "intel,pxa27x-gpio", .data = &pxa27x_id, },
582 { .compatible = "intel,pxa3xx-gpio", .data = &pxa3xx_id, },
583 { .compatible = "marvell,pxa93x-gpio", .data = &pxa93x_id, },
584 { .compatible = "marvell,mmp-gpio", .data = &mmp_id, },
585 { .compatible = "marvell,mmp2-gpio", .data = &mmp2_id, },
586 { .compatible = "marvell,pxa1928-gpio", .data = &pxa1928_id, },
587 {}
588};
589
590static int pxa_gpio_probe_dt(struct platform_device *pdev,
591 struct pxa_gpio_chip *pchip)
592{
593 int nr_gpios;
594 const struct pxa_gpio_id *gpio_id;
595
596 gpio_id = of_device_get_match_data(&pdev->dev);
597 gpio_type = gpio_id->type;
598
599 nr_gpios = gpio_id->gpio_nums;
600 pxa_last_gpio = nr_gpios - 1;
601
602 irq_base = devm_irq_alloc_descs(&pdev->dev, -1, 0, nr_gpios, 0);
603 if (irq_base < 0) {
604 dev_err(&pdev->dev, "Failed to allocate IRQ numbers\n");
605 return irq_base;
606 }
607 return irq_base;
608}
609#else
610#define pxa_gpio_probe_dt(pdev, pchip) (-1)
611#endif
612
613static int pxa_gpio_probe(struct platform_device *pdev)
614{
615 struct pxa_gpio_chip *pchip;
616 struct pxa_gpio_bank *c;
617 struct clk *clk;
618 struct pxa_gpio_platform_data *info;
619 void __iomem *gpio_reg_base;
620 int gpio, ret;
621 int irq0 = 0, irq1 = 0, irq_mux;
622
623 pchip = devm_kzalloc(&pdev->dev, sizeof(*pchip), GFP_KERNEL);
624 if (!pchip)
625 return -ENOMEM;
626 pchip->dev = &pdev->dev;
627
628 info = dev_get_platdata(&pdev->dev);
629 if (info) {
630 irq_base = info->irq_base;
631 if (irq_base <= 0)
632 return -EINVAL;
633 pxa_last_gpio = pxa_gpio_nums(pdev);
634 pchip->set_wake = info->gpio_set_wake;
635 } else {
636 irq_base = pxa_gpio_probe_dt(pdev, pchip);
637 if (irq_base < 0)
638 return -EINVAL;
639 }
640
641 if (!pxa_last_gpio)
642 return -EINVAL;
643
644 pchip->irqdomain = irq_domain_add_legacy(pdev->dev.of_node,
645 pxa_last_gpio + 1, irq_base,
646 0, &pxa_irq_domain_ops, pchip);
647 if (!pchip->irqdomain)
648 return -ENOMEM;
649
650 irq0 = platform_get_irq_byname_optional(pdev, "gpio0");
651 irq1 = platform_get_irq_byname_optional(pdev, "gpio1");
652 irq_mux = platform_get_irq_byname(pdev, "gpio_mux");
653 if ((irq0 > 0 && irq1 <= 0) || (irq0 <= 0 && irq1 > 0)
654 || (irq_mux <= 0))
655 return -EINVAL;
656
657 pchip->irq0 = irq0;
658 pchip->irq1 = irq1;
659
660 gpio_reg_base = devm_platform_ioremap_resource(pdev, 0);
661 if (IS_ERR(gpio_reg_base))
662 return PTR_ERR(gpio_reg_base);
663
664 clk = devm_clk_get_enabled(&pdev->dev, NULL);
665 if (IS_ERR(clk)) {
666 dev_err(&pdev->dev, "Error %ld to get gpio clock\n",
667 PTR_ERR(clk));
668 return PTR_ERR(clk);
669 }
670
671 /* Initialize GPIO chips */
672 ret = pxa_init_gpio_chip(pchip, pxa_last_gpio + 1, gpio_reg_base);
673 if (ret)
674 return ret;
675
676 /* clear all GPIO edge detects */
677 for_each_gpio_bank(gpio, c, pchip) {
678 writel_relaxed(0, c->regbase + GFER_OFFSET);
679 writel_relaxed(0, c->regbase + GRER_OFFSET);
680 writel_relaxed(~0, c->regbase + GEDR_OFFSET);
681 /* unmask GPIO edge detect for AP side */
682 if (gpio_is_mmp_type(gpio_type))
683 writel_relaxed(~0, c->regbase + ED_MASK_OFFSET);
684 }
685
686 if (irq0 > 0) {
687 ret = devm_request_irq(&pdev->dev,
688 irq0, pxa_gpio_direct_handler, 0,
689 "gpio-0", pchip);
690 if (ret)
691 dev_err(&pdev->dev, "request of gpio0 irq failed: %d\n",
692 ret);
693 }
694 if (irq1 > 0) {
695 ret = devm_request_irq(&pdev->dev,
696 irq1, pxa_gpio_direct_handler, 0,
697 "gpio-1", pchip);
698 if (ret)
699 dev_err(&pdev->dev, "request of gpio1 irq failed: %d\n",
700 ret);
701 }
702 ret = devm_request_irq(&pdev->dev,
703 irq_mux, pxa_gpio_demux_handler, 0,
704 "gpio-mux", pchip);
705 if (ret)
706 dev_err(&pdev->dev, "request of gpio-mux irq failed: %d\n",
707 ret);
708
709 pxa_gpio_chip = pchip;
710
711 return 0;
712}
713
714static const struct platform_device_id gpio_id_table[] = {
715 { "pxa25x-gpio", (unsigned long)&pxa25x_id },
716 { "pxa26x-gpio", (unsigned long)&pxa26x_id },
717 { "pxa27x-gpio", (unsigned long)&pxa27x_id },
718 { "pxa3xx-gpio", (unsigned long)&pxa3xx_id },
719 { "pxa93x-gpio", (unsigned long)&pxa93x_id },
720 { "mmp-gpio", (unsigned long)&mmp_id },
721 { "mmp2-gpio", (unsigned long)&mmp2_id },
722 { "pxa1928-gpio", (unsigned long)&pxa1928_id },
723 { },
724};
725
726static struct platform_driver pxa_gpio_driver = {
727 .probe = pxa_gpio_probe,
728 .driver = {
729 .name = "pxa-gpio",
730 .of_match_table = of_match_ptr(pxa_gpio_dt_ids),
731 },
732 .id_table = gpio_id_table,
733};
734
735static int __init pxa_gpio_legacy_init(void)
736{
737 if (of_have_populated_dt())
738 return 0;
739
740 return platform_driver_register(&pxa_gpio_driver);
741}
742postcore_initcall(pxa_gpio_legacy_init);
743
744static int __init pxa_gpio_dt_init(void)
745{
746 if (of_have_populated_dt())
747 return platform_driver_register(&pxa_gpio_driver);
748
749 return 0;
750}
751device_initcall(pxa_gpio_dt_init);
752
753#ifdef CONFIG_PM
754static int pxa_gpio_suspend(void)
755{
756 struct pxa_gpio_chip *pchip = pxa_gpio_chip;
757 struct pxa_gpio_bank *c;
758 int gpio;
759
760 if (!pchip)
761 return 0;
762
763 for_each_gpio_bank(gpio, c, pchip) {
764 c->saved_gplr = readl_relaxed(c->regbase + GPLR_OFFSET);
765 c->saved_gpdr = readl_relaxed(c->regbase + GPDR_OFFSET);
766 c->saved_grer = readl_relaxed(c->regbase + GRER_OFFSET);
767 c->saved_gfer = readl_relaxed(c->regbase + GFER_OFFSET);
768
769 /* Clear GPIO transition detect bits */
770 writel_relaxed(0xffffffff, c->regbase + GEDR_OFFSET);
771 }
772 return 0;
773}
774
775static void pxa_gpio_resume(void)
776{
777 struct pxa_gpio_chip *pchip = pxa_gpio_chip;
778 struct pxa_gpio_bank *c;
779 int gpio;
780
781 if (!pchip)
782 return;
783
784 for_each_gpio_bank(gpio, c, pchip) {
785 /* restore level with set/clear */
786 writel_relaxed(c->saved_gplr, c->regbase + GPSR_OFFSET);
787 writel_relaxed(~c->saved_gplr, c->regbase + GPCR_OFFSET);
788
789 writel_relaxed(c->saved_grer, c->regbase + GRER_OFFSET);
790 writel_relaxed(c->saved_gfer, c->regbase + GFER_OFFSET);
791 writel_relaxed(c->saved_gpdr, c->regbase + GPDR_OFFSET);
792 }
793}
794#else
795#define pxa_gpio_suspend NULL
796#define pxa_gpio_resume NULL
797#endif
798
799static struct syscore_ops pxa_gpio_syscore_ops = {
800 .suspend = pxa_gpio_suspend,
801 .resume = pxa_gpio_resume,
802};
803
804static int __init pxa_gpio_sysinit(void)
805{
806 register_syscore_ops(&pxa_gpio_syscore_ops);
807 return 0;
808}
809postcore_initcall(pxa_gpio_sysinit);
1/*
2 * linux/arch/arm/plat-pxa/gpio.c
3 *
4 * Generic PXA GPIO handling
5 *
6 * Author: Nicolas Pitre
7 * Created: Jun 15, 2001
8 * Copyright: MontaVista Software Inc.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14#include <linux/module.h>
15#include <linux/clk.h>
16#include <linux/err.h>
17#include <linux/gpio.h>
18#include <linux/gpio-pxa.h>
19#include <linux/init.h>
20#include <linux/irq.h>
21#include <linux/irqdomain.h>
22#include <linux/io.h>
23#include <linux/of.h>
24#include <linux/of_device.h>
25#include <linux/platform_device.h>
26#include <linux/syscore_ops.h>
27#include <linux/slab.h>
28
29#include <mach/irqs.h>
30
31/*
32 * We handle the GPIOs by banks, each bank covers up to 32 GPIOs with
33 * one set of registers. The register offsets are organized below:
34 *
35 * GPLR GPDR GPSR GPCR GRER GFER GEDR
36 * BANK 0 - 0x0000 0x000C 0x0018 0x0024 0x0030 0x003C 0x0048
37 * BANK 1 - 0x0004 0x0010 0x001C 0x0028 0x0034 0x0040 0x004C
38 * BANK 2 - 0x0008 0x0014 0x0020 0x002C 0x0038 0x0044 0x0050
39 *
40 * BANK 3 - 0x0100 0x010C 0x0118 0x0124 0x0130 0x013C 0x0148
41 * BANK 4 - 0x0104 0x0110 0x011C 0x0128 0x0134 0x0140 0x014C
42 * BANK 5 - 0x0108 0x0114 0x0120 0x012C 0x0138 0x0144 0x0150
43 *
44 * NOTE:
45 * BANK 3 is only available on PXA27x and later processors.
46 * BANK 4 and 5 are only available on PXA935
47 */
48
49#define GPLR_OFFSET 0x00
50#define GPDR_OFFSET 0x0C
51#define GPSR_OFFSET 0x18
52#define GPCR_OFFSET 0x24
53#define GRER_OFFSET 0x30
54#define GFER_OFFSET 0x3C
55#define GEDR_OFFSET 0x48
56#define GAFR_OFFSET 0x54
57#define ED_MASK_OFFSET 0x9C /* GPIO edge detection for AP side */
58
59#define BANK_OFF(n) (((n) < 3) ? (n) << 2 : 0x100 + (((n) - 3) << 2))
60
61int pxa_last_gpio;
62
63#ifdef CONFIG_OF
64static struct irq_domain *domain;
65#endif
66
67struct pxa_gpio_chip {
68 struct gpio_chip chip;
69 void __iomem *regbase;
70 char label[10];
71
72 unsigned long irq_mask;
73 unsigned long irq_edge_rise;
74 unsigned long irq_edge_fall;
75 int (*set_wake)(unsigned int gpio, unsigned int on);
76
77#ifdef CONFIG_PM
78 unsigned long saved_gplr;
79 unsigned long saved_gpdr;
80 unsigned long saved_grer;
81 unsigned long saved_gfer;
82#endif
83};
84
85enum {
86 PXA25X_GPIO = 0,
87 PXA26X_GPIO,
88 PXA27X_GPIO,
89 PXA3XX_GPIO,
90 PXA93X_GPIO,
91 MMP_GPIO = 0x10,
92};
93
94static DEFINE_SPINLOCK(gpio_lock);
95static struct pxa_gpio_chip *pxa_gpio_chips;
96static int gpio_type;
97static void __iomem *gpio_reg_base;
98
99#define for_each_gpio_chip(i, c) \
100 for (i = 0, c = &pxa_gpio_chips[0]; i <= pxa_last_gpio; i += 32, c++)
101
102static inline void __iomem *gpio_chip_base(struct gpio_chip *c)
103{
104 return container_of(c, struct pxa_gpio_chip, chip)->regbase;
105}
106
107static inline struct pxa_gpio_chip *gpio_to_pxachip(unsigned gpio)
108{
109 return &pxa_gpio_chips[gpio_to_bank(gpio)];
110}
111
112static inline int gpio_is_pxa_type(int type)
113{
114 return (type & MMP_GPIO) == 0;
115}
116
117static inline int gpio_is_mmp_type(int type)
118{
119 return (type & MMP_GPIO) != 0;
120}
121
122/* GPIO86/87/88/89 on PXA26x have their direction bits in PXA_GPDR(2 inverted,
123 * as well as their Alternate Function value being '1' for GPIO in GAFRx.
124 */
125static inline int __gpio_is_inverted(int gpio)
126{
127 if ((gpio_type == PXA26X_GPIO) && (gpio > 85))
128 return 1;
129 return 0;
130}
131
132/*
133 * On PXA25x and PXA27x, GAFRx and GPDRx together decide the alternate
134 * function of a GPIO, and GPDRx cannot be altered once configured. It
135 * is attributed as "occupied" here (I know this terminology isn't
136 * accurate, you are welcome to propose a better one :-)
137 */
138static inline int __gpio_is_occupied(unsigned gpio)
139{
140 struct pxa_gpio_chip *pxachip;
141 void __iomem *base;
142 unsigned long gafr = 0, gpdr = 0;
143 int ret, af = 0, dir = 0;
144
145 pxachip = gpio_to_pxachip(gpio);
146 base = gpio_chip_base(&pxachip->chip);
147 gpdr = readl_relaxed(base + GPDR_OFFSET);
148
149 switch (gpio_type) {
150 case PXA25X_GPIO:
151 case PXA26X_GPIO:
152 case PXA27X_GPIO:
153 gafr = readl_relaxed(base + GAFR_OFFSET);
154 af = (gafr >> ((gpio & 0xf) * 2)) & 0x3;
155 dir = gpdr & GPIO_bit(gpio);
156
157 if (__gpio_is_inverted(gpio))
158 ret = (af != 1) || (dir == 0);
159 else
160 ret = (af != 0) || (dir != 0);
161 break;
162 default:
163 ret = gpdr & GPIO_bit(gpio);
164 break;
165 }
166 return ret;
167}
168
169#ifdef CONFIG_ARCH_PXA
170static inline int __pxa_gpio_to_irq(int gpio)
171{
172 if (gpio_is_pxa_type(gpio_type))
173 return PXA_GPIO_TO_IRQ(gpio);
174 return -1;
175}
176
177static inline int __pxa_irq_to_gpio(int irq)
178{
179 if (gpio_is_pxa_type(gpio_type))
180 return irq - PXA_GPIO_TO_IRQ(0);
181 return -1;
182}
183#else
184static inline int __pxa_gpio_to_irq(int gpio) { return -1; }
185static inline int __pxa_irq_to_gpio(int irq) { return -1; }
186#endif
187
188#ifdef CONFIG_ARCH_MMP
189static inline int __mmp_gpio_to_irq(int gpio)
190{
191 if (gpio_is_mmp_type(gpio_type))
192 return MMP_GPIO_TO_IRQ(gpio);
193 return -1;
194}
195
196static inline int __mmp_irq_to_gpio(int irq)
197{
198 if (gpio_is_mmp_type(gpio_type))
199 return irq - MMP_GPIO_TO_IRQ(0);
200 return -1;
201}
202#else
203static inline int __mmp_gpio_to_irq(int gpio) { return -1; }
204static inline int __mmp_irq_to_gpio(int irq) { return -1; }
205#endif
206
207static int pxa_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
208{
209 int gpio, ret;
210
211 gpio = chip->base + offset;
212 ret = __pxa_gpio_to_irq(gpio);
213 if (ret >= 0)
214 return ret;
215 return __mmp_gpio_to_irq(gpio);
216}
217
218int pxa_irq_to_gpio(int irq)
219{
220 int ret;
221
222 ret = __pxa_irq_to_gpio(irq);
223 if (ret >= 0)
224 return ret;
225 return __mmp_irq_to_gpio(irq);
226}
227
228static int pxa_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
229{
230 void __iomem *base = gpio_chip_base(chip);
231 uint32_t value, mask = 1 << offset;
232 unsigned long flags;
233
234 spin_lock_irqsave(&gpio_lock, flags);
235
236 value = readl_relaxed(base + GPDR_OFFSET);
237 if (__gpio_is_inverted(chip->base + offset))
238 value |= mask;
239 else
240 value &= ~mask;
241 writel_relaxed(value, base + GPDR_OFFSET);
242
243 spin_unlock_irqrestore(&gpio_lock, flags);
244 return 0;
245}
246
247static int pxa_gpio_direction_output(struct gpio_chip *chip,
248 unsigned offset, int value)
249{
250 void __iomem *base = gpio_chip_base(chip);
251 uint32_t tmp, mask = 1 << offset;
252 unsigned long flags;
253
254 writel_relaxed(mask, base + (value ? GPSR_OFFSET : GPCR_OFFSET));
255
256 spin_lock_irqsave(&gpio_lock, flags);
257
258 tmp = readl_relaxed(base + GPDR_OFFSET);
259 if (__gpio_is_inverted(chip->base + offset))
260 tmp &= ~mask;
261 else
262 tmp |= mask;
263 writel_relaxed(tmp, base + GPDR_OFFSET);
264
265 spin_unlock_irqrestore(&gpio_lock, flags);
266 return 0;
267}
268
269static int pxa_gpio_get(struct gpio_chip *chip, unsigned offset)
270{
271 return readl_relaxed(gpio_chip_base(chip) + GPLR_OFFSET) & (1 << offset);
272}
273
274static void pxa_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
275{
276 writel_relaxed(1 << offset, gpio_chip_base(chip) +
277 (value ? GPSR_OFFSET : GPCR_OFFSET));
278}
279
280static int __devinit pxa_init_gpio_chip(int gpio_end,
281 int (*set_wake)(unsigned int, unsigned int))
282{
283 int i, gpio, nbanks = gpio_to_bank(gpio_end) + 1;
284 struct pxa_gpio_chip *chips;
285
286 chips = kzalloc(nbanks * sizeof(struct pxa_gpio_chip), GFP_KERNEL);
287 if (chips == NULL) {
288 pr_err("%s: failed to allocate GPIO chips\n", __func__);
289 return -ENOMEM;
290 }
291
292 for (i = 0, gpio = 0; i < nbanks; i++, gpio += 32) {
293 struct gpio_chip *c = &chips[i].chip;
294
295 sprintf(chips[i].label, "gpio-%d", i);
296 chips[i].regbase = gpio_reg_base + BANK_OFF(i);
297 chips[i].set_wake = set_wake;
298
299 c->base = gpio;
300 c->label = chips[i].label;
301
302 c->direction_input = pxa_gpio_direction_input;
303 c->direction_output = pxa_gpio_direction_output;
304 c->get = pxa_gpio_get;
305 c->set = pxa_gpio_set;
306 c->to_irq = pxa_gpio_to_irq;
307
308 /* number of GPIOs on last bank may be less than 32 */
309 c->ngpio = (gpio + 31 > gpio_end) ? (gpio_end - gpio + 1) : 32;
310 gpiochip_add(c);
311 }
312 pxa_gpio_chips = chips;
313 return 0;
314}
315
316/* Update only those GRERx and GFERx edge detection register bits if those
317 * bits are set in c->irq_mask
318 */
319static inline void update_edge_detect(struct pxa_gpio_chip *c)
320{
321 uint32_t grer, gfer;
322
323 grer = readl_relaxed(c->regbase + GRER_OFFSET) & ~c->irq_mask;
324 gfer = readl_relaxed(c->regbase + GFER_OFFSET) & ~c->irq_mask;
325 grer |= c->irq_edge_rise & c->irq_mask;
326 gfer |= c->irq_edge_fall & c->irq_mask;
327 writel_relaxed(grer, c->regbase + GRER_OFFSET);
328 writel_relaxed(gfer, c->regbase + GFER_OFFSET);
329}
330
331static int pxa_gpio_irq_type(struct irq_data *d, unsigned int type)
332{
333 struct pxa_gpio_chip *c;
334 int gpio = pxa_irq_to_gpio(d->irq);
335 unsigned long gpdr, mask = GPIO_bit(gpio);
336
337 c = gpio_to_pxachip(gpio);
338
339 if (type == IRQ_TYPE_PROBE) {
340 /* Don't mess with enabled GPIOs using preconfigured edges or
341 * GPIOs set to alternate function or to output during probe
342 */
343 if ((c->irq_edge_rise | c->irq_edge_fall) & GPIO_bit(gpio))
344 return 0;
345
346 if (__gpio_is_occupied(gpio))
347 return 0;
348
349 type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
350 }
351
352 gpdr = readl_relaxed(c->regbase + GPDR_OFFSET);
353
354 if (__gpio_is_inverted(gpio))
355 writel_relaxed(gpdr | mask, c->regbase + GPDR_OFFSET);
356 else
357 writel_relaxed(gpdr & ~mask, c->regbase + GPDR_OFFSET);
358
359 if (type & IRQ_TYPE_EDGE_RISING)
360 c->irq_edge_rise |= mask;
361 else
362 c->irq_edge_rise &= ~mask;
363
364 if (type & IRQ_TYPE_EDGE_FALLING)
365 c->irq_edge_fall |= mask;
366 else
367 c->irq_edge_fall &= ~mask;
368
369 update_edge_detect(c);
370
371 pr_debug("%s: IRQ%d (GPIO%d) - edge%s%s\n", __func__, d->irq, gpio,
372 ((type & IRQ_TYPE_EDGE_RISING) ? " rising" : ""),
373 ((type & IRQ_TYPE_EDGE_FALLING) ? " falling" : ""));
374 return 0;
375}
376
377static void pxa_gpio_demux_handler(unsigned int irq, struct irq_desc *desc)
378{
379 struct pxa_gpio_chip *c;
380 int loop, gpio, gpio_base, n;
381 unsigned long gedr;
382
383 do {
384 loop = 0;
385 for_each_gpio_chip(gpio, c) {
386 gpio_base = c->chip.base;
387
388 gedr = readl_relaxed(c->regbase + GEDR_OFFSET);
389 gedr = gedr & c->irq_mask;
390 writel_relaxed(gedr, c->regbase + GEDR_OFFSET);
391
392 n = find_first_bit(&gedr, BITS_PER_LONG);
393 while (n < BITS_PER_LONG) {
394 loop = 1;
395
396 generic_handle_irq(gpio_to_irq(gpio_base + n));
397 n = find_next_bit(&gedr, BITS_PER_LONG, n + 1);
398 }
399 }
400 } while (loop);
401}
402
403static void pxa_ack_muxed_gpio(struct irq_data *d)
404{
405 int gpio = pxa_irq_to_gpio(d->irq);
406 struct pxa_gpio_chip *c = gpio_to_pxachip(gpio);
407
408 writel_relaxed(GPIO_bit(gpio), c->regbase + GEDR_OFFSET);
409}
410
411static void pxa_mask_muxed_gpio(struct irq_data *d)
412{
413 int gpio = pxa_irq_to_gpio(d->irq);
414 struct pxa_gpio_chip *c = gpio_to_pxachip(gpio);
415 uint32_t grer, gfer;
416
417 c->irq_mask &= ~GPIO_bit(gpio);
418
419 grer = readl_relaxed(c->regbase + GRER_OFFSET) & ~GPIO_bit(gpio);
420 gfer = readl_relaxed(c->regbase + GFER_OFFSET) & ~GPIO_bit(gpio);
421 writel_relaxed(grer, c->regbase + GRER_OFFSET);
422 writel_relaxed(gfer, c->regbase + GFER_OFFSET);
423}
424
425static int pxa_gpio_set_wake(struct irq_data *d, unsigned int on)
426{
427 int gpio = pxa_irq_to_gpio(d->irq);
428 struct pxa_gpio_chip *c = gpio_to_pxachip(gpio);
429
430 if (c->set_wake)
431 return c->set_wake(gpio, on);
432 else
433 return 0;
434}
435
436static void pxa_unmask_muxed_gpio(struct irq_data *d)
437{
438 int gpio = pxa_irq_to_gpio(d->irq);
439 struct pxa_gpio_chip *c = gpio_to_pxachip(gpio);
440
441 c->irq_mask |= GPIO_bit(gpio);
442 update_edge_detect(c);
443}
444
445static struct irq_chip pxa_muxed_gpio_chip = {
446 .name = "GPIO",
447 .irq_ack = pxa_ack_muxed_gpio,
448 .irq_mask = pxa_mask_muxed_gpio,
449 .irq_unmask = pxa_unmask_muxed_gpio,
450 .irq_set_type = pxa_gpio_irq_type,
451 .irq_set_wake = pxa_gpio_set_wake,
452};
453
454static int pxa_gpio_nums(void)
455{
456 int count = 0;
457
458#ifdef CONFIG_ARCH_PXA
459 if (cpu_is_pxa25x()) {
460#ifdef CONFIG_CPU_PXA26x
461 count = 89;
462 gpio_type = PXA26X_GPIO;
463#elif defined(CONFIG_PXA25x)
464 count = 84;
465 gpio_type = PXA26X_GPIO;
466#endif /* CONFIG_CPU_PXA26x */
467 } else if (cpu_is_pxa27x()) {
468 count = 120;
469 gpio_type = PXA27X_GPIO;
470 } else if (cpu_is_pxa93x() || cpu_is_pxa95x()) {
471 count = 191;
472 gpio_type = PXA93X_GPIO;
473 } else if (cpu_is_pxa3xx()) {
474 count = 127;
475 gpio_type = PXA3XX_GPIO;
476 }
477#endif /* CONFIG_ARCH_PXA */
478
479#ifdef CONFIG_ARCH_MMP
480 if (cpu_is_pxa168() || cpu_is_pxa910()) {
481 count = 127;
482 gpio_type = MMP_GPIO;
483 } else if (cpu_is_mmp2()) {
484 count = 191;
485 gpio_type = MMP_GPIO;
486 }
487#endif /* CONFIG_ARCH_MMP */
488 return count;
489}
490
491static struct of_device_id pxa_gpio_dt_ids[] = {
492 { .compatible = "mrvl,pxa-gpio" },
493 { .compatible = "mrvl,mmp-gpio", .data = (void *)MMP_GPIO },
494 {}
495};
496
497static int pxa_irq_domain_map(struct irq_domain *d, unsigned int irq,
498 irq_hw_number_t hw)
499{
500 irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip,
501 handle_edge_irq);
502 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
503 return 0;
504}
505
506const struct irq_domain_ops pxa_irq_domain_ops = {
507 .map = pxa_irq_domain_map,
508};
509
510#ifdef CONFIG_OF
511static int __devinit pxa_gpio_probe_dt(struct platform_device *pdev)
512{
513 int ret, nr_banks, nr_gpios, irq_base;
514 struct device_node *prev, *next, *np = pdev->dev.of_node;
515 const struct of_device_id *of_id =
516 of_match_device(pxa_gpio_dt_ids, &pdev->dev);
517
518 if (!of_id) {
519 dev_err(&pdev->dev, "Failed to find gpio controller\n");
520 return -EFAULT;
521 }
522 gpio_type = (int)of_id->data;
523
524 next = of_get_next_child(np, NULL);
525 prev = next;
526 if (!next) {
527 dev_err(&pdev->dev, "Failed to find child gpio node\n");
528 ret = -EINVAL;
529 goto err;
530 }
531 for (nr_banks = 1; ; nr_banks++) {
532 next = of_get_next_child(np, prev);
533 if (!next)
534 break;
535 prev = next;
536 }
537 of_node_put(prev);
538 nr_gpios = nr_banks << 5;
539 pxa_last_gpio = nr_gpios - 1;
540
541 irq_base = irq_alloc_descs(-1, 0, nr_gpios, 0);
542 if (irq_base < 0) {
543 dev_err(&pdev->dev, "Failed to allocate IRQ numbers\n");
544 goto err;
545 }
546 domain = irq_domain_add_legacy(np, nr_gpios, irq_base, 0,
547 &pxa_irq_domain_ops, NULL);
548 return 0;
549err:
550 iounmap(gpio_reg_base);
551 return ret;
552}
553#else
554#define pxa_gpio_probe_dt(pdev) (-1)
555#endif
556
557static int __devinit pxa_gpio_probe(struct platform_device *pdev)
558{
559 struct pxa_gpio_chip *c;
560 struct resource *res;
561 struct clk *clk;
562 struct pxa_gpio_platform_data *info;
563 int gpio, irq, ret, use_of = 0;
564 int irq0 = 0, irq1 = 0, irq_mux, gpio_offset = 0;
565
566 ret = pxa_gpio_probe_dt(pdev);
567 if (ret < 0)
568 pxa_last_gpio = pxa_gpio_nums();
569 else
570 use_of = 1;
571 if (!pxa_last_gpio)
572 return -EINVAL;
573
574 irq0 = platform_get_irq_byname(pdev, "gpio0");
575 irq1 = platform_get_irq_byname(pdev, "gpio1");
576 irq_mux = platform_get_irq_byname(pdev, "gpio_mux");
577 if ((irq0 > 0 && irq1 <= 0) || (irq0 <= 0 && irq1 > 0)
578 || (irq_mux <= 0))
579 return -EINVAL;
580 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
581 if (!res)
582 return -EINVAL;
583 gpio_reg_base = ioremap(res->start, resource_size(res));
584 if (!gpio_reg_base)
585 return -EINVAL;
586
587 if (irq0 > 0)
588 gpio_offset = 2;
589
590 clk = clk_get(&pdev->dev, NULL);
591 if (IS_ERR(clk)) {
592 dev_err(&pdev->dev, "Error %ld to get gpio clock\n",
593 PTR_ERR(clk));
594 iounmap(gpio_reg_base);
595 return PTR_ERR(clk);
596 }
597 ret = clk_prepare(clk);
598 if (ret) {
599 clk_put(clk);
600 iounmap(gpio_reg_base);
601 return ret;
602 }
603 ret = clk_enable(clk);
604 if (ret) {
605 clk_unprepare(clk);
606 clk_put(clk);
607 iounmap(gpio_reg_base);
608 return ret;
609 }
610
611 /* Initialize GPIO chips */
612 info = dev_get_platdata(&pdev->dev);
613 pxa_init_gpio_chip(pxa_last_gpio, info ? info->gpio_set_wake : NULL);
614
615 /* clear all GPIO edge detects */
616 for_each_gpio_chip(gpio, c) {
617 writel_relaxed(0, c->regbase + GFER_OFFSET);
618 writel_relaxed(0, c->regbase + GRER_OFFSET);
619 writel_relaxed(~0,c->regbase + GEDR_OFFSET);
620 /* unmask GPIO edge detect for AP side */
621 if (gpio_is_mmp_type(gpio_type))
622 writel_relaxed(~0, c->regbase + ED_MASK_OFFSET);
623 }
624
625 if (!use_of) {
626#ifdef CONFIG_ARCH_PXA
627 irq = gpio_to_irq(0);
628 irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip,
629 handle_edge_irq);
630 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
631 irq_set_chained_handler(IRQ_GPIO0, pxa_gpio_demux_handler);
632
633 irq = gpio_to_irq(1);
634 irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip,
635 handle_edge_irq);
636 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
637 irq_set_chained_handler(IRQ_GPIO1, pxa_gpio_demux_handler);
638#endif
639
640 for (irq = gpio_to_irq(gpio_offset);
641 irq <= gpio_to_irq(pxa_last_gpio); irq++) {
642 irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip,
643 handle_edge_irq);
644 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
645 }
646 }
647
648 irq_set_chained_handler(irq_mux, pxa_gpio_demux_handler);
649 return 0;
650}
651
652static struct platform_driver pxa_gpio_driver = {
653 .probe = pxa_gpio_probe,
654 .driver = {
655 .name = "pxa-gpio",
656 .of_match_table = pxa_gpio_dt_ids,
657 },
658};
659
660static int __init pxa_gpio_init(void)
661{
662 return platform_driver_register(&pxa_gpio_driver);
663}
664postcore_initcall(pxa_gpio_init);
665
666#ifdef CONFIG_PM
667static int pxa_gpio_suspend(void)
668{
669 struct pxa_gpio_chip *c;
670 int gpio;
671
672 for_each_gpio_chip(gpio, c) {
673 c->saved_gplr = readl_relaxed(c->regbase + GPLR_OFFSET);
674 c->saved_gpdr = readl_relaxed(c->regbase + GPDR_OFFSET);
675 c->saved_grer = readl_relaxed(c->regbase + GRER_OFFSET);
676 c->saved_gfer = readl_relaxed(c->regbase + GFER_OFFSET);
677
678 /* Clear GPIO transition detect bits */
679 writel_relaxed(0xffffffff, c->regbase + GEDR_OFFSET);
680 }
681 return 0;
682}
683
684static void pxa_gpio_resume(void)
685{
686 struct pxa_gpio_chip *c;
687 int gpio;
688
689 for_each_gpio_chip(gpio, c) {
690 /* restore level with set/clear */
691 writel_relaxed( c->saved_gplr, c->regbase + GPSR_OFFSET);
692 writel_relaxed(~c->saved_gplr, c->regbase + GPCR_OFFSET);
693
694 writel_relaxed(c->saved_grer, c->regbase + GRER_OFFSET);
695 writel_relaxed(c->saved_gfer, c->regbase + GFER_OFFSET);
696 writel_relaxed(c->saved_gpdr, c->regbase + GPDR_OFFSET);
697 }
698}
699#else
700#define pxa_gpio_suspend NULL
701#define pxa_gpio_resume NULL
702#endif
703
704struct syscore_ops pxa_gpio_syscore_ops = {
705 .suspend = pxa_gpio_suspend,
706 .resume = pxa_gpio_resume,
707};
708
709static int __init pxa_gpio_sysinit(void)
710{
711 register_syscore_ops(&pxa_gpio_syscore_ops);
712 return 0;
713}
714postcore_initcall(pxa_gpio_sysinit);