Linux Audio

Check our new training course

Loading...
v6.13.7
   1/*
   2 * Copyright © 2016 Intel Corporation
   3 *
   4 * Permission is hereby granted, free of charge, to any person obtaining a
   5 * copy of this software and associated documentation files (the "Software"),
   6 * to deal in the Software without restriction, including without limitation
   7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
   8 * and/or sell copies of the Software, and to permit persons to whom the
   9 * Software is furnished to do so, subject to the following conditions:
  10 *
  11 * The above copyright notice and this permission notice (including the next
  12 * paragraph) shall be included in all copies or substantial portions of the
  13 * Software.
  14 *
  15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21 * IN THE SOFTWARE.
  22 *
  23 */
  24
  25#include <drm/drm_color_mgmt.h>
  26#include <drm/drm_drv.h>
  27#include <drm/intel/pciids.h>
  28
 
  29#include "display/intel_display_driver.h"
  30#include "gt/intel_gt_regs.h"
  31#include "gt/intel_sa_media.h"
  32#include "gem/i915_gem_object_types.h"
  33
  34#include "i915_driver.h"
  35#include "i915_drv.h"
  36#include "i915_pci.h"
  37#include "i915_reg.h"
  38#include "intel_pci_config.h"
  39
  40__diag_push();
  41__diag_ignore_all("-Woverride-init", "Allow field initialization overrides for device info");
  42
  43#define PLATFORM(x) .platform = (x)
  44#define GEN(x) \
  45	.__runtime.graphics.ip.ver = (x), \
  46	.__runtime.media.ip.ver = (x)
  47
  48#define LEGACY_CACHELEVEL \
  49	.cachelevel_to_pat = { \
  50		[I915_CACHE_NONE]   = 0, \
  51		[I915_CACHE_LLC]    = 1, \
  52		[I915_CACHE_L3_LLC] = 2, \
  53		[I915_CACHE_WT]     = 3, \
  54	}
  55
  56#define TGL_CACHELEVEL \
  57	.cachelevel_to_pat = { \
  58		[I915_CACHE_NONE]   = 3, \
  59		[I915_CACHE_LLC]    = 0, \
  60		[I915_CACHE_L3_LLC] = 0, \
  61		[I915_CACHE_WT]     = 2, \
  62	}
  63
 
 
 
 
 
 
 
 
  64#define MTL_CACHELEVEL \
  65	.cachelevel_to_pat = { \
  66		[I915_CACHE_NONE]   = 2, \
  67		[I915_CACHE_LLC]    = 3, \
  68		[I915_CACHE_L3_LLC] = 3, \
  69		[I915_CACHE_WT]     = 1, \
  70	}
  71
  72/* Keep in gen based order, and chronological order within a gen */
  73
  74#define GEN_DEFAULT_PAGE_SIZES \
  75	.__runtime.page_sizes = I915_GTT_PAGE_SIZE_4K
  76
  77#define GEN_DEFAULT_REGIONS \
  78	.memory_regions = BIT(INTEL_REGION_SMEM) | BIT(INTEL_REGION_STOLEN_SMEM)
  79
  80#define I830_FEATURES \
  81	GEN(2), \
  82	.is_mobile = 1, \
  83	.gpu_reset_clobbers_display = true, \
  84	.has_3d_pipeline = 1, \
  85	.hws_needs_physical = 1, \
  86	.unfenced_needs_alignment = 1, \
  87	.platform_engine_mask = BIT(RCS0), \
  88	.has_snoop = true, \
  89	.has_coherent_ggtt = false, \
  90	.dma_mask_size = 32, \
  91	.max_pat_index = 3, \
  92	GEN_DEFAULT_PAGE_SIZES, \
  93	GEN_DEFAULT_REGIONS, \
  94	LEGACY_CACHELEVEL
  95
  96#define I845_FEATURES \
  97	GEN(2), \
  98	.has_3d_pipeline = 1, \
  99	.gpu_reset_clobbers_display = true, \
 100	.hws_needs_physical = 1, \
 101	.unfenced_needs_alignment = 1, \
 102	.platform_engine_mask = BIT(RCS0), \
 103	.has_snoop = true, \
 104	.has_coherent_ggtt = false, \
 105	.dma_mask_size = 32, \
 106	.max_pat_index = 3, \
 107	GEN_DEFAULT_PAGE_SIZES, \
 108	GEN_DEFAULT_REGIONS, \
 109	LEGACY_CACHELEVEL
 110
 111static const struct intel_device_info i830_info = {
 112	I830_FEATURES,
 113	PLATFORM(INTEL_I830),
 114};
 115
 116static const struct intel_device_info i845g_info = {
 117	I845_FEATURES,
 118	PLATFORM(INTEL_I845G),
 119};
 120
 121static const struct intel_device_info i85x_info = {
 122	I830_FEATURES,
 123	PLATFORM(INTEL_I85X),
 124};
 125
 126static const struct intel_device_info i865g_info = {
 127	I845_FEATURES,
 128	PLATFORM(INTEL_I865G),
 129};
 130
 131#define GEN3_FEATURES \
 132	GEN(3), \
 133	.gpu_reset_clobbers_display = true, \
 134	.platform_engine_mask = BIT(RCS0), \
 135	.has_3d_pipeline = 1, \
 136	.has_snoop = true, \
 137	.has_coherent_ggtt = true, \
 138	.dma_mask_size = 32, \
 139	.max_pat_index = 3, \
 140	GEN_DEFAULT_PAGE_SIZES, \
 141	GEN_DEFAULT_REGIONS, \
 142	LEGACY_CACHELEVEL
 143
 144static const struct intel_device_info i915g_info = {
 145	GEN3_FEATURES,
 146	PLATFORM(INTEL_I915G),
 147	.has_coherent_ggtt = false,
 148	.hws_needs_physical = 1,
 149	.unfenced_needs_alignment = 1,
 150};
 151
 152static const struct intel_device_info i915gm_info = {
 153	GEN3_FEATURES,
 154	PLATFORM(INTEL_I915GM),
 155	.is_mobile = 1,
 156	.hws_needs_physical = 1,
 157	.unfenced_needs_alignment = 1,
 158};
 159
 160static const struct intel_device_info i945g_info = {
 161	GEN3_FEATURES,
 162	PLATFORM(INTEL_I945G),
 163	.hws_needs_physical = 1,
 164	.unfenced_needs_alignment = 1,
 165};
 166
 167static const struct intel_device_info i945gm_info = {
 168	GEN3_FEATURES,
 169	PLATFORM(INTEL_I945GM),
 170	.is_mobile = 1,
 171	.hws_needs_physical = 1,
 172	.unfenced_needs_alignment = 1,
 173};
 174
 175static const struct intel_device_info g33_info = {
 176	GEN3_FEATURES,
 177	PLATFORM(INTEL_G33),
 178	.dma_mask_size = 36,
 179};
 180
 181static const struct intel_device_info pnv_g_info = {
 182	GEN3_FEATURES,
 183	PLATFORM(INTEL_PINEVIEW),
 184	.dma_mask_size = 36,
 185};
 186
 187static const struct intel_device_info pnv_m_info = {
 188	GEN3_FEATURES,
 189	PLATFORM(INTEL_PINEVIEW),
 190	.is_mobile = 1,
 191	.dma_mask_size = 36,
 192};
 193
 194#define GEN4_FEATURES \
 195	GEN(4), \
 196	.gpu_reset_clobbers_display = true, \
 197	.platform_engine_mask = BIT(RCS0), \
 198	.has_3d_pipeline = 1, \
 199	.has_snoop = true, \
 200	.has_coherent_ggtt = true, \
 201	.dma_mask_size = 36, \
 202	.max_pat_index = 3, \
 203	GEN_DEFAULT_PAGE_SIZES, \
 204	GEN_DEFAULT_REGIONS, \
 205	LEGACY_CACHELEVEL
 206
 207static const struct intel_device_info i965g_info = {
 208	GEN4_FEATURES,
 209	PLATFORM(INTEL_I965G),
 210	.hws_needs_physical = 1,
 211	.has_snoop = false,
 212};
 213
 214static const struct intel_device_info i965gm_info = {
 215	GEN4_FEATURES,
 216	PLATFORM(INTEL_I965GM),
 217	.is_mobile = 1,
 218	.hws_needs_physical = 1,
 219	.has_snoop = false,
 220};
 221
 222static const struct intel_device_info g45_info = {
 223	GEN4_FEATURES,
 224	PLATFORM(INTEL_G45),
 225	.platform_engine_mask = BIT(RCS0) | BIT(VCS0),
 226	.gpu_reset_clobbers_display = false,
 227};
 228
 229static const struct intel_device_info gm45_info = {
 230	GEN4_FEATURES,
 231	PLATFORM(INTEL_GM45),
 232	.is_mobile = 1,
 233	.platform_engine_mask = BIT(RCS0) | BIT(VCS0),
 234	.gpu_reset_clobbers_display = false,
 235};
 236
 237#define GEN5_FEATURES \
 238	GEN(5), \
 239	.platform_engine_mask = BIT(RCS0) | BIT(VCS0), \
 240	.has_3d_pipeline = 1, \
 241	.has_snoop = true, \
 242	.has_coherent_ggtt = true, \
 243	/* ilk does support rc6, but we do not implement [power] contexts */ \
 244	.has_rc6 = 0, \
 245	.dma_mask_size = 36, \
 246	.max_pat_index = 3, \
 247	GEN_DEFAULT_PAGE_SIZES, \
 248	GEN_DEFAULT_REGIONS, \
 249	LEGACY_CACHELEVEL
 250
 251static const struct intel_device_info ilk_d_info = {
 252	GEN5_FEATURES,
 253	PLATFORM(INTEL_IRONLAKE),
 254};
 255
 256static const struct intel_device_info ilk_m_info = {
 257	GEN5_FEATURES,
 258	PLATFORM(INTEL_IRONLAKE),
 259	.is_mobile = 1,
 260	.has_rps = true,
 261};
 262
 263#define GEN6_FEATURES \
 264	GEN(6), \
 265	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0), \
 266	.has_3d_pipeline = 1, \
 267	.has_coherent_ggtt = true, \
 268	.has_llc = 1, \
 269	.has_rc6 = 1, \
 270	/* snb does support rc6p, but enabling it causes various issues */ \
 271	.has_rc6p = 0, \
 272	.has_rps = true, \
 273	.dma_mask_size = 40, \
 274	.max_pat_index = 3, \
 275	.__runtime.ppgtt_type = INTEL_PPGTT_ALIASING, \
 276	.__runtime.ppgtt_size = 31, \
 277	GEN_DEFAULT_PAGE_SIZES, \
 278	GEN_DEFAULT_REGIONS, \
 279	LEGACY_CACHELEVEL
 280
 281#define SNB_D_PLATFORM \
 282	GEN6_FEATURES, \
 283	PLATFORM(INTEL_SANDYBRIDGE)
 284
 285static const struct intel_device_info snb_d_gt1_info = {
 286	SNB_D_PLATFORM,
 287	.gt = 1,
 288};
 289
 290static const struct intel_device_info snb_d_gt2_info = {
 291	SNB_D_PLATFORM,
 292	.gt = 2,
 293};
 294
 295#define SNB_M_PLATFORM \
 296	GEN6_FEATURES, \
 297	PLATFORM(INTEL_SANDYBRIDGE), \
 298	.is_mobile = 1
 299
 300
 301static const struct intel_device_info snb_m_gt1_info = {
 302	SNB_M_PLATFORM,
 303	.gt = 1,
 304};
 305
 306static const struct intel_device_info snb_m_gt2_info = {
 307	SNB_M_PLATFORM,
 308	.gt = 2,
 309};
 310
 311#define GEN7_FEATURES  \
 312	GEN(7), \
 313	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0), \
 314	.has_3d_pipeline = 1, \
 315	.has_coherent_ggtt = true, \
 316	.has_llc = 1, \
 317	.has_rc6 = 1, \
 318	.has_rc6p = 1, \
 319	.has_reset_engine = true, \
 320	.has_rps = true, \
 321	.dma_mask_size = 40, \
 322	.max_pat_index = 3, \
 323	.__runtime.ppgtt_type = INTEL_PPGTT_ALIASING, \
 324	.__runtime.ppgtt_size = 31, \
 325	GEN_DEFAULT_PAGE_SIZES, \
 326	GEN_DEFAULT_REGIONS, \
 327	LEGACY_CACHELEVEL
 328
 329#define IVB_D_PLATFORM \
 330	GEN7_FEATURES, \
 331	PLATFORM(INTEL_IVYBRIDGE), \
 332	.has_l3_dpf = 1
 333
 334static const struct intel_device_info ivb_d_gt1_info = {
 335	IVB_D_PLATFORM,
 336	.gt = 1,
 337};
 338
 339static const struct intel_device_info ivb_d_gt2_info = {
 340	IVB_D_PLATFORM,
 341	.gt = 2,
 342};
 343
 344#define IVB_M_PLATFORM \
 345	GEN7_FEATURES, \
 346	PLATFORM(INTEL_IVYBRIDGE), \
 347	.is_mobile = 1, \
 348	.has_l3_dpf = 1
 349
 350static const struct intel_device_info ivb_m_gt1_info = {
 351	IVB_M_PLATFORM,
 352	.gt = 1,
 353};
 354
 355static const struct intel_device_info ivb_m_gt2_info = {
 356	IVB_M_PLATFORM,
 357	.gt = 2,
 358};
 359
 360static const struct intel_device_info ivb_q_info = {
 361	GEN7_FEATURES,
 362	PLATFORM(INTEL_IVYBRIDGE),
 363	.gt = 2,
 364	.has_l3_dpf = 1,
 365};
 366
 367static const struct intel_device_info vlv_info = {
 368	PLATFORM(INTEL_VALLEYVIEW),
 369	GEN(7),
 
 370	.has_runtime_pm = 1,
 371	.has_rc6 = 1,
 372	.has_reset_engine = true,
 373	.has_rps = true,
 374	.dma_mask_size = 40,
 375	.max_pat_index = 3,
 376	.__runtime.ppgtt_type = INTEL_PPGTT_ALIASING,
 377	.__runtime.ppgtt_size = 31,
 378	.has_snoop = true,
 379	.has_coherent_ggtt = false,
 380	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0),
 381	GEN_DEFAULT_PAGE_SIZES,
 382	GEN_DEFAULT_REGIONS,
 383	LEGACY_CACHELEVEL,
 384};
 385
 386#define G75_FEATURES  \
 387	GEN7_FEATURES, \
 388	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0), \
 389	.has_rc6p = 0 /* RC6p removed-by HSW */, \
 390	.has_runtime_pm = 1
 391
 392#define HSW_PLATFORM \
 393	G75_FEATURES, \
 394	PLATFORM(INTEL_HASWELL), \
 395	.has_l3_dpf = 1
 396
 397static const struct intel_device_info hsw_gt1_info = {
 398	HSW_PLATFORM,
 399	.gt = 1,
 400};
 401
 402static const struct intel_device_info hsw_gt2_info = {
 403	HSW_PLATFORM,
 404	.gt = 2,
 405};
 406
 407static const struct intel_device_info hsw_gt3_info = {
 408	HSW_PLATFORM,
 409	.gt = 3,
 410};
 411
 412#define GEN8_FEATURES \
 413	G75_FEATURES, \
 414	GEN(8), \
 415	.has_logical_ring_contexts = 1, \
 416	.dma_mask_size = 39, \
 417	.__runtime.ppgtt_type = INTEL_PPGTT_FULL, \
 418	.__runtime.ppgtt_size = 48, \
 419	.has_64bit_reloc = 1
 420
 421#define BDW_PLATFORM \
 422	GEN8_FEATURES, \
 423	PLATFORM(INTEL_BROADWELL)
 424
 425static const struct intel_device_info bdw_gt1_info = {
 426	BDW_PLATFORM,
 427	.gt = 1,
 428};
 429
 430static const struct intel_device_info bdw_gt2_info = {
 431	BDW_PLATFORM,
 432	.gt = 2,
 433};
 434
 435static const struct intel_device_info bdw_rsvd_info = {
 436	BDW_PLATFORM,
 437	.gt = 3,
 438	/* According to the device ID those devices are GT3, they were
 439	 * previously treated as not GT3, keep it like that.
 440	 */
 441};
 442
 443static const struct intel_device_info bdw_gt3_info = {
 444	BDW_PLATFORM,
 445	.gt = 3,
 446	.platform_engine_mask =
 447		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1),
 448};
 449
 450static const struct intel_device_info chv_info = {
 451	PLATFORM(INTEL_CHERRYVIEW),
 452	GEN(8),
 
 453	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0),
 454	.has_64bit_reloc = 1,
 455	.has_runtime_pm = 1,
 456	.has_rc6 = 1,
 457	.has_rps = true,
 458	.has_logical_ring_contexts = 1,
 459	.dma_mask_size = 39,
 460	.max_pat_index = 3,
 461	.__runtime.ppgtt_type = INTEL_PPGTT_FULL,
 462	.__runtime.ppgtt_size = 32,
 463	.has_reset_engine = 1,
 464	.has_snoop = true,
 465	.has_coherent_ggtt = false,
 466	GEN_DEFAULT_PAGE_SIZES,
 467	GEN_DEFAULT_REGIONS,
 468	LEGACY_CACHELEVEL,
 469};
 470
 471#define GEN9_DEFAULT_PAGE_SIZES \
 472	.__runtime.page_sizes = I915_GTT_PAGE_SIZE_4K | \
 473		I915_GTT_PAGE_SIZE_64K
 474
 475#define GEN9_FEATURES \
 476	GEN8_FEATURES, \
 477	GEN(9), \
 478	GEN9_DEFAULT_PAGE_SIZES, \
 479	.has_gt_uc = 1
 480
 481#define SKL_PLATFORM \
 482	GEN9_FEATURES, \
 483	PLATFORM(INTEL_SKYLAKE)
 484
 485static const struct intel_device_info skl_gt1_info = {
 486	SKL_PLATFORM,
 487	.gt = 1,
 488};
 489
 490static const struct intel_device_info skl_gt2_info = {
 491	SKL_PLATFORM,
 492	.gt = 2,
 493};
 494
 495#define SKL_GT3_PLUS_PLATFORM \
 496	SKL_PLATFORM, \
 497	.platform_engine_mask = \
 498		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1)
 499
 500
 501static const struct intel_device_info skl_gt3_info = {
 502	SKL_GT3_PLUS_PLATFORM,
 503	.gt = 3,
 504};
 505
 506static const struct intel_device_info skl_gt4_info = {
 507	SKL_GT3_PLUS_PLATFORM,
 508	.gt = 4,
 509};
 510
 511#define GEN9_LP_FEATURES \
 512	GEN(9), \
 
 513	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0), \
 514	.has_3d_pipeline = 1, \
 515	.has_64bit_reloc = 1, \
 516	.has_runtime_pm = 1, \
 517	.has_rc6 = 1, \
 518	.has_rps = true, \
 519	.has_logical_ring_contexts = 1, \
 520	.has_gt_uc = 1, \
 521	.dma_mask_size = 39, \
 522	.__runtime.ppgtt_type = INTEL_PPGTT_FULL, \
 523	.__runtime.ppgtt_size = 48, \
 524	.has_reset_engine = 1, \
 525	.has_snoop = true, \
 526	.has_coherent_ggtt = false, \
 527	.max_pat_index = 3, \
 528	GEN9_DEFAULT_PAGE_SIZES, \
 529	GEN_DEFAULT_REGIONS, \
 530	LEGACY_CACHELEVEL
 531
 532static const struct intel_device_info bxt_info = {
 533	GEN9_LP_FEATURES,
 534	PLATFORM(INTEL_BROXTON),
 535};
 536
 537static const struct intel_device_info glk_info = {
 538	GEN9_LP_FEATURES,
 539	PLATFORM(INTEL_GEMINILAKE),
 540};
 541
 542#define KBL_PLATFORM \
 543	GEN9_FEATURES, \
 544	PLATFORM(INTEL_KABYLAKE)
 545
 546static const struct intel_device_info kbl_gt1_info = {
 547	KBL_PLATFORM,
 548	.gt = 1,
 549};
 550
 551static const struct intel_device_info kbl_gt2_info = {
 552	KBL_PLATFORM,
 553	.gt = 2,
 554};
 555
 556static const struct intel_device_info kbl_gt3_info = {
 557	KBL_PLATFORM,
 558	.gt = 3,
 559	.platform_engine_mask =
 560		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1),
 561};
 562
 563#define CFL_PLATFORM \
 564	GEN9_FEATURES, \
 565	PLATFORM(INTEL_COFFEELAKE)
 566
 567static const struct intel_device_info cfl_gt1_info = {
 568	CFL_PLATFORM,
 569	.gt = 1,
 570};
 571
 572static const struct intel_device_info cfl_gt2_info = {
 573	CFL_PLATFORM,
 574	.gt = 2,
 575};
 576
 577static const struct intel_device_info cfl_gt3_info = {
 578	CFL_PLATFORM,
 579	.gt = 3,
 580	.platform_engine_mask =
 581		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1),
 582};
 583
 584#define CML_PLATFORM \
 585	GEN9_FEATURES, \
 586	PLATFORM(INTEL_COMETLAKE)
 587
 588static const struct intel_device_info cml_gt1_info = {
 589	CML_PLATFORM,
 590	.gt = 1,
 591};
 592
 593static const struct intel_device_info cml_gt2_info = {
 594	CML_PLATFORM,
 595	.gt = 2,
 596};
 597
 598#define GEN11_DEFAULT_PAGE_SIZES \
 599	.__runtime.page_sizes = I915_GTT_PAGE_SIZE_4K | \
 600		I915_GTT_PAGE_SIZE_64K |		\
 601		I915_GTT_PAGE_SIZE_2M
 602
 603#define GEN11_FEATURES \
 604	GEN9_FEATURES, \
 605	GEN11_DEFAULT_PAGE_SIZES, \
 606	GEN(11), \
 607	.has_coherent_ggtt = false, \
 608	.has_logical_ring_elsq = 1
 609
 610static const struct intel_device_info icl_info = {
 611	GEN11_FEATURES,
 612	PLATFORM(INTEL_ICELAKE),
 613	.platform_engine_mask =
 614		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
 615};
 616
 617static const struct intel_device_info ehl_info = {
 618	GEN11_FEATURES,
 619	PLATFORM(INTEL_ELKHARTLAKE),
 620	.platform_engine_mask = BIT(RCS0) | BIT(BCS0) | BIT(VCS0) | BIT(VECS0),
 621	.__runtime.ppgtt_size = 36,
 622};
 623
 624static const struct intel_device_info jsl_info = {
 625	GEN11_FEATURES,
 626	PLATFORM(INTEL_JASPERLAKE),
 627	.platform_engine_mask = BIT(RCS0) | BIT(BCS0) | BIT(VCS0) | BIT(VECS0),
 628	.__runtime.ppgtt_size = 36,
 629};
 630
 631#define GEN12_FEATURES \
 632	GEN11_FEATURES, \
 633	GEN(12), \
 634	TGL_CACHELEVEL, \
 635	.has_global_mocs = 1, \
 636	.has_pxp = 1, \
 637	.max_pat_index = 3
 638
 639static const struct intel_device_info tgl_info = {
 640	GEN12_FEATURES,
 641	PLATFORM(INTEL_TIGERLAKE),
 642	.platform_engine_mask =
 643		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
 644};
 645
 646static const struct intel_device_info rkl_info = {
 647	GEN12_FEATURES,
 648	PLATFORM(INTEL_ROCKETLAKE),
 649	.platform_engine_mask =
 650		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0),
 651};
 652
 653#define DGFX_FEATURES \
 654	.memory_regions = BIT(INTEL_REGION_SMEM) | BIT(INTEL_REGION_LMEM_0) | BIT(INTEL_REGION_STOLEN_LMEM), \
 655	.has_llc = 0, \
 656	.has_pxp = 0, \
 657	.has_snoop = 1, \
 658	.is_dgfx = 1, \
 659	.has_heci_gscfi = 1
 660
 661static const struct intel_device_info dg1_info = {
 662	GEN12_FEATURES,
 663	DGFX_FEATURES,
 664	.__runtime.graphics.ip.rel = 10,
 665	PLATFORM(INTEL_DG1),
 666	.require_force_probe = 1,
 667	.platform_engine_mask =
 668		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) |
 669		BIT(VCS0) | BIT(VCS2),
 670	/* Wa_16011227922 */
 671	.__runtime.ppgtt_size = 47,
 672};
 673
 674static const struct intel_device_info adl_s_info = {
 675	GEN12_FEATURES,
 676	PLATFORM(INTEL_ALDERLAKE_S),
 677	.platform_engine_mask =
 678		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
 679	.dma_mask_size = 39,
 680};
 681
 682static const struct intel_device_info adl_p_info = {
 683	GEN12_FEATURES,
 684	PLATFORM(INTEL_ALDERLAKE_P),
 685	.platform_engine_mask =
 686		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
 687	.__runtime.ppgtt_size = 48,
 688	.dma_mask_size = 39,
 689};
 690
 691#undef GEN
 692
 693#define XE_HP_PAGE_SIZES \
 694	.__runtime.page_sizes = I915_GTT_PAGE_SIZE_4K | \
 695		I915_GTT_PAGE_SIZE_64K |		\
 696		I915_GTT_PAGE_SIZE_2M
 697
 698#define XE_HP_FEATURES \
 
 
 699	XE_HP_PAGE_SIZES, \
 700	TGL_CACHELEVEL, \
 701	.dma_mask_size = 46, \
 702	.has_3d_pipeline = 1, \
 703	.has_64bit_reloc = 1, \
 704	.has_flat_ccs = 1, \
 705	.has_global_mocs = 1, \
 706	.has_gt_uc = 1, \
 707	.has_llc = 1, \
 708	.has_logical_ring_contexts = 1, \
 709	.has_logical_ring_elsq = 1, \
 710	.has_mslice_steering = 1, \
 711	.has_oa_bpc_reporting = 1, \
 712	.has_oa_slice_contrib_limits = 1, \
 713	.has_oam = 1, \
 714	.has_rc6 = 1, \
 715	.has_reset_engine = 1, \
 716	.has_rps = 1, \
 717	.has_runtime_pm = 1, \
 718	.max_pat_index = 3, \
 719	.__runtime.ppgtt_size = 48, \
 720	.__runtime.ppgtt_type = INTEL_PPGTT_FULL
 721
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 722#define DG2_FEATURES \
 723	XE_HP_FEATURES, \
 
 724	DGFX_FEATURES, \
 725	.__runtime.graphics.ip.ver = 12, \
 726	.__runtime.graphics.ip.rel = 55, \
 727	.__runtime.media.ip.ver = 12, \
 728	.__runtime.media.ip.rel = 55, \
 729	PLATFORM(INTEL_DG2), \
 730	.has_64k_pages = 1, \
 731	.has_guc_deprivilege = 1, \
 732	.has_heci_pxp = 1, \
 733	.has_media_ratio_mode = 1, \
 734	.platform_engine_mask = \
 735		BIT(RCS0) | BIT(BCS0) | \
 736		BIT(VECS0) | BIT(VECS1) | \
 737		BIT(VCS0) | BIT(VCS2) | \
 738		BIT(CCS0) | BIT(CCS1) | BIT(CCS2) | BIT(CCS3)
 739
 740static const struct intel_device_info dg2_info = {
 741	DG2_FEATURES,
 742};
 743
 744static const struct intel_device_info ats_m_info = {
 745	DG2_FEATURES,
 746	.require_force_probe = 1,
 747	.tuning_thread_rr_after_dep = 1,
 748};
 749
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 750static const struct intel_gt_definition xelpmp_extra_gt[] = {
 751	{
 752		.type = GT_MEDIA,
 753		.name = "Standalone Media GT",
 754		.gsi_offset = MTL_MEDIA_GSI_BASE,
 755		.engine_mask = BIT(VECS0) | BIT(VCS0) | BIT(VCS2) | BIT(GSC0),
 756	},
 757	{}
 758};
 759
 760static const struct intel_device_info mtl_info = {
 761	XE_HP_FEATURES,
 762	/*
 763	 * Real graphics IP version will be obtained from hardware GMD_ID
 764	 * register.  Value provided here is just for sanity checking.
 765	 */
 766	.__runtime.graphics.ip.ver = 12,
 767	.__runtime.graphics.ip.rel = 70,
 768	.__runtime.media.ip.ver = 13,
 769	PLATFORM(INTEL_METEORLAKE),
 770	.extra_gt_list = xelpmp_extra_gt,
 771	.has_flat_ccs = 0,
 772	.has_gmd_id = 1,
 773	.has_guc_deprivilege = 1,
 774	.has_guc_tlb_invalidation = 1,
 775	.has_llc = 0,
 776	.has_mslice_steering = 0,
 777	.has_snoop = 1,
 778	.max_pat_index = 4,
 779	.has_pxp = 1,
 780	.memory_regions = BIT(INTEL_REGION_SMEM) | BIT(INTEL_REGION_STOLEN_LMEM),
 781	.platform_engine_mask = BIT(RCS0) | BIT(BCS0) | BIT(CCS0),
 782	MTL_CACHELEVEL,
 783};
 784
 785#undef PLATFORM
 786
 787__diag_pop();
 788
 789/*
 790 * Make sure any device matches here are from most specific to most
 791 * general.  For example, since the Quanta match is based on the subsystem
 792 * and subvendor IDs, we need it to come before the more general IVB
 793 * PCI ID matches, otherwise we'll use the wrong info struct above.
 794 */
 795static const struct pci_device_id pciidlist[] = {
 796	INTEL_I830_IDS(INTEL_VGA_DEVICE, &i830_info),
 797	INTEL_I845G_IDS(INTEL_VGA_DEVICE, &i845g_info),
 798	INTEL_I85X_IDS(INTEL_VGA_DEVICE, &i85x_info),
 799	INTEL_I865G_IDS(INTEL_VGA_DEVICE, &i865g_info),
 800	INTEL_I915G_IDS(INTEL_VGA_DEVICE, &i915g_info),
 801	INTEL_I915GM_IDS(INTEL_VGA_DEVICE, &i915gm_info),
 802	INTEL_I945G_IDS(INTEL_VGA_DEVICE, &i945g_info),
 803	INTEL_I945GM_IDS(INTEL_VGA_DEVICE, &i945gm_info),
 804	INTEL_I965G_IDS(INTEL_VGA_DEVICE, &i965g_info),
 805	INTEL_G33_IDS(INTEL_VGA_DEVICE, &g33_info),
 806	INTEL_I965GM_IDS(INTEL_VGA_DEVICE, &i965gm_info),
 807	INTEL_GM45_IDS(INTEL_VGA_DEVICE, &gm45_info),
 808	INTEL_G45_IDS(INTEL_VGA_DEVICE, &g45_info),
 809	INTEL_PNV_G_IDS(INTEL_VGA_DEVICE, &pnv_g_info),
 810	INTEL_PNV_M_IDS(INTEL_VGA_DEVICE, &pnv_m_info),
 811	INTEL_ILK_D_IDS(INTEL_VGA_DEVICE, &ilk_d_info),
 812	INTEL_ILK_M_IDS(INTEL_VGA_DEVICE, &ilk_m_info),
 813	INTEL_SNB_D_GT1_IDS(INTEL_VGA_DEVICE, &snb_d_gt1_info),
 814	INTEL_SNB_D_GT2_IDS(INTEL_VGA_DEVICE, &snb_d_gt2_info),
 815	INTEL_SNB_M_GT1_IDS(INTEL_VGA_DEVICE, &snb_m_gt1_info),
 816	INTEL_SNB_M_GT2_IDS(INTEL_VGA_DEVICE, &snb_m_gt2_info),
 817	INTEL_IVB_Q_IDS(INTEL_VGA_DEVICE, &ivb_q_info), /* must be first IVB */
 818	INTEL_IVB_M_GT1_IDS(INTEL_VGA_DEVICE, &ivb_m_gt1_info),
 819	INTEL_IVB_M_GT2_IDS(INTEL_VGA_DEVICE, &ivb_m_gt2_info),
 820	INTEL_IVB_D_GT1_IDS(INTEL_VGA_DEVICE, &ivb_d_gt1_info),
 821	INTEL_IVB_D_GT2_IDS(INTEL_VGA_DEVICE, &ivb_d_gt2_info),
 822	INTEL_HSW_GT1_IDS(INTEL_VGA_DEVICE, &hsw_gt1_info),
 823	INTEL_HSW_GT2_IDS(INTEL_VGA_DEVICE, &hsw_gt2_info),
 824	INTEL_HSW_GT3_IDS(INTEL_VGA_DEVICE, &hsw_gt3_info),
 825	INTEL_VLV_IDS(INTEL_VGA_DEVICE, &vlv_info),
 826	INTEL_BDW_GT1_IDS(INTEL_VGA_DEVICE, &bdw_gt1_info),
 827	INTEL_BDW_GT2_IDS(INTEL_VGA_DEVICE, &bdw_gt2_info),
 828	INTEL_BDW_GT3_IDS(INTEL_VGA_DEVICE, &bdw_gt3_info),
 829	INTEL_BDW_RSVD_IDS(INTEL_VGA_DEVICE, &bdw_rsvd_info),
 830	INTEL_CHV_IDS(INTEL_VGA_DEVICE, &chv_info),
 831	INTEL_SKL_GT1_IDS(INTEL_VGA_DEVICE, &skl_gt1_info),
 832	INTEL_SKL_GT2_IDS(INTEL_VGA_DEVICE, &skl_gt2_info),
 833	INTEL_SKL_GT3_IDS(INTEL_VGA_DEVICE, &skl_gt3_info),
 834	INTEL_SKL_GT4_IDS(INTEL_VGA_DEVICE, &skl_gt4_info),
 835	INTEL_BXT_IDS(INTEL_VGA_DEVICE, &bxt_info),
 836	INTEL_GLK_IDS(INTEL_VGA_DEVICE, &glk_info),
 837	INTEL_KBL_GT1_IDS(INTEL_VGA_DEVICE, &kbl_gt1_info),
 838	INTEL_KBL_GT2_IDS(INTEL_VGA_DEVICE, &kbl_gt2_info),
 839	INTEL_KBL_GT3_IDS(INTEL_VGA_DEVICE, &kbl_gt3_info),
 840	INTEL_KBL_GT4_IDS(INTEL_VGA_DEVICE, &kbl_gt3_info),
 841	INTEL_AML_KBL_GT2_IDS(INTEL_VGA_DEVICE, &kbl_gt2_info),
 842	INTEL_CFL_S_GT1_IDS(INTEL_VGA_DEVICE, &cfl_gt1_info),
 843	INTEL_CFL_S_GT2_IDS(INTEL_VGA_DEVICE, &cfl_gt2_info),
 844	INTEL_CFL_H_GT1_IDS(INTEL_VGA_DEVICE, &cfl_gt1_info),
 845	INTEL_CFL_H_GT2_IDS(INTEL_VGA_DEVICE, &cfl_gt2_info),
 846	INTEL_CFL_U_GT2_IDS(INTEL_VGA_DEVICE, &cfl_gt2_info),
 847	INTEL_CFL_U_GT3_IDS(INTEL_VGA_DEVICE, &cfl_gt3_info),
 848	INTEL_WHL_U_GT1_IDS(INTEL_VGA_DEVICE, &cfl_gt1_info),
 849	INTEL_WHL_U_GT2_IDS(INTEL_VGA_DEVICE, &cfl_gt2_info),
 850	INTEL_AML_CFL_GT2_IDS(INTEL_VGA_DEVICE, &cfl_gt2_info),
 851	INTEL_WHL_U_GT3_IDS(INTEL_VGA_DEVICE, &cfl_gt3_info),
 852	INTEL_CML_GT1_IDS(INTEL_VGA_DEVICE, &cml_gt1_info),
 853	INTEL_CML_GT2_IDS(INTEL_VGA_DEVICE, &cml_gt2_info),
 854	INTEL_CML_U_GT1_IDS(INTEL_VGA_DEVICE, &cml_gt1_info),
 855	INTEL_CML_U_GT2_IDS(INTEL_VGA_DEVICE, &cml_gt2_info),
 856	INTEL_ICL_IDS(INTEL_VGA_DEVICE, &icl_info),
 857	INTEL_EHL_IDS(INTEL_VGA_DEVICE, &ehl_info),
 858	INTEL_JSL_IDS(INTEL_VGA_DEVICE, &jsl_info),
 859	INTEL_TGL_IDS(INTEL_VGA_DEVICE, &tgl_info),
 860	INTEL_RKL_IDS(INTEL_VGA_DEVICE, &rkl_info),
 861	INTEL_ADLS_IDS(INTEL_VGA_DEVICE, &adl_s_info),
 862	INTEL_ADLP_IDS(INTEL_VGA_DEVICE, &adl_p_info),
 863	INTEL_ADLN_IDS(INTEL_VGA_DEVICE, &adl_p_info),
 864	INTEL_DG1_IDS(INTEL_VGA_DEVICE, &dg1_info),
 865	INTEL_RPLS_IDS(INTEL_VGA_DEVICE, &adl_s_info),
 866	INTEL_RPLU_IDS(INTEL_VGA_DEVICE, &adl_p_info),
 867	INTEL_RPLP_IDS(INTEL_VGA_DEVICE, &adl_p_info),
 868	INTEL_DG2_IDS(INTEL_VGA_DEVICE, &dg2_info),
 869	INTEL_ATS_M_IDS(INTEL_VGA_DEVICE, &ats_m_info),
 870	INTEL_ARL_IDS(INTEL_VGA_DEVICE, &mtl_info),
 871	INTEL_MTL_IDS(INTEL_VGA_DEVICE, &mtl_info),
 872	{}
 873};
 874MODULE_DEVICE_TABLE(pci, pciidlist);
 875
 876static void i915_pci_remove(struct pci_dev *pdev)
 877{
 878	struct drm_i915_private *i915;
 879
 880	i915 = pdev_to_i915(pdev);
 881	if (!i915) /* driver load aborted, nothing to cleanup */
 882		return;
 883
 884	i915_driver_remove(i915);
 885	pci_set_drvdata(pdev, NULL);
 886}
 887
 888/* is device_id present in comma separated list of ids */
 889static bool device_id_in_list(u16 device_id, const char *devices, bool negative)
 890{
 891	char *s, *p, *tok;
 892	bool ret;
 893
 894	if (!devices || !*devices)
 895		return false;
 896
 897	/* match everything */
 898	if (negative && strcmp(devices, "!*") == 0)
 899		return true;
 900	if (!negative && strcmp(devices, "*") == 0)
 901		return true;
 902
 903	s = kstrdup(devices, GFP_KERNEL);
 904	if (!s)
 905		return false;
 906
 907	for (p = s, ret = false; (tok = strsep(&p, ",")) != NULL; ) {
 908		u16 val;
 909
 910		if (negative && tok[0] == '!')
 911			tok++;
 912		else if ((negative && tok[0] != '!') ||
 913			 (!negative && tok[0] == '!'))
 914			continue;
 915
 916		if (kstrtou16(tok, 16, &val) == 0 && val == device_id) {
 917			ret = true;
 918			break;
 919		}
 920	}
 921
 922	kfree(s);
 923
 924	return ret;
 925}
 926
 927static bool id_forced(u16 device_id)
 928{
 929	return device_id_in_list(device_id, i915_modparams.force_probe, false);
 930}
 931
 932static bool id_blocked(u16 device_id)
 933{
 934	return device_id_in_list(device_id, i915_modparams.force_probe, true);
 935}
 936
 937bool i915_pci_resource_valid(struct pci_dev *pdev, int bar)
 938{
 939	if (!pci_resource_flags(pdev, bar))
 940		return false;
 941
 942	if (pci_resource_flags(pdev, bar) & IORESOURCE_UNSET)
 943		return false;
 944
 945	if (!pci_resource_len(pdev, bar))
 946		return false;
 947
 948	return true;
 949}
 950
 951static bool intel_mmio_bar_valid(struct pci_dev *pdev, struct intel_device_info *intel_info)
 952{
 953	return i915_pci_resource_valid(pdev, intel_mmio_bar(intel_info->__runtime.graphics.ip.ver));
 954}
 955
 956static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
 957{
 958	struct intel_device_info *intel_info =
 959		(struct intel_device_info *) ent->driver_data;
 960	int err;
 961
 962	if (intel_info->require_force_probe && !id_forced(pdev->device)) {
 963		dev_info(&pdev->dev,
 964			 "Your graphics device %04x is not properly supported by i915 in this\n"
 965			 "kernel version. To force driver probe anyway, use i915.force_probe=%04x\n"
 966			 "module parameter or CONFIG_DRM_I915_FORCE_PROBE=%04x configuration option,\n"
 967			 "or (recommended) check for kernel updates.\n",
 968			 pdev->device, pdev->device, pdev->device);
 969		return -ENODEV;
 970	}
 971
 972	if (id_blocked(pdev->device)) {
 973		dev_info(&pdev->dev, "I915 probe blocked for Device ID %04x.\n",
 974			 pdev->device);
 975		return -ENODEV;
 976	}
 977
 978	if (intel_info->require_force_probe) {
 979		dev_info(&pdev->dev, "Force probing unsupported Device ID %04x, tainting kernel\n",
 980			 pdev->device);
 981		add_taint(TAINT_USER, LOCKDEP_STILL_OK);
 982	}
 983
 984	/* Only bind to function 0 of the device. Early generations
 985	 * used function 1 as a placeholder for multi-head. This causes
 986	 * us confusion instead, especially on the systems where both
 987	 * functions have the same PCI-ID!
 988	 */
 989	if (PCI_FUNC(pdev->devfn))
 990		return -ENODEV;
 991
 992	if (!intel_mmio_bar_valid(pdev, intel_info))
 993		return -ENXIO;
 994
 995	/* Detect if we need to wait for other drivers early on */
 996	if (intel_display_driver_probe_defer(pdev))
 997		return -EPROBE_DEFER;
 998
 999	err = i915_driver_probe(pdev, ent);
1000	if (err)
1001		return err;
1002
1003	if (i915_inject_probe_failure(pdev_to_i915(pdev))) {
1004		i915_pci_remove(pdev);
1005		return -ENODEV;
1006	}
1007
1008	err = i915_live_selftests(pdev);
1009	if (err) {
1010		i915_pci_remove(pdev);
1011		return err > 0 ? -ENOTTY : err;
1012	}
1013
1014	err = i915_perf_selftests(pdev);
1015	if (err) {
1016		i915_pci_remove(pdev);
1017		return err > 0 ? -ENOTTY : err;
1018	}
1019
1020	return 0;
1021}
1022
1023static void i915_pci_shutdown(struct pci_dev *pdev)
1024{
1025	struct drm_i915_private *i915 = pdev_to_i915(pdev);
1026
1027	i915_driver_shutdown(i915);
1028}
1029
1030static struct pci_driver i915_pci_driver = {
1031	.name = DRIVER_NAME,
1032	.id_table = pciidlist,
1033	.probe = i915_pci_probe,
1034	.remove = i915_pci_remove,
1035	.shutdown = i915_pci_shutdown,
1036	.driver.pm = &i915_pm_ops,
1037};
1038
1039int i915_pci_register_driver(void)
1040{
1041	return pci_register_driver(&i915_pci_driver);
1042}
1043
1044void i915_pci_unregister_driver(void)
1045{
1046	pci_unregister_driver(&i915_pci_driver);
1047}
v6.8
   1/*
   2 * Copyright © 2016 Intel Corporation
   3 *
   4 * Permission is hereby granted, free of charge, to any person obtaining a
   5 * copy of this software and associated documentation files (the "Software"),
   6 * to deal in the Software without restriction, including without limitation
   7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
   8 * and/or sell copies of the Software, and to permit persons to whom the
   9 * Software is furnished to do so, subject to the following conditions:
  10 *
  11 * The above copyright notice and this permission notice (including the next
  12 * paragraph) shall be included in all copies or substantial portions of the
  13 * Software.
  14 *
  15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21 * IN THE SOFTWARE.
  22 *
  23 */
  24
  25#include <drm/drm_color_mgmt.h>
  26#include <drm/drm_drv.h>
  27#include <drm/i915_pciids.h>
  28
  29#include "display/intel_display.h"
  30#include "display/intel_display_driver.h"
  31#include "gt/intel_gt_regs.h"
  32#include "gt/intel_sa_media.h"
  33#include "gem/i915_gem_object_types.h"
  34
  35#include "i915_driver.h"
  36#include "i915_drv.h"
  37#include "i915_pci.h"
  38#include "i915_reg.h"
  39#include "intel_pci_config.h"
  40
 
 
 
  41#define PLATFORM(x) .platform = (x)
  42#define GEN(x) \
  43	.__runtime.graphics.ip.ver = (x), \
  44	.__runtime.media.ip.ver = (x)
  45
  46#define LEGACY_CACHELEVEL \
  47	.cachelevel_to_pat = { \
  48		[I915_CACHE_NONE]   = 0, \
  49		[I915_CACHE_LLC]    = 1, \
  50		[I915_CACHE_L3_LLC] = 2, \
  51		[I915_CACHE_WT]     = 3, \
  52	}
  53
  54#define TGL_CACHELEVEL \
  55	.cachelevel_to_pat = { \
  56		[I915_CACHE_NONE]   = 3, \
  57		[I915_CACHE_LLC]    = 0, \
  58		[I915_CACHE_L3_LLC] = 0, \
  59		[I915_CACHE_WT]     = 2, \
  60	}
  61
  62#define PVC_CACHELEVEL \
  63	.cachelevel_to_pat = { \
  64		[I915_CACHE_NONE]   = 0, \
  65		[I915_CACHE_LLC]    = 3, \
  66		[I915_CACHE_L3_LLC] = 3, \
  67		[I915_CACHE_WT]     = 2, \
  68	}
  69
  70#define MTL_CACHELEVEL \
  71	.cachelevel_to_pat = { \
  72		[I915_CACHE_NONE]   = 2, \
  73		[I915_CACHE_LLC]    = 3, \
  74		[I915_CACHE_L3_LLC] = 3, \
  75		[I915_CACHE_WT]     = 1, \
  76	}
  77
  78/* Keep in gen based order, and chronological order within a gen */
  79
  80#define GEN_DEFAULT_PAGE_SIZES \
  81	.__runtime.page_sizes = I915_GTT_PAGE_SIZE_4K
  82
  83#define GEN_DEFAULT_REGIONS \
  84	.memory_regions = REGION_SMEM | REGION_STOLEN_SMEM
  85
  86#define I830_FEATURES \
  87	GEN(2), \
  88	.is_mobile = 1, \
  89	.gpu_reset_clobbers_display = true, \
  90	.has_3d_pipeline = 1, \
  91	.hws_needs_physical = 1, \
  92	.unfenced_needs_alignment = 1, \
  93	.platform_engine_mask = BIT(RCS0), \
  94	.has_snoop = true, \
  95	.has_coherent_ggtt = false, \
  96	.dma_mask_size = 32, \
  97	.max_pat_index = 3, \
  98	GEN_DEFAULT_PAGE_SIZES, \
  99	GEN_DEFAULT_REGIONS, \
 100	LEGACY_CACHELEVEL
 101
 102#define I845_FEATURES \
 103	GEN(2), \
 104	.has_3d_pipeline = 1, \
 105	.gpu_reset_clobbers_display = true, \
 106	.hws_needs_physical = 1, \
 107	.unfenced_needs_alignment = 1, \
 108	.platform_engine_mask = BIT(RCS0), \
 109	.has_snoop = true, \
 110	.has_coherent_ggtt = false, \
 111	.dma_mask_size = 32, \
 112	.max_pat_index = 3, \
 113	GEN_DEFAULT_PAGE_SIZES, \
 114	GEN_DEFAULT_REGIONS, \
 115	LEGACY_CACHELEVEL
 116
 117static const struct intel_device_info i830_info = {
 118	I830_FEATURES,
 119	PLATFORM(INTEL_I830),
 120};
 121
 122static const struct intel_device_info i845g_info = {
 123	I845_FEATURES,
 124	PLATFORM(INTEL_I845G),
 125};
 126
 127static const struct intel_device_info i85x_info = {
 128	I830_FEATURES,
 129	PLATFORM(INTEL_I85X),
 130};
 131
 132static const struct intel_device_info i865g_info = {
 133	I845_FEATURES,
 134	PLATFORM(INTEL_I865G),
 135};
 136
 137#define GEN3_FEATURES \
 138	GEN(3), \
 139	.gpu_reset_clobbers_display = true, \
 140	.platform_engine_mask = BIT(RCS0), \
 141	.has_3d_pipeline = 1, \
 142	.has_snoop = true, \
 143	.has_coherent_ggtt = true, \
 144	.dma_mask_size = 32, \
 145	.max_pat_index = 3, \
 146	GEN_DEFAULT_PAGE_SIZES, \
 147	GEN_DEFAULT_REGIONS, \
 148	LEGACY_CACHELEVEL
 149
 150static const struct intel_device_info i915g_info = {
 151	GEN3_FEATURES,
 152	PLATFORM(INTEL_I915G),
 153	.has_coherent_ggtt = false,
 154	.hws_needs_physical = 1,
 155	.unfenced_needs_alignment = 1,
 156};
 157
 158static const struct intel_device_info i915gm_info = {
 159	GEN3_FEATURES,
 160	PLATFORM(INTEL_I915GM),
 161	.is_mobile = 1,
 162	.hws_needs_physical = 1,
 163	.unfenced_needs_alignment = 1,
 164};
 165
 166static const struct intel_device_info i945g_info = {
 167	GEN3_FEATURES,
 168	PLATFORM(INTEL_I945G),
 169	.hws_needs_physical = 1,
 170	.unfenced_needs_alignment = 1,
 171};
 172
 173static const struct intel_device_info i945gm_info = {
 174	GEN3_FEATURES,
 175	PLATFORM(INTEL_I945GM),
 176	.is_mobile = 1,
 177	.hws_needs_physical = 1,
 178	.unfenced_needs_alignment = 1,
 179};
 180
 181static const struct intel_device_info g33_info = {
 182	GEN3_FEATURES,
 183	PLATFORM(INTEL_G33),
 184	.dma_mask_size = 36,
 185};
 186
 187static const struct intel_device_info pnv_g_info = {
 188	GEN3_FEATURES,
 189	PLATFORM(INTEL_PINEVIEW),
 190	.dma_mask_size = 36,
 191};
 192
 193static const struct intel_device_info pnv_m_info = {
 194	GEN3_FEATURES,
 195	PLATFORM(INTEL_PINEVIEW),
 196	.is_mobile = 1,
 197	.dma_mask_size = 36,
 198};
 199
 200#define GEN4_FEATURES \
 201	GEN(4), \
 202	.gpu_reset_clobbers_display = true, \
 203	.platform_engine_mask = BIT(RCS0), \
 204	.has_3d_pipeline = 1, \
 205	.has_snoop = true, \
 206	.has_coherent_ggtt = true, \
 207	.dma_mask_size = 36, \
 208	.max_pat_index = 3, \
 209	GEN_DEFAULT_PAGE_SIZES, \
 210	GEN_DEFAULT_REGIONS, \
 211	LEGACY_CACHELEVEL
 212
 213static const struct intel_device_info i965g_info = {
 214	GEN4_FEATURES,
 215	PLATFORM(INTEL_I965G),
 216	.hws_needs_physical = 1,
 217	.has_snoop = false,
 218};
 219
 220static const struct intel_device_info i965gm_info = {
 221	GEN4_FEATURES,
 222	PLATFORM(INTEL_I965GM),
 223	.is_mobile = 1,
 224	.hws_needs_physical = 1,
 225	.has_snoop = false,
 226};
 227
 228static const struct intel_device_info g45_info = {
 229	GEN4_FEATURES,
 230	PLATFORM(INTEL_G45),
 231	.platform_engine_mask = BIT(RCS0) | BIT(VCS0),
 232	.gpu_reset_clobbers_display = false,
 233};
 234
 235static const struct intel_device_info gm45_info = {
 236	GEN4_FEATURES,
 237	PLATFORM(INTEL_GM45),
 238	.is_mobile = 1,
 239	.platform_engine_mask = BIT(RCS0) | BIT(VCS0),
 240	.gpu_reset_clobbers_display = false,
 241};
 242
 243#define GEN5_FEATURES \
 244	GEN(5), \
 245	.platform_engine_mask = BIT(RCS0) | BIT(VCS0), \
 246	.has_3d_pipeline = 1, \
 247	.has_snoop = true, \
 248	.has_coherent_ggtt = true, \
 249	/* ilk does support rc6, but we do not implement [power] contexts */ \
 250	.has_rc6 = 0, \
 251	.dma_mask_size = 36, \
 252	.max_pat_index = 3, \
 253	GEN_DEFAULT_PAGE_SIZES, \
 254	GEN_DEFAULT_REGIONS, \
 255	LEGACY_CACHELEVEL
 256
 257static const struct intel_device_info ilk_d_info = {
 258	GEN5_FEATURES,
 259	PLATFORM(INTEL_IRONLAKE),
 260};
 261
 262static const struct intel_device_info ilk_m_info = {
 263	GEN5_FEATURES,
 264	PLATFORM(INTEL_IRONLAKE),
 265	.is_mobile = 1,
 266	.has_rps = true,
 267};
 268
 269#define GEN6_FEATURES \
 270	GEN(6), \
 271	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0), \
 272	.has_3d_pipeline = 1, \
 273	.has_coherent_ggtt = true, \
 274	.has_llc = 1, \
 275	.has_rc6 = 1, \
 276	/* snb does support rc6p, but enabling it causes various issues */ \
 277	.has_rc6p = 0, \
 278	.has_rps = true, \
 279	.dma_mask_size = 40, \
 280	.max_pat_index = 3, \
 281	.__runtime.ppgtt_type = INTEL_PPGTT_ALIASING, \
 282	.__runtime.ppgtt_size = 31, \
 283	GEN_DEFAULT_PAGE_SIZES, \
 284	GEN_DEFAULT_REGIONS, \
 285	LEGACY_CACHELEVEL
 286
 287#define SNB_D_PLATFORM \
 288	GEN6_FEATURES, \
 289	PLATFORM(INTEL_SANDYBRIDGE)
 290
 291static const struct intel_device_info snb_d_gt1_info = {
 292	SNB_D_PLATFORM,
 293	.gt = 1,
 294};
 295
 296static const struct intel_device_info snb_d_gt2_info = {
 297	SNB_D_PLATFORM,
 298	.gt = 2,
 299};
 300
 301#define SNB_M_PLATFORM \
 302	GEN6_FEATURES, \
 303	PLATFORM(INTEL_SANDYBRIDGE), \
 304	.is_mobile = 1
 305
 306
 307static const struct intel_device_info snb_m_gt1_info = {
 308	SNB_M_PLATFORM,
 309	.gt = 1,
 310};
 311
 312static const struct intel_device_info snb_m_gt2_info = {
 313	SNB_M_PLATFORM,
 314	.gt = 2,
 315};
 316
 317#define GEN7_FEATURES  \
 318	GEN(7), \
 319	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0), \
 320	.has_3d_pipeline = 1, \
 321	.has_coherent_ggtt = true, \
 322	.has_llc = 1, \
 323	.has_rc6 = 1, \
 324	.has_rc6p = 1, \
 325	.has_reset_engine = true, \
 326	.has_rps = true, \
 327	.dma_mask_size = 40, \
 328	.max_pat_index = 3, \
 329	.__runtime.ppgtt_type = INTEL_PPGTT_ALIASING, \
 330	.__runtime.ppgtt_size = 31, \
 331	GEN_DEFAULT_PAGE_SIZES, \
 332	GEN_DEFAULT_REGIONS, \
 333	LEGACY_CACHELEVEL
 334
 335#define IVB_D_PLATFORM \
 336	GEN7_FEATURES, \
 337	PLATFORM(INTEL_IVYBRIDGE), \
 338	.has_l3_dpf = 1
 339
 340static const struct intel_device_info ivb_d_gt1_info = {
 341	IVB_D_PLATFORM,
 342	.gt = 1,
 343};
 344
 345static const struct intel_device_info ivb_d_gt2_info = {
 346	IVB_D_PLATFORM,
 347	.gt = 2,
 348};
 349
 350#define IVB_M_PLATFORM \
 351	GEN7_FEATURES, \
 352	PLATFORM(INTEL_IVYBRIDGE), \
 353	.is_mobile = 1, \
 354	.has_l3_dpf = 1
 355
 356static const struct intel_device_info ivb_m_gt1_info = {
 357	IVB_M_PLATFORM,
 358	.gt = 1,
 359};
 360
 361static const struct intel_device_info ivb_m_gt2_info = {
 362	IVB_M_PLATFORM,
 363	.gt = 2,
 364};
 365
 366static const struct intel_device_info ivb_q_info = {
 367	GEN7_FEATURES,
 368	PLATFORM(INTEL_IVYBRIDGE),
 369	.gt = 2,
 370	.has_l3_dpf = 1,
 371};
 372
 373static const struct intel_device_info vlv_info = {
 374	PLATFORM(INTEL_VALLEYVIEW),
 375	GEN(7),
 376	.is_lp = 1,
 377	.has_runtime_pm = 1,
 378	.has_rc6 = 1,
 379	.has_reset_engine = true,
 380	.has_rps = true,
 381	.dma_mask_size = 40,
 382	.max_pat_index = 3,
 383	.__runtime.ppgtt_type = INTEL_PPGTT_ALIASING,
 384	.__runtime.ppgtt_size = 31,
 385	.has_snoop = true,
 386	.has_coherent_ggtt = false,
 387	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0),
 388	GEN_DEFAULT_PAGE_SIZES,
 389	GEN_DEFAULT_REGIONS,
 390	LEGACY_CACHELEVEL,
 391};
 392
 393#define G75_FEATURES  \
 394	GEN7_FEATURES, \
 395	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0), \
 396	.has_rc6p = 0 /* RC6p removed-by HSW */, \
 397	.has_runtime_pm = 1
 398
 399#define HSW_PLATFORM \
 400	G75_FEATURES, \
 401	PLATFORM(INTEL_HASWELL), \
 402	.has_l3_dpf = 1
 403
 404static const struct intel_device_info hsw_gt1_info = {
 405	HSW_PLATFORM,
 406	.gt = 1,
 407};
 408
 409static const struct intel_device_info hsw_gt2_info = {
 410	HSW_PLATFORM,
 411	.gt = 2,
 412};
 413
 414static const struct intel_device_info hsw_gt3_info = {
 415	HSW_PLATFORM,
 416	.gt = 3,
 417};
 418
 419#define GEN8_FEATURES \
 420	G75_FEATURES, \
 421	GEN(8), \
 422	.has_logical_ring_contexts = 1, \
 423	.dma_mask_size = 39, \
 424	.__runtime.ppgtt_type = INTEL_PPGTT_FULL, \
 425	.__runtime.ppgtt_size = 48, \
 426	.has_64bit_reloc = 1
 427
 428#define BDW_PLATFORM \
 429	GEN8_FEATURES, \
 430	PLATFORM(INTEL_BROADWELL)
 431
 432static const struct intel_device_info bdw_gt1_info = {
 433	BDW_PLATFORM,
 434	.gt = 1,
 435};
 436
 437static const struct intel_device_info bdw_gt2_info = {
 438	BDW_PLATFORM,
 439	.gt = 2,
 440};
 441
 442static const struct intel_device_info bdw_rsvd_info = {
 443	BDW_PLATFORM,
 444	.gt = 3,
 445	/* According to the device ID those devices are GT3, they were
 446	 * previously treated as not GT3, keep it like that.
 447	 */
 448};
 449
 450static const struct intel_device_info bdw_gt3_info = {
 451	BDW_PLATFORM,
 452	.gt = 3,
 453	.platform_engine_mask =
 454		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1),
 455};
 456
 457static const struct intel_device_info chv_info = {
 458	PLATFORM(INTEL_CHERRYVIEW),
 459	GEN(8),
 460	.is_lp = 1,
 461	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0),
 462	.has_64bit_reloc = 1,
 463	.has_runtime_pm = 1,
 464	.has_rc6 = 1,
 465	.has_rps = true,
 466	.has_logical_ring_contexts = 1,
 467	.dma_mask_size = 39,
 468	.max_pat_index = 3,
 469	.__runtime.ppgtt_type = INTEL_PPGTT_FULL,
 470	.__runtime.ppgtt_size = 32,
 471	.has_reset_engine = 1,
 472	.has_snoop = true,
 473	.has_coherent_ggtt = false,
 474	GEN_DEFAULT_PAGE_SIZES,
 475	GEN_DEFAULT_REGIONS,
 476	LEGACY_CACHELEVEL,
 477};
 478
 479#define GEN9_DEFAULT_PAGE_SIZES \
 480	.__runtime.page_sizes = I915_GTT_PAGE_SIZE_4K | \
 481		I915_GTT_PAGE_SIZE_64K
 482
 483#define GEN9_FEATURES \
 484	GEN8_FEATURES, \
 485	GEN(9), \
 486	GEN9_DEFAULT_PAGE_SIZES, \
 487	.has_gt_uc = 1
 488
 489#define SKL_PLATFORM \
 490	GEN9_FEATURES, \
 491	PLATFORM(INTEL_SKYLAKE)
 492
 493static const struct intel_device_info skl_gt1_info = {
 494	SKL_PLATFORM,
 495	.gt = 1,
 496};
 497
 498static const struct intel_device_info skl_gt2_info = {
 499	SKL_PLATFORM,
 500	.gt = 2,
 501};
 502
 503#define SKL_GT3_PLUS_PLATFORM \
 504	SKL_PLATFORM, \
 505	.platform_engine_mask = \
 506		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1)
 507
 508
 509static const struct intel_device_info skl_gt3_info = {
 510	SKL_GT3_PLUS_PLATFORM,
 511	.gt = 3,
 512};
 513
 514static const struct intel_device_info skl_gt4_info = {
 515	SKL_GT3_PLUS_PLATFORM,
 516	.gt = 4,
 517};
 518
 519#define GEN9_LP_FEATURES \
 520	GEN(9), \
 521	.is_lp = 1, \
 522	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0), \
 523	.has_3d_pipeline = 1, \
 524	.has_64bit_reloc = 1, \
 525	.has_runtime_pm = 1, \
 526	.has_rc6 = 1, \
 527	.has_rps = true, \
 528	.has_logical_ring_contexts = 1, \
 529	.has_gt_uc = 1, \
 530	.dma_mask_size = 39, \
 531	.__runtime.ppgtt_type = INTEL_PPGTT_FULL, \
 532	.__runtime.ppgtt_size = 48, \
 533	.has_reset_engine = 1, \
 534	.has_snoop = true, \
 535	.has_coherent_ggtt = false, \
 536	.max_pat_index = 3, \
 537	GEN9_DEFAULT_PAGE_SIZES, \
 538	GEN_DEFAULT_REGIONS, \
 539	LEGACY_CACHELEVEL
 540
 541static const struct intel_device_info bxt_info = {
 542	GEN9_LP_FEATURES,
 543	PLATFORM(INTEL_BROXTON),
 544};
 545
 546static const struct intel_device_info glk_info = {
 547	GEN9_LP_FEATURES,
 548	PLATFORM(INTEL_GEMINILAKE),
 549};
 550
 551#define KBL_PLATFORM \
 552	GEN9_FEATURES, \
 553	PLATFORM(INTEL_KABYLAKE)
 554
 555static const struct intel_device_info kbl_gt1_info = {
 556	KBL_PLATFORM,
 557	.gt = 1,
 558};
 559
 560static const struct intel_device_info kbl_gt2_info = {
 561	KBL_PLATFORM,
 562	.gt = 2,
 563};
 564
 565static const struct intel_device_info kbl_gt3_info = {
 566	KBL_PLATFORM,
 567	.gt = 3,
 568	.platform_engine_mask =
 569		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1),
 570};
 571
 572#define CFL_PLATFORM \
 573	GEN9_FEATURES, \
 574	PLATFORM(INTEL_COFFEELAKE)
 575
 576static const struct intel_device_info cfl_gt1_info = {
 577	CFL_PLATFORM,
 578	.gt = 1,
 579};
 580
 581static const struct intel_device_info cfl_gt2_info = {
 582	CFL_PLATFORM,
 583	.gt = 2,
 584};
 585
 586static const struct intel_device_info cfl_gt3_info = {
 587	CFL_PLATFORM,
 588	.gt = 3,
 589	.platform_engine_mask =
 590		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1),
 591};
 592
 593#define CML_PLATFORM \
 594	GEN9_FEATURES, \
 595	PLATFORM(INTEL_COMETLAKE)
 596
 597static const struct intel_device_info cml_gt1_info = {
 598	CML_PLATFORM,
 599	.gt = 1,
 600};
 601
 602static const struct intel_device_info cml_gt2_info = {
 603	CML_PLATFORM,
 604	.gt = 2,
 605};
 606
 607#define GEN11_DEFAULT_PAGE_SIZES \
 608	.__runtime.page_sizes = I915_GTT_PAGE_SIZE_4K | \
 609		I915_GTT_PAGE_SIZE_64K |		\
 610		I915_GTT_PAGE_SIZE_2M
 611
 612#define GEN11_FEATURES \
 613	GEN9_FEATURES, \
 614	GEN11_DEFAULT_PAGE_SIZES, \
 615	GEN(11), \
 616	.has_coherent_ggtt = false, \
 617	.has_logical_ring_elsq = 1
 618
 619static const struct intel_device_info icl_info = {
 620	GEN11_FEATURES,
 621	PLATFORM(INTEL_ICELAKE),
 622	.platform_engine_mask =
 623		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
 624};
 625
 626static const struct intel_device_info ehl_info = {
 627	GEN11_FEATURES,
 628	PLATFORM(INTEL_ELKHARTLAKE),
 629	.platform_engine_mask = BIT(RCS0) | BIT(BCS0) | BIT(VCS0) | BIT(VECS0),
 630	.__runtime.ppgtt_size = 36,
 631};
 632
 633static const struct intel_device_info jsl_info = {
 634	GEN11_FEATURES,
 635	PLATFORM(INTEL_JASPERLAKE),
 636	.platform_engine_mask = BIT(RCS0) | BIT(BCS0) | BIT(VCS0) | BIT(VECS0),
 637	.__runtime.ppgtt_size = 36,
 638};
 639
 640#define GEN12_FEATURES \
 641	GEN11_FEATURES, \
 642	GEN(12), \
 643	TGL_CACHELEVEL, \
 644	.has_global_mocs = 1, \
 645	.has_pxp = 1, \
 646	.max_pat_index = 3
 647
 648static const struct intel_device_info tgl_info = {
 649	GEN12_FEATURES,
 650	PLATFORM(INTEL_TIGERLAKE),
 651	.platform_engine_mask =
 652		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
 653};
 654
 655static const struct intel_device_info rkl_info = {
 656	GEN12_FEATURES,
 657	PLATFORM(INTEL_ROCKETLAKE),
 658	.platform_engine_mask =
 659		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0),
 660};
 661
 662#define DGFX_FEATURES \
 663	.memory_regions = REGION_SMEM | REGION_LMEM | REGION_STOLEN_LMEM, \
 664	.has_llc = 0, \
 665	.has_pxp = 0, \
 666	.has_snoop = 1, \
 667	.is_dgfx = 1, \
 668	.has_heci_gscfi = 1
 669
 670static const struct intel_device_info dg1_info = {
 671	GEN12_FEATURES,
 672	DGFX_FEATURES,
 673	.__runtime.graphics.ip.rel = 10,
 674	PLATFORM(INTEL_DG1),
 675	.require_force_probe = 1,
 676	.platform_engine_mask =
 677		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) |
 678		BIT(VCS0) | BIT(VCS2),
 679	/* Wa_16011227922 */
 680	.__runtime.ppgtt_size = 47,
 681};
 682
 683static const struct intel_device_info adl_s_info = {
 684	GEN12_FEATURES,
 685	PLATFORM(INTEL_ALDERLAKE_S),
 686	.platform_engine_mask =
 687		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
 688	.dma_mask_size = 39,
 689};
 690
 691static const struct intel_device_info adl_p_info = {
 692	GEN12_FEATURES,
 693	PLATFORM(INTEL_ALDERLAKE_P),
 694	.platform_engine_mask =
 695		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
 696	.__runtime.ppgtt_size = 48,
 697	.dma_mask_size = 39,
 698};
 699
 700#undef GEN
 701
 702#define XE_HP_PAGE_SIZES \
 703	.__runtime.page_sizes = I915_GTT_PAGE_SIZE_4K | \
 704		I915_GTT_PAGE_SIZE_64K |		\
 705		I915_GTT_PAGE_SIZE_2M
 706
 707#define XE_HP_FEATURES \
 708	.__runtime.graphics.ip.ver = 12, \
 709	.__runtime.graphics.ip.rel = 50, \
 710	XE_HP_PAGE_SIZES, \
 711	TGL_CACHELEVEL, \
 712	.dma_mask_size = 46, \
 713	.has_3d_pipeline = 1, \
 714	.has_64bit_reloc = 1, \
 715	.has_flat_ccs = 1, \
 716	.has_global_mocs = 1, \
 717	.has_gt_uc = 1, \
 718	.has_llc = 1, \
 719	.has_logical_ring_contexts = 1, \
 720	.has_logical_ring_elsq = 1, \
 721	.has_mslice_steering = 1, \
 722	.has_oa_bpc_reporting = 1, \
 723	.has_oa_slice_contrib_limits = 1, \
 724	.has_oam = 1, \
 725	.has_rc6 = 1, \
 726	.has_reset_engine = 1, \
 727	.has_rps = 1, \
 728	.has_runtime_pm = 1, \
 729	.max_pat_index = 3, \
 730	.__runtime.ppgtt_size = 48, \
 731	.__runtime.ppgtt_type = INTEL_PPGTT_FULL
 732
 733#define XE_HPM_FEATURES \
 734	.__runtime.media.ip.ver = 12, \
 735	.__runtime.media.ip.rel = 50
 736
 737__maybe_unused
 738static const struct intel_device_info xehpsdv_info = {
 739	XE_HP_FEATURES,
 740	XE_HPM_FEATURES,
 741	DGFX_FEATURES,
 742	PLATFORM(INTEL_XEHPSDV),
 743	.has_64k_pages = 1,
 744	.has_media_ratio_mode = 1,
 745	.platform_engine_mask =
 746		BIT(RCS0) | BIT(BCS0) |
 747		BIT(VECS0) | BIT(VECS1) | BIT(VECS2) | BIT(VECS3) |
 748		BIT(VCS0) | BIT(VCS1) | BIT(VCS2) | BIT(VCS3) |
 749		BIT(VCS4) | BIT(VCS5) | BIT(VCS6) | BIT(VCS7) |
 750		BIT(CCS0) | BIT(CCS1) | BIT(CCS2) | BIT(CCS3),
 751	.require_force_probe = 1,
 752};
 753
 754#define DG2_FEATURES \
 755	XE_HP_FEATURES, \
 756	XE_HPM_FEATURES, \
 757	DGFX_FEATURES, \
 
 758	.__runtime.graphics.ip.rel = 55, \
 
 759	.__runtime.media.ip.rel = 55, \
 760	PLATFORM(INTEL_DG2), \
 761	.has_64k_pages = 1, \
 762	.has_guc_deprivilege = 1, \
 763	.has_heci_pxp = 1, \
 764	.has_media_ratio_mode = 1, \
 765	.platform_engine_mask = \
 766		BIT(RCS0) | BIT(BCS0) | \
 767		BIT(VECS0) | BIT(VECS1) | \
 768		BIT(VCS0) | BIT(VCS2) | \
 769		BIT(CCS0) | BIT(CCS1) | BIT(CCS2) | BIT(CCS3)
 770
 771static const struct intel_device_info dg2_info = {
 772	DG2_FEATURES,
 773};
 774
 775static const struct intel_device_info ats_m_info = {
 776	DG2_FEATURES,
 777	.require_force_probe = 1,
 778	.tuning_thread_rr_after_dep = 1,
 779};
 780
 781#define XE_HPC_FEATURES \
 782	XE_HP_FEATURES, \
 783	.dma_mask_size = 52, \
 784	.has_3d_pipeline = 0, \
 785	.has_guc_deprivilege = 1, \
 786	.has_l3_ccs_read = 1, \
 787	.has_mslice_steering = 0, \
 788	.has_one_eu_per_fuse_bit = 1
 789
 790__maybe_unused
 791static const struct intel_device_info pvc_info = {
 792	XE_HPC_FEATURES,
 793	XE_HPM_FEATURES,
 794	DGFX_FEATURES,
 795	.__runtime.graphics.ip.rel = 60,
 796	.__runtime.media.ip.rel = 60,
 797	PLATFORM(INTEL_PONTEVECCHIO),
 798	.has_flat_ccs = 0,
 799	.max_pat_index = 7,
 800	.platform_engine_mask =
 801		BIT(BCS0) |
 802		BIT(VCS0) |
 803		BIT(CCS0) | BIT(CCS1) | BIT(CCS2) | BIT(CCS3),
 804	.require_force_probe = 1,
 805	PVC_CACHELEVEL,
 806};
 807
 808static const struct intel_gt_definition xelpmp_extra_gt[] = {
 809	{
 810		.type = GT_MEDIA,
 811		.name = "Standalone Media GT",
 812		.gsi_offset = MTL_MEDIA_GSI_BASE,
 813		.engine_mask = BIT(VECS0) | BIT(VCS0) | BIT(VCS2) | BIT(GSC0),
 814	},
 815	{}
 816};
 817
 818static const struct intel_device_info mtl_info = {
 819	XE_HP_FEATURES,
 820	/*
 821	 * Real graphics IP version will be obtained from hardware GMD_ID
 822	 * register.  Value provided here is just for sanity checking.
 823	 */
 824	.__runtime.graphics.ip.ver = 12,
 825	.__runtime.graphics.ip.rel = 70,
 826	.__runtime.media.ip.ver = 13,
 827	PLATFORM(INTEL_METEORLAKE),
 828	.extra_gt_list = xelpmp_extra_gt,
 829	.has_flat_ccs = 0,
 830	.has_gmd_id = 1,
 831	.has_guc_deprivilege = 1,
 832	.has_guc_tlb_invalidation = 1,
 833	.has_llc = 0,
 834	.has_mslice_steering = 0,
 835	.has_snoop = 1,
 836	.max_pat_index = 4,
 837	.has_pxp = 1,
 838	.memory_regions = REGION_SMEM | REGION_STOLEN_LMEM,
 839	.platform_engine_mask = BIT(RCS0) | BIT(BCS0) | BIT(CCS0),
 840	MTL_CACHELEVEL,
 841};
 842
 843#undef PLATFORM
 844
 
 
 845/*
 846 * Make sure any device matches here are from most specific to most
 847 * general.  For example, since the Quanta match is based on the subsystem
 848 * and subvendor IDs, we need it to come before the more general IVB
 849 * PCI ID matches, otherwise we'll use the wrong info struct above.
 850 */
 851static const struct pci_device_id pciidlist[] = {
 852	INTEL_I830_IDS(&i830_info),
 853	INTEL_I845G_IDS(&i845g_info),
 854	INTEL_I85X_IDS(&i85x_info),
 855	INTEL_I865G_IDS(&i865g_info),
 856	INTEL_I915G_IDS(&i915g_info),
 857	INTEL_I915GM_IDS(&i915gm_info),
 858	INTEL_I945G_IDS(&i945g_info),
 859	INTEL_I945GM_IDS(&i945gm_info),
 860	INTEL_I965G_IDS(&i965g_info),
 861	INTEL_G33_IDS(&g33_info),
 862	INTEL_I965GM_IDS(&i965gm_info),
 863	INTEL_GM45_IDS(&gm45_info),
 864	INTEL_G45_IDS(&g45_info),
 865	INTEL_PINEVIEW_G_IDS(&pnv_g_info),
 866	INTEL_PINEVIEW_M_IDS(&pnv_m_info),
 867	INTEL_IRONLAKE_D_IDS(&ilk_d_info),
 868	INTEL_IRONLAKE_M_IDS(&ilk_m_info),
 869	INTEL_SNB_D_GT1_IDS(&snb_d_gt1_info),
 870	INTEL_SNB_D_GT2_IDS(&snb_d_gt2_info),
 871	INTEL_SNB_M_GT1_IDS(&snb_m_gt1_info),
 872	INTEL_SNB_M_GT2_IDS(&snb_m_gt2_info),
 873	INTEL_IVB_Q_IDS(&ivb_q_info), /* must be first IVB */
 874	INTEL_IVB_M_GT1_IDS(&ivb_m_gt1_info),
 875	INTEL_IVB_M_GT2_IDS(&ivb_m_gt2_info),
 876	INTEL_IVB_D_GT1_IDS(&ivb_d_gt1_info),
 877	INTEL_IVB_D_GT2_IDS(&ivb_d_gt2_info),
 878	INTEL_HSW_GT1_IDS(&hsw_gt1_info),
 879	INTEL_HSW_GT2_IDS(&hsw_gt2_info),
 880	INTEL_HSW_GT3_IDS(&hsw_gt3_info),
 881	INTEL_VLV_IDS(&vlv_info),
 882	INTEL_BDW_GT1_IDS(&bdw_gt1_info),
 883	INTEL_BDW_GT2_IDS(&bdw_gt2_info),
 884	INTEL_BDW_GT3_IDS(&bdw_gt3_info),
 885	INTEL_BDW_RSVD_IDS(&bdw_rsvd_info),
 886	INTEL_CHV_IDS(&chv_info),
 887	INTEL_SKL_GT1_IDS(&skl_gt1_info),
 888	INTEL_SKL_GT2_IDS(&skl_gt2_info),
 889	INTEL_SKL_GT3_IDS(&skl_gt3_info),
 890	INTEL_SKL_GT4_IDS(&skl_gt4_info),
 891	INTEL_BXT_IDS(&bxt_info),
 892	INTEL_GLK_IDS(&glk_info),
 893	INTEL_KBL_GT1_IDS(&kbl_gt1_info),
 894	INTEL_KBL_GT2_IDS(&kbl_gt2_info),
 895	INTEL_KBL_GT3_IDS(&kbl_gt3_info),
 896	INTEL_KBL_GT4_IDS(&kbl_gt3_info),
 897	INTEL_AML_KBL_GT2_IDS(&kbl_gt2_info),
 898	INTEL_CFL_S_GT1_IDS(&cfl_gt1_info),
 899	INTEL_CFL_S_GT2_IDS(&cfl_gt2_info),
 900	INTEL_CFL_H_GT1_IDS(&cfl_gt1_info),
 901	INTEL_CFL_H_GT2_IDS(&cfl_gt2_info),
 902	INTEL_CFL_U_GT2_IDS(&cfl_gt2_info),
 903	INTEL_CFL_U_GT3_IDS(&cfl_gt3_info),
 904	INTEL_WHL_U_GT1_IDS(&cfl_gt1_info),
 905	INTEL_WHL_U_GT2_IDS(&cfl_gt2_info),
 906	INTEL_AML_CFL_GT2_IDS(&cfl_gt2_info),
 907	INTEL_WHL_U_GT3_IDS(&cfl_gt3_info),
 908	INTEL_CML_GT1_IDS(&cml_gt1_info),
 909	INTEL_CML_GT2_IDS(&cml_gt2_info),
 910	INTEL_CML_U_GT1_IDS(&cml_gt1_info),
 911	INTEL_CML_U_GT2_IDS(&cml_gt2_info),
 912	INTEL_ICL_11_IDS(&icl_info),
 913	INTEL_EHL_IDS(&ehl_info),
 914	INTEL_JSL_IDS(&jsl_info),
 915	INTEL_TGL_12_IDS(&tgl_info),
 916	INTEL_RKL_IDS(&rkl_info),
 917	INTEL_ADLS_IDS(&adl_s_info),
 918	INTEL_ADLP_IDS(&adl_p_info),
 919	INTEL_ADLN_IDS(&adl_p_info),
 920	INTEL_DG1_IDS(&dg1_info),
 921	INTEL_RPLS_IDS(&adl_s_info),
 922	INTEL_RPLP_IDS(&adl_p_info),
 923	INTEL_DG2_IDS(&dg2_info),
 924	INTEL_ATS_M_IDS(&ats_m_info),
 925	INTEL_MTL_IDS(&mtl_info),
 
 
 926	{}
 927};
 928MODULE_DEVICE_TABLE(pci, pciidlist);
 929
 930static void i915_pci_remove(struct pci_dev *pdev)
 931{
 932	struct drm_i915_private *i915;
 933
 934	i915 = pci_get_drvdata(pdev);
 935	if (!i915) /* driver load aborted, nothing to cleanup */
 936		return;
 937
 938	i915_driver_remove(i915);
 939	pci_set_drvdata(pdev, NULL);
 940}
 941
 942/* is device_id present in comma separated list of ids */
 943static bool device_id_in_list(u16 device_id, const char *devices, bool negative)
 944{
 945	char *s, *p, *tok;
 946	bool ret;
 947
 948	if (!devices || !*devices)
 949		return false;
 950
 951	/* match everything */
 952	if (negative && strcmp(devices, "!*") == 0)
 953		return true;
 954	if (!negative && strcmp(devices, "*") == 0)
 955		return true;
 956
 957	s = kstrdup(devices, GFP_KERNEL);
 958	if (!s)
 959		return false;
 960
 961	for (p = s, ret = false; (tok = strsep(&p, ",")) != NULL; ) {
 962		u16 val;
 963
 964		if (negative && tok[0] == '!')
 965			tok++;
 966		else if ((negative && tok[0] != '!') ||
 967			 (!negative && tok[0] == '!'))
 968			continue;
 969
 970		if (kstrtou16(tok, 16, &val) == 0 && val == device_id) {
 971			ret = true;
 972			break;
 973		}
 974	}
 975
 976	kfree(s);
 977
 978	return ret;
 979}
 980
 981static bool id_forced(u16 device_id)
 982{
 983	return device_id_in_list(device_id, i915_modparams.force_probe, false);
 984}
 985
 986static bool id_blocked(u16 device_id)
 987{
 988	return device_id_in_list(device_id, i915_modparams.force_probe, true);
 989}
 990
 991bool i915_pci_resource_valid(struct pci_dev *pdev, int bar)
 992{
 993	if (!pci_resource_flags(pdev, bar))
 994		return false;
 995
 996	if (pci_resource_flags(pdev, bar) & IORESOURCE_UNSET)
 997		return false;
 998
 999	if (!pci_resource_len(pdev, bar))
1000		return false;
1001
1002	return true;
1003}
1004
1005static bool intel_mmio_bar_valid(struct pci_dev *pdev, struct intel_device_info *intel_info)
1006{
1007	return i915_pci_resource_valid(pdev, intel_mmio_bar(intel_info->__runtime.graphics.ip.ver));
1008}
1009
1010static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1011{
1012	struct intel_device_info *intel_info =
1013		(struct intel_device_info *) ent->driver_data;
1014	int err;
1015
1016	if (intel_info->require_force_probe && !id_forced(pdev->device)) {
1017		dev_info(&pdev->dev,
1018			 "Your graphics device %04x is not properly supported by i915 in this\n"
1019			 "kernel version. To force driver probe anyway, use i915.force_probe=%04x\n"
1020			 "module parameter or CONFIG_DRM_I915_FORCE_PROBE=%04x configuration option,\n"
1021			 "or (recommended) check for kernel updates.\n",
1022			 pdev->device, pdev->device, pdev->device);
1023		return -ENODEV;
1024	}
1025
1026	if (id_blocked(pdev->device)) {
1027		dev_info(&pdev->dev, "I915 probe blocked for Device ID %04x.\n",
1028			 pdev->device);
1029		return -ENODEV;
1030	}
1031
1032	if (intel_info->require_force_probe) {
1033		dev_info(&pdev->dev, "Force probing unsupported Device ID %04x, tainting kernel\n",
1034			 pdev->device);
1035		add_taint(TAINT_USER, LOCKDEP_STILL_OK);
1036	}
1037
1038	/* Only bind to function 0 of the device. Early generations
1039	 * used function 1 as a placeholder for multi-head. This causes
1040	 * us confusion instead, especially on the systems where both
1041	 * functions have the same PCI-ID!
1042	 */
1043	if (PCI_FUNC(pdev->devfn))
1044		return -ENODEV;
1045
1046	if (!intel_mmio_bar_valid(pdev, intel_info))
1047		return -ENXIO;
1048
1049	/* Detect if we need to wait for other drivers early on */
1050	if (intel_display_driver_probe_defer(pdev))
1051		return -EPROBE_DEFER;
1052
1053	err = i915_driver_probe(pdev, ent);
1054	if (err)
1055		return err;
1056
1057	if (i915_inject_probe_failure(pci_get_drvdata(pdev))) {
1058		i915_pci_remove(pdev);
1059		return -ENODEV;
1060	}
1061
1062	err = i915_live_selftests(pdev);
1063	if (err) {
1064		i915_pci_remove(pdev);
1065		return err > 0 ? -ENOTTY : err;
1066	}
1067
1068	err = i915_perf_selftests(pdev);
1069	if (err) {
1070		i915_pci_remove(pdev);
1071		return err > 0 ? -ENOTTY : err;
1072	}
1073
1074	return 0;
1075}
1076
1077static void i915_pci_shutdown(struct pci_dev *pdev)
1078{
1079	struct drm_i915_private *i915 = pci_get_drvdata(pdev);
1080
1081	i915_driver_shutdown(i915);
1082}
1083
1084static struct pci_driver i915_pci_driver = {
1085	.name = DRIVER_NAME,
1086	.id_table = pciidlist,
1087	.probe = i915_pci_probe,
1088	.remove = i915_pci_remove,
1089	.shutdown = i915_pci_shutdown,
1090	.driver.pm = &i915_pm_ops,
1091};
1092
1093int i915_pci_register_driver(void)
1094{
1095	return pci_register_driver(&i915_pci_driver);
1096}
1097
1098void i915_pci_unregister_driver(void)
1099{
1100	pci_unregister_driver(&i915_pci_driver);
1101}