Loading...
1/*
2 * Copyright © 2006-2019 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
25#ifndef _INTEL_DISPLAY_H_
26#define _INTEL_DISPLAY_H_
27
28#include <drm/drm_util.h>
29
30#include "i915_reg_defs.h"
31#include "intel_display_limits.h"
32
33enum drm_scaling_filter;
34struct dpll;
35struct drm_atomic_state;
36struct drm_connector;
37struct drm_device;
38struct drm_display_mode;
39struct drm_encoder;
40struct drm_file;
41struct drm_format_info;
42struct drm_framebuffer;
43struct drm_i915_private;
44struct drm_mode_fb_cmd2;
45struct drm_modeset_acquire_ctx;
46struct drm_plane;
47struct drm_plane_state;
48struct i915_address_space;
49struct i915_gtt_view;
50struct intel_atomic_state;
51struct intel_crtc;
52struct intel_crtc_state;
53struct intel_digital_port;
54struct intel_display;
55struct intel_dp;
56struct intel_encoder;
57struct intel_initial_plane_config;
58struct intel_link_m_n;
59struct intel_plane;
60struct intel_plane_state;
61struct intel_power_domain_mask;
62struct intel_remapped_info;
63struct intel_rotation_info;
64struct pci_dev;
65struct work_struct;
66
67
68#define pipe_name(p) ((p) + 'A')
69
70static inline const char *transcoder_name(enum transcoder transcoder)
71{
72 switch (transcoder) {
73 case TRANSCODER_A:
74 return "A";
75 case TRANSCODER_B:
76 return "B";
77 case TRANSCODER_C:
78 return "C";
79 case TRANSCODER_D:
80 return "D";
81 case TRANSCODER_EDP:
82 return "EDP";
83 case TRANSCODER_DSI_A:
84 return "DSI A";
85 case TRANSCODER_DSI_C:
86 return "DSI C";
87 default:
88 return "<invalid>";
89 }
90}
91
92static inline bool transcoder_is_dsi(enum transcoder transcoder)
93{
94 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
95}
96
97#define plane_name(p) ((p) + 'A')
98
99#define for_each_plane_id_on_crtc(__crtc, __p) \
100 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
101 for_each_if((__crtc)->plane_ids_mask & BIT(__p))
102
103#define for_each_dbuf_slice(__dev_priv, __slice) \
104 for ((__slice) = DBUF_S1; (__slice) < I915_MAX_DBUF_SLICES; (__slice)++) \
105 for_each_if(DISPLAY_INFO(__dev_priv)->dbuf.slice_mask & BIT(__slice))
106
107#define for_each_dbuf_slice_in_mask(__dev_priv, __slice, __mask) \
108 for_each_dbuf_slice((__dev_priv), (__slice)) \
109 for_each_if((__mask) & BIT(__slice))
110
111#define port_name(p) ((p) + 'A')
112
113/*
114 * Ports identifier referenced from other drivers.
115 * Expected to remain stable over time
116 */
117static inline const char *port_identifier(enum port port)
118{
119 switch (port) {
120 case PORT_A:
121 return "Port A";
122 case PORT_B:
123 return "Port B";
124 case PORT_C:
125 return "Port C";
126 case PORT_D:
127 return "Port D";
128 case PORT_E:
129 return "Port E";
130 case PORT_F:
131 return "Port F";
132 case PORT_G:
133 return "Port G";
134 case PORT_H:
135 return "Port H";
136 case PORT_I:
137 return "Port I";
138 default:
139 return "<invalid>";
140 }
141}
142
143enum tc_port {
144 TC_PORT_NONE = -1,
145
146 TC_PORT_1 = 0,
147 TC_PORT_2,
148 TC_PORT_3,
149 TC_PORT_4,
150 TC_PORT_5,
151 TC_PORT_6,
152
153 I915_MAX_TC_PORTS
154};
155
156enum aux_ch {
157 AUX_CH_NONE = -1,
158
159 AUX_CH_A,
160 AUX_CH_B,
161 AUX_CH_C,
162 AUX_CH_D,
163 AUX_CH_E, /* ICL+ */
164 AUX_CH_F,
165 AUX_CH_G,
166 AUX_CH_H,
167 AUX_CH_I,
168
169 /* tgl+ */
170 AUX_CH_USBC1 = AUX_CH_D,
171 AUX_CH_USBC2,
172 AUX_CH_USBC3,
173 AUX_CH_USBC4,
174 AUX_CH_USBC5,
175 AUX_CH_USBC6,
176
177 /* XE_LPD repositions D/E offsets and bitfields */
178 AUX_CH_D_XELPD = AUX_CH_USBC5,
179 AUX_CH_E_XELPD,
180};
181
182enum phy {
183 PHY_NONE = -1,
184
185 PHY_A = 0,
186 PHY_B,
187 PHY_C,
188 PHY_D,
189 PHY_E,
190 PHY_F,
191 PHY_G,
192 PHY_H,
193 PHY_I,
194
195 I915_MAX_PHYS
196};
197
198#define phy_name(a) ((a) + 'A')
199
200enum phy_fia {
201 FIA1,
202 FIA2,
203 FIA3,
204};
205
206#define for_each_hpd_pin(__pin) \
207 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
208
209#define for_each_pipe(__dev_priv, __p) \
210 for ((__p) = 0; (__p) < I915_MAX_PIPES; (__p)++) \
211 for_each_if(DISPLAY_RUNTIME_INFO(__dev_priv)->pipe_mask & BIT(__p))
212
213#define for_each_pipe_masked(__dev_priv, __p, __mask) \
214 for_each_pipe(__dev_priv, __p) \
215 for_each_if((__mask) & BIT(__p))
216
217#define for_each_cpu_transcoder(__dev_priv, __t) \
218 for ((__t) = 0; (__t) < I915_MAX_TRANSCODERS; (__t)++) \
219 for_each_if (DISPLAY_RUNTIME_INFO(__dev_priv)->cpu_transcoder_mask & BIT(__t))
220
221#define for_each_cpu_transcoder_masked(__dev_priv, __t, __mask) \
222 for_each_cpu_transcoder(__dev_priv, __t) \
223 for_each_if ((__mask) & BIT(__t))
224
225#define for_each_sprite(__dev_priv, __p, __s) \
226 for ((__s) = 0; \
227 (__s) < DISPLAY_RUNTIME_INFO(__dev_priv)->num_sprites[(__p)]; \
228 (__s)++)
229
230#define for_each_port(__port) \
231 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++)
232
233#define for_each_port_masked(__port, __ports_mask) \
234 for_each_port(__port) \
235 for_each_if((__ports_mask) & BIT(__port))
236
237#define for_each_phy_masked(__phy, __phys_mask) \
238 for ((__phy) = PHY_A; (__phy) < I915_MAX_PHYS; (__phy)++) \
239 for_each_if((__phys_mask) & BIT(__phy))
240
241#define for_each_crtc(dev, crtc) \
242 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
243
244#define for_each_intel_plane(dev, intel_plane) \
245 list_for_each_entry(intel_plane, \
246 &(dev)->mode_config.plane_list, \
247 base.head)
248
249#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
250 list_for_each_entry(intel_plane, \
251 &(dev)->mode_config.plane_list, \
252 base.head) \
253 for_each_if((plane_mask) & \
254 drm_plane_mask(&intel_plane->base))
255
256#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
257 list_for_each_entry(intel_plane, \
258 &(dev)->mode_config.plane_list, \
259 base.head) \
260 for_each_if((intel_plane)->pipe == (intel_crtc)->pipe)
261
262#define for_each_intel_crtc(dev, intel_crtc) \
263 list_for_each_entry(intel_crtc, \
264 &(dev)->mode_config.crtc_list, \
265 base.head)
266
267#define for_each_intel_crtc_in_pipe_mask(dev, intel_crtc, pipe_mask) \
268 list_for_each_entry(intel_crtc, \
269 &(dev)->mode_config.crtc_list, \
270 base.head) \
271 for_each_if((pipe_mask) & BIT(intel_crtc->pipe))
272
273#define for_each_intel_crtc_in_pipe_mask_reverse(dev, intel_crtc, pipe_mask) \
274 list_for_each_entry_reverse((intel_crtc), \
275 &(dev)->mode_config.crtc_list, \
276 base.head) \
277 for_each_if((pipe_mask) & BIT((intel_crtc)->pipe))
278
279#define for_each_intel_encoder(dev, intel_encoder) \
280 list_for_each_entry(intel_encoder, \
281 &(dev)->mode_config.encoder_list, \
282 base.head)
283
284#define for_each_intel_encoder_mask(dev, intel_encoder, encoder_mask) \
285 list_for_each_entry(intel_encoder, \
286 &(dev)->mode_config.encoder_list, \
287 base.head) \
288 for_each_if((encoder_mask) & \
289 drm_encoder_mask(&intel_encoder->base))
290
291#define for_each_intel_encoder_mask_with_psr(dev, intel_encoder, encoder_mask) \
292 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
293 for_each_if(((encoder_mask) & drm_encoder_mask(&(intel_encoder)->base)) && \
294 intel_encoder_can_psr(intel_encoder))
295
296#define for_each_intel_dp(dev, intel_encoder) \
297 for_each_intel_encoder(dev, intel_encoder) \
298 for_each_if(intel_encoder_is_dp(intel_encoder))
299
300#define for_each_intel_encoder_with_psr(dev, intel_encoder) \
301 for_each_intel_encoder((dev), (intel_encoder)) \
302 for_each_if(intel_encoder_can_psr(intel_encoder))
303
304#define for_each_intel_connector_iter(intel_connector, iter) \
305 while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
306
307#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
308 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
309 for_each_if((intel_encoder)->base.crtc == (__crtc))
310
311#define for_each_old_intel_plane_in_state(__state, plane, old_plane_state, __i) \
312 for ((__i) = 0; \
313 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
314 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
315 (old_plane_state) = to_intel_plane_state((__state)->base.planes[__i].old_state), 1); \
316 (__i)++) \
317 for_each_if(plane)
318
319#define for_each_old_intel_crtc_in_state(__state, crtc, old_crtc_state, __i) \
320 for ((__i) = 0; \
321 (__i) < (__state)->base.dev->mode_config.num_crtc && \
322 ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
323 (old_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].old_state), 1); \
324 (__i)++) \
325 for_each_if(crtc)
326
327#define for_each_new_intel_plane_in_state(__state, plane, new_plane_state, __i) \
328 for ((__i) = 0; \
329 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
330 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
331 (new_plane_state) = to_intel_plane_state((__state)->base.planes[__i].new_state), 1); \
332 (__i)++) \
333 for_each_if(plane)
334
335#define for_each_new_intel_crtc_in_state(__state, crtc, new_crtc_state, __i) \
336 for ((__i) = 0; \
337 (__i) < (__state)->base.dev->mode_config.num_crtc && \
338 ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
339 (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \
340 (__i)++) \
341 for_each_if(crtc)
342
343#define for_each_new_intel_crtc_in_state_reverse(__state, crtc, new_crtc_state, __i) \
344 for ((__i) = (__state)->base.dev->mode_config.num_crtc - 1; \
345 (__i) >= 0 && \
346 ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
347 (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \
348 (__i)--) \
349 for_each_if(crtc)
350
351#define for_each_oldnew_intel_plane_in_state(__state, plane, old_plane_state, new_plane_state, __i) \
352 for ((__i) = 0; \
353 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
354 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
355 (old_plane_state) = to_intel_plane_state((__state)->base.planes[__i].old_state), \
356 (new_plane_state) = to_intel_plane_state((__state)->base.planes[__i].new_state), 1); \
357 (__i)++) \
358 for_each_if(plane)
359
360#define for_each_oldnew_intel_crtc_in_state(__state, crtc, old_crtc_state, new_crtc_state, __i) \
361 for ((__i) = 0; \
362 (__i) < (__state)->base.dev->mode_config.num_crtc && \
363 ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
364 (old_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].old_state), \
365 (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \
366 (__i)++) \
367 for_each_if(crtc)
368
369#define for_each_oldnew_intel_crtc_in_state_reverse(__state, crtc, old_crtc_state, new_crtc_state, __i) \
370 for ((__i) = (__state)->base.dev->mode_config.num_crtc - 1; \
371 (__i) >= 0 && \
372 ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
373 (old_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].old_state), \
374 (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \
375 (__i)--) \
376 for_each_if(crtc)
377
378#define intel_atomic_crtc_state_for_each_plane_state( \
379 plane, plane_state, \
380 crtc_state) \
381 for_each_intel_plane_mask(((crtc_state)->uapi.state->dev), (plane), \
382 ((crtc_state)->uapi.plane_mask)) \
383 for_each_if ((plane_state = \
384 to_intel_plane_state(__drm_atomic_get_current_plane_state((crtc_state)->uapi.state, &plane->base))))
385
386#define for_each_new_intel_connector_in_state(__state, connector, new_connector_state, __i) \
387 for ((__i) = 0; \
388 (__i) < (__state)->base.num_connector; \
389 (__i)++) \
390 for_each_if ((__state)->base.connectors[__i].ptr && \
391 ((connector) = to_intel_connector((__state)->base.connectors[__i].ptr), \
392 (new_connector_state) = to_intel_digital_connector_state((__state)->base.connectors[__i].new_state), 1))
393
394#define for_each_crtc_in_masks(display, crtc, first_pipes, second_pipes, i) \
395 for ((i) = 0; \
396 (i) < (I915_MAX_PIPES * 2) && ((crtc) = intel_crtc_for_pipe(display, (i) % I915_MAX_PIPES), 1); \
397 (i)++) \
398 for_each_if((crtc) && ((first_pipes) | ((second_pipes) << I915_MAX_PIPES)) & BIT(i))
399
400#define for_each_crtc_in_masks_reverse(display, crtc, first_pipes, second_pipes, i) \
401 for ((i) = (I915_MAX_PIPES * 2 - 1); \
402 (i) >= 0 && ((crtc) = intel_crtc_for_pipe(display, (i) % I915_MAX_PIPES), 1); \
403 (i)--) \
404 for_each_if((crtc) && ((first_pipes) | ((second_pipes) << I915_MAX_PIPES)) & BIT(i))
405
406#define for_each_pipe_crtc_modeset_disable(display, crtc, crtc_state, i) \
407 for_each_crtc_in_masks(display, crtc, \
408 _intel_modeset_primary_pipes(crtc_state), \
409 _intel_modeset_secondary_pipes(crtc_state), \
410 i)
411
412#define for_each_pipe_crtc_modeset_enable(display, crtc, crtc_state, i) \
413 for_each_crtc_in_masks_reverse(display, crtc, \
414 _intel_modeset_primary_pipes(crtc_state), \
415 _intel_modeset_secondary_pipes(crtc_state), \
416 i)
417
418int intel_atomic_check(struct drm_device *dev, struct drm_atomic_state *state);
419int intel_atomic_add_affected_planes(struct intel_atomic_state *state,
420 struct intel_crtc *crtc);
421u8 intel_calc_active_pipes(struct intel_atomic_state *state,
422 u8 active_pipes);
423void intel_link_compute_m_n(u16 bpp, int nlanes,
424 int pixel_clock, int link_clock,
425 int bw_overhead,
426 struct intel_link_m_n *m_n);
427u32 intel_plane_fb_max_stride(struct drm_i915_private *dev_priv,
428 u32 pixel_format, u64 modifier);
429enum drm_mode_status
430intel_mode_valid_max_plane_size(struct drm_i915_private *dev_priv,
431 const struct drm_display_mode *mode,
432 int num_joined_pipes);
433enum drm_mode_status
434intel_cpu_transcoder_mode_valid(struct drm_i915_private *i915,
435 const struct drm_display_mode *mode);
436enum phy intel_port_to_phy(struct drm_i915_private *i915, enum port port);
437bool is_trans_port_sync_mode(const struct intel_crtc_state *state);
438bool is_trans_port_sync_master(const struct intel_crtc_state *state);
439u8 intel_crtc_joined_pipe_mask(const struct intel_crtc_state *crtc_state);
440bool intel_crtc_is_joiner_secondary(const struct intel_crtc_state *crtc_state);
441bool intel_crtc_is_joiner_primary(const struct intel_crtc_state *crtc_state);
442bool intel_crtc_is_bigjoiner_primary(const struct intel_crtc_state *crtc_state);
443bool intel_crtc_is_bigjoiner_secondary(const struct intel_crtc_state *crtc_state);
444bool intel_crtc_is_ultrajoiner(const struct intel_crtc_state *crtc_state);
445bool intel_crtc_is_ultrajoiner_primary(const struct intel_crtc_state *crtc_state);
446bool intel_crtc_ultrajoiner_enable_needed(const struct intel_crtc_state *crtc_state);
447u8 intel_crtc_joiner_secondary_pipes(const struct intel_crtc_state *crtc_state);
448u8 _intel_modeset_primary_pipes(const struct intel_crtc_state *crtc_state);
449u8 _intel_modeset_secondary_pipes(const struct intel_crtc_state *crtc_state);
450struct intel_crtc *intel_primary_crtc(const struct intel_crtc_state *crtc_state);
451bool intel_crtc_get_pipe_config(struct intel_crtc_state *crtc_state);
452bool intel_pipe_config_compare(const struct intel_crtc_state *current_config,
453 const struct intel_crtc_state *pipe_config,
454 bool fastset);
455
456void intel_plane_destroy(struct drm_plane *plane);
457void i9xx_set_pipeconf(const struct intel_crtc_state *crtc_state);
458void ilk_set_pipeconf(const struct intel_crtc_state *crtc_state);
459void intel_enable_transcoder(const struct intel_crtc_state *new_crtc_state);
460void intel_disable_transcoder(const struct intel_crtc_state *old_crtc_state);
461void i830_enable_pipe(struct intel_display *display, enum pipe pipe);
462void i830_disable_pipe(struct intel_display *display, enum pipe pipe);
463int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
464int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
465 const char *name, u32 reg, int ref_freq);
466int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
467 const char *name, u32 reg);
468void intel_init_display_hooks(struct drm_i915_private *dev_priv);
469unsigned int intel_fb_xy_to_linear(int x, int y,
470 const struct intel_plane_state *state,
471 int plane);
472void intel_add_fb_offsets(int *x, int *y,
473 const struct intel_plane_state *state, int plane);
474unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
475unsigned int intel_remapped_info_size(const struct intel_remapped_info *rem_info);
476bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
477void intel_encoder_destroy(struct drm_encoder *encoder);
478struct drm_display_mode *
479intel_encoder_current_mode(struct intel_encoder *encoder);
480void intel_encoder_get_config(struct intel_encoder *encoder,
481 struct intel_crtc_state *crtc_state);
482bool intel_phy_is_combo(struct drm_i915_private *dev_priv, enum phy phy);
483bool intel_phy_is_tc(struct drm_i915_private *dev_priv, enum phy phy);
484bool intel_phy_is_snps(struct drm_i915_private *dev_priv, enum phy phy);
485enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv,
486 enum port port);
487
488enum phy intel_encoder_to_phy(struct intel_encoder *encoder);
489bool intel_encoder_is_combo(struct intel_encoder *encoder);
490bool intel_encoder_is_snps(struct intel_encoder *encoder);
491bool intel_encoder_is_tc(struct intel_encoder *encoder);
492enum tc_port intel_encoder_to_tc(struct intel_encoder *encoder);
493
494int ilk_get_lanes_required(int target_clock, int link_bw, int bpp);
495void vlv_wait_port_ready(struct intel_display *display,
496 struct intel_digital_port *dig_port,
497 unsigned int expected_mask);
498
499bool intel_fuzzy_clock_check(int clock1, int clock2);
500
501void intel_zero_m_n(struct intel_link_m_n *m_n);
502void intel_set_m_n(struct drm_i915_private *i915,
503 const struct intel_link_m_n *m_n,
504 i915_reg_t data_m_reg, i915_reg_t data_n_reg,
505 i915_reg_t link_m_reg, i915_reg_t link_n_reg);
506void intel_get_m_n(struct drm_i915_private *i915,
507 struct intel_link_m_n *m_n,
508 i915_reg_t data_m_reg, i915_reg_t data_n_reg,
509 i915_reg_t link_m_reg, i915_reg_t link_n_reg);
510bool intel_cpu_transcoder_has_m2_n2(struct drm_i915_private *dev_priv,
511 enum transcoder transcoder);
512void intel_cpu_transcoder_set_m1_n1(struct intel_crtc *crtc,
513 enum transcoder cpu_transcoder,
514 const struct intel_link_m_n *m_n);
515void intel_cpu_transcoder_set_m2_n2(struct intel_crtc *crtc,
516 enum transcoder cpu_transcoder,
517 const struct intel_link_m_n *m_n);
518void intel_cpu_transcoder_get_m1_n1(struct intel_crtc *crtc,
519 enum transcoder cpu_transcoder,
520 struct intel_link_m_n *m_n);
521void intel_cpu_transcoder_get_m2_n2(struct intel_crtc *crtc,
522 enum transcoder cpu_transcoder,
523 struct intel_link_m_n *m_n);
524int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
525int intel_crtc_dotclock(const struct intel_crtc_state *pipe_config);
526enum intel_display_power_domain intel_port_to_power_domain(struct intel_digital_port *dig_port);
527enum intel_display_power_domain
528intel_aux_power_domain(struct intel_digital_port *dig_port);
529void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
530 struct intel_crtc_state *crtc_state);
531void ilk_pfit_disable(const struct intel_crtc_state *old_crtc_state);
532
533int bdw_get_pipe_misc_bpp(struct intel_crtc *crtc);
534unsigned int intel_plane_fence_y_offset(const struct intel_plane_state *plane_state);
535
536bool intel_plane_uses_fence(const struct intel_plane_state *plane_state);
537
538struct intel_encoder *
539intel_get_crtc_new_encoder(const struct intel_atomic_state *state,
540 const struct intel_crtc_state *crtc_state);
541void intel_plane_disable_noatomic(struct intel_crtc *crtc,
542 struct intel_plane *plane);
543void intel_set_plane_visible(struct intel_crtc_state *crtc_state,
544 struct intel_plane_state *plane_state,
545 bool visible);
546void intel_plane_fixup_bitmasks(struct intel_crtc_state *crtc_state);
547
548void intel_update_watermarks(struct drm_i915_private *i915);
549
550bool intel_crtc_vrr_disabling(struct intel_atomic_state *state,
551 struct intel_crtc *crtc);
552
553/* modesetting */
554int intel_modeset_pipes_in_mask_early(struct intel_atomic_state *state,
555 const char *reason, u8 pipe_mask);
556int intel_modeset_all_pipes_late(struct intel_atomic_state *state,
557 const char *reason);
558int intel_modeset_commit_pipes(struct drm_i915_private *i915,
559 u8 pipe_mask,
560 struct drm_modeset_acquire_ctx *ctx);
561void intel_modeset_get_crtc_power_domains(struct intel_crtc_state *crtc_state,
562 struct intel_power_domain_mask *old_domains);
563void intel_modeset_put_crtc_power_domains(struct intel_crtc *crtc,
564 struct intel_power_domain_mask *domains);
565
566/* interface for intel_display_driver.c */
567void intel_setup_outputs(struct drm_i915_private *i915);
568int intel_initial_commit(struct drm_device *dev);
569void intel_panel_sanitize_ssc(struct drm_i915_private *i915);
570void intel_update_czclk(struct drm_i915_private *i915);
571void intel_atomic_helper_free_state_worker(struct work_struct *work);
572enum drm_mode_status intel_mode_valid(struct drm_device *dev,
573 const struct drm_display_mode *mode);
574int intel_atomic_commit(struct drm_device *dev, struct drm_atomic_state *_state,
575 bool nonblock);
576
577void intel_hpd_poll_fini(struct drm_i915_private *i915);
578
579/* modesetting asserts */
580void assert_transcoder(struct drm_i915_private *dev_priv,
581 enum transcoder cpu_transcoder, bool state);
582#define assert_transcoder_enabled(d, t) assert_transcoder(d, t, true)
583#define assert_transcoder_disabled(d, t) assert_transcoder(d, t, false)
584
585bool assert_port_valid(struct drm_i915_private *i915, enum port port);
586
587/*
588 * Use INTEL_DISPLAY_STATE_WARN(x) (rather than WARN() and WARN_ON()) for hw
589 * state sanity checks to check for unexpected conditions which may not
590 * necessarily be a user visible problem. This will either drm_WARN() or
591 * drm_err() depending on the verbose_state_checks module param, to enable
592 * distros and users to tailor their preferred amount of i915 abrt spam.
593 */
594#define INTEL_DISPLAY_STATE_WARN(__display, condition, format...) ({ \
595 int __ret_warn_on = !!(condition); \
596 if (unlikely(__ret_warn_on)) \
597 if (!drm_WARN((__display)->drm, (__display)->params.verbose_state_checks, format)) \
598 drm_err((__display)->drm, format); \
599 unlikely(__ret_warn_on); \
600})
601
602bool intel_scanout_needs_vtd_wa(struct drm_i915_private *i915);
603int intel_crtc_num_joined_pipes(const struct intel_crtc_state *crtc_state);
604
605#endif
1/*
2 * Copyright © 2006-2019 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
25#ifndef _INTEL_DISPLAY_H_
26#define _INTEL_DISPLAY_H_
27
28#include <drm/drm_util.h>
29
30enum link_m_n_set;
31struct dpll;
32struct drm_connector;
33struct drm_device;
34struct drm_display_mode;
35struct drm_encoder;
36struct drm_file;
37struct drm_format_info;
38struct drm_framebuffer;
39struct drm_i915_error_state_buf;
40struct drm_i915_gem_object;
41struct drm_i915_private;
42struct drm_mode_fb_cmd2;
43struct drm_modeset_acquire_ctx;
44struct drm_plane;
45struct drm_plane_state;
46struct i915_ggtt_view;
47struct intel_atomic_state;
48struct intel_crtc;
49struct intel_crtc_state;
50struct intel_crtc_state;
51struct intel_digital_port;
52struct intel_dp;
53struct intel_encoder;
54struct intel_load_detect_pipe;
55struct intel_plane;
56struct intel_plane_state;
57struct intel_remapped_info;
58struct intel_rotation_info;
59
60enum i915_gpio {
61 GPIOA,
62 GPIOB,
63 GPIOC,
64 GPIOD,
65 GPIOE,
66 GPIOF,
67 GPIOG,
68 GPIOH,
69 __GPIOI_UNUSED,
70 GPIOJ,
71 GPIOK,
72 GPIOL,
73 GPIOM,
74 GPION,
75 GPIOO,
76};
77
78/*
79 * Keep the pipe enum values fixed: the code assumes that PIPE_A=0, the
80 * rest have consecutive values and match the enum values of transcoders
81 * with a 1:1 transcoder -> pipe mapping.
82 */
83enum pipe {
84 INVALID_PIPE = -1,
85
86 PIPE_A = 0,
87 PIPE_B,
88 PIPE_C,
89 PIPE_D,
90 _PIPE_EDP,
91
92 I915_MAX_PIPES = _PIPE_EDP
93};
94
95#define pipe_name(p) ((p) + 'A')
96
97enum transcoder {
98 INVALID_TRANSCODER = -1,
99 /*
100 * The following transcoders have a 1:1 transcoder -> pipe mapping,
101 * keep their values fixed: the code assumes that TRANSCODER_A=0, the
102 * rest have consecutive values and match the enum values of the pipes
103 * they map to.
104 */
105 TRANSCODER_A = PIPE_A,
106 TRANSCODER_B = PIPE_B,
107 TRANSCODER_C = PIPE_C,
108 TRANSCODER_D = PIPE_D,
109
110 /*
111 * The following transcoders can map to any pipe, their enum value
112 * doesn't need to stay fixed.
113 */
114 TRANSCODER_EDP,
115 TRANSCODER_DSI_0,
116 TRANSCODER_DSI_1,
117 TRANSCODER_DSI_A = TRANSCODER_DSI_0, /* legacy DSI */
118 TRANSCODER_DSI_C = TRANSCODER_DSI_1, /* legacy DSI */
119
120 I915_MAX_TRANSCODERS
121};
122
123static inline const char *transcoder_name(enum transcoder transcoder)
124{
125 switch (transcoder) {
126 case TRANSCODER_A:
127 return "A";
128 case TRANSCODER_B:
129 return "B";
130 case TRANSCODER_C:
131 return "C";
132 case TRANSCODER_D:
133 return "D";
134 case TRANSCODER_EDP:
135 return "EDP";
136 case TRANSCODER_DSI_A:
137 return "DSI A";
138 case TRANSCODER_DSI_C:
139 return "DSI C";
140 default:
141 return "<invalid>";
142 }
143}
144
145static inline bool transcoder_is_dsi(enum transcoder transcoder)
146{
147 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
148}
149
150/*
151 * Global legacy plane identifier. Valid only for primary/sprite
152 * planes on pre-g4x, and only for primary planes on g4x-bdw.
153 */
154enum i9xx_plane_id {
155 PLANE_A,
156 PLANE_B,
157 PLANE_C,
158};
159
160#define plane_name(p) ((p) + 'A')
161#define sprite_name(p, s) ((p) * RUNTIME_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
162
163/*
164 * Per-pipe plane identifier.
165 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
166 * number of planes per CRTC. Not all platforms really have this many planes,
167 * which means some arrays of size I915_MAX_PLANES may have unused entries
168 * between the topmost sprite plane and the cursor plane.
169 *
170 * This is expected to be passed to various register macros
171 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
172 */
173enum plane_id {
174 PLANE_PRIMARY,
175 PLANE_SPRITE0,
176 PLANE_SPRITE1,
177 PLANE_SPRITE2,
178 PLANE_SPRITE3,
179 PLANE_SPRITE4,
180 PLANE_SPRITE5,
181 PLANE_CURSOR,
182
183 I915_MAX_PLANES,
184};
185
186#define for_each_plane_id_on_crtc(__crtc, __p) \
187 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
188 for_each_if((__crtc)->plane_ids_mask & BIT(__p))
189
190#define for_each_dbuf_slice_in_mask(__slice, __mask) \
191 for ((__slice) = DBUF_S1; (__slice) < I915_MAX_DBUF_SLICES; (__slice)++) \
192 for_each_if((BIT(__slice)) & (__mask))
193
194#define for_each_dbuf_slice(__slice) \
195 for_each_dbuf_slice_in_mask(__slice, BIT(I915_MAX_DBUF_SLICES) - 1)
196
197enum port {
198 PORT_NONE = -1,
199
200 PORT_A = 0,
201 PORT_B,
202 PORT_C,
203 PORT_D,
204 PORT_E,
205 PORT_F,
206 PORT_G,
207 PORT_H,
208 PORT_I,
209
210 I915_MAX_PORTS
211};
212
213#define port_name(p) ((p) + 'A')
214
215/*
216 * Ports identifier referenced from other drivers.
217 * Expected to remain stable over time
218 */
219static inline const char *port_identifier(enum port port)
220{
221 switch (port) {
222 case PORT_A:
223 return "Port A";
224 case PORT_B:
225 return "Port B";
226 case PORT_C:
227 return "Port C";
228 case PORT_D:
229 return "Port D";
230 case PORT_E:
231 return "Port E";
232 case PORT_F:
233 return "Port F";
234 case PORT_G:
235 return "Port G";
236 case PORT_H:
237 return "Port H";
238 case PORT_I:
239 return "Port I";
240 default:
241 return "<invalid>";
242 }
243}
244
245enum tc_port {
246 PORT_TC_NONE = -1,
247
248 PORT_TC1 = 0,
249 PORT_TC2,
250 PORT_TC3,
251 PORT_TC4,
252 PORT_TC5,
253 PORT_TC6,
254
255 I915_MAX_TC_PORTS
256};
257
258enum tc_port_mode {
259 TC_PORT_TBT_ALT,
260 TC_PORT_DP_ALT,
261 TC_PORT_LEGACY,
262};
263
264enum dpio_channel {
265 DPIO_CH0,
266 DPIO_CH1
267};
268
269enum dpio_phy {
270 DPIO_PHY0,
271 DPIO_PHY1,
272 DPIO_PHY2,
273};
274
275#define I915_NUM_PHYS_VLV 2
276
277enum aux_ch {
278 AUX_CH_A,
279 AUX_CH_B,
280 AUX_CH_C,
281 AUX_CH_D,
282 AUX_CH_E, /* ICL+ */
283 AUX_CH_F,
284 AUX_CH_G,
285};
286
287#define aux_ch_name(a) ((a) + 'A')
288
289/* Used by dp and fdi links */
290struct intel_link_m_n {
291 u32 tu;
292 u32 gmch_m;
293 u32 gmch_n;
294 u32 link_m;
295 u32 link_n;
296};
297
298enum phy {
299 PHY_NONE = -1,
300
301 PHY_A = 0,
302 PHY_B,
303 PHY_C,
304 PHY_D,
305 PHY_E,
306 PHY_F,
307 PHY_G,
308 PHY_H,
309 PHY_I,
310
311 I915_MAX_PHYS
312};
313
314#define phy_name(a) ((a) + 'A')
315
316enum phy_fia {
317 FIA1,
318 FIA2,
319 FIA3,
320};
321
322#define for_each_pipe(__dev_priv, __p) \
323 for ((__p) = 0; (__p) < I915_MAX_PIPES; (__p)++) \
324 for_each_if(INTEL_INFO(__dev_priv)->pipe_mask & BIT(__p))
325
326#define for_each_pipe_masked(__dev_priv, __p, __mask) \
327 for_each_pipe(__dev_priv, __p) \
328 for_each_if((__mask) & BIT(__p))
329
330#define for_each_cpu_transcoder(__dev_priv, __t) \
331 for ((__t) = 0; (__t) < I915_MAX_TRANSCODERS; (__t)++) \
332 for_each_if (INTEL_INFO(__dev_priv)->cpu_transcoder_mask & BIT(__t))
333
334#define for_each_cpu_transcoder_masked(__dev_priv, __t, __mask) \
335 for_each_cpu_transcoder(__dev_priv, __t) \
336 for_each_if ((__mask) & BIT(__t))
337
338#define for_each_universal_plane(__dev_priv, __pipe, __p) \
339 for ((__p) = 0; \
340 (__p) < RUNTIME_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
341 (__p)++)
342
343#define for_each_sprite(__dev_priv, __p, __s) \
344 for ((__s) = 0; \
345 (__s) < RUNTIME_INFO(__dev_priv)->num_sprites[(__p)]; \
346 (__s)++)
347
348#define for_each_port(__port) \
349 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++)
350
351#define for_each_port_masked(__port, __ports_mask) \
352 for_each_port(__port) \
353 for_each_if((__ports_mask) & BIT(__port))
354
355#define for_each_phy_masked(__phy, __phys_mask) \
356 for ((__phy) = PHY_A; (__phy) < I915_MAX_PHYS; (__phy)++) \
357 for_each_if((__phys_mask) & BIT(__phy))
358
359#define for_each_crtc(dev, crtc) \
360 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
361
362#define for_each_intel_plane(dev, intel_plane) \
363 list_for_each_entry(intel_plane, \
364 &(dev)->mode_config.plane_list, \
365 base.head)
366
367#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
368 list_for_each_entry(intel_plane, \
369 &(dev)->mode_config.plane_list, \
370 base.head) \
371 for_each_if((plane_mask) & \
372 drm_plane_mask(&intel_plane->base))
373
374#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
375 list_for_each_entry(intel_plane, \
376 &(dev)->mode_config.plane_list, \
377 base.head) \
378 for_each_if((intel_plane)->pipe == (intel_crtc)->pipe)
379
380#define for_each_intel_crtc(dev, intel_crtc) \
381 list_for_each_entry(intel_crtc, \
382 &(dev)->mode_config.crtc_list, \
383 base.head)
384
385#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
386 list_for_each_entry(intel_crtc, \
387 &(dev)->mode_config.crtc_list, \
388 base.head) \
389 for_each_if((crtc_mask) & drm_crtc_mask(&intel_crtc->base))
390
391#define for_each_intel_encoder(dev, intel_encoder) \
392 list_for_each_entry(intel_encoder, \
393 &(dev)->mode_config.encoder_list, \
394 base.head)
395
396#define for_each_intel_encoder_mask(dev, intel_encoder, encoder_mask) \
397 list_for_each_entry(intel_encoder, \
398 &(dev)->mode_config.encoder_list, \
399 base.head) \
400 for_each_if((encoder_mask) & \
401 drm_encoder_mask(&intel_encoder->base))
402
403#define for_each_intel_dp(dev, intel_encoder) \
404 for_each_intel_encoder(dev, intel_encoder) \
405 for_each_if(intel_encoder_is_dp(intel_encoder))
406
407#define for_each_intel_connector_iter(intel_connector, iter) \
408 while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
409
410#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
411 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
412 for_each_if((intel_encoder)->base.crtc == (__crtc))
413
414#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
415 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
416 for_each_if((intel_connector)->base.encoder == (__encoder))
417
418#define for_each_old_intel_plane_in_state(__state, plane, old_plane_state, __i) \
419 for ((__i) = 0; \
420 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
421 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
422 (old_plane_state) = to_intel_plane_state((__state)->base.planes[__i].old_state), 1); \
423 (__i)++) \
424 for_each_if(plane)
425
426#define for_each_new_intel_plane_in_state(__state, plane, new_plane_state, __i) \
427 for ((__i) = 0; \
428 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
429 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
430 (new_plane_state) = to_intel_plane_state((__state)->base.planes[__i].new_state), 1); \
431 (__i)++) \
432 for_each_if(plane)
433
434#define for_each_new_intel_crtc_in_state(__state, crtc, new_crtc_state, __i) \
435 for ((__i) = 0; \
436 (__i) < (__state)->base.dev->mode_config.num_crtc && \
437 ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
438 (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \
439 (__i)++) \
440 for_each_if(crtc)
441
442#define for_each_oldnew_intel_plane_in_state(__state, plane, old_plane_state, new_plane_state, __i) \
443 for ((__i) = 0; \
444 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
445 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
446 (old_plane_state) = to_intel_plane_state((__state)->base.planes[__i].old_state), \
447 (new_plane_state) = to_intel_plane_state((__state)->base.planes[__i].new_state), 1); \
448 (__i)++) \
449 for_each_if(plane)
450
451#define for_each_oldnew_intel_crtc_in_state(__state, crtc, old_crtc_state, new_crtc_state, __i) \
452 for ((__i) = 0; \
453 (__i) < (__state)->base.dev->mode_config.num_crtc && \
454 ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
455 (old_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].old_state), \
456 (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \
457 (__i)++) \
458 for_each_if(crtc)
459
460#define for_each_oldnew_intel_crtc_in_state_reverse(__state, crtc, old_crtc_state, new_crtc_state, __i) \
461 for ((__i) = (__state)->base.dev->mode_config.num_crtc - 1; \
462 (__i) >= 0 && \
463 ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
464 (old_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].old_state), \
465 (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \
466 (__i)--) \
467 for_each_if(crtc)
468
469#define intel_atomic_crtc_state_for_each_plane_state( \
470 plane, plane_state, \
471 crtc_state) \
472 for_each_intel_plane_mask(((crtc_state)->uapi.state->dev), (plane), \
473 ((crtc_state)->uapi.plane_mask)) \
474 for_each_if ((plane_state = \
475 to_intel_plane_state(__drm_atomic_get_current_plane_state((crtc_state)->uapi.state, &plane->base))))
476
477#define for_each_new_intel_connector_in_state(__state, connector, new_connector_state, __i) \
478 for ((__i) = 0; \
479 (__i) < (__state)->base.num_connector; \
480 (__i)++) \
481 for_each_if ((__state)->base.connectors[__i].ptr && \
482 ((connector) = to_intel_connector((__state)->base.connectors[__i].ptr), \
483 (new_connector_state) = to_intel_digital_connector_state((__state)->base.connectors[__i].new_state), 1))
484
485u8 intel_calc_active_pipes(struct intel_atomic_state *state,
486 u8 active_pipes);
487void intel_link_compute_m_n(u16 bpp, int nlanes,
488 int pixel_clock, int link_clock,
489 struct intel_link_m_n *m_n,
490 bool constant_n, bool fec_enable);
491bool is_ccs_modifier(u64 modifier);
492int intel_main_to_aux_plane(const struct drm_framebuffer *fb, int main_plane);
493void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv);
494u32 intel_plane_fb_max_stride(struct drm_i915_private *dev_priv,
495 u32 pixel_format, u64 modifier);
496bool intel_plane_can_remap(const struct intel_plane_state *plane_state);
497enum drm_mode_status
498intel_mode_valid_max_plane_size(struct drm_i915_private *dev_priv,
499 const struct drm_display_mode *mode);
500enum phy intel_port_to_phy(struct drm_i915_private *i915, enum port port);
501bool is_trans_port_sync_mode(const struct intel_crtc_state *state);
502
503void intel_plane_destroy(struct drm_plane *plane);
504void intel_enable_pipe(const struct intel_crtc_state *new_crtc_state);
505void intel_disable_pipe(const struct intel_crtc_state *old_crtc_state);
506void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
507void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
508enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
509int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
510int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
511 const char *name, u32 reg, int ref_freq);
512int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
513 const char *name, u32 reg);
514void lpt_pch_enable(const struct intel_crtc_state *crtc_state);
515void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
516void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
517void intel_init_display_hooks(struct drm_i915_private *dev_priv);
518unsigned int intel_fb_xy_to_linear(int x, int y,
519 const struct intel_plane_state *state,
520 int plane);
521unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
522 int color_plane, unsigned int height);
523void intel_add_fb_offsets(int *x, int *y,
524 const struct intel_plane_state *state, int plane);
525unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
526unsigned int intel_remapped_info_size(const struct intel_remapped_info *rem_info);
527bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
528int intel_display_suspend(struct drm_device *dev);
529void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
530void intel_encoder_destroy(struct drm_encoder *encoder);
531struct drm_display_mode *
532intel_encoder_current_mode(struct intel_encoder *encoder);
533bool intel_phy_is_combo(struct drm_i915_private *dev_priv, enum phy phy);
534bool intel_phy_is_tc(struct drm_i915_private *dev_priv, enum phy phy);
535enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv,
536 enum port port);
537int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
538 struct drm_file *file_priv);
539u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
540void intel_crtc_vblank_on(const struct intel_crtc_state *crtc_state);
541void intel_crtc_vblank_off(const struct intel_crtc_state *crtc_state);
542
543int ilk_get_lanes_required(int target_clock, int link_bw, int bpp);
544void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
545 struct intel_digital_port *dig_port,
546 unsigned int expected_mask);
547int intel_get_load_detect_pipe(struct drm_connector *connector,
548 struct intel_load_detect_pipe *old,
549 struct drm_modeset_acquire_ctx *ctx);
550void intel_release_load_detect_pipe(struct drm_connector *connector,
551 struct intel_load_detect_pipe *old,
552 struct drm_modeset_acquire_ctx *ctx);
553struct i915_vma *
554intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
555 const struct i915_ggtt_view *view,
556 bool uses_fence,
557 unsigned long *out_flags);
558void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags);
559struct drm_framebuffer *
560intel_framebuffer_create(struct drm_i915_gem_object *obj,
561 struct drm_mode_fb_cmd2 *mode_cmd);
562int intel_prepare_plane_fb(struct drm_plane *plane,
563 struct drm_plane_state *new_state);
564void intel_cleanup_plane_fb(struct drm_plane *plane,
565 struct drm_plane_state *old_state);
566
567void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
568 enum pipe pipe);
569
570int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
571 const struct dpll *dpll);
572void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
573int lpt_get_iclkip(struct drm_i915_private *dev_priv);
574bool intel_fuzzy_clock_check(int clock1, int clock2);
575
576void intel_prepare_reset(struct drm_i915_private *dev_priv);
577void intel_finish_reset(struct drm_i915_private *dev_priv);
578void intel_dp_get_m_n(struct intel_crtc *crtc,
579 struct intel_crtc_state *pipe_config);
580void intel_dp_set_m_n(const struct intel_crtc_state *crtc_state,
581 enum link_m_n_set m_n);
582int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
583bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state,
584 struct dpll *best_clock);
585int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
586
587bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
588void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
589void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
590enum intel_display_power_domain intel_port_to_power_domain(enum port port);
591enum intel_display_power_domain
592intel_aux_power_domain(struct intel_digital_port *dig_port);
593enum intel_display_power_domain
594intel_legacy_aux_to_power_domain(enum aux_ch aux_ch);
595void intel_mode_from_pipe_config(struct drm_display_mode *mode,
596 struct intel_crtc_state *pipe_config);
597void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
598 struct intel_crtc_state *crtc_state);
599
600u16 skl_scaler_calc_phase(int sub, int scale, bool chroma_center);
601void skl_scaler_disable(const struct intel_crtc_state *old_crtc_state);
602void ilk_pfit_disable(const struct intel_crtc_state *old_crtc_state);
603u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
604 const struct intel_plane_state *plane_state);
605u32 glk_plane_color_ctl_crtc(const struct intel_crtc_state *crtc_state);
606u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
607 const struct intel_plane_state *plane_state);
608u32 skl_plane_ctl_crtc(const struct intel_crtc_state *crtc_state);
609u32 skl_plane_stride(const struct intel_plane_state *plane_state,
610 int plane);
611int skl_check_plane_surface(struct intel_plane_state *plane_state);
612int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
613int skl_format_to_fourcc(int format, bool rgb_order, bool alpha);
614unsigned int i9xx_plane_max_stride(struct intel_plane *plane,
615 u32 pixel_format, u64 modifier,
616 unsigned int rotation);
617int bdw_get_pipemisc_bpp(struct intel_crtc *crtc);
618unsigned int intel_plane_fence_y_offset(const struct intel_plane_state *plane_state);
619
620struct intel_display_error_state *
621intel_display_capture_error_state(struct drm_i915_private *dev_priv);
622void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
623 struct intel_display_error_state *error);
624
625bool
626intel_format_info_is_yuv_semiplanar(const struct drm_format_info *info,
627 uint64_t modifier);
628
629/* modesetting */
630void intel_modeset_init_hw(struct drm_i915_private *i915);
631int intel_modeset_init_noirq(struct drm_i915_private *i915);
632int intel_modeset_init(struct drm_i915_private *i915);
633void intel_modeset_driver_remove(struct drm_i915_private *i915);
634void intel_modeset_driver_remove_noirq(struct drm_i915_private *i915);
635void intel_display_resume(struct drm_device *dev);
636void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
637
638/* modesetting asserts */
639void assert_panel_unlocked(struct drm_i915_private *dev_priv,
640 enum pipe pipe);
641void assert_pll(struct drm_i915_private *dev_priv,
642 enum pipe pipe, bool state);
643#define assert_pll_enabled(d, p) assert_pll(d, p, true)
644#define assert_pll_disabled(d, p) assert_pll(d, p, false)
645void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
646#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
647#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
648void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
649 enum pipe pipe, bool state);
650#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
651#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
652void assert_pipe(struct drm_i915_private *dev_priv,
653 enum transcoder cpu_transcoder, bool state);
654#define assert_pipe_enabled(d, t) assert_pipe(d, t, true)
655#define assert_pipe_disabled(d, t) assert_pipe(d, t, false)
656
657/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
658 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
659 * which may not necessarily be a user visible problem. This will either
660 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
661 * enable distros and users to tailor their preferred amount of i915 abrt
662 * spam.
663 */
664#define I915_STATE_WARN(condition, format...) ({ \
665 int __ret_warn_on = !!(condition); \
666 if (unlikely(__ret_warn_on)) \
667 if (!WARN(i915_modparams.verbose_state_checks, format)) \
668 DRM_ERROR(format); \
669 unlikely(__ret_warn_on); \
670})
671
672#define I915_STATE_WARN_ON(x) \
673 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
674
675#endif