Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Mediatek MT7530 DSA Switch driver
4 * Copyright (C) 2017 Sean Wang <sean.wang@mediatek.com>
5 */
6#include <linux/etherdevice.h>
7#include <linux/if_bridge.h>
8#include <linux/iopoll.h>
9#include <linux/mdio.h>
10#include <linux/mfd/syscon.h>
11#include <linux/module.h>
12#include <linux/netdevice.h>
13#include <linux/of_irq.h>
14#include <linux/of_mdio.h>
15#include <linux/of_net.h>
16#include <linux/of_platform.h>
17#include <linux/phylink.h>
18#include <linux/regmap.h>
19#include <linux/regulator/consumer.h>
20#include <linux/reset.h>
21#include <linux/gpio/consumer.h>
22#include <linux/gpio/driver.h>
23#include <net/dsa.h>
24#include <net/pkt_cls.h>
25
26#include "mt7530.h"
27
28static struct mt753x_pcs *pcs_to_mt753x_pcs(struct phylink_pcs *pcs)
29{
30 return container_of(pcs, struct mt753x_pcs, pcs);
31}
32
33/* String, offset, and register size in bytes if different from 4 bytes */
34static const struct mt7530_mib_desc mt7530_mib[] = {
35 MIB_DESC(1, 0x00, "TxDrop"),
36 MIB_DESC(1, 0x04, "TxCrcErr"),
37 MIB_DESC(1, 0x08, "TxUnicast"),
38 MIB_DESC(1, 0x0c, "TxMulticast"),
39 MIB_DESC(1, 0x10, "TxBroadcast"),
40 MIB_DESC(1, 0x14, "TxCollision"),
41 MIB_DESC(1, 0x18, "TxSingleCollision"),
42 MIB_DESC(1, 0x1c, "TxMultipleCollision"),
43 MIB_DESC(1, 0x20, "TxDeferred"),
44 MIB_DESC(1, 0x24, "TxLateCollision"),
45 MIB_DESC(1, 0x28, "TxExcessiveCollistion"),
46 MIB_DESC(1, 0x2c, "TxPause"),
47 MIB_DESC(1, 0x30, "TxPktSz64"),
48 MIB_DESC(1, 0x34, "TxPktSz65To127"),
49 MIB_DESC(1, 0x38, "TxPktSz128To255"),
50 MIB_DESC(1, 0x3c, "TxPktSz256To511"),
51 MIB_DESC(1, 0x40, "TxPktSz512To1023"),
52 MIB_DESC(1, 0x44, "Tx1024ToMax"),
53 MIB_DESC(2, 0x48, "TxBytes"),
54 MIB_DESC(1, 0x60, "RxDrop"),
55 MIB_DESC(1, 0x64, "RxFiltering"),
56 MIB_DESC(1, 0x68, "RxUnicast"),
57 MIB_DESC(1, 0x6c, "RxMulticast"),
58 MIB_DESC(1, 0x70, "RxBroadcast"),
59 MIB_DESC(1, 0x74, "RxAlignErr"),
60 MIB_DESC(1, 0x78, "RxCrcErr"),
61 MIB_DESC(1, 0x7c, "RxUnderSizeErr"),
62 MIB_DESC(1, 0x80, "RxFragErr"),
63 MIB_DESC(1, 0x84, "RxOverSzErr"),
64 MIB_DESC(1, 0x88, "RxJabberErr"),
65 MIB_DESC(1, 0x8c, "RxPause"),
66 MIB_DESC(1, 0x90, "RxPktSz64"),
67 MIB_DESC(1, 0x94, "RxPktSz65To127"),
68 MIB_DESC(1, 0x98, "RxPktSz128To255"),
69 MIB_DESC(1, 0x9c, "RxPktSz256To511"),
70 MIB_DESC(1, 0xa0, "RxPktSz512To1023"),
71 MIB_DESC(1, 0xa4, "RxPktSz1024ToMax"),
72 MIB_DESC(2, 0xa8, "RxBytes"),
73 MIB_DESC(1, 0xb0, "RxCtrlDrop"),
74 MIB_DESC(1, 0xb4, "RxIngressDrop"),
75 MIB_DESC(1, 0xb8, "RxArlDrop"),
76};
77
78static void
79mt7530_mutex_lock(struct mt7530_priv *priv)
80{
81 if (priv->bus)
82 mutex_lock_nested(&priv->bus->mdio_lock, MDIO_MUTEX_NESTED);
83}
84
85static void
86mt7530_mutex_unlock(struct mt7530_priv *priv)
87{
88 if (priv->bus)
89 mutex_unlock(&priv->bus->mdio_lock);
90}
91
92static void
93core_write(struct mt7530_priv *priv, u32 reg, u32 val)
94{
95 struct mii_bus *bus = priv->bus;
96 int ret;
97
98 mt7530_mutex_lock(priv);
99
100 /* Write the desired MMD Devad */
101 ret = bus->write(bus, MT753X_CTRL_PHY_ADDR(priv->mdiodev->addr),
102 MII_MMD_CTRL, MDIO_MMD_VEND2);
103 if (ret < 0)
104 goto err;
105
106 /* Write the desired MMD register address */
107 ret = bus->write(bus, MT753X_CTRL_PHY_ADDR(priv->mdiodev->addr),
108 MII_MMD_DATA, reg);
109 if (ret < 0)
110 goto err;
111
112 /* Select the Function : DATA with no post increment */
113 ret = bus->write(bus, MT753X_CTRL_PHY_ADDR(priv->mdiodev->addr),
114 MII_MMD_CTRL, MDIO_MMD_VEND2 | MII_MMD_CTRL_NOINCR);
115 if (ret < 0)
116 goto err;
117
118 /* Write the data into MMD's selected register */
119 ret = bus->write(bus, MT753X_CTRL_PHY_ADDR(priv->mdiodev->addr),
120 MII_MMD_DATA, val);
121err:
122 if (ret < 0)
123 dev_err(&bus->dev, "failed to write mmd register\n");
124
125 mt7530_mutex_unlock(priv);
126}
127
128static void
129core_rmw(struct mt7530_priv *priv, u32 reg, u32 mask, u32 set)
130{
131 struct mii_bus *bus = priv->bus;
132 u32 val;
133 int ret;
134
135 mt7530_mutex_lock(priv);
136
137 /* Write the desired MMD Devad */
138 ret = bus->write(bus, MT753X_CTRL_PHY_ADDR(priv->mdiodev->addr),
139 MII_MMD_CTRL, MDIO_MMD_VEND2);
140 if (ret < 0)
141 goto err;
142
143 /* Write the desired MMD register address */
144 ret = bus->write(bus, MT753X_CTRL_PHY_ADDR(priv->mdiodev->addr),
145 MII_MMD_DATA, reg);
146 if (ret < 0)
147 goto err;
148
149 /* Select the Function : DATA with no post increment */
150 ret = bus->write(bus, MT753X_CTRL_PHY_ADDR(priv->mdiodev->addr),
151 MII_MMD_CTRL, MDIO_MMD_VEND2 | MII_MMD_CTRL_NOINCR);
152 if (ret < 0)
153 goto err;
154
155 /* Read the content of the MMD's selected register */
156 val = bus->read(bus, MT753X_CTRL_PHY_ADDR(priv->mdiodev->addr),
157 MII_MMD_DATA);
158 val &= ~mask;
159 val |= set;
160 /* Write the data into MMD's selected register */
161 ret = bus->write(bus, MT753X_CTRL_PHY_ADDR(priv->mdiodev->addr),
162 MII_MMD_DATA, val);
163err:
164 if (ret < 0)
165 dev_err(&bus->dev, "failed to write mmd register\n");
166
167 mt7530_mutex_unlock(priv);
168}
169
170static void
171core_set(struct mt7530_priv *priv, u32 reg, u32 val)
172{
173 core_rmw(priv, reg, 0, val);
174}
175
176static void
177core_clear(struct mt7530_priv *priv, u32 reg, u32 val)
178{
179 core_rmw(priv, reg, val, 0);
180}
181
182static int
183mt7530_mii_write(struct mt7530_priv *priv, u32 reg, u32 val)
184{
185 int ret;
186
187 ret = regmap_write(priv->regmap, reg, val);
188
189 if (ret < 0)
190 dev_err(priv->dev,
191 "failed to write mt7530 register\n");
192
193 return ret;
194}
195
196static u32
197mt7530_mii_read(struct mt7530_priv *priv, u32 reg)
198{
199 int ret;
200 u32 val;
201
202 ret = regmap_read(priv->regmap, reg, &val);
203 if (ret) {
204 WARN_ON_ONCE(1);
205 dev_err(priv->dev,
206 "failed to read mt7530 register\n");
207 return 0;
208 }
209
210 return val;
211}
212
213static void
214mt7530_write(struct mt7530_priv *priv, u32 reg, u32 val)
215{
216 mt7530_mutex_lock(priv);
217
218 mt7530_mii_write(priv, reg, val);
219
220 mt7530_mutex_unlock(priv);
221}
222
223static u32
224_mt7530_unlocked_read(struct mt7530_dummy_poll *p)
225{
226 return mt7530_mii_read(p->priv, p->reg);
227}
228
229static u32
230_mt7530_read(struct mt7530_dummy_poll *p)
231{
232 u32 val;
233
234 mt7530_mutex_lock(p->priv);
235
236 val = mt7530_mii_read(p->priv, p->reg);
237
238 mt7530_mutex_unlock(p->priv);
239
240 return val;
241}
242
243static u32
244mt7530_read(struct mt7530_priv *priv, u32 reg)
245{
246 struct mt7530_dummy_poll p;
247
248 INIT_MT7530_DUMMY_POLL(&p, priv, reg);
249 return _mt7530_read(&p);
250}
251
252static void
253mt7530_rmw(struct mt7530_priv *priv, u32 reg,
254 u32 mask, u32 set)
255{
256 mt7530_mutex_lock(priv);
257
258 regmap_update_bits(priv->regmap, reg, mask, set);
259
260 mt7530_mutex_unlock(priv);
261}
262
263static void
264mt7530_set(struct mt7530_priv *priv, u32 reg, u32 val)
265{
266 mt7530_rmw(priv, reg, val, val);
267}
268
269static void
270mt7530_clear(struct mt7530_priv *priv, u32 reg, u32 val)
271{
272 mt7530_rmw(priv, reg, val, 0);
273}
274
275static int
276mt7530_fdb_cmd(struct mt7530_priv *priv, enum mt7530_fdb_cmd cmd, u32 *rsp)
277{
278 u32 val;
279 int ret;
280 struct mt7530_dummy_poll p;
281
282 /* Set the command operating upon the MAC address entries */
283 val = ATC_BUSY | ATC_MAT(0) | cmd;
284 mt7530_write(priv, MT7530_ATC, val);
285
286 INIT_MT7530_DUMMY_POLL(&p, priv, MT7530_ATC);
287 ret = readx_poll_timeout(_mt7530_read, &p, val,
288 !(val & ATC_BUSY), 20, 20000);
289 if (ret < 0) {
290 dev_err(priv->dev, "reset timeout\n");
291 return ret;
292 }
293
294 /* Additional sanity for read command if the specified
295 * entry is invalid
296 */
297 val = mt7530_read(priv, MT7530_ATC);
298 if ((cmd == MT7530_FDB_READ) && (val & ATC_INVALID))
299 return -EINVAL;
300
301 if (rsp)
302 *rsp = val;
303
304 return 0;
305}
306
307static void
308mt7530_fdb_read(struct mt7530_priv *priv, struct mt7530_fdb *fdb)
309{
310 u32 reg[3];
311 int i;
312
313 /* Read from ARL table into an array */
314 for (i = 0; i < 3; i++) {
315 reg[i] = mt7530_read(priv, MT7530_TSRA1 + (i * 4));
316
317 dev_dbg(priv->dev, "%s(%d) reg[%d]=0x%x\n",
318 __func__, __LINE__, i, reg[i]);
319 }
320
321 fdb->vid = (reg[1] >> CVID) & CVID_MASK;
322 fdb->aging = (reg[2] >> AGE_TIMER) & AGE_TIMER_MASK;
323 fdb->port_mask = (reg[2] >> PORT_MAP) & PORT_MAP_MASK;
324 fdb->mac[0] = (reg[0] >> MAC_BYTE_0) & MAC_BYTE_MASK;
325 fdb->mac[1] = (reg[0] >> MAC_BYTE_1) & MAC_BYTE_MASK;
326 fdb->mac[2] = (reg[0] >> MAC_BYTE_2) & MAC_BYTE_MASK;
327 fdb->mac[3] = (reg[0] >> MAC_BYTE_3) & MAC_BYTE_MASK;
328 fdb->mac[4] = (reg[1] >> MAC_BYTE_4) & MAC_BYTE_MASK;
329 fdb->mac[5] = (reg[1] >> MAC_BYTE_5) & MAC_BYTE_MASK;
330 fdb->noarp = ((reg[2] >> ENT_STATUS) & ENT_STATUS_MASK) == STATIC_ENT;
331}
332
333static void
334mt7530_fdb_write(struct mt7530_priv *priv, u16 vid,
335 u8 port_mask, const u8 *mac,
336 u8 aging, u8 type)
337{
338 u32 reg[3] = { 0 };
339 int i;
340
341 reg[1] |= vid & CVID_MASK;
342 reg[1] |= ATA2_IVL;
343 reg[1] |= ATA2_FID(FID_BRIDGED);
344 reg[2] |= (aging & AGE_TIMER_MASK) << AGE_TIMER;
345 reg[2] |= (port_mask & PORT_MAP_MASK) << PORT_MAP;
346 /* STATIC_ENT indicate that entry is static wouldn't
347 * be aged out and STATIC_EMP specified as erasing an
348 * entry
349 */
350 reg[2] |= (type & ENT_STATUS_MASK) << ENT_STATUS;
351 reg[1] |= mac[5] << MAC_BYTE_5;
352 reg[1] |= mac[4] << MAC_BYTE_4;
353 reg[0] |= mac[3] << MAC_BYTE_3;
354 reg[0] |= mac[2] << MAC_BYTE_2;
355 reg[0] |= mac[1] << MAC_BYTE_1;
356 reg[0] |= mac[0] << MAC_BYTE_0;
357
358 /* Write array into the ARL table */
359 for (i = 0; i < 3; i++)
360 mt7530_write(priv, MT7530_ATA1 + (i * 4), reg[i]);
361}
362
363/* Set up switch core clock for MT7530 */
364static void mt7530_pll_setup(struct mt7530_priv *priv)
365{
366 /* Disable core clock */
367 core_clear(priv, CORE_TRGMII_GSW_CLK_CG, REG_GSWCK_EN);
368
369 /* Disable PLL */
370 core_write(priv, CORE_GSWPLL_GRP1, 0);
371
372 /* Set core clock into 500Mhz */
373 core_write(priv, CORE_GSWPLL_GRP2,
374 RG_GSWPLL_POSDIV_500M(1) |
375 RG_GSWPLL_FBKDIV_500M(25));
376
377 /* Enable PLL */
378 core_write(priv, CORE_GSWPLL_GRP1,
379 RG_GSWPLL_EN_PRE |
380 RG_GSWPLL_POSDIV_200M(2) |
381 RG_GSWPLL_FBKDIV_200M(32));
382
383 udelay(20);
384
385 /* Enable core clock */
386 core_set(priv, CORE_TRGMII_GSW_CLK_CG, REG_GSWCK_EN);
387}
388
389/* If port 6 is available as a CPU port, always prefer that as the default,
390 * otherwise don't care.
391 */
392static struct dsa_port *
393mt753x_preferred_default_local_cpu_port(struct dsa_switch *ds)
394{
395 struct dsa_port *cpu_dp = dsa_to_port(ds, 6);
396
397 if (dsa_port_is_cpu(cpu_dp))
398 return cpu_dp;
399
400 return NULL;
401}
402
403/* Setup port 6 interface mode and TRGMII TX circuit */
404static void
405mt7530_setup_port6(struct dsa_switch *ds, phy_interface_t interface)
406{
407 struct mt7530_priv *priv = ds->priv;
408 u32 ncpo1, ssc_delta, xtal;
409
410 /* Disable the MT7530 TRGMII clocks */
411 core_clear(priv, CORE_TRGMII_GSW_CLK_CG, REG_TRGMIICK_EN);
412
413 if (interface == PHY_INTERFACE_MODE_RGMII) {
414 mt7530_rmw(priv, MT7530_P6ECR, P6_INTF_MODE_MASK,
415 P6_INTF_MODE(0));
416 return;
417 }
418
419 mt7530_rmw(priv, MT7530_P6ECR, P6_INTF_MODE_MASK, P6_INTF_MODE(1));
420
421 xtal = mt7530_read(priv, MT753X_MTRAP) & MT7530_XTAL_MASK;
422
423 if (xtal == MT7530_XTAL_25MHZ)
424 ssc_delta = 0x57;
425 else
426 ssc_delta = 0x87;
427
428 if (priv->id == ID_MT7621) {
429 /* PLL frequency: 125MHz: 1.0GBit */
430 if (xtal == MT7530_XTAL_40MHZ)
431 ncpo1 = 0x0640;
432 if (xtal == MT7530_XTAL_25MHZ)
433 ncpo1 = 0x0a00;
434 } else { /* PLL frequency: 250MHz: 2.0Gbit */
435 if (xtal == MT7530_XTAL_40MHZ)
436 ncpo1 = 0x0c80;
437 if (xtal == MT7530_XTAL_25MHZ)
438 ncpo1 = 0x1400;
439 }
440
441 /* Setup the MT7530 TRGMII Tx Clock */
442 core_write(priv, CORE_PLL_GROUP5, RG_LCDDS_PCW_NCPO1(ncpo1));
443 core_write(priv, CORE_PLL_GROUP6, RG_LCDDS_PCW_NCPO0(0));
444 core_write(priv, CORE_PLL_GROUP10, RG_LCDDS_SSC_DELTA(ssc_delta));
445 core_write(priv, CORE_PLL_GROUP11, RG_LCDDS_SSC_DELTA1(ssc_delta));
446 core_write(priv, CORE_PLL_GROUP4, RG_SYSPLL_DDSFBK_EN |
447 RG_SYSPLL_BIAS_EN | RG_SYSPLL_BIAS_LPF_EN);
448 core_write(priv, CORE_PLL_GROUP2, RG_SYSPLL_EN_NORMAL |
449 RG_SYSPLL_VODEN | RG_SYSPLL_POSDIV(1));
450 core_write(priv, CORE_PLL_GROUP7, RG_LCDDS_PCW_NCPO_CHG |
451 RG_LCCDS_C(3) | RG_LCDDS_PWDB | RG_LCDDS_ISO_EN);
452
453 /* Enable the MT7530 TRGMII clocks */
454 core_set(priv, CORE_TRGMII_GSW_CLK_CG, REG_TRGMIICK_EN);
455}
456
457static void
458mt7531_pll_setup(struct mt7530_priv *priv)
459{
460 enum mt7531_xtal_fsel xtal;
461 u32 top_sig;
462 u32 hwstrap;
463 u32 val;
464
465 val = mt7530_read(priv, MT7531_CREV);
466 top_sig = mt7530_read(priv, MT7531_TOP_SIG_SR);
467 hwstrap = mt7530_read(priv, MT753X_TRAP);
468 if ((val & CHIP_REV_M) > 0)
469 xtal = (top_sig & PAD_MCM_SMI_EN) ? MT7531_XTAL_FSEL_40MHZ :
470 MT7531_XTAL_FSEL_25MHZ;
471 else
472 xtal = (hwstrap & MT7531_XTAL25) ? MT7531_XTAL_FSEL_25MHZ :
473 MT7531_XTAL_FSEL_40MHZ;
474
475 /* Step 1 : Disable MT7531 COREPLL */
476 val = mt7530_read(priv, MT7531_PLLGP_EN);
477 val &= ~EN_COREPLL;
478 mt7530_write(priv, MT7531_PLLGP_EN, val);
479
480 /* Step 2: switch to XTAL output */
481 val = mt7530_read(priv, MT7531_PLLGP_EN);
482 val |= SW_CLKSW;
483 mt7530_write(priv, MT7531_PLLGP_EN, val);
484
485 val = mt7530_read(priv, MT7531_PLLGP_CR0);
486 val &= ~RG_COREPLL_EN;
487 mt7530_write(priv, MT7531_PLLGP_CR0, val);
488
489 /* Step 3: disable PLLGP and enable program PLLGP */
490 val = mt7530_read(priv, MT7531_PLLGP_EN);
491 val |= SW_PLLGP;
492 mt7530_write(priv, MT7531_PLLGP_EN, val);
493
494 /* Step 4: program COREPLL output frequency to 500MHz */
495 val = mt7530_read(priv, MT7531_PLLGP_CR0);
496 val &= ~RG_COREPLL_POSDIV_M;
497 val |= 2 << RG_COREPLL_POSDIV_S;
498 mt7530_write(priv, MT7531_PLLGP_CR0, val);
499 usleep_range(25, 35);
500
501 switch (xtal) {
502 case MT7531_XTAL_FSEL_25MHZ:
503 val = mt7530_read(priv, MT7531_PLLGP_CR0);
504 val &= ~RG_COREPLL_SDM_PCW_M;
505 val |= 0x140000 << RG_COREPLL_SDM_PCW_S;
506 mt7530_write(priv, MT7531_PLLGP_CR0, val);
507 break;
508 case MT7531_XTAL_FSEL_40MHZ:
509 val = mt7530_read(priv, MT7531_PLLGP_CR0);
510 val &= ~RG_COREPLL_SDM_PCW_M;
511 val |= 0x190000 << RG_COREPLL_SDM_PCW_S;
512 mt7530_write(priv, MT7531_PLLGP_CR0, val);
513 break;
514 }
515
516 /* Set feedback divide ratio update signal to high */
517 val = mt7530_read(priv, MT7531_PLLGP_CR0);
518 val |= RG_COREPLL_SDM_PCW_CHG;
519 mt7530_write(priv, MT7531_PLLGP_CR0, val);
520 /* Wait for at least 16 XTAL clocks */
521 usleep_range(10, 20);
522
523 /* Step 5: set feedback divide ratio update signal to low */
524 val = mt7530_read(priv, MT7531_PLLGP_CR0);
525 val &= ~RG_COREPLL_SDM_PCW_CHG;
526 mt7530_write(priv, MT7531_PLLGP_CR0, val);
527
528 /* Enable 325M clock for SGMII */
529 mt7530_write(priv, MT7531_ANA_PLLGP_CR5, 0xad0000);
530
531 /* Enable 250SSC clock for RGMII */
532 mt7530_write(priv, MT7531_ANA_PLLGP_CR2, 0x4f40000);
533
534 /* Step 6: Enable MT7531 PLL */
535 val = mt7530_read(priv, MT7531_PLLGP_CR0);
536 val |= RG_COREPLL_EN;
537 mt7530_write(priv, MT7531_PLLGP_CR0, val);
538
539 val = mt7530_read(priv, MT7531_PLLGP_EN);
540 val |= EN_COREPLL;
541 mt7530_write(priv, MT7531_PLLGP_EN, val);
542 usleep_range(25, 35);
543}
544
545static void
546mt7530_mib_reset(struct dsa_switch *ds)
547{
548 struct mt7530_priv *priv = ds->priv;
549
550 mt7530_write(priv, MT7530_MIB_CCR, CCR_MIB_FLUSH);
551 mt7530_write(priv, MT7530_MIB_CCR, CCR_MIB_ACTIVATE);
552}
553
554static int mt7530_phy_read_c22(struct mt7530_priv *priv, int port, int regnum)
555{
556 return mdiobus_read_nested(priv->bus, port, regnum);
557}
558
559static int mt7530_phy_write_c22(struct mt7530_priv *priv, int port, int regnum,
560 u16 val)
561{
562 return mdiobus_write_nested(priv->bus, port, regnum, val);
563}
564
565static int mt7530_phy_read_c45(struct mt7530_priv *priv, int port,
566 int devad, int regnum)
567{
568 return mdiobus_c45_read_nested(priv->bus, port, devad, regnum);
569}
570
571static int mt7530_phy_write_c45(struct mt7530_priv *priv, int port, int devad,
572 int regnum, u16 val)
573{
574 return mdiobus_c45_write_nested(priv->bus, port, devad, regnum, val);
575}
576
577static int
578mt7531_ind_c45_phy_read(struct mt7530_priv *priv, int port, int devad,
579 int regnum)
580{
581 struct mt7530_dummy_poll p;
582 u32 reg, val;
583 int ret;
584
585 INIT_MT7530_DUMMY_POLL(&p, priv, MT7531_PHY_IAC);
586
587 mt7530_mutex_lock(priv);
588
589 ret = readx_poll_timeout(_mt7530_unlocked_read, &p, val,
590 !(val & MT7531_PHY_ACS_ST), 20, 100000);
591 if (ret < 0) {
592 dev_err(priv->dev, "poll timeout\n");
593 goto out;
594 }
595
596 reg = MT7531_MDIO_CL45_ADDR | MT7531_MDIO_PHY_ADDR(port) |
597 MT7531_MDIO_DEV_ADDR(devad) | regnum;
598 mt7530_mii_write(priv, MT7531_PHY_IAC, reg | MT7531_PHY_ACS_ST);
599
600 ret = readx_poll_timeout(_mt7530_unlocked_read, &p, val,
601 !(val & MT7531_PHY_ACS_ST), 20, 100000);
602 if (ret < 0) {
603 dev_err(priv->dev, "poll timeout\n");
604 goto out;
605 }
606
607 reg = MT7531_MDIO_CL45_READ | MT7531_MDIO_PHY_ADDR(port) |
608 MT7531_MDIO_DEV_ADDR(devad);
609 mt7530_mii_write(priv, MT7531_PHY_IAC, reg | MT7531_PHY_ACS_ST);
610
611 ret = readx_poll_timeout(_mt7530_unlocked_read, &p, val,
612 !(val & MT7531_PHY_ACS_ST), 20, 100000);
613 if (ret < 0) {
614 dev_err(priv->dev, "poll timeout\n");
615 goto out;
616 }
617
618 ret = val & MT7531_MDIO_RW_DATA_MASK;
619out:
620 mt7530_mutex_unlock(priv);
621
622 return ret;
623}
624
625static int
626mt7531_ind_c45_phy_write(struct mt7530_priv *priv, int port, int devad,
627 int regnum, u16 data)
628{
629 struct mt7530_dummy_poll p;
630 u32 val, reg;
631 int ret;
632
633 INIT_MT7530_DUMMY_POLL(&p, priv, MT7531_PHY_IAC);
634
635 mt7530_mutex_lock(priv);
636
637 ret = readx_poll_timeout(_mt7530_unlocked_read, &p, val,
638 !(val & MT7531_PHY_ACS_ST), 20, 100000);
639 if (ret < 0) {
640 dev_err(priv->dev, "poll timeout\n");
641 goto out;
642 }
643
644 reg = MT7531_MDIO_CL45_ADDR | MT7531_MDIO_PHY_ADDR(port) |
645 MT7531_MDIO_DEV_ADDR(devad) | regnum;
646 mt7530_mii_write(priv, MT7531_PHY_IAC, reg | MT7531_PHY_ACS_ST);
647
648 ret = readx_poll_timeout(_mt7530_unlocked_read, &p, val,
649 !(val & MT7531_PHY_ACS_ST), 20, 100000);
650 if (ret < 0) {
651 dev_err(priv->dev, "poll timeout\n");
652 goto out;
653 }
654
655 reg = MT7531_MDIO_CL45_WRITE | MT7531_MDIO_PHY_ADDR(port) |
656 MT7531_MDIO_DEV_ADDR(devad) | data;
657 mt7530_mii_write(priv, MT7531_PHY_IAC, reg | MT7531_PHY_ACS_ST);
658
659 ret = readx_poll_timeout(_mt7530_unlocked_read, &p, val,
660 !(val & MT7531_PHY_ACS_ST), 20, 100000);
661 if (ret < 0) {
662 dev_err(priv->dev, "poll timeout\n");
663 goto out;
664 }
665
666out:
667 mt7530_mutex_unlock(priv);
668
669 return ret;
670}
671
672static int
673mt7531_ind_c22_phy_read(struct mt7530_priv *priv, int port, int regnum)
674{
675 struct mt7530_dummy_poll p;
676 int ret;
677 u32 val;
678
679 INIT_MT7530_DUMMY_POLL(&p, priv, MT7531_PHY_IAC);
680
681 mt7530_mutex_lock(priv);
682
683 ret = readx_poll_timeout(_mt7530_unlocked_read, &p, val,
684 !(val & MT7531_PHY_ACS_ST), 20, 100000);
685 if (ret < 0) {
686 dev_err(priv->dev, "poll timeout\n");
687 goto out;
688 }
689
690 val = MT7531_MDIO_CL22_READ | MT7531_MDIO_PHY_ADDR(port) |
691 MT7531_MDIO_REG_ADDR(regnum);
692
693 mt7530_mii_write(priv, MT7531_PHY_IAC, val | MT7531_PHY_ACS_ST);
694
695 ret = readx_poll_timeout(_mt7530_unlocked_read, &p, val,
696 !(val & MT7531_PHY_ACS_ST), 20, 100000);
697 if (ret < 0) {
698 dev_err(priv->dev, "poll timeout\n");
699 goto out;
700 }
701
702 ret = val & MT7531_MDIO_RW_DATA_MASK;
703out:
704 mt7530_mutex_unlock(priv);
705
706 return ret;
707}
708
709static int
710mt7531_ind_c22_phy_write(struct mt7530_priv *priv, int port, int regnum,
711 u16 data)
712{
713 struct mt7530_dummy_poll p;
714 int ret;
715 u32 reg;
716
717 INIT_MT7530_DUMMY_POLL(&p, priv, MT7531_PHY_IAC);
718
719 mt7530_mutex_lock(priv);
720
721 ret = readx_poll_timeout(_mt7530_unlocked_read, &p, reg,
722 !(reg & MT7531_PHY_ACS_ST), 20, 100000);
723 if (ret < 0) {
724 dev_err(priv->dev, "poll timeout\n");
725 goto out;
726 }
727
728 reg = MT7531_MDIO_CL22_WRITE | MT7531_MDIO_PHY_ADDR(port) |
729 MT7531_MDIO_REG_ADDR(regnum) | data;
730
731 mt7530_mii_write(priv, MT7531_PHY_IAC, reg | MT7531_PHY_ACS_ST);
732
733 ret = readx_poll_timeout(_mt7530_unlocked_read, &p, reg,
734 !(reg & MT7531_PHY_ACS_ST), 20, 100000);
735 if (ret < 0) {
736 dev_err(priv->dev, "poll timeout\n");
737 goto out;
738 }
739
740out:
741 mt7530_mutex_unlock(priv);
742
743 return ret;
744}
745
746static int
747mt753x_phy_read_c22(struct mii_bus *bus, int port, int regnum)
748{
749 struct mt7530_priv *priv = bus->priv;
750
751 return priv->info->phy_read_c22(priv, port, regnum);
752}
753
754static int
755mt753x_phy_read_c45(struct mii_bus *bus, int port, int devad, int regnum)
756{
757 struct mt7530_priv *priv = bus->priv;
758
759 return priv->info->phy_read_c45(priv, port, devad, regnum);
760}
761
762static int
763mt753x_phy_write_c22(struct mii_bus *bus, int port, int regnum, u16 val)
764{
765 struct mt7530_priv *priv = bus->priv;
766
767 return priv->info->phy_write_c22(priv, port, regnum, val);
768}
769
770static int
771mt753x_phy_write_c45(struct mii_bus *bus, int port, int devad, int regnum,
772 u16 val)
773{
774 struct mt7530_priv *priv = bus->priv;
775
776 return priv->info->phy_write_c45(priv, port, devad, regnum, val);
777}
778
779static void
780mt7530_get_strings(struct dsa_switch *ds, int port, u32 stringset,
781 uint8_t *data)
782{
783 int i;
784
785 if (stringset != ETH_SS_STATS)
786 return;
787
788 for (i = 0; i < ARRAY_SIZE(mt7530_mib); i++)
789 ethtool_puts(&data, mt7530_mib[i].name);
790}
791
792static void
793mt7530_get_ethtool_stats(struct dsa_switch *ds, int port,
794 uint64_t *data)
795{
796 struct mt7530_priv *priv = ds->priv;
797 const struct mt7530_mib_desc *mib;
798 u32 reg, i;
799 u64 hi;
800
801 for (i = 0; i < ARRAY_SIZE(mt7530_mib); i++) {
802 mib = &mt7530_mib[i];
803 reg = MT7530_PORT_MIB_COUNTER(port) + mib->offset;
804
805 data[i] = mt7530_read(priv, reg);
806 if (mib->size == 2) {
807 hi = mt7530_read(priv, reg + 4);
808 data[i] |= hi << 32;
809 }
810 }
811}
812
813static int
814mt7530_get_sset_count(struct dsa_switch *ds, int port, int sset)
815{
816 if (sset != ETH_SS_STATS)
817 return 0;
818
819 return ARRAY_SIZE(mt7530_mib);
820}
821
822static int
823mt7530_set_ageing_time(struct dsa_switch *ds, unsigned int msecs)
824{
825 struct mt7530_priv *priv = ds->priv;
826 unsigned int secs = msecs / 1000;
827 unsigned int tmp_age_count;
828 unsigned int error = -1;
829 unsigned int age_count;
830 unsigned int age_unit;
831
832 /* Applied timer is (AGE_CNT + 1) * (AGE_UNIT + 1) seconds */
833 if (secs < 1 || secs > (AGE_CNT_MAX + 1) * (AGE_UNIT_MAX + 1))
834 return -ERANGE;
835
836 /* iterate through all possible age_count to find the closest pair */
837 for (tmp_age_count = 0; tmp_age_count <= AGE_CNT_MAX; ++tmp_age_count) {
838 unsigned int tmp_age_unit = secs / (tmp_age_count + 1) - 1;
839
840 if (tmp_age_unit <= AGE_UNIT_MAX) {
841 unsigned int tmp_error = secs -
842 (tmp_age_count + 1) * (tmp_age_unit + 1);
843
844 /* found a closer pair */
845 if (error > tmp_error) {
846 error = tmp_error;
847 age_count = tmp_age_count;
848 age_unit = tmp_age_unit;
849 }
850
851 /* found the exact match, so break the loop */
852 if (!error)
853 break;
854 }
855 }
856
857 mt7530_write(priv, MT7530_AAC, AGE_CNT(age_count) | AGE_UNIT(age_unit));
858
859 return 0;
860}
861
862static const char *mt7530_p5_mode_str(unsigned int mode)
863{
864 switch (mode) {
865 case MUX_PHY_P0:
866 return "MUX PHY P0";
867 case MUX_PHY_P4:
868 return "MUX PHY P4";
869 default:
870 return "GMAC5";
871 }
872}
873
874static void mt7530_setup_port5(struct dsa_switch *ds, phy_interface_t interface)
875{
876 struct mt7530_priv *priv = ds->priv;
877 u8 tx_delay = 0;
878 int val;
879
880 mutex_lock(&priv->reg_mutex);
881
882 val = mt7530_read(priv, MT753X_MTRAP);
883
884 val &= ~MT7530_P5_PHY0_SEL & ~MT7530_P5_MAC_SEL & ~MT7530_P5_RGMII_MODE;
885
886 switch (priv->p5_mode) {
887 /* MUX_PHY_P0: P0 -> P5 -> SoC MAC */
888 case MUX_PHY_P0:
889 val |= MT7530_P5_PHY0_SEL;
890 fallthrough;
891
892 /* MUX_PHY_P4: P4 -> P5 -> SoC MAC */
893 case MUX_PHY_P4:
894 /* Setup the MAC by default for the cpu port */
895 mt7530_write(priv, MT753X_PMCR_P(5), 0x56300);
896 break;
897
898 /* GMAC5: P5 -> SoC MAC or external PHY */
899 default:
900 val |= MT7530_P5_MAC_SEL;
901 break;
902 }
903
904 /* Setup RGMII settings */
905 if (phy_interface_mode_is_rgmii(interface)) {
906 val |= MT7530_P5_RGMII_MODE;
907
908 /* P5 RGMII RX Clock Control: delay setting for 1000M */
909 mt7530_write(priv, MT7530_P5RGMIIRXCR, CSR_RGMII_EDGE_ALIGN);
910
911 /* Don't set delay in DSA mode */
912 if (!dsa_is_dsa_port(priv->ds, 5) &&
913 (interface == PHY_INTERFACE_MODE_RGMII_TXID ||
914 interface == PHY_INTERFACE_MODE_RGMII_ID))
915 tx_delay = 4; /* n * 0.5 ns */
916
917 /* P5 RGMII TX Clock Control: delay x */
918 mt7530_write(priv, MT7530_P5RGMIITXCR,
919 CSR_RGMII_TXC_CFG(0x10 + tx_delay));
920
921 /* reduce P5 RGMII Tx driving, 8mA */
922 mt7530_write(priv, MT7530_IO_DRV_CR,
923 P5_IO_CLK_DRV(1) | P5_IO_DATA_DRV(1));
924 }
925
926 mt7530_write(priv, MT753X_MTRAP, val);
927
928 dev_dbg(ds->dev, "Setup P5, HWTRAP=0x%x, mode=%s, phy-mode=%s\n", val,
929 mt7530_p5_mode_str(priv->p5_mode), phy_modes(interface));
930
931 mutex_unlock(&priv->reg_mutex);
932}
933
934/* In Clause 5 of IEEE Std 802-2014, two sublayers of the data link layer (DLL)
935 * of the Open Systems Interconnection basic reference model (OSI/RM) are
936 * described; the medium access control (MAC) and logical link control (LLC)
937 * sublayers. The MAC sublayer is the one facing the physical layer.
938 *
939 * In 8.2 of IEEE Std 802.1Q-2022, the Bridge architecture is described. A
940 * Bridge component comprises a MAC Relay Entity for interconnecting the Ports
941 * of the Bridge, at least two Ports, and higher layer entities with at least a
942 * Spanning Tree Protocol Entity included.
943 *
944 * Each Bridge Port also functions as an end station and shall provide the MAC
945 * Service to an LLC Entity. Each instance of the MAC Service is provided to a
946 * distinct LLC Entity that supports protocol identification, multiplexing, and
947 * demultiplexing, for protocol data unit (PDU) transmission and reception by
948 * one or more higher layer entities.
949 *
950 * It is described in 8.13.9 of IEEE Std 802.1Q-2022 that in a Bridge, the LLC
951 * Entity associated with each Bridge Port is modeled as being directly
952 * connected to the attached Local Area Network (LAN).
953 *
954 * On the switch with CPU port architecture, CPU port functions as Management
955 * Port, and the Management Port functionality is provided by software which
956 * functions as an end station. Software is connected to an IEEE 802 LAN that is
957 * wholly contained within the system that incorporates the Bridge. Software
958 * provides access to the LLC Entity associated with each Bridge Port by the
959 * value of the source port field on the special tag on the frame received by
960 * software.
961 *
962 * We call frames that carry control information to determine the active
963 * topology and current extent of each Virtual Local Area Network (VLAN), i.e.,
964 * spanning tree or Shortest Path Bridging (SPB) and Multiple VLAN Registration
965 * Protocol Data Units (MVRPDUs), and frames from other link constrained
966 * protocols, such as Extensible Authentication Protocol over LAN (EAPOL) and
967 * Link Layer Discovery Protocol (LLDP), link-local frames. They are not
968 * forwarded by a Bridge. Permanently configured entries in the filtering
969 * database (FDB) ensure that such frames are discarded by the Forwarding
970 * Process. In 8.6.3 of IEEE Std 802.1Q-2022, this is described in detail:
971 *
972 * Each of the reserved MAC addresses specified in Table 8-1
973 * (01-80-C2-00-00-[00,01,02,03,04,05,06,07,08,09,0A,0B,0C,0D,0E,0F]) shall be
974 * permanently configured in the FDB in C-VLAN components and ERs.
975 *
976 * Each of the reserved MAC addresses specified in Table 8-2
977 * (01-80-C2-00-00-[01,02,03,04,05,06,07,08,09,0A,0E]) shall be permanently
978 * configured in the FDB in S-VLAN components.
979 *
980 * Each of the reserved MAC addresses specified in Table 8-3
981 * (01-80-C2-00-00-[01,02,04,0E]) shall be permanently configured in the FDB in
982 * TPMR components.
983 *
984 * The FDB entries for reserved MAC addresses shall specify filtering for all
985 * Bridge Ports and all VIDs. Management shall not provide the capability to
986 * modify or remove entries for reserved MAC addresses.
987 *
988 * The addresses in Table 8-1, Table 8-2, and Table 8-3 determine the scope of
989 * propagation of PDUs within a Bridged Network, as follows:
990 *
991 * The Nearest Bridge group address (01-80-C2-00-00-0E) is an address that no
992 * conformant Two-Port MAC Relay (TPMR) component, Service VLAN (S-VLAN)
993 * component, Customer VLAN (C-VLAN) component, or MAC Bridge can forward.
994 * PDUs transmitted using this destination address, or any other addresses
995 * that appear in Table 8-1, Table 8-2, and Table 8-3
996 * (01-80-C2-00-00-[00,01,02,03,04,05,06,07,08,09,0A,0B,0C,0D,0E,0F]), can
997 * therefore travel no further than those stations that can be reached via a
998 * single individual LAN from the originating station.
999 *
1000 * The Nearest non-TPMR Bridge group address (01-80-C2-00-00-03), is an
1001 * address that no conformant S-VLAN component, C-VLAN component, or MAC
1002 * Bridge can forward; however, this address is relayed by a TPMR component.
1003 * PDUs using this destination address, or any of the other addresses that
1004 * appear in both Table 8-1 and Table 8-2 but not in Table 8-3
1005 * (01-80-C2-00-00-[00,03,05,06,07,08,09,0A,0B,0C,0D,0F]), will be relayed by
1006 * any TPMRs but will propagate no further than the nearest S-VLAN component,
1007 * C-VLAN component, or MAC Bridge.
1008 *
1009 * The Nearest Customer Bridge group address (01-80-C2-00-00-00) is an address
1010 * that no conformant C-VLAN component, MAC Bridge can forward; however, it is
1011 * relayed by TPMR components and S-VLAN components. PDUs using this
1012 * destination address, or any of the other addresses that appear in Table 8-1
1013 * but not in either Table 8-2 or Table 8-3 (01-80-C2-00-00-[00,0B,0C,0D,0F]),
1014 * will be relayed by TPMR components and S-VLAN components but will propagate
1015 * no further than the nearest C-VLAN component or MAC Bridge.
1016 *
1017 * Because the LLC Entity associated with each Bridge Port is provided via CPU
1018 * port, we must not filter these frames but forward them to CPU port.
1019 *
1020 * In a Bridge, the transmission Port is majorly decided by ingress and egress
1021 * rules, FDB, and spanning tree Port State functions of the Forwarding Process.
1022 * For link-local frames, only CPU port should be designated as destination port
1023 * in the FDB, and the other functions of the Forwarding Process must not
1024 * interfere with the decision of the transmission Port. We call this process
1025 * trapping frames to CPU port.
1026 *
1027 * Therefore, on the switch with CPU port architecture, link-local frames must
1028 * be trapped to CPU port, and certain link-local frames received by a Port of a
1029 * Bridge comprising a TPMR component or an S-VLAN component must be excluded
1030 * from it.
1031 *
1032 * A Bridge of the switch with CPU port architecture cannot comprise a Two-Port
1033 * MAC Relay (TPMR) component as a TPMR component supports only a subset of the
1034 * functionality of a MAC Bridge. A Bridge comprising two Ports (Management Port
1035 * doesn't count) of this architecture will either function as a standard MAC
1036 * Bridge or a standard VLAN Bridge.
1037 *
1038 * Therefore, a Bridge of this architecture can only comprise S-VLAN components,
1039 * C-VLAN components, or MAC Bridge components. Since there's no TPMR component,
1040 * we don't need to relay PDUs using the destination addresses specified on the
1041 * Nearest non-TPMR section, and the proportion of the Nearest Customer Bridge
1042 * section where they must be relayed by TPMR components.
1043 *
1044 * One option to trap link-local frames to CPU port is to add static FDB entries
1045 * with CPU port designated as destination port. However, because that
1046 * Independent VLAN Learning (IVL) is being used on every VID, each entry only
1047 * applies to a single VLAN Identifier (VID). For a Bridge comprising a MAC
1048 * Bridge component or a C-VLAN component, there would have to be 16 times 4096
1049 * entries. This switch intellectual property can only hold a maximum of 2048
1050 * entries. Using this option, there also isn't a mechanism to prevent
1051 * link-local frames from being discarded when the spanning tree Port State of
1052 * the reception Port is discarding.
1053 *
1054 * The remaining option is to utilise the BPC, RGAC1, RGAC2, RGAC3, and RGAC4
1055 * registers. Whilst this applies to every VID, it doesn't contain all of the
1056 * reserved MAC addresses without affecting the remaining Standard Group MAC
1057 * Addresses. The REV_UN frame tag utilised using the RGAC4 register covers the
1058 * remaining 01-80-C2-00-00-[04,05,06,07,08,09,0A,0B,0C,0D,0F] destination
1059 * addresses. It also includes the 01-80-C2-00-00-22 to 01-80-C2-00-00-FF
1060 * destination addresses which may be relayed by MAC Bridges or VLAN Bridges.
1061 * The latter option provides better but not complete conformance.
1062 *
1063 * This switch intellectual property also does not provide a mechanism to trap
1064 * link-local frames with specific destination addresses to CPU port by Bridge,
1065 * to conform to the filtering rules for the distinct Bridge components.
1066 *
1067 * Therefore, regardless of the type of the Bridge component, link-local frames
1068 * with these destination addresses will be trapped to CPU port:
1069 *
1070 * 01-80-C2-00-00-[00,01,02,03,0E]
1071 *
1072 * In a Bridge comprising a MAC Bridge component or a C-VLAN component:
1073 *
1074 * Link-local frames with these destination addresses won't be trapped to CPU
1075 * port which won't conform to IEEE Std 802.1Q-2022:
1076 *
1077 * 01-80-C2-00-00-[04,05,06,07,08,09,0A,0B,0C,0D,0F]
1078 *
1079 * In a Bridge comprising an S-VLAN component:
1080 *
1081 * Link-local frames with these destination addresses will be trapped to CPU
1082 * port which won't conform to IEEE Std 802.1Q-2022:
1083 *
1084 * 01-80-C2-00-00-00
1085 *
1086 * Link-local frames with these destination addresses won't be trapped to CPU
1087 * port which won't conform to IEEE Std 802.1Q-2022:
1088 *
1089 * 01-80-C2-00-00-[04,05,06,07,08,09,0A]
1090 *
1091 * To trap link-local frames to CPU port as conformant as this switch
1092 * intellectual property can allow, link-local frames are made to be regarded as
1093 * Bridge Protocol Data Units (BPDUs). This is because this switch intellectual
1094 * property only lets the frames regarded as BPDUs bypass the spanning tree Port
1095 * State function of the Forwarding Process.
1096 *
1097 * The only remaining interference is the ingress rules. When the reception Port
1098 * has no PVID assigned on software, VLAN-untagged frames won't be allowed in.
1099 * There doesn't seem to be a mechanism on the switch intellectual property to
1100 * have link-local frames bypass this function of the Forwarding Process.
1101 */
1102static void
1103mt753x_trap_frames(struct mt7530_priv *priv)
1104{
1105 /* Trap 802.1X PAE frames and BPDUs to the CPU port(s) and egress them
1106 * VLAN-untagged.
1107 */
1108 mt7530_rmw(priv, MT753X_BPC,
1109 PAE_BPDU_FR | PAE_EG_TAG_MASK | PAE_PORT_FW_MASK |
1110 BPDU_EG_TAG_MASK | BPDU_PORT_FW_MASK,
1111 PAE_BPDU_FR | PAE_EG_TAG(MT7530_VLAN_EG_UNTAGGED) |
1112 PAE_PORT_FW(TO_CPU_FW_CPU_ONLY) |
1113 BPDU_EG_TAG(MT7530_VLAN_EG_UNTAGGED) |
1114 TO_CPU_FW_CPU_ONLY);
1115
1116 /* Trap frames with :01 and :02 MAC DAs to the CPU port(s) and egress
1117 * them VLAN-untagged.
1118 */
1119 mt7530_rmw(priv, MT753X_RGAC1,
1120 R02_BPDU_FR | R02_EG_TAG_MASK | R02_PORT_FW_MASK |
1121 R01_BPDU_FR | R01_EG_TAG_MASK | R01_PORT_FW_MASK,
1122 R02_BPDU_FR | R02_EG_TAG(MT7530_VLAN_EG_UNTAGGED) |
1123 R02_PORT_FW(TO_CPU_FW_CPU_ONLY) | R01_BPDU_FR |
1124 R01_EG_TAG(MT7530_VLAN_EG_UNTAGGED) |
1125 TO_CPU_FW_CPU_ONLY);
1126
1127 /* Trap frames with :03 and :0E MAC DAs to the CPU port(s) and egress
1128 * them VLAN-untagged.
1129 */
1130 mt7530_rmw(priv, MT753X_RGAC2,
1131 R0E_BPDU_FR | R0E_EG_TAG_MASK | R0E_PORT_FW_MASK |
1132 R03_BPDU_FR | R03_EG_TAG_MASK | R03_PORT_FW_MASK,
1133 R0E_BPDU_FR | R0E_EG_TAG(MT7530_VLAN_EG_UNTAGGED) |
1134 R0E_PORT_FW(TO_CPU_FW_CPU_ONLY) | R03_BPDU_FR |
1135 R03_EG_TAG(MT7530_VLAN_EG_UNTAGGED) |
1136 TO_CPU_FW_CPU_ONLY);
1137}
1138
1139static void
1140mt753x_cpu_port_enable(struct dsa_switch *ds, int port)
1141{
1142 struct mt7530_priv *priv = ds->priv;
1143
1144 /* Enable Mediatek header mode on the cpu port */
1145 mt7530_write(priv, MT7530_PVC_P(port),
1146 PORT_SPEC_TAG);
1147
1148 /* Enable flooding on the CPU port */
1149 mt7530_set(priv, MT753X_MFC, BC_FFP(BIT(port)) | UNM_FFP(BIT(port)) |
1150 UNU_FFP(BIT(port)));
1151
1152 /* Add the CPU port to the CPU port bitmap for MT7531 and the switch on
1153 * the MT7988 SoC. Trapped frames will be forwarded to the CPU port that
1154 * is affine to the inbound user port.
1155 */
1156 if (priv->id == ID_MT7531 || priv->id == ID_MT7988 ||
1157 priv->id == ID_EN7581)
1158 mt7530_set(priv, MT7531_CFC, MT7531_CPU_PMAP(BIT(port)));
1159
1160 /* CPU port gets connected to all user ports of
1161 * the switch.
1162 */
1163 mt7530_write(priv, MT7530_PCR_P(port),
1164 PCR_MATRIX(dsa_user_ports(priv->ds)));
1165
1166 /* Set to fallback mode for independent VLAN learning */
1167 mt7530_rmw(priv, MT7530_PCR_P(port), PCR_PORT_VLAN_MASK,
1168 MT7530_PORT_FALLBACK_MODE);
1169}
1170
1171static int
1172mt7530_port_enable(struct dsa_switch *ds, int port,
1173 struct phy_device *phy)
1174{
1175 struct dsa_port *dp = dsa_to_port(ds, port);
1176 struct mt7530_priv *priv = ds->priv;
1177
1178 mutex_lock(&priv->reg_mutex);
1179
1180 /* Allow the user port gets connected to the cpu port and also
1181 * restore the port matrix if the port is the member of a certain
1182 * bridge.
1183 */
1184 if (dsa_port_is_user(dp)) {
1185 struct dsa_port *cpu_dp = dp->cpu_dp;
1186
1187 priv->ports[port].pm |= PCR_MATRIX(BIT(cpu_dp->index));
1188 }
1189 priv->ports[port].enable = true;
1190 mt7530_rmw(priv, MT7530_PCR_P(port), PCR_MATRIX_MASK,
1191 priv->ports[port].pm);
1192
1193 mutex_unlock(&priv->reg_mutex);
1194
1195 if (priv->id != ID_MT7530 && priv->id != ID_MT7621)
1196 return 0;
1197
1198 if (port == 5)
1199 mt7530_clear(priv, MT753X_MTRAP, MT7530_P5_DIS);
1200 else if (port == 6)
1201 mt7530_clear(priv, MT753X_MTRAP, MT7530_P6_DIS);
1202
1203 return 0;
1204}
1205
1206static void
1207mt7530_port_disable(struct dsa_switch *ds, int port)
1208{
1209 struct mt7530_priv *priv = ds->priv;
1210
1211 mutex_lock(&priv->reg_mutex);
1212
1213 /* Clear up all port matrix which could be restored in the next
1214 * enablement for the port.
1215 */
1216 priv->ports[port].enable = false;
1217 mt7530_rmw(priv, MT7530_PCR_P(port), PCR_MATRIX_MASK,
1218 PCR_MATRIX_CLR);
1219
1220 mutex_unlock(&priv->reg_mutex);
1221
1222 if (priv->id != ID_MT7530 && priv->id != ID_MT7621)
1223 return;
1224
1225 /* Do not set MT7530_P5_DIS when port 5 is being used for PHY muxing. */
1226 if (port == 5 && priv->p5_mode == GMAC5)
1227 mt7530_set(priv, MT753X_MTRAP, MT7530_P5_DIS);
1228 else if (port == 6)
1229 mt7530_set(priv, MT753X_MTRAP, MT7530_P6_DIS);
1230}
1231
1232static int
1233mt7530_port_change_mtu(struct dsa_switch *ds, int port, int new_mtu)
1234{
1235 struct mt7530_priv *priv = ds->priv;
1236 int length;
1237 u32 val;
1238
1239 /* When a new MTU is set, DSA always set the CPU port's MTU to the
1240 * largest MTU of the user ports. Because the switch only has a global
1241 * RX length register, only allowing CPU port here is enough.
1242 */
1243 if (!dsa_is_cpu_port(ds, port))
1244 return 0;
1245
1246 mt7530_mutex_lock(priv);
1247
1248 val = mt7530_mii_read(priv, MT7530_GMACCR);
1249 val &= ~MAX_RX_PKT_LEN_MASK;
1250
1251 /* RX length also includes Ethernet header, MTK tag, and FCS length */
1252 length = new_mtu + ETH_HLEN + MTK_HDR_LEN + ETH_FCS_LEN;
1253 if (length <= 1522) {
1254 val |= MAX_RX_PKT_LEN_1522;
1255 } else if (length <= 1536) {
1256 val |= MAX_RX_PKT_LEN_1536;
1257 } else if (length <= 1552) {
1258 val |= MAX_RX_PKT_LEN_1552;
1259 } else {
1260 val &= ~MAX_RX_JUMBO_MASK;
1261 val |= MAX_RX_JUMBO(DIV_ROUND_UP(length, 1024));
1262 val |= MAX_RX_PKT_LEN_JUMBO;
1263 }
1264
1265 mt7530_mii_write(priv, MT7530_GMACCR, val);
1266
1267 mt7530_mutex_unlock(priv);
1268
1269 return 0;
1270}
1271
1272static int
1273mt7530_port_max_mtu(struct dsa_switch *ds, int port)
1274{
1275 return MT7530_MAX_MTU;
1276}
1277
1278static void
1279mt7530_stp_state_set(struct dsa_switch *ds, int port, u8 state)
1280{
1281 struct mt7530_priv *priv = ds->priv;
1282 u32 stp_state;
1283
1284 switch (state) {
1285 case BR_STATE_DISABLED:
1286 stp_state = MT7530_STP_DISABLED;
1287 break;
1288 case BR_STATE_BLOCKING:
1289 stp_state = MT7530_STP_BLOCKING;
1290 break;
1291 case BR_STATE_LISTENING:
1292 stp_state = MT7530_STP_LISTENING;
1293 break;
1294 case BR_STATE_LEARNING:
1295 stp_state = MT7530_STP_LEARNING;
1296 break;
1297 case BR_STATE_FORWARDING:
1298 default:
1299 stp_state = MT7530_STP_FORWARDING;
1300 break;
1301 }
1302
1303 mt7530_rmw(priv, MT7530_SSP_P(port), FID_PST_MASK(FID_BRIDGED),
1304 FID_PST(FID_BRIDGED, stp_state));
1305}
1306
1307static void mt7530_update_port_member(struct mt7530_priv *priv, int port,
1308 const struct net_device *bridge_dev,
1309 bool join) __must_hold(&priv->reg_mutex)
1310{
1311 struct dsa_port *dp = dsa_to_port(priv->ds, port), *other_dp;
1312 struct mt7530_port *p = &priv->ports[port], *other_p;
1313 struct dsa_port *cpu_dp = dp->cpu_dp;
1314 u32 port_bitmap = BIT(cpu_dp->index);
1315 int other_port;
1316 bool isolated;
1317
1318 dsa_switch_for_each_user_port(other_dp, priv->ds) {
1319 other_port = other_dp->index;
1320 other_p = &priv->ports[other_port];
1321
1322 if (dp == other_dp)
1323 continue;
1324
1325 /* Add/remove this port to/from the port matrix of the other
1326 * ports in the same bridge. If the port is disabled, port
1327 * matrix is kept and not being setup until the port becomes
1328 * enabled.
1329 */
1330 if (!dsa_port_offloads_bridge_dev(other_dp, bridge_dev))
1331 continue;
1332
1333 isolated = p->isolated && other_p->isolated;
1334
1335 if (join && !isolated) {
1336 other_p->pm |= PCR_MATRIX(BIT(port));
1337 port_bitmap |= BIT(other_port);
1338 } else {
1339 other_p->pm &= ~PCR_MATRIX(BIT(port));
1340 }
1341
1342 if (other_p->enable)
1343 mt7530_rmw(priv, MT7530_PCR_P(other_port),
1344 PCR_MATRIX_MASK, other_p->pm);
1345 }
1346
1347 /* Add/remove the all other ports to this port matrix. For !join
1348 * (leaving the bridge), only the CPU port will remain in the port matrix
1349 * of this port.
1350 */
1351 p->pm = PCR_MATRIX(port_bitmap);
1352 if (priv->ports[port].enable)
1353 mt7530_rmw(priv, MT7530_PCR_P(port), PCR_MATRIX_MASK, p->pm);
1354}
1355
1356static int
1357mt7530_port_pre_bridge_flags(struct dsa_switch *ds, int port,
1358 struct switchdev_brport_flags flags,
1359 struct netlink_ext_ack *extack)
1360{
1361 if (flags.mask & ~(BR_LEARNING | BR_FLOOD | BR_MCAST_FLOOD |
1362 BR_BCAST_FLOOD | BR_ISOLATED))
1363 return -EINVAL;
1364
1365 return 0;
1366}
1367
1368static int
1369mt7530_port_bridge_flags(struct dsa_switch *ds, int port,
1370 struct switchdev_brport_flags flags,
1371 struct netlink_ext_ack *extack)
1372{
1373 struct mt7530_priv *priv = ds->priv;
1374
1375 if (flags.mask & BR_LEARNING)
1376 mt7530_rmw(priv, MT7530_PSC_P(port), SA_DIS,
1377 flags.val & BR_LEARNING ? 0 : SA_DIS);
1378
1379 if (flags.mask & BR_FLOOD)
1380 mt7530_rmw(priv, MT753X_MFC, UNU_FFP(BIT(port)),
1381 flags.val & BR_FLOOD ? UNU_FFP(BIT(port)) : 0);
1382
1383 if (flags.mask & BR_MCAST_FLOOD)
1384 mt7530_rmw(priv, MT753X_MFC, UNM_FFP(BIT(port)),
1385 flags.val & BR_MCAST_FLOOD ? UNM_FFP(BIT(port)) : 0);
1386
1387 if (flags.mask & BR_BCAST_FLOOD)
1388 mt7530_rmw(priv, MT753X_MFC, BC_FFP(BIT(port)),
1389 flags.val & BR_BCAST_FLOOD ? BC_FFP(BIT(port)) : 0);
1390
1391 if (flags.mask & BR_ISOLATED) {
1392 struct dsa_port *dp = dsa_to_port(ds, port);
1393 struct net_device *bridge_dev = dsa_port_bridge_dev_get(dp);
1394
1395 priv->ports[port].isolated = !!(flags.val & BR_ISOLATED);
1396
1397 mutex_lock(&priv->reg_mutex);
1398 mt7530_update_port_member(priv, port, bridge_dev, true);
1399 mutex_unlock(&priv->reg_mutex);
1400 }
1401
1402 return 0;
1403}
1404
1405static int
1406mt7530_port_bridge_join(struct dsa_switch *ds, int port,
1407 struct dsa_bridge bridge, bool *tx_fwd_offload,
1408 struct netlink_ext_ack *extack)
1409{
1410 struct mt7530_priv *priv = ds->priv;
1411
1412 mutex_lock(&priv->reg_mutex);
1413
1414 mt7530_update_port_member(priv, port, bridge.dev, true);
1415
1416 /* Set to fallback mode for independent VLAN learning */
1417 mt7530_rmw(priv, MT7530_PCR_P(port), PCR_PORT_VLAN_MASK,
1418 MT7530_PORT_FALLBACK_MODE);
1419
1420 mutex_unlock(&priv->reg_mutex);
1421
1422 return 0;
1423}
1424
1425static void
1426mt7530_port_set_vlan_unaware(struct dsa_switch *ds, int port)
1427{
1428 struct mt7530_priv *priv = ds->priv;
1429 bool all_user_ports_removed = true;
1430 int i;
1431
1432 /* This is called after .port_bridge_leave when leaving a VLAN-aware
1433 * bridge. Don't set standalone ports to fallback mode.
1434 */
1435 if (dsa_port_bridge_dev_get(dsa_to_port(ds, port)))
1436 mt7530_rmw(priv, MT7530_PCR_P(port), PCR_PORT_VLAN_MASK,
1437 MT7530_PORT_FALLBACK_MODE);
1438
1439 mt7530_rmw(priv, MT7530_PVC_P(port),
1440 VLAN_ATTR_MASK | PVC_EG_TAG_MASK | ACC_FRM_MASK,
1441 VLAN_ATTR(MT7530_VLAN_TRANSPARENT) |
1442 PVC_EG_TAG(MT7530_VLAN_EG_CONSISTENT) |
1443 MT7530_VLAN_ACC_ALL);
1444
1445 /* Set PVID to 0 */
1446 mt7530_rmw(priv, MT7530_PPBV1_P(port), G0_PORT_VID_MASK,
1447 G0_PORT_VID_DEF);
1448
1449 for (i = 0; i < priv->ds->num_ports; i++) {
1450 if (dsa_is_user_port(ds, i) &&
1451 dsa_port_is_vlan_filtering(dsa_to_port(ds, i))) {
1452 all_user_ports_removed = false;
1453 break;
1454 }
1455 }
1456
1457 /* CPU port also does the same thing until all user ports belonging to
1458 * the CPU port get out of VLAN filtering mode.
1459 */
1460 if (all_user_ports_removed) {
1461 struct dsa_port *dp = dsa_to_port(ds, port);
1462 struct dsa_port *cpu_dp = dp->cpu_dp;
1463
1464 mt7530_write(priv, MT7530_PCR_P(cpu_dp->index),
1465 PCR_MATRIX(dsa_user_ports(priv->ds)));
1466 mt7530_write(priv, MT7530_PVC_P(cpu_dp->index), PORT_SPEC_TAG
1467 | PVC_EG_TAG(MT7530_VLAN_EG_CONSISTENT));
1468 }
1469}
1470
1471static void
1472mt7530_port_set_vlan_aware(struct dsa_switch *ds, int port)
1473{
1474 struct mt7530_priv *priv = ds->priv;
1475
1476 /* Trapped into security mode allows packet forwarding through VLAN
1477 * table lookup.
1478 */
1479 if (dsa_is_user_port(ds, port)) {
1480 mt7530_rmw(priv, MT7530_PCR_P(port), PCR_PORT_VLAN_MASK,
1481 MT7530_PORT_SECURITY_MODE);
1482 mt7530_rmw(priv, MT7530_PPBV1_P(port), G0_PORT_VID_MASK,
1483 G0_PORT_VID(priv->ports[port].pvid));
1484
1485 /* Only accept tagged frames if PVID is not set */
1486 if (!priv->ports[port].pvid)
1487 mt7530_rmw(priv, MT7530_PVC_P(port), ACC_FRM_MASK,
1488 MT7530_VLAN_ACC_TAGGED);
1489
1490 /* Set the port as a user port which is to be able to recognize
1491 * VID from incoming packets before fetching entry within the
1492 * VLAN table.
1493 */
1494 mt7530_rmw(priv, MT7530_PVC_P(port),
1495 VLAN_ATTR_MASK | PVC_EG_TAG_MASK,
1496 VLAN_ATTR(MT7530_VLAN_USER) |
1497 PVC_EG_TAG(MT7530_VLAN_EG_DISABLED));
1498 } else {
1499 /* Also set CPU ports to the "user" VLAN port attribute, to
1500 * allow VLAN classification, but keep the EG_TAG attribute as
1501 * "consistent" (i.o.w. don't change its value) for packets
1502 * received by the switch from the CPU, so that tagged packets
1503 * are forwarded to user ports as tagged, and untagged as
1504 * untagged.
1505 */
1506 mt7530_rmw(priv, MT7530_PVC_P(port), VLAN_ATTR_MASK,
1507 VLAN_ATTR(MT7530_VLAN_USER));
1508 }
1509}
1510
1511static void
1512mt7530_port_bridge_leave(struct dsa_switch *ds, int port,
1513 struct dsa_bridge bridge)
1514{
1515 struct mt7530_priv *priv = ds->priv;
1516
1517 mutex_lock(&priv->reg_mutex);
1518
1519 mt7530_update_port_member(priv, port, bridge.dev, false);
1520
1521 /* When a port is removed from the bridge, the port would be set up
1522 * back to the default as is at initial boot which is a VLAN-unaware
1523 * port.
1524 */
1525 mt7530_rmw(priv, MT7530_PCR_P(port), PCR_PORT_VLAN_MASK,
1526 MT7530_PORT_MATRIX_MODE);
1527
1528 mutex_unlock(&priv->reg_mutex);
1529}
1530
1531static int
1532mt7530_port_fdb_add(struct dsa_switch *ds, int port,
1533 const unsigned char *addr, u16 vid,
1534 struct dsa_db db)
1535{
1536 struct mt7530_priv *priv = ds->priv;
1537 int ret;
1538 u8 port_mask = BIT(port);
1539
1540 mutex_lock(&priv->reg_mutex);
1541 mt7530_fdb_write(priv, vid, port_mask, addr, -1, STATIC_ENT);
1542 ret = mt7530_fdb_cmd(priv, MT7530_FDB_WRITE, NULL);
1543 mutex_unlock(&priv->reg_mutex);
1544
1545 return ret;
1546}
1547
1548static int
1549mt7530_port_fdb_del(struct dsa_switch *ds, int port,
1550 const unsigned char *addr, u16 vid,
1551 struct dsa_db db)
1552{
1553 struct mt7530_priv *priv = ds->priv;
1554 int ret;
1555 u8 port_mask = BIT(port);
1556
1557 mutex_lock(&priv->reg_mutex);
1558 mt7530_fdb_write(priv, vid, port_mask, addr, -1, STATIC_EMP);
1559 ret = mt7530_fdb_cmd(priv, MT7530_FDB_WRITE, NULL);
1560 mutex_unlock(&priv->reg_mutex);
1561
1562 return ret;
1563}
1564
1565static int
1566mt7530_port_fdb_dump(struct dsa_switch *ds, int port,
1567 dsa_fdb_dump_cb_t *cb, void *data)
1568{
1569 struct mt7530_priv *priv = ds->priv;
1570 struct mt7530_fdb _fdb = { 0 };
1571 int cnt = MT7530_NUM_FDB_RECORDS;
1572 int ret = 0;
1573 u32 rsp = 0;
1574
1575 mutex_lock(&priv->reg_mutex);
1576
1577 ret = mt7530_fdb_cmd(priv, MT7530_FDB_START, &rsp);
1578 if (ret < 0)
1579 goto err;
1580
1581 do {
1582 if (rsp & ATC_SRCH_HIT) {
1583 mt7530_fdb_read(priv, &_fdb);
1584 if (_fdb.port_mask & BIT(port)) {
1585 ret = cb(_fdb.mac, _fdb.vid, _fdb.noarp,
1586 data);
1587 if (ret < 0)
1588 break;
1589 }
1590 }
1591 } while (--cnt &&
1592 !(rsp & ATC_SRCH_END) &&
1593 !mt7530_fdb_cmd(priv, MT7530_FDB_NEXT, &rsp));
1594err:
1595 mutex_unlock(&priv->reg_mutex);
1596
1597 return 0;
1598}
1599
1600static int
1601mt7530_port_mdb_add(struct dsa_switch *ds, int port,
1602 const struct switchdev_obj_port_mdb *mdb,
1603 struct dsa_db db)
1604{
1605 struct mt7530_priv *priv = ds->priv;
1606 const u8 *addr = mdb->addr;
1607 u16 vid = mdb->vid;
1608 u8 port_mask = 0;
1609 int ret;
1610
1611 mutex_lock(&priv->reg_mutex);
1612
1613 mt7530_fdb_write(priv, vid, 0, addr, 0, STATIC_EMP);
1614 if (!mt7530_fdb_cmd(priv, MT7530_FDB_READ, NULL))
1615 port_mask = (mt7530_read(priv, MT7530_ATRD) >> PORT_MAP)
1616 & PORT_MAP_MASK;
1617
1618 port_mask |= BIT(port);
1619 mt7530_fdb_write(priv, vid, port_mask, addr, -1, STATIC_ENT);
1620 ret = mt7530_fdb_cmd(priv, MT7530_FDB_WRITE, NULL);
1621
1622 mutex_unlock(&priv->reg_mutex);
1623
1624 return ret;
1625}
1626
1627static int
1628mt7530_port_mdb_del(struct dsa_switch *ds, int port,
1629 const struct switchdev_obj_port_mdb *mdb,
1630 struct dsa_db db)
1631{
1632 struct mt7530_priv *priv = ds->priv;
1633 const u8 *addr = mdb->addr;
1634 u16 vid = mdb->vid;
1635 u8 port_mask = 0;
1636 int ret;
1637
1638 mutex_lock(&priv->reg_mutex);
1639
1640 mt7530_fdb_write(priv, vid, 0, addr, 0, STATIC_EMP);
1641 if (!mt7530_fdb_cmd(priv, MT7530_FDB_READ, NULL))
1642 port_mask = (mt7530_read(priv, MT7530_ATRD) >> PORT_MAP)
1643 & PORT_MAP_MASK;
1644
1645 port_mask &= ~BIT(port);
1646 mt7530_fdb_write(priv, vid, port_mask, addr, -1,
1647 port_mask ? STATIC_ENT : STATIC_EMP);
1648 ret = mt7530_fdb_cmd(priv, MT7530_FDB_WRITE, NULL);
1649
1650 mutex_unlock(&priv->reg_mutex);
1651
1652 return ret;
1653}
1654
1655static int
1656mt7530_vlan_cmd(struct mt7530_priv *priv, enum mt7530_vlan_cmd cmd, u16 vid)
1657{
1658 struct mt7530_dummy_poll p;
1659 u32 val;
1660 int ret;
1661
1662 val = VTCR_BUSY | VTCR_FUNC(cmd) | vid;
1663 mt7530_write(priv, MT7530_VTCR, val);
1664
1665 INIT_MT7530_DUMMY_POLL(&p, priv, MT7530_VTCR);
1666 ret = readx_poll_timeout(_mt7530_read, &p, val,
1667 !(val & VTCR_BUSY), 20, 20000);
1668 if (ret < 0) {
1669 dev_err(priv->dev, "poll timeout\n");
1670 return ret;
1671 }
1672
1673 val = mt7530_read(priv, MT7530_VTCR);
1674 if (val & VTCR_INVALID) {
1675 dev_err(priv->dev, "read VTCR invalid\n");
1676 return -EINVAL;
1677 }
1678
1679 return 0;
1680}
1681
1682static int
1683mt7530_port_vlan_filtering(struct dsa_switch *ds, int port, bool vlan_filtering,
1684 struct netlink_ext_ack *extack)
1685{
1686 struct dsa_port *dp = dsa_to_port(ds, port);
1687 struct dsa_port *cpu_dp = dp->cpu_dp;
1688
1689 if (vlan_filtering) {
1690 /* The port is being kept as VLAN-unaware port when bridge is
1691 * set up with vlan_filtering not being set, Otherwise, the
1692 * port and the corresponding CPU port is required the setup
1693 * for becoming a VLAN-aware port.
1694 */
1695 mt7530_port_set_vlan_aware(ds, port);
1696 mt7530_port_set_vlan_aware(ds, cpu_dp->index);
1697 } else {
1698 mt7530_port_set_vlan_unaware(ds, port);
1699 }
1700
1701 return 0;
1702}
1703
1704static void
1705mt7530_hw_vlan_add(struct mt7530_priv *priv,
1706 struct mt7530_hw_vlan_entry *entry)
1707{
1708 struct dsa_port *dp = dsa_to_port(priv->ds, entry->port);
1709 u8 new_members;
1710 u32 val;
1711
1712 new_members = entry->old_members | BIT(entry->port);
1713
1714 /* Validate the entry with independent learning, create egress tag per
1715 * VLAN and joining the port as one of the port members.
1716 */
1717 val = IVL_MAC | VTAG_EN | PORT_MEM(new_members) | FID(FID_BRIDGED) |
1718 VLAN_VALID;
1719 mt7530_write(priv, MT7530_VAWD1, val);
1720
1721 /* Decide whether adding tag or not for those outgoing packets from the
1722 * port inside the VLAN.
1723 * CPU port is always taken as a tagged port for serving more than one
1724 * VLANs across and also being applied with egress type stack mode for
1725 * that VLAN tags would be appended after hardware special tag used as
1726 * DSA tag.
1727 */
1728 if (dsa_port_is_cpu(dp))
1729 val = MT7530_VLAN_EGRESS_STACK;
1730 else if (entry->untagged)
1731 val = MT7530_VLAN_EGRESS_UNTAG;
1732 else
1733 val = MT7530_VLAN_EGRESS_TAG;
1734 mt7530_rmw(priv, MT7530_VAWD2,
1735 ETAG_CTRL_P_MASK(entry->port),
1736 ETAG_CTRL_P(entry->port, val));
1737}
1738
1739static void
1740mt7530_hw_vlan_del(struct mt7530_priv *priv,
1741 struct mt7530_hw_vlan_entry *entry)
1742{
1743 u8 new_members;
1744 u32 val;
1745
1746 new_members = entry->old_members & ~BIT(entry->port);
1747
1748 val = mt7530_read(priv, MT7530_VAWD1);
1749 if (!(val & VLAN_VALID)) {
1750 dev_err(priv->dev,
1751 "Cannot be deleted due to invalid entry\n");
1752 return;
1753 }
1754
1755 if (new_members) {
1756 val = IVL_MAC | VTAG_EN | PORT_MEM(new_members) |
1757 VLAN_VALID;
1758 mt7530_write(priv, MT7530_VAWD1, val);
1759 } else {
1760 mt7530_write(priv, MT7530_VAWD1, 0);
1761 mt7530_write(priv, MT7530_VAWD2, 0);
1762 }
1763}
1764
1765static void
1766mt7530_hw_vlan_update(struct mt7530_priv *priv, u16 vid,
1767 struct mt7530_hw_vlan_entry *entry,
1768 mt7530_vlan_op vlan_op)
1769{
1770 u32 val;
1771
1772 /* Fetch entry */
1773 mt7530_vlan_cmd(priv, MT7530_VTCR_RD_VID, vid);
1774
1775 val = mt7530_read(priv, MT7530_VAWD1);
1776
1777 entry->old_members = (val >> PORT_MEM_SHFT) & PORT_MEM_MASK;
1778
1779 /* Manipulate entry */
1780 vlan_op(priv, entry);
1781
1782 /* Flush result to hardware */
1783 mt7530_vlan_cmd(priv, MT7530_VTCR_WR_VID, vid);
1784}
1785
1786static int
1787mt7530_setup_vlan0(struct mt7530_priv *priv)
1788{
1789 u32 val;
1790
1791 /* Validate the entry with independent learning, keep the original
1792 * ingress tag attribute.
1793 */
1794 val = IVL_MAC | EG_CON | PORT_MEM(MT7530_ALL_MEMBERS) | FID(FID_BRIDGED) |
1795 VLAN_VALID;
1796 mt7530_write(priv, MT7530_VAWD1, val);
1797
1798 return mt7530_vlan_cmd(priv, MT7530_VTCR_WR_VID, 0);
1799}
1800
1801static int
1802mt7530_port_vlan_add(struct dsa_switch *ds, int port,
1803 const struct switchdev_obj_port_vlan *vlan,
1804 struct netlink_ext_ack *extack)
1805{
1806 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1807 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1808 struct mt7530_hw_vlan_entry new_entry;
1809 struct mt7530_priv *priv = ds->priv;
1810
1811 mutex_lock(&priv->reg_mutex);
1812
1813 mt7530_hw_vlan_entry_init(&new_entry, port, untagged);
1814 mt7530_hw_vlan_update(priv, vlan->vid, &new_entry, mt7530_hw_vlan_add);
1815
1816 if (pvid) {
1817 priv->ports[port].pvid = vlan->vid;
1818
1819 /* Accept all frames if PVID is set */
1820 mt7530_rmw(priv, MT7530_PVC_P(port), ACC_FRM_MASK,
1821 MT7530_VLAN_ACC_ALL);
1822
1823 /* Only configure PVID if VLAN filtering is enabled */
1824 if (dsa_port_is_vlan_filtering(dsa_to_port(ds, port)))
1825 mt7530_rmw(priv, MT7530_PPBV1_P(port),
1826 G0_PORT_VID_MASK,
1827 G0_PORT_VID(vlan->vid));
1828 } else if (vlan->vid && priv->ports[port].pvid == vlan->vid) {
1829 /* This VLAN is overwritten without PVID, so unset it */
1830 priv->ports[port].pvid = G0_PORT_VID_DEF;
1831
1832 /* Only accept tagged frames if the port is VLAN-aware */
1833 if (dsa_port_is_vlan_filtering(dsa_to_port(ds, port)))
1834 mt7530_rmw(priv, MT7530_PVC_P(port), ACC_FRM_MASK,
1835 MT7530_VLAN_ACC_TAGGED);
1836
1837 mt7530_rmw(priv, MT7530_PPBV1_P(port), G0_PORT_VID_MASK,
1838 G0_PORT_VID_DEF);
1839 }
1840
1841 mutex_unlock(&priv->reg_mutex);
1842
1843 return 0;
1844}
1845
1846static int
1847mt7530_port_vlan_del(struct dsa_switch *ds, int port,
1848 const struct switchdev_obj_port_vlan *vlan)
1849{
1850 struct mt7530_hw_vlan_entry target_entry;
1851 struct mt7530_priv *priv = ds->priv;
1852
1853 mutex_lock(&priv->reg_mutex);
1854
1855 mt7530_hw_vlan_entry_init(&target_entry, port, 0);
1856 mt7530_hw_vlan_update(priv, vlan->vid, &target_entry,
1857 mt7530_hw_vlan_del);
1858
1859 /* PVID is being restored to the default whenever the PVID port
1860 * is being removed from the VLAN.
1861 */
1862 if (priv->ports[port].pvid == vlan->vid) {
1863 priv->ports[port].pvid = G0_PORT_VID_DEF;
1864
1865 /* Only accept tagged frames if the port is VLAN-aware */
1866 if (dsa_port_is_vlan_filtering(dsa_to_port(ds, port)))
1867 mt7530_rmw(priv, MT7530_PVC_P(port), ACC_FRM_MASK,
1868 MT7530_VLAN_ACC_TAGGED);
1869
1870 mt7530_rmw(priv, MT7530_PPBV1_P(port), G0_PORT_VID_MASK,
1871 G0_PORT_VID_DEF);
1872 }
1873
1874
1875 mutex_unlock(&priv->reg_mutex);
1876
1877 return 0;
1878}
1879
1880static int mt753x_port_mirror_add(struct dsa_switch *ds, int port,
1881 struct dsa_mall_mirror_tc_entry *mirror,
1882 bool ingress, struct netlink_ext_ack *extack)
1883{
1884 struct mt7530_priv *priv = ds->priv;
1885 int monitor_port;
1886 u32 val;
1887
1888 /* Check for existent entry */
1889 if ((ingress ? priv->mirror_rx : priv->mirror_tx) & BIT(port))
1890 return -EEXIST;
1891
1892 val = mt7530_read(priv, MT753X_MIRROR_REG(priv->id));
1893
1894 /* MT7530 only supports one monitor port */
1895 monitor_port = MT753X_MIRROR_PORT_GET(priv->id, val);
1896 if (val & MT753X_MIRROR_EN(priv->id) &&
1897 monitor_port != mirror->to_local_port)
1898 return -EEXIST;
1899
1900 val |= MT753X_MIRROR_EN(priv->id);
1901 val &= ~MT753X_MIRROR_PORT_MASK(priv->id);
1902 val |= MT753X_MIRROR_PORT_SET(priv->id, mirror->to_local_port);
1903 mt7530_write(priv, MT753X_MIRROR_REG(priv->id), val);
1904
1905 val = mt7530_read(priv, MT7530_PCR_P(port));
1906 if (ingress) {
1907 val |= PORT_RX_MIR;
1908 priv->mirror_rx |= BIT(port);
1909 } else {
1910 val |= PORT_TX_MIR;
1911 priv->mirror_tx |= BIT(port);
1912 }
1913 mt7530_write(priv, MT7530_PCR_P(port), val);
1914
1915 return 0;
1916}
1917
1918static void mt753x_port_mirror_del(struct dsa_switch *ds, int port,
1919 struct dsa_mall_mirror_tc_entry *mirror)
1920{
1921 struct mt7530_priv *priv = ds->priv;
1922 u32 val;
1923
1924 val = mt7530_read(priv, MT7530_PCR_P(port));
1925 if (mirror->ingress) {
1926 val &= ~PORT_RX_MIR;
1927 priv->mirror_rx &= ~BIT(port);
1928 } else {
1929 val &= ~PORT_TX_MIR;
1930 priv->mirror_tx &= ~BIT(port);
1931 }
1932 mt7530_write(priv, MT7530_PCR_P(port), val);
1933
1934 if (!priv->mirror_rx && !priv->mirror_tx) {
1935 val = mt7530_read(priv, MT753X_MIRROR_REG(priv->id));
1936 val &= ~MT753X_MIRROR_EN(priv->id);
1937 mt7530_write(priv, MT753X_MIRROR_REG(priv->id), val);
1938 }
1939}
1940
1941static enum dsa_tag_protocol
1942mtk_get_tag_protocol(struct dsa_switch *ds, int port,
1943 enum dsa_tag_protocol mp)
1944{
1945 return DSA_TAG_PROTO_MTK;
1946}
1947
1948#ifdef CONFIG_GPIOLIB
1949static inline u32
1950mt7530_gpio_to_bit(unsigned int offset)
1951{
1952 /* Map GPIO offset to register bit
1953 * [ 2: 0] port 0 LED 0..2 as GPIO 0..2
1954 * [ 6: 4] port 1 LED 0..2 as GPIO 3..5
1955 * [10: 8] port 2 LED 0..2 as GPIO 6..8
1956 * [14:12] port 3 LED 0..2 as GPIO 9..11
1957 * [18:16] port 4 LED 0..2 as GPIO 12..14
1958 */
1959 return BIT(offset + offset / 3);
1960}
1961
1962static int
1963mt7530_gpio_get(struct gpio_chip *gc, unsigned int offset)
1964{
1965 struct mt7530_priv *priv = gpiochip_get_data(gc);
1966 u32 bit = mt7530_gpio_to_bit(offset);
1967
1968 return !!(mt7530_read(priv, MT7530_LED_GPIO_DATA) & bit);
1969}
1970
1971static void
1972mt7530_gpio_set(struct gpio_chip *gc, unsigned int offset, int value)
1973{
1974 struct mt7530_priv *priv = gpiochip_get_data(gc);
1975 u32 bit = mt7530_gpio_to_bit(offset);
1976
1977 if (value)
1978 mt7530_set(priv, MT7530_LED_GPIO_DATA, bit);
1979 else
1980 mt7530_clear(priv, MT7530_LED_GPIO_DATA, bit);
1981}
1982
1983static int
1984mt7530_gpio_get_direction(struct gpio_chip *gc, unsigned int offset)
1985{
1986 struct mt7530_priv *priv = gpiochip_get_data(gc);
1987 u32 bit = mt7530_gpio_to_bit(offset);
1988
1989 return (mt7530_read(priv, MT7530_LED_GPIO_DIR) & bit) ?
1990 GPIO_LINE_DIRECTION_OUT : GPIO_LINE_DIRECTION_IN;
1991}
1992
1993static int
1994mt7530_gpio_direction_input(struct gpio_chip *gc, unsigned int offset)
1995{
1996 struct mt7530_priv *priv = gpiochip_get_data(gc);
1997 u32 bit = mt7530_gpio_to_bit(offset);
1998
1999 mt7530_clear(priv, MT7530_LED_GPIO_OE, bit);
2000 mt7530_clear(priv, MT7530_LED_GPIO_DIR, bit);
2001
2002 return 0;
2003}
2004
2005static int
2006mt7530_gpio_direction_output(struct gpio_chip *gc, unsigned int offset, int value)
2007{
2008 struct mt7530_priv *priv = gpiochip_get_data(gc);
2009 u32 bit = mt7530_gpio_to_bit(offset);
2010
2011 mt7530_set(priv, MT7530_LED_GPIO_DIR, bit);
2012
2013 if (value)
2014 mt7530_set(priv, MT7530_LED_GPIO_DATA, bit);
2015 else
2016 mt7530_clear(priv, MT7530_LED_GPIO_DATA, bit);
2017
2018 mt7530_set(priv, MT7530_LED_GPIO_OE, bit);
2019
2020 return 0;
2021}
2022
2023static int
2024mt7530_setup_gpio(struct mt7530_priv *priv)
2025{
2026 struct device *dev = priv->dev;
2027 struct gpio_chip *gc;
2028
2029 gc = devm_kzalloc(dev, sizeof(*gc), GFP_KERNEL);
2030 if (!gc)
2031 return -ENOMEM;
2032
2033 mt7530_write(priv, MT7530_LED_GPIO_OE, 0);
2034 mt7530_write(priv, MT7530_LED_GPIO_DIR, 0);
2035 mt7530_write(priv, MT7530_LED_IO_MODE, 0);
2036
2037 gc->label = "mt7530";
2038 gc->parent = dev;
2039 gc->owner = THIS_MODULE;
2040 gc->get_direction = mt7530_gpio_get_direction;
2041 gc->direction_input = mt7530_gpio_direction_input;
2042 gc->direction_output = mt7530_gpio_direction_output;
2043 gc->get = mt7530_gpio_get;
2044 gc->set = mt7530_gpio_set;
2045 gc->base = -1;
2046 gc->ngpio = 15;
2047 gc->can_sleep = true;
2048
2049 return devm_gpiochip_add_data(dev, gc, priv);
2050}
2051#endif /* CONFIG_GPIOLIB */
2052
2053static irqreturn_t
2054mt7530_irq_thread_fn(int irq, void *dev_id)
2055{
2056 struct mt7530_priv *priv = dev_id;
2057 bool handled = false;
2058 u32 val;
2059 int p;
2060
2061 mt7530_mutex_lock(priv);
2062 val = mt7530_mii_read(priv, MT7530_SYS_INT_STS);
2063 mt7530_mii_write(priv, MT7530_SYS_INT_STS, val);
2064 mt7530_mutex_unlock(priv);
2065
2066 for (p = 0; p < MT7530_NUM_PHYS; p++) {
2067 if (BIT(p) & val) {
2068 unsigned int irq;
2069
2070 irq = irq_find_mapping(priv->irq_domain, p);
2071 handle_nested_irq(irq);
2072 handled = true;
2073 }
2074 }
2075
2076 return IRQ_RETVAL(handled);
2077}
2078
2079static void
2080mt7530_irq_mask(struct irq_data *d)
2081{
2082 struct mt7530_priv *priv = irq_data_get_irq_chip_data(d);
2083
2084 priv->irq_enable &= ~BIT(d->hwirq);
2085}
2086
2087static void
2088mt7530_irq_unmask(struct irq_data *d)
2089{
2090 struct mt7530_priv *priv = irq_data_get_irq_chip_data(d);
2091
2092 priv->irq_enable |= BIT(d->hwirq);
2093}
2094
2095static void
2096mt7530_irq_bus_lock(struct irq_data *d)
2097{
2098 struct mt7530_priv *priv = irq_data_get_irq_chip_data(d);
2099
2100 mt7530_mutex_lock(priv);
2101}
2102
2103static void
2104mt7530_irq_bus_sync_unlock(struct irq_data *d)
2105{
2106 struct mt7530_priv *priv = irq_data_get_irq_chip_data(d);
2107
2108 mt7530_mii_write(priv, MT7530_SYS_INT_EN, priv->irq_enable);
2109 mt7530_mutex_unlock(priv);
2110}
2111
2112static struct irq_chip mt7530_irq_chip = {
2113 .name = KBUILD_MODNAME,
2114 .irq_mask = mt7530_irq_mask,
2115 .irq_unmask = mt7530_irq_unmask,
2116 .irq_bus_lock = mt7530_irq_bus_lock,
2117 .irq_bus_sync_unlock = mt7530_irq_bus_sync_unlock,
2118};
2119
2120static int
2121mt7530_irq_map(struct irq_domain *domain, unsigned int irq,
2122 irq_hw_number_t hwirq)
2123{
2124 irq_set_chip_data(irq, domain->host_data);
2125 irq_set_chip_and_handler(irq, &mt7530_irq_chip, handle_simple_irq);
2126 irq_set_nested_thread(irq, true);
2127 irq_set_noprobe(irq);
2128
2129 return 0;
2130}
2131
2132static const struct irq_domain_ops mt7530_irq_domain_ops = {
2133 .map = mt7530_irq_map,
2134 .xlate = irq_domain_xlate_onecell,
2135};
2136
2137static void
2138mt7988_irq_mask(struct irq_data *d)
2139{
2140 struct mt7530_priv *priv = irq_data_get_irq_chip_data(d);
2141
2142 priv->irq_enable &= ~BIT(d->hwirq);
2143 mt7530_mii_write(priv, MT7530_SYS_INT_EN, priv->irq_enable);
2144}
2145
2146static void
2147mt7988_irq_unmask(struct irq_data *d)
2148{
2149 struct mt7530_priv *priv = irq_data_get_irq_chip_data(d);
2150
2151 priv->irq_enable |= BIT(d->hwirq);
2152 mt7530_mii_write(priv, MT7530_SYS_INT_EN, priv->irq_enable);
2153}
2154
2155static struct irq_chip mt7988_irq_chip = {
2156 .name = KBUILD_MODNAME,
2157 .irq_mask = mt7988_irq_mask,
2158 .irq_unmask = mt7988_irq_unmask,
2159};
2160
2161static int
2162mt7988_irq_map(struct irq_domain *domain, unsigned int irq,
2163 irq_hw_number_t hwirq)
2164{
2165 irq_set_chip_data(irq, domain->host_data);
2166 irq_set_chip_and_handler(irq, &mt7988_irq_chip, handle_simple_irq);
2167 irq_set_nested_thread(irq, true);
2168 irq_set_noprobe(irq);
2169
2170 return 0;
2171}
2172
2173static const struct irq_domain_ops mt7988_irq_domain_ops = {
2174 .map = mt7988_irq_map,
2175 .xlate = irq_domain_xlate_onecell,
2176};
2177
2178static void
2179mt7530_setup_mdio_irq(struct mt7530_priv *priv)
2180{
2181 struct dsa_switch *ds = priv->ds;
2182 int p;
2183
2184 for (p = 0; p < MT7530_NUM_PHYS; p++) {
2185 if (BIT(p) & ds->phys_mii_mask) {
2186 unsigned int irq;
2187
2188 irq = irq_create_mapping(priv->irq_domain, p);
2189 ds->user_mii_bus->irq[p] = irq;
2190 }
2191 }
2192}
2193
2194static int
2195mt7530_setup_irq(struct mt7530_priv *priv)
2196{
2197 struct device *dev = priv->dev;
2198 struct device_node *np = dev->of_node;
2199 int ret;
2200
2201 if (!of_property_read_bool(np, "interrupt-controller")) {
2202 dev_info(dev, "no interrupt support\n");
2203 return 0;
2204 }
2205
2206 priv->irq = of_irq_get(np, 0);
2207 if (priv->irq <= 0) {
2208 dev_err(dev, "failed to get parent IRQ: %d\n", priv->irq);
2209 return priv->irq ? : -EINVAL;
2210 }
2211
2212 if (priv->id == ID_MT7988 || priv->id == ID_EN7581)
2213 priv->irq_domain = irq_domain_add_linear(np, MT7530_NUM_PHYS,
2214 &mt7988_irq_domain_ops,
2215 priv);
2216 else
2217 priv->irq_domain = irq_domain_add_linear(np, MT7530_NUM_PHYS,
2218 &mt7530_irq_domain_ops,
2219 priv);
2220
2221 if (!priv->irq_domain) {
2222 dev_err(dev, "failed to create IRQ domain\n");
2223 return -ENOMEM;
2224 }
2225
2226 /* This register must be set for MT7530 to properly fire interrupts */
2227 if (priv->id == ID_MT7530 || priv->id == ID_MT7621)
2228 mt7530_set(priv, MT7530_TOP_SIG_CTRL, TOP_SIG_CTRL_NORMAL);
2229
2230 ret = request_threaded_irq(priv->irq, NULL, mt7530_irq_thread_fn,
2231 IRQF_ONESHOT, KBUILD_MODNAME, priv);
2232 if (ret) {
2233 irq_domain_remove(priv->irq_domain);
2234 dev_err(dev, "failed to request IRQ: %d\n", ret);
2235 return ret;
2236 }
2237
2238 return 0;
2239}
2240
2241static void
2242mt7530_free_mdio_irq(struct mt7530_priv *priv)
2243{
2244 int p;
2245
2246 for (p = 0; p < MT7530_NUM_PHYS; p++) {
2247 if (BIT(p) & priv->ds->phys_mii_mask) {
2248 unsigned int irq;
2249
2250 irq = irq_find_mapping(priv->irq_domain, p);
2251 irq_dispose_mapping(irq);
2252 }
2253 }
2254}
2255
2256static void
2257mt7530_free_irq_common(struct mt7530_priv *priv)
2258{
2259 free_irq(priv->irq, priv);
2260 irq_domain_remove(priv->irq_domain);
2261}
2262
2263static void
2264mt7530_free_irq(struct mt7530_priv *priv)
2265{
2266 struct device_node *mnp, *np = priv->dev->of_node;
2267
2268 mnp = of_get_child_by_name(np, "mdio");
2269 if (!mnp)
2270 mt7530_free_mdio_irq(priv);
2271 of_node_put(mnp);
2272
2273 mt7530_free_irq_common(priv);
2274}
2275
2276static int
2277mt7530_setup_mdio(struct mt7530_priv *priv)
2278{
2279 struct device_node *mnp, *np = priv->dev->of_node;
2280 struct dsa_switch *ds = priv->ds;
2281 struct device *dev = priv->dev;
2282 struct mii_bus *bus;
2283 static int idx;
2284 int ret = 0;
2285
2286 mnp = of_get_child_by_name(np, "mdio");
2287
2288 if (mnp && !of_device_is_available(mnp))
2289 goto out;
2290
2291 bus = devm_mdiobus_alloc(dev);
2292 if (!bus) {
2293 ret = -ENOMEM;
2294 goto out;
2295 }
2296
2297 if (!mnp)
2298 ds->user_mii_bus = bus;
2299
2300 bus->priv = priv;
2301 bus->name = KBUILD_MODNAME "-mii";
2302 snprintf(bus->id, MII_BUS_ID_SIZE, KBUILD_MODNAME "-%d", idx++);
2303 bus->read = mt753x_phy_read_c22;
2304 bus->write = mt753x_phy_write_c22;
2305 bus->read_c45 = mt753x_phy_read_c45;
2306 bus->write_c45 = mt753x_phy_write_c45;
2307 bus->parent = dev;
2308 bus->phy_mask = ~ds->phys_mii_mask;
2309
2310 if (priv->irq && !mnp)
2311 mt7530_setup_mdio_irq(priv);
2312
2313 ret = devm_of_mdiobus_register(dev, bus, mnp);
2314 if (ret) {
2315 dev_err(dev, "failed to register MDIO bus: %d\n", ret);
2316 if (priv->irq && !mnp)
2317 mt7530_free_mdio_irq(priv);
2318 }
2319
2320out:
2321 of_node_put(mnp);
2322 return ret;
2323}
2324
2325static int
2326mt7530_setup(struct dsa_switch *ds)
2327{
2328 struct mt7530_priv *priv = ds->priv;
2329 struct device_node *dn = NULL;
2330 struct device_node *phy_node;
2331 struct device_node *mac_np;
2332 struct mt7530_dummy_poll p;
2333 phy_interface_t interface;
2334 struct dsa_port *cpu_dp;
2335 u32 id, val;
2336 int ret, i;
2337
2338 /* The parent node of conduit netdev which holds the common system
2339 * controller also is the container for two GMACs nodes representing
2340 * as two netdev instances.
2341 */
2342 dsa_switch_for_each_cpu_port(cpu_dp, ds) {
2343 dn = cpu_dp->conduit->dev.of_node->parent;
2344 /* It doesn't matter which CPU port is found first,
2345 * their conduits should share the same parent OF node
2346 */
2347 break;
2348 }
2349
2350 if (!dn) {
2351 dev_err(ds->dev, "parent OF node of DSA conduit not found");
2352 return -EINVAL;
2353 }
2354
2355 ds->assisted_learning_on_cpu_port = true;
2356 ds->mtu_enforcement_ingress = true;
2357
2358 if (priv->id == ID_MT7530) {
2359 regulator_set_voltage(priv->core_pwr, 1000000, 1000000);
2360 ret = regulator_enable(priv->core_pwr);
2361 if (ret < 0) {
2362 dev_err(priv->dev,
2363 "Failed to enable core power: %d\n", ret);
2364 return ret;
2365 }
2366
2367 regulator_set_voltage(priv->io_pwr, 3300000, 3300000);
2368 ret = regulator_enable(priv->io_pwr);
2369 if (ret < 0) {
2370 dev_err(priv->dev, "Failed to enable io pwr: %d\n",
2371 ret);
2372 return ret;
2373 }
2374 }
2375
2376 /* Reset whole chip through gpio pin or memory-mapped registers for
2377 * different type of hardware
2378 */
2379 if (priv->mcm) {
2380 reset_control_assert(priv->rstc);
2381 usleep_range(5000, 5100);
2382 reset_control_deassert(priv->rstc);
2383 } else {
2384 gpiod_set_value_cansleep(priv->reset, 0);
2385 usleep_range(5000, 5100);
2386 gpiod_set_value_cansleep(priv->reset, 1);
2387 }
2388
2389 /* Waiting for MT7530 got to stable */
2390 INIT_MT7530_DUMMY_POLL(&p, priv, MT753X_TRAP);
2391 ret = readx_poll_timeout(_mt7530_read, &p, val, val != 0,
2392 20, 1000000);
2393 if (ret < 0) {
2394 dev_err(priv->dev, "reset timeout\n");
2395 return ret;
2396 }
2397
2398 id = mt7530_read(priv, MT7530_CREV);
2399 id >>= CHIP_NAME_SHIFT;
2400 if (id != MT7530_ID) {
2401 dev_err(priv->dev, "chip %x can't be supported\n", id);
2402 return -ENODEV;
2403 }
2404
2405 if ((val & MT7530_XTAL_MASK) == MT7530_XTAL_20MHZ) {
2406 dev_err(priv->dev,
2407 "MT7530 with a 20MHz XTAL is not supported!\n");
2408 return -EINVAL;
2409 }
2410
2411 /* Reset the switch through internal reset */
2412 mt7530_write(priv, MT7530_SYS_CTRL,
2413 SYS_CTRL_PHY_RST | SYS_CTRL_SW_RST |
2414 SYS_CTRL_REG_RST);
2415
2416 /* Lower Tx driving for TRGMII path */
2417 for (i = 0; i < NUM_TRGMII_CTRL; i++)
2418 mt7530_write(priv, MT7530_TRGMII_TD_ODT(i),
2419 TD_DM_DRVP(8) | TD_DM_DRVN(8));
2420
2421 for (i = 0; i < NUM_TRGMII_CTRL; i++)
2422 mt7530_rmw(priv, MT7530_TRGMII_RD(i),
2423 RD_TAP_MASK, RD_TAP(16));
2424
2425 /* Allow modifying the trap and directly access PHY registers via the
2426 * MDIO bus the switch is on.
2427 */
2428 mt7530_rmw(priv, MT753X_MTRAP, MT7530_CHG_TRAP |
2429 MT7530_PHY_INDIRECT_ACCESS, MT7530_CHG_TRAP);
2430
2431 if ((val & MT7530_XTAL_MASK) == MT7530_XTAL_40MHZ)
2432 mt7530_pll_setup(priv);
2433
2434 mt753x_trap_frames(priv);
2435
2436 /* Enable and reset MIB counters */
2437 mt7530_mib_reset(ds);
2438
2439 for (i = 0; i < priv->ds->num_ports; i++) {
2440 /* Clear link settings and enable force mode to force link down
2441 * on all ports until they're enabled later.
2442 */
2443 mt7530_rmw(priv, MT753X_PMCR_P(i),
2444 PMCR_LINK_SETTINGS_MASK |
2445 MT753X_FORCE_MODE(priv->id),
2446 MT753X_FORCE_MODE(priv->id));
2447
2448 /* Disable forwarding by default on all ports */
2449 mt7530_rmw(priv, MT7530_PCR_P(i), PCR_MATRIX_MASK,
2450 PCR_MATRIX_CLR);
2451
2452 /* Disable learning by default on all ports */
2453 mt7530_set(priv, MT7530_PSC_P(i), SA_DIS);
2454
2455 if (dsa_is_cpu_port(ds, i)) {
2456 mt753x_cpu_port_enable(ds, i);
2457 } else {
2458 mt7530_port_disable(ds, i);
2459
2460 /* Set default PVID to 0 on all user ports */
2461 mt7530_rmw(priv, MT7530_PPBV1_P(i), G0_PORT_VID_MASK,
2462 G0_PORT_VID_DEF);
2463 }
2464 /* Enable consistent egress tag */
2465 mt7530_rmw(priv, MT7530_PVC_P(i), PVC_EG_TAG_MASK,
2466 PVC_EG_TAG(MT7530_VLAN_EG_CONSISTENT));
2467 }
2468
2469 /* Allow mirroring frames received on the local port (monitor port). */
2470 mt7530_set(priv, MT753X_AGC, LOCAL_EN);
2471
2472 /* Setup VLAN ID 0 for VLAN-unaware bridges */
2473 ret = mt7530_setup_vlan0(priv);
2474 if (ret)
2475 return ret;
2476
2477 /* Check for PHY muxing on port 5 */
2478 if (dsa_is_unused_port(ds, 5)) {
2479 /* Scan the ethernet nodes. Look for GMAC1, lookup the used PHY.
2480 * Set priv->p5_mode to the appropriate value if PHY muxing is
2481 * detected.
2482 */
2483 for_each_child_of_node(dn, mac_np) {
2484 if (!of_device_is_compatible(mac_np,
2485 "mediatek,eth-mac"))
2486 continue;
2487
2488 ret = of_property_read_u32(mac_np, "reg", &id);
2489 if (ret < 0 || id != 1)
2490 continue;
2491
2492 phy_node = of_parse_phandle(mac_np, "phy-handle", 0);
2493 if (!phy_node)
2494 continue;
2495
2496 if (phy_node->parent == priv->dev->of_node->parent ||
2497 phy_node->parent->parent == priv->dev->of_node) {
2498 ret = of_get_phy_mode(mac_np, &interface);
2499 if (ret && ret != -ENODEV) {
2500 of_node_put(mac_np);
2501 of_node_put(phy_node);
2502 return ret;
2503 }
2504 id = of_mdio_parse_addr(ds->dev, phy_node);
2505 if (id == 0)
2506 priv->p5_mode = MUX_PHY_P0;
2507 if (id == 4)
2508 priv->p5_mode = MUX_PHY_P4;
2509 }
2510 of_node_put(mac_np);
2511 of_node_put(phy_node);
2512 break;
2513 }
2514
2515 if (priv->p5_mode == MUX_PHY_P0 ||
2516 priv->p5_mode == MUX_PHY_P4) {
2517 mt7530_clear(priv, MT753X_MTRAP, MT7530_P5_DIS);
2518 mt7530_setup_port5(ds, interface);
2519 }
2520 }
2521
2522#ifdef CONFIG_GPIOLIB
2523 if (of_property_read_bool(priv->dev->of_node, "gpio-controller")) {
2524 ret = mt7530_setup_gpio(priv);
2525 if (ret)
2526 return ret;
2527 }
2528#endif /* CONFIG_GPIOLIB */
2529
2530 /* Flush the FDB table */
2531 ret = mt7530_fdb_cmd(priv, MT7530_FDB_FLUSH, NULL);
2532 if (ret < 0)
2533 return ret;
2534
2535 return 0;
2536}
2537
2538static int
2539mt7531_setup_common(struct dsa_switch *ds)
2540{
2541 struct mt7530_priv *priv = ds->priv;
2542 int ret, i;
2543
2544 mt753x_trap_frames(priv);
2545
2546 /* Enable and reset MIB counters */
2547 mt7530_mib_reset(ds);
2548
2549 /* Disable flooding on all ports */
2550 mt7530_clear(priv, MT753X_MFC, BC_FFP_MASK | UNM_FFP_MASK |
2551 UNU_FFP_MASK);
2552
2553 for (i = 0; i < priv->ds->num_ports; i++) {
2554 /* Clear link settings and enable force mode to force link down
2555 * on all ports until they're enabled later.
2556 */
2557 mt7530_rmw(priv, MT753X_PMCR_P(i),
2558 PMCR_LINK_SETTINGS_MASK |
2559 MT753X_FORCE_MODE(priv->id),
2560 MT753X_FORCE_MODE(priv->id));
2561
2562 /* Disable forwarding by default on all ports */
2563 mt7530_rmw(priv, MT7530_PCR_P(i), PCR_MATRIX_MASK,
2564 PCR_MATRIX_CLR);
2565
2566 /* Disable learning by default on all ports */
2567 mt7530_set(priv, MT7530_PSC_P(i), SA_DIS);
2568
2569 mt7530_set(priv, MT7531_DBG_CNT(i), MT7531_DIS_CLR);
2570
2571 if (dsa_is_cpu_port(ds, i)) {
2572 mt753x_cpu_port_enable(ds, i);
2573 } else {
2574 mt7530_port_disable(ds, i);
2575
2576 /* Set default PVID to 0 on all user ports */
2577 mt7530_rmw(priv, MT7530_PPBV1_P(i), G0_PORT_VID_MASK,
2578 G0_PORT_VID_DEF);
2579 }
2580
2581 /* Enable consistent egress tag */
2582 mt7530_rmw(priv, MT7530_PVC_P(i), PVC_EG_TAG_MASK,
2583 PVC_EG_TAG(MT7530_VLAN_EG_CONSISTENT));
2584 }
2585
2586 /* Allow mirroring frames received on the local port (monitor port). */
2587 mt7530_set(priv, MT753X_AGC, LOCAL_EN);
2588
2589 /* Flush the FDB table */
2590 ret = mt7530_fdb_cmd(priv, MT7530_FDB_FLUSH, NULL);
2591 if (ret < 0)
2592 return ret;
2593
2594 /* Setup VLAN ID 0 for VLAN-unaware bridges */
2595 return mt7530_setup_vlan0(priv);
2596}
2597
2598static int
2599mt7531_setup(struct dsa_switch *ds)
2600{
2601 struct mt7530_priv *priv = ds->priv;
2602 struct mt7530_dummy_poll p;
2603 u32 val, id;
2604 int ret, i;
2605
2606 /* Reset whole chip through gpio pin or memory-mapped registers for
2607 * different type of hardware
2608 */
2609 if (priv->mcm) {
2610 reset_control_assert(priv->rstc);
2611 usleep_range(5000, 5100);
2612 reset_control_deassert(priv->rstc);
2613 } else {
2614 gpiod_set_value_cansleep(priv->reset, 0);
2615 usleep_range(5000, 5100);
2616 gpiod_set_value_cansleep(priv->reset, 1);
2617 }
2618
2619 /* Waiting for MT7530 got to stable */
2620 INIT_MT7530_DUMMY_POLL(&p, priv, MT753X_TRAP);
2621 ret = readx_poll_timeout(_mt7530_read, &p, val, val != 0,
2622 20, 1000000);
2623 if (ret < 0) {
2624 dev_err(priv->dev, "reset timeout\n");
2625 return ret;
2626 }
2627
2628 id = mt7530_read(priv, MT7531_CREV);
2629 id >>= CHIP_NAME_SHIFT;
2630
2631 if (id != MT7531_ID) {
2632 dev_err(priv->dev, "chip %x can't be supported\n", id);
2633 return -ENODEV;
2634 }
2635
2636 /* MT7531AE has got two SGMII units. One for port 5, one for port 6.
2637 * MT7531BE has got only one SGMII unit which is for port 6.
2638 */
2639 val = mt7530_read(priv, MT7531_TOP_SIG_SR);
2640 priv->p5_sgmii = !!(val & PAD_DUAL_SGMII_EN);
2641
2642 /* Force link down on all ports before internal reset */
2643 for (i = 0; i < priv->ds->num_ports; i++)
2644 mt7530_write(priv, MT753X_PMCR_P(i), MT7531_FORCE_MODE_LNK);
2645
2646 /* Reset the switch through internal reset */
2647 mt7530_write(priv, MT7530_SYS_CTRL, SYS_CTRL_SW_RST | SYS_CTRL_REG_RST);
2648
2649 if (!priv->p5_sgmii) {
2650 mt7531_pll_setup(priv);
2651 } else {
2652 /* Unlike MT7531BE, the GPIO 6-12 pins are not used for RGMII on
2653 * MT7531AE. Set the GPIO 11-12 pins to function as MDC and MDIO
2654 * to expose the MDIO bus of the switch.
2655 */
2656 mt7530_rmw(priv, MT7531_GPIO_MODE1, MT7531_GPIO11_RG_RXD2_MASK,
2657 MT7531_EXT_P_MDC_11);
2658 mt7530_rmw(priv, MT7531_GPIO_MODE1, MT7531_GPIO12_RG_RXD3_MASK,
2659 MT7531_EXT_P_MDIO_12);
2660 }
2661
2662 mt7530_rmw(priv, MT7531_GPIO_MODE0, MT7531_GPIO0_MASK,
2663 MT7531_GPIO0_INTERRUPT);
2664
2665 /* Enable Energy-Efficient Ethernet (EEE) and PHY core PLL, since
2666 * phy_device has not yet been created provided for
2667 * phy_[read,write]_mmd_indirect is called, we provide our own
2668 * mt7531_ind_mmd_phy_[read,write] to complete this function.
2669 */
2670 val = mt7531_ind_c45_phy_read(priv,
2671 MT753X_CTRL_PHY_ADDR(priv->mdiodev->addr),
2672 MDIO_MMD_VEND2, CORE_PLL_GROUP4);
2673 val |= MT7531_RG_SYSPLL_DMY2 | MT7531_PHY_PLL_BYPASS_MODE;
2674 val &= ~MT7531_PHY_PLL_OFF;
2675 mt7531_ind_c45_phy_write(priv,
2676 MT753X_CTRL_PHY_ADDR(priv->mdiodev->addr),
2677 MDIO_MMD_VEND2, CORE_PLL_GROUP4, val);
2678
2679 /* Disable EEE advertisement on the switch PHYs. */
2680 for (i = MT753X_CTRL_PHY_ADDR(priv->mdiodev->addr);
2681 i < MT753X_CTRL_PHY_ADDR(priv->mdiodev->addr) + MT7530_NUM_PHYS;
2682 i++) {
2683 mt7531_ind_c45_phy_write(priv, i, MDIO_MMD_AN, MDIO_AN_EEE_ADV,
2684 0);
2685 }
2686
2687 ret = mt7531_setup_common(ds);
2688 if (ret)
2689 return ret;
2690
2691 ds->assisted_learning_on_cpu_port = true;
2692 ds->mtu_enforcement_ingress = true;
2693
2694 return 0;
2695}
2696
2697static void mt7530_mac_port_get_caps(struct dsa_switch *ds, int port,
2698 struct phylink_config *config)
2699{
2700 config->mac_capabilities |= MAC_10 | MAC_100 | MAC_1000FD;
2701
2702 switch (port) {
2703 /* Ports which are connected to switch PHYs. There is no MII pinout. */
2704 case 0 ... 4:
2705 __set_bit(PHY_INTERFACE_MODE_GMII,
2706 config->supported_interfaces);
2707 break;
2708
2709 /* Port 5 supports rgmii with delays, mii, and gmii. */
2710 case 5:
2711 phy_interface_set_rgmii(config->supported_interfaces);
2712 __set_bit(PHY_INTERFACE_MODE_MII,
2713 config->supported_interfaces);
2714 __set_bit(PHY_INTERFACE_MODE_GMII,
2715 config->supported_interfaces);
2716 break;
2717
2718 /* Port 6 supports rgmii and trgmii. */
2719 case 6:
2720 __set_bit(PHY_INTERFACE_MODE_RGMII,
2721 config->supported_interfaces);
2722 __set_bit(PHY_INTERFACE_MODE_TRGMII,
2723 config->supported_interfaces);
2724 break;
2725 }
2726}
2727
2728static void mt7531_mac_port_get_caps(struct dsa_switch *ds, int port,
2729 struct phylink_config *config)
2730{
2731 struct mt7530_priv *priv = ds->priv;
2732
2733 config->mac_capabilities |= MAC_10 | MAC_100 | MAC_1000FD;
2734
2735 switch (port) {
2736 /* Ports which are connected to switch PHYs. There is no MII pinout. */
2737 case 0 ... 4:
2738 __set_bit(PHY_INTERFACE_MODE_GMII,
2739 config->supported_interfaces);
2740 break;
2741
2742 /* Port 5 supports rgmii with delays on MT7531BE, sgmii/802.3z on
2743 * MT7531AE.
2744 */
2745 case 5:
2746 if (!priv->p5_sgmii) {
2747 phy_interface_set_rgmii(config->supported_interfaces);
2748 break;
2749 }
2750 fallthrough;
2751
2752 /* Port 6 supports sgmii/802.3z. */
2753 case 6:
2754 __set_bit(PHY_INTERFACE_MODE_SGMII,
2755 config->supported_interfaces);
2756 __set_bit(PHY_INTERFACE_MODE_1000BASEX,
2757 config->supported_interfaces);
2758 __set_bit(PHY_INTERFACE_MODE_2500BASEX,
2759 config->supported_interfaces);
2760
2761 config->mac_capabilities |= MAC_2500FD;
2762 break;
2763 }
2764}
2765
2766static void mt7988_mac_port_get_caps(struct dsa_switch *ds, int port,
2767 struct phylink_config *config)
2768{
2769 switch (port) {
2770 /* Ports which are connected to switch PHYs. There is no MII pinout. */
2771 case 0 ... 3:
2772 __set_bit(PHY_INTERFACE_MODE_INTERNAL,
2773 config->supported_interfaces);
2774
2775 config->mac_capabilities |= MAC_10 | MAC_100 | MAC_1000FD;
2776 break;
2777
2778 /* Port 6 is connected to SoC's XGMII MAC. There is no MII pinout. */
2779 case 6:
2780 __set_bit(PHY_INTERFACE_MODE_INTERNAL,
2781 config->supported_interfaces);
2782
2783 config->mac_capabilities |= MAC_10000FD;
2784 break;
2785 }
2786}
2787
2788static void en7581_mac_port_get_caps(struct dsa_switch *ds, int port,
2789 struct phylink_config *config)
2790{
2791 switch (port) {
2792 /* Ports which are connected to switch PHYs. There is no MII pinout. */
2793 case 0 ... 4:
2794 __set_bit(PHY_INTERFACE_MODE_INTERNAL,
2795 config->supported_interfaces);
2796
2797 config->mac_capabilities |= MAC_10 | MAC_100 | MAC_1000FD;
2798 break;
2799
2800 /* Port 6 is connected to SoC's XGMII MAC. There is no MII pinout. */
2801 case 6:
2802 __set_bit(PHY_INTERFACE_MODE_INTERNAL,
2803 config->supported_interfaces);
2804
2805 config->mac_capabilities |= MAC_10000FD;
2806 break;
2807 }
2808}
2809
2810static void
2811mt7530_mac_config(struct dsa_switch *ds, int port, unsigned int mode,
2812 phy_interface_t interface)
2813{
2814 struct mt7530_priv *priv = ds->priv;
2815
2816 if (port == 5)
2817 mt7530_setup_port5(priv->ds, interface);
2818 else if (port == 6)
2819 mt7530_setup_port6(priv->ds, interface);
2820}
2821
2822static void mt7531_rgmii_setup(struct mt7530_priv *priv,
2823 phy_interface_t interface,
2824 struct phy_device *phydev)
2825{
2826 u32 val;
2827
2828 val = mt7530_read(priv, MT7531_CLKGEN_CTRL);
2829 val |= GP_CLK_EN;
2830 val &= ~GP_MODE_MASK;
2831 val |= GP_MODE(MT7531_GP_MODE_RGMII);
2832 val &= ~CLK_SKEW_IN_MASK;
2833 val |= CLK_SKEW_IN(MT7531_CLK_SKEW_NO_CHG);
2834 val &= ~CLK_SKEW_OUT_MASK;
2835 val |= CLK_SKEW_OUT(MT7531_CLK_SKEW_NO_CHG);
2836 val |= TXCLK_NO_REVERSE | RXCLK_NO_DELAY;
2837
2838 /* Do not adjust rgmii delay when vendor phy driver presents. */
2839 if (!phydev || phy_driver_is_genphy(phydev)) {
2840 val &= ~(TXCLK_NO_REVERSE | RXCLK_NO_DELAY);
2841 switch (interface) {
2842 case PHY_INTERFACE_MODE_RGMII:
2843 val |= TXCLK_NO_REVERSE;
2844 val |= RXCLK_NO_DELAY;
2845 break;
2846 case PHY_INTERFACE_MODE_RGMII_RXID:
2847 val |= TXCLK_NO_REVERSE;
2848 break;
2849 case PHY_INTERFACE_MODE_RGMII_TXID:
2850 val |= RXCLK_NO_DELAY;
2851 break;
2852 case PHY_INTERFACE_MODE_RGMII_ID:
2853 break;
2854 default:
2855 break;
2856 }
2857 }
2858
2859 mt7530_write(priv, MT7531_CLKGEN_CTRL, val);
2860}
2861
2862static void
2863mt7531_mac_config(struct dsa_switch *ds, int port, unsigned int mode,
2864 phy_interface_t interface)
2865{
2866 struct mt7530_priv *priv = ds->priv;
2867 struct phy_device *phydev;
2868 struct dsa_port *dp;
2869
2870 if (phy_interface_mode_is_rgmii(interface)) {
2871 dp = dsa_to_port(ds, port);
2872 phydev = dp->user->phydev;
2873 mt7531_rgmii_setup(priv, interface, phydev);
2874 }
2875}
2876
2877static struct phylink_pcs *
2878mt753x_phylink_mac_select_pcs(struct phylink_config *config,
2879 phy_interface_t interface)
2880{
2881 struct dsa_port *dp = dsa_phylink_to_port(config);
2882 struct mt7530_priv *priv = dp->ds->priv;
2883
2884 switch (interface) {
2885 case PHY_INTERFACE_MODE_TRGMII:
2886 return &priv->pcs[dp->index].pcs;
2887 case PHY_INTERFACE_MODE_SGMII:
2888 case PHY_INTERFACE_MODE_1000BASEX:
2889 case PHY_INTERFACE_MODE_2500BASEX:
2890 return priv->ports[dp->index].sgmii_pcs;
2891 default:
2892 return NULL;
2893 }
2894}
2895
2896static void
2897mt753x_phylink_mac_config(struct phylink_config *config, unsigned int mode,
2898 const struct phylink_link_state *state)
2899{
2900 struct dsa_port *dp = dsa_phylink_to_port(config);
2901 struct dsa_switch *ds = dp->ds;
2902 struct mt7530_priv *priv;
2903 int port = dp->index;
2904
2905 priv = ds->priv;
2906
2907 if ((port == 5 || port == 6) && priv->info->mac_port_config)
2908 priv->info->mac_port_config(ds, port, mode, state->interface);
2909
2910 /* Are we connected to external phy */
2911 if (port == 5 && dsa_is_user_port(ds, 5))
2912 mt7530_set(priv, MT753X_PMCR_P(port), PMCR_EXT_PHY);
2913}
2914
2915static void mt753x_phylink_mac_link_down(struct phylink_config *config,
2916 unsigned int mode,
2917 phy_interface_t interface)
2918{
2919 struct dsa_port *dp = dsa_phylink_to_port(config);
2920 struct mt7530_priv *priv = dp->ds->priv;
2921
2922 mt7530_clear(priv, MT753X_PMCR_P(dp->index), PMCR_LINK_SETTINGS_MASK);
2923}
2924
2925static void mt753x_phylink_mac_link_up(struct phylink_config *config,
2926 struct phy_device *phydev,
2927 unsigned int mode,
2928 phy_interface_t interface,
2929 int speed, int duplex,
2930 bool tx_pause, bool rx_pause)
2931{
2932 struct dsa_port *dp = dsa_phylink_to_port(config);
2933 struct mt7530_priv *priv = dp->ds->priv;
2934 u32 mcr;
2935
2936 mcr = PMCR_MAC_RX_EN | PMCR_MAC_TX_EN | PMCR_FORCE_LNK;
2937
2938 switch (speed) {
2939 case SPEED_1000:
2940 case SPEED_2500:
2941 case SPEED_10000:
2942 mcr |= PMCR_FORCE_SPEED_1000;
2943 break;
2944 case SPEED_100:
2945 mcr |= PMCR_FORCE_SPEED_100;
2946 break;
2947 }
2948 if (duplex == DUPLEX_FULL) {
2949 mcr |= PMCR_FORCE_FDX;
2950 if (tx_pause)
2951 mcr |= PMCR_FORCE_TX_FC_EN;
2952 if (rx_pause)
2953 mcr |= PMCR_FORCE_RX_FC_EN;
2954 }
2955
2956 if (mode == MLO_AN_PHY && phydev && phy_init_eee(phydev, false) >= 0) {
2957 switch (speed) {
2958 case SPEED_1000:
2959 case SPEED_2500:
2960 mcr |= PMCR_FORCE_EEE1G;
2961 break;
2962 case SPEED_100:
2963 mcr |= PMCR_FORCE_EEE100;
2964 break;
2965 }
2966 }
2967
2968 mt7530_set(priv, MT753X_PMCR_P(dp->index), mcr);
2969}
2970
2971static void mt753x_phylink_get_caps(struct dsa_switch *ds, int port,
2972 struct phylink_config *config)
2973{
2974 struct mt7530_priv *priv = ds->priv;
2975
2976 config->mac_capabilities = MAC_ASYM_PAUSE | MAC_SYM_PAUSE;
2977
2978 priv->info->mac_port_get_caps(ds, port, config);
2979}
2980
2981static int mt753x_pcs_validate(struct phylink_pcs *pcs,
2982 unsigned long *supported,
2983 const struct phylink_link_state *state)
2984{
2985 /* Autonegotiation is not supported in TRGMII nor 802.3z modes */
2986 if (state->interface == PHY_INTERFACE_MODE_TRGMII ||
2987 phy_interface_mode_is_8023z(state->interface))
2988 phylink_clear(supported, Autoneg);
2989
2990 return 0;
2991}
2992
2993static void mt7530_pcs_get_state(struct phylink_pcs *pcs,
2994 struct phylink_link_state *state)
2995{
2996 struct mt7530_priv *priv = pcs_to_mt753x_pcs(pcs)->priv;
2997 int port = pcs_to_mt753x_pcs(pcs)->port;
2998 u32 pmsr;
2999
3000 pmsr = mt7530_read(priv, MT7530_PMSR_P(port));
3001
3002 state->link = (pmsr & PMSR_LINK);
3003 state->an_complete = state->link;
3004 state->duplex = !!(pmsr & PMSR_DPX);
3005
3006 switch (pmsr & PMSR_SPEED_MASK) {
3007 case PMSR_SPEED_10:
3008 state->speed = SPEED_10;
3009 break;
3010 case PMSR_SPEED_100:
3011 state->speed = SPEED_100;
3012 break;
3013 case PMSR_SPEED_1000:
3014 state->speed = SPEED_1000;
3015 break;
3016 default:
3017 state->speed = SPEED_UNKNOWN;
3018 break;
3019 }
3020
3021 state->pause &= ~(MLO_PAUSE_RX | MLO_PAUSE_TX);
3022 if (pmsr & PMSR_RX_FC)
3023 state->pause |= MLO_PAUSE_RX;
3024 if (pmsr & PMSR_TX_FC)
3025 state->pause |= MLO_PAUSE_TX;
3026}
3027
3028static int mt753x_pcs_config(struct phylink_pcs *pcs, unsigned int neg_mode,
3029 phy_interface_t interface,
3030 const unsigned long *advertising,
3031 bool permit_pause_to_mac)
3032{
3033 return 0;
3034}
3035
3036static void mt7530_pcs_an_restart(struct phylink_pcs *pcs)
3037{
3038}
3039
3040static const struct phylink_pcs_ops mt7530_pcs_ops = {
3041 .pcs_validate = mt753x_pcs_validate,
3042 .pcs_get_state = mt7530_pcs_get_state,
3043 .pcs_config = mt753x_pcs_config,
3044 .pcs_an_restart = mt7530_pcs_an_restart,
3045};
3046
3047static int
3048mt753x_setup(struct dsa_switch *ds)
3049{
3050 struct mt7530_priv *priv = ds->priv;
3051 int ret = priv->info->sw_setup(ds);
3052 int i;
3053
3054 if (ret)
3055 return ret;
3056
3057 ret = mt7530_setup_irq(priv);
3058 if (ret)
3059 return ret;
3060
3061 ret = mt7530_setup_mdio(priv);
3062 if (ret && priv->irq)
3063 mt7530_free_irq_common(priv);
3064 if (ret)
3065 return ret;
3066
3067 /* Initialise the PCS devices */
3068 for (i = 0; i < priv->ds->num_ports; i++) {
3069 priv->pcs[i].pcs.ops = priv->info->pcs_ops;
3070 priv->pcs[i].pcs.neg_mode = true;
3071 priv->pcs[i].priv = priv;
3072 priv->pcs[i].port = i;
3073 }
3074
3075 if (priv->create_sgmii) {
3076 ret = priv->create_sgmii(priv);
3077 if (ret && priv->irq)
3078 mt7530_free_irq(priv);
3079 }
3080
3081 return ret;
3082}
3083
3084static int mt753x_get_mac_eee(struct dsa_switch *ds, int port,
3085 struct ethtool_keee *e)
3086{
3087 struct mt7530_priv *priv = ds->priv;
3088 u32 eeecr = mt7530_read(priv, MT753X_PMEEECR_P(port));
3089
3090 e->tx_lpi_enabled = !(eeecr & LPI_MODE_EN);
3091 e->tx_lpi_timer = LPI_THRESH_GET(eeecr);
3092
3093 return 0;
3094}
3095
3096static int mt753x_set_mac_eee(struct dsa_switch *ds, int port,
3097 struct ethtool_keee *e)
3098{
3099 struct mt7530_priv *priv = ds->priv;
3100 u32 set, mask = LPI_THRESH_MASK | LPI_MODE_EN;
3101
3102 if (e->tx_lpi_timer > 0xFFF)
3103 return -EINVAL;
3104
3105 set = LPI_THRESH_SET(e->tx_lpi_timer);
3106 if (!e->tx_lpi_enabled)
3107 /* Force LPI Mode without a delay */
3108 set |= LPI_MODE_EN;
3109 mt7530_rmw(priv, MT753X_PMEEECR_P(port), mask, set);
3110
3111 return 0;
3112}
3113
3114static void
3115mt753x_conduit_state_change(struct dsa_switch *ds,
3116 const struct net_device *conduit,
3117 bool operational)
3118{
3119 struct dsa_port *cpu_dp = conduit->dsa_ptr;
3120 struct mt7530_priv *priv = ds->priv;
3121 int val = 0;
3122 u8 mask;
3123
3124 /* Set the CPU port to trap frames to for MT7530. Trapped frames will be
3125 * forwarded to the numerically smallest CPU port whose conduit
3126 * interface is up.
3127 */
3128 if (priv->id != ID_MT7530 && priv->id != ID_MT7621)
3129 return;
3130
3131 mask = BIT(cpu_dp->index);
3132
3133 if (operational)
3134 priv->active_cpu_ports |= mask;
3135 else
3136 priv->active_cpu_ports &= ~mask;
3137
3138 if (priv->active_cpu_ports) {
3139 val = MT7530_CPU_EN |
3140 MT7530_CPU_PORT(__ffs(priv->active_cpu_ports));
3141 }
3142
3143 mt7530_rmw(priv, MT753X_MFC, MT7530_CPU_EN | MT7530_CPU_PORT_MASK, val);
3144}
3145
3146static int mt753x_tc_setup_qdisc_tbf(struct dsa_switch *ds, int port,
3147 struct tc_tbf_qopt_offload *qopt)
3148{
3149 struct tc_tbf_qopt_offload_replace_params *p = &qopt->replace_params;
3150 struct mt7530_priv *priv = ds->priv;
3151 u32 rate = 0;
3152
3153 switch (qopt->command) {
3154 case TC_TBF_REPLACE:
3155 rate = div_u64(p->rate.rate_bytes_ps, 1000) << 3; /* kbps */
3156 fallthrough;
3157 case TC_TBF_DESTROY: {
3158 u32 val, tick;
3159
3160 mt7530_rmw(priv, MT753X_GERLCR, EGR_BC_MASK,
3161 EGR_BC_CRC_IPG_PREAMBLE);
3162
3163 /* if rate is greater than 10Mbps tick is 1/32 ms,
3164 * 1ms otherwise
3165 */
3166 tick = rate > 10000 ? 2 : 7;
3167 val = FIELD_PREP(ERLCR_CIR_MASK, (rate >> 5)) |
3168 FIELD_PREP(ERLCR_EN_MASK, !!rate) |
3169 FIELD_PREP(ERLCR_EXP_MASK, tick) |
3170 ERLCR_TBF_MODE_MASK |
3171 FIELD_PREP(ERLCR_MANT_MASK, 0xf);
3172 mt7530_write(priv, MT753X_ERLCR_P(port), val);
3173 break;
3174 }
3175 default:
3176 return -EOPNOTSUPP;
3177 }
3178
3179 return 0;
3180}
3181
3182static int mt753x_setup_tc(struct dsa_switch *ds, int port,
3183 enum tc_setup_type type, void *type_data)
3184{
3185 switch (type) {
3186 case TC_SETUP_QDISC_TBF:
3187 return mt753x_tc_setup_qdisc_tbf(ds, port, type_data);
3188 default:
3189 return -EOPNOTSUPP;
3190 }
3191}
3192
3193static int mt7988_setup(struct dsa_switch *ds)
3194{
3195 struct mt7530_priv *priv = ds->priv;
3196
3197 /* Reset the switch */
3198 reset_control_assert(priv->rstc);
3199 usleep_range(20, 50);
3200 reset_control_deassert(priv->rstc);
3201 usleep_range(20, 50);
3202
3203 /* Reset the switch PHYs */
3204 mt7530_write(priv, MT7530_SYS_CTRL, SYS_CTRL_PHY_RST);
3205
3206 return mt7531_setup_common(ds);
3207}
3208
3209const struct dsa_switch_ops mt7530_switch_ops = {
3210 .get_tag_protocol = mtk_get_tag_protocol,
3211 .setup = mt753x_setup,
3212 .preferred_default_local_cpu_port = mt753x_preferred_default_local_cpu_port,
3213 .get_strings = mt7530_get_strings,
3214 .get_ethtool_stats = mt7530_get_ethtool_stats,
3215 .get_sset_count = mt7530_get_sset_count,
3216 .set_ageing_time = mt7530_set_ageing_time,
3217 .port_enable = mt7530_port_enable,
3218 .port_disable = mt7530_port_disable,
3219 .port_change_mtu = mt7530_port_change_mtu,
3220 .port_max_mtu = mt7530_port_max_mtu,
3221 .port_stp_state_set = mt7530_stp_state_set,
3222 .port_pre_bridge_flags = mt7530_port_pre_bridge_flags,
3223 .port_bridge_flags = mt7530_port_bridge_flags,
3224 .port_bridge_join = mt7530_port_bridge_join,
3225 .port_bridge_leave = mt7530_port_bridge_leave,
3226 .port_fdb_add = mt7530_port_fdb_add,
3227 .port_fdb_del = mt7530_port_fdb_del,
3228 .port_fdb_dump = mt7530_port_fdb_dump,
3229 .port_mdb_add = mt7530_port_mdb_add,
3230 .port_mdb_del = mt7530_port_mdb_del,
3231 .port_vlan_filtering = mt7530_port_vlan_filtering,
3232 .port_vlan_add = mt7530_port_vlan_add,
3233 .port_vlan_del = mt7530_port_vlan_del,
3234 .port_mirror_add = mt753x_port_mirror_add,
3235 .port_mirror_del = mt753x_port_mirror_del,
3236 .phylink_get_caps = mt753x_phylink_get_caps,
3237 .get_mac_eee = mt753x_get_mac_eee,
3238 .set_mac_eee = mt753x_set_mac_eee,
3239 .conduit_state_change = mt753x_conduit_state_change,
3240 .port_setup_tc = mt753x_setup_tc,
3241};
3242EXPORT_SYMBOL_GPL(mt7530_switch_ops);
3243
3244static const struct phylink_mac_ops mt753x_phylink_mac_ops = {
3245 .mac_select_pcs = mt753x_phylink_mac_select_pcs,
3246 .mac_config = mt753x_phylink_mac_config,
3247 .mac_link_down = mt753x_phylink_mac_link_down,
3248 .mac_link_up = mt753x_phylink_mac_link_up,
3249};
3250
3251const struct mt753x_info mt753x_table[] = {
3252 [ID_MT7621] = {
3253 .id = ID_MT7621,
3254 .pcs_ops = &mt7530_pcs_ops,
3255 .sw_setup = mt7530_setup,
3256 .phy_read_c22 = mt7530_phy_read_c22,
3257 .phy_write_c22 = mt7530_phy_write_c22,
3258 .phy_read_c45 = mt7530_phy_read_c45,
3259 .phy_write_c45 = mt7530_phy_write_c45,
3260 .mac_port_get_caps = mt7530_mac_port_get_caps,
3261 .mac_port_config = mt7530_mac_config,
3262 },
3263 [ID_MT7530] = {
3264 .id = ID_MT7530,
3265 .pcs_ops = &mt7530_pcs_ops,
3266 .sw_setup = mt7530_setup,
3267 .phy_read_c22 = mt7530_phy_read_c22,
3268 .phy_write_c22 = mt7530_phy_write_c22,
3269 .phy_read_c45 = mt7530_phy_read_c45,
3270 .phy_write_c45 = mt7530_phy_write_c45,
3271 .mac_port_get_caps = mt7530_mac_port_get_caps,
3272 .mac_port_config = mt7530_mac_config,
3273 },
3274 [ID_MT7531] = {
3275 .id = ID_MT7531,
3276 .pcs_ops = &mt7530_pcs_ops,
3277 .sw_setup = mt7531_setup,
3278 .phy_read_c22 = mt7531_ind_c22_phy_read,
3279 .phy_write_c22 = mt7531_ind_c22_phy_write,
3280 .phy_read_c45 = mt7531_ind_c45_phy_read,
3281 .phy_write_c45 = mt7531_ind_c45_phy_write,
3282 .mac_port_get_caps = mt7531_mac_port_get_caps,
3283 .mac_port_config = mt7531_mac_config,
3284 },
3285 [ID_MT7988] = {
3286 .id = ID_MT7988,
3287 .pcs_ops = &mt7530_pcs_ops,
3288 .sw_setup = mt7988_setup,
3289 .phy_read_c22 = mt7531_ind_c22_phy_read,
3290 .phy_write_c22 = mt7531_ind_c22_phy_write,
3291 .phy_read_c45 = mt7531_ind_c45_phy_read,
3292 .phy_write_c45 = mt7531_ind_c45_phy_write,
3293 .mac_port_get_caps = mt7988_mac_port_get_caps,
3294 },
3295 [ID_EN7581] = {
3296 .id = ID_EN7581,
3297 .pcs_ops = &mt7530_pcs_ops,
3298 .sw_setup = mt7988_setup,
3299 .phy_read_c22 = mt7531_ind_c22_phy_read,
3300 .phy_write_c22 = mt7531_ind_c22_phy_write,
3301 .phy_read_c45 = mt7531_ind_c45_phy_read,
3302 .phy_write_c45 = mt7531_ind_c45_phy_write,
3303 .mac_port_get_caps = en7581_mac_port_get_caps,
3304 },
3305};
3306EXPORT_SYMBOL_GPL(mt753x_table);
3307
3308int
3309mt7530_probe_common(struct mt7530_priv *priv)
3310{
3311 struct device *dev = priv->dev;
3312
3313 priv->ds = devm_kzalloc(dev, sizeof(*priv->ds), GFP_KERNEL);
3314 if (!priv->ds)
3315 return -ENOMEM;
3316
3317 priv->ds->dev = dev;
3318 priv->ds->num_ports = MT7530_NUM_PORTS;
3319
3320 /* Get the hardware identifier from the devicetree node.
3321 * We will need it for some of the clock and regulator setup.
3322 */
3323 priv->info = of_device_get_match_data(dev);
3324 if (!priv->info)
3325 return -EINVAL;
3326
3327 priv->id = priv->info->id;
3328 priv->dev = dev;
3329 priv->ds->priv = priv;
3330 priv->ds->ops = &mt7530_switch_ops;
3331 priv->ds->phylink_mac_ops = &mt753x_phylink_mac_ops;
3332 mutex_init(&priv->reg_mutex);
3333 dev_set_drvdata(dev, priv);
3334
3335 return 0;
3336}
3337EXPORT_SYMBOL_GPL(mt7530_probe_common);
3338
3339void
3340mt7530_remove_common(struct mt7530_priv *priv)
3341{
3342 if (priv->irq)
3343 mt7530_free_irq(priv);
3344
3345 dsa_unregister_switch(priv->ds);
3346
3347 mutex_destroy(&priv->reg_mutex);
3348}
3349EXPORT_SYMBOL_GPL(mt7530_remove_common);
3350
3351MODULE_AUTHOR("Sean Wang <sean.wang@mediatek.com>");
3352MODULE_DESCRIPTION("Driver for Mediatek MT7530 Switch");
3353MODULE_LICENSE("GPL");
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Mediatek MT7530 DSA Switch driver
4 * Copyright (C) 2017 Sean Wang <sean.wang@mediatek.com>
5 */
6#include <linux/etherdevice.h>
7#include <linux/if_bridge.h>
8#include <linux/iopoll.h>
9#include <linux/mdio.h>
10#include <linux/mfd/syscon.h>
11#include <linux/module.h>
12#include <linux/netdevice.h>
13#include <linux/of_mdio.h>
14#include <linux/of_net.h>
15#include <linux/of_platform.h>
16#include <linux/phylink.h>
17#include <linux/regmap.h>
18#include <linux/regulator/consumer.h>
19#include <linux/reset.h>
20#include <linux/gpio/consumer.h>
21#include <net/dsa.h>
22
23#include "mt7530.h"
24
25/* String, offset, and register size in bytes if different from 4 bytes */
26static const struct mt7530_mib_desc mt7530_mib[] = {
27 MIB_DESC(1, 0x00, "TxDrop"),
28 MIB_DESC(1, 0x04, "TxCrcErr"),
29 MIB_DESC(1, 0x08, "TxUnicast"),
30 MIB_DESC(1, 0x0c, "TxMulticast"),
31 MIB_DESC(1, 0x10, "TxBroadcast"),
32 MIB_DESC(1, 0x14, "TxCollision"),
33 MIB_DESC(1, 0x18, "TxSingleCollision"),
34 MIB_DESC(1, 0x1c, "TxMultipleCollision"),
35 MIB_DESC(1, 0x20, "TxDeferred"),
36 MIB_DESC(1, 0x24, "TxLateCollision"),
37 MIB_DESC(1, 0x28, "TxExcessiveCollistion"),
38 MIB_DESC(1, 0x2c, "TxPause"),
39 MIB_DESC(1, 0x30, "TxPktSz64"),
40 MIB_DESC(1, 0x34, "TxPktSz65To127"),
41 MIB_DESC(1, 0x38, "TxPktSz128To255"),
42 MIB_DESC(1, 0x3c, "TxPktSz256To511"),
43 MIB_DESC(1, 0x40, "TxPktSz512To1023"),
44 MIB_DESC(1, 0x44, "Tx1024ToMax"),
45 MIB_DESC(2, 0x48, "TxBytes"),
46 MIB_DESC(1, 0x60, "RxDrop"),
47 MIB_DESC(1, 0x64, "RxFiltering"),
48 MIB_DESC(1, 0x6c, "RxMulticast"),
49 MIB_DESC(1, 0x70, "RxBroadcast"),
50 MIB_DESC(1, 0x74, "RxAlignErr"),
51 MIB_DESC(1, 0x78, "RxCrcErr"),
52 MIB_DESC(1, 0x7c, "RxUnderSizeErr"),
53 MIB_DESC(1, 0x80, "RxFragErr"),
54 MIB_DESC(1, 0x84, "RxOverSzErr"),
55 MIB_DESC(1, 0x88, "RxJabberErr"),
56 MIB_DESC(1, 0x8c, "RxPause"),
57 MIB_DESC(1, 0x90, "RxPktSz64"),
58 MIB_DESC(1, 0x94, "RxPktSz65To127"),
59 MIB_DESC(1, 0x98, "RxPktSz128To255"),
60 MIB_DESC(1, 0x9c, "RxPktSz256To511"),
61 MIB_DESC(1, 0xa0, "RxPktSz512To1023"),
62 MIB_DESC(1, 0xa4, "RxPktSz1024ToMax"),
63 MIB_DESC(2, 0xa8, "RxBytes"),
64 MIB_DESC(1, 0xb0, "RxCtrlDrop"),
65 MIB_DESC(1, 0xb4, "RxIngressDrop"),
66 MIB_DESC(1, 0xb8, "RxArlDrop"),
67};
68
69static int
70mt7623_trgmii_write(struct mt7530_priv *priv, u32 reg, u32 val)
71{
72 int ret;
73
74 ret = regmap_write(priv->ethernet, TRGMII_BASE(reg), val);
75 if (ret < 0)
76 dev_err(priv->dev,
77 "failed to priv write register\n");
78 return ret;
79}
80
81static u32
82mt7623_trgmii_read(struct mt7530_priv *priv, u32 reg)
83{
84 int ret;
85 u32 val;
86
87 ret = regmap_read(priv->ethernet, TRGMII_BASE(reg), &val);
88 if (ret < 0) {
89 dev_err(priv->dev,
90 "failed to priv read register\n");
91 return ret;
92 }
93
94 return val;
95}
96
97static void
98mt7623_trgmii_rmw(struct mt7530_priv *priv, u32 reg,
99 u32 mask, u32 set)
100{
101 u32 val;
102
103 val = mt7623_trgmii_read(priv, reg);
104 val &= ~mask;
105 val |= set;
106 mt7623_trgmii_write(priv, reg, val);
107}
108
109static void
110mt7623_trgmii_set(struct mt7530_priv *priv, u32 reg, u32 val)
111{
112 mt7623_trgmii_rmw(priv, reg, 0, val);
113}
114
115static void
116mt7623_trgmii_clear(struct mt7530_priv *priv, u32 reg, u32 val)
117{
118 mt7623_trgmii_rmw(priv, reg, val, 0);
119}
120
121static int
122core_read_mmd_indirect(struct mt7530_priv *priv, int prtad, int devad)
123{
124 struct mii_bus *bus = priv->bus;
125 int value, ret;
126
127 /* Write the desired MMD Devad */
128 ret = bus->write(bus, 0, MII_MMD_CTRL, devad);
129 if (ret < 0)
130 goto err;
131
132 /* Write the desired MMD register address */
133 ret = bus->write(bus, 0, MII_MMD_DATA, prtad);
134 if (ret < 0)
135 goto err;
136
137 /* Select the Function : DATA with no post increment */
138 ret = bus->write(bus, 0, MII_MMD_CTRL, (devad | MII_MMD_CTRL_NOINCR));
139 if (ret < 0)
140 goto err;
141
142 /* Read the content of the MMD's selected register */
143 value = bus->read(bus, 0, MII_MMD_DATA);
144
145 return value;
146err:
147 dev_err(&bus->dev, "failed to read mmd register\n");
148
149 return ret;
150}
151
152static int
153core_write_mmd_indirect(struct mt7530_priv *priv, int prtad,
154 int devad, u32 data)
155{
156 struct mii_bus *bus = priv->bus;
157 int ret;
158
159 /* Write the desired MMD Devad */
160 ret = bus->write(bus, 0, MII_MMD_CTRL, devad);
161 if (ret < 0)
162 goto err;
163
164 /* Write the desired MMD register address */
165 ret = bus->write(bus, 0, MII_MMD_DATA, prtad);
166 if (ret < 0)
167 goto err;
168
169 /* Select the Function : DATA with no post increment */
170 ret = bus->write(bus, 0, MII_MMD_CTRL, (devad | MII_MMD_CTRL_NOINCR));
171 if (ret < 0)
172 goto err;
173
174 /* Write the data into MMD's selected register */
175 ret = bus->write(bus, 0, MII_MMD_DATA, data);
176err:
177 if (ret < 0)
178 dev_err(&bus->dev,
179 "failed to write mmd register\n");
180 return ret;
181}
182
183static void
184core_write(struct mt7530_priv *priv, u32 reg, u32 val)
185{
186 struct mii_bus *bus = priv->bus;
187
188 mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
189
190 core_write_mmd_indirect(priv, reg, MDIO_MMD_VEND2, val);
191
192 mutex_unlock(&bus->mdio_lock);
193}
194
195static void
196core_rmw(struct mt7530_priv *priv, u32 reg, u32 mask, u32 set)
197{
198 struct mii_bus *bus = priv->bus;
199 u32 val;
200
201 mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
202
203 val = core_read_mmd_indirect(priv, reg, MDIO_MMD_VEND2);
204 val &= ~mask;
205 val |= set;
206 core_write_mmd_indirect(priv, reg, MDIO_MMD_VEND2, val);
207
208 mutex_unlock(&bus->mdio_lock);
209}
210
211static void
212core_set(struct mt7530_priv *priv, u32 reg, u32 val)
213{
214 core_rmw(priv, reg, 0, val);
215}
216
217static void
218core_clear(struct mt7530_priv *priv, u32 reg, u32 val)
219{
220 core_rmw(priv, reg, val, 0);
221}
222
223static int
224mt7530_mii_write(struct mt7530_priv *priv, u32 reg, u32 val)
225{
226 struct mii_bus *bus = priv->bus;
227 u16 page, r, lo, hi;
228 int ret;
229
230 page = (reg >> 6) & 0x3ff;
231 r = (reg >> 2) & 0xf;
232 lo = val & 0xffff;
233 hi = val >> 16;
234
235 /* MT7530 uses 31 as the pseudo port */
236 ret = bus->write(bus, 0x1f, 0x1f, page);
237 if (ret < 0)
238 goto err;
239
240 ret = bus->write(bus, 0x1f, r, lo);
241 if (ret < 0)
242 goto err;
243
244 ret = bus->write(bus, 0x1f, 0x10, hi);
245err:
246 if (ret < 0)
247 dev_err(&bus->dev,
248 "failed to write mt7530 register\n");
249 return ret;
250}
251
252static u32
253mt7530_mii_read(struct mt7530_priv *priv, u32 reg)
254{
255 struct mii_bus *bus = priv->bus;
256 u16 page, r, lo, hi;
257 int ret;
258
259 page = (reg >> 6) & 0x3ff;
260 r = (reg >> 2) & 0xf;
261
262 /* MT7530 uses 31 as the pseudo port */
263 ret = bus->write(bus, 0x1f, 0x1f, page);
264 if (ret < 0) {
265 dev_err(&bus->dev,
266 "failed to read mt7530 register\n");
267 return ret;
268 }
269
270 lo = bus->read(bus, 0x1f, r);
271 hi = bus->read(bus, 0x1f, 0x10);
272
273 return (hi << 16) | (lo & 0xffff);
274}
275
276static void
277mt7530_write(struct mt7530_priv *priv, u32 reg, u32 val)
278{
279 struct mii_bus *bus = priv->bus;
280
281 mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
282
283 mt7530_mii_write(priv, reg, val);
284
285 mutex_unlock(&bus->mdio_lock);
286}
287
288static u32
289_mt7530_read(struct mt7530_dummy_poll *p)
290{
291 struct mii_bus *bus = p->priv->bus;
292 u32 val;
293
294 mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
295
296 val = mt7530_mii_read(p->priv, p->reg);
297
298 mutex_unlock(&bus->mdio_lock);
299
300 return val;
301}
302
303static u32
304mt7530_read(struct mt7530_priv *priv, u32 reg)
305{
306 struct mt7530_dummy_poll p;
307
308 INIT_MT7530_DUMMY_POLL(&p, priv, reg);
309 return _mt7530_read(&p);
310}
311
312static void
313mt7530_rmw(struct mt7530_priv *priv, u32 reg,
314 u32 mask, u32 set)
315{
316 struct mii_bus *bus = priv->bus;
317 u32 val;
318
319 mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
320
321 val = mt7530_mii_read(priv, reg);
322 val &= ~mask;
323 val |= set;
324 mt7530_mii_write(priv, reg, val);
325
326 mutex_unlock(&bus->mdio_lock);
327}
328
329static void
330mt7530_set(struct mt7530_priv *priv, u32 reg, u32 val)
331{
332 mt7530_rmw(priv, reg, 0, val);
333}
334
335static void
336mt7530_clear(struct mt7530_priv *priv, u32 reg, u32 val)
337{
338 mt7530_rmw(priv, reg, val, 0);
339}
340
341static int
342mt7530_fdb_cmd(struct mt7530_priv *priv, enum mt7530_fdb_cmd cmd, u32 *rsp)
343{
344 u32 val;
345 int ret;
346 struct mt7530_dummy_poll p;
347
348 /* Set the command operating upon the MAC address entries */
349 val = ATC_BUSY | ATC_MAT(0) | cmd;
350 mt7530_write(priv, MT7530_ATC, val);
351
352 INIT_MT7530_DUMMY_POLL(&p, priv, MT7530_ATC);
353 ret = readx_poll_timeout(_mt7530_read, &p, val,
354 !(val & ATC_BUSY), 20, 20000);
355 if (ret < 0) {
356 dev_err(priv->dev, "reset timeout\n");
357 return ret;
358 }
359
360 /* Additional sanity for read command if the specified
361 * entry is invalid
362 */
363 val = mt7530_read(priv, MT7530_ATC);
364 if ((cmd == MT7530_FDB_READ) && (val & ATC_INVALID))
365 return -EINVAL;
366
367 if (rsp)
368 *rsp = val;
369
370 return 0;
371}
372
373static void
374mt7530_fdb_read(struct mt7530_priv *priv, struct mt7530_fdb *fdb)
375{
376 u32 reg[3];
377 int i;
378
379 /* Read from ARL table into an array */
380 for (i = 0; i < 3; i++) {
381 reg[i] = mt7530_read(priv, MT7530_TSRA1 + (i * 4));
382
383 dev_dbg(priv->dev, "%s(%d) reg[%d]=0x%x\n",
384 __func__, __LINE__, i, reg[i]);
385 }
386
387 fdb->vid = (reg[1] >> CVID) & CVID_MASK;
388 fdb->aging = (reg[2] >> AGE_TIMER) & AGE_TIMER_MASK;
389 fdb->port_mask = (reg[2] >> PORT_MAP) & PORT_MAP_MASK;
390 fdb->mac[0] = (reg[0] >> MAC_BYTE_0) & MAC_BYTE_MASK;
391 fdb->mac[1] = (reg[0] >> MAC_BYTE_1) & MAC_BYTE_MASK;
392 fdb->mac[2] = (reg[0] >> MAC_BYTE_2) & MAC_BYTE_MASK;
393 fdb->mac[3] = (reg[0] >> MAC_BYTE_3) & MAC_BYTE_MASK;
394 fdb->mac[4] = (reg[1] >> MAC_BYTE_4) & MAC_BYTE_MASK;
395 fdb->mac[5] = (reg[1] >> MAC_BYTE_5) & MAC_BYTE_MASK;
396 fdb->noarp = ((reg[2] >> ENT_STATUS) & ENT_STATUS_MASK) == STATIC_ENT;
397}
398
399static void
400mt7530_fdb_write(struct mt7530_priv *priv, u16 vid,
401 u8 port_mask, const u8 *mac,
402 u8 aging, u8 type)
403{
404 u32 reg[3] = { 0 };
405 int i;
406
407 reg[1] |= vid & CVID_MASK;
408 reg[2] |= (aging & AGE_TIMER_MASK) << AGE_TIMER;
409 reg[2] |= (port_mask & PORT_MAP_MASK) << PORT_MAP;
410 /* STATIC_ENT indicate that entry is static wouldn't
411 * be aged out and STATIC_EMP specified as erasing an
412 * entry
413 */
414 reg[2] |= (type & ENT_STATUS_MASK) << ENT_STATUS;
415 reg[1] |= mac[5] << MAC_BYTE_5;
416 reg[1] |= mac[4] << MAC_BYTE_4;
417 reg[0] |= mac[3] << MAC_BYTE_3;
418 reg[0] |= mac[2] << MAC_BYTE_2;
419 reg[0] |= mac[1] << MAC_BYTE_1;
420 reg[0] |= mac[0] << MAC_BYTE_0;
421
422 /* Write array into the ARL table */
423 for (i = 0; i < 3; i++)
424 mt7530_write(priv, MT7530_ATA1 + (i * 4), reg[i]);
425}
426
427static int
428mt7530_pad_clk_setup(struct dsa_switch *ds, int mode)
429{
430 struct mt7530_priv *priv = ds->priv;
431 u32 ncpo1, ssc_delta, trgint, i, xtal;
432
433 xtal = mt7530_read(priv, MT7530_MHWTRAP) & HWTRAP_XTAL_MASK;
434
435 if (xtal == HWTRAP_XTAL_20MHZ) {
436 dev_err(priv->dev,
437 "%s: MT7530 with a 20MHz XTAL is not supported!\n",
438 __func__);
439 return -EINVAL;
440 }
441
442 switch (mode) {
443 case PHY_INTERFACE_MODE_RGMII:
444 trgint = 0;
445 /* PLL frequency: 125MHz */
446 ncpo1 = 0x0c80;
447 break;
448 case PHY_INTERFACE_MODE_TRGMII:
449 trgint = 1;
450 if (priv->id == ID_MT7621) {
451 /* PLL frequency: 150MHz: 1.2GBit */
452 if (xtal == HWTRAP_XTAL_40MHZ)
453 ncpo1 = 0x0780;
454 if (xtal == HWTRAP_XTAL_25MHZ)
455 ncpo1 = 0x0a00;
456 } else { /* PLL frequency: 250MHz: 2.0Gbit */
457 if (xtal == HWTRAP_XTAL_40MHZ)
458 ncpo1 = 0x0c80;
459 if (xtal == HWTRAP_XTAL_25MHZ)
460 ncpo1 = 0x1400;
461 }
462 break;
463 default:
464 dev_err(priv->dev, "xMII mode %d not supported\n", mode);
465 return -EINVAL;
466 }
467
468 if (xtal == HWTRAP_XTAL_25MHZ)
469 ssc_delta = 0x57;
470 else
471 ssc_delta = 0x87;
472
473 mt7530_rmw(priv, MT7530_P6ECR, P6_INTF_MODE_MASK,
474 P6_INTF_MODE(trgint));
475
476 /* Lower Tx Driving for TRGMII path */
477 for (i = 0 ; i < NUM_TRGMII_CTRL ; i++)
478 mt7530_write(priv, MT7530_TRGMII_TD_ODT(i),
479 TD_DM_DRVP(8) | TD_DM_DRVN(8));
480
481 /* Setup core clock for MT7530 */
482 if (!trgint) {
483 /* Disable MT7530 core clock */
484 core_clear(priv, CORE_TRGMII_GSW_CLK_CG, REG_GSWCK_EN);
485
486 /* Disable PLL, since phy_device has not yet been created
487 * provided for phy_[read,write]_mmd_indirect is called, we
488 * provide our own core_write_mmd_indirect to complete this
489 * function.
490 */
491 core_write_mmd_indirect(priv,
492 CORE_GSWPLL_GRP1,
493 MDIO_MMD_VEND2,
494 0);
495
496 /* Set core clock into 500Mhz */
497 core_write(priv, CORE_GSWPLL_GRP2,
498 RG_GSWPLL_POSDIV_500M(1) |
499 RG_GSWPLL_FBKDIV_500M(25));
500
501 /* Enable PLL */
502 core_write(priv, CORE_GSWPLL_GRP1,
503 RG_GSWPLL_EN_PRE |
504 RG_GSWPLL_POSDIV_200M(2) |
505 RG_GSWPLL_FBKDIV_200M(32));
506
507 /* Enable MT7530 core clock */
508 core_set(priv, CORE_TRGMII_GSW_CLK_CG, REG_GSWCK_EN);
509 }
510
511 /* Setup the MT7530 TRGMII Tx Clock */
512 core_set(priv, CORE_TRGMII_GSW_CLK_CG, REG_GSWCK_EN);
513 core_write(priv, CORE_PLL_GROUP5, RG_LCDDS_PCW_NCPO1(ncpo1));
514 core_write(priv, CORE_PLL_GROUP6, RG_LCDDS_PCW_NCPO0(0));
515 core_write(priv, CORE_PLL_GROUP10, RG_LCDDS_SSC_DELTA(ssc_delta));
516 core_write(priv, CORE_PLL_GROUP11, RG_LCDDS_SSC_DELTA1(ssc_delta));
517 core_write(priv, CORE_PLL_GROUP4,
518 RG_SYSPLL_DDSFBK_EN | RG_SYSPLL_BIAS_EN |
519 RG_SYSPLL_BIAS_LPF_EN);
520 core_write(priv, CORE_PLL_GROUP2,
521 RG_SYSPLL_EN_NORMAL | RG_SYSPLL_VODEN |
522 RG_SYSPLL_POSDIV(1));
523 core_write(priv, CORE_PLL_GROUP7,
524 RG_LCDDS_PCW_NCPO_CHG | RG_LCCDS_C(3) |
525 RG_LCDDS_PWDB | RG_LCDDS_ISO_EN);
526 core_set(priv, CORE_TRGMII_GSW_CLK_CG,
527 REG_GSWCK_EN | REG_TRGMIICK_EN);
528
529 if (!trgint)
530 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
531 mt7530_rmw(priv, MT7530_TRGMII_RD(i),
532 RD_TAP_MASK, RD_TAP(16));
533 else
534 if (priv->id != ID_MT7621)
535 mt7623_trgmii_set(priv, GSW_INTF_MODE,
536 INTF_MODE_TRGMII);
537
538 return 0;
539}
540
541static int
542mt7623_pad_clk_setup(struct dsa_switch *ds)
543{
544 struct mt7530_priv *priv = ds->priv;
545 int i;
546
547 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
548 mt7623_trgmii_write(priv, GSW_TRGMII_TD_ODT(i),
549 TD_DM_DRVP(8) | TD_DM_DRVN(8));
550
551 mt7623_trgmii_set(priv, GSW_TRGMII_RCK_CTRL, RX_RST | RXC_DQSISEL);
552 mt7623_trgmii_clear(priv, GSW_TRGMII_RCK_CTRL, RX_RST);
553
554 return 0;
555}
556
557static void
558mt7530_mib_reset(struct dsa_switch *ds)
559{
560 struct mt7530_priv *priv = ds->priv;
561
562 mt7530_write(priv, MT7530_MIB_CCR, CCR_MIB_FLUSH);
563 mt7530_write(priv, MT7530_MIB_CCR, CCR_MIB_ACTIVATE);
564}
565
566static void
567mt7530_port_set_status(struct mt7530_priv *priv, int port, int enable)
568{
569 u32 mask = PMCR_TX_EN | PMCR_RX_EN;
570
571 if (enable)
572 mt7530_set(priv, MT7530_PMCR_P(port), mask);
573 else
574 mt7530_clear(priv, MT7530_PMCR_P(port), mask);
575}
576
577static int mt7530_phy_read(struct dsa_switch *ds, int port, int regnum)
578{
579 struct mt7530_priv *priv = ds->priv;
580
581 return mdiobus_read_nested(priv->bus, port, regnum);
582}
583
584static int mt7530_phy_write(struct dsa_switch *ds, int port, int regnum,
585 u16 val)
586{
587 struct mt7530_priv *priv = ds->priv;
588
589 return mdiobus_write_nested(priv->bus, port, regnum, val);
590}
591
592static void
593mt7530_get_strings(struct dsa_switch *ds, int port, u32 stringset,
594 uint8_t *data)
595{
596 int i;
597
598 if (stringset != ETH_SS_STATS)
599 return;
600
601 for (i = 0; i < ARRAY_SIZE(mt7530_mib); i++)
602 strncpy(data + i * ETH_GSTRING_LEN, mt7530_mib[i].name,
603 ETH_GSTRING_LEN);
604}
605
606static void
607mt7530_get_ethtool_stats(struct dsa_switch *ds, int port,
608 uint64_t *data)
609{
610 struct mt7530_priv *priv = ds->priv;
611 const struct mt7530_mib_desc *mib;
612 u32 reg, i;
613 u64 hi;
614
615 for (i = 0; i < ARRAY_SIZE(mt7530_mib); i++) {
616 mib = &mt7530_mib[i];
617 reg = MT7530_PORT_MIB_COUNTER(port) + mib->offset;
618
619 data[i] = mt7530_read(priv, reg);
620 if (mib->size == 2) {
621 hi = mt7530_read(priv, reg + 4);
622 data[i] |= hi << 32;
623 }
624 }
625}
626
627static int
628mt7530_get_sset_count(struct dsa_switch *ds, int port, int sset)
629{
630 if (sset != ETH_SS_STATS)
631 return 0;
632
633 return ARRAY_SIZE(mt7530_mib);
634}
635
636static void mt7530_setup_port5(struct dsa_switch *ds, phy_interface_t interface)
637{
638 struct mt7530_priv *priv = ds->priv;
639 u8 tx_delay = 0;
640 int val;
641
642 mutex_lock(&priv->reg_mutex);
643
644 val = mt7530_read(priv, MT7530_MHWTRAP);
645
646 val |= MHWTRAP_MANUAL | MHWTRAP_P5_MAC_SEL | MHWTRAP_P5_DIS;
647 val &= ~MHWTRAP_P5_RGMII_MODE & ~MHWTRAP_PHY0_SEL;
648
649 switch (priv->p5_intf_sel) {
650 case P5_INTF_SEL_PHY_P0:
651 /* MT7530_P5_MODE_GPHY_P0: 2nd GMAC -> P5 -> P0 */
652 val |= MHWTRAP_PHY0_SEL;
653 /* fall through */
654 case P5_INTF_SEL_PHY_P4:
655 /* MT7530_P5_MODE_GPHY_P4: 2nd GMAC -> P5 -> P4 */
656 val &= ~MHWTRAP_P5_MAC_SEL & ~MHWTRAP_P5_DIS;
657
658 /* Setup the MAC by default for the cpu port */
659 mt7530_write(priv, MT7530_PMCR_P(5), 0x56300);
660 break;
661 case P5_INTF_SEL_GMAC5:
662 /* MT7530_P5_MODE_GMAC: P5 -> External phy or 2nd GMAC */
663 val &= ~MHWTRAP_P5_DIS;
664 break;
665 case P5_DISABLED:
666 interface = PHY_INTERFACE_MODE_NA;
667 break;
668 default:
669 dev_err(ds->dev, "Unsupported p5_intf_sel %d\n",
670 priv->p5_intf_sel);
671 goto unlock_exit;
672 }
673
674 /* Setup RGMII settings */
675 if (phy_interface_mode_is_rgmii(interface)) {
676 val |= MHWTRAP_P5_RGMII_MODE;
677
678 /* P5 RGMII RX Clock Control: delay setting for 1000M */
679 mt7530_write(priv, MT7530_P5RGMIIRXCR, CSR_RGMII_EDGE_ALIGN);
680
681 /* Don't set delay in DSA mode */
682 if (!dsa_is_dsa_port(priv->ds, 5) &&
683 (interface == PHY_INTERFACE_MODE_RGMII_TXID ||
684 interface == PHY_INTERFACE_MODE_RGMII_ID))
685 tx_delay = 4; /* n * 0.5 ns */
686
687 /* P5 RGMII TX Clock Control: delay x */
688 mt7530_write(priv, MT7530_P5RGMIITXCR,
689 CSR_RGMII_TXC_CFG(0x10 + tx_delay));
690
691 /* reduce P5 RGMII Tx driving, 8mA */
692 mt7530_write(priv, MT7530_IO_DRV_CR,
693 P5_IO_CLK_DRV(1) | P5_IO_DATA_DRV(1));
694 }
695
696 mt7530_write(priv, MT7530_MHWTRAP, val);
697
698 dev_dbg(ds->dev, "Setup P5, HWTRAP=0x%x, intf_sel=%s, phy-mode=%s\n",
699 val, p5_intf_modes(priv->p5_intf_sel), phy_modes(interface));
700
701 priv->p5_interface = interface;
702
703unlock_exit:
704 mutex_unlock(&priv->reg_mutex);
705}
706
707static int
708mt7530_cpu_port_enable(struct mt7530_priv *priv,
709 int port)
710{
711 /* Enable Mediatek header mode on the cpu port */
712 mt7530_write(priv, MT7530_PVC_P(port),
713 PORT_SPEC_TAG);
714
715 /* Disable auto learning on the cpu port */
716 mt7530_set(priv, MT7530_PSC_P(port), SA_DIS);
717
718 /* Unknown unicast frame fordwarding to the cpu port */
719 mt7530_set(priv, MT7530_MFC, UNU_FFP(BIT(port)));
720
721 /* Set CPU port number */
722 if (priv->id == ID_MT7621)
723 mt7530_rmw(priv, MT7530_MFC, CPU_MASK, CPU_EN | CPU_PORT(port));
724
725 /* CPU port gets connected to all user ports of
726 * the switch
727 */
728 mt7530_write(priv, MT7530_PCR_P(port),
729 PCR_MATRIX(dsa_user_ports(priv->ds)));
730
731 return 0;
732}
733
734static int
735mt7530_port_enable(struct dsa_switch *ds, int port,
736 struct phy_device *phy)
737{
738 struct mt7530_priv *priv = ds->priv;
739
740 if (!dsa_is_user_port(ds, port))
741 return 0;
742
743 mutex_lock(&priv->reg_mutex);
744
745 /* Allow the user port gets connected to the cpu port and also
746 * restore the port matrix if the port is the member of a certain
747 * bridge.
748 */
749 priv->ports[port].pm |= PCR_MATRIX(BIT(MT7530_CPU_PORT));
750 priv->ports[port].enable = true;
751 mt7530_rmw(priv, MT7530_PCR_P(port), PCR_MATRIX_MASK,
752 priv->ports[port].pm);
753 mt7530_port_set_status(priv, port, 0);
754
755 mutex_unlock(&priv->reg_mutex);
756
757 return 0;
758}
759
760static void
761mt7530_port_disable(struct dsa_switch *ds, int port)
762{
763 struct mt7530_priv *priv = ds->priv;
764
765 if (!dsa_is_user_port(ds, port))
766 return;
767
768 mutex_lock(&priv->reg_mutex);
769
770 /* Clear up all port matrix which could be restored in the next
771 * enablement for the port.
772 */
773 priv->ports[port].enable = false;
774 mt7530_rmw(priv, MT7530_PCR_P(port), PCR_MATRIX_MASK,
775 PCR_MATRIX_CLR);
776 mt7530_port_set_status(priv, port, 0);
777
778 mutex_unlock(&priv->reg_mutex);
779}
780
781static void
782mt7530_stp_state_set(struct dsa_switch *ds, int port, u8 state)
783{
784 struct mt7530_priv *priv = ds->priv;
785 u32 stp_state;
786
787 switch (state) {
788 case BR_STATE_DISABLED:
789 stp_state = MT7530_STP_DISABLED;
790 break;
791 case BR_STATE_BLOCKING:
792 stp_state = MT7530_STP_BLOCKING;
793 break;
794 case BR_STATE_LISTENING:
795 stp_state = MT7530_STP_LISTENING;
796 break;
797 case BR_STATE_LEARNING:
798 stp_state = MT7530_STP_LEARNING;
799 break;
800 case BR_STATE_FORWARDING:
801 default:
802 stp_state = MT7530_STP_FORWARDING;
803 break;
804 }
805
806 mt7530_rmw(priv, MT7530_SSP_P(port), FID_PST_MASK, stp_state);
807}
808
809static int
810mt7530_port_bridge_join(struct dsa_switch *ds, int port,
811 struct net_device *bridge)
812{
813 struct mt7530_priv *priv = ds->priv;
814 u32 port_bitmap = BIT(MT7530_CPU_PORT);
815 int i;
816
817 mutex_lock(&priv->reg_mutex);
818
819 for (i = 0; i < MT7530_NUM_PORTS; i++) {
820 /* Add this port to the port matrix of the other ports in the
821 * same bridge. If the port is disabled, port matrix is kept
822 * and not being setup until the port becomes enabled.
823 */
824 if (dsa_is_user_port(ds, i) && i != port) {
825 if (dsa_to_port(ds, i)->bridge_dev != bridge)
826 continue;
827 if (priv->ports[i].enable)
828 mt7530_set(priv, MT7530_PCR_P(i),
829 PCR_MATRIX(BIT(port)));
830 priv->ports[i].pm |= PCR_MATRIX(BIT(port));
831
832 port_bitmap |= BIT(i);
833 }
834 }
835
836 /* Add the all other ports to this port matrix. */
837 if (priv->ports[port].enable)
838 mt7530_rmw(priv, MT7530_PCR_P(port),
839 PCR_MATRIX_MASK, PCR_MATRIX(port_bitmap));
840 priv->ports[port].pm |= PCR_MATRIX(port_bitmap);
841
842 mutex_unlock(&priv->reg_mutex);
843
844 return 0;
845}
846
847static void
848mt7530_port_set_vlan_unaware(struct dsa_switch *ds, int port)
849{
850 struct mt7530_priv *priv = ds->priv;
851 bool all_user_ports_removed = true;
852 int i;
853
854 /* When a port is removed from the bridge, the port would be set up
855 * back to the default as is at initial boot which is a VLAN-unaware
856 * port.
857 */
858 mt7530_rmw(priv, MT7530_PCR_P(port), PCR_PORT_VLAN_MASK,
859 MT7530_PORT_MATRIX_MODE);
860 mt7530_rmw(priv, MT7530_PVC_P(port), VLAN_ATTR_MASK,
861 VLAN_ATTR(MT7530_VLAN_TRANSPARENT));
862
863 for (i = 0; i < MT7530_NUM_PORTS; i++) {
864 if (dsa_is_user_port(ds, i) &&
865 dsa_port_is_vlan_filtering(&ds->ports[i])) {
866 all_user_ports_removed = false;
867 break;
868 }
869 }
870
871 /* CPU port also does the same thing until all user ports belonging to
872 * the CPU port get out of VLAN filtering mode.
873 */
874 if (all_user_ports_removed) {
875 mt7530_write(priv, MT7530_PCR_P(MT7530_CPU_PORT),
876 PCR_MATRIX(dsa_user_ports(priv->ds)));
877 mt7530_write(priv, MT7530_PVC_P(MT7530_CPU_PORT),
878 PORT_SPEC_TAG);
879 }
880}
881
882static void
883mt7530_port_set_vlan_aware(struct dsa_switch *ds, int port)
884{
885 struct mt7530_priv *priv = ds->priv;
886
887 /* The real fabric path would be decided on the membership in the
888 * entry of VLAN table. PCR_MATRIX set up here with ALL_MEMBERS
889 * means potential VLAN can be consisting of certain subset of all
890 * ports.
891 */
892 mt7530_rmw(priv, MT7530_PCR_P(port),
893 PCR_MATRIX_MASK, PCR_MATRIX(MT7530_ALL_MEMBERS));
894
895 /* Trapped into security mode allows packet forwarding through VLAN
896 * table lookup.
897 */
898 mt7530_rmw(priv, MT7530_PCR_P(port), PCR_PORT_VLAN_MASK,
899 MT7530_PORT_SECURITY_MODE);
900
901 /* Set the port as a user port which is to be able to recognize VID
902 * from incoming packets before fetching entry within the VLAN table.
903 */
904 mt7530_rmw(priv, MT7530_PVC_P(port), VLAN_ATTR_MASK,
905 VLAN_ATTR(MT7530_VLAN_USER));
906}
907
908static void
909mt7530_port_bridge_leave(struct dsa_switch *ds, int port,
910 struct net_device *bridge)
911{
912 struct mt7530_priv *priv = ds->priv;
913 int i;
914
915 mutex_lock(&priv->reg_mutex);
916
917 for (i = 0; i < MT7530_NUM_PORTS; i++) {
918 /* Remove this port from the port matrix of the other ports
919 * in the same bridge. If the port is disabled, port matrix
920 * is kept and not being setup until the port becomes enabled.
921 * And the other port's port matrix cannot be broken when the
922 * other port is still a VLAN-aware port.
923 */
924 if (dsa_is_user_port(ds, i) && i != port &&
925 !dsa_port_is_vlan_filtering(&ds->ports[i])) {
926 if (dsa_to_port(ds, i)->bridge_dev != bridge)
927 continue;
928 if (priv->ports[i].enable)
929 mt7530_clear(priv, MT7530_PCR_P(i),
930 PCR_MATRIX(BIT(port)));
931 priv->ports[i].pm &= ~PCR_MATRIX(BIT(port));
932 }
933 }
934
935 /* Set the cpu port to be the only one in the port matrix of
936 * this port.
937 */
938 if (priv->ports[port].enable)
939 mt7530_rmw(priv, MT7530_PCR_P(port), PCR_MATRIX_MASK,
940 PCR_MATRIX(BIT(MT7530_CPU_PORT)));
941 priv->ports[port].pm = PCR_MATRIX(BIT(MT7530_CPU_PORT));
942
943 mutex_unlock(&priv->reg_mutex);
944}
945
946static int
947mt7530_port_fdb_add(struct dsa_switch *ds, int port,
948 const unsigned char *addr, u16 vid)
949{
950 struct mt7530_priv *priv = ds->priv;
951 int ret;
952 u8 port_mask = BIT(port);
953
954 mutex_lock(&priv->reg_mutex);
955 mt7530_fdb_write(priv, vid, port_mask, addr, -1, STATIC_ENT);
956 ret = mt7530_fdb_cmd(priv, MT7530_FDB_WRITE, NULL);
957 mutex_unlock(&priv->reg_mutex);
958
959 return ret;
960}
961
962static int
963mt7530_port_fdb_del(struct dsa_switch *ds, int port,
964 const unsigned char *addr, u16 vid)
965{
966 struct mt7530_priv *priv = ds->priv;
967 int ret;
968 u8 port_mask = BIT(port);
969
970 mutex_lock(&priv->reg_mutex);
971 mt7530_fdb_write(priv, vid, port_mask, addr, -1, STATIC_EMP);
972 ret = mt7530_fdb_cmd(priv, MT7530_FDB_WRITE, NULL);
973 mutex_unlock(&priv->reg_mutex);
974
975 return ret;
976}
977
978static int
979mt7530_port_fdb_dump(struct dsa_switch *ds, int port,
980 dsa_fdb_dump_cb_t *cb, void *data)
981{
982 struct mt7530_priv *priv = ds->priv;
983 struct mt7530_fdb _fdb = { 0 };
984 int cnt = MT7530_NUM_FDB_RECORDS;
985 int ret = 0;
986 u32 rsp = 0;
987
988 mutex_lock(&priv->reg_mutex);
989
990 ret = mt7530_fdb_cmd(priv, MT7530_FDB_START, &rsp);
991 if (ret < 0)
992 goto err;
993
994 do {
995 if (rsp & ATC_SRCH_HIT) {
996 mt7530_fdb_read(priv, &_fdb);
997 if (_fdb.port_mask & BIT(port)) {
998 ret = cb(_fdb.mac, _fdb.vid, _fdb.noarp,
999 data);
1000 if (ret < 0)
1001 break;
1002 }
1003 }
1004 } while (--cnt &&
1005 !(rsp & ATC_SRCH_END) &&
1006 !mt7530_fdb_cmd(priv, MT7530_FDB_NEXT, &rsp));
1007err:
1008 mutex_unlock(&priv->reg_mutex);
1009
1010 return 0;
1011}
1012
1013static int
1014mt7530_vlan_cmd(struct mt7530_priv *priv, enum mt7530_vlan_cmd cmd, u16 vid)
1015{
1016 struct mt7530_dummy_poll p;
1017 u32 val;
1018 int ret;
1019
1020 val = VTCR_BUSY | VTCR_FUNC(cmd) | vid;
1021 mt7530_write(priv, MT7530_VTCR, val);
1022
1023 INIT_MT7530_DUMMY_POLL(&p, priv, MT7530_VTCR);
1024 ret = readx_poll_timeout(_mt7530_read, &p, val,
1025 !(val & VTCR_BUSY), 20, 20000);
1026 if (ret < 0) {
1027 dev_err(priv->dev, "poll timeout\n");
1028 return ret;
1029 }
1030
1031 val = mt7530_read(priv, MT7530_VTCR);
1032 if (val & VTCR_INVALID) {
1033 dev_err(priv->dev, "read VTCR invalid\n");
1034 return -EINVAL;
1035 }
1036
1037 return 0;
1038}
1039
1040static int
1041mt7530_port_vlan_filtering(struct dsa_switch *ds, int port,
1042 bool vlan_filtering)
1043{
1044 if (vlan_filtering) {
1045 /* The port is being kept as VLAN-unaware port when bridge is
1046 * set up with vlan_filtering not being set, Otherwise, the
1047 * port and the corresponding CPU port is required the setup
1048 * for becoming a VLAN-aware port.
1049 */
1050 mt7530_port_set_vlan_aware(ds, port);
1051 mt7530_port_set_vlan_aware(ds, MT7530_CPU_PORT);
1052 } else {
1053 mt7530_port_set_vlan_unaware(ds, port);
1054 }
1055
1056 return 0;
1057}
1058
1059static int
1060mt7530_port_vlan_prepare(struct dsa_switch *ds, int port,
1061 const struct switchdev_obj_port_vlan *vlan)
1062{
1063 /* nothing needed */
1064
1065 return 0;
1066}
1067
1068static void
1069mt7530_hw_vlan_add(struct mt7530_priv *priv,
1070 struct mt7530_hw_vlan_entry *entry)
1071{
1072 u8 new_members;
1073 u32 val;
1074
1075 new_members = entry->old_members | BIT(entry->port) |
1076 BIT(MT7530_CPU_PORT);
1077
1078 /* Validate the entry with independent learning, create egress tag per
1079 * VLAN and joining the port as one of the port members.
1080 */
1081 val = IVL_MAC | VTAG_EN | PORT_MEM(new_members) | VLAN_VALID;
1082 mt7530_write(priv, MT7530_VAWD1, val);
1083
1084 /* Decide whether adding tag or not for those outgoing packets from the
1085 * port inside the VLAN.
1086 */
1087 val = entry->untagged ? MT7530_VLAN_EGRESS_UNTAG :
1088 MT7530_VLAN_EGRESS_TAG;
1089 mt7530_rmw(priv, MT7530_VAWD2,
1090 ETAG_CTRL_P_MASK(entry->port),
1091 ETAG_CTRL_P(entry->port, val));
1092
1093 /* CPU port is always taken as a tagged port for serving more than one
1094 * VLANs across and also being applied with egress type stack mode for
1095 * that VLAN tags would be appended after hardware special tag used as
1096 * DSA tag.
1097 */
1098 mt7530_rmw(priv, MT7530_VAWD2,
1099 ETAG_CTRL_P_MASK(MT7530_CPU_PORT),
1100 ETAG_CTRL_P(MT7530_CPU_PORT,
1101 MT7530_VLAN_EGRESS_STACK));
1102}
1103
1104static void
1105mt7530_hw_vlan_del(struct mt7530_priv *priv,
1106 struct mt7530_hw_vlan_entry *entry)
1107{
1108 u8 new_members;
1109 u32 val;
1110
1111 new_members = entry->old_members & ~BIT(entry->port);
1112
1113 val = mt7530_read(priv, MT7530_VAWD1);
1114 if (!(val & VLAN_VALID)) {
1115 dev_err(priv->dev,
1116 "Cannot be deleted due to invalid entry\n");
1117 return;
1118 }
1119
1120 /* If certain member apart from CPU port is still alive in the VLAN,
1121 * the entry would be kept valid. Otherwise, the entry is got to be
1122 * disabled.
1123 */
1124 if (new_members && new_members != BIT(MT7530_CPU_PORT)) {
1125 val = IVL_MAC | VTAG_EN | PORT_MEM(new_members) |
1126 VLAN_VALID;
1127 mt7530_write(priv, MT7530_VAWD1, val);
1128 } else {
1129 mt7530_write(priv, MT7530_VAWD1, 0);
1130 mt7530_write(priv, MT7530_VAWD2, 0);
1131 }
1132}
1133
1134static void
1135mt7530_hw_vlan_update(struct mt7530_priv *priv, u16 vid,
1136 struct mt7530_hw_vlan_entry *entry,
1137 mt7530_vlan_op vlan_op)
1138{
1139 u32 val;
1140
1141 /* Fetch entry */
1142 mt7530_vlan_cmd(priv, MT7530_VTCR_RD_VID, vid);
1143
1144 val = mt7530_read(priv, MT7530_VAWD1);
1145
1146 entry->old_members = (val >> PORT_MEM_SHFT) & PORT_MEM_MASK;
1147
1148 /* Manipulate entry */
1149 vlan_op(priv, entry);
1150
1151 /* Flush result to hardware */
1152 mt7530_vlan_cmd(priv, MT7530_VTCR_WR_VID, vid);
1153}
1154
1155static void
1156mt7530_port_vlan_add(struct dsa_switch *ds, int port,
1157 const struct switchdev_obj_port_vlan *vlan)
1158{
1159 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1160 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1161 struct mt7530_hw_vlan_entry new_entry;
1162 struct mt7530_priv *priv = ds->priv;
1163 u16 vid;
1164
1165 /* The port is kept as VLAN-unaware if bridge with vlan_filtering not
1166 * being set.
1167 */
1168 if (!dsa_port_is_vlan_filtering(&ds->ports[port]))
1169 return;
1170
1171 mutex_lock(&priv->reg_mutex);
1172
1173 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1174 mt7530_hw_vlan_entry_init(&new_entry, port, untagged);
1175 mt7530_hw_vlan_update(priv, vid, &new_entry,
1176 mt7530_hw_vlan_add);
1177 }
1178
1179 if (pvid) {
1180 mt7530_rmw(priv, MT7530_PPBV1_P(port), G0_PORT_VID_MASK,
1181 G0_PORT_VID(vlan->vid_end));
1182 priv->ports[port].pvid = vlan->vid_end;
1183 }
1184
1185 mutex_unlock(&priv->reg_mutex);
1186}
1187
1188static int
1189mt7530_port_vlan_del(struct dsa_switch *ds, int port,
1190 const struct switchdev_obj_port_vlan *vlan)
1191{
1192 struct mt7530_hw_vlan_entry target_entry;
1193 struct mt7530_priv *priv = ds->priv;
1194 u16 vid, pvid;
1195
1196 /* The port is kept as VLAN-unaware if bridge with vlan_filtering not
1197 * being set.
1198 */
1199 if (!dsa_port_is_vlan_filtering(&ds->ports[port]))
1200 return 0;
1201
1202 mutex_lock(&priv->reg_mutex);
1203
1204 pvid = priv->ports[port].pvid;
1205 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1206 mt7530_hw_vlan_entry_init(&target_entry, port, 0);
1207 mt7530_hw_vlan_update(priv, vid, &target_entry,
1208 mt7530_hw_vlan_del);
1209
1210 /* PVID is being restored to the default whenever the PVID port
1211 * is being removed from the VLAN.
1212 */
1213 if (pvid == vid)
1214 pvid = G0_PORT_VID_DEF;
1215 }
1216
1217 mt7530_rmw(priv, MT7530_PPBV1_P(port), G0_PORT_VID_MASK, pvid);
1218 priv->ports[port].pvid = pvid;
1219
1220 mutex_unlock(&priv->reg_mutex);
1221
1222 return 0;
1223}
1224
1225static enum dsa_tag_protocol
1226mtk_get_tag_protocol(struct dsa_switch *ds, int port)
1227{
1228 struct mt7530_priv *priv = ds->priv;
1229
1230 if (port != MT7530_CPU_PORT) {
1231 dev_warn(priv->dev,
1232 "port not matched with tagging CPU port\n");
1233 return DSA_TAG_PROTO_NONE;
1234 } else {
1235 return DSA_TAG_PROTO_MTK;
1236 }
1237}
1238
1239static int
1240mt7530_setup(struct dsa_switch *ds)
1241{
1242 struct mt7530_priv *priv = ds->priv;
1243 struct device_node *phy_node;
1244 struct device_node *mac_np;
1245 struct mt7530_dummy_poll p;
1246 phy_interface_t interface;
1247 struct device_node *dn;
1248 u32 id, val;
1249 int ret, i;
1250
1251 /* The parent node of master netdev which holds the common system
1252 * controller also is the container for two GMACs nodes representing
1253 * as two netdev instances.
1254 */
1255 dn = ds->ports[MT7530_CPU_PORT].master->dev.of_node->parent;
1256
1257 if (priv->id == ID_MT7530) {
1258 priv->ethernet = syscon_node_to_regmap(dn);
1259 if (IS_ERR(priv->ethernet))
1260 return PTR_ERR(priv->ethernet);
1261
1262 regulator_set_voltage(priv->core_pwr, 1000000, 1000000);
1263 ret = regulator_enable(priv->core_pwr);
1264 if (ret < 0) {
1265 dev_err(priv->dev,
1266 "Failed to enable core power: %d\n", ret);
1267 return ret;
1268 }
1269
1270 regulator_set_voltage(priv->io_pwr, 3300000, 3300000);
1271 ret = regulator_enable(priv->io_pwr);
1272 if (ret < 0) {
1273 dev_err(priv->dev, "Failed to enable io pwr: %d\n",
1274 ret);
1275 return ret;
1276 }
1277 }
1278
1279 /* Reset whole chip through gpio pin or memory-mapped registers for
1280 * different type of hardware
1281 */
1282 if (priv->mcm) {
1283 reset_control_assert(priv->rstc);
1284 usleep_range(1000, 1100);
1285 reset_control_deassert(priv->rstc);
1286 } else {
1287 gpiod_set_value_cansleep(priv->reset, 0);
1288 usleep_range(1000, 1100);
1289 gpiod_set_value_cansleep(priv->reset, 1);
1290 }
1291
1292 /* Waiting for MT7530 got to stable */
1293 INIT_MT7530_DUMMY_POLL(&p, priv, MT7530_HWTRAP);
1294 ret = readx_poll_timeout(_mt7530_read, &p, val, val != 0,
1295 20, 1000000);
1296 if (ret < 0) {
1297 dev_err(priv->dev, "reset timeout\n");
1298 return ret;
1299 }
1300
1301 id = mt7530_read(priv, MT7530_CREV);
1302 id >>= CHIP_NAME_SHIFT;
1303 if (id != MT7530_ID) {
1304 dev_err(priv->dev, "chip %x can't be supported\n", id);
1305 return -ENODEV;
1306 }
1307
1308 /* Reset the switch through internal reset */
1309 mt7530_write(priv, MT7530_SYS_CTRL,
1310 SYS_CTRL_PHY_RST | SYS_CTRL_SW_RST |
1311 SYS_CTRL_REG_RST);
1312
1313 /* Enable Port 6 only; P5 as GMAC5 which currently is not supported */
1314 val = mt7530_read(priv, MT7530_MHWTRAP);
1315 val &= ~MHWTRAP_P6_DIS & ~MHWTRAP_PHY_ACCESS;
1316 val |= MHWTRAP_MANUAL;
1317 mt7530_write(priv, MT7530_MHWTRAP, val);
1318
1319 priv->p6_interface = PHY_INTERFACE_MODE_NA;
1320
1321 /* Enable and reset MIB counters */
1322 mt7530_mib_reset(ds);
1323
1324 mt7530_clear(priv, MT7530_MFC, UNU_FFP_MASK);
1325
1326 for (i = 0; i < MT7530_NUM_PORTS; i++) {
1327 /* Disable forwarding by default on all ports */
1328 mt7530_rmw(priv, MT7530_PCR_P(i), PCR_MATRIX_MASK,
1329 PCR_MATRIX_CLR);
1330
1331 if (dsa_is_cpu_port(ds, i))
1332 mt7530_cpu_port_enable(priv, i);
1333 else
1334 mt7530_port_disable(ds, i);
1335 }
1336
1337 /* Setup port 5 */
1338 priv->p5_intf_sel = P5_DISABLED;
1339 interface = PHY_INTERFACE_MODE_NA;
1340
1341 if (!dsa_is_unused_port(ds, 5)) {
1342 priv->p5_intf_sel = P5_INTF_SEL_GMAC5;
1343 interface = of_get_phy_mode(ds->ports[5].dn);
1344 } else {
1345 /* Scan the ethernet nodes. look for GMAC1, lookup used phy */
1346 for_each_child_of_node(dn, mac_np) {
1347 if (!of_device_is_compatible(mac_np,
1348 "mediatek,eth-mac"))
1349 continue;
1350
1351 ret = of_property_read_u32(mac_np, "reg", &id);
1352 if (ret < 0 || id != 1)
1353 continue;
1354
1355 phy_node = of_parse_phandle(mac_np, "phy-handle", 0);
1356 if (phy_node->parent == priv->dev->of_node->parent) {
1357 interface = of_get_phy_mode(mac_np);
1358 id = of_mdio_parse_addr(ds->dev, phy_node);
1359 if (id == 0)
1360 priv->p5_intf_sel = P5_INTF_SEL_PHY_P0;
1361 if (id == 4)
1362 priv->p5_intf_sel = P5_INTF_SEL_PHY_P4;
1363 }
1364 of_node_put(phy_node);
1365 break;
1366 }
1367 }
1368
1369 mt7530_setup_port5(ds, interface);
1370
1371 /* Flush the FDB table */
1372 ret = mt7530_fdb_cmd(priv, MT7530_FDB_FLUSH, NULL);
1373 if (ret < 0)
1374 return ret;
1375
1376 return 0;
1377}
1378
1379static void mt7530_phylink_mac_config(struct dsa_switch *ds, int port,
1380 unsigned int mode,
1381 const struct phylink_link_state *state)
1382{
1383 struct mt7530_priv *priv = ds->priv;
1384 u32 mcr_cur, mcr_new;
1385
1386 switch (port) {
1387 case 0: /* Internal phy */
1388 case 1:
1389 case 2:
1390 case 3:
1391 case 4:
1392 if (state->interface != PHY_INTERFACE_MODE_GMII)
1393 return;
1394 break;
1395 case 5: /* 2nd cpu port with phy of port 0 or 4 / external phy */
1396 if (priv->p5_interface == state->interface)
1397 break;
1398 if (!phy_interface_mode_is_rgmii(state->interface) &&
1399 state->interface != PHY_INTERFACE_MODE_MII &&
1400 state->interface != PHY_INTERFACE_MODE_GMII)
1401 return;
1402
1403 mt7530_setup_port5(ds, state->interface);
1404 break;
1405 case 6: /* 1st cpu port */
1406 if (priv->p6_interface == state->interface)
1407 break;
1408
1409 if (state->interface != PHY_INTERFACE_MODE_RGMII &&
1410 state->interface != PHY_INTERFACE_MODE_TRGMII)
1411 return;
1412
1413 /* Setup TX circuit incluing relevant PAD and driving */
1414 mt7530_pad_clk_setup(ds, state->interface);
1415
1416 if (priv->id == ID_MT7530) {
1417 /* Setup RX circuit, relevant PAD and driving on the
1418 * host which must be placed after the setup on the
1419 * device side is all finished.
1420 */
1421 mt7623_pad_clk_setup(ds);
1422 }
1423
1424 priv->p6_interface = state->interface;
1425 break;
1426 default:
1427 dev_err(ds->dev, "%s: unsupported port: %i\n", __func__, port);
1428 return;
1429 }
1430
1431 if (phylink_autoneg_inband(mode)) {
1432 dev_err(ds->dev, "%s: in-band negotiation unsupported\n",
1433 __func__);
1434 return;
1435 }
1436
1437 mcr_cur = mt7530_read(priv, MT7530_PMCR_P(port));
1438 mcr_new = mcr_cur;
1439 mcr_new &= ~(PMCR_FORCE_SPEED_1000 | PMCR_FORCE_SPEED_100 |
1440 PMCR_FORCE_FDX | PMCR_TX_FC_EN | PMCR_RX_FC_EN);
1441 mcr_new |= PMCR_IFG_XMIT(1) | PMCR_MAC_MODE | PMCR_BACKOFF_EN |
1442 PMCR_BACKPR_EN | PMCR_FORCE_MODE | PMCR_FORCE_LNK;
1443
1444 /* Are we connected to external phy */
1445 if (port == 5 && dsa_is_user_port(ds, 5))
1446 mcr_new |= PMCR_EXT_PHY;
1447
1448 switch (state->speed) {
1449 case SPEED_1000:
1450 mcr_new |= PMCR_FORCE_SPEED_1000;
1451 break;
1452 case SPEED_100:
1453 mcr_new |= PMCR_FORCE_SPEED_100;
1454 break;
1455 }
1456 if (state->duplex == DUPLEX_FULL) {
1457 mcr_new |= PMCR_FORCE_FDX;
1458 if (state->pause & MLO_PAUSE_TX)
1459 mcr_new |= PMCR_TX_FC_EN;
1460 if (state->pause & MLO_PAUSE_RX)
1461 mcr_new |= PMCR_RX_FC_EN;
1462 }
1463
1464 if (mcr_new != mcr_cur)
1465 mt7530_write(priv, MT7530_PMCR_P(port), mcr_new);
1466}
1467
1468static void mt7530_phylink_mac_link_down(struct dsa_switch *ds, int port,
1469 unsigned int mode,
1470 phy_interface_t interface)
1471{
1472 struct mt7530_priv *priv = ds->priv;
1473
1474 mt7530_port_set_status(priv, port, 0);
1475}
1476
1477static void mt7530_phylink_mac_link_up(struct dsa_switch *ds, int port,
1478 unsigned int mode,
1479 phy_interface_t interface,
1480 struct phy_device *phydev)
1481{
1482 struct mt7530_priv *priv = ds->priv;
1483
1484 mt7530_port_set_status(priv, port, 1);
1485}
1486
1487static void mt7530_phylink_validate(struct dsa_switch *ds, int port,
1488 unsigned long *supported,
1489 struct phylink_link_state *state)
1490{
1491 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
1492
1493 switch (port) {
1494 case 0: /* Internal phy */
1495 case 1:
1496 case 2:
1497 case 3:
1498 case 4:
1499 if (state->interface != PHY_INTERFACE_MODE_NA &&
1500 state->interface != PHY_INTERFACE_MODE_GMII)
1501 goto unsupported;
1502 break;
1503 case 5: /* 2nd cpu port with phy of port 0 or 4 / external phy */
1504 if (state->interface != PHY_INTERFACE_MODE_NA &&
1505 !phy_interface_mode_is_rgmii(state->interface) &&
1506 state->interface != PHY_INTERFACE_MODE_MII &&
1507 state->interface != PHY_INTERFACE_MODE_GMII)
1508 goto unsupported;
1509 break;
1510 case 6: /* 1st cpu port */
1511 if (state->interface != PHY_INTERFACE_MODE_NA &&
1512 state->interface != PHY_INTERFACE_MODE_RGMII &&
1513 state->interface != PHY_INTERFACE_MODE_TRGMII)
1514 goto unsupported;
1515 break;
1516 default:
1517 dev_err(ds->dev, "%s: unsupported port: %i\n", __func__, port);
1518unsupported:
1519 linkmode_zero(supported);
1520 return;
1521 }
1522
1523 phylink_set_port_modes(mask);
1524 phylink_set(mask, Autoneg);
1525
1526 if (state->interface == PHY_INTERFACE_MODE_TRGMII) {
1527 phylink_set(mask, 1000baseT_Full);
1528 } else {
1529 phylink_set(mask, 10baseT_Half);
1530 phylink_set(mask, 10baseT_Full);
1531 phylink_set(mask, 100baseT_Half);
1532 phylink_set(mask, 100baseT_Full);
1533
1534 if (state->interface != PHY_INTERFACE_MODE_MII) {
1535 phylink_set(mask, 1000baseT_Half);
1536 phylink_set(mask, 1000baseT_Full);
1537 if (port == 5)
1538 phylink_set(mask, 1000baseX_Full);
1539 }
1540 }
1541
1542 phylink_set(mask, Pause);
1543 phylink_set(mask, Asym_Pause);
1544
1545 linkmode_and(supported, supported, mask);
1546 linkmode_and(state->advertising, state->advertising, mask);
1547}
1548
1549static int
1550mt7530_phylink_mac_link_state(struct dsa_switch *ds, int port,
1551 struct phylink_link_state *state)
1552{
1553 struct mt7530_priv *priv = ds->priv;
1554 u32 pmsr;
1555
1556 if (port < 0 || port >= MT7530_NUM_PORTS)
1557 return -EINVAL;
1558
1559 pmsr = mt7530_read(priv, MT7530_PMSR_P(port));
1560
1561 state->link = (pmsr & PMSR_LINK);
1562 state->an_complete = state->link;
1563 state->duplex = !!(pmsr & PMSR_DPX);
1564
1565 switch (pmsr & PMSR_SPEED_MASK) {
1566 case PMSR_SPEED_10:
1567 state->speed = SPEED_10;
1568 break;
1569 case PMSR_SPEED_100:
1570 state->speed = SPEED_100;
1571 break;
1572 case PMSR_SPEED_1000:
1573 state->speed = SPEED_1000;
1574 break;
1575 default:
1576 state->speed = SPEED_UNKNOWN;
1577 break;
1578 }
1579
1580 state->pause &= ~(MLO_PAUSE_RX | MLO_PAUSE_TX);
1581 if (pmsr & PMSR_RX_FC)
1582 state->pause |= MLO_PAUSE_RX;
1583 if (pmsr & PMSR_TX_FC)
1584 state->pause |= MLO_PAUSE_TX;
1585
1586 return 1;
1587}
1588
1589static const struct dsa_switch_ops mt7530_switch_ops = {
1590 .get_tag_protocol = mtk_get_tag_protocol,
1591 .setup = mt7530_setup,
1592 .get_strings = mt7530_get_strings,
1593 .phy_read = mt7530_phy_read,
1594 .phy_write = mt7530_phy_write,
1595 .get_ethtool_stats = mt7530_get_ethtool_stats,
1596 .get_sset_count = mt7530_get_sset_count,
1597 .port_enable = mt7530_port_enable,
1598 .port_disable = mt7530_port_disable,
1599 .port_stp_state_set = mt7530_stp_state_set,
1600 .port_bridge_join = mt7530_port_bridge_join,
1601 .port_bridge_leave = mt7530_port_bridge_leave,
1602 .port_fdb_add = mt7530_port_fdb_add,
1603 .port_fdb_del = mt7530_port_fdb_del,
1604 .port_fdb_dump = mt7530_port_fdb_dump,
1605 .port_vlan_filtering = mt7530_port_vlan_filtering,
1606 .port_vlan_prepare = mt7530_port_vlan_prepare,
1607 .port_vlan_add = mt7530_port_vlan_add,
1608 .port_vlan_del = mt7530_port_vlan_del,
1609 .phylink_validate = mt7530_phylink_validate,
1610 .phylink_mac_link_state = mt7530_phylink_mac_link_state,
1611 .phylink_mac_config = mt7530_phylink_mac_config,
1612 .phylink_mac_link_down = mt7530_phylink_mac_link_down,
1613 .phylink_mac_link_up = mt7530_phylink_mac_link_up,
1614};
1615
1616static const struct of_device_id mt7530_of_match[] = {
1617 { .compatible = "mediatek,mt7621", .data = (void *)ID_MT7621, },
1618 { .compatible = "mediatek,mt7530", .data = (void *)ID_MT7530, },
1619 { /* sentinel */ },
1620};
1621MODULE_DEVICE_TABLE(of, mt7530_of_match);
1622
1623static int
1624mt7530_probe(struct mdio_device *mdiodev)
1625{
1626 struct mt7530_priv *priv;
1627 struct device_node *dn;
1628
1629 dn = mdiodev->dev.of_node;
1630
1631 priv = devm_kzalloc(&mdiodev->dev, sizeof(*priv), GFP_KERNEL);
1632 if (!priv)
1633 return -ENOMEM;
1634
1635 priv->ds = dsa_switch_alloc(&mdiodev->dev, DSA_MAX_PORTS);
1636 if (!priv->ds)
1637 return -ENOMEM;
1638
1639 /* Use medatek,mcm property to distinguish hardware type that would
1640 * casues a little bit differences on power-on sequence.
1641 */
1642 priv->mcm = of_property_read_bool(dn, "mediatek,mcm");
1643 if (priv->mcm) {
1644 dev_info(&mdiodev->dev, "MT7530 adapts as multi-chip module\n");
1645
1646 priv->rstc = devm_reset_control_get(&mdiodev->dev, "mcm");
1647 if (IS_ERR(priv->rstc)) {
1648 dev_err(&mdiodev->dev, "Couldn't get our reset line\n");
1649 return PTR_ERR(priv->rstc);
1650 }
1651 }
1652
1653 /* Get the hardware identifier from the devicetree node.
1654 * We will need it for some of the clock and regulator setup.
1655 */
1656 priv->id = (unsigned int)(unsigned long)
1657 of_device_get_match_data(&mdiodev->dev);
1658
1659 if (priv->id == ID_MT7530) {
1660 priv->core_pwr = devm_regulator_get(&mdiodev->dev, "core");
1661 if (IS_ERR(priv->core_pwr))
1662 return PTR_ERR(priv->core_pwr);
1663
1664 priv->io_pwr = devm_regulator_get(&mdiodev->dev, "io");
1665 if (IS_ERR(priv->io_pwr))
1666 return PTR_ERR(priv->io_pwr);
1667 }
1668
1669 /* Not MCM that indicates switch works as the remote standalone
1670 * integrated circuit so the GPIO pin would be used to complete
1671 * the reset, otherwise memory-mapped register accessing used
1672 * through syscon provides in the case of MCM.
1673 */
1674 if (!priv->mcm) {
1675 priv->reset = devm_gpiod_get_optional(&mdiodev->dev, "reset",
1676 GPIOD_OUT_LOW);
1677 if (IS_ERR(priv->reset)) {
1678 dev_err(&mdiodev->dev, "Couldn't get our reset line\n");
1679 return PTR_ERR(priv->reset);
1680 }
1681 }
1682
1683 priv->bus = mdiodev->bus;
1684 priv->dev = &mdiodev->dev;
1685 priv->ds->priv = priv;
1686 priv->ds->ops = &mt7530_switch_ops;
1687 mutex_init(&priv->reg_mutex);
1688 dev_set_drvdata(&mdiodev->dev, priv);
1689
1690 return dsa_register_switch(priv->ds);
1691}
1692
1693static void
1694mt7530_remove(struct mdio_device *mdiodev)
1695{
1696 struct mt7530_priv *priv = dev_get_drvdata(&mdiodev->dev);
1697 int ret = 0;
1698
1699 ret = regulator_disable(priv->core_pwr);
1700 if (ret < 0)
1701 dev_err(priv->dev,
1702 "Failed to disable core power: %d\n", ret);
1703
1704 ret = regulator_disable(priv->io_pwr);
1705 if (ret < 0)
1706 dev_err(priv->dev, "Failed to disable io pwr: %d\n",
1707 ret);
1708
1709 dsa_unregister_switch(priv->ds);
1710 mutex_destroy(&priv->reg_mutex);
1711}
1712
1713static struct mdio_driver mt7530_mdio_driver = {
1714 .probe = mt7530_probe,
1715 .remove = mt7530_remove,
1716 .mdiodrv.driver = {
1717 .name = "mt7530",
1718 .of_match_table = mt7530_of_match,
1719 },
1720};
1721
1722mdio_module_driver(mt7530_mdio_driver);
1723
1724MODULE_AUTHOR("Sean Wang <sean.wang@mediatek.com>");
1725MODULE_DESCRIPTION("Driver for Mediatek MT7530 Switch");
1726MODULE_LICENSE("GPL");