Linux Audio

Check our new training course

Loading...
v6.13.7
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * Copyright (C) 2014 Traphandler
  4 * Copyright (C) 2014 Free Electrons
  5 * Copyright (C) 2014 Atmel
  6 *
  7 * Author: Jean-Jacques Hiblot <jjhiblot@traphandler.com>
  8 * Author: Boris BREZILLON <boris.brezillon@free-electrons.com>
  9 */
 10
 11#include <linux/clk.h>
 12#include <linux/irq.h>
 13#include <linux/irqchip.h>
 14#include <linux/mfd/atmel-hlcdc.h>
 15#include <linux/module.h>
 16#include <linux/pm_runtime.h>
 17#include <linux/platform_device.h>
 18
 19#include <drm/drm_atomic.h>
 20#include <drm/drm_atomic_helper.h>
 21#include <drm/drm_client_setup.h>
 22#include <drm/drm_drv.h>
 23#include <drm/drm_fbdev_dma.h>
 24#include <drm/drm_fourcc.h>
 25#include <drm/drm_gem_dma_helper.h>
 26#include <drm/drm_gem_framebuffer_helper.h>
 27#include <drm/drm_module.h>
 28#include <drm/drm_probe_helper.h>
 29#include <drm/drm_vblank.h>
 30
 31#include "atmel_hlcdc_dc.h"
 32
 33#define ATMEL_HLCDC_LAYER_IRQS_OFFSET		8
 34
 35static const struct atmel_hlcdc_layer_desc atmel_hlcdc_at91sam9n12_layers[] = {
 36	{
 37		.name = "base",
 38		.formats = &atmel_hlcdc_plane_rgb_formats,
 39		.regs_offset = 0x40,
 40		.id = 0,
 41		.type = ATMEL_HLCDC_BASE_LAYER,
 42		.cfgs_offset = 0x2c,
 43		.layout = {
 44			.xstride = { 2 },
 45			.default_color = 3,
 46			.general_config = 4,
 47		},
 48		.clut_offset = 0x400,
 49	},
 50};
 51
 52static const struct atmel_hlcdc_dc_desc atmel_hlcdc_dc_at91sam9n12 = {
 53	.min_width = 0,
 54	.min_height = 0,
 55	.max_width = 1280,
 56	.max_height = 860,
 57	.max_spw = 0x3f,
 58	.max_vpw = 0x3f,
 59	.max_hpw = 0xff,
 60	.conflicting_output_formats = true,
 61	.nlayers = ARRAY_SIZE(atmel_hlcdc_at91sam9n12_layers),
 62	.layers = atmel_hlcdc_at91sam9n12_layers,
 63	.ops = &atmel_hlcdc_ops,
 64};
 65
 66static const struct atmel_hlcdc_layer_desc atmel_hlcdc_at91sam9x5_layers[] = {
 67	{
 68		.name = "base",
 69		.formats = &atmel_hlcdc_plane_rgb_formats,
 70		.regs_offset = 0x40,
 71		.id = 0,
 72		.type = ATMEL_HLCDC_BASE_LAYER,
 73		.cfgs_offset = 0x2c,
 74		.layout = {
 75			.xstride = { 2 },
 76			.default_color = 3,
 77			.general_config = 4,
 78			.disc_pos = 5,
 79			.disc_size = 6,
 80		},
 81		.clut_offset = 0x400,
 82	},
 83	{
 84		.name = "overlay1",
 85		.formats = &atmel_hlcdc_plane_rgb_formats,
 86		.regs_offset = 0x100,
 87		.id = 1,
 88		.type = ATMEL_HLCDC_OVERLAY_LAYER,
 89		.cfgs_offset = 0x2c,
 90		.layout = {
 91			.pos = 2,
 92			.size = 3,
 93			.xstride = { 4 },
 94			.pstride = { 5 },
 95			.default_color = 6,
 96			.chroma_key = 7,
 97			.chroma_key_mask = 8,
 98			.general_config = 9,
 99		},
100		.clut_offset = 0x800,
101	},
102	{
103		.name = "high-end-overlay",
104		.formats = &atmel_hlcdc_plane_rgb_and_yuv_formats,
105		.regs_offset = 0x280,
106		.id = 2,
107		.type = ATMEL_HLCDC_OVERLAY_LAYER,
108		.cfgs_offset = 0x4c,
109		.layout = {
110			.pos = 2,
111			.size = 3,
112			.memsize = 4,
113			.xstride = { 5, 7 },
114			.pstride = { 6, 8 },
115			.default_color = 9,
116			.chroma_key = 10,
117			.chroma_key_mask = 11,
118			.general_config = 12,
119			.scaler_config = 13,
120			.csc = 14,
121		},
122		.clut_offset = 0x1000,
123	},
124	{
125		.name = "cursor",
126		.formats = &atmel_hlcdc_plane_rgb_formats,
127		.regs_offset = 0x340,
128		.id = 3,
129		.type = ATMEL_HLCDC_CURSOR_LAYER,
130		.max_width = 128,
131		.max_height = 128,
132		.cfgs_offset = 0x2c,
133		.layout = {
134			.pos = 2,
135			.size = 3,
136			.xstride = { 4 },
137			.default_color = 6,
138			.chroma_key = 7,
139			.chroma_key_mask = 8,
140			.general_config = 9,
141		},
142		.clut_offset = 0x1400,
143	},
144};
145
146static const struct atmel_hlcdc_dc_desc atmel_hlcdc_dc_at91sam9x5 = {
147	.min_width = 0,
148	.min_height = 0,
149	.max_width = 800,
150	.max_height = 600,
151	.max_spw = 0x3f,
152	.max_vpw = 0x3f,
153	.max_hpw = 0xff,
154	.conflicting_output_formats = true,
155	.nlayers = ARRAY_SIZE(atmel_hlcdc_at91sam9x5_layers),
156	.layers = atmel_hlcdc_at91sam9x5_layers,
157	.ops = &atmel_hlcdc_ops,
158};
159
160static const struct atmel_hlcdc_layer_desc atmel_hlcdc_sama5d3_layers[] = {
161	{
162		.name = "base",
163		.formats = &atmel_hlcdc_plane_rgb_formats,
164		.regs_offset = 0x40,
165		.id = 0,
166		.type = ATMEL_HLCDC_BASE_LAYER,
167		.cfgs_offset = 0x2c,
168		.layout = {
169			.xstride = { 2 },
170			.default_color = 3,
171			.general_config = 4,
172			.disc_pos = 5,
173			.disc_size = 6,
174		},
175		.clut_offset = 0x600,
176	},
177	{
178		.name = "overlay1",
179		.formats = &atmel_hlcdc_plane_rgb_formats,
180		.regs_offset = 0x140,
181		.id = 1,
182		.type = ATMEL_HLCDC_OVERLAY_LAYER,
183		.cfgs_offset = 0x2c,
184		.layout = {
185			.pos = 2,
186			.size = 3,
187			.xstride = { 4 },
188			.pstride = { 5 },
189			.default_color = 6,
190			.chroma_key = 7,
191			.chroma_key_mask = 8,
192			.general_config = 9,
193		},
194		.clut_offset = 0xa00,
195	},
196	{
197		.name = "overlay2",
198		.formats = &atmel_hlcdc_plane_rgb_formats,
199		.regs_offset = 0x240,
200		.id = 2,
201		.type = ATMEL_HLCDC_OVERLAY_LAYER,
202		.cfgs_offset = 0x2c,
203		.layout = {
204			.pos = 2,
205			.size = 3,
206			.xstride = { 4 },
207			.pstride = { 5 },
208			.default_color = 6,
209			.chroma_key = 7,
210			.chroma_key_mask = 8,
211			.general_config = 9,
212		},
213		.clut_offset = 0xe00,
214	},
215	{
216		.name = "high-end-overlay",
217		.formats = &atmel_hlcdc_plane_rgb_and_yuv_formats,
218		.regs_offset = 0x340,
219		.id = 3,
220		.type = ATMEL_HLCDC_OVERLAY_LAYER,
221		.cfgs_offset = 0x4c,
222		.layout = {
223			.pos = 2,
224			.size = 3,
225			.memsize = 4,
226			.xstride = { 5, 7 },
227			.pstride = { 6, 8 },
228			.default_color = 9,
229			.chroma_key = 10,
230			.chroma_key_mask = 11,
231			.general_config = 12,
232			.scaler_config = 13,
233			.phicoeffs = {
234				.x = 17,
235				.y = 33,
236			},
237			.csc = 14,
238		},
239		.clut_offset = 0x1200,
240	},
241	{
242		.name = "cursor",
243		.formats = &atmel_hlcdc_plane_rgb_formats,
244		.regs_offset = 0x440,
245		.id = 4,
246		.type = ATMEL_HLCDC_CURSOR_LAYER,
247		.max_width = 128,
248		.max_height = 128,
249		.cfgs_offset = 0x2c,
250		.layout = {
251			.pos = 2,
252			.size = 3,
253			.xstride = { 4 },
254			.pstride = { 5 },
255			.default_color = 6,
256			.chroma_key = 7,
257			.chroma_key_mask = 8,
258			.general_config = 9,
259			.scaler_config = 13,
260		},
261		.clut_offset = 0x1600,
262	},
263};
264
265static const struct atmel_hlcdc_dc_desc atmel_hlcdc_dc_sama5d3 = {
266	.min_width = 0,
267	.min_height = 0,
268	.max_width = 2048,
269	.max_height = 2048,
270	.max_spw = 0x3f,
271	.max_vpw = 0x3f,
272	.max_hpw = 0x1ff,
273	.conflicting_output_formats = true,
274	.nlayers = ARRAY_SIZE(atmel_hlcdc_sama5d3_layers),
275	.layers = atmel_hlcdc_sama5d3_layers,
276	.ops = &atmel_hlcdc_ops,
277};
278
279static const struct atmel_hlcdc_layer_desc atmel_hlcdc_sama5d4_layers[] = {
280	{
281		.name = "base",
282		.formats = &atmel_hlcdc_plane_rgb_formats,
283		.regs_offset = 0x40,
284		.id = 0,
285		.type = ATMEL_HLCDC_BASE_LAYER,
286		.cfgs_offset = 0x2c,
287		.layout = {
288			.xstride = { 2 },
289			.default_color = 3,
290			.general_config = 4,
291			.disc_pos = 5,
292			.disc_size = 6,
293		},
294		.clut_offset = 0x600,
295	},
296	{
297		.name = "overlay1",
298		.formats = &atmel_hlcdc_plane_rgb_formats,
299		.regs_offset = 0x140,
300		.id = 1,
301		.type = ATMEL_HLCDC_OVERLAY_LAYER,
302		.cfgs_offset = 0x2c,
303		.layout = {
304			.pos = 2,
305			.size = 3,
306			.xstride = { 4 },
307			.pstride = { 5 },
308			.default_color = 6,
309			.chroma_key = 7,
310			.chroma_key_mask = 8,
311			.general_config = 9,
312		},
313		.clut_offset = 0xa00,
314	},
315	{
316		.name = "overlay2",
317		.formats = &atmel_hlcdc_plane_rgb_formats,
318		.regs_offset = 0x240,
319		.id = 2,
320		.type = ATMEL_HLCDC_OVERLAY_LAYER,
321		.cfgs_offset = 0x2c,
322		.layout = {
323			.pos = 2,
324			.size = 3,
325			.xstride = { 4 },
326			.pstride = { 5 },
327			.default_color = 6,
328			.chroma_key = 7,
329			.chroma_key_mask = 8,
330			.general_config = 9,
331		},
332		.clut_offset = 0xe00,
333	},
334	{
335		.name = "high-end-overlay",
336		.formats = &atmel_hlcdc_plane_rgb_and_yuv_formats,
337		.regs_offset = 0x340,
338		.id = 3,
339		.type = ATMEL_HLCDC_OVERLAY_LAYER,
340		.cfgs_offset = 0x4c,
341		.layout = {
342			.pos = 2,
343			.size = 3,
344			.memsize = 4,
345			.xstride = { 5, 7 },
346			.pstride = { 6, 8 },
347			.default_color = 9,
348			.chroma_key = 10,
349			.chroma_key_mask = 11,
350			.general_config = 12,
351			.scaler_config = 13,
352			.phicoeffs = {
353				.x = 17,
354				.y = 33,
355			},
356			.csc = 14,
357		},
358		.clut_offset = 0x1200,
359	},
360};
361
362static const struct atmel_hlcdc_dc_desc atmel_hlcdc_dc_sama5d4 = {
363	.min_width = 0,
364	.min_height = 0,
365	.max_width = 2048,
366	.max_height = 2048,
367	.max_spw = 0xff,
368	.max_vpw = 0xff,
369	.max_hpw = 0x3ff,
370	.nlayers = ARRAY_SIZE(atmel_hlcdc_sama5d4_layers),
371	.layers = atmel_hlcdc_sama5d4_layers,
372	.ops = &atmel_hlcdc_ops,
373};
374
375static const struct atmel_hlcdc_layer_desc atmel_hlcdc_sam9x60_layers[] = {
376	{
377		.name = "base",
378		.formats = &atmel_hlcdc_plane_rgb_formats,
379		.regs_offset = 0x60,
380		.id = 0,
381		.type = ATMEL_HLCDC_BASE_LAYER,
382		.cfgs_offset = 0x2c,
383		.layout = {
384			.xstride = { 2 },
385			.default_color = 3,
386			.general_config = 4,
387			.disc_pos = 5,
388			.disc_size = 6,
389		},
390		.clut_offset = 0x600,
391	},
392	{
393		.name = "overlay1",
394		.formats = &atmel_hlcdc_plane_rgb_formats,
395		.regs_offset = 0x160,
396		.id = 1,
397		.type = ATMEL_HLCDC_OVERLAY_LAYER,
398		.cfgs_offset = 0x2c,
399		.layout = {
400			.pos = 2,
401			.size = 3,
402			.xstride = { 4 },
403			.pstride = { 5 },
404			.default_color = 6,
405			.chroma_key = 7,
406			.chroma_key_mask = 8,
407			.general_config = 9,
408		},
409		.clut_offset = 0xa00,
410	},
411	{
412		.name = "overlay2",
413		.formats = &atmel_hlcdc_plane_rgb_formats,
414		.regs_offset = 0x260,
415		.id = 2,
416		.type = ATMEL_HLCDC_OVERLAY_LAYER,
417		.cfgs_offset = 0x2c,
418		.layout = {
419			.pos = 2,
420			.size = 3,
421			.xstride = { 4 },
422			.pstride = { 5 },
423			.default_color = 6,
424			.chroma_key = 7,
425			.chroma_key_mask = 8,
426			.general_config = 9,
427		},
428		.clut_offset = 0xe00,
429	},
430	{
431		.name = "high-end-overlay",
432		.formats = &atmel_hlcdc_plane_rgb_and_yuv_formats,
433		.regs_offset = 0x360,
434		.id = 3,
435		.type = ATMEL_HLCDC_OVERLAY_LAYER,
436		.cfgs_offset = 0x4c,
437		.layout = {
438			.pos = 2,
439			.size = 3,
440			.memsize = 4,
441			.xstride = { 5, 7 },
442			.pstride = { 6, 8 },
443			.default_color = 9,
444			.chroma_key = 10,
445			.chroma_key_mask = 11,
446			.general_config = 12,
447			.scaler_config = 13,
448			.phicoeffs = {
449				.x = 17,
450				.y = 33,
451			},
452			.csc = 14,
453		},
454		.clut_offset = 0x1200,
455	},
456};
457
458static const struct atmel_hlcdc_dc_desc atmel_hlcdc_dc_sam9x60 = {
459	.min_width = 0,
460	.min_height = 0,
461	.max_width = 2048,
462	.max_height = 2048,
463	.max_spw = 0xff,
464	.max_vpw = 0xff,
465	.max_hpw = 0x3ff,
466	.fixed_clksrc = true,
467	.nlayers = ARRAY_SIZE(atmel_hlcdc_sam9x60_layers),
468	.layers = atmel_hlcdc_sam9x60_layers,
469	.ops = &atmel_hlcdc_ops,
470};
471
472static const struct atmel_hlcdc_layer_desc atmel_xlcdc_sam9x75_layers[] = {
473	{
474		.name = "base",
475		.formats = &atmel_hlcdc_plane_rgb_formats,
476		.regs_offset = 0x60,
477		.id = 0,
478		.type = ATMEL_HLCDC_BASE_LAYER,
479		.cfgs_offset = 0x1c,
480		.layout = {
481			.xstride = { 2 },
482			.default_color = 3,
483			.general_config = 4,
484			.disc_pos = 5,
485			.disc_size = 6,
486		},
487		.clut_offset = 0x700,
488	},
489	{
490		.name = "overlay1",
491		.formats = &atmel_hlcdc_plane_rgb_formats,
492		.regs_offset = 0x160,
493		.id = 1,
494		.type = ATMEL_HLCDC_OVERLAY_LAYER,
495		.cfgs_offset = 0x1c,
496		.layout = {
497			.pos = 2,
498			.size = 3,
499			.xstride = { 4 },
500			.pstride = { 5 },
501			.default_color = 6,
502			.chroma_key = 7,
503			.chroma_key_mask = 8,
504			.general_config = 9,
505		},
506		.clut_offset = 0xb00,
507	},
508	{
509		.name = "overlay2",
510		.formats = &atmel_hlcdc_plane_rgb_formats,
511		.regs_offset = 0x260,
512		.id = 2,
513		.type = ATMEL_HLCDC_OVERLAY_LAYER,
514		.cfgs_offset = 0x1c,
515		.layout = {
516			.pos = 2,
517			.size = 3,
518			.xstride = { 4 },
519			.pstride = { 5 },
520			.default_color = 6,
521			.chroma_key = 7,
522			.chroma_key_mask = 8,
523			.general_config = 9,
524		},
525		.clut_offset = 0xf00,
526	},
527	{
528		.name = "high-end-overlay",
529		.formats = &atmel_hlcdc_plane_rgb_and_yuv_formats,
530		.regs_offset = 0x360,
531		.id = 3,
532		.type = ATMEL_HLCDC_OVERLAY_LAYER,
533		.cfgs_offset = 0x30,
534		.layout = {
535			.pos = 2,
536			.size = 3,
537			.memsize = 4,
538			.xstride = { 5, 7 },
539			.pstride = { 6, 8 },
540			.default_color = 9,
541			.chroma_key = 10,
542			.chroma_key_mask = 11,
543			.general_config = 12,
544			.csc = 16,
545			.scaler_config = 23,
546			.vxs_config = 30,
547			.hxs_config = 31,
548		},
549		.clut_offset = 0x1300,
550	},
551};
552
553static const struct atmel_hlcdc_dc_desc atmel_xlcdc_dc_sam9x75 = {
554	.min_width = 0,
555	.min_height = 0,
556	.max_width = 2048,
557	.max_height = 2048,
558	.max_spw = 0x3ff,
559	.max_vpw = 0x3ff,
560	.max_hpw = 0x3ff,
561	.fixed_clksrc = true,
562	.is_xlcdc = true,
563	.nlayers = ARRAY_SIZE(atmel_xlcdc_sam9x75_layers),
564	.layers = atmel_xlcdc_sam9x75_layers,
565	.ops = &atmel_xlcdc_ops,
566};
567
568static const struct of_device_id atmel_hlcdc_of_match[] = {
569	{
570		.compatible = "atmel,at91sam9n12-hlcdc",
571		.data = &atmel_hlcdc_dc_at91sam9n12,
572	},
573	{
574		.compatible = "atmel,at91sam9x5-hlcdc",
575		.data = &atmel_hlcdc_dc_at91sam9x5,
576	},
577	{
578		.compatible = "atmel,sama5d2-hlcdc",
579		.data = &atmel_hlcdc_dc_sama5d4,
580	},
581	{
582		.compatible = "atmel,sama5d3-hlcdc",
583		.data = &atmel_hlcdc_dc_sama5d3,
584	},
585	{
586		.compatible = "atmel,sama5d4-hlcdc",
587		.data = &atmel_hlcdc_dc_sama5d4,
588	},
589	{
590		.compatible = "microchip,sam9x60-hlcdc",
591		.data = &atmel_hlcdc_dc_sam9x60,
592	},
593	{
594		.compatible = "microchip,sam9x75-xlcdc",
595		.data = &atmel_xlcdc_dc_sam9x75,
596	},
597	{ /* sentinel */ },
598};
599MODULE_DEVICE_TABLE(of, atmel_hlcdc_of_match);
600
601enum drm_mode_status
602atmel_hlcdc_dc_mode_valid(struct atmel_hlcdc_dc *dc,
603			  const struct drm_display_mode *mode)
604{
605	int vfront_porch = mode->vsync_start - mode->vdisplay;
606	int vback_porch = mode->vtotal - mode->vsync_end;
607	int vsync_len = mode->vsync_end - mode->vsync_start;
608	int hfront_porch = mode->hsync_start - mode->hdisplay;
609	int hback_porch = mode->htotal - mode->hsync_end;
610	int hsync_len = mode->hsync_end - mode->hsync_start;
611
612	if (hsync_len > dc->desc->max_spw + 1 || hsync_len < 1)
613		return MODE_HSYNC;
614
615	if (vsync_len > dc->desc->max_spw + 1 || vsync_len < 1)
616		return MODE_VSYNC;
617
618	if (hfront_porch > dc->desc->max_hpw + 1 || hfront_porch < 1 ||
619	    hback_porch > dc->desc->max_hpw + 1 || hback_porch < 1 ||
620	    mode->hdisplay < 1)
621		return MODE_H_ILLEGAL;
622
623	if (vfront_porch > dc->desc->max_vpw + 1 || vfront_porch < 1 ||
624	    vback_porch > dc->desc->max_vpw || vback_porch < 0 ||
625	    mode->vdisplay < 1)
626		return MODE_V_ILLEGAL;
627
628	return MODE_OK;
629}
630
631static void atmel_hlcdc_layer_irq(struct atmel_hlcdc_layer *layer)
632{
633	if (!layer)
634		return;
635
636	if (layer->desc->type == ATMEL_HLCDC_BASE_LAYER ||
637	    layer->desc->type == ATMEL_HLCDC_OVERLAY_LAYER ||
638	    layer->desc->type == ATMEL_HLCDC_CURSOR_LAYER)
639		atmel_hlcdc_plane_irq(atmel_hlcdc_layer_to_plane(layer));
640}
641
642static irqreturn_t atmel_hlcdc_dc_irq_handler(int irq, void *data)
643{
644	struct drm_device *dev = data;
645	struct atmel_hlcdc_dc *dc = dev->dev_private;
646	unsigned long status;
647	unsigned int imr, isr;
648	int i;
649
650	regmap_read(dc->hlcdc->regmap, ATMEL_HLCDC_IMR, &imr);
651	regmap_read(dc->hlcdc->regmap, ATMEL_HLCDC_ISR, &isr);
652	status = imr & isr;
653	if (!status)
654		return IRQ_NONE;
655
656	if (status & ATMEL_HLCDC_SOF)
657		atmel_hlcdc_crtc_irq(dc->crtc);
658
659	for (i = 0; i < ATMEL_HLCDC_MAX_LAYERS; i++) {
660		if (ATMEL_HLCDC_LAYER_STATUS(i) & status)
661			atmel_hlcdc_layer_irq(dc->layers[i]);
662	}
663
664	return IRQ_HANDLED;
665}
666
667static void atmel_hlcdc_dc_irq_postinstall(struct drm_device *dev)
 
 
 
 
 
 
 
 
 
 
 
 
 
668{
 
669	struct atmel_hlcdc_dc *dc = dev->dev_private;
670	unsigned int cfg = 0;
671	int i;
672
673	/* Enable interrupts on activated layers */
674	for (i = 0; i < ATMEL_HLCDC_MAX_LAYERS; i++) {
675		if (dc->layers[i])
676			cfg |= ATMEL_HLCDC_LAYER_STATUS(i);
677	}
678
679	regmap_write(dc->hlcdc->regmap, ATMEL_HLCDC_IER, cfg);
 
 
 
 
 
 
 
 
 
 
 
 
680}
681
682static void atmel_hlcdc_dc_irq_disable(struct drm_device *dev)
683{
684	struct atmel_hlcdc_dc *dc = dev->dev_private;
685	unsigned int isr;
686
687	regmap_write(dc->hlcdc->regmap, ATMEL_HLCDC_IDR, 0xffffffff);
688	regmap_read(dc->hlcdc->regmap, ATMEL_HLCDC_ISR, &isr);
689}
690
691static int atmel_hlcdc_dc_irq_install(struct drm_device *dev, unsigned int irq)
 
 
692{
 
 
693	int ret;
694
695	atmel_hlcdc_dc_irq_disable(dev);
696
697	ret = devm_request_irq(dev->dev, irq, atmel_hlcdc_dc_irq_handler, 0,
698			       dev->driver->name, dev);
699	if (ret)
700		return ret;
701
702	atmel_hlcdc_dc_irq_postinstall(dev);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
703
704	return 0;
705}
706
707static void atmel_hlcdc_dc_irq_uninstall(struct drm_device *dev)
708{
709	atmel_hlcdc_dc_irq_disable(dev);
 
 
710}
711
712static const struct drm_mode_config_funcs mode_config_funcs = {
713	.fb_create = drm_gem_fb_create,
714	.atomic_check = drm_atomic_helper_check,
715	.atomic_commit = drm_atomic_helper_commit,
716};
717
718static int atmel_hlcdc_dc_modeset_init(struct drm_device *dev)
719{
720	struct atmel_hlcdc_dc *dc = dev->dev_private;
721	int ret;
722
723	drm_mode_config_init(dev);
724
725	ret = atmel_hlcdc_create_outputs(dev);
726	if (ret) {
727		dev_err(dev->dev, "failed to create HLCDC outputs: %d\n", ret);
728		return ret;
729	}
730
731	ret = atmel_hlcdc_create_planes(dev);
732	if (ret) {
733		dev_err(dev->dev, "failed to create planes: %d\n", ret);
734		return ret;
735	}
736
737	ret = atmel_hlcdc_crtc_create(dev);
738	if (ret) {
739		dev_err(dev->dev, "failed to create crtc\n");
740		return ret;
741	}
742
743	dev->mode_config.min_width = dc->desc->min_width;
744	dev->mode_config.min_height = dc->desc->min_height;
745	dev->mode_config.max_width = dc->desc->max_width;
746	dev->mode_config.max_height = dc->desc->max_height;
747	dev->mode_config.funcs = &mode_config_funcs;
748	dev->mode_config.async_page_flip = true;
749
750	return 0;
751}
752
753static int atmel_hlcdc_dc_load(struct drm_device *dev)
754{
755	struct platform_device *pdev = to_platform_device(dev->dev);
756	const struct of_device_id *match;
757	struct atmel_hlcdc_dc *dc;
758	int ret;
759
760	match = of_match_node(atmel_hlcdc_of_match, dev->dev->parent->of_node);
761	if (!match) {
762		dev_err(&pdev->dev, "invalid compatible string\n");
763		return -ENODEV;
764	}
765
766	if (!match->data) {
767		dev_err(&pdev->dev, "invalid hlcdc description\n");
768		return -EINVAL;
769	}
770
771	dc = devm_kzalloc(dev->dev, sizeof(*dc), GFP_KERNEL);
772	if (!dc)
773		return -ENOMEM;
774
 
 
 
 
 
775	dc->desc = match->data;
776	dc->hlcdc = dev_get_drvdata(dev->dev->parent);
777	dev->dev_private = dc;
778
 
 
 
 
 
 
 
 
779	ret = clk_prepare_enable(dc->hlcdc->periph_clk);
780	if (ret) {
781		dev_err(dev->dev, "failed to enable periph_clk\n");
782		return ret;
783	}
784
785	pm_runtime_enable(dev->dev);
786
787	ret = drm_vblank_init(dev, 1);
788	if (ret < 0) {
789		dev_err(dev->dev, "failed to initialize vblank\n");
790		goto err_periph_clk_disable;
791	}
792
793	ret = atmel_hlcdc_dc_modeset_init(dev);
794	if (ret < 0) {
795		dev_err(dev->dev, "failed to initialize mode setting\n");
796		goto err_periph_clk_disable;
797	}
798
799	drm_mode_config_reset(dev);
800
801	pm_runtime_get_sync(dev->dev);
802	ret = atmel_hlcdc_dc_irq_install(dev, dc->hlcdc->irq);
803	pm_runtime_put_sync(dev->dev);
804	if (ret < 0) {
805		dev_err(dev->dev, "failed to install IRQ handler\n");
806		goto err_periph_clk_disable;
807	}
808
809	platform_set_drvdata(pdev, dev);
810
811	drm_kms_helper_poll_init(dev);
812
813	return 0;
814
815err_periph_clk_disable:
816	pm_runtime_disable(dev->dev);
817	clk_disable_unprepare(dc->hlcdc->periph_clk);
 
 
 
 
 
 
818
819	return ret;
820}
821
822static void atmel_hlcdc_dc_unload(struct drm_device *dev)
823{
824	struct atmel_hlcdc_dc *dc = dev->dev_private;
825
 
826	drm_kms_helper_poll_fini(dev);
827	drm_atomic_helper_shutdown(dev);
828	drm_mode_config_cleanup(dev);
829
830	pm_runtime_get_sync(dev->dev);
831	atmel_hlcdc_dc_irq_uninstall(dev);
832	pm_runtime_put_sync(dev->dev);
833
834	dev->dev_private = NULL;
835
836	pm_runtime_disable(dev->dev);
837	clk_disable_unprepare(dc->hlcdc->periph_clk);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
838}
839
840DEFINE_DRM_GEM_DMA_FOPS(fops);
841
842static const struct drm_driver atmel_hlcdc_dc_driver = {
843	.driver_features = DRIVER_GEM | DRIVER_MODESET | DRIVER_ATOMIC,
844	DRM_GEM_DMA_DRIVER_OPS,
845	DRM_FBDEV_DMA_DRIVER_OPS,
 
 
 
 
 
 
 
 
 
 
 
 
846	.fops = &fops,
847	.name = "atmel-hlcdc",
848	.desc = "Atmel HLCD Controller DRM",
849	.date = "20141504",
850	.major = 1,
851	.minor = 0,
852};
853
854static int atmel_hlcdc_dc_drm_probe(struct platform_device *pdev)
855{
856	struct drm_device *ddev;
857	int ret;
858
859	ddev = drm_dev_alloc(&atmel_hlcdc_dc_driver, &pdev->dev);
860	if (IS_ERR(ddev))
861		return PTR_ERR(ddev);
862
863	ret = atmel_hlcdc_dc_load(ddev);
864	if (ret)
865		goto err_put;
866
867	ret = drm_dev_register(ddev, 0);
868	if (ret)
869		goto err_unload;
870
871	drm_client_setup_with_fourcc(ddev, DRM_FORMAT_RGB888);
872
873	return 0;
874
875err_unload:
876	atmel_hlcdc_dc_unload(ddev);
877
878err_put:
879	drm_dev_put(ddev);
880
881	return ret;
882}
883
884static void atmel_hlcdc_dc_drm_remove(struct platform_device *pdev)
885{
886	struct drm_device *ddev = platform_get_drvdata(pdev);
887
888	drm_dev_unregister(ddev);
889	atmel_hlcdc_dc_unload(ddev);
890	drm_dev_put(ddev);
891}
892
893static void atmel_hlcdc_dc_drm_shutdown(struct platform_device *pdev)
894{
895	drm_atomic_helper_shutdown(platform_get_drvdata(pdev));
896}
897
 
898static int atmel_hlcdc_dc_drm_suspend(struct device *dev)
899{
900	struct drm_device *drm_dev = dev_get_drvdata(dev);
901	struct atmel_hlcdc_dc *dc = drm_dev->dev_private;
902	struct regmap *regmap = dc->hlcdc->regmap;
903	struct drm_atomic_state *state;
904
905	state = drm_atomic_helper_suspend(drm_dev);
906	if (IS_ERR(state))
907		return PTR_ERR(state);
908
909	dc->suspend.state = state;
910
911	regmap_read(regmap, ATMEL_HLCDC_IMR, &dc->suspend.imr);
912	regmap_write(regmap, ATMEL_HLCDC_IDR, dc->suspend.imr);
913	clk_disable_unprepare(dc->hlcdc->periph_clk);
 
 
914
915	return 0;
916}
917
918static int atmel_hlcdc_dc_drm_resume(struct device *dev)
919{
920	struct drm_device *drm_dev = dev_get_drvdata(dev);
921	struct atmel_hlcdc_dc *dc = drm_dev->dev_private;
922
 
 
923	clk_prepare_enable(dc->hlcdc->periph_clk);
924	regmap_write(dc->hlcdc->regmap, ATMEL_HLCDC_IER, dc->suspend.imr);
925
926	return drm_atomic_helper_resume(drm_dev, dc->suspend.state);
927}
 
928
929static DEFINE_SIMPLE_DEV_PM_OPS(atmel_hlcdc_dc_drm_pm_ops,
930				atmel_hlcdc_dc_drm_suspend,
931				atmel_hlcdc_dc_drm_resume);
932
933static const struct of_device_id atmel_hlcdc_dc_of_match[] = {
934	{ .compatible = "atmel,hlcdc-display-controller" },
935	{ },
936};
937
938static struct platform_driver atmel_hlcdc_dc_platform_driver = {
939	.probe	= atmel_hlcdc_dc_drm_probe,
940	.remove = atmel_hlcdc_dc_drm_remove,
941	.shutdown = atmel_hlcdc_dc_drm_shutdown,
942	.driver	= {
943		.name	= "atmel-hlcdc-display-controller",
944		.pm	= pm_sleep_ptr(&atmel_hlcdc_dc_drm_pm_ops),
945		.of_match_table = atmel_hlcdc_dc_of_match,
946	},
947};
948drm_module_platform_driver(atmel_hlcdc_dc_platform_driver);
949
950MODULE_AUTHOR("Jean-Jacques Hiblot <jjhiblot@traphandler.com>");
951MODULE_AUTHOR("Boris Brezillon <boris.brezillon@free-electrons.com>");
952MODULE_DESCRIPTION("Atmel HLCDC Display Controller DRM Driver");
953MODULE_LICENSE("GPL");
954MODULE_ALIAS("platform:atmel-hlcdc-dc");
v5.4
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * Copyright (C) 2014 Traphandler
  4 * Copyright (C) 2014 Free Electrons
  5 * Copyright (C) 2014 Atmel
  6 *
  7 * Author: Jean-Jacques Hiblot <jjhiblot@traphandler.com>
  8 * Author: Boris BREZILLON <boris.brezillon@free-electrons.com>
  9 */
 10
 11#include <linux/clk.h>
 12#include <linux/irq.h>
 13#include <linux/irqchip.h>
 14#include <linux/mfd/atmel-hlcdc.h>
 15#include <linux/module.h>
 16#include <linux/pm_runtime.h>
 17#include <linux/platform_device.h>
 18
 19#include <drm/drm_atomic.h>
 20#include <drm/drm_atomic_helper.h>
 
 21#include <drm/drm_drv.h>
 22#include <drm/drm_fb_helper.h>
 23#include <drm/drm_gem_cma_helper.h>
 
 24#include <drm/drm_gem_framebuffer_helper.h>
 25#include <drm/drm_irq.h>
 26#include <drm/drm_probe_helper.h>
 27#include <drm/drm_vblank.h>
 28
 29#include "atmel_hlcdc_dc.h"
 30
 31#define ATMEL_HLCDC_LAYER_IRQS_OFFSET		8
 32
 33static const struct atmel_hlcdc_layer_desc atmel_hlcdc_at91sam9n12_layers[] = {
 34	{
 35		.name = "base",
 36		.formats = &atmel_hlcdc_plane_rgb_formats,
 37		.regs_offset = 0x40,
 38		.id = 0,
 39		.type = ATMEL_HLCDC_BASE_LAYER,
 40		.cfgs_offset = 0x2c,
 41		.layout = {
 42			.xstride = { 2 },
 43			.default_color = 3,
 44			.general_config = 4,
 45		},
 46		.clut_offset = 0x400,
 47	},
 48};
 49
 50static const struct atmel_hlcdc_dc_desc atmel_hlcdc_dc_at91sam9n12 = {
 51	.min_width = 0,
 52	.min_height = 0,
 53	.max_width = 1280,
 54	.max_height = 860,
 55	.max_spw = 0x3f,
 56	.max_vpw = 0x3f,
 57	.max_hpw = 0xff,
 58	.conflicting_output_formats = true,
 59	.nlayers = ARRAY_SIZE(atmel_hlcdc_at91sam9n12_layers),
 60	.layers = atmel_hlcdc_at91sam9n12_layers,
 
 61};
 62
 63static const struct atmel_hlcdc_layer_desc atmel_hlcdc_at91sam9x5_layers[] = {
 64	{
 65		.name = "base",
 66		.formats = &atmel_hlcdc_plane_rgb_formats,
 67		.regs_offset = 0x40,
 68		.id = 0,
 69		.type = ATMEL_HLCDC_BASE_LAYER,
 70		.cfgs_offset = 0x2c,
 71		.layout = {
 72			.xstride = { 2 },
 73			.default_color = 3,
 74			.general_config = 4,
 75			.disc_pos = 5,
 76			.disc_size = 6,
 77		},
 78		.clut_offset = 0x400,
 79	},
 80	{
 81		.name = "overlay1",
 82		.formats = &atmel_hlcdc_plane_rgb_formats,
 83		.regs_offset = 0x100,
 84		.id = 1,
 85		.type = ATMEL_HLCDC_OVERLAY_LAYER,
 86		.cfgs_offset = 0x2c,
 87		.layout = {
 88			.pos = 2,
 89			.size = 3,
 90			.xstride = { 4 },
 91			.pstride = { 5 },
 92			.default_color = 6,
 93			.chroma_key = 7,
 94			.chroma_key_mask = 8,
 95			.general_config = 9,
 96		},
 97		.clut_offset = 0x800,
 98	},
 99	{
100		.name = "high-end-overlay",
101		.formats = &atmel_hlcdc_plane_rgb_and_yuv_formats,
102		.regs_offset = 0x280,
103		.id = 2,
104		.type = ATMEL_HLCDC_OVERLAY_LAYER,
105		.cfgs_offset = 0x4c,
106		.layout = {
107			.pos = 2,
108			.size = 3,
109			.memsize = 4,
110			.xstride = { 5, 7 },
111			.pstride = { 6, 8 },
112			.default_color = 9,
113			.chroma_key = 10,
114			.chroma_key_mask = 11,
115			.general_config = 12,
116			.scaler_config = 13,
117			.csc = 14,
118		},
119		.clut_offset = 0x1000,
120	},
121	{
122		.name = "cursor",
123		.formats = &atmel_hlcdc_plane_rgb_formats,
124		.regs_offset = 0x340,
125		.id = 3,
126		.type = ATMEL_HLCDC_CURSOR_LAYER,
127		.max_width = 128,
128		.max_height = 128,
129		.cfgs_offset = 0x2c,
130		.layout = {
131			.pos = 2,
132			.size = 3,
133			.xstride = { 4 },
134			.default_color = 6,
135			.chroma_key = 7,
136			.chroma_key_mask = 8,
137			.general_config = 9,
138		},
139		.clut_offset = 0x1400,
140	},
141};
142
143static const struct atmel_hlcdc_dc_desc atmel_hlcdc_dc_at91sam9x5 = {
144	.min_width = 0,
145	.min_height = 0,
146	.max_width = 800,
147	.max_height = 600,
148	.max_spw = 0x3f,
149	.max_vpw = 0x3f,
150	.max_hpw = 0xff,
151	.conflicting_output_formats = true,
152	.nlayers = ARRAY_SIZE(atmel_hlcdc_at91sam9x5_layers),
153	.layers = atmel_hlcdc_at91sam9x5_layers,
 
154};
155
156static const struct atmel_hlcdc_layer_desc atmel_hlcdc_sama5d3_layers[] = {
157	{
158		.name = "base",
159		.formats = &atmel_hlcdc_plane_rgb_formats,
160		.regs_offset = 0x40,
161		.id = 0,
162		.type = ATMEL_HLCDC_BASE_LAYER,
163		.cfgs_offset = 0x2c,
164		.layout = {
165			.xstride = { 2 },
166			.default_color = 3,
167			.general_config = 4,
168			.disc_pos = 5,
169			.disc_size = 6,
170		},
171		.clut_offset = 0x600,
172	},
173	{
174		.name = "overlay1",
175		.formats = &atmel_hlcdc_plane_rgb_formats,
176		.regs_offset = 0x140,
177		.id = 1,
178		.type = ATMEL_HLCDC_OVERLAY_LAYER,
179		.cfgs_offset = 0x2c,
180		.layout = {
181			.pos = 2,
182			.size = 3,
183			.xstride = { 4 },
184			.pstride = { 5 },
185			.default_color = 6,
186			.chroma_key = 7,
187			.chroma_key_mask = 8,
188			.general_config = 9,
189		},
190		.clut_offset = 0xa00,
191	},
192	{
193		.name = "overlay2",
194		.formats = &atmel_hlcdc_plane_rgb_formats,
195		.regs_offset = 0x240,
196		.id = 2,
197		.type = ATMEL_HLCDC_OVERLAY_LAYER,
198		.cfgs_offset = 0x2c,
199		.layout = {
200			.pos = 2,
201			.size = 3,
202			.xstride = { 4 },
203			.pstride = { 5 },
204			.default_color = 6,
205			.chroma_key = 7,
206			.chroma_key_mask = 8,
207			.general_config = 9,
208		},
209		.clut_offset = 0xe00,
210	},
211	{
212		.name = "high-end-overlay",
213		.formats = &atmel_hlcdc_plane_rgb_and_yuv_formats,
214		.regs_offset = 0x340,
215		.id = 3,
216		.type = ATMEL_HLCDC_OVERLAY_LAYER,
217		.cfgs_offset = 0x4c,
218		.layout = {
219			.pos = 2,
220			.size = 3,
221			.memsize = 4,
222			.xstride = { 5, 7 },
223			.pstride = { 6, 8 },
224			.default_color = 9,
225			.chroma_key = 10,
226			.chroma_key_mask = 11,
227			.general_config = 12,
228			.scaler_config = 13,
229			.phicoeffs = {
230				.x = 17,
231				.y = 33,
232			},
233			.csc = 14,
234		},
235		.clut_offset = 0x1200,
236	},
237	{
238		.name = "cursor",
239		.formats = &atmel_hlcdc_plane_rgb_formats,
240		.regs_offset = 0x440,
241		.id = 4,
242		.type = ATMEL_HLCDC_CURSOR_LAYER,
243		.max_width = 128,
244		.max_height = 128,
245		.cfgs_offset = 0x2c,
246		.layout = {
247			.pos = 2,
248			.size = 3,
249			.xstride = { 4 },
250			.pstride = { 5 },
251			.default_color = 6,
252			.chroma_key = 7,
253			.chroma_key_mask = 8,
254			.general_config = 9,
255			.scaler_config = 13,
256		},
257		.clut_offset = 0x1600,
258	},
259};
260
261static const struct atmel_hlcdc_dc_desc atmel_hlcdc_dc_sama5d3 = {
262	.min_width = 0,
263	.min_height = 0,
264	.max_width = 2048,
265	.max_height = 2048,
266	.max_spw = 0x3f,
267	.max_vpw = 0x3f,
268	.max_hpw = 0x1ff,
269	.conflicting_output_formats = true,
270	.nlayers = ARRAY_SIZE(atmel_hlcdc_sama5d3_layers),
271	.layers = atmel_hlcdc_sama5d3_layers,
 
272};
273
274static const struct atmel_hlcdc_layer_desc atmel_hlcdc_sama5d4_layers[] = {
275	{
276		.name = "base",
277		.formats = &atmel_hlcdc_plane_rgb_formats,
278		.regs_offset = 0x40,
279		.id = 0,
280		.type = ATMEL_HLCDC_BASE_LAYER,
281		.cfgs_offset = 0x2c,
282		.layout = {
283			.xstride = { 2 },
284			.default_color = 3,
285			.general_config = 4,
286			.disc_pos = 5,
287			.disc_size = 6,
288		},
289		.clut_offset = 0x600,
290	},
291	{
292		.name = "overlay1",
293		.formats = &atmel_hlcdc_plane_rgb_formats,
294		.regs_offset = 0x140,
295		.id = 1,
296		.type = ATMEL_HLCDC_OVERLAY_LAYER,
297		.cfgs_offset = 0x2c,
298		.layout = {
299			.pos = 2,
300			.size = 3,
301			.xstride = { 4 },
302			.pstride = { 5 },
303			.default_color = 6,
304			.chroma_key = 7,
305			.chroma_key_mask = 8,
306			.general_config = 9,
307		},
308		.clut_offset = 0xa00,
309	},
310	{
311		.name = "overlay2",
312		.formats = &atmel_hlcdc_plane_rgb_formats,
313		.regs_offset = 0x240,
314		.id = 2,
315		.type = ATMEL_HLCDC_OVERLAY_LAYER,
316		.cfgs_offset = 0x2c,
317		.layout = {
318			.pos = 2,
319			.size = 3,
320			.xstride = { 4 },
321			.pstride = { 5 },
322			.default_color = 6,
323			.chroma_key = 7,
324			.chroma_key_mask = 8,
325			.general_config = 9,
326		},
327		.clut_offset = 0xe00,
328	},
329	{
330		.name = "high-end-overlay",
331		.formats = &atmel_hlcdc_plane_rgb_and_yuv_formats,
332		.regs_offset = 0x340,
333		.id = 3,
334		.type = ATMEL_HLCDC_OVERLAY_LAYER,
335		.cfgs_offset = 0x4c,
336		.layout = {
337			.pos = 2,
338			.size = 3,
339			.memsize = 4,
340			.xstride = { 5, 7 },
341			.pstride = { 6, 8 },
342			.default_color = 9,
343			.chroma_key = 10,
344			.chroma_key_mask = 11,
345			.general_config = 12,
346			.scaler_config = 13,
347			.phicoeffs = {
348				.x = 17,
349				.y = 33,
350			},
351			.csc = 14,
352		},
353		.clut_offset = 0x1200,
354	},
355};
356
357static const struct atmel_hlcdc_dc_desc atmel_hlcdc_dc_sama5d4 = {
358	.min_width = 0,
359	.min_height = 0,
360	.max_width = 2048,
361	.max_height = 2048,
362	.max_spw = 0xff,
363	.max_vpw = 0xff,
364	.max_hpw = 0x3ff,
365	.nlayers = ARRAY_SIZE(atmel_hlcdc_sama5d4_layers),
366	.layers = atmel_hlcdc_sama5d4_layers,
 
367};
368
369static const struct atmel_hlcdc_layer_desc atmel_hlcdc_sam9x60_layers[] = {
370	{
371		.name = "base",
372		.formats = &atmel_hlcdc_plane_rgb_formats,
373		.regs_offset = 0x60,
374		.id = 0,
375		.type = ATMEL_HLCDC_BASE_LAYER,
376		.cfgs_offset = 0x2c,
377		.layout = {
378			.xstride = { 2 },
379			.default_color = 3,
380			.general_config = 4,
381			.disc_pos = 5,
382			.disc_size = 6,
383		},
384		.clut_offset = 0x600,
385	},
386	{
387		.name = "overlay1",
388		.formats = &atmel_hlcdc_plane_rgb_formats,
389		.regs_offset = 0x160,
390		.id = 1,
391		.type = ATMEL_HLCDC_OVERLAY_LAYER,
392		.cfgs_offset = 0x2c,
393		.layout = {
394			.pos = 2,
395			.size = 3,
396			.xstride = { 4 },
397			.pstride = { 5 },
398			.default_color = 6,
399			.chroma_key = 7,
400			.chroma_key_mask = 8,
401			.general_config = 9,
402		},
403		.clut_offset = 0xa00,
404	},
405	{
406		.name = "overlay2",
407		.formats = &atmel_hlcdc_plane_rgb_formats,
408		.regs_offset = 0x260,
409		.id = 2,
410		.type = ATMEL_HLCDC_OVERLAY_LAYER,
411		.cfgs_offset = 0x2c,
412		.layout = {
413			.pos = 2,
414			.size = 3,
415			.xstride = { 4 },
416			.pstride = { 5 },
417			.default_color = 6,
418			.chroma_key = 7,
419			.chroma_key_mask = 8,
420			.general_config = 9,
421		},
422		.clut_offset = 0xe00,
423	},
424	{
425		.name = "high-end-overlay",
426		.formats = &atmel_hlcdc_plane_rgb_and_yuv_formats,
427		.regs_offset = 0x360,
428		.id = 3,
429		.type = ATMEL_HLCDC_OVERLAY_LAYER,
430		.cfgs_offset = 0x4c,
431		.layout = {
432			.pos = 2,
433			.size = 3,
434			.memsize = 4,
435			.xstride = { 5, 7 },
436			.pstride = { 6, 8 },
437			.default_color = 9,
438			.chroma_key = 10,
439			.chroma_key_mask = 11,
440			.general_config = 12,
441			.scaler_config = 13,
442			.phicoeffs = {
443				.x = 17,
444				.y = 33,
445			},
446			.csc = 14,
447		},
448		.clut_offset = 0x1200,
449	},
450};
451
452static const struct atmel_hlcdc_dc_desc atmel_hlcdc_dc_sam9x60 = {
453	.min_width = 0,
454	.min_height = 0,
455	.max_width = 2048,
456	.max_height = 2048,
457	.max_spw = 0xff,
458	.max_vpw = 0xff,
459	.max_hpw = 0x3ff,
460	.fixed_clksrc = true,
461	.nlayers = ARRAY_SIZE(atmel_hlcdc_sam9x60_layers),
462	.layers = atmel_hlcdc_sam9x60_layers,
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
463};
464
465static const struct of_device_id atmel_hlcdc_of_match[] = {
466	{
467		.compatible = "atmel,at91sam9n12-hlcdc",
468		.data = &atmel_hlcdc_dc_at91sam9n12,
469	},
470	{
471		.compatible = "atmel,at91sam9x5-hlcdc",
472		.data = &atmel_hlcdc_dc_at91sam9x5,
473	},
474	{
475		.compatible = "atmel,sama5d2-hlcdc",
476		.data = &atmel_hlcdc_dc_sama5d4,
477	},
478	{
479		.compatible = "atmel,sama5d3-hlcdc",
480		.data = &atmel_hlcdc_dc_sama5d3,
481	},
482	{
483		.compatible = "atmel,sama5d4-hlcdc",
484		.data = &atmel_hlcdc_dc_sama5d4,
485	},
486	{
487		.compatible = "microchip,sam9x60-hlcdc",
488		.data = &atmel_hlcdc_dc_sam9x60,
489	},
 
 
 
 
490	{ /* sentinel */ },
491};
492MODULE_DEVICE_TABLE(of, atmel_hlcdc_of_match);
493
494enum drm_mode_status
495atmel_hlcdc_dc_mode_valid(struct atmel_hlcdc_dc *dc,
496			  const struct drm_display_mode *mode)
497{
498	int vfront_porch = mode->vsync_start - mode->vdisplay;
499	int vback_porch = mode->vtotal - mode->vsync_end;
500	int vsync_len = mode->vsync_end - mode->vsync_start;
501	int hfront_porch = mode->hsync_start - mode->hdisplay;
502	int hback_porch = mode->htotal - mode->hsync_end;
503	int hsync_len = mode->hsync_end - mode->hsync_start;
504
505	if (hsync_len > dc->desc->max_spw + 1 || hsync_len < 1)
506		return MODE_HSYNC;
507
508	if (vsync_len > dc->desc->max_spw + 1 || vsync_len < 1)
509		return MODE_VSYNC;
510
511	if (hfront_porch > dc->desc->max_hpw + 1 || hfront_porch < 1 ||
512	    hback_porch > dc->desc->max_hpw + 1 || hback_porch < 1 ||
513	    mode->hdisplay < 1)
514		return MODE_H_ILLEGAL;
515
516	if (vfront_porch > dc->desc->max_vpw + 1 || vfront_porch < 1 ||
517	    vback_porch > dc->desc->max_vpw || vback_porch < 0 ||
518	    mode->vdisplay < 1)
519		return MODE_V_ILLEGAL;
520
521	return MODE_OK;
522}
523
524static void atmel_hlcdc_layer_irq(struct atmel_hlcdc_layer *layer)
525{
526	if (!layer)
527		return;
528
529	if (layer->desc->type == ATMEL_HLCDC_BASE_LAYER ||
530	    layer->desc->type == ATMEL_HLCDC_OVERLAY_LAYER ||
531	    layer->desc->type == ATMEL_HLCDC_CURSOR_LAYER)
532		atmel_hlcdc_plane_irq(atmel_hlcdc_layer_to_plane(layer));
533}
534
535static irqreturn_t atmel_hlcdc_dc_irq_handler(int irq, void *data)
536{
537	struct drm_device *dev = data;
538	struct atmel_hlcdc_dc *dc = dev->dev_private;
539	unsigned long status;
540	unsigned int imr, isr;
541	int i;
542
543	regmap_read(dc->hlcdc->regmap, ATMEL_HLCDC_IMR, &imr);
544	regmap_read(dc->hlcdc->regmap, ATMEL_HLCDC_ISR, &isr);
545	status = imr & isr;
546	if (!status)
547		return IRQ_NONE;
548
549	if (status & ATMEL_HLCDC_SOF)
550		atmel_hlcdc_crtc_irq(dc->crtc);
551
552	for (i = 0; i < ATMEL_HLCDC_MAX_LAYERS; i++) {
553		if (ATMEL_HLCDC_LAYER_STATUS(i) & status)
554			atmel_hlcdc_layer_irq(dc->layers[i]);
555	}
556
557	return IRQ_HANDLED;
558}
559
560static struct drm_framebuffer *atmel_hlcdc_fb_create(struct drm_device *dev,
561		struct drm_file *file_priv, const struct drm_mode_fb_cmd2 *mode_cmd)
562{
563	return drm_gem_fb_create(dev, file_priv, mode_cmd);
564}
565
566struct atmel_hlcdc_dc_commit {
567	struct work_struct work;
568	struct drm_device *dev;
569	struct drm_atomic_state *state;
570};
571
572static void
573atmel_hlcdc_dc_atomic_complete(struct atmel_hlcdc_dc_commit *commit)
574{
575	struct drm_device *dev = commit->dev;
576	struct atmel_hlcdc_dc *dc = dev->dev_private;
577	struct drm_atomic_state *old_state = commit->state;
 
578
579	/* Apply the atomic update. */
580	drm_atomic_helper_commit_modeset_disables(dev, old_state);
581	drm_atomic_helper_commit_planes(dev, old_state, 0);
582	drm_atomic_helper_commit_modeset_enables(dev, old_state);
 
583
584	drm_atomic_helper_wait_for_vblanks(dev, old_state);
585
586	drm_atomic_helper_cleanup_planes(dev, old_state);
587
588	drm_atomic_state_put(old_state);
589
590	/* Complete the commit, wake up any waiter. */
591	spin_lock(&dc->commit.wait.lock);
592	dc->commit.pending = false;
593	wake_up_all_locked(&dc->commit.wait);
594	spin_unlock(&dc->commit.wait.lock);
595
596	kfree(commit);
597}
598
599static void atmel_hlcdc_dc_atomic_work(struct work_struct *work)
600{
601	struct atmel_hlcdc_dc_commit *commit =
602		container_of(work, struct atmel_hlcdc_dc_commit, work);
603
604	atmel_hlcdc_dc_atomic_complete(commit);
 
605}
606
607static int atmel_hlcdc_dc_atomic_commit(struct drm_device *dev,
608					struct drm_atomic_state *state,
609					bool async)
610{
611	struct atmel_hlcdc_dc *dc = dev->dev_private;
612	struct atmel_hlcdc_dc_commit *commit;
613	int ret;
614
615	ret = drm_atomic_helper_prepare_planes(dev, state);
 
 
 
616	if (ret)
617		return ret;
618
619	/* Allocate the commit object. */
620	commit = kzalloc(sizeof(*commit), GFP_KERNEL);
621	if (!commit) {
622		ret = -ENOMEM;
623		goto error;
624	}
625
626	INIT_WORK(&commit->work, atmel_hlcdc_dc_atomic_work);
627	commit->dev = dev;
628	commit->state = state;
629
630	spin_lock(&dc->commit.wait.lock);
631	ret = wait_event_interruptible_locked(dc->commit.wait,
632					      !dc->commit.pending);
633	if (ret == 0)
634		dc->commit.pending = true;
635	spin_unlock(&dc->commit.wait.lock);
636
637	if (ret)
638		goto err_free;
639
640	/* We have our own synchronization through the commit lock. */
641	BUG_ON(drm_atomic_helper_swap_state(state, false) < 0);
642
643	/* Swap state succeeded, this is the point of no return. */
644	drm_atomic_state_get(state);
645	if (async)
646		queue_work(dc->wq, &commit->work);
647	else
648		atmel_hlcdc_dc_atomic_complete(commit);
649
650	return 0;
 
651
652err_free:
653	kfree(commit);
654error:
655	drm_atomic_helper_cleanup_planes(dev, state);
656	return ret;
657}
658
659static const struct drm_mode_config_funcs mode_config_funcs = {
660	.fb_create = atmel_hlcdc_fb_create,
661	.atomic_check = drm_atomic_helper_check,
662	.atomic_commit = atmel_hlcdc_dc_atomic_commit,
663};
664
665static int atmel_hlcdc_dc_modeset_init(struct drm_device *dev)
666{
667	struct atmel_hlcdc_dc *dc = dev->dev_private;
668	int ret;
669
670	drm_mode_config_init(dev);
671
672	ret = atmel_hlcdc_create_outputs(dev);
673	if (ret) {
674		dev_err(dev->dev, "failed to create HLCDC outputs: %d\n", ret);
675		return ret;
676	}
677
678	ret = atmel_hlcdc_create_planes(dev);
679	if (ret) {
680		dev_err(dev->dev, "failed to create planes: %d\n", ret);
681		return ret;
682	}
683
684	ret = atmel_hlcdc_crtc_create(dev);
685	if (ret) {
686		dev_err(dev->dev, "failed to create crtc\n");
687		return ret;
688	}
689
690	dev->mode_config.min_width = dc->desc->min_width;
691	dev->mode_config.min_height = dc->desc->min_height;
692	dev->mode_config.max_width = dc->desc->max_width;
693	dev->mode_config.max_height = dc->desc->max_height;
694	dev->mode_config.funcs = &mode_config_funcs;
 
695
696	return 0;
697}
698
699static int atmel_hlcdc_dc_load(struct drm_device *dev)
700{
701	struct platform_device *pdev = to_platform_device(dev->dev);
702	const struct of_device_id *match;
703	struct atmel_hlcdc_dc *dc;
704	int ret;
705
706	match = of_match_node(atmel_hlcdc_of_match, dev->dev->parent->of_node);
707	if (!match) {
708		dev_err(&pdev->dev, "invalid compatible string\n");
709		return -ENODEV;
710	}
711
712	if (!match->data) {
713		dev_err(&pdev->dev, "invalid hlcdc description\n");
714		return -EINVAL;
715	}
716
717	dc = devm_kzalloc(dev->dev, sizeof(*dc), GFP_KERNEL);
718	if (!dc)
719		return -ENOMEM;
720
721	dc->wq = alloc_ordered_workqueue("atmel-hlcdc-dc", 0);
722	if (!dc->wq)
723		return -ENOMEM;
724
725	init_waitqueue_head(&dc->commit.wait);
726	dc->desc = match->data;
727	dc->hlcdc = dev_get_drvdata(dev->dev->parent);
728	dev->dev_private = dc;
729
730	if (dc->desc->fixed_clksrc) {
731		ret = clk_prepare_enable(dc->hlcdc->sys_clk);
732		if (ret) {
733			dev_err(dev->dev, "failed to enable sys_clk\n");
734			goto err_destroy_wq;
735		}
736	}
737
738	ret = clk_prepare_enable(dc->hlcdc->periph_clk);
739	if (ret) {
740		dev_err(dev->dev, "failed to enable periph_clk\n");
741		goto err_sys_clk_disable;
742	}
743
744	pm_runtime_enable(dev->dev);
745
746	ret = drm_vblank_init(dev, 1);
747	if (ret < 0) {
748		dev_err(dev->dev, "failed to initialize vblank\n");
749		goto err_periph_clk_disable;
750	}
751
752	ret = atmel_hlcdc_dc_modeset_init(dev);
753	if (ret < 0) {
754		dev_err(dev->dev, "failed to initialize mode setting\n");
755		goto err_periph_clk_disable;
756	}
757
758	drm_mode_config_reset(dev);
759
760	pm_runtime_get_sync(dev->dev);
761	ret = drm_irq_install(dev, dc->hlcdc->irq);
762	pm_runtime_put_sync(dev->dev);
763	if (ret < 0) {
764		dev_err(dev->dev, "failed to install IRQ handler\n");
765		goto err_periph_clk_disable;
766	}
767
768	platform_set_drvdata(pdev, dev);
769
770	drm_kms_helper_poll_init(dev);
771
772	return 0;
773
774err_periph_clk_disable:
775	pm_runtime_disable(dev->dev);
776	clk_disable_unprepare(dc->hlcdc->periph_clk);
777err_sys_clk_disable:
778	if (dc->desc->fixed_clksrc)
779		clk_disable_unprepare(dc->hlcdc->sys_clk);
780
781err_destroy_wq:
782	destroy_workqueue(dc->wq);
783
784	return ret;
785}
786
787static void atmel_hlcdc_dc_unload(struct drm_device *dev)
788{
789	struct atmel_hlcdc_dc *dc = dev->dev_private;
790
791	flush_workqueue(dc->wq);
792	drm_kms_helper_poll_fini(dev);
793	drm_atomic_helper_shutdown(dev);
794	drm_mode_config_cleanup(dev);
795
796	pm_runtime_get_sync(dev->dev);
797	drm_irq_uninstall(dev);
798	pm_runtime_put_sync(dev->dev);
799
800	dev->dev_private = NULL;
801
802	pm_runtime_disable(dev->dev);
803	clk_disable_unprepare(dc->hlcdc->periph_clk);
804	if (dc->desc->fixed_clksrc)
805		clk_disable_unprepare(dc->hlcdc->sys_clk);
806	destroy_workqueue(dc->wq);
807}
808
809static int atmel_hlcdc_dc_irq_postinstall(struct drm_device *dev)
810{
811	struct atmel_hlcdc_dc *dc = dev->dev_private;
812	unsigned int cfg = 0;
813	int i;
814
815	/* Enable interrupts on activated layers */
816	for (i = 0; i < ATMEL_HLCDC_MAX_LAYERS; i++) {
817		if (dc->layers[i])
818			cfg |= ATMEL_HLCDC_LAYER_STATUS(i);
819	}
820
821	regmap_write(dc->hlcdc->regmap, ATMEL_HLCDC_IER, cfg);
822
823	return 0;
824}
825
826static void atmel_hlcdc_dc_irq_uninstall(struct drm_device *dev)
827{
828	struct atmel_hlcdc_dc *dc = dev->dev_private;
829	unsigned int isr;
830
831	regmap_write(dc->hlcdc->regmap, ATMEL_HLCDC_IDR, 0xffffffff);
832	regmap_read(dc->hlcdc->regmap, ATMEL_HLCDC_ISR, &isr);
833}
834
835DEFINE_DRM_GEM_CMA_FOPS(fops);
836
837static struct drm_driver atmel_hlcdc_dc_driver = {
838	.driver_features = DRIVER_GEM | DRIVER_MODESET | DRIVER_ATOMIC,
839	.irq_handler = atmel_hlcdc_dc_irq_handler,
840	.irq_preinstall = atmel_hlcdc_dc_irq_uninstall,
841	.irq_postinstall = atmel_hlcdc_dc_irq_postinstall,
842	.irq_uninstall = atmel_hlcdc_dc_irq_uninstall,
843	.gem_free_object_unlocked = drm_gem_cma_free_object,
844	.gem_vm_ops = &drm_gem_cma_vm_ops,
845	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
846	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
847	.gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
848	.gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
849	.gem_prime_vmap = drm_gem_cma_prime_vmap,
850	.gem_prime_vunmap = drm_gem_cma_prime_vunmap,
851	.gem_prime_mmap = drm_gem_cma_prime_mmap,
852	.dumb_create = drm_gem_cma_dumb_create,
853	.fops = &fops,
854	.name = "atmel-hlcdc",
855	.desc = "Atmel HLCD Controller DRM",
856	.date = "20141504",
857	.major = 1,
858	.minor = 0,
859};
860
861static int atmel_hlcdc_dc_drm_probe(struct platform_device *pdev)
862{
863	struct drm_device *ddev;
864	int ret;
865
866	ddev = drm_dev_alloc(&atmel_hlcdc_dc_driver, &pdev->dev);
867	if (IS_ERR(ddev))
868		return PTR_ERR(ddev);
869
870	ret = atmel_hlcdc_dc_load(ddev);
871	if (ret)
872		goto err_put;
873
874	ret = drm_dev_register(ddev, 0);
875	if (ret)
876		goto err_unload;
877
878	drm_fbdev_generic_setup(ddev, 24);
879
880	return 0;
881
882err_unload:
883	atmel_hlcdc_dc_unload(ddev);
884
885err_put:
886	drm_dev_put(ddev);
887
888	return ret;
889}
890
891static int atmel_hlcdc_dc_drm_remove(struct platform_device *pdev)
892{
893	struct drm_device *ddev = platform_get_drvdata(pdev);
894
895	drm_dev_unregister(ddev);
896	atmel_hlcdc_dc_unload(ddev);
897	drm_dev_put(ddev);
 
898
899	return 0;
 
 
900}
901
902#ifdef CONFIG_PM_SLEEP
903static int atmel_hlcdc_dc_drm_suspend(struct device *dev)
904{
905	struct drm_device *drm_dev = dev_get_drvdata(dev);
906	struct atmel_hlcdc_dc *dc = drm_dev->dev_private;
907	struct regmap *regmap = dc->hlcdc->regmap;
908	struct drm_atomic_state *state;
909
910	state = drm_atomic_helper_suspend(drm_dev);
911	if (IS_ERR(state))
912		return PTR_ERR(state);
913
914	dc->suspend.state = state;
915
916	regmap_read(regmap, ATMEL_HLCDC_IMR, &dc->suspend.imr);
917	regmap_write(regmap, ATMEL_HLCDC_IDR, dc->suspend.imr);
918	clk_disable_unprepare(dc->hlcdc->periph_clk);
919	if (dc->desc->fixed_clksrc)
920		clk_disable_unprepare(dc->hlcdc->sys_clk);
921
922	return 0;
923}
924
925static int atmel_hlcdc_dc_drm_resume(struct device *dev)
926{
927	struct drm_device *drm_dev = dev_get_drvdata(dev);
928	struct atmel_hlcdc_dc *dc = drm_dev->dev_private;
929
930	if (dc->desc->fixed_clksrc)
931		clk_prepare_enable(dc->hlcdc->sys_clk);
932	clk_prepare_enable(dc->hlcdc->periph_clk);
933	regmap_write(dc->hlcdc->regmap, ATMEL_HLCDC_IER, dc->suspend.imr);
934
935	return drm_atomic_helper_resume(drm_dev, dc->suspend.state);
936}
937#endif
938
939static SIMPLE_DEV_PM_OPS(atmel_hlcdc_dc_drm_pm_ops,
940		atmel_hlcdc_dc_drm_suspend, atmel_hlcdc_dc_drm_resume);
 
941
942static const struct of_device_id atmel_hlcdc_dc_of_match[] = {
943	{ .compatible = "atmel,hlcdc-display-controller" },
944	{ },
945};
946
947static struct platform_driver atmel_hlcdc_dc_platform_driver = {
948	.probe	= atmel_hlcdc_dc_drm_probe,
949	.remove	= atmel_hlcdc_dc_drm_remove,
 
950	.driver	= {
951		.name	= "atmel-hlcdc-display-controller",
952		.pm	= &atmel_hlcdc_dc_drm_pm_ops,
953		.of_match_table = atmel_hlcdc_dc_of_match,
954	},
955};
956module_platform_driver(atmel_hlcdc_dc_platform_driver);
957
958MODULE_AUTHOR("Jean-Jacques Hiblot <jjhiblot@traphandler.com>");
959MODULE_AUTHOR("Boris Brezillon <boris.brezillon@free-electrons.com>");
960MODULE_DESCRIPTION("Atmel HLCDC Display Controller DRM Driver");
961MODULE_LICENSE("GPL");
962MODULE_ALIAS("platform:atmel-hlcdc-dc");