Linux Audio

Check our new training course

Loading...
v6.13.7
   1// SPDX-License-Identifier: GPL-2.0-only
   2/******************************************************************************
   3 * emulate.c
   4 *
   5 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
   6 *
   7 * Copyright (c) 2005 Keir Fraser
   8 *
   9 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  10 * privileged instructions:
  11 *
  12 * Copyright (C) 2006 Qumranet
  13 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  14 *
  15 *   Avi Kivity <avi@qumranet.com>
  16 *   Yaniv Kamay <yaniv@qumranet.com>
  17 *
  18 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  19 */
  20#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  21
  22#include <linux/kvm_host.h>
  23#include "kvm_cache_regs.h"
  24#include "kvm_emulate.h"
  25#include <linux/stringify.h>
  26#include <asm/debugreg.h>
  27#include <asm/nospec-branch.h>
  28#include <asm/ibt.h>
  29
  30#include "x86.h"
  31#include "tss.h"
  32#include "mmu.h"
  33#include "pmu.h"
  34
  35/*
  36 * Operand types
  37 */
  38#define OpNone             0ull
  39#define OpImplicit         1ull  /* No generic decode */
  40#define OpReg              2ull  /* Register */
  41#define OpMem              3ull  /* Memory */
  42#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
  43#define OpDI               5ull  /* ES:DI/EDI/RDI */
  44#define OpMem64            6ull  /* Memory, 64-bit */
  45#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
  46#define OpDX               8ull  /* DX register */
  47#define OpCL               9ull  /* CL register (for shifts) */
  48#define OpImmByte         10ull  /* 8-bit sign extended immediate */
  49#define OpOne             11ull  /* Implied 1 */
  50#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
  51#define OpMem16           13ull  /* Memory operand (16-bit). */
  52#define OpMem32           14ull  /* Memory operand (32-bit). */
  53#define OpImmU            15ull  /* Immediate operand, zero extended */
  54#define OpSI              16ull  /* SI/ESI/RSI */
  55#define OpImmFAddr        17ull  /* Immediate far address */
  56#define OpMemFAddr        18ull  /* Far address in memory */
  57#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
  58#define OpES              20ull  /* ES */
  59#define OpCS              21ull  /* CS */
  60#define OpSS              22ull  /* SS */
  61#define OpDS              23ull  /* DS */
  62#define OpFS              24ull  /* FS */
  63#define OpGS              25ull  /* GS */
  64#define OpMem8            26ull  /* 8-bit zero extended memory operand */
  65#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
  66#define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
  67#define OpAccLo           29ull  /* Low part of extended acc (AX/AX/EAX/RAX) */
  68#define OpAccHi           30ull  /* High part of extended acc (-/DX/EDX/RDX) */
  69
  70#define OpBits             5  /* Width of operand field */
  71#define OpMask             ((1ull << OpBits) - 1)
  72
  73/*
  74 * Opcode effective-address decode tables.
  75 * Note that we only emulate instructions that have at least one memory
  76 * operand (excluding implicit stack references). We assume that stack
  77 * references and instruction fetches will never occur in special memory
  78 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  79 * not be handled.
  80 */
  81
  82/* Operand sizes: 8-bit operands or specified/overridden size. */
  83#define ByteOp      (1<<0)	/* 8-bit operands. */
  84/* Destination operand type. */
  85#define DstShift    1
  86#define ImplicitOps (OpImplicit << DstShift)
  87#define DstReg      (OpReg << DstShift)
  88#define DstMem      (OpMem << DstShift)
  89#define DstAcc      (OpAcc << DstShift)
  90#define DstDI       (OpDI << DstShift)
  91#define DstMem64    (OpMem64 << DstShift)
  92#define DstMem16    (OpMem16 << DstShift)
  93#define DstImmUByte (OpImmUByte << DstShift)
  94#define DstDX       (OpDX << DstShift)
  95#define DstAccLo    (OpAccLo << DstShift)
  96#define DstMask     (OpMask << DstShift)
  97/* Source operand type. */
  98#define SrcShift    6
  99#define SrcNone     (OpNone << SrcShift)
 100#define SrcReg      (OpReg << SrcShift)
 101#define SrcMem      (OpMem << SrcShift)
 102#define SrcMem16    (OpMem16 << SrcShift)
 103#define SrcMem32    (OpMem32 << SrcShift)
 104#define SrcImm      (OpImm << SrcShift)
 105#define SrcImmByte  (OpImmByte << SrcShift)
 106#define SrcOne      (OpOne << SrcShift)
 107#define SrcImmUByte (OpImmUByte << SrcShift)
 108#define SrcImmU     (OpImmU << SrcShift)
 109#define SrcSI       (OpSI << SrcShift)
 110#define SrcXLat     (OpXLat << SrcShift)
 111#define SrcImmFAddr (OpImmFAddr << SrcShift)
 112#define SrcMemFAddr (OpMemFAddr << SrcShift)
 113#define SrcAcc      (OpAcc << SrcShift)
 114#define SrcImmU16   (OpImmU16 << SrcShift)
 115#define SrcImm64    (OpImm64 << SrcShift)
 116#define SrcDX       (OpDX << SrcShift)
 117#define SrcMem8     (OpMem8 << SrcShift)
 118#define SrcAccHi    (OpAccHi << SrcShift)
 119#define SrcMask     (OpMask << SrcShift)
 120#define BitOp       (1<<11)
 121#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
 122#define String      (1<<13)     /* String instruction (rep capable) */
 123#define Stack       (1<<14)     /* Stack instruction (push/pop) */
 124#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
 125#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
 126#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
 127#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
 128#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
 129#define Escape      (5<<15)     /* Escape to coprocessor instruction */
 130#define InstrDual   (6<<15)     /* Alternate instruction decoding of mod == 3 */
 131#define ModeDual    (7<<15)     /* Different instruction for 32/64 bit */
 132#define Sse         (1<<18)     /* SSE Vector instruction */
 133/* Generic ModRM decode. */
 134#define ModRM       (1<<19)
 135/* Destination is only written; never read. */
 136#define Mov         (1<<20)
 137/* Misc flags */
 138#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
 139#define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
 140#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
 141#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
 142#define Undefined   (1<<25) /* No Such Instruction */
 143#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
 144#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
 145#define No64	    (1<<28)
 146#define PageTable   (1 << 29)   /* instruction used to write page table */
 147#define NotImpl     (1 << 30)   /* instruction is not implemented */
 148/* Source 2 operand type */
 149#define Src2Shift   (31)
 150#define Src2None    (OpNone << Src2Shift)
 151#define Src2Mem     (OpMem << Src2Shift)
 152#define Src2CL      (OpCL << Src2Shift)
 153#define Src2ImmByte (OpImmByte << Src2Shift)
 154#define Src2One     (OpOne << Src2Shift)
 155#define Src2Imm     (OpImm << Src2Shift)
 156#define Src2ES      (OpES << Src2Shift)
 157#define Src2CS      (OpCS << Src2Shift)
 158#define Src2SS      (OpSS << Src2Shift)
 159#define Src2DS      (OpDS << Src2Shift)
 160#define Src2FS      (OpFS << Src2Shift)
 161#define Src2GS      (OpGS << Src2Shift)
 162#define Src2Mask    (OpMask << Src2Shift)
 163#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
 164#define AlignMask   ((u64)7 << 41)
 165#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
 166#define Unaligned   ((u64)2 << 41)  /* Explicitly unaligned (e.g. MOVDQU) */
 167#define Avx         ((u64)3 << 41)  /* Advanced Vector Extensions */
 168#define Aligned16   ((u64)4 << 41)  /* Aligned to 16 byte boundary (e.g. FXSAVE) */
 169#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
 170#define NoWrite     ((u64)1 << 45)  /* No writeback */
 171#define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
 172#define NoMod	    ((u64)1 << 47)  /* Mod field is ignored */
 173#define Intercept   ((u64)1 << 48)  /* Has valid intercept field */
 174#define CheckPerm   ((u64)1 << 49)  /* Has valid check_perm field */
 175#define PrivUD      ((u64)1 << 51)  /* #UD instead of #GP on CPL > 0 */
 176#define NearBranch  ((u64)1 << 52)  /* Near branches */
 177#define No16	    ((u64)1 << 53)  /* No 16 bit operand */
 178#define IncSP       ((u64)1 << 54)  /* SP is incremented before ModRM calc */
 179#define TwoMemOp    ((u64)1 << 55)  /* Instruction has two memory operand */
 180#define IsBranch    ((u64)1 << 56)  /* Instruction is considered a branch. */
 181
 182#define DstXacc     (DstAccLo | SrcAccHi | SrcWrite)
 183
 184#define X2(x...) x, x
 185#define X3(x...) X2(x), x
 186#define X4(x...) X2(x), X2(x)
 187#define X5(x...) X4(x), x
 188#define X6(x...) X4(x), X2(x)
 189#define X7(x...) X4(x), X3(x)
 190#define X8(x...) X4(x), X4(x)
 191#define X16(x...) X8(x), X8(x)
 192
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 193struct opcode {
 194	u64 flags;
 195	u8 intercept;
 196	u8 pad[7];
 197	union {
 198		int (*execute)(struct x86_emulate_ctxt *ctxt);
 199		const struct opcode *group;
 200		const struct group_dual *gdual;
 201		const struct gprefix *gprefix;
 202		const struct escape *esc;
 203		const struct instr_dual *idual;
 204		const struct mode_dual *mdual;
 205		void (*fastop)(struct fastop *fake);
 206	} u;
 207	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
 208};
 209
 210struct group_dual {
 211	struct opcode mod012[8];
 212	struct opcode mod3[8];
 213};
 214
 215struct gprefix {
 216	struct opcode pfx_no;
 217	struct opcode pfx_66;
 218	struct opcode pfx_f2;
 219	struct opcode pfx_f3;
 220};
 221
 222struct escape {
 223	struct opcode op[8];
 224	struct opcode high[64];
 225};
 226
 227struct instr_dual {
 228	struct opcode mod012;
 229	struct opcode mod3;
 230};
 231
 232struct mode_dual {
 233	struct opcode mode32;
 234	struct opcode mode64;
 235};
 236
 237#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
 238
 239enum x86_transfer_type {
 240	X86_TRANSFER_NONE,
 241	X86_TRANSFER_CALL_JMP,
 242	X86_TRANSFER_RET,
 243	X86_TRANSFER_TASK_SWITCH,
 244};
 245
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 246static void writeback_registers(struct x86_emulate_ctxt *ctxt)
 247{
 248	unsigned long dirty = ctxt->regs_dirty;
 249	unsigned reg;
 250
 251	for_each_set_bit(reg, &dirty, NR_EMULATOR_GPRS)
 252		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
 253}
 254
 255static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
 256{
 257	ctxt->regs_dirty = 0;
 258	ctxt->regs_valid = 0;
 259}
 260
 261/*
 262 * These EFLAGS bits are restored from saved value during emulation, and
 263 * any changes are written back to the saved value after emulation.
 264 */
 265#define EFLAGS_MASK (X86_EFLAGS_OF|X86_EFLAGS_SF|X86_EFLAGS_ZF|X86_EFLAGS_AF|\
 266		     X86_EFLAGS_PF|X86_EFLAGS_CF)
 267
 268#ifdef CONFIG_X86_64
 269#define ON64(x) x
 270#else
 271#define ON64(x)
 272#endif
 273
 274/*
 275 * fastop functions have a special calling convention:
 276 *
 277 * dst:    rax        (in/out)
 278 * src:    rdx        (in/out)
 279 * src2:   rcx        (in)
 280 * flags:  rflags     (in/out)
 281 * ex:     rsi        (in:fastop pointer, out:zero if exception)
 282 *
 283 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 284 * different operand sizes can be reached by calculation, rather than a jump
 285 * table (which would be bigger than the code).
 286 *
 287 * The 16 byte alignment, considering 5 bytes for the RET thunk, 3 for ENDBR
 288 * and 1 for the straight line speculation INT3, leaves 7 bytes for the
 289 * body of the function.  Currently none is larger than 4.
 290 */
 291static int fastop(struct x86_emulate_ctxt *ctxt, fastop_t fop);
 292
 293#define FASTOP_SIZE	16
 294
 295#define __FOP_FUNC(name) \
 296	".align " __stringify(FASTOP_SIZE) " \n\t" \
 297	".type " name ", @function \n\t" \
 298	name ":\n\t" \
 299	ASM_ENDBR \
 300	IBT_NOSEAL(name)
 301
 302#define FOP_FUNC(name) \
 303	__FOP_FUNC(#name)
 304
 305#define __FOP_RET(name) \
 306	"11: " ASM_RET \
 307	".size " name ", .-" name "\n\t"
 308
 309#define FOP_RET(name) \
 310	__FOP_RET(#name)
 311
 312#define __FOP_START(op, align) \
 313	extern void em_##op(struct fastop *fake); \
 314	asm(".pushsection .text, \"ax\" \n\t" \
 315	    ".global em_" #op " \n\t" \
 316	    ".align " __stringify(align) " \n\t" \
 317	    "em_" #op ":\n\t"
 318
 319#define FOP_START(op) __FOP_START(op, FASTOP_SIZE)
 320
 321#define FOP_END \
 322	    ".popsection")
 323
 324#define __FOPNOP(name) \
 325	__FOP_FUNC(name) \
 326	__FOP_RET(name)
 327
 328#define FOPNOP() \
 329	__FOPNOP(__stringify(__UNIQUE_ID(nop)))
 330
 331#define FOP1E(op,  dst) \
 332	__FOP_FUNC(#op "_" #dst) \
 333	"10: " #op " %" #dst " \n\t" \
 334	__FOP_RET(#op "_" #dst)
 335
 336#define FOP1EEX(op,  dst) \
 337	FOP1E(op, dst) _ASM_EXTABLE_TYPE_REG(10b, 11b, EX_TYPE_ZERO_REG, %%esi)
 338
 339#define FASTOP1(op) \
 340	FOP_START(op) \
 341	FOP1E(op##b, al) \
 342	FOP1E(op##w, ax) \
 343	FOP1E(op##l, eax) \
 344	ON64(FOP1E(op##q, rax))	\
 345	FOP_END
 346
 347/* 1-operand, using src2 (for MUL/DIV r/m) */
 348#define FASTOP1SRC2(op, name) \
 349	FOP_START(name) \
 350	FOP1E(op, cl) \
 351	FOP1E(op, cx) \
 352	FOP1E(op, ecx) \
 353	ON64(FOP1E(op, rcx)) \
 354	FOP_END
 355
 356/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
 357#define FASTOP1SRC2EX(op, name) \
 358	FOP_START(name) \
 359	FOP1EEX(op, cl) \
 360	FOP1EEX(op, cx) \
 361	FOP1EEX(op, ecx) \
 362	ON64(FOP1EEX(op, rcx)) \
 363	FOP_END
 364
 365#define FOP2E(op,  dst, src)	   \
 366	__FOP_FUNC(#op "_" #dst "_" #src) \
 367	#op " %" #src ", %" #dst " \n\t" \
 368	__FOP_RET(#op "_" #dst "_" #src)
 369
 370#define FASTOP2(op) \
 371	FOP_START(op) \
 372	FOP2E(op##b, al, dl) \
 373	FOP2E(op##w, ax, dx) \
 374	FOP2E(op##l, eax, edx) \
 375	ON64(FOP2E(op##q, rax, rdx)) \
 376	FOP_END
 377
 378/* 2 operand, word only */
 379#define FASTOP2W(op) \
 380	FOP_START(op) \
 381	FOPNOP() \
 382	FOP2E(op##w, ax, dx) \
 383	FOP2E(op##l, eax, edx) \
 384	ON64(FOP2E(op##q, rax, rdx)) \
 385	FOP_END
 386
 387/* 2 operand, src is CL */
 388#define FASTOP2CL(op) \
 389	FOP_START(op) \
 390	FOP2E(op##b, al, cl) \
 391	FOP2E(op##w, ax, cl) \
 392	FOP2E(op##l, eax, cl) \
 393	ON64(FOP2E(op##q, rax, cl)) \
 394	FOP_END
 395
 396/* 2 operand, src and dest are reversed */
 397#define FASTOP2R(op, name) \
 398	FOP_START(name) \
 399	FOP2E(op##b, dl, al) \
 400	FOP2E(op##w, dx, ax) \
 401	FOP2E(op##l, edx, eax) \
 402	ON64(FOP2E(op##q, rdx, rax)) \
 403	FOP_END
 404
 405#define FOP3E(op,  dst, src, src2) \
 406	__FOP_FUNC(#op "_" #dst "_" #src "_" #src2) \
 407	#op " %" #src2 ", %" #src ", %" #dst " \n\t"\
 408	__FOP_RET(#op "_" #dst "_" #src "_" #src2)
 409
 410/* 3-operand, word-only, src2=cl */
 411#define FASTOP3WCL(op) \
 412	FOP_START(op) \
 413	FOPNOP() \
 414	FOP3E(op##w, ax, dx, cl) \
 415	FOP3E(op##l, eax, edx, cl) \
 416	ON64(FOP3E(op##q, rax, rdx, cl)) \
 417	FOP_END
 418
 419/* Special case for SETcc - 1 instruction per cc */
 420#define FOP_SETCC(op) \
 421	FOP_FUNC(op) \
 
 
 422	#op " %al \n\t" \
 423	FOP_RET(op)
 
 
 
 
 
 424
 425FOP_START(setcc)
 426FOP_SETCC(seto)
 427FOP_SETCC(setno)
 428FOP_SETCC(setc)
 429FOP_SETCC(setnc)
 430FOP_SETCC(setz)
 431FOP_SETCC(setnz)
 432FOP_SETCC(setbe)
 433FOP_SETCC(setnbe)
 434FOP_SETCC(sets)
 435FOP_SETCC(setns)
 436FOP_SETCC(setp)
 437FOP_SETCC(setnp)
 438FOP_SETCC(setl)
 439FOP_SETCC(setnl)
 440FOP_SETCC(setle)
 441FOP_SETCC(setnle)
 442FOP_END;
 443
 444FOP_START(salc)
 445FOP_FUNC(salc)
 446"pushf; sbb %al, %al; popf \n\t"
 447FOP_RET(salc)
 448FOP_END;
 449
 450/*
 451 * XXX: inoutclob user must know where the argument is being expanded.
 452 *      Using asm goto would allow us to remove _fault.
 453 */
 454#define asm_safe(insn, inoutclob...) \
 455({ \
 456	int _fault = 0; \
 457 \
 458	asm volatile("1:" insn "\n" \
 459	             "2:\n" \
 460		     _ASM_EXTABLE_TYPE_REG(1b, 2b, EX_TYPE_ONE_REG, %[_fault]) \
 461	             : [_fault] "+r"(_fault) inoutclob ); \
 
 
 
 
 462 \
 463	_fault ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE; \
 464})
 465
 466static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
 467				    enum x86_intercept intercept,
 468				    enum x86_intercept_stage stage)
 469{
 470	struct x86_instruction_info info = {
 471		.intercept  = intercept,
 472		.rep_prefix = ctxt->rep_prefix,
 473		.modrm_mod  = ctxt->modrm_mod,
 474		.modrm_reg  = ctxt->modrm_reg,
 475		.modrm_rm   = ctxt->modrm_rm,
 476		.src_val    = ctxt->src.val64,
 477		.dst_val    = ctxt->dst.val64,
 478		.src_bytes  = ctxt->src.bytes,
 479		.dst_bytes  = ctxt->dst.bytes,
 480		.ad_bytes   = ctxt->ad_bytes,
 481		.next_rip   = ctxt->eip,
 482	};
 483
 484	return ctxt->ops->intercept(ctxt, &info, stage);
 485}
 486
 487static void assign_masked(ulong *dest, ulong src, ulong mask)
 488{
 489	*dest = (*dest & ~mask) | (src & mask);
 490}
 491
 492static void assign_register(unsigned long *reg, u64 val, int bytes)
 493{
 494	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
 495	switch (bytes) {
 496	case 1:
 497		*(u8 *)reg = (u8)val;
 498		break;
 499	case 2:
 500		*(u16 *)reg = (u16)val;
 501		break;
 502	case 4:
 503		*reg = (u32)val;
 504		break;	/* 64b: zero-extend */
 505	case 8:
 506		*reg = val;
 507		break;
 508	}
 509}
 510
 511static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
 512{
 513	return (1UL << (ctxt->ad_bytes << 3)) - 1;
 514}
 515
 516static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
 517{
 518	u16 sel;
 519	struct desc_struct ss;
 520
 521	if (ctxt->mode == X86EMUL_MODE_PROT64)
 522		return ~0UL;
 523	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
 524	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
 525}
 526
 527static int stack_size(struct x86_emulate_ctxt *ctxt)
 528{
 529	return (__fls(stack_mask(ctxt)) + 1) >> 3;
 530}
 531
 532/* Access/update address held in a register, based on addressing mode. */
 533static inline unsigned long
 534address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
 535{
 536	if (ctxt->ad_bytes == sizeof(unsigned long))
 537		return reg;
 538	else
 539		return reg & ad_mask(ctxt);
 540}
 541
 542static inline unsigned long
 543register_address(struct x86_emulate_ctxt *ctxt, int reg)
 544{
 545	return address_mask(ctxt, reg_read(ctxt, reg));
 546}
 547
 548static void masked_increment(ulong *reg, ulong mask, int inc)
 549{
 550	assign_masked(reg, *reg + inc, mask);
 551}
 552
 553static inline void
 554register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
 555{
 556	ulong *preg = reg_rmw(ctxt, reg);
 557
 558	assign_register(preg, *preg + inc, ctxt->ad_bytes);
 559}
 560
 561static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
 562{
 563	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
 564}
 565
 566static u32 desc_limit_scaled(struct desc_struct *desc)
 567{
 568	u32 limit = get_desc_limit(desc);
 569
 570	return desc->g ? (limit << 12) | 0xfff : limit;
 571}
 572
 573static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
 574{
 575	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
 576		return 0;
 577
 578	return ctxt->ops->get_cached_segment_base(ctxt, seg);
 579}
 580
 581static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
 582			     u32 error, bool valid)
 583{
 584	if (KVM_EMULATOR_BUG_ON(vec > 0x1f, ctxt))
 585		return X86EMUL_UNHANDLEABLE;
 586
 587	ctxt->exception.vector = vec;
 588	ctxt->exception.error_code = error;
 589	ctxt->exception.error_code_valid = valid;
 590	return X86EMUL_PROPAGATE_FAULT;
 591}
 592
 593static int emulate_db(struct x86_emulate_ctxt *ctxt)
 594{
 595	return emulate_exception(ctxt, DB_VECTOR, 0, false);
 596}
 597
 598static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
 599{
 600	return emulate_exception(ctxt, GP_VECTOR, err, true);
 601}
 602
 603static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
 604{
 605	return emulate_exception(ctxt, SS_VECTOR, err, true);
 606}
 607
 608static int emulate_ud(struct x86_emulate_ctxt *ctxt)
 609{
 610	return emulate_exception(ctxt, UD_VECTOR, 0, false);
 611}
 612
 613static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
 614{
 615	return emulate_exception(ctxt, TS_VECTOR, err, true);
 616}
 617
 618static int emulate_de(struct x86_emulate_ctxt *ctxt)
 619{
 620	return emulate_exception(ctxt, DE_VECTOR, 0, false);
 621}
 622
 623static int emulate_nm(struct x86_emulate_ctxt *ctxt)
 624{
 625	return emulate_exception(ctxt, NM_VECTOR, 0, false);
 626}
 627
 628static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
 629{
 630	u16 selector;
 631	struct desc_struct desc;
 632
 633	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
 634	return selector;
 635}
 636
 637static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
 638				 unsigned seg)
 639{
 640	u16 dummy;
 641	u32 base3;
 642	struct desc_struct desc;
 643
 644	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
 645	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
 646}
 647
 648static inline u8 ctxt_virt_addr_bits(struct x86_emulate_ctxt *ctxt)
 649{
 650	return (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_LA57) ? 57 : 48;
 651}
 652
 653static inline bool emul_is_noncanonical_address(u64 la,
 654						struct x86_emulate_ctxt *ctxt,
 655						unsigned int flags)
 656{
 657	return !ctxt->ops->is_canonical_addr(ctxt, la, flags);
 658}
 659
 660/*
 661 * x86 defines three classes of vector instructions: explicitly
 662 * aligned, explicitly unaligned, and the rest, which change behaviour
 663 * depending on whether they're AVX encoded or not.
 664 *
 665 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 666 * subject to the same check.  FXSAVE and FXRSTOR are checked here too as their
 667 * 512 bytes of data must be aligned to a 16 byte boundary.
 668 */
 669static unsigned insn_alignment(struct x86_emulate_ctxt *ctxt, unsigned size)
 670{
 671	u64 alignment = ctxt->d & AlignMask;
 672
 673	if (likely(size < 16))
 674		return 1;
 675
 676	switch (alignment) {
 677	case Unaligned:
 678	case Avx:
 679		return 1;
 680	case Aligned16:
 681		return 16;
 682	case Aligned:
 683	default:
 684		return size;
 685	}
 686}
 687
 688static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
 689				       struct segmented_address addr,
 690				       unsigned *max_size, unsigned size,
 691				       enum x86emul_mode mode, ulong *linear,
 692				       unsigned int flags)
 693{
 694	struct desc_struct desc;
 695	bool usable;
 696	ulong la;
 697	u32 lim;
 698	u16 sel;
 699	u8  va_bits;
 700
 701	la = seg_base(ctxt, addr.seg) + addr.ea;
 702	*max_size = 0;
 703	switch (mode) {
 704	case X86EMUL_MODE_PROT64:
 705		*linear = la = ctxt->ops->get_untagged_addr(ctxt, la, flags);
 706		va_bits = ctxt_virt_addr_bits(ctxt);
 707		if (!__is_canonical_address(la, va_bits))
 708			goto bad;
 709
 710		*max_size = min_t(u64, ~0u, (1ull << va_bits) - la);
 711		if (size > *max_size)
 712			goto bad;
 713		break;
 714	default:
 715		*linear = la = (u32)la;
 716		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
 717						addr.seg);
 718		if (!usable)
 719			goto bad;
 720		/* code segment in protected mode or read-only data segment */
 721		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8)) || !(desc.type & 2)) &&
 722		    (flags & X86EMUL_F_WRITE))
 723			goto bad;
 724		/* unreadable code segment */
 725		if (!(flags & X86EMUL_F_FETCH) && (desc.type & 8) && !(desc.type & 2))
 726			goto bad;
 727		lim = desc_limit_scaled(&desc);
 728		if (!(desc.type & 8) && (desc.type & 4)) {
 729			/* expand-down segment */
 730			if (addr.ea <= lim)
 731				goto bad;
 732			lim = desc.d ? 0xffffffff : 0xffff;
 733		}
 734		if (addr.ea > lim)
 735			goto bad;
 736		if (lim == 0xffffffff)
 737			*max_size = ~0u;
 738		else {
 739			*max_size = (u64)lim + 1 - addr.ea;
 740			if (size > *max_size)
 741				goto bad;
 742		}
 743		break;
 744	}
 745	if (la & (insn_alignment(ctxt, size) - 1))
 746		return emulate_gp(ctxt, 0);
 747	return X86EMUL_CONTINUE;
 748bad:
 749	if (addr.seg == VCPU_SREG_SS)
 750		return emulate_ss(ctxt, 0);
 751	else
 752		return emulate_gp(ctxt, 0);
 753}
 754
 755static int linearize(struct x86_emulate_ctxt *ctxt,
 756		     struct segmented_address addr,
 757		     unsigned size, bool write,
 758		     ulong *linear)
 759{
 760	unsigned max_size;
 761	return __linearize(ctxt, addr, &max_size, size, ctxt->mode, linear,
 762			   write ? X86EMUL_F_WRITE : 0);
 763}
 764
 765static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst)
 
 766{
 767	ulong linear;
 768	int rc;
 769	unsigned max_size;
 770	struct segmented_address addr = { .seg = VCPU_SREG_CS,
 771					   .ea = dst };
 772
 773	if (ctxt->op_bytes != sizeof(unsigned long))
 774		addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
 775	rc = __linearize(ctxt, addr, &max_size, 1, ctxt->mode, &linear,
 776			 X86EMUL_F_FETCH);
 777	if (rc == X86EMUL_CONTINUE)
 778		ctxt->_eip = addr.ea;
 779	return rc;
 780}
 781
 782static inline int emulator_recalc_and_set_mode(struct x86_emulate_ctxt *ctxt)
 783{
 784	u64 efer;
 785	struct desc_struct cs;
 786	u16 selector;
 787	u32 base3;
 788
 789	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
 790
 791	if (!(ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PE)) {
 792		/* Real mode. cpu must not have long mode active */
 793		if (efer & EFER_LMA)
 794			return X86EMUL_UNHANDLEABLE;
 795		ctxt->mode = X86EMUL_MODE_REAL;
 796		return X86EMUL_CONTINUE;
 797	}
 798
 799	if (ctxt->eflags & X86_EFLAGS_VM) {
 800		/* Protected/VM86 mode. cpu must not have long mode active */
 801		if (efer & EFER_LMA)
 802			return X86EMUL_UNHANDLEABLE;
 803		ctxt->mode = X86EMUL_MODE_VM86;
 804		return X86EMUL_CONTINUE;
 805	}
 806
 807	if (!ctxt->ops->get_segment(ctxt, &selector, &cs, &base3, VCPU_SREG_CS))
 808		return X86EMUL_UNHANDLEABLE;
 809
 810	if (efer & EFER_LMA) {
 811		if (cs.l) {
 812			/* Proper long mode */
 813			ctxt->mode = X86EMUL_MODE_PROT64;
 814		} else if (cs.d) {
 815			/* 32 bit compatibility mode*/
 816			ctxt->mode = X86EMUL_MODE_PROT32;
 817		} else {
 818			ctxt->mode = X86EMUL_MODE_PROT16;
 819		}
 820	} else {
 821		/* Legacy 32 bit / 16 bit mode */
 822		ctxt->mode = cs.d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
 823	}
 824
 825	return X86EMUL_CONTINUE;
 826}
 827
 828static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
 829{
 830	return assign_eip(ctxt, dst);
 831}
 832
 833static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst)
 
 834{
 835	int rc = emulator_recalc_and_set_mode(ctxt);
 
 836
 837	if (rc != X86EMUL_CONTINUE)
 838		return rc;
 
 
 839
 840	return assign_eip(ctxt, dst);
 
 
 
 
 
 
 
 
 
 
 
 
 841}
 842
 843static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
 844{
 845	return assign_eip_near(ctxt, ctxt->_eip + rel);
 846}
 847
 848static int linear_read_system(struct x86_emulate_ctxt *ctxt, ulong linear,
 849			      void *data, unsigned size)
 850{
 851	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception, true);
 852}
 853
 854static int linear_write_system(struct x86_emulate_ctxt *ctxt,
 855			       ulong linear, void *data,
 856			       unsigned int size)
 857{
 858	return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception, true);
 859}
 860
 861static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
 862			      struct segmented_address addr,
 863			      void *data,
 864			      unsigned size)
 865{
 866	int rc;
 867	ulong linear;
 868
 869	rc = linearize(ctxt, addr, size, false, &linear);
 870	if (rc != X86EMUL_CONTINUE)
 871		return rc;
 872	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception, false);
 873}
 874
 875static int segmented_write_std(struct x86_emulate_ctxt *ctxt,
 876			       struct segmented_address addr,
 877			       void *data,
 878			       unsigned int size)
 879{
 880	int rc;
 881	ulong linear;
 882
 883	rc = linearize(ctxt, addr, size, true, &linear);
 884	if (rc != X86EMUL_CONTINUE)
 885		return rc;
 886	return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception, false);
 887}
 888
 889/*
 890 * Prefetch the remaining bytes of the instruction without crossing page
 891 * boundary if they are not in fetch_cache yet.
 892 */
 893static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
 894{
 895	int rc;
 896	unsigned size, max_size;
 897	unsigned long linear;
 898	int cur_size = ctxt->fetch.end - ctxt->fetch.data;
 899	struct segmented_address addr = { .seg = VCPU_SREG_CS,
 900					   .ea = ctxt->eip + cur_size };
 901
 902	/*
 903	 * We do not know exactly how many bytes will be needed, and
 904	 * __linearize is expensive, so fetch as much as possible.  We
 905	 * just have to avoid going beyond the 15 byte limit, the end
 906	 * of the segment, or the end of the page.
 907	 *
 908	 * __linearize is called with size 0 so that it does not do any
 909	 * boundary check itself.  Instead, we use max_size to check
 910	 * against op_size.
 911	 */
 912	rc = __linearize(ctxt, addr, &max_size, 0, ctxt->mode, &linear,
 913			 X86EMUL_F_FETCH);
 914	if (unlikely(rc != X86EMUL_CONTINUE))
 915		return rc;
 916
 917	size = min_t(unsigned, 15UL ^ cur_size, max_size);
 918	size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
 919
 920	/*
 921	 * One instruction can only straddle two pages,
 922	 * and one has been loaded at the beginning of
 923	 * x86_decode_insn.  So, if not enough bytes
 924	 * still, we must have hit the 15-byte boundary.
 925	 */
 926	if (unlikely(size < op_size))
 927		return emulate_gp(ctxt, 0);
 928
 929	rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
 930			      size, &ctxt->exception);
 931	if (unlikely(rc != X86EMUL_CONTINUE))
 932		return rc;
 933	ctxt->fetch.end += size;
 934	return X86EMUL_CONTINUE;
 935}
 936
 937static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
 938					       unsigned size)
 939{
 940	unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;
 941
 942	if (unlikely(done_size < size))
 943		return __do_insn_fetch_bytes(ctxt, size - done_size);
 944	else
 945		return X86EMUL_CONTINUE;
 946}
 947
 948/* Fetch next part of the instruction being emulated. */
 949#define insn_fetch(_type, _ctxt)					\
 950({	_type _x;							\
 951									\
 952	rc = do_insn_fetch_bytes(_ctxt, sizeof(_type));			\
 953	if (rc != X86EMUL_CONTINUE)					\
 954		goto done;						\
 955	ctxt->_eip += sizeof(_type);					\
 956	memcpy(&_x, ctxt->fetch.ptr, sizeof(_type));			\
 957	ctxt->fetch.ptr += sizeof(_type);				\
 958	_x;								\
 959})
 960
 961#define insn_fetch_arr(_arr, _size, _ctxt)				\
 962({									\
 963	rc = do_insn_fetch_bytes(_ctxt, _size);				\
 964	if (rc != X86EMUL_CONTINUE)					\
 965		goto done;						\
 966	ctxt->_eip += (_size);						\
 967	memcpy(_arr, ctxt->fetch.ptr, _size);				\
 968	ctxt->fetch.ptr += (_size);					\
 969})
 970
 971/*
 972 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 973 * pointer into the block that addresses the relevant register.
 974 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 975 */
 976static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
 977			     int byteop)
 978{
 979	void *p;
 980	int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
 981
 982	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
 983		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
 984	else
 985		p = reg_rmw(ctxt, modrm_reg);
 986	return p;
 987}
 988
 989static int read_descriptor(struct x86_emulate_ctxt *ctxt,
 990			   struct segmented_address addr,
 991			   u16 *size, unsigned long *address, int op_bytes)
 992{
 993	int rc;
 994
 995	if (op_bytes == 2)
 996		op_bytes = 3;
 997	*address = 0;
 998	rc = segmented_read_std(ctxt, addr, size, 2);
 999	if (rc != X86EMUL_CONTINUE)
1000		return rc;
1001	addr.ea += 2;
1002	rc = segmented_read_std(ctxt, addr, address, op_bytes);
1003	return rc;
1004}
1005
1006FASTOP2(add);
1007FASTOP2(or);
1008FASTOP2(adc);
1009FASTOP2(sbb);
1010FASTOP2(and);
1011FASTOP2(sub);
1012FASTOP2(xor);
1013FASTOP2(cmp);
1014FASTOP2(test);
1015
1016FASTOP1SRC2(mul, mul_ex);
1017FASTOP1SRC2(imul, imul_ex);
1018FASTOP1SRC2EX(div, div_ex);
1019FASTOP1SRC2EX(idiv, idiv_ex);
1020
1021FASTOP3WCL(shld);
1022FASTOP3WCL(shrd);
1023
1024FASTOP2W(imul);
1025
1026FASTOP1(not);
1027FASTOP1(neg);
1028FASTOP1(inc);
1029FASTOP1(dec);
1030
1031FASTOP2CL(rol);
1032FASTOP2CL(ror);
1033FASTOP2CL(rcl);
1034FASTOP2CL(rcr);
1035FASTOP2CL(shl);
1036FASTOP2CL(shr);
1037FASTOP2CL(sar);
1038
1039FASTOP2W(bsf);
1040FASTOP2W(bsr);
1041FASTOP2W(bt);
1042FASTOP2W(bts);
1043FASTOP2W(btr);
1044FASTOP2W(btc);
1045
1046FASTOP2(xadd);
1047
1048FASTOP2R(cmp, cmp_r);
1049
1050static int em_bsf_c(struct x86_emulate_ctxt *ctxt)
1051{
1052	/* If src is zero, do not writeback, but update flags */
1053	if (ctxt->src.val == 0)
1054		ctxt->dst.type = OP_NONE;
1055	return fastop(ctxt, em_bsf);
1056}
1057
1058static int em_bsr_c(struct x86_emulate_ctxt *ctxt)
1059{
1060	/* If src is zero, do not writeback, but update flags */
1061	if (ctxt->src.val == 0)
1062		ctxt->dst.type = OP_NONE;
1063	return fastop(ctxt, em_bsr);
1064}
1065
1066static __always_inline u8 test_cc(unsigned int condition, unsigned long flags)
1067{
1068	u8 rc;
1069	void (*fop)(void) = (void *)em_setcc + FASTOP_SIZE * (condition & 0xf);
1070
1071	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
1072	asm("push %[flags]; popf; " CALL_NOSPEC
1073	    : "=a"(rc), ASM_CALL_CONSTRAINT : [thunk_target]"r"(fop), [flags]"r"(flags));
1074	return rc;
1075}
1076
1077static void fetch_register_operand(struct operand *op)
1078{
1079	switch (op->bytes) {
1080	case 1:
1081		op->val = *(u8 *)op->addr.reg;
1082		break;
1083	case 2:
1084		op->val = *(u16 *)op->addr.reg;
1085		break;
1086	case 4:
1087		op->val = *(u32 *)op->addr.reg;
1088		break;
1089	case 8:
1090		op->val = *(u64 *)op->addr.reg;
1091		break;
1092	}
1093}
1094
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1095static int em_fninit(struct x86_emulate_ctxt *ctxt)
1096{
1097	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1098		return emulate_nm(ctxt);
1099
1100	kvm_fpu_get();
1101	asm volatile("fninit");
1102	kvm_fpu_put();
1103	return X86EMUL_CONTINUE;
1104}
1105
1106static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
1107{
1108	u16 fcw;
1109
1110	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1111		return emulate_nm(ctxt);
1112
1113	kvm_fpu_get();
1114	asm volatile("fnstcw %0": "+m"(fcw));
1115	kvm_fpu_put();
1116
1117	ctxt->dst.val = fcw;
1118
1119	return X86EMUL_CONTINUE;
1120}
1121
1122static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
1123{
1124	u16 fsw;
1125
1126	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1127		return emulate_nm(ctxt);
1128
1129	kvm_fpu_get();
1130	asm volatile("fnstsw %0": "+m"(fsw));
1131	kvm_fpu_put();
1132
1133	ctxt->dst.val = fsw;
1134
1135	return X86EMUL_CONTINUE;
1136}
1137
1138static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1139				    struct operand *op)
1140{
1141	unsigned int reg;
1142
1143	if (ctxt->d & ModRM)
1144		reg = ctxt->modrm_reg;
1145	else
1146		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
1147
1148	if (ctxt->d & Sse) {
1149		op->type = OP_XMM;
1150		op->bytes = 16;
1151		op->addr.xmm = reg;
1152		kvm_read_sse_reg(reg, &op->vec_val);
1153		return;
1154	}
1155	if (ctxt->d & Mmx) {
1156		reg &= 7;
1157		op->type = OP_MM;
1158		op->bytes = 8;
1159		op->addr.mm = reg;
1160		return;
1161	}
1162
1163	op->type = OP_REG;
1164	op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1165	op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
1166
1167	fetch_register_operand(op);
1168	op->orig_val = op->val;
1169}
1170
1171static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
1172{
1173	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
1174		ctxt->modrm_seg = VCPU_SREG_SS;
1175}
1176
1177static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1178			struct operand *op)
1179{
1180	u8 sib;
1181	int index_reg, base_reg, scale;
1182	int rc = X86EMUL_CONTINUE;
1183	ulong modrm_ea = 0;
1184
1185	ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
1186	index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
1187	base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
1188
1189	ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
1190	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
1191	ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
1192	ctxt->modrm_seg = VCPU_SREG_DS;
1193
1194	if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
1195		op->type = OP_REG;
1196		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1197		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
1198				ctxt->d & ByteOp);
1199		if (ctxt->d & Sse) {
1200			op->type = OP_XMM;
1201			op->bytes = 16;
1202			op->addr.xmm = ctxt->modrm_rm;
1203			kvm_read_sse_reg(ctxt->modrm_rm, &op->vec_val);
1204			return rc;
1205		}
1206		if (ctxt->d & Mmx) {
1207			op->type = OP_MM;
1208			op->bytes = 8;
1209			op->addr.mm = ctxt->modrm_rm & 7;
1210			return rc;
1211		}
1212		fetch_register_operand(op);
1213		return rc;
1214	}
1215
1216	op->type = OP_MEM;
1217
1218	if (ctxt->ad_bytes == 2) {
1219		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
1220		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
1221		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
1222		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1223
1224		/* 16-bit ModR/M decode. */
1225		switch (ctxt->modrm_mod) {
1226		case 0:
1227			if (ctxt->modrm_rm == 6)
1228				modrm_ea += insn_fetch(u16, ctxt);
1229			break;
1230		case 1:
1231			modrm_ea += insn_fetch(s8, ctxt);
1232			break;
1233		case 2:
1234			modrm_ea += insn_fetch(u16, ctxt);
1235			break;
1236		}
1237		switch (ctxt->modrm_rm) {
1238		case 0:
1239			modrm_ea += bx + si;
1240			break;
1241		case 1:
1242			modrm_ea += bx + di;
1243			break;
1244		case 2:
1245			modrm_ea += bp + si;
1246			break;
1247		case 3:
1248			modrm_ea += bp + di;
1249			break;
1250		case 4:
1251			modrm_ea += si;
1252			break;
1253		case 5:
1254			modrm_ea += di;
1255			break;
1256		case 6:
1257			if (ctxt->modrm_mod != 0)
1258				modrm_ea += bp;
1259			break;
1260		case 7:
1261			modrm_ea += bx;
1262			break;
1263		}
1264		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
1265		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
1266			ctxt->modrm_seg = VCPU_SREG_SS;
1267		modrm_ea = (u16)modrm_ea;
1268	} else {
1269		/* 32/64-bit ModR/M decode. */
1270		if ((ctxt->modrm_rm & 7) == 4) {
1271			sib = insn_fetch(u8, ctxt);
1272			index_reg |= (sib >> 3) & 7;
1273			base_reg |= sib & 7;
1274			scale = sib >> 6;
1275
1276			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1277				modrm_ea += insn_fetch(s32, ctxt);
1278			else {
1279				modrm_ea += reg_read(ctxt, base_reg);
1280				adjust_modrm_seg(ctxt, base_reg);
1281				/* Increment ESP on POP [ESP] */
1282				if ((ctxt->d & IncSP) &&
1283				    base_reg == VCPU_REGS_RSP)
1284					modrm_ea += ctxt->op_bytes;
1285			}
1286			if (index_reg != 4)
1287				modrm_ea += reg_read(ctxt, index_reg) << scale;
1288		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1289			modrm_ea += insn_fetch(s32, ctxt);
1290			if (ctxt->mode == X86EMUL_MODE_PROT64)
1291				ctxt->rip_relative = 1;
1292		} else {
1293			base_reg = ctxt->modrm_rm;
1294			modrm_ea += reg_read(ctxt, base_reg);
1295			adjust_modrm_seg(ctxt, base_reg);
1296		}
1297		switch (ctxt->modrm_mod) {
1298		case 1:
1299			modrm_ea += insn_fetch(s8, ctxt);
1300			break;
1301		case 2:
1302			modrm_ea += insn_fetch(s32, ctxt);
1303			break;
1304		}
1305	}
1306	op->addr.mem.ea = modrm_ea;
1307	if (ctxt->ad_bytes != 8)
1308		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
1309
1310done:
1311	return rc;
1312}
1313
1314static int decode_abs(struct x86_emulate_ctxt *ctxt,
1315		      struct operand *op)
1316{
1317	int rc = X86EMUL_CONTINUE;
1318
1319	op->type = OP_MEM;
1320	switch (ctxt->ad_bytes) {
1321	case 2:
1322		op->addr.mem.ea = insn_fetch(u16, ctxt);
1323		break;
1324	case 4:
1325		op->addr.mem.ea = insn_fetch(u32, ctxt);
1326		break;
1327	case 8:
1328		op->addr.mem.ea = insn_fetch(u64, ctxt);
1329		break;
1330	}
1331done:
1332	return rc;
1333}
1334
1335static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1336{
1337	long sv = 0, mask;
1338
1339	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1340		mask = ~((long)ctxt->dst.bytes * 8 - 1);
1341
1342		if (ctxt->src.bytes == 2)
1343			sv = (s16)ctxt->src.val & (s16)mask;
1344		else if (ctxt->src.bytes == 4)
1345			sv = (s32)ctxt->src.val & (s32)mask;
1346		else
1347			sv = (s64)ctxt->src.val & (s64)mask;
1348
1349		ctxt->dst.addr.mem.ea = address_mask(ctxt,
1350					   ctxt->dst.addr.mem.ea + (sv >> 3));
1351	}
1352
1353	/* only subword offset */
1354	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1355}
1356
1357static int read_emulated(struct x86_emulate_ctxt *ctxt,
1358			 unsigned long addr, void *dest, unsigned size)
1359{
1360	int rc;
1361	struct read_cache *mc = &ctxt->mem_read;
1362
1363	if (mc->pos < mc->end)
1364		goto read_cached;
1365
1366	if (KVM_EMULATOR_BUG_ON((mc->end + size) >= sizeof(mc->data), ctxt))
1367		return X86EMUL_UNHANDLEABLE;
1368
1369	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
1370				      &ctxt->exception);
1371	if (rc != X86EMUL_CONTINUE)
1372		return rc;
1373
1374	mc->end += size;
1375
1376read_cached:
1377	memcpy(dest, mc->data + mc->pos, size);
1378	mc->pos += size;
1379	return X86EMUL_CONTINUE;
1380}
1381
1382static int segmented_read(struct x86_emulate_ctxt *ctxt,
1383			  struct segmented_address addr,
1384			  void *data,
1385			  unsigned size)
1386{
1387	int rc;
1388	ulong linear;
1389
1390	rc = linearize(ctxt, addr, size, false, &linear);
1391	if (rc != X86EMUL_CONTINUE)
1392		return rc;
1393	return read_emulated(ctxt, linear, data, size);
1394}
1395
1396static int segmented_write(struct x86_emulate_ctxt *ctxt,
1397			   struct segmented_address addr,
1398			   const void *data,
1399			   unsigned size)
1400{
1401	int rc;
1402	ulong linear;
1403
1404	rc = linearize(ctxt, addr, size, true, &linear);
1405	if (rc != X86EMUL_CONTINUE)
1406		return rc;
1407	return ctxt->ops->write_emulated(ctxt, linear, data, size,
1408					 &ctxt->exception);
1409}
1410
1411static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
1412			     struct segmented_address addr,
1413			     const void *orig_data, const void *data,
1414			     unsigned size)
1415{
1416	int rc;
1417	ulong linear;
1418
1419	rc = linearize(ctxt, addr, size, true, &linear);
1420	if (rc != X86EMUL_CONTINUE)
1421		return rc;
1422	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
1423					   size, &ctxt->exception);
1424}
1425
1426static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
1427			   unsigned int size, unsigned short port,
1428			   void *dest)
1429{
1430	struct read_cache *rc = &ctxt->io_read;
1431
1432	if (rc->pos == rc->end) { /* refill pio read ahead */
1433		unsigned int in_page, n;
1434		unsigned int count = ctxt->rep_prefix ?
1435			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1436		in_page = (ctxt->eflags & X86_EFLAGS_DF) ?
1437			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
1438			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1439		n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
1440		if (n == 0)
1441			n = 1;
1442		rc->pos = rc->end = 0;
1443		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1444			return 0;
1445		rc->end = n * size;
1446	}
1447
1448	if (ctxt->rep_prefix && (ctxt->d & String) &&
1449	    !(ctxt->eflags & X86_EFLAGS_DF)) {
1450		ctxt->dst.data = rc->data + rc->pos;
1451		ctxt->dst.type = OP_MEM_STR;
1452		ctxt->dst.count = (rc->end - rc->pos) / size;
1453		rc->pos = rc->end;
1454	} else {
1455		memcpy(dest, rc->data + rc->pos, size);
1456		rc->pos += size;
1457	}
1458	return 1;
1459}
1460
1461static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
1462				     u16 index, struct desc_struct *desc)
1463{
1464	struct desc_ptr dt;
1465	ulong addr;
1466
1467	ctxt->ops->get_idt(ctxt, &dt);
1468
1469	if (dt.size < index * 8 + 7)
1470		return emulate_gp(ctxt, index << 3 | 0x2);
1471
1472	addr = dt.address + index * 8;
1473	return linear_read_system(ctxt, addr, desc, sizeof(*desc));
1474}
1475
1476static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
1477				     u16 selector, struct desc_ptr *dt)
1478{
1479	const struct x86_emulate_ops *ops = ctxt->ops;
1480	u32 base3 = 0;
1481
1482	if (selector & 1 << 2) {
1483		struct desc_struct desc;
1484		u16 sel;
1485
1486		memset(dt, 0, sizeof(*dt));
1487		if (!ops->get_segment(ctxt, &sel, &desc, &base3,
1488				      VCPU_SREG_LDTR))
1489			return;
1490
1491		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1492		dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
1493	} else
1494		ops->get_gdt(ctxt, dt);
1495}
1496
1497static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
1498			      u16 selector, ulong *desc_addr_p)
1499{
1500	struct desc_ptr dt;
1501	u16 index = selector >> 3;
1502	ulong addr;
1503
1504	get_descriptor_table_ptr(ctxt, selector, &dt);
1505
1506	if (dt.size < index * 8 + 7)
1507		return emulate_gp(ctxt, selector & 0xfffc);
1508
1509	addr = dt.address + index * 8;
1510
1511#ifdef CONFIG_X86_64
1512	if (addr >> 32 != 0) {
1513		u64 efer = 0;
1514
1515		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
1516		if (!(efer & EFER_LMA))
1517			addr &= (u32)-1;
1518	}
1519#endif
1520
1521	*desc_addr_p = addr;
1522	return X86EMUL_CONTINUE;
1523}
1524
1525/* allowed just for 8 bytes segments */
1526static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1527				   u16 selector, struct desc_struct *desc,
1528				   ulong *desc_addr_p)
1529{
1530	int rc;
1531
1532	rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
1533	if (rc != X86EMUL_CONTINUE)
1534		return rc;
1535
1536	return linear_read_system(ctxt, *desc_addr_p, desc, sizeof(*desc));
1537}
1538
1539/* allowed just for 8 bytes segments */
1540static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1541				    u16 selector, struct desc_struct *desc)
1542{
1543	int rc;
1544	ulong addr;
1545
1546	rc = get_descriptor_ptr(ctxt, selector, &addr);
1547	if (rc != X86EMUL_CONTINUE)
1548		return rc;
1549
1550	return linear_write_system(ctxt, addr, desc, sizeof(*desc));
1551}
1552
1553static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1554				     u16 selector, int seg, u8 cpl,
1555				     enum x86_transfer_type transfer,
1556				     struct desc_struct *desc)
1557{
1558	struct desc_struct seg_desc, old_desc;
1559	u8 dpl, rpl;
1560	unsigned err_vec = GP_VECTOR;
1561	u32 err_code = 0;
1562	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1563	ulong desc_addr;
1564	int ret;
1565	u16 dummy;
1566	u32 base3 = 0;
1567
1568	memset(&seg_desc, 0, sizeof(seg_desc));
1569
1570	if (ctxt->mode == X86EMUL_MODE_REAL) {
1571		/* set real mode segment descriptor (keep limit etc. for
1572		 * unreal mode) */
1573		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1574		set_desc_base(&seg_desc, selector << 4);
1575		goto load;
1576	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
1577		/* VM86 needs a clean new segment descriptor */
1578		set_desc_base(&seg_desc, selector << 4);
1579		set_desc_limit(&seg_desc, 0xffff);
1580		seg_desc.type = 3;
1581		seg_desc.p = 1;
1582		seg_desc.s = 1;
1583		seg_desc.dpl = 3;
1584		goto load;
1585	}
1586
1587	rpl = selector & 3;
1588
1589	/* TR should be in GDT only */
1590	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1591		goto exception;
1592
1593	/* NULL selector is not valid for TR, CS and (except for long mode) SS */
1594	if (null_selector) {
1595		if (seg == VCPU_SREG_CS || seg == VCPU_SREG_TR)
1596			goto exception;
1597
1598		if (seg == VCPU_SREG_SS) {
1599			if (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl)
1600				goto exception;
1601
1602			/*
1603			 * ctxt->ops->set_segment expects the CPL to be in
1604			 * SS.DPL, so fake an expand-up 32-bit data segment.
1605			 */
1606			seg_desc.type = 3;
1607			seg_desc.p = 1;
1608			seg_desc.s = 1;
1609			seg_desc.dpl = cpl;
1610			seg_desc.d = 1;
1611			seg_desc.g = 1;
1612		}
1613
1614		/* Skip all following checks */
1615		goto load;
1616	}
1617
1618	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1619	if (ret != X86EMUL_CONTINUE)
1620		return ret;
1621
1622	err_code = selector & 0xfffc;
1623	err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
1624							   GP_VECTOR;
1625
1626	/* can't load system descriptor into segment selector */
1627	if (seg <= VCPU_SREG_GS && !seg_desc.s) {
1628		if (transfer == X86_TRANSFER_CALL_JMP)
1629			return X86EMUL_UNHANDLEABLE;
1630		goto exception;
1631	}
1632
 
 
 
 
 
1633	dpl = seg_desc.dpl;
1634
1635	switch (seg) {
1636	case VCPU_SREG_SS:
1637		/*
1638		 * segment is not a writable data segment or segment
1639		 * selector's RPL != CPL or DPL != CPL
1640		 */
1641		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1642			goto exception;
1643		break;
1644	case VCPU_SREG_CS:
1645		/*
1646		 * KVM uses "none" when loading CS as part of emulating Real
1647		 * Mode exceptions and IRET (handled above).  In all other
1648		 * cases, loading CS without a control transfer is a KVM bug.
1649		 */
1650		if (WARN_ON_ONCE(transfer == X86_TRANSFER_NONE))
1651			goto exception;
1652
1653		if (!(seg_desc.type & 8))
1654			goto exception;
1655
1656		if (transfer == X86_TRANSFER_RET) {
1657			/* RET can never return to an inner privilege level. */
1658			if (rpl < cpl)
 
 
 
 
1659				goto exception;
1660			/* Outer-privilege level return is not implemented */
1661			if (rpl > cpl)
1662				return X86EMUL_UNHANDLEABLE;
1663		}
1664		if (transfer == X86_TRANSFER_RET || transfer == X86_TRANSFER_TASK_SWITCH) {
1665			if (seg_desc.type & 4) {
1666				/* conforming */
1667				if (dpl > rpl)
1668					goto exception;
1669			} else {
1670				/* nonconforming */
1671				if (dpl != rpl)
1672					goto exception;
1673			}
1674		} else { /* X86_TRANSFER_CALL_JMP */
1675			if (seg_desc.type & 4) {
1676				/* conforming */
1677				if (dpl > cpl)
1678					goto exception;
1679			} else {
1680				/* nonconforming */
1681				if (rpl > cpl || dpl != cpl)
1682					goto exception;
1683			}
1684		}
1685		/* in long-mode d/b must be clear if l is set */
1686		if (seg_desc.d && seg_desc.l) {
1687			u64 efer = 0;
1688
1689			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
1690			if (efer & EFER_LMA)
1691				goto exception;
1692		}
1693
1694		/* CS(RPL) <- CPL */
1695		selector = (selector & 0xfffc) | cpl;
1696		break;
1697	case VCPU_SREG_TR:
1698		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1699			goto exception;
 
 
 
 
 
 
1700		break;
1701	case VCPU_SREG_LDTR:
1702		if (seg_desc.s || seg_desc.type != 2)
1703			goto exception;
1704		break;
1705	default: /*  DS, ES, FS, or GS */
1706		/*
1707		 * segment is not a data or readable code segment or
1708		 * ((segment is a data or nonconforming code segment)
1709		 * and ((RPL > DPL) or (CPL > DPL)))
1710		 */
1711		if ((seg_desc.type & 0xa) == 0x8 ||
1712		    (((seg_desc.type & 0xc) != 0xc) &&
1713		     (rpl > dpl || cpl > dpl)))
1714			goto exception;
1715		break;
1716	}
1717
1718	if (!seg_desc.p) {
1719		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1720		goto exception;
1721	}
1722
1723	if (seg_desc.s) {
1724		/* mark segment as accessed */
1725		if (!(seg_desc.type & 1)) {
1726			seg_desc.type |= 1;
1727			ret = write_segment_descriptor(ctxt, selector,
1728						       &seg_desc);
1729			if (ret != X86EMUL_CONTINUE)
1730				return ret;
1731		}
1732	} else if (ctxt->mode == X86EMUL_MODE_PROT64) {
1733		ret = linear_read_system(ctxt, desc_addr+8, &base3, sizeof(base3));
1734		if (ret != X86EMUL_CONTINUE)
1735			return ret;
1736		if (emul_is_noncanonical_address(get_desc_base(&seg_desc) |
1737						 ((u64)base3 << 32), ctxt,
1738						 X86EMUL_F_DT_LOAD))
1739			return emulate_gp(ctxt, err_code);
1740	}
1741
1742	if (seg == VCPU_SREG_TR) {
1743		old_desc = seg_desc;
1744		seg_desc.type |= 2; /* busy */
1745		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
1746						  sizeof(seg_desc), &ctxt->exception);
1747		if (ret != X86EMUL_CONTINUE)
1748			return ret;
1749	}
1750load:
1751	ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
1752	if (desc)
1753		*desc = seg_desc;
1754	return X86EMUL_CONTINUE;
1755exception:
1756	return emulate_exception(ctxt, err_vec, err_code, true);
1757}
1758
1759static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1760				   u16 selector, int seg)
1761{
1762	u8 cpl = ctxt->ops->cpl(ctxt);
1763
1764	/*
1765	 * None of MOV, POP and LSS can load a NULL selector in CPL=3, but
1766	 * they can load it at CPL<3 (Intel's manual says only LSS can,
1767	 * but it's wrong).
1768	 *
1769	 * However, the Intel manual says that putting IST=1/DPL=3 in
1770	 * an interrupt gate will result in SS=3 (the AMD manual instead
1771	 * says it doesn't), so allow SS=3 in __load_segment_descriptor
1772	 * and only forbid it here.
1773	 */
1774	if (seg == VCPU_SREG_SS && selector == 3 &&
1775	    ctxt->mode == X86EMUL_MODE_PROT64)
1776		return emulate_exception(ctxt, GP_VECTOR, 0, true);
1777
1778	return __load_segment_descriptor(ctxt, selector, seg, cpl,
1779					 X86_TRANSFER_NONE, NULL);
1780}
1781
1782static void write_register_operand(struct operand *op)
1783{
1784	return assign_register(op->addr.reg, op->val, op->bytes);
1785}
1786
1787static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1788{
1789	switch (op->type) {
1790	case OP_REG:
1791		write_register_operand(op);
1792		break;
1793	case OP_MEM:
1794		if (ctxt->lock_prefix)
1795			return segmented_cmpxchg(ctxt,
1796						 op->addr.mem,
1797						 &op->orig_val,
1798						 &op->val,
1799						 op->bytes);
1800		else
1801			return segmented_write(ctxt,
1802					       op->addr.mem,
1803					       &op->val,
1804					       op->bytes);
 
1805	case OP_MEM_STR:
1806		return segmented_write(ctxt,
1807				       op->addr.mem,
1808				       op->data,
1809				       op->bytes * op->count);
 
1810	case OP_XMM:
1811		kvm_write_sse_reg(op->addr.xmm, &op->vec_val);
1812		break;
1813	case OP_MM:
1814		kvm_write_mmx_reg(op->addr.mm, &op->mm_val);
1815		break;
1816	case OP_NONE:
1817		/* no writeback */
1818		break;
1819	default:
1820		break;
1821	}
1822	return X86EMUL_CONTINUE;
1823}
1824
1825static int emulate_push(struct x86_emulate_ctxt *ctxt, const void *data, int len)
1826{
1827	struct segmented_address addr;
1828
1829	rsp_increment(ctxt, -len);
1830	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1831	addr.seg = VCPU_SREG_SS;
1832
1833	return segmented_write(ctxt, addr, data, len);
1834}
1835
1836static int em_push(struct x86_emulate_ctxt *ctxt)
1837{
1838	/* Disable writeback. */
1839	ctxt->dst.type = OP_NONE;
1840	return emulate_push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1841}
1842
1843static int emulate_pop(struct x86_emulate_ctxt *ctxt,
1844		       void *dest, int len)
1845{
1846	int rc;
1847	struct segmented_address addr;
1848
1849	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1850	addr.seg = VCPU_SREG_SS;
1851	rc = segmented_read(ctxt, addr, dest, len);
1852	if (rc != X86EMUL_CONTINUE)
1853		return rc;
1854
1855	rsp_increment(ctxt, len);
1856	return rc;
1857}
1858
1859static int em_pop(struct x86_emulate_ctxt *ctxt)
1860{
1861	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1862}
1863
1864static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1865			void *dest, int len)
1866{
1867	int rc;
1868	unsigned long val = 0;
1869	unsigned long change_mask;
1870	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
1871	int cpl = ctxt->ops->cpl(ctxt);
1872
1873	rc = emulate_pop(ctxt, &val, len);
1874	if (rc != X86EMUL_CONTINUE)
1875		return rc;
1876
1877	change_mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
1878		      X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF |
1879		      X86_EFLAGS_TF | X86_EFLAGS_DF | X86_EFLAGS_NT |
1880		      X86_EFLAGS_AC | X86_EFLAGS_ID;
1881
1882	switch(ctxt->mode) {
1883	case X86EMUL_MODE_PROT64:
1884	case X86EMUL_MODE_PROT32:
1885	case X86EMUL_MODE_PROT16:
1886		if (cpl == 0)
1887			change_mask |= X86_EFLAGS_IOPL;
1888		if (cpl <= iopl)
1889			change_mask |= X86_EFLAGS_IF;
1890		break;
1891	case X86EMUL_MODE_VM86:
1892		if (iopl < 3)
1893			return emulate_gp(ctxt, 0);
1894		change_mask |= X86_EFLAGS_IF;
1895		break;
1896	default: /* real mode */
1897		change_mask |= (X86_EFLAGS_IOPL | X86_EFLAGS_IF);
1898		break;
1899	}
1900
1901	*(unsigned long *)dest =
1902		(ctxt->eflags & ~change_mask) | (val & change_mask);
1903
1904	return rc;
1905}
1906
1907static int em_popf(struct x86_emulate_ctxt *ctxt)
1908{
1909	ctxt->dst.type = OP_REG;
1910	ctxt->dst.addr.reg = &ctxt->eflags;
1911	ctxt->dst.bytes = ctxt->op_bytes;
1912	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1913}
1914
1915static int em_enter(struct x86_emulate_ctxt *ctxt)
1916{
1917	int rc;
1918	unsigned frame_size = ctxt->src.val;
1919	unsigned nesting_level = ctxt->src2.val & 31;
1920	ulong rbp;
1921
1922	if (nesting_level)
1923		return X86EMUL_UNHANDLEABLE;
1924
1925	rbp = reg_read(ctxt, VCPU_REGS_RBP);
1926	rc = emulate_push(ctxt, &rbp, stack_size(ctxt));
1927	if (rc != X86EMUL_CONTINUE)
1928		return rc;
1929	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
1930		      stack_mask(ctxt));
1931	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
1932		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
1933		      stack_mask(ctxt));
1934	return X86EMUL_CONTINUE;
1935}
1936
1937static int em_leave(struct x86_emulate_ctxt *ctxt)
1938{
1939	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
1940		      stack_mask(ctxt));
1941	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
1942}
1943
1944static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1945{
1946	int seg = ctxt->src2.val;
1947
1948	ctxt->src.val = get_segment_selector(ctxt, seg);
1949	if (ctxt->op_bytes == 4) {
1950		rsp_increment(ctxt, -2);
1951		ctxt->op_bytes = 2;
1952	}
1953
1954	return em_push(ctxt);
1955}
1956
1957static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1958{
1959	int seg = ctxt->src2.val;
1960	unsigned long selector = 0;
1961	int rc;
1962
1963	rc = emulate_pop(ctxt, &selector, 2);
1964	if (rc != X86EMUL_CONTINUE)
1965		return rc;
1966
1967	if (seg == VCPU_SREG_SS)
1968		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
1969	if (ctxt->op_bytes > 2)
1970		rsp_increment(ctxt, ctxt->op_bytes - 2);
1971
1972	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1973	return rc;
1974}
1975
1976static int em_pusha(struct x86_emulate_ctxt *ctxt)
1977{
1978	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1979	int rc = X86EMUL_CONTINUE;
1980	int reg = VCPU_REGS_RAX;
1981
1982	while (reg <= VCPU_REGS_RDI) {
1983		(reg == VCPU_REGS_RSP) ?
1984		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1985
1986		rc = em_push(ctxt);
1987		if (rc != X86EMUL_CONTINUE)
1988			return rc;
1989
1990		++reg;
1991	}
1992
1993	return rc;
1994}
1995
1996static int em_pushf(struct x86_emulate_ctxt *ctxt)
1997{
1998	ctxt->src.val = (unsigned long)ctxt->eflags & ~X86_EFLAGS_VM;
1999	return em_push(ctxt);
2000}
2001
2002static int em_popa(struct x86_emulate_ctxt *ctxt)
2003{
2004	int rc = X86EMUL_CONTINUE;
2005	int reg = VCPU_REGS_RDI;
2006	u32 val = 0;
2007
2008	while (reg >= VCPU_REGS_RAX) {
2009		if (reg == VCPU_REGS_RSP) {
2010			rsp_increment(ctxt, ctxt->op_bytes);
2011			--reg;
2012		}
2013
2014		rc = emulate_pop(ctxt, &val, ctxt->op_bytes);
2015		if (rc != X86EMUL_CONTINUE)
2016			break;
2017		assign_register(reg_rmw(ctxt, reg), val, ctxt->op_bytes);
2018		--reg;
2019	}
2020	return rc;
2021}
2022
2023static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
2024{
2025	const struct x86_emulate_ops *ops = ctxt->ops;
2026	int rc;
2027	struct desc_ptr dt;
2028	gva_t cs_addr;
2029	gva_t eip_addr;
2030	u16 cs, eip;
2031
2032	/* TODO: Add limit checks */
2033	ctxt->src.val = ctxt->eflags;
2034	rc = em_push(ctxt);
2035	if (rc != X86EMUL_CONTINUE)
2036		return rc;
2037
2038	ctxt->eflags &= ~(X86_EFLAGS_IF | X86_EFLAGS_TF | X86_EFLAGS_AC);
2039
2040	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
2041	rc = em_push(ctxt);
2042	if (rc != X86EMUL_CONTINUE)
2043		return rc;
2044
2045	ctxt->src.val = ctxt->_eip;
2046	rc = em_push(ctxt);
2047	if (rc != X86EMUL_CONTINUE)
2048		return rc;
2049
2050	ops->get_idt(ctxt, &dt);
2051
2052	eip_addr = dt.address + (irq << 2);
2053	cs_addr = dt.address + (irq << 2) + 2;
2054
2055	rc = linear_read_system(ctxt, cs_addr, &cs, 2);
2056	if (rc != X86EMUL_CONTINUE)
2057		return rc;
2058
2059	rc = linear_read_system(ctxt, eip_addr, &eip, 2);
2060	if (rc != X86EMUL_CONTINUE)
2061		return rc;
2062
2063	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
2064	if (rc != X86EMUL_CONTINUE)
2065		return rc;
2066
2067	ctxt->_eip = eip;
2068
2069	return rc;
2070}
2071
2072int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
2073{
2074	int rc;
2075
2076	invalidate_registers(ctxt);
2077	rc = __emulate_int_real(ctxt, irq);
2078	if (rc == X86EMUL_CONTINUE)
2079		writeback_registers(ctxt);
2080	return rc;
2081}
2082
2083static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
2084{
2085	switch(ctxt->mode) {
2086	case X86EMUL_MODE_REAL:
2087		return __emulate_int_real(ctxt, irq);
2088	case X86EMUL_MODE_VM86:
2089	case X86EMUL_MODE_PROT16:
2090	case X86EMUL_MODE_PROT32:
2091	case X86EMUL_MODE_PROT64:
2092	default:
2093		/* Protected mode interrupts unimplemented yet */
2094		return X86EMUL_UNHANDLEABLE;
2095	}
2096}
2097
2098static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
2099{
2100	int rc = X86EMUL_CONTINUE;
2101	unsigned long temp_eip = 0;
2102	unsigned long temp_eflags = 0;
2103	unsigned long cs = 0;
2104	unsigned long mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
2105			     X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_TF |
2106			     X86_EFLAGS_IF | X86_EFLAGS_DF | X86_EFLAGS_OF |
2107			     X86_EFLAGS_IOPL | X86_EFLAGS_NT | X86_EFLAGS_RF |
2108			     X86_EFLAGS_AC | X86_EFLAGS_ID |
2109			     X86_EFLAGS_FIXED;
2110	unsigned long vm86_mask = X86_EFLAGS_VM | X86_EFLAGS_VIF |
2111				  X86_EFLAGS_VIP;
2112
2113	/* TODO: Add stack limit check */
2114
2115	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
2116
2117	if (rc != X86EMUL_CONTINUE)
2118		return rc;
2119
2120	if (temp_eip & ~0xffff)
2121		return emulate_gp(ctxt, 0);
2122
2123	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2124
2125	if (rc != X86EMUL_CONTINUE)
2126		return rc;
2127
2128	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
2129
2130	if (rc != X86EMUL_CONTINUE)
2131		return rc;
2132
2133	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2134
2135	if (rc != X86EMUL_CONTINUE)
2136		return rc;
2137
2138	ctxt->_eip = temp_eip;
2139
2140	if (ctxt->op_bytes == 4)
2141		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
2142	else if (ctxt->op_bytes == 2) {
2143		ctxt->eflags &= ~0xffff;
2144		ctxt->eflags |= temp_eflags;
2145	}
2146
2147	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
2148	ctxt->eflags |= X86_EFLAGS_FIXED;
2149	ctxt->ops->set_nmi_mask(ctxt, false);
2150
2151	return rc;
2152}
2153
2154static int em_iret(struct x86_emulate_ctxt *ctxt)
2155{
2156	switch(ctxt->mode) {
2157	case X86EMUL_MODE_REAL:
2158		return emulate_iret_real(ctxt);
2159	case X86EMUL_MODE_VM86:
2160	case X86EMUL_MODE_PROT16:
2161	case X86EMUL_MODE_PROT32:
2162	case X86EMUL_MODE_PROT64:
2163	default:
2164		/* iret from protected mode unimplemented yet */
2165		return X86EMUL_UNHANDLEABLE;
2166	}
2167}
2168
2169static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
2170{
2171	int rc;
2172	unsigned short sel;
2173	struct desc_struct new_desc;
2174	u8 cpl = ctxt->ops->cpl(ctxt);
2175
2176	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2177
2178	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
2179				       X86_TRANSFER_CALL_JMP,
2180				       &new_desc);
2181	if (rc != X86EMUL_CONTINUE)
2182		return rc;
2183
2184	rc = assign_eip_far(ctxt, ctxt->src.val);
2185	/* Error handling is not implemented. */
2186	if (rc != X86EMUL_CONTINUE)
2187		return X86EMUL_UNHANDLEABLE;
2188
2189	return rc;
2190}
2191
2192static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
2193{
2194	return assign_eip_near(ctxt, ctxt->src.val);
2195}
2196
2197static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
2198{
2199	int rc;
2200	long int old_eip;
2201
2202	old_eip = ctxt->_eip;
2203	rc = assign_eip_near(ctxt, ctxt->src.val);
2204	if (rc != X86EMUL_CONTINUE)
2205		return rc;
2206	ctxt->src.val = old_eip;
2207	rc = em_push(ctxt);
2208	return rc;
2209}
2210
2211static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2212{
2213	u64 old = ctxt->dst.orig_val64;
2214
2215	if (ctxt->dst.bytes == 16)
2216		return X86EMUL_UNHANDLEABLE;
2217
2218	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
2219	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
2220		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
2221		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2222		ctxt->eflags &= ~X86_EFLAGS_ZF;
2223	} else {
2224		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
2225			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2226
2227		ctxt->eflags |= X86_EFLAGS_ZF;
2228	}
2229	return X86EMUL_CONTINUE;
2230}
2231
2232static int em_ret(struct x86_emulate_ctxt *ctxt)
2233{
2234	int rc;
2235	unsigned long eip = 0;
2236
2237	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2238	if (rc != X86EMUL_CONTINUE)
2239		return rc;
2240
2241	return assign_eip_near(ctxt, eip);
2242}
2243
2244static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2245{
2246	int rc;
2247	unsigned long eip = 0;
2248	unsigned long cs = 0;
2249	int cpl = ctxt->ops->cpl(ctxt);
2250	struct desc_struct new_desc;
2251
2252	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2253	if (rc != X86EMUL_CONTINUE)
2254		return rc;
2255	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2256	if (rc != X86EMUL_CONTINUE)
2257		return rc;
 
 
 
2258	rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
2259				       X86_TRANSFER_RET,
2260				       &new_desc);
2261	if (rc != X86EMUL_CONTINUE)
2262		return rc;
2263	rc = assign_eip_far(ctxt, eip);
2264	/* Error handling is not implemented. */
2265	if (rc != X86EMUL_CONTINUE)
2266		return X86EMUL_UNHANDLEABLE;
2267
2268	return rc;
2269}
2270
2271static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
2272{
2273        int rc;
2274
2275        rc = em_ret_far(ctxt);
2276        if (rc != X86EMUL_CONTINUE)
2277                return rc;
2278        rsp_increment(ctxt, ctxt->src.val);
2279        return X86EMUL_CONTINUE;
2280}
2281
2282static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
2283{
2284	/* Save real source value, then compare EAX against destination. */
2285	ctxt->dst.orig_val = ctxt->dst.val;
2286	ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
2287	ctxt->src.orig_val = ctxt->src.val;
2288	ctxt->src.val = ctxt->dst.orig_val;
2289	fastop(ctxt, em_cmp);
2290
2291	if (ctxt->eflags & X86_EFLAGS_ZF) {
2292		/* Success: write back to memory; no update of EAX */
2293		ctxt->src.type = OP_NONE;
2294		ctxt->dst.val = ctxt->src.orig_val;
2295	} else {
2296		/* Failure: write the value we saw to EAX. */
2297		ctxt->src.type = OP_REG;
2298		ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2299		ctxt->src.val = ctxt->dst.orig_val;
2300		/* Create write-cycle to dest by writing the same value */
2301		ctxt->dst.val = ctxt->dst.orig_val;
2302	}
2303	return X86EMUL_CONTINUE;
2304}
2305
2306static int em_lseg(struct x86_emulate_ctxt *ctxt)
2307{
2308	int seg = ctxt->src2.val;
2309	unsigned short sel;
2310	int rc;
2311
2312	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2313
2314	rc = load_segment_descriptor(ctxt, sel, seg);
2315	if (rc != X86EMUL_CONTINUE)
2316		return rc;
2317
2318	ctxt->dst.val = ctxt->src.val;
2319	return rc;
2320}
2321
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2322static int em_rsm(struct x86_emulate_ctxt *ctxt)
2323{
2324	if (!ctxt->ops->is_smm(ctxt))
 
 
 
 
 
2325		return emulate_ud(ctxt);
2326
2327	if (ctxt->ops->leave_smm(ctxt))
2328		ctxt->ops->triple_fault(ctxt);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2329
2330	return emulator_recalc_and_set_mode(ctxt);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2331}
2332
2333static void
2334setup_syscalls_segments(struct desc_struct *cs, struct desc_struct *ss)
 
2335{
2336	cs->l = 0;		/* will be adjusted later */
2337	set_desc_base(cs, 0);	/* flat segment */
2338	cs->g = 1;		/* 4kb granularity */
2339	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2340	cs->type = 0x0b;	/* Read, Execute, Accessed */
2341	cs->s = 1;
2342	cs->dpl = 0;		/* will be adjusted later */
2343	cs->p = 1;
2344	cs->d = 1;
2345	cs->avl = 0;
2346
2347	set_desc_base(ss, 0);	/* flat segment */
2348	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2349	ss->g = 1;		/* 4kb granularity */
2350	ss->s = 1;
2351	ss->type = 0x03;	/* Read/Write, Accessed */
2352	ss->d = 1;		/* 32bit stack segment */
2353	ss->dpl = 0;
2354	ss->p = 1;
2355	ss->l = 0;
2356	ss->avl = 0;
2357}
2358
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2359static int em_syscall(struct x86_emulate_ctxt *ctxt)
2360{
2361	const struct x86_emulate_ops *ops = ctxt->ops;
2362	struct desc_struct cs, ss;
2363	u64 msr_data;
2364	u16 cs_sel, ss_sel;
2365	u64 efer = 0;
2366
2367	/* syscall is not available in real mode */
2368	if (ctxt->mode == X86EMUL_MODE_REAL ||
2369	    ctxt->mode == X86EMUL_MODE_VM86)
2370		return emulate_ud(ctxt);
2371
2372	/*
2373	 * Intel compatible CPUs only support SYSCALL in 64-bit mode, whereas
2374	 * AMD allows SYSCALL in any flavor of protected mode.  Note, it's
2375	 * infeasible to emulate Intel behavior when running on AMD hardware,
2376	 * as SYSCALL won't fault in the "wrong" mode, i.e. there is no #UD
2377	 * for KVM to trap-and-emulate, unlike emulating AMD on Intel.
2378	 */
2379	if (ctxt->mode != X86EMUL_MODE_PROT64 &&
2380	    ctxt->ops->guest_cpuid_is_intel_compatible(ctxt))
2381		return emulate_ud(ctxt);
2382
2383	ops->get_msr(ctxt, MSR_EFER, &efer);
 
 
2384	if (!(efer & EFER_SCE))
2385		return emulate_ud(ctxt);
2386
2387	setup_syscalls_segments(&cs, &ss);
2388	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2389	msr_data >>= 32;
2390	cs_sel = (u16)(msr_data & 0xfffc);
2391	ss_sel = (u16)(msr_data + 8);
2392
2393	if (efer & EFER_LMA) {
2394		cs.d = 0;
2395		cs.l = 1;
2396	}
2397	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2398	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2399
2400	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2401	if (efer & EFER_LMA) {
2402#ifdef CONFIG_X86_64
2403		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
2404
2405		ops->get_msr(ctxt,
2406			     ctxt->mode == X86EMUL_MODE_PROT64 ?
2407			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2408		ctxt->_eip = msr_data;
2409
2410		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2411		ctxt->eflags &= ~msr_data;
2412		ctxt->eflags |= X86_EFLAGS_FIXED;
2413#endif
2414	} else {
2415		/* legacy mode */
2416		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2417		ctxt->_eip = (u32)msr_data;
2418
2419		ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
2420	}
2421
2422	ctxt->tf = (ctxt->eflags & X86_EFLAGS_TF) != 0;
2423	return X86EMUL_CONTINUE;
2424}
2425
2426static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2427{
2428	const struct x86_emulate_ops *ops = ctxt->ops;
2429	struct desc_struct cs, ss;
2430	u64 msr_data;
2431	u16 cs_sel, ss_sel;
2432	u64 efer = 0;
2433
2434	ops->get_msr(ctxt, MSR_EFER, &efer);
2435	/* inject #GP if in real mode */
2436	if (ctxt->mode == X86EMUL_MODE_REAL)
2437		return emulate_gp(ctxt, 0);
2438
2439	/*
2440	 * Intel's architecture allows SYSENTER in compatibility mode, but AMD
2441	 * does not.  Note, AMD does allow SYSENTER in legacy protected mode.
2442	 */
2443	if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA) &&
2444	    !ctxt->ops->guest_cpuid_is_intel_compatible(ctxt))
2445		return emulate_ud(ctxt);
2446
2447	/* sysenter/sysexit have not been tested in 64bit mode. */
2448	if (ctxt->mode == X86EMUL_MODE_PROT64)
2449		return X86EMUL_UNHANDLEABLE;
2450
 
 
2451	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2452	if ((msr_data & 0xfffc) == 0x0)
2453		return emulate_gp(ctxt, 0);
2454
2455	setup_syscalls_segments(&cs, &ss);
2456	ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
2457	cs_sel = (u16)msr_data & ~SEGMENT_RPL_MASK;
2458	ss_sel = cs_sel + 8;
2459	if (efer & EFER_LMA) {
2460		cs.d = 0;
2461		cs.l = 1;
2462	}
2463
2464	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2465	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2466
2467	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2468	ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
2469
2470	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2471	*reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
2472							      (u32)msr_data;
2473	if (efer & EFER_LMA)
2474		ctxt->mode = X86EMUL_MODE_PROT64;
2475
2476	return X86EMUL_CONTINUE;
2477}
2478
2479static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2480{
2481	const struct x86_emulate_ops *ops = ctxt->ops;
2482	struct desc_struct cs, ss;
2483	u64 msr_data, rcx, rdx;
2484	int usermode;
2485	u16 cs_sel = 0, ss_sel = 0;
2486
2487	/* inject #GP if in real mode or Virtual 8086 mode */
2488	if (ctxt->mode == X86EMUL_MODE_REAL ||
2489	    ctxt->mode == X86EMUL_MODE_VM86)
2490		return emulate_gp(ctxt, 0);
2491
2492	setup_syscalls_segments(&cs, &ss);
2493
2494	if ((ctxt->rex_prefix & 0x8) != 0x0)
2495		usermode = X86EMUL_MODE_PROT64;
2496	else
2497		usermode = X86EMUL_MODE_PROT32;
2498
2499	rcx = reg_read(ctxt, VCPU_REGS_RCX);
2500	rdx = reg_read(ctxt, VCPU_REGS_RDX);
2501
2502	cs.dpl = 3;
2503	ss.dpl = 3;
2504	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2505	switch (usermode) {
2506	case X86EMUL_MODE_PROT32:
2507		cs_sel = (u16)(msr_data + 16);
2508		if ((msr_data & 0xfffc) == 0x0)
2509			return emulate_gp(ctxt, 0);
2510		ss_sel = (u16)(msr_data + 24);
2511		rcx = (u32)rcx;
2512		rdx = (u32)rdx;
2513		break;
2514	case X86EMUL_MODE_PROT64:
2515		cs_sel = (u16)(msr_data + 32);
2516		if (msr_data == 0x0)
2517			return emulate_gp(ctxt, 0);
2518		ss_sel = cs_sel + 8;
2519		cs.d = 0;
2520		cs.l = 1;
2521		if (emul_is_noncanonical_address(rcx, ctxt, 0) ||
2522		    emul_is_noncanonical_address(rdx, ctxt, 0))
2523			return emulate_gp(ctxt, 0);
2524		break;
2525	}
2526	cs_sel |= SEGMENT_RPL_MASK;
2527	ss_sel |= SEGMENT_RPL_MASK;
2528
2529	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2530	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2531
2532	ctxt->_eip = rdx;
2533	ctxt->mode = usermode;
2534	*reg_write(ctxt, VCPU_REGS_RSP) = rcx;
2535
2536	return X86EMUL_CONTINUE;
2537}
2538
2539static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2540{
2541	int iopl;
2542	if (ctxt->mode == X86EMUL_MODE_REAL)
2543		return false;
2544	if (ctxt->mode == X86EMUL_MODE_VM86)
2545		return true;
2546	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
2547	return ctxt->ops->cpl(ctxt) > iopl;
2548}
2549
2550#define VMWARE_PORT_VMPORT	(0x5658)
2551#define VMWARE_PORT_VMRPC	(0x5659)
2552
2553static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
2554					    u16 port, u16 len)
2555{
2556	const struct x86_emulate_ops *ops = ctxt->ops;
2557	struct desc_struct tr_seg;
2558	u32 base3;
2559	int r;
2560	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2561	unsigned mask = (1 << len) - 1;
2562	unsigned long base;
2563
2564	/*
2565	 * VMware allows access to these ports even if denied
2566	 * by TSS I/O permission bitmap. Mimic behavior.
2567	 */
2568	if (enable_vmware_backdoor &&
2569	    ((port == VMWARE_PORT_VMPORT) || (port == VMWARE_PORT_VMRPC)))
2570		return true;
2571
2572	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2573	if (!tr_seg.p)
2574		return false;
2575	if (desc_limit_scaled(&tr_seg) < 103)
2576		return false;
2577	base = get_desc_base(&tr_seg);
2578#ifdef CONFIG_X86_64
2579	base |= ((u64)base3) << 32;
2580#endif
2581	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL, true);
2582	if (r != X86EMUL_CONTINUE)
2583		return false;
2584	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2585		return false;
2586	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL, true);
2587	if (r != X86EMUL_CONTINUE)
2588		return false;
2589	if ((perm >> bit_idx) & mask)
2590		return false;
2591	return true;
2592}
2593
2594static bool emulator_io_permitted(struct x86_emulate_ctxt *ctxt,
2595				  u16 port, u16 len)
2596{
2597	if (ctxt->perm_ok)
2598		return true;
2599
2600	if (emulator_bad_iopl(ctxt))
2601		if (!emulator_io_port_access_allowed(ctxt, port, len))
2602			return false;
2603
2604	ctxt->perm_ok = true;
2605
2606	return true;
2607}
2608
2609static void string_registers_quirk(struct x86_emulate_ctxt *ctxt)
2610{
2611	/*
2612	 * Intel CPUs mask the counter and pointers in quite strange
2613	 * manner when ECX is zero due to REP-string optimizations.
2614	 */
2615#ifdef CONFIG_X86_64
2616	u32 eax, ebx, ecx, edx;
2617
2618	if (ctxt->ad_bytes != 4)
2619		return;
2620
2621	eax = ecx = 0;
2622	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, true);
2623	if (!is_guest_vendor_intel(ebx, ecx, edx))
2624		return;
2625
2626	*reg_write(ctxt, VCPU_REGS_RCX) = 0;
2627
2628	switch (ctxt->b) {
2629	case 0xa4:	/* movsb */
2630	case 0xa5:	/* movsd/w */
2631		*reg_rmw(ctxt, VCPU_REGS_RSI) &= (u32)-1;
2632		fallthrough;
2633	case 0xaa:	/* stosb */
2634	case 0xab:	/* stosd/w */
2635		*reg_rmw(ctxt, VCPU_REGS_RDI) &= (u32)-1;
2636	}
2637#endif
2638}
2639
2640static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
2641				struct tss_segment_16 *tss)
2642{
2643	tss->ip = ctxt->_eip;
2644	tss->flag = ctxt->eflags;
2645	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
2646	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
2647	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
2648	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
2649	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
2650	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
2651	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
2652	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2653
2654	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
2655	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2656	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
2657	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
2658	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2659}
2660
2661static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
2662				 struct tss_segment_16 *tss)
2663{
2664	int ret;
2665	u8 cpl;
2666
2667	ctxt->_eip = tss->ip;
2668	ctxt->eflags = tss->flag | 2;
2669	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
2670	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
2671	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
2672	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
2673	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
2674	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
2675	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
2676	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2677
2678	/*
2679	 * SDM says that segment selectors are loaded before segment
2680	 * descriptors
2681	 */
2682	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
2683	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
2684	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
2685	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
2686	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2687
2688	cpl = tss->cs & 3;
2689
2690	/*
2691	 * Now load segment descriptors. If fault happens at this stage
2692	 * it is handled in a context of new task
2693	 */
2694	ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
2695					X86_TRANSFER_TASK_SWITCH, NULL);
2696	if (ret != X86EMUL_CONTINUE)
2697		return ret;
2698	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
2699					X86_TRANSFER_TASK_SWITCH, NULL);
2700	if (ret != X86EMUL_CONTINUE)
2701		return ret;
2702	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
2703					X86_TRANSFER_TASK_SWITCH, NULL);
2704	if (ret != X86EMUL_CONTINUE)
2705		return ret;
2706	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
2707					X86_TRANSFER_TASK_SWITCH, NULL);
2708	if (ret != X86EMUL_CONTINUE)
2709		return ret;
2710	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
2711					X86_TRANSFER_TASK_SWITCH, NULL);
2712	if (ret != X86EMUL_CONTINUE)
2713		return ret;
2714
2715	return X86EMUL_CONTINUE;
2716}
2717
2718static int task_switch_16(struct x86_emulate_ctxt *ctxt, u16 old_tss_sel,
 
2719			  ulong old_tss_base, struct desc_struct *new_desc)
2720{
2721	struct tss_segment_16 tss_seg;
2722	int ret;
2723	u32 new_tss_base = get_desc_base(new_desc);
2724
2725	ret = linear_read_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
2726	if (ret != X86EMUL_CONTINUE)
2727		return ret;
2728
2729	save_state_to_tss16(ctxt, &tss_seg);
2730
2731	ret = linear_write_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
2732	if (ret != X86EMUL_CONTINUE)
2733		return ret;
2734
2735	ret = linear_read_system(ctxt, new_tss_base, &tss_seg, sizeof(tss_seg));
2736	if (ret != X86EMUL_CONTINUE)
2737		return ret;
2738
2739	if (old_tss_sel != 0xffff) {
2740		tss_seg.prev_task_link = old_tss_sel;
2741
2742		ret = linear_write_system(ctxt, new_tss_base,
2743					  &tss_seg.prev_task_link,
2744					  sizeof(tss_seg.prev_task_link));
2745		if (ret != X86EMUL_CONTINUE)
2746			return ret;
2747	}
2748
2749	return load_state_from_tss16(ctxt, &tss_seg);
2750}
2751
2752static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
2753				struct tss_segment_32 *tss)
2754{
2755	/* CR3 and ldt selector are not saved intentionally */
2756	tss->eip = ctxt->_eip;
2757	tss->eflags = ctxt->eflags;
2758	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
2759	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
2760	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
2761	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
2762	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
2763	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
2764	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
2765	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2766
2767	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
2768	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2769	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
2770	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
2771	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
2772	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
2773}
2774
2775static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
2776				 struct tss_segment_32 *tss)
2777{
2778	int ret;
2779	u8 cpl;
2780
2781	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2782		return emulate_gp(ctxt, 0);
2783	ctxt->_eip = tss->eip;
2784	ctxt->eflags = tss->eflags | 2;
2785
2786	/* General purpose registers */
2787	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
2788	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
2789	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
2790	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
2791	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
2792	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
2793	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
2794	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2795
2796	/*
2797	 * SDM says that segment selectors are loaded before segment
2798	 * descriptors.  This is important because CPL checks will
2799	 * use CS.RPL.
2800	 */
2801	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2802	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
2803	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
2804	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
2805	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2806	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
2807	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2808
2809	/*
2810	 * If we're switching between Protected Mode and VM86, we need to make
2811	 * sure to update the mode before loading the segment descriptors so
2812	 * that the selectors are interpreted correctly.
2813	 */
2814	if (ctxt->eflags & X86_EFLAGS_VM) {
2815		ctxt->mode = X86EMUL_MODE_VM86;
2816		cpl = 3;
2817	} else {
2818		ctxt->mode = X86EMUL_MODE_PROT32;
2819		cpl = tss->cs & 3;
2820	}
2821
2822	/*
2823	 * Now load segment descriptors. If fault happens at this stage
2824	 * it is handled in a context of new task
2825	 */
2826	ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
2827					cpl, X86_TRANSFER_TASK_SWITCH, NULL);
2828	if (ret != X86EMUL_CONTINUE)
2829		return ret;
2830	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
2831					X86_TRANSFER_TASK_SWITCH, NULL);
2832	if (ret != X86EMUL_CONTINUE)
2833		return ret;
2834	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
2835					X86_TRANSFER_TASK_SWITCH, NULL);
2836	if (ret != X86EMUL_CONTINUE)
2837		return ret;
2838	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
2839					X86_TRANSFER_TASK_SWITCH, NULL);
2840	if (ret != X86EMUL_CONTINUE)
2841		return ret;
2842	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
2843					X86_TRANSFER_TASK_SWITCH, NULL);
2844	if (ret != X86EMUL_CONTINUE)
2845		return ret;
2846	ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
2847					X86_TRANSFER_TASK_SWITCH, NULL);
2848	if (ret != X86EMUL_CONTINUE)
2849		return ret;
2850	ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
2851					X86_TRANSFER_TASK_SWITCH, NULL);
2852
2853	return ret;
2854}
2855
2856static int task_switch_32(struct x86_emulate_ctxt *ctxt, u16 old_tss_sel,
 
2857			  ulong old_tss_base, struct desc_struct *new_desc)
2858{
2859	struct tss_segment_32 tss_seg;
2860	int ret;
2861	u32 new_tss_base = get_desc_base(new_desc);
2862	u32 eip_offset = offsetof(struct tss_segment_32, eip);
2863	u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
2864
2865	ret = linear_read_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
2866	if (ret != X86EMUL_CONTINUE)
2867		return ret;
2868
2869	save_state_to_tss32(ctxt, &tss_seg);
2870
2871	/* Only GP registers and segment selectors are saved */
2872	ret = linear_write_system(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
2873				  ldt_sel_offset - eip_offset);
2874	if (ret != X86EMUL_CONTINUE)
2875		return ret;
2876
2877	ret = linear_read_system(ctxt, new_tss_base, &tss_seg, sizeof(tss_seg));
2878	if (ret != X86EMUL_CONTINUE)
2879		return ret;
2880
2881	if (old_tss_sel != 0xffff) {
2882		tss_seg.prev_task_link = old_tss_sel;
2883
2884		ret = linear_write_system(ctxt, new_tss_base,
2885					  &tss_seg.prev_task_link,
2886					  sizeof(tss_seg.prev_task_link));
2887		if (ret != X86EMUL_CONTINUE)
2888			return ret;
2889	}
2890
2891	return load_state_from_tss32(ctxt, &tss_seg);
2892}
2893
2894static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2895				   u16 tss_selector, int idt_index, int reason,
2896				   bool has_error_code, u32 error_code)
2897{
2898	const struct x86_emulate_ops *ops = ctxt->ops;
2899	struct desc_struct curr_tss_desc, next_tss_desc;
2900	int ret;
2901	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2902	ulong old_tss_base =
2903		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2904	u32 desc_limit;
2905	ulong desc_addr, dr7;
2906
2907	/* FIXME: old_tss_base == ~0 ? */
2908
2909	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2910	if (ret != X86EMUL_CONTINUE)
2911		return ret;
2912	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2913	if (ret != X86EMUL_CONTINUE)
2914		return ret;
2915
2916	/* FIXME: check that next_tss_desc is tss */
2917
2918	/*
2919	 * Check privileges. The three cases are task switch caused by...
2920	 *
2921	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
2922	 * 2. Exception/IRQ/iret: No check is performed
2923	 * 3. jmp/call to TSS/task-gate: No check is performed since the
2924	 *    hardware checks it before exiting.
2925	 */
2926	if (reason == TASK_SWITCH_GATE) {
2927		if (idt_index != -1) {
2928			/* Software interrupts */
2929			struct desc_struct task_gate_desc;
2930			int dpl;
2931
2932			ret = read_interrupt_descriptor(ctxt, idt_index,
2933							&task_gate_desc);
2934			if (ret != X86EMUL_CONTINUE)
2935				return ret;
2936
2937			dpl = task_gate_desc.dpl;
2938			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
2939				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
2940		}
2941	}
2942
2943	desc_limit = desc_limit_scaled(&next_tss_desc);
2944	if (!next_tss_desc.p ||
2945	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2946	     desc_limit < 0x2b)) {
2947		return emulate_ts(ctxt, tss_selector & 0xfffc);
2948	}
2949
2950	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2951		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2952		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2953	}
2954
2955	if (reason == TASK_SWITCH_IRET)
2956		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2957
2958	/* set back link to prev task only if NT bit is set in eflags
2959	   note that old_tss_sel is not used after this point */
2960	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2961		old_tss_sel = 0xffff;
2962
2963	if (next_tss_desc.type & 8)
2964		ret = task_switch_32(ctxt, old_tss_sel, old_tss_base, &next_tss_desc);
 
2965	else
2966		ret = task_switch_16(ctxt, old_tss_sel,
2967				     old_tss_base, &next_tss_desc);
2968	if (ret != X86EMUL_CONTINUE)
2969		return ret;
2970
2971	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2972		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2973
2974	if (reason != TASK_SWITCH_IRET) {
2975		next_tss_desc.type |= (1 << 1); /* set busy flag */
2976		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2977	}
2978
2979	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2980	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2981
2982	if (has_error_code) {
2983		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2984		ctxt->lock_prefix = 0;
2985		ctxt->src.val = (unsigned long) error_code;
2986		ret = em_push(ctxt);
2987	}
2988
2989	dr7 = ops->get_dr(ctxt, 7);
2990	ops->set_dr(ctxt, 7, dr7 & ~(DR_LOCAL_ENABLE_MASK | DR_LOCAL_SLOWDOWN));
2991
2992	return ret;
2993}
2994
2995int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2996			 u16 tss_selector, int idt_index, int reason,
2997			 bool has_error_code, u32 error_code)
2998{
2999	int rc;
3000
3001	invalidate_registers(ctxt);
3002	ctxt->_eip = ctxt->eip;
3003	ctxt->dst.type = OP_NONE;
3004
3005	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
3006				     has_error_code, error_code);
3007
3008	if (rc == X86EMUL_CONTINUE) {
3009		ctxt->eip = ctxt->_eip;
3010		writeback_registers(ctxt);
3011	}
3012
3013	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
3014}
3015
3016static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
3017		struct operand *op)
3018{
3019	int df = (ctxt->eflags & X86_EFLAGS_DF) ? -op->count : op->count;
3020
3021	register_address_increment(ctxt, reg, df * op->bytes);
3022	op->addr.mem.ea = register_address(ctxt, reg);
3023}
3024
3025static int em_das(struct x86_emulate_ctxt *ctxt)
3026{
3027	u8 al, old_al;
3028	bool af, cf, old_cf;
3029
3030	cf = ctxt->eflags & X86_EFLAGS_CF;
3031	al = ctxt->dst.val;
3032
3033	old_al = al;
3034	old_cf = cf;
3035	cf = false;
3036	af = ctxt->eflags & X86_EFLAGS_AF;
3037	if ((al & 0x0f) > 9 || af) {
3038		al -= 6;
3039		cf = old_cf | (al >= 250);
3040		af = true;
3041	} else {
3042		af = false;
3043	}
3044	if (old_al > 0x99 || old_cf) {
3045		al -= 0x60;
3046		cf = true;
3047	}
3048
3049	ctxt->dst.val = al;
3050	/* Set PF, ZF, SF */
3051	ctxt->src.type = OP_IMM;
3052	ctxt->src.val = 0;
3053	ctxt->src.bytes = 1;
3054	fastop(ctxt, em_or);
3055	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
3056	if (cf)
3057		ctxt->eflags |= X86_EFLAGS_CF;
3058	if (af)
3059		ctxt->eflags |= X86_EFLAGS_AF;
3060	return X86EMUL_CONTINUE;
3061}
3062
3063static int em_aam(struct x86_emulate_ctxt *ctxt)
3064{
3065	u8 al, ah;
3066
3067	if (ctxt->src.val == 0)
3068		return emulate_de(ctxt);
3069
3070	al = ctxt->dst.val & 0xff;
3071	ah = al / ctxt->src.val;
3072	al %= ctxt->src.val;
3073
3074	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
3075
3076	/* Set PF, ZF, SF */
3077	ctxt->src.type = OP_IMM;
3078	ctxt->src.val = 0;
3079	ctxt->src.bytes = 1;
3080	fastop(ctxt, em_or);
3081
3082	return X86EMUL_CONTINUE;
3083}
3084
3085static int em_aad(struct x86_emulate_ctxt *ctxt)
3086{
3087	u8 al = ctxt->dst.val & 0xff;
3088	u8 ah = (ctxt->dst.val >> 8) & 0xff;
3089
3090	al = (al + (ah * ctxt->src.val)) & 0xff;
3091
3092	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
3093
3094	/* Set PF, ZF, SF */
3095	ctxt->src.type = OP_IMM;
3096	ctxt->src.val = 0;
3097	ctxt->src.bytes = 1;
3098	fastop(ctxt, em_or);
3099
3100	return X86EMUL_CONTINUE;
3101}
3102
3103static int em_call(struct x86_emulate_ctxt *ctxt)
3104{
3105	int rc;
3106	long rel = ctxt->src.val;
3107
3108	ctxt->src.val = (unsigned long)ctxt->_eip;
3109	rc = jmp_rel(ctxt, rel);
3110	if (rc != X86EMUL_CONTINUE)
3111		return rc;
3112	return em_push(ctxt);
3113}
3114
3115static int em_call_far(struct x86_emulate_ctxt *ctxt)
3116{
3117	u16 sel, old_cs;
3118	ulong old_eip;
3119	int rc;
3120	struct desc_struct old_desc, new_desc;
3121	const struct x86_emulate_ops *ops = ctxt->ops;
3122	int cpl = ctxt->ops->cpl(ctxt);
3123	enum x86emul_mode prev_mode = ctxt->mode;
3124
3125	old_eip = ctxt->_eip;
3126	ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
3127
3128	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
3129	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
3130				       X86_TRANSFER_CALL_JMP, &new_desc);
3131	if (rc != X86EMUL_CONTINUE)
3132		return rc;
3133
3134	rc = assign_eip_far(ctxt, ctxt->src.val);
3135	if (rc != X86EMUL_CONTINUE)
3136		goto fail;
3137
3138	ctxt->src.val = old_cs;
3139	rc = em_push(ctxt);
3140	if (rc != X86EMUL_CONTINUE)
3141		goto fail;
3142
3143	ctxt->src.val = old_eip;
3144	rc = em_push(ctxt);
3145	/* If we failed, we tainted the memory, but the very least we should
3146	   restore cs */
3147	if (rc != X86EMUL_CONTINUE) {
3148		pr_warn_once("faulting far call emulation tainted memory\n");
3149		goto fail;
3150	}
3151	return rc;
3152fail:
3153	ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
3154	ctxt->mode = prev_mode;
3155	return rc;
3156
3157}
3158
3159static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
3160{
3161	int rc;
3162	unsigned long eip = 0;
3163
3164	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
3165	if (rc != X86EMUL_CONTINUE)
3166		return rc;
3167	rc = assign_eip_near(ctxt, eip);
3168	if (rc != X86EMUL_CONTINUE)
3169		return rc;
3170	rsp_increment(ctxt, ctxt->src.val);
3171	return X86EMUL_CONTINUE;
3172}
3173
3174static int em_xchg(struct x86_emulate_ctxt *ctxt)
3175{
3176	/* Write back the register source. */
3177	ctxt->src.val = ctxt->dst.val;
3178	write_register_operand(&ctxt->src);
3179
3180	/* Write back the memory destination with implicit LOCK prefix. */
3181	ctxt->dst.val = ctxt->src.orig_val;
3182	ctxt->lock_prefix = 1;
3183	return X86EMUL_CONTINUE;
3184}
3185
3186static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
3187{
3188	ctxt->dst.val = ctxt->src2.val;
3189	return fastop(ctxt, em_imul);
3190}
3191
3192static int em_cwd(struct x86_emulate_ctxt *ctxt)
3193{
3194	ctxt->dst.type = OP_REG;
3195	ctxt->dst.bytes = ctxt->src.bytes;
3196	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3197	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3198
3199	return X86EMUL_CONTINUE;
3200}
3201
3202static int em_rdpid(struct x86_emulate_ctxt *ctxt)
3203{
3204	u64 tsc_aux = 0;
3205
3206	if (!ctxt->ops->guest_has_rdpid(ctxt))
3207		return emulate_ud(ctxt);
3208
3209	ctxt->ops->get_msr(ctxt, MSR_TSC_AUX, &tsc_aux);
3210	ctxt->dst.val = tsc_aux;
3211	return X86EMUL_CONTINUE;
3212}
3213
3214static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
3215{
3216	u64 tsc = 0;
3217
3218	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3219	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
3220	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3221	return X86EMUL_CONTINUE;
3222}
3223
3224static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
3225{
3226	u64 pmc;
3227
3228	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3229		return emulate_gp(ctxt, 0);
3230	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
3231	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3232	return X86EMUL_CONTINUE;
3233}
3234
3235static int em_mov(struct x86_emulate_ctxt *ctxt)
3236{
3237	memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
3238	return X86EMUL_CONTINUE;
3239}
3240
 
 
3241static int em_movbe(struct x86_emulate_ctxt *ctxt)
3242{
 
3243	u16 tmp;
3244
3245	if (!ctxt->ops->guest_has_movbe(ctxt))
 
 
 
 
3246		return emulate_ud(ctxt);
3247
3248	switch (ctxt->op_bytes) {
3249	case 2:
3250		/*
3251		 * From MOVBE definition: "...When the operand size is 16 bits,
3252		 * the upper word of the destination register remains unchanged
3253		 * ..."
3254		 *
3255		 * Both casting ->valptr and ->val to u16 breaks strict aliasing
3256		 * rules so we have to do the operation almost per hand.
3257		 */
3258		tmp = (u16)ctxt->src.val;
3259		ctxt->dst.val &= ~0xffffUL;
3260		ctxt->dst.val |= (unsigned long)swab16(tmp);
3261		break;
3262	case 4:
3263		ctxt->dst.val = swab32((u32)ctxt->src.val);
3264		break;
3265	case 8:
3266		ctxt->dst.val = swab64(ctxt->src.val);
3267		break;
3268	default:
3269		BUG();
3270	}
3271	return X86EMUL_CONTINUE;
3272}
3273
3274static int em_cr_write(struct x86_emulate_ctxt *ctxt)
3275{
3276	int cr_num = ctxt->modrm_reg;
3277	int r;
3278
3279	if (ctxt->ops->set_cr(ctxt, cr_num, ctxt->src.val))
3280		return emulate_gp(ctxt, 0);
3281
3282	/* Disable writeback. */
3283	ctxt->dst.type = OP_NONE;
3284
3285	if (cr_num == 0) {
3286		/*
3287		 * CR0 write might have updated CR0.PE and/or CR0.PG
3288		 * which can affect the cpu's execution mode.
3289		 */
3290		r = emulator_recalc_and_set_mode(ctxt);
3291		if (r != X86EMUL_CONTINUE)
3292			return r;
3293	}
3294
3295	return X86EMUL_CONTINUE;
3296}
3297
3298static int em_dr_write(struct x86_emulate_ctxt *ctxt)
3299{
3300	unsigned long val;
3301
3302	if (ctxt->mode == X86EMUL_MODE_PROT64)
3303		val = ctxt->src.val & ~0ULL;
3304	else
3305		val = ctxt->src.val & ~0U;
3306
3307	/* #UD condition is already handled. */
3308	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
3309		return emulate_gp(ctxt, 0);
3310
3311	/* Disable writeback. */
3312	ctxt->dst.type = OP_NONE;
3313	return X86EMUL_CONTINUE;
3314}
3315
3316static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
3317{
3318	u64 msr_index = reg_read(ctxt, VCPU_REGS_RCX);
3319	u64 msr_data;
3320	int r;
3321
3322	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
3323		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
3324	r = ctxt->ops->set_msr_with_filter(ctxt, msr_index, msr_data);
3325
3326	if (r == X86EMUL_PROPAGATE_FAULT)
3327		return emulate_gp(ctxt, 0);
3328
3329	return r;
3330}
3331
3332static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
3333{
3334	u64 msr_index = reg_read(ctxt, VCPU_REGS_RCX);
3335	u64 msr_data;
3336	int r;
3337
3338	r = ctxt->ops->get_msr_with_filter(ctxt, msr_index, &msr_data);
3339
3340	if (r == X86EMUL_PROPAGATE_FAULT)
3341		return emulate_gp(ctxt, 0);
3342
3343	if (r == X86EMUL_CONTINUE) {
3344		*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
3345		*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3346	}
3347	return r;
3348}
3349
3350static int em_store_sreg(struct x86_emulate_ctxt *ctxt, int segment)
3351{
3352	if (segment > VCPU_SREG_GS &&
3353	    (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
3354	    ctxt->ops->cpl(ctxt) > 0)
3355		return emulate_gp(ctxt, 0);
3356
3357	ctxt->dst.val = get_segment_selector(ctxt, segment);
3358	if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
3359		ctxt->dst.bytes = 2;
3360	return X86EMUL_CONTINUE;
3361}
3362
3363static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
3364{
3365	if (ctxt->modrm_reg > VCPU_SREG_GS)
3366		return emulate_ud(ctxt);
3367
3368	return em_store_sreg(ctxt, ctxt->modrm_reg);
3369}
3370
3371static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
3372{
3373	u16 sel = ctxt->src.val;
3374
3375	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3376		return emulate_ud(ctxt);
3377
3378	if (ctxt->modrm_reg == VCPU_SREG_SS)
3379		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
3380
3381	/* Disable writeback. */
3382	ctxt->dst.type = OP_NONE;
3383	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3384}
3385
3386static int em_sldt(struct x86_emulate_ctxt *ctxt)
3387{
3388	return em_store_sreg(ctxt, VCPU_SREG_LDTR);
3389}
3390
3391static int em_lldt(struct x86_emulate_ctxt *ctxt)
3392{
3393	u16 sel = ctxt->src.val;
3394
3395	/* Disable writeback. */
3396	ctxt->dst.type = OP_NONE;
3397	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
3398}
3399
3400static int em_str(struct x86_emulate_ctxt *ctxt)
3401{
3402	return em_store_sreg(ctxt, VCPU_SREG_TR);
3403}
3404
3405static int em_ltr(struct x86_emulate_ctxt *ctxt)
3406{
3407	u16 sel = ctxt->src.val;
3408
3409	/* Disable writeback. */
3410	ctxt->dst.type = OP_NONE;
3411	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
3412}
3413
3414static int em_invlpg(struct x86_emulate_ctxt *ctxt)
3415{
3416	int rc;
3417	ulong linear;
3418	unsigned int max_size;
3419
3420	rc = __linearize(ctxt, ctxt->src.addr.mem, &max_size, 1, ctxt->mode,
3421			 &linear, X86EMUL_F_INVLPG);
3422	if (rc == X86EMUL_CONTINUE)
3423		ctxt->ops->invlpg(ctxt, linear);
3424	/* Disable writeback. */
3425	ctxt->dst.type = OP_NONE;
3426	return X86EMUL_CONTINUE;
3427}
3428
3429static int em_clts(struct x86_emulate_ctxt *ctxt)
3430{
3431	ulong cr0;
3432
3433	cr0 = ctxt->ops->get_cr(ctxt, 0);
3434	cr0 &= ~X86_CR0_TS;
3435	ctxt->ops->set_cr(ctxt, 0, cr0);
3436	return X86EMUL_CONTINUE;
3437}
3438
3439static int em_hypercall(struct x86_emulate_ctxt *ctxt)
3440{
3441	int rc = ctxt->ops->fix_hypercall(ctxt);
3442
3443	if (rc != X86EMUL_CONTINUE)
3444		return rc;
3445
3446	/* Let the processor re-execute the fixed hypercall */
3447	ctxt->_eip = ctxt->eip;
3448	/* Disable writeback. */
3449	ctxt->dst.type = OP_NONE;
3450	return X86EMUL_CONTINUE;
3451}
3452
3453static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
3454				  void (*get)(struct x86_emulate_ctxt *ctxt,
3455					      struct desc_ptr *ptr))
3456{
3457	struct desc_ptr desc_ptr;
3458
3459	if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
3460	    ctxt->ops->cpl(ctxt) > 0)
3461		return emulate_gp(ctxt, 0);
3462
3463	if (ctxt->mode == X86EMUL_MODE_PROT64)
3464		ctxt->op_bytes = 8;
3465	get(ctxt, &desc_ptr);
3466	if (ctxt->op_bytes == 2) {
3467		ctxt->op_bytes = 4;
3468		desc_ptr.address &= 0x00ffffff;
3469	}
3470	/* Disable writeback. */
3471	ctxt->dst.type = OP_NONE;
3472	return segmented_write_std(ctxt, ctxt->dst.addr.mem,
3473				   &desc_ptr, 2 + ctxt->op_bytes);
3474}
3475
3476static int em_sgdt(struct x86_emulate_ctxt *ctxt)
3477{
3478	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
3479}
3480
3481static int em_sidt(struct x86_emulate_ctxt *ctxt)
3482{
3483	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
3484}
3485
3486static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
3487{
3488	struct desc_ptr desc_ptr;
3489	int rc;
3490
3491	if (ctxt->mode == X86EMUL_MODE_PROT64)
3492		ctxt->op_bytes = 8;
3493	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3494			     &desc_ptr.size, &desc_ptr.address,
3495			     ctxt->op_bytes);
3496	if (rc != X86EMUL_CONTINUE)
3497		return rc;
3498	if (ctxt->mode == X86EMUL_MODE_PROT64 &&
3499	    emul_is_noncanonical_address(desc_ptr.address, ctxt,
3500					 X86EMUL_F_DT_LOAD))
3501		return emulate_gp(ctxt, 0);
3502	if (lgdt)
3503		ctxt->ops->set_gdt(ctxt, &desc_ptr);
3504	else
3505		ctxt->ops->set_idt(ctxt, &desc_ptr);
3506	/* Disable writeback. */
3507	ctxt->dst.type = OP_NONE;
3508	return X86EMUL_CONTINUE;
3509}
3510
3511static int em_lgdt(struct x86_emulate_ctxt *ctxt)
3512{
3513	return em_lgdt_lidt(ctxt, true);
3514}
3515
3516static int em_lidt(struct x86_emulate_ctxt *ctxt)
3517{
3518	return em_lgdt_lidt(ctxt, false);
3519}
3520
3521static int em_smsw(struct x86_emulate_ctxt *ctxt)
3522{
3523	if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
3524	    ctxt->ops->cpl(ctxt) > 0)
3525		return emulate_gp(ctxt, 0);
3526
3527	if (ctxt->dst.type == OP_MEM)
3528		ctxt->dst.bytes = 2;
3529	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3530	return X86EMUL_CONTINUE;
3531}
3532
3533static int em_lmsw(struct x86_emulate_ctxt *ctxt)
3534{
3535	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3536			  | (ctxt->src.val & 0x0f));
3537	ctxt->dst.type = OP_NONE;
3538	return X86EMUL_CONTINUE;
3539}
3540
3541static int em_loop(struct x86_emulate_ctxt *ctxt)
3542{
3543	int rc = X86EMUL_CONTINUE;
3544
3545	register_address_increment(ctxt, VCPU_REGS_RCX, -1);
3546	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3547	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
3548		rc = jmp_rel(ctxt, ctxt->src.val);
3549
3550	return rc;
3551}
3552
3553static int em_jcxz(struct x86_emulate_ctxt *ctxt)
3554{
3555	int rc = X86EMUL_CONTINUE;
3556
3557	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3558		rc = jmp_rel(ctxt, ctxt->src.val);
3559
3560	return rc;
3561}
3562
3563static int em_in(struct x86_emulate_ctxt *ctxt)
3564{
3565	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
3566			     &ctxt->dst.val))
3567		return X86EMUL_IO_NEEDED;
3568
3569	return X86EMUL_CONTINUE;
3570}
3571
3572static int em_out(struct x86_emulate_ctxt *ctxt)
3573{
3574	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
3575				    &ctxt->src.val, 1);
3576	/* Disable writeback. */
3577	ctxt->dst.type = OP_NONE;
3578	return X86EMUL_CONTINUE;
3579}
3580
3581static int em_cli(struct x86_emulate_ctxt *ctxt)
3582{
3583	if (emulator_bad_iopl(ctxt))
3584		return emulate_gp(ctxt, 0);
3585
3586	ctxt->eflags &= ~X86_EFLAGS_IF;
3587	return X86EMUL_CONTINUE;
3588}
3589
3590static int em_sti(struct x86_emulate_ctxt *ctxt)
3591{
3592	if (emulator_bad_iopl(ctxt))
3593		return emulate_gp(ctxt, 0);
3594
3595	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
3596	ctxt->eflags |= X86_EFLAGS_IF;
3597	return X86EMUL_CONTINUE;
3598}
3599
3600static int em_cpuid(struct x86_emulate_ctxt *ctxt)
3601{
3602	u32 eax, ebx, ecx, edx;
3603	u64 msr = 0;
3604
3605	ctxt->ops->get_msr(ctxt, MSR_MISC_FEATURES_ENABLES, &msr);
3606	if (msr & MSR_MISC_FEATURES_ENABLES_CPUID_FAULT &&
3607	    ctxt->ops->cpl(ctxt)) {
3608		return emulate_gp(ctxt, 0);
3609	}
3610
3611	eax = reg_read(ctxt, VCPU_REGS_RAX);
3612	ecx = reg_read(ctxt, VCPU_REGS_RCX);
3613	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
3614	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
3615	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
3616	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
3617	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
3618	return X86EMUL_CONTINUE;
3619}
3620
3621static int em_sahf(struct x86_emulate_ctxt *ctxt)
3622{
3623	u32 flags;
3624
3625	flags = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
3626		X86_EFLAGS_SF;
3627	flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
3628
3629	ctxt->eflags &= ~0xffUL;
3630	ctxt->eflags |= flags | X86_EFLAGS_FIXED;
3631	return X86EMUL_CONTINUE;
3632}
3633
3634static int em_lahf(struct x86_emulate_ctxt *ctxt)
3635{
3636	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
3637	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
3638	return X86EMUL_CONTINUE;
3639}
3640
3641static int em_bswap(struct x86_emulate_ctxt *ctxt)
3642{
3643	switch (ctxt->op_bytes) {
3644#ifdef CONFIG_X86_64
3645	case 8:
3646		asm("bswap %0" : "+r"(ctxt->dst.val));
3647		break;
3648#endif
3649	default:
3650		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
3651		break;
3652	}
3653	return X86EMUL_CONTINUE;
3654}
3655
3656static int em_clflush(struct x86_emulate_ctxt *ctxt)
3657{
3658	/* emulating clflush regardless of cpuid */
3659	return X86EMUL_CONTINUE;
3660}
3661
3662static int em_clflushopt(struct x86_emulate_ctxt *ctxt)
3663{
3664	/* emulating clflushopt regardless of cpuid */
3665	return X86EMUL_CONTINUE;
3666}
3667
3668static int em_movsxd(struct x86_emulate_ctxt *ctxt)
3669{
3670	ctxt->dst.val = (s32) ctxt->src.val;
3671	return X86EMUL_CONTINUE;
3672}
3673
3674static int check_fxsr(struct x86_emulate_ctxt *ctxt)
3675{
3676	if (!ctxt->ops->guest_has_fxsr(ctxt))
 
 
 
3677		return emulate_ud(ctxt);
3678
3679	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
3680		return emulate_nm(ctxt);
3681
3682	/*
3683	 * Don't emulate a case that should never be hit, instead of working
3684	 * around a lack of fxsave64/fxrstor64 on old compilers.
3685	 */
3686	if (ctxt->mode >= X86EMUL_MODE_PROT64)
3687		return X86EMUL_UNHANDLEABLE;
3688
3689	return X86EMUL_CONTINUE;
3690}
3691
3692/*
3693 * Hardware doesn't save and restore XMM 0-7 without CR4.OSFXSR, but does save
3694 * and restore MXCSR.
3695 */
3696static size_t __fxstate_size(int nregs)
3697{
3698	return offsetof(struct fxregs_state, xmm_space[0]) + nregs * 16;
3699}
3700
3701static inline size_t fxstate_size(struct x86_emulate_ctxt *ctxt)
3702{
3703	bool cr4_osfxsr;
3704	if (ctxt->mode == X86EMUL_MODE_PROT64)
3705		return __fxstate_size(16);
3706
3707	cr4_osfxsr = ctxt->ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR;
3708	return __fxstate_size(cr4_osfxsr ? 8 : 0);
3709}
3710
3711/*
3712 * FXSAVE and FXRSTOR have 4 different formats depending on execution mode,
3713 *  1) 16 bit mode
3714 *  2) 32 bit mode
3715 *     - like (1), but FIP and FDP (foo) are only 16 bit.  At least Intel CPUs
3716 *       preserve whole 32 bit values, though, so (1) and (2) are the same wrt.
3717 *       save and restore
3718 *  3) 64-bit mode with REX.W prefix
3719 *     - like (2), but XMM 8-15 are being saved and restored
3720 *  4) 64-bit mode without REX.W prefix
3721 *     - like (3), but FIP and FDP are 64 bit
3722 *
3723 * Emulation uses (3) for (1) and (2) and preserves XMM 8-15 to reach the
3724 * desired result.  (4) is not emulated.
3725 *
3726 * Note: Guest and host CPUID.(EAX=07H,ECX=0H):EBX[bit 13] (deprecate FPU CS
3727 * and FPU DS) should match.
3728 */
3729static int em_fxsave(struct x86_emulate_ctxt *ctxt)
3730{
3731	struct fxregs_state fx_state;
3732	int rc;
3733
3734	rc = check_fxsr(ctxt);
3735	if (rc != X86EMUL_CONTINUE)
3736		return rc;
3737
3738	kvm_fpu_get();
3739
3740	rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_state));
3741
3742	kvm_fpu_put();
3743
3744	if (rc != X86EMUL_CONTINUE)
3745		return rc;
3746
3747	return segmented_write_std(ctxt, ctxt->memop.addr.mem, &fx_state,
3748		                   fxstate_size(ctxt));
3749}
3750
3751/*
3752 * FXRSTOR might restore XMM registers not provided by the guest. Fill
3753 * in the host registers (via FXSAVE) instead, so they won't be modified.
3754 * (preemption has to stay disabled until FXRSTOR).
3755 *
3756 * Use noinline to keep the stack for other functions called by callers small.
3757 */
3758static noinline int fxregs_fixup(struct fxregs_state *fx_state,
3759				 const size_t used_size)
3760{
3761	struct fxregs_state fx_tmp;
3762	int rc;
3763
3764	rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_tmp));
3765	memcpy((void *)fx_state + used_size, (void *)&fx_tmp + used_size,
3766	       __fxstate_size(16) - used_size);
3767
3768	return rc;
3769}
3770
3771static int em_fxrstor(struct x86_emulate_ctxt *ctxt)
3772{
3773	struct fxregs_state fx_state;
3774	int rc;
3775	size_t size;
3776
3777	rc = check_fxsr(ctxt);
3778	if (rc != X86EMUL_CONTINUE)
3779		return rc;
3780
3781	size = fxstate_size(ctxt);
3782	rc = segmented_read_std(ctxt, ctxt->memop.addr.mem, &fx_state, size);
3783	if (rc != X86EMUL_CONTINUE)
3784		return rc;
3785
3786	kvm_fpu_get();
3787
3788	if (size < __fxstate_size(16)) {
3789		rc = fxregs_fixup(&fx_state, size);
3790		if (rc != X86EMUL_CONTINUE)
3791			goto out;
3792	}
3793
3794	if (fx_state.mxcsr >> 16) {
3795		rc = emulate_gp(ctxt, 0);
3796		goto out;
3797	}
3798
3799	if (rc == X86EMUL_CONTINUE)
3800		rc = asm_safe("fxrstor %[fx]", : [fx] "m"(fx_state));
3801
3802out:
3803	kvm_fpu_put();
3804
3805	return rc;
3806}
3807
3808static int em_xsetbv(struct x86_emulate_ctxt *ctxt)
3809{
3810	u32 eax, ecx, edx;
3811
3812	if (!(ctxt->ops->get_cr(ctxt, 4) & X86_CR4_OSXSAVE))
3813		return emulate_ud(ctxt);
3814
3815	eax = reg_read(ctxt, VCPU_REGS_RAX);
3816	edx = reg_read(ctxt, VCPU_REGS_RDX);
3817	ecx = reg_read(ctxt, VCPU_REGS_RCX);
3818
3819	if (ctxt->ops->set_xcr(ctxt, ecx, ((u64)edx << 32) | eax))
3820		return emulate_gp(ctxt, 0);
3821
3822	return X86EMUL_CONTINUE;
3823}
3824
3825static bool valid_cr(int nr)
3826{
3827	switch (nr) {
3828	case 0:
3829	case 2 ... 4:
3830	case 8:
3831		return true;
3832	default:
3833		return false;
3834	}
3835}
3836
3837static int check_cr_access(struct x86_emulate_ctxt *ctxt)
3838{
3839	if (!valid_cr(ctxt->modrm_reg))
3840		return emulate_ud(ctxt);
3841
3842	return X86EMUL_CONTINUE;
3843}
3844
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
3845static int check_dr_read(struct x86_emulate_ctxt *ctxt)
3846{
3847	int dr = ctxt->modrm_reg;
3848	u64 cr4;
3849
3850	if (dr > 7)
3851		return emulate_ud(ctxt);
3852
3853	cr4 = ctxt->ops->get_cr(ctxt, 4);
3854	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
3855		return emulate_ud(ctxt);
3856
3857	if (ctxt->ops->get_dr(ctxt, 7) & DR7_GD) {
3858		ulong dr6;
3859
3860		dr6 = ctxt->ops->get_dr(ctxt, 6);
3861		dr6 &= ~DR_TRAP_BITS;
3862		dr6 |= DR6_BD | DR6_ACTIVE_LOW;
3863		ctxt->ops->set_dr(ctxt, 6, dr6);
3864		return emulate_db(ctxt);
3865	}
3866
3867	return X86EMUL_CONTINUE;
3868}
3869
3870static int check_dr_write(struct x86_emulate_ctxt *ctxt)
3871{
3872	u64 new_val = ctxt->src.val64;
3873	int dr = ctxt->modrm_reg;
3874
3875	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
3876		return emulate_gp(ctxt, 0);
3877
3878	return check_dr_read(ctxt);
3879}
3880
3881static int check_svme(struct x86_emulate_ctxt *ctxt)
3882{
3883	u64 efer = 0;
3884
3885	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3886
3887	if (!(efer & EFER_SVME))
3888		return emulate_ud(ctxt);
3889
3890	return X86EMUL_CONTINUE;
3891}
3892
3893static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
3894{
3895	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3896
3897	/* Valid physical address? */
3898	if (rax & 0xffff000000000000ULL)
3899		return emulate_gp(ctxt, 0);
3900
3901	return check_svme(ctxt);
3902}
3903
3904static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
3905{
3906	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3907
3908	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3909		return emulate_gp(ctxt, 0);
3910
3911	return X86EMUL_CONTINUE;
3912}
3913
3914static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
3915{
3916	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3917	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3918
3919	/*
3920	 * VMware allows access to these Pseduo-PMCs even when read via RDPMC
3921	 * in Ring3 when CR4.PCE=0.
3922	 */
3923	if (enable_vmware_backdoor && is_vmware_backdoor_pmc(rcx))
3924		return X86EMUL_CONTINUE;
3925
3926	/*
3927	 * If CR4.PCE is set, the SDM requires CPL=0 or CR0.PE=0.  The CR0.PE
3928	 * check however is unnecessary because CPL is always 0 outside
3929	 * protected mode.
3930	 */
3931	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3932	    ctxt->ops->check_rdpmc_early(ctxt, rcx))
3933		return emulate_gp(ctxt, 0);
3934
3935	return X86EMUL_CONTINUE;
3936}
3937
3938static int check_perm_in(struct x86_emulate_ctxt *ctxt)
3939{
3940	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
3941	if (!emulator_io_permitted(ctxt, ctxt->src.val, ctxt->dst.bytes))
3942		return emulate_gp(ctxt, 0);
3943
3944	return X86EMUL_CONTINUE;
3945}
3946
3947static int check_perm_out(struct x86_emulate_ctxt *ctxt)
3948{
3949	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
3950	if (!emulator_io_permitted(ctxt, ctxt->dst.val, ctxt->src.bytes))
3951		return emulate_gp(ctxt, 0);
3952
3953	return X86EMUL_CONTINUE;
3954}
3955
3956#define D(_y) { .flags = (_y) }
3957#define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
3958#define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
3959		      .intercept = x86_intercept_##_i, .check_perm = (_p) }
3960#define N    D(NotImpl)
3961#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3962#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
3963#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3964#define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
3965#define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
3966#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
3967#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3968#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
3969#define II(_f, _e, _i) \
3970	{ .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
3971#define IIP(_f, _e, _i, _p) \
3972	{ .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
3973	  .intercept = x86_intercept_##_i, .check_perm = (_p) }
3974#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3975
3976#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3977#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3978#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3979#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
3980#define I2bvIP(_f, _e, _i, _p) \
3981	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3982
3983#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
3984		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
3985		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3986
3987static const struct opcode group7_rm0[] = {
3988	N,
3989	I(SrcNone | Priv | EmulateOnUD,	em_hypercall),
3990	N, N, N, N, N, N,
3991};
3992
3993static const struct opcode group7_rm1[] = {
3994	DI(SrcNone | Priv, monitor),
3995	DI(SrcNone | Priv, mwait),
3996	N, N, N, N, N, N,
3997};
3998
3999static const struct opcode group7_rm2[] = {
4000	N,
4001	II(ImplicitOps | Priv,			em_xsetbv,	xsetbv),
4002	N, N, N, N, N, N,
4003};
4004
4005static const struct opcode group7_rm3[] = {
4006	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
4007	II(SrcNone  | Prot | EmulateOnUD,	em_hypercall,	vmmcall),
4008	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
4009	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
4010	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
4011	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
4012	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
4013	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
4014};
4015
4016static const struct opcode group7_rm7[] = {
4017	N,
4018	DIP(SrcNone, rdtscp, check_rdtsc),
4019	N, N, N, N, N, N,
4020};
4021
4022static const struct opcode group1[] = {
4023	F(Lock, em_add),
4024	F(Lock | PageTable, em_or),
4025	F(Lock, em_adc),
4026	F(Lock, em_sbb),
4027	F(Lock | PageTable, em_and),
4028	F(Lock, em_sub),
4029	F(Lock, em_xor),
4030	F(NoWrite, em_cmp),
4031};
4032
4033static const struct opcode group1A[] = {
4034	I(DstMem | SrcNone | Mov | Stack | IncSP | TwoMemOp, em_pop), N, N, N, N, N, N, N,
4035};
4036
4037static const struct opcode group2[] = {
4038	F(DstMem | ModRM, em_rol),
4039	F(DstMem | ModRM, em_ror),
4040	F(DstMem | ModRM, em_rcl),
4041	F(DstMem | ModRM, em_rcr),
4042	F(DstMem | ModRM, em_shl),
4043	F(DstMem | ModRM, em_shr),
4044	F(DstMem | ModRM, em_shl),
4045	F(DstMem | ModRM, em_sar),
4046};
4047
4048static const struct opcode group3[] = {
4049	F(DstMem | SrcImm | NoWrite, em_test),
4050	F(DstMem | SrcImm | NoWrite, em_test),
4051	F(DstMem | SrcNone | Lock, em_not),
4052	F(DstMem | SrcNone | Lock, em_neg),
4053	F(DstXacc | Src2Mem, em_mul_ex),
4054	F(DstXacc | Src2Mem, em_imul_ex),
4055	F(DstXacc | Src2Mem, em_div_ex),
4056	F(DstXacc | Src2Mem, em_idiv_ex),
4057};
4058
4059static const struct opcode group4[] = {
4060	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
4061	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
4062	N, N, N, N, N, N,
4063};
4064
4065static const struct opcode group5[] = {
4066	F(DstMem | SrcNone | Lock,		em_inc),
4067	F(DstMem | SrcNone | Lock,		em_dec),
4068	I(SrcMem | NearBranch | IsBranch,       em_call_near_abs),
4069	I(SrcMemFAddr | ImplicitOps | IsBranch, em_call_far),
4070	I(SrcMem | NearBranch | IsBranch,       em_jmp_abs),
4071	I(SrcMemFAddr | ImplicitOps | IsBranch, em_jmp_far),
4072	I(SrcMem | Stack | TwoMemOp,		em_push), D(Undefined),
4073};
4074
4075static const struct opcode group6[] = {
4076	II(Prot | DstMem,	   em_sldt, sldt),
4077	II(Prot | DstMem,	   em_str, str),
4078	II(Prot | Priv | SrcMem16, em_lldt, lldt),
4079	II(Prot | Priv | SrcMem16, em_ltr, ltr),
4080	N, N, N, N,
4081};
4082
4083static const struct group_dual group7 = { {
4084	II(Mov | DstMem,			em_sgdt, sgdt),
4085	II(Mov | DstMem,			em_sidt, sidt),
4086	II(SrcMem | Priv,			em_lgdt, lgdt),
4087	II(SrcMem | Priv,			em_lidt, lidt),
4088	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
4089	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
4090	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
4091}, {
4092	EXT(0, group7_rm0),
4093	EXT(0, group7_rm1),
4094	EXT(0, group7_rm2),
4095	EXT(0, group7_rm3),
4096	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
4097	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
4098	EXT(0, group7_rm7),
4099} };
4100
4101static const struct opcode group8[] = {
4102	N, N, N, N,
4103	F(DstMem | SrcImmByte | NoWrite,		em_bt),
4104	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
4105	F(DstMem | SrcImmByte | Lock,			em_btr),
4106	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
4107};
4108
4109/*
4110 * The "memory" destination is actually always a register, since we come
4111 * from the register case of group9.
4112 */
4113static const struct gprefix pfx_0f_c7_7 = {
4114	N, N, N, II(DstMem | ModRM | Op3264 | EmulateOnUD, em_rdpid, rdpid),
4115};
4116
4117
4118static const struct group_dual group9 = { {
4119	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
4120}, {
4121	N, N, N, N, N, N, N,
4122	GP(0, &pfx_0f_c7_7),
4123} };
4124
4125static const struct opcode group11[] = {
4126	I(DstMem | SrcImm | Mov | PageTable, em_mov),
4127	X7(D(Undefined)),
4128};
4129
4130static const struct gprefix pfx_0f_ae_7 = {
4131	I(SrcMem | ByteOp, em_clflush), I(SrcMem | ByteOp, em_clflushopt), N, N,
4132};
4133
4134static const struct group_dual group15 = { {
4135	I(ModRM | Aligned16, em_fxsave),
4136	I(ModRM | Aligned16, em_fxrstor),
4137	N, N, N, N, N, GP(0, &pfx_0f_ae_7),
4138}, {
4139	N, N, N, N, N, N, N, N,
4140} };
4141
4142static const struct gprefix pfx_0f_6f_0f_7f = {
4143	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
4144};
4145
4146static const struct instr_dual instr_dual_0f_2b = {
4147	I(0, em_mov), N
4148};
4149
4150static const struct gprefix pfx_0f_2b = {
4151	ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
4152};
4153
4154static const struct gprefix pfx_0f_10_0f_11 = {
4155	I(Unaligned, em_mov), I(Unaligned, em_mov), N, N,
4156};
4157
4158static const struct gprefix pfx_0f_28_0f_29 = {
4159	I(Aligned, em_mov), I(Aligned, em_mov), N, N,
4160};
4161
4162static const struct gprefix pfx_0f_e7 = {
4163	N, I(Sse, em_mov), N, N,
4164};
4165
4166static const struct escape escape_d9 = { {
4167	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
4168}, {
4169	/* 0xC0 - 0xC7 */
4170	N, N, N, N, N, N, N, N,
4171	/* 0xC8 - 0xCF */
4172	N, N, N, N, N, N, N, N,
4173	/* 0xD0 - 0xC7 */
4174	N, N, N, N, N, N, N, N,
4175	/* 0xD8 - 0xDF */
4176	N, N, N, N, N, N, N, N,
4177	/* 0xE0 - 0xE7 */
4178	N, N, N, N, N, N, N, N,
4179	/* 0xE8 - 0xEF */
4180	N, N, N, N, N, N, N, N,
4181	/* 0xF0 - 0xF7 */
4182	N, N, N, N, N, N, N, N,
4183	/* 0xF8 - 0xFF */
4184	N, N, N, N, N, N, N, N,
4185} };
4186
4187static const struct escape escape_db = { {
4188	N, N, N, N, N, N, N, N,
4189}, {
4190	/* 0xC0 - 0xC7 */
4191	N, N, N, N, N, N, N, N,
4192	/* 0xC8 - 0xCF */
4193	N, N, N, N, N, N, N, N,
4194	/* 0xD0 - 0xC7 */
4195	N, N, N, N, N, N, N, N,
4196	/* 0xD8 - 0xDF */
4197	N, N, N, N, N, N, N, N,
4198	/* 0xE0 - 0xE7 */
4199	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
4200	/* 0xE8 - 0xEF */
4201	N, N, N, N, N, N, N, N,
4202	/* 0xF0 - 0xF7 */
4203	N, N, N, N, N, N, N, N,
4204	/* 0xF8 - 0xFF */
4205	N, N, N, N, N, N, N, N,
4206} };
4207
4208static const struct escape escape_dd = { {
4209	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
4210}, {
4211	/* 0xC0 - 0xC7 */
4212	N, N, N, N, N, N, N, N,
4213	/* 0xC8 - 0xCF */
4214	N, N, N, N, N, N, N, N,
4215	/* 0xD0 - 0xC7 */
4216	N, N, N, N, N, N, N, N,
4217	/* 0xD8 - 0xDF */
4218	N, N, N, N, N, N, N, N,
4219	/* 0xE0 - 0xE7 */
4220	N, N, N, N, N, N, N, N,
4221	/* 0xE8 - 0xEF */
4222	N, N, N, N, N, N, N, N,
4223	/* 0xF0 - 0xF7 */
4224	N, N, N, N, N, N, N, N,
4225	/* 0xF8 - 0xFF */
4226	N, N, N, N, N, N, N, N,
4227} };
4228
4229static const struct instr_dual instr_dual_0f_c3 = {
4230	I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
4231};
4232
4233static const struct mode_dual mode_dual_63 = {
4234	N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
4235};
4236
4237static const struct instr_dual instr_dual_8d = {
4238	D(DstReg | SrcMem | ModRM | NoAccess), N
4239};
4240
4241static const struct opcode opcode_table[256] = {
4242	/* 0x00 - 0x07 */
4243	F6ALU(Lock, em_add),
4244	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
4245	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
4246	/* 0x08 - 0x0F */
4247	F6ALU(Lock | PageTable, em_or),
4248	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
4249	N,
4250	/* 0x10 - 0x17 */
4251	F6ALU(Lock, em_adc),
4252	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
4253	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
4254	/* 0x18 - 0x1F */
4255	F6ALU(Lock, em_sbb),
4256	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
4257	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
4258	/* 0x20 - 0x27 */
4259	F6ALU(Lock | PageTable, em_and), N, N,
4260	/* 0x28 - 0x2F */
4261	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
4262	/* 0x30 - 0x37 */
4263	F6ALU(Lock, em_xor), N, N,
4264	/* 0x38 - 0x3F */
4265	F6ALU(NoWrite, em_cmp), N, N,
4266	/* 0x40 - 0x4F */
4267	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
4268	/* 0x50 - 0x57 */
4269	X8(I(SrcReg | Stack, em_push)),
4270	/* 0x58 - 0x5F */
4271	X8(I(DstReg | Stack, em_pop)),
4272	/* 0x60 - 0x67 */
4273	I(ImplicitOps | Stack | No64, em_pusha),
4274	I(ImplicitOps | Stack | No64, em_popa),
4275	N, MD(ModRM, &mode_dual_63),
4276	N, N, N, N,
4277	/* 0x68 - 0x6F */
4278	I(SrcImm | Mov | Stack, em_push),
4279	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
4280	I(SrcImmByte | Mov | Stack, em_push),
4281	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
4282	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
4283	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
4284	/* 0x70 - 0x7F */
4285	X16(D(SrcImmByte | NearBranch | IsBranch)),
4286	/* 0x80 - 0x87 */
4287	G(ByteOp | DstMem | SrcImm, group1),
4288	G(DstMem | SrcImm, group1),
4289	G(ByteOp | DstMem | SrcImm | No64, group1),
4290	G(DstMem | SrcImmByte, group1),
4291	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
4292	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
4293	/* 0x88 - 0x8F */
4294	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
4295	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
4296	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
4297	ID(0, &instr_dual_8d),
4298	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
4299	G(0, group1A),
4300	/* 0x90 - 0x97 */
4301	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
4302	/* 0x98 - 0x9F */
4303	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
4304	I(SrcImmFAddr | No64 | IsBranch, em_call_far), N,
4305	II(ImplicitOps | Stack, em_pushf, pushf),
4306	II(ImplicitOps | Stack, em_popf, popf),
4307	I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
4308	/* 0xA0 - 0xA7 */
4309	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
4310	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
4311	I2bv(SrcSI | DstDI | Mov | String | TwoMemOp, em_mov),
4312	F2bv(SrcSI | DstDI | String | NoWrite | TwoMemOp, em_cmp_r),
4313	/* 0xA8 - 0xAF */
4314	F2bv(DstAcc | SrcImm | NoWrite, em_test),
4315	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
4316	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
4317	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
4318	/* 0xB0 - 0xB7 */
4319	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
4320	/* 0xB8 - 0xBF */
4321	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
4322	/* 0xC0 - 0xC7 */
4323	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
4324	I(ImplicitOps | NearBranch | SrcImmU16 | IsBranch, em_ret_near_imm),
4325	I(ImplicitOps | NearBranch | IsBranch, em_ret),
4326	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
4327	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
4328	G(ByteOp, group11), G(0, group11),
4329	/* 0xC8 - 0xCF */
4330	I(Stack | SrcImmU16 | Src2ImmByte | IsBranch, em_enter),
4331	I(Stack | IsBranch, em_leave),
4332	I(ImplicitOps | SrcImmU16 | IsBranch, em_ret_far_imm),
4333	I(ImplicitOps | IsBranch, em_ret_far),
4334	D(ImplicitOps | IsBranch), DI(SrcImmByte | IsBranch, intn),
4335	D(ImplicitOps | No64 | IsBranch),
4336	II(ImplicitOps | IsBranch, em_iret, iret),
4337	/* 0xD0 - 0xD7 */
4338	G(Src2One | ByteOp, group2), G(Src2One, group2),
4339	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
4340	I(DstAcc | SrcImmUByte | No64, em_aam),
4341	I(DstAcc | SrcImmUByte | No64, em_aad),
4342	F(DstAcc | ByteOp | No64, em_salc),
4343	I(DstAcc | SrcXLat | ByteOp, em_mov),
4344	/* 0xD8 - 0xDF */
4345	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
4346	/* 0xE0 - 0xE7 */
4347	X3(I(SrcImmByte | NearBranch | IsBranch, em_loop)),
4348	I(SrcImmByte | NearBranch | IsBranch, em_jcxz),
4349	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
4350	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
4351	/* 0xE8 - 0xEF */
4352	I(SrcImm | NearBranch | IsBranch, em_call),
4353	D(SrcImm | ImplicitOps | NearBranch | IsBranch),
4354	I(SrcImmFAddr | No64 | IsBranch, em_jmp_far),
4355	D(SrcImmByte | ImplicitOps | NearBranch | IsBranch),
4356	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
4357	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
4358	/* 0xF0 - 0xF7 */
4359	N, DI(ImplicitOps, icebp), N, N,
4360	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
4361	G(ByteOp, group3), G(0, group3),
4362	/* 0xF8 - 0xFF */
4363	D(ImplicitOps), D(ImplicitOps),
4364	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
4365	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
4366};
4367
4368static const struct opcode twobyte_table[256] = {
4369	/* 0x00 - 0x0F */
4370	G(0, group6), GD(0, &group7), N, N,
4371	N, I(ImplicitOps | EmulateOnUD | IsBranch, em_syscall),
4372	II(ImplicitOps | Priv, em_clts, clts), N,
4373	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
4374	N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
4375	/* 0x10 - 0x1F */
4376	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_10_0f_11),
4377	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_10_0f_11),
4378	N, N, N, N, N, N,
4379	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 4 * prefetch + 4 * reserved NOP */
4380	D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
4381	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
4382	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
4383	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
4384	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* NOP + 7 * reserved NOP */
4385	/* 0x20 - 0x2F */
4386	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_access),
4387	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
4388	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
4389						check_cr_access),
4390	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
4391						check_dr_write),
4392	N, N, N, N,
4393	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
4394	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
4395	N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
4396	N, N, N, N,
4397	/* 0x30 - 0x3F */
4398	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4399	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4400	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4401	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4402	I(ImplicitOps | EmulateOnUD | IsBranch, em_sysenter),
4403	I(ImplicitOps | Priv | EmulateOnUD | IsBranch, em_sysexit),
4404	N, N,
4405	N, N, N, N, N, N, N, N,
4406	/* 0x40 - 0x4F */
4407	X16(D(DstReg | SrcMem | ModRM)),
4408	/* 0x50 - 0x5F */
4409	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
4410	/* 0x60 - 0x6F */
4411	N, N, N, N,
4412	N, N, N, N,
4413	N, N, N, N,
4414	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4415	/* 0x70 - 0x7F */
4416	N, N, N, N,
4417	N, N, N, N,
4418	N, N, N, N,
4419	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4420	/* 0x80 - 0x8F */
4421	X16(D(SrcImm | NearBranch | IsBranch)),
4422	/* 0x90 - 0x9F */
4423	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4424	/* 0xA0 - 0xA7 */
4425	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
4426	II(ImplicitOps, em_cpuid, cpuid),
4427	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
4428	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
4429	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
4430	/* 0xA8 - 0xAF */
4431	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4432	II(EmulateOnUD | ImplicitOps, em_rsm, rsm),
4433	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4434	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
4435	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
4436	GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
4437	/* 0xB0 - 0xB7 */
4438	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
4439	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4440	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4441	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
4442	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4443	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4444	/* 0xB8 - 0xBF */
4445	N, N,
4446	G(BitOp, group8),
4447	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
4448	I(DstReg | SrcMem | ModRM, em_bsf_c),
4449	I(DstReg | SrcMem | ModRM, em_bsr_c),
4450	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4451	/* 0xC0 - 0xC7 */
4452	F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
4453	N, ID(0, &instr_dual_0f_c3),
4454	N, N, N, GD(0, &group9),
4455	/* 0xC8 - 0xCF */
4456	X8(I(DstReg, em_bswap)),
4457	/* 0xD0 - 0xDF */
4458	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
4459	/* 0xE0 - 0xEF */
4460	N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
4461	N, N, N, N, N, N, N, N,
4462	/* 0xF0 - 0xFF */
4463	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
4464};
4465
4466static const struct instr_dual instr_dual_0f_38_f0 = {
4467	I(DstReg | SrcMem | Mov, em_movbe), N
4468};
4469
4470static const struct instr_dual instr_dual_0f_38_f1 = {
4471	I(DstMem | SrcReg | Mov, em_movbe), N
4472};
4473
4474static const struct gprefix three_byte_0f_38_f0 = {
4475	ID(0, &instr_dual_0f_38_f0), ID(0, &instr_dual_0f_38_f0), N, N
4476};
4477
4478static const struct gprefix three_byte_0f_38_f1 = {
4479	ID(0, &instr_dual_0f_38_f1), ID(0, &instr_dual_0f_38_f1), N, N
4480};
4481
4482/*
4483 * Insns below are selected by the prefix which indexed by the third opcode
4484 * byte.
4485 */
4486static const struct opcode opcode_map_0f_38[256] = {
4487	/* 0x00 - 0x7f */
4488	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
4489	/* 0x80 - 0xef */
4490	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
4491	/* 0xf0 - 0xf1 */
4492	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
4493	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
4494	/* 0xf2 - 0xff */
4495	N, N, X4(N), X8(N)
4496};
4497
4498#undef D
4499#undef N
4500#undef G
4501#undef GD
4502#undef I
4503#undef GP
4504#undef EXT
4505#undef MD
4506#undef ID
4507
4508#undef D2bv
4509#undef D2bvIP
4510#undef I2bv
4511#undef I2bvIP
4512#undef I6ALU
4513
4514static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4515{
4516	unsigned size;
4517
4518	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4519	if (size == 8)
4520		size = 4;
4521	return size;
4522}
4523
4524static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
4525		      unsigned size, bool sign_extension)
4526{
4527	int rc = X86EMUL_CONTINUE;
4528
4529	op->type = OP_IMM;
4530	op->bytes = size;
4531	op->addr.mem.ea = ctxt->_eip;
4532	/* NB. Immediates are sign-extended as necessary. */
4533	switch (op->bytes) {
4534	case 1:
4535		op->val = insn_fetch(s8, ctxt);
4536		break;
4537	case 2:
4538		op->val = insn_fetch(s16, ctxt);
4539		break;
4540	case 4:
4541		op->val = insn_fetch(s32, ctxt);
4542		break;
4543	case 8:
4544		op->val = insn_fetch(s64, ctxt);
4545		break;
4546	}
4547	if (!sign_extension) {
4548		switch (op->bytes) {
4549		case 1:
4550			op->val &= 0xff;
4551			break;
4552		case 2:
4553			op->val &= 0xffff;
4554			break;
4555		case 4:
4556			op->val &= 0xffffffff;
4557			break;
4558		}
4559	}
4560done:
4561	return rc;
4562}
4563
4564static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
4565			  unsigned d)
4566{
4567	int rc = X86EMUL_CONTINUE;
4568
4569	switch (d) {
4570	case OpReg:
4571		decode_register_operand(ctxt, op);
4572		break;
4573	case OpImmUByte:
4574		rc = decode_imm(ctxt, op, 1, false);
4575		break;
4576	case OpMem:
4577		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4578	mem_common:
4579		*op = ctxt->memop;
4580		ctxt->memopp = op;
4581		if (ctxt->d & BitOp)
4582			fetch_bit_operand(ctxt);
4583		op->orig_val = op->val;
4584		break;
4585	case OpMem64:
4586		ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
4587		goto mem_common;
4588	case OpAcc:
4589		op->type = OP_REG;
4590		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4591		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4592		fetch_register_operand(op);
4593		op->orig_val = op->val;
4594		break;
4595	case OpAccLo:
4596		op->type = OP_REG;
4597		op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
4598		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4599		fetch_register_operand(op);
4600		op->orig_val = op->val;
4601		break;
4602	case OpAccHi:
4603		if (ctxt->d & ByteOp) {
4604			op->type = OP_NONE;
4605			break;
4606		}
4607		op->type = OP_REG;
4608		op->bytes = ctxt->op_bytes;
4609		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4610		fetch_register_operand(op);
4611		op->orig_val = op->val;
4612		break;
4613	case OpDI:
4614		op->type = OP_MEM;
4615		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4616		op->addr.mem.ea =
4617			register_address(ctxt, VCPU_REGS_RDI);
4618		op->addr.mem.seg = VCPU_SREG_ES;
4619		op->val = 0;
4620		op->count = 1;
4621		break;
4622	case OpDX:
4623		op->type = OP_REG;
4624		op->bytes = 2;
4625		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4626		fetch_register_operand(op);
4627		break;
4628	case OpCL:
4629		op->type = OP_IMM;
4630		op->bytes = 1;
4631		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4632		break;
4633	case OpImmByte:
4634		rc = decode_imm(ctxt, op, 1, true);
4635		break;
4636	case OpOne:
4637		op->type = OP_IMM;
4638		op->bytes = 1;
4639		op->val = 1;
4640		break;
4641	case OpImm:
4642		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
4643		break;
4644	case OpImm64:
4645		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
4646		break;
4647	case OpMem8:
4648		ctxt->memop.bytes = 1;
4649		if (ctxt->memop.type == OP_REG) {
4650			ctxt->memop.addr.reg = decode_register(ctxt,
4651					ctxt->modrm_rm, true);
4652			fetch_register_operand(&ctxt->memop);
4653		}
4654		goto mem_common;
4655	case OpMem16:
4656		ctxt->memop.bytes = 2;
4657		goto mem_common;
4658	case OpMem32:
4659		ctxt->memop.bytes = 4;
4660		goto mem_common;
4661	case OpImmU16:
4662		rc = decode_imm(ctxt, op, 2, false);
4663		break;
4664	case OpImmU:
4665		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
4666		break;
4667	case OpSI:
4668		op->type = OP_MEM;
4669		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4670		op->addr.mem.ea =
4671			register_address(ctxt, VCPU_REGS_RSI);
4672		op->addr.mem.seg = ctxt->seg_override;
4673		op->val = 0;
4674		op->count = 1;
4675		break;
4676	case OpXLat:
4677		op->type = OP_MEM;
4678		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4679		op->addr.mem.ea =
4680			address_mask(ctxt,
4681				reg_read(ctxt, VCPU_REGS_RBX) +
4682				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
4683		op->addr.mem.seg = ctxt->seg_override;
4684		op->val = 0;
4685		break;
4686	case OpImmFAddr:
4687		op->type = OP_IMM;
4688		op->addr.mem.ea = ctxt->_eip;
4689		op->bytes = ctxt->op_bytes + 2;
4690		insn_fetch_arr(op->valptr, op->bytes, ctxt);
4691		break;
4692	case OpMemFAddr:
4693		ctxt->memop.bytes = ctxt->op_bytes + 2;
4694		goto mem_common;
4695	case OpES:
4696		op->type = OP_IMM;
4697		op->val = VCPU_SREG_ES;
4698		break;
4699	case OpCS:
4700		op->type = OP_IMM;
4701		op->val = VCPU_SREG_CS;
4702		break;
4703	case OpSS:
4704		op->type = OP_IMM;
4705		op->val = VCPU_SREG_SS;
4706		break;
4707	case OpDS:
4708		op->type = OP_IMM;
4709		op->val = VCPU_SREG_DS;
4710		break;
4711	case OpFS:
4712		op->type = OP_IMM;
4713		op->val = VCPU_SREG_FS;
4714		break;
4715	case OpGS:
4716		op->type = OP_IMM;
4717		op->val = VCPU_SREG_GS;
4718		break;
4719	case OpImplicit:
4720		/* Special instructions do their own operand decoding. */
4721	default:
4722		op->type = OP_NONE; /* Disable writeback. */
4723		break;
4724	}
4725
4726done:
4727	return rc;
4728}
4729
4730int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len, int emulation_type)
4731{
4732	int rc = X86EMUL_CONTINUE;
4733	int mode = ctxt->mode;
4734	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4735	bool op_prefix = false;
4736	bool has_seg_override = false;
4737	struct opcode opcode;
4738	u16 dummy;
4739	struct desc_struct desc;
4740
4741	ctxt->memop.type = OP_NONE;
4742	ctxt->memopp = NULL;
4743	ctxt->_eip = ctxt->eip;
4744	ctxt->fetch.ptr = ctxt->fetch.data;
4745	ctxt->fetch.end = ctxt->fetch.data + insn_len;
4746	ctxt->opcode_len = 1;
4747	ctxt->intercept = x86_intercept_none;
4748	if (insn_len > 0)
4749		memcpy(ctxt->fetch.data, insn, insn_len);
4750	else {
4751		rc = __do_insn_fetch_bytes(ctxt, 1);
4752		if (rc != X86EMUL_CONTINUE)
4753			goto done;
4754	}
4755
4756	switch (mode) {
4757	case X86EMUL_MODE_REAL:
4758	case X86EMUL_MODE_VM86:
4759		def_op_bytes = def_ad_bytes = 2;
4760		ctxt->ops->get_segment(ctxt, &dummy, &desc, NULL, VCPU_SREG_CS);
4761		if (desc.d)
4762			def_op_bytes = def_ad_bytes = 4;
4763		break;
4764	case X86EMUL_MODE_PROT16:
4765		def_op_bytes = def_ad_bytes = 2;
4766		break;
4767	case X86EMUL_MODE_PROT32:
4768		def_op_bytes = def_ad_bytes = 4;
4769		break;
4770#ifdef CONFIG_X86_64
4771	case X86EMUL_MODE_PROT64:
4772		def_op_bytes = 4;
4773		def_ad_bytes = 8;
4774		break;
4775#endif
4776	default:
4777		return EMULATION_FAILED;
4778	}
4779
4780	ctxt->op_bytes = def_op_bytes;
4781	ctxt->ad_bytes = def_ad_bytes;
4782
4783	/* Legacy prefixes. */
4784	for (;;) {
4785		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4786		case 0x66:	/* operand-size override */
4787			op_prefix = true;
4788			/* switch between 2/4 bytes */
4789			ctxt->op_bytes = def_op_bytes ^ 6;
4790			break;
4791		case 0x67:	/* address-size override */
4792			if (mode == X86EMUL_MODE_PROT64)
4793				/* switch between 4/8 bytes */
4794				ctxt->ad_bytes = def_ad_bytes ^ 12;
4795			else
4796				/* switch between 2/4 bytes */
4797				ctxt->ad_bytes = def_ad_bytes ^ 6;
4798			break;
4799		case 0x26:	/* ES override */
4800			has_seg_override = true;
4801			ctxt->seg_override = VCPU_SREG_ES;
4802			break;
4803		case 0x2e:	/* CS override */
4804			has_seg_override = true;
4805			ctxt->seg_override = VCPU_SREG_CS;
4806			break;
4807		case 0x36:	/* SS override */
4808			has_seg_override = true;
4809			ctxt->seg_override = VCPU_SREG_SS;
4810			break;
4811		case 0x3e:	/* DS override */
4812			has_seg_override = true;
4813			ctxt->seg_override = VCPU_SREG_DS;
4814			break;
4815		case 0x64:	/* FS override */
4816			has_seg_override = true;
4817			ctxt->seg_override = VCPU_SREG_FS;
4818			break;
4819		case 0x65:	/* GS override */
4820			has_seg_override = true;
4821			ctxt->seg_override = VCPU_SREG_GS;
4822			break;
4823		case 0x40 ... 0x4f: /* REX */
4824			if (mode != X86EMUL_MODE_PROT64)
4825				goto done_prefixes;
4826			ctxt->rex_prefix = ctxt->b;
4827			continue;
4828		case 0xf0:	/* LOCK */
4829			ctxt->lock_prefix = 1;
4830			break;
4831		case 0xf2:	/* REPNE/REPNZ */
4832		case 0xf3:	/* REP/REPE/REPZ */
4833			ctxt->rep_prefix = ctxt->b;
4834			break;
4835		default:
4836			goto done_prefixes;
4837		}
4838
4839		/* Any legacy prefix after a REX prefix nullifies its effect. */
4840
4841		ctxt->rex_prefix = 0;
4842	}
4843
4844done_prefixes:
4845
4846	/* REX prefix. */
4847	if (ctxt->rex_prefix & 8)
4848		ctxt->op_bytes = 8;	/* REX.W */
4849
4850	/* Opcode byte(s). */
4851	opcode = opcode_table[ctxt->b];
4852	/* Two-byte opcode? */
4853	if (ctxt->b == 0x0f) {
4854		ctxt->opcode_len = 2;
4855		ctxt->b = insn_fetch(u8, ctxt);
4856		opcode = twobyte_table[ctxt->b];
4857
4858		/* 0F_38 opcode map */
4859		if (ctxt->b == 0x38) {
4860			ctxt->opcode_len = 3;
4861			ctxt->b = insn_fetch(u8, ctxt);
4862			opcode = opcode_map_0f_38[ctxt->b];
4863		}
4864	}
4865	ctxt->d = opcode.flags;
4866
4867	if (ctxt->d & ModRM)
4868		ctxt->modrm = insn_fetch(u8, ctxt);
4869
4870	/* vex-prefix instructions are not implemented */
4871	if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
4872	    (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
4873		ctxt->d = NotImpl;
4874	}
4875
4876	while (ctxt->d & GroupMask) {
4877		switch (ctxt->d & GroupMask) {
4878		case Group:
4879			goffset = (ctxt->modrm >> 3) & 7;
4880			opcode = opcode.u.group[goffset];
4881			break;
4882		case GroupDual:
4883			goffset = (ctxt->modrm >> 3) & 7;
4884			if ((ctxt->modrm >> 6) == 3)
4885				opcode = opcode.u.gdual->mod3[goffset];
4886			else
4887				opcode = opcode.u.gdual->mod012[goffset];
4888			break;
4889		case RMExt:
4890			goffset = ctxt->modrm & 7;
4891			opcode = opcode.u.group[goffset];
4892			break;
4893		case Prefix:
4894			if (ctxt->rep_prefix && op_prefix)
4895				return EMULATION_FAILED;
4896			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4897			switch (simd_prefix) {
4898			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
4899			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
4900			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
4901			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
4902			}
4903			break;
4904		case Escape:
4905			if (ctxt->modrm > 0xbf) {
4906				size_t size = ARRAY_SIZE(opcode.u.esc->high);
4907				u32 index = array_index_nospec(
4908					ctxt->modrm - 0xc0, size);
4909
4910				opcode = opcode.u.esc->high[index];
4911			} else {
4912				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
4913			}
4914			break;
4915		case InstrDual:
4916			if ((ctxt->modrm >> 6) == 3)
4917				opcode = opcode.u.idual->mod3;
4918			else
4919				opcode = opcode.u.idual->mod012;
4920			break;
4921		case ModeDual:
4922			if (ctxt->mode == X86EMUL_MODE_PROT64)
4923				opcode = opcode.u.mdual->mode64;
4924			else
4925				opcode = opcode.u.mdual->mode32;
4926			break;
4927		default:
4928			return EMULATION_FAILED;
4929		}
4930
4931		ctxt->d &= ~(u64)GroupMask;
4932		ctxt->d |= opcode.flags;
4933	}
4934
4935	ctxt->is_branch = opcode.flags & IsBranch;
4936
4937	/* Unrecognised? */
4938	if (ctxt->d == 0)
4939		return EMULATION_FAILED;
4940
4941	ctxt->execute = opcode.u.execute;
4942
4943	if (unlikely(emulation_type & EMULTYPE_TRAP_UD) &&
4944	    likely(!(ctxt->d & EmulateOnUD)))
4945		return EMULATION_FAILED;
4946
4947	if (unlikely(ctxt->d &
4948	    (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
4949	     No16))) {
4950		/*
4951		 * These are copied unconditionally here, and checked unconditionally
4952		 * in x86_emulate_insn.
4953		 */
4954		ctxt->check_perm = opcode.check_perm;
4955		ctxt->intercept = opcode.intercept;
4956
4957		if (ctxt->d & NotImpl)
4958			return EMULATION_FAILED;
4959
4960		if (mode == X86EMUL_MODE_PROT64) {
4961			if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
4962				ctxt->op_bytes = 8;
4963			else if (ctxt->d & NearBranch)
4964				ctxt->op_bytes = 8;
4965		}
4966
4967		if (ctxt->d & Op3264) {
4968			if (mode == X86EMUL_MODE_PROT64)
4969				ctxt->op_bytes = 8;
4970			else
4971				ctxt->op_bytes = 4;
4972		}
4973
4974		if ((ctxt->d & No16) && ctxt->op_bytes == 2)
4975			ctxt->op_bytes = 4;
4976
4977		if (ctxt->d & Sse)
4978			ctxt->op_bytes = 16;
4979		else if (ctxt->d & Mmx)
4980			ctxt->op_bytes = 8;
4981	}
4982
4983	/* ModRM and SIB bytes. */
4984	if (ctxt->d & ModRM) {
4985		rc = decode_modrm(ctxt, &ctxt->memop);
4986		if (!has_seg_override) {
4987			has_seg_override = true;
4988			ctxt->seg_override = ctxt->modrm_seg;
4989		}
4990	} else if (ctxt->d & MemAbs)
4991		rc = decode_abs(ctxt, &ctxt->memop);
4992	if (rc != X86EMUL_CONTINUE)
4993		goto done;
4994
4995	if (!has_seg_override)
4996		ctxt->seg_override = VCPU_SREG_DS;
4997
4998	ctxt->memop.addr.mem.seg = ctxt->seg_override;
4999
5000	/*
5001	 * Decode and fetch the source operand: register, memory
5002	 * or immediate.
5003	 */
5004	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
5005	if (rc != X86EMUL_CONTINUE)
5006		goto done;
5007
5008	/*
5009	 * Decode and fetch the second source operand: register, memory
5010	 * or immediate.
5011	 */
5012	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
5013	if (rc != X86EMUL_CONTINUE)
5014		goto done;
5015
5016	/* Decode and fetch the destination operand: register or memory. */
5017	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
5018
5019	if (ctxt->rip_relative && likely(ctxt->memopp))
5020		ctxt->memopp->addr.mem.ea = address_mask(ctxt,
5021					ctxt->memopp->addr.mem.ea + ctxt->_eip);
5022
5023done:
5024	if (rc == X86EMUL_PROPAGATE_FAULT)
5025		ctxt->have_exception = true;
5026	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
5027}
5028
5029bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
5030{
5031	return ctxt->d & PageTable;
5032}
5033
5034static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
5035{
5036	/* The second termination condition only applies for REPE
5037	 * and REPNE. Test if the repeat string operation prefix is
5038	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
5039	 * corresponding termination condition according to:
5040	 * 	- if REPE/REPZ and ZF = 0 then done
5041	 * 	- if REPNE/REPNZ and ZF = 1 then done
5042	 */
5043	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
5044	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
5045	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
5046		 ((ctxt->eflags & X86_EFLAGS_ZF) == 0))
5047		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
5048		    ((ctxt->eflags & X86_EFLAGS_ZF) == X86_EFLAGS_ZF))))
5049		return true;
5050
5051	return false;
5052}
5053
5054static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
5055{
5056	int rc;
5057
5058	kvm_fpu_get();
5059	rc = asm_safe("fwait");
5060	kvm_fpu_put();
5061
5062	if (unlikely(rc != X86EMUL_CONTINUE))
5063		return emulate_exception(ctxt, MF_VECTOR, 0, false);
5064
5065	return X86EMUL_CONTINUE;
5066}
5067
5068static void fetch_possible_mmx_operand(struct operand *op)
 
5069{
5070	if (op->type == OP_MM)
5071		kvm_read_mmx_reg(op->addr.mm, &op->mm_val);
5072}
5073
5074static int fastop(struct x86_emulate_ctxt *ctxt, fastop_t fop)
5075{
5076	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
5077
5078	if (!(ctxt->d & ByteOp))
5079		fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
5080
5081	asm("push %[flags]; popf; " CALL_NOSPEC " ; pushf; pop %[flags]\n"
5082	    : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
5083	      [thunk_target]"+S"(fop), ASM_CALL_CONSTRAINT
5084	    : "c"(ctxt->src2.val));
5085
5086	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
5087	if (!fop) /* exception is returned in fop variable */
5088		return emulate_de(ctxt);
5089	return X86EMUL_CONTINUE;
5090}
5091
5092void init_decode_cache(struct x86_emulate_ctxt *ctxt)
5093{
5094	/* Clear fields that are set conditionally but read without a guard. */
5095	ctxt->rip_relative = false;
5096	ctxt->rex_prefix = 0;
5097	ctxt->lock_prefix = 0;
5098	ctxt->rep_prefix = 0;
5099	ctxt->regs_valid = 0;
5100	ctxt->regs_dirty = 0;
5101
5102	ctxt->io_read.pos = 0;
5103	ctxt->io_read.end = 0;
5104	ctxt->mem_read.end = 0;
5105}
5106
5107int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
5108{
5109	const struct x86_emulate_ops *ops = ctxt->ops;
5110	int rc = X86EMUL_CONTINUE;
5111	int saved_dst_type = ctxt->dst.type;
5112	bool is_guest_mode = ctxt->ops->is_guest_mode(ctxt);
5113
5114	ctxt->mem_read.pos = 0;
5115
5116	/* LOCK prefix is allowed only with some instructions */
5117	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
5118		rc = emulate_ud(ctxt);
5119		goto done;
5120	}
5121
5122	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
5123		rc = emulate_ud(ctxt);
5124		goto done;
5125	}
5126
 
5127	if (unlikely(ctxt->d &
5128		     (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
5129		if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
5130				(ctxt->d & Undefined)) {
5131			rc = emulate_ud(ctxt);
5132			goto done;
5133		}
5134
5135		if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
5136		    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
5137			rc = emulate_ud(ctxt);
5138			goto done;
5139		}
5140
5141		if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
5142			rc = emulate_nm(ctxt);
5143			goto done;
5144		}
5145
5146		if (ctxt->d & Mmx) {
5147			rc = flush_pending_x87_faults(ctxt);
5148			if (rc != X86EMUL_CONTINUE)
5149				goto done;
5150			/*
5151			 * Now that we know the fpu is exception safe, we can fetch
5152			 * operands from it.
5153			 */
5154			fetch_possible_mmx_operand(&ctxt->src);
5155			fetch_possible_mmx_operand(&ctxt->src2);
5156			if (!(ctxt->d & Mov))
5157				fetch_possible_mmx_operand(&ctxt->dst);
5158		}
5159
5160		if (unlikely(is_guest_mode) && ctxt->intercept) {
5161			rc = emulator_check_intercept(ctxt, ctxt->intercept,
5162						      X86_ICPT_PRE_EXCEPT);
5163			if (rc != X86EMUL_CONTINUE)
5164				goto done;
5165		}
5166
5167		/* Instruction can only be executed in protected mode */
5168		if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
5169			rc = emulate_ud(ctxt);
5170			goto done;
5171		}
5172
5173		/* Privileged instruction can be executed only in CPL=0 */
5174		if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
5175			if (ctxt->d & PrivUD)
5176				rc = emulate_ud(ctxt);
5177			else
5178				rc = emulate_gp(ctxt, 0);
5179			goto done;
5180		}
5181
5182		/* Do instruction specific permission checks */
5183		if (ctxt->d & CheckPerm) {
5184			rc = ctxt->check_perm(ctxt);
5185			if (rc != X86EMUL_CONTINUE)
5186				goto done;
5187		}
5188
5189		if (unlikely(is_guest_mode) && (ctxt->d & Intercept)) {
5190			rc = emulator_check_intercept(ctxt, ctxt->intercept,
5191						      X86_ICPT_POST_EXCEPT);
5192			if (rc != X86EMUL_CONTINUE)
5193				goto done;
5194		}
5195
5196		if (ctxt->rep_prefix && (ctxt->d & String)) {
5197			/* All REP prefixes have the same first termination condition */
5198			if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
5199				string_registers_quirk(ctxt);
5200				ctxt->eip = ctxt->_eip;
5201				ctxt->eflags &= ~X86_EFLAGS_RF;
5202				goto done;
5203			}
5204		}
5205	}
5206
5207	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
5208		rc = segmented_read(ctxt, ctxt->src.addr.mem,
5209				    ctxt->src.valptr, ctxt->src.bytes);
5210		if (rc != X86EMUL_CONTINUE)
5211			goto done;
5212		ctxt->src.orig_val64 = ctxt->src.val64;
5213	}
5214
5215	if (ctxt->src2.type == OP_MEM) {
5216		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
5217				    &ctxt->src2.val, ctxt->src2.bytes);
5218		if (rc != X86EMUL_CONTINUE)
5219			goto done;
5220	}
5221
5222	if ((ctxt->d & DstMask) == ImplicitOps)
5223		goto special_insn;
5224
5225
5226	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
5227		/* optimisation - avoid slow emulated read if Mov */
5228		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
5229				   &ctxt->dst.val, ctxt->dst.bytes);
5230		if (rc != X86EMUL_CONTINUE) {
5231			if (!(ctxt->d & NoWrite) &&
5232			    rc == X86EMUL_PROPAGATE_FAULT &&
5233			    ctxt->exception.vector == PF_VECTOR)
5234				ctxt->exception.error_code |= PFERR_WRITE_MASK;
5235			goto done;
5236		}
5237	}
5238	/* Copy full 64-bit value for CMPXCHG8B.  */
5239	ctxt->dst.orig_val64 = ctxt->dst.val64;
5240
5241special_insn:
5242
5243	if (unlikely(is_guest_mode) && (ctxt->d & Intercept)) {
5244		rc = emulator_check_intercept(ctxt, ctxt->intercept,
5245					      X86_ICPT_POST_MEMACCESS);
5246		if (rc != X86EMUL_CONTINUE)
5247			goto done;
5248	}
5249
5250	if (ctxt->rep_prefix && (ctxt->d & String))
5251		ctxt->eflags |= X86_EFLAGS_RF;
5252	else
5253		ctxt->eflags &= ~X86_EFLAGS_RF;
5254
5255	if (ctxt->execute) {
5256		if (ctxt->d & Fastop)
5257			rc = fastop(ctxt, ctxt->fop);
5258		else
5259			rc = ctxt->execute(ctxt);
 
 
 
 
5260		if (rc != X86EMUL_CONTINUE)
5261			goto done;
5262		goto writeback;
5263	}
5264
5265	if (ctxt->opcode_len == 2)
5266		goto twobyte_insn;
5267	else if (ctxt->opcode_len == 3)
5268		goto threebyte_insn;
5269
5270	switch (ctxt->b) {
5271	case 0x70 ... 0x7f: /* jcc (short) */
5272		if (test_cc(ctxt->b, ctxt->eflags))
5273			rc = jmp_rel(ctxt, ctxt->src.val);
5274		break;
5275	case 0x8d: /* lea r16/r32, m */
5276		ctxt->dst.val = ctxt->src.addr.mem.ea;
5277		break;
5278	case 0x90 ... 0x97: /* nop / xchg reg, rax */
5279		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
5280			ctxt->dst.type = OP_NONE;
5281		else
5282			rc = em_xchg(ctxt);
5283		break;
5284	case 0x98: /* cbw/cwde/cdqe */
5285		switch (ctxt->op_bytes) {
5286		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
5287		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
5288		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
5289		}
5290		break;
5291	case 0xcc:		/* int3 */
5292		rc = emulate_int(ctxt, 3);
5293		break;
5294	case 0xcd:		/* int n */
5295		rc = emulate_int(ctxt, ctxt->src.val);
5296		break;
5297	case 0xce:		/* into */
5298		if (ctxt->eflags & X86_EFLAGS_OF)
5299			rc = emulate_int(ctxt, 4);
5300		break;
5301	case 0xe9: /* jmp rel */
5302	case 0xeb: /* jmp rel short */
5303		rc = jmp_rel(ctxt, ctxt->src.val);
5304		ctxt->dst.type = OP_NONE; /* Disable writeback. */
5305		break;
5306	case 0xf4:              /* hlt */
5307		ctxt->ops->halt(ctxt);
5308		break;
5309	case 0xf5:	/* cmc */
5310		/* complement carry flag from eflags reg */
5311		ctxt->eflags ^= X86_EFLAGS_CF;
5312		break;
5313	case 0xf8: /* clc */
5314		ctxt->eflags &= ~X86_EFLAGS_CF;
5315		break;
5316	case 0xf9: /* stc */
5317		ctxt->eflags |= X86_EFLAGS_CF;
5318		break;
5319	case 0xfc: /* cld */
5320		ctxt->eflags &= ~X86_EFLAGS_DF;
5321		break;
5322	case 0xfd: /* std */
5323		ctxt->eflags |= X86_EFLAGS_DF;
5324		break;
5325	default:
5326		goto cannot_emulate;
5327	}
5328
5329	if (rc != X86EMUL_CONTINUE)
5330		goto done;
5331
5332writeback:
5333	if (ctxt->d & SrcWrite) {
5334		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
5335		rc = writeback(ctxt, &ctxt->src);
5336		if (rc != X86EMUL_CONTINUE)
5337			goto done;
5338	}
5339	if (!(ctxt->d & NoWrite)) {
5340		rc = writeback(ctxt, &ctxt->dst);
5341		if (rc != X86EMUL_CONTINUE)
5342			goto done;
5343	}
5344
5345	/*
5346	 * restore dst type in case the decoding will be reused
5347	 * (happens for string instruction )
5348	 */
5349	ctxt->dst.type = saved_dst_type;
5350
5351	if ((ctxt->d & SrcMask) == SrcSI)
5352		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
5353
5354	if ((ctxt->d & DstMask) == DstDI)
5355		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
5356
5357	if (ctxt->rep_prefix && (ctxt->d & String)) {
5358		unsigned int count;
5359		struct read_cache *r = &ctxt->io_read;
5360		if ((ctxt->d & SrcMask) == SrcSI)
5361			count = ctxt->src.count;
5362		else
5363			count = ctxt->dst.count;
5364		register_address_increment(ctxt, VCPU_REGS_RCX, -count);
5365
5366		if (!string_insn_completed(ctxt)) {
5367			/*
5368			 * Re-enter guest when pio read ahead buffer is empty
5369			 * or, if it is not used, after each 1024 iteration.
5370			 */
5371			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
5372			    (r->end == 0 || r->end != r->pos)) {
5373				/*
5374				 * Reset read cache. Usually happens before
5375				 * decode, but since instruction is restarted
5376				 * we have to do it here.
5377				 */
5378				ctxt->mem_read.end = 0;
5379				writeback_registers(ctxt);
5380				return EMULATION_RESTART;
5381			}
5382			goto done; /* skip rip writeback */
5383		}
5384		ctxt->eflags &= ~X86_EFLAGS_RF;
5385	}
5386
5387	ctxt->eip = ctxt->_eip;
5388	if (ctxt->mode != X86EMUL_MODE_PROT64)
5389		ctxt->eip = (u32)ctxt->_eip;
5390
5391done:
5392	if (rc == X86EMUL_PROPAGATE_FAULT) {
5393		if (KVM_EMULATOR_BUG_ON(ctxt->exception.vector > 0x1f, ctxt))
5394			return EMULATION_FAILED;
5395		ctxt->have_exception = true;
5396	}
5397	if (rc == X86EMUL_INTERCEPTED)
5398		return EMULATION_INTERCEPTED;
5399
5400	if (rc == X86EMUL_CONTINUE)
5401		writeback_registers(ctxt);
5402
5403	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
5404
5405twobyte_insn:
5406	switch (ctxt->b) {
5407	case 0x09:		/* wbinvd */
5408		(ctxt->ops->wbinvd)(ctxt);
5409		break;
5410	case 0x08:		/* invd */
5411	case 0x0d:		/* GrpP (prefetch) */
5412	case 0x18:		/* Grp16 (prefetch/nop) */
5413	case 0x1f:		/* nop */
5414		break;
5415	case 0x20: /* mov cr, reg */
5416		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
5417		break;
5418	case 0x21: /* mov from dr to reg */
5419		ctxt->dst.val = ops->get_dr(ctxt, ctxt->modrm_reg);
5420		break;
5421	case 0x40 ... 0x4f:	/* cmov */
5422		if (test_cc(ctxt->b, ctxt->eflags))
5423			ctxt->dst.val = ctxt->src.val;
5424		else if (ctxt->op_bytes != 4)
5425			ctxt->dst.type = OP_NONE; /* no writeback */
5426		break;
5427	case 0x80 ... 0x8f: /* jnz rel, etc*/
5428		if (test_cc(ctxt->b, ctxt->eflags))
5429			rc = jmp_rel(ctxt, ctxt->src.val);
5430		break;
5431	case 0x90 ... 0x9f:     /* setcc r/m8 */
5432		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
5433		break;
5434	case 0xb6 ... 0xb7:	/* movzx */
5435		ctxt->dst.bytes = ctxt->op_bytes;
5436		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
5437						       : (u16) ctxt->src.val;
5438		break;
5439	case 0xbe ... 0xbf:	/* movsx */
5440		ctxt->dst.bytes = ctxt->op_bytes;
5441		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
5442							(s16) ctxt->src.val;
5443		break;
5444	default:
5445		goto cannot_emulate;
5446	}
5447
5448threebyte_insn:
5449
5450	if (rc != X86EMUL_CONTINUE)
5451		goto done;
5452
5453	goto writeback;
5454
5455cannot_emulate:
5456	return EMULATION_FAILED;
5457}
5458
5459void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
5460{
5461	invalidate_registers(ctxt);
5462}
5463
5464void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
5465{
5466	writeback_registers(ctxt);
5467}
5468
5469bool emulator_can_use_gpa(struct x86_emulate_ctxt *ctxt)
5470{
5471	if (ctxt->rep_prefix && (ctxt->d & String))
5472		return false;
5473
5474	if (ctxt->d & TwoMemOp)
5475		return false;
5476
5477	return true;
5478}
v5.4
   1// SPDX-License-Identifier: GPL-2.0-only
   2/******************************************************************************
   3 * emulate.c
   4 *
   5 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
   6 *
   7 * Copyright (c) 2005 Keir Fraser
   8 *
   9 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  10 * privileged instructions:
  11 *
  12 * Copyright (C) 2006 Qumranet
  13 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  14 *
  15 *   Avi Kivity <avi@qumranet.com>
  16 *   Yaniv Kamay <yaniv@qumranet.com>
  17 *
  18 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  19 */
 
  20
  21#include <linux/kvm_host.h>
  22#include "kvm_cache_regs.h"
  23#include <asm/kvm_emulate.h>
  24#include <linux/stringify.h>
  25#include <asm/debugreg.h>
  26#include <asm/nospec-branch.h>
 
  27
  28#include "x86.h"
  29#include "tss.h"
  30#include "mmu.h"
  31#include "pmu.h"
  32
  33/*
  34 * Operand types
  35 */
  36#define OpNone             0ull
  37#define OpImplicit         1ull  /* No generic decode */
  38#define OpReg              2ull  /* Register */
  39#define OpMem              3ull  /* Memory */
  40#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
  41#define OpDI               5ull  /* ES:DI/EDI/RDI */
  42#define OpMem64            6ull  /* Memory, 64-bit */
  43#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
  44#define OpDX               8ull  /* DX register */
  45#define OpCL               9ull  /* CL register (for shifts) */
  46#define OpImmByte         10ull  /* 8-bit sign extended immediate */
  47#define OpOne             11ull  /* Implied 1 */
  48#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
  49#define OpMem16           13ull  /* Memory operand (16-bit). */
  50#define OpMem32           14ull  /* Memory operand (32-bit). */
  51#define OpImmU            15ull  /* Immediate operand, zero extended */
  52#define OpSI              16ull  /* SI/ESI/RSI */
  53#define OpImmFAddr        17ull  /* Immediate far address */
  54#define OpMemFAddr        18ull  /* Far address in memory */
  55#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
  56#define OpES              20ull  /* ES */
  57#define OpCS              21ull  /* CS */
  58#define OpSS              22ull  /* SS */
  59#define OpDS              23ull  /* DS */
  60#define OpFS              24ull  /* FS */
  61#define OpGS              25ull  /* GS */
  62#define OpMem8            26ull  /* 8-bit zero extended memory operand */
  63#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
  64#define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
  65#define OpAccLo           29ull  /* Low part of extended acc (AX/AX/EAX/RAX) */
  66#define OpAccHi           30ull  /* High part of extended acc (-/DX/EDX/RDX) */
  67
  68#define OpBits             5  /* Width of operand field */
  69#define OpMask             ((1ull << OpBits) - 1)
  70
  71/*
  72 * Opcode effective-address decode tables.
  73 * Note that we only emulate instructions that have at least one memory
  74 * operand (excluding implicit stack references). We assume that stack
  75 * references and instruction fetches will never occur in special memory
  76 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  77 * not be handled.
  78 */
  79
  80/* Operand sizes: 8-bit operands or specified/overridden size. */
  81#define ByteOp      (1<<0)	/* 8-bit operands. */
  82/* Destination operand type. */
  83#define DstShift    1
  84#define ImplicitOps (OpImplicit << DstShift)
  85#define DstReg      (OpReg << DstShift)
  86#define DstMem      (OpMem << DstShift)
  87#define DstAcc      (OpAcc << DstShift)
  88#define DstDI       (OpDI << DstShift)
  89#define DstMem64    (OpMem64 << DstShift)
  90#define DstMem16    (OpMem16 << DstShift)
  91#define DstImmUByte (OpImmUByte << DstShift)
  92#define DstDX       (OpDX << DstShift)
  93#define DstAccLo    (OpAccLo << DstShift)
  94#define DstMask     (OpMask << DstShift)
  95/* Source operand type. */
  96#define SrcShift    6
  97#define SrcNone     (OpNone << SrcShift)
  98#define SrcReg      (OpReg << SrcShift)
  99#define SrcMem      (OpMem << SrcShift)
 100#define SrcMem16    (OpMem16 << SrcShift)
 101#define SrcMem32    (OpMem32 << SrcShift)
 102#define SrcImm      (OpImm << SrcShift)
 103#define SrcImmByte  (OpImmByte << SrcShift)
 104#define SrcOne      (OpOne << SrcShift)
 105#define SrcImmUByte (OpImmUByte << SrcShift)
 106#define SrcImmU     (OpImmU << SrcShift)
 107#define SrcSI       (OpSI << SrcShift)
 108#define SrcXLat     (OpXLat << SrcShift)
 109#define SrcImmFAddr (OpImmFAddr << SrcShift)
 110#define SrcMemFAddr (OpMemFAddr << SrcShift)
 111#define SrcAcc      (OpAcc << SrcShift)
 112#define SrcImmU16   (OpImmU16 << SrcShift)
 113#define SrcImm64    (OpImm64 << SrcShift)
 114#define SrcDX       (OpDX << SrcShift)
 115#define SrcMem8     (OpMem8 << SrcShift)
 116#define SrcAccHi    (OpAccHi << SrcShift)
 117#define SrcMask     (OpMask << SrcShift)
 118#define BitOp       (1<<11)
 119#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
 120#define String      (1<<13)     /* String instruction (rep capable) */
 121#define Stack       (1<<14)     /* Stack instruction (push/pop) */
 122#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
 123#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
 124#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
 125#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
 126#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
 127#define Escape      (5<<15)     /* Escape to coprocessor instruction */
 128#define InstrDual   (6<<15)     /* Alternate instruction decoding of mod == 3 */
 129#define ModeDual    (7<<15)     /* Different instruction for 32/64 bit */
 130#define Sse         (1<<18)     /* SSE Vector instruction */
 131/* Generic ModRM decode. */
 132#define ModRM       (1<<19)
 133/* Destination is only written; never read. */
 134#define Mov         (1<<20)
 135/* Misc flags */
 136#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
 137#define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
 138#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
 139#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
 140#define Undefined   (1<<25) /* No Such Instruction */
 141#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
 142#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
 143#define No64	    (1<<28)
 144#define PageTable   (1 << 29)   /* instruction used to write page table */
 145#define NotImpl     (1 << 30)   /* instruction is not implemented */
 146/* Source 2 operand type */
 147#define Src2Shift   (31)
 148#define Src2None    (OpNone << Src2Shift)
 149#define Src2Mem     (OpMem << Src2Shift)
 150#define Src2CL      (OpCL << Src2Shift)
 151#define Src2ImmByte (OpImmByte << Src2Shift)
 152#define Src2One     (OpOne << Src2Shift)
 153#define Src2Imm     (OpImm << Src2Shift)
 154#define Src2ES      (OpES << Src2Shift)
 155#define Src2CS      (OpCS << Src2Shift)
 156#define Src2SS      (OpSS << Src2Shift)
 157#define Src2DS      (OpDS << Src2Shift)
 158#define Src2FS      (OpFS << Src2Shift)
 159#define Src2GS      (OpGS << Src2Shift)
 160#define Src2Mask    (OpMask << Src2Shift)
 161#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
 162#define AlignMask   ((u64)7 << 41)
 163#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
 164#define Unaligned   ((u64)2 << 41)  /* Explicitly unaligned (e.g. MOVDQU) */
 165#define Avx         ((u64)3 << 41)  /* Advanced Vector Extensions */
 166#define Aligned16   ((u64)4 << 41)  /* Aligned to 16 byte boundary (e.g. FXSAVE) */
 167#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
 168#define NoWrite     ((u64)1 << 45)  /* No writeback */
 169#define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
 170#define NoMod	    ((u64)1 << 47)  /* Mod field is ignored */
 171#define Intercept   ((u64)1 << 48)  /* Has valid intercept field */
 172#define CheckPerm   ((u64)1 << 49)  /* Has valid check_perm field */
 173#define PrivUD      ((u64)1 << 51)  /* #UD instead of #GP on CPL > 0 */
 174#define NearBranch  ((u64)1 << 52)  /* Near branches */
 175#define No16	    ((u64)1 << 53)  /* No 16 bit operand */
 176#define IncSP       ((u64)1 << 54)  /* SP is incremented before ModRM calc */
 177#define TwoMemOp    ((u64)1 << 55)  /* Instruction has two memory operand */
 
 178
 179#define DstXacc     (DstAccLo | SrcAccHi | SrcWrite)
 180
 181#define X2(x...) x, x
 182#define X3(x...) X2(x), x
 183#define X4(x...) X2(x), X2(x)
 184#define X5(x...) X4(x), x
 185#define X6(x...) X4(x), X2(x)
 186#define X7(x...) X4(x), X3(x)
 187#define X8(x...) X4(x), X4(x)
 188#define X16(x...) X8(x), X8(x)
 189
 190#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
 191#define FASTOP_SIZE 8
 192
 193/*
 194 * fastop functions have a special calling convention:
 195 *
 196 * dst:    rax        (in/out)
 197 * src:    rdx        (in/out)
 198 * src2:   rcx        (in)
 199 * flags:  rflags     (in/out)
 200 * ex:     rsi        (in:fastop pointer, out:zero if exception)
 201 *
 202 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 203 * different operand sizes can be reached by calculation, rather than a jump
 204 * table (which would be bigger than the code).
 205 *
 206 * fastop functions are declared as taking a never-defined fastop parameter,
 207 * so they can't be called from C directly.
 208 */
 209
 210struct fastop;
 211
 212struct opcode {
 213	u64 flags : 56;
 214	u64 intercept : 8;
 
 215	union {
 216		int (*execute)(struct x86_emulate_ctxt *ctxt);
 217		const struct opcode *group;
 218		const struct group_dual *gdual;
 219		const struct gprefix *gprefix;
 220		const struct escape *esc;
 221		const struct instr_dual *idual;
 222		const struct mode_dual *mdual;
 223		void (*fastop)(struct fastop *fake);
 224	} u;
 225	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
 226};
 227
 228struct group_dual {
 229	struct opcode mod012[8];
 230	struct opcode mod3[8];
 231};
 232
 233struct gprefix {
 234	struct opcode pfx_no;
 235	struct opcode pfx_66;
 236	struct opcode pfx_f2;
 237	struct opcode pfx_f3;
 238};
 239
 240struct escape {
 241	struct opcode op[8];
 242	struct opcode high[64];
 243};
 244
 245struct instr_dual {
 246	struct opcode mod012;
 247	struct opcode mod3;
 248};
 249
 250struct mode_dual {
 251	struct opcode mode32;
 252	struct opcode mode64;
 253};
 254
 255#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
 256
 257enum x86_transfer_type {
 258	X86_TRANSFER_NONE,
 259	X86_TRANSFER_CALL_JMP,
 260	X86_TRANSFER_RET,
 261	X86_TRANSFER_TASK_SWITCH,
 262};
 263
 264static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
 265{
 266	if (!(ctxt->regs_valid & (1 << nr))) {
 267		ctxt->regs_valid |= 1 << nr;
 268		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
 269	}
 270	return ctxt->_regs[nr];
 271}
 272
 273static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
 274{
 275	ctxt->regs_valid |= 1 << nr;
 276	ctxt->regs_dirty |= 1 << nr;
 277	return &ctxt->_regs[nr];
 278}
 279
 280static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
 281{
 282	reg_read(ctxt, nr);
 283	return reg_write(ctxt, nr);
 284}
 285
 286static void writeback_registers(struct x86_emulate_ctxt *ctxt)
 287{
 
 288	unsigned reg;
 289
 290	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
 291		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
 292}
 293
 294static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
 295{
 296	ctxt->regs_dirty = 0;
 297	ctxt->regs_valid = 0;
 298}
 299
 300/*
 301 * These EFLAGS bits are restored from saved value during emulation, and
 302 * any changes are written back to the saved value after emulation.
 303 */
 304#define EFLAGS_MASK (X86_EFLAGS_OF|X86_EFLAGS_SF|X86_EFLAGS_ZF|X86_EFLAGS_AF|\
 305		     X86_EFLAGS_PF|X86_EFLAGS_CF)
 306
 307#ifdef CONFIG_X86_64
 308#define ON64(x) x
 309#else
 310#define ON64(x)
 311#endif
 312
 313static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 314
 315#define __FOP_FUNC(name) \
 316	".align " __stringify(FASTOP_SIZE) " \n\t" \
 317	".type " name ", @function \n\t" \
 318	name ":\n\t"
 
 
 319
 320#define FOP_FUNC(name) \
 321	__FOP_FUNC(#name)
 322
 323#define __FOP_RET(name) \
 324	"ret \n\t" \
 325	".size " name ", .-" name "\n\t"
 326
 327#define FOP_RET(name) \
 328	__FOP_RET(#name)
 329
 330#define FOP_START(op) \
 331	extern void em_##op(struct fastop *fake); \
 332	asm(".pushsection .text, \"ax\" \n\t" \
 333	    ".global em_" #op " \n\t" \
 334	    ".align " __stringify(FASTOP_SIZE) " \n\t" \
 335	    "em_" #op ":\n\t"
 336
 
 
 337#define FOP_END \
 338	    ".popsection")
 339
 340#define __FOPNOP(name) \
 341	__FOP_FUNC(name) \
 342	__FOP_RET(name)
 343
 344#define FOPNOP() \
 345	__FOPNOP(__stringify(__UNIQUE_ID(nop)))
 346
 347#define FOP1E(op,  dst) \
 348	__FOP_FUNC(#op "_" #dst) \
 349	"10: " #op " %" #dst " \n\t" \
 350	__FOP_RET(#op "_" #dst)
 351
 352#define FOP1EEX(op,  dst) \
 353	FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
 354
 355#define FASTOP1(op) \
 356	FOP_START(op) \
 357	FOP1E(op##b, al) \
 358	FOP1E(op##w, ax) \
 359	FOP1E(op##l, eax) \
 360	ON64(FOP1E(op##q, rax))	\
 361	FOP_END
 362
 363/* 1-operand, using src2 (for MUL/DIV r/m) */
 364#define FASTOP1SRC2(op, name) \
 365	FOP_START(name) \
 366	FOP1E(op, cl) \
 367	FOP1E(op, cx) \
 368	FOP1E(op, ecx) \
 369	ON64(FOP1E(op, rcx)) \
 370	FOP_END
 371
 372/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
 373#define FASTOP1SRC2EX(op, name) \
 374	FOP_START(name) \
 375	FOP1EEX(op, cl) \
 376	FOP1EEX(op, cx) \
 377	FOP1EEX(op, ecx) \
 378	ON64(FOP1EEX(op, rcx)) \
 379	FOP_END
 380
 381#define FOP2E(op,  dst, src)	   \
 382	__FOP_FUNC(#op "_" #dst "_" #src) \
 383	#op " %" #src ", %" #dst " \n\t" \
 384	__FOP_RET(#op "_" #dst "_" #src)
 385
 386#define FASTOP2(op) \
 387	FOP_START(op) \
 388	FOP2E(op##b, al, dl) \
 389	FOP2E(op##w, ax, dx) \
 390	FOP2E(op##l, eax, edx) \
 391	ON64(FOP2E(op##q, rax, rdx)) \
 392	FOP_END
 393
 394/* 2 operand, word only */
 395#define FASTOP2W(op) \
 396	FOP_START(op) \
 397	FOPNOP() \
 398	FOP2E(op##w, ax, dx) \
 399	FOP2E(op##l, eax, edx) \
 400	ON64(FOP2E(op##q, rax, rdx)) \
 401	FOP_END
 402
 403/* 2 operand, src is CL */
 404#define FASTOP2CL(op) \
 405	FOP_START(op) \
 406	FOP2E(op##b, al, cl) \
 407	FOP2E(op##w, ax, cl) \
 408	FOP2E(op##l, eax, cl) \
 409	ON64(FOP2E(op##q, rax, cl)) \
 410	FOP_END
 411
 412/* 2 operand, src and dest are reversed */
 413#define FASTOP2R(op, name) \
 414	FOP_START(name) \
 415	FOP2E(op##b, dl, al) \
 416	FOP2E(op##w, dx, ax) \
 417	FOP2E(op##l, edx, eax) \
 418	ON64(FOP2E(op##q, rdx, rax)) \
 419	FOP_END
 420
 421#define FOP3E(op,  dst, src, src2) \
 422	__FOP_FUNC(#op "_" #dst "_" #src "_" #src2) \
 423	#op " %" #src2 ", %" #src ", %" #dst " \n\t"\
 424	__FOP_RET(#op "_" #dst "_" #src "_" #src2)
 425
 426/* 3-operand, word-only, src2=cl */
 427#define FASTOP3WCL(op) \
 428	FOP_START(op) \
 429	FOPNOP() \
 430	FOP3E(op##w, ax, dx, cl) \
 431	FOP3E(op##l, eax, edx, cl) \
 432	ON64(FOP3E(op##q, rax, rdx, cl)) \
 433	FOP_END
 434
 435/* Special case for SETcc - 1 instruction per cc */
 436#define FOP_SETCC(op) \
 437	".align 4 \n\t" \
 438	".type " #op ", @function \n\t" \
 439	#op ": \n\t" \
 440	#op " %al \n\t" \
 441	__FOP_RET(#op)
 442
 443asm(".pushsection .fixup, \"ax\"\n"
 444    ".global kvm_fastop_exception \n"
 445    "kvm_fastop_exception: xor %esi, %esi; ret\n"
 446    ".popsection");
 447
 448FOP_START(setcc)
 449FOP_SETCC(seto)
 450FOP_SETCC(setno)
 451FOP_SETCC(setc)
 452FOP_SETCC(setnc)
 453FOP_SETCC(setz)
 454FOP_SETCC(setnz)
 455FOP_SETCC(setbe)
 456FOP_SETCC(setnbe)
 457FOP_SETCC(sets)
 458FOP_SETCC(setns)
 459FOP_SETCC(setp)
 460FOP_SETCC(setnp)
 461FOP_SETCC(setl)
 462FOP_SETCC(setnl)
 463FOP_SETCC(setle)
 464FOP_SETCC(setnle)
 465FOP_END;
 466
 467FOP_START(salc)
 468FOP_FUNC(salc)
 469"pushf; sbb %al, %al; popf \n\t"
 470FOP_RET(salc)
 471FOP_END;
 472
 473/*
 474 * XXX: inoutclob user must know where the argument is being expanded.
 475 *      Relying on CONFIG_CC_HAS_ASM_GOTO would allow us to remove _fault.
 476 */
 477#define asm_safe(insn, inoutclob...) \
 478({ \
 479	int _fault = 0; \
 480 \
 481	asm volatile("1:" insn "\n" \
 482	             "2:\n" \
 483	             ".pushsection .fixup, \"ax\"\n" \
 484	             "3: movl $1, %[_fault]\n" \
 485	             "   jmp  2b\n" \
 486	             ".popsection\n" \
 487	             _ASM_EXTABLE(1b, 3b) \
 488	             : [_fault] "+qm"(_fault) inoutclob ); \
 489 \
 490	_fault ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE; \
 491})
 492
 493static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
 494				    enum x86_intercept intercept,
 495				    enum x86_intercept_stage stage)
 496{
 497	struct x86_instruction_info info = {
 498		.intercept  = intercept,
 499		.rep_prefix = ctxt->rep_prefix,
 500		.modrm_mod  = ctxt->modrm_mod,
 501		.modrm_reg  = ctxt->modrm_reg,
 502		.modrm_rm   = ctxt->modrm_rm,
 503		.src_val    = ctxt->src.val64,
 504		.dst_val    = ctxt->dst.val64,
 505		.src_bytes  = ctxt->src.bytes,
 506		.dst_bytes  = ctxt->dst.bytes,
 507		.ad_bytes   = ctxt->ad_bytes,
 508		.next_rip   = ctxt->eip,
 509	};
 510
 511	return ctxt->ops->intercept(ctxt, &info, stage);
 512}
 513
 514static void assign_masked(ulong *dest, ulong src, ulong mask)
 515{
 516	*dest = (*dest & ~mask) | (src & mask);
 517}
 518
 519static void assign_register(unsigned long *reg, u64 val, int bytes)
 520{
 521	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
 522	switch (bytes) {
 523	case 1:
 524		*(u8 *)reg = (u8)val;
 525		break;
 526	case 2:
 527		*(u16 *)reg = (u16)val;
 528		break;
 529	case 4:
 530		*reg = (u32)val;
 531		break;	/* 64b: zero-extend */
 532	case 8:
 533		*reg = val;
 534		break;
 535	}
 536}
 537
 538static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
 539{
 540	return (1UL << (ctxt->ad_bytes << 3)) - 1;
 541}
 542
 543static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
 544{
 545	u16 sel;
 546	struct desc_struct ss;
 547
 548	if (ctxt->mode == X86EMUL_MODE_PROT64)
 549		return ~0UL;
 550	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
 551	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
 552}
 553
 554static int stack_size(struct x86_emulate_ctxt *ctxt)
 555{
 556	return (__fls(stack_mask(ctxt)) + 1) >> 3;
 557}
 558
 559/* Access/update address held in a register, based on addressing mode. */
 560static inline unsigned long
 561address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
 562{
 563	if (ctxt->ad_bytes == sizeof(unsigned long))
 564		return reg;
 565	else
 566		return reg & ad_mask(ctxt);
 567}
 568
 569static inline unsigned long
 570register_address(struct x86_emulate_ctxt *ctxt, int reg)
 571{
 572	return address_mask(ctxt, reg_read(ctxt, reg));
 573}
 574
 575static void masked_increment(ulong *reg, ulong mask, int inc)
 576{
 577	assign_masked(reg, *reg + inc, mask);
 578}
 579
 580static inline void
 581register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
 582{
 583	ulong *preg = reg_rmw(ctxt, reg);
 584
 585	assign_register(preg, *preg + inc, ctxt->ad_bytes);
 586}
 587
 588static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
 589{
 590	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
 591}
 592
 593static u32 desc_limit_scaled(struct desc_struct *desc)
 594{
 595	u32 limit = get_desc_limit(desc);
 596
 597	return desc->g ? (limit << 12) | 0xfff : limit;
 598}
 599
 600static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
 601{
 602	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
 603		return 0;
 604
 605	return ctxt->ops->get_cached_segment_base(ctxt, seg);
 606}
 607
 608static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
 609			     u32 error, bool valid)
 610{
 611	WARN_ON(vec > 0x1f);
 
 
 612	ctxt->exception.vector = vec;
 613	ctxt->exception.error_code = error;
 614	ctxt->exception.error_code_valid = valid;
 615	return X86EMUL_PROPAGATE_FAULT;
 616}
 617
 618static int emulate_db(struct x86_emulate_ctxt *ctxt)
 619{
 620	return emulate_exception(ctxt, DB_VECTOR, 0, false);
 621}
 622
 623static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
 624{
 625	return emulate_exception(ctxt, GP_VECTOR, err, true);
 626}
 627
 628static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
 629{
 630	return emulate_exception(ctxt, SS_VECTOR, err, true);
 631}
 632
 633static int emulate_ud(struct x86_emulate_ctxt *ctxt)
 634{
 635	return emulate_exception(ctxt, UD_VECTOR, 0, false);
 636}
 637
 638static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
 639{
 640	return emulate_exception(ctxt, TS_VECTOR, err, true);
 641}
 642
 643static int emulate_de(struct x86_emulate_ctxt *ctxt)
 644{
 645	return emulate_exception(ctxt, DE_VECTOR, 0, false);
 646}
 647
 648static int emulate_nm(struct x86_emulate_ctxt *ctxt)
 649{
 650	return emulate_exception(ctxt, NM_VECTOR, 0, false);
 651}
 652
 653static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
 654{
 655	u16 selector;
 656	struct desc_struct desc;
 657
 658	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
 659	return selector;
 660}
 661
 662static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
 663				 unsigned seg)
 664{
 665	u16 dummy;
 666	u32 base3;
 667	struct desc_struct desc;
 668
 669	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
 670	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
 671}
 672
 
 
 
 
 
 
 
 
 
 
 
 
 673/*
 674 * x86 defines three classes of vector instructions: explicitly
 675 * aligned, explicitly unaligned, and the rest, which change behaviour
 676 * depending on whether they're AVX encoded or not.
 677 *
 678 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 679 * subject to the same check.  FXSAVE and FXRSTOR are checked here too as their
 680 * 512 bytes of data must be aligned to a 16 byte boundary.
 681 */
 682static unsigned insn_alignment(struct x86_emulate_ctxt *ctxt, unsigned size)
 683{
 684	u64 alignment = ctxt->d & AlignMask;
 685
 686	if (likely(size < 16))
 687		return 1;
 688
 689	switch (alignment) {
 690	case Unaligned:
 691	case Avx:
 692		return 1;
 693	case Aligned16:
 694		return 16;
 695	case Aligned:
 696	default:
 697		return size;
 698	}
 699}
 700
 701static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
 702				       struct segmented_address addr,
 703				       unsigned *max_size, unsigned size,
 704				       bool write, bool fetch,
 705				       enum x86emul_mode mode, ulong *linear)
 706{
 707	struct desc_struct desc;
 708	bool usable;
 709	ulong la;
 710	u32 lim;
 711	u16 sel;
 712	u8  va_bits;
 713
 714	la = seg_base(ctxt, addr.seg) + addr.ea;
 715	*max_size = 0;
 716	switch (mode) {
 717	case X86EMUL_MODE_PROT64:
 718		*linear = la;
 719		va_bits = ctxt_virt_addr_bits(ctxt);
 720		if (get_canonical(la, va_bits) != la)
 721			goto bad;
 722
 723		*max_size = min_t(u64, ~0u, (1ull << va_bits) - la);
 724		if (size > *max_size)
 725			goto bad;
 726		break;
 727	default:
 728		*linear = la = (u32)la;
 729		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
 730						addr.seg);
 731		if (!usable)
 732			goto bad;
 733		/* code segment in protected mode or read-only data segment */
 734		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
 735					|| !(desc.type & 2)) && write)
 736			goto bad;
 737		/* unreadable code segment */
 738		if (!fetch && (desc.type & 8) && !(desc.type & 2))
 739			goto bad;
 740		lim = desc_limit_scaled(&desc);
 741		if (!(desc.type & 8) && (desc.type & 4)) {
 742			/* expand-down segment */
 743			if (addr.ea <= lim)
 744				goto bad;
 745			lim = desc.d ? 0xffffffff : 0xffff;
 746		}
 747		if (addr.ea > lim)
 748			goto bad;
 749		if (lim == 0xffffffff)
 750			*max_size = ~0u;
 751		else {
 752			*max_size = (u64)lim + 1 - addr.ea;
 753			if (size > *max_size)
 754				goto bad;
 755		}
 756		break;
 757	}
 758	if (la & (insn_alignment(ctxt, size) - 1))
 759		return emulate_gp(ctxt, 0);
 760	return X86EMUL_CONTINUE;
 761bad:
 762	if (addr.seg == VCPU_SREG_SS)
 763		return emulate_ss(ctxt, 0);
 764	else
 765		return emulate_gp(ctxt, 0);
 766}
 767
 768static int linearize(struct x86_emulate_ctxt *ctxt,
 769		     struct segmented_address addr,
 770		     unsigned size, bool write,
 771		     ulong *linear)
 772{
 773	unsigned max_size;
 774	return __linearize(ctxt, addr, &max_size, size, write, false,
 775			   ctxt->mode, linear);
 776}
 777
 778static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst,
 779			     enum x86emul_mode mode)
 780{
 781	ulong linear;
 782	int rc;
 783	unsigned max_size;
 784	struct segmented_address addr = { .seg = VCPU_SREG_CS,
 785					   .ea = dst };
 786
 787	if (ctxt->op_bytes != sizeof(unsigned long))
 788		addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
 789	rc = __linearize(ctxt, addr, &max_size, 1, false, true, mode, &linear);
 
 790	if (rc == X86EMUL_CONTINUE)
 791		ctxt->_eip = addr.ea;
 792	return rc;
 793}
 794
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 795static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
 796{
 797	return assign_eip(ctxt, dst, ctxt->mode);
 798}
 799
 800static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
 801			  const struct desc_struct *cs_desc)
 802{
 803	enum x86emul_mode mode = ctxt->mode;
 804	int rc;
 805
 806#ifdef CONFIG_X86_64
 807	if (ctxt->mode >= X86EMUL_MODE_PROT16) {
 808		if (cs_desc->l) {
 809			u64 efer = 0;
 810
 811			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
 812			if (efer & EFER_LMA)
 813				mode = X86EMUL_MODE_PROT64;
 814		} else
 815			mode = X86EMUL_MODE_PROT32; /* temporary value */
 816	}
 817#endif
 818	if (mode == X86EMUL_MODE_PROT16 || mode == X86EMUL_MODE_PROT32)
 819		mode = cs_desc->d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
 820	rc = assign_eip(ctxt, dst, mode);
 821	if (rc == X86EMUL_CONTINUE)
 822		ctxt->mode = mode;
 823	return rc;
 824}
 825
 826static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
 827{
 828	return assign_eip_near(ctxt, ctxt->_eip + rel);
 829}
 830
 831static int linear_read_system(struct x86_emulate_ctxt *ctxt, ulong linear,
 832			      void *data, unsigned size)
 833{
 834	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception, true);
 835}
 836
 837static int linear_write_system(struct x86_emulate_ctxt *ctxt,
 838			       ulong linear, void *data,
 839			       unsigned int size)
 840{
 841	return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception, true);
 842}
 843
 844static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
 845			      struct segmented_address addr,
 846			      void *data,
 847			      unsigned size)
 848{
 849	int rc;
 850	ulong linear;
 851
 852	rc = linearize(ctxt, addr, size, false, &linear);
 853	if (rc != X86EMUL_CONTINUE)
 854		return rc;
 855	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception, false);
 856}
 857
 858static int segmented_write_std(struct x86_emulate_ctxt *ctxt,
 859			       struct segmented_address addr,
 860			       void *data,
 861			       unsigned int size)
 862{
 863	int rc;
 864	ulong linear;
 865
 866	rc = linearize(ctxt, addr, size, true, &linear);
 867	if (rc != X86EMUL_CONTINUE)
 868		return rc;
 869	return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception, false);
 870}
 871
 872/*
 873 * Prefetch the remaining bytes of the instruction without crossing page
 874 * boundary if they are not in fetch_cache yet.
 875 */
 876static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
 877{
 878	int rc;
 879	unsigned size, max_size;
 880	unsigned long linear;
 881	int cur_size = ctxt->fetch.end - ctxt->fetch.data;
 882	struct segmented_address addr = { .seg = VCPU_SREG_CS,
 883					   .ea = ctxt->eip + cur_size };
 884
 885	/*
 886	 * We do not know exactly how many bytes will be needed, and
 887	 * __linearize is expensive, so fetch as much as possible.  We
 888	 * just have to avoid going beyond the 15 byte limit, the end
 889	 * of the segment, or the end of the page.
 890	 *
 891	 * __linearize is called with size 0 so that it does not do any
 892	 * boundary check itself.  Instead, we use max_size to check
 893	 * against op_size.
 894	 */
 895	rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
 896			 &linear);
 897	if (unlikely(rc != X86EMUL_CONTINUE))
 898		return rc;
 899
 900	size = min_t(unsigned, 15UL ^ cur_size, max_size);
 901	size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
 902
 903	/*
 904	 * One instruction can only straddle two pages,
 905	 * and one has been loaded at the beginning of
 906	 * x86_decode_insn.  So, if not enough bytes
 907	 * still, we must have hit the 15-byte boundary.
 908	 */
 909	if (unlikely(size < op_size))
 910		return emulate_gp(ctxt, 0);
 911
 912	rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
 913			      size, &ctxt->exception);
 914	if (unlikely(rc != X86EMUL_CONTINUE))
 915		return rc;
 916	ctxt->fetch.end += size;
 917	return X86EMUL_CONTINUE;
 918}
 919
 920static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
 921					       unsigned size)
 922{
 923	unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;
 924
 925	if (unlikely(done_size < size))
 926		return __do_insn_fetch_bytes(ctxt, size - done_size);
 927	else
 928		return X86EMUL_CONTINUE;
 929}
 930
 931/* Fetch next part of the instruction being emulated. */
 932#define insn_fetch(_type, _ctxt)					\
 933({	_type _x;							\
 934									\
 935	rc = do_insn_fetch_bytes(_ctxt, sizeof(_type));			\
 936	if (rc != X86EMUL_CONTINUE)					\
 937		goto done;						\
 938	ctxt->_eip += sizeof(_type);					\
 939	memcpy(&_x, ctxt->fetch.ptr, sizeof(_type));			\
 940	ctxt->fetch.ptr += sizeof(_type);				\
 941	_x;								\
 942})
 943
 944#define insn_fetch_arr(_arr, _size, _ctxt)				\
 945({									\
 946	rc = do_insn_fetch_bytes(_ctxt, _size);				\
 947	if (rc != X86EMUL_CONTINUE)					\
 948		goto done;						\
 949	ctxt->_eip += (_size);						\
 950	memcpy(_arr, ctxt->fetch.ptr, _size);				\
 951	ctxt->fetch.ptr += (_size);					\
 952})
 953
 954/*
 955 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 956 * pointer into the block that addresses the relevant register.
 957 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 958 */
 959static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
 960			     int byteop)
 961{
 962	void *p;
 963	int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
 964
 965	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
 966		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
 967	else
 968		p = reg_rmw(ctxt, modrm_reg);
 969	return p;
 970}
 971
 972static int read_descriptor(struct x86_emulate_ctxt *ctxt,
 973			   struct segmented_address addr,
 974			   u16 *size, unsigned long *address, int op_bytes)
 975{
 976	int rc;
 977
 978	if (op_bytes == 2)
 979		op_bytes = 3;
 980	*address = 0;
 981	rc = segmented_read_std(ctxt, addr, size, 2);
 982	if (rc != X86EMUL_CONTINUE)
 983		return rc;
 984	addr.ea += 2;
 985	rc = segmented_read_std(ctxt, addr, address, op_bytes);
 986	return rc;
 987}
 988
 989FASTOP2(add);
 990FASTOP2(or);
 991FASTOP2(adc);
 992FASTOP2(sbb);
 993FASTOP2(and);
 994FASTOP2(sub);
 995FASTOP2(xor);
 996FASTOP2(cmp);
 997FASTOP2(test);
 998
 999FASTOP1SRC2(mul, mul_ex);
1000FASTOP1SRC2(imul, imul_ex);
1001FASTOP1SRC2EX(div, div_ex);
1002FASTOP1SRC2EX(idiv, idiv_ex);
1003
1004FASTOP3WCL(shld);
1005FASTOP3WCL(shrd);
1006
1007FASTOP2W(imul);
1008
1009FASTOP1(not);
1010FASTOP1(neg);
1011FASTOP1(inc);
1012FASTOP1(dec);
1013
1014FASTOP2CL(rol);
1015FASTOP2CL(ror);
1016FASTOP2CL(rcl);
1017FASTOP2CL(rcr);
1018FASTOP2CL(shl);
1019FASTOP2CL(shr);
1020FASTOP2CL(sar);
1021
1022FASTOP2W(bsf);
1023FASTOP2W(bsr);
1024FASTOP2W(bt);
1025FASTOP2W(bts);
1026FASTOP2W(btr);
1027FASTOP2W(btc);
1028
1029FASTOP2(xadd);
1030
1031FASTOP2R(cmp, cmp_r);
1032
1033static int em_bsf_c(struct x86_emulate_ctxt *ctxt)
1034{
1035	/* If src is zero, do not writeback, but update flags */
1036	if (ctxt->src.val == 0)
1037		ctxt->dst.type = OP_NONE;
1038	return fastop(ctxt, em_bsf);
1039}
1040
1041static int em_bsr_c(struct x86_emulate_ctxt *ctxt)
1042{
1043	/* If src is zero, do not writeback, but update flags */
1044	if (ctxt->src.val == 0)
1045		ctxt->dst.type = OP_NONE;
1046	return fastop(ctxt, em_bsr);
1047}
1048
1049static __always_inline u8 test_cc(unsigned int condition, unsigned long flags)
1050{
1051	u8 rc;
1052	void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
1053
1054	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
1055	asm("push %[flags]; popf; " CALL_NOSPEC
1056	    : "=a"(rc) : [thunk_target]"r"(fop), [flags]"r"(flags));
1057	return rc;
1058}
1059
1060static void fetch_register_operand(struct operand *op)
1061{
1062	switch (op->bytes) {
1063	case 1:
1064		op->val = *(u8 *)op->addr.reg;
1065		break;
1066	case 2:
1067		op->val = *(u16 *)op->addr.reg;
1068		break;
1069	case 4:
1070		op->val = *(u32 *)op->addr.reg;
1071		break;
1072	case 8:
1073		op->val = *(u64 *)op->addr.reg;
1074		break;
1075	}
1076}
1077
1078static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
1079{
1080	switch (reg) {
1081	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
1082	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
1083	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
1084	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
1085	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
1086	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
1087	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
1088	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
1089#ifdef CONFIG_X86_64
1090	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
1091	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
1092	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
1093	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
1094	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
1095	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
1096	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
1097	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
1098#endif
1099	default: BUG();
1100	}
1101}
1102
1103static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
1104			  int reg)
1105{
1106	switch (reg) {
1107	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
1108	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
1109	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
1110	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
1111	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
1112	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
1113	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
1114	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
1115#ifdef CONFIG_X86_64
1116	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
1117	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
1118	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
1119	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
1120	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
1121	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
1122	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
1123	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
1124#endif
1125	default: BUG();
1126	}
1127}
1128
1129static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
1130{
1131	switch (reg) {
1132	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
1133	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
1134	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
1135	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
1136	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
1137	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
1138	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
1139	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
1140	default: BUG();
1141	}
1142}
1143
1144static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
1145{
1146	switch (reg) {
1147	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
1148	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
1149	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
1150	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
1151	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
1152	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
1153	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
1154	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
1155	default: BUG();
1156	}
1157}
1158
1159static int em_fninit(struct x86_emulate_ctxt *ctxt)
1160{
1161	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1162		return emulate_nm(ctxt);
1163
 
1164	asm volatile("fninit");
 
1165	return X86EMUL_CONTINUE;
1166}
1167
1168static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
1169{
1170	u16 fcw;
1171
1172	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1173		return emulate_nm(ctxt);
1174
 
1175	asm volatile("fnstcw %0": "+m"(fcw));
 
1176
1177	ctxt->dst.val = fcw;
1178
1179	return X86EMUL_CONTINUE;
1180}
1181
1182static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
1183{
1184	u16 fsw;
1185
1186	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1187		return emulate_nm(ctxt);
1188
 
1189	asm volatile("fnstsw %0": "+m"(fsw));
 
1190
1191	ctxt->dst.val = fsw;
1192
1193	return X86EMUL_CONTINUE;
1194}
1195
1196static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1197				    struct operand *op)
1198{
1199	unsigned reg = ctxt->modrm_reg;
1200
1201	if (!(ctxt->d & ModRM))
 
 
1202		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
1203
1204	if (ctxt->d & Sse) {
1205		op->type = OP_XMM;
1206		op->bytes = 16;
1207		op->addr.xmm = reg;
1208		read_sse_reg(ctxt, &op->vec_val, reg);
1209		return;
1210	}
1211	if (ctxt->d & Mmx) {
1212		reg &= 7;
1213		op->type = OP_MM;
1214		op->bytes = 8;
1215		op->addr.mm = reg;
1216		return;
1217	}
1218
1219	op->type = OP_REG;
1220	op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1221	op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
1222
1223	fetch_register_operand(op);
1224	op->orig_val = op->val;
1225}
1226
1227static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
1228{
1229	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
1230		ctxt->modrm_seg = VCPU_SREG_SS;
1231}
1232
1233static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1234			struct operand *op)
1235{
1236	u8 sib;
1237	int index_reg, base_reg, scale;
1238	int rc = X86EMUL_CONTINUE;
1239	ulong modrm_ea = 0;
1240
1241	ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
1242	index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
1243	base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
1244
1245	ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
1246	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
1247	ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
1248	ctxt->modrm_seg = VCPU_SREG_DS;
1249
1250	if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
1251		op->type = OP_REG;
1252		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1253		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
1254				ctxt->d & ByteOp);
1255		if (ctxt->d & Sse) {
1256			op->type = OP_XMM;
1257			op->bytes = 16;
1258			op->addr.xmm = ctxt->modrm_rm;
1259			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
1260			return rc;
1261		}
1262		if (ctxt->d & Mmx) {
1263			op->type = OP_MM;
1264			op->bytes = 8;
1265			op->addr.mm = ctxt->modrm_rm & 7;
1266			return rc;
1267		}
1268		fetch_register_operand(op);
1269		return rc;
1270	}
1271
1272	op->type = OP_MEM;
1273
1274	if (ctxt->ad_bytes == 2) {
1275		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
1276		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
1277		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
1278		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1279
1280		/* 16-bit ModR/M decode. */
1281		switch (ctxt->modrm_mod) {
1282		case 0:
1283			if (ctxt->modrm_rm == 6)
1284				modrm_ea += insn_fetch(u16, ctxt);
1285			break;
1286		case 1:
1287			modrm_ea += insn_fetch(s8, ctxt);
1288			break;
1289		case 2:
1290			modrm_ea += insn_fetch(u16, ctxt);
1291			break;
1292		}
1293		switch (ctxt->modrm_rm) {
1294		case 0:
1295			modrm_ea += bx + si;
1296			break;
1297		case 1:
1298			modrm_ea += bx + di;
1299			break;
1300		case 2:
1301			modrm_ea += bp + si;
1302			break;
1303		case 3:
1304			modrm_ea += bp + di;
1305			break;
1306		case 4:
1307			modrm_ea += si;
1308			break;
1309		case 5:
1310			modrm_ea += di;
1311			break;
1312		case 6:
1313			if (ctxt->modrm_mod != 0)
1314				modrm_ea += bp;
1315			break;
1316		case 7:
1317			modrm_ea += bx;
1318			break;
1319		}
1320		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
1321		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
1322			ctxt->modrm_seg = VCPU_SREG_SS;
1323		modrm_ea = (u16)modrm_ea;
1324	} else {
1325		/* 32/64-bit ModR/M decode. */
1326		if ((ctxt->modrm_rm & 7) == 4) {
1327			sib = insn_fetch(u8, ctxt);
1328			index_reg |= (sib >> 3) & 7;
1329			base_reg |= sib & 7;
1330			scale = sib >> 6;
1331
1332			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1333				modrm_ea += insn_fetch(s32, ctxt);
1334			else {
1335				modrm_ea += reg_read(ctxt, base_reg);
1336				adjust_modrm_seg(ctxt, base_reg);
1337				/* Increment ESP on POP [ESP] */
1338				if ((ctxt->d & IncSP) &&
1339				    base_reg == VCPU_REGS_RSP)
1340					modrm_ea += ctxt->op_bytes;
1341			}
1342			if (index_reg != 4)
1343				modrm_ea += reg_read(ctxt, index_reg) << scale;
1344		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1345			modrm_ea += insn_fetch(s32, ctxt);
1346			if (ctxt->mode == X86EMUL_MODE_PROT64)
1347				ctxt->rip_relative = 1;
1348		} else {
1349			base_reg = ctxt->modrm_rm;
1350			modrm_ea += reg_read(ctxt, base_reg);
1351			adjust_modrm_seg(ctxt, base_reg);
1352		}
1353		switch (ctxt->modrm_mod) {
1354		case 1:
1355			modrm_ea += insn_fetch(s8, ctxt);
1356			break;
1357		case 2:
1358			modrm_ea += insn_fetch(s32, ctxt);
1359			break;
1360		}
1361	}
1362	op->addr.mem.ea = modrm_ea;
1363	if (ctxt->ad_bytes != 8)
1364		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
1365
1366done:
1367	return rc;
1368}
1369
1370static int decode_abs(struct x86_emulate_ctxt *ctxt,
1371		      struct operand *op)
1372{
1373	int rc = X86EMUL_CONTINUE;
1374
1375	op->type = OP_MEM;
1376	switch (ctxt->ad_bytes) {
1377	case 2:
1378		op->addr.mem.ea = insn_fetch(u16, ctxt);
1379		break;
1380	case 4:
1381		op->addr.mem.ea = insn_fetch(u32, ctxt);
1382		break;
1383	case 8:
1384		op->addr.mem.ea = insn_fetch(u64, ctxt);
1385		break;
1386	}
1387done:
1388	return rc;
1389}
1390
1391static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1392{
1393	long sv = 0, mask;
1394
1395	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1396		mask = ~((long)ctxt->dst.bytes * 8 - 1);
1397
1398		if (ctxt->src.bytes == 2)
1399			sv = (s16)ctxt->src.val & (s16)mask;
1400		else if (ctxt->src.bytes == 4)
1401			sv = (s32)ctxt->src.val & (s32)mask;
1402		else
1403			sv = (s64)ctxt->src.val & (s64)mask;
1404
1405		ctxt->dst.addr.mem.ea = address_mask(ctxt,
1406					   ctxt->dst.addr.mem.ea + (sv >> 3));
1407	}
1408
1409	/* only subword offset */
1410	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1411}
1412
1413static int read_emulated(struct x86_emulate_ctxt *ctxt,
1414			 unsigned long addr, void *dest, unsigned size)
1415{
1416	int rc;
1417	struct read_cache *mc = &ctxt->mem_read;
1418
1419	if (mc->pos < mc->end)
1420		goto read_cached;
1421
1422	WARN_ON((mc->end + size) >= sizeof(mc->data));
 
1423
1424	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
1425				      &ctxt->exception);
1426	if (rc != X86EMUL_CONTINUE)
1427		return rc;
1428
1429	mc->end += size;
1430
1431read_cached:
1432	memcpy(dest, mc->data + mc->pos, size);
1433	mc->pos += size;
1434	return X86EMUL_CONTINUE;
1435}
1436
1437static int segmented_read(struct x86_emulate_ctxt *ctxt,
1438			  struct segmented_address addr,
1439			  void *data,
1440			  unsigned size)
1441{
1442	int rc;
1443	ulong linear;
1444
1445	rc = linearize(ctxt, addr, size, false, &linear);
1446	if (rc != X86EMUL_CONTINUE)
1447		return rc;
1448	return read_emulated(ctxt, linear, data, size);
1449}
1450
1451static int segmented_write(struct x86_emulate_ctxt *ctxt,
1452			   struct segmented_address addr,
1453			   const void *data,
1454			   unsigned size)
1455{
1456	int rc;
1457	ulong linear;
1458
1459	rc = linearize(ctxt, addr, size, true, &linear);
1460	if (rc != X86EMUL_CONTINUE)
1461		return rc;
1462	return ctxt->ops->write_emulated(ctxt, linear, data, size,
1463					 &ctxt->exception);
1464}
1465
1466static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
1467			     struct segmented_address addr,
1468			     const void *orig_data, const void *data,
1469			     unsigned size)
1470{
1471	int rc;
1472	ulong linear;
1473
1474	rc = linearize(ctxt, addr, size, true, &linear);
1475	if (rc != X86EMUL_CONTINUE)
1476		return rc;
1477	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
1478					   size, &ctxt->exception);
1479}
1480
1481static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
1482			   unsigned int size, unsigned short port,
1483			   void *dest)
1484{
1485	struct read_cache *rc = &ctxt->io_read;
1486
1487	if (rc->pos == rc->end) { /* refill pio read ahead */
1488		unsigned int in_page, n;
1489		unsigned int count = ctxt->rep_prefix ?
1490			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1491		in_page = (ctxt->eflags & X86_EFLAGS_DF) ?
1492			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
1493			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1494		n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
1495		if (n == 0)
1496			n = 1;
1497		rc->pos = rc->end = 0;
1498		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1499			return 0;
1500		rc->end = n * size;
1501	}
1502
1503	if (ctxt->rep_prefix && (ctxt->d & String) &&
1504	    !(ctxt->eflags & X86_EFLAGS_DF)) {
1505		ctxt->dst.data = rc->data + rc->pos;
1506		ctxt->dst.type = OP_MEM_STR;
1507		ctxt->dst.count = (rc->end - rc->pos) / size;
1508		rc->pos = rc->end;
1509	} else {
1510		memcpy(dest, rc->data + rc->pos, size);
1511		rc->pos += size;
1512	}
1513	return 1;
1514}
1515
1516static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
1517				     u16 index, struct desc_struct *desc)
1518{
1519	struct desc_ptr dt;
1520	ulong addr;
1521
1522	ctxt->ops->get_idt(ctxt, &dt);
1523
1524	if (dt.size < index * 8 + 7)
1525		return emulate_gp(ctxt, index << 3 | 0x2);
1526
1527	addr = dt.address + index * 8;
1528	return linear_read_system(ctxt, addr, desc, sizeof(*desc));
1529}
1530
1531static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
1532				     u16 selector, struct desc_ptr *dt)
1533{
1534	const struct x86_emulate_ops *ops = ctxt->ops;
1535	u32 base3 = 0;
1536
1537	if (selector & 1 << 2) {
1538		struct desc_struct desc;
1539		u16 sel;
1540
1541		memset(dt, 0, sizeof(*dt));
1542		if (!ops->get_segment(ctxt, &sel, &desc, &base3,
1543				      VCPU_SREG_LDTR))
1544			return;
1545
1546		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1547		dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
1548	} else
1549		ops->get_gdt(ctxt, dt);
1550}
1551
1552static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
1553			      u16 selector, ulong *desc_addr_p)
1554{
1555	struct desc_ptr dt;
1556	u16 index = selector >> 3;
1557	ulong addr;
1558
1559	get_descriptor_table_ptr(ctxt, selector, &dt);
1560
1561	if (dt.size < index * 8 + 7)
1562		return emulate_gp(ctxt, selector & 0xfffc);
1563
1564	addr = dt.address + index * 8;
1565
1566#ifdef CONFIG_X86_64
1567	if (addr >> 32 != 0) {
1568		u64 efer = 0;
1569
1570		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
1571		if (!(efer & EFER_LMA))
1572			addr &= (u32)-1;
1573	}
1574#endif
1575
1576	*desc_addr_p = addr;
1577	return X86EMUL_CONTINUE;
1578}
1579
1580/* allowed just for 8 bytes segments */
1581static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1582				   u16 selector, struct desc_struct *desc,
1583				   ulong *desc_addr_p)
1584{
1585	int rc;
1586
1587	rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
1588	if (rc != X86EMUL_CONTINUE)
1589		return rc;
1590
1591	return linear_read_system(ctxt, *desc_addr_p, desc, sizeof(*desc));
1592}
1593
1594/* allowed just for 8 bytes segments */
1595static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1596				    u16 selector, struct desc_struct *desc)
1597{
1598	int rc;
1599	ulong addr;
1600
1601	rc = get_descriptor_ptr(ctxt, selector, &addr);
1602	if (rc != X86EMUL_CONTINUE)
1603		return rc;
1604
1605	return linear_write_system(ctxt, addr, desc, sizeof(*desc));
1606}
1607
1608static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1609				     u16 selector, int seg, u8 cpl,
1610				     enum x86_transfer_type transfer,
1611				     struct desc_struct *desc)
1612{
1613	struct desc_struct seg_desc, old_desc;
1614	u8 dpl, rpl;
1615	unsigned err_vec = GP_VECTOR;
1616	u32 err_code = 0;
1617	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1618	ulong desc_addr;
1619	int ret;
1620	u16 dummy;
1621	u32 base3 = 0;
1622
1623	memset(&seg_desc, 0, sizeof(seg_desc));
1624
1625	if (ctxt->mode == X86EMUL_MODE_REAL) {
1626		/* set real mode segment descriptor (keep limit etc. for
1627		 * unreal mode) */
1628		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1629		set_desc_base(&seg_desc, selector << 4);
1630		goto load;
1631	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
1632		/* VM86 needs a clean new segment descriptor */
1633		set_desc_base(&seg_desc, selector << 4);
1634		set_desc_limit(&seg_desc, 0xffff);
1635		seg_desc.type = 3;
1636		seg_desc.p = 1;
1637		seg_desc.s = 1;
1638		seg_desc.dpl = 3;
1639		goto load;
1640	}
1641
1642	rpl = selector & 3;
1643
1644	/* TR should be in GDT only */
1645	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1646		goto exception;
1647
1648	/* NULL selector is not valid for TR, CS and (except for long mode) SS */
1649	if (null_selector) {
1650		if (seg == VCPU_SREG_CS || seg == VCPU_SREG_TR)
1651			goto exception;
1652
1653		if (seg == VCPU_SREG_SS) {
1654			if (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl)
1655				goto exception;
1656
1657			/*
1658			 * ctxt->ops->set_segment expects the CPL to be in
1659			 * SS.DPL, so fake an expand-up 32-bit data segment.
1660			 */
1661			seg_desc.type = 3;
1662			seg_desc.p = 1;
1663			seg_desc.s = 1;
1664			seg_desc.dpl = cpl;
1665			seg_desc.d = 1;
1666			seg_desc.g = 1;
1667		}
1668
1669		/* Skip all following checks */
1670		goto load;
1671	}
1672
1673	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1674	if (ret != X86EMUL_CONTINUE)
1675		return ret;
1676
1677	err_code = selector & 0xfffc;
1678	err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
1679							   GP_VECTOR;
1680
1681	/* can't load system descriptor into segment selector */
1682	if (seg <= VCPU_SREG_GS && !seg_desc.s) {
1683		if (transfer == X86_TRANSFER_CALL_JMP)
1684			return X86EMUL_UNHANDLEABLE;
1685		goto exception;
1686	}
1687
1688	if (!seg_desc.p) {
1689		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1690		goto exception;
1691	}
1692
1693	dpl = seg_desc.dpl;
1694
1695	switch (seg) {
1696	case VCPU_SREG_SS:
1697		/*
1698		 * segment is not a writable data segment or segment
1699		 * selector's RPL != CPL or segment selector's RPL != CPL
1700		 */
1701		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1702			goto exception;
1703		break;
1704	case VCPU_SREG_CS:
 
 
 
 
 
 
 
 
1705		if (!(seg_desc.type & 8))
1706			goto exception;
1707
1708		if (seg_desc.type & 4) {
1709			/* conforming */
1710			if (dpl > cpl)
1711				goto exception;
1712		} else {
1713			/* nonconforming */
1714			if (rpl > cpl || dpl != cpl)
1715				goto exception;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1716		}
1717		/* in long-mode d/b must be clear if l is set */
1718		if (seg_desc.d && seg_desc.l) {
1719			u64 efer = 0;
1720
1721			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
1722			if (efer & EFER_LMA)
1723				goto exception;
1724		}
1725
1726		/* CS(RPL) <- CPL */
1727		selector = (selector & 0xfffc) | cpl;
1728		break;
1729	case VCPU_SREG_TR:
1730		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1731			goto exception;
1732		old_desc = seg_desc;
1733		seg_desc.type |= 2; /* busy */
1734		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
1735						  sizeof(seg_desc), &ctxt->exception);
1736		if (ret != X86EMUL_CONTINUE)
1737			return ret;
1738		break;
1739	case VCPU_SREG_LDTR:
1740		if (seg_desc.s || seg_desc.type != 2)
1741			goto exception;
1742		break;
1743	default: /*  DS, ES, FS, or GS */
1744		/*
1745		 * segment is not a data or readable code segment or
1746		 * ((segment is a data or nonconforming code segment)
1747		 * and (both RPL and CPL > DPL))
1748		 */
1749		if ((seg_desc.type & 0xa) == 0x8 ||
1750		    (((seg_desc.type & 0xc) != 0xc) &&
1751		     (rpl > dpl && cpl > dpl)))
1752			goto exception;
1753		break;
1754	}
1755
 
 
 
 
 
1756	if (seg_desc.s) {
1757		/* mark segment as accessed */
1758		if (!(seg_desc.type & 1)) {
1759			seg_desc.type |= 1;
1760			ret = write_segment_descriptor(ctxt, selector,
1761						       &seg_desc);
1762			if (ret != X86EMUL_CONTINUE)
1763				return ret;
1764		}
1765	} else if (ctxt->mode == X86EMUL_MODE_PROT64) {
1766		ret = linear_read_system(ctxt, desc_addr+8, &base3, sizeof(base3));
1767		if (ret != X86EMUL_CONTINUE)
1768			return ret;
1769		if (emul_is_noncanonical_address(get_desc_base(&seg_desc) |
1770				((u64)base3 << 32), ctxt))
1771			return emulate_gp(ctxt, 0);
 
 
 
 
 
 
 
 
 
 
1772	}
1773load:
1774	ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
1775	if (desc)
1776		*desc = seg_desc;
1777	return X86EMUL_CONTINUE;
1778exception:
1779	return emulate_exception(ctxt, err_vec, err_code, true);
1780}
1781
1782static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1783				   u16 selector, int seg)
1784{
1785	u8 cpl = ctxt->ops->cpl(ctxt);
1786
1787	/*
1788	 * None of MOV, POP and LSS can load a NULL selector in CPL=3, but
1789	 * they can load it at CPL<3 (Intel's manual says only LSS can,
1790	 * but it's wrong).
1791	 *
1792	 * However, the Intel manual says that putting IST=1/DPL=3 in
1793	 * an interrupt gate will result in SS=3 (the AMD manual instead
1794	 * says it doesn't), so allow SS=3 in __load_segment_descriptor
1795	 * and only forbid it here.
1796	 */
1797	if (seg == VCPU_SREG_SS && selector == 3 &&
1798	    ctxt->mode == X86EMUL_MODE_PROT64)
1799		return emulate_exception(ctxt, GP_VECTOR, 0, true);
1800
1801	return __load_segment_descriptor(ctxt, selector, seg, cpl,
1802					 X86_TRANSFER_NONE, NULL);
1803}
1804
1805static void write_register_operand(struct operand *op)
1806{
1807	return assign_register(op->addr.reg, op->val, op->bytes);
1808}
1809
1810static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1811{
1812	switch (op->type) {
1813	case OP_REG:
1814		write_register_operand(op);
1815		break;
1816	case OP_MEM:
1817		if (ctxt->lock_prefix)
1818			return segmented_cmpxchg(ctxt,
1819						 op->addr.mem,
1820						 &op->orig_val,
1821						 &op->val,
1822						 op->bytes);
1823		else
1824			return segmented_write(ctxt,
1825					       op->addr.mem,
1826					       &op->val,
1827					       op->bytes);
1828		break;
1829	case OP_MEM_STR:
1830		return segmented_write(ctxt,
1831				       op->addr.mem,
1832				       op->data,
1833				       op->bytes * op->count);
1834		break;
1835	case OP_XMM:
1836		write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
1837		break;
1838	case OP_MM:
1839		write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
1840		break;
1841	case OP_NONE:
1842		/* no writeback */
1843		break;
1844	default:
1845		break;
1846	}
1847	return X86EMUL_CONTINUE;
1848}
1849
1850static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1851{
1852	struct segmented_address addr;
1853
1854	rsp_increment(ctxt, -bytes);
1855	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1856	addr.seg = VCPU_SREG_SS;
1857
1858	return segmented_write(ctxt, addr, data, bytes);
1859}
1860
1861static int em_push(struct x86_emulate_ctxt *ctxt)
1862{
1863	/* Disable writeback. */
1864	ctxt->dst.type = OP_NONE;
1865	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1866}
1867
1868static int emulate_pop(struct x86_emulate_ctxt *ctxt,
1869		       void *dest, int len)
1870{
1871	int rc;
1872	struct segmented_address addr;
1873
1874	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1875	addr.seg = VCPU_SREG_SS;
1876	rc = segmented_read(ctxt, addr, dest, len);
1877	if (rc != X86EMUL_CONTINUE)
1878		return rc;
1879
1880	rsp_increment(ctxt, len);
1881	return rc;
1882}
1883
1884static int em_pop(struct x86_emulate_ctxt *ctxt)
1885{
1886	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1887}
1888
1889static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1890			void *dest, int len)
1891{
1892	int rc;
1893	unsigned long val, change_mask;
 
1894	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
1895	int cpl = ctxt->ops->cpl(ctxt);
1896
1897	rc = emulate_pop(ctxt, &val, len);
1898	if (rc != X86EMUL_CONTINUE)
1899		return rc;
1900
1901	change_mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
1902		      X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF |
1903		      X86_EFLAGS_TF | X86_EFLAGS_DF | X86_EFLAGS_NT |
1904		      X86_EFLAGS_AC | X86_EFLAGS_ID;
1905
1906	switch(ctxt->mode) {
1907	case X86EMUL_MODE_PROT64:
1908	case X86EMUL_MODE_PROT32:
1909	case X86EMUL_MODE_PROT16:
1910		if (cpl == 0)
1911			change_mask |= X86_EFLAGS_IOPL;
1912		if (cpl <= iopl)
1913			change_mask |= X86_EFLAGS_IF;
1914		break;
1915	case X86EMUL_MODE_VM86:
1916		if (iopl < 3)
1917			return emulate_gp(ctxt, 0);
1918		change_mask |= X86_EFLAGS_IF;
1919		break;
1920	default: /* real mode */
1921		change_mask |= (X86_EFLAGS_IOPL | X86_EFLAGS_IF);
1922		break;
1923	}
1924
1925	*(unsigned long *)dest =
1926		(ctxt->eflags & ~change_mask) | (val & change_mask);
1927
1928	return rc;
1929}
1930
1931static int em_popf(struct x86_emulate_ctxt *ctxt)
1932{
1933	ctxt->dst.type = OP_REG;
1934	ctxt->dst.addr.reg = &ctxt->eflags;
1935	ctxt->dst.bytes = ctxt->op_bytes;
1936	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1937}
1938
1939static int em_enter(struct x86_emulate_ctxt *ctxt)
1940{
1941	int rc;
1942	unsigned frame_size = ctxt->src.val;
1943	unsigned nesting_level = ctxt->src2.val & 31;
1944	ulong rbp;
1945
1946	if (nesting_level)
1947		return X86EMUL_UNHANDLEABLE;
1948
1949	rbp = reg_read(ctxt, VCPU_REGS_RBP);
1950	rc = push(ctxt, &rbp, stack_size(ctxt));
1951	if (rc != X86EMUL_CONTINUE)
1952		return rc;
1953	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
1954		      stack_mask(ctxt));
1955	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
1956		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
1957		      stack_mask(ctxt));
1958	return X86EMUL_CONTINUE;
1959}
1960
1961static int em_leave(struct x86_emulate_ctxt *ctxt)
1962{
1963	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
1964		      stack_mask(ctxt));
1965	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
1966}
1967
1968static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1969{
1970	int seg = ctxt->src2.val;
1971
1972	ctxt->src.val = get_segment_selector(ctxt, seg);
1973	if (ctxt->op_bytes == 4) {
1974		rsp_increment(ctxt, -2);
1975		ctxt->op_bytes = 2;
1976	}
1977
1978	return em_push(ctxt);
1979}
1980
1981static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1982{
1983	int seg = ctxt->src2.val;
1984	unsigned long selector;
1985	int rc;
1986
1987	rc = emulate_pop(ctxt, &selector, 2);
1988	if (rc != X86EMUL_CONTINUE)
1989		return rc;
1990
1991	if (ctxt->modrm_reg == VCPU_SREG_SS)
1992		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
1993	if (ctxt->op_bytes > 2)
1994		rsp_increment(ctxt, ctxt->op_bytes - 2);
1995
1996	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1997	return rc;
1998}
1999
2000static int em_pusha(struct x86_emulate_ctxt *ctxt)
2001{
2002	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
2003	int rc = X86EMUL_CONTINUE;
2004	int reg = VCPU_REGS_RAX;
2005
2006	while (reg <= VCPU_REGS_RDI) {
2007		(reg == VCPU_REGS_RSP) ?
2008		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
2009
2010		rc = em_push(ctxt);
2011		if (rc != X86EMUL_CONTINUE)
2012			return rc;
2013
2014		++reg;
2015	}
2016
2017	return rc;
2018}
2019
2020static int em_pushf(struct x86_emulate_ctxt *ctxt)
2021{
2022	ctxt->src.val = (unsigned long)ctxt->eflags & ~X86_EFLAGS_VM;
2023	return em_push(ctxt);
2024}
2025
2026static int em_popa(struct x86_emulate_ctxt *ctxt)
2027{
2028	int rc = X86EMUL_CONTINUE;
2029	int reg = VCPU_REGS_RDI;
2030	u32 val;
2031
2032	while (reg >= VCPU_REGS_RAX) {
2033		if (reg == VCPU_REGS_RSP) {
2034			rsp_increment(ctxt, ctxt->op_bytes);
2035			--reg;
2036		}
2037
2038		rc = emulate_pop(ctxt, &val, ctxt->op_bytes);
2039		if (rc != X86EMUL_CONTINUE)
2040			break;
2041		assign_register(reg_rmw(ctxt, reg), val, ctxt->op_bytes);
2042		--reg;
2043	}
2044	return rc;
2045}
2046
2047static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
2048{
2049	const struct x86_emulate_ops *ops = ctxt->ops;
2050	int rc;
2051	struct desc_ptr dt;
2052	gva_t cs_addr;
2053	gva_t eip_addr;
2054	u16 cs, eip;
2055
2056	/* TODO: Add limit checks */
2057	ctxt->src.val = ctxt->eflags;
2058	rc = em_push(ctxt);
2059	if (rc != X86EMUL_CONTINUE)
2060		return rc;
2061
2062	ctxt->eflags &= ~(X86_EFLAGS_IF | X86_EFLAGS_TF | X86_EFLAGS_AC);
2063
2064	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
2065	rc = em_push(ctxt);
2066	if (rc != X86EMUL_CONTINUE)
2067		return rc;
2068
2069	ctxt->src.val = ctxt->_eip;
2070	rc = em_push(ctxt);
2071	if (rc != X86EMUL_CONTINUE)
2072		return rc;
2073
2074	ops->get_idt(ctxt, &dt);
2075
2076	eip_addr = dt.address + (irq << 2);
2077	cs_addr = dt.address + (irq << 2) + 2;
2078
2079	rc = linear_read_system(ctxt, cs_addr, &cs, 2);
2080	if (rc != X86EMUL_CONTINUE)
2081		return rc;
2082
2083	rc = linear_read_system(ctxt, eip_addr, &eip, 2);
2084	if (rc != X86EMUL_CONTINUE)
2085		return rc;
2086
2087	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
2088	if (rc != X86EMUL_CONTINUE)
2089		return rc;
2090
2091	ctxt->_eip = eip;
2092
2093	return rc;
2094}
2095
2096int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
2097{
2098	int rc;
2099
2100	invalidate_registers(ctxt);
2101	rc = __emulate_int_real(ctxt, irq);
2102	if (rc == X86EMUL_CONTINUE)
2103		writeback_registers(ctxt);
2104	return rc;
2105}
2106
2107static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
2108{
2109	switch(ctxt->mode) {
2110	case X86EMUL_MODE_REAL:
2111		return __emulate_int_real(ctxt, irq);
2112	case X86EMUL_MODE_VM86:
2113	case X86EMUL_MODE_PROT16:
2114	case X86EMUL_MODE_PROT32:
2115	case X86EMUL_MODE_PROT64:
2116	default:
2117		/* Protected mode interrupts unimplemented yet */
2118		return X86EMUL_UNHANDLEABLE;
2119	}
2120}
2121
2122static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
2123{
2124	int rc = X86EMUL_CONTINUE;
2125	unsigned long temp_eip = 0;
2126	unsigned long temp_eflags = 0;
2127	unsigned long cs = 0;
2128	unsigned long mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
2129			     X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_TF |
2130			     X86_EFLAGS_IF | X86_EFLAGS_DF | X86_EFLAGS_OF |
2131			     X86_EFLAGS_IOPL | X86_EFLAGS_NT | X86_EFLAGS_RF |
2132			     X86_EFLAGS_AC | X86_EFLAGS_ID |
2133			     X86_EFLAGS_FIXED;
2134	unsigned long vm86_mask = X86_EFLAGS_VM | X86_EFLAGS_VIF |
2135				  X86_EFLAGS_VIP;
2136
2137	/* TODO: Add stack limit check */
2138
2139	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
2140
2141	if (rc != X86EMUL_CONTINUE)
2142		return rc;
2143
2144	if (temp_eip & ~0xffff)
2145		return emulate_gp(ctxt, 0);
2146
2147	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2148
2149	if (rc != X86EMUL_CONTINUE)
2150		return rc;
2151
2152	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
2153
2154	if (rc != X86EMUL_CONTINUE)
2155		return rc;
2156
2157	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2158
2159	if (rc != X86EMUL_CONTINUE)
2160		return rc;
2161
2162	ctxt->_eip = temp_eip;
2163
2164	if (ctxt->op_bytes == 4)
2165		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
2166	else if (ctxt->op_bytes == 2) {
2167		ctxt->eflags &= ~0xffff;
2168		ctxt->eflags |= temp_eflags;
2169	}
2170
2171	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
2172	ctxt->eflags |= X86_EFLAGS_FIXED;
2173	ctxt->ops->set_nmi_mask(ctxt, false);
2174
2175	return rc;
2176}
2177
2178static int em_iret(struct x86_emulate_ctxt *ctxt)
2179{
2180	switch(ctxt->mode) {
2181	case X86EMUL_MODE_REAL:
2182		return emulate_iret_real(ctxt);
2183	case X86EMUL_MODE_VM86:
2184	case X86EMUL_MODE_PROT16:
2185	case X86EMUL_MODE_PROT32:
2186	case X86EMUL_MODE_PROT64:
2187	default:
2188		/* iret from protected mode unimplemented yet */
2189		return X86EMUL_UNHANDLEABLE;
2190	}
2191}
2192
2193static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
2194{
2195	int rc;
2196	unsigned short sel;
2197	struct desc_struct new_desc;
2198	u8 cpl = ctxt->ops->cpl(ctxt);
2199
2200	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2201
2202	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
2203				       X86_TRANSFER_CALL_JMP,
2204				       &new_desc);
2205	if (rc != X86EMUL_CONTINUE)
2206		return rc;
2207
2208	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
2209	/* Error handling is not implemented. */
2210	if (rc != X86EMUL_CONTINUE)
2211		return X86EMUL_UNHANDLEABLE;
2212
2213	return rc;
2214}
2215
2216static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
2217{
2218	return assign_eip_near(ctxt, ctxt->src.val);
2219}
2220
2221static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
2222{
2223	int rc;
2224	long int old_eip;
2225
2226	old_eip = ctxt->_eip;
2227	rc = assign_eip_near(ctxt, ctxt->src.val);
2228	if (rc != X86EMUL_CONTINUE)
2229		return rc;
2230	ctxt->src.val = old_eip;
2231	rc = em_push(ctxt);
2232	return rc;
2233}
2234
2235static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2236{
2237	u64 old = ctxt->dst.orig_val64;
2238
2239	if (ctxt->dst.bytes == 16)
2240		return X86EMUL_UNHANDLEABLE;
2241
2242	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
2243	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
2244		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
2245		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2246		ctxt->eflags &= ~X86_EFLAGS_ZF;
2247	} else {
2248		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
2249			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2250
2251		ctxt->eflags |= X86_EFLAGS_ZF;
2252	}
2253	return X86EMUL_CONTINUE;
2254}
2255
2256static int em_ret(struct x86_emulate_ctxt *ctxt)
2257{
2258	int rc;
2259	unsigned long eip;
2260
2261	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2262	if (rc != X86EMUL_CONTINUE)
2263		return rc;
2264
2265	return assign_eip_near(ctxt, eip);
2266}
2267
2268static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2269{
2270	int rc;
2271	unsigned long eip, cs;
 
2272	int cpl = ctxt->ops->cpl(ctxt);
2273	struct desc_struct new_desc;
2274
2275	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2276	if (rc != X86EMUL_CONTINUE)
2277		return rc;
2278	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2279	if (rc != X86EMUL_CONTINUE)
2280		return rc;
2281	/* Outer-privilege level return is not implemented */
2282	if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
2283		return X86EMUL_UNHANDLEABLE;
2284	rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
2285				       X86_TRANSFER_RET,
2286				       &new_desc);
2287	if (rc != X86EMUL_CONTINUE)
2288		return rc;
2289	rc = assign_eip_far(ctxt, eip, &new_desc);
2290	/* Error handling is not implemented. */
2291	if (rc != X86EMUL_CONTINUE)
2292		return X86EMUL_UNHANDLEABLE;
2293
2294	return rc;
2295}
2296
2297static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
2298{
2299        int rc;
2300
2301        rc = em_ret_far(ctxt);
2302        if (rc != X86EMUL_CONTINUE)
2303                return rc;
2304        rsp_increment(ctxt, ctxt->src.val);
2305        return X86EMUL_CONTINUE;
2306}
2307
2308static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
2309{
2310	/* Save real source value, then compare EAX against destination. */
2311	ctxt->dst.orig_val = ctxt->dst.val;
2312	ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
2313	ctxt->src.orig_val = ctxt->src.val;
2314	ctxt->src.val = ctxt->dst.orig_val;
2315	fastop(ctxt, em_cmp);
2316
2317	if (ctxt->eflags & X86_EFLAGS_ZF) {
2318		/* Success: write back to memory; no update of EAX */
2319		ctxt->src.type = OP_NONE;
2320		ctxt->dst.val = ctxt->src.orig_val;
2321	} else {
2322		/* Failure: write the value we saw to EAX. */
2323		ctxt->src.type = OP_REG;
2324		ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2325		ctxt->src.val = ctxt->dst.orig_val;
2326		/* Create write-cycle to dest by writing the same value */
2327		ctxt->dst.val = ctxt->dst.orig_val;
2328	}
2329	return X86EMUL_CONTINUE;
2330}
2331
2332static int em_lseg(struct x86_emulate_ctxt *ctxt)
2333{
2334	int seg = ctxt->src2.val;
2335	unsigned short sel;
2336	int rc;
2337
2338	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2339
2340	rc = load_segment_descriptor(ctxt, sel, seg);
2341	if (rc != X86EMUL_CONTINUE)
2342		return rc;
2343
2344	ctxt->dst.val = ctxt->src.val;
2345	return rc;
2346}
2347
2348static int emulator_has_longmode(struct x86_emulate_ctxt *ctxt)
2349{
2350#ifdef CONFIG_X86_64
2351	u32 eax, ebx, ecx, edx;
2352
2353	eax = 0x80000001;
2354	ecx = 0;
2355	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
2356	return edx & bit(X86_FEATURE_LM);
2357#else
2358	return false;
2359#endif
2360}
2361
2362static void rsm_set_desc_flags(struct desc_struct *desc, u32 flags)
2363{
2364	desc->g    = (flags >> 23) & 1;
2365	desc->d    = (flags >> 22) & 1;
2366	desc->l    = (flags >> 21) & 1;
2367	desc->avl  = (flags >> 20) & 1;
2368	desc->p    = (flags >> 15) & 1;
2369	desc->dpl  = (flags >> 13) & 3;
2370	desc->s    = (flags >> 12) & 1;
2371	desc->type = (flags >>  8) & 15;
2372}
2373
2374static int rsm_load_seg_32(struct x86_emulate_ctxt *ctxt, const char *smstate,
2375			   int n)
2376{
2377	struct desc_struct desc;
2378	int offset;
2379	u16 selector;
2380
2381	selector = GET_SMSTATE(u32, smstate, 0x7fa8 + n * 4);
2382
2383	if (n < 3)
2384		offset = 0x7f84 + n * 12;
2385	else
2386		offset = 0x7f2c + (n - 3) * 12;
2387
2388	set_desc_base(&desc,      GET_SMSTATE(u32, smstate, offset + 8));
2389	set_desc_limit(&desc,     GET_SMSTATE(u32, smstate, offset + 4));
2390	rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smstate, offset));
2391	ctxt->ops->set_segment(ctxt, selector, &desc, 0, n);
2392	return X86EMUL_CONTINUE;
2393}
2394
2395#ifdef CONFIG_X86_64
2396static int rsm_load_seg_64(struct x86_emulate_ctxt *ctxt, const char *smstate,
2397			   int n)
2398{
2399	struct desc_struct desc;
2400	int offset;
2401	u16 selector;
2402	u32 base3;
2403
2404	offset = 0x7e00 + n * 16;
2405
2406	selector =                GET_SMSTATE(u16, smstate, offset);
2407	rsm_set_desc_flags(&desc, GET_SMSTATE(u16, smstate, offset + 2) << 8);
2408	set_desc_limit(&desc,     GET_SMSTATE(u32, smstate, offset + 4));
2409	set_desc_base(&desc,      GET_SMSTATE(u32, smstate, offset + 8));
2410	base3 =                   GET_SMSTATE(u32, smstate, offset + 12);
2411
2412	ctxt->ops->set_segment(ctxt, selector, &desc, base3, n);
2413	return X86EMUL_CONTINUE;
2414}
2415#endif
2416
2417static int rsm_enter_protected_mode(struct x86_emulate_ctxt *ctxt,
2418				    u64 cr0, u64 cr3, u64 cr4)
2419{
2420	int bad;
2421	u64 pcid;
2422
2423	/* In order to later set CR4.PCIDE, CR3[11:0] must be zero.  */
2424	pcid = 0;
2425	if (cr4 & X86_CR4_PCIDE) {
2426		pcid = cr3 & 0xfff;
2427		cr3 &= ~0xfff;
2428	}
2429
2430	bad = ctxt->ops->set_cr(ctxt, 3, cr3);
2431	if (bad)
2432		return X86EMUL_UNHANDLEABLE;
2433
2434	/*
2435	 * First enable PAE, long mode needs it before CR0.PG = 1 is set.
2436	 * Then enable protected mode.	However, PCID cannot be enabled
2437	 * if EFER.LMA=0, so set it separately.
2438	 */
2439	bad = ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
2440	if (bad)
2441		return X86EMUL_UNHANDLEABLE;
2442
2443	bad = ctxt->ops->set_cr(ctxt, 0, cr0);
2444	if (bad)
2445		return X86EMUL_UNHANDLEABLE;
2446
2447	if (cr4 & X86_CR4_PCIDE) {
2448		bad = ctxt->ops->set_cr(ctxt, 4, cr4);
2449		if (bad)
2450			return X86EMUL_UNHANDLEABLE;
2451		if (pcid) {
2452			bad = ctxt->ops->set_cr(ctxt, 3, cr3 | pcid);
2453			if (bad)
2454				return X86EMUL_UNHANDLEABLE;
2455		}
2456
2457	}
2458
2459	return X86EMUL_CONTINUE;
2460}
2461
2462static int rsm_load_state_32(struct x86_emulate_ctxt *ctxt,
2463			     const char *smstate)
2464{
2465	struct desc_struct desc;
2466	struct desc_ptr dt;
2467	u16 selector;
2468	u32 val, cr0, cr3, cr4;
2469	int i;
2470
2471	cr0 =                      GET_SMSTATE(u32, smstate, 0x7ffc);
2472	cr3 =                      GET_SMSTATE(u32, smstate, 0x7ff8);
2473	ctxt->eflags =             GET_SMSTATE(u32, smstate, 0x7ff4) | X86_EFLAGS_FIXED;
2474	ctxt->_eip =               GET_SMSTATE(u32, smstate, 0x7ff0);
2475
2476	for (i = 0; i < 8; i++)
2477		*reg_write(ctxt, i) = GET_SMSTATE(u32, smstate, 0x7fd0 + i * 4);
2478
2479	val = GET_SMSTATE(u32, smstate, 0x7fcc);
2480	ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
2481	val = GET_SMSTATE(u32, smstate, 0x7fc8);
2482	ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);
2483
2484	selector =                 GET_SMSTATE(u32, smstate, 0x7fc4);
2485	set_desc_base(&desc,       GET_SMSTATE(u32, smstate, 0x7f64));
2486	set_desc_limit(&desc,      GET_SMSTATE(u32, smstate, 0x7f60));
2487	rsm_set_desc_flags(&desc,  GET_SMSTATE(u32, smstate, 0x7f5c));
2488	ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_TR);
2489
2490	selector =                 GET_SMSTATE(u32, smstate, 0x7fc0);
2491	set_desc_base(&desc,       GET_SMSTATE(u32, smstate, 0x7f80));
2492	set_desc_limit(&desc,      GET_SMSTATE(u32, smstate, 0x7f7c));
2493	rsm_set_desc_flags(&desc,  GET_SMSTATE(u32, smstate, 0x7f78));
2494	ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_LDTR);
2495
2496	dt.address =               GET_SMSTATE(u32, smstate, 0x7f74);
2497	dt.size =                  GET_SMSTATE(u32, smstate, 0x7f70);
2498	ctxt->ops->set_gdt(ctxt, &dt);
2499
2500	dt.address =               GET_SMSTATE(u32, smstate, 0x7f58);
2501	dt.size =                  GET_SMSTATE(u32, smstate, 0x7f54);
2502	ctxt->ops->set_idt(ctxt, &dt);
2503
2504	for (i = 0; i < 6; i++) {
2505		int r = rsm_load_seg_32(ctxt, smstate, i);
2506		if (r != X86EMUL_CONTINUE)
2507			return r;
2508	}
2509
2510	cr4 = GET_SMSTATE(u32, smstate, 0x7f14);
2511
2512	ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smstate, 0x7ef8));
2513
2514	return rsm_enter_protected_mode(ctxt, cr0, cr3, cr4);
2515}
2516
2517#ifdef CONFIG_X86_64
2518static int rsm_load_state_64(struct x86_emulate_ctxt *ctxt,
2519			     const char *smstate)
2520{
2521	struct desc_struct desc;
2522	struct desc_ptr dt;
2523	u64 val, cr0, cr3, cr4;
2524	u32 base3;
2525	u16 selector;
2526	int i, r;
2527
2528	for (i = 0; i < 16; i++)
2529		*reg_write(ctxt, i) = GET_SMSTATE(u64, smstate, 0x7ff8 - i * 8);
2530
2531	ctxt->_eip   = GET_SMSTATE(u64, smstate, 0x7f78);
2532	ctxt->eflags = GET_SMSTATE(u32, smstate, 0x7f70) | X86_EFLAGS_FIXED;
2533
2534	val = GET_SMSTATE(u32, smstate, 0x7f68);
2535	ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
2536	val = GET_SMSTATE(u32, smstate, 0x7f60);
2537	ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);
2538
2539	cr0 =                       GET_SMSTATE(u64, smstate, 0x7f58);
2540	cr3 =                       GET_SMSTATE(u64, smstate, 0x7f50);
2541	cr4 =                       GET_SMSTATE(u64, smstate, 0x7f48);
2542	ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smstate, 0x7f00));
2543	val =                       GET_SMSTATE(u64, smstate, 0x7ed0);
2544	ctxt->ops->set_msr(ctxt, MSR_EFER, val & ~EFER_LMA);
2545
2546	selector =                  GET_SMSTATE(u32, smstate, 0x7e90);
2547	rsm_set_desc_flags(&desc,   GET_SMSTATE(u32, smstate, 0x7e92) << 8);
2548	set_desc_limit(&desc,       GET_SMSTATE(u32, smstate, 0x7e94));
2549	set_desc_base(&desc,        GET_SMSTATE(u32, smstate, 0x7e98));
2550	base3 =                     GET_SMSTATE(u32, smstate, 0x7e9c);
2551	ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_TR);
2552
2553	dt.size =                   GET_SMSTATE(u32, smstate, 0x7e84);
2554	dt.address =                GET_SMSTATE(u64, smstate, 0x7e88);
2555	ctxt->ops->set_idt(ctxt, &dt);
2556
2557	selector =                  GET_SMSTATE(u32, smstate, 0x7e70);
2558	rsm_set_desc_flags(&desc,   GET_SMSTATE(u32, smstate, 0x7e72) << 8);
2559	set_desc_limit(&desc,       GET_SMSTATE(u32, smstate, 0x7e74));
2560	set_desc_base(&desc,        GET_SMSTATE(u32, smstate, 0x7e78));
2561	base3 =                     GET_SMSTATE(u32, smstate, 0x7e7c);
2562	ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_LDTR);
2563
2564	dt.size =                   GET_SMSTATE(u32, smstate, 0x7e64);
2565	dt.address =                GET_SMSTATE(u64, smstate, 0x7e68);
2566	ctxt->ops->set_gdt(ctxt, &dt);
2567
2568	r = rsm_enter_protected_mode(ctxt, cr0, cr3, cr4);
2569	if (r != X86EMUL_CONTINUE)
2570		return r;
2571
2572	for (i = 0; i < 6; i++) {
2573		r = rsm_load_seg_64(ctxt, smstate, i);
2574		if (r != X86EMUL_CONTINUE)
2575			return r;
2576	}
2577
2578	return X86EMUL_CONTINUE;
2579}
2580#endif
2581
2582static int em_rsm(struct x86_emulate_ctxt *ctxt)
2583{
2584	unsigned long cr0, cr4, efer;
2585	char buf[512];
2586	u64 smbase;
2587	int ret;
2588
2589	if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_MASK) == 0)
2590		return emulate_ud(ctxt);
2591
2592	smbase = ctxt->ops->get_smbase(ctxt);
2593
2594	ret = ctxt->ops->read_phys(ctxt, smbase + 0xfe00, buf, sizeof(buf));
2595	if (ret != X86EMUL_CONTINUE)
2596		return X86EMUL_UNHANDLEABLE;
2597
2598	if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_INSIDE_NMI_MASK) == 0)
2599		ctxt->ops->set_nmi_mask(ctxt, false);
2600
2601	ctxt->ops->set_hflags(ctxt, ctxt->ops->get_hflags(ctxt) &
2602		~(X86EMUL_SMM_INSIDE_NMI_MASK | X86EMUL_SMM_MASK));
2603
2604	/*
2605	 * Get back to real mode, to prepare a safe state in which to load
2606	 * CR0/CR3/CR4/EFER.  It's all a bit more complicated if the vCPU
2607	 * supports long mode.
2608	 */
2609	if (emulator_has_longmode(ctxt)) {
2610		struct desc_struct cs_desc;
2611
2612		/* Zero CR4.PCIDE before CR0.PG.  */
2613		cr4 = ctxt->ops->get_cr(ctxt, 4);
2614		if (cr4 & X86_CR4_PCIDE)
2615			ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
2616
2617		/* A 32-bit code segment is required to clear EFER.LMA.  */
2618		memset(&cs_desc, 0, sizeof(cs_desc));
2619		cs_desc.type = 0xb;
2620		cs_desc.s = cs_desc.g = cs_desc.p = 1;
2621		ctxt->ops->set_segment(ctxt, 0, &cs_desc, 0, VCPU_SREG_CS);
2622	}
2623
2624	/* For the 64-bit case, this will clear EFER.LMA.  */
2625	cr0 = ctxt->ops->get_cr(ctxt, 0);
2626	if (cr0 & X86_CR0_PE)
2627		ctxt->ops->set_cr(ctxt, 0, cr0 & ~(X86_CR0_PG | X86_CR0_PE));
2628
2629	if (emulator_has_longmode(ctxt)) {
2630		/* Clear CR4.PAE before clearing EFER.LME. */
2631		cr4 = ctxt->ops->get_cr(ctxt, 4);
2632		if (cr4 & X86_CR4_PAE)
2633			ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PAE);
2634
2635		/* And finally go back to 32-bit mode.  */
2636		efer = 0;
2637		ctxt->ops->set_msr(ctxt, MSR_EFER, efer);
2638	}
2639
2640	/*
2641	 * Give pre_leave_smm() a chance to make ISA-specific changes to the
2642	 * vCPU state (e.g. enter guest mode) before loading state from the SMM
2643	 * state-save area.
2644	 */
2645	if (ctxt->ops->pre_leave_smm(ctxt, buf))
2646		return X86EMUL_UNHANDLEABLE;
2647
2648#ifdef CONFIG_X86_64
2649	if (emulator_has_longmode(ctxt))
2650		ret = rsm_load_state_64(ctxt, buf);
2651	else
2652#endif
2653		ret = rsm_load_state_32(ctxt, buf);
2654
2655	if (ret != X86EMUL_CONTINUE) {
2656		/* FIXME: should triple fault */
2657		return X86EMUL_UNHANDLEABLE;
2658	}
2659
2660	ctxt->ops->post_leave_smm(ctxt);
2661
2662	return X86EMUL_CONTINUE;
2663}
2664
2665static void
2666setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2667			struct desc_struct *cs, struct desc_struct *ss)
2668{
2669	cs->l = 0;		/* will be adjusted later */
2670	set_desc_base(cs, 0);	/* flat segment */
2671	cs->g = 1;		/* 4kb granularity */
2672	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2673	cs->type = 0x0b;	/* Read, Execute, Accessed */
2674	cs->s = 1;
2675	cs->dpl = 0;		/* will be adjusted later */
2676	cs->p = 1;
2677	cs->d = 1;
2678	cs->avl = 0;
2679
2680	set_desc_base(ss, 0);	/* flat segment */
2681	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2682	ss->g = 1;		/* 4kb granularity */
2683	ss->s = 1;
2684	ss->type = 0x03;	/* Read/Write, Accessed */
2685	ss->d = 1;		/* 32bit stack segment */
2686	ss->dpl = 0;
2687	ss->p = 1;
2688	ss->l = 0;
2689	ss->avl = 0;
2690}
2691
2692static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
2693{
2694	u32 eax, ebx, ecx, edx;
2695
2696	eax = ecx = 0;
2697	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
2698	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2699		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
2700		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
2701}
2702
2703static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
2704{
2705	const struct x86_emulate_ops *ops = ctxt->ops;
2706	u32 eax, ebx, ecx, edx;
2707
2708	/*
2709	 * syscall should always be enabled in longmode - so only become
2710	 * vendor specific (cpuid) if other modes are active...
2711	 */
2712	if (ctxt->mode == X86EMUL_MODE_PROT64)
2713		return true;
2714
2715	eax = 0x00000000;
2716	ecx = 0x00000000;
2717	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
2718	/*
2719	 * Intel ("GenuineIntel")
2720	 * remark: Intel CPUs only support "syscall" in 64bit
2721	 * longmode. Also an 64bit guest with a
2722	 * 32bit compat-app running will #UD !! While this
2723	 * behaviour can be fixed (by emulating) into AMD
2724	 * response - CPUs of AMD can't behave like Intel.
2725	 */
2726	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
2727	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
2728	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
2729		return false;
2730
2731	/* AMD ("AuthenticAMD") */
2732	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
2733	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
2734	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
2735		return true;
2736
2737	/* AMD ("AMDisbetter!") */
2738	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
2739	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
2740	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
2741		return true;
2742
2743	/* Hygon ("HygonGenuine") */
2744	if (ebx == X86EMUL_CPUID_VENDOR_HygonGenuine_ebx &&
2745	    ecx == X86EMUL_CPUID_VENDOR_HygonGenuine_ecx &&
2746	    edx == X86EMUL_CPUID_VENDOR_HygonGenuine_edx)
2747		return true;
2748
2749	/*
2750	 * default: (not Intel, not AMD, not Hygon), apply Intel's
2751	 * stricter rules...
2752	 */
2753	return false;
2754}
2755
2756static int em_syscall(struct x86_emulate_ctxt *ctxt)
2757{
2758	const struct x86_emulate_ops *ops = ctxt->ops;
2759	struct desc_struct cs, ss;
2760	u64 msr_data;
2761	u16 cs_sel, ss_sel;
2762	u64 efer = 0;
2763
2764	/* syscall is not available in real mode */
2765	if (ctxt->mode == X86EMUL_MODE_REAL ||
2766	    ctxt->mode == X86EMUL_MODE_VM86)
2767		return emulate_ud(ctxt);
2768
2769	if (!(em_syscall_is_enabled(ctxt)))
 
 
 
 
 
 
 
 
2770		return emulate_ud(ctxt);
2771
2772	ops->get_msr(ctxt, MSR_EFER, &efer);
2773	setup_syscalls_segments(ctxt, &cs, &ss);
2774
2775	if (!(efer & EFER_SCE))
2776		return emulate_ud(ctxt);
2777
 
2778	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2779	msr_data >>= 32;
2780	cs_sel = (u16)(msr_data & 0xfffc);
2781	ss_sel = (u16)(msr_data + 8);
2782
2783	if (efer & EFER_LMA) {
2784		cs.d = 0;
2785		cs.l = 1;
2786	}
2787	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2788	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2789
2790	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2791	if (efer & EFER_LMA) {
2792#ifdef CONFIG_X86_64
2793		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
2794
2795		ops->get_msr(ctxt,
2796			     ctxt->mode == X86EMUL_MODE_PROT64 ?
2797			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2798		ctxt->_eip = msr_data;
2799
2800		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2801		ctxt->eflags &= ~msr_data;
2802		ctxt->eflags |= X86_EFLAGS_FIXED;
2803#endif
2804	} else {
2805		/* legacy mode */
2806		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2807		ctxt->_eip = (u32)msr_data;
2808
2809		ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
2810	}
2811
2812	ctxt->tf = (ctxt->eflags & X86_EFLAGS_TF) != 0;
2813	return X86EMUL_CONTINUE;
2814}
2815
2816static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2817{
2818	const struct x86_emulate_ops *ops = ctxt->ops;
2819	struct desc_struct cs, ss;
2820	u64 msr_data;
2821	u16 cs_sel, ss_sel;
2822	u64 efer = 0;
2823
2824	ops->get_msr(ctxt, MSR_EFER, &efer);
2825	/* inject #GP if in real mode */
2826	if (ctxt->mode == X86EMUL_MODE_REAL)
2827		return emulate_gp(ctxt, 0);
2828
2829	/*
2830	 * Not recognized on AMD in compat mode (but is recognized in legacy
2831	 * mode).
2832	 */
2833	if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA)
2834	    && !vendor_intel(ctxt))
2835		return emulate_ud(ctxt);
2836
2837	/* sysenter/sysexit have not been tested in 64bit mode. */
2838	if (ctxt->mode == X86EMUL_MODE_PROT64)
2839		return X86EMUL_UNHANDLEABLE;
2840
2841	setup_syscalls_segments(ctxt, &cs, &ss);
2842
2843	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2844	if ((msr_data & 0xfffc) == 0x0)
2845		return emulate_gp(ctxt, 0);
2846
 
2847	ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
2848	cs_sel = (u16)msr_data & ~SEGMENT_RPL_MASK;
2849	ss_sel = cs_sel + 8;
2850	if (efer & EFER_LMA) {
2851		cs.d = 0;
2852		cs.l = 1;
2853	}
2854
2855	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2856	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2857
2858	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2859	ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
2860
2861	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2862	*reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
2863							      (u32)msr_data;
 
 
2864
2865	return X86EMUL_CONTINUE;
2866}
2867
2868static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2869{
2870	const struct x86_emulate_ops *ops = ctxt->ops;
2871	struct desc_struct cs, ss;
2872	u64 msr_data, rcx, rdx;
2873	int usermode;
2874	u16 cs_sel = 0, ss_sel = 0;
2875
2876	/* inject #GP if in real mode or Virtual 8086 mode */
2877	if (ctxt->mode == X86EMUL_MODE_REAL ||
2878	    ctxt->mode == X86EMUL_MODE_VM86)
2879		return emulate_gp(ctxt, 0);
2880
2881	setup_syscalls_segments(ctxt, &cs, &ss);
2882
2883	if ((ctxt->rex_prefix & 0x8) != 0x0)
2884		usermode = X86EMUL_MODE_PROT64;
2885	else
2886		usermode = X86EMUL_MODE_PROT32;
2887
2888	rcx = reg_read(ctxt, VCPU_REGS_RCX);
2889	rdx = reg_read(ctxt, VCPU_REGS_RDX);
2890
2891	cs.dpl = 3;
2892	ss.dpl = 3;
2893	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2894	switch (usermode) {
2895	case X86EMUL_MODE_PROT32:
2896		cs_sel = (u16)(msr_data + 16);
2897		if ((msr_data & 0xfffc) == 0x0)
2898			return emulate_gp(ctxt, 0);
2899		ss_sel = (u16)(msr_data + 24);
2900		rcx = (u32)rcx;
2901		rdx = (u32)rdx;
2902		break;
2903	case X86EMUL_MODE_PROT64:
2904		cs_sel = (u16)(msr_data + 32);
2905		if (msr_data == 0x0)
2906			return emulate_gp(ctxt, 0);
2907		ss_sel = cs_sel + 8;
2908		cs.d = 0;
2909		cs.l = 1;
2910		if (emul_is_noncanonical_address(rcx, ctxt) ||
2911		    emul_is_noncanonical_address(rdx, ctxt))
2912			return emulate_gp(ctxt, 0);
2913		break;
2914	}
2915	cs_sel |= SEGMENT_RPL_MASK;
2916	ss_sel |= SEGMENT_RPL_MASK;
2917
2918	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2919	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2920
2921	ctxt->_eip = rdx;
 
2922	*reg_write(ctxt, VCPU_REGS_RSP) = rcx;
2923
2924	return X86EMUL_CONTINUE;
2925}
2926
2927static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2928{
2929	int iopl;
2930	if (ctxt->mode == X86EMUL_MODE_REAL)
2931		return false;
2932	if (ctxt->mode == X86EMUL_MODE_VM86)
2933		return true;
2934	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
2935	return ctxt->ops->cpl(ctxt) > iopl;
2936}
2937
2938#define VMWARE_PORT_VMPORT	(0x5658)
2939#define VMWARE_PORT_VMRPC	(0x5659)
2940
2941static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
2942					    u16 port, u16 len)
2943{
2944	const struct x86_emulate_ops *ops = ctxt->ops;
2945	struct desc_struct tr_seg;
2946	u32 base3;
2947	int r;
2948	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2949	unsigned mask = (1 << len) - 1;
2950	unsigned long base;
2951
2952	/*
2953	 * VMware allows access to these ports even if denied
2954	 * by TSS I/O permission bitmap. Mimic behavior.
2955	 */
2956	if (enable_vmware_backdoor &&
2957	    ((port == VMWARE_PORT_VMPORT) || (port == VMWARE_PORT_VMRPC)))
2958		return true;
2959
2960	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2961	if (!tr_seg.p)
2962		return false;
2963	if (desc_limit_scaled(&tr_seg) < 103)
2964		return false;
2965	base = get_desc_base(&tr_seg);
2966#ifdef CONFIG_X86_64
2967	base |= ((u64)base3) << 32;
2968#endif
2969	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL, true);
2970	if (r != X86EMUL_CONTINUE)
2971		return false;
2972	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2973		return false;
2974	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL, true);
2975	if (r != X86EMUL_CONTINUE)
2976		return false;
2977	if ((perm >> bit_idx) & mask)
2978		return false;
2979	return true;
2980}
2981
2982static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
2983				 u16 port, u16 len)
2984{
2985	if (ctxt->perm_ok)
2986		return true;
2987
2988	if (emulator_bad_iopl(ctxt))
2989		if (!emulator_io_port_access_allowed(ctxt, port, len))
2990			return false;
2991
2992	ctxt->perm_ok = true;
2993
2994	return true;
2995}
2996
2997static void string_registers_quirk(struct x86_emulate_ctxt *ctxt)
2998{
2999	/*
3000	 * Intel CPUs mask the counter and pointers in quite strange
3001	 * manner when ECX is zero due to REP-string optimizations.
3002	 */
3003#ifdef CONFIG_X86_64
3004	if (ctxt->ad_bytes != 4 || !vendor_intel(ctxt))
 
 
 
 
 
 
 
3005		return;
3006
3007	*reg_write(ctxt, VCPU_REGS_RCX) = 0;
3008
3009	switch (ctxt->b) {
3010	case 0xa4:	/* movsb */
3011	case 0xa5:	/* movsd/w */
3012		*reg_rmw(ctxt, VCPU_REGS_RSI) &= (u32)-1;
3013		/* fall through */
3014	case 0xaa:	/* stosb */
3015	case 0xab:	/* stosd/w */
3016		*reg_rmw(ctxt, VCPU_REGS_RDI) &= (u32)-1;
3017	}
3018#endif
3019}
3020
3021static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
3022				struct tss_segment_16 *tss)
3023{
3024	tss->ip = ctxt->_eip;
3025	tss->flag = ctxt->eflags;
3026	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
3027	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
3028	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
3029	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
3030	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
3031	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
3032	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
3033	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
3034
3035	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
3036	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
3037	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
3038	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
3039	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
3040}
3041
3042static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
3043				 struct tss_segment_16 *tss)
3044{
3045	int ret;
3046	u8 cpl;
3047
3048	ctxt->_eip = tss->ip;
3049	ctxt->eflags = tss->flag | 2;
3050	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
3051	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
3052	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
3053	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
3054	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
3055	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
3056	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
3057	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
3058
3059	/*
3060	 * SDM says that segment selectors are loaded before segment
3061	 * descriptors
3062	 */
3063	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
3064	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
3065	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
3066	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
3067	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
3068
3069	cpl = tss->cs & 3;
3070
3071	/*
3072	 * Now load segment descriptors. If fault happens at this stage
3073	 * it is handled in a context of new task
3074	 */
3075	ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
3076					X86_TRANSFER_TASK_SWITCH, NULL);
3077	if (ret != X86EMUL_CONTINUE)
3078		return ret;
3079	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
3080					X86_TRANSFER_TASK_SWITCH, NULL);
3081	if (ret != X86EMUL_CONTINUE)
3082		return ret;
3083	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
3084					X86_TRANSFER_TASK_SWITCH, NULL);
3085	if (ret != X86EMUL_CONTINUE)
3086		return ret;
3087	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
3088					X86_TRANSFER_TASK_SWITCH, NULL);
3089	if (ret != X86EMUL_CONTINUE)
3090		return ret;
3091	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
3092					X86_TRANSFER_TASK_SWITCH, NULL);
3093	if (ret != X86EMUL_CONTINUE)
3094		return ret;
3095
3096	return X86EMUL_CONTINUE;
3097}
3098
3099static int task_switch_16(struct x86_emulate_ctxt *ctxt,
3100			  u16 tss_selector, u16 old_tss_sel,
3101			  ulong old_tss_base, struct desc_struct *new_desc)
3102{
3103	struct tss_segment_16 tss_seg;
3104	int ret;
3105	u32 new_tss_base = get_desc_base(new_desc);
3106
3107	ret = linear_read_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
3108	if (ret != X86EMUL_CONTINUE)
3109		return ret;
3110
3111	save_state_to_tss16(ctxt, &tss_seg);
3112
3113	ret = linear_write_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
3114	if (ret != X86EMUL_CONTINUE)
3115		return ret;
3116
3117	ret = linear_read_system(ctxt, new_tss_base, &tss_seg, sizeof(tss_seg));
3118	if (ret != X86EMUL_CONTINUE)
3119		return ret;
3120
3121	if (old_tss_sel != 0xffff) {
3122		tss_seg.prev_task_link = old_tss_sel;
3123
3124		ret = linear_write_system(ctxt, new_tss_base,
3125					  &tss_seg.prev_task_link,
3126					  sizeof(tss_seg.prev_task_link));
3127		if (ret != X86EMUL_CONTINUE)
3128			return ret;
3129	}
3130
3131	return load_state_from_tss16(ctxt, &tss_seg);
3132}
3133
3134static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
3135				struct tss_segment_32 *tss)
3136{
3137	/* CR3 and ldt selector are not saved intentionally */
3138	tss->eip = ctxt->_eip;
3139	tss->eflags = ctxt->eflags;
3140	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
3141	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
3142	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
3143	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
3144	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
3145	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
3146	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
3147	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
3148
3149	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
3150	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
3151	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
3152	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
3153	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
3154	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
3155}
3156
3157static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
3158				 struct tss_segment_32 *tss)
3159{
3160	int ret;
3161	u8 cpl;
3162
3163	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
3164		return emulate_gp(ctxt, 0);
3165	ctxt->_eip = tss->eip;
3166	ctxt->eflags = tss->eflags | 2;
3167
3168	/* General purpose registers */
3169	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
3170	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
3171	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
3172	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
3173	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
3174	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
3175	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
3176	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
3177
3178	/*
3179	 * SDM says that segment selectors are loaded before segment
3180	 * descriptors.  This is important because CPL checks will
3181	 * use CS.RPL.
3182	 */
3183	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
3184	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
3185	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
3186	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
3187	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
3188	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
3189	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
3190
3191	/*
3192	 * If we're switching between Protected Mode and VM86, we need to make
3193	 * sure to update the mode before loading the segment descriptors so
3194	 * that the selectors are interpreted correctly.
3195	 */
3196	if (ctxt->eflags & X86_EFLAGS_VM) {
3197		ctxt->mode = X86EMUL_MODE_VM86;
3198		cpl = 3;
3199	} else {
3200		ctxt->mode = X86EMUL_MODE_PROT32;
3201		cpl = tss->cs & 3;
3202	}
3203
3204	/*
3205	 * Now load segment descriptors. If fault happenes at this stage
3206	 * it is handled in a context of new task
3207	 */
3208	ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
3209					cpl, X86_TRANSFER_TASK_SWITCH, NULL);
3210	if (ret != X86EMUL_CONTINUE)
3211		return ret;
3212	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
3213					X86_TRANSFER_TASK_SWITCH, NULL);
3214	if (ret != X86EMUL_CONTINUE)
3215		return ret;
3216	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
3217					X86_TRANSFER_TASK_SWITCH, NULL);
3218	if (ret != X86EMUL_CONTINUE)
3219		return ret;
3220	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
3221					X86_TRANSFER_TASK_SWITCH, NULL);
3222	if (ret != X86EMUL_CONTINUE)
3223		return ret;
3224	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
3225					X86_TRANSFER_TASK_SWITCH, NULL);
3226	if (ret != X86EMUL_CONTINUE)
3227		return ret;
3228	ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
3229					X86_TRANSFER_TASK_SWITCH, NULL);
3230	if (ret != X86EMUL_CONTINUE)
3231		return ret;
3232	ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
3233					X86_TRANSFER_TASK_SWITCH, NULL);
3234
3235	return ret;
3236}
3237
3238static int task_switch_32(struct x86_emulate_ctxt *ctxt,
3239			  u16 tss_selector, u16 old_tss_sel,
3240			  ulong old_tss_base, struct desc_struct *new_desc)
3241{
3242	struct tss_segment_32 tss_seg;
3243	int ret;
3244	u32 new_tss_base = get_desc_base(new_desc);
3245	u32 eip_offset = offsetof(struct tss_segment_32, eip);
3246	u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
3247
3248	ret = linear_read_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
3249	if (ret != X86EMUL_CONTINUE)
3250		return ret;
3251
3252	save_state_to_tss32(ctxt, &tss_seg);
3253
3254	/* Only GP registers and segment selectors are saved */
3255	ret = linear_write_system(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
3256				  ldt_sel_offset - eip_offset);
3257	if (ret != X86EMUL_CONTINUE)
3258		return ret;
3259
3260	ret = linear_read_system(ctxt, new_tss_base, &tss_seg, sizeof(tss_seg));
3261	if (ret != X86EMUL_CONTINUE)
3262		return ret;
3263
3264	if (old_tss_sel != 0xffff) {
3265		tss_seg.prev_task_link = old_tss_sel;
3266
3267		ret = linear_write_system(ctxt, new_tss_base,
3268					  &tss_seg.prev_task_link,
3269					  sizeof(tss_seg.prev_task_link));
3270		if (ret != X86EMUL_CONTINUE)
3271			return ret;
3272	}
3273
3274	return load_state_from_tss32(ctxt, &tss_seg);
3275}
3276
3277static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
3278				   u16 tss_selector, int idt_index, int reason,
3279				   bool has_error_code, u32 error_code)
3280{
3281	const struct x86_emulate_ops *ops = ctxt->ops;
3282	struct desc_struct curr_tss_desc, next_tss_desc;
3283	int ret;
3284	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
3285	ulong old_tss_base =
3286		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
3287	u32 desc_limit;
3288	ulong desc_addr, dr7;
3289
3290	/* FIXME: old_tss_base == ~0 ? */
3291
3292	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
3293	if (ret != X86EMUL_CONTINUE)
3294		return ret;
3295	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
3296	if (ret != X86EMUL_CONTINUE)
3297		return ret;
3298
3299	/* FIXME: check that next_tss_desc is tss */
3300
3301	/*
3302	 * Check privileges. The three cases are task switch caused by...
3303	 *
3304	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
3305	 * 2. Exception/IRQ/iret: No check is performed
3306	 * 3. jmp/call to TSS/task-gate: No check is performed since the
3307	 *    hardware checks it before exiting.
3308	 */
3309	if (reason == TASK_SWITCH_GATE) {
3310		if (idt_index != -1) {
3311			/* Software interrupts */
3312			struct desc_struct task_gate_desc;
3313			int dpl;
3314
3315			ret = read_interrupt_descriptor(ctxt, idt_index,
3316							&task_gate_desc);
3317			if (ret != X86EMUL_CONTINUE)
3318				return ret;
3319
3320			dpl = task_gate_desc.dpl;
3321			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
3322				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
3323		}
3324	}
3325
3326	desc_limit = desc_limit_scaled(&next_tss_desc);
3327	if (!next_tss_desc.p ||
3328	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
3329	     desc_limit < 0x2b)) {
3330		return emulate_ts(ctxt, tss_selector & 0xfffc);
3331	}
3332
3333	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
3334		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
3335		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
3336	}
3337
3338	if (reason == TASK_SWITCH_IRET)
3339		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
3340
3341	/* set back link to prev task only if NT bit is set in eflags
3342	   note that old_tss_sel is not used after this point */
3343	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
3344		old_tss_sel = 0xffff;
3345
3346	if (next_tss_desc.type & 8)
3347		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
3348				     old_tss_base, &next_tss_desc);
3349	else
3350		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
3351				     old_tss_base, &next_tss_desc);
3352	if (ret != X86EMUL_CONTINUE)
3353		return ret;
3354
3355	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
3356		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
3357
3358	if (reason != TASK_SWITCH_IRET) {
3359		next_tss_desc.type |= (1 << 1); /* set busy flag */
3360		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
3361	}
3362
3363	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
3364	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
3365
3366	if (has_error_code) {
3367		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
3368		ctxt->lock_prefix = 0;
3369		ctxt->src.val = (unsigned long) error_code;
3370		ret = em_push(ctxt);
3371	}
3372
3373	ops->get_dr(ctxt, 7, &dr7);
3374	ops->set_dr(ctxt, 7, dr7 & ~(DR_LOCAL_ENABLE_MASK | DR_LOCAL_SLOWDOWN));
3375
3376	return ret;
3377}
3378
3379int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
3380			 u16 tss_selector, int idt_index, int reason,
3381			 bool has_error_code, u32 error_code)
3382{
3383	int rc;
3384
3385	invalidate_registers(ctxt);
3386	ctxt->_eip = ctxt->eip;
3387	ctxt->dst.type = OP_NONE;
3388
3389	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
3390				     has_error_code, error_code);
3391
3392	if (rc == X86EMUL_CONTINUE) {
3393		ctxt->eip = ctxt->_eip;
3394		writeback_registers(ctxt);
3395	}
3396
3397	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
3398}
3399
3400static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
3401		struct operand *op)
3402{
3403	int df = (ctxt->eflags & X86_EFLAGS_DF) ? -op->count : op->count;
3404
3405	register_address_increment(ctxt, reg, df * op->bytes);
3406	op->addr.mem.ea = register_address(ctxt, reg);
3407}
3408
3409static int em_das(struct x86_emulate_ctxt *ctxt)
3410{
3411	u8 al, old_al;
3412	bool af, cf, old_cf;
3413
3414	cf = ctxt->eflags & X86_EFLAGS_CF;
3415	al = ctxt->dst.val;
3416
3417	old_al = al;
3418	old_cf = cf;
3419	cf = false;
3420	af = ctxt->eflags & X86_EFLAGS_AF;
3421	if ((al & 0x0f) > 9 || af) {
3422		al -= 6;
3423		cf = old_cf | (al >= 250);
3424		af = true;
3425	} else {
3426		af = false;
3427	}
3428	if (old_al > 0x99 || old_cf) {
3429		al -= 0x60;
3430		cf = true;
3431	}
3432
3433	ctxt->dst.val = al;
3434	/* Set PF, ZF, SF */
3435	ctxt->src.type = OP_IMM;
3436	ctxt->src.val = 0;
3437	ctxt->src.bytes = 1;
3438	fastop(ctxt, em_or);
3439	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
3440	if (cf)
3441		ctxt->eflags |= X86_EFLAGS_CF;
3442	if (af)
3443		ctxt->eflags |= X86_EFLAGS_AF;
3444	return X86EMUL_CONTINUE;
3445}
3446
3447static int em_aam(struct x86_emulate_ctxt *ctxt)
3448{
3449	u8 al, ah;
3450
3451	if (ctxt->src.val == 0)
3452		return emulate_de(ctxt);
3453
3454	al = ctxt->dst.val & 0xff;
3455	ah = al / ctxt->src.val;
3456	al %= ctxt->src.val;
3457
3458	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
3459
3460	/* Set PF, ZF, SF */
3461	ctxt->src.type = OP_IMM;
3462	ctxt->src.val = 0;
3463	ctxt->src.bytes = 1;
3464	fastop(ctxt, em_or);
3465
3466	return X86EMUL_CONTINUE;
3467}
3468
3469static int em_aad(struct x86_emulate_ctxt *ctxt)
3470{
3471	u8 al = ctxt->dst.val & 0xff;
3472	u8 ah = (ctxt->dst.val >> 8) & 0xff;
3473
3474	al = (al + (ah * ctxt->src.val)) & 0xff;
3475
3476	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
3477
3478	/* Set PF, ZF, SF */
3479	ctxt->src.type = OP_IMM;
3480	ctxt->src.val = 0;
3481	ctxt->src.bytes = 1;
3482	fastop(ctxt, em_or);
3483
3484	return X86EMUL_CONTINUE;
3485}
3486
3487static int em_call(struct x86_emulate_ctxt *ctxt)
3488{
3489	int rc;
3490	long rel = ctxt->src.val;
3491
3492	ctxt->src.val = (unsigned long)ctxt->_eip;
3493	rc = jmp_rel(ctxt, rel);
3494	if (rc != X86EMUL_CONTINUE)
3495		return rc;
3496	return em_push(ctxt);
3497}
3498
3499static int em_call_far(struct x86_emulate_ctxt *ctxt)
3500{
3501	u16 sel, old_cs;
3502	ulong old_eip;
3503	int rc;
3504	struct desc_struct old_desc, new_desc;
3505	const struct x86_emulate_ops *ops = ctxt->ops;
3506	int cpl = ctxt->ops->cpl(ctxt);
3507	enum x86emul_mode prev_mode = ctxt->mode;
3508
3509	old_eip = ctxt->_eip;
3510	ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
3511
3512	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
3513	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
3514				       X86_TRANSFER_CALL_JMP, &new_desc);
3515	if (rc != X86EMUL_CONTINUE)
3516		return rc;
3517
3518	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
3519	if (rc != X86EMUL_CONTINUE)
3520		goto fail;
3521
3522	ctxt->src.val = old_cs;
3523	rc = em_push(ctxt);
3524	if (rc != X86EMUL_CONTINUE)
3525		goto fail;
3526
3527	ctxt->src.val = old_eip;
3528	rc = em_push(ctxt);
3529	/* If we failed, we tainted the memory, but the very least we should
3530	   restore cs */
3531	if (rc != X86EMUL_CONTINUE) {
3532		pr_warn_once("faulting far call emulation tainted memory\n");
3533		goto fail;
3534	}
3535	return rc;
3536fail:
3537	ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
3538	ctxt->mode = prev_mode;
3539	return rc;
3540
3541}
3542
3543static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
3544{
3545	int rc;
3546	unsigned long eip;
3547
3548	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
3549	if (rc != X86EMUL_CONTINUE)
3550		return rc;
3551	rc = assign_eip_near(ctxt, eip);
3552	if (rc != X86EMUL_CONTINUE)
3553		return rc;
3554	rsp_increment(ctxt, ctxt->src.val);
3555	return X86EMUL_CONTINUE;
3556}
3557
3558static int em_xchg(struct x86_emulate_ctxt *ctxt)
3559{
3560	/* Write back the register source. */
3561	ctxt->src.val = ctxt->dst.val;
3562	write_register_operand(&ctxt->src);
3563
3564	/* Write back the memory destination with implicit LOCK prefix. */
3565	ctxt->dst.val = ctxt->src.orig_val;
3566	ctxt->lock_prefix = 1;
3567	return X86EMUL_CONTINUE;
3568}
3569
3570static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
3571{
3572	ctxt->dst.val = ctxt->src2.val;
3573	return fastop(ctxt, em_imul);
3574}
3575
3576static int em_cwd(struct x86_emulate_ctxt *ctxt)
3577{
3578	ctxt->dst.type = OP_REG;
3579	ctxt->dst.bytes = ctxt->src.bytes;
3580	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3581	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3582
3583	return X86EMUL_CONTINUE;
3584}
3585
3586static int em_rdpid(struct x86_emulate_ctxt *ctxt)
3587{
3588	u64 tsc_aux = 0;
3589
3590	if (ctxt->ops->get_msr(ctxt, MSR_TSC_AUX, &tsc_aux))
3591		return emulate_gp(ctxt, 0);
 
 
3592	ctxt->dst.val = tsc_aux;
3593	return X86EMUL_CONTINUE;
3594}
3595
3596static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
3597{
3598	u64 tsc = 0;
3599
3600	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3601	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
3602	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3603	return X86EMUL_CONTINUE;
3604}
3605
3606static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
3607{
3608	u64 pmc;
3609
3610	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3611		return emulate_gp(ctxt, 0);
3612	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
3613	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3614	return X86EMUL_CONTINUE;
3615}
3616
3617static int em_mov(struct x86_emulate_ctxt *ctxt)
3618{
3619	memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
3620	return X86EMUL_CONTINUE;
3621}
3622
3623#define FFL(x) bit(X86_FEATURE_##x)
3624
3625static int em_movbe(struct x86_emulate_ctxt *ctxt)
3626{
3627	u32 ebx, ecx, edx, eax = 1;
3628	u16 tmp;
3629
3630	/*
3631	 * Check MOVBE is set in the guest-visible CPUID leaf.
3632	 */
3633	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
3634	if (!(ecx & FFL(MOVBE)))
3635		return emulate_ud(ctxt);
3636
3637	switch (ctxt->op_bytes) {
3638	case 2:
3639		/*
3640		 * From MOVBE definition: "...When the operand size is 16 bits,
3641		 * the upper word of the destination register remains unchanged
3642		 * ..."
3643		 *
3644		 * Both casting ->valptr and ->val to u16 breaks strict aliasing
3645		 * rules so we have to do the operation almost per hand.
3646		 */
3647		tmp = (u16)ctxt->src.val;
3648		ctxt->dst.val &= ~0xffffUL;
3649		ctxt->dst.val |= (unsigned long)swab16(tmp);
3650		break;
3651	case 4:
3652		ctxt->dst.val = swab32((u32)ctxt->src.val);
3653		break;
3654	case 8:
3655		ctxt->dst.val = swab64(ctxt->src.val);
3656		break;
3657	default:
3658		BUG();
3659	}
3660	return X86EMUL_CONTINUE;
3661}
3662
3663static int em_cr_write(struct x86_emulate_ctxt *ctxt)
3664{
3665	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
 
 
 
3666		return emulate_gp(ctxt, 0);
3667
3668	/* Disable writeback. */
3669	ctxt->dst.type = OP_NONE;
 
 
 
 
 
 
 
 
 
 
 
3670	return X86EMUL_CONTINUE;
3671}
3672
3673static int em_dr_write(struct x86_emulate_ctxt *ctxt)
3674{
3675	unsigned long val;
3676
3677	if (ctxt->mode == X86EMUL_MODE_PROT64)
3678		val = ctxt->src.val & ~0ULL;
3679	else
3680		val = ctxt->src.val & ~0U;
3681
3682	/* #UD condition is already handled. */
3683	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
3684		return emulate_gp(ctxt, 0);
3685
3686	/* Disable writeback. */
3687	ctxt->dst.type = OP_NONE;
3688	return X86EMUL_CONTINUE;
3689}
3690
3691static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
3692{
 
3693	u64 msr_data;
 
3694
3695	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
3696		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
3697	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
 
 
3698		return emulate_gp(ctxt, 0);
3699
3700	return X86EMUL_CONTINUE;
3701}
3702
3703static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
3704{
 
3705	u64 msr_data;
 
 
 
3706
3707	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3708		return emulate_gp(ctxt, 0);
3709
3710	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
3711	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3712	return X86EMUL_CONTINUE;
 
 
3713}
3714
3715static int em_store_sreg(struct x86_emulate_ctxt *ctxt, int segment)
3716{
3717	if (segment > VCPU_SREG_GS &&
3718	    (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
3719	    ctxt->ops->cpl(ctxt) > 0)
3720		return emulate_gp(ctxt, 0);
3721
3722	ctxt->dst.val = get_segment_selector(ctxt, segment);
3723	if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
3724		ctxt->dst.bytes = 2;
3725	return X86EMUL_CONTINUE;
3726}
3727
3728static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
3729{
3730	if (ctxt->modrm_reg > VCPU_SREG_GS)
3731		return emulate_ud(ctxt);
3732
3733	return em_store_sreg(ctxt, ctxt->modrm_reg);
3734}
3735
3736static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
3737{
3738	u16 sel = ctxt->src.val;
3739
3740	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3741		return emulate_ud(ctxt);
3742
3743	if (ctxt->modrm_reg == VCPU_SREG_SS)
3744		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
3745
3746	/* Disable writeback. */
3747	ctxt->dst.type = OP_NONE;
3748	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3749}
3750
3751static int em_sldt(struct x86_emulate_ctxt *ctxt)
3752{
3753	return em_store_sreg(ctxt, VCPU_SREG_LDTR);
3754}
3755
3756static int em_lldt(struct x86_emulate_ctxt *ctxt)
3757{
3758	u16 sel = ctxt->src.val;
3759
3760	/* Disable writeback. */
3761	ctxt->dst.type = OP_NONE;
3762	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
3763}
3764
3765static int em_str(struct x86_emulate_ctxt *ctxt)
3766{
3767	return em_store_sreg(ctxt, VCPU_SREG_TR);
3768}
3769
3770static int em_ltr(struct x86_emulate_ctxt *ctxt)
3771{
3772	u16 sel = ctxt->src.val;
3773
3774	/* Disable writeback. */
3775	ctxt->dst.type = OP_NONE;
3776	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
3777}
3778
3779static int em_invlpg(struct x86_emulate_ctxt *ctxt)
3780{
3781	int rc;
3782	ulong linear;
 
3783
3784	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
 
3785	if (rc == X86EMUL_CONTINUE)
3786		ctxt->ops->invlpg(ctxt, linear);
3787	/* Disable writeback. */
3788	ctxt->dst.type = OP_NONE;
3789	return X86EMUL_CONTINUE;
3790}
3791
3792static int em_clts(struct x86_emulate_ctxt *ctxt)
3793{
3794	ulong cr0;
3795
3796	cr0 = ctxt->ops->get_cr(ctxt, 0);
3797	cr0 &= ~X86_CR0_TS;
3798	ctxt->ops->set_cr(ctxt, 0, cr0);
3799	return X86EMUL_CONTINUE;
3800}
3801
3802static int em_hypercall(struct x86_emulate_ctxt *ctxt)
3803{
3804	int rc = ctxt->ops->fix_hypercall(ctxt);
3805
3806	if (rc != X86EMUL_CONTINUE)
3807		return rc;
3808
3809	/* Let the processor re-execute the fixed hypercall */
3810	ctxt->_eip = ctxt->eip;
3811	/* Disable writeback. */
3812	ctxt->dst.type = OP_NONE;
3813	return X86EMUL_CONTINUE;
3814}
3815
3816static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
3817				  void (*get)(struct x86_emulate_ctxt *ctxt,
3818					      struct desc_ptr *ptr))
3819{
3820	struct desc_ptr desc_ptr;
3821
3822	if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
3823	    ctxt->ops->cpl(ctxt) > 0)
3824		return emulate_gp(ctxt, 0);
3825
3826	if (ctxt->mode == X86EMUL_MODE_PROT64)
3827		ctxt->op_bytes = 8;
3828	get(ctxt, &desc_ptr);
3829	if (ctxt->op_bytes == 2) {
3830		ctxt->op_bytes = 4;
3831		desc_ptr.address &= 0x00ffffff;
3832	}
3833	/* Disable writeback. */
3834	ctxt->dst.type = OP_NONE;
3835	return segmented_write_std(ctxt, ctxt->dst.addr.mem,
3836				   &desc_ptr, 2 + ctxt->op_bytes);
3837}
3838
3839static int em_sgdt(struct x86_emulate_ctxt *ctxt)
3840{
3841	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
3842}
3843
3844static int em_sidt(struct x86_emulate_ctxt *ctxt)
3845{
3846	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
3847}
3848
3849static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
3850{
3851	struct desc_ptr desc_ptr;
3852	int rc;
3853
3854	if (ctxt->mode == X86EMUL_MODE_PROT64)
3855		ctxt->op_bytes = 8;
3856	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3857			     &desc_ptr.size, &desc_ptr.address,
3858			     ctxt->op_bytes);
3859	if (rc != X86EMUL_CONTINUE)
3860		return rc;
3861	if (ctxt->mode == X86EMUL_MODE_PROT64 &&
3862	    emul_is_noncanonical_address(desc_ptr.address, ctxt))
 
3863		return emulate_gp(ctxt, 0);
3864	if (lgdt)
3865		ctxt->ops->set_gdt(ctxt, &desc_ptr);
3866	else
3867		ctxt->ops->set_idt(ctxt, &desc_ptr);
3868	/* Disable writeback. */
3869	ctxt->dst.type = OP_NONE;
3870	return X86EMUL_CONTINUE;
3871}
3872
3873static int em_lgdt(struct x86_emulate_ctxt *ctxt)
3874{
3875	return em_lgdt_lidt(ctxt, true);
3876}
3877
3878static int em_lidt(struct x86_emulate_ctxt *ctxt)
3879{
3880	return em_lgdt_lidt(ctxt, false);
3881}
3882
3883static int em_smsw(struct x86_emulate_ctxt *ctxt)
3884{
3885	if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
3886	    ctxt->ops->cpl(ctxt) > 0)
3887		return emulate_gp(ctxt, 0);
3888
3889	if (ctxt->dst.type == OP_MEM)
3890		ctxt->dst.bytes = 2;
3891	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3892	return X86EMUL_CONTINUE;
3893}
3894
3895static int em_lmsw(struct x86_emulate_ctxt *ctxt)
3896{
3897	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3898			  | (ctxt->src.val & 0x0f));
3899	ctxt->dst.type = OP_NONE;
3900	return X86EMUL_CONTINUE;
3901}
3902
3903static int em_loop(struct x86_emulate_ctxt *ctxt)
3904{
3905	int rc = X86EMUL_CONTINUE;
3906
3907	register_address_increment(ctxt, VCPU_REGS_RCX, -1);
3908	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3909	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
3910		rc = jmp_rel(ctxt, ctxt->src.val);
3911
3912	return rc;
3913}
3914
3915static int em_jcxz(struct x86_emulate_ctxt *ctxt)
3916{
3917	int rc = X86EMUL_CONTINUE;
3918
3919	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3920		rc = jmp_rel(ctxt, ctxt->src.val);
3921
3922	return rc;
3923}
3924
3925static int em_in(struct x86_emulate_ctxt *ctxt)
3926{
3927	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
3928			     &ctxt->dst.val))
3929		return X86EMUL_IO_NEEDED;
3930
3931	return X86EMUL_CONTINUE;
3932}
3933
3934static int em_out(struct x86_emulate_ctxt *ctxt)
3935{
3936	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
3937				    &ctxt->src.val, 1);
3938	/* Disable writeback. */
3939	ctxt->dst.type = OP_NONE;
3940	return X86EMUL_CONTINUE;
3941}
3942
3943static int em_cli(struct x86_emulate_ctxt *ctxt)
3944{
3945	if (emulator_bad_iopl(ctxt))
3946		return emulate_gp(ctxt, 0);
3947
3948	ctxt->eflags &= ~X86_EFLAGS_IF;
3949	return X86EMUL_CONTINUE;
3950}
3951
3952static int em_sti(struct x86_emulate_ctxt *ctxt)
3953{
3954	if (emulator_bad_iopl(ctxt))
3955		return emulate_gp(ctxt, 0);
3956
3957	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
3958	ctxt->eflags |= X86_EFLAGS_IF;
3959	return X86EMUL_CONTINUE;
3960}
3961
3962static int em_cpuid(struct x86_emulate_ctxt *ctxt)
3963{
3964	u32 eax, ebx, ecx, edx;
3965	u64 msr = 0;
3966
3967	ctxt->ops->get_msr(ctxt, MSR_MISC_FEATURES_ENABLES, &msr);
3968	if (msr & MSR_MISC_FEATURES_ENABLES_CPUID_FAULT &&
3969	    ctxt->ops->cpl(ctxt)) {
3970		return emulate_gp(ctxt, 0);
3971	}
3972
3973	eax = reg_read(ctxt, VCPU_REGS_RAX);
3974	ecx = reg_read(ctxt, VCPU_REGS_RCX);
3975	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, true);
3976	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
3977	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
3978	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
3979	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
3980	return X86EMUL_CONTINUE;
3981}
3982
3983static int em_sahf(struct x86_emulate_ctxt *ctxt)
3984{
3985	u32 flags;
3986
3987	flags = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
3988		X86_EFLAGS_SF;
3989	flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
3990
3991	ctxt->eflags &= ~0xffUL;
3992	ctxt->eflags |= flags | X86_EFLAGS_FIXED;
3993	return X86EMUL_CONTINUE;
3994}
3995
3996static int em_lahf(struct x86_emulate_ctxt *ctxt)
3997{
3998	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
3999	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
4000	return X86EMUL_CONTINUE;
4001}
4002
4003static int em_bswap(struct x86_emulate_ctxt *ctxt)
4004{
4005	switch (ctxt->op_bytes) {
4006#ifdef CONFIG_X86_64
4007	case 8:
4008		asm("bswap %0" : "+r"(ctxt->dst.val));
4009		break;
4010#endif
4011	default:
4012		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
4013		break;
4014	}
4015	return X86EMUL_CONTINUE;
4016}
4017
4018static int em_clflush(struct x86_emulate_ctxt *ctxt)
4019{
4020	/* emulating clflush regardless of cpuid */
4021	return X86EMUL_CONTINUE;
4022}
4023
 
 
 
 
 
 
4024static int em_movsxd(struct x86_emulate_ctxt *ctxt)
4025{
4026	ctxt->dst.val = (s32) ctxt->src.val;
4027	return X86EMUL_CONTINUE;
4028}
4029
4030static int check_fxsr(struct x86_emulate_ctxt *ctxt)
4031{
4032	u32 eax = 1, ebx, ecx = 0, edx;
4033
4034	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
4035	if (!(edx & FFL(FXSR)))
4036		return emulate_ud(ctxt);
4037
4038	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
4039		return emulate_nm(ctxt);
4040
4041	/*
4042	 * Don't emulate a case that should never be hit, instead of working
4043	 * around a lack of fxsave64/fxrstor64 on old compilers.
4044	 */
4045	if (ctxt->mode >= X86EMUL_MODE_PROT64)
4046		return X86EMUL_UNHANDLEABLE;
4047
4048	return X86EMUL_CONTINUE;
4049}
4050
4051/*
4052 * Hardware doesn't save and restore XMM 0-7 without CR4.OSFXSR, but does save
4053 * and restore MXCSR.
4054 */
4055static size_t __fxstate_size(int nregs)
4056{
4057	return offsetof(struct fxregs_state, xmm_space[0]) + nregs * 16;
4058}
4059
4060static inline size_t fxstate_size(struct x86_emulate_ctxt *ctxt)
4061{
4062	bool cr4_osfxsr;
4063	if (ctxt->mode == X86EMUL_MODE_PROT64)
4064		return __fxstate_size(16);
4065
4066	cr4_osfxsr = ctxt->ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR;
4067	return __fxstate_size(cr4_osfxsr ? 8 : 0);
4068}
4069
4070/*
4071 * FXSAVE and FXRSTOR have 4 different formats depending on execution mode,
4072 *  1) 16 bit mode
4073 *  2) 32 bit mode
4074 *     - like (1), but FIP and FDP (foo) are only 16 bit.  At least Intel CPUs
4075 *       preserve whole 32 bit values, though, so (1) and (2) are the same wrt.
4076 *       save and restore
4077 *  3) 64-bit mode with REX.W prefix
4078 *     - like (2), but XMM 8-15 are being saved and restored
4079 *  4) 64-bit mode without REX.W prefix
4080 *     - like (3), but FIP and FDP are 64 bit
4081 *
4082 * Emulation uses (3) for (1) and (2) and preserves XMM 8-15 to reach the
4083 * desired result.  (4) is not emulated.
4084 *
4085 * Note: Guest and host CPUID.(EAX=07H,ECX=0H):EBX[bit 13] (deprecate FPU CS
4086 * and FPU DS) should match.
4087 */
4088static int em_fxsave(struct x86_emulate_ctxt *ctxt)
4089{
4090	struct fxregs_state fx_state;
4091	int rc;
4092
4093	rc = check_fxsr(ctxt);
4094	if (rc != X86EMUL_CONTINUE)
4095		return rc;
4096
 
 
4097	rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_state));
4098
 
 
4099	if (rc != X86EMUL_CONTINUE)
4100		return rc;
4101
4102	return segmented_write_std(ctxt, ctxt->memop.addr.mem, &fx_state,
4103		                   fxstate_size(ctxt));
4104}
4105
4106/*
4107 * FXRSTOR might restore XMM registers not provided by the guest. Fill
4108 * in the host registers (via FXSAVE) instead, so they won't be modified.
4109 * (preemption has to stay disabled until FXRSTOR).
4110 *
4111 * Use noinline to keep the stack for other functions called by callers small.
4112 */
4113static noinline int fxregs_fixup(struct fxregs_state *fx_state,
4114				 const size_t used_size)
4115{
4116	struct fxregs_state fx_tmp;
4117	int rc;
4118
4119	rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_tmp));
4120	memcpy((void *)fx_state + used_size, (void *)&fx_tmp + used_size,
4121	       __fxstate_size(16) - used_size);
4122
4123	return rc;
4124}
4125
4126static int em_fxrstor(struct x86_emulate_ctxt *ctxt)
4127{
4128	struct fxregs_state fx_state;
4129	int rc;
4130	size_t size;
4131
4132	rc = check_fxsr(ctxt);
4133	if (rc != X86EMUL_CONTINUE)
4134		return rc;
4135
4136	size = fxstate_size(ctxt);
4137	rc = segmented_read_std(ctxt, ctxt->memop.addr.mem, &fx_state, size);
4138	if (rc != X86EMUL_CONTINUE)
4139		return rc;
4140
 
 
4141	if (size < __fxstate_size(16)) {
4142		rc = fxregs_fixup(&fx_state, size);
4143		if (rc != X86EMUL_CONTINUE)
4144			goto out;
4145	}
4146
4147	if (fx_state.mxcsr >> 16) {
4148		rc = emulate_gp(ctxt, 0);
4149		goto out;
4150	}
4151
4152	if (rc == X86EMUL_CONTINUE)
4153		rc = asm_safe("fxrstor %[fx]", : [fx] "m"(fx_state));
4154
4155out:
 
 
4156	return rc;
4157}
4158
4159static int em_xsetbv(struct x86_emulate_ctxt *ctxt)
4160{
4161	u32 eax, ecx, edx;
4162
 
 
 
4163	eax = reg_read(ctxt, VCPU_REGS_RAX);
4164	edx = reg_read(ctxt, VCPU_REGS_RDX);
4165	ecx = reg_read(ctxt, VCPU_REGS_RCX);
4166
4167	if (ctxt->ops->set_xcr(ctxt, ecx, ((u64)edx << 32) | eax))
4168		return emulate_gp(ctxt, 0);
4169
4170	return X86EMUL_CONTINUE;
4171}
4172
4173static bool valid_cr(int nr)
4174{
4175	switch (nr) {
4176	case 0:
4177	case 2 ... 4:
4178	case 8:
4179		return true;
4180	default:
4181		return false;
4182	}
4183}
4184
4185static int check_cr_read(struct x86_emulate_ctxt *ctxt)
4186{
4187	if (!valid_cr(ctxt->modrm_reg))
4188		return emulate_ud(ctxt);
4189
4190	return X86EMUL_CONTINUE;
4191}
4192
4193static int check_cr_write(struct x86_emulate_ctxt *ctxt)
4194{
4195	u64 new_val = ctxt->src.val64;
4196	int cr = ctxt->modrm_reg;
4197	u64 efer = 0;
4198
4199	static u64 cr_reserved_bits[] = {
4200		0xffffffff00000000ULL,
4201		0, 0, 0, /* CR3 checked later */
4202		CR4_RESERVED_BITS,
4203		0, 0, 0,
4204		CR8_RESERVED_BITS,
4205	};
4206
4207	if (!valid_cr(cr))
4208		return emulate_ud(ctxt);
4209
4210	if (new_val & cr_reserved_bits[cr])
4211		return emulate_gp(ctxt, 0);
4212
4213	switch (cr) {
4214	case 0: {
4215		u64 cr4;
4216		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
4217		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
4218			return emulate_gp(ctxt, 0);
4219
4220		cr4 = ctxt->ops->get_cr(ctxt, 4);
4221		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
4222
4223		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
4224		    !(cr4 & X86_CR4_PAE))
4225			return emulate_gp(ctxt, 0);
4226
4227		break;
4228		}
4229	case 3: {
4230		u64 rsvd = 0;
4231
4232		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
4233		if (efer & EFER_LMA) {
4234			u64 maxphyaddr;
4235			u32 eax, ebx, ecx, edx;
4236
4237			eax = 0x80000008;
4238			ecx = 0;
4239			if (ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx,
4240						 &edx, false))
4241				maxphyaddr = eax & 0xff;
4242			else
4243				maxphyaddr = 36;
4244			rsvd = rsvd_bits(maxphyaddr, 63);
4245			if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PCIDE)
4246				rsvd &= ~X86_CR3_PCID_NOFLUSH;
4247		}
4248
4249		if (new_val & rsvd)
4250			return emulate_gp(ctxt, 0);
4251
4252		break;
4253		}
4254	case 4: {
4255		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
4256
4257		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
4258			return emulate_gp(ctxt, 0);
4259
4260		break;
4261		}
4262	}
4263
4264	return X86EMUL_CONTINUE;
4265}
4266
4267static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
4268{
4269	unsigned long dr7;
4270
4271	ctxt->ops->get_dr(ctxt, 7, &dr7);
4272
4273	/* Check if DR7.Global_Enable is set */
4274	return dr7 & (1 << 13);
4275}
4276
4277static int check_dr_read(struct x86_emulate_ctxt *ctxt)
4278{
4279	int dr = ctxt->modrm_reg;
4280	u64 cr4;
4281
4282	if (dr > 7)
4283		return emulate_ud(ctxt);
4284
4285	cr4 = ctxt->ops->get_cr(ctxt, 4);
4286	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
4287		return emulate_ud(ctxt);
4288
4289	if (check_dr7_gd(ctxt)) {
4290		ulong dr6;
4291
4292		ctxt->ops->get_dr(ctxt, 6, &dr6);
4293		dr6 &= ~DR_TRAP_BITS;
4294		dr6 |= DR6_BD | DR6_RTM;
4295		ctxt->ops->set_dr(ctxt, 6, dr6);
4296		return emulate_db(ctxt);
4297	}
4298
4299	return X86EMUL_CONTINUE;
4300}
4301
4302static int check_dr_write(struct x86_emulate_ctxt *ctxt)
4303{
4304	u64 new_val = ctxt->src.val64;
4305	int dr = ctxt->modrm_reg;
4306
4307	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
4308		return emulate_gp(ctxt, 0);
4309
4310	return check_dr_read(ctxt);
4311}
4312
4313static int check_svme(struct x86_emulate_ctxt *ctxt)
4314{
4315	u64 efer = 0;
4316
4317	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
4318
4319	if (!(efer & EFER_SVME))
4320		return emulate_ud(ctxt);
4321
4322	return X86EMUL_CONTINUE;
4323}
4324
4325static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
4326{
4327	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
4328
4329	/* Valid physical address? */
4330	if (rax & 0xffff000000000000ULL)
4331		return emulate_gp(ctxt, 0);
4332
4333	return check_svme(ctxt);
4334}
4335
4336static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
4337{
4338	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
4339
4340	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
4341		return emulate_ud(ctxt);
4342
4343	return X86EMUL_CONTINUE;
4344}
4345
4346static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
4347{
4348	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
4349	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
4350
4351	/*
4352	 * VMware allows access to these Pseduo-PMCs even when read via RDPMC
4353	 * in Ring3 when CR4.PCE=0.
4354	 */
4355	if (enable_vmware_backdoor && is_vmware_backdoor_pmc(rcx))
4356		return X86EMUL_CONTINUE;
4357
 
 
 
 
 
4358	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
4359	    ctxt->ops->check_pmc(ctxt, rcx))
4360		return emulate_gp(ctxt, 0);
4361
4362	return X86EMUL_CONTINUE;
4363}
4364
4365static int check_perm_in(struct x86_emulate_ctxt *ctxt)
4366{
4367	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
4368	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
4369		return emulate_gp(ctxt, 0);
4370
4371	return X86EMUL_CONTINUE;
4372}
4373
4374static int check_perm_out(struct x86_emulate_ctxt *ctxt)
4375{
4376	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
4377	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
4378		return emulate_gp(ctxt, 0);
4379
4380	return X86EMUL_CONTINUE;
4381}
4382
4383#define D(_y) { .flags = (_y) }
4384#define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
4385#define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
4386		      .intercept = x86_intercept_##_i, .check_perm = (_p) }
4387#define N    D(NotImpl)
4388#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
4389#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
4390#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
4391#define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
4392#define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
4393#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
4394#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
4395#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
4396#define II(_f, _e, _i) \
4397	{ .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
4398#define IIP(_f, _e, _i, _p) \
4399	{ .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
4400	  .intercept = x86_intercept_##_i, .check_perm = (_p) }
4401#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
4402
4403#define D2bv(_f)      D((_f) | ByteOp), D(_f)
4404#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
4405#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
4406#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
4407#define I2bvIP(_f, _e, _i, _p) \
4408	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
4409
4410#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
4411		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
4412		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
4413
4414static const struct opcode group7_rm0[] = {
4415	N,
4416	I(SrcNone | Priv | EmulateOnUD,	em_hypercall),
4417	N, N, N, N, N, N,
4418};
4419
4420static const struct opcode group7_rm1[] = {
4421	DI(SrcNone | Priv, monitor),
4422	DI(SrcNone | Priv, mwait),
4423	N, N, N, N, N, N,
4424};
4425
4426static const struct opcode group7_rm2[] = {
4427	N,
4428	II(ImplicitOps | Priv,			em_xsetbv,	xsetbv),
4429	N, N, N, N, N, N,
4430};
4431
4432static const struct opcode group7_rm3[] = {
4433	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
4434	II(SrcNone  | Prot | EmulateOnUD,	em_hypercall,	vmmcall),
4435	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
4436	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
4437	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
4438	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
4439	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
4440	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
4441};
4442
4443static const struct opcode group7_rm7[] = {
4444	N,
4445	DIP(SrcNone, rdtscp, check_rdtsc),
4446	N, N, N, N, N, N,
4447};
4448
4449static const struct opcode group1[] = {
4450	F(Lock, em_add),
4451	F(Lock | PageTable, em_or),
4452	F(Lock, em_adc),
4453	F(Lock, em_sbb),
4454	F(Lock | PageTable, em_and),
4455	F(Lock, em_sub),
4456	F(Lock, em_xor),
4457	F(NoWrite, em_cmp),
4458};
4459
4460static const struct opcode group1A[] = {
4461	I(DstMem | SrcNone | Mov | Stack | IncSP | TwoMemOp, em_pop), N, N, N, N, N, N, N,
4462};
4463
4464static const struct opcode group2[] = {
4465	F(DstMem | ModRM, em_rol),
4466	F(DstMem | ModRM, em_ror),
4467	F(DstMem | ModRM, em_rcl),
4468	F(DstMem | ModRM, em_rcr),
4469	F(DstMem | ModRM, em_shl),
4470	F(DstMem | ModRM, em_shr),
4471	F(DstMem | ModRM, em_shl),
4472	F(DstMem | ModRM, em_sar),
4473};
4474
4475static const struct opcode group3[] = {
4476	F(DstMem | SrcImm | NoWrite, em_test),
4477	F(DstMem | SrcImm | NoWrite, em_test),
4478	F(DstMem | SrcNone | Lock, em_not),
4479	F(DstMem | SrcNone | Lock, em_neg),
4480	F(DstXacc | Src2Mem, em_mul_ex),
4481	F(DstXacc | Src2Mem, em_imul_ex),
4482	F(DstXacc | Src2Mem, em_div_ex),
4483	F(DstXacc | Src2Mem, em_idiv_ex),
4484};
4485
4486static const struct opcode group4[] = {
4487	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
4488	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
4489	N, N, N, N, N, N,
4490};
4491
4492static const struct opcode group5[] = {
4493	F(DstMem | SrcNone | Lock,		em_inc),
4494	F(DstMem | SrcNone | Lock,		em_dec),
4495	I(SrcMem | NearBranch,			em_call_near_abs),
4496	I(SrcMemFAddr | ImplicitOps,		em_call_far),
4497	I(SrcMem | NearBranch,			em_jmp_abs),
4498	I(SrcMemFAddr | ImplicitOps,		em_jmp_far),
4499	I(SrcMem | Stack | TwoMemOp,		em_push), D(Undefined),
4500};
4501
4502static const struct opcode group6[] = {
4503	II(Prot | DstMem,	   em_sldt, sldt),
4504	II(Prot | DstMem,	   em_str, str),
4505	II(Prot | Priv | SrcMem16, em_lldt, lldt),
4506	II(Prot | Priv | SrcMem16, em_ltr, ltr),
4507	N, N, N, N,
4508};
4509
4510static const struct group_dual group7 = { {
4511	II(Mov | DstMem,			em_sgdt, sgdt),
4512	II(Mov | DstMem,			em_sidt, sidt),
4513	II(SrcMem | Priv,			em_lgdt, lgdt),
4514	II(SrcMem | Priv,			em_lidt, lidt),
4515	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
4516	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
4517	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
4518}, {
4519	EXT(0, group7_rm0),
4520	EXT(0, group7_rm1),
4521	EXT(0, group7_rm2),
4522	EXT(0, group7_rm3),
4523	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
4524	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
4525	EXT(0, group7_rm7),
4526} };
4527
4528static const struct opcode group8[] = {
4529	N, N, N, N,
4530	F(DstMem | SrcImmByte | NoWrite,		em_bt),
4531	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
4532	F(DstMem | SrcImmByte | Lock,			em_btr),
4533	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
4534};
4535
4536/*
4537 * The "memory" destination is actually always a register, since we come
4538 * from the register case of group9.
4539 */
4540static const struct gprefix pfx_0f_c7_7 = {
4541	N, N, N, II(DstMem | ModRM | Op3264 | EmulateOnUD, em_rdpid, rdtscp),
4542};
4543
4544
4545static const struct group_dual group9 = { {
4546	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
4547}, {
4548	N, N, N, N, N, N, N,
4549	GP(0, &pfx_0f_c7_7),
4550} };
4551
4552static const struct opcode group11[] = {
4553	I(DstMem | SrcImm | Mov | PageTable, em_mov),
4554	X7(D(Undefined)),
4555};
4556
4557static const struct gprefix pfx_0f_ae_7 = {
4558	I(SrcMem | ByteOp, em_clflush), N, N, N,
4559};
4560
4561static const struct group_dual group15 = { {
4562	I(ModRM | Aligned16, em_fxsave),
4563	I(ModRM | Aligned16, em_fxrstor),
4564	N, N, N, N, N, GP(0, &pfx_0f_ae_7),
4565}, {
4566	N, N, N, N, N, N, N, N,
4567} };
4568
4569static const struct gprefix pfx_0f_6f_0f_7f = {
4570	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
4571};
4572
4573static const struct instr_dual instr_dual_0f_2b = {
4574	I(0, em_mov), N
4575};
4576
4577static const struct gprefix pfx_0f_2b = {
4578	ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
4579};
4580
4581static const struct gprefix pfx_0f_10_0f_11 = {
4582	I(Unaligned, em_mov), I(Unaligned, em_mov), N, N,
4583};
4584
4585static const struct gprefix pfx_0f_28_0f_29 = {
4586	I(Aligned, em_mov), I(Aligned, em_mov), N, N,
4587};
4588
4589static const struct gprefix pfx_0f_e7 = {
4590	N, I(Sse, em_mov), N, N,
4591};
4592
4593static const struct escape escape_d9 = { {
4594	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
4595}, {
4596	/* 0xC0 - 0xC7 */
4597	N, N, N, N, N, N, N, N,
4598	/* 0xC8 - 0xCF */
4599	N, N, N, N, N, N, N, N,
4600	/* 0xD0 - 0xC7 */
4601	N, N, N, N, N, N, N, N,
4602	/* 0xD8 - 0xDF */
4603	N, N, N, N, N, N, N, N,
4604	/* 0xE0 - 0xE7 */
4605	N, N, N, N, N, N, N, N,
4606	/* 0xE8 - 0xEF */
4607	N, N, N, N, N, N, N, N,
4608	/* 0xF0 - 0xF7 */
4609	N, N, N, N, N, N, N, N,
4610	/* 0xF8 - 0xFF */
4611	N, N, N, N, N, N, N, N,
4612} };
4613
4614static const struct escape escape_db = { {
4615	N, N, N, N, N, N, N, N,
4616}, {
4617	/* 0xC0 - 0xC7 */
4618	N, N, N, N, N, N, N, N,
4619	/* 0xC8 - 0xCF */
4620	N, N, N, N, N, N, N, N,
4621	/* 0xD0 - 0xC7 */
4622	N, N, N, N, N, N, N, N,
4623	/* 0xD8 - 0xDF */
4624	N, N, N, N, N, N, N, N,
4625	/* 0xE0 - 0xE7 */
4626	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
4627	/* 0xE8 - 0xEF */
4628	N, N, N, N, N, N, N, N,
4629	/* 0xF0 - 0xF7 */
4630	N, N, N, N, N, N, N, N,
4631	/* 0xF8 - 0xFF */
4632	N, N, N, N, N, N, N, N,
4633} };
4634
4635static const struct escape escape_dd = { {
4636	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
4637}, {
4638	/* 0xC0 - 0xC7 */
4639	N, N, N, N, N, N, N, N,
4640	/* 0xC8 - 0xCF */
4641	N, N, N, N, N, N, N, N,
4642	/* 0xD0 - 0xC7 */
4643	N, N, N, N, N, N, N, N,
4644	/* 0xD8 - 0xDF */
4645	N, N, N, N, N, N, N, N,
4646	/* 0xE0 - 0xE7 */
4647	N, N, N, N, N, N, N, N,
4648	/* 0xE8 - 0xEF */
4649	N, N, N, N, N, N, N, N,
4650	/* 0xF0 - 0xF7 */
4651	N, N, N, N, N, N, N, N,
4652	/* 0xF8 - 0xFF */
4653	N, N, N, N, N, N, N, N,
4654} };
4655
4656static const struct instr_dual instr_dual_0f_c3 = {
4657	I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
4658};
4659
4660static const struct mode_dual mode_dual_63 = {
4661	N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
4662};
4663
 
 
 
 
4664static const struct opcode opcode_table[256] = {
4665	/* 0x00 - 0x07 */
4666	F6ALU(Lock, em_add),
4667	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
4668	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
4669	/* 0x08 - 0x0F */
4670	F6ALU(Lock | PageTable, em_or),
4671	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
4672	N,
4673	/* 0x10 - 0x17 */
4674	F6ALU(Lock, em_adc),
4675	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
4676	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
4677	/* 0x18 - 0x1F */
4678	F6ALU(Lock, em_sbb),
4679	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
4680	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
4681	/* 0x20 - 0x27 */
4682	F6ALU(Lock | PageTable, em_and), N, N,
4683	/* 0x28 - 0x2F */
4684	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
4685	/* 0x30 - 0x37 */
4686	F6ALU(Lock, em_xor), N, N,
4687	/* 0x38 - 0x3F */
4688	F6ALU(NoWrite, em_cmp), N, N,
4689	/* 0x40 - 0x4F */
4690	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
4691	/* 0x50 - 0x57 */
4692	X8(I(SrcReg | Stack, em_push)),
4693	/* 0x58 - 0x5F */
4694	X8(I(DstReg | Stack, em_pop)),
4695	/* 0x60 - 0x67 */
4696	I(ImplicitOps | Stack | No64, em_pusha),
4697	I(ImplicitOps | Stack | No64, em_popa),
4698	N, MD(ModRM, &mode_dual_63),
4699	N, N, N, N,
4700	/* 0x68 - 0x6F */
4701	I(SrcImm | Mov | Stack, em_push),
4702	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
4703	I(SrcImmByte | Mov | Stack, em_push),
4704	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
4705	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
4706	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
4707	/* 0x70 - 0x7F */
4708	X16(D(SrcImmByte | NearBranch)),
4709	/* 0x80 - 0x87 */
4710	G(ByteOp | DstMem | SrcImm, group1),
4711	G(DstMem | SrcImm, group1),
4712	G(ByteOp | DstMem | SrcImm | No64, group1),
4713	G(DstMem | SrcImmByte, group1),
4714	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
4715	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
4716	/* 0x88 - 0x8F */
4717	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
4718	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
4719	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
4720	D(ModRM | SrcMem | NoAccess | DstReg),
4721	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
4722	G(0, group1A),
4723	/* 0x90 - 0x97 */
4724	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
4725	/* 0x98 - 0x9F */
4726	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
4727	I(SrcImmFAddr | No64, em_call_far), N,
4728	II(ImplicitOps | Stack, em_pushf, pushf),
4729	II(ImplicitOps | Stack, em_popf, popf),
4730	I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
4731	/* 0xA0 - 0xA7 */
4732	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
4733	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
4734	I2bv(SrcSI | DstDI | Mov | String | TwoMemOp, em_mov),
4735	F2bv(SrcSI | DstDI | String | NoWrite | TwoMemOp, em_cmp_r),
4736	/* 0xA8 - 0xAF */
4737	F2bv(DstAcc | SrcImm | NoWrite, em_test),
4738	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
4739	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
4740	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
4741	/* 0xB0 - 0xB7 */
4742	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
4743	/* 0xB8 - 0xBF */
4744	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
4745	/* 0xC0 - 0xC7 */
4746	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
4747	I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
4748	I(ImplicitOps | NearBranch, em_ret),
4749	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
4750	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
4751	G(ByteOp, group11), G(0, group11),
4752	/* 0xC8 - 0xCF */
4753	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
4754	I(ImplicitOps | SrcImmU16, em_ret_far_imm),
4755	I(ImplicitOps, em_ret_far),
4756	D(ImplicitOps), DI(SrcImmByte, intn),
4757	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
 
 
4758	/* 0xD0 - 0xD7 */
4759	G(Src2One | ByteOp, group2), G(Src2One, group2),
4760	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
4761	I(DstAcc | SrcImmUByte | No64, em_aam),
4762	I(DstAcc | SrcImmUByte | No64, em_aad),
4763	F(DstAcc | ByteOp | No64, em_salc),
4764	I(DstAcc | SrcXLat | ByteOp, em_mov),
4765	/* 0xD8 - 0xDF */
4766	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
4767	/* 0xE0 - 0xE7 */
4768	X3(I(SrcImmByte | NearBranch, em_loop)),
4769	I(SrcImmByte | NearBranch, em_jcxz),
4770	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
4771	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
4772	/* 0xE8 - 0xEF */
4773	I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
4774	I(SrcImmFAddr | No64, em_jmp_far),
4775	D(SrcImmByte | ImplicitOps | NearBranch),
 
4776	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
4777	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
4778	/* 0xF0 - 0xF7 */
4779	N, DI(ImplicitOps, icebp), N, N,
4780	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
4781	G(ByteOp, group3), G(0, group3),
4782	/* 0xF8 - 0xFF */
4783	D(ImplicitOps), D(ImplicitOps),
4784	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
4785	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
4786};
4787
4788static const struct opcode twobyte_table[256] = {
4789	/* 0x00 - 0x0F */
4790	G(0, group6), GD(0, &group7), N, N,
4791	N, I(ImplicitOps | EmulateOnUD, em_syscall),
4792	II(ImplicitOps | Priv, em_clts, clts), N,
4793	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
4794	N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
4795	/* 0x10 - 0x1F */
4796	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_10_0f_11),
4797	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_10_0f_11),
4798	N, N, N, N, N, N,
4799	D(ImplicitOps | ModRM | SrcMem | NoAccess),
4800	N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
 
 
 
 
4801	/* 0x20 - 0x2F */
4802	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
4803	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
4804	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
4805						check_cr_write),
4806	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
4807						check_dr_write),
4808	N, N, N, N,
4809	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
4810	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
4811	N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
4812	N, N, N, N,
4813	/* 0x30 - 0x3F */
4814	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4815	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4816	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4817	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4818	I(ImplicitOps | EmulateOnUD, em_sysenter),
4819	I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
4820	N, N,
4821	N, N, N, N, N, N, N, N,
4822	/* 0x40 - 0x4F */
4823	X16(D(DstReg | SrcMem | ModRM)),
4824	/* 0x50 - 0x5F */
4825	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
4826	/* 0x60 - 0x6F */
4827	N, N, N, N,
4828	N, N, N, N,
4829	N, N, N, N,
4830	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4831	/* 0x70 - 0x7F */
4832	N, N, N, N,
4833	N, N, N, N,
4834	N, N, N, N,
4835	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4836	/* 0x80 - 0x8F */
4837	X16(D(SrcImm | NearBranch)),
4838	/* 0x90 - 0x9F */
4839	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4840	/* 0xA0 - 0xA7 */
4841	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
4842	II(ImplicitOps, em_cpuid, cpuid),
4843	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
4844	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
4845	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
4846	/* 0xA8 - 0xAF */
4847	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4848	II(EmulateOnUD | ImplicitOps, em_rsm, rsm),
4849	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4850	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
4851	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
4852	GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
4853	/* 0xB0 - 0xB7 */
4854	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
4855	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4856	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4857	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
4858	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4859	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4860	/* 0xB8 - 0xBF */
4861	N, N,
4862	G(BitOp, group8),
4863	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
4864	I(DstReg | SrcMem | ModRM, em_bsf_c),
4865	I(DstReg | SrcMem | ModRM, em_bsr_c),
4866	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4867	/* 0xC0 - 0xC7 */
4868	F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
4869	N, ID(0, &instr_dual_0f_c3),
4870	N, N, N, GD(0, &group9),
4871	/* 0xC8 - 0xCF */
4872	X8(I(DstReg, em_bswap)),
4873	/* 0xD0 - 0xDF */
4874	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
4875	/* 0xE0 - 0xEF */
4876	N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
4877	N, N, N, N, N, N, N, N,
4878	/* 0xF0 - 0xFF */
4879	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
4880};
4881
4882static const struct instr_dual instr_dual_0f_38_f0 = {
4883	I(DstReg | SrcMem | Mov, em_movbe), N
4884};
4885
4886static const struct instr_dual instr_dual_0f_38_f1 = {
4887	I(DstMem | SrcReg | Mov, em_movbe), N
4888};
4889
4890static const struct gprefix three_byte_0f_38_f0 = {
4891	ID(0, &instr_dual_0f_38_f0), N, N, N
4892};
4893
4894static const struct gprefix three_byte_0f_38_f1 = {
4895	ID(0, &instr_dual_0f_38_f1), N, N, N
4896};
4897
4898/*
4899 * Insns below are selected by the prefix which indexed by the third opcode
4900 * byte.
4901 */
4902static const struct opcode opcode_map_0f_38[256] = {
4903	/* 0x00 - 0x7f */
4904	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
4905	/* 0x80 - 0xef */
4906	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
4907	/* 0xf0 - 0xf1 */
4908	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
4909	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
4910	/* 0xf2 - 0xff */
4911	N, N, X4(N), X8(N)
4912};
4913
4914#undef D
4915#undef N
4916#undef G
4917#undef GD
4918#undef I
4919#undef GP
4920#undef EXT
4921#undef MD
4922#undef ID
4923
4924#undef D2bv
4925#undef D2bvIP
4926#undef I2bv
4927#undef I2bvIP
4928#undef I6ALU
4929
4930static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4931{
4932	unsigned size;
4933
4934	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4935	if (size == 8)
4936		size = 4;
4937	return size;
4938}
4939
4940static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
4941		      unsigned size, bool sign_extension)
4942{
4943	int rc = X86EMUL_CONTINUE;
4944
4945	op->type = OP_IMM;
4946	op->bytes = size;
4947	op->addr.mem.ea = ctxt->_eip;
4948	/* NB. Immediates are sign-extended as necessary. */
4949	switch (op->bytes) {
4950	case 1:
4951		op->val = insn_fetch(s8, ctxt);
4952		break;
4953	case 2:
4954		op->val = insn_fetch(s16, ctxt);
4955		break;
4956	case 4:
4957		op->val = insn_fetch(s32, ctxt);
4958		break;
4959	case 8:
4960		op->val = insn_fetch(s64, ctxt);
4961		break;
4962	}
4963	if (!sign_extension) {
4964		switch (op->bytes) {
4965		case 1:
4966			op->val &= 0xff;
4967			break;
4968		case 2:
4969			op->val &= 0xffff;
4970			break;
4971		case 4:
4972			op->val &= 0xffffffff;
4973			break;
4974		}
4975	}
4976done:
4977	return rc;
4978}
4979
4980static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
4981			  unsigned d)
4982{
4983	int rc = X86EMUL_CONTINUE;
4984
4985	switch (d) {
4986	case OpReg:
4987		decode_register_operand(ctxt, op);
4988		break;
4989	case OpImmUByte:
4990		rc = decode_imm(ctxt, op, 1, false);
4991		break;
4992	case OpMem:
4993		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4994	mem_common:
4995		*op = ctxt->memop;
4996		ctxt->memopp = op;
4997		if (ctxt->d & BitOp)
4998			fetch_bit_operand(ctxt);
4999		op->orig_val = op->val;
5000		break;
5001	case OpMem64:
5002		ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
5003		goto mem_common;
5004	case OpAcc:
5005		op->type = OP_REG;
5006		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
5007		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
5008		fetch_register_operand(op);
5009		op->orig_val = op->val;
5010		break;
5011	case OpAccLo:
5012		op->type = OP_REG;
5013		op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
5014		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
5015		fetch_register_operand(op);
5016		op->orig_val = op->val;
5017		break;
5018	case OpAccHi:
5019		if (ctxt->d & ByteOp) {
5020			op->type = OP_NONE;
5021			break;
5022		}
5023		op->type = OP_REG;
5024		op->bytes = ctxt->op_bytes;
5025		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
5026		fetch_register_operand(op);
5027		op->orig_val = op->val;
5028		break;
5029	case OpDI:
5030		op->type = OP_MEM;
5031		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
5032		op->addr.mem.ea =
5033			register_address(ctxt, VCPU_REGS_RDI);
5034		op->addr.mem.seg = VCPU_SREG_ES;
5035		op->val = 0;
5036		op->count = 1;
5037		break;
5038	case OpDX:
5039		op->type = OP_REG;
5040		op->bytes = 2;
5041		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
5042		fetch_register_operand(op);
5043		break;
5044	case OpCL:
5045		op->type = OP_IMM;
5046		op->bytes = 1;
5047		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
5048		break;
5049	case OpImmByte:
5050		rc = decode_imm(ctxt, op, 1, true);
5051		break;
5052	case OpOne:
5053		op->type = OP_IMM;
5054		op->bytes = 1;
5055		op->val = 1;
5056		break;
5057	case OpImm:
5058		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
5059		break;
5060	case OpImm64:
5061		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
5062		break;
5063	case OpMem8:
5064		ctxt->memop.bytes = 1;
5065		if (ctxt->memop.type == OP_REG) {
5066			ctxt->memop.addr.reg = decode_register(ctxt,
5067					ctxt->modrm_rm, true);
5068			fetch_register_operand(&ctxt->memop);
5069		}
5070		goto mem_common;
5071	case OpMem16:
5072		ctxt->memop.bytes = 2;
5073		goto mem_common;
5074	case OpMem32:
5075		ctxt->memop.bytes = 4;
5076		goto mem_common;
5077	case OpImmU16:
5078		rc = decode_imm(ctxt, op, 2, false);
5079		break;
5080	case OpImmU:
5081		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
5082		break;
5083	case OpSI:
5084		op->type = OP_MEM;
5085		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
5086		op->addr.mem.ea =
5087			register_address(ctxt, VCPU_REGS_RSI);
5088		op->addr.mem.seg = ctxt->seg_override;
5089		op->val = 0;
5090		op->count = 1;
5091		break;
5092	case OpXLat:
5093		op->type = OP_MEM;
5094		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
5095		op->addr.mem.ea =
5096			address_mask(ctxt,
5097				reg_read(ctxt, VCPU_REGS_RBX) +
5098				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
5099		op->addr.mem.seg = ctxt->seg_override;
5100		op->val = 0;
5101		break;
5102	case OpImmFAddr:
5103		op->type = OP_IMM;
5104		op->addr.mem.ea = ctxt->_eip;
5105		op->bytes = ctxt->op_bytes + 2;
5106		insn_fetch_arr(op->valptr, op->bytes, ctxt);
5107		break;
5108	case OpMemFAddr:
5109		ctxt->memop.bytes = ctxt->op_bytes + 2;
5110		goto mem_common;
5111	case OpES:
5112		op->type = OP_IMM;
5113		op->val = VCPU_SREG_ES;
5114		break;
5115	case OpCS:
5116		op->type = OP_IMM;
5117		op->val = VCPU_SREG_CS;
5118		break;
5119	case OpSS:
5120		op->type = OP_IMM;
5121		op->val = VCPU_SREG_SS;
5122		break;
5123	case OpDS:
5124		op->type = OP_IMM;
5125		op->val = VCPU_SREG_DS;
5126		break;
5127	case OpFS:
5128		op->type = OP_IMM;
5129		op->val = VCPU_SREG_FS;
5130		break;
5131	case OpGS:
5132		op->type = OP_IMM;
5133		op->val = VCPU_SREG_GS;
5134		break;
5135	case OpImplicit:
5136		/* Special instructions do their own operand decoding. */
5137	default:
5138		op->type = OP_NONE; /* Disable writeback. */
5139		break;
5140	}
5141
5142done:
5143	return rc;
5144}
5145
5146int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
5147{
5148	int rc = X86EMUL_CONTINUE;
5149	int mode = ctxt->mode;
5150	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
5151	bool op_prefix = false;
5152	bool has_seg_override = false;
5153	struct opcode opcode;
5154	u16 dummy;
5155	struct desc_struct desc;
5156
5157	ctxt->memop.type = OP_NONE;
5158	ctxt->memopp = NULL;
5159	ctxt->_eip = ctxt->eip;
5160	ctxt->fetch.ptr = ctxt->fetch.data;
5161	ctxt->fetch.end = ctxt->fetch.data + insn_len;
5162	ctxt->opcode_len = 1;
 
5163	if (insn_len > 0)
5164		memcpy(ctxt->fetch.data, insn, insn_len);
5165	else {
5166		rc = __do_insn_fetch_bytes(ctxt, 1);
5167		if (rc != X86EMUL_CONTINUE)
5168			goto done;
5169	}
5170
5171	switch (mode) {
5172	case X86EMUL_MODE_REAL:
5173	case X86EMUL_MODE_VM86:
5174		def_op_bytes = def_ad_bytes = 2;
5175		ctxt->ops->get_segment(ctxt, &dummy, &desc, NULL, VCPU_SREG_CS);
5176		if (desc.d)
5177			def_op_bytes = def_ad_bytes = 4;
5178		break;
5179	case X86EMUL_MODE_PROT16:
5180		def_op_bytes = def_ad_bytes = 2;
5181		break;
5182	case X86EMUL_MODE_PROT32:
5183		def_op_bytes = def_ad_bytes = 4;
5184		break;
5185#ifdef CONFIG_X86_64
5186	case X86EMUL_MODE_PROT64:
5187		def_op_bytes = 4;
5188		def_ad_bytes = 8;
5189		break;
5190#endif
5191	default:
5192		return EMULATION_FAILED;
5193	}
5194
5195	ctxt->op_bytes = def_op_bytes;
5196	ctxt->ad_bytes = def_ad_bytes;
5197
5198	/* Legacy prefixes. */
5199	for (;;) {
5200		switch (ctxt->b = insn_fetch(u8, ctxt)) {
5201		case 0x66:	/* operand-size override */
5202			op_prefix = true;
5203			/* switch between 2/4 bytes */
5204			ctxt->op_bytes = def_op_bytes ^ 6;
5205			break;
5206		case 0x67:	/* address-size override */
5207			if (mode == X86EMUL_MODE_PROT64)
5208				/* switch between 4/8 bytes */
5209				ctxt->ad_bytes = def_ad_bytes ^ 12;
5210			else
5211				/* switch between 2/4 bytes */
5212				ctxt->ad_bytes = def_ad_bytes ^ 6;
5213			break;
5214		case 0x26:	/* ES override */
 
 
 
5215		case 0x2e:	/* CS override */
 
 
 
5216		case 0x36:	/* SS override */
 
 
 
5217		case 0x3e:	/* DS override */
5218			has_seg_override = true;
5219			ctxt->seg_override = (ctxt->b >> 3) & 3;
5220			break;
5221		case 0x64:	/* FS override */
 
 
 
5222		case 0x65:	/* GS override */
5223			has_seg_override = true;
5224			ctxt->seg_override = ctxt->b & 7;
5225			break;
5226		case 0x40 ... 0x4f: /* REX */
5227			if (mode != X86EMUL_MODE_PROT64)
5228				goto done_prefixes;
5229			ctxt->rex_prefix = ctxt->b;
5230			continue;
5231		case 0xf0:	/* LOCK */
5232			ctxt->lock_prefix = 1;
5233			break;
5234		case 0xf2:	/* REPNE/REPNZ */
5235		case 0xf3:	/* REP/REPE/REPZ */
5236			ctxt->rep_prefix = ctxt->b;
5237			break;
5238		default:
5239			goto done_prefixes;
5240		}
5241
5242		/* Any legacy prefix after a REX prefix nullifies its effect. */
5243
5244		ctxt->rex_prefix = 0;
5245	}
5246
5247done_prefixes:
5248
5249	/* REX prefix. */
5250	if (ctxt->rex_prefix & 8)
5251		ctxt->op_bytes = 8;	/* REX.W */
5252
5253	/* Opcode byte(s). */
5254	opcode = opcode_table[ctxt->b];
5255	/* Two-byte opcode? */
5256	if (ctxt->b == 0x0f) {
5257		ctxt->opcode_len = 2;
5258		ctxt->b = insn_fetch(u8, ctxt);
5259		opcode = twobyte_table[ctxt->b];
5260
5261		/* 0F_38 opcode map */
5262		if (ctxt->b == 0x38) {
5263			ctxt->opcode_len = 3;
5264			ctxt->b = insn_fetch(u8, ctxt);
5265			opcode = opcode_map_0f_38[ctxt->b];
5266		}
5267	}
5268	ctxt->d = opcode.flags;
5269
5270	if (ctxt->d & ModRM)
5271		ctxt->modrm = insn_fetch(u8, ctxt);
5272
5273	/* vex-prefix instructions are not implemented */
5274	if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
5275	    (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
5276		ctxt->d = NotImpl;
5277	}
5278
5279	while (ctxt->d & GroupMask) {
5280		switch (ctxt->d & GroupMask) {
5281		case Group:
5282			goffset = (ctxt->modrm >> 3) & 7;
5283			opcode = opcode.u.group[goffset];
5284			break;
5285		case GroupDual:
5286			goffset = (ctxt->modrm >> 3) & 7;
5287			if ((ctxt->modrm >> 6) == 3)
5288				opcode = opcode.u.gdual->mod3[goffset];
5289			else
5290				opcode = opcode.u.gdual->mod012[goffset];
5291			break;
5292		case RMExt:
5293			goffset = ctxt->modrm & 7;
5294			opcode = opcode.u.group[goffset];
5295			break;
5296		case Prefix:
5297			if (ctxt->rep_prefix && op_prefix)
5298				return EMULATION_FAILED;
5299			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
5300			switch (simd_prefix) {
5301			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
5302			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
5303			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
5304			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
5305			}
5306			break;
5307		case Escape:
5308			if (ctxt->modrm > 0xbf)
5309				opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
5310			else
 
 
 
 
5311				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
 
5312			break;
5313		case InstrDual:
5314			if ((ctxt->modrm >> 6) == 3)
5315				opcode = opcode.u.idual->mod3;
5316			else
5317				opcode = opcode.u.idual->mod012;
5318			break;
5319		case ModeDual:
5320			if (ctxt->mode == X86EMUL_MODE_PROT64)
5321				opcode = opcode.u.mdual->mode64;
5322			else
5323				opcode = opcode.u.mdual->mode32;
5324			break;
5325		default:
5326			return EMULATION_FAILED;
5327		}
5328
5329		ctxt->d &= ~(u64)GroupMask;
5330		ctxt->d |= opcode.flags;
5331	}
5332
 
 
5333	/* Unrecognised? */
5334	if (ctxt->d == 0)
5335		return EMULATION_FAILED;
5336
5337	ctxt->execute = opcode.u.execute;
5338
5339	if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
 
5340		return EMULATION_FAILED;
5341
5342	if (unlikely(ctxt->d &
5343	    (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
5344	     No16))) {
5345		/*
5346		 * These are copied unconditionally here, and checked unconditionally
5347		 * in x86_emulate_insn.
5348		 */
5349		ctxt->check_perm = opcode.check_perm;
5350		ctxt->intercept = opcode.intercept;
5351
5352		if (ctxt->d & NotImpl)
5353			return EMULATION_FAILED;
5354
5355		if (mode == X86EMUL_MODE_PROT64) {
5356			if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
5357				ctxt->op_bytes = 8;
5358			else if (ctxt->d & NearBranch)
5359				ctxt->op_bytes = 8;
5360		}
5361
5362		if (ctxt->d & Op3264) {
5363			if (mode == X86EMUL_MODE_PROT64)
5364				ctxt->op_bytes = 8;
5365			else
5366				ctxt->op_bytes = 4;
5367		}
5368
5369		if ((ctxt->d & No16) && ctxt->op_bytes == 2)
5370			ctxt->op_bytes = 4;
5371
5372		if (ctxt->d & Sse)
5373			ctxt->op_bytes = 16;
5374		else if (ctxt->d & Mmx)
5375			ctxt->op_bytes = 8;
5376	}
5377
5378	/* ModRM and SIB bytes. */
5379	if (ctxt->d & ModRM) {
5380		rc = decode_modrm(ctxt, &ctxt->memop);
5381		if (!has_seg_override) {
5382			has_seg_override = true;
5383			ctxt->seg_override = ctxt->modrm_seg;
5384		}
5385	} else if (ctxt->d & MemAbs)
5386		rc = decode_abs(ctxt, &ctxt->memop);
5387	if (rc != X86EMUL_CONTINUE)
5388		goto done;
5389
5390	if (!has_seg_override)
5391		ctxt->seg_override = VCPU_SREG_DS;
5392
5393	ctxt->memop.addr.mem.seg = ctxt->seg_override;
5394
5395	/*
5396	 * Decode and fetch the source operand: register, memory
5397	 * or immediate.
5398	 */
5399	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
5400	if (rc != X86EMUL_CONTINUE)
5401		goto done;
5402
5403	/*
5404	 * Decode and fetch the second source operand: register, memory
5405	 * or immediate.
5406	 */
5407	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
5408	if (rc != X86EMUL_CONTINUE)
5409		goto done;
5410
5411	/* Decode and fetch the destination operand: register or memory. */
5412	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
5413
5414	if (ctxt->rip_relative && likely(ctxt->memopp))
5415		ctxt->memopp->addr.mem.ea = address_mask(ctxt,
5416					ctxt->memopp->addr.mem.ea + ctxt->_eip);
5417
5418done:
5419	if (rc == X86EMUL_PROPAGATE_FAULT)
5420		ctxt->have_exception = true;
5421	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
5422}
5423
5424bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
5425{
5426	return ctxt->d & PageTable;
5427}
5428
5429static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
5430{
5431	/* The second termination condition only applies for REPE
5432	 * and REPNE. Test if the repeat string operation prefix is
5433	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
5434	 * corresponding termination condition according to:
5435	 * 	- if REPE/REPZ and ZF = 0 then done
5436	 * 	- if REPNE/REPNZ and ZF = 1 then done
5437	 */
5438	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
5439	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
5440	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
5441		 ((ctxt->eflags & X86_EFLAGS_ZF) == 0))
5442		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
5443		    ((ctxt->eflags & X86_EFLAGS_ZF) == X86_EFLAGS_ZF))))
5444		return true;
5445
5446	return false;
5447}
5448
5449static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
5450{
5451	int rc;
5452
 
5453	rc = asm_safe("fwait");
 
5454
5455	if (unlikely(rc != X86EMUL_CONTINUE))
5456		return emulate_exception(ctxt, MF_VECTOR, 0, false);
5457
5458	return X86EMUL_CONTINUE;
5459}
5460
5461static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
5462				       struct operand *op)
5463{
5464	if (op->type == OP_MM)
5465		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
5466}
5467
5468static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
5469{
5470	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
5471
5472	if (!(ctxt->d & ByteOp))
5473		fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
5474
5475	asm("push %[flags]; popf; " CALL_NOSPEC " ; pushf; pop %[flags]\n"
5476	    : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
5477	      [thunk_target]"+S"(fop), ASM_CALL_CONSTRAINT
5478	    : "c"(ctxt->src2.val));
5479
5480	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
5481	if (!fop) /* exception is returned in fop variable */
5482		return emulate_de(ctxt);
5483	return X86EMUL_CONTINUE;
5484}
5485
5486void init_decode_cache(struct x86_emulate_ctxt *ctxt)
5487{
5488	memset(&ctxt->rip_relative, 0,
5489	       (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
 
 
 
 
 
5490
5491	ctxt->io_read.pos = 0;
5492	ctxt->io_read.end = 0;
5493	ctxt->mem_read.end = 0;
5494}
5495
5496int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
5497{
5498	const struct x86_emulate_ops *ops = ctxt->ops;
5499	int rc = X86EMUL_CONTINUE;
5500	int saved_dst_type = ctxt->dst.type;
5501	unsigned emul_flags;
5502
5503	ctxt->mem_read.pos = 0;
5504
5505	/* LOCK prefix is allowed only with some instructions */
5506	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
5507		rc = emulate_ud(ctxt);
5508		goto done;
5509	}
5510
5511	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
5512		rc = emulate_ud(ctxt);
5513		goto done;
5514	}
5515
5516	emul_flags = ctxt->ops->get_hflags(ctxt);
5517	if (unlikely(ctxt->d &
5518		     (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
5519		if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
5520				(ctxt->d & Undefined)) {
5521			rc = emulate_ud(ctxt);
5522			goto done;
5523		}
5524
5525		if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
5526		    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
5527			rc = emulate_ud(ctxt);
5528			goto done;
5529		}
5530
5531		if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
5532			rc = emulate_nm(ctxt);
5533			goto done;
5534		}
5535
5536		if (ctxt->d & Mmx) {
5537			rc = flush_pending_x87_faults(ctxt);
5538			if (rc != X86EMUL_CONTINUE)
5539				goto done;
5540			/*
5541			 * Now that we know the fpu is exception safe, we can fetch
5542			 * operands from it.
5543			 */
5544			fetch_possible_mmx_operand(ctxt, &ctxt->src);
5545			fetch_possible_mmx_operand(ctxt, &ctxt->src2);
5546			if (!(ctxt->d & Mov))
5547				fetch_possible_mmx_operand(ctxt, &ctxt->dst);
5548		}
5549
5550		if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && ctxt->intercept) {
5551			rc = emulator_check_intercept(ctxt, ctxt->intercept,
5552						      X86_ICPT_PRE_EXCEPT);
5553			if (rc != X86EMUL_CONTINUE)
5554				goto done;
5555		}
5556
5557		/* Instruction can only be executed in protected mode */
5558		if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
5559			rc = emulate_ud(ctxt);
5560			goto done;
5561		}
5562
5563		/* Privileged instruction can be executed only in CPL=0 */
5564		if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
5565			if (ctxt->d & PrivUD)
5566				rc = emulate_ud(ctxt);
5567			else
5568				rc = emulate_gp(ctxt, 0);
5569			goto done;
5570		}
5571
5572		/* Do instruction specific permission checks */
5573		if (ctxt->d & CheckPerm) {
5574			rc = ctxt->check_perm(ctxt);
5575			if (rc != X86EMUL_CONTINUE)
5576				goto done;
5577		}
5578
5579		if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
5580			rc = emulator_check_intercept(ctxt, ctxt->intercept,
5581						      X86_ICPT_POST_EXCEPT);
5582			if (rc != X86EMUL_CONTINUE)
5583				goto done;
5584		}
5585
5586		if (ctxt->rep_prefix && (ctxt->d & String)) {
5587			/* All REP prefixes have the same first termination condition */
5588			if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
5589				string_registers_quirk(ctxt);
5590				ctxt->eip = ctxt->_eip;
5591				ctxt->eflags &= ~X86_EFLAGS_RF;
5592				goto done;
5593			}
5594		}
5595	}
5596
5597	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
5598		rc = segmented_read(ctxt, ctxt->src.addr.mem,
5599				    ctxt->src.valptr, ctxt->src.bytes);
5600		if (rc != X86EMUL_CONTINUE)
5601			goto done;
5602		ctxt->src.orig_val64 = ctxt->src.val64;
5603	}
5604
5605	if (ctxt->src2.type == OP_MEM) {
5606		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
5607				    &ctxt->src2.val, ctxt->src2.bytes);
5608		if (rc != X86EMUL_CONTINUE)
5609			goto done;
5610	}
5611
5612	if ((ctxt->d & DstMask) == ImplicitOps)
5613		goto special_insn;
5614
5615
5616	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
5617		/* optimisation - avoid slow emulated read if Mov */
5618		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
5619				   &ctxt->dst.val, ctxt->dst.bytes);
5620		if (rc != X86EMUL_CONTINUE) {
5621			if (!(ctxt->d & NoWrite) &&
5622			    rc == X86EMUL_PROPAGATE_FAULT &&
5623			    ctxt->exception.vector == PF_VECTOR)
5624				ctxt->exception.error_code |= PFERR_WRITE_MASK;
5625			goto done;
5626		}
5627	}
5628	/* Copy full 64-bit value for CMPXCHG8B.  */
5629	ctxt->dst.orig_val64 = ctxt->dst.val64;
5630
5631special_insn:
5632
5633	if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
5634		rc = emulator_check_intercept(ctxt, ctxt->intercept,
5635					      X86_ICPT_POST_MEMACCESS);
5636		if (rc != X86EMUL_CONTINUE)
5637			goto done;
5638	}
5639
5640	if (ctxt->rep_prefix && (ctxt->d & String))
5641		ctxt->eflags |= X86_EFLAGS_RF;
5642	else
5643		ctxt->eflags &= ~X86_EFLAGS_RF;
5644
5645	if (ctxt->execute) {
5646		if (ctxt->d & Fastop) {
5647			void (*fop)(struct fastop *) = (void *)ctxt->execute;
5648			rc = fastop(ctxt, fop);
5649			if (rc != X86EMUL_CONTINUE)
5650				goto done;
5651			goto writeback;
5652		}
5653		rc = ctxt->execute(ctxt);
5654		if (rc != X86EMUL_CONTINUE)
5655			goto done;
5656		goto writeback;
5657	}
5658
5659	if (ctxt->opcode_len == 2)
5660		goto twobyte_insn;
5661	else if (ctxt->opcode_len == 3)
5662		goto threebyte_insn;
5663
5664	switch (ctxt->b) {
5665	case 0x70 ... 0x7f: /* jcc (short) */
5666		if (test_cc(ctxt->b, ctxt->eflags))
5667			rc = jmp_rel(ctxt, ctxt->src.val);
5668		break;
5669	case 0x8d: /* lea r16/r32, m */
5670		ctxt->dst.val = ctxt->src.addr.mem.ea;
5671		break;
5672	case 0x90 ... 0x97: /* nop / xchg reg, rax */
5673		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
5674			ctxt->dst.type = OP_NONE;
5675		else
5676			rc = em_xchg(ctxt);
5677		break;
5678	case 0x98: /* cbw/cwde/cdqe */
5679		switch (ctxt->op_bytes) {
5680		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
5681		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
5682		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
5683		}
5684		break;
5685	case 0xcc:		/* int3 */
5686		rc = emulate_int(ctxt, 3);
5687		break;
5688	case 0xcd:		/* int n */
5689		rc = emulate_int(ctxt, ctxt->src.val);
5690		break;
5691	case 0xce:		/* into */
5692		if (ctxt->eflags & X86_EFLAGS_OF)
5693			rc = emulate_int(ctxt, 4);
5694		break;
5695	case 0xe9: /* jmp rel */
5696	case 0xeb: /* jmp rel short */
5697		rc = jmp_rel(ctxt, ctxt->src.val);
5698		ctxt->dst.type = OP_NONE; /* Disable writeback. */
5699		break;
5700	case 0xf4:              /* hlt */
5701		ctxt->ops->halt(ctxt);
5702		break;
5703	case 0xf5:	/* cmc */
5704		/* complement carry flag from eflags reg */
5705		ctxt->eflags ^= X86_EFLAGS_CF;
5706		break;
5707	case 0xf8: /* clc */
5708		ctxt->eflags &= ~X86_EFLAGS_CF;
5709		break;
5710	case 0xf9: /* stc */
5711		ctxt->eflags |= X86_EFLAGS_CF;
5712		break;
5713	case 0xfc: /* cld */
5714		ctxt->eflags &= ~X86_EFLAGS_DF;
5715		break;
5716	case 0xfd: /* std */
5717		ctxt->eflags |= X86_EFLAGS_DF;
5718		break;
5719	default:
5720		goto cannot_emulate;
5721	}
5722
5723	if (rc != X86EMUL_CONTINUE)
5724		goto done;
5725
5726writeback:
5727	if (ctxt->d & SrcWrite) {
5728		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
5729		rc = writeback(ctxt, &ctxt->src);
5730		if (rc != X86EMUL_CONTINUE)
5731			goto done;
5732	}
5733	if (!(ctxt->d & NoWrite)) {
5734		rc = writeback(ctxt, &ctxt->dst);
5735		if (rc != X86EMUL_CONTINUE)
5736			goto done;
5737	}
5738
5739	/*
5740	 * restore dst type in case the decoding will be reused
5741	 * (happens for string instruction )
5742	 */
5743	ctxt->dst.type = saved_dst_type;
5744
5745	if ((ctxt->d & SrcMask) == SrcSI)
5746		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
5747
5748	if ((ctxt->d & DstMask) == DstDI)
5749		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
5750
5751	if (ctxt->rep_prefix && (ctxt->d & String)) {
5752		unsigned int count;
5753		struct read_cache *r = &ctxt->io_read;
5754		if ((ctxt->d & SrcMask) == SrcSI)
5755			count = ctxt->src.count;
5756		else
5757			count = ctxt->dst.count;
5758		register_address_increment(ctxt, VCPU_REGS_RCX, -count);
5759
5760		if (!string_insn_completed(ctxt)) {
5761			/*
5762			 * Re-enter guest when pio read ahead buffer is empty
5763			 * or, if it is not used, after each 1024 iteration.
5764			 */
5765			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
5766			    (r->end == 0 || r->end != r->pos)) {
5767				/*
5768				 * Reset read cache. Usually happens before
5769				 * decode, but since instruction is restarted
5770				 * we have to do it here.
5771				 */
5772				ctxt->mem_read.end = 0;
5773				writeback_registers(ctxt);
5774				return EMULATION_RESTART;
5775			}
5776			goto done; /* skip rip writeback */
5777		}
5778		ctxt->eflags &= ~X86_EFLAGS_RF;
5779	}
5780
5781	ctxt->eip = ctxt->_eip;
 
 
5782
5783done:
5784	if (rc == X86EMUL_PROPAGATE_FAULT) {
5785		WARN_ON(ctxt->exception.vector > 0x1f);
 
5786		ctxt->have_exception = true;
5787	}
5788	if (rc == X86EMUL_INTERCEPTED)
5789		return EMULATION_INTERCEPTED;
5790
5791	if (rc == X86EMUL_CONTINUE)
5792		writeback_registers(ctxt);
5793
5794	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
5795
5796twobyte_insn:
5797	switch (ctxt->b) {
5798	case 0x09:		/* wbinvd */
5799		(ctxt->ops->wbinvd)(ctxt);
5800		break;
5801	case 0x08:		/* invd */
5802	case 0x0d:		/* GrpP (prefetch) */
5803	case 0x18:		/* Grp16 (prefetch/nop) */
5804	case 0x1f:		/* nop */
5805		break;
5806	case 0x20: /* mov cr, reg */
5807		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
5808		break;
5809	case 0x21: /* mov from dr to reg */
5810		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
5811		break;
5812	case 0x40 ... 0x4f:	/* cmov */
5813		if (test_cc(ctxt->b, ctxt->eflags))
5814			ctxt->dst.val = ctxt->src.val;
5815		else if (ctxt->op_bytes != 4)
5816			ctxt->dst.type = OP_NONE; /* no writeback */
5817		break;
5818	case 0x80 ... 0x8f: /* jnz rel, etc*/
5819		if (test_cc(ctxt->b, ctxt->eflags))
5820			rc = jmp_rel(ctxt, ctxt->src.val);
5821		break;
5822	case 0x90 ... 0x9f:     /* setcc r/m8 */
5823		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
5824		break;
5825	case 0xb6 ... 0xb7:	/* movzx */
5826		ctxt->dst.bytes = ctxt->op_bytes;
5827		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
5828						       : (u16) ctxt->src.val;
5829		break;
5830	case 0xbe ... 0xbf:	/* movsx */
5831		ctxt->dst.bytes = ctxt->op_bytes;
5832		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
5833							(s16) ctxt->src.val;
5834		break;
5835	default:
5836		goto cannot_emulate;
5837	}
5838
5839threebyte_insn:
5840
5841	if (rc != X86EMUL_CONTINUE)
5842		goto done;
5843
5844	goto writeback;
5845
5846cannot_emulate:
5847	return EMULATION_FAILED;
5848}
5849
5850void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
5851{
5852	invalidate_registers(ctxt);
5853}
5854
5855void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
5856{
5857	writeback_registers(ctxt);
5858}
5859
5860bool emulator_can_use_gpa(struct x86_emulate_ctxt *ctxt)
5861{
5862	if (ctxt->rep_prefix && (ctxt->d & String))
5863		return false;
5864
5865	if (ctxt->d & TwoMemOp)
5866		return false;
5867
5868	return true;
5869}