Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * STM32 ALSA SoC Digital Audio Interface (I2S) driver.
4 *
5 * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
6 * Author(s): Olivier Moysan <olivier.moysan@st.com> for STMicroelectronics.
7 */
8
9#include <linux/bitfield.h>
10#include <linux/clk.h>
11#include <linux/clk-provider.h>
12#include <linux/delay.h>
13#include <linux/module.h>
14#include <linux/of_irq.h>
15#include <linux/of_platform.h>
16#include <linux/pm_runtime.h>
17#include <linux/regmap.h>
18#include <linux/reset.h>
19#include <linux/spinlock.h>
20
21#include <sound/dmaengine_pcm.h>
22#include <sound/pcm_params.h>
23
24#define STM32_I2S_CR1_REG 0x0
25#define STM32_I2S_CFG1_REG 0x08
26#define STM32_I2S_CFG2_REG 0x0C
27#define STM32_I2S_IER_REG 0x10
28#define STM32_I2S_SR_REG 0x14
29#define STM32_I2S_IFCR_REG 0x18
30#define STM32_I2S_TXDR_REG 0X20
31#define STM32_I2S_RXDR_REG 0x30
32#define STM32_I2S_CGFR_REG 0X50
33#define STM32_I2S_HWCFGR_REG 0x3F0
34#define STM32_I2S_VERR_REG 0x3F4
35#define STM32_I2S_IPIDR_REG 0x3F8
36#define STM32_I2S_SIDR_REG 0x3FC
37
38/* Bit definition for SPI2S_CR1 register */
39#define I2S_CR1_SPE BIT(0)
40#define I2S_CR1_CSTART BIT(9)
41#define I2S_CR1_CSUSP BIT(10)
42#define I2S_CR1_HDDIR BIT(11)
43#define I2S_CR1_SSI BIT(12)
44#define I2S_CR1_CRC33_17 BIT(13)
45#define I2S_CR1_RCRCI BIT(14)
46#define I2S_CR1_TCRCI BIT(15)
47
48/* Bit definition for SPI_CFG2 register */
49#define I2S_CFG2_IOSWP_SHIFT 15
50#define I2S_CFG2_IOSWP BIT(I2S_CFG2_IOSWP_SHIFT)
51#define I2S_CFG2_LSBFRST BIT(23)
52#define I2S_CFG2_AFCNTR BIT(31)
53
54/* Bit definition for SPI_CFG1 register */
55#define I2S_CFG1_FTHVL_SHIFT 5
56#define I2S_CFG1_FTHVL_MASK GENMASK(8, I2S_CFG1_FTHVL_SHIFT)
57#define I2S_CFG1_FTHVL_SET(x) ((x) << I2S_CFG1_FTHVL_SHIFT)
58
59#define I2S_CFG1_TXDMAEN BIT(15)
60#define I2S_CFG1_RXDMAEN BIT(14)
61
62/* Bit definition for SPI2S_IER register */
63#define I2S_IER_RXPIE BIT(0)
64#define I2S_IER_TXPIE BIT(1)
65#define I2S_IER_DPXPIE BIT(2)
66#define I2S_IER_EOTIE BIT(3)
67#define I2S_IER_TXTFIE BIT(4)
68#define I2S_IER_UDRIE BIT(5)
69#define I2S_IER_OVRIE BIT(6)
70#define I2S_IER_CRCEIE BIT(7)
71#define I2S_IER_TIFREIE BIT(8)
72#define I2S_IER_MODFIE BIT(9)
73#define I2S_IER_TSERFIE BIT(10)
74
75/* Bit definition for SPI2S_SR register */
76#define I2S_SR_RXP BIT(0)
77#define I2S_SR_TXP BIT(1)
78#define I2S_SR_DPXP BIT(2)
79#define I2S_SR_EOT BIT(3)
80#define I2S_SR_TXTF BIT(4)
81#define I2S_SR_UDR BIT(5)
82#define I2S_SR_OVR BIT(6)
83#define I2S_SR_CRCERR BIT(7)
84#define I2S_SR_TIFRE BIT(8)
85#define I2S_SR_MODF BIT(9)
86#define I2S_SR_TSERF BIT(10)
87#define I2S_SR_SUSP BIT(11)
88#define I2S_SR_TXC BIT(12)
89#define I2S_SR_RXPLVL GENMASK(14, 13)
90#define I2S_SR_RXWNE BIT(15)
91
92#define I2S_SR_MASK GENMASK(15, 0)
93
94/* Bit definition for SPI_IFCR register */
95#define I2S_IFCR_EOTC BIT(3)
96#define I2S_IFCR_TXTFC BIT(4)
97#define I2S_IFCR_UDRC BIT(5)
98#define I2S_IFCR_OVRC BIT(6)
99#define I2S_IFCR_CRCEC BIT(7)
100#define I2S_IFCR_TIFREC BIT(8)
101#define I2S_IFCR_MODFC BIT(9)
102#define I2S_IFCR_TSERFC BIT(10)
103#define I2S_IFCR_SUSPC BIT(11)
104
105#define I2S_IFCR_MASK GENMASK(11, 3)
106
107/* Bit definition for SPI_I2SCGFR register */
108#define I2S_CGFR_I2SMOD BIT(0)
109
110#define I2S_CGFR_I2SCFG_SHIFT 1
111#define I2S_CGFR_I2SCFG_MASK GENMASK(3, I2S_CGFR_I2SCFG_SHIFT)
112#define I2S_CGFR_I2SCFG_SET(x) ((x) << I2S_CGFR_I2SCFG_SHIFT)
113
114#define I2S_CGFR_I2SSTD_SHIFT 4
115#define I2S_CGFR_I2SSTD_MASK GENMASK(5, I2S_CGFR_I2SSTD_SHIFT)
116#define I2S_CGFR_I2SSTD_SET(x) ((x) << I2S_CGFR_I2SSTD_SHIFT)
117
118#define I2S_CGFR_PCMSYNC BIT(7)
119
120#define I2S_CGFR_DATLEN_SHIFT 8
121#define I2S_CGFR_DATLEN_MASK GENMASK(9, I2S_CGFR_DATLEN_SHIFT)
122#define I2S_CGFR_DATLEN_SET(x) ((x) << I2S_CGFR_DATLEN_SHIFT)
123
124#define I2S_CGFR_CHLEN_SHIFT 10
125#define I2S_CGFR_CHLEN BIT(I2S_CGFR_CHLEN_SHIFT)
126#define I2S_CGFR_CKPOL BIT(11)
127#define I2S_CGFR_FIXCH BIT(12)
128#define I2S_CGFR_WSINV BIT(13)
129#define I2S_CGFR_DATFMT BIT(14)
130
131#define I2S_CGFR_I2SDIV_SHIFT 16
132#define I2S_CGFR_I2SDIV_BIT_H 23
133#define I2S_CGFR_I2SDIV_MASK GENMASK(I2S_CGFR_I2SDIV_BIT_H,\
134 I2S_CGFR_I2SDIV_SHIFT)
135#define I2S_CGFR_I2SDIV_SET(x) ((x) << I2S_CGFR_I2SDIV_SHIFT)
136#define I2S_CGFR_I2SDIV_MAX ((1 << (I2S_CGFR_I2SDIV_BIT_H -\
137 I2S_CGFR_I2SDIV_SHIFT)) - 1)
138
139#define I2S_CGFR_ODD_SHIFT 24
140#define I2S_CGFR_ODD BIT(I2S_CGFR_ODD_SHIFT)
141#define I2S_CGFR_MCKOE BIT(25)
142
143/* Registers below apply to I2S version 1.1 and more */
144
145/* Bit definition for SPI_HWCFGR register */
146#define I2S_HWCFGR_I2S_SUPPORT_MASK GENMASK(15, 12)
147
148/* Bit definition for SPI_VERR register */
149#define I2S_VERR_MIN_MASK GENMASK(3, 0)
150#define I2S_VERR_MAJ_MASK GENMASK(7, 4)
151
152/* Bit definition for SPI_IPIDR register */
153#define I2S_IPIDR_ID_MASK GENMASK(31, 0)
154
155/* Bit definition for SPI_SIDR register */
156#define I2S_SIDR_ID_MASK GENMASK(31, 0)
157
158#define I2S_IPIDR_NUMBER 0x00130022
159
160enum i2s_master_mode {
161 I2S_MS_NOT_SET,
162 I2S_MS_MASTER,
163 I2S_MS_SLAVE,
164};
165
166enum i2s_mode {
167 I2S_I2SMOD_TX_SLAVE,
168 I2S_I2SMOD_RX_SLAVE,
169 I2S_I2SMOD_TX_MASTER,
170 I2S_I2SMOD_RX_MASTER,
171 I2S_I2SMOD_FD_SLAVE,
172 I2S_I2SMOD_FD_MASTER,
173};
174
175enum i2s_fifo_th {
176 I2S_FIFO_TH_NONE,
177 I2S_FIFO_TH_ONE_QUARTER,
178 I2S_FIFO_TH_HALF,
179 I2S_FIFO_TH_THREE_QUARTER,
180 I2S_FIFO_TH_FULL,
181};
182
183enum i2s_std {
184 I2S_STD_I2S,
185 I2S_STD_LEFT_J,
186 I2S_STD_RIGHT_J,
187 I2S_STD_DSP,
188};
189
190enum i2s_datlen {
191 I2S_I2SMOD_DATLEN_16,
192 I2S_I2SMOD_DATLEN_24,
193 I2S_I2SMOD_DATLEN_32,
194};
195
196#define STM32_I2S_FIFO_SIZE 16
197
198#define STM32_I2S_IS_MASTER(x) ((x)->ms_flg == I2S_MS_MASTER)
199#define STM32_I2S_IS_SLAVE(x) ((x)->ms_flg == I2S_MS_SLAVE)
200
201#define STM32_I2S_NAME_LEN 32
202#define STM32_I2S_RATE_11K 11025
203#define STM32_I2S_MAX_SAMPLE_RATE_8K 192000
204#define STM32_I2S_MAX_SAMPLE_RATE_11K 176400
205#define STM32_I2S_CLK_RATE_TOLERANCE 1000 /* ppm */
206
207/**
208 * struct stm32_i2s_data - private data of I2S
209 * @conf: I2S configuration pointer
210 * @regmap: I2S register map pointer
211 * @pdev: device data pointer
212 * @dai_drv: DAI driver pointer
213 * @dma_data_tx: dma configuration data for tx channel
214 * @dma_data_rx: dma configuration data for tx channel
215 * @substream: PCM substream data pointer
216 * @i2sclk: kernel clock feeding the I2S clock generator
217 * @i2smclk: master clock from I2S mclk provider
218 * @pclk: peripheral clock driving bus interface
219 * @x8kclk: I2S parent clock for sampling frequencies multiple of 8kHz
220 * @x11kclk: I2S parent clock for sampling frequencies multiple of 11kHz
221 * @base: mmio register base virtual address
222 * @phys_addr: I2S registers physical base address
223 * @lock_fd: lock to manage race conditions in full duplex mode
224 * @irq_lock: prevent race condition with IRQ
225 * @mclk_rate: master clock frequency (Hz)
226 * @fmt: DAI protocol
227 * @divider: prescaler division ratio
228 * @div: prescaler div field
229 * @odd: prescaler odd field
230 * @i2s_clk_flg: flag set while exclusivity on I2S kernel clock is active
231 * @refcount: keep count of opened streams on I2S
232 * @ms_flg: master mode flag.
233 * @set_i2s_clk_rate: set I2S kernel clock rate
234 * @put_i2s_clk_rate: put I2S kernel clock rate
235 */
236struct stm32_i2s_data {
237 const struct stm32_i2s_conf *conf;
238 struct regmap *regmap;
239 struct platform_device *pdev;
240 struct snd_soc_dai_driver *dai_drv;
241 struct snd_dmaengine_dai_dma_data dma_data_tx;
242 struct snd_dmaengine_dai_dma_data dma_data_rx;
243 struct snd_pcm_substream *substream;
244 struct clk *i2sclk;
245 struct clk *i2smclk;
246 struct clk *pclk;
247 struct clk *x8kclk;
248 struct clk *x11kclk;
249 void __iomem *base;
250 dma_addr_t phys_addr;
251 spinlock_t lock_fd; /* Manage race conditions for full duplex */
252 spinlock_t irq_lock; /* used to prevent race condition with IRQ */
253 unsigned int mclk_rate;
254 unsigned int fmt;
255 unsigned int divider;
256 unsigned int div;
257 bool odd;
258 bool i2s_clk_flg;
259 int refcount;
260 int ms_flg;
261 int (*set_i2s_clk_rate)(struct stm32_i2s_data *i2s, unsigned int rate);
262 void (*put_i2s_clk_rate)(struct stm32_i2s_data *i2s);
263};
264
265/**
266 * struct stm32_i2s_conf - I2S configuration
267 * @regmap_conf: regmap configuration pointer
268 * @get_i2s_clk_parent: get parent clock of I2S kernel clock
269 */
270struct stm32_i2s_conf {
271 const struct regmap_config *regmap_conf;
272 int (*get_i2s_clk_parent)(struct stm32_i2s_data *i2s);
273};
274
275struct stm32_i2smclk_data {
276 struct clk_hw hw;
277 unsigned long freq;
278 struct stm32_i2s_data *i2s_data;
279};
280
281#define to_mclk_data(_hw) container_of(_hw, struct stm32_i2smclk_data, hw)
282
283static int stm32_i2s_get_parent_clk(struct stm32_i2s_data *i2s);
284
285static int stm32_i2s_calc_clk_div(struct stm32_i2s_data *i2s,
286 unsigned long input_rate,
287 unsigned long output_rate)
288{
289 unsigned int ratio, div, divider = 1;
290 bool odd;
291
292 ratio = DIV_ROUND_CLOSEST(input_rate, output_rate);
293
294 /* Check the parity of the divider */
295 odd = ratio & 0x1;
296
297 /* Compute the div prescaler */
298 div = ratio >> 1;
299
300 /* If div is 0 actual divider is 1 */
301 if (div) {
302 divider = ((2 * div) + odd);
303 dev_dbg(&i2s->pdev->dev, "Divider: 2*%d(div)+%d(odd) = %d\n",
304 div, odd, divider);
305 }
306
307 /* Division by three is not allowed by I2S prescaler */
308 if ((div == 1 && odd) || div > I2S_CGFR_I2SDIV_MAX) {
309 dev_err(&i2s->pdev->dev, "Wrong divider setting\n");
310 return -EINVAL;
311 }
312
313 if (input_rate % divider)
314 dev_dbg(&i2s->pdev->dev,
315 "Rate not accurate. requested (%ld), actual (%ld)\n",
316 output_rate, input_rate / divider);
317
318 i2s->div = div;
319 i2s->odd = odd;
320 i2s->divider = divider;
321
322 return 0;
323}
324
325static int stm32_i2s_set_clk_div(struct stm32_i2s_data *i2s)
326{
327 u32 cgfr, cgfr_mask;
328
329 cgfr = I2S_CGFR_I2SDIV_SET(i2s->div) | (i2s->odd << I2S_CGFR_ODD_SHIFT);
330 cgfr_mask = I2S_CGFR_I2SDIV_MASK | I2S_CGFR_ODD;
331
332 return regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
333 cgfr_mask, cgfr);
334}
335
336static bool stm32_i2s_rate_accurate(struct stm32_i2s_data *i2s,
337 unsigned int max_rate, unsigned int rate)
338{
339 struct platform_device *pdev = i2s->pdev;
340 u64 delta, dividend;
341 int ratio;
342
343 if (!rate) {
344 dev_err(&pdev->dev, "Unexpected null rate\n");
345 return false;
346 }
347
348 ratio = DIV_ROUND_CLOSEST(max_rate, rate);
349 if (!ratio)
350 return false;
351
352 dividend = mul_u32_u32(1000000, abs(max_rate - (ratio * rate)));
353 delta = div_u64(dividend, max_rate);
354
355 if (delta <= STM32_I2S_CLK_RATE_TOLERANCE)
356 return true;
357
358 dev_dbg(&pdev->dev, "Rate [%u] not accurate\n", rate);
359
360 return false;
361}
362
363static int stm32_i2s_set_parent_clock(struct stm32_i2s_data *i2s,
364 unsigned int rate)
365{
366 struct platform_device *pdev = i2s->pdev;
367 struct clk *parent_clk;
368 int ret;
369
370 if (!(rate % STM32_I2S_RATE_11K))
371 parent_clk = i2s->x11kclk;
372 else
373 parent_clk = i2s->x8kclk;
374
375 ret = clk_set_parent(i2s->i2sclk, parent_clk);
376 if (ret)
377 dev_err(&pdev->dev,
378 "Error %d setting i2sclk parent clock\n", ret);
379
380 return ret;
381}
382
383static void stm32_i2s_put_parent_rate(struct stm32_i2s_data *i2s)
384{
385 if (i2s->i2s_clk_flg) {
386 i2s->i2s_clk_flg = false;
387 clk_rate_exclusive_put(i2s->i2sclk);
388 }
389}
390
391static int stm32_i2s_set_parent_rate(struct stm32_i2s_data *i2s,
392 unsigned int rate)
393{
394 struct platform_device *pdev = i2s->pdev;
395 unsigned int i2s_clk_rate, i2s_clk_max_rate, i2s_curr_rate, i2s_new_rate;
396 int ret, div;
397
398 /*
399 * Set maximum expected kernel clock frequency
400 * - mclk on:
401 * f_i2s_ck = MCKDIV * mclk-fs * fs
402 * Here typical 256 ratio is assumed for mclk-fs
403 * - mclk off:
404 * f_i2s_ck = MCKDIV * FRL * fs
405 * Where FRL=[16,32], MCKDIV=[1..256]
406 * f_i2s_ck = i2s_clk_max_rate * 32 / 256
407 */
408 if (!(rate % STM32_I2S_RATE_11K))
409 i2s_clk_max_rate = STM32_I2S_MAX_SAMPLE_RATE_11K * 256;
410 else
411 i2s_clk_max_rate = STM32_I2S_MAX_SAMPLE_RATE_8K * 256;
412
413 if (!i2s->i2smclk)
414 i2s_clk_max_rate /= 8;
415
416 /* Request exclusivity, as the clock may be shared by I2S instances */
417 clk_rate_exclusive_get(i2s->i2sclk);
418 i2s->i2s_clk_flg = true;
419
420 /*
421 * Check current kernel clock rate. If it gives the expected accuracy
422 * return immediately.
423 */
424 i2s_curr_rate = clk_get_rate(i2s->i2sclk);
425 if (stm32_i2s_rate_accurate(i2s, i2s_clk_max_rate, i2s_curr_rate))
426 return 0;
427
428 /*
429 * Otherwise try to set the maximum rate and check the new actual rate.
430 * If the new rate does not give the expected accuracy, try to set
431 * lower rates for the kernel clock.
432 */
433 i2s_clk_rate = i2s_clk_max_rate;
434 div = 1;
435 do {
436 /* Check new rate accuracy. Return if ok */
437 i2s_new_rate = clk_round_rate(i2s->i2sclk, i2s_clk_rate);
438 if (stm32_i2s_rate_accurate(i2s, i2s_clk_rate, i2s_new_rate)) {
439 ret = clk_set_rate(i2s->i2sclk, i2s_clk_rate);
440 if (ret) {
441 dev_err(&pdev->dev, "Error %d setting i2s_clk_rate rate. %s",
442 ret, ret == -EBUSY ?
443 "Active stream rates may be in conflict\n" : "\n");
444 goto err;
445 }
446
447 return 0;
448 }
449
450 /* Try a lower frequency */
451 div++;
452 i2s_clk_rate = i2s_clk_max_rate / div;
453 } while (i2s_clk_rate > rate);
454
455 /* no accurate rate found */
456 dev_err(&pdev->dev, "Failed to find an accurate rate");
457
458err:
459 stm32_i2s_put_parent_rate(i2s);
460
461 return -EINVAL;
462}
463
464static long stm32_i2smclk_round_rate(struct clk_hw *hw, unsigned long rate,
465 unsigned long *prate)
466{
467 struct stm32_i2smclk_data *mclk = to_mclk_data(hw);
468 struct stm32_i2s_data *i2s = mclk->i2s_data;
469 int ret;
470
471 ret = stm32_i2s_calc_clk_div(i2s, *prate, rate);
472 if (ret)
473 return ret;
474
475 mclk->freq = *prate / i2s->divider;
476
477 return mclk->freq;
478}
479
480static unsigned long stm32_i2smclk_recalc_rate(struct clk_hw *hw,
481 unsigned long parent_rate)
482{
483 struct stm32_i2smclk_data *mclk = to_mclk_data(hw);
484
485 return mclk->freq;
486}
487
488static int stm32_i2smclk_set_rate(struct clk_hw *hw, unsigned long rate,
489 unsigned long parent_rate)
490{
491 struct stm32_i2smclk_data *mclk = to_mclk_data(hw);
492 struct stm32_i2s_data *i2s = mclk->i2s_data;
493 int ret;
494
495 ret = stm32_i2s_calc_clk_div(i2s, parent_rate, rate);
496 if (ret)
497 return ret;
498
499 ret = stm32_i2s_set_clk_div(i2s);
500 if (ret)
501 return ret;
502
503 mclk->freq = rate;
504
505 return 0;
506}
507
508static int stm32_i2smclk_enable(struct clk_hw *hw)
509{
510 struct stm32_i2smclk_data *mclk = to_mclk_data(hw);
511 struct stm32_i2s_data *i2s = mclk->i2s_data;
512
513 dev_dbg(&i2s->pdev->dev, "Enable master clock\n");
514
515 return regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
516 I2S_CGFR_MCKOE, I2S_CGFR_MCKOE);
517}
518
519static void stm32_i2smclk_disable(struct clk_hw *hw)
520{
521 struct stm32_i2smclk_data *mclk = to_mclk_data(hw);
522 struct stm32_i2s_data *i2s = mclk->i2s_data;
523
524 dev_dbg(&i2s->pdev->dev, "Disable master clock\n");
525
526 regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG, I2S_CGFR_MCKOE, 0);
527}
528
529static const struct clk_ops mclk_ops = {
530 .enable = stm32_i2smclk_enable,
531 .disable = stm32_i2smclk_disable,
532 .recalc_rate = stm32_i2smclk_recalc_rate,
533 .round_rate = stm32_i2smclk_round_rate,
534 .set_rate = stm32_i2smclk_set_rate,
535};
536
537static int stm32_i2s_add_mclk_provider(struct stm32_i2s_data *i2s)
538{
539 struct clk_hw *hw;
540 struct stm32_i2smclk_data *mclk;
541 struct device *dev = &i2s->pdev->dev;
542 const char *pname = __clk_get_name(i2s->i2sclk);
543 char *mclk_name, *p, *s = (char *)pname;
544 int ret, i = 0;
545
546 mclk = devm_kzalloc(dev, sizeof(*mclk), GFP_KERNEL);
547 if (!mclk)
548 return -ENOMEM;
549
550 mclk_name = devm_kcalloc(dev, sizeof(char),
551 STM32_I2S_NAME_LEN, GFP_KERNEL);
552 if (!mclk_name)
553 return -ENOMEM;
554
555 /*
556 * Forge mclk clock name from parent clock name and suffix.
557 * String after "_" char is stripped in parent name.
558 */
559 p = mclk_name;
560 while (*s && *s != '_' && (i < (STM32_I2S_NAME_LEN - 7))) {
561 *p++ = *s++;
562 i++;
563 }
564 strcat(p, "_mclk");
565
566 mclk->hw.init = CLK_HW_INIT(mclk_name, pname, &mclk_ops, 0);
567 mclk->i2s_data = i2s;
568 hw = &mclk->hw;
569
570 dev_dbg(dev, "Register master clock %s\n", mclk_name);
571 ret = devm_clk_hw_register(&i2s->pdev->dev, hw);
572 if (ret) {
573 dev_err(dev, "mclk register fails with error %d\n", ret);
574 return ret;
575 }
576 i2s->i2smclk = hw->clk;
577
578 /* register mclk provider */
579 return devm_of_clk_add_hw_provider(dev, of_clk_hw_simple_get, hw);
580}
581
582static irqreturn_t stm32_i2s_isr(int irq, void *devid)
583{
584 struct stm32_i2s_data *i2s = (struct stm32_i2s_data *)devid;
585 struct platform_device *pdev = i2s->pdev;
586 u32 sr, ier;
587 unsigned long flags;
588 int err = 0;
589
590 regmap_read(i2s->regmap, STM32_I2S_SR_REG, &sr);
591 regmap_read(i2s->regmap, STM32_I2S_IER_REG, &ier);
592
593 flags = sr & ier;
594 if (!flags) {
595 dev_dbg(&pdev->dev, "Spurious IRQ sr=0x%08x, ier=0x%08x\n",
596 sr, ier);
597 return IRQ_NONE;
598 }
599
600 regmap_write_bits(i2s->regmap, STM32_I2S_IFCR_REG,
601 I2S_IFCR_MASK, flags);
602
603 if (flags & I2S_SR_OVR) {
604 dev_dbg(&pdev->dev, "Overrun\n");
605 err = 1;
606 }
607
608 if (flags & I2S_SR_UDR) {
609 dev_dbg(&pdev->dev, "Underrun\n");
610 err = 1;
611 }
612
613 if (flags & I2S_SR_TIFRE)
614 dev_dbg(&pdev->dev, "Frame error\n");
615
616 spin_lock(&i2s->irq_lock);
617 if (err && i2s->substream)
618 snd_pcm_stop_xrun(i2s->substream);
619 spin_unlock(&i2s->irq_lock);
620
621 return IRQ_HANDLED;
622}
623
624static bool stm32_i2s_readable_reg(struct device *dev, unsigned int reg)
625{
626 switch (reg) {
627 case STM32_I2S_CR1_REG:
628 case STM32_I2S_CFG1_REG:
629 case STM32_I2S_CFG2_REG:
630 case STM32_I2S_IER_REG:
631 case STM32_I2S_SR_REG:
632 case STM32_I2S_RXDR_REG:
633 case STM32_I2S_CGFR_REG:
634 case STM32_I2S_HWCFGR_REG:
635 case STM32_I2S_VERR_REG:
636 case STM32_I2S_IPIDR_REG:
637 case STM32_I2S_SIDR_REG:
638 return true;
639 default:
640 return false;
641 }
642}
643
644static bool stm32_i2s_volatile_reg(struct device *dev, unsigned int reg)
645{
646 switch (reg) {
647 case STM32_I2S_SR_REG:
648 case STM32_I2S_RXDR_REG:
649 return true;
650 default:
651 return false;
652 }
653}
654
655static bool stm32_i2s_writeable_reg(struct device *dev, unsigned int reg)
656{
657 switch (reg) {
658 case STM32_I2S_CR1_REG:
659 case STM32_I2S_CFG1_REG:
660 case STM32_I2S_CFG2_REG:
661 case STM32_I2S_IER_REG:
662 case STM32_I2S_IFCR_REG:
663 case STM32_I2S_TXDR_REG:
664 case STM32_I2S_CGFR_REG:
665 return true;
666 default:
667 return false;
668 }
669}
670
671static int stm32_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
672{
673 struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
674 u32 cgfr;
675 u32 cgfr_mask = I2S_CGFR_I2SSTD_MASK | I2S_CGFR_CKPOL |
676 I2S_CGFR_WSINV | I2S_CGFR_I2SCFG_MASK;
677
678 dev_dbg(cpu_dai->dev, "fmt %x\n", fmt);
679
680 /*
681 * winv = 0 : default behavior (high/low) for all standards
682 * ckpol = 0 for all standards.
683 */
684 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
685 case SND_SOC_DAIFMT_I2S:
686 cgfr = I2S_CGFR_I2SSTD_SET(I2S_STD_I2S);
687 break;
688 case SND_SOC_DAIFMT_MSB:
689 cgfr = I2S_CGFR_I2SSTD_SET(I2S_STD_LEFT_J);
690 break;
691 case SND_SOC_DAIFMT_LSB:
692 cgfr = I2S_CGFR_I2SSTD_SET(I2S_STD_RIGHT_J);
693 break;
694 case SND_SOC_DAIFMT_DSP_A:
695 cgfr = I2S_CGFR_I2SSTD_SET(I2S_STD_DSP);
696 break;
697 /* DSP_B not mapped on I2S PCM long format. 1 bit offset does not fit */
698 default:
699 dev_err(cpu_dai->dev, "Unsupported protocol %#x\n",
700 fmt & SND_SOC_DAIFMT_FORMAT_MASK);
701 return -EINVAL;
702 }
703
704 /* DAI clock strobing */
705 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
706 case SND_SOC_DAIFMT_NB_NF:
707 break;
708 case SND_SOC_DAIFMT_IB_NF:
709 cgfr |= I2S_CGFR_CKPOL;
710 break;
711 case SND_SOC_DAIFMT_NB_IF:
712 cgfr |= I2S_CGFR_WSINV;
713 break;
714 case SND_SOC_DAIFMT_IB_IF:
715 cgfr |= I2S_CGFR_CKPOL;
716 cgfr |= I2S_CGFR_WSINV;
717 break;
718 default:
719 dev_err(cpu_dai->dev, "Unsupported strobing %#x\n",
720 fmt & SND_SOC_DAIFMT_INV_MASK);
721 return -EINVAL;
722 }
723
724 /* DAI clock master masks */
725 switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
726 case SND_SOC_DAIFMT_BC_FC:
727 i2s->ms_flg = I2S_MS_SLAVE;
728 break;
729 case SND_SOC_DAIFMT_BP_FP:
730 i2s->ms_flg = I2S_MS_MASTER;
731 break;
732 default:
733 dev_err(cpu_dai->dev, "Unsupported mode %#x\n",
734 fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK);
735 return -EINVAL;
736 }
737
738 i2s->fmt = fmt;
739 return regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
740 cgfr_mask, cgfr);
741}
742
743static int stm32_i2s_set_sysclk(struct snd_soc_dai *cpu_dai,
744 int clk_id, unsigned int freq, int dir)
745{
746 struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
747 int ret = 0;
748
749 dev_dbg(cpu_dai->dev, "I2S MCLK frequency is %uHz. mode: %s, dir: %s\n",
750 freq, STM32_I2S_IS_MASTER(i2s) ? "master" : "slave",
751 dir ? "output" : "input");
752
753 /* MCLK generation is available only in master mode */
754 if (dir == SND_SOC_CLOCK_OUT && STM32_I2S_IS_MASTER(i2s)) {
755 if (!i2s->i2smclk) {
756 dev_dbg(cpu_dai->dev, "No MCLK registered\n");
757 return 0;
758 }
759
760 /* Assume shutdown if requested frequency is 0Hz */
761 if (!freq) {
762 /* Release mclk rate only if rate was actually set */
763 if (i2s->mclk_rate) {
764 clk_rate_exclusive_put(i2s->i2smclk);
765 i2s->mclk_rate = 0;
766 }
767
768 if (i2s->put_i2s_clk_rate)
769 i2s->put_i2s_clk_rate(i2s);
770
771 return regmap_update_bits(i2s->regmap,
772 STM32_I2S_CGFR_REG,
773 I2S_CGFR_MCKOE, 0);
774 }
775 /* If master clock is used, set parent clock now */
776 ret = i2s->set_i2s_clk_rate(i2s, freq);
777 if (ret)
778 return ret;
779 ret = clk_set_rate_exclusive(i2s->i2smclk, freq);
780 if (ret) {
781 dev_err(cpu_dai->dev, "Could not set mclk rate\n");
782 return ret;
783 }
784 ret = regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
785 I2S_CGFR_MCKOE, I2S_CGFR_MCKOE);
786 if (!ret)
787 i2s->mclk_rate = freq;
788 }
789
790 return ret;
791}
792
793static int stm32_i2s_configure_clock(struct snd_soc_dai *cpu_dai,
794 struct snd_pcm_hw_params *params)
795{
796 struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
797 unsigned long i2s_clock_rate;
798 unsigned int nb_bits, frame_len;
799 unsigned int rate = params_rate(params);
800 u32 cgfr;
801 int ret;
802
803 if (!i2s->mclk_rate) {
804 ret = i2s->set_i2s_clk_rate(i2s, rate);
805 if (ret)
806 return ret;
807 }
808 i2s_clock_rate = clk_get_rate(i2s->i2sclk);
809
810 /*
811 * mckl = mclk_ratio x ws
812 * i2s mode : mclk_ratio = 256
813 * dsp mode : mclk_ratio = 128
814 *
815 * mclk on
816 * i2s mode : div = i2s_clk / (mclk_ratio * ws)
817 * dsp mode : div = i2s_clk / (mclk_ratio * ws)
818 * mclk off
819 * i2s mode : div = i2s_clk / (nb_bits x ws)
820 * dsp mode : div = i2s_clk / (nb_bits x ws)
821 */
822 if (i2s->mclk_rate) {
823 ret = stm32_i2s_calc_clk_div(i2s, i2s_clock_rate,
824 i2s->mclk_rate);
825 if (ret)
826 return ret;
827 } else {
828 frame_len = 32;
829 if ((i2s->fmt & SND_SOC_DAIFMT_FORMAT_MASK) ==
830 SND_SOC_DAIFMT_DSP_A)
831 frame_len = 16;
832
833 /* master clock not enabled */
834 ret = regmap_read(i2s->regmap, STM32_I2S_CGFR_REG, &cgfr);
835 if (ret < 0)
836 return ret;
837
838 nb_bits = frame_len * (FIELD_GET(I2S_CGFR_CHLEN, cgfr) + 1);
839 ret = stm32_i2s_calc_clk_div(i2s, i2s_clock_rate,
840 (nb_bits * rate));
841 if (ret)
842 return ret;
843 }
844
845 ret = stm32_i2s_set_clk_div(i2s);
846 if (ret < 0)
847 return ret;
848
849 /* Set bitclock and frameclock to their inactive state */
850 return regmap_update_bits(i2s->regmap, STM32_I2S_CFG2_REG,
851 I2S_CFG2_AFCNTR, I2S_CFG2_AFCNTR);
852}
853
854static int stm32_i2s_configure(struct snd_soc_dai *cpu_dai,
855 struct snd_pcm_hw_params *params,
856 struct snd_pcm_substream *substream)
857{
858 struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
859 int format = params_width(params);
860 u32 cfgr, cfgr_mask, cfg1;
861 unsigned int fthlv;
862 int ret;
863
864 switch (format) {
865 case 16:
866 cfgr = I2S_CGFR_DATLEN_SET(I2S_I2SMOD_DATLEN_16);
867 cfgr_mask = I2S_CGFR_DATLEN_MASK | I2S_CGFR_CHLEN;
868 break;
869 case 32:
870 cfgr = I2S_CGFR_DATLEN_SET(I2S_I2SMOD_DATLEN_32) |
871 I2S_CGFR_CHLEN;
872 cfgr_mask = I2S_CGFR_DATLEN_MASK | I2S_CGFR_CHLEN;
873 break;
874 default:
875 dev_err(cpu_dai->dev, "Unexpected format %d", format);
876 return -EINVAL;
877 }
878
879 if (STM32_I2S_IS_SLAVE(i2s)) {
880 cfgr |= I2S_CGFR_I2SCFG_SET(I2S_I2SMOD_FD_SLAVE);
881
882 /* As data length is either 16 or 32 bits, fixch always set */
883 cfgr |= I2S_CGFR_FIXCH;
884 cfgr_mask |= I2S_CGFR_FIXCH;
885 } else {
886 cfgr |= I2S_CGFR_I2SCFG_SET(I2S_I2SMOD_FD_MASTER);
887 }
888 cfgr_mask |= I2S_CGFR_I2SCFG_MASK;
889
890 ret = regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
891 cfgr_mask, cfgr);
892 if (ret < 0)
893 return ret;
894
895 fthlv = STM32_I2S_FIFO_SIZE * I2S_FIFO_TH_ONE_QUARTER / 4;
896 cfg1 = I2S_CFG1_FTHVL_SET(fthlv - 1);
897
898 return regmap_update_bits(i2s->regmap, STM32_I2S_CFG1_REG,
899 I2S_CFG1_FTHVL_MASK, cfg1);
900}
901
902static int stm32_i2s_startup(struct snd_pcm_substream *substream,
903 struct snd_soc_dai *cpu_dai)
904{
905 struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
906 unsigned long flags;
907 int ret;
908
909 spin_lock_irqsave(&i2s->irq_lock, flags);
910 i2s->substream = substream;
911 spin_unlock_irqrestore(&i2s->irq_lock, flags);
912
913 if ((i2s->fmt & SND_SOC_DAIFMT_FORMAT_MASK) != SND_SOC_DAIFMT_DSP_A)
914 snd_pcm_hw_constraint_single(substream->runtime,
915 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
916
917 ret = clk_prepare_enable(i2s->i2sclk);
918 if (ret < 0) {
919 dev_err(cpu_dai->dev, "Failed to enable clock: %d\n", ret);
920 return ret;
921 }
922
923 return regmap_write_bits(i2s->regmap, STM32_I2S_IFCR_REG,
924 I2S_IFCR_MASK, I2S_IFCR_MASK);
925}
926
927static int stm32_i2s_hw_params(struct snd_pcm_substream *substream,
928 struct snd_pcm_hw_params *params,
929 struct snd_soc_dai *cpu_dai)
930{
931 struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
932 int ret;
933
934 ret = stm32_i2s_configure(cpu_dai, params, substream);
935 if (ret < 0) {
936 dev_err(cpu_dai->dev, "Configuration returned error %d\n", ret);
937 return ret;
938 }
939
940 if (STM32_I2S_IS_MASTER(i2s))
941 ret = stm32_i2s_configure_clock(cpu_dai, params);
942
943 return ret;
944}
945
946static int stm32_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
947 struct snd_soc_dai *cpu_dai)
948{
949 struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
950 bool playback_flg = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
951 u32 cfg1_mask, ier;
952 int ret;
953
954 switch (cmd) {
955 case SNDRV_PCM_TRIGGER_START:
956 case SNDRV_PCM_TRIGGER_RESUME:
957 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
958 /* Enable i2s */
959 dev_dbg(cpu_dai->dev, "start I2S %s\n",
960 snd_pcm_direction_name(substream->stream));
961
962 cfg1_mask = I2S_CFG1_RXDMAEN | I2S_CFG1_TXDMAEN;
963 regmap_update_bits(i2s->regmap, STM32_I2S_CFG1_REG,
964 cfg1_mask, cfg1_mask);
965
966 ret = regmap_update_bits(i2s->regmap, STM32_I2S_CR1_REG,
967 I2S_CR1_SPE, I2S_CR1_SPE);
968 if (ret < 0) {
969 dev_err(cpu_dai->dev, "Error %d enabling I2S\n", ret);
970 return ret;
971 }
972
973 ret = regmap_write_bits(i2s->regmap, STM32_I2S_CR1_REG,
974 I2S_CR1_CSTART, I2S_CR1_CSTART);
975 if (ret < 0) {
976 dev_err(cpu_dai->dev, "Error %d starting I2S\n", ret);
977 return ret;
978 }
979
980 regmap_write_bits(i2s->regmap, STM32_I2S_IFCR_REG,
981 I2S_IFCR_MASK, I2S_IFCR_MASK);
982
983 spin_lock(&i2s->lock_fd);
984 i2s->refcount++;
985 if (playback_flg) {
986 ier = I2S_IER_UDRIE;
987 } else {
988 ier = I2S_IER_OVRIE;
989
990 if (STM32_I2S_IS_MASTER(i2s) && i2s->refcount == 1)
991 /* dummy write to gate bus clocks */
992 regmap_write(i2s->regmap,
993 STM32_I2S_TXDR_REG, 0);
994 }
995 spin_unlock(&i2s->lock_fd);
996
997 if (STM32_I2S_IS_SLAVE(i2s))
998 ier |= I2S_IER_TIFREIE;
999
1000 regmap_update_bits(i2s->regmap, STM32_I2S_IER_REG, ier, ier);
1001 break;
1002 case SNDRV_PCM_TRIGGER_STOP:
1003 case SNDRV_PCM_TRIGGER_SUSPEND:
1004 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1005 dev_dbg(cpu_dai->dev, "stop I2S %s\n",
1006 snd_pcm_direction_name(substream->stream));
1007
1008 if (playback_flg)
1009 regmap_update_bits(i2s->regmap, STM32_I2S_IER_REG,
1010 I2S_IER_UDRIE,
1011 (unsigned int)~I2S_IER_UDRIE);
1012 else
1013 regmap_update_bits(i2s->regmap, STM32_I2S_IER_REG,
1014 I2S_IER_OVRIE,
1015 (unsigned int)~I2S_IER_OVRIE);
1016
1017 spin_lock(&i2s->lock_fd);
1018 i2s->refcount--;
1019 if (i2s->refcount) {
1020 spin_unlock(&i2s->lock_fd);
1021 break;
1022 }
1023
1024 ret = regmap_update_bits(i2s->regmap, STM32_I2S_CR1_REG,
1025 I2S_CR1_SPE, 0);
1026 if (ret < 0) {
1027 dev_err(cpu_dai->dev, "Error %d disabling I2S\n", ret);
1028 spin_unlock(&i2s->lock_fd);
1029 return ret;
1030 }
1031 spin_unlock(&i2s->lock_fd);
1032
1033 cfg1_mask = I2S_CFG1_RXDMAEN | I2S_CFG1_TXDMAEN;
1034 regmap_update_bits(i2s->regmap, STM32_I2S_CFG1_REG,
1035 cfg1_mask, 0);
1036 break;
1037 default:
1038 return -EINVAL;
1039 }
1040
1041 return 0;
1042}
1043
1044static void stm32_i2s_shutdown(struct snd_pcm_substream *substream,
1045 struct snd_soc_dai *cpu_dai)
1046{
1047 struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
1048 unsigned long flags;
1049
1050 clk_disable_unprepare(i2s->i2sclk);
1051
1052 /*
1053 * Release kernel clock if following conditions are fulfilled
1054 * - Master clock is not used. Kernel clock won't be released trough sysclk
1055 * - Put handler is defined. Involve that clock is managed exclusively
1056 */
1057 if (!i2s->i2smclk && i2s->put_i2s_clk_rate)
1058 i2s->put_i2s_clk_rate(i2s);
1059
1060 spin_lock_irqsave(&i2s->irq_lock, flags);
1061 i2s->substream = NULL;
1062 spin_unlock_irqrestore(&i2s->irq_lock, flags);
1063}
1064
1065static int stm32_i2s_dai_probe(struct snd_soc_dai *cpu_dai)
1066{
1067 struct stm32_i2s_data *i2s = dev_get_drvdata(cpu_dai->dev);
1068 struct snd_dmaengine_dai_dma_data *dma_data_tx = &i2s->dma_data_tx;
1069 struct snd_dmaengine_dai_dma_data *dma_data_rx = &i2s->dma_data_rx;
1070
1071 /* Buswidth will be set by framework */
1072 dma_data_tx->addr_width = DMA_SLAVE_BUSWIDTH_UNDEFINED;
1073 dma_data_tx->addr = (dma_addr_t)(i2s->phys_addr) + STM32_I2S_TXDR_REG;
1074 dma_data_tx->maxburst = 1;
1075 dma_data_rx->addr_width = DMA_SLAVE_BUSWIDTH_UNDEFINED;
1076 dma_data_rx->addr = (dma_addr_t)(i2s->phys_addr) + STM32_I2S_RXDR_REG;
1077 dma_data_rx->maxburst = 1;
1078
1079 snd_soc_dai_init_dma_data(cpu_dai, dma_data_tx, dma_data_rx);
1080
1081 return 0;
1082}
1083
1084static const struct regmap_config stm32_h7_i2s_regmap_conf = {
1085 .reg_bits = 32,
1086 .reg_stride = 4,
1087 .val_bits = 32,
1088 .max_register = STM32_I2S_SIDR_REG,
1089 .readable_reg = stm32_i2s_readable_reg,
1090 .volatile_reg = stm32_i2s_volatile_reg,
1091 .writeable_reg = stm32_i2s_writeable_reg,
1092 .num_reg_defaults_raw = STM32_I2S_SIDR_REG / sizeof(u32) + 1,
1093 .fast_io = true,
1094 .cache_type = REGCACHE_FLAT,
1095};
1096
1097static const struct snd_soc_dai_ops stm32_i2s_pcm_dai_ops = {
1098 .probe = stm32_i2s_dai_probe,
1099 .set_sysclk = stm32_i2s_set_sysclk,
1100 .set_fmt = stm32_i2s_set_dai_fmt,
1101 .startup = stm32_i2s_startup,
1102 .hw_params = stm32_i2s_hw_params,
1103 .trigger = stm32_i2s_trigger,
1104 .shutdown = stm32_i2s_shutdown,
1105};
1106
1107static const struct snd_pcm_hardware stm32_i2s_pcm_hw = {
1108 .info = SNDRV_PCM_INFO_INTERLEAVED | SNDRV_PCM_INFO_MMAP,
1109 .buffer_bytes_max = 8 * PAGE_SIZE,
1110 .period_bytes_min = 1024,
1111 .period_bytes_max = 4 * PAGE_SIZE,
1112 .periods_min = 2,
1113 .periods_max = 8,
1114};
1115
1116static const struct snd_dmaengine_pcm_config stm32_i2s_pcm_config = {
1117 .pcm_hardware = &stm32_i2s_pcm_hw,
1118 .prepare_slave_config = snd_dmaengine_pcm_prepare_slave_config,
1119 .prealloc_buffer_size = PAGE_SIZE * 8,
1120};
1121
1122static const struct snd_soc_component_driver stm32_i2s_component = {
1123 .name = "stm32-i2s",
1124 .legacy_dai_naming = 1,
1125};
1126
1127static void stm32_i2s_dai_init(struct snd_soc_pcm_stream *stream,
1128 char *stream_name)
1129{
1130 stream->stream_name = stream_name;
1131 stream->channels_min = 1;
1132 stream->channels_max = 2;
1133 stream->rates = SNDRV_PCM_RATE_8000_192000;
1134 stream->formats = SNDRV_PCM_FMTBIT_S16_LE |
1135 SNDRV_PCM_FMTBIT_S32_LE;
1136}
1137
1138static int stm32_i2s_dais_init(struct platform_device *pdev,
1139 struct stm32_i2s_data *i2s)
1140{
1141 struct snd_soc_dai_driver *dai_ptr;
1142
1143 dai_ptr = devm_kzalloc(&pdev->dev, sizeof(struct snd_soc_dai_driver),
1144 GFP_KERNEL);
1145 if (!dai_ptr)
1146 return -ENOMEM;
1147
1148 dai_ptr->ops = &stm32_i2s_pcm_dai_ops;
1149 dai_ptr->id = 1;
1150 stm32_i2s_dai_init(&dai_ptr->playback, "playback");
1151 stm32_i2s_dai_init(&dai_ptr->capture, "capture");
1152 i2s->dai_drv = dai_ptr;
1153
1154 return 0;
1155}
1156
1157static const struct stm32_i2s_conf stm32_i2s_conf_h7 = {
1158 .regmap_conf = &stm32_h7_i2s_regmap_conf,
1159 .get_i2s_clk_parent = stm32_i2s_get_parent_clk,
1160};
1161
1162static const struct stm32_i2s_conf stm32_i2s_conf_mp25 = {
1163 .regmap_conf = &stm32_h7_i2s_regmap_conf
1164};
1165
1166static const struct of_device_id stm32_i2s_ids[] = {
1167 { .compatible = "st,stm32h7-i2s", .data = &stm32_i2s_conf_h7 },
1168 { .compatible = "st,stm32mp25-i2s", .data = &stm32_i2s_conf_mp25 },
1169 {},
1170};
1171
1172static int stm32_i2s_get_parent_clk(struct stm32_i2s_data *i2s)
1173{
1174 struct device *dev = &i2s->pdev->dev;
1175
1176 i2s->x8kclk = devm_clk_get(dev, "x8k");
1177 if (IS_ERR(i2s->x8kclk))
1178 return dev_err_probe(dev, PTR_ERR(i2s->x8kclk), "Cannot get x8k parent clock\n");
1179
1180 i2s->x11kclk = devm_clk_get(dev, "x11k");
1181 if (IS_ERR(i2s->x11kclk))
1182 return dev_err_probe(dev, PTR_ERR(i2s->x11kclk), "Cannot get x11k parent clock\n");
1183
1184 return 0;
1185}
1186
1187static int stm32_i2s_parse_dt(struct platform_device *pdev,
1188 struct stm32_i2s_data *i2s)
1189{
1190 struct device_node *np = pdev->dev.of_node;
1191 struct reset_control *rst;
1192 struct resource *res;
1193 int irq, ret;
1194
1195 if (!np)
1196 return -ENODEV;
1197
1198 i2s->conf = device_get_match_data(&pdev->dev);
1199 if (!i2s->conf)
1200 return -EINVAL;
1201
1202 i2s->base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
1203 if (IS_ERR(i2s->base))
1204 return PTR_ERR(i2s->base);
1205
1206 i2s->phys_addr = res->start;
1207
1208 /* Get clocks */
1209 i2s->pclk = devm_clk_get(&pdev->dev, "pclk");
1210 if (IS_ERR(i2s->pclk))
1211 return dev_err_probe(&pdev->dev, PTR_ERR(i2s->pclk),
1212 "Could not get pclk\n");
1213
1214 i2s->i2sclk = devm_clk_get(&pdev->dev, "i2sclk");
1215 if (IS_ERR(i2s->i2sclk))
1216 return dev_err_probe(&pdev->dev, PTR_ERR(i2s->i2sclk),
1217 "Could not get i2sclk\n");
1218
1219 if (i2s->conf->get_i2s_clk_parent) {
1220 i2s->set_i2s_clk_rate = stm32_i2s_set_parent_clock;
1221 } else {
1222 i2s->set_i2s_clk_rate = stm32_i2s_set_parent_rate;
1223 i2s->put_i2s_clk_rate = stm32_i2s_put_parent_rate;
1224 }
1225
1226 if (i2s->conf->get_i2s_clk_parent) {
1227 ret = i2s->conf->get_i2s_clk_parent(i2s);
1228 if (ret)
1229 return ret;
1230 }
1231
1232 /* Register mclk provider if requested */
1233 if (of_property_present(np, "#clock-cells")) {
1234 ret = stm32_i2s_add_mclk_provider(i2s);
1235 if (ret < 0)
1236 return ret;
1237 }
1238
1239 /* Get irqs */
1240 irq = platform_get_irq(pdev, 0);
1241 if (irq < 0)
1242 return irq;
1243
1244 ret = devm_request_irq(&pdev->dev, irq, stm32_i2s_isr, 0,
1245 dev_name(&pdev->dev), i2s);
1246 if (ret) {
1247 dev_err(&pdev->dev, "irq request returned %d\n", ret);
1248 return ret;
1249 }
1250
1251 /* Reset */
1252 rst = devm_reset_control_get_optional_exclusive(&pdev->dev, NULL);
1253 if (IS_ERR(rst))
1254 return dev_err_probe(&pdev->dev, PTR_ERR(rst),
1255 "Reset controller error\n");
1256
1257 reset_control_assert(rst);
1258 udelay(2);
1259 reset_control_deassert(rst);
1260
1261 return 0;
1262}
1263
1264static void stm32_i2s_remove(struct platform_device *pdev)
1265{
1266 snd_dmaengine_pcm_unregister(&pdev->dev);
1267 snd_soc_unregister_component(&pdev->dev);
1268 pm_runtime_disable(&pdev->dev);
1269}
1270
1271static int stm32_i2s_probe(struct platform_device *pdev)
1272{
1273 struct stm32_i2s_data *i2s;
1274 u32 val;
1275 int ret;
1276
1277 i2s = devm_kzalloc(&pdev->dev, sizeof(*i2s), GFP_KERNEL);
1278 if (!i2s)
1279 return -ENOMEM;
1280
1281 i2s->pdev = pdev;
1282 i2s->ms_flg = I2S_MS_NOT_SET;
1283 spin_lock_init(&i2s->lock_fd);
1284 spin_lock_init(&i2s->irq_lock);
1285 platform_set_drvdata(pdev, i2s);
1286
1287 ret = stm32_i2s_parse_dt(pdev, i2s);
1288 if (ret)
1289 return ret;
1290
1291 ret = stm32_i2s_dais_init(pdev, i2s);
1292 if (ret)
1293 return ret;
1294
1295 i2s->regmap = devm_regmap_init_mmio_clk(&pdev->dev, "pclk",
1296 i2s->base, i2s->conf->regmap_conf);
1297 if (IS_ERR(i2s->regmap))
1298 return dev_err_probe(&pdev->dev, PTR_ERR(i2s->regmap),
1299 "Regmap init error\n");
1300
1301 ret = snd_dmaengine_pcm_register(&pdev->dev, &stm32_i2s_pcm_config, 0);
1302 if (ret)
1303 return dev_err_probe(&pdev->dev, ret, "PCM DMA register error\n");
1304
1305 ret = snd_soc_register_component(&pdev->dev, &stm32_i2s_component,
1306 i2s->dai_drv, 1);
1307 if (ret) {
1308 snd_dmaengine_pcm_unregister(&pdev->dev);
1309 return ret;
1310 }
1311
1312 /* Set SPI/I2S in i2s mode */
1313 ret = regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
1314 I2S_CGFR_I2SMOD, I2S_CGFR_I2SMOD);
1315 if (ret)
1316 goto error;
1317
1318 ret = regmap_read(i2s->regmap, STM32_I2S_IPIDR_REG, &val);
1319 if (ret)
1320 goto error;
1321
1322 if (val == I2S_IPIDR_NUMBER) {
1323 ret = regmap_read(i2s->regmap, STM32_I2S_HWCFGR_REG, &val);
1324 if (ret)
1325 goto error;
1326
1327 if (!FIELD_GET(I2S_HWCFGR_I2S_SUPPORT_MASK, val)) {
1328 dev_err(&pdev->dev,
1329 "Device does not support i2s mode\n");
1330 ret = -EPERM;
1331 goto error;
1332 }
1333
1334 ret = regmap_read(i2s->regmap, STM32_I2S_VERR_REG, &val);
1335 if (ret)
1336 goto error;
1337
1338 dev_dbg(&pdev->dev, "I2S version: %lu.%lu registered\n",
1339 FIELD_GET(I2S_VERR_MAJ_MASK, val),
1340 FIELD_GET(I2S_VERR_MIN_MASK, val));
1341 }
1342
1343 pm_runtime_enable(&pdev->dev);
1344
1345 return ret;
1346
1347error:
1348 stm32_i2s_remove(pdev);
1349
1350 return ret;
1351}
1352
1353MODULE_DEVICE_TABLE(of, stm32_i2s_ids);
1354
1355#ifdef CONFIG_PM_SLEEP
1356static int stm32_i2s_suspend(struct device *dev)
1357{
1358 struct stm32_i2s_data *i2s = dev_get_drvdata(dev);
1359
1360 regcache_cache_only(i2s->regmap, true);
1361 regcache_mark_dirty(i2s->regmap);
1362
1363 return 0;
1364}
1365
1366static int stm32_i2s_resume(struct device *dev)
1367{
1368 struct stm32_i2s_data *i2s = dev_get_drvdata(dev);
1369
1370 regcache_cache_only(i2s->regmap, false);
1371 return regcache_sync(i2s->regmap);
1372}
1373#endif /* CONFIG_PM_SLEEP */
1374
1375static const struct dev_pm_ops stm32_i2s_pm_ops = {
1376 SET_SYSTEM_SLEEP_PM_OPS(stm32_i2s_suspend, stm32_i2s_resume)
1377};
1378
1379static struct platform_driver stm32_i2s_driver = {
1380 .driver = {
1381 .name = "st,stm32-i2s",
1382 .of_match_table = stm32_i2s_ids,
1383 .pm = &stm32_i2s_pm_ops,
1384 },
1385 .probe = stm32_i2s_probe,
1386 .remove = stm32_i2s_remove,
1387};
1388
1389module_platform_driver(stm32_i2s_driver);
1390
1391MODULE_DESCRIPTION("STM32 Soc i2s Interface");
1392MODULE_AUTHOR("Olivier Moysan, <olivier.moysan@st.com>");
1393MODULE_ALIAS("platform:stm32-i2s");
1394MODULE_LICENSE("GPL v2");
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * STM32 ALSA SoC Digital Audio Interface (I2S) driver.
4 *
5 * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
6 * Author(s): Olivier Moysan <olivier.moysan@st.com> for STMicroelectronics.
7 */
8
9#include <linux/bitfield.h>
10#include <linux/clk.h>
11#include <linux/clk-provider.h>
12#include <linux/delay.h>
13#include <linux/module.h>
14#include <linux/of_irq.h>
15#include <linux/of_platform.h>
16#include <linux/regmap.h>
17#include <linux/reset.h>
18#include <linux/spinlock.h>
19
20#include <sound/dmaengine_pcm.h>
21#include <sound/pcm_params.h>
22
23#define STM32_I2S_CR1_REG 0x0
24#define STM32_I2S_CFG1_REG 0x08
25#define STM32_I2S_CFG2_REG 0x0C
26#define STM32_I2S_IER_REG 0x10
27#define STM32_I2S_SR_REG 0x14
28#define STM32_I2S_IFCR_REG 0x18
29#define STM32_I2S_TXDR_REG 0X20
30#define STM32_I2S_RXDR_REG 0x30
31#define STM32_I2S_CGFR_REG 0X50
32#define STM32_I2S_HWCFGR_REG 0x3F0
33#define STM32_I2S_VERR_REG 0x3F4
34#define STM32_I2S_IPIDR_REG 0x3F8
35#define STM32_I2S_SIDR_REG 0x3FC
36
37/* Bit definition for SPI2S_CR1 register */
38#define I2S_CR1_SPE BIT(0)
39#define I2S_CR1_CSTART BIT(9)
40#define I2S_CR1_CSUSP BIT(10)
41#define I2S_CR1_HDDIR BIT(11)
42#define I2S_CR1_SSI BIT(12)
43#define I2S_CR1_CRC33_17 BIT(13)
44#define I2S_CR1_RCRCI BIT(14)
45#define I2S_CR1_TCRCI BIT(15)
46
47/* Bit definition for SPI_CFG2 register */
48#define I2S_CFG2_IOSWP_SHIFT 15
49#define I2S_CFG2_IOSWP BIT(I2S_CFG2_IOSWP_SHIFT)
50#define I2S_CFG2_LSBFRST BIT(23)
51#define I2S_CFG2_AFCNTR BIT(31)
52
53/* Bit definition for SPI_CFG1 register */
54#define I2S_CFG1_FTHVL_SHIFT 5
55#define I2S_CFG1_FTHVL_MASK GENMASK(8, I2S_CFG1_FTHVL_SHIFT)
56#define I2S_CFG1_FTHVL_SET(x) ((x) << I2S_CFG1_FTHVL_SHIFT)
57
58#define I2S_CFG1_TXDMAEN BIT(15)
59#define I2S_CFG1_RXDMAEN BIT(14)
60
61/* Bit definition for SPI2S_IER register */
62#define I2S_IER_RXPIE BIT(0)
63#define I2S_IER_TXPIE BIT(1)
64#define I2S_IER_DPXPIE BIT(2)
65#define I2S_IER_EOTIE BIT(3)
66#define I2S_IER_TXTFIE BIT(4)
67#define I2S_IER_UDRIE BIT(5)
68#define I2S_IER_OVRIE BIT(6)
69#define I2S_IER_CRCEIE BIT(7)
70#define I2S_IER_TIFREIE BIT(8)
71#define I2S_IER_MODFIE BIT(9)
72#define I2S_IER_TSERFIE BIT(10)
73
74/* Bit definition for SPI2S_SR register */
75#define I2S_SR_RXP BIT(0)
76#define I2S_SR_TXP BIT(1)
77#define I2S_SR_DPXP BIT(2)
78#define I2S_SR_EOT BIT(3)
79#define I2S_SR_TXTF BIT(4)
80#define I2S_SR_UDR BIT(5)
81#define I2S_SR_OVR BIT(6)
82#define I2S_SR_CRCERR BIT(7)
83#define I2S_SR_TIFRE BIT(8)
84#define I2S_SR_MODF BIT(9)
85#define I2S_SR_TSERF BIT(10)
86#define I2S_SR_SUSP BIT(11)
87#define I2S_SR_TXC BIT(12)
88#define I2S_SR_RXPLVL GENMASK(14, 13)
89#define I2S_SR_RXWNE BIT(15)
90
91#define I2S_SR_MASK GENMASK(15, 0)
92
93/* Bit definition for SPI_IFCR register */
94#define I2S_IFCR_EOTC BIT(3)
95#define I2S_IFCR_TXTFC BIT(4)
96#define I2S_IFCR_UDRC BIT(5)
97#define I2S_IFCR_OVRC BIT(6)
98#define I2S_IFCR_CRCEC BIT(7)
99#define I2S_IFCR_TIFREC BIT(8)
100#define I2S_IFCR_MODFC BIT(9)
101#define I2S_IFCR_TSERFC BIT(10)
102#define I2S_IFCR_SUSPC BIT(11)
103
104#define I2S_IFCR_MASK GENMASK(11, 3)
105
106/* Bit definition for SPI_I2SCGFR register */
107#define I2S_CGFR_I2SMOD BIT(0)
108
109#define I2S_CGFR_I2SCFG_SHIFT 1
110#define I2S_CGFR_I2SCFG_MASK GENMASK(3, I2S_CGFR_I2SCFG_SHIFT)
111#define I2S_CGFR_I2SCFG_SET(x) ((x) << I2S_CGFR_I2SCFG_SHIFT)
112
113#define I2S_CGFR_I2SSTD_SHIFT 4
114#define I2S_CGFR_I2SSTD_MASK GENMASK(5, I2S_CGFR_I2SSTD_SHIFT)
115#define I2S_CGFR_I2SSTD_SET(x) ((x) << I2S_CGFR_I2SSTD_SHIFT)
116
117#define I2S_CGFR_PCMSYNC BIT(7)
118
119#define I2S_CGFR_DATLEN_SHIFT 8
120#define I2S_CGFR_DATLEN_MASK GENMASK(9, I2S_CGFR_DATLEN_SHIFT)
121#define I2S_CGFR_DATLEN_SET(x) ((x) << I2S_CGFR_DATLEN_SHIFT)
122
123#define I2S_CGFR_CHLEN_SHIFT 10
124#define I2S_CGFR_CHLEN BIT(I2S_CGFR_CHLEN_SHIFT)
125#define I2S_CGFR_CKPOL BIT(11)
126#define I2S_CGFR_FIXCH BIT(12)
127#define I2S_CGFR_WSINV BIT(13)
128#define I2S_CGFR_DATFMT BIT(14)
129
130#define I2S_CGFR_I2SDIV_SHIFT 16
131#define I2S_CGFR_I2SDIV_BIT_H 23
132#define I2S_CGFR_I2SDIV_MASK GENMASK(I2S_CGFR_I2SDIV_BIT_H,\
133 I2S_CGFR_I2SDIV_SHIFT)
134#define I2S_CGFR_I2SDIV_SET(x) ((x) << I2S_CGFR_I2SDIV_SHIFT)
135#define I2S_CGFR_I2SDIV_MAX ((1 << (I2S_CGFR_I2SDIV_BIT_H -\
136 I2S_CGFR_I2SDIV_SHIFT)) - 1)
137
138#define I2S_CGFR_ODD_SHIFT 24
139#define I2S_CGFR_ODD BIT(I2S_CGFR_ODD_SHIFT)
140#define I2S_CGFR_MCKOE BIT(25)
141
142/* Registers below apply to I2S version 1.1 and more */
143
144/* Bit definition for SPI_HWCFGR register */
145#define I2S_HWCFGR_I2S_SUPPORT_MASK GENMASK(15, 12)
146
147/* Bit definition for SPI_VERR register */
148#define I2S_VERR_MIN_MASK GENMASK(3, 0)
149#define I2S_VERR_MAJ_MASK GENMASK(7, 4)
150
151/* Bit definition for SPI_IPIDR register */
152#define I2S_IPIDR_ID_MASK GENMASK(31, 0)
153
154/* Bit definition for SPI_SIDR register */
155#define I2S_SIDR_ID_MASK GENMASK(31, 0)
156
157#define I2S_IPIDR_NUMBER 0x00130022
158
159enum i2s_master_mode {
160 I2S_MS_NOT_SET,
161 I2S_MS_MASTER,
162 I2S_MS_SLAVE,
163};
164
165enum i2s_mode {
166 I2S_I2SMOD_TX_SLAVE,
167 I2S_I2SMOD_RX_SLAVE,
168 I2S_I2SMOD_TX_MASTER,
169 I2S_I2SMOD_RX_MASTER,
170 I2S_I2SMOD_FD_SLAVE,
171 I2S_I2SMOD_FD_MASTER,
172};
173
174enum i2s_fifo_th {
175 I2S_FIFO_TH_NONE,
176 I2S_FIFO_TH_ONE_QUARTER,
177 I2S_FIFO_TH_HALF,
178 I2S_FIFO_TH_THREE_QUARTER,
179 I2S_FIFO_TH_FULL,
180};
181
182enum i2s_std {
183 I2S_STD_I2S,
184 I2S_STD_LEFT_J,
185 I2S_STD_RIGHT_J,
186 I2S_STD_DSP,
187};
188
189enum i2s_datlen {
190 I2S_I2SMOD_DATLEN_16,
191 I2S_I2SMOD_DATLEN_24,
192 I2S_I2SMOD_DATLEN_32,
193};
194
195#define STM32_I2S_FIFO_SIZE 16
196
197#define STM32_I2S_IS_MASTER(x) ((x)->ms_flg == I2S_MS_MASTER)
198#define STM32_I2S_IS_SLAVE(x) ((x)->ms_flg == I2S_MS_SLAVE)
199
200#define STM32_I2S_NAME_LEN 32
201#define STM32_I2S_RATE_11K 11025
202
203/**
204 * struct stm32_i2s_data - private data of I2S
205 * @regmap_conf: I2S register map configuration pointer
206 * @regmap: I2S register map pointer
207 * @pdev: device data pointer
208 * @dai_drv: DAI driver pointer
209 * @dma_data_tx: dma configuration data for tx channel
210 * @dma_data_rx: dma configuration data for tx channel
211 * @substream: PCM substream data pointer
212 * @i2sclk: kernel clock feeding the I2S clock generator
213 * @i2smclk: master clock from I2S mclk provider
214 * @pclk: peripheral clock driving bus interface
215 * @x8kclk: I2S parent clock for sampling frequencies multiple of 8kHz
216 * @x11kclk: I2S parent clock for sampling frequencies multiple of 11kHz
217 * @base: mmio register base virtual address
218 * @phys_addr: I2S registers physical base address
219 * @lock_fd: lock to manage race conditions in full duplex mode
220 * @irq_lock: prevent race condition with IRQ
221 * @mclk_rate: master clock frequency (Hz)
222 * @fmt: DAI protocol
223 * @divider: prescaler division ratio
224 * @div: prescaler div field
225 * @odd: prescaler odd field
226 * @refcount: keep count of opened streams on I2S
227 * @ms_flg: master mode flag.
228 */
229struct stm32_i2s_data {
230 const struct regmap_config *regmap_conf;
231 struct regmap *regmap;
232 struct platform_device *pdev;
233 struct snd_soc_dai_driver *dai_drv;
234 struct snd_dmaengine_dai_dma_data dma_data_tx;
235 struct snd_dmaengine_dai_dma_data dma_data_rx;
236 struct snd_pcm_substream *substream;
237 struct clk *i2sclk;
238 struct clk *i2smclk;
239 struct clk *pclk;
240 struct clk *x8kclk;
241 struct clk *x11kclk;
242 void __iomem *base;
243 dma_addr_t phys_addr;
244 spinlock_t lock_fd; /* Manage race conditions for full duplex */
245 spinlock_t irq_lock; /* used to prevent race condition with IRQ */
246 unsigned int mclk_rate;
247 unsigned int fmt;
248 unsigned int divider;
249 unsigned int div;
250 bool odd;
251 int refcount;
252 int ms_flg;
253};
254
255struct stm32_i2smclk_data {
256 struct clk_hw hw;
257 unsigned long freq;
258 struct stm32_i2s_data *i2s_data;
259};
260
261#define to_mclk_data(_hw) container_of(_hw, struct stm32_i2smclk_data, hw)
262
263static int stm32_i2s_calc_clk_div(struct stm32_i2s_data *i2s,
264 unsigned long input_rate,
265 unsigned long output_rate)
266{
267 unsigned int ratio, div, divider = 1;
268 bool odd;
269
270 ratio = DIV_ROUND_CLOSEST(input_rate, output_rate);
271
272 /* Check the parity of the divider */
273 odd = ratio & 0x1;
274
275 /* Compute the div prescaler */
276 div = ratio >> 1;
277
278 /* If div is 0 actual divider is 1 */
279 if (div) {
280 divider = ((2 * div) + odd);
281 dev_dbg(&i2s->pdev->dev, "Divider: 2*%d(div)+%d(odd) = %d\n",
282 div, odd, divider);
283 }
284
285 /* Division by three is not allowed by I2S prescaler */
286 if ((div == 1 && odd) || div > I2S_CGFR_I2SDIV_MAX) {
287 dev_err(&i2s->pdev->dev, "Wrong divider setting\n");
288 return -EINVAL;
289 }
290
291 if (input_rate % divider)
292 dev_dbg(&i2s->pdev->dev,
293 "Rate not accurate. requested (%ld), actual (%ld)\n",
294 output_rate, input_rate / divider);
295
296 i2s->div = div;
297 i2s->odd = odd;
298 i2s->divider = divider;
299
300 return 0;
301}
302
303static int stm32_i2s_set_clk_div(struct stm32_i2s_data *i2s)
304{
305 u32 cgfr, cgfr_mask;
306
307 cgfr = I2S_CGFR_I2SDIV_SET(i2s->div) | (i2s->odd << I2S_CGFR_ODD_SHIFT);
308 cgfr_mask = I2S_CGFR_I2SDIV_MASK | I2S_CGFR_ODD;
309
310 return regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
311 cgfr_mask, cgfr);
312}
313
314static int stm32_i2s_set_parent_clock(struct stm32_i2s_data *i2s,
315 unsigned int rate)
316{
317 struct platform_device *pdev = i2s->pdev;
318 struct clk *parent_clk;
319 int ret;
320
321 if (!(rate % STM32_I2S_RATE_11K))
322 parent_clk = i2s->x11kclk;
323 else
324 parent_clk = i2s->x8kclk;
325
326 ret = clk_set_parent(i2s->i2sclk, parent_clk);
327 if (ret)
328 dev_err(&pdev->dev,
329 "Error %d setting i2sclk parent clock\n", ret);
330
331 return ret;
332}
333
334static long stm32_i2smclk_round_rate(struct clk_hw *hw, unsigned long rate,
335 unsigned long *prate)
336{
337 struct stm32_i2smclk_data *mclk = to_mclk_data(hw);
338 struct stm32_i2s_data *i2s = mclk->i2s_data;
339 int ret;
340
341 ret = stm32_i2s_calc_clk_div(i2s, *prate, rate);
342 if (ret)
343 return ret;
344
345 mclk->freq = *prate / i2s->divider;
346
347 return mclk->freq;
348}
349
350static unsigned long stm32_i2smclk_recalc_rate(struct clk_hw *hw,
351 unsigned long parent_rate)
352{
353 struct stm32_i2smclk_data *mclk = to_mclk_data(hw);
354
355 return mclk->freq;
356}
357
358static int stm32_i2smclk_set_rate(struct clk_hw *hw, unsigned long rate,
359 unsigned long parent_rate)
360{
361 struct stm32_i2smclk_data *mclk = to_mclk_data(hw);
362 struct stm32_i2s_data *i2s = mclk->i2s_data;
363 int ret;
364
365 ret = stm32_i2s_calc_clk_div(i2s, parent_rate, rate);
366 if (ret)
367 return ret;
368
369 ret = stm32_i2s_set_clk_div(i2s);
370 if (ret)
371 return ret;
372
373 mclk->freq = rate;
374
375 return 0;
376}
377
378static int stm32_i2smclk_enable(struct clk_hw *hw)
379{
380 struct stm32_i2smclk_data *mclk = to_mclk_data(hw);
381 struct stm32_i2s_data *i2s = mclk->i2s_data;
382
383 dev_dbg(&i2s->pdev->dev, "Enable master clock\n");
384
385 return regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
386 I2S_CGFR_MCKOE, I2S_CGFR_MCKOE);
387}
388
389static void stm32_i2smclk_disable(struct clk_hw *hw)
390{
391 struct stm32_i2smclk_data *mclk = to_mclk_data(hw);
392 struct stm32_i2s_data *i2s = mclk->i2s_data;
393
394 dev_dbg(&i2s->pdev->dev, "Disable master clock\n");
395
396 regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG, I2S_CGFR_MCKOE, 0);
397}
398
399static const struct clk_ops mclk_ops = {
400 .enable = stm32_i2smclk_enable,
401 .disable = stm32_i2smclk_disable,
402 .recalc_rate = stm32_i2smclk_recalc_rate,
403 .round_rate = stm32_i2smclk_round_rate,
404 .set_rate = stm32_i2smclk_set_rate,
405};
406
407static int stm32_i2s_add_mclk_provider(struct stm32_i2s_data *i2s)
408{
409 struct clk_hw *hw;
410 struct stm32_i2smclk_data *mclk;
411 struct device *dev = &i2s->pdev->dev;
412 const char *pname = __clk_get_name(i2s->i2sclk);
413 char *mclk_name, *p, *s = (char *)pname;
414 int ret, i = 0;
415
416 mclk = devm_kzalloc(dev, sizeof(*mclk), GFP_KERNEL);
417 if (!mclk)
418 return -ENOMEM;
419
420 mclk_name = devm_kcalloc(dev, sizeof(char),
421 STM32_I2S_NAME_LEN, GFP_KERNEL);
422 if (!mclk_name)
423 return -ENOMEM;
424
425 /*
426 * Forge mclk clock name from parent clock name and suffix.
427 * String after "_" char is stripped in parent name.
428 */
429 p = mclk_name;
430 while (*s && *s != '_' && (i < (STM32_I2S_NAME_LEN - 7))) {
431 *p++ = *s++;
432 i++;
433 }
434 strcat(p, "_mclk");
435
436 mclk->hw.init = CLK_HW_INIT(mclk_name, pname, &mclk_ops, 0);
437 mclk->i2s_data = i2s;
438 hw = &mclk->hw;
439
440 dev_dbg(dev, "Register master clock %s\n", mclk_name);
441 ret = devm_clk_hw_register(&i2s->pdev->dev, hw);
442 if (ret) {
443 dev_err(dev, "mclk register fails with error %d\n", ret);
444 return ret;
445 }
446 i2s->i2smclk = hw->clk;
447
448 /* register mclk provider */
449 return devm_of_clk_add_hw_provider(dev, of_clk_hw_simple_get, hw);
450}
451
452static irqreturn_t stm32_i2s_isr(int irq, void *devid)
453{
454 struct stm32_i2s_data *i2s = (struct stm32_i2s_data *)devid;
455 struct platform_device *pdev = i2s->pdev;
456 u32 sr, ier;
457 unsigned long flags;
458 int err = 0;
459
460 regmap_read(i2s->regmap, STM32_I2S_SR_REG, &sr);
461 regmap_read(i2s->regmap, STM32_I2S_IER_REG, &ier);
462
463 flags = sr & ier;
464 if (!flags) {
465 dev_dbg(&pdev->dev, "Spurious IRQ sr=0x%08x, ier=0x%08x\n",
466 sr, ier);
467 return IRQ_NONE;
468 }
469
470 regmap_write_bits(i2s->regmap, STM32_I2S_IFCR_REG,
471 I2S_IFCR_MASK, flags);
472
473 if (flags & I2S_SR_OVR) {
474 dev_dbg(&pdev->dev, "Overrun\n");
475 err = 1;
476 }
477
478 if (flags & I2S_SR_UDR) {
479 dev_dbg(&pdev->dev, "Underrun\n");
480 err = 1;
481 }
482
483 if (flags & I2S_SR_TIFRE)
484 dev_dbg(&pdev->dev, "Frame error\n");
485
486 spin_lock(&i2s->irq_lock);
487 if (err && i2s->substream)
488 snd_pcm_stop_xrun(i2s->substream);
489 spin_unlock(&i2s->irq_lock);
490
491 return IRQ_HANDLED;
492}
493
494static bool stm32_i2s_readable_reg(struct device *dev, unsigned int reg)
495{
496 switch (reg) {
497 case STM32_I2S_CR1_REG:
498 case STM32_I2S_CFG1_REG:
499 case STM32_I2S_CFG2_REG:
500 case STM32_I2S_IER_REG:
501 case STM32_I2S_SR_REG:
502 case STM32_I2S_RXDR_REG:
503 case STM32_I2S_CGFR_REG:
504 case STM32_I2S_HWCFGR_REG:
505 case STM32_I2S_VERR_REG:
506 case STM32_I2S_IPIDR_REG:
507 case STM32_I2S_SIDR_REG:
508 return true;
509 default:
510 return false;
511 }
512}
513
514static bool stm32_i2s_volatile_reg(struct device *dev, unsigned int reg)
515{
516 switch (reg) {
517 case STM32_I2S_SR_REG:
518 case STM32_I2S_RXDR_REG:
519 return true;
520 default:
521 return false;
522 }
523}
524
525static bool stm32_i2s_writeable_reg(struct device *dev, unsigned int reg)
526{
527 switch (reg) {
528 case STM32_I2S_CR1_REG:
529 case STM32_I2S_CFG1_REG:
530 case STM32_I2S_CFG2_REG:
531 case STM32_I2S_IER_REG:
532 case STM32_I2S_IFCR_REG:
533 case STM32_I2S_TXDR_REG:
534 case STM32_I2S_CGFR_REG:
535 return true;
536 default:
537 return false;
538 }
539}
540
541static int stm32_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
542{
543 struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
544 u32 cgfr;
545 u32 cgfr_mask = I2S_CGFR_I2SSTD_MASK | I2S_CGFR_CKPOL |
546 I2S_CGFR_WSINV | I2S_CGFR_I2SCFG_MASK;
547
548 dev_dbg(cpu_dai->dev, "fmt %x\n", fmt);
549
550 /*
551 * winv = 0 : default behavior (high/low) for all standards
552 * ckpol = 0 for all standards.
553 */
554 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
555 case SND_SOC_DAIFMT_I2S:
556 cgfr = I2S_CGFR_I2SSTD_SET(I2S_STD_I2S);
557 break;
558 case SND_SOC_DAIFMT_MSB:
559 cgfr = I2S_CGFR_I2SSTD_SET(I2S_STD_LEFT_J);
560 break;
561 case SND_SOC_DAIFMT_LSB:
562 cgfr = I2S_CGFR_I2SSTD_SET(I2S_STD_RIGHT_J);
563 break;
564 case SND_SOC_DAIFMT_DSP_A:
565 cgfr = I2S_CGFR_I2SSTD_SET(I2S_STD_DSP);
566 break;
567 /* DSP_B not mapped on I2S PCM long format. 1 bit offset does not fit */
568 default:
569 dev_err(cpu_dai->dev, "Unsupported protocol %#x\n",
570 fmt & SND_SOC_DAIFMT_FORMAT_MASK);
571 return -EINVAL;
572 }
573
574 /* DAI clock strobing */
575 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
576 case SND_SOC_DAIFMT_NB_NF:
577 break;
578 case SND_SOC_DAIFMT_IB_NF:
579 cgfr |= I2S_CGFR_CKPOL;
580 break;
581 case SND_SOC_DAIFMT_NB_IF:
582 cgfr |= I2S_CGFR_WSINV;
583 break;
584 case SND_SOC_DAIFMT_IB_IF:
585 cgfr |= I2S_CGFR_CKPOL;
586 cgfr |= I2S_CGFR_WSINV;
587 break;
588 default:
589 dev_err(cpu_dai->dev, "Unsupported strobing %#x\n",
590 fmt & SND_SOC_DAIFMT_INV_MASK);
591 return -EINVAL;
592 }
593
594 /* DAI clock master masks */
595 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
596 case SND_SOC_DAIFMT_CBM_CFM:
597 i2s->ms_flg = I2S_MS_SLAVE;
598 break;
599 case SND_SOC_DAIFMT_CBS_CFS:
600 i2s->ms_flg = I2S_MS_MASTER;
601 break;
602 default:
603 dev_err(cpu_dai->dev, "Unsupported mode %#x\n",
604 fmt & SND_SOC_DAIFMT_MASTER_MASK);
605 return -EINVAL;
606 }
607
608 i2s->fmt = fmt;
609 return regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
610 cgfr_mask, cgfr);
611}
612
613static int stm32_i2s_set_sysclk(struct snd_soc_dai *cpu_dai,
614 int clk_id, unsigned int freq, int dir)
615{
616 struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
617 int ret = 0;
618
619 dev_dbg(cpu_dai->dev, "I2S MCLK frequency is %uHz. mode: %s, dir: %s\n",
620 freq, STM32_I2S_IS_MASTER(i2s) ? "master" : "slave",
621 dir ? "output" : "input");
622
623 /* MCLK generation is available only in master mode */
624 if (dir == SND_SOC_CLOCK_OUT && STM32_I2S_IS_MASTER(i2s)) {
625 if (!i2s->i2smclk) {
626 dev_dbg(cpu_dai->dev, "No MCLK registered\n");
627 return 0;
628 }
629
630 /* Assume shutdown if requested frequency is 0Hz */
631 if (!freq) {
632 /* Release mclk rate only if rate was actually set */
633 if (i2s->mclk_rate) {
634 clk_rate_exclusive_put(i2s->i2smclk);
635 i2s->mclk_rate = 0;
636 }
637 return regmap_update_bits(i2s->regmap,
638 STM32_I2S_CGFR_REG,
639 I2S_CGFR_MCKOE, 0);
640 }
641 /* If master clock is used, set parent clock now */
642 ret = stm32_i2s_set_parent_clock(i2s, freq);
643 if (ret)
644 return ret;
645 ret = clk_set_rate_exclusive(i2s->i2smclk, freq);
646 if (ret) {
647 dev_err(cpu_dai->dev, "Could not set mclk rate\n");
648 return ret;
649 }
650 ret = regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
651 I2S_CGFR_MCKOE, I2S_CGFR_MCKOE);
652 if (!ret)
653 i2s->mclk_rate = freq;
654 }
655
656 return ret;
657}
658
659static int stm32_i2s_configure_clock(struct snd_soc_dai *cpu_dai,
660 struct snd_pcm_hw_params *params)
661{
662 struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
663 unsigned long i2s_clock_rate;
664 unsigned int nb_bits, frame_len;
665 unsigned int rate = params_rate(params);
666 u32 cgfr;
667 int ret;
668
669 if (!(rate % 11025))
670 clk_set_parent(i2s->i2sclk, i2s->x11kclk);
671 else
672 clk_set_parent(i2s->i2sclk, i2s->x8kclk);
673 i2s_clock_rate = clk_get_rate(i2s->i2sclk);
674
675 /*
676 * mckl = mclk_ratio x ws
677 * i2s mode : mclk_ratio = 256
678 * dsp mode : mclk_ratio = 128
679 *
680 * mclk on
681 * i2s mode : div = i2s_clk / (mclk_ratio * ws)
682 * dsp mode : div = i2s_clk / (mclk_ratio * ws)
683 * mclk off
684 * i2s mode : div = i2s_clk / (nb_bits x ws)
685 * dsp mode : div = i2s_clk / (nb_bits x ws)
686 */
687 if (i2s->mclk_rate) {
688 ret = stm32_i2s_calc_clk_div(i2s, i2s_clock_rate,
689 i2s->mclk_rate);
690 if (ret)
691 return ret;
692 } else {
693 frame_len = 32;
694 if ((i2s->fmt & SND_SOC_DAIFMT_FORMAT_MASK) ==
695 SND_SOC_DAIFMT_DSP_A)
696 frame_len = 16;
697
698 /* master clock not enabled */
699 ret = regmap_read(i2s->regmap, STM32_I2S_CGFR_REG, &cgfr);
700 if (ret < 0)
701 return ret;
702
703 nb_bits = frame_len * ((cgfr & I2S_CGFR_CHLEN) + 1);
704 ret = stm32_i2s_calc_clk_div(i2s, i2s_clock_rate,
705 (nb_bits * rate));
706 if (ret)
707 return ret;
708 }
709
710 ret = stm32_i2s_set_clk_div(i2s);
711 if (ret < 0)
712 return ret;
713
714 /* Set bitclock and frameclock to their inactive state */
715 return regmap_update_bits(i2s->regmap, STM32_I2S_CFG2_REG,
716 I2S_CFG2_AFCNTR, I2S_CFG2_AFCNTR);
717}
718
719static int stm32_i2s_configure(struct snd_soc_dai *cpu_dai,
720 struct snd_pcm_hw_params *params,
721 struct snd_pcm_substream *substream)
722{
723 struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
724 int format = params_width(params);
725 u32 cfgr, cfgr_mask, cfg1;
726 unsigned int fthlv;
727 int ret;
728
729 switch (format) {
730 case 16:
731 cfgr = I2S_CGFR_DATLEN_SET(I2S_I2SMOD_DATLEN_16);
732 cfgr_mask = I2S_CGFR_DATLEN_MASK | I2S_CGFR_CHLEN;
733 break;
734 case 32:
735 cfgr = I2S_CGFR_DATLEN_SET(I2S_I2SMOD_DATLEN_32) |
736 I2S_CGFR_CHLEN;
737 cfgr_mask = I2S_CGFR_DATLEN_MASK | I2S_CGFR_CHLEN;
738 break;
739 default:
740 dev_err(cpu_dai->dev, "Unexpected format %d", format);
741 return -EINVAL;
742 }
743
744 if (STM32_I2S_IS_SLAVE(i2s)) {
745 cfgr |= I2S_CGFR_I2SCFG_SET(I2S_I2SMOD_FD_SLAVE);
746
747 /* As data length is either 16 or 32 bits, fixch always set */
748 cfgr |= I2S_CGFR_FIXCH;
749 cfgr_mask |= I2S_CGFR_FIXCH;
750 } else {
751 cfgr |= I2S_CGFR_I2SCFG_SET(I2S_I2SMOD_FD_MASTER);
752 }
753 cfgr_mask |= I2S_CGFR_I2SCFG_MASK;
754
755 ret = regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
756 cfgr_mask, cfgr);
757 if (ret < 0)
758 return ret;
759
760 fthlv = STM32_I2S_FIFO_SIZE * I2S_FIFO_TH_ONE_QUARTER / 4;
761 cfg1 = I2S_CFG1_FTHVL_SET(fthlv - 1);
762
763 return regmap_update_bits(i2s->regmap, STM32_I2S_CFG1_REG,
764 I2S_CFG1_FTHVL_MASK, cfg1);
765}
766
767static int stm32_i2s_startup(struct snd_pcm_substream *substream,
768 struct snd_soc_dai *cpu_dai)
769{
770 struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
771 unsigned long flags;
772 int ret;
773
774 spin_lock_irqsave(&i2s->irq_lock, flags);
775 i2s->substream = substream;
776 spin_unlock_irqrestore(&i2s->irq_lock, flags);
777
778 if ((i2s->fmt & SND_SOC_DAIFMT_FORMAT_MASK) != SND_SOC_DAIFMT_DSP_A)
779 snd_pcm_hw_constraint_single(substream->runtime,
780 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
781
782 ret = clk_prepare_enable(i2s->i2sclk);
783 if (ret < 0) {
784 dev_err(cpu_dai->dev, "Failed to enable clock: %d\n", ret);
785 return ret;
786 }
787
788 return regmap_write_bits(i2s->regmap, STM32_I2S_IFCR_REG,
789 I2S_IFCR_MASK, I2S_IFCR_MASK);
790}
791
792static int stm32_i2s_hw_params(struct snd_pcm_substream *substream,
793 struct snd_pcm_hw_params *params,
794 struct snd_soc_dai *cpu_dai)
795{
796 struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
797 int ret;
798
799 ret = stm32_i2s_configure(cpu_dai, params, substream);
800 if (ret < 0) {
801 dev_err(cpu_dai->dev, "Configuration returned error %d\n", ret);
802 return ret;
803 }
804
805 if (STM32_I2S_IS_MASTER(i2s))
806 ret = stm32_i2s_configure_clock(cpu_dai, params);
807
808 return ret;
809}
810
811static int stm32_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
812 struct snd_soc_dai *cpu_dai)
813{
814 struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
815 bool playback_flg = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
816 u32 cfg1_mask, ier;
817 int ret;
818
819 switch (cmd) {
820 case SNDRV_PCM_TRIGGER_START:
821 case SNDRV_PCM_TRIGGER_RESUME:
822 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
823 /* Enable i2s */
824 dev_dbg(cpu_dai->dev, "start I2S %s\n",
825 playback_flg ? "playback" : "capture");
826
827 cfg1_mask = I2S_CFG1_RXDMAEN | I2S_CFG1_TXDMAEN;
828 regmap_update_bits(i2s->regmap, STM32_I2S_CFG1_REG,
829 cfg1_mask, cfg1_mask);
830
831 ret = regmap_update_bits(i2s->regmap, STM32_I2S_CR1_REG,
832 I2S_CR1_SPE, I2S_CR1_SPE);
833 if (ret < 0) {
834 dev_err(cpu_dai->dev, "Error %d enabling I2S\n", ret);
835 return ret;
836 }
837
838 ret = regmap_write_bits(i2s->regmap, STM32_I2S_CR1_REG,
839 I2S_CR1_CSTART, I2S_CR1_CSTART);
840 if (ret < 0) {
841 dev_err(cpu_dai->dev, "Error %d starting I2S\n", ret);
842 return ret;
843 }
844
845 regmap_write_bits(i2s->regmap, STM32_I2S_IFCR_REG,
846 I2S_IFCR_MASK, I2S_IFCR_MASK);
847
848 spin_lock(&i2s->lock_fd);
849 i2s->refcount++;
850 if (playback_flg) {
851 ier = I2S_IER_UDRIE;
852 } else {
853 ier = I2S_IER_OVRIE;
854
855 if (STM32_I2S_IS_MASTER(i2s) && i2s->refcount == 1)
856 /* dummy write to gate bus clocks */
857 regmap_write(i2s->regmap,
858 STM32_I2S_TXDR_REG, 0);
859 }
860 spin_unlock(&i2s->lock_fd);
861
862 if (STM32_I2S_IS_SLAVE(i2s))
863 ier |= I2S_IER_TIFREIE;
864
865 regmap_update_bits(i2s->regmap, STM32_I2S_IER_REG, ier, ier);
866 break;
867 case SNDRV_PCM_TRIGGER_STOP:
868 case SNDRV_PCM_TRIGGER_SUSPEND:
869 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
870 dev_dbg(cpu_dai->dev, "stop I2S %s\n",
871 playback_flg ? "playback" : "capture");
872
873 if (playback_flg)
874 regmap_update_bits(i2s->regmap, STM32_I2S_IER_REG,
875 I2S_IER_UDRIE,
876 (unsigned int)~I2S_IER_UDRIE);
877 else
878 regmap_update_bits(i2s->regmap, STM32_I2S_IER_REG,
879 I2S_IER_OVRIE,
880 (unsigned int)~I2S_IER_OVRIE);
881
882 spin_lock(&i2s->lock_fd);
883 i2s->refcount--;
884 if (i2s->refcount) {
885 spin_unlock(&i2s->lock_fd);
886 break;
887 }
888
889 ret = regmap_update_bits(i2s->regmap, STM32_I2S_CR1_REG,
890 I2S_CR1_SPE, 0);
891 if (ret < 0) {
892 dev_err(cpu_dai->dev, "Error %d disabling I2S\n", ret);
893 spin_unlock(&i2s->lock_fd);
894 return ret;
895 }
896 spin_unlock(&i2s->lock_fd);
897
898 cfg1_mask = I2S_CFG1_RXDMAEN | I2S_CFG1_TXDMAEN;
899 regmap_update_bits(i2s->regmap, STM32_I2S_CFG1_REG,
900 cfg1_mask, 0);
901 break;
902 default:
903 return -EINVAL;
904 }
905
906 return 0;
907}
908
909static void stm32_i2s_shutdown(struct snd_pcm_substream *substream,
910 struct snd_soc_dai *cpu_dai)
911{
912 struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
913 unsigned long flags;
914
915 clk_disable_unprepare(i2s->i2sclk);
916
917 spin_lock_irqsave(&i2s->irq_lock, flags);
918 i2s->substream = NULL;
919 spin_unlock_irqrestore(&i2s->irq_lock, flags);
920}
921
922static int stm32_i2s_dai_probe(struct snd_soc_dai *cpu_dai)
923{
924 struct stm32_i2s_data *i2s = dev_get_drvdata(cpu_dai->dev);
925 struct snd_dmaengine_dai_dma_data *dma_data_tx = &i2s->dma_data_tx;
926 struct snd_dmaengine_dai_dma_data *dma_data_rx = &i2s->dma_data_rx;
927
928 /* Buswidth will be set by framework */
929 dma_data_tx->addr_width = DMA_SLAVE_BUSWIDTH_UNDEFINED;
930 dma_data_tx->addr = (dma_addr_t)(i2s->phys_addr) + STM32_I2S_TXDR_REG;
931 dma_data_tx->maxburst = 1;
932 dma_data_rx->addr_width = DMA_SLAVE_BUSWIDTH_UNDEFINED;
933 dma_data_rx->addr = (dma_addr_t)(i2s->phys_addr) + STM32_I2S_RXDR_REG;
934 dma_data_rx->maxburst = 1;
935
936 snd_soc_dai_init_dma_data(cpu_dai, dma_data_tx, dma_data_rx);
937
938 return 0;
939}
940
941static const struct regmap_config stm32_h7_i2s_regmap_conf = {
942 .reg_bits = 32,
943 .reg_stride = 4,
944 .val_bits = 32,
945 .max_register = STM32_I2S_SIDR_REG,
946 .readable_reg = stm32_i2s_readable_reg,
947 .volatile_reg = stm32_i2s_volatile_reg,
948 .writeable_reg = stm32_i2s_writeable_reg,
949 .num_reg_defaults_raw = STM32_I2S_SIDR_REG / sizeof(u32) + 1,
950 .fast_io = true,
951 .cache_type = REGCACHE_FLAT,
952};
953
954static const struct snd_soc_dai_ops stm32_i2s_pcm_dai_ops = {
955 .set_sysclk = stm32_i2s_set_sysclk,
956 .set_fmt = stm32_i2s_set_dai_fmt,
957 .startup = stm32_i2s_startup,
958 .hw_params = stm32_i2s_hw_params,
959 .trigger = stm32_i2s_trigger,
960 .shutdown = stm32_i2s_shutdown,
961};
962
963static const struct snd_pcm_hardware stm32_i2s_pcm_hw = {
964 .info = SNDRV_PCM_INFO_INTERLEAVED | SNDRV_PCM_INFO_MMAP,
965 .buffer_bytes_max = 8 * PAGE_SIZE,
966 .period_bytes_min = 1024,
967 .period_bytes_max = 4 * PAGE_SIZE,
968 .periods_min = 2,
969 .periods_max = 8,
970};
971
972static const struct snd_dmaengine_pcm_config stm32_i2s_pcm_config = {
973 .pcm_hardware = &stm32_i2s_pcm_hw,
974 .prepare_slave_config = snd_dmaengine_pcm_prepare_slave_config,
975 .prealloc_buffer_size = PAGE_SIZE * 8,
976};
977
978static const struct snd_soc_component_driver stm32_i2s_component = {
979 .name = "stm32-i2s",
980};
981
982static void stm32_i2s_dai_init(struct snd_soc_pcm_stream *stream,
983 char *stream_name)
984{
985 stream->stream_name = stream_name;
986 stream->channels_min = 1;
987 stream->channels_max = 2;
988 stream->rates = SNDRV_PCM_RATE_8000_192000;
989 stream->formats = SNDRV_PCM_FMTBIT_S16_LE |
990 SNDRV_PCM_FMTBIT_S32_LE;
991}
992
993static int stm32_i2s_dais_init(struct platform_device *pdev,
994 struct stm32_i2s_data *i2s)
995{
996 struct snd_soc_dai_driver *dai_ptr;
997
998 dai_ptr = devm_kzalloc(&pdev->dev, sizeof(struct snd_soc_dai_driver),
999 GFP_KERNEL);
1000 if (!dai_ptr)
1001 return -ENOMEM;
1002
1003 dai_ptr->probe = stm32_i2s_dai_probe;
1004 dai_ptr->ops = &stm32_i2s_pcm_dai_ops;
1005 dai_ptr->id = 1;
1006 stm32_i2s_dai_init(&dai_ptr->playback, "playback");
1007 stm32_i2s_dai_init(&dai_ptr->capture, "capture");
1008 i2s->dai_drv = dai_ptr;
1009
1010 return 0;
1011}
1012
1013static const struct of_device_id stm32_i2s_ids[] = {
1014 {
1015 .compatible = "st,stm32h7-i2s",
1016 .data = &stm32_h7_i2s_regmap_conf
1017 },
1018 {},
1019};
1020
1021static int stm32_i2s_parse_dt(struct platform_device *pdev,
1022 struct stm32_i2s_data *i2s)
1023{
1024 struct device_node *np = pdev->dev.of_node;
1025 const struct of_device_id *of_id;
1026 struct reset_control *rst;
1027 struct resource *res;
1028 int irq, ret;
1029
1030 if (!np)
1031 return -ENODEV;
1032
1033 of_id = of_match_device(stm32_i2s_ids, &pdev->dev);
1034 if (of_id)
1035 i2s->regmap_conf = (const struct regmap_config *)of_id->data;
1036 else
1037 return -EINVAL;
1038
1039 i2s->base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
1040 if (IS_ERR(i2s->base))
1041 return PTR_ERR(i2s->base);
1042
1043 i2s->phys_addr = res->start;
1044
1045 /* Get clocks */
1046 i2s->pclk = devm_clk_get(&pdev->dev, "pclk");
1047 if (IS_ERR(i2s->pclk)) {
1048 if (PTR_ERR(i2s->pclk) != -EPROBE_DEFER)
1049 dev_err(&pdev->dev, "Could not get pclk: %ld\n",
1050 PTR_ERR(i2s->pclk));
1051 return PTR_ERR(i2s->pclk);
1052 }
1053
1054 i2s->i2sclk = devm_clk_get(&pdev->dev, "i2sclk");
1055 if (IS_ERR(i2s->i2sclk)) {
1056 if (PTR_ERR(i2s->i2sclk) != -EPROBE_DEFER)
1057 dev_err(&pdev->dev, "Could not get i2sclk: %ld\n",
1058 PTR_ERR(i2s->i2sclk));
1059 return PTR_ERR(i2s->i2sclk);
1060 }
1061
1062 i2s->x8kclk = devm_clk_get(&pdev->dev, "x8k");
1063 if (IS_ERR(i2s->x8kclk)) {
1064 if (PTR_ERR(i2s->x8kclk) != -EPROBE_DEFER)
1065 dev_err(&pdev->dev, "Could not get x8k parent clock: %ld\n",
1066 PTR_ERR(i2s->x8kclk));
1067 return PTR_ERR(i2s->x8kclk);
1068 }
1069
1070 i2s->x11kclk = devm_clk_get(&pdev->dev, "x11k");
1071 if (IS_ERR(i2s->x11kclk)) {
1072 if (PTR_ERR(i2s->x11kclk) != -EPROBE_DEFER)
1073 dev_err(&pdev->dev, "Could not get x11k parent clock: %ld\n",
1074 PTR_ERR(i2s->x11kclk));
1075 return PTR_ERR(i2s->x11kclk);
1076 }
1077
1078 /* Register mclk provider if requested */
1079 if (of_find_property(np, "#clock-cells", NULL)) {
1080 ret = stm32_i2s_add_mclk_provider(i2s);
1081 if (ret < 0)
1082 return ret;
1083 }
1084
1085 /* Get irqs */
1086 irq = platform_get_irq(pdev, 0);
1087 if (irq < 0)
1088 return irq;
1089
1090 ret = devm_request_irq(&pdev->dev, irq, stm32_i2s_isr, IRQF_ONESHOT,
1091 dev_name(&pdev->dev), i2s);
1092 if (ret) {
1093 dev_err(&pdev->dev, "irq request returned %d\n", ret);
1094 return ret;
1095 }
1096
1097 /* Reset */
1098 rst = devm_reset_control_get_optional_exclusive(&pdev->dev, NULL);
1099 if (IS_ERR(rst)) {
1100 if (PTR_ERR(rst) != -EPROBE_DEFER)
1101 dev_err(&pdev->dev, "Reset controller error %ld\n",
1102 PTR_ERR(rst));
1103 return PTR_ERR(rst);
1104 }
1105 reset_control_assert(rst);
1106 udelay(2);
1107 reset_control_deassert(rst);
1108
1109 return 0;
1110}
1111
1112static int stm32_i2s_remove(struct platform_device *pdev)
1113{
1114 snd_dmaengine_pcm_unregister(&pdev->dev);
1115 snd_soc_unregister_component(&pdev->dev);
1116
1117 return 0;
1118}
1119
1120static int stm32_i2s_probe(struct platform_device *pdev)
1121{
1122 struct stm32_i2s_data *i2s;
1123 u32 val;
1124 int ret;
1125
1126 i2s = devm_kzalloc(&pdev->dev, sizeof(*i2s), GFP_KERNEL);
1127 if (!i2s)
1128 return -ENOMEM;
1129
1130 i2s->pdev = pdev;
1131 i2s->ms_flg = I2S_MS_NOT_SET;
1132 spin_lock_init(&i2s->lock_fd);
1133 spin_lock_init(&i2s->irq_lock);
1134 platform_set_drvdata(pdev, i2s);
1135
1136 ret = stm32_i2s_parse_dt(pdev, i2s);
1137 if (ret)
1138 return ret;
1139
1140 ret = stm32_i2s_dais_init(pdev, i2s);
1141 if (ret)
1142 return ret;
1143
1144 i2s->regmap = devm_regmap_init_mmio_clk(&pdev->dev, "pclk",
1145 i2s->base, i2s->regmap_conf);
1146 if (IS_ERR(i2s->regmap)) {
1147 if (PTR_ERR(i2s->regmap) != -EPROBE_DEFER)
1148 dev_err(&pdev->dev, "Regmap init error %ld\n",
1149 PTR_ERR(i2s->regmap));
1150 return PTR_ERR(i2s->regmap);
1151 }
1152
1153 ret = snd_dmaengine_pcm_register(&pdev->dev, &stm32_i2s_pcm_config, 0);
1154 if (ret) {
1155 if (ret != -EPROBE_DEFER)
1156 dev_err(&pdev->dev, "PCM DMA register error %d\n", ret);
1157 return ret;
1158 }
1159
1160 ret = snd_soc_register_component(&pdev->dev, &stm32_i2s_component,
1161 i2s->dai_drv, 1);
1162 if (ret) {
1163 snd_dmaengine_pcm_unregister(&pdev->dev);
1164 return ret;
1165 }
1166
1167 /* Set SPI/I2S in i2s mode */
1168 ret = regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
1169 I2S_CGFR_I2SMOD, I2S_CGFR_I2SMOD);
1170 if (ret)
1171 goto error;
1172
1173 ret = regmap_read(i2s->regmap, STM32_I2S_IPIDR_REG, &val);
1174 if (ret)
1175 goto error;
1176
1177 if (val == I2S_IPIDR_NUMBER) {
1178 ret = regmap_read(i2s->regmap, STM32_I2S_HWCFGR_REG, &val);
1179 if (ret)
1180 goto error;
1181
1182 if (!FIELD_GET(I2S_HWCFGR_I2S_SUPPORT_MASK, val)) {
1183 dev_err(&pdev->dev,
1184 "Device does not support i2s mode\n");
1185 ret = -EPERM;
1186 goto error;
1187 }
1188
1189 ret = regmap_read(i2s->regmap, STM32_I2S_VERR_REG, &val);
1190 if (ret)
1191 goto error;
1192
1193 dev_dbg(&pdev->dev, "I2S version: %lu.%lu registered\n",
1194 FIELD_GET(I2S_VERR_MAJ_MASK, val),
1195 FIELD_GET(I2S_VERR_MIN_MASK, val));
1196 }
1197
1198 return ret;
1199
1200error:
1201 stm32_i2s_remove(pdev);
1202
1203 return ret;
1204}
1205
1206MODULE_DEVICE_TABLE(of, stm32_i2s_ids);
1207
1208#ifdef CONFIG_PM_SLEEP
1209static int stm32_i2s_suspend(struct device *dev)
1210{
1211 struct stm32_i2s_data *i2s = dev_get_drvdata(dev);
1212
1213 regcache_cache_only(i2s->regmap, true);
1214 regcache_mark_dirty(i2s->regmap);
1215
1216 return 0;
1217}
1218
1219static int stm32_i2s_resume(struct device *dev)
1220{
1221 struct stm32_i2s_data *i2s = dev_get_drvdata(dev);
1222
1223 regcache_cache_only(i2s->regmap, false);
1224 return regcache_sync(i2s->regmap);
1225}
1226#endif /* CONFIG_PM_SLEEP */
1227
1228static const struct dev_pm_ops stm32_i2s_pm_ops = {
1229 SET_SYSTEM_SLEEP_PM_OPS(stm32_i2s_suspend, stm32_i2s_resume)
1230};
1231
1232static struct platform_driver stm32_i2s_driver = {
1233 .driver = {
1234 .name = "st,stm32-i2s",
1235 .of_match_table = stm32_i2s_ids,
1236 .pm = &stm32_i2s_pm_ops,
1237 },
1238 .probe = stm32_i2s_probe,
1239 .remove = stm32_i2s_remove,
1240};
1241
1242module_platform_driver(stm32_i2s_driver);
1243
1244MODULE_DESCRIPTION("STM32 Soc i2s Interface");
1245MODULE_AUTHOR("Olivier Moysan, <olivier.moysan@st.com>");
1246MODULE_ALIAS("platform:stm32-i2s");
1247MODULE_LICENSE("GPL v2");