Linux Audio

Check our new training course

Loading...
v6.13.7
  1// SPDX-License-Identifier: GPL-2.0
  2
  3#include <linux/cpuhotplug.h>
  4#include <linux/cpumask.h>
  5#include <linux/slab.h>
  6#include <linux/mm.h>
  7
  8#include <asm/apic.h>
  9
 10#include "local.h"
 11
 12#define apic_cluster(apicid) ((apicid) >> 4)
 13
 14/*
 15 * __x2apic_send_IPI_mask() possibly needs to read
 16 * x86_cpu_to_logical_apicid for all online cpus in a sequential way.
 17 * Using per cpu variable would cost one cache line per cpu.
 18 */
 19static u32 *x86_cpu_to_logical_apicid __read_mostly;
 20
 
 
 21static DEFINE_PER_CPU(cpumask_var_t, ipi_mask);
 22static DEFINE_PER_CPU_READ_MOSTLY(struct cpumask *, cluster_masks);
 23
 24static int x2apic_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
 25{
 26	return x2apic_enabled();
 27}
 28
 29static void x2apic_send_IPI(int cpu, int vector)
 30{
 31	u32 dest = x86_cpu_to_logical_apicid[cpu];
 32
 33	/* x2apic MSRs are special and need a special fence: */
 34	weak_wrmsr_fence();
 35	__x2apic_send_IPI_dest(dest, vector, APIC_DEST_LOGICAL);
 36}
 37
 38static void
 39__x2apic_send_IPI_mask(const struct cpumask *mask, int vector, int apic_dest)
 40{
 41	unsigned int cpu, clustercpu;
 42	struct cpumask *tmpmsk;
 
 43	unsigned long flags;
 44	u32 dest;
 45
 46	/* x2apic MSRs are special and need a special fence: */
 47	weak_wrmsr_fence();
 48	local_irq_save(flags);
 49
 50	tmpmsk = this_cpu_cpumask_var_ptr(ipi_mask);
 51	cpumask_copy(tmpmsk, mask);
 52	/* If IPI should not be sent to self, clear current CPU */
 53	if (apic_dest != APIC_DEST_ALLINC)
 54		__cpumask_clear_cpu(smp_processor_id(), tmpmsk);
 55
 56	/* Collapse cpus in a cluster so a single IPI per cluster is sent */
 57	for_each_cpu(cpu, tmpmsk) {
 58		struct cpumask *cmsk = per_cpu(cluster_masks, cpu);
 59
 
 
 
 
 
 
 
 60		dest = 0;
 61		for_each_cpu_and(clustercpu, tmpmsk, cmsk)
 62			dest |= x86_cpu_to_logical_apicid[clustercpu];
 
 
 
 
 63
 64		if (!dest)
 65			continue;
 66
 67		__x2apic_send_IPI_dest(dest, vector, APIC_DEST_LOGICAL);
 68		/* Remove cluster CPUs from tmpmask */
 69		cpumask_andnot(tmpmsk, tmpmsk, cmsk);
 
 
 
 70	}
 71
 72	local_irq_restore(flags);
 73}
 74
 75static void x2apic_send_IPI_mask(const struct cpumask *mask, int vector)
 76{
 77	__x2apic_send_IPI_mask(mask, vector, APIC_DEST_ALLINC);
 78}
 79
 80static void
 81x2apic_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
 82{
 83	__x2apic_send_IPI_mask(mask, vector, APIC_DEST_ALLBUT);
 84}
 85
 86static u32 x2apic_calc_apicid(unsigned int cpu)
 87{
 88	return x86_cpu_to_logical_apicid[cpu];
 89}
 90
 91static void init_x2apic_ldr(void)
 92{
 93	struct cpumask *cmsk = this_cpu_read(cluster_masks);
 94
 95	BUG_ON(!cmsk);
 96
 97	cpumask_set_cpu(smp_processor_id(), cmsk);
 98}
 99
100/*
101 * As an optimisation during boot, set the cluster_mask for all present
102 * CPUs at once, to prevent each of them having to iterate over the others
103 * to find the existing cluster_mask.
104 */
105static void prefill_clustermask(struct cpumask *cmsk, unsigned int cpu, u32 cluster)
106{
107	int cpu_i;
108
109	for_each_present_cpu(cpu_i) {
110		struct cpumask **cpu_cmsk = &per_cpu(cluster_masks, cpu_i);
111		u32 apicid = apic->cpu_present_to_apicid(cpu_i);
112
113		if (apicid == BAD_APICID || cpu_i == cpu || apic_cluster(apicid) != cluster)
114			continue;
115
116		if (WARN_ON_ONCE(*cpu_cmsk == cmsk))
117			continue;
118
119		BUG_ON(*cpu_cmsk);
120		*cpu_cmsk = cmsk;
121	}
 
122}
123
124static int alloc_clustermask(unsigned int cpu, u32 cluster, int node)
 
 
125{
126	struct cpumask *cmsk = NULL;
127	unsigned int cpu_i;
128
129	/*
130	 * At boot time, the CPU present mask is stable. The cluster mask is
131	 * allocated for the first CPU in the cluster and propagated to all
132	 * present siblings in the cluster. If the cluster mask is already set
133	 * on entry to this function for a given CPU, there is nothing to do.
134	 */
135	if (per_cpu(cluster_masks, cpu))
136		return 0;
137
138	if (system_state < SYSTEM_RUNNING)
139		goto alloc;
140
141	/*
142	 * On post boot hotplug for a CPU which was not present at boot time,
143	 * iterate over all possible CPUs (even those which are not present
144	 * any more) to find any existing cluster mask.
145	 */
146	for_each_possible_cpu(cpu_i) {
147		u32 apicid = apic->cpu_present_to_apicid(cpu_i);
148
149		if (apicid != BAD_APICID && apic_cluster(apicid) == cluster) {
150			cmsk = per_cpu(cluster_masks, cpu_i);
151			/*
152			 * If the cluster is already initialized, just store
153			 * the mask and return. There's no need to propagate.
154			 */
155			if (cmsk) {
156				per_cpu(cluster_masks, cpu) = cmsk;
157				return 0;
158			}
159		}
160	}
161	/*
162	 * No CPU in the cluster has ever been initialized, so fall through to
163	 * the boot time code which will also populate the cluster mask for any
164	 * other CPU in the cluster which is (now) present.
165	 */
166alloc:
167	cmsk = kzalloc_node(sizeof(*cmsk), GFP_KERNEL, node);
168	if (!cmsk)
169		return -ENOMEM;
170	per_cpu(cluster_masks, cpu) = cmsk;
171	prefill_clustermask(cmsk, cpu, cluster);
172
173	return 0;
174}
175
176static int x2apic_prepare_cpu(unsigned int cpu)
177{
178	u32 phys_apicid = apic->cpu_present_to_apicid(cpu);
179	u32 cluster = apic_cluster(phys_apicid);
180	u32 logical_apicid = (cluster << 16) | (1 << (phys_apicid & 0xf));
181	int node = cpu_to_node(cpu);
182
183	x86_cpu_to_logical_apicid[cpu] = logical_apicid;
184
185	if (alloc_clustermask(cpu, cluster, node) < 0)
186		return -ENOMEM;
 
 
 
 
 
 
187
188	if (!zalloc_cpumask_var_node(&per_cpu(ipi_mask, cpu), GFP_KERNEL, node))
189		return -ENOMEM;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
190
191	return 0;
192}
193
194static int x2apic_dead_cpu(unsigned int dead_cpu)
 
 
 
 
195{
196	struct cpumask *cmsk = per_cpu(cluster_masks, dead_cpu);
 
 
 
197
198	if (cmsk)
199		cpumask_clear_cpu(dead_cpu, cmsk);
200	free_cpumask_var(per_cpu(ipi_mask, dead_cpu));
201	return 0;
 
202}
203
204static int x2apic_cluster_probe(void)
205{
206	u32 slots;
207
208	if (!x2apic_mode)
209		return 0;
210
211	slots = max_t(u32, L1_CACHE_BYTES/sizeof(u32), nr_cpu_ids);
212	x86_cpu_to_logical_apicid = kcalloc(slots, sizeof(u32), GFP_KERNEL);
213	if (!x86_cpu_to_logical_apicid)
214		return 0;
215
216	if (cpuhp_setup_state(CPUHP_X2APIC_PREPARE, "x86/x2apic:prepare",
217			      x2apic_prepare_cpu, x2apic_dead_cpu) < 0) {
218		pr_err("Failed to register X2APIC_PREPARE\n");
219		kfree(x86_cpu_to_logical_apicid);
220		x86_cpu_to_logical_apicid = NULL;
221		return 0;
222	}
223	init_x2apic_ldr();
224	return 1;
225}
226
227static struct apic apic_x2apic_cluster __ro_after_init = {
228
229	.name				= "cluster x2apic",
230	.probe				= x2apic_cluster_probe,
231	.acpi_madt_oem_check		= x2apic_acpi_madt_oem_check,
 
 
232
233	.dest_mode_logical		= true,
 
234
 
235	.disable_esr			= 0,
 
 
 
236
 
237	.init_apic_ldr			= init_x2apic_ldr,
 
 
 
 
238	.cpu_present_to_apicid		= default_cpu_present_to_apicid,
 
 
 
 
 
 
239
240	.max_apic_id			= UINT_MAX,
241	.x2apic_set_max_apicid		= true,
242	.get_apic_id			= x2apic_get_apic_id,
 
 
243
244	.calc_dest_apicid		= x2apic_calc_apicid,
 
245
246	.send_IPI			= x2apic_send_IPI,
247	.send_IPI_mask			= x2apic_send_IPI_mask,
248	.send_IPI_mask_allbutself	= x2apic_send_IPI_mask_allbutself,
249	.send_IPI_allbutself		= x2apic_send_IPI_allbutself,
250	.send_IPI_all			= x2apic_send_IPI_all,
251	.send_IPI_self			= x2apic_send_IPI_self,
252	.nmi_to_offline_cpu		= true,
 
 
 
 
 
253
254	.read				= native_apic_msr_read,
255	.write				= native_apic_msr_write,
256	.eoi				= native_apic_msr_eoi,
257	.icr_read			= native_x2apic_icr_read,
258	.icr_write			= native_x2apic_icr_write,
 
 
259};
260
261apic_driver(apic_x2apic_cluster);
v3.5.6
  1#include <linux/threads.h>
 
 
  2#include <linux/cpumask.h>
  3#include <linux/string.h>
  4#include <linux/kernel.h>
  5#include <linux/ctype.h>
  6#include <linux/init.h>
  7#include <linux/dmar.h>
  8#include <linux/cpu.h>
 
 
  9
 10#include <asm/smp.h>
 11#include <asm/x2apic.h>
 
 
 
 
 12
 13static DEFINE_PER_CPU(u32, x86_cpu_to_logical_apicid);
 14static DEFINE_PER_CPU(cpumask_var_t, cpus_in_cluster);
 15static DEFINE_PER_CPU(cpumask_var_t, ipi_mask);
 
 16
 17static int x2apic_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
 18{
 19	return x2apic_enabled();
 20}
 21
 22static inline u32 x2apic_cluster(int cpu)
 23{
 24	return per_cpu(x86_cpu_to_logical_apicid, cpu) >> 16;
 
 
 
 
 25}
 26
 27static void
 28__x2apic_send_IPI_mask(const struct cpumask *mask, int vector, int apic_dest)
 29{
 30	struct cpumask *cpus_in_cluster_ptr;
 31	struct cpumask *ipi_mask_ptr;
 32	unsigned int cpu, this_cpu;
 33	unsigned long flags;
 34	u32 dest;
 35
 36	x2apic_wrmsr_fence();
 37
 38	local_irq_save(flags);
 39
 40	this_cpu = smp_processor_id();
 41
 42	/*
 43	 * We are to modify mask, so we need an own copy
 44	 * and be sure it's manipulated with irq off.
 45	 */
 46	ipi_mask_ptr = __raw_get_cpu_var(ipi_mask);
 47	cpumask_copy(ipi_mask_ptr, mask);
 
 48
 49	/*
 50	 * The idea is to send one IPI per cluster.
 51	 */
 52	for_each_cpu(cpu, ipi_mask_ptr) {
 53		unsigned long i;
 54
 55		cpus_in_cluster_ptr = per_cpu(cpus_in_cluster, cpu);
 56		dest = 0;
 57
 58		/* Collect cpus in cluster. */
 59		for_each_cpu_and(i, ipi_mask_ptr, cpus_in_cluster_ptr) {
 60			if (apic_dest == APIC_DEST_ALLINC || i != this_cpu)
 61				dest |= per_cpu(x86_cpu_to_logical_apicid, i);
 62		}
 63
 64		if (!dest)
 65			continue;
 66
 67		__x2apic_send_IPI_dest(dest, vector, apic->dest_logical);
 68		/*
 69		 * Cluster sibling cpus should be discared now so
 70		 * we would not send IPI them second time.
 71		 */
 72		cpumask_andnot(ipi_mask_ptr, ipi_mask_ptr, cpus_in_cluster_ptr);
 73	}
 74
 75	local_irq_restore(flags);
 76}
 77
 78static void x2apic_send_IPI_mask(const struct cpumask *mask, int vector)
 79{
 80	__x2apic_send_IPI_mask(mask, vector, APIC_DEST_ALLINC);
 81}
 82
 83static void
 84 x2apic_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
 85{
 86	__x2apic_send_IPI_mask(mask, vector, APIC_DEST_ALLBUT);
 87}
 88
 89static void x2apic_send_IPI_allbutself(int vector)
 90{
 91	__x2apic_send_IPI_mask(cpu_online_mask, vector, APIC_DEST_ALLBUT);
 92}
 93
 94static void x2apic_send_IPI_all(int vector)
 95{
 96	__x2apic_send_IPI_mask(cpu_online_mask, vector, APIC_DEST_ALLINC);
 
 
 
 
 97}
 98
 99static unsigned int x2apic_cpu_mask_to_apicid(const struct cpumask *cpumask)
 
 
 
 
 
100{
101	/*
102	 * We're using fixed IRQ delivery, can only return one logical APIC ID.
103	 * May as well be the first.
104	 */
105	int cpu = cpumask_first(cpumask);
 
 
 
 
 
 
106
107	if ((unsigned)cpu < nr_cpu_ids)
108		return per_cpu(x86_cpu_to_logical_apicid, cpu);
109	else
110		return BAD_APICID;
111}
112
113static unsigned int
114x2apic_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
115			      const struct cpumask *andmask)
116{
117	int cpu;
 
 
 
 
 
 
 
 
 
 
 
 
 
118
119	/*
120	 * We're using fixed IRQ delivery, can only return one logical APIC ID.
121	 * May as well be the first.
 
122	 */
123	for_each_cpu_and(cpu, cpumask, andmask) {
124		if (cpumask_test_cpu(cpu, cpu_online_mask))
125			break;
 
 
 
 
 
 
 
 
 
 
 
126	}
 
 
 
 
 
 
 
 
 
 
 
127
128	return per_cpu(x86_cpu_to_logical_apicid, cpu);
129}
130
131static void init_x2apic_ldr(void)
132{
133	unsigned int this_cpu = smp_processor_id();
134	unsigned int cpu;
 
 
135
136	per_cpu(x86_cpu_to_logical_apicid, this_cpu) = apic_read(APIC_LDR);
137
138	__cpu_set(this_cpu, per_cpu(cpus_in_cluster, this_cpu));
139	for_each_online_cpu(cpu) {
140		if (x2apic_cluster(this_cpu) != x2apic_cluster(cpu))
141			continue;
142		__cpu_set(this_cpu, per_cpu(cpus_in_cluster, cpu));
143		__cpu_set(cpu, per_cpu(cpus_in_cluster, this_cpu));
144	}
145}
146
147 /*
148  * At CPU state changes, update the x2apic cluster sibling info.
149  */
150static int __cpuinit
151update_clusterinfo(struct notifier_block *nfb, unsigned long action, void *hcpu)
152{
153	unsigned int this_cpu = (unsigned long)hcpu;
154	unsigned int cpu;
155	int err = 0;
156
157	switch (action) {
158	case CPU_UP_PREPARE:
159		if (!zalloc_cpumask_var(&per_cpu(cpus_in_cluster, this_cpu),
160					GFP_KERNEL)) {
161			err = -ENOMEM;
162		} else if (!zalloc_cpumask_var(&per_cpu(ipi_mask, this_cpu),
163					       GFP_KERNEL)) {
164			free_cpumask_var(per_cpu(cpus_in_cluster, this_cpu));
165			err = -ENOMEM;
166		}
167		break;
168	case CPU_UP_CANCELED:
169	case CPU_UP_CANCELED_FROZEN:
170	case CPU_DEAD:
171		for_each_online_cpu(cpu) {
172			if (x2apic_cluster(this_cpu) != x2apic_cluster(cpu))
173				continue;
174			__cpu_clear(this_cpu, per_cpu(cpus_in_cluster, cpu));
175			__cpu_clear(cpu, per_cpu(cpus_in_cluster, this_cpu));
176		}
177		free_cpumask_var(per_cpu(cpus_in_cluster, this_cpu));
178		free_cpumask_var(per_cpu(ipi_mask, this_cpu));
179		break;
180	}
181
182	return notifier_from_errno(err);
183}
184
185static struct notifier_block __refdata x2apic_cpu_notifier = {
186	.notifier_call = update_clusterinfo,
187};
188
189static int x2apic_init_cpu_notifier(void)
190{
191	int cpu = smp_processor_id();
192
193	zalloc_cpumask_var(&per_cpu(cpus_in_cluster, cpu), GFP_KERNEL);
194	zalloc_cpumask_var(&per_cpu(ipi_mask, cpu), GFP_KERNEL);
195
196	BUG_ON(!per_cpu(cpus_in_cluster, cpu) || !per_cpu(ipi_mask, cpu));
197
198	__cpu_set(cpu, per_cpu(cpus_in_cluster, cpu));
199	register_hotcpu_notifier(&x2apic_cpu_notifier);
200	return 1;
201}
202
203static int x2apic_cluster_probe(void)
204{
205	if (x2apic_mode)
206		return x2apic_init_cpu_notifier();
207	else
 
 
 
 
 
208		return 0;
 
 
 
 
 
 
 
 
 
 
209}
210
211static struct apic apic_x2apic_cluster = {
212
213	.name				= "cluster x2apic",
214	.probe				= x2apic_cluster_probe,
215	.acpi_madt_oem_check		= x2apic_acpi_madt_oem_check,
216	.apic_id_valid			= x2apic_apic_id_valid,
217	.apic_id_registered		= x2apic_apic_id_registered,
218
219	.irq_delivery_mode		= dest_LowestPrio,
220	.irq_dest_mode			= 1, /* logical */
221
222	.target_cpus			= x2apic_target_cpus,
223	.disable_esr			= 0,
224	.dest_logical			= APIC_DEST_LOGICAL,
225	.check_apicid_used		= NULL,
226	.check_apicid_present		= NULL,
227
228	.vector_allocation_domain	= x2apic_vector_allocation_domain,
229	.init_apic_ldr			= init_x2apic_ldr,
230
231	.ioapic_phys_id_map		= NULL,
232	.setup_apic_routing		= NULL,
233	.multi_timer_check		= NULL,
234	.cpu_present_to_apicid		= default_cpu_present_to_apicid,
235	.apicid_to_cpu_present		= NULL,
236	.setup_portio_remap		= NULL,
237	.check_phys_apicid_present	= default_check_phys_apicid_present,
238	.enable_apic_mode		= NULL,
239	.phys_pkg_id			= x2apic_phys_pkg_id,
240	.mps_oem_check			= NULL,
241
 
 
242	.get_apic_id			= x2apic_get_apic_id,
243	.set_apic_id			= x2apic_set_apic_id,
244	.apic_id_mask			= 0xFFFFFFFFu,
245
246	.cpu_mask_to_apicid		= x2apic_cpu_mask_to_apicid,
247	.cpu_mask_to_apicid_and		= x2apic_cpu_mask_to_apicid_and,
248
 
249	.send_IPI_mask			= x2apic_send_IPI_mask,
250	.send_IPI_mask_allbutself	= x2apic_send_IPI_mask_allbutself,
251	.send_IPI_allbutself		= x2apic_send_IPI_allbutself,
252	.send_IPI_all			= x2apic_send_IPI_all,
253	.send_IPI_self			= x2apic_send_IPI_self,
254
255	.trampoline_phys_low		= DEFAULT_TRAMPOLINE_PHYS_LOW,
256	.trampoline_phys_high		= DEFAULT_TRAMPOLINE_PHYS_HIGH,
257	.wait_for_init_deassert		= NULL,
258	.smp_callin_clear_local_apic	= NULL,
259	.inquire_remote_apic		= NULL,
260
261	.read				= native_apic_msr_read,
262	.write				= native_apic_msr_write,
263	.eoi_write			= native_apic_msr_eoi_write,
264	.icr_read			= native_x2apic_icr_read,
265	.icr_write			= native_x2apic_icr_write,
266	.wait_icr_idle			= native_x2apic_wait_icr_idle,
267	.safe_wait_icr_idle		= native_safe_x2apic_wait_icr_idle,
268};
269
270apic_driver(apic_x2apic_cluster);