Loading...
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2017 SiFive
4 * Copyright (C) 2018 Christoph Hellwig
5 */
6#define pr_fmt(fmt) "plic: " fmt
7#include <linux/cpu.h>
8#include <linux/interrupt.h>
9#include <linux/io.h>
10#include <linux/irq.h>
11#include <linux/irqchip.h>
12#include <linux/irqchip/chained_irq.h>
13#include <linux/irqdomain.h>
14#include <linux/module.h>
15#include <linux/of.h>
16#include <linux/of_address.h>
17#include <linux/of_irq.h>
18#include <linux/platform_device.h>
19#include <linux/spinlock.h>
20#include <asm/smp.h>
21
22/*
23 * This driver implements a version of the RISC-V PLIC with the actual layout
24 * specified in chapter 8 of the SiFive U5 Coreplex Series Manual:
25 *
26 * https://static.dev.sifive.com/U54-MC-RVCoreIP.pdf
27 *
28 * The largest number supported by devices marked as 'sifive,plic-1.0.0', is
29 * 1024, of which device 0 is defined as non-existent by the RISC-V Privileged
30 * Spec.
31 */
32
33#define MAX_DEVICES 1024
34#define MAX_CONTEXTS 15872
35
36/*
37 * Each interrupt source has a priority register associated with it.
38 * We always hardwire it to one in Linux.
39 */
40#define PRIORITY_BASE 0
41#define PRIORITY_PER_ID 4
42
43/*
44 * Each hart context has a vector of interrupt enable bits associated with it.
45 * There's one bit for each interrupt source.
46 */
47#define ENABLE_BASE 0x2000
48#define ENABLE_PER_HART 0x80
49
50/*
51 * Each hart context has a set of control registers associated with it. Right
52 * now there's only two: a source priority threshold over which the hart will
53 * take an interrupt, and a register to claim interrupts.
54 */
55#define CONTEXT_BASE 0x200000
56#define CONTEXT_PER_HART 0x1000
57#define CONTEXT_THRESHOLD 0x00
58#define CONTEXT_CLAIM 0x04
59
60#define PLIC_DISABLE_THRESHOLD 0x7
61#define PLIC_ENABLE_THRESHOLD 0
62
63struct plic_priv {
64 struct cpumask lmask;
65 struct irq_domain *irqdomain;
66 void __iomem *regs;
67};
68
69struct plic_handler {
70 bool present;
71 void __iomem *hart_base;
72 /*
73 * Protect mask operations on the registers given that we can't
74 * assume atomic memory operations work on them.
75 */
76 raw_spinlock_t enable_lock;
77 void __iomem *enable_base;
78 struct plic_priv *priv;
79};
80static int plic_parent_irq;
81static bool plic_cpuhp_setup_done;
82static DEFINE_PER_CPU(struct plic_handler, plic_handlers);
83
84static inline void plic_toggle(struct plic_handler *handler,
85 int hwirq, int enable)
86{
87 u32 __iomem *reg = handler->enable_base + (hwirq / 32) * sizeof(u32);
88 u32 hwirq_mask = 1 << (hwirq % 32);
89
90 raw_spin_lock(&handler->enable_lock);
91 if (enable)
92 writel(readl(reg) | hwirq_mask, reg);
93 else
94 writel(readl(reg) & ~hwirq_mask, reg);
95 raw_spin_unlock(&handler->enable_lock);
96}
97
98static inline void plic_irq_toggle(const struct cpumask *mask,
99 struct irq_data *d, int enable)
100{
101 int cpu;
102 struct plic_priv *priv = irq_get_chip_data(d->irq);
103
104 writel(enable, priv->regs + PRIORITY_BASE + d->hwirq * PRIORITY_PER_ID);
105 for_each_cpu(cpu, mask) {
106 struct plic_handler *handler = per_cpu_ptr(&plic_handlers, cpu);
107
108 if (handler->present &&
109 cpumask_test_cpu(cpu, &handler->priv->lmask))
110 plic_toggle(handler, d->hwirq, enable);
111 }
112}
113
114static void plic_irq_unmask(struct irq_data *d)
115{
116 struct cpumask amask;
117 unsigned int cpu;
118 struct plic_priv *priv = irq_get_chip_data(d->irq);
119
120 cpumask_and(&amask, &priv->lmask, cpu_online_mask);
121 cpu = cpumask_any_and(irq_data_get_affinity_mask(d),
122 &amask);
123 if (WARN_ON_ONCE(cpu >= nr_cpu_ids))
124 return;
125 plic_irq_toggle(cpumask_of(cpu), d, 1);
126}
127
128static void plic_irq_mask(struct irq_data *d)
129{
130 struct plic_priv *priv = irq_get_chip_data(d->irq);
131
132 plic_irq_toggle(&priv->lmask, d, 0);
133}
134
135#ifdef CONFIG_SMP
136static int plic_set_affinity(struct irq_data *d,
137 const struct cpumask *mask_val, bool force)
138{
139 unsigned int cpu;
140 struct cpumask amask;
141 struct plic_priv *priv = irq_get_chip_data(d->irq);
142
143 cpumask_and(&amask, &priv->lmask, mask_val);
144
145 if (force)
146 cpu = cpumask_first(&amask);
147 else
148 cpu = cpumask_any_and(&amask, cpu_online_mask);
149
150 if (cpu >= nr_cpu_ids)
151 return -EINVAL;
152
153 plic_irq_toggle(&priv->lmask, d, 0);
154 plic_irq_toggle(cpumask_of(cpu), d, 1);
155
156 irq_data_update_effective_affinity(d, cpumask_of(cpu));
157
158 return IRQ_SET_MASK_OK_DONE;
159}
160#endif
161
162static void plic_irq_eoi(struct irq_data *d)
163{
164 struct plic_handler *handler = this_cpu_ptr(&plic_handlers);
165
166 writel(d->hwirq, handler->hart_base + CONTEXT_CLAIM);
167}
168
169static struct irq_chip plic_chip = {
170 .name = "SiFive PLIC",
171 .irq_mask = plic_irq_mask,
172 .irq_unmask = plic_irq_unmask,
173 .irq_eoi = plic_irq_eoi,
174#ifdef CONFIG_SMP
175 .irq_set_affinity = plic_set_affinity,
176#endif
177};
178
179static int plic_irqdomain_map(struct irq_domain *d, unsigned int irq,
180 irq_hw_number_t hwirq)
181{
182 struct plic_priv *priv = d->host_data;
183
184 irq_domain_set_info(d, irq, hwirq, &plic_chip, d->host_data,
185 handle_fasteoi_irq, NULL, NULL);
186 irq_set_noprobe(irq);
187 irq_set_affinity(irq, &priv->lmask);
188 return 0;
189}
190
191static int plic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
192 unsigned int nr_irqs, void *arg)
193{
194 int i, ret;
195 irq_hw_number_t hwirq;
196 unsigned int type;
197 struct irq_fwspec *fwspec = arg;
198
199 ret = irq_domain_translate_onecell(domain, fwspec, &hwirq, &type);
200 if (ret)
201 return ret;
202
203 for (i = 0; i < nr_irqs; i++) {
204 ret = plic_irqdomain_map(domain, virq + i, hwirq + i);
205 if (ret)
206 return ret;
207 }
208
209 return 0;
210}
211
212static const struct irq_domain_ops plic_irqdomain_ops = {
213 .translate = irq_domain_translate_onecell,
214 .alloc = plic_irq_domain_alloc,
215 .free = irq_domain_free_irqs_top,
216};
217
218/*
219 * Handling an interrupt is a two-step process: first you claim the interrupt
220 * by reading the claim register, then you complete the interrupt by writing
221 * that source ID back to the same claim register. This automatically enables
222 * and disables the interrupt, so there's nothing else to do.
223 */
224static void plic_handle_irq(struct irq_desc *desc)
225{
226 struct plic_handler *handler = this_cpu_ptr(&plic_handlers);
227 struct irq_chip *chip = irq_desc_get_chip(desc);
228 void __iomem *claim = handler->hart_base + CONTEXT_CLAIM;
229 irq_hw_number_t hwirq;
230
231 WARN_ON_ONCE(!handler->present);
232
233 chained_irq_enter(chip, desc);
234
235 while ((hwirq = readl(claim))) {
236 int irq = irq_find_mapping(handler->priv->irqdomain, hwirq);
237
238 if (unlikely(irq <= 0))
239 pr_warn_ratelimited("can't find mapping for hwirq %lu\n",
240 hwirq);
241 else
242 generic_handle_irq(irq);
243 }
244
245 chained_irq_exit(chip, desc);
246}
247
248static void plic_set_threshold(struct plic_handler *handler, u32 threshold)
249{
250 /* priority must be > threshold to trigger an interrupt */
251 writel(threshold, handler->hart_base + CONTEXT_THRESHOLD);
252}
253
254static int plic_dying_cpu(unsigned int cpu)
255{
256 if (plic_parent_irq)
257 disable_percpu_irq(plic_parent_irq);
258
259 return 0;
260}
261
262static int plic_starting_cpu(unsigned int cpu)
263{
264 struct plic_handler *handler = this_cpu_ptr(&plic_handlers);
265
266 if (plic_parent_irq)
267 enable_percpu_irq(plic_parent_irq,
268 irq_get_trigger_type(plic_parent_irq));
269 else
270 pr_warn("cpu%d: parent irq not available\n", cpu);
271 plic_set_threshold(handler, PLIC_ENABLE_THRESHOLD);
272
273 return 0;
274}
275
276static int __init plic_init(struct device_node *node,
277 struct device_node *parent)
278{
279 int error = 0, nr_contexts, nr_handlers = 0, i;
280 u32 nr_irqs;
281 struct plic_priv *priv;
282 struct plic_handler *handler;
283
284 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
285 if (!priv)
286 return -ENOMEM;
287
288 priv->regs = of_iomap(node, 0);
289 if (WARN_ON(!priv->regs)) {
290 error = -EIO;
291 goto out_free_priv;
292 }
293
294 error = -EINVAL;
295 of_property_read_u32(node, "riscv,ndev", &nr_irqs);
296 if (WARN_ON(!nr_irqs))
297 goto out_iounmap;
298
299 nr_contexts = of_irq_count(node);
300 if (WARN_ON(!nr_contexts))
301 goto out_iounmap;
302
303 error = -ENOMEM;
304 priv->irqdomain = irq_domain_add_linear(node, nr_irqs + 1,
305 &plic_irqdomain_ops, priv);
306 if (WARN_ON(!priv->irqdomain))
307 goto out_iounmap;
308
309 for (i = 0; i < nr_contexts; i++) {
310 struct of_phandle_args parent;
311 irq_hw_number_t hwirq;
312 int cpu, hartid;
313
314 if (of_irq_parse_one(node, i, &parent)) {
315 pr_err("failed to parse parent for context %d.\n", i);
316 continue;
317 }
318
319 /*
320 * Skip contexts other than external interrupts for our
321 * privilege level.
322 */
323 if (parent.args[0] != RV_IRQ_EXT)
324 continue;
325
326 hartid = riscv_of_parent_hartid(parent.np);
327 if (hartid < 0) {
328 pr_warn("failed to parse hart ID for context %d.\n", i);
329 continue;
330 }
331
332 cpu = riscv_hartid_to_cpuid(hartid);
333 if (cpu < 0) {
334 pr_warn("Invalid cpuid for context %d\n", i);
335 continue;
336 }
337
338 /* Find parent domain and register chained handler */
339 if (!plic_parent_irq && irq_find_host(parent.np)) {
340 plic_parent_irq = irq_of_parse_and_map(node, i);
341 if (plic_parent_irq)
342 irq_set_chained_handler(plic_parent_irq,
343 plic_handle_irq);
344 }
345
346 /*
347 * When running in M-mode we need to ignore the S-mode handler.
348 * Here we assume it always comes later, but that might be a
349 * little fragile.
350 */
351 handler = per_cpu_ptr(&plic_handlers, cpu);
352 if (handler->present) {
353 pr_warn("handler already present for context %d.\n", i);
354 plic_set_threshold(handler, PLIC_DISABLE_THRESHOLD);
355 goto done;
356 }
357
358 cpumask_set_cpu(cpu, &priv->lmask);
359 handler->present = true;
360 handler->hart_base =
361 priv->regs + CONTEXT_BASE + i * CONTEXT_PER_HART;
362 raw_spin_lock_init(&handler->enable_lock);
363 handler->enable_base =
364 priv->regs + ENABLE_BASE + i * ENABLE_PER_HART;
365 handler->priv = priv;
366done:
367 for (hwirq = 1; hwirq <= nr_irqs; hwirq++)
368 plic_toggle(handler, hwirq, 0);
369 nr_handlers++;
370 }
371
372 /*
373 * We can have multiple PLIC instances so setup cpuhp state only
374 * when context handler for current/boot CPU is present.
375 */
376 handler = this_cpu_ptr(&plic_handlers);
377 if (handler->present && !plic_cpuhp_setup_done) {
378 cpuhp_setup_state(CPUHP_AP_IRQ_SIFIVE_PLIC_STARTING,
379 "irqchip/sifive/plic:starting",
380 plic_starting_cpu, plic_dying_cpu);
381 plic_cpuhp_setup_done = true;
382 }
383
384 pr_info("%pOFP: mapped %d interrupts with %d handlers for"
385 " %d contexts.\n", node, nr_irqs, nr_handlers, nr_contexts);
386 return 0;
387
388out_iounmap:
389 iounmap(priv->regs);
390out_free_priv:
391 kfree(priv);
392 return error;
393}
394
395IRQCHIP_DECLARE(sifive_plic, "sifive,plic-1.0.0", plic_init);
396IRQCHIP_DECLARE(riscv_plic0, "riscv,plic0", plic_init); /* for legacy systems */
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2017 SiFive
4 * Copyright (C) 2018 Christoph Hellwig
5 */
6#define pr_fmt(fmt) "plic: " fmt
7#include <linux/cpu.h>
8#include <linux/interrupt.h>
9#include <linux/io.h>
10#include <linux/irq.h>
11#include <linux/irqchip.h>
12#include <linux/irqchip/chained_irq.h>
13#include <linux/irqdomain.h>
14#include <linux/module.h>
15#include <linux/of.h>
16#include <linux/of_address.h>
17#include <linux/of_irq.h>
18#include <linux/platform_device.h>
19#include <linux/spinlock.h>
20#include <asm/smp.h>
21
22/*
23 * This driver implements a version of the RISC-V PLIC with the actual layout
24 * specified in chapter 8 of the SiFive U5 Coreplex Series Manual:
25 *
26 * https://static.dev.sifive.com/U54-MC-RVCoreIP.pdf
27 *
28 * The largest number supported by devices marked as 'sifive,plic-1.0.0', is
29 * 1024, of which device 0 is defined as non-existent by the RISC-V Privileged
30 * Spec.
31 */
32
33#define MAX_DEVICES 1024
34#define MAX_CONTEXTS 15872
35
36/*
37 * Each interrupt source has a priority register associated with it.
38 * We always hardwire it to one in Linux.
39 */
40#define PRIORITY_BASE 0
41#define PRIORITY_PER_ID 4
42
43/*
44 * Each hart context has a vector of interrupt enable bits associated with it.
45 * There's one bit for each interrupt source.
46 */
47#define CONTEXT_ENABLE_BASE 0x2000
48#define CONTEXT_ENABLE_SIZE 0x80
49
50/*
51 * Each hart context has a set of control registers associated with it. Right
52 * now there's only two: a source priority threshold over which the hart will
53 * take an interrupt, and a register to claim interrupts.
54 */
55#define CONTEXT_BASE 0x200000
56#define CONTEXT_SIZE 0x1000
57#define CONTEXT_THRESHOLD 0x00
58#define CONTEXT_CLAIM 0x04
59
60#define PLIC_DISABLE_THRESHOLD 0x7
61#define PLIC_ENABLE_THRESHOLD 0
62
63#define PLIC_QUIRK_EDGE_INTERRUPT 0
64
65struct plic_priv {
66 struct cpumask lmask;
67 struct irq_domain *irqdomain;
68 void __iomem *regs;
69 unsigned long plic_quirks;
70};
71
72struct plic_handler {
73 bool present;
74 void __iomem *hart_base;
75 /*
76 * Protect mask operations on the registers given that we can't
77 * assume atomic memory operations work on them.
78 */
79 raw_spinlock_t enable_lock;
80 void __iomem *enable_base;
81 struct plic_priv *priv;
82};
83static int plic_parent_irq __ro_after_init;
84static bool plic_cpuhp_setup_done __ro_after_init;
85static DEFINE_PER_CPU(struct plic_handler, plic_handlers);
86
87static int plic_irq_set_type(struct irq_data *d, unsigned int type);
88
89static void __plic_toggle(void __iomem *enable_base, int hwirq, int enable)
90{
91 u32 __iomem *reg = enable_base + (hwirq / 32) * sizeof(u32);
92 u32 hwirq_mask = 1 << (hwirq % 32);
93
94 if (enable)
95 writel(readl(reg) | hwirq_mask, reg);
96 else
97 writel(readl(reg) & ~hwirq_mask, reg);
98}
99
100static void plic_toggle(struct plic_handler *handler, int hwirq, int enable)
101{
102 raw_spin_lock(&handler->enable_lock);
103 __plic_toggle(handler->enable_base, hwirq, enable);
104 raw_spin_unlock(&handler->enable_lock);
105}
106
107static inline void plic_irq_toggle(const struct cpumask *mask,
108 struct irq_data *d, int enable)
109{
110 int cpu;
111
112 for_each_cpu(cpu, mask) {
113 struct plic_handler *handler = per_cpu_ptr(&plic_handlers, cpu);
114
115 plic_toggle(handler, d->hwirq, enable);
116 }
117}
118
119static void plic_irq_enable(struct irq_data *d)
120{
121 plic_irq_toggle(irq_data_get_effective_affinity_mask(d), d, 1);
122}
123
124static void plic_irq_disable(struct irq_data *d)
125{
126 plic_irq_toggle(irq_data_get_effective_affinity_mask(d), d, 0);
127}
128
129static void plic_irq_unmask(struct irq_data *d)
130{
131 struct plic_priv *priv = irq_data_get_irq_chip_data(d);
132
133 writel(1, priv->regs + PRIORITY_BASE + d->hwirq * PRIORITY_PER_ID);
134}
135
136static void plic_irq_mask(struct irq_data *d)
137{
138 struct plic_priv *priv = irq_data_get_irq_chip_data(d);
139
140 writel(0, priv->regs + PRIORITY_BASE + d->hwirq * PRIORITY_PER_ID);
141}
142
143static void plic_irq_eoi(struct irq_data *d)
144{
145 struct plic_handler *handler = this_cpu_ptr(&plic_handlers);
146
147 writel(d->hwirq, handler->hart_base + CONTEXT_CLAIM);
148}
149
150#ifdef CONFIG_SMP
151static int plic_set_affinity(struct irq_data *d,
152 const struct cpumask *mask_val, bool force)
153{
154 unsigned int cpu;
155 struct cpumask amask;
156 struct plic_priv *priv = irq_data_get_irq_chip_data(d);
157
158 cpumask_and(&amask, &priv->lmask, mask_val);
159
160 if (force)
161 cpu = cpumask_first(&amask);
162 else
163 cpu = cpumask_any_and(&amask, cpu_online_mask);
164
165 if (cpu >= nr_cpu_ids)
166 return -EINVAL;
167
168 plic_irq_disable(d);
169
170 irq_data_update_effective_affinity(d, cpumask_of(cpu));
171
172 if (!irqd_irq_disabled(d))
173 plic_irq_enable(d);
174
175 return IRQ_SET_MASK_OK_DONE;
176}
177#endif
178
179static struct irq_chip plic_edge_chip = {
180 .name = "SiFive PLIC",
181 .irq_enable = plic_irq_enable,
182 .irq_disable = plic_irq_disable,
183 .irq_ack = plic_irq_eoi,
184 .irq_mask = plic_irq_mask,
185 .irq_unmask = plic_irq_unmask,
186#ifdef CONFIG_SMP
187 .irq_set_affinity = plic_set_affinity,
188#endif
189 .irq_set_type = plic_irq_set_type,
190 .flags = IRQCHIP_SKIP_SET_WAKE |
191 IRQCHIP_AFFINITY_PRE_STARTUP,
192};
193
194static struct irq_chip plic_chip = {
195 .name = "SiFive PLIC",
196 .irq_enable = plic_irq_enable,
197 .irq_disable = plic_irq_disable,
198 .irq_mask = plic_irq_mask,
199 .irq_unmask = plic_irq_unmask,
200 .irq_eoi = plic_irq_eoi,
201#ifdef CONFIG_SMP
202 .irq_set_affinity = plic_set_affinity,
203#endif
204 .irq_set_type = plic_irq_set_type,
205 .flags = IRQCHIP_SKIP_SET_WAKE |
206 IRQCHIP_AFFINITY_PRE_STARTUP,
207};
208
209static int plic_irq_set_type(struct irq_data *d, unsigned int type)
210{
211 struct plic_priv *priv = irq_data_get_irq_chip_data(d);
212
213 if (!test_bit(PLIC_QUIRK_EDGE_INTERRUPT, &priv->plic_quirks))
214 return IRQ_SET_MASK_OK_NOCOPY;
215
216 switch (type) {
217 case IRQ_TYPE_EDGE_RISING:
218 irq_set_chip_handler_name_locked(d, &plic_edge_chip,
219 handle_edge_irq, NULL);
220 break;
221 case IRQ_TYPE_LEVEL_HIGH:
222 irq_set_chip_handler_name_locked(d, &plic_chip,
223 handle_fasteoi_irq, NULL);
224 break;
225 default:
226 return -EINVAL;
227 }
228
229 return IRQ_SET_MASK_OK;
230}
231
232static int plic_irqdomain_map(struct irq_domain *d, unsigned int irq,
233 irq_hw_number_t hwirq)
234{
235 struct plic_priv *priv = d->host_data;
236
237 irq_domain_set_info(d, irq, hwirq, &plic_chip, d->host_data,
238 handle_fasteoi_irq, NULL, NULL);
239 irq_set_noprobe(irq);
240 irq_set_affinity(irq, &priv->lmask);
241 return 0;
242}
243
244static int plic_irq_domain_translate(struct irq_domain *d,
245 struct irq_fwspec *fwspec,
246 unsigned long *hwirq,
247 unsigned int *type)
248{
249 struct plic_priv *priv = d->host_data;
250
251 if (test_bit(PLIC_QUIRK_EDGE_INTERRUPT, &priv->plic_quirks))
252 return irq_domain_translate_twocell(d, fwspec, hwirq, type);
253
254 return irq_domain_translate_onecell(d, fwspec, hwirq, type);
255}
256
257static int plic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
258 unsigned int nr_irqs, void *arg)
259{
260 int i, ret;
261 irq_hw_number_t hwirq;
262 unsigned int type;
263 struct irq_fwspec *fwspec = arg;
264
265 ret = plic_irq_domain_translate(domain, fwspec, &hwirq, &type);
266 if (ret)
267 return ret;
268
269 for (i = 0; i < nr_irqs; i++) {
270 ret = plic_irqdomain_map(domain, virq + i, hwirq + i);
271 if (ret)
272 return ret;
273 }
274
275 return 0;
276}
277
278static const struct irq_domain_ops plic_irqdomain_ops = {
279 .translate = plic_irq_domain_translate,
280 .alloc = plic_irq_domain_alloc,
281 .free = irq_domain_free_irqs_top,
282};
283
284/*
285 * Handling an interrupt is a two-step process: first you claim the interrupt
286 * by reading the claim register, then you complete the interrupt by writing
287 * that source ID back to the same claim register. This automatically enables
288 * and disables the interrupt, so there's nothing else to do.
289 */
290static void plic_handle_irq(struct irq_desc *desc)
291{
292 struct plic_handler *handler = this_cpu_ptr(&plic_handlers);
293 struct irq_chip *chip = irq_desc_get_chip(desc);
294 void __iomem *claim = handler->hart_base + CONTEXT_CLAIM;
295 irq_hw_number_t hwirq;
296
297 WARN_ON_ONCE(!handler->present);
298
299 chained_irq_enter(chip, desc);
300
301 while ((hwirq = readl(claim))) {
302 int err = generic_handle_domain_irq(handler->priv->irqdomain,
303 hwirq);
304 if (unlikely(err))
305 pr_warn_ratelimited("can't find mapping for hwirq %lu\n",
306 hwirq);
307 }
308
309 chained_irq_exit(chip, desc);
310}
311
312static void plic_set_threshold(struct plic_handler *handler, u32 threshold)
313{
314 /* priority must be > threshold to trigger an interrupt */
315 writel(threshold, handler->hart_base + CONTEXT_THRESHOLD);
316}
317
318static int plic_dying_cpu(unsigned int cpu)
319{
320 if (plic_parent_irq)
321 disable_percpu_irq(plic_parent_irq);
322
323 return 0;
324}
325
326static int plic_starting_cpu(unsigned int cpu)
327{
328 struct plic_handler *handler = this_cpu_ptr(&plic_handlers);
329
330 if (plic_parent_irq)
331 enable_percpu_irq(plic_parent_irq,
332 irq_get_trigger_type(plic_parent_irq));
333 else
334 pr_warn("cpu%d: parent irq not available\n", cpu);
335 plic_set_threshold(handler, PLIC_ENABLE_THRESHOLD);
336
337 return 0;
338}
339
340static int __init __plic_init(struct device_node *node,
341 struct device_node *parent,
342 unsigned long plic_quirks)
343{
344 int error = 0, nr_contexts, nr_handlers = 0, i;
345 u32 nr_irqs;
346 struct plic_priv *priv;
347 struct plic_handler *handler;
348
349 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
350 if (!priv)
351 return -ENOMEM;
352
353 priv->plic_quirks = plic_quirks;
354
355 priv->regs = of_iomap(node, 0);
356 if (WARN_ON(!priv->regs)) {
357 error = -EIO;
358 goto out_free_priv;
359 }
360
361 error = -EINVAL;
362 of_property_read_u32(node, "riscv,ndev", &nr_irqs);
363 if (WARN_ON(!nr_irqs))
364 goto out_iounmap;
365
366 nr_contexts = of_irq_count(node);
367 if (WARN_ON(!nr_contexts))
368 goto out_iounmap;
369
370 error = -ENOMEM;
371 priv->irqdomain = irq_domain_add_linear(node, nr_irqs + 1,
372 &plic_irqdomain_ops, priv);
373 if (WARN_ON(!priv->irqdomain))
374 goto out_iounmap;
375
376 for (i = 0; i < nr_contexts; i++) {
377 struct of_phandle_args parent;
378 irq_hw_number_t hwirq;
379 int cpu;
380 unsigned long hartid;
381
382 if (of_irq_parse_one(node, i, &parent)) {
383 pr_err("failed to parse parent for context %d.\n", i);
384 continue;
385 }
386
387 /*
388 * Skip contexts other than external interrupts for our
389 * privilege level.
390 */
391 if (parent.args[0] != RV_IRQ_EXT) {
392 /* Disable S-mode enable bits if running in M-mode. */
393 if (IS_ENABLED(CONFIG_RISCV_M_MODE)) {
394 void __iomem *enable_base = priv->regs +
395 CONTEXT_ENABLE_BASE +
396 i * CONTEXT_ENABLE_SIZE;
397
398 for (hwirq = 1; hwirq <= nr_irqs; hwirq++)
399 __plic_toggle(enable_base, hwirq, 0);
400 }
401 continue;
402 }
403
404 error = riscv_of_parent_hartid(parent.np, &hartid);
405 if (error < 0) {
406 pr_warn("failed to parse hart ID for context %d.\n", i);
407 continue;
408 }
409
410 cpu = riscv_hartid_to_cpuid(hartid);
411 if (cpu < 0) {
412 pr_warn("Invalid cpuid for context %d\n", i);
413 continue;
414 }
415
416 /* Find parent domain and register chained handler */
417 if (!plic_parent_irq && irq_find_host(parent.np)) {
418 plic_parent_irq = irq_of_parse_and_map(node, i);
419 if (plic_parent_irq)
420 irq_set_chained_handler(plic_parent_irq,
421 plic_handle_irq);
422 }
423
424 /*
425 * When running in M-mode we need to ignore the S-mode handler.
426 * Here we assume it always comes later, but that might be a
427 * little fragile.
428 */
429 handler = per_cpu_ptr(&plic_handlers, cpu);
430 if (handler->present) {
431 pr_warn("handler already present for context %d.\n", i);
432 plic_set_threshold(handler, PLIC_DISABLE_THRESHOLD);
433 goto done;
434 }
435
436 cpumask_set_cpu(cpu, &priv->lmask);
437 handler->present = true;
438 handler->hart_base = priv->regs + CONTEXT_BASE +
439 i * CONTEXT_SIZE;
440 raw_spin_lock_init(&handler->enable_lock);
441 handler->enable_base = priv->regs + CONTEXT_ENABLE_BASE +
442 i * CONTEXT_ENABLE_SIZE;
443 handler->priv = priv;
444done:
445 for (hwirq = 1; hwirq <= nr_irqs; hwirq++) {
446 plic_toggle(handler, hwirq, 0);
447 writel(1, priv->regs + PRIORITY_BASE +
448 hwirq * PRIORITY_PER_ID);
449 }
450 nr_handlers++;
451 }
452
453 /*
454 * We can have multiple PLIC instances so setup cpuhp state only
455 * when context handler for current/boot CPU is present.
456 */
457 handler = this_cpu_ptr(&plic_handlers);
458 if (handler->present && !plic_cpuhp_setup_done) {
459 cpuhp_setup_state(CPUHP_AP_IRQ_SIFIVE_PLIC_STARTING,
460 "irqchip/sifive/plic:starting",
461 plic_starting_cpu, plic_dying_cpu);
462 plic_cpuhp_setup_done = true;
463 }
464
465 pr_info("%pOFP: mapped %d interrupts with %d handlers for"
466 " %d contexts.\n", node, nr_irqs, nr_handlers, nr_contexts);
467 return 0;
468
469out_iounmap:
470 iounmap(priv->regs);
471out_free_priv:
472 kfree(priv);
473 return error;
474}
475
476static int __init plic_init(struct device_node *node,
477 struct device_node *parent)
478{
479 return __plic_init(node, parent, 0);
480}
481
482IRQCHIP_DECLARE(sifive_plic, "sifive,plic-1.0.0", plic_init);
483IRQCHIP_DECLARE(riscv_plic0, "riscv,plic0", plic_init); /* for legacy systems */
484
485static int __init plic_edge_init(struct device_node *node,
486 struct device_node *parent)
487{
488 return __plic_init(node, parent, BIT(PLIC_QUIRK_EDGE_INTERRUPT));
489}
490
491IRQCHIP_DECLARE(andestech_nceplic100, "andestech,nceplic100", plic_edge_init);
492IRQCHIP_DECLARE(thead_c900_plic, "thead,c900-plic", plic_edge_init);