Loading...
1/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26
27#include <drm/drm_edid.h>
28#include <drm/drm_fb_helper.h>
29#include <drm/drm_probe_helper.h>
30#include <drm/amdgpu_drm.h>
31#include "amdgpu.h"
32#include "atom.h"
33#include "atombios_encoders.h"
34#include "atombios_dp.h"
35#include "amdgpu_connectors.h"
36#include "amdgpu_i2c.h"
37#include "amdgpu_display.h"
38
39#include <linux/pm_runtime.h>
40
41void amdgpu_connector_hotplug(struct drm_connector *connector)
42{
43 struct drm_device *dev = connector->dev;
44 struct amdgpu_device *adev = dev->dev_private;
45 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
46
47 /* bail if the connector does not have hpd pin, e.g.,
48 * VGA, TV, etc.
49 */
50 if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE)
51 return;
52
53 amdgpu_display_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
54
55 /* if the connector is already off, don't turn it back on */
56 if (connector->dpms != DRM_MODE_DPMS_ON)
57 return;
58
59 /* just deal with DP (not eDP) here. */
60 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) {
61 struct amdgpu_connector_atom_dig *dig_connector =
62 amdgpu_connector->con_priv;
63
64 /* if existing sink type was not DP no need to retrain */
65 if (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT)
66 return;
67
68 /* first get sink type as it may be reset after (un)plug */
69 dig_connector->dp_sink_type = amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
70 /* don't do anything if sink is not display port, i.e.,
71 * passive dp->(dvi|hdmi) adaptor
72 */
73 if (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT &&
74 amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd) &&
75 amdgpu_atombios_dp_needs_link_train(amdgpu_connector)) {
76 /* Don't start link training before we have the DPCD */
77 if (amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
78 return;
79
80 /* Turn the connector off and back on immediately, which
81 * will trigger link training
82 */
83 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
84 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
85 }
86 }
87}
88
89static void amdgpu_connector_property_change_mode(struct drm_encoder *encoder)
90{
91 struct drm_crtc *crtc = encoder->crtc;
92
93 if (crtc && crtc->enabled) {
94 drm_crtc_helper_set_mode(crtc, &crtc->mode,
95 crtc->x, crtc->y, crtc->primary->fb);
96 }
97}
98
99int amdgpu_connector_get_monitor_bpc(struct drm_connector *connector)
100{
101 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
102 struct amdgpu_connector_atom_dig *dig_connector;
103 int bpc = 8;
104 unsigned mode_clock, max_tmds_clock;
105
106 switch (connector->connector_type) {
107 case DRM_MODE_CONNECTOR_DVII:
108 case DRM_MODE_CONNECTOR_HDMIB:
109 if (amdgpu_connector->use_digital) {
110 if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
111 if (connector->display_info.bpc)
112 bpc = connector->display_info.bpc;
113 }
114 }
115 break;
116 case DRM_MODE_CONNECTOR_DVID:
117 case DRM_MODE_CONNECTOR_HDMIA:
118 if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
119 if (connector->display_info.bpc)
120 bpc = connector->display_info.bpc;
121 }
122 break;
123 case DRM_MODE_CONNECTOR_DisplayPort:
124 dig_connector = amdgpu_connector->con_priv;
125 if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
126 (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) ||
127 drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
128 if (connector->display_info.bpc)
129 bpc = connector->display_info.bpc;
130 }
131 break;
132 case DRM_MODE_CONNECTOR_eDP:
133 case DRM_MODE_CONNECTOR_LVDS:
134 if (connector->display_info.bpc)
135 bpc = connector->display_info.bpc;
136 else {
137 const struct drm_connector_helper_funcs *connector_funcs =
138 connector->helper_private;
139 struct drm_encoder *encoder = connector_funcs->best_encoder(connector);
140 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
141 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
142
143 if (dig->lcd_misc & ATOM_PANEL_MISC_V13_6BIT_PER_COLOR)
144 bpc = 6;
145 else if (dig->lcd_misc & ATOM_PANEL_MISC_V13_8BIT_PER_COLOR)
146 bpc = 8;
147 }
148 break;
149 }
150
151 if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
152 /*
153 * Pre DCE-8 hw can't handle > 12 bpc, and more than 12 bpc doesn't make
154 * much sense without support for > 12 bpc framebuffers. RGB 4:4:4 at
155 * 12 bpc is always supported on hdmi deep color sinks, as this is
156 * required by the HDMI-1.3 spec. Clamp to a safe 12 bpc maximum.
157 */
158 if (bpc > 12) {
159 DRM_DEBUG("%s: HDMI deep color %d bpc unsupported. Using 12 bpc.\n",
160 connector->name, bpc);
161 bpc = 12;
162 }
163
164 /* Any defined maximum tmds clock limit we must not exceed? */
165 if (connector->display_info.max_tmds_clock > 0) {
166 /* mode_clock is clock in kHz for mode to be modeset on this connector */
167 mode_clock = amdgpu_connector->pixelclock_for_modeset;
168
169 /* Maximum allowable input clock in kHz */
170 max_tmds_clock = connector->display_info.max_tmds_clock;
171
172 DRM_DEBUG("%s: hdmi mode dotclock %d kHz, max tmds input clock %d kHz.\n",
173 connector->name, mode_clock, max_tmds_clock);
174
175 /* Check if bpc is within clock limit. Try to degrade gracefully otherwise */
176 if ((bpc == 12) && (mode_clock * 3/2 > max_tmds_clock)) {
177 if ((connector->display_info.edid_hdmi_dc_modes & DRM_EDID_HDMI_DC_30) &&
178 (mode_clock * 5/4 <= max_tmds_clock))
179 bpc = 10;
180 else
181 bpc = 8;
182
183 DRM_DEBUG("%s: HDMI deep color 12 bpc exceeds max tmds clock. Using %d bpc.\n",
184 connector->name, bpc);
185 }
186
187 if ((bpc == 10) && (mode_clock * 5/4 > max_tmds_clock)) {
188 bpc = 8;
189 DRM_DEBUG("%s: HDMI deep color 10 bpc exceeds max tmds clock. Using %d bpc.\n",
190 connector->name, bpc);
191 }
192 } else if (bpc > 8) {
193 /* max_tmds_clock missing, but hdmi spec mandates it for deep color. */
194 DRM_DEBUG("%s: Required max tmds clock for HDMI deep color missing. Using 8 bpc.\n",
195 connector->name);
196 bpc = 8;
197 }
198 }
199
200 if ((amdgpu_deep_color == 0) && (bpc > 8)) {
201 DRM_DEBUG("%s: Deep color disabled. Set amdgpu module param deep_color=1 to enable.\n",
202 connector->name);
203 bpc = 8;
204 }
205
206 DRM_DEBUG("%s: Display bpc=%d, returned bpc=%d\n",
207 connector->name, connector->display_info.bpc, bpc);
208
209 return bpc;
210}
211
212static void
213amdgpu_connector_update_scratch_regs(struct drm_connector *connector,
214 enum drm_connector_status status)
215{
216 struct drm_encoder *best_encoder;
217 struct drm_encoder *encoder;
218 const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
219 bool connected;
220
221 best_encoder = connector_funcs->best_encoder(connector);
222
223 drm_connector_for_each_possible_encoder(connector, encoder) {
224 if ((encoder == best_encoder) && (status == connector_status_connected))
225 connected = true;
226 else
227 connected = false;
228
229 amdgpu_atombios_encoder_set_bios_scratch_regs(connector, encoder, connected);
230 }
231}
232
233static struct drm_encoder *
234amdgpu_connector_find_encoder(struct drm_connector *connector,
235 int encoder_type)
236{
237 struct drm_encoder *encoder;
238
239 drm_connector_for_each_possible_encoder(connector, encoder) {
240 if (encoder->encoder_type == encoder_type)
241 return encoder;
242 }
243
244 return NULL;
245}
246
247struct edid *amdgpu_connector_edid(struct drm_connector *connector)
248{
249 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
250 struct drm_property_blob *edid_blob = connector->edid_blob_ptr;
251
252 if (amdgpu_connector->edid) {
253 return amdgpu_connector->edid;
254 } else if (edid_blob) {
255 struct edid *edid = kmemdup(edid_blob->data, edid_blob->length, GFP_KERNEL);
256 if (edid)
257 amdgpu_connector->edid = edid;
258 }
259 return amdgpu_connector->edid;
260}
261
262static struct edid *
263amdgpu_connector_get_hardcoded_edid(struct amdgpu_device *adev)
264{
265 struct edid *edid;
266
267 if (adev->mode_info.bios_hardcoded_edid) {
268 edid = kmalloc(adev->mode_info.bios_hardcoded_edid_size, GFP_KERNEL);
269 if (edid) {
270 memcpy((unsigned char *)edid,
271 (unsigned char *)adev->mode_info.bios_hardcoded_edid,
272 adev->mode_info.bios_hardcoded_edid_size);
273 return edid;
274 }
275 }
276 return NULL;
277}
278
279static void amdgpu_connector_get_edid(struct drm_connector *connector)
280{
281 struct drm_device *dev = connector->dev;
282 struct amdgpu_device *adev = dev->dev_private;
283 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
284
285 if (amdgpu_connector->edid)
286 return;
287
288 /* on hw with routers, select right port */
289 if (amdgpu_connector->router.ddc_valid)
290 amdgpu_i2c_router_select_ddc_port(amdgpu_connector);
291
292 if ((amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
293 ENCODER_OBJECT_ID_NONE) &&
294 amdgpu_connector->ddc_bus->has_aux) {
295 amdgpu_connector->edid = drm_get_edid(connector,
296 &amdgpu_connector->ddc_bus->aux.ddc);
297 } else if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
298 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
299 struct amdgpu_connector_atom_dig *dig = amdgpu_connector->con_priv;
300
301 if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
302 dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) &&
303 amdgpu_connector->ddc_bus->has_aux)
304 amdgpu_connector->edid = drm_get_edid(connector,
305 &amdgpu_connector->ddc_bus->aux.ddc);
306 else if (amdgpu_connector->ddc_bus)
307 amdgpu_connector->edid = drm_get_edid(connector,
308 &amdgpu_connector->ddc_bus->adapter);
309 } else if (amdgpu_connector->ddc_bus) {
310 amdgpu_connector->edid = drm_get_edid(connector,
311 &amdgpu_connector->ddc_bus->adapter);
312 }
313
314 if (!amdgpu_connector->edid) {
315 /* some laptops provide a hardcoded edid in rom for LCDs */
316 if (((connector->connector_type == DRM_MODE_CONNECTOR_LVDS) ||
317 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)))
318 amdgpu_connector->edid = amdgpu_connector_get_hardcoded_edid(adev);
319 }
320}
321
322static void amdgpu_connector_free_edid(struct drm_connector *connector)
323{
324 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
325
326 kfree(amdgpu_connector->edid);
327 amdgpu_connector->edid = NULL;
328}
329
330static int amdgpu_connector_ddc_get_modes(struct drm_connector *connector)
331{
332 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
333 int ret;
334
335 if (amdgpu_connector->edid) {
336 drm_connector_update_edid_property(connector, amdgpu_connector->edid);
337 ret = drm_add_edid_modes(connector, amdgpu_connector->edid);
338 return ret;
339 }
340 drm_connector_update_edid_property(connector, NULL);
341 return 0;
342}
343
344static struct drm_encoder *
345amdgpu_connector_best_single_encoder(struct drm_connector *connector)
346{
347 struct drm_encoder *encoder;
348
349 /* pick the first one */
350 drm_connector_for_each_possible_encoder(connector, encoder)
351 return encoder;
352
353 return NULL;
354}
355
356static void amdgpu_get_native_mode(struct drm_connector *connector)
357{
358 struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
359 struct amdgpu_encoder *amdgpu_encoder;
360
361 if (encoder == NULL)
362 return;
363
364 amdgpu_encoder = to_amdgpu_encoder(encoder);
365
366 if (!list_empty(&connector->probed_modes)) {
367 struct drm_display_mode *preferred_mode =
368 list_first_entry(&connector->probed_modes,
369 struct drm_display_mode, head);
370
371 amdgpu_encoder->native_mode = *preferred_mode;
372 } else {
373 amdgpu_encoder->native_mode.clock = 0;
374 }
375}
376
377static struct drm_display_mode *
378amdgpu_connector_lcd_native_mode(struct drm_encoder *encoder)
379{
380 struct drm_device *dev = encoder->dev;
381 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
382 struct drm_display_mode *mode = NULL;
383 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
384
385 if (native_mode->hdisplay != 0 &&
386 native_mode->vdisplay != 0 &&
387 native_mode->clock != 0) {
388 mode = drm_mode_duplicate(dev, native_mode);
389 mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
390 drm_mode_set_name(mode);
391
392 DRM_DEBUG_KMS("Adding native panel mode %s\n", mode->name);
393 } else if (native_mode->hdisplay != 0 &&
394 native_mode->vdisplay != 0) {
395 /* mac laptops without an edid */
396 /* Note that this is not necessarily the exact panel mode,
397 * but an approximation based on the cvt formula. For these
398 * systems we should ideally read the mode info out of the
399 * registers or add a mode table, but this works and is much
400 * simpler.
401 */
402 mode = drm_cvt_mode(dev, native_mode->hdisplay, native_mode->vdisplay, 60, true, false, false);
403 mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
404 DRM_DEBUG_KMS("Adding cvt approximation of native panel mode %s\n", mode->name);
405 }
406 return mode;
407}
408
409static void amdgpu_connector_add_common_modes(struct drm_encoder *encoder,
410 struct drm_connector *connector)
411{
412 struct drm_device *dev = encoder->dev;
413 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
414 struct drm_display_mode *mode = NULL;
415 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
416 int i;
417 static const struct mode_size {
418 int w;
419 int h;
420 } common_modes[17] = {
421 { 640, 480},
422 { 720, 480},
423 { 800, 600},
424 { 848, 480},
425 {1024, 768},
426 {1152, 768},
427 {1280, 720},
428 {1280, 800},
429 {1280, 854},
430 {1280, 960},
431 {1280, 1024},
432 {1440, 900},
433 {1400, 1050},
434 {1680, 1050},
435 {1600, 1200},
436 {1920, 1080},
437 {1920, 1200}
438 };
439
440 for (i = 0; i < 17; i++) {
441 if (amdgpu_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) {
442 if (common_modes[i].w > 1024 ||
443 common_modes[i].h > 768)
444 continue;
445 }
446 if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
447 if (common_modes[i].w > native_mode->hdisplay ||
448 common_modes[i].h > native_mode->vdisplay ||
449 (common_modes[i].w == native_mode->hdisplay &&
450 common_modes[i].h == native_mode->vdisplay))
451 continue;
452 }
453 if (common_modes[i].w < 320 || common_modes[i].h < 200)
454 continue;
455
456 mode = drm_cvt_mode(dev, common_modes[i].w, common_modes[i].h, 60, false, false, false);
457 drm_mode_probed_add(connector, mode);
458 }
459}
460
461static int amdgpu_connector_set_property(struct drm_connector *connector,
462 struct drm_property *property,
463 uint64_t val)
464{
465 struct drm_device *dev = connector->dev;
466 struct amdgpu_device *adev = dev->dev_private;
467 struct drm_encoder *encoder;
468 struct amdgpu_encoder *amdgpu_encoder;
469
470 if (property == adev->mode_info.coherent_mode_property) {
471 struct amdgpu_encoder_atom_dig *dig;
472 bool new_coherent_mode;
473
474 /* need to find digital encoder on connector */
475 encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
476 if (!encoder)
477 return 0;
478
479 amdgpu_encoder = to_amdgpu_encoder(encoder);
480
481 if (!amdgpu_encoder->enc_priv)
482 return 0;
483
484 dig = amdgpu_encoder->enc_priv;
485 new_coherent_mode = val ? true : false;
486 if (dig->coherent_mode != new_coherent_mode) {
487 dig->coherent_mode = new_coherent_mode;
488 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
489 }
490 }
491
492 if (property == adev->mode_info.audio_property) {
493 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
494 /* need to find digital encoder on connector */
495 encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
496 if (!encoder)
497 return 0;
498
499 amdgpu_encoder = to_amdgpu_encoder(encoder);
500
501 if (amdgpu_connector->audio != val) {
502 amdgpu_connector->audio = val;
503 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
504 }
505 }
506
507 if (property == adev->mode_info.dither_property) {
508 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
509 /* need to find digital encoder on connector */
510 encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
511 if (!encoder)
512 return 0;
513
514 amdgpu_encoder = to_amdgpu_encoder(encoder);
515
516 if (amdgpu_connector->dither != val) {
517 amdgpu_connector->dither = val;
518 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
519 }
520 }
521
522 if (property == adev->mode_info.underscan_property) {
523 /* need to find digital encoder on connector */
524 encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
525 if (!encoder)
526 return 0;
527
528 amdgpu_encoder = to_amdgpu_encoder(encoder);
529
530 if (amdgpu_encoder->underscan_type != val) {
531 amdgpu_encoder->underscan_type = val;
532 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
533 }
534 }
535
536 if (property == adev->mode_info.underscan_hborder_property) {
537 /* need to find digital encoder on connector */
538 encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
539 if (!encoder)
540 return 0;
541
542 amdgpu_encoder = to_amdgpu_encoder(encoder);
543
544 if (amdgpu_encoder->underscan_hborder != val) {
545 amdgpu_encoder->underscan_hborder = val;
546 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
547 }
548 }
549
550 if (property == adev->mode_info.underscan_vborder_property) {
551 /* need to find digital encoder on connector */
552 encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
553 if (!encoder)
554 return 0;
555
556 amdgpu_encoder = to_amdgpu_encoder(encoder);
557
558 if (amdgpu_encoder->underscan_vborder != val) {
559 amdgpu_encoder->underscan_vborder = val;
560 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
561 }
562 }
563
564 if (property == adev->mode_info.load_detect_property) {
565 struct amdgpu_connector *amdgpu_connector =
566 to_amdgpu_connector(connector);
567
568 if (val == 0)
569 amdgpu_connector->dac_load_detect = false;
570 else
571 amdgpu_connector->dac_load_detect = true;
572 }
573
574 if (property == dev->mode_config.scaling_mode_property) {
575 enum amdgpu_rmx_type rmx_type;
576
577 if (connector->encoder) {
578 amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
579 } else {
580 const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
581 amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
582 }
583
584 switch (val) {
585 default:
586 case DRM_MODE_SCALE_NONE: rmx_type = RMX_OFF; break;
587 case DRM_MODE_SCALE_CENTER: rmx_type = RMX_CENTER; break;
588 case DRM_MODE_SCALE_ASPECT: rmx_type = RMX_ASPECT; break;
589 case DRM_MODE_SCALE_FULLSCREEN: rmx_type = RMX_FULL; break;
590 }
591 if (amdgpu_encoder->rmx_type == rmx_type)
592 return 0;
593
594 if ((rmx_type != DRM_MODE_SCALE_NONE) &&
595 (amdgpu_encoder->native_mode.clock == 0))
596 return 0;
597
598 amdgpu_encoder->rmx_type = rmx_type;
599
600 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
601 }
602
603 return 0;
604}
605
606static void
607amdgpu_connector_fixup_lcd_native_mode(struct drm_encoder *encoder,
608 struct drm_connector *connector)
609{
610 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
611 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
612 struct drm_display_mode *t, *mode;
613
614 /* If the EDID preferred mode doesn't match the native mode, use it */
615 list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
616 if (mode->type & DRM_MODE_TYPE_PREFERRED) {
617 if (mode->hdisplay != native_mode->hdisplay ||
618 mode->vdisplay != native_mode->vdisplay)
619 memcpy(native_mode, mode, sizeof(*mode));
620 }
621 }
622
623 /* Try to get native mode details from EDID if necessary */
624 if (!native_mode->clock) {
625 list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
626 if (mode->hdisplay == native_mode->hdisplay &&
627 mode->vdisplay == native_mode->vdisplay) {
628 *native_mode = *mode;
629 drm_mode_set_crtcinfo(native_mode, CRTC_INTERLACE_HALVE_V);
630 DRM_DEBUG_KMS("Determined LVDS native mode details from EDID\n");
631 break;
632 }
633 }
634 }
635
636 if (!native_mode->clock) {
637 DRM_DEBUG_KMS("No LVDS native mode details, disabling RMX\n");
638 amdgpu_encoder->rmx_type = RMX_OFF;
639 }
640}
641
642static int amdgpu_connector_lvds_get_modes(struct drm_connector *connector)
643{
644 struct drm_encoder *encoder;
645 int ret = 0;
646 struct drm_display_mode *mode;
647
648 amdgpu_connector_get_edid(connector);
649 ret = amdgpu_connector_ddc_get_modes(connector);
650 if (ret > 0) {
651 encoder = amdgpu_connector_best_single_encoder(connector);
652 if (encoder) {
653 amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
654 /* add scaled modes */
655 amdgpu_connector_add_common_modes(encoder, connector);
656 }
657 return ret;
658 }
659
660 encoder = amdgpu_connector_best_single_encoder(connector);
661 if (!encoder)
662 return 0;
663
664 /* we have no EDID modes */
665 mode = amdgpu_connector_lcd_native_mode(encoder);
666 if (mode) {
667 ret = 1;
668 drm_mode_probed_add(connector, mode);
669 /* add the width/height from vbios tables if available */
670 connector->display_info.width_mm = mode->width_mm;
671 connector->display_info.height_mm = mode->height_mm;
672 /* add scaled modes */
673 amdgpu_connector_add_common_modes(encoder, connector);
674 }
675
676 return ret;
677}
678
679static enum drm_mode_status amdgpu_connector_lvds_mode_valid(struct drm_connector *connector,
680 struct drm_display_mode *mode)
681{
682 struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
683
684 if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
685 return MODE_PANEL;
686
687 if (encoder) {
688 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
689 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
690
691 /* AVIVO hardware supports downscaling modes larger than the panel
692 * to the panel size, but I'm not sure this is desirable.
693 */
694 if ((mode->hdisplay > native_mode->hdisplay) ||
695 (mode->vdisplay > native_mode->vdisplay))
696 return MODE_PANEL;
697
698 /* if scaling is disabled, block non-native modes */
699 if (amdgpu_encoder->rmx_type == RMX_OFF) {
700 if ((mode->hdisplay != native_mode->hdisplay) ||
701 (mode->vdisplay != native_mode->vdisplay))
702 return MODE_PANEL;
703 }
704 }
705
706 return MODE_OK;
707}
708
709static enum drm_connector_status
710amdgpu_connector_lvds_detect(struct drm_connector *connector, bool force)
711{
712 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
713 struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
714 enum drm_connector_status ret = connector_status_disconnected;
715 int r;
716
717 if (!drm_kms_helper_is_poll_worker()) {
718 r = pm_runtime_get_sync(connector->dev->dev);
719 if (r < 0) {
720 pm_runtime_put_autosuspend(connector->dev->dev);
721 return connector_status_disconnected;
722 }
723 }
724
725 if (encoder) {
726 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
727 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
728
729 /* check if panel is valid */
730 if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
731 ret = connector_status_connected;
732
733 }
734
735 /* check for edid as well */
736 amdgpu_connector_get_edid(connector);
737 if (amdgpu_connector->edid)
738 ret = connector_status_connected;
739 /* check acpi lid status ??? */
740
741 amdgpu_connector_update_scratch_regs(connector, ret);
742
743 if (!drm_kms_helper_is_poll_worker()) {
744 pm_runtime_mark_last_busy(connector->dev->dev);
745 pm_runtime_put_autosuspend(connector->dev->dev);
746 }
747
748 return ret;
749}
750
751static void amdgpu_connector_unregister(struct drm_connector *connector)
752{
753 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
754
755 if (amdgpu_connector->ddc_bus && amdgpu_connector->ddc_bus->has_aux) {
756 drm_dp_aux_unregister(&amdgpu_connector->ddc_bus->aux);
757 amdgpu_connector->ddc_bus->has_aux = false;
758 }
759}
760
761static void amdgpu_connector_destroy(struct drm_connector *connector)
762{
763 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
764
765 amdgpu_connector_free_edid(connector);
766 kfree(amdgpu_connector->con_priv);
767 drm_connector_unregister(connector);
768 drm_connector_cleanup(connector);
769 kfree(connector);
770}
771
772static int amdgpu_connector_set_lcd_property(struct drm_connector *connector,
773 struct drm_property *property,
774 uint64_t value)
775{
776 struct drm_device *dev = connector->dev;
777 struct amdgpu_encoder *amdgpu_encoder;
778 enum amdgpu_rmx_type rmx_type;
779
780 DRM_DEBUG_KMS("\n");
781 if (property != dev->mode_config.scaling_mode_property)
782 return 0;
783
784 if (connector->encoder)
785 amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
786 else {
787 const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
788 amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
789 }
790
791 switch (value) {
792 case DRM_MODE_SCALE_NONE: rmx_type = RMX_OFF; break;
793 case DRM_MODE_SCALE_CENTER: rmx_type = RMX_CENTER; break;
794 case DRM_MODE_SCALE_ASPECT: rmx_type = RMX_ASPECT; break;
795 default:
796 case DRM_MODE_SCALE_FULLSCREEN: rmx_type = RMX_FULL; break;
797 }
798 if (amdgpu_encoder->rmx_type == rmx_type)
799 return 0;
800
801 amdgpu_encoder->rmx_type = rmx_type;
802
803 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
804 return 0;
805}
806
807
808static const struct drm_connector_helper_funcs amdgpu_connector_lvds_helper_funcs = {
809 .get_modes = amdgpu_connector_lvds_get_modes,
810 .mode_valid = amdgpu_connector_lvds_mode_valid,
811 .best_encoder = amdgpu_connector_best_single_encoder,
812};
813
814static const struct drm_connector_funcs amdgpu_connector_lvds_funcs = {
815 .dpms = drm_helper_connector_dpms,
816 .detect = amdgpu_connector_lvds_detect,
817 .fill_modes = drm_helper_probe_single_connector_modes,
818 .early_unregister = amdgpu_connector_unregister,
819 .destroy = amdgpu_connector_destroy,
820 .set_property = amdgpu_connector_set_lcd_property,
821};
822
823static int amdgpu_connector_vga_get_modes(struct drm_connector *connector)
824{
825 int ret;
826
827 amdgpu_connector_get_edid(connector);
828 ret = amdgpu_connector_ddc_get_modes(connector);
829
830 return ret;
831}
832
833static enum drm_mode_status amdgpu_connector_vga_mode_valid(struct drm_connector *connector,
834 struct drm_display_mode *mode)
835{
836 struct drm_device *dev = connector->dev;
837 struct amdgpu_device *adev = dev->dev_private;
838
839 /* XXX check mode bandwidth */
840
841 if ((mode->clock / 10) > adev->clock.max_pixel_clock)
842 return MODE_CLOCK_HIGH;
843
844 return MODE_OK;
845}
846
847static enum drm_connector_status
848amdgpu_connector_vga_detect(struct drm_connector *connector, bool force)
849{
850 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
851 struct drm_encoder *encoder;
852 const struct drm_encoder_helper_funcs *encoder_funcs;
853 bool dret = false;
854 enum drm_connector_status ret = connector_status_disconnected;
855 int r;
856
857 if (!drm_kms_helper_is_poll_worker()) {
858 r = pm_runtime_get_sync(connector->dev->dev);
859 if (r < 0) {
860 pm_runtime_put_autosuspend(connector->dev->dev);
861 return connector_status_disconnected;
862 }
863 }
864
865 encoder = amdgpu_connector_best_single_encoder(connector);
866 if (!encoder)
867 ret = connector_status_disconnected;
868
869 if (amdgpu_connector->ddc_bus)
870 dret = amdgpu_display_ddc_probe(amdgpu_connector, false);
871 if (dret) {
872 amdgpu_connector->detected_by_load = false;
873 amdgpu_connector_free_edid(connector);
874 amdgpu_connector_get_edid(connector);
875
876 if (!amdgpu_connector->edid) {
877 DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
878 connector->name);
879 ret = connector_status_connected;
880 } else {
881 amdgpu_connector->use_digital =
882 !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
883
884 /* some oems have boards with separate digital and analog connectors
885 * with a shared ddc line (often vga + hdmi)
886 */
887 if (amdgpu_connector->use_digital && amdgpu_connector->shared_ddc) {
888 amdgpu_connector_free_edid(connector);
889 ret = connector_status_disconnected;
890 } else {
891 ret = connector_status_connected;
892 }
893 }
894 } else {
895
896 /* if we aren't forcing don't do destructive polling */
897 if (!force) {
898 /* only return the previous status if we last
899 * detected a monitor via load.
900 */
901 if (amdgpu_connector->detected_by_load)
902 ret = connector->status;
903 goto out;
904 }
905
906 if (amdgpu_connector->dac_load_detect && encoder) {
907 encoder_funcs = encoder->helper_private;
908 ret = encoder_funcs->detect(encoder, connector);
909 if (ret != connector_status_disconnected)
910 amdgpu_connector->detected_by_load = true;
911 }
912 }
913
914 amdgpu_connector_update_scratch_regs(connector, ret);
915
916out:
917 if (!drm_kms_helper_is_poll_worker()) {
918 pm_runtime_mark_last_busy(connector->dev->dev);
919 pm_runtime_put_autosuspend(connector->dev->dev);
920 }
921
922 return ret;
923}
924
925static const struct drm_connector_helper_funcs amdgpu_connector_vga_helper_funcs = {
926 .get_modes = amdgpu_connector_vga_get_modes,
927 .mode_valid = amdgpu_connector_vga_mode_valid,
928 .best_encoder = amdgpu_connector_best_single_encoder,
929};
930
931static const struct drm_connector_funcs amdgpu_connector_vga_funcs = {
932 .dpms = drm_helper_connector_dpms,
933 .detect = amdgpu_connector_vga_detect,
934 .fill_modes = drm_helper_probe_single_connector_modes,
935 .early_unregister = amdgpu_connector_unregister,
936 .destroy = amdgpu_connector_destroy,
937 .set_property = amdgpu_connector_set_property,
938};
939
940static bool
941amdgpu_connector_check_hpd_status_unchanged(struct drm_connector *connector)
942{
943 struct drm_device *dev = connector->dev;
944 struct amdgpu_device *adev = dev->dev_private;
945 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
946 enum drm_connector_status status;
947
948 if (amdgpu_connector->hpd.hpd != AMDGPU_HPD_NONE) {
949 if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd))
950 status = connector_status_connected;
951 else
952 status = connector_status_disconnected;
953 if (connector->status == status)
954 return true;
955 }
956
957 return false;
958}
959
960/*
961 * DVI is complicated
962 * Do a DDC probe, if DDC probe passes, get the full EDID so
963 * we can do analog/digital monitor detection at this point.
964 * If the monitor is an analog monitor or we got no DDC,
965 * we need to find the DAC encoder object for this connector.
966 * If we got no DDC, we do load detection on the DAC encoder object.
967 * If we got analog DDC or load detection passes on the DAC encoder
968 * we have to check if this analog encoder is shared with anyone else (TV)
969 * if its shared we have to set the other connector to disconnected.
970 */
971static enum drm_connector_status
972amdgpu_connector_dvi_detect(struct drm_connector *connector, bool force)
973{
974 struct drm_device *dev = connector->dev;
975 struct amdgpu_device *adev = dev->dev_private;
976 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
977 const struct drm_encoder_helper_funcs *encoder_funcs;
978 int r;
979 enum drm_connector_status ret = connector_status_disconnected;
980 bool dret = false, broken_edid = false;
981
982 if (!drm_kms_helper_is_poll_worker()) {
983 r = pm_runtime_get_sync(connector->dev->dev);
984 if (r < 0) {
985 pm_runtime_put_autosuspend(connector->dev->dev);
986 return connector_status_disconnected;
987 }
988 }
989
990 if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
991 ret = connector->status;
992 goto exit;
993 }
994
995 if (amdgpu_connector->ddc_bus)
996 dret = amdgpu_display_ddc_probe(amdgpu_connector, false);
997 if (dret) {
998 amdgpu_connector->detected_by_load = false;
999 amdgpu_connector_free_edid(connector);
1000 amdgpu_connector_get_edid(connector);
1001
1002 if (!amdgpu_connector->edid) {
1003 DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
1004 connector->name);
1005 ret = connector_status_connected;
1006 broken_edid = true; /* defer use_digital to later */
1007 } else {
1008 amdgpu_connector->use_digital =
1009 !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
1010
1011 /* some oems have boards with separate digital and analog connectors
1012 * with a shared ddc line (often vga + hdmi)
1013 */
1014 if ((!amdgpu_connector->use_digital) && amdgpu_connector->shared_ddc) {
1015 amdgpu_connector_free_edid(connector);
1016 ret = connector_status_disconnected;
1017 } else {
1018 ret = connector_status_connected;
1019 }
1020
1021 /* This gets complicated. We have boards with VGA + HDMI with a
1022 * shared DDC line and we have boards with DVI-D + HDMI with a shared
1023 * DDC line. The latter is more complex because with DVI<->HDMI adapters
1024 * you don't really know what's connected to which port as both are digital.
1025 */
1026 if (amdgpu_connector->shared_ddc && (ret == connector_status_connected)) {
1027 struct drm_connector *list_connector;
1028 struct drm_connector_list_iter iter;
1029 struct amdgpu_connector *list_amdgpu_connector;
1030
1031 drm_connector_list_iter_begin(dev, &iter);
1032 drm_for_each_connector_iter(list_connector,
1033 &iter) {
1034 if (connector == list_connector)
1035 continue;
1036 list_amdgpu_connector = to_amdgpu_connector(list_connector);
1037 if (list_amdgpu_connector->shared_ddc &&
1038 (list_amdgpu_connector->ddc_bus->rec.i2c_id ==
1039 amdgpu_connector->ddc_bus->rec.i2c_id)) {
1040 /* cases where both connectors are digital */
1041 if (list_connector->connector_type != DRM_MODE_CONNECTOR_VGA) {
1042 /* hpd is our only option in this case */
1043 if (!amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
1044 amdgpu_connector_free_edid(connector);
1045 ret = connector_status_disconnected;
1046 }
1047 }
1048 }
1049 }
1050 drm_connector_list_iter_end(&iter);
1051 }
1052 }
1053 }
1054
1055 if ((ret == connector_status_connected) && (amdgpu_connector->use_digital == true))
1056 goto out;
1057
1058 /* DVI-D and HDMI-A are digital only */
1059 if ((connector->connector_type == DRM_MODE_CONNECTOR_DVID) ||
1060 (connector->connector_type == DRM_MODE_CONNECTOR_HDMIA))
1061 goto out;
1062
1063 /* if we aren't forcing don't do destructive polling */
1064 if (!force) {
1065 /* only return the previous status if we last
1066 * detected a monitor via load.
1067 */
1068 if (amdgpu_connector->detected_by_load)
1069 ret = connector->status;
1070 goto out;
1071 }
1072
1073 /* find analog encoder */
1074 if (amdgpu_connector->dac_load_detect) {
1075 struct drm_encoder *encoder;
1076
1077 drm_connector_for_each_possible_encoder(connector, encoder) {
1078 if (encoder->encoder_type != DRM_MODE_ENCODER_DAC &&
1079 encoder->encoder_type != DRM_MODE_ENCODER_TVDAC)
1080 continue;
1081
1082 encoder_funcs = encoder->helper_private;
1083 if (encoder_funcs->detect) {
1084 if (!broken_edid) {
1085 if (ret != connector_status_connected) {
1086 /* deal with analog monitors without DDC */
1087 ret = encoder_funcs->detect(encoder, connector);
1088 if (ret == connector_status_connected) {
1089 amdgpu_connector->use_digital = false;
1090 }
1091 if (ret != connector_status_disconnected)
1092 amdgpu_connector->detected_by_load = true;
1093 }
1094 } else {
1095 enum drm_connector_status lret;
1096 /* assume digital unless load detected otherwise */
1097 amdgpu_connector->use_digital = true;
1098 lret = encoder_funcs->detect(encoder, connector);
1099 DRM_DEBUG_KMS("load_detect %x returned: %x\n",encoder->encoder_type,lret);
1100 if (lret == connector_status_connected)
1101 amdgpu_connector->use_digital = false;
1102 }
1103 break;
1104 }
1105 }
1106 }
1107
1108out:
1109 /* updated in get modes as well since we need to know if it's analog or digital */
1110 amdgpu_connector_update_scratch_regs(connector, ret);
1111
1112exit:
1113 if (!drm_kms_helper_is_poll_worker()) {
1114 pm_runtime_mark_last_busy(connector->dev->dev);
1115 pm_runtime_put_autosuspend(connector->dev->dev);
1116 }
1117
1118 return ret;
1119}
1120
1121/* okay need to be smart in here about which encoder to pick */
1122static struct drm_encoder *
1123amdgpu_connector_dvi_encoder(struct drm_connector *connector)
1124{
1125 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1126 struct drm_encoder *encoder;
1127
1128 drm_connector_for_each_possible_encoder(connector, encoder) {
1129 if (amdgpu_connector->use_digital == true) {
1130 if (encoder->encoder_type == DRM_MODE_ENCODER_TMDS)
1131 return encoder;
1132 } else {
1133 if (encoder->encoder_type == DRM_MODE_ENCODER_DAC ||
1134 encoder->encoder_type == DRM_MODE_ENCODER_TVDAC)
1135 return encoder;
1136 }
1137 }
1138
1139 /* see if we have a default encoder TODO */
1140
1141 /* then check use digitial */
1142 /* pick the first one */
1143 drm_connector_for_each_possible_encoder(connector, encoder)
1144 return encoder;
1145
1146 return NULL;
1147}
1148
1149static void amdgpu_connector_dvi_force(struct drm_connector *connector)
1150{
1151 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1152 if (connector->force == DRM_FORCE_ON)
1153 amdgpu_connector->use_digital = false;
1154 if (connector->force == DRM_FORCE_ON_DIGITAL)
1155 amdgpu_connector->use_digital = true;
1156}
1157
1158static enum drm_mode_status amdgpu_connector_dvi_mode_valid(struct drm_connector *connector,
1159 struct drm_display_mode *mode)
1160{
1161 struct drm_device *dev = connector->dev;
1162 struct amdgpu_device *adev = dev->dev_private;
1163 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1164
1165 /* XXX check mode bandwidth */
1166
1167 if (amdgpu_connector->use_digital && (mode->clock > 165000)) {
1168 if ((amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I) ||
1169 (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D) ||
1170 (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_HDMI_TYPE_B)) {
1171 return MODE_OK;
1172 } else if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
1173 /* HDMI 1.3+ supports max clock of 340 Mhz */
1174 if (mode->clock > 340000)
1175 return MODE_CLOCK_HIGH;
1176 else
1177 return MODE_OK;
1178 } else {
1179 return MODE_CLOCK_HIGH;
1180 }
1181 }
1182
1183 /* check against the max pixel clock */
1184 if ((mode->clock / 10) > adev->clock.max_pixel_clock)
1185 return MODE_CLOCK_HIGH;
1186
1187 return MODE_OK;
1188}
1189
1190static const struct drm_connector_helper_funcs amdgpu_connector_dvi_helper_funcs = {
1191 .get_modes = amdgpu_connector_vga_get_modes,
1192 .mode_valid = amdgpu_connector_dvi_mode_valid,
1193 .best_encoder = amdgpu_connector_dvi_encoder,
1194};
1195
1196static const struct drm_connector_funcs amdgpu_connector_dvi_funcs = {
1197 .dpms = drm_helper_connector_dpms,
1198 .detect = amdgpu_connector_dvi_detect,
1199 .fill_modes = drm_helper_probe_single_connector_modes,
1200 .set_property = amdgpu_connector_set_property,
1201 .early_unregister = amdgpu_connector_unregister,
1202 .destroy = amdgpu_connector_destroy,
1203 .force = amdgpu_connector_dvi_force,
1204};
1205
1206static int amdgpu_connector_dp_get_modes(struct drm_connector *connector)
1207{
1208 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1209 struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
1210 struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
1211 int ret;
1212
1213 if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
1214 (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
1215 struct drm_display_mode *mode;
1216
1217 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
1218 if (!amdgpu_dig_connector->edp_on)
1219 amdgpu_atombios_encoder_set_edp_panel_power(connector,
1220 ATOM_TRANSMITTER_ACTION_POWER_ON);
1221 amdgpu_connector_get_edid(connector);
1222 ret = amdgpu_connector_ddc_get_modes(connector);
1223 if (!amdgpu_dig_connector->edp_on)
1224 amdgpu_atombios_encoder_set_edp_panel_power(connector,
1225 ATOM_TRANSMITTER_ACTION_POWER_OFF);
1226 } else {
1227 /* need to setup ddc on the bridge */
1228 if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
1229 ENCODER_OBJECT_ID_NONE) {
1230 if (encoder)
1231 amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
1232 }
1233 amdgpu_connector_get_edid(connector);
1234 ret = amdgpu_connector_ddc_get_modes(connector);
1235 }
1236
1237 if (ret > 0) {
1238 if (encoder) {
1239 amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
1240 /* add scaled modes */
1241 amdgpu_connector_add_common_modes(encoder, connector);
1242 }
1243 return ret;
1244 }
1245
1246 if (!encoder)
1247 return 0;
1248
1249 /* we have no EDID modes */
1250 mode = amdgpu_connector_lcd_native_mode(encoder);
1251 if (mode) {
1252 ret = 1;
1253 drm_mode_probed_add(connector, mode);
1254 /* add the width/height from vbios tables if available */
1255 connector->display_info.width_mm = mode->width_mm;
1256 connector->display_info.height_mm = mode->height_mm;
1257 /* add scaled modes */
1258 amdgpu_connector_add_common_modes(encoder, connector);
1259 }
1260 } else {
1261 /* need to setup ddc on the bridge */
1262 if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
1263 ENCODER_OBJECT_ID_NONE) {
1264 if (encoder)
1265 amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
1266 }
1267 amdgpu_connector_get_edid(connector);
1268 ret = amdgpu_connector_ddc_get_modes(connector);
1269
1270 amdgpu_get_native_mode(connector);
1271 }
1272
1273 return ret;
1274}
1275
1276u16 amdgpu_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector)
1277{
1278 struct drm_encoder *encoder;
1279 struct amdgpu_encoder *amdgpu_encoder;
1280
1281 drm_connector_for_each_possible_encoder(connector, encoder) {
1282 amdgpu_encoder = to_amdgpu_encoder(encoder);
1283
1284 switch (amdgpu_encoder->encoder_id) {
1285 case ENCODER_OBJECT_ID_TRAVIS:
1286 case ENCODER_OBJECT_ID_NUTMEG:
1287 return amdgpu_encoder->encoder_id;
1288 default:
1289 break;
1290 }
1291 }
1292
1293 return ENCODER_OBJECT_ID_NONE;
1294}
1295
1296static bool amdgpu_connector_encoder_is_hbr2(struct drm_connector *connector)
1297{
1298 struct drm_encoder *encoder;
1299 struct amdgpu_encoder *amdgpu_encoder;
1300 bool found = false;
1301
1302 drm_connector_for_each_possible_encoder(connector, encoder) {
1303 amdgpu_encoder = to_amdgpu_encoder(encoder);
1304 if (amdgpu_encoder->caps & ATOM_ENCODER_CAP_RECORD_HBR2)
1305 found = true;
1306 }
1307
1308 return found;
1309}
1310
1311bool amdgpu_connector_is_dp12_capable(struct drm_connector *connector)
1312{
1313 struct drm_device *dev = connector->dev;
1314 struct amdgpu_device *adev = dev->dev_private;
1315
1316 if ((adev->clock.default_dispclk >= 53900) &&
1317 amdgpu_connector_encoder_is_hbr2(connector)) {
1318 return true;
1319 }
1320
1321 return false;
1322}
1323
1324static enum drm_connector_status
1325amdgpu_connector_dp_detect(struct drm_connector *connector, bool force)
1326{
1327 struct drm_device *dev = connector->dev;
1328 struct amdgpu_device *adev = dev->dev_private;
1329 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1330 enum drm_connector_status ret = connector_status_disconnected;
1331 struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
1332 struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
1333 int r;
1334
1335 if (!drm_kms_helper_is_poll_worker()) {
1336 r = pm_runtime_get_sync(connector->dev->dev);
1337 if (r < 0) {
1338 pm_runtime_put_autosuspend(connector->dev->dev);
1339 return connector_status_disconnected;
1340 }
1341 }
1342
1343 if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
1344 ret = connector->status;
1345 goto out;
1346 }
1347
1348 amdgpu_connector_free_edid(connector);
1349
1350 if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
1351 (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
1352 if (encoder) {
1353 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1354 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
1355
1356 /* check if panel is valid */
1357 if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
1358 ret = connector_status_connected;
1359 }
1360 /* eDP is always DP */
1361 amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
1362 if (!amdgpu_dig_connector->edp_on)
1363 amdgpu_atombios_encoder_set_edp_panel_power(connector,
1364 ATOM_TRANSMITTER_ACTION_POWER_ON);
1365 if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
1366 ret = connector_status_connected;
1367 if (!amdgpu_dig_connector->edp_on)
1368 amdgpu_atombios_encoder_set_edp_panel_power(connector,
1369 ATOM_TRANSMITTER_ACTION_POWER_OFF);
1370 } else if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
1371 ENCODER_OBJECT_ID_NONE) {
1372 /* DP bridges are always DP */
1373 amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
1374 /* get the DPCD from the bridge */
1375 amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
1376
1377 if (encoder) {
1378 /* setup ddc on the bridge */
1379 amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
1380 /* bridge chips are always aux */
1381 /* try DDC */
1382 if (amdgpu_display_ddc_probe(amdgpu_connector, true))
1383 ret = connector_status_connected;
1384 else if (amdgpu_connector->dac_load_detect) { /* try load detection */
1385 const struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
1386 ret = encoder_funcs->detect(encoder, connector);
1387 }
1388 }
1389 } else {
1390 amdgpu_dig_connector->dp_sink_type =
1391 amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
1392 if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
1393 ret = connector_status_connected;
1394 if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT)
1395 amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
1396 } else {
1397 if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) {
1398 if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
1399 ret = connector_status_connected;
1400 } else {
1401 /* try non-aux ddc (DP to DVI/HDMI/etc. adapter) */
1402 if (amdgpu_display_ddc_probe(amdgpu_connector,
1403 false))
1404 ret = connector_status_connected;
1405 }
1406 }
1407 }
1408
1409 amdgpu_connector_update_scratch_regs(connector, ret);
1410out:
1411 if (!drm_kms_helper_is_poll_worker()) {
1412 pm_runtime_mark_last_busy(connector->dev->dev);
1413 pm_runtime_put_autosuspend(connector->dev->dev);
1414 }
1415
1416 return ret;
1417}
1418
1419static enum drm_mode_status amdgpu_connector_dp_mode_valid(struct drm_connector *connector,
1420 struct drm_display_mode *mode)
1421{
1422 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1423 struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
1424
1425 /* XXX check mode bandwidth */
1426
1427 if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
1428 (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
1429 struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
1430
1431 if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
1432 return MODE_PANEL;
1433
1434 if (encoder) {
1435 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1436 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
1437
1438 /* AVIVO hardware supports downscaling modes larger than the panel
1439 * to the panel size, but I'm not sure this is desirable.
1440 */
1441 if ((mode->hdisplay > native_mode->hdisplay) ||
1442 (mode->vdisplay > native_mode->vdisplay))
1443 return MODE_PANEL;
1444
1445 /* if scaling is disabled, block non-native modes */
1446 if (amdgpu_encoder->rmx_type == RMX_OFF) {
1447 if ((mode->hdisplay != native_mode->hdisplay) ||
1448 (mode->vdisplay != native_mode->vdisplay))
1449 return MODE_PANEL;
1450 }
1451 }
1452 return MODE_OK;
1453 } else {
1454 if ((amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
1455 (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
1456 return amdgpu_atombios_dp_mode_valid_helper(connector, mode);
1457 } else {
1458 if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
1459 /* HDMI 1.3+ supports max clock of 340 Mhz */
1460 if (mode->clock > 340000)
1461 return MODE_CLOCK_HIGH;
1462 } else {
1463 if (mode->clock > 165000)
1464 return MODE_CLOCK_HIGH;
1465 }
1466 }
1467 }
1468
1469 return MODE_OK;
1470}
1471
1472static int
1473amdgpu_connector_late_register(struct drm_connector *connector)
1474{
1475 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1476 int r = 0;
1477
1478 if (amdgpu_connector->ddc_bus->has_aux) {
1479 amdgpu_connector->ddc_bus->aux.dev = amdgpu_connector->base.kdev;
1480 r = drm_dp_aux_register(&amdgpu_connector->ddc_bus->aux);
1481 }
1482
1483 return r;
1484}
1485
1486static const struct drm_connector_helper_funcs amdgpu_connector_dp_helper_funcs = {
1487 .get_modes = amdgpu_connector_dp_get_modes,
1488 .mode_valid = amdgpu_connector_dp_mode_valid,
1489 .best_encoder = amdgpu_connector_dvi_encoder,
1490};
1491
1492static const struct drm_connector_funcs amdgpu_connector_dp_funcs = {
1493 .dpms = drm_helper_connector_dpms,
1494 .detect = amdgpu_connector_dp_detect,
1495 .fill_modes = drm_helper_probe_single_connector_modes,
1496 .set_property = amdgpu_connector_set_property,
1497 .early_unregister = amdgpu_connector_unregister,
1498 .destroy = amdgpu_connector_destroy,
1499 .force = amdgpu_connector_dvi_force,
1500 .late_register = amdgpu_connector_late_register,
1501};
1502
1503static const struct drm_connector_funcs amdgpu_connector_edp_funcs = {
1504 .dpms = drm_helper_connector_dpms,
1505 .detect = amdgpu_connector_dp_detect,
1506 .fill_modes = drm_helper_probe_single_connector_modes,
1507 .set_property = amdgpu_connector_set_lcd_property,
1508 .early_unregister = amdgpu_connector_unregister,
1509 .destroy = amdgpu_connector_destroy,
1510 .force = amdgpu_connector_dvi_force,
1511 .late_register = amdgpu_connector_late_register,
1512};
1513
1514void
1515amdgpu_connector_add(struct amdgpu_device *adev,
1516 uint32_t connector_id,
1517 uint32_t supported_device,
1518 int connector_type,
1519 struct amdgpu_i2c_bus_rec *i2c_bus,
1520 uint16_t connector_object_id,
1521 struct amdgpu_hpd *hpd,
1522 struct amdgpu_router *router)
1523{
1524 struct drm_device *dev = adev->ddev;
1525 struct drm_connector *connector;
1526 struct drm_connector_list_iter iter;
1527 struct amdgpu_connector *amdgpu_connector;
1528 struct amdgpu_connector_atom_dig *amdgpu_dig_connector;
1529 struct drm_encoder *encoder;
1530 struct amdgpu_encoder *amdgpu_encoder;
1531 struct i2c_adapter *ddc = NULL;
1532 uint32_t subpixel_order = SubPixelNone;
1533 bool shared_ddc = false;
1534 bool is_dp_bridge = false;
1535 bool has_aux = false;
1536
1537 if (connector_type == DRM_MODE_CONNECTOR_Unknown)
1538 return;
1539
1540 /* see if we already added it */
1541 drm_connector_list_iter_begin(dev, &iter);
1542 drm_for_each_connector_iter(connector, &iter) {
1543 amdgpu_connector = to_amdgpu_connector(connector);
1544 if (amdgpu_connector->connector_id == connector_id) {
1545 amdgpu_connector->devices |= supported_device;
1546 drm_connector_list_iter_end(&iter);
1547 return;
1548 }
1549 if (amdgpu_connector->ddc_bus && i2c_bus->valid) {
1550 if (amdgpu_connector->ddc_bus->rec.i2c_id == i2c_bus->i2c_id) {
1551 amdgpu_connector->shared_ddc = true;
1552 shared_ddc = true;
1553 }
1554 if (amdgpu_connector->router_bus && router->ddc_valid &&
1555 (amdgpu_connector->router.router_id == router->router_id)) {
1556 amdgpu_connector->shared_ddc = false;
1557 shared_ddc = false;
1558 }
1559 }
1560 }
1561 drm_connector_list_iter_end(&iter);
1562
1563 /* check if it's a dp bridge */
1564 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1565 amdgpu_encoder = to_amdgpu_encoder(encoder);
1566 if (amdgpu_encoder->devices & supported_device) {
1567 switch (amdgpu_encoder->encoder_id) {
1568 case ENCODER_OBJECT_ID_TRAVIS:
1569 case ENCODER_OBJECT_ID_NUTMEG:
1570 is_dp_bridge = true;
1571 break;
1572 default:
1573 break;
1574 }
1575 }
1576 }
1577
1578 amdgpu_connector = kzalloc(sizeof(struct amdgpu_connector), GFP_KERNEL);
1579 if (!amdgpu_connector)
1580 return;
1581
1582 connector = &amdgpu_connector->base;
1583
1584 amdgpu_connector->connector_id = connector_id;
1585 amdgpu_connector->devices = supported_device;
1586 amdgpu_connector->shared_ddc = shared_ddc;
1587 amdgpu_connector->connector_object_id = connector_object_id;
1588 amdgpu_connector->hpd = *hpd;
1589
1590 amdgpu_connector->router = *router;
1591 if (router->ddc_valid || router->cd_valid) {
1592 amdgpu_connector->router_bus = amdgpu_i2c_lookup(adev, &router->i2c_info);
1593 if (!amdgpu_connector->router_bus)
1594 DRM_ERROR("Failed to assign router i2c bus! Check dmesg for i2c errors.\n");
1595 }
1596
1597 if (is_dp_bridge) {
1598 amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1599 if (!amdgpu_dig_connector)
1600 goto failed;
1601 amdgpu_connector->con_priv = amdgpu_dig_connector;
1602 if (i2c_bus->valid) {
1603 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1604 if (amdgpu_connector->ddc_bus) {
1605 has_aux = true;
1606 ddc = &amdgpu_connector->ddc_bus->adapter;
1607 } else {
1608 DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1609 }
1610 }
1611 switch (connector_type) {
1612 case DRM_MODE_CONNECTOR_VGA:
1613 case DRM_MODE_CONNECTOR_DVIA:
1614 default:
1615 drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1616 &amdgpu_connector_dp_funcs,
1617 connector_type,
1618 ddc);
1619 drm_connector_helper_add(&amdgpu_connector->base,
1620 &amdgpu_connector_dp_helper_funcs);
1621 connector->interlace_allowed = true;
1622 connector->doublescan_allowed = true;
1623 amdgpu_connector->dac_load_detect = true;
1624 drm_object_attach_property(&amdgpu_connector->base.base,
1625 adev->mode_info.load_detect_property,
1626 1);
1627 drm_object_attach_property(&amdgpu_connector->base.base,
1628 dev->mode_config.scaling_mode_property,
1629 DRM_MODE_SCALE_NONE);
1630 break;
1631 case DRM_MODE_CONNECTOR_DVII:
1632 case DRM_MODE_CONNECTOR_DVID:
1633 case DRM_MODE_CONNECTOR_HDMIA:
1634 case DRM_MODE_CONNECTOR_HDMIB:
1635 case DRM_MODE_CONNECTOR_DisplayPort:
1636 drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1637 &amdgpu_connector_dp_funcs,
1638 connector_type,
1639 ddc);
1640 drm_connector_helper_add(&amdgpu_connector->base,
1641 &amdgpu_connector_dp_helper_funcs);
1642 drm_object_attach_property(&amdgpu_connector->base.base,
1643 adev->mode_info.underscan_property,
1644 UNDERSCAN_OFF);
1645 drm_object_attach_property(&amdgpu_connector->base.base,
1646 adev->mode_info.underscan_hborder_property,
1647 0);
1648 drm_object_attach_property(&amdgpu_connector->base.base,
1649 adev->mode_info.underscan_vborder_property,
1650 0);
1651
1652 drm_object_attach_property(&amdgpu_connector->base.base,
1653 dev->mode_config.scaling_mode_property,
1654 DRM_MODE_SCALE_NONE);
1655
1656 drm_object_attach_property(&amdgpu_connector->base.base,
1657 adev->mode_info.dither_property,
1658 AMDGPU_FMT_DITHER_DISABLE);
1659
1660 if (amdgpu_audio != 0)
1661 drm_object_attach_property(&amdgpu_connector->base.base,
1662 adev->mode_info.audio_property,
1663 AMDGPU_AUDIO_AUTO);
1664
1665 subpixel_order = SubPixelHorizontalRGB;
1666 connector->interlace_allowed = true;
1667 if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
1668 connector->doublescan_allowed = true;
1669 else
1670 connector->doublescan_allowed = false;
1671 if (connector_type == DRM_MODE_CONNECTOR_DVII) {
1672 amdgpu_connector->dac_load_detect = true;
1673 drm_object_attach_property(&amdgpu_connector->base.base,
1674 adev->mode_info.load_detect_property,
1675 1);
1676 }
1677 break;
1678 case DRM_MODE_CONNECTOR_LVDS:
1679 case DRM_MODE_CONNECTOR_eDP:
1680 drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1681 &amdgpu_connector_edp_funcs,
1682 connector_type,
1683 ddc);
1684 drm_connector_helper_add(&amdgpu_connector->base,
1685 &amdgpu_connector_dp_helper_funcs);
1686 drm_object_attach_property(&amdgpu_connector->base.base,
1687 dev->mode_config.scaling_mode_property,
1688 DRM_MODE_SCALE_FULLSCREEN);
1689 subpixel_order = SubPixelHorizontalRGB;
1690 connector->interlace_allowed = false;
1691 connector->doublescan_allowed = false;
1692 break;
1693 }
1694 } else {
1695 switch (connector_type) {
1696 case DRM_MODE_CONNECTOR_VGA:
1697 if (i2c_bus->valid) {
1698 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1699 if (!amdgpu_connector->ddc_bus)
1700 DRM_ERROR("VGA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1701 else
1702 ddc = &amdgpu_connector->ddc_bus->adapter;
1703 }
1704 drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1705 &amdgpu_connector_vga_funcs,
1706 connector_type,
1707 ddc);
1708 drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
1709 amdgpu_connector->dac_load_detect = true;
1710 drm_object_attach_property(&amdgpu_connector->base.base,
1711 adev->mode_info.load_detect_property,
1712 1);
1713 drm_object_attach_property(&amdgpu_connector->base.base,
1714 dev->mode_config.scaling_mode_property,
1715 DRM_MODE_SCALE_NONE);
1716 /* no HPD on analog connectors */
1717 amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
1718 connector->interlace_allowed = true;
1719 connector->doublescan_allowed = true;
1720 break;
1721 case DRM_MODE_CONNECTOR_DVIA:
1722 if (i2c_bus->valid) {
1723 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1724 if (!amdgpu_connector->ddc_bus)
1725 DRM_ERROR("DVIA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1726 else
1727 ddc = &amdgpu_connector->ddc_bus->adapter;
1728 }
1729 drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1730 &amdgpu_connector_vga_funcs,
1731 connector_type,
1732 ddc);
1733 drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
1734 amdgpu_connector->dac_load_detect = true;
1735 drm_object_attach_property(&amdgpu_connector->base.base,
1736 adev->mode_info.load_detect_property,
1737 1);
1738 drm_object_attach_property(&amdgpu_connector->base.base,
1739 dev->mode_config.scaling_mode_property,
1740 DRM_MODE_SCALE_NONE);
1741 /* no HPD on analog connectors */
1742 amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
1743 connector->interlace_allowed = true;
1744 connector->doublescan_allowed = true;
1745 break;
1746 case DRM_MODE_CONNECTOR_DVII:
1747 case DRM_MODE_CONNECTOR_DVID:
1748 amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1749 if (!amdgpu_dig_connector)
1750 goto failed;
1751 amdgpu_connector->con_priv = amdgpu_dig_connector;
1752 if (i2c_bus->valid) {
1753 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1754 if (!amdgpu_connector->ddc_bus)
1755 DRM_ERROR("DVI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1756 else
1757 ddc = &amdgpu_connector->ddc_bus->adapter;
1758 }
1759 drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1760 &amdgpu_connector_dvi_funcs,
1761 connector_type,
1762 ddc);
1763 drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
1764 subpixel_order = SubPixelHorizontalRGB;
1765 drm_object_attach_property(&amdgpu_connector->base.base,
1766 adev->mode_info.coherent_mode_property,
1767 1);
1768 drm_object_attach_property(&amdgpu_connector->base.base,
1769 adev->mode_info.underscan_property,
1770 UNDERSCAN_OFF);
1771 drm_object_attach_property(&amdgpu_connector->base.base,
1772 adev->mode_info.underscan_hborder_property,
1773 0);
1774 drm_object_attach_property(&amdgpu_connector->base.base,
1775 adev->mode_info.underscan_vborder_property,
1776 0);
1777 drm_object_attach_property(&amdgpu_connector->base.base,
1778 dev->mode_config.scaling_mode_property,
1779 DRM_MODE_SCALE_NONE);
1780
1781 if (amdgpu_audio != 0) {
1782 drm_object_attach_property(&amdgpu_connector->base.base,
1783 adev->mode_info.audio_property,
1784 AMDGPU_AUDIO_AUTO);
1785 }
1786 drm_object_attach_property(&amdgpu_connector->base.base,
1787 adev->mode_info.dither_property,
1788 AMDGPU_FMT_DITHER_DISABLE);
1789 if (connector_type == DRM_MODE_CONNECTOR_DVII) {
1790 amdgpu_connector->dac_load_detect = true;
1791 drm_object_attach_property(&amdgpu_connector->base.base,
1792 adev->mode_info.load_detect_property,
1793 1);
1794 }
1795 connector->interlace_allowed = true;
1796 if (connector_type == DRM_MODE_CONNECTOR_DVII)
1797 connector->doublescan_allowed = true;
1798 else
1799 connector->doublescan_allowed = false;
1800 break;
1801 case DRM_MODE_CONNECTOR_HDMIA:
1802 case DRM_MODE_CONNECTOR_HDMIB:
1803 amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1804 if (!amdgpu_dig_connector)
1805 goto failed;
1806 amdgpu_connector->con_priv = amdgpu_dig_connector;
1807 if (i2c_bus->valid) {
1808 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1809 if (!amdgpu_connector->ddc_bus)
1810 DRM_ERROR("HDMI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1811 else
1812 ddc = &amdgpu_connector->ddc_bus->adapter;
1813 }
1814 drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1815 &amdgpu_connector_dvi_funcs,
1816 connector_type,
1817 ddc);
1818 drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
1819 drm_object_attach_property(&amdgpu_connector->base.base,
1820 adev->mode_info.coherent_mode_property,
1821 1);
1822 drm_object_attach_property(&amdgpu_connector->base.base,
1823 adev->mode_info.underscan_property,
1824 UNDERSCAN_OFF);
1825 drm_object_attach_property(&amdgpu_connector->base.base,
1826 adev->mode_info.underscan_hborder_property,
1827 0);
1828 drm_object_attach_property(&amdgpu_connector->base.base,
1829 adev->mode_info.underscan_vborder_property,
1830 0);
1831 drm_object_attach_property(&amdgpu_connector->base.base,
1832 dev->mode_config.scaling_mode_property,
1833 DRM_MODE_SCALE_NONE);
1834 if (amdgpu_audio != 0) {
1835 drm_object_attach_property(&amdgpu_connector->base.base,
1836 adev->mode_info.audio_property,
1837 AMDGPU_AUDIO_AUTO);
1838 }
1839 drm_object_attach_property(&amdgpu_connector->base.base,
1840 adev->mode_info.dither_property,
1841 AMDGPU_FMT_DITHER_DISABLE);
1842 subpixel_order = SubPixelHorizontalRGB;
1843 connector->interlace_allowed = true;
1844 if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
1845 connector->doublescan_allowed = true;
1846 else
1847 connector->doublescan_allowed = false;
1848 break;
1849 case DRM_MODE_CONNECTOR_DisplayPort:
1850 amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1851 if (!amdgpu_dig_connector)
1852 goto failed;
1853 amdgpu_connector->con_priv = amdgpu_dig_connector;
1854 if (i2c_bus->valid) {
1855 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1856 if (amdgpu_connector->ddc_bus) {
1857 has_aux = true;
1858 ddc = &amdgpu_connector->ddc_bus->adapter;
1859 } else {
1860 DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1861 }
1862 }
1863 drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1864 &amdgpu_connector_dp_funcs,
1865 connector_type,
1866 ddc);
1867 drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
1868 subpixel_order = SubPixelHorizontalRGB;
1869 drm_object_attach_property(&amdgpu_connector->base.base,
1870 adev->mode_info.coherent_mode_property,
1871 1);
1872 drm_object_attach_property(&amdgpu_connector->base.base,
1873 adev->mode_info.underscan_property,
1874 UNDERSCAN_OFF);
1875 drm_object_attach_property(&amdgpu_connector->base.base,
1876 adev->mode_info.underscan_hborder_property,
1877 0);
1878 drm_object_attach_property(&amdgpu_connector->base.base,
1879 adev->mode_info.underscan_vborder_property,
1880 0);
1881 drm_object_attach_property(&amdgpu_connector->base.base,
1882 dev->mode_config.scaling_mode_property,
1883 DRM_MODE_SCALE_NONE);
1884 if (amdgpu_audio != 0) {
1885 drm_object_attach_property(&amdgpu_connector->base.base,
1886 adev->mode_info.audio_property,
1887 AMDGPU_AUDIO_AUTO);
1888 }
1889 drm_object_attach_property(&amdgpu_connector->base.base,
1890 adev->mode_info.dither_property,
1891 AMDGPU_FMT_DITHER_DISABLE);
1892 connector->interlace_allowed = true;
1893 /* in theory with a DP to VGA converter... */
1894 connector->doublescan_allowed = false;
1895 break;
1896 case DRM_MODE_CONNECTOR_eDP:
1897 amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1898 if (!amdgpu_dig_connector)
1899 goto failed;
1900 amdgpu_connector->con_priv = amdgpu_dig_connector;
1901 if (i2c_bus->valid) {
1902 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1903 if (amdgpu_connector->ddc_bus) {
1904 has_aux = true;
1905 ddc = &amdgpu_connector->ddc_bus->adapter;
1906 } else {
1907 DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1908 }
1909 }
1910 drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1911 &amdgpu_connector_edp_funcs,
1912 connector_type,
1913 ddc);
1914 drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
1915 drm_object_attach_property(&amdgpu_connector->base.base,
1916 dev->mode_config.scaling_mode_property,
1917 DRM_MODE_SCALE_FULLSCREEN);
1918 subpixel_order = SubPixelHorizontalRGB;
1919 connector->interlace_allowed = false;
1920 connector->doublescan_allowed = false;
1921 break;
1922 case DRM_MODE_CONNECTOR_LVDS:
1923 amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1924 if (!amdgpu_dig_connector)
1925 goto failed;
1926 amdgpu_connector->con_priv = amdgpu_dig_connector;
1927 if (i2c_bus->valid) {
1928 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1929 if (!amdgpu_connector->ddc_bus)
1930 DRM_ERROR("LVDS: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1931 else
1932 ddc = &amdgpu_connector->ddc_bus->adapter;
1933 }
1934 drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1935 &amdgpu_connector_lvds_funcs,
1936 connector_type,
1937 ddc);
1938 drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_lvds_helper_funcs);
1939 drm_object_attach_property(&amdgpu_connector->base.base,
1940 dev->mode_config.scaling_mode_property,
1941 DRM_MODE_SCALE_FULLSCREEN);
1942 subpixel_order = SubPixelHorizontalRGB;
1943 connector->interlace_allowed = false;
1944 connector->doublescan_allowed = false;
1945 break;
1946 }
1947 }
1948
1949 if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE) {
1950 if (i2c_bus->valid) {
1951 connector->polled = DRM_CONNECTOR_POLL_CONNECT |
1952 DRM_CONNECTOR_POLL_DISCONNECT;
1953 }
1954 } else
1955 connector->polled = DRM_CONNECTOR_POLL_HPD;
1956
1957 connector->display_info.subpixel_order = subpixel_order;
1958
1959 if (has_aux)
1960 amdgpu_atombios_dp_aux_init(amdgpu_connector);
1961
1962 return;
1963
1964failed:
1965 drm_connector_cleanup(connector);
1966 kfree(connector);
1967}
1/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26
27#include <drm/display/drm_dp_helper.h>
28#include <drm/drm_crtc_helper.h>
29#include <drm/drm_edid.h>
30#include <drm/drm_modeset_helper_vtables.h>
31#include <drm/drm_probe_helper.h>
32#include <drm/amdgpu_drm.h>
33#include "amdgpu.h"
34#include "atom.h"
35#include "atombios_encoders.h"
36#include "atombios_dp.h"
37#include "amdgpu_connectors.h"
38#include "amdgpu_i2c.h"
39#include "amdgpu_display.h"
40
41#include <linux/pm_runtime.h>
42
43void amdgpu_connector_hotplug(struct drm_connector *connector)
44{
45 struct drm_device *dev = connector->dev;
46 struct amdgpu_device *adev = drm_to_adev(dev);
47 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
48
49 /* bail if the connector does not have hpd pin, e.g.,
50 * VGA, TV, etc.
51 */
52 if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE)
53 return;
54
55 amdgpu_display_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
56
57 /* if the connector is already off, don't turn it back on */
58 if (connector->dpms != DRM_MODE_DPMS_ON)
59 return;
60
61 /* just deal with DP (not eDP) here. */
62 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) {
63 struct amdgpu_connector_atom_dig *dig_connector =
64 amdgpu_connector->con_priv;
65
66 /* if existing sink type was not DP no need to retrain */
67 if (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT)
68 return;
69
70 /* first get sink type as it may be reset after (un)plug */
71 dig_connector->dp_sink_type = amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
72 /* don't do anything if sink is not display port, i.e.,
73 * passive dp->(dvi|hdmi) adaptor
74 */
75 if (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT &&
76 amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd) &&
77 amdgpu_atombios_dp_needs_link_train(amdgpu_connector)) {
78 /* Don't start link training before we have the DPCD */
79 if (amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
80 return;
81
82 /* Turn the connector off and back on immediately, which
83 * will trigger link training
84 */
85 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
86 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
87 }
88 }
89}
90
91static void amdgpu_connector_property_change_mode(struct drm_encoder *encoder)
92{
93 struct drm_crtc *crtc = encoder->crtc;
94
95 if (crtc && crtc->enabled) {
96 drm_crtc_helper_set_mode(crtc, &crtc->mode,
97 crtc->x, crtc->y, crtc->primary->fb);
98 }
99}
100
101int amdgpu_connector_get_monitor_bpc(struct drm_connector *connector)
102{
103 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
104 struct amdgpu_connector_atom_dig *dig_connector;
105 int bpc = 8;
106 unsigned int mode_clock, max_tmds_clock;
107
108 switch (connector->connector_type) {
109 case DRM_MODE_CONNECTOR_DVII:
110 case DRM_MODE_CONNECTOR_HDMIB:
111 if (amdgpu_connector->use_digital) {
112 if (connector->display_info.is_hdmi) {
113 if (connector->display_info.bpc)
114 bpc = connector->display_info.bpc;
115 }
116 }
117 break;
118 case DRM_MODE_CONNECTOR_DVID:
119 case DRM_MODE_CONNECTOR_HDMIA:
120 if (connector->display_info.is_hdmi) {
121 if (connector->display_info.bpc)
122 bpc = connector->display_info.bpc;
123 }
124 break;
125 case DRM_MODE_CONNECTOR_DisplayPort:
126 dig_connector = amdgpu_connector->con_priv;
127 if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
128 (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) ||
129 connector->display_info.is_hdmi) {
130 if (connector->display_info.bpc)
131 bpc = connector->display_info.bpc;
132 }
133 break;
134 case DRM_MODE_CONNECTOR_eDP:
135 case DRM_MODE_CONNECTOR_LVDS:
136 if (connector->display_info.bpc)
137 bpc = connector->display_info.bpc;
138 else {
139 const struct drm_connector_helper_funcs *connector_funcs =
140 connector->helper_private;
141 struct drm_encoder *encoder = connector_funcs->best_encoder(connector);
142 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
143 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
144
145 if (dig->lcd_misc & ATOM_PANEL_MISC_V13_6BIT_PER_COLOR)
146 bpc = 6;
147 else if (dig->lcd_misc & ATOM_PANEL_MISC_V13_8BIT_PER_COLOR)
148 bpc = 8;
149 }
150 break;
151 }
152
153 if (connector->display_info.is_hdmi) {
154 /*
155 * Pre DCE-8 hw can't handle > 12 bpc, and more than 12 bpc doesn't make
156 * much sense without support for > 12 bpc framebuffers. RGB 4:4:4 at
157 * 12 bpc is always supported on hdmi deep color sinks, as this is
158 * required by the HDMI-1.3 spec. Clamp to a safe 12 bpc maximum.
159 */
160 if (bpc > 12) {
161 DRM_DEBUG("%s: HDMI deep color %d bpc unsupported. Using 12 bpc.\n",
162 connector->name, bpc);
163 bpc = 12;
164 }
165
166 /* Any defined maximum tmds clock limit we must not exceed? */
167 if (connector->display_info.max_tmds_clock > 0) {
168 /* mode_clock is clock in kHz for mode to be modeset on this connector */
169 mode_clock = amdgpu_connector->pixelclock_for_modeset;
170
171 /* Maximum allowable input clock in kHz */
172 max_tmds_clock = connector->display_info.max_tmds_clock;
173
174 DRM_DEBUG("%s: hdmi mode dotclock %d kHz, max tmds input clock %d kHz.\n",
175 connector->name, mode_clock, max_tmds_clock);
176
177 /* Check if bpc is within clock limit. Try to degrade gracefully otherwise */
178 if ((bpc == 12) && (mode_clock * 3/2 > max_tmds_clock)) {
179 if ((connector->display_info.edid_hdmi_rgb444_dc_modes & DRM_EDID_HDMI_DC_30) &&
180 (mode_clock * 5/4 <= max_tmds_clock))
181 bpc = 10;
182 else
183 bpc = 8;
184
185 DRM_DEBUG("%s: HDMI deep color 12 bpc exceeds max tmds clock. Using %d bpc.\n",
186 connector->name, bpc);
187 }
188
189 if ((bpc == 10) && (mode_clock * 5/4 > max_tmds_clock)) {
190 bpc = 8;
191 DRM_DEBUG("%s: HDMI deep color 10 bpc exceeds max tmds clock. Using %d bpc.\n",
192 connector->name, bpc);
193 }
194 } else if (bpc > 8) {
195 /* max_tmds_clock missing, but hdmi spec mandates it for deep color. */
196 DRM_DEBUG("%s: Required max tmds clock for HDMI deep color missing. Using 8 bpc.\n",
197 connector->name);
198 bpc = 8;
199 }
200 }
201
202 if ((amdgpu_deep_color == 0) && (bpc > 8)) {
203 DRM_DEBUG("%s: Deep color disabled. Set amdgpu module param deep_color=1 to enable.\n",
204 connector->name);
205 bpc = 8;
206 }
207
208 DRM_DEBUG("%s: Display bpc=%d, returned bpc=%d\n",
209 connector->name, connector->display_info.bpc, bpc);
210
211 return bpc;
212}
213
214static void
215amdgpu_connector_update_scratch_regs(struct drm_connector *connector,
216 enum drm_connector_status status)
217{
218 struct drm_encoder *best_encoder;
219 struct drm_encoder *encoder;
220 const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
221 bool connected;
222
223 best_encoder = connector_funcs->best_encoder(connector);
224
225 drm_connector_for_each_possible_encoder(connector, encoder) {
226 if ((encoder == best_encoder) && (status == connector_status_connected))
227 connected = true;
228 else
229 connected = false;
230
231 amdgpu_atombios_encoder_set_bios_scratch_regs(connector, encoder, connected);
232 }
233}
234
235static struct drm_encoder *
236amdgpu_connector_find_encoder(struct drm_connector *connector,
237 int encoder_type)
238{
239 struct drm_encoder *encoder;
240
241 drm_connector_for_each_possible_encoder(connector, encoder) {
242 if (encoder->encoder_type == encoder_type)
243 return encoder;
244 }
245
246 return NULL;
247}
248
249static struct edid *
250amdgpu_connector_get_hardcoded_edid(struct amdgpu_device *adev)
251{
252 return drm_edid_duplicate(drm_edid_raw(adev->mode_info.bios_hardcoded_edid));
253}
254
255static void amdgpu_connector_get_edid(struct drm_connector *connector)
256{
257 struct drm_device *dev = connector->dev;
258 struct amdgpu_device *adev = drm_to_adev(dev);
259 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
260
261 if (amdgpu_connector->edid)
262 return;
263
264 /* on hw with routers, select right port */
265 if (amdgpu_connector->router.ddc_valid)
266 amdgpu_i2c_router_select_ddc_port(amdgpu_connector);
267
268 if ((amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
269 ENCODER_OBJECT_ID_NONE) &&
270 amdgpu_connector->ddc_bus->has_aux) {
271 amdgpu_connector->edid = drm_get_edid(connector,
272 &amdgpu_connector->ddc_bus->aux.ddc);
273 } else if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
274 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
275 struct amdgpu_connector_atom_dig *dig = amdgpu_connector->con_priv;
276
277 if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
278 dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) &&
279 amdgpu_connector->ddc_bus->has_aux)
280 amdgpu_connector->edid = drm_get_edid(connector,
281 &amdgpu_connector->ddc_bus->aux.ddc);
282 else if (amdgpu_connector->ddc_bus)
283 amdgpu_connector->edid = drm_get_edid(connector,
284 &amdgpu_connector->ddc_bus->adapter);
285 } else if (amdgpu_connector->ddc_bus) {
286 amdgpu_connector->edid = drm_get_edid(connector,
287 &amdgpu_connector->ddc_bus->adapter);
288 }
289
290 if (!amdgpu_connector->edid) {
291 /* some laptops provide a hardcoded edid in rom for LCDs */
292 if (((connector->connector_type == DRM_MODE_CONNECTOR_LVDS) ||
293 (connector->connector_type == DRM_MODE_CONNECTOR_eDP))) {
294 amdgpu_connector->edid = amdgpu_connector_get_hardcoded_edid(adev);
295 drm_connector_update_edid_property(connector, amdgpu_connector->edid);
296 }
297 }
298}
299
300static void amdgpu_connector_free_edid(struct drm_connector *connector)
301{
302 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
303
304 kfree(amdgpu_connector->edid);
305 amdgpu_connector->edid = NULL;
306}
307
308static int amdgpu_connector_ddc_get_modes(struct drm_connector *connector)
309{
310 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
311 int ret;
312
313 if (amdgpu_connector->edid) {
314 drm_connector_update_edid_property(connector, amdgpu_connector->edid);
315 ret = drm_add_edid_modes(connector, amdgpu_connector->edid);
316 return ret;
317 }
318 drm_connector_update_edid_property(connector, NULL);
319 return 0;
320}
321
322static struct drm_encoder *
323amdgpu_connector_best_single_encoder(struct drm_connector *connector)
324{
325 struct drm_encoder *encoder;
326
327 /* pick the first one */
328 drm_connector_for_each_possible_encoder(connector, encoder)
329 return encoder;
330
331 return NULL;
332}
333
334static void amdgpu_get_native_mode(struct drm_connector *connector)
335{
336 struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
337 struct amdgpu_encoder *amdgpu_encoder;
338
339 if (encoder == NULL)
340 return;
341
342 amdgpu_encoder = to_amdgpu_encoder(encoder);
343
344 if (!list_empty(&connector->probed_modes)) {
345 struct drm_display_mode *preferred_mode =
346 list_first_entry(&connector->probed_modes,
347 struct drm_display_mode, head);
348
349 amdgpu_encoder->native_mode = *preferred_mode;
350 } else {
351 amdgpu_encoder->native_mode.clock = 0;
352 }
353}
354
355static struct drm_display_mode *
356amdgpu_connector_lcd_native_mode(struct drm_encoder *encoder)
357{
358 struct drm_device *dev = encoder->dev;
359 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
360 struct drm_display_mode *mode = NULL;
361 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
362
363 if (native_mode->hdisplay != 0 &&
364 native_mode->vdisplay != 0 &&
365 native_mode->clock != 0) {
366 mode = drm_mode_duplicate(dev, native_mode);
367 if (!mode)
368 return NULL;
369
370 mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
371 drm_mode_set_name(mode);
372
373 DRM_DEBUG_KMS("Adding native panel mode %s\n", mode->name);
374 } else if (native_mode->hdisplay != 0 &&
375 native_mode->vdisplay != 0) {
376 /* mac laptops without an edid */
377 /* Note that this is not necessarily the exact panel mode,
378 * but an approximation based on the cvt formula. For these
379 * systems we should ideally read the mode info out of the
380 * registers or add a mode table, but this works and is much
381 * simpler.
382 */
383 mode = drm_cvt_mode(dev, native_mode->hdisplay, native_mode->vdisplay, 60, true, false, false);
384 if (!mode)
385 return NULL;
386
387 mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
388 DRM_DEBUG_KMS("Adding cvt approximation of native panel mode %s\n", mode->name);
389 }
390 return mode;
391}
392
393static void amdgpu_connector_add_common_modes(struct drm_encoder *encoder,
394 struct drm_connector *connector)
395{
396 struct drm_device *dev = encoder->dev;
397 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
398 struct drm_display_mode *mode = NULL;
399 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
400 int i;
401 static const struct mode_size {
402 int w;
403 int h;
404 } common_modes[17] = {
405 { 640, 480},
406 { 720, 480},
407 { 800, 600},
408 { 848, 480},
409 {1024, 768},
410 {1152, 768},
411 {1280, 720},
412 {1280, 800},
413 {1280, 854},
414 {1280, 960},
415 {1280, 1024},
416 {1440, 900},
417 {1400, 1050},
418 {1680, 1050},
419 {1600, 1200},
420 {1920, 1080},
421 {1920, 1200}
422 };
423
424 for (i = 0; i < 17; i++) {
425 if (amdgpu_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) {
426 if (common_modes[i].w > 1024 ||
427 common_modes[i].h > 768)
428 continue;
429 }
430 if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
431 if (common_modes[i].w > native_mode->hdisplay ||
432 common_modes[i].h > native_mode->vdisplay ||
433 (common_modes[i].w == native_mode->hdisplay &&
434 common_modes[i].h == native_mode->vdisplay))
435 continue;
436 }
437 if (common_modes[i].w < 320 || common_modes[i].h < 200)
438 continue;
439
440 mode = drm_cvt_mode(dev, common_modes[i].w, common_modes[i].h, 60, false, false, false);
441 if (!mode)
442 return;
443
444 drm_mode_probed_add(connector, mode);
445 }
446}
447
448static int amdgpu_connector_set_property(struct drm_connector *connector,
449 struct drm_property *property,
450 uint64_t val)
451{
452 struct drm_device *dev = connector->dev;
453 struct amdgpu_device *adev = drm_to_adev(dev);
454 struct drm_encoder *encoder;
455 struct amdgpu_encoder *amdgpu_encoder;
456
457 if (property == adev->mode_info.coherent_mode_property) {
458 struct amdgpu_encoder_atom_dig *dig;
459 bool new_coherent_mode;
460
461 /* need to find digital encoder on connector */
462 encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
463 if (!encoder)
464 return 0;
465
466 amdgpu_encoder = to_amdgpu_encoder(encoder);
467
468 if (!amdgpu_encoder->enc_priv)
469 return 0;
470
471 dig = amdgpu_encoder->enc_priv;
472 new_coherent_mode = val ? true : false;
473 if (dig->coherent_mode != new_coherent_mode) {
474 dig->coherent_mode = new_coherent_mode;
475 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
476 }
477 }
478
479 if (property == adev->mode_info.audio_property) {
480 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
481 /* need to find digital encoder on connector */
482 encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
483 if (!encoder)
484 return 0;
485
486 amdgpu_encoder = to_amdgpu_encoder(encoder);
487
488 if (amdgpu_connector->audio != val) {
489 amdgpu_connector->audio = val;
490 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
491 }
492 }
493
494 if (property == adev->mode_info.dither_property) {
495 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
496 /* need to find digital encoder on connector */
497 encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
498 if (!encoder)
499 return 0;
500
501 amdgpu_encoder = to_amdgpu_encoder(encoder);
502
503 if (amdgpu_connector->dither != val) {
504 amdgpu_connector->dither = val;
505 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
506 }
507 }
508
509 if (property == adev->mode_info.underscan_property) {
510 /* need to find digital encoder on connector */
511 encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
512 if (!encoder)
513 return 0;
514
515 amdgpu_encoder = to_amdgpu_encoder(encoder);
516
517 if (amdgpu_encoder->underscan_type != val) {
518 amdgpu_encoder->underscan_type = val;
519 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
520 }
521 }
522
523 if (property == adev->mode_info.underscan_hborder_property) {
524 /* need to find digital encoder on connector */
525 encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
526 if (!encoder)
527 return 0;
528
529 amdgpu_encoder = to_amdgpu_encoder(encoder);
530
531 if (amdgpu_encoder->underscan_hborder != val) {
532 amdgpu_encoder->underscan_hborder = val;
533 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
534 }
535 }
536
537 if (property == adev->mode_info.underscan_vborder_property) {
538 /* need to find digital encoder on connector */
539 encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
540 if (!encoder)
541 return 0;
542
543 amdgpu_encoder = to_amdgpu_encoder(encoder);
544
545 if (amdgpu_encoder->underscan_vborder != val) {
546 amdgpu_encoder->underscan_vborder = val;
547 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
548 }
549 }
550
551 if (property == adev->mode_info.load_detect_property) {
552 struct amdgpu_connector *amdgpu_connector =
553 to_amdgpu_connector(connector);
554
555 if (val == 0)
556 amdgpu_connector->dac_load_detect = false;
557 else
558 amdgpu_connector->dac_load_detect = true;
559 }
560
561 if (property == dev->mode_config.scaling_mode_property) {
562 enum amdgpu_rmx_type rmx_type;
563
564 if (connector->encoder) {
565 amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
566 } else {
567 const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
568
569 amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
570 }
571
572 switch (val) {
573 default:
574 case DRM_MODE_SCALE_NONE:
575 rmx_type = RMX_OFF;
576 break;
577 case DRM_MODE_SCALE_CENTER:
578 rmx_type = RMX_CENTER;
579 break;
580 case DRM_MODE_SCALE_ASPECT:
581 rmx_type = RMX_ASPECT;
582 break;
583 case DRM_MODE_SCALE_FULLSCREEN:
584 rmx_type = RMX_FULL;
585 break;
586 }
587
588 if (amdgpu_encoder->rmx_type == rmx_type)
589 return 0;
590
591 if ((rmx_type != DRM_MODE_SCALE_NONE) &&
592 (amdgpu_encoder->native_mode.clock == 0))
593 return 0;
594
595 amdgpu_encoder->rmx_type = rmx_type;
596
597 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
598 }
599
600 return 0;
601}
602
603static void
604amdgpu_connector_fixup_lcd_native_mode(struct drm_encoder *encoder,
605 struct drm_connector *connector)
606{
607 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
608 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
609 struct drm_display_mode *t, *mode;
610
611 /* If the EDID preferred mode doesn't match the native mode, use it */
612 list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
613 if (mode->type & DRM_MODE_TYPE_PREFERRED) {
614 if (mode->hdisplay != native_mode->hdisplay ||
615 mode->vdisplay != native_mode->vdisplay)
616 drm_mode_copy(native_mode, mode);
617 }
618 }
619
620 /* Try to get native mode details from EDID if necessary */
621 if (!native_mode->clock) {
622 list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
623 if (mode->hdisplay == native_mode->hdisplay &&
624 mode->vdisplay == native_mode->vdisplay) {
625 drm_mode_copy(native_mode, mode);
626 drm_mode_set_crtcinfo(native_mode, CRTC_INTERLACE_HALVE_V);
627 DRM_DEBUG_KMS("Determined LVDS native mode details from EDID\n");
628 break;
629 }
630 }
631 }
632
633 if (!native_mode->clock) {
634 DRM_DEBUG_KMS("No LVDS native mode details, disabling RMX\n");
635 amdgpu_encoder->rmx_type = RMX_OFF;
636 }
637}
638
639static int amdgpu_connector_lvds_get_modes(struct drm_connector *connector)
640{
641 struct drm_encoder *encoder;
642 int ret = 0;
643 struct drm_display_mode *mode;
644
645 amdgpu_connector_get_edid(connector);
646 ret = amdgpu_connector_ddc_get_modes(connector);
647 if (ret > 0) {
648 encoder = amdgpu_connector_best_single_encoder(connector);
649 if (encoder) {
650 amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
651 /* add scaled modes */
652 amdgpu_connector_add_common_modes(encoder, connector);
653 }
654 return ret;
655 }
656
657 encoder = amdgpu_connector_best_single_encoder(connector);
658 if (!encoder)
659 return 0;
660
661 /* we have no EDID modes */
662 mode = amdgpu_connector_lcd_native_mode(encoder);
663 if (mode) {
664 ret = 1;
665 drm_mode_probed_add(connector, mode);
666 /* add the width/height from vbios tables if available */
667 connector->display_info.width_mm = mode->width_mm;
668 connector->display_info.height_mm = mode->height_mm;
669 /* add scaled modes */
670 amdgpu_connector_add_common_modes(encoder, connector);
671 }
672
673 return ret;
674}
675
676static enum drm_mode_status amdgpu_connector_lvds_mode_valid(struct drm_connector *connector,
677 struct drm_display_mode *mode)
678{
679 struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
680
681 if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
682 return MODE_PANEL;
683
684 if (encoder) {
685 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
686 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
687
688 /* AVIVO hardware supports downscaling modes larger than the panel
689 * to the panel size, but I'm not sure this is desirable.
690 */
691 if ((mode->hdisplay > native_mode->hdisplay) ||
692 (mode->vdisplay > native_mode->vdisplay))
693 return MODE_PANEL;
694
695 /* if scaling is disabled, block non-native modes */
696 if (amdgpu_encoder->rmx_type == RMX_OFF) {
697 if ((mode->hdisplay != native_mode->hdisplay) ||
698 (mode->vdisplay != native_mode->vdisplay))
699 return MODE_PANEL;
700 }
701 }
702
703 return MODE_OK;
704}
705
706static enum drm_connector_status
707amdgpu_connector_lvds_detect(struct drm_connector *connector, bool force)
708{
709 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
710 struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
711 enum drm_connector_status ret = connector_status_disconnected;
712 int r;
713
714 if (!drm_kms_helper_is_poll_worker()) {
715 r = pm_runtime_get_sync(connector->dev->dev);
716 if (r < 0) {
717 pm_runtime_put_autosuspend(connector->dev->dev);
718 return connector_status_disconnected;
719 }
720 }
721
722 if (encoder) {
723 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
724 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
725
726 /* check if panel is valid */
727 if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
728 ret = connector_status_connected;
729
730 }
731
732 /* check for edid as well */
733 amdgpu_connector_get_edid(connector);
734 if (amdgpu_connector->edid)
735 ret = connector_status_connected;
736 /* check acpi lid status ??? */
737
738 amdgpu_connector_update_scratch_regs(connector, ret);
739
740 if (!drm_kms_helper_is_poll_worker()) {
741 pm_runtime_mark_last_busy(connector->dev->dev);
742 pm_runtime_put_autosuspend(connector->dev->dev);
743 }
744
745 return ret;
746}
747
748static void amdgpu_connector_unregister(struct drm_connector *connector)
749{
750 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
751
752 if (amdgpu_connector->ddc_bus && amdgpu_connector->ddc_bus->has_aux) {
753 drm_dp_aux_unregister(&amdgpu_connector->ddc_bus->aux);
754 amdgpu_connector->ddc_bus->has_aux = false;
755 }
756}
757
758static void amdgpu_connector_destroy(struct drm_connector *connector)
759{
760 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
761
762 amdgpu_connector_free_edid(connector);
763 kfree(amdgpu_connector->con_priv);
764 drm_connector_unregister(connector);
765 drm_connector_cleanup(connector);
766 kfree(connector);
767}
768
769static int amdgpu_connector_set_lcd_property(struct drm_connector *connector,
770 struct drm_property *property,
771 uint64_t value)
772{
773 struct drm_device *dev = connector->dev;
774 struct amdgpu_encoder *amdgpu_encoder;
775 enum amdgpu_rmx_type rmx_type;
776
777 DRM_DEBUG_KMS("\n");
778 if (property != dev->mode_config.scaling_mode_property)
779 return 0;
780
781 if (connector->encoder)
782 amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
783 else {
784 const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
785
786 amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
787 }
788
789 switch (value) {
790 case DRM_MODE_SCALE_NONE:
791 rmx_type = RMX_OFF;
792 break;
793 case DRM_MODE_SCALE_CENTER:
794 rmx_type = RMX_CENTER;
795 break;
796 case DRM_MODE_SCALE_ASPECT:
797 rmx_type = RMX_ASPECT;
798 break;
799 default:
800 case DRM_MODE_SCALE_FULLSCREEN:
801 rmx_type = RMX_FULL;
802 break;
803 }
804
805 if (amdgpu_encoder->rmx_type == rmx_type)
806 return 0;
807
808 amdgpu_encoder->rmx_type = rmx_type;
809
810 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
811 return 0;
812}
813
814
815static const struct drm_connector_helper_funcs amdgpu_connector_lvds_helper_funcs = {
816 .get_modes = amdgpu_connector_lvds_get_modes,
817 .mode_valid = amdgpu_connector_lvds_mode_valid,
818 .best_encoder = amdgpu_connector_best_single_encoder,
819};
820
821static const struct drm_connector_funcs amdgpu_connector_lvds_funcs = {
822 .dpms = drm_helper_connector_dpms,
823 .detect = amdgpu_connector_lvds_detect,
824 .fill_modes = drm_helper_probe_single_connector_modes,
825 .early_unregister = amdgpu_connector_unregister,
826 .destroy = amdgpu_connector_destroy,
827 .set_property = amdgpu_connector_set_lcd_property,
828};
829
830static int amdgpu_connector_vga_get_modes(struct drm_connector *connector)
831{
832 int ret;
833
834 amdgpu_connector_get_edid(connector);
835 ret = amdgpu_connector_ddc_get_modes(connector);
836 amdgpu_get_native_mode(connector);
837
838 return ret;
839}
840
841static enum drm_mode_status amdgpu_connector_vga_mode_valid(struct drm_connector *connector,
842 struct drm_display_mode *mode)
843{
844 struct drm_device *dev = connector->dev;
845 struct amdgpu_device *adev = drm_to_adev(dev);
846
847 /* XXX check mode bandwidth */
848
849 if ((mode->clock / 10) > adev->clock.max_pixel_clock)
850 return MODE_CLOCK_HIGH;
851
852 return MODE_OK;
853}
854
855static enum drm_connector_status
856amdgpu_connector_vga_detect(struct drm_connector *connector, bool force)
857{
858 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
859 struct drm_encoder *encoder;
860 const struct drm_encoder_helper_funcs *encoder_funcs;
861 bool dret = false;
862 enum drm_connector_status ret = connector_status_disconnected;
863 int r;
864
865 if (!drm_kms_helper_is_poll_worker()) {
866 r = pm_runtime_get_sync(connector->dev->dev);
867 if (r < 0) {
868 pm_runtime_put_autosuspend(connector->dev->dev);
869 return connector_status_disconnected;
870 }
871 }
872
873 encoder = amdgpu_connector_best_single_encoder(connector);
874 if (!encoder)
875 ret = connector_status_disconnected;
876
877 if (amdgpu_connector->ddc_bus)
878 dret = amdgpu_display_ddc_probe(amdgpu_connector, false);
879 if (dret) {
880 amdgpu_connector->detected_by_load = false;
881 amdgpu_connector_free_edid(connector);
882 amdgpu_connector_get_edid(connector);
883
884 if (!amdgpu_connector->edid) {
885 DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
886 connector->name);
887 ret = connector_status_connected;
888 } else {
889 amdgpu_connector->use_digital =
890 !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
891
892 /* some oems have boards with separate digital and analog connectors
893 * with a shared ddc line (often vga + hdmi)
894 */
895 if (amdgpu_connector->use_digital && amdgpu_connector->shared_ddc) {
896 amdgpu_connector_free_edid(connector);
897 ret = connector_status_disconnected;
898 } else {
899 ret = connector_status_connected;
900 }
901 }
902 } else {
903
904 /* if we aren't forcing don't do destructive polling */
905 if (!force) {
906 /* only return the previous status if we last
907 * detected a monitor via load.
908 */
909 if (amdgpu_connector->detected_by_load)
910 ret = connector->status;
911 goto out;
912 }
913
914 if (amdgpu_connector->dac_load_detect && encoder) {
915 encoder_funcs = encoder->helper_private;
916 ret = encoder_funcs->detect(encoder, connector);
917 if (ret != connector_status_disconnected)
918 amdgpu_connector->detected_by_load = true;
919 }
920 }
921
922 amdgpu_connector_update_scratch_regs(connector, ret);
923
924out:
925 if (!drm_kms_helper_is_poll_worker()) {
926 pm_runtime_mark_last_busy(connector->dev->dev);
927 pm_runtime_put_autosuspend(connector->dev->dev);
928 }
929
930 return ret;
931}
932
933static const struct drm_connector_helper_funcs amdgpu_connector_vga_helper_funcs = {
934 .get_modes = amdgpu_connector_vga_get_modes,
935 .mode_valid = amdgpu_connector_vga_mode_valid,
936 .best_encoder = amdgpu_connector_best_single_encoder,
937};
938
939static const struct drm_connector_funcs amdgpu_connector_vga_funcs = {
940 .dpms = drm_helper_connector_dpms,
941 .detect = amdgpu_connector_vga_detect,
942 .fill_modes = drm_helper_probe_single_connector_modes,
943 .early_unregister = amdgpu_connector_unregister,
944 .destroy = amdgpu_connector_destroy,
945 .set_property = amdgpu_connector_set_property,
946};
947
948static bool
949amdgpu_connector_check_hpd_status_unchanged(struct drm_connector *connector)
950{
951 struct drm_device *dev = connector->dev;
952 struct amdgpu_device *adev = drm_to_adev(dev);
953 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
954 enum drm_connector_status status;
955
956 if (amdgpu_connector->hpd.hpd != AMDGPU_HPD_NONE) {
957 if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd))
958 status = connector_status_connected;
959 else
960 status = connector_status_disconnected;
961 if (connector->status == status)
962 return true;
963 }
964
965 return false;
966}
967
968static void amdgpu_connector_shared_ddc(enum drm_connector_status *status,
969 struct drm_connector *connector,
970 struct amdgpu_connector *amdgpu_connector)
971{
972 struct drm_connector *list_connector;
973 struct drm_connector_list_iter iter;
974 struct amdgpu_connector *list_amdgpu_connector;
975 struct drm_device *dev = connector->dev;
976 struct amdgpu_device *adev = drm_to_adev(dev);
977
978 if (amdgpu_connector->shared_ddc && *status == connector_status_connected) {
979 drm_connector_list_iter_begin(dev, &iter);
980 drm_for_each_connector_iter(list_connector,
981 &iter) {
982 if (connector == list_connector)
983 continue;
984 list_amdgpu_connector = to_amdgpu_connector(list_connector);
985 if (list_amdgpu_connector->shared_ddc &&
986 list_amdgpu_connector->ddc_bus->rec.i2c_id ==
987 amdgpu_connector->ddc_bus->rec.i2c_id) {
988 /* cases where both connectors are digital */
989 if (list_connector->connector_type != DRM_MODE_CONNECTOR_VGA) {
990 /* hpd is our only option in this case */
991 if (!amdgpu_display_hpd_sense(adev,
992 amdgpu_connector->hpd.hpd)) {
993 amdgpu_connector_free_edid(connector);
994 *status = connector_status_disconnected;
995 }
996 }
997 }
998 }
999 drm_connector_list_iter_end(&iter);
1000 }
1001}
1002
1003/*
1004 * DVI is complicated
1005 * Do a DDC probe, if DDC probe passes, get the full EDID so
1006 * we can do analog/digital monitor detection at this point.
1007 * If the monitor is an analog monitor or we got no DDC,
1008 * we need to find the DAC encoder object for this connector.
1009 * If we got no DDC, we do load detection on the DAC encoder object.
1010 * If we got analog DDC or load detection passes on the DAC encoder
1011 * we have to check if this analog encoder is shared with anyone else (TV)
1012 * if its shared we have to set the other connector to disconnected.
1013 */
1014static enum drm_connector_status
1015amdgpu_connector_dvi_detect(struct drm_connector *connector, bool force)
1016{
1017 struct drm_device *dev = connector->dev;
1018 struct amdgpu_device *adev = drm_to_adev(dev);
1019 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1020 const struct drm_encoder_helper_funcs *encoder_funcs;
1021 int r;
1022 enum drm_connector_status ret = connector_status_disconnected;
1023 bool dret = false, broken_edid = false;
1024
1025 if (!drm_kms_helper_is_poll_worker()) {
1026 r = pm_runtime_get_sync(connector->dev->dev);
1027 if (r < 0) {
1028 pm_runtime_put_autosuspend(connector->dev->dev);
1029 return connector_status_disconnected;
1030 }
1031 }
1032
1033 if (amdgpu_connector->detected_hpd_without_ddc) {
1034 force = true;
1035 amdgpu_connector->detected_hpd_without_ddc = false;
1036 }
1037
1038 if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
1039 ret = connector->status;
1040 goto exit;
1041 }
1042
1043 if (amdgpu_connector->ddc_bus) {
1044 dret = amdgpu_display_ddc_probe(amdgpu_connector, false);
1045
1046 /* Sometimes the pins required for the DDC probe on DVI
1047 * connectors don't make contact at the same time that the ones
1048 * for HPD do. If the DDC probe fails even though we had an HPD
1049 * signal, try again later
1050 */
1051 if (!dret && !force &&
1052 amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
1053 DRM_DEBUG_KMS("hpd detected without ddc, retrying in 1 second\n");
1054 amdgpu_connector->detected_hpd_without_ddc = true;
1055 schedule_delayed_work(&adev->hotplug_work,
1056 msecs_to_jiffies(1000));
1057 goto exit;
1058 }
1059 }
1060 if (dret) {
1061 amdgpu_connector->detected_by_load = false;
1062 amdgpu_connector_free_edid(connector);
1063 amdgpu_connector_get_edid(connector);
1064
1065 if (!amdgpu_connector->edid) {
1066 DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
1067 connector->name);
1068 ret = connector_status_connected;
1069 broken_edid = true; /* defer use_digital to later */
1070 } else {
1071 amdgpu_connector->use_digital =
1072 !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
1073
1074 /* some oems have boards with separate digital and analog connectors
1075 * with a shared ddc line (often vga + hdmi)
1076 */
1077 if ((!amdgpu_connector->use_digital) && amdgpu_connector->shared_ddc) {
1078 amdgpu_connector_free_edid(connector);
1079 ret = connector_status_disconnected;
1080 } else {
1081 ret = connector_status_connected;
1082 }
1083
1084 /* This gets complicated. We have boards with VGA + HDMI with a
1085 * shared DDC line and we have boards with DVI-D + HDMI with a shared
1086 * DDC line. The latter is more complex because with DVI<->HDMI adapters
1087 * you don't really know what's connected to which port as both are digital.
1088 */
1089 amdgpu_connector_shared_ddc(&ret, connector, amdgpu_connector);
1090 }
1091 }
1092
1093 if ((ret == connector_status_connected) && (amdgpu_connector->use_digital == true))
1094 goto out;
1095
1096 /* DVI-D and HDMI-A are digital only */
1097 if ((connector->connector_type == DRM_MODE_CONNECTOR_DVID) ||
1098 (connector->connector_type == DRM_MODE_CONNECTOR_HDMIA))
1099 goto out;
1100
1101 /* if we aren't forcing don't do destructive polling */
1102 if (!force) {
1103 /* only return the previous status if we last
1104 * detected a monitor via load.
1105 */
1106 if (amdgpu_connector->detected_by_load)
1107 ret = connector->status;
1108 goto out;
1109 }
1110
1111 /* find analog encoder */
1112 if (amdgpu_connector->dac_load_detect) {
1113 struct drm_encoder *encoder;
1114
1115 drm_connector_for_each_possible_encoder(connector, encoder) {
1116 if (encoder->encoder_type != DRM_MODE_ENCODER_DAC &&
1117 encoder->encoder_type != DRM_MODE_ENCODER_TVDAC)
1118 continue;
1119
1120 encoder_funcs = encoder->helper_private;
1121 if (encoder_funcs->detect) {
1122 if (!broken_edid) {
1123 if (ret != connector_status_connected) {
1124 /* deal with analog monitors without DDC */
1125 ret = encoder_funcs->detect(encoder, connector);
1126 if (ret == connector_status_connected) {
1127 amdgpu_connector->use_digital = false;
1128 }
1129 if (ret != connector_status_disconnected)
1130 amdgpu_connector->detected_by_load = true;
1131 }
1132 } else {
1133 enum drm_connector_status lret;
1134 /* assume digital unless load detected otherwise */
1135 amdgpu_connector->use_digital = true;
1136 lret = encoder_funcs->detect(encoder, connector);
1137 DRM_DEBUG_KMS("load_detect %x returned: %x\n",
1138 encoder->encoder_type, lret);
1139 if (lret == connector_status_connected)
1140 amdgpu_connector->use_digital = false;
1141 }
1142 break;
1143 }
1144 }
1145 }
1146
1147out:
1148 /* updated in get modes as well since we need to know if it's analog or digital */
1149 amdgpu_connector_update_scratch_regs(connector, ret);
1150
1151exit:
1152 if (!drm_kms_helper_is_poll_worker()) {
1153 pm_runtime_mark_last_busy(connector->dev->dev);
1154 pm_runtime_put_autosuspend(connector->dev->dev);
1155 }
1156
1157 return ret;
1158}
1159
1160/* okay need to be smart in here about which encoder to pick */
1161static struct drm_encoder *
1162amdgpu_connector_dvi_encoder(struct drm_connector *connector)
1163{
1164 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1165 struct drm_encoder *encoder;
1166
1167 drm_connector_for_each_possible_encoder(connector, encoder) {
1168 if (amdgpu_connector->use_digital == true) {
1169 if (encoder->encoder_type == DRM_MODE_ENCODER_TMDS)
1170 return encoder;
1171 } else {
1172 if (encoder->encoder_type == DRM_MODE_ENCODER_DAC ||
1173 encoder->encoder_type == DRM_MODE_ENCODER_TVDAC)
1174 return encoder;
1175 }
1176 }
1177
1178 /* see if we have a default encoder TODO */
1179
1180 /* then check use digitial */
1181 /* pick the first one */
1182 drm_connector_for_each_possible_encoder(connector, encoder)
1183 return encoder;
1184
1185 return NULL;
1186}
1187
1188static void amdgpu_connector_dvi_force(struct drm_connector *connector)
1189{
1190 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1191
1192 if (connector->force == DRM_FORCE_ON)
1193 amdgpu_connector->use_digital = false;
1194 if (connector->force == DRM_FORCE_ON_DIGITAL)
1195 amdgpu_connector->use_digital = true;
1196}
1197
1198static enum drm_mode_status amdgpu_connector_dvi_mode_valid(struct drm_connector *connector,
1199 struct drm_display_mode *mode)
1200{
1201 struct drm_device *dev = connector->dev;
1202 struct amdgpu_device *adev = drm_to_adev(dev);
1203 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1204
1205 /* XXX check mode bandwidth */
1206
1207 if (amdgpu_connector->use_digital && (mode->clock > 165000)) {
1208 if ((amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I) ||
1209 (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D) ||
1210 (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_HDMI_TYPE_B)) {
1211 return MODE_OK;
1212 } else if (connector->display_info.is_hdmi) {
1213 /* HDMI 1.3+ supports max clock of 340 Mhz */
1214 if (mode->clock > 340000)
1215 return MODE_CLOCK_HIGH;
1216 else
1217 return MODE_OK;
1218 } else {
1219 return MODE_CLOCK_HIGH;
1220 }
1221 }
1222
1223 /* check against the max pixel clock */
1224 if ((mode->clock / 10) > adev->clock.max_pixel_clock)
1225 return MODE_CLOCK_HIGH;
1226
1227 return MODE_OK;
1228}
1229
1230static const struct drm_connector_helper_funcs amdgpu_connector_dvi_helper_funcs = {
1231 .get_modes = amdgpu_connector_vga_get_modes,
1232 .mode_valid = amdgpu_connector_dvi_mode_valid,
1233 .best_encoder = amdgpu_connector_dvi_encoder,
1234};
1235
1236static const struct drm_connector_funcs amdgpu_connector_dvi_funcs = {
1237 .dpms = drm_helper_connector_dpms,
1238 .detect = amdgpu_connector_dvi_detect,
1239 .fill_modes = drm_helper_probe_single_connector_modes,
1240 .set_property = amdgpu_connector_set_property,
1241 .early_unregister = amdgpu_connector_unregister,
1242 .destroy = amdgpu_connector_destroy,
1243 .force = amdgpu_connector_dvi_force,
1244};
1245
1246static int amdgpu_connector_dp_get_modes(struct drm_connector *connector)
1247{
1248 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1249 struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
1250 struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
1251 int ret;
1252
1253 if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
1254 (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
1255 struct drm_display_mode *mode;
1256
1257 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
1258 if (!amdgpu_dig_connector->edp_on)
1259 amdgpu_atombios_encoder_set_edp_panel_power(connector,
1260 ATOM_TRANSMITTER_ACTION_POWER_ON);
1261 amdgpu_connector_get_edid(connector);
1262 ret = amdgpu_connector_ddc_get_modes(connector);
1263 if (!amdgpu_dig_connector->edp_on)
1264 amdgpu_atombios_encoder_set_edp_panel_power(connector,
1265 ATOM_TRANSMITTER_ACTION_POWER_OFF);
1266 } else {
1267 /* need to setup ddc on the bridge */
1268 if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
1269 ENCODER_OBJECT_ID_NONE) {
1270 if (encoder)
1271 amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
1272 }
1273 amdgpu_connector_get_edid(connector);
1274 ret = amdgpu_connector_ddc_get_modes(connector);
1275 }
1276
1277 if (ret > 0) {
1278 if (encoder) {
1279 amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
1280 /* add scaled modes */
1281 amdgpu_connector_add_common_modes(encoder, connector);
1282 }
1283 return ret;
1284 }
1285
1286 if (!encoder)
1287 return 0;
1288
1289 /* we have no EDID modes */
1290 mode = amdgpu_connector_lcd_native_mode(encoder);
1291 if (mode) {
1292 ret = 1;
1293 drm_mode_probed_add(connector, mode);
1294 /* add the width/height from vbios tables if available */
1295 connector->display_info.width_mm = mode->width_mm;
1296 connector->display_info.height_mm = mode->height_mm;
1297 /* add scaled modes */
1298 amdgpu_connector_add_common_modes(encoder, connector);
1299 }
1300 } else {
1301 /* need to setup ddc on the bridge */
1302 if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
1303 ENCODER_OBJECT_ID_NONE) {
1304 if (encoder)
1305 amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
1306 }
1307 amdgpu_connector_get_edid(connector);
1308 ret = amdgpu_connector_ddc_get_modes(connector);
1309
1310 amdgpu_get_native_mode(connector);
1311 }
1312
1313 return ret;
1314}
1315
1316u16 amdgpu_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector)
1317{
1318 struct drm_encoder *encoder;
1319 struct amdgpu_encoder *amdgpu_encoder;
1320
1321 drm_connector_for_each_possible_encoder(connector, encoder) {
1322 amdgpu_encoder = to_amdgpu_encoder(encoder);
1323
1324 switch (amdgpu_encoder->encoder_id) {
1325 case ENCODER_OBJECT_ID_TRAVIS:
1326 case ENCODER_OBJECT_ID_NUTMEG:
1327 return amdgpu_encoder->encoder_id;
1328 default:
1329 break;
1330 }
1331 }
1332
1333 return ENCODER_OBJECT_ID_NONE;
1334}
1335
1336static bool amdgpu_connector_encoder_is_hbr2(struct drm_connector *connector)
1337{
1338 struct drm_encoder *encoder;
1339 struct amdgpu_encoder *amdgpu_encoder;
1340 bool found = false;
1341
1342 drm_connector_for_each_possible_encoder(connector, encoder) {
1343 amdgpu_encoder = to_amdgpu_encoder(encoder);
1344 if (amdgpu_encoder->caps & ATOM_ENCODER_CAP_RECORD_HBR2)
1345 found = true;
1346 }
1347
1348 return found;
1349}
1350
1351bool amdgpu_connector_is_dp12_capable(struct drm_connector *connector)
1352{
1353 struct drm_device *dev = connector->dev;
1354 struct amdgpu_device *adev = drm_to_adev(dev);
1355
1356 if ((adev->clock.default_dispclk >= 53900) &&
1357 amdgpu_connector_encoder_is_hbr2(connector)) {
1358 return true;
1359 }
1360
1361 return false;
1362}
1363
1364static enum drm_connector_status
1365amdgpu_connector_dp_detect(struct drm_connector *connector, bool force)
1366{
1367 struct drm_device *dev = connector->dev;
1368 struct amdgpu_device *adev = drm_to_adev(dev);
1369 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1370 enum drm_connector_status ret = connector_status_disconnected;
1371 struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
1372 struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
1373 int r;
1374
1375 if (!drm_kms_helper_is_poll_worker()) {
1376 r = pm_runtime_get_sync(connector->dev->dev);
1377 if (r < 0) {
1378 pm_runtime_put_autosuspend(connector->dev->dev);
1379 return connector_status_disconnected;
1380 }
1381 }
1382
1383 if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
1384 ret = connector->status;
1385 goto out;
1386 }
1387
1388 amdgpu_connector_free_edid(connector);
1389
1390 if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
1391 (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
1392 if (encoder) {
1393 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1394 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
1395
1396 /* check if panel is valid */
1397 if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
1398 ret = connector_status_connected;
1399 }
1400 /* eDP is always DP */
1401 amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
1402 if (!amdgpu_dig_connector->edp_on)
1403 amdgpu_atombios_encoder_set_edp_panel_power(connector,
1404 ATOM_TRANSMITTER_ACTION_POWER_ON);
1405 if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
1406 ret = connector_status_connected;
1407 if (!amdgpu_dig_connector->edp_on)
1408 amdgpu_atombios_encoder_set_edp_panel_power(connector,
1409 ATOM_TRANSMITTER_ACTION_POWER_OFF);
1410 } else if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
1411 ENCODER_OBJECT_ID_NONE) {
1412 /* DP bridges are always DP */
1413 amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
1414 /* get the DPCD from the bridge */
1415 amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
1416
1417 if (encoder) {
1418 /* setup ddc on the bridge */
1419 amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
1420 /* bridge chips are always aux */
1421 /* try DDC */
1422 if (amdgpu_display_ddc_probe(amdgpu_connector, true))
1423 ret = connector_status_connected;
1424 else if (amdgpu_connector->dac_load_detect) { /* try load detection */
1425 const struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
1426
1427 ret = encoder_funcs->detect(encoder, connector);
1428 }
1429 }
1430 } else {
1431 amdgpu_dig_connector->dp_sink_type =
1432 amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
1433 if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
1434 ret = connector_status_connected;
1435 if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT)
1436 amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
1437 } else {
1438 if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) {
1439 if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
1440 ret = connector_status_connected;
1441 } else {
1442 /* try non-aux ddc (DP to DVI/HDMI/etc. adapter) */
1443 if (amdgpu_display_ddc_probe(amdgpu_connector,
1444 false))
1445 ret = connector_status_connected;
1446 }
1447 }
1448 }
1449
1450 amdgpu_connector_update_scratch_regs(connector, ret);
1451out:
1452 if (!drm_kms_helper_is_poll_worker()) {
1453 pm_runtime_mark_last_busy(connector->dev->dev);
1454 pm_runtime_put_autosuspend(connector->dev->dev);
1455 }
1456
1457 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
1458 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
1459 drm_dp_set_subconnector_property(&amdgpu_connector->base,
1460 ret,
1461 amdgpu_dig_connector->dpcd,
1462 amdgpu_dig_connector->downstream_ports);
1463 return ret;
1464}
1465
1466static enum drm_mode_status amdgpu_connector_dp_mode_valid(struct drm_connector *connector,
1467 struct drm_display_mode *mode)
1468{
1469 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1470 struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
1471
1472 /* XXX check mode bandwidth */
1473
1474 if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
1475 (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
1476 struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
1477
1478 if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
1479 return MODE_PANEL;
1480
1481 if (encoder) {
1482 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1483 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
1484
1485 /* AVIVO hardware supports downscaling modes larger than the panel
1486 * to the panel size, but I'm not sure this is desirable.
1487 */
1488 if ((mode->hdisplay > native_mode->hdisplay) ||
1489 (mode->vdisplay > native_mode->vdisplay))
1490 return MODE_PANEL;
1491
1492 /* if scaling is disabled, block non-native modes */
1493 if (amdgpu_encoder->rmx_type == RMX_OFF) {
1494 if ((mode->hdisplay != native_mode->hdisplay) ||
1495 (mode->vdisplay != native_mode->vdisplay))
1496 return MODE_PANEL;
1497 }
1498 }
1499 return MODE_OK;
1500 } else {
1501 if ((amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
1502 (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
1503 return amdgpu_atombios_dp_mode_valid_helper(connector, mode);
1504 } else {
1505 if (connector->display_info.is_hdmi) {
1506 /* HDMI 1.3+ supports max clock of 340 Mhz */
1507 if (mode->clock > 340000)
1508 return MODE_CLOCK_HIGH;
1509 } else {
1510 if (mode->clock > 165000)
1511 return MODE_CLOCK_HIGH;
1512 }
1513 }
1514 }
1515
1516 return MODE_OK;
1517}
1518
1519static int
1520amdgpu_connector_late_register(struct drm_connector *connector)
1521{
1522 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1523 int r = 0;
1524
1525 if (amdgpu_connector->ddc_bus->has_aux) {
1526 amdgpu_connector->ddc_bus->aux.dev = amdgpu_connector->base.kdev;
1527 r = drm_dp_aux_register(&amdgpu_connector->ddc_bus->aux);
1528 }
1529
1530 return r;
1531}
1532
1533static const struct drm_connector_helper_funcs amdgpu_connector_dp_helper_funcs = {
1534 .get_modes = amdgpu_connector_dp_get_modes,
1535 .mode_valid = amdgpu_connector_dp_mode_valid,
1536 .best_encoder = amdgpu_connector_dvi_encoder,
1537};
1538
1539static const struct drm_connector_funcs amdgpu_connector_dp_funcs = {
1540 .dpms = drm_helper_connector_dpms,
1541 .detect = amdgpu_connector_dp_detect,
1542 .fill_modes = drm_helper_probe_single_connector_modes,
1543 .set_property = amdgpu_connector_set_property,
1544 .early_unregister = amdgpu_connector_unregister,
1545 .destroy = amdgpu_connector_destroy,
1546 .force = amdgpu_connector_dvi_force,
1547 .late_register = amdgpu_connector_late_register,
1548};
1549
1550static const struct drm_connector_funcs amdgpu_connector_edp_funcs = {
1551 .dpms = drm_helper_connector_dpms,
1552 .detect = amdgpu_connector_dp_detect,
1553 .fill_modes = drm_helper_probe_single_connector_modes,
1554 .set_property = amdgpu_connector_set_lcd_property,
1555 .early_unregister = amdgpu_connector_unregister,
1556 .destroy = amdgpu_connector_destroy,
1557 .force = amdgpu_connector_dvi_force,
1558 .late_register = amdgpu_connector_late_register,
1559};
1560
1561void
1562amdgpu_connector_add(struct amdgpu_device *adev,
1563 uint32_t connector_id,
1564 uint32_t supported_device,
1565 int connector_type,
1566 struct amdgpu_i2c_bus_rec *i2c_bus,
1567 uint16_t connector_object_id,
1568 struct amdgpu_hpd *hpd,
1569 struct amdgpu_router *router)
1570{
1571 struct drm_device *dev = adev_to_drm(adev);
1572 struct drm_connector *connector;
1573 struct drm_connector_list_iter iter;
1574 struct amdgpu_connector *amdgpu_connector;
1575 struct amdgpu_connector_atom_dig *amdgpu_dig_connector;
1576 struct drm_encoder *encoder;
1577 struct amdgpu_encoder *amdgpu_encoder;
1578 struct i2c_adapter *ddc = NULL;
1579 uint32_t subpixel_order = SubPixelNone;
1580 bool shared_ddc = false;
1581 bool is_dp_bridge = false;
1582 bool has_aux = false;
1583
1584 if (connector_type == DRM_MODE_CONNECTOR_Unknown)
1585 return;
1586
1587 /* see if we already added it */
1588 drm_connector_list_iter_begin(dev, &iter);
1589 drm_for_each_connector_iter(connector, &iter) {
1590 amdgpu_connector = to_amdgpu_connector(connector);
1591 if (amdgpu_connector->connector_id == connector_id) {
1592 amdgpu_connector->devices |= supported_device;
1593 drm_connector_list_iter_end(&iter);
1594 return;
1595 }
1596 if (amdgpu_connector->ddc_bus && i2c_bus->valid) {
1597 if (amdgpu_connector->ddc_bus->rec.i2c_id == i2c_bus->i2c_id) {
1598 amdgpu_connector->shared_ddc = true;
1599 shared_ddc = true;
1600 }
1601 if (amdgpu_connector->router_bus && router->ddc_valid &&
1602 (amdgpu_connector->router.router_id == router->router_id)) {
1603 amdgpu_connector->shared_ddc = false;
1604 shared_ddc = false;
1605 }
1606 }
1607 }
1608 drm_connector_list_iter_end(&iter);
1609
1610 /* check if it's a dp bridge */
1611 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1612 amdgpu_encoder = to_amdgpu_encoder(encoder);
1613 if (amdgpu_encoder->devices & supported_device) {
1614 switch (amdgpu_encoder->encoder_id) {
1615 case ENCODER_OBJECT_ID_TRAVIS:
1616 case ENCODER_OBJECT_ID_NUTMEG:
1617 is_dp_bridge = true;
1618 break;
1619 default:
1620 break;
1621 }
1622 }
1623 }
1624
1625 amdgpu_connector = kzalloc(sizeof(struct amdgpu_connector), GFP_KERNEL);
1626 if (!amdgpu_connector)
1627 return;
1628
1629 connector = &amdgpu_connector->base;
1630
1631 amdgpu_connector->connector_id = connector_id;
1632 amdgpu_connector->devices = supported_device;
1633 amdgpu_connector->shared_ddc = shared_ddc;
1634 amdgpu_connector->connector_object_id = connector_object_id;
1635 amdgpu_connector->hpd = *hpd;
1636
1637 amdgpu_connector->router = *router;
1638 if (router->ddc_valid || router->cd_valid) {
1639 amdgpu_connector->router_bus = amdgpu_i2c_lookup(adev, &router->i2c_info);
1640 if (!amdgpu_connector->router_bus)
1641 DRM_ERROR("Failed to assign router i2c bus! Check dmesg for i2c errors.\n");
1642 }
1643
1644 if (is_dp_bridge) {
1645 amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1646 if (!amdgpu_dig_connector)
1647 goto failed;
1648 amdgpu_connector->con_priv = amdgpu_dig_connector;
1649 if (i2c_bus->valid) {
1650 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1651 if (amdgpu_connector->ddc_bus) {
1652 has_aux = true;
1653 ddc = &amdgpu_connector->ddc_bus->adapter;
1654 } else {
1655 DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1656 }
1657 }
1658 switch (connector_type) {
1659 case DRM_MODE_CONNECTOR_VGA:
1660 case DRM_MODE_CONNECTOR_DVIA:
1661 default:
1662 drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1663 &amdgpu_connector_dp_funcs,
1664 connector_type,
1665 ddc);
1666 drm_connector_helper_add(&amdgpu_connector->base,
1667 &amdgpu_connector_dp_helper_funcs);
1668 connector->interlace_allowed = true;
1669 connector->doublescan_allowed = true;
1670 amdgpu_connector->dac_load_detect = true;
1671 drm_object_attach_property(&amdgpu_connector->base.base,
1672 adev->mode_info.load_detect_property,
1673 1);
1674 drm_object_attach_property(&amdgpu_connector->base.base,
1675 dev->mode_config.scaling_mode_property,
1676 DRM_MODE_SCALE_NONE);
1677 break;
1678 case DRM_MODE_CONNECTOR_DVII:
1679 case DRM_MODE_CONNECTOR_DVID:
1680 case DRM_MODE_CONNECTOR_HDMIA:
1681 case DRM_MODE_CONNECTOR_HDMIB:
1682 case DRM_MODE_CONNECTOR_DisplayPort:
1683 drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1684 &amdgpu_connector_dp_funcs,
1685 connector_type,
1686 ddc);
1687 drm_connector_helper_add(&amdgpu_connector->base,
1688 &amdgpu_connector_dp_helper_funcs);
1689 drm_object_attach_property(&amdgpu_connector->base.base,
1690 adev->mode_info.underscan_property,
1691 UNDERSCAN_OFF);
1692 drm_object_attach_property(&amdgpu_connector->base.base,
1693 adev->mode_info.underscan_hborder_property,
1694 0);
1695 drm_object_attach_property(&amdgpu_connector->base.base,
1696 adev->mode_info.underscan_vborder_property,
1697 0);
1698
1699 drm_object_attach_property(&amdgpu_connector->base.base,
1700 dev->mode_config.scaling_mode_property,
1701 DRM_MODE_SCALE_NONE);
1702
1703 drm_object_attach_property(&amdgpu_connector->base.base,
1704 adev->mode_info.dither_property,
1705 AMDGPU_FMT_DITHER_DISABLE);
1706
1707 if (amdgpu_audio != 0) {
1708 drm_object_attach_property(&amdgpu_connector->base.base,
1709 adev->mode_info.audio_property,
1710 AMDGPU_AUDIO_AUTO);
1711 amdgpu_connector->audio = AMDGPU_AUDIO_AUTO;
1712 }
1713
1714 subpixel_order = SubPixelHorizontalRGB;
1715 connector->interlace_allowed = true;
1716 if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
1717 connector->doublescan_allowed = true;
1718 else
1719 connector->doublescan_allowed = false;
1720 if (connector_type == DRM_MODE_CONNECTOR_DVII) {
1721 amdgpu_connector->dac_load_detect = true;
1722 drm_object_attach_property(&amdgpu_connector->base.base,
1723 adev->mode_info.load_detect_property,
1724 1);
1725 }
1726 break;
1727 case DRM_MODE_CONNECTOR_LVDS:
1728 case DRM_MODE_CONNECTOR_eDP:
1729 drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1730 &amdgpu_connector_edp_funcs,
1731 connector_type,
1732 ddc);
1733 drm_connector_helper_add(&amdgpu_connector->base,
1734 &amdgpu_connector_dp_helper_funcs);
1735 drm_object_attach_property(&amdgpu_connector->base.base,
1736 dev->mode_config.scaling_mode_property,
1737 DRM_MODE_SCALE_FULLSCREEN);
1738 subpixel_order = SubPixelHorizontalRGB;
1739 connector->interlace_allowed = false;
1740 connector->doublescan_allowed = false;
1741 break;
1742 }
1743 } else {
1744 switch (connector_type) {
1745 case DRM_MODE_CONNECTOR_VGA:
1746 if (i2c_bus->valid) {
1747 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1748 if (!amdgpu_connector->ddc_bus)
1749 DRM_ERROR("VGA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1750 else
1751 ddc = &amdgpu_connector->ddc_bus->adapter;
1752 }
1753 drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1754 &amdgpu_connector_vga_funcs,
1755 connector_type,
1756 ddc);
1757 drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
1758 amdgpu_connector->dac_load_detect = true;
1759 drm_object_attach_property(&amdgpu_connector->base.base,
1760 adev->mode_info.load_detect_property,
1761 1);
1762 drm_object_attach_property(&amdgpu_connector->base.base,
1763 dev->mode_config.scaling_mode_property,
1764 DRM_MODE_SCALE_NONE);
1765 /* no HPD on analog connectors */
1766 amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
1767 connector->interlace_allowed = true;
1768 connector->doublescan_allowed = true;
1769 break;
1770 case DRM_MODE_CONNECTOR_DVIA:
1771 if (i2c_bus->valid) {
1772 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1773 if (!amdgpu_connector->ddc_bus)
1774 DRM_ERROR("DVIA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1775 else
1776 ddc = &amdgpu_connector->ddc_bus->adapter;
1777 }
1778 drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1779 &amdgpu_connector_vga_funcs,
1780 connector_type,
1781 ddc);
1782 drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
1783 amdgpu_connector->dac_load_detect = true;
1784 drm_object_attach_property(&amdgpu_connector->base.base,
1785 adev->mode_info.load_detect_property,
1786 1);
1787 drm_object_attach_property(&amdgpu_connector->base.base,
1788 dev->mode_config.scaling_mode_property,
1789 DRM_MODE_SCALE_NONE);
1790 /* no HPD on analog connectors */
1791 amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
1792 connector->interlace_allowed = true;
1793 connector->doublescan_allowed = true;
1794 break;
1795 case DRM_MODE_CONNECTOR_DVII:
1796 case DRM_MODE_CONNECTOR_DVID:
1797 amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1798 if (!amdgpu_dig_connector)
1799 goto failed;
1800 amdgpu_connector->con_priv = amdgpu_dig_connector;
1801 if (i2c_bus->valid) {
1802 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1803 if (!amdgpu_connector->ddc_bus)
1804 DRM_ERROR("DVI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1805 else
1806 ddc = &amdgpu_connector->ddc_bus->adapter;
1807 }
1808 drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1809 &amdgpu_connector_dvi_funcs,
1810 connector_type,
1811 ddc);
1812 drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
1813 subpixel_order = SubPixelHorizontalRGB;
1814 drm_object_attach_property(&amdgpu_connector->base.base,
1815 adev->mode_info.coherent_mode_property,
1816 1);
1817 drm_object_attach_property(&amdgpu_connector->base.base,
1818 adev->mode_info.underscan_property,
1819 UNDERSCAN_OFF);
1820 drm_object_attach_property(&amdgpu_connector->base.base,
1821 adev->mode_info.underscan_hborder_property,
1822 0);
1823 drm_object_attach_property(&amdgpu_connector->base.base,
1824 adev->mode_info.underscan_vborder_property,
1825 0);
1826 drm_object_attach_property(&amdgpu_connector->base.base,
1827 dev->mode_config.scaling_mode_property,
1828 DRM_MODE_SCALE_NONE);
1829
1830 if (amdgpu_audio != 0) {
1831 drm_object_attach_property(&amdgpu_connector->base.base,
1832 adev->mode_info.audio_property,
1833 AMDGPU_AUDIO_AUTO);
1834 amdgpu_connector->audio = AMDGPU_AUDIO_AUTO;
1835 }
1836 drm_object_attach_property(&amdgpu_connector->base.base,
1837 adev->mode_info.dither_property,
1838 AMDGPU_FMT_DITHER_DISABLE);
1839 if (connector_type == DRM_MODE_CONNECTOR_DVII) {
1840 amdgpu_connector->dac_load_detect = true;
1841 drm_object_attach_property(&amdgpu_connector->base.base,
1842 adev->mode_info.load_detect_property,
1843 1);
1844 }
1845 connector->interlace_allowed = true;
1846 if (connector_type == DRM_MODE_CONNECTOR_DVII)
1847 connector->doublescan_allowed = true;
1848 else
1849 connector->doublescan_allowed = false;
1850 break;
1851 case DRM_MODE_CONNECTOR_HDMIA:
1852 case DRM_MODE_CONNECTOR_HDMIB:
1853 amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1854 if (!amdgpu_dig_connector)
1855 goto failed;
1856 amdgpu_connector->con_priv = amdgpu_dig_connector;
1857 if (i2c_bus->valid) {
1858 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1859 if (!amdgpu_connector->ddc_bus)
1860 DRM_ERROR("HDMI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1861 else
1862 ddc = &amdgpu_connector->ddc_bus->adapter;
1863 }
1864 drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1865 &amdgpu_connector_dvi_funcs,
1866 connector_type,
1867 ddc);
1868 drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
1869 drm_object_attach_property(&amdgpu_connector->base.base,
1870 adev->mode_info.coherent_mode_property,
1871 1);
1872 drm_object_attach_property(&amdgpu_connector->base.base,
1873 adev->mode_info.underscan_property,
1874 UNDERSCAN_OFF);
1875 drm_object_attach_property(&amdgpu_connector->base.base,
1876 adev->mode_info.underscan_hborder_property,
1877 0);
1878 drm_object_attach_property(&amdgpu_connector->base.base,
1879 adev->mode_info.underscan_vborder_property,
1880 0);
1881 drm_object_attach_property(&amdgpu_connector->base.base,
1882 dev->mode_config.scaling_mode_property,
1883 DRM_MODE_SCALE_NONE);
1884 if (amdgpu_audio != 0) {
1885 drm_object_attach_property(&amdgpu_connector->base.base,
1886 adev->mode_info.audio_property,
1887 AMDGPU_AUDIO_AUTO);
1888 amdgpu_connector->audio = AMDGPU_AUDIO_AUTO;
1889 }
1890 drm_object_attach_property(&amdgpu_connector->base.base,
1891 adev->mode_info.dither_property,
1892 AMDGPU_FMT_DITHER_DISABLE);
1893 subpixel_order = SubPixelHorizontalRGB;
1894 connector->interlace_allowed = true;
1895 if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
1896 connector->doublescan_allowed = true;
1897 else
1898 connector->doublescan_allowed = false;
1899 break;
1900 case DRM_MODE_CONNECTOR_DisplayPort:
1901 amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1902 if (!amdgpu_dig_connector)
1903 goto failed;
1904 amdgpu_connector->con_priv = amdgpu_dig_connector;
1905 if (i2c_bus->valid) {
1906 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1907 if (amdgpu_connector->ddc_bus) {
1908 has_aux = true;
1909 ddc = &amdgpu_connector->ddc_bus->adapter;
1910 } else {
1911 DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1912 }
1913 }
1914 drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1915 &amdgpu_connector_dp_funcs,
1916 connector_type,
1917 ddc);
1918 drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
1919 subpixel_order = SubPixelHorizontalRGB;
1920 drm_object_attach_property(&amdgpu_connector->base.base,
1921 adev->mode_info.coherent_mode_property,
1922 1);
1923 drm_object_attach_property(&amdgpu_connector->base.base,
1924 adev->mode_info.underscan_property,
1925 UNDERSCAN_OFF);
1926 drm_object_attach_property(&amdgpu_connector->base.base,
1927 adev->mode_info.underscan_hborder_property,
1928 0);
1929 drm_object_attach_property(&amdgpu_connector->base.base,
1930 adev->mode_info.underscan_vborder_property,
1931 0);
1932 drm_object_attach_property(&amdgpu_connector->base.base,
1933 dev->mode_config.scaling_mode_property,
1934 DRM_MODE_SCALE_NONE);
1935 if (amdgpu_audio != 0) {
1936 drm_object_attach_property(&amdgpu_connector->base.base,
1937 adev->mode_info.audio_property,
1938 AMDGPU_AUDIO_AUTO);
1939 amdgpu_connector->audio = AMDGPU_AUDIO_AUTO;
1940 }
1941 drm_object_attach_property(&amdgpu_connector->base.base,
1942 adev->mode_info.dither_property,
1943 AMDGPU_FMT_DITHER_DISABLE);
1944 connector->interlace_allowed = true;
1945 /* in theory with a DP to VGA converter... */
1946 connector->doublescan_allowed = false;
1947 break;
1948 case DRM_MODE_CONNECTOR_eDP:
1949 amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1950 if (!amdgpu_dig_connector)
1951 goto failed;
1952 amdgpu_connector->con_priv = amdgpu_dig_connector;
1953 if (i2c_bus->valid) {
1954 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1955 if (amdgpu_connector->ddc_bus) {
1956 has_aux = true;
1957 ddc = &amdgpu_connector->ddc_bus->adapter;
1958 } else {
1959 DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1960 }
1961 }
1962 drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1963 &amdgpu_connector_edp_funcs,
1964 connector_type,
1965 ddc);
1966 drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
1967 drm_object_attach_property(&amdgpu_connector->base.base,
1968 dev->mode_config.scaling_mode_property,
1969 DRM_MODE_SCALE_FULLSCREEN);
1970 subpixel_order = SubPixelHorizontalRGB;
1971 connector->interlace_allowed = false;
1972 connector->doublescan_allowed = false;
1973 break;
1974 case DRM_MODE_CONNECTOR_LVDS:
1975 amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1976 if (!amdgpu_dig_connector)
1977 goto failed;
1978 amdgpu_connector->con_priv = amdgpu_dig_connector;
1979 if (i2c_bus->valid) {
1980 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1981 if (!amdgpu_connector->ddc_bus)
1982 DRM_ERROR("LVDS: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1983 else
1984 ddc = &amdgpu_connector->ddc_bus->adapter;
1985 }
1986 drm_connector_init_with_ddc(dev, &amdgpu_connector->base,
1987 &amdgpu_connector_lvds_funcs,
1988 connector_type,
1989 ddc);
1990 drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_lvds_helper_funcs);
1991 drm_object_attach_property(&amdgpu_connector->base.base,
1992 dev->mode_config.scaling_mode_property,
1993 DRM_MODE_SCALE_FULLSCREEN);
1994 subpixel_order = SubPixelHorizontalRGB;
1995 connector->interlace_allowed = false;
1996 connector->doublescan_allowed = false;
1997 break;
1998 }
1999 }
2000
2001 if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE) {
2002 if (i2c_bus->valid) {
2003 connector->polled = DRM_CONNECTOR_POLL_CONNECT |
2004 DRM_CONNECTOR_POLL_DISCONNECT;
2005 }
2006 } else
2007 connector->polled = DRM_CONNECTOR_POLL_HPD;
2008
2009 connector->display_info.subpixel_order = subpixel_order;
2010
2011 if (has_aux)
2012 amdgpu_atombios_dp_aux_init(amdgpu_connector);
2013
2014 if (connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
2015 connector_type == DRM_MODE_CONNECTOR_eDP) {
2016 drm_connector_attach_dp_subconnector_property(&amdgpu_connector->base);
2017 }
2018
2019 return;
2020
2021failed:
2022 drm_connector_cleanup(connector);
2023 kfree(connector);
2024}