Loading...
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Intel IO-APIC support for multi-Pentium hosts.
4 *
5 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
6 *
7 * Many thanks to Stig Venaas for trying out countless experimental
8 * patches and reporting/debugging problems patiently!
9 *
10 * (c) 1999, Multiple IO-APIC support, developed by
11 * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
12 * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
13 * further tested and cleaned up by Zach Brown <zab@redhat.com>
14 * and Ingo Molnar <mingo@redhat.com>
15 *
16 * Fixes
17 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
18 * thanks to Eric Gilmore
19 * and Rolf G. Tews
20 * for testing these extensively
21 * Paul Diefenbaugh : Added full ACPI support
22 *
23 * Historical information which is worth to be preserved:
24 *
25 * - SiS APIC rmw bug:
26 *
27 * We used to have a workaround for a bug in SiS chips which
28 * required to rewrite the index register for a read-modify-write
29 * operation as the chip lost the index information which was
30 * setup for the read already. We cache the data now, so that
31 * workaround has been removed.
32 */
33
34#include <linux/mm.h>
35#include <linux/interrupt.h>
36#include <linux/irq.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/sched.h>
40#include <linux/pci.h>
41#include <linux/mc146818rtc.h>
42#include <linux/compiler.h>
43#include <linux/acpi.h>
44#include <linux/export.h>
45#include <linux/syscore_ops.h>
46#include <linux/freezer.h>
47#include <linux/kthread.h>
48#include <linux/jiffies.h> /* time_after() */
49#include <linux/slab.h>
50#include <linux/memblock.h>
51
52#include <asm/irqdomain.h>
53#include <asm/io.h>
54#include <asm/smp.h>
55#include <asm/cpu.h>
56#include <asm/desc.h>
57#include <asm/proto.h>
58#include <asm/acpi.h>
59#include <asm/dma.h>
60#include <asm/timer.h>
61#include <asm/time.h>
62#include <asm/i8259.h>
63#include <asm/setup.h>
64#include <asm/irq_remapping.h>
65#include <asm/hw_irq.h>
66
67#include <asm/apic.h>
68
69#define for_each_ioapic(idx) \
70 for ((idx) = 0; (idx) < nr_ioapics; (idx)++)
71#define for_each_ioapic_reverse(idx) \
72 for ((idx) = nr_ioapics - 1; (idx) >= 0; (idx)--)
73#define for_each_pin(idx, pin) \
74 for ((pin) = 0; (pin) < ioapics[(idx)].nr_registers; (pin)++)
75#define for_each_ioapic_pin(idx, pin) \
76 for_each_ioapic((idx)) \
77 for_each_pin((idx), (pin))
78#define for_each_irq_pin(entry, head) \
79 list_for_each_entry(entry, &head, list)
80
81static DEFINE_RAW_SPINLOCK(ioapic_lock);
82static DEFINE_MUTEX(ioapic_mutex);
83static unsigned int ioapic_dynirq_base;
84static int ioapic_initialized;
85
86struct irq_pin_list {
87 struct list_head list;
88 int apic, pin;
89};
90
91struct mp_chip_data {
92 struct list_head irq_2_pin;
93 struct IO_APIC_route_entry entry;
94 int trigger;
95 int polarity;
96 u32 count;
97 bool isa_irq;
98};
99
100struct mp_ioapic_gsi {
101 u32 gsi_base;
102 u32 gsi_end;
103};
104
105static struct ioapic {
106 /*
107 * # of IRQ routing registers
108 */
109 int nr_registers;
110 /*
111 * Saved state during suspend/resume, or while enabling intr-remap.
112 */
113 struct IO_APIC_route_entry *saved_registers;
114 /* I/O APIC config */
115 struct mpc_ioapic mp_config;
116 /* IO APIC gsi routing info */
117 struct mp_ioapic_gsi gsi_config;
118 struct ioapic_domain_cfg irqdomain_cfg;
119 struct irq_domain *irqdomain;
120 struct resource *iomem_res;
121} ioapics[MAX_IO_APICS];
122
123#define mpc_ioapic_ver(ioapic_idx) ioapics[ioapic_idx].mp_config.apicver
124
125int mpc_ioapic_id(int ioapic_idx)
126{
127 return ioapics[ioapic_idx].mp_config.apicid;
128}
129
130unsigned int mpc_ioapic_addr(int ioapic_idx)
131{
132 return ioapics[ioapic_idx].mp_config.apicaddr;
133}
134
135static inline struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
136{
137 return &ioapics[ioapic_idx].gsi_config;
138}
139
140static inline int mp_ioapic_pin_count(int ioapic)
141{
142 struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);
143
144 return gsi_cfg->gsi_end - gsi_cfg->gsi_base + 1;
145}
146
147static inline u32 mp_pin_to_gsi(int ioapic, int pin)
148{
149 return mp_ioapic_gsi_routing(ioapic)->gsi_base + pin;
150}
151
152static inline bool mp_is_legacy_irq(int irq)
153{
154 return irq >= 0 && irq < nr_legacy_irqs();
155}
156
157/*
158 * Initialize all legacy IRQs and all pins on the first IOAPIC
159 * if we have legacy interrupt controller. Kernel boot option "pirq="
160 * may rely on non-legacy pins on the first IOAPIC.
161 */
162static inline int mp_init_irq_at_boot(int ioapic, int irq)
163{
164 if (!nr_legacy_irqs())
165 return 0;
166
167 return ioapic == 0 || mp_is_legacy_irq(irq);
168}
169
170static inline struct irq_domain *mp_ioapic_irqdomain(int ioapic)
171{
172 return ioapics[ioapic].irqdomain;
173}
174
175int nr_ioapics;
176
177/* The one past the highest gsi number used */
178u32 gsi_top;
179
180/* MP IRQ source entries */
181struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
182
183/* # of MP IRQ source entries */
184int mp_irq_entries;
185
186#ifdef CONFIG_EISA
187int mp_bus_id_to_type[MAX_MP_BUSSES];
188#endif
189
190DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
191
192int skip_ioapic_setup;
193
194/**
195 * disable_ioapic_support() - disables ioapic support at runtime
196 */
197void disable_ioapic_support(void)
198{
199#ifdef CONFIG_PCI
200 noioapicquirk = 1;
201 noioapicreroute = -1;
202#endif
203 skip_ioapic_setup = 1;
204}
205
206static int __init parse_noapic(char *str)
207{
208 /* disable IO-APIC */
209 disable_ioapic_support();
210 return 0;
211}
212early_param("noapic", parse_noapic);
213
214/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
215void mp_save_irq(struct mpc_intsrc *m)
216{
217 int i;
218
219 apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
220 " IRQ %02x, APIC ID %x, APIC INT %02x\n",
221 m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
222 m->srcbusirq, m->dstapic, m->dstirq);
223
224 for (i = 0; i < mp_irq_entries; i++) {
225 if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
226 return;
227 }
228
229 memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
230 if (++mp_irq_entries == MAX_IRQ_SOURCES)
231 panic("Max # of irq sources exceeded!!\n");
232}
233
234static void alloc_ioapic_saved_registers(int idx)
235{
236 size_t size;
237
238 if (ioapics[idx].saved_registers)
239 return;
240
241 size = sizeof(struct IO_APIC_route_entry) * ioapics[idx].nr_registers;
242 ioapics[idx].saved_registers = kzalloc(size, GFP_KERNEL);
243 if (!ioapics[idx].saved_registers)
244 pr_err("IOAPIC %d: suspend/resume impossible!\n", idx);
245}
246
247static void free_ioapic_saved_registers(int idx)
248{
249 kfree(ioapics[idx].saved_registers);
250 ioapics[idx].saved_registers = NULL;
251}
252
253int __init arch_early_ioapic_init(void)
254{
255 int i;
256
257 if (!nr_legacy_irqs())
258 io_apic_irqs = ~0UL;
259
260 for_each_ioapic(i)
261 alloc_ioapic_saved_registers(i);
262
263 return 0;
264}
265
266struct io_apic {
267 unsigned int index;
268 unsigned int unused[3];
269 unsigned int data;
270 unsigned int unused2[11];
271 unsigned int eoi;
272};
273
274static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
275{
276 return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
277 + (mpc_ioapic_addr(idx) & ~PAGE_MASK);
278}
279
280static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
281{
282 struct io_apic __iomem *io_apic = io_apic_base(apic);
283 writel(vector, &io_apic->eoi);
284}
285
286unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
287{
288 struct io_apic __iomem *io_apic = io_apic_base(apic);
289 writel(reg, &io_apic->index);
290 return readl(&io_apic->data);
291}
292
293static void io_apic_write(unsigned int apic, unsigned int reg,
294 unsigned int value)
295{
296 struct io_apic __iomem *io_apic = io_apic_base(apic);
297
298 writel(reg, &io_apic->index);
299 writel(value, &io_apic->data);
300}
301
302union entry_union {
303 struct { u32 w1, w2; };
304 struct IO_APIC_route_entry entry;
305};
306
307static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
308{
309 union entry_union eu;
310
311 eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
312 eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
313
314 return eu.entry;
315}
316
317static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
318{
319 union entry_union eu;
320 unsigned long flags;
321
322 raw_spin_lock_irqsave(&ioapic_lock, flags);
323 eu.entry = __ioapic_read_entry(apic, pin);
324 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
325
326 return eu.entry;
327}
328
329/*
330 * When we write a new IO APIC routing entry, we need to write the high
331 * word first! If the mask bit in the low word is clear, we will enable
332 * the interrupt, and we need to make sure the entry is fully populated
333 * before that happens.
334 */
335static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
336{
337 union entry_union eu = {{0, 0}};
338
339 eu.entry = e;
340 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
341 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
342}
343
344static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
345{
346 unsigned long flags;
347
348 raw_spin_lock_irqsave(&ioapic_lock, flags);
349 __ioapic_write_entry(apic, pin, e);
350 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
351}
352
353/*
354 * When we mask an IO APIC routing entry, we need to write the low
355 * word first, in order to set the mask bit before we change the
356 * high bits!
357 */
358static void ioapic_mask_entry(int apic, int pin)
359{
360 unsigned long flags;
361 union entry_union eu = { .entry.mask = IOAPIC_MASKED };
362
363 raw_spin_lock_irqsave(&ioapic_lock, flags);
364 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
365 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
366 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
367}
368
369/*
370 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
371 * shared ISA-space IRQs, so we have to support them. We are super
372 * fast in the common case, and fast for shared ISA-space IRQs.
373 */
374static int __add_pin_to_irq_node(struct mp_chip_data *data,
375 int node, int apic, int pin)
376{
377 struct irq_pin_list *entry;
378
379 /* don't allow duplicates */
380 for_each_irq_pin(entry, data->irq_2_pin)
381 if (entry->apic == apic && entry->pin == pin)
382 return 0;
383
384 entry = kzalloc_node(sizeof(struct irq_pin_list), GFP_ATOMIC, node);
385 if (!entry) {
386 pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
387 node, apic, pin);
388 return -ENOMEM;
389 }
390 entry->apic = apic;
391 entry->pin = pin;
392 list_add_tail(&entry->list, &data->irq_2_pin);
393
394 return 0;
395}
396
397static void __remove_pin_from_irq(struct mp_chip_data *data, int apic, int pin)
398{
399 struct irq_pin_list *tmp, *entry;
400
401 list_for_each_entry_safe(entry, tmp, &data->irq_2_pin, list)
402 if (entry->apic == apic && entry->pin == pin) {
403 list_del(&entry->list);
404 kfree(entry);
405 return;
406 }
407}
408
409static void add_pin_to_irq_node(struct mp_chip_data *data,
410 int node, int apic, int pin)
411{
412 if (__add_pin_to_irq_node(data, node, apic, pin))
413 panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
414}
415
416/*
417 * Reroute an IRQ to a different pin.
418 */
419static void __init replace_pin_at_irq_node(struct mp_chip_data *data, int node,
420 int oldapic, int oldpin,
421 int newapic, int newpin)
422{
423 struct irq_pin_list *entry;
424
425 for_each_irq_pin(entry, data->irq_2_pin) {
426 if (entry->apic == oldapic && entry->pin == oldpin) {
427 entry->apic = newapic;
428 entry->pin = newpin;
429 /* every one is different, right? */
430 return;
431 }
432 }
433
434 /* old apic/pin didn't exist, so just add new ones */
435 add_pin_to_irq_node(data, node, newapic, newpin);
436}
437
438static void io_apic_modify_irq(struct mp_chip_data *data,
439 int mask_and, int mask_or,
440 void (*final)(struct irq_pin_list *entry))
441{
442 union entry_union eu;
443 struct irq_pin_list *entry;
444
445 eu.entry = data->entry;
446 eu.w1 &= mask_and;
447 eu.w1 |= mask_or;
448 data->entry = eu.entry;
449
450 for_each_irq_pin(entry, data->irq_2_pin) {
451 io_apic_write(entry->apic, 0x10 + 2 * entry->pin, eu.w1);
452 if (final)
453 final(entry);
454 }
455}
456
457static void io_apic_sync(struct irq_pin_list *entry)
458{
459 /*
460 * Synchronize the IO-APIC and the CPU by doing
461 * a dummy read from the IO-APIC
462 */
463 struct io_apic __iomem *io_apic;
464
465 io_apic = io_apic_base(entry->apic);
466 readl(&io_apic->data);
467}
468
469static void mask_ioapic_irq(struct irq_data *irq_data)
470{
471 struct mp_chip_data *data = irq_data->chip_data;
472 unsigned long flags;
473
474 raw_spin_lock_irqsave(&ioapic_lock, flags);
475 io_apic_modify_irq(data, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
476 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
477}
478
479static void __unmask_ioapic(struct mp_chip_data *data)
480{
481 io_apic_modify_irq(data, ~IO_APIC_REDIR_MASKED, 0, NULL);
482}
483
484static void unmask_ioapic_irq(struct irq_data *irq_data)
485{
486 struct mp_chip_data *data = irq_data->chip_data;
487 unsigned long flags;
488
489 raw_spin_lock_irqsave(&ioapic_lock, flags);
490 __unmask_ioapic(data);
491 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
492}
493
494/*
495 * IO-APIC versions below 0x20 don't support EOI register.
496 * For the record, here is the information about various versions:
497 * 0Xh 82489DX
498 * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
499 * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
500 * 30h-FFh Reserved
501 *
502 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
503 * version as 0x2. This is an error with documentation and these ICH chips
504 * use io-apic's of version 0x20.
505 *
506 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
507 * Otherwise, we simulate the EOI message manually by changing the trigger
508 * mode to edge and then back to level, with RTE being masked during this.
509 */
510static void __eoi_ioapic_pin(int apic, int pin, int vector)
511{
512 if (mpc_ioapic_ver(apic) >= 0x20) {
513 io_apic_eoi(apic, vector);
514 } else {
515 struct IO_APIC_route_entry entry, entry1;
516
517 entry = entry1 = __ioapic_read_entry(apic, pin);
518
519 /*
520 * Mask the entry and change the trigger mode to edge.
521 */
522 entry1.mask = IOAPIC_MASKED;
523 entry1.trigger = IOAPIC_EDGE;
524
525 __ioapic_write_entry(apic, pin, entry1);
526
527 /*
528 * Restore the previous level triggered entry.
529 */
530 __ioapic_write_entry(apic, pin, entry);
531 }
532}
533
534static void eoi_ioapic_pin(int vector, struct mp_chip_data *data)
535{
536 unsigned long flags;
537 struct irq_pin_list *entry;
538
539 raw_spin_lock_irqsave(&ioapic_lock, flags);
540 for_each_irq_pin(entry, data->irq_2_pin)
541 __eoi_ioapic_pin(entry->apic, entry->pin, vector);
542 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
543}
544
545static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
546{
547 struct IO_APIC_route_entry entry;
548
549 /* Check delivery_mode to be sure we're not clearing an SMI pin */
550 entry = ioapic_read_entry(apic, pin);
551 if (entry.delivery_mode == dest_SMI)
552 return;
553
554 /*
555 * Make sure the entry is masked and re-read the contents to check
556 * if it is a level triggered pin and if the remote-IRR is set.
557 */
558 if (entry.mask == IOAPIC_UNMASKED) {
559 entry.mask = IOAPIC_MASKED;
560 ioapic_write_entry(apic, pin, entry);
561 entry = ioapic_read_entry(apic, pin);
562 }
563
564 if (entry.irr) {
565 unsigned long flags;
566
567 /*
568 * Make sure the trigger mode is set to level. Explicit EOI
569 * doesn't clear the remote-IRR if the trigger mode is not
570 * set to level.
571 */
572 if (entry.trigger == IOAPIC_EDGE) {
573 entry.trigger = IOAPIC_LEVEL;
574 ioapic_write_entry(apic, pin, entry);
575 }
576 raw_spin_lock_irqsave(&ioapic_lock, flags);
577 __eoi_ioapic_pin(apic, pin, entry.vector);
578 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
579 }
580
581 /*
582 * Clear the rest of the bits in the IO-APIC RTE except for the mask
583 * bit.
584 */
585 ioapic_mask_entry(apic, pin);
586 entry = ioapic_read_entry(apic, pin);
587 if (entry.irr)
588 pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
589 mpc_ioapic_id(apic), pin);
590}
591
592void clear_IO_APIC (void)
593{
594 int apic, pin;
595
596 for_each_ioapic_pin(apic, pin)
597 clear_IO_APIC_pin(apic, pin);
598}
599
600#ifdef CONFIG_X86_32
601/*
602 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
603 * specific CPU-side IRQs.
604 */
605
606#define MAX_PIRQS 8
607static int pirq_entries[MAX_PIRQS] = {
608 [0 ... MAX_PIRQS - 1] = -1
609};
610
611static int __init ioapic_pirq_setup(char *str)
612{
613 int i, max;
614 int ints[MAX_PIRQS+1];
615
616 get_options(str, ARRAY_SIZE(ints), ints);
617
618 apic_printk(APIC_VERBOSE, KERN_INFO
619 "PIRQ redirection, working around broken MP-BIOS.\n");
620 max = MAX_PIRQS;
621 if (ints[0] < MAX_PIRQS)
622 max = ints[0];
623
624 for (i = 0; i < max; i++) {
625 apic_printk(APIC_VERBOSE, KERN_DEBUG
626 "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
627 /*
628 * PIRQs are mapped upside down, usually.
629 */
630 pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
631 }
632 return 1;
633}
634
635__setup("pirq=", ioapic_pirq_setup);
636#endif /* CONFIG_X86_32 */
637
638/*
639 * Saves all the IO-APIC RTE's
640 */
641int save_ioapic_entries(void)
642{
643 int apic, pin;
644 int err = 0;
645
646 for_each_ioapic(apic) {
647 if (!ioapics[apic].saved_registers) {
648 err = -ENOMEM;
649 continue;
650 }
651
652 for_each_pin(apic, pin)
653 ioapics[apic].saved_registers[pin] =
654 ioapic_read_entry(apic, pin);
655 }
656
657 return err;
658}
659
660/*
661 * Mask all IO APIC entries.
662 */
663void mask_ioapic_entries(void)
664{
665 int apic, pin;
666
667 for_each_ioapic(apic) {
668 if (!ioapics[apic].saved_registers)
669 continue;
670
671 for_each_pin(apic, pin) {
672 struct IO_APIC_route_entry entry;
673
674 entry = ioapics[apic].saved_registers[pin];
675 if (entry.mask == IOAPIC_UNMASKED) {
676 entry.mask = IOAPIC_MASKED;
677 ioapic_write_entry(apic, pin, entry);
678 }
679 }
680 }
681}
682
683/*
684 * Restore IO APIC entries which was saved in the ioapic structure.
685 */
686int restore_ioapic_entries(void)
687{
688 int apic, pin;
689
690 for_each_ioapic(apic) {
691 if (!ioapics[apic].saved_registers)
692 continue;
693
694 for_each_pin(apic, pin)
695 ioapic_write_entry(apic, pin,
696 ioapics[apic].saved_registers[pin]);
697 }
698 return 0;
699}
700
701/*
702 * Find the IRQ entry number of a certain pin.
703 */
704static int find_irq_entry(int ioapic_idx, int pin, int type)
705{
706 int i;
707
708 for (i = 0; i < mp_irq_entries; i++)
709 if (mp_irqs[i].irqtype == type &&
710 (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
711 mp_irqs[i].dstapic == MP_APIC_ALL) &&
712 mp_irqs[i].dstirq == pin)
713 return i;
714
715 return -1;
716}
717
718/*
719 * Find the pin to which IRQ[irq] (ISA) is connected
720 */
721static int __init find_isa_irq_pin(int irq, int type)
722{
723 int i;
724
725 for (i = 0; i < mp_irq_entries; i++) {
726 int lbus = mp_irqs[i].srcbus;
727
728 if (test_bit(lbus, mp_bus_not_pci) &&
729 (mp_irqs[i].irqtype == type) &&
730 (mp_irqs[i].srcbusirq == irq))
731
732 return mp_irqs[i].dstirq;
733 }
734 return -1;
735}
736
737static int __init find_isa_irq_apic(int irq, int type)
738{
739 int i;
740
741 for (i = 0; i < mp_irq_entries; i++) {
742 int lbus = mp_irqs[i].srcbus;
743
744 if (test_bit(lbus, mp_bus_not_pci) &&
745 (mp_irqs[i].irqtype == type) &&
746 (mp_irqs[i].srcbusirq == irq))
747 break;
748 }
749
750 if (i < mp_irq_entries) {
751 int ioapic_idx;
752
753 for_each_ioapic(ioapic_idx)
754 if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
755 return ioapic_idx;
756 }
757
758 return -1;
759}
760
761#ifdef CONFIG_EISA
762/*
763 * EISA Edge/Level control register, ELCR
764 */
765static int EISA_ELCR(unsigned int irq)
766{
767 if (irq < nr_legacy_irqs()) {
768 unsigned int port = 0x4d0 + (irq >> 3);
769 return (inb(port) >> (irq & 7)) & 1;
770 }
771 apic_printk(APIC_VERBOSE, KERN_INFO
772 "Broken MPtable reports ISA irq %d\n", irq);
773 return 0;
774}
775
776#endif
777
778/* ISA interrupts are always active high edge triggered,
779 * when listed as conforming in the MP table. */
780
781#define default_ISA_trigger(idx) (IOAPIC_EDGE)
782#define default_ISA_polarity(idx) (IOAPIC_POL_HIGH)
783
784/* EISA interrupts are always polarity zero and can be edge or level
785 * trigger depending on the ELCR value. If an interrupt is listed as
786 * EISA conforming in the MP table, that means its trigger type must
787 * be read in from the ELCR */
788
789#define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
790#define default_EISA_polarity(idx) default_ISA_polarity(idx)
791
792/* PCI interrupts are always active low level triggered,
793 * when listed as conforming in the MP table. */
794
795#define default_PCI_trigger(idx) (IOAPIC_LEVEL)
796#define default_PCI_polarity(idx) (IOAPIC_POL_LOW)
797
798static int irq_polarity(int idx)
799{
800 int bus = mp_irqs[idx].srcbus;
801
802 /*
803 * Determine IRQ line polarity (high active or low active):
804 */
805 switch (mp_irqs[idx].irqflag & MP_IRQPOL_MASK) {
806 case MP_IRQPOL_DEFAULT:
807 /* conforms to spec, ie. bus-type dependent polarity */
808 if (test_bit(bus, mp_bus_not_pci))
809 return default_ISA_polarity(idx);
810 else
811 return default_PCI_polarity(idx);
812 case MP_IRQPOL_ACTIVE_HIGH:
813 return IOAPIC_POL_HIGH;
814 case MP_IRQPOL_RESERVED:
815 pr_warn("IOAPIC: Invalid polarity: 2, defaulting to low\n");
816 /* fall through */
817 case MP_IRQPOL_ACTIVE_LOW:
818 default: /* Pointless default required due to do gcc stupidity */
819 return IOAPIC_POL_LOW;
820 }
821}
822
823#ifdef CONFIG_EISA
824static int eisa_irq_trigger(int idx, int bus, int trigger)
825{
826 switch (mp_bus_id_to_type[bus]) {
827 case MP_BUS_PCI:
828 case MP_BUS_ISA:
829 return trigger;
830 case MP_BUS_EISA:
831 return default_EISA_trigger(idx);
832 }
833 pr_warn("IOAPIC: Invalid srcbus: %d defaulting to level\n", bus);
834 return IOAPIC_LEVEL;
835}
836#else
837static inline int eisa_irq_trigger(int idx, int bus, int trigger)
838{
839 return trigger;
840}
841#endif
842
843static int irq_trigger(int idx)
844{
845 int bus = mp_irqs[idx].srcbus;
846 int trigger;
847
848 /*
849 * Determine IRQ trigger mode (edge or level sensitive):
850 */
851 switch (mp_irqs[idx].irqflag & MP_IRQTRIG_MASK) {
852 case MP_IRQTRIG_DEFAULT:
853 /* conforms to spec, ie. bus-type dependent trigger mode */
854 if (test_bit(bus, mp_bus_not_pci))
855 trigger = default_ISA_trigger(idx);
856 else
857 trigger = default_PCI_trigger(idx);
858 /* Take EISA into account */
859 return eisa_irq_trigger(idx, bus, trigger);
860 case MP_IRQTRIG_EDGE:
861 return IOAPIC_EDGE;
862 case MP_IRQTRIG_RESERVED:
863 pr_warn("IOAPIC: Invalid trigger mode 2 defaulting to level\n");
864 /* fall through */
865 case MP_IRQTRIG_LEVEL:
866 default: /* Pointless default required due to do gcc stupidity */
867 return IOAPIC_LEVEL;
868 }
869}
870
871void ioapic_set_alloc_attr(struct irq_alloc_info *info, int node,
872 int trigger, int polarity)
873{
874 init_irq_alloc_info(info, NULL);
875 info->type = X86_IRQ_ALLOC_TYPE_IOAPIC;
876 info->ioapic_node = node;
877 info->ioapic_trigger = trigger;
878 info->ioapic_polarity = polarity;
879 info->ioapic_valid = 1;
880}
881
882#ifndef CONFIG_ACPI
883int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity);
884#endif
885
886static void ioapic_copy_alloc_attr(struct irq_alloc_info *dst,
887 struct irq_alloc_info *src,
888 u32 gsi, int ioapic_idx, int pin)
889{
890 int trigger, polarity;
891
892 copy_irq_alloc_info(dst, src);
893 dst->type = X86_IRQ_ALLOC_TYPE_IOAPIC;
894 dst->ioapic_id = mpc_ioapic_id(ioapic_idx);
895 dst->ioapic_pin = pin;
896 dst->ioapic_valid = 1;
897 if (src && src->ioapic_valid) {
898 dst->ioapic_node = src->ioapic_node;
899 dst->ioapic_trigger = src->ioapic_trigger;
900 dst->ioapic_polarity = src->ioapic_polarity;
901 } else {
902 dst->ioapic_node = NUMA_NO_NODE;
903 if (acpi_get_override_irq(gsi, &trigger, &polarity) >= 0) {
904 dst->ioapic_trigger = trigger;
905 dst->ioapic_polarity = polarity;
906 } else {
907 /*
908 * PCI interrupts are always active low level
909 * triggered.
910 */
911 dst->ioapic_trigger = IOAPIC_LEVEL;
912 dst->ioapic_polarity = IOAPIC_POL_LOW;
913 }
914 }
915}
916
917static int ioapic_alloc_attr_node(struct irq_alloc_info *info)
918{
919 return (info && info->ioapic_valid) ? info->ioapic_node : NUMA_NO_NODE;
920}
921
922static void mp_register_handler(unsigned int irq, unsigned long trigger)
923{
924 irq_flow_handler_t hdl;
925 bool fasteoi;
926
927 if (trigger) {
928 irq_set_status_flags(irq, IRQ_LEVEL);
929 fasteoi = true;
930 } else {
931 irq_clear_status_flags(irq, IRQ_LEVEL);
932 fasteoi = false;
933 }
934
935 hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
936 __irq_set_handler(irq, hdl, 0, fasteoi ? "fasteoi" : "edge");
937}
938
939static bool mp_check_pin_attr(int irq, struct irq_alloc_info *info)
940{
941 struct mp_chip_data *data = irq_get_chip_data(irq);
942
943 /*
944 * setup_IO_APIC_irqs() programs all legacy IRQs with default trigger
945 * and polarity attirbutes. So allow the first user to reprogram the
946 * pin with real trigger and polarity attributes.
947 */
948 if (irq < nr_legacy_irqs() && data->count == 1) {
949 if (info->ioapic_trigger != data->trigger)
950 mp_register_handler(irq, info->ioapic_trigger);
951 data->entry.trigger = data->trigger = info->ioapic_trigger;
952 data->entry.polarity = data->polarity = info->ioapic_polarity;
953 }
954
955 return data->trigger == info->ioapic_trigger &&
956 data->polarity == info->ioapic_polarity;
957}
958
959static int alloc_irq_from_domain(struct irq_domain *domain, int ioapic, u32 gsi,
960 struct irq_alloc_info *info)
961{
962 bool legacy = false;
963 int irq = -1;
964 int type = ioapics[ioapic].irqdomain_cfg.type;
965
966 switch (type) {
967 case IOAPIC_DOMAIN_LEGACY:
968 /*
969 * Dynamically allocate IRQ number for non-ISA IRQs in the first
970 * 16 GSIs on some weird platforms.
971 */
972 if (!ioapic_initialized || gsi >= nr_legacy_irqs())
973 irq = gsi;
974 legacy = mp_is_legacy_irq(irq);
975 break;
976 case IOAPIC_DOMAIN_STRICT:
977 irq = gsi;
978 break;
979 case IOAPIC_DOMAIN_DYNAMIC:
980 break;
981 default:
982 WARN(1, "ioapic: unknown irqdomain type %d\n", type);
983 return -1;
984 }
985
986 return __irq_domain_alloc_irqs(domain, irq, 1,
987 ioapic_alloc_attr_node(info),
988 info, legacy, NULL);
989}
990
991/*
992 * Need special handling for ISA IRQs because there may be multiple IOAPIC pins
993 * sharing the same ISA IRQ number and irqdomain only supports 1:1 mapping
994 * between IOAPIC pin and IRQ number. A typical IOAPIC has 24 pins, pin 0-15 are
995 * used for legacy IRQs and pin 16-23 are used for PCI IRQs (PIRQ A-H).
996 * When ACPI is disabled, only legacy IRQ numbers (IRQ0-15) are available, and
997 * some BIOSes may use MP Interrupt Source records to override IRQ numbers for
998 * PIRQs instead of reprogramming the interrupt routing logic. Thus there may be
999 * multiple pins sharing the same legacy IRQ number when ACPI is disabled.
1000 */
1001static int alloc_isa_irq_from_domain(struct irq_domain *domain,
1002 int irq, int ioapic, int pin,
1003 struct irq_alloc_info *info)
1004{
1005 struct mp_chip_data *data;
1006 struct irq_data *irq_data = irq_get_irq_data(irq);
1007 int node = ioapic_alloc_attr_node(info);
1008
1009 /*
1010 * Legacy ISA IRQ has already been allocated, just add pin to
1011 * the pin list assoicated with this IRQ and program the IOAPIC
1012 * entry. The IOAPIC entry
1013 */
1014 if (irq_data && irq_data->parent_data) {
1015 if (!mp_check_pin_attr(irq, info))
1016 return -EBUSY;
1017 if (__add_pin_to_irq_node(irq_data->chip_data, node, ioapic,
1018 info->ioapic_pin))
1019 return -ENOMEM;
1020 } else {
1021 info->flags |= X86_IRQ_ALLOC_LEGACY;
1022 irq = __irq_domain_alloc_irqs(domain, irq, 1, node, info, true,
1023 NULL);
1024 if (irq >= 0) {
1025 irq_data = irq_domain_get_irq_data(domain, irq);
1026 data = irq_data->chip_data;
1027 data->isa_irq = true;
1028 }
1029 }
1030
1031 return irq;
1032}
1033
1034static int mp_map_pin_to_irq(u32 gsi, int idx, int ioapic, int pin,
1035 unsigned int flags, struct irq_alloc_info *info)
1036{
1037 int irq;
1038 bool legacy = false;
1039 struct irq_alloc_info tmp;
1040 struct mp_chip_data *data;
1041 struct irq_domain *domain = mp_ioapic_irqdomain(ioapic);
1042
1043 if (!domain)
1044 return -ENOSYS;
1045
1046 if (idx >= 0 && test_bit(mp_irqs[idx].srcbus, mp_bus_not_pci)) {
1047 irq = mp_irqs[idx].srcbusirq;
1048 legacy = mp_is_legacy_irq(irq);
1049 }
1050
1051 mutex_lock(&ioapic_mutex);
1052 if (!(flags & IOAPIC_MAP_ALLOC)) {
1053 if (!legacy) {
1054 irq = irq_find_mapping(domain, pin);
1055 if (irq == 0)
1056 irq = -ENOENT;
1057 }
1058 } else {
1059 ioapic_copy_alloc_attr(&tmp, info, gsi, ioapic, pin);
1060 if (legacy)
1061 irq = alloc_isa_irq_from_domain(domain, irq,
1062 ioapic, pin, &tmp);
1063 else if ((irq = irq_find_mapping(domain, pin)) == 0)
1064 irq = alloc_irq_from_domain(domain, ioapic, gsi, &tmp);
1065 else if (!mp_check_pin_attr(irq, &tmp))
1066 irq = -EBUSY;
1067 if (irq >= 0) {
1068 data = irq_get_chip_data(irq);
1069 data->count++;
1070 }
1071 }
1072 mutex_unlock(&ioapic_mutex);
1073
1074 return irq;
1075}
1076
1077static int pin_2_irq(int idx, int ioapic, int pin, unsigned int flags)
1078{
1079 u32 gsi = mp_pin_to_gsi(ioapic, pin);
1080
1081 /*
1082 * Debugging check, we are in big trouble if this message pops up!
1083 */
1084 if (mp_irqs[idx].dstirq != pin)
1085 pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
1086
1087#ifdef CONFIG_X86_32
1088 /*
1089 * PCI IRQ command line redirection. Yes, limits are hardcoded.
1090 */
1091 if ((pin >= 16) && (pin <= 23)) {
1092 if (pirq_entries[pin-16] != -1) {
1093 if (!pirq_entries[pin-16]) {
1094 apic_printk(APIC_VERBOSE, KERN_DEBUG
1095 "disabling PIRQ%d\n", pin-16);
1096 } else {
1097 int irq = pirq_entries[pin-16];
1098 apic_printk(APIC_VERBOSE, KERN_DEBUG
1099 "using PIRQ%d -> IRQ %d\n",
1100 pin-16, irq);
1101 return irq;
1102 }
1103 }
1104 }
1105#endif
1106
1107 return mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags, NULL);
1108}
1109
1110int mp_map_gsi_to_irq(u32 gsi, unsigned int flags, struct irq_alloc_info *info)
1111{
1112 int ioapic, pin, idx;
1113
1114 ioapic = mp_find_ioapic(gsi);
1115 if (ioapic < 0)
1116 return -ENODEV;
1117
1118 pin = mp_find_ioapic_pin(ioapic, gsi);
1119 idx = find_irq_entry(ioapic, pin, mp_INT);
1120 if ((flags & IOAPIC_MAP_CHECK) && idx < 0)
1121 return -ENODEV;
1122
1123 return mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags, info);
1124}
1125
1126void mp_unmap_irq(int irq)
1127{
1128 struct irq_data *irq_data = irq_get_irq_data(irq);
1129 struct mp_chip_data *data;
1130
1131 if (!irq_data || !irq_data->domain)
1132 return;
1133
1134 data = irq_data->chip_data;
1135 if (!data || data->isa_irq)
1136 return;
1137
1138 mutex_lock(&ioapic_mutex);
1139 if (--data->count == 0)
1140 irq_domain_free_irqs(irq, 1);
1141 mutex_unlock(&ioapic_mutex);
1142}
1143
1144/*
1145 * Find a specific PCI IRQ entry.
1146 * Not an __init, possibly needed by modules
1147 */
1148int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
1149{
1150 int irq, i, best_ioapic = -1, best_idx = -1;
1151
1152 apic_printk(APIC_DEBUG,
1153 "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
1154 bus, slot, pin);
1155 if (test_bit(bus, mp_bus_not_pci)) {
1156 apic_printk(APIC_VERBOSE,
1157 "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
1158 return -1;
1159 }
1160
1161 for (i = 0; i < mp_irq_entries; i++) {
1162 int lbus = mp_irqs[i].srcbus;
1163 int ioapic_idx, found = 0;
1164
1165 if (bus != lbus || mp_irqs[i].irqtype != mp_INT ||
1166 slot != ((mp_irqs[i].srcbusirq >> 2) & 0x1f))
1167 continue;
1168
1169 for_each_ioapic(ioapic_idx)
1170 if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
1171 mp_irqs[i].dstapic == MP_APIC_ALL) {
1172 found = 1;
1173 break;
1174 }
1175 if (!found)
1176 continue;
1177
1178 /* Skip ISA IRQs */
1179 irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq, 0);
1180 if (irq > 0 && !IO_APIC_IRQ(irq))
1181 continue;
1182
1183 if (pin == (mp_irqs[i].srcbusirq & 3)) {
1184 best_idx = i;
1185 best_ioapic = ioapic_idx;
1186 goto out;
1187 }
1188
1189 /*
1190 * Use the first all-but-pin matching entry as a
1191 * best-guess fuzzy result for broken mptables.
1192 */
1193 if (best_idx < 0) {
1194 best_idx = i;
1195 best_ioapic = ioapic_idx;
1196 }
1197 }
1198 if (best_idx < 0)
1199 return -1;
1200
1201out:
1202 return pin_2_irq(best_idx, best_ioapic, mp_irqs[best_idx].dstirq,
1203 IOAPIC_MAP_ALLOC);
1204}
1205EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
1206
1207static struct irq_chip ioapic_chip, ioapic_ir_chip;
1208
1209static void __init setup_IO_APIC_irqs(void)
1210{
1211 unsigned int ioapic, pin;
1212 int idx;
1213
1214 apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
1215
1216 for_each_ioapic_pin(ioapic, pin) {
1217 idx = find_irq_entry(ioapic, pin, mp_INT);
1218 if (idx < 0)
1219 apic_printk(APIC_VERBOSE,
1220 KERN_DEBUG " apic %d pin %d not connected\n",
1221 mpc_ioapic_id(ioapic), pin);
1222 else
1223 pin_2_irq(idx, ioapic, pin,
1224 ioapic ? 0 : IOAPIC_MAP_ALLOC);
1225 }
1226}
1227
1228void ioapic_zap_locks(void)
1229{
1230 raw_spin_lock_init(&ioapic_lock);
1231}
1232
1233static void io_apic_print_entries(unsigned int apic, unsigned int nr_entries)
1234{
1235 int i;
1236 char buf[256];
1237 struct IO_APIC_route_entry entry;
1238 struct IR_IO_APIC_route_entry *ir_entry = (void *)&entry;
1239
1240 printk(KERN_DEBUG "IOAPIC %d:\n", apic);
1241 for (i = 0; i <= nr_entries; i++) {
1242 entry = ioapic_read_entry(apic, i);
1243 snprintf(buf, sizeof(buf),
1244 " pin%02x, %s, %s, %s, V(%02X), IRR(%1d), S(%1d)",
1245 i,
1246 entry.mask == IOAPIC_MASKED ? "disabled" : "enabled ",
1247 entry.trigger == IOAPIC_LEVEL ? "level" : "edge ",
1248 entry.polarity == IOAPIC_POL_LOW ? "low " : "high",
1249 entry.vector, entry.irr, entry.delivery_status);
1250 if (ir_entry->format)
1251 printk(KERN_DEBUG "%s, remapped, I(%04X), Z(%X)\n",
1252 buf, (ir_entry->index2 << 15) | ir_entry->index,
1253 ir_entry->zero);
1254 else
1255 printk(KERN_DEBUG "%s, %s, D(%02X), M(%1d)\n",
1256 buf,
1257 entry.dest_mode == IOAPIC_DEST_MODE_LOGICAL ?
1258 "logical " : "physical",
1259 entry.dest, entry.delivery_mode);
1260 }
1261}
1262
1263static void __init print_IO_APIC(int ioapic_idx)
1264{
1265 union IO_APIC_reg_00 reg_00;
1266 union IO_APIC_reg_01 reg_01;
1267 union IO_APIC_reg_02 reg_02;
1268 union IO_APIC_reg_03 reg_03;
1269 unsigned long flags;
1270
1271 raw_spin_lock_irqsave(&ioapic_lock, flags);
1272 reg_00.raw = io_apic_read(ioapic_idx, 0);
1273 reg_01.raw = io_apic_read(ioapic_idx, 1);
1274 if (reg_01.bits.version >= 0x10)
1275 reg_02.raw = io_apic_read(ioapic_idx, 2);
1276 if (reg_01.bits.version >= 0x20)
1277 reg_03.raw = io_apic_read(ioapic_idx, 3);
1278 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1279
1280 printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
1281 printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
1282 printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
1283 printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
1284 printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
1285
1286 printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)®_01);
1287 printk(KERN_DEBUG "....... : max redirection entries: %02X\n",
1288 reg_01.bits.entries);
1289
1290 printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
1291 printk(KERN_DEBUG "....... : IO APIC version: %02X\n",
1292 reg_01.bits.version);
1293
1294 /*
1295 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
1296 * but the value of reg_02 is read as the previous read register
1297 * value, so ignore it if reg_02 == reg_01.
1298 */
1299 if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
1300 printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
1301 printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
1302 }
1303
1304 /*
1305 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
1306 * or reg_03, but the value of reg_0[23] is read as the previous read
1307 * register value, so ignore it if reg_03 == reg_0[12].
1308 */
1309 if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
1310 reg_03.raw != reg_01.raw) {
1311 printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
1312 printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
1313 }
1314
1315 printk(KERN_DEBUG ".... IRQ redirection table:\n");
1316 io_apic_print_entries(ioapic_idx, reg_01.bits.entries);
1317}
1318
1319void __init print_IO_APICs(void)
1320{
1321 int ioapic_idx;
1322 unsigned int irq;
1323
1324 printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1325 for_each_ioapic(ioapic_idx)
1326 printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1327 mpc_ioapic_id(ioapic_idx),
1328 ioapics[ioapic_idx].nr_registers);
1329
1330 /*
1331 * We are a bit conservative about what we expect. We have to
1332 * know about every hardware change ASAP.
1333 */
1334 printk(KERN_INFO "testing the IO APIC.......................\n");
1335
1336 for_each_ioapic(ioapic_idx)
1337 print_IO_APIC(ioapic_idx);
1338
1339 printk(KERN_DEBUG "IRQ to pin mappings:\n");
1340 for_each_active_irq(irq) {
1341 struct irq_pin_list *entry;
1342 struct irq_chip *chip;
1343 struct mp_chip_data *data;
1344
1345 chip = irq_get_chip(irq);
1346 if (chip != &ioapic_chip && chip != &ioapic_ir_chip)
1347 continue;
1348 data = irq_get_chip_data(irq);
1349 if (!data)
1350 continue;
1351 if (list_empty(&data->irq_2_pin))
1352 continue;
1353
1354 printk(KERN_DEBUG "IRQ%d ", irq);
1355 for_each_irq_pin(entry, data->irq_2_pin)
1356 pr_cont("-> %d:%d", entry->apic, entry->pin);
1357 pr_cont("\n");
1358 }
1359
1360 printk(KERN_INFO ".................................... done.\n");
1361}
1362
1363/* Where if anywhere is the i8259 connect in external int mode */
1364static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
1365
1366void __init enable_IO_APIC(void)
1367{
1368 int i8259_apic, i8259_pin;
1369 int apic, pin;
1370
1371 if (skip_ioapic_setup)
1372 nr_ioapics = 0;
1373
1374 if (!nr_legacy_irqs() || !nr_ioapics)
1375 return;
1376
1377 for_each_ioapic_pin(apic, pin) {
1378 /* See if any of the pins is in ExtINT mode */
1379 struct IO_APIC_route_entry entry = ioapic_read_entry(apic, pin);
1380
1381 /* If the interrupt line is enabled and in ExtInt mode
1382 * I have found the pin where the i8259 is connected.
1383 */
1384 if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
1385 ioapic_i8259.apic = apic;
1386 ioapic_i8259.pin = pin;
1387 goto found_i8259;
1388 }
1389 }
1390 found_i8259:
1391 /* Look to see what if the MP table has reported the ExtINT */
1392 /* If we could not find the appropriate pin by looking at the ioapic
1393 * the i8259 probably is not connected the ioapic but give the
1394 * mptable a chance anyway.
1395 */
1396 i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
1397 i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
1398 /* Trust the MP table if nothing is setup in the hardware */
1399 if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
1400 printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
1401 ioapic_i8259.pin = i8259_pin;
1402 ioapic_i8259.apic = i8259_apic;
1403 }
1404 /* Complain if the MP table and the hardware disagree */
1405 if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
1406 (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
1407 {
1408 printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
1409 }
1410
1411 /*
1412 * Do not trust the IO-APIC being empty at bootup
1413 */
1414 clear_IO_APIC();
1415}
1416
1417void native_restore_boot_irq_mode(void)
1418{
1419 /*
1420 * If the i8259 is routed through an IOAPIC
1421 * Put that IOAPIC in virtual wire mode
1422 * so legacy interrupts can be delivered.
1423 */
1424 if (ioapic_i8259.pin != -1) {
1425 struct IO_APIC_route_entry entry;
1426
1427 memset(&entry, 0, sizeof(entry));
1428 entry.mask = IOAPIC_UNMASKED;
1429 entry.trigger = IOAPIC_EDGE;
1430 entry.polarity = IOAPIC_POL_HIGH;
1431 entry.dest_mode = IOAPIC_DEST_MODE_PHYSICAL;
1432 entry.delivery_mode = dest_ExtINT;
1433 entry.dest = read_apic_id();
1434
1435 /*
1436 * Add it to the IO-APIC irq-routing table:
1437 */
1438 ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1439 }
1440
1441 if (boot_cpu_has(X86_FEATURE_APIC) || apic_from_smp_config())
1442 disconnect_bsp_APIC(ioapic_i8259.pin != -1);
1443}
1444
1445void restore_boot_irq_mode(void)
1446{
1447 if (!nr_legacy_irqs())
1448 return;
1449
1450 x86_apic_ops.restore();
1451}
1452
1453#ifdef CONFIG_X86_32
1454/*
1455 * function to set the IO-APIC physical IDs based on the
1456 * values stored in the MPC table.
1457 *
1458 * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
1459 */
1460void __init setup_ioapic_ids_from_mpc_nocheck(void)
1461{
1462 union IO_APIC_reg_00 reg_00;
1463 physid_mask_t phys_id_present_map;
1464 int ioapic_idx;
1465 int i;
1466 unsigned char old_id;
1467 unsigned long flags;
1468
1469 /*
1470 * This is broken; anything with a real cpu count has to
1471 * circumvent this idiocy regardless.
1472 */
1473 apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
1474
1475 /*
1476 * Set the IOAPIC ID to the value stored in the MPC table.
1477 */
1478 for_each_ioapic(ioapic_idx) {
1479 /* Read the register 0 value */
1480 raw_spin_lock_irqsave(&ioapic_lock, flags);
1481 reg_00.raw = io_apic_read(ioapic_idx, 0);
1482 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1483
1484 old_id = mpc_ioapic_id(ioapic_idx);
1485
1486 if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
1487 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
1488 ioapic_idx, mpc_ioapic_id(ioapic_idx));
1489 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
1490 reg_00.bits.ID);
1491 ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
1492 }
1493
1494 /*
1495 * Sanity check, is the ID really free? Every APIC in a
1496 * system must have a unique ID or we get lots of nice
1497 * 'stuck on smp_invalidate_needed IPI wait' messages.
1498 */
1499 if (apic->check_apicid_used(&phys_id_present_map,
1500 mpc_ioapic_id(ioapic_idx))) {
1501 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
1502 ioapic_idx, mpc_ioapic_id(ioapic_idx));
1503 for (i = 0; i < get_physical_broadcast(); i++)
1504 if (!physid_isset(i, phys_id_present_map))
1505 break;
1506 if (i >= get_physical_broadcast())
1507 panic("Max APIC ID exceeded!\n");
1508 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
1509 i);
1510 physid_set(i, phys_id_present_map);
1511 ioapics[ioapic_idx].mp_config.apicid = i;
1512 } else {
1513 physid_mask_t tmp;
1514 apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
1515 &tmp);
1516 apic_printk(APIC_VERBOSE, "Setting %d in the "
1517 "phys_id_present_map\n",
1518 mpc_ioapic_id(ioapic_idx));
1519 physids_or(phys_id_present_map, phys_id_present_map, tmp);
1520 }
1521
1522 /*
1523 * We need to adjust the IRQ routing table
1524 * if the ID changed.
1525 */
1526 if (old_id != mpc_ioapic_id(ioapic_idx))
1527 for (i = 0; i < mp_irq_entries; i++)
1528 if (mp_irqs[i].dstapic == old_id)
1529 mp_irqs[i].dstapic
1530 = mpc_ioapic_id(ioapic_idx);
1531
1532 /*
1533 * Update the ID register according to the right value
1534 * from the MPC table if they are different.
1535 */
1536 if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
1537 continue;
1538
1539 apic_printk(APIC_VERBOSE, KERN_INFO
1540 "...changing IO-APIC physical APIC ID to %d ...",
1541 mpc_ioapic_id(ioapic_idx));
1542
1543 reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
1544 raw_spin_lock_irqsave(&ioapic_lock, flags);
1545 io_apic_write(ioapic_idx, 0, reg_00.raw);
1546 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1547
1548 /*
1549 * Sanity check
1550 */
1551 raw_spin_lock_irqsave(&ioapic_lock, flags);
1552 reg_00.raw = io_apic_read(ioapic_idx, 0);
1553 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1554 if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
1555 pr_cont("could not set ID!\n");
1556 else
1557 apic_printk(APIC_VERBOSE, " ok.\n");
1558 }
1559}
1560
1561void __init setup_ioapic_ids_from_mpc(void)
1562{
1563
1564 if (acpi_ioapic)
1565 return;
1566 /*
1567 * Don't check I/O APIC IDs for xAPIC systems. They have
1568 * no meaning without the serial APIC bus.
1569 */
1570 if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
1571 || APIC_XAPIC(boot_cpu_apic_version))
1572 return;
1573 setup_ioapic_ids_from_mpc_nocheck();
1574}
1575#endif
1576
1577int no_timer_check __initdata;
1578
1579static int __init notimercheck(char *s)
1580{
1581 no_timer_check = 1;
1582 return 1;
1583}
1584__setup("no_timer_check", notimercheck);
1585
1586static void __init delay_with_tsc(void)
1587{
1588 unsigned long long start, now;
1589 unsigned long end = jiffies + 4;
1590
1591 start = rdtsc();
1592
1593 /*
1594 * We don't know the TSC frequency yet, but waiting for
1595 * 40000000000/HZ TSC cycles is safe:
1596 * 4 GHz == 10 jiffies
1597 * 1 GHz == 40 jiffies
1598 */
1599 do {
1600 rep_nop();
1601 now = rdtsc();
1602 } while ((now - start) < 40000000000ULL / HZ &&
1603 time_before_eq(jiffies, end));
1604}
1605
1606static void __init delay_without_tsc(void)
1607{
1608 unsigned long end = jiffies + 4;
1609 int band = 1;
1610
1611 /*
1612 * We don't know any frequency yet, but waiting for
1613 * 40940000000/HZ cycles is safe:
1614 * 4 GHz == 10 jiffies
1615 * 1 GHz == 40 jiffies
1616 * 1 << 1 + 1 << 2 +...+ 1 << 11 = 4094
1617 */
1618 do {
1619 __delay(((1U << band++) * 10000000UL) / HZ);
1620 } while (band < 12 && time_before_eq(jiffies, end));
1621}
1622
1623/*
1624 * There is a nasty bug in some older SMP boards, their mptable lies
1625 * about the timer IRQ. We do the following to work around the situation:
1626 *
1627 * - timer IRQ defaults to IO-APIC IRQ
1628 * - if this function detects that timer IRQs are defunct, then we fall
1629 * back to ISA timer IRQs
1630 */
1631static int __init timer_irq_works(void)
1632{
1633 unsigned long t1 = jiffies;
1634 unsigned long flags;
1635
1636 if (no_timer_check)
1637 return 1;
1638
1639 local_save_flags(flags);
1640 local_irq_enable();
1641
1642 if (boot_cpu_has(X86_FEATURE_TSC))
1643 delay_with_tsc();
1644 else
1645 delay_without_tsc();
1646
1647 local_irq_restore(flags);
1648
1649 /*
1650 * Expect a few ticks at least, to be sure some possible
1651 * glue logic does not lock up after one or two first
1652 * ticks in a non-ExtINT mode. Also the local APIC
1653 * might have cached one ExtINT interrupt. Finally, at
1654 * least one tick may be lost due to delays.
1655 */
1656
1657 /* jiffies wrap? */
1658 if (time_after(jiffies, t1 + 4))
1659 return 1;
1660 return 0;
1661}
1662
1663/*
1664 * In the SMP+IOAPIC case it might happen that there are an unspecified
1665 * number of pending IRQ events unhandled. These cases are very rare,
1666 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
1667 * better to do it this way as thus we do not have to be aware of
1668 * 'pending' interrupts in the IRQ path, except at this point.
1669 */
1670/*
1671 * Edge triggered needs to resend any interrupt
1672 * that was delayed but this is now handled in the device
1673 * independent code.
1674 */
1675
1676/*
1677 * Starting up a edge-triggered IO-APIC interrupt is
1678 * nasty - we need to make sure that we get the edge.
1679 * If it is already asserted for some reason, we need
1680 * return 1 to indicate that is was pending.
1681 *
1682 * This is not complete - we should be able to fake
1683 * an edge even if it isn't on the 8259A...
1684 */
1685static unsigned int startup_ioapic_irq(struct irq_data *data)
1686{
1687 int was_pending = 0, irq = data->irq;
1688 unsigned long flags;
1689
1690 raw_spin_lock_irqsave(&ioapic_lock, flags);
1691 if (irq < nr_legacy_irqs()) {
1692 legacy_pic->mask(irq);
1693 if (legacy_pic->irq_pending(irq))
1694 was_pending = 1;
1695 }
1696 __unmask_ioapic(data->chip_data);
1697 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1698
1699 return was_pending;
1700}
1701
1702atomic_t irq_mis_count;
1703
1704#ifdef CONFIG_GENERIC_PENDING_IRQ
1705static bool io_apic_level_ack_pending(struct mp_chip_data *data)
1706{
1707 struct irq_pin_list *entry;
1708 unsigned long flags;
1709
1710 raw_spin_lock_irqsave(&ioapic_lock, flags);
1711 for_each_irq_pin(entry, data->irq_2_pin) {
1712 unsigned int reg;
1713 int pin;
1714
1715 pin = entry->pin;
1716 reg = io_apic_read(entry->apic, 0x10 + pin*2);
1717 /* Is the remote IRR bit set? */
1718 if (reg & IO_APIC_REDIR_REMOTE_IRR) {
1719 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1720 return true;
1721 }
1722 }
1723 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1724
1725 return false;
1726}
1727
1728static inline bool ioapic_irqd_mask(struct irq_data *data)
1729{
1730 /* If we are moving the irq we need to mask it */
1731 if (unlikely(irqd_is_setaffinity_pending(data))) {
1732 mask_ioapic_irq(data);
1733 return true;
1734 }
1735 return false;
1736}
1737
1738static inline void ioapic_irqd_unmask(struct irq_data *data, bool masked)
1739{
1740 if (unlikely(masked)) {
1741 /* Only migrate the irq if the ack has been received.
1742 *
1743 * On rare occasions the broadcast level triggered ack gets
1744 * delayed going to ioapics, and if we reprogram the
1745 * vector while Remote IRR is still set the irq will never
1746 * fire again.
1747 *
1748 * To prevent this scenario we read the Remote IRR bit
1749 * of the ioapic. This has two effects.
1750 * - On any sane system the read of the ioapic will
1751 * flush writes (and acks) going to the ioapic from
1752 * this cpu.
1753 * - We get to see if the ACK has actually been delivered.
1754 *
1755 * Based on failed experiments of reprogramming the
1756 * ioapic entry from outside of irq context starting
1757 * with masking the ioapic entry and then polling until
1758 * Remote IRR was clear before reprogramming the
1759 * ioapic I don't trust the Remote IRR bit to be
1760 * completey accurate.
1761 *
1762 * However there appears to be no other way to plug
1763 * this race, so if the Remote IRR bit is not
1764 * accurate and is causing problems then it is a hardware bug
1765 * and you can go talk to the chipset vendor about it.
1766 */
1767 if (!io_apic_level_ack_pending(data->chip_data))
1768 irq_move_masked_irq(data);
1769 unmask_ioapic_irq(data);
1770 }
1771}
1772#else
1773static inline bool ioapic_irqd_mask(struct irq_data *data)
1774{
1775 return false;
1776}
1777static inline void ioapic_irqd_unmask(struct irq_data *data, bool masked)
1778{
1779}
1780#endif
1781
1782static void ioapic_ack_level(struct irq_data *irq_data)
1783{
1784 struct irq_cfg *cfg = irqd_cfg(irq_data);
1785 unsigned long v;
1786 bool masked;
1787 int i;
1788
1789 irq_complete_move(cfg);
1790 masked = ioapic_irqd_mask(irq_data);
1791
1792 /*
1793 * It appears there is an erratum which affects at least version 0x11
1794 * of I/O APIC (that's the 82093AA and cores integrated into various
1795 * chipsets). Under certain conditions a level-triggered interrupt is
1796 * erroneously delivered as edge-triggered one but the respective IRR
1797 * bit gets set nevertheless. As a result the I/O unit expects an EOI
1798 * message but it will never arrive and further interrupts are blocked
1799 * from the source. The exact reason is so far unknown, but the
1800 * phenomenon was observed when two consecutive interrupt requests
1801 * from a given source get delivered to the same CPU and the source is
1802 * temporarily disabled in between.
1803 *
1804 * A workaround is to simulate an EOI message manually. We achieve it
1805 * by setting the trigger mode to edge and then to level when the edge
1806 * trigger mode gets detected in the TMR of a local APIC for a
1807 * level-triggered interrupt. We mask the source for the time of the
1808 * operation to prevent an edge-triggered interrupt escaping meanwhile.
1809 * The idea is from Manfred Spraul. --macro
1810 *
1811 * Also in the case when cpu goes offline, fixup_irqs() will forward
1812 * any unhandled interrupt on the offlined cpu to the new cpu
1813 * destination that is handling the corresponding interrupt. This
1814 * interrupt forwarding is done via IPI's. Hence, in this case also
1815 * level-triggered io-apic interrupt will be seen as an edge
1816 * interrupt in the IRR. And we can't rely on the cpu's EOI
1817 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
1818 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
1819 * supporting EOI register, we do an explicit EOI to clear the
1820 * remote IRR and on IO-APIC's which don't have an EOI register,
1821 * we use the above logic (mask+edge followed by unmask+level) from
1822 * Manfred Spraul to clear the remote IRR.
1823 */
1824 i = cfg->vector;
1825 v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
1826
1827 /*
1828 * We must acknowledge the irq before we move it or the acknowledge will
1829 * not propagate properly.
1830 */
1831 ack_APIC_irq();
1832
1833 /*
1834 * Tail end of clearing remote IRR bit (either by delivering the EOI
1835 * message via io-apic EOI register write or simulating it using
1836 * mask+edge followed by unnask+level logic) manually when the
1837 * level triggered interrupt is seen as the edge triggered interrupt
1838 * at the cpu.
1839 */
1840 if (!(v & (1 << (i & 0x1f)))) {
1841 atomic_inc(&irq_mis_count);
1842 eoi_ioapic_pin(cfg->vector, irq_data->chip_data);
1843 }
1844
1845 ioapic_irqd_unmask(irq_data, masked);
1846}
1847
1848static void ioapic_ir_ack_level(struct irq_data *irq_data)
1849{
1850 struct mp_chip_data *data = irq_data->chip_data;
1851
1852 /*
1853 * Intr-remapping uses pin number as the virtual vector
1854 * in the RTE. Actual vector is programmed in
1855 * intr-remapping table entry. Hence for the io-apic
1856 * EOI we use the pin number.
1857 */
1858 apic_ack_irq(irq_data);
1859 eoi_ioapic_pin(data->entry.vector, data);
1860}
1861
1862static void ioapic_configure_entry(struct irq_data *irqd)
1863{
1864 struct mp_chip_data *mpd = irqd->chip_data;
1865 struct irq_cfg *cfg = irqd_cfg(irqd);
1866 struct irq_pin_list *entry;
1867
1868 /*
1869 * Only update when the parent is the vector domain, don't touch it
1870 * if the parent is the remapping domain. Check the installed
1871 * ioapic chip to verify that.
1872 */
1873 if (irqd->chip == &ioapic_chip) {
1874 mpd->entry.dest = cfg->dest_apicid;
1875 mpd->entry.vector = cfg->vector;
1876 }
1877 for_each_irq_pin(entry, mpd->irq_2_pin)
1878 __ioapic_write_entry(entry->apic, entry->pin, mpd->entry);
1879}
1880
1881static int ioapic_set_affinity(struct irq_data *irq_data,
1882 const struct cpumask *mask, bool force)
1883{
1884 struct irq_data *parent = irq_data->parent_data;
1885 unsigned long flags;
1886 int ret;
1887
1888 ret = parent->chip->irq_set_affinity(parent, mask, force);
1889 raw_spin_lock_irqsave(&ioapic_lock, flags);
1890 if (ret >= 0 && ret != IRQ_SET_MASK_OK_DONE)
1891 ioapic_configure_entry(irq_data);
1892 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1893
1894 return ret;
1895}
1896
1897/*
1898 * Interrupt shutdown masks the ioapic pin, but the interrupt might already
1899 * be in flight, but not yet serviced by the target CPU. That means
1900 * __synchronize_hardirq() would return and claim that everything is calmed
1901 * down. So free_irq() would proceed and deactivate the interrupt and free
1902 * resources.
1903 *
1904 * Once the target CPU comes around to service it it will find a cleared
1905 * vector and complain. While the spurious interrupt is harmless, the full
1906 * release of resources might prevent the interrupt from being acknowledged
1907 * which keeps the hardware in a weird state.
1908 *
1909 * Verify that the corresponding Remote-IRR bits are clear.
1910 */
1911static int ioapic_irq_get_chip_state(struct irq_data *irqd,
1912 enum irqchip_irq_state which,
1913 bool *state)
1914{
1915 struct mp_chip_data *mcd = irqd->chip_data;
1916 struct IO_APIC_route_entry rentry;
1917 struct irq_pin_list *p;
1918
1919 if (which != IRQCHIP_STATE_ACTIVE)
1920 return -EINVAL;
1921
1922 *state = false;
1923 raw_spin_lock(&ioapic_lock);
1924 for_each_irq_pin(p, mcd->irq_2_pin) {
1925 rentry = __ioapic_read_entry(p->apic, p->pin);
1926 /*
1927 * The remote IRR is only valid in level trigger mode. It's
1928 * meaning is undefined for edge triggered interrupts and
1929 * irrelevant because the IO-APIC treats them as fire and
1930 * forget.
1931 */
1932 if (rentry.irr && rentry.trigger) {
1933 *state = true;
1934 break;
1935 }
1936 }
1937 raw_spin_unlock(&ioapic_lock);
1938 return 0;
1939}
1940
1941static struct irq_chip ioapic_chip __read_mostly = {
1942 .name = "IO-APIC",
1943 .irq_startup = startup_ioapic_irq,
1944 .irq_mask = mask_ioapic_irq,
1945 .irq_unmask = unmask_ioapic_irq,
1946 .irq_ack = irq_chip_ack_parent,
1947 .irq_eoi = ioapic_ack_level,
1948 .irq_set_affinity = ioapic_set_affinity,
1949 .irq_retrigger = irq_chip_retrigger_hierarchy,
1950 .irq_get_irqchip_state = ioapic_irq_get_chip_state,
1951 .flags = IRQCHIP_SKIP_SET_WAKE,
1952};
1953
1954static struct irq_chip ioapic_ir_chip __read_mostly = {
1955 .name = "IR-IO-APIC",
1956 .irq_startup = startup_ioapic_irq,
1957 .irq_mask = mask_ioapic_irq,
1958 .irq_unmask = unmask_ioapic_irq,
1959 .irq_ack = irq_chip_ack_parent,
1960 .irq_eoi = ioapic_ir_ack_level,
1961 .irq_set_affinity = ioapic_set_affinity,
1962 .irq_retrigger = irq_chip_retrigger_hierarchy,
1963 .irq_get_irqchip_state = ioapic_irq_get_chip_state,
1964 .flags = IRQCHIP_SKIP_SET_WAKE,
1965};
1966
1967static inline void init_IO_APIC_traps(void)
1968{
1969 struct irq_cfg *cfg;
1970 unsigned int irq;
1971
1972 for_each_active_irq(irq) {
1973 cfg = irq_cfg(irq);
1974 if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
1975 /*
1976 * Hmm.. We don't have an entry for this,
1977 * so default to an old-fashioned 8259
1978 * interrupt if we can..
1979 */
1980 if (irq < nr_legacy_irqs())
1981 legacy_pic->make_irq(irq);
1982 else
1983 /* Strange. Oh, well.. */
1984 irq_set_chip(irq, &no_irq_chip);
1985 }
1986 }
1987}
1988
1989/*
1990 * The local APIC irq-chip implementation:
1991 */
1992
1993static void mask_lapic_irq(struct irq_data *data)
1994{
1995 unsigned long v;
1996
1997 v = apic_read(APIC_LVT0);
1998 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
1999}
2000
2001static void unmask_lapic_irq(struct irq_data *data)
2002{
2003 unsigned long v;
2004
2005 v = apic_read(APIC_LVT0);
2006 apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2007}
2008
2009static void ack_lapic_irq(struct irq_data *data)
2010{
2011 ack_APIC_irq();
2012}
2013
2014static struct irq_chip lapic_chip __read_mostly = {
2015 .name = "local-APIC",
2016 .irq_mask = mask_lapic_irq,
2017 .irq_unmask = unmask_lapic_irq,
2018 .irq_ack = ack_lapic_irq,
2019};
2020
2021static void lapic_register_intr(int irq)
2022{
2023 irq_clear_status_flags(irq, IRQ_LEVEL);
2024 irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2025 "edge");
2026}
2027
2028/*
2029 * This looks a bit hackish but it's about the only one way of sending
2030 * a few INTA cycles to 8259As and any associated glue logic. ICR does
2031 * not support the ExtINT mode, unfortunately. We need to send these
2032 * cycles as some i82489DX-based boards have glue logic that keeps the
2033 * 8259A interrupt line asserted until INTA. --macro
2034 */
2035static inline void __init unlock_ExtINT_logic(void)
2036{
2037 int apic, pin, i;
2038 struct IO_APIC_route_entry entry0, entry1;
2039 unsigned char save_control, save_freq_select;
2040
2041 pin = find_isa_irq_pin(8, mp_INT);
2042 if (pin == -1) {
2043 WARN_ON_ONCE(1);
2044 return;
2045 }
2046 apic = find_isa_irq_apic(8, mp_INT);
2047 if (apic == -1) {
2048 WARN_ON_ONCE(1);
2049 return;
2050 }
2051
2052 entry0 = ioapic_read_entry(apic, pin);
2053 clear_IO_APIC_pin(apic, pin);
2054
2055 memset(&entry1, 0, sizeof(entry1));
2056
2057 entry1.dest_mode = IOAPIC_DEST_MODE_PHYSICAL;
2058 entry1.mask = IOAPIC_UNMASKED;
2059 entry1.dest = hard_smp_processor_id();
2060 entry1.delivery_mode = dest_ExtINT;
2061 entry1.polarity = entry0.polarity;
2062 entry1.trigger = IOAPIC_EDGE;
2063 entry1.vector = 0;
2064
2065 ioapic_write_entry(apic, pin, entry1);
2066
2067 save_control = CMOS_READ(RTC_CONTROL);
2068 save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
2069 CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
2070 RTC_FREQ_SELECT);
2071 CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
2072
2073 i = 100;
2074 while (i-- > 0) {
2075 mdelay(10);
2076 if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
2077 i -= 10;
2078 }
2079
2080 CMOS_WRITE(save_control, RTC_CONTROL);
2081 CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2082 clear_IO_APIC_pin(apic, pin);
2083
2084 ioapic_write_entry(apic, pin, entry0);
2085}
2086
2087static int disable_timer_pin_1 __initdata;
2088/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2089static int __init disable_timer_pin_setup(char *arg)
2090{
2091 disable_timer_pin_1 = 1;
2092 return 0;
2093}
2094early_param("disable_timer_pin_1", disable_timer_pin_setup);
2095
2096static int mp_alloc_timer_irq(int ioapic, int pin)
2097{
2098 int irq = -1;
2099 struct irq_domain *domain = mp_ioapic_irqdomain(ioapic);
2100
2101 if (domain) {
2102 struct irq_alloc_info info;
2103
2104 ioapic_set_alloc_attr(&info, NUMA_NO_NODE, 0, 0);
2105 info.ioapic_id = mpc_ioapic_id(ioapic);
2106 info.ioapic_pin = pin;
2107 mutex_lock(&ioapic_mutex);
2108 irq = alloc_isa_irq_from_domain(domain, 0, ioapic, pin, &info);
2109 mutex_unlock(&ioapic_mutex);
2110 }
2111
2112 return irq;
2113}
2114
2115/*
2116 * This code may look a bit paranoid, but it's supposed to cooperate with
2117 * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
2118 * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
2119 * fanatically on his truly buggy board.
2120 *
2121 * FIXME: really need to revamp this for all platforms.
2122 */
2123static inline void __init check_timer(void)
2124{
2125 struct irq_data *irq_data = irq_get_irq_data(0);
2126 struct mp_chip_data *data = irq_data->chip_data;
2127 struct irq_cfg *cfg = irqd_cfg(irq_data);
2128 int node = cpu_to_node(0);
2129 int apic1, pin1, apic2, pin2;
2130 unsigned long flags;
2131 int no_pin1 = 0;
2132
2133 if (!global_clock_event)
2134 return;
2135
2136 local_irq_save(flags);
2137
2138 /*
2139 * get/set the timer IRQ vector:
2140 */
2141 legacy_pic->mask(0);
2142
2143 /*
2144 * As IRQ0 is to be enabled in the 8259A, the virtual
2145 * wire has to be disabled in the local APIC. Also
2146 * timer interrupts need to be acknowledged manually in
2147 * the 8259A for the i82489DX when using the NMI
2148 * watchdog as that APIC treats NMIs as level-triggered.
2149 * The AEOI mode will finish them in the 8259A
2150 * automatically.
2151 */
2152 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2153 legacy_pic->init(1);
2154
2155 pin1 = find_isa_irq_pin(0, mp_INT);
2156 apic1 = find_isa_irq_apic(0, mp_INT);
2157 pin2 = ioapic_i8259.pin;
2158 apic2 = ioapic_i8259.apic;
2159
2160 apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
2161 "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2162 cfg->vector, apic1, pin1, apic2, pin2);
2163
2164 /*
2165 * Some BIOS writers are clueless and report the ExtINTA
2166 * I/O APIC input from the cascaded 8259A as the timer
2167 * interrupt input. So just in case, if only one pin
2168 * was found above, try it both directly and through the
2169 * 8259A.
2170 */
2171 if (pin1 == -1) {
2172 panic_if_irq_remap("BIOS bug: timer not connected to IO-APIC");
2173 pin1 = pin2;
2174 apic1 = apic2;
2175 no_pin1 = 1;
2176 } else if (pin2 == -1) {
2177 pin2 = pin1;
2178 apic2 = apic1;
2179 }
2180
2181 if (pin1 != -1) {
2182 /* Ok, does IRQ0 through the IOAPIC work? */
2183 if (no_pin1) {
2184 mp_alloc_timer_irq(apic1, pin1);
2185 } else {
2186 /*
2187 * for edge trigger, it's already unmasked,
2188 * so only need to unmask if it is level-trigger
2189 * do we really have level trigger timer?
2190 */
2191 int idx;
2192 idx = find_irq_entry(apic1, pin1, mp_INT);
2193 if (idx != -1 && irq_trigger(idx))
2194 unmask_ioapic_irq(irq_get_irq_data(0));
2195 }
2196 irq_domain_deactivate_irq(irq_data);
2197 irq_domain_activate_irq(irq_data, false);
2198 if (timer_irq_works()) {
2199 if (disable_timer_pin_1 > 0)
2200 clear_IO_APIC_pin(0, pin1);
2201 goto out;
2202 }
2203 panic_if_irq_remap("timer doesn't work through Interrupt-remapped IO-APIC");
2204 local_irq_disable();
2205 clear_IO_APIC_pin(apic1, pin1);
2206 if (!no_pin1)
2207 apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
2208 "8254 timer not connected to IO-APIC\n");
2209
2210 apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
2211 "(IRQ0) through the 8259A ...\n");
2212 apic_printk(APIC_QUIET, KERN_INFO
2213 "..... (found apic %d pin %d) ...\n", apic2, pin2);
2214 /*
2215 * legacy devices should be connected to IO APIC #0
2216 */
2217 replace_pin_at_irq_node(data, node, apic1, pin1, apic2, pin2);
2218 irq_domain_deactivate_irq(irq_data);
2219 irq_domain_activate_irq(irq_data, false);
2220 legacy_pic->unmask(0);
2221 if (timer_irq_works()) {
2222 apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2223 goto out;
2224 }
2225 /*
2226 * Cleanup, just in case ...
2227 */
2228 local_irq_disable();
2229 legacy_pic->mask(0);
2230 clear_IO_APIC_pin(apic2, pin2);
2231 apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
2232 }
2233
2234 apic_printk(APIC_QUIET, KERN_INFO
2235 "...trying to set up timer as Virtual Wire IRQ...\n");
2236
2237 lapic_register_intr(0);
2238 apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
2239 legacy_pic->unmask(0);
2240
2241 if (timer_irq_works()) {
2242 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2243 goto out;
2244 }
2245 local_irq_disable();
2246 legacy_pic->mask(0);
2247 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2248 apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
2249
2250 apic_printk(APIC_QUIET, KERN_INFO
2251 "...trying to set up timer as ExtINT IRQ...\n");
2252
2253 legacy_pic->init(0);
2254 legacy_pic->make_irq(0);
2255 apic_write(APIC_LVT0, APIC_DM_EXTINT);
2256
2257 unlock_ExtINT_logic();
2258
2259 if (timer_irq_works()) {
2260 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2261 goto out;
2262 }
2263 local_irq_disable();
2264 apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2265 if (apic_is_x2apic_enabled())
2266 apic_printk(APIC_QUIET, KERN_INFO
2267 "Perhaps problem with the pre-enabled x2apic mode\n"
2268 "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
2269 panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
2270 "report. Then try booting with the 'noapic' option.\n");
2271out:
2272 local_irq_restore(flags);
2273}
2274
2275/*
2276 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
2277 * to devices. However there may be an I/O APIC pin available for
2278 * this interrupt regardless. The pin may be left unconnected, but
2279 * typically it will be reused as an ExtINT cascade interrupt for
2280 * the master 8259A. In the MPS case such a pin will normally be
2281 * reported as an ExtINT interrupt in the MP table. With ACPI
2282 * there is no provision for ExtINT interrupts, and in the absence
2283 * of an override it would be treated as an ordinary ISA I/O APIC
2284 * interrupt, that is edge-triggered and unmasked by default. We
2285 * used to do this, but it caused problems on some systems because
2286 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
2287 * the same ExtINT cascade interrupt to drive the local APIC of the
2288 * bootstrap processor. Therefore we refrain from routing IRQ2 to
2289 * the I/O APIC in all cases now. No actual device should request
2290 * it anyway. --macro
2291 */
2292#define PIC_IRQS (1UL << PIC_CASCADE_IR)
2293
2294static int mp_irqdomain_create(int ioapic)
2295{
2296 struct irq_alloc_info info;
2297 struct irq_domain *parent;
2298 int hwirqs = mp_ioapic_pin_count(ioapic);
2299 struct ioapic *ip = &ioapics[ioapic];
2300 struct ioapic_domain_cfg *cfg = &ip->irqdomain_cfg;
2301 struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);
2302 struct fwnode_handle *fn;
2303 char *name = "IO-APIC";
2304
2305 if (cfg->type == IOAPIC_DOMAIN_INVALID)
2306 return 0;
2307
2308 init_irq_alloc_info(&info, NULL);
2309 info.type = X86_IRQ_ALLOC_TYPE_IOAPIC;
2310 info.ioapic_id = mpc_ioapic_id(ioapic);
2311 parent = irq_remapping_get_ir_irq_domain(&info);
2312 if (!parent)
2313 parent = x86_vector_domain;
2314 else
2315 name = "IO-APIC-IR";
2316
2317 /* Handle device tree enumerated APICs proper */
2318 if (cfg->dev) {
2319 fn = of_node_to_fwnode(cfg->dev);
2320 } else {
2321 fn = irq_domain_alloc_named_id_fwnode(name, ioapic);
2322 if (!fn)
2323 return -ENOMEM;
2324 }
2325
2326 ip->irqdomain = irq_domain_create_linear(fn, hwirqs, cfg->ops,
2327 (void *)(long)ioapic);
2328
2329 /* Release fw handle if it was allocated above */
2330 if (!cfg->dev)
2331 irq_domain_free_fwnode(fn);
2332
2333 if (!ip->irqdomain)
2334 return -ENOMEM;
2335
2336 ip->irqdomain->parent = parent;
2337
2338 if (cfg->type == IOAPIC_DOMAIN_LEGACY ||
2339 cfg->type == IOAPIC_DOMAIN_STRICT)
2340 ioapic_dynirq_base = max(ioapic_dynirq_base,
2341 gsi_cfg->gsi_end + 1);
2342
2343 return 0;
2344}
2345
2346static void ioapic_destroy_irqdomain(int idx)
2347{
2348 if (ioapics[idx].irqdomain) {
2349 irq_domain_remove(ioapics[idx].irqdomain);
2350 ioapics[idx].irqdomain = NULL;
2351 }
2352}
2353
2354void __init setup_IO_APIC(void)
2355{
2356 int ioapic;
2357
2358 if (skip_ioapic_setup || !nr_ioapics)
2359 return;
2360
2361 io_apic_irqs = nr_legacy_irqs() ? ~PIC_IRQS : ~0UL;
2362
2363 apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
2364 for_each_ioapic(ioapic)
2365 BUG_ON(mp_irqdomain_create(ioapic));
2366
2367 /*
2368 * Set up IO-APIC IRQ routing.
2369 */
2370 x86_init.mpparse.setup_ioapic_ids();
2371
2372 sync_Arb_IDs();
2373 setup_IO_APIC_irqs();
2374 init_IO_APIC_traps();
2375 if (nr_legacy_irqs())
2376 check_timer();
2377
2378 ioapic_initialized = 1;
2379}
2380
2381static void resume_ioapic_id(int ioapic_idx)
2382{
2383 unsigned long flags;
2384 union IO_APIC_reg_00 reg_00;
2385
2386 raw_spin_lock_irqsave(&ioapic_lock, flags);
2387 reg_00.raw = io_apic_read(ioapic_idx, 0);
2388 if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
2389 reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
2390 io_apic_write(ioapic_idx, 0, reg_00.raw);
2391 }
2392 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2393}
2394
2395static void ioapic_resume(void)
2396{
2397 int ioapic_idx;
2398
2399 for_each_ioapic_reverse(ioapic_idx)
2400 resume_ioapic_id(ioapic_idx);
2401
2402 restore_ioapic_entries();
2403}
2404
2405static struct syscore_ops ioapic_syscore_ops = {
2406 .suspend = save_ioapic_entries,
2407 .resume = ioapic_resume,
2408};
2409
2410static int __init ioapic_init_ops(void)
2411{
2412 register_syscore_ops(&ioapic_syscore_ops);
2413
2414 return 0;
2415}
2416
2417device_initcall(ioapic_init_ops);
2418
2419static int io_apic_get_redir_entries(int ioapic)
2420{
2421 union IO_APIC_reg_01 reg_01;
2422 unsigned long flags;
2423
2424 raw_spin_lock_irqsave(&ioapic_lock, flags);
2425 reg_01.raw = io_apic_read(ioapic, 1);
2426 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2427
2428 /* The register returns the maximum index redir index
2429 * supported, which is one less than the total number of redir
2430 * entries.
2431 */
2432 return reg_01.bits.entries + 1;
2433}
2434
2435unsigned int arch_dynirq_lower_bound(unsigned int from)
2436{
2437 /*
2438 * dmar_alloc_hwirq() may be called before setup_IO_APIC(), so use
2439 * gsi_top if ioapic_dynirq_base hasn't been initialized yet.
2440 */
2441 if (!ioapic_initialized)
2442 return gsi_top;
2443 /*
2444 * For DT enabled machines ioapic_dynirq_base is irrelevant and not
2445 * updated. So simply return @from if ioapic_dynirq_base == 0.
2446 */
2447 return ioapic_dynirq_base ? : from;
2448}
2449
2450#ifdef CONFIG_X86_32
2451static int io_apic_get_unique_id(int ioapic, int apic_id)
2452{
2453 union IO_APIC_reg_00 reg_00;
2454 static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
2455 physid_mask_t tmp;
2456 unsigned long flags;
2457 int i = 0;
2458
2459 /*
2460 * The P4 platform supports up to 256 APIC IDs on two separate APIC
2461 * buses (one for LAPICs, one for IOAPICs), where predecessors only
2462 * supports up to 16 on one shared APIC bus.
2463 *
2464 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
2465 * advantage of new APIC bus architecture.
2466 */
2467
2468 if (physids_empty(apic_id_map))
2469 apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
2470
2471 raw_spin_lock_irqsave(&ioapic_lock, flags);
2472 reg_00.raw = io_apic_read(ioapic, 0);
2473 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2474
2475 if (apic_id >= get_physical_broadcast()) {
2476 printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
2477 "%d\n", ioapic, apic_id, reg_00.bits.ID);
2478 apic_id = reg_00.bits.ID;
2479 }
2480
2481 /*
2482 * Every APIC in a system must have a unique ID or we get lots of nice
2483 * 'stuck on smp_invalidate_needed IPI wait' messages.
2484 */
2485 if (apic->check_apicid_used(&apic_id_map, apic_id)) {
2486
2487 for (i = 0; i < get_physical_broadcast(); i++) {
2488 if (!apic->check_apicid_used(&apic_id_map, i))
2489 break;
2490 }
2491
2492 if (i == get_physical_broadcast())
2493 panic("Max apic_id exceeded!\n");
2494
2495 printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
2496 "trying %d\n", ioapic, apic_id, i);
2497
2498 apic_id = i;
2499 }
2500
2501 apic->apicid_to_cpu_present(apic_id, &tmp);
2502 physids_or(apic_id_map, apic_id_map, tmp);
2503
2504 if (reg_00.bits.ID != apic_id) {
2505 reg_00.bits.ID = apic_id;
2506
2507 raw_spin_lock_irqsave(&ioapic_lock, flags);
2508 io_apic_write(ioapic, 0, reg_00.raw);
2509 reg_00.raw = io_apic_read(ioapic, 0);
2510 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2511
2512 /* Sanity check */
2513 if (reg_00.bits.ID != apic_id) {
2514 pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
2515 ioapic);
2516 return -1;
2517 }
2518 }
2519
2520 apic_printk(APIC_VERBOSE, KERN_INFO
2521 "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
2522
2523 return apic_id;
2524}
2525
2526static u8 io_apic_unique_id(int idx, u8 id)
2527{
2528 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
2529 !APIC_XAPIC(boot_cpu_apic_version))
2530 return io_apic_get_unique_id(idx, id);
2531 else
2532 return id;
2533}
2534#else
2535static u8 io_apic_unique_id(int idx, u8 id)
2536{
2537 union IO_APIC_reg_00 reg_00;
2538 DECLARE_BITMAP(used, 256);
2539 unsigned long flags;
2540 u8 new_id;
2541 int i;
2542
2543 bitmap_zero(used, 256);
2544 for_each_ioapic(i)
2545 __set_bit(mpc_ioapic_id(i), used);
2546
2547 /* Hand out the requested id if available */
2548 if (!test_bit(id, used))
2549 return id;
2550
2551 /*
2552 * Read the current id from the ioapic and keep it if
2553 * available.
2554 */
2555 raw_spin_lock_irqsave(&ioapic_lock, flags);
2556 reg_00.raw = io_apic_read(idx, 0);
2557 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2558 new_id = reg_00.bits.ID;
2559 if (!test_bit(new_id, used)) {
2560 apic_printk(APIC_VERBOSE, KERN_INFO
2561 "IOAPIC[%d]: Using reg apic_id %d instead of %d\n",
2562 idx, new_id, id);
2563 return new_id;
2564 }
2565
2566 /*
2567 * Get the next free id and write it to the ioapic.
2568 */
2569 new_id = find_first_zero_bit(used, 256);
2570 reg_00.bits.ID = new_id;
2571 raw_spin_lock_irqsave(&ioapic_lock, flags);
2572 io_apic_write(idx, 0, reg_00.raw);
2573 reg_00.raw = io_apic_read(idx, 0);
2574 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2575 /* Sanity check */
2576 BUG_ON(reg_00.bits.ID != new_id);
2577
2578 return new_id;
2579}
2580#endif
2581
2582static int io_apic_get_version(int ioapic)
2583{
2584 union IO_APIC_reg_01 reg_01;
2585 unsigned long flags;
2586
2587 raw_spin_lock_irqsave(&ioapic_lock, flags);
2588 reg_01.raw = io_apic_read(ioapic, 1);
2589 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2590
2591 return reg_01.bits.version;
2592}
2593
2594int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
2595{
2596 int ioapic, pin, idx;
2597
2598 if (skip_ioapic_setup)
2599 return -1;
2600
2601 ioapic = mp_find_ioapic(gsi);
2602 if (ioapic < 0)
2603 return -1;
2604
2605 pin = mp_find_ioapic_pin(ioapic, gsi);
2606 if (pin < 0)
2607 return -1;
2608
2609 idx = find_irq_entry(ioapic, pin, mp_INT);
2610 if (idx < 0)
2611 return -1;
2612
2613 *trigger = irq_trigger(idx);
2614 *polarity = irq_polarity(idx);
2615 return 0;
2616}
2617
2618/*
2619 * This function updates target affinity of IOAPIC interrupts to include
2620 * the CPUs which came online during SMP bringup.
2621 */
2622#define IOAPIC_RESOURCE_NAME_SIZE 11
2623
2624static struct resource *ioapic_resources;
2625
2626static struct resource * __init ioapic_setup_resources(void)
2627{
2628 unsigned long n;
2629 struct resource *res;
2630 char *mem;
2631 int i;
2632
2633 if (nr_ioapics == 0)
2634 return NULL;
2635
2636 n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
2637 n *= nr_ioapics;
2638
2639 mem = memblock_alloc(n, SMP_CACHE_BYTES);
2640 if (!mem)
2641 panic("%s: Failed to allocate %lu bytes\n", __func__, n);
2642 res = (void *)mem;
2643
2644 mem += sizeof(struct resource) * nr_ioapics;
2645
2646 for_each_ioapic(i) {
2647 res[i].name = mem;
2648 res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
2649 snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
2650 mem += IOAPIC_RESOURCE_NAME_SIZE;
2651 ioapics[i].iomem_res = &res[i];
2652 }
2653
2654 ioapic_resources = res;
2655
2656 return res;
2657}
2658
2659void __init io_apic_init_mappings(void)
2660{
2661 unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
2662 struct resource *ioapic_res;
2663 int i;
2664
2665 ioapic_res = ioapic_setup_resources();
2666 for_each_ioapic(i) {
2667 if (smp_found_config) {
2668 ioapic_phys = mpc_ioapic_addr(i);
2669#ifdef CONFIG_X86_32
2670 if (!ioapic_phys) {
2671 printk(KERN_ERR
2672 "WARNING: bogus zero IO-APIC "
2673 "address found in MPTABLE, "
2674 "disabling IO/APIC support!\n");
2675 smp_found_config = 0;
2676 skip_ioapic_setup = 1;
2677 goto fake_ioapic_page;
2678 }
2679#endif
2680 } else {
2681#ifdef CONFIG_X86_32
2682fake_ioapic_page:
2683#endif
2684 ioapic_phys = (unsigned long)memblock_alloc(PAGE_SIZE,
2685 PAGE_SIZE);
2686 if (!ioapic_phys)
2687 panic("%s: Failed to allocate %lu bytes align=0x%lx\n",
2688 __func__, PAGE_SIZE, PAGE_SIZE);
2689 ioapic_phys = __pa(ioapic_phys);
2690 }
2691 set_fixmap_nocache(idx, ioapic_phys);
2692 apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
2693 __fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
2694 ioapic_phys);
2695 idx++;
2696
2697 ioapic_res->start = ioapic_phys;
2698 ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
2699 ioapic_res++;
2700 }
2701}
2702
2703void __init ioapic_insert_resources(void)
2704{
2705 int i;
2706 struct resource *r = ioapic_resources;
2707
2708 if (!r) {
2709 if (nr_ioapics > 0)
2710 printk(KERN_ERR
2711 "IO APIC resources couldn't be allocated.\n");
2712 return;
2713 }
2714
2715 for_each_ioapic(i) {
2716 insert_resource(&iomem_resource, r);
2717 r++;
2718 }
2719}
2720
2721int mp_find_ioapic(u32 gsi)
2722{
2723 int i;
2724
2725 if (nr_ioapics == 0)
2726 return -1;
2727
2728 /* Find the IOAPIC that manages this GSI. */
2729 for_each_ioapic(i) {
2730 struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
2731 if (gsi >= gsi_cfg->gsi_base && gsi <= gsi_cfg->gsi_end)
2732 return i;
2733 }
2734
2735 printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
2736 return -1;
2737}
2738
2739int mp_find_ioapic_pin(int ioapic, u32 gsi)
2740{
2741 struct mp_ioapic_gsi *gsi_cfg;
2742
2743 if (WARN_ON(ioapic < 0))
2744 return -1;
2745
2746 gsi_cfg = mp_ioapic_gsi_routing(ioapic);
2747 if (WARN_ON(gsi > gsi_cfg->gsi_end))
2748 return -1;
2749
2750 return gsi - gsi_cfg->gsi_base;
2751}
2752
2753static int bad_ioapic_register(int idx)
2754{
2755 union IO_APIC_reg_00 reg_00;
2756 union IO_APIC_reg_01 reg_01;
2757 union IO_APIC_reg_02 reg_02;
2758
2759 reg_00.raw = io_apic_read(idx, 0);
2760 reg_01.raw = io_apic_read(idx, 1);
2761 reg_02.raw = io_apic_read(idx, 2);
2762
2763 if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
2764 pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
2765 mpc_ioapic_addr(idx));
2766 return 1;
2767 }
2768
2769 return 0;
2770}
2771
2772static int find_free_ioapic_entry(void)
2773{
2774 int idx;
2775
2776 for (idx = 0; idx < MAX_IO_APICS; idx++)
2777 if (ioapics[idx].nr_registers == 0)
2778 return idx;
2779
2780 return MAX_IO_APICS;
2781}
2782
2783/**
2784 * mp_register_ioapic - Register an IOAPIC device
2785 * @id: hardware IOAPIC ID
2786 * @address: physical address of IOAPIC register area
2787 * @gsi_base: base of GSI associated with the IOAPIC
2788 * @cfg: configuration information for the IOAPIC
2789 */
2790int mp_register_ioapic(int id, u32 address, u32 gsi_base,
2791 struct ioapic_domain_cfg *cfg)
2792{
2793 bool hotplug = !!ioapic_initialized;
2794 struct mp_ioapic_gsi *gsi_cfg;
2795 int idx, ioapic, entries;
2796 u32 gsi_end;
2797
2798 if (!address) {
2799 pr_warn("Bogus (zero) I/O APIC address found, skipping!\n");
2800 return -EINVAL;
2801 }
2802 for_each_ioapic(ioapic)
2803 if (ioapics[ioapic].mp_config.apicaddr == address) {
2804 pr_warn("address 0x%x conflicts with IOAPIC%d\n",
2805 address, ioapic);
2806 return -EEXIST;
2807 }
2808
2809 idx = find_free_ioapic_entry();
2810 if (idx >= MAX_IO_APICS) {
2811 pr_warn("Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
2812 MAX_IO_APICS, idx);
2813 return -ENOSPC;
2814 }
2815
2816 ioapics[idx].mp_config.type = MP_IOAPIC;
2817 ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
2818 ioapics[idx].mp_config.apicaddr = address;
2819
2820 set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
2821 if (bad_ioapic_register(idx)) {
2822 clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
2823 return -ENODEV;
2824 }
2825
2826 ioapics[idx].mp_config.apicid = io_apic_unique_id(idx, id);
2827 ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
2828
2829 /*
2830 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
2831 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
2832 */
2833 entries = io_apic_get_redir_entries(idx);
2834 gsi_end = gsi_base + entries - 1;
2835 for_each_ioapic(ioapic) {
2836 gsi_cfg = mp_ioapic_gsi_routing(ioapic);
2837 if ((gsi_base >= gsi_cfg->gsi_base &&
2838 gsi_base <= gsi_cfg->gsi_end) ||
2839 (gsi_end >= gsi_cfg->gsi_base &&
2840 gsi_end <= gsi_cfg->gsi_end)) {
2841 pr_warn("GSI range [%u-%u] for new IOAPIC conflicts with GSI[%u-%u]\n",
2842 gsi_base, gsi_end,
2843 gsi_cfg->gsi_base, gsi_cfg->gsi_end);
2844 clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
2845 return -ENOSPC;
2846 }
2847 }
2848 gsi_cfg = mp_ioapic_gsi_routing(idx);
2849 gsi_cfg->gsi_base = gsi_base;
2850 gsi_cfg->gsi_end = gsi_end;
2851
2852 ioapics[idx].irqdomain = NULL;
2853 ioapics[idx].irqdomain_cfg = *cfg;
2854
2855 /*
2856 * If mp_register_ioapic() is called during early boot stage when
2857 * walking ACPI/SFI/DT tables, it's too early to create irqdomain,
2858 * we are still using bootmem allocator. So delay it to setup_IO_APIC().
2859 */
2860 if (hotplug) {
2861 if (mp_irqdomain_create(idx)) {
2862 clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
2863 return -ENOMEM;
2864 }
2865 alloc_ioapic_saved_registers(idx);
2866 }
2867
2868 if (gsi_cfg->gsi_end >= gsi_top)
2869 gsi_top = gsi_cfg->gsi_end + 1;
2870 if (nr_ioapics <= idx)
2871 nr_ioapics = idx + 1;
2872
2873 /* Set nr_registers to mark entry present */
2874 ioapics[idx].nr_registers = entries;
2875
2876 pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
2877 idx, mpc_ioapic_id(idx),
2878 mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
2879 gsi_cfg->gsi_base, gsi_cfg->gsi_end);
2880
2881 return 0;
2882}
2883
2884int mp_unregister_ioapic(u32 gsi_base)
2885{
2886 int ioapic, pin;
2887 int found = 0;
2888
2889 for_each_ioapic(ioapic)
2890 if (ioapics[ioapic].gsi_config.gsi_base == gsi_base) {
2891 found = 1;
2892 break;
2893 }
2894 if (!found) {
2895 pr_warn("can't find IOAPIC for GSI %d\n", gsi_base);
2896 return -ENODEV;
2897 }
2898
2899 for_each_pin(ioapic, pin) {
2900 u32 gsi = mp_pin_to_gsi(ioapic, pin);
2901 int irq = mp_map_gsi_to_irq(gsi, 0, NULL);
2902 struct mp_chip_data *data;
2903
2904 if (irq >= 0) {
2905 data = irq_get_chip_data(irq);
2906 if (data && data->count) {
2907 pr_warn("pin%d on IOAPIC%d is still in use.\n",
2908 pin, ioapic);
2909 return -EBUSY;
2910 }
2911 }
2912 }
2913
2914 /* Mark entry not present */
2915 ioapics[ioapic].nr_registers = 0;
2916 ioapic_destroy_irqdomain(ioapic);
2917 free_ioapic_saved_registers(ioapic);
2918 if (ioapics[ioapic].iomem_res)
2919 release_resource(ioapics[ioapic].iomem_res);
2920 clear_fixmap(FIX_IO_APIC_BASE_0 + ioapic);
2921 memset(&ioapics[ioapic], 0, sizeof(ioapics[ioapic]));
2922
2923 return 0;
2924}
2925
2926int mp_ioapic_registered(u32 gsi_base)
2927{
2928 int ioapic;
2929
2930 for_each_ioapic(ioapic)
2931 if (ioapics[ioapic].gsi_config.gsi_base == gsi_base)
2932 return 1;
2933
2934 return 0;
2935}
2936
2937static void mp_irqdomain_get_attr(u32 gsi, struct mp_chip_data *data,
2938 struct irq_alloc_info *info)
2939{
2940 if (info && info->ioapic_valid) {
2941 data->trigger = info->ioapic_trigger;
2942 data->polarity = info->ioapic_polarity;
2943 } else if (acpi_get_override_irq(gsi, &data->trigger,
2944 &data->polarity) < 0) {
2945 /* PCI interrupts are always active low level triggered. */
2946 data->trigger = IOAPIC_LEVEL;
2947 data->polarity = IOAPIC_POL_LOW;
2948 }
2949}
2950
2951static void mp_setup_entry(struct irq_cfg *cfg, struct mp_chip_data *data,
2952 struct IO_APIC_route_entry *entry)
2953{
2954 memset(entry, 0, sizeof(*entry));
2955 entry->delivery_mode = apic->irq_delivery_mode;
2956 entry->dest_mode = apic->irq_dest_mode;
2957 entry->dest = cfg->dest_apicid;
2958 entry->vector = cfg->vector;
2959 entry->trigger = data->trigger;
2960 entry->polarity = data->polarity;
2961 /*
2962 * Mask level triggered irqs. Edge triggered irqs are masked
2963 * by the irq core code in case they fire.
2964 */
2965 if (data->trigger == IOAPIC_LEVEL)
2966 entry->mask = IOAPIC_MASKED;
2967 else
2968 entry->mask = IOAPIC_UNMASKED;
2969}
2970
2971int mp_irqdomain_alloc(struct irq_domain *domain, unsigned int virq,
2972 unsigned int nr_irqs, void *arg)
2973{
2974 int ret, ioapic, pin;
2975 struct irq_cfg *cfg;
2976 struct irq_data *irq_data;
2977 struct mp_chip_data *data;
2978 struct irq_alloc_info *info = arg;
2979 unsigned long flags;
2980
2981 if (!info || nr_irqs > 1)
2982 return -EINVAL;
2983 irq_data = irq_domain_get_irq_data(domain, virq);
2984 if (!irq_data)
2985 return -EINVAL;
2986
2987 ioapic = mp_irqdomain_ioapic_idx(domain);
2988 pin = info->ioapic_pin;
2989 if (irq_find_mapping(domain, (irq_hw_number_t)pin) > 0)
2990 return -EEXIST;
2991
2992 data = kzalloc(sizeof(*data), GFP_KERNEL);
2993 if (!data)
2994 return -ENOMEM;
2995
2996 info->ioapic_entry = &data->entry;
2997 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, info);
2998 if (ret < 0) {
2999 kfree(data);
3000 return ret;
3001 }
3002
3003 INIT_LIST_HEAD(&data->irq_2_pin);
3004 irq_data->hwirq = info->ioapic_pin;
3005 irq_data->chip = (domain->parent == x86_vector_domain) ?
3006 &ioapic_chip : &ioapic_ir_chip;
3007 irq_data->chip_data = data;
3008 mp_irqdomain_get_attr(mp_pin_to_gsi(ioapic, pin), data, info);
3009
3010 cfg = irqd_cfg(irq_data);
3011 add_pin_to_irq_node(data, ioapic_alloc_attr_node(info), ioapic, pin);
3012
3013 local_irq_save(flags);
3014 if (info->ioapic_entry)
3015 mp_setup_entry(cfg, data, info->ioapic_entry);
3016 mp_register_handler(virq, data->trigger);
3017 if (virq < nr_legacy_irqs())
3018 legacy_pic->mask(virq);
3019 local_irq_restore(flags);
3020
3021 apic_printk(APIC_VERBOSE, KERN_DEBUG
3022 "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> IRQ %d Mode:%i Active:%i Dest:%d)\n",
3023 ioapic, mpc_ioapic_id(ioapic), pin, cfg->vector,
3024 virq, data->trigger, data->polarity, cfg->dest_apicid);
3025
3026 return 0;
3027}
3028
3029void mp_irqdomain_free(struct irq_domain *domain, unsigned int virq,
3030 unsigned int nr_irqs)
3031{
3032 struct irq_data *irq_data;
3033 struct mp_chip_data *data;
3034
3035 BUG_ON(nr_irqs != 1);
3036 irq_data = irq_domain_get_irq_data(domain, virq);
3037 if (irq_data && irq_data->chip_data) {
3038 data = irq_data->chip_data;
3039 __remove_pin_from_irq(data, mp_irqdomain_ioapic_idx(domain),
3040 (int)irq_data->hwirq);
3041 WARN_ON(!list_empty(&data->irq_2_pin));
3042 kfree(irq_data->chip_data);
3043 }
3044 irq_domain_free_irqs_top(domain, virq, nr_irqs);
3045}
3046
3047int mp_irqdomain_activate(struct irq_domain *domain,
3048 struct irq_data *irq_data, bool reserve)
3049{
3050 unsigned long flags;
3051
3052 raw_spin_lock_irqsave(&ioapic_lock, flags);
3053 ioapic_configure_entry(irq_data);
3054 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3055 return 0;
3056}
3057
3058void mp_irqdomain_deactivate(struct irq_domain *domain,
3059 struct irq_data *irq_data)
3060{
3061 /* It won't be called for IRQ with multiple IOAPIC pins associated */
3062 ioapic_mask_entry(mp_irqdomain_ioapic_idx(domain),
3063 (int)irq_data->hwirq);
3064}
3065
3066int mp_irqdomain_ioapic_idx(struct irq_domain *domain)
3067{
3068 return (int)(long)domain->host_data;
3069}
3070
3071const struct irq_domain_ops mp_ioapic_irqdomain_ops = {
3072 .alloc = mp_irqdomain_alloc,
3073 .free = mp_irqdomain_free,
3074 .activate = mp_irqdomain_activate,
3075 .deactivate = mp_irqdomain_deactivate,
3076};
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Intel IO-APIC support for multi-Pentium hosts.
4 *
5 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
6 *
7 * Many thanks to Stig Venaas for trying out countless experimental
8 * patches and reporting/debugging problems patiently!
9 *
10 * (c) 1999, Multiple IO-APIC support, developed by
11 * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
12 * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
13 * further tested and cleaned up by Zach Brown <zab@redhat.com>
14 * and Ingo Molnar <mingo@redhat.com>
15 *
16 * Fixes
17 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
18 * thanks to Eric Gilmore
19 * and Rolf G. Tews
20 * for testing these extensively
21 * Paul Diefenbaugh : Added full ACPI support
22 *
23 * Historical information which is worth to be preserved:
24 *
25 * - SiS APIC rmw bug:
26 *
27 * We used to have a workaround for a bug in SiS chips which
28 * required to rewrite the index register for a read-modify-write
29 * operation as the chip lost the index information which was
30 * setup for the read already. We cache the data now, so that
31 * workaround has been removed.
32 */
33
34#include <linux/mm.h>
35#include <linux/interrupt.h>
36#include <linux/irq.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/sched.h>
40#include <linux/pci.h>
41#include <linux/mc146818rtc.h>
42#include <linux/compiler.h>
43#include <linux/acpi.h>
44#include <linux/export.h>
45#include <linux/syscore_ops.h>
46#include <linux/freezer.h>
47#include <linux/kthread.h>
48#include <linux/jiffies.h> /* time_after() */
49#include <linux/slab.h>
50#include <linux/memblock.h>
51#include <linux/msi.h>
52
53#include <asm/irqdomain.h>
54#include <asm/io.h>
55#include <asm/smp.h>
56#include <asm/cpu.h>
57#include <asm/desc.h>
58#include <asm/proto.h>
59#include <asm/acpi.h>
60#include <asm/dma.h>
61#include <asm/timer.h>
62#include <asm/time.h>
63#include <asm/i8259.h>
64#include <asm/setup.h>
65#include <asm/irq_remapping.h>
66#include <asm/hw_irq.h>
67#include <asm/apic.h>
68#include <asm/pgtable.h>
69#include <asm/x86_init.h>
70
71#define for_each_ioapic(idx) \
72 for ((idx) = 0; (idx) < nr_ioapics; (idx)++)
73#define for_each_ioapic_reverse(idx) \
74 for ((idx) = nr_ioapics - 1; (idx) >= 0; (idx)--)
75#define for_each_pin(idx, pin) \
76 for ((pin) = 0; (pin) < ioapics[(idx)].nr_registers; (pin)++)
77#define for_each_ioapic_pin(idx, pin) \
78 for_each_ioapic((idx)) \
79 for_each_pin((idx), (pin))
80#define for_each_irq_pin(entry, head) \
81 list_for_each_entry(entry, &head, list)
82
83static DEFINE_RAW_SPINLOCK(ioapic_lock);
84static DEFINE_MUTEX(ioapic_mutex);
85static unsigned int ioapic_dynirq_base;
86static int ioapic_initialized;
87
88struct irq_pin_list {
89 struct list_head list;
90 int apic, pin;
91};
92
93struct mp_chip_data {
94 struct list_head irq_2_pin;
95 struct IO_APIC_route_entry entry;
96 bool is_level;
97 bool active_low;
98 bool isa_irq;
99 u32 count;
100};
101
102struct mp_ioapic_gsi {
103 u32 gsi_base;
104 u32 gsi_end;
105};
106
107static struct ioapic {
108 /*
109 * # of IRQ routing registers
110 */
111 int nr_registers;
112 /*
113 * Saved state during suspend/resume, or while enabling intr-remap.
114 */
115 struct IO_APIC_route_entry *saved_registers;
116 /* I/O APIC config */
117 struct mpc_ioapic mp_config;
118 /* IO APIC gsi routing info */
119 struct mp_ioapic_gsi gsi_config;
120 struct ioapic_domain_cfg irqdomain_cfg;
121 struct irq_domain *irqdomain;
122 struct resource *iomem_res;
123} ioapics[MAX_IO_APICS];
124
125#define mpc_ioapic_ver(ioapic_idx) ioapics[ioapic_idx].mp_config.apicver
126
127int mpc_ioapic_id(int ioapic_idx)
128{
129 return ioapics[ioapic_idx].mp_config.apicid;
130}
131
132unsigned int mpc_ioapic_addr(int ioapic_idx)
133{
134 return ioapics[ioapic_idx].mp_config.apicaddr;
135}
136
137static inline struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
138{
139 return &ioapics[ioapic_idx].gsi_config;
140}
141
142static inline int mp_ioapic_pin_count(int ioapic)
143{
144 struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);
145
146 return gsi_cfg->gsi_end - gsi_cfg->gsi_base + 1;
147}
148
149static inline u32 mp_pin_to_gsi(int ioapic, int pin)
150{
151 return mp_ioapic_gsi_routing(ioapic)->gsi_base + pin;
152}
153
154static inline bool mp_is_legacy_irq(int irq)
155{
156 return irq >= 0 && irq < nr_legacy_irqs();
157}
158
159static inline struct irq_domain *mp_ioapic_irqdomain(int ioapic)
160{
161 return ioapics[ioapic].irqdomain;
162}
163
164int nr_ioapics;
165
166/* The one past the highest gsi number used */
167u32 gsi_top;
168
169/* MP IRQ source entries */
170struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
171
172/* # of MP IRQ source entries */
173int mp_irq_entries;
174
175#ifdef CONFIG_EISA
176int mp_bus_id_to_type[MAX_MP_BUSSES];
177#endif
178
179DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
180
181bool ioapic_is_disabled __ro_after_init;
182
183/**
184 * disable_ioapic_support() - disables ioapic support at runtime
185 */
186void disable_ioapic_support(void)
187{
188#ifdef CONFIG_PCI
189 noioapicquirk = 1;
190 noioapicreroute = -1;
191#endif
192 ioapic_is_disabled = true;
193}
194
195static int __init parse_noapic(char *str)
196{
197 /* disable IO-APIC */
198 disable_ioapic_support();
199 return 0;
200}
201early_param("noapic", parse_noapic);
202
203/* Will be called in mpparse/ACPI codes for saving IRQ info */
204void mp_save_irq(struct mpc_intsrc *m)
205{
206 int i;
207
208 apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
209 " IRQ %02x, APIC ID %x, APIC INT %02x\n",
210 m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
211 m->srcbusirq, m->dstapic, m->dstirq);
212
213 for (i = 0; i < mp_irq_entries; i++) {
214 if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
215 return;
216 }
217
218 memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
219 if (++mp_irq_entries == MAX_IRQ_SOURCES)
220 panic("Max # of irq sources exceeded!!\n");
221}
222
223static void alloc_ioapic_saved_registers(int idx)
224{
225 size_t size;
226
227 if (ioapics[idx].saved_registers)
228 return;
229
230 size = sizeof(struct IO_APIC_route_entry) * ioapics[idx].nr_registers;
231 ioapics[idx].saved_registers = kzalloc(size, GFP_KERNEL);
232 if (!ioapics[idx].saved_registers)
233 pr_err("IOAPIC %d: suspend/resume impossible!\n", idx);
234}
235
236static void free_ioapic_saved_registers(int idx)
237{
238 kfree(ioapics[idx].saved_registers);
239 ioapics[idx].saved_registers = NULL;
240}
241
242int __init arch_early_ioapic_init(void)
243{
244 int i;
245
246 if (!nr_legacy_irqs())
247 io_apic_irqs = ~0UL;
248
249 for_each_ioapic(i)
250 alloc_ioapic_saved_registers(i);
251
252 return 0;
253}
254
255struct io_apic {
256 unsigned int index;
257 unsigned int unused[3];
258 unsigned int data;
259 unsigned int unused2[11];
260 unsigned int eoi;
261};
262
263static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
264{
265 return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
266 + (mpc_ioapic_addr(idx) & ~PAGE_MASK);
267}
268
269static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
270{
271 struct io_apic __iomem *io_apic = io_apic_base(apic);
272 writel(vector, &io_apic->eoi);
273}
274
275unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
276{
277 struct io_apic __iomem *io_apic = io_apic_base(apic);
278 writel(reg, &io_apic->index);
279 return readl(&io_apic->data);
280}
281
282static void io_apic_write(unsigned int apic, unsigned int reg,
283 unsigned int value)
284{
285 struct io_apic __iomem *io_apic = io_apic_base(apic);
286
287 writel(reg, &io_apic->index);
288 writel(value, &io_apic->data);
289}
290
291static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
292{
293 struct IO_APIC_route_entry entry;
294
295 entry.w1 = io_apic_read(apic, 0x10 + 2 * pin);
296 entry.w2 = io_apic_read(apic, 0x11 + 2 * pin);
297
298 return entry;
299}
300
301static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
302{
303 struct IO_APIC_route_entry entry;
304 unsigned long flags;
305
306 raw_spin_lock_irqsave(&ioapic_lock, flags);
307 entry = __ioapic_read_entry(apic, pin);
308 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
309
310 return entry;
311}
312
313/*
314 * When we write a new IO APIC routing entry, we need to write the high
315 * word first! If the mask bit in the low word is clear, we will enable
316 * the interrupt, and we need to make sure the entry is fully populated
317 * before that happens.
318 */
319static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
320{
321 io_apic_write(apic, 0x11 + 2*pin, e.w2);
322 io_apic_write(apic, 0x10 + 2*pin, e.w1);
323}
324
325static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
326{
327 unsigned long flags;
328
329 raw_spin_lock_irqsave(&ioapic_lock, flags);
330 __ioapic_write_entry(apic, pin, e);
331 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
332}
333
334/*
335 * When we mask an IO APIC routing entry, we need to write the low
336 * word first, in order to set the mask bit before we change the
337 * high bits!
338 */
339static void ioapic_mask_entry(int apic, int pin)
340{
341 struct IO_APIC_route_entry e = { .masked = true };
342 unsigned long flags;
343
344 raw_spin_lock_irqsave(&ioapic_lock, flags);
345 io_apic_write(apic, 0x10 + 2*pin, e.w1);
346 io_apic_write(apic, 0x11 + 2*pin, e.w2);
347 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
348}
349
350/*
351 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
352 * shared ISA-space IRQs, so we have to support them. We are super
353 * fast in the common case, and fast for shared ISA-space IRQs.
354 */
355static int __add_pin_to_irq_node(struct mp_chip_data *data,
356 int node, int apic, int pin)
357{
358 struct irq_pin_list *entry;
359
360 /* don't allow duplicates */
361 for_each_irq_pin(entry, data->irq_2_pin)
362 if (entry->apic == apic && entry->pin == pin)
363 return 0;
364
365 entry = kzalloc_node(sizeof(struct irq_pin_list), GFP_ATOMIC, node);
366 if (!entry) {
367 pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
368 node, apic, pin);
369 return -ENOMEM;
370 }
371 entry->apic = apic;
372 entry->pin = pin;
373 list_add_tail(&entry->list, &data->irq_2_pin);
374
375 return 0;
376}
377
378static void __remove_pin_from_irq(struct mp_chip_data *data, int apic, int pin)
379{
380 struct irq_pin_list *tmp, *entry;
381
382 list_for_each_entry_safe(entry, tmp, &data->irq_2_pin, list)
383 if (entry->apic == apic && entry->pin == pin) {
384 list_del(&entry->list);
385 kfree(entry);
386 return;
387 }
388}
389
390static void add_pin_to_irq_node(struct mp_chip_data *data,
391 int node, int apic, int pin)
392{
393 if (__add_pin_to_irq_node(data, node, apic, pin))
394 panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
395}
396
397/*
398 * Reroute an IRQ to a different pin.
399 */
400static void __init replace_pin_at_irq_node(struct mp_chip_data *data, int node,
401 int oldapic, int oldpin,
402 int newapic, int newpin)
403{
404 struct irq_pin_list *entry;
405
406 for_each_irq_pin(entry, data->irq_2_pin) {
407 if (entry->apic == oldapic && entry->pin == oldpin) {
408 entry->apic = newapic;
409 entry->pin = newpin;
410 /* every one is different, right? */
411 return;
412 }
413 }
414
415 /* old apic/pin didn't exist, so just add new ones */
416 add_pin_to_irq_node(data, node, newapic, newpin);
417}
418
419static void io_apic_modify_irq(struct mp_chip_data *data, bool masked,
420 void (*final)(struct irq_pin_list *entry))
421{
422 struct irq_pin_list *entry;
423
424 data->entry.masked = masked;
425
426 for_each_irq_pin(entry, data->irq_2_pin) {
427 io_apic_write(entry->apic, 0x10 + 2 * entry->pin, data->entry.w1);
428 if (final)
429 final(entry);
430 }
431}
432
433static void io_apic_sync(struct irq_pin_list *entry)
434{
435 /*
436 * Synchronize the IO-APIC and the CPU by doing
437 * a dummy read from the IO-APIC
438 */
439 struct io_apic __iomem *io_apic;
440
441 io_apic = io_apic_base(entry->apic);
442 readl(&io_apic->data);
443}
444
445static void mask_ioapic_irq(struct irq_data *irq_data)
446{
447 struct mp_chip_data *data = irq_data->chip_data;
448 unsigned long flags;
449
450 raw_spin_lock_irqsave(&ioapic_lock, flags);
451 io_apic_modify_irq(data, true, &io_apic_sync);
452 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
453}
454
455static void __unmask_ioapic(struct mp_chip_data *data)
456{
457 io_apic_modify_irq(data, false, NULL);
458}
459
460static void unmask_ioapic_irq(struct irq_data *irq_data)
461{
462 struct mp_chip_data *data = irq_data->chip_data;
463 unsigned long flags;
464
465 raw_spin_lock_irqsave(&ioapic_lock, flags);
466 __unmask_ioapic(data);
467 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
468}
469
470/*
471 * IO-APIC versions below 0x20 don't support EOI register.
472 * For the record, here is the information about various versions:
473 * 0Xh 82489DX
474 * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
475 * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
476 * 30h-FFh Reserved
477 *
478 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
479 * version as 0x2. This is an error with documentation and these ICH chips
480 * use io-apic's of version 0x20.
481 *
482 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
483 * Otherwise, we simulate the EOI message manually by changing the trigger
484 * mode to edge and then back to level, with RTE being masked during this.
485 */
486static void __eoi_ioapic_pin(int apic, int pin, int vector)
487{
488 if (mpc_ioapic_ver(apic) >= 0x20) {
489 io_apic_eoi(apic, vector);
490 } else {
491 struct IO_APIC_route_entry entry, entry1;
492
493 entry = entry1 = __ioapic_read_entry(apic, pin);
494
495 /*
496 * Mask the entry and change the trigger mode to edge.
497 */
498 entry1.masked = true;
499 entry1.is_level = false;
500
501 __ioapic_write_entry(apic, pin, entry1);
502
503 /*
504 * Restore the previous level triggered entry.
505 */
506 __ioapic_write_entry(apic, pin, entry);
507 }
508}
509
510static void eoi_ioapic_pin(int vector, struct mp_chip_data *data)
511{
512 unsigned long flags;
513 struct irq_pin_list *entry;
514
515 raw_spin_lock_irqsave(&ioapic_lock, flags);
516 for_each_irq_pin(entry, data->irq_2_pin)
517 __eoi_ioapic_pin(entry->apic, entry->pin, vector);
518 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
519}
520
521static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
522{
523 struct IO_APIC_route_entry entry;
524
525 /* Check delivery_mode to be sure we're not clearing an SMI pin */
526 entry = ioapic_read_entry(apic, pin);
527 if (entry.delivery_mode == APIC_DELIVERY_MODE_SMI)
528 return;
529
530 /*
531 * Make sure the entry is masked and re-read the contents to check
532 * if it is a level triggered pin and if the remote-IRR is set.
533 */
534 if (!entry.masked) {
535 entry.masked = true;
536 ioapic_write_entry(apic, pin, entry);
537 entry = ioapic_read_entry(apic, pin);
538 }
539
540 if (entry.irr) {
541 unsigned long flags;
542
543 /*
544 * Make sure the trigger mode is set to level. Explicit EOI
545 * doesn't clear the remote-IRR if the trigger mode is not
546 * set to level.
547 */
548 if (!entry.is_level) {
549 entry.is_level = true;
550 ioapic_write_entry(apic, pin, entry);
551 }
552 raw_spin_lock_irqsave(&ioapic_lock, flags);
553 __eoi_ioapic_pin(apic, pin, entry.vector);
554 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
555 }
556
557 /*
558 * Clear the rest of the bits in the IO-APIC RTE except for the mask
559 * bit.
560 */
561 ioapic_mask_entry(apic, pin);
562 entry = ioapic_read_entry(apic, pin);
563 if (entry.irr)
564 pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
565 mpc_ioapic_id(apic), pin);
566}
567
568void clear_IO_APIC (void)
569{
570 int apic, pin;
571
572 for_each_ioapic_pin(apic, pin)
573 clear_IO_APIC_pin(apic, pin);
574}
575
576#ifdef CONFIG_X86_32
577/*
578 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
579 * specific CPU-side IRQs.
580 */
581
582#define MAX_PIRQS 8
583static int pirq_entries[MAX_PIRQS] = {
584 [0 ... MAX_PIRQS - 1] = -1
585};
586
587static int __init ioapic_pirq_setup(char *str)
588{
589 int i, max;
590 int ints[MAX_PIRQS+1];
591
592 get_options(str, ARRAY_SIZE(ints), ints);
593
594 apic_printk(APIC_VERBOSE, KERN_INFO
595 "PIRQ redirection, working around broken MP-BIOS.\n");
596 max = MAX_PIRQS;
597 if (ints[0] < MAX_PIRQS)
598 max = ints[0];
599
600 for (i = 0; i < max; i++) {
601 apic_printk(APIC_VERBOSE, KERN_DEBUG
602 "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
603 /*
604 * PIRQs are mapped upside down, usually.
605 */
606 pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
607 }
608 return 1;
609}
610
611__setup("pirq=", ioapic_pirq_setup);
612#endif /* CONFIG_X86_32 */
613
614/*
615 * Saves all the IO-APIC RTE's
616 */
617int save_ioapic_entries(void)
618{
619 int apic, pin;
620 int err = 0;
621
622 for_each_ioapic(apic) {
623 if (!ioapics[apic].saved_registers) {
624 err = -ENOMEM;
625 continue;
626 }
627
628 for_each_pin(apic, pin)
629 ioapics[apic].saved_registers[pin] =
630 ioapic_read_entry(apic, pin);
631 }
632
633 return err;
634}
635
636/*
637 * Mask all IO APIC entries.
638 */
639void mask_ioapic_entries(void)
640{
641 int apic, pin;
642
643 for_each_ioapic(apic) {
644 if (!ioapics[apic].saved_registers)
645 continue;
646
647 for_each_pin(apic, pin) {
648 struct IO_APIC_route_entry entry;
649
650 entry = ioapics[apic].saved_registers[pin];
651 if (!entry.masked) {
652 entry.masked = true;
653 ioapic_write_entry(apic, pin, entry);
654 }
655 }
656 }
657}
658
659/*
660 * Restore IO APIC entries which was saved in the ioapic structure.
661 */
662int restore_ioapic_entries(void)
663{
664 int apic, pin;
665
666 for_each_ioapic(apic) {
667 if (!ioapics[apic].saved_registers)
668 continue;
669
670 for_each_pin(apic, pin)
671 ioapic_write_entry(apic, pin,
672 ioapics[apic].saved_registers[pin]);
673 }
674 return 0;
675}
676
677/*
678 * Find the IRQ entry number of a certain pin.
679 */
680static int find_irq_entry(int ioapic_idx, int pin, int type)
681{
682 int i;
683
684 for (i = 0; i < mp_irq_entries; i++)
685 if (mp_irqs[i].irqtype == type &&
686 (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
687 mp_irqs[i].dstapic == MP_APIC_ALL) &&
688 mp_irqs[i].dstirq == pin)
689 return i;
690
691 return -1;
692}
693
694/*
695 * Find the pin to which IRQ[irq] (ISA) is connected
696 */
697static int __init find_isa_irq_pin(int irq, int type)
698{
699 int i;
700
701 for (i = 0; i < mp_irq_entries; i++) {
702 int lbus = mp_irqs[i].srcbus;
703
704 if (test_bit(lbus, mp_bus_not_pci) &&
705 (mp_irqs[i].irqtype == type) &&
706 (mp_irqs[i].srcbusirq == irq))
707
708 return mp_irqs[i].dstirq;
709 }
710 return -1;
711}
712
713static int __init find_isa_irq_apic(int irq, int type)
714{
715 int i;
716
717 for (i = 0; i < mp_irq_entries; i++) {
718 int lbus = mp_irqs[i].srcbus;
719
720 if (test_bit(lbus, mp_bus_not_pci) &&
721 (mp_irqs[i].irqtype == type) &&
722 (mp_irqs[i].srcbusirq == irq))
723 break;
724 }
725
726 if (i < mp_irq_entries) {
727 int ioapic_idx;
728
729 for_each_ioapic(ioapic_idx)
730 if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
731 return ioapic_idx;
732 }
733
734 return -1;
735}
736
737static bool irq_active_low(int idx)
738{
739 int bus = mp_irqs[idx].srcbus;
740
741 /*
742 * Determine IRQ line polarity (high active or low active):
743 */
744 switch (mp_irqs[idx].irqflag & MP_IRQPOL_MASK) {
745 case MP_IRQPOL_DEFAULT:
746 /*
747 * Conforms to spec, ie. bus-type dependent polarity. PCI
748 * defaults to low active. [E]ISA defaults to high active.
749 */
750 return !test_bit(bus, mp_bus_not_pci);
751 case MP_IRQPOL_ACTIVE_HIGH:
752 return false;
753 case MP_IRQPOL_RESERVED:
754 pr_warn("IOAPIC: Invalid polarity: 2, defaulting to low\n");
755 fallthrough;
756 case MP_IRQPOL_ACTIVE_LOW:
757 default: /* Pointless default required due to do gcc stupidity */
758 return true;
759 }
760}
761
762#ifdef CONFIG_EISA
763/*
764 * EISA Edge/Level control register, ELCR
765 */
766static bool EISA_ELCR(unsigned int irq)
767{
768 if (irq < nr_legacy_irqs()) {
769 unsigned int port = PIC_ELCR1 + (irq >> 3);
770 return (inb(port) >> (irq & 7)) & 1;
771 }
772 apic_printk(APIC_VERBOSE, KERN_INFO
773 "Broken MPtable reports ISA irq %d\n", irq);
774 return false;
775}
776
777/*
778 * EISA interrupts are always active high and can be edge or level
779 * triggered depending on the ELCR value. If an interrupt is listed as
780 * EISA conforming in the MP table, that means its trigger type must be
781 * read in from the ELCR.
782 */
783static bool eisa_irq_is_level(int idx, int bus, bool level)
784{
785 switch (mp_bus_id_to_type[bus]) {
786 case MP_BUS_PCI:
787 case MP_BUS_ISA:
788 return level;
789 case MP_BUS_EISA:
790 return EISA_ELCR(mp_irqs[idx].srcbusirq);
791 }
792 pr_warn("IOAPIC: Invalid srcbus: %d defaulting to level\n", bus);
793 return true;
794}
795#else
796static inline int eisa_irq_is_level(int idx, int bus, bool level)
797{
798 return level;
799}
800#endif
801
802static bool irq_is_level(int idx)
803{
804 int bus = mp_irqs[idx].srcbus;
805 bool level;
806
807 /*
808 * Determine IRQ trigger mode (edge or level sensitive):
809 */
810 switch (mp_irqs[idx].irqflag & MP_IRQTRIG_MASK) {
811 case MP_IRQTRIG_DEFAULT:
812 /*
813 * Conforms to spec, ie. bus-type dependent trigger
814 * mode. PCI defaults to level, ISA to edge.
815 */
816 level = !test_bit(bus, mp_bus_not_pci);
817 /* Take EISA into account */
818 return eisa_irq_is_level(idx, bus, level);
819 case MP_IRQTRIG_EDGE:
820 return false;
821 case MP_IRQTRIG_RESERVED:
822 pr_warn("IOAPIC: Invalid trigger mode 2 defaulting to level\n");
823 fallthrough;
824 case MP_IRQTRIG_LEVEL:
825 default: /* Pointless default required due to do gcc stupidity */
826 return true;
827 }
828}
829
830static int __acpi_get_override_irq(u32 gsi, bool *trigger, bool *polarity)
831{
832 int ioapic, pin, idx;
833
834 if (ioapic_is_disabled)
835 return -1;
836
837 ioapic = mp_find_ioapic(gsi);
838 if (ioapic < 0)
839 return -1;
840
841 pin = mp_find_ioapic_pin(ioapic, gsi);
842 if (pin < 0)
843 return -1;
844
845 idx = find_irq_entry(ioapic, pin, mp_INT);
846 if (idx < 0)
847 return -1;
848
849 *trigger = irq_is_level(idx);
850 *polarity = irq_active_low(idx);
851 return 0;
852}
853
854#ifdef CONFIG_ACPI
855int acpi_get_override_irq(u32 gsi, int *is_level, int *active_low)
856{
857 *is_level = *active_low = 0;
858 return __acpi_get_override_irq(gsi, (bool *)is_level,
859 (bool *)active_low);
860}
861#endif
862
863void ioapic_set_alloc_attr(struct irq_alloc_info *info, int node,
864 int trigger, int polarity)
865{
866 init_irq_alloc_info(info, NULL);
867 info->type = X86_IRQ_ALLOC_TYPE_IOAPIC;
868 info->ioapic.node = node;
869 info->ioapic.is_level = trigger;
870 info->ioapic.active_low = polarity;
871 info->ioapic.valid = 1;
872}
873
874static void ioapic_copy_alloc_attr(struct irq_alloc_info *dst,
875 struct irq_alloc_info *src,
876 u32 gsi, int ioapic_idx, int pin)
877{
878 bool level, pol_low;
879
880 copy_irq_alloc_info(dst, src);
881 dst->type = X86_IRQ_ALLOC_TYPE_IOAPIC;
882 dst->devid = mpc_ioapic_id(ioapic_idx);
883 dst->ioapic.pin = pin;
884 dst->ioapic.valid = 1;
885 if (src && src->ioapic.valid) {
886 dst->ioapic.node = src->ioapic.node;
887 dst->ioapic.is_level = src->ioapic.is_level;
888 dst->ioapic.active_low = src->ioapic.active_low;
889 } else {
890 dst->ioapic.node = NUMA_NO_NODE;
891 if (__acpi_get_override_irq(gsi, &level, &pol_low) >= 0) {
892 dst->ioapic.is_level = level;
893 dst->ioapic.active_low = pol_low;
894 } else {
895 /*
896 * PCI interrupts are always active low level
897 * triggered.
898 */
899 dst->ioapic.is_level = true;
900 dst->ioapic.active_low = true;
901 }
902 }
903}
904
905static int ioapic_alloc_attr_node(struct irq_alloc_info *info)
906{
907 return (info && info->ioapic.valid) ? info->ioapic.node : NUMA_NO_NODE;
908}
909
910static void mp_register_handler(unsigned int irq, bool level)
911{
912 irq_flow_handler_t hdl;
913 bool fasteoi;
914
915 if (level) {
916 irq_set_status_flags(irq, IRQ_LEVEL);
917 fasteoi = true;
918 } else {
919 irq_clear_status_flags(irq, IRQ_LEVEL);
920 fasteoi = false;
921 }
922
923 hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
924 __irq_set_handler(irq, hdl, 0, fasteoi ? "fasteoi" : "edge");
925}
926
927static bool mp_check_pin_attr(int irq, struct irq_alloc_info *info)
928{
929 struct mp_chip_data *data = irq_get_chip_data(irq);
930
931 /*
932 * setup_IO_APIC_irqs() programs all legacy IRQs with default trigger
933 * and polarity attributes. So allow the first user to reprogram the
934 * pin with real trigger and polarity attributes.
935 */
936 if (irq < nr_legacy_irqs() && data->count == 1) {
937 if (info->ioapic.is_level != data->is_level)
938 mp_register_handler(irq, info->ioapic.is_level);
939 data->entry.is_level = data->is_level = info->ioapic.is_level;
940 data->entry.active_low = data->active_low = info->ioapic.active_low;
941 }
942
943 return data->is_level == info->ioapic.is_level &&
944 data->active_low == info->ioapic.active_low;
945}
946
947static int alloc_irq_from_domain(struct irq_domain *domain, int ioapic, u32 gsi,
948 struct irq_alloc_info *info)
949{
950 bool legacy = false;
951 int irq = -1;
952 int type = ioapics[ioapic].irqdomain_cfg.type;
953
954 switch (type) {
955 case IOAPIC_DOMAIN_LEGACY:
956 /*
957 * Dynamically allocate IRQ number for non-ISA IRQs in the first
958 * 16 GSIs on some weird platforms.
959 */
960 if (!ioapic_initialized || gsi >= nr_legacy_irqs())
961 irq = gsi;
962 legacy = mp_is_legacy_irq(irq);
963 break;
964 case IOAPIC_DOMAIN_STRICT:
965 irq = gsi;
966 break;
967 case IOAPIC_DOMAIN_DYNAMIC:
968 break;
969 default:
970 WARN(1, "ioapic: unknown irqdomain type %d\n", type);
971 return -1;
972 }
973
974 return __irq_domain_alloc_irqs(domain, irq, 1,
975 ioapic_alloc_attr_node(info),
976 info, legacy, NULL);
977}
978
979/*
980 * Need special handling for ISA IRQs because there may be multiple IOAPIC pins
981 * sharing the same ISA IRQ number and irqdomain only supports 1:1 mapping
982 * between IOAPIC pin and IRQ number. A typical IOAPIC has 24 pins, pin 0-15 are
983 * used for legacy IRQs and pin 16-23 are used for PCI IRQs (PIRQ A-H).
984 * When ACPI is disabled, only legacy IRQ numbers (IRQ0-15) are available, and
985 * some BIOSes may use MP Interrupt Source records to override IRQ numbers for
986 * PIRQs instead of reprogramming the interrupt routing logic. Thus there may be
987 * multiple pins sharing the same legacy IRQ number when ACPI is disabled.
988 */
989static int alloc_isa_irq_from_domain(struct irq_domain *domain,
990 int irq, int ioapic, int pin,
991 struct irq_alloc_info *info)
992{
993 struct mp_chip_data *data;
994 struct irq_data *irq_data = irq_get_irq_data(irq);
995 int node = ioapic_alloc_attr_node(info);
996
997 /*
998 * Legacy ISA IRQ has already been allocated, just add pin to
999 * the pin list associated with this IRQ and program the IOAPIC
1000 * entry.
1001 */
1002 if (irq_data && irq_data->parent_data) {
1003 if (!mp_check_pin_attr(irq, info))
1004 return -EBUSY;
1005 if (__add_pin_to_irq_node(irq_data->chip_data, node, ioapic,
1006 info->ioapic.pin))
1007 return -ENOMEM;
1008 } else {
1009 info->flags |= X86_IRQ_ALLOC_LEGACY;
1010 irq = __irq_domain_alloc_irqs(domain, irq, 1, node, info, true,
1011 NULL);
1012 if (irq >= 0) {
1013 irq_data = irq_domain_get_irq_data(domain, irq);
1014 data = irq_data->chip_data;
1015 data->isa_irq = true;
1016 }
1017 }
1018
1019 return irq;
1020}
1021
1022static int mp_map_pin_to_irq(u32 gsi, int idx, int ioapic, int pin,
1023 unsigned int flags, struct irq_alloc_info *info)
1024{
1025 int irq;
1026 bool legacy = false;
1027 struct irq_alloc_info tmp;
1028 struct mp_chip_data *data;
1029 struct irq_domain *domain = mp_ioapic_irqdomain(ioapic);
1030
1031 if (!domain)
1032 return -ENOSYS;
1033
1034 if (idx >= 0 && test_bit(mp_irqs[idx].srcbus, mp_bus_not_pci)) {
1035 irq = mp_irqs[idx].srcbusirq;
1036 legacy = mp_is_legacy_irq(irq);
1037 /*
1038 * IRQ2 is unusable for historical reasons on systems which
1039 * have a legacy PIC. See the comment vs. IRQ2 further down.
1040 *
1041 * If this gets removed at some point then the related code
1042 * in lapic_assign_system_vectors() needs to be adjusted as
1043 * well.
1044 */
1045 if (legacy && irq == PIC_CASCADE_IR)
1046 return -EINVAL;
1047 }
1048
1049 mutex_lock(&ioapic_mutex);
1050 if (!(flags & IOAPIC_MAP_ALLOC)) {
1051 if (!legacy) {
1052 irq = irq_find_mapping(domain, pin);
1053 if (irq == 0)
1054 irq = -ENOENT;
1055 }
1056 } else {
1057 ioapic_copy_alloc_attr(&tmp, info, gsi, ioapic, pin);
1058 if (legacy)
1059 irq = alloc_isa_irq_from_domain(domain, irq,
1060 ioapic, pin, &tmp);
1061 else if ((irq = irq_find_mapping(domain, pin)) == 0)
1062 irq = alloc_irq_from_domain(domain, ioapic, gsi, &tmp);
1063 else if (!mp_check_pin_attr(irq, &tmp))
1064 irq = -EBUSY;
1065 if (irq >= 0) {
1066 data = irq_get_chip_data(irq);
1067 data->count++;
1068 }
1069 }
1070 mutex_unlock(&ioapic_mutex);
1071
1072 return irq;
1073}
1074
1075static int pin_2_irq(int idx, int ioapic, int pin, unsigned int flags)
1076{
1077 u32 gsi = mp_pin_to_gsi(ioapic, pin);
1078
1079 /*
1080 * Debugging check, we are in big trouble if this message pops up!
1081 */
1082 if (mp_irqs[idx].dstirq != pin)
1083 pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
1084
1085#ifdef CONFIG_X86_32
1086 /*
1087 * PCI IRQ command line redirection. Yes, limits are hardcoded.
1088 */
1089 if ((pin >= 16) && (pin <= 23)) {
1090 if (pirq_entries[pin-16] != -1) {
1091 if (!pirq_entries[pin-16]) {
1092 apic_printk(APIC_VERBOSE, KERN_DEBUG
1093 "disabling PIRQ%d\n", pin-16);
1094 } else {
1095 int irq = pirq_entries[pin-16];
1096 apic_printk(APIC_VERBOSE, KERN_DEBUG
1097 "using PIRQ%d -> IRQ %d\n",
1098 pin-16, irq);
1099 return irq;
1100 }
1101 }
1102 }
1103#endif
1104
1105 return mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags, NULL);
1106}
1107
1108int mp_map_gsi_to_irq(u32 gsi, unsigned int flags, struct irq_alloc_info *info)
1109{
1110 int ioapic, pin, idx;
1111
1112 ioapic = mp_find_ioapic(gsi);
1113 if (ioapic < 0)
1114 return -ENODEV;
1115
1116 pin = mp_find_ioapic_pin(ioapic, gsi);
1117 idx = find_irq_entry(ioapic, pin, mp_INT);
1118 if ((flags & IOAPIC_MAP_CHECK) && idx < 0)
1119 return -ENODEV;
1120
1121 return mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags, info);
1122}
1123
1124void mp_unmap_irq(int irq)
1125{
1126 struct irq_data *irq_data = irq_get_irq_data(irq);
1127 struct mp_chip_data *data;
1128
1129 if (!irq_data || !irq_data->domain)
1130 return;
1131
1132 data = irq_data->chip_data;
1133 if (!data || data->isa_irq)
1134 return;
1135
1136 mutex_lock(&ioapic_mutex);
1137 if (--data->count == 0)
1138 irq_domain_free_irqs(irq, 1);
1139 mutex_unlock(&ioapic_mutex);
1140}
1141
1142/*
1143 * Find a specific PCI IRQ entry.
1144 * Not an __init, possibly needed by modules
1145 */
1146int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
1147{
1148 int irq, i, best_ioapic = -1, best_idx = -1;
1149
1150 apic_printk(APIC_DEBUG,
1151 "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
1152 bus, slot, pin);
1153 if (test_bit(bus, mp_bus_not_pci)) {
1154 apic_printk(APIC_VERBOSE,
1155 "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
1156 return -1;
1157 }
1158
1159 for (i = 0; i < mp_irq_entries; i++) {
1160 int lbus = mp_irqs[i].srcbus;
1161 int ioapic_idx, found = 0;
1162
1163 if (bus != lbus || mp_irqs[i].irqtype != mp_INT ||
1164 slot != ((mp_irqs[i].srcbusirq >> 2) & 0x1f))
1165 continue;
1166
1167 for_each_ioapic(ioapic_idx)
1168 if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
1169 mp_irqs[i].dstapic == MP_APIC_ALL) {
1170 found = 1;
1171 break;
1172 }
1173 if (!found)
1174 continue;
1175
1176 /* Skip ISA IRQs */
1177 irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq, 0);
1178 if (irq > 0 && !IO_APIC_IRQ(irq))
1179 continue;
1180
1181 if (pin == (mp_irqs[i].srcbusirq & 3)) {
1182 best_idx = i;
1183 best_ioapic = ioapic_idx;
1184 goto out;
1185 }
1186
1187 /*
1188 * Use the first all-but-pin matching entry as a
1189 * best-guess fuzzy result for broken mptables.
1190 */
1191 if (best_idx < 0) {
1192 best_idx = i;
1193 best_ioapic = ioapic_idx;
1194 }
1195 }
1196 if (best_idx < 0)
1197 return -1;
1198
1199out:
1200 return pin_2_irq(best_idx, best_ioapic, mp_irqs[best_idx].dstirq,
1201 IOAPIC_MAP_ALLOC);
1202}
1203EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
1204
1205static struct irq_chip ioapic_chip, ioapic_ir_chip;
1206
1207static void __init setup_IO_APIC_irqs(void)
1208{
1209 unsigned int ioapic, pin;
1210 int idx;
1211
1212 apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
1213
1214 for_each_ioapic_pin(ioapic, pin) {
1215 idx = find_irq_entry(ioapic, pin, mp_INT);
1216 if (idx < 0)
1217 apic_printk(APIC_VERBOSE,
1218 KERN_DEBUG " apic %d pin %d not connected\n",
1219 mpc_ioapic_id(ioapic), pin);
1220 else
1221 pin_2_irq(idx, ioapic, pin,
1222 ioapic ? 0 : IOAPIC_MAP_ALLOC);
1223 }
1224}
1225
1226void ioapic_zap_locks(void)
1227{
1228 raw_spin_lock_init(&ioapic_lock);
1229}
1230
1231static void io_apic_print_entries(unsigned int apic, unsigned int nr_entries)
1232{
1233 struct IO_APIC_route_entry entry;
1234 char buf[256];
1235 int i;
1236
1237 printk(KERN_DEBUG "IOAPIC %d:\n", apic);
1238 for (i = 0; i <= nr_entries; i++) {
1239 entry = ioapic_read_entry(apic, i);
1240 snprintf(buf, sizeof(buf),
1241 " pin%02x, %s, %s, %s, V(%02X), IRR(%1d), S(%1d)",
1242 i,
1243 entry.masked ? "disabled" : "enabled ",
1244 entry.is_level ? "level" : "edge ",
1245 entry.active_low ? "low " : "high",
1246 entry.vector, entry.irr, entry.delivery_status);
1247 if (entry.ir_format) {
1248 printk(KERN_DEBUG "%s, remapped, I(%04X), Z(%X)\n",
1249 buf,
1250 (entry.ir_index_15 << 15) | entry.ir_index_0_14,
1251 entry.ir_zero);
1252 } else {
1253 printk(KERN_DEBUG "%s, %s, D(%02X%02X), M(%1d)\n", buf,
1254 entry.dest_mode_logical ? "logical " : "physical",
1255 entry.virt_destid_8_14, entry.destid_0_7,
1256 entry.delivery_mode);
1257 }
1258 }
1259}
1260
1261static void __init print_IO_APIC(int ioapic_idx)
1262{
1263 union IO_APIC_reg_00 reg_00;
1264 union IO_APIC_reg_01 reg_01;
1265 union IO_APIC_reg_02 reg_02;
1266 union IO_APIC_reg_03 reg_03;
1267 unsigned long flags;
1268
1269 raw_spin_lock_irqsave(&ioapic_lock, flags);
1270 reg_00.raw = io_apic_read(ioapic_idx, 0);
1271 reg_01.raw = io_apic_read(ioapic_idx, 1);
1272 if (reg_01.bits.version >= 0x10)
1273 reg_02.raw = io_apic_read(ioapic_idx, 2);
1274 if (reg_01.bits.version >= 0x20)
1275 reg_03.raw = io_apic_read(ioapic_idx, 3);
1276 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1277
1278 printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
1279 printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
1280 printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
1281 printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
1282 printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
1283
1284 printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)®_01);
1285 printk(KERN_DEBUG "....... : max redirection entries: %02X\n",
1286 reg_01.bits.entries);
1287
1288 printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
1289 printk(KERN_DEBUG "....... : IO APIC version: %02X\n",
1290 reg_01.bits.version);
1291
1292 /*
1293 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
1294 * but the value of reg_02 is read as the previous read register
1295 * value, so ignore it if reg_02 == reg_01.
1296 */
1297 if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
1298 printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
1299 printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
1300 }
1301
1302 /*
1303 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
1304 * or reg_03, but the value of reg_0[23] is read as the previous read
1305 * register value, so ignore it if reg_03 == reg_0[12].
1306 */
1307 if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
1308 reg_03.raw != reg_01.raw) {
1309 printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
1310 printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
1311 }
1312
1313 printk(KERN_DEBUG ".... IRQ redirection table:\n");
1314 io_apic_print_entries(ioapic_idx, reg_01.bits.entries);
1315}
1316
1317void __init print_IO_APICs(void)
1318{
1319 int ioapic_idx;
1320 unsigned int irq;
1321
1322 printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1323 for_each_ioapic(ioapic_idx)
1324 printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1325 mpc_ioapic_id(ioapic_idx),
1326 ioapics[ioapic_idx].nr_registers);
1327
1328 /*
1329 * We are a bit conservative about what we expect. We have to
1330 * know about every hardware change ASAP.
1331 */
1332 printk(KERN_INFO "testing the IO APIC.......................\n");
1333
1334 for_each_ioapic(ioapic_idx)
1335 print_IO_APIC(ioapic_idx);
1336
1337 printk(KERN_DEBUG "IRQ to pin mappings:\n");
1338 for_each_active_irq(irq) {
1339 struct irq_pin_list *entry;
1340 struct irq_chip *chip;
1341 struct mp_chip_data *data;
1342
1343 chip = irq_get_chip(irq);
1344 if (chip != &ioapic_chip && chip != &ioapic_ir_chip)
1345 continue;
1346 data = irq_get_chip_data(irq);
1347 if (!data)
1348 continue;
1349 if (list_empty(&data->irq_2_pin))
1350 continue;
1351
1352 printk(KERN_DEBUG "IRQ%d ", irq);
1353 for_each_irq_pin(entry, data->irq_2_pin)
1354 pr_cont("-> %d:%d", entry->apic, entry->pin);
1355 pr_cont("\n");
1356 }
1357
1358 printk(KERN_INFO ".................................... done.\n");
1359}
1360
1361/* Where if anywhere is the i8259 connect in external int mode */
1362static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
1363
1364void __init enable_IO_APIC(void)
1365{
1366 int i8259_apic, i8259_pin;
1367 int apic, pin;
1368
1369 if (ioapic_is_disabled)
1370 nr_ioapics = 0;
1371
1372 if (!nr_legacy_irqs() || !nr_ioapics)
1373 return;
1374
1375 for_each_ioapic_pin(apic, pin) {
1376 /* See if any of the pins is in ExtINT mode */
1377 struct IO_APIC_route_entry entry = ioapic_read_entry(apic, pin);
1378
1379 /* If the interrupt line is enabled and in ExtInt mode
1380 * I have found the pin where the i8259 is connected.
1381 */
1382 if (!entry.masked &&
1383 entry.delivery_mode == APIC_DELIVERY_MODE_EXTINT) {
1384 ioapic_i8259.apic = apic;
1385 ioapic_i8259.pin = pin;
1386 goto found_i8259;
1387 }
1388 }
1389 found_i8259:
1390 /* Look to see what if the MP table has reported the ExtINT */
1391 /* If we could not find the appropriate pin by looking at the ioapic
1392 * the i8259 probably is not connected the ioapic but give the
1393 * mptable a chance anyway.
1394 */
1395 i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
1396 i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
1397 /* Trust the MP table if nothing is setup in the hardware */
1398 if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
1399 printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
1400 ioapic_i8259.pin = i8259_pin;
1401 ioapic_i8259.apic = i8259_apic;
1402 }
1403 /* Complain if the MP table and the hardware disagree */
1404 if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
1405 (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
1406 {
1407 printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
1408 }
1409
1410 /*
1411 * Do not trust the IO-APIC being empty at bootup
1412 */
1413 clear_IO_APIC();
1414}
1415
1416void native_restore_boot_irq_mode(void)
1417{
1418 /*
1419 * If the i8259 is routed through an IOAPIC
1420 * Put that IOAPIC in virtual wire mode
1421 * so legacy interrupts can be delivered.
1422 */
1423 if (ioapic_i8259.pin != -1) {
1424 struct IO_APIC_route_entry entry;
1425 u32 apic_id = read_apic_id();
1426
1427 memset(&entry, 0, sizeof(entry));
1428 entry.masked = false;
1429 entry.is_level = false;
1430 entry.active_low = false;
1431 entry.dest_mode_logical = false;
1432 entry.delivery_mode = APIC_DELIVERY_MODE_EXTINT;
1433 entry.destid_0_7 = apic_id & 0xFF;
1434 entry.virt_destid_8_14 = apic_id >> 8;
1435
1436 /*
1437 * Add it to the IO-APIC irq-routing table:
1438 */
1439 ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1440 }
1441
1442 if (boot_cpu_has(X86_FEATURE_APIC) || apic_from_smp_config())
1443 disconnect_bsp_APIC(ioapic_i8259.pin != -1);
1444}
1445
1446void restore_boot_irq_mode(void)
1447{
1448 if (!nr_legacy_irqs())
1449 return;
1450
1451 x86_apic_ops.restore();
1452}
1453
1454#ifdef CONFIG_X86_32
1455/*
1456 * function to set the IO-APIC physical IDs based on the
1457 * values stored in the MPC table.
1458 *
1459 * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
1460 */
1461void __init setup_ioapic_ids_from_mpc_nocheck(void)
1462{
1463 union IO_APIC_reg_00 reg_00;
1464 physid_mask_t phys_id_present_map;
1465 int ioapic_idx;
1466 int i;
1467 unsigned char old_id;
1468 unsigned long flags;
1469
1470 /*
1471 * This is broken; anything with a real cpu count has to
1472 * circumvent this idiocy regardless.
1473 */
1474 apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
1475
1476 /*
1477 * Set the IOAPIC ID to the value stored in the MPC table.
1478 */
1479 for_each_ioapic(ioapic_idx) {
1480 /* Read the register 0 value */
1481 raw_spin_lock_irqsave(&ioapic_lock, flags);
1482 reg_00.raw = io_apic_read(ioapic_idx, 0);
1483 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1484
1485 old_id = mpc_ioapic_id(ioapic_idx);
1486
1487 if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
1488 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
1489 ioapic_idx, mpc_ioapic_id(ioapic_idx));
1490 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
1491 reg_00.bits.ID);
1492 ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
1493 }
1494
1495 /*
1496 * Sanity check, is the ID really free? Every APIC in a
1497 * system must have a unique ID or we get lots of nice
1498 * 'stuck on smp_invalidate_needed IPI wait' messages.
1499 */
1500 if (apic->check_apicid_used(&phys_id_present_map,
1501 mpc_ioapic_id(ioapic_idx))) {
1502 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
1503 ioapic_idx, mpc_ioapic_id(ioapic_idx));
1504 for (i = 0; i < get_physical_broadcast(); i++)
1505 if (!physid_isset(i, phys_id_present_map))
1506 break;
1507 if (i >= get_physical_broadcast())
1508 panic("Max APIC ID exceeded!\n");
1509 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
1510 i);
1511 physid_set(i, phys_id_present_map);
1512 ioapics[ioapic_idx].mp_config.apicid = i;
1513 } else {
1514 apic_printk(APIC_VERBOSE, "Setting %d in the phys_id_present_map\n",
1515 mpc_ioapic_id(ioapic_idx));
1516 physid_set(mpc_ioapic_id(ioapic_idx), phys_id_present_map);
1517 }
1518
1519 /*
1520 * We need to adjust the IRQ routing table
1521 * if the ID changed.
1522 */
1523 if (old_id != mpc_ioapic_id(ioapic_idx))
1524 for (i = 0; i < mp_irq_entries; i++)
1525 if (mp_irqs[i].dstapic == old_id)
1526 mp_irqs[i].dstapic
1527 = mpc_ioapic_id(ioapic_idx);
1528
1529 /*
1530 * Update the ID register according to the right value
1531 * from the MPC table if they are different.
1532 */
1533 if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
1534 continue;
1535
1536 apic_printk(APIC_VERBOSE, KERN_INFO
1537 "...changing IO-APIC physical APIC ID to %d ...",
1538 mpc_ioapic_id(ioapic_idx));
1539
1540 reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
1541 raw_spin_lock_irqsave(&ioapic_lock, flags);
1542 io_apic_write(ioapic_idx, 0, reg_00.raw);
1543 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1544
1545 /*
1546 * Sanity check
1547 */
1548 raw_spin_lock_irqsave(&ioapic_lock, flags);
1549 reg_00.raw = io_apic_read(ioapic_idx, 0);
1550 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1551 if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
1552 pr_cont("could not set ID!\n");
1553 else
1554 apic_printk(APIC_VERBOSE, " ok.\n");
1555 }
1556}
1557
1558void __init setup_ioapic_ids_from_mpc(void)
1559{
1560
1561 if (acpi_ioapic)
1562 return;
1563 /*
1564 * Don't check I/O APIC IDs for xAPIC systems. They have
1565 * no meaning without the serial APIC bus.
1566 */
1567 if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
1568 || APIC_XAPIC(boot_cpu_apic_version))
1569 return;
1570 setup_ioapic_ids_from_mpc_nocheck();
1571}
1572#endif
1573
1574int no_timer_check __initdata;
1575
1576static int __init notimercheck(char *s)
1577{
1578 no_timer_check = 1;
1579 return 1;
1580}
1581__setup("no_timer_check", notimercheck);
1582
1583static void __init delay_with_tsc(void)
1584{
1585 unsigned long long start, now;
1586 unsigned long end = jiffies + 4;
1587
1588 start = rdtsc();
1589
1590 /*
1591 * We don't know the TSC frequency yet, but waiting for
1592 * 40000000000/HZ TSC cycles is safe:
1593 * 4 GHz == 10 jiffies
1594 * 1 GHz == 40 jiffies
1595 */
1596 do {
1597 rep_nop();
1598 now = rdtsc();
1599 } while ((now - start) < 40000000000ULL / HZ &&
1600 time_before_eq(jiffies, end));
1601}
1602
1603static void __init delay_without_tsc(void)
1604{
1605 unsigned long end = jiffies + 4;
1606 int band = 1;
1607
1608 /*
1609 * We don't know any frequency yet, but waiting for
1610 * 40940000000/HZ cycles is safe:
1611 * 4 GHz == 10 jiffies
1612 * 1 GHz == 40 jiffies
1613 * 1 << 1 + 1 << 2 +...+ 1 << 11 = 4094
1614 */
1615 do {
1616 __delay(((1U << band++) * 10000000UL) / HZ);
1617 } while (band < 12 && time_before_eq(jiffies, end));
1618}
1619
1620/*
1621 * There is a nasty bug in some older SMP boards, their mptable lies
1622 * about the timer IRQ. We do the following to work around the situation:
1623 *
1624 * - timer IRQ defaults to IO-APIC IRQ
1625 * - if this function detects that timer IRQs are defunct, then we fall
1626 * back to ISA timer IRQs
1627 */
1628static int __init timer_irq_works(void)
1629{
1630 unsigned long t1 = jiffies;
1631
1632 if (no_timer_check)
1633 return 1;
1634
1635 local_irq_enable();
1636 if (boot_cpu_has(X86_FEATURE_TSC))
1637 delay_with_tsc();
1638 else
1639 delay_without_tsc();
1640
1641 /*
1642 * Expect a few ticks at least, to be sure some possible
1643 * glue logic does not lock up after one or two first
1644 * ticks in a non-ExtINT mode. Also the local APIC
1645 * might have cached one ExtINT interrupt. Finally, at
1646 * least one tick may be lost due to delays.
1647 */
1648
1649 local_irq_disable();
1650
1651 /* Did jiffies advance? */
1652 return time_after(jiffies, t1 + 4);
1653}
1654
1655/*
1656 * In the SMP+IOAPIC case it might happen that there are an unspecified
1657 * number of pending IRQ events unhandled. These cases are very rare,
1658 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
1659 * better to do it this way as thus we do not have to be aware of
1660 * 'pending' interrupts in the IRQ path, except at this point.
1661 */
1662/*
1663 * Edge triggered needs to resend any interrupt
1664 * that was delayed but this is now handled in the device
1665 * independent code.
1666 */
1667
1668/*
1669 * Starting up a edge-triggered IO-APIC interrupt is
1670 * nasty - we need to make sure that we get the edge.
1671 * If it is already asserted for some reason, we need
1672 * return 1 to indicate that is was pending.
1673 *
1674 * This is not complete - we should be able to fake
1675 * an edge even if it isn't on the 8259A...
1676 */
1677static unsigned int startup_ioapic_irq(struct irq_data *data)
1678{
1679 int was_pending = 0, irq = data->irq;
1680 unsigned long flags;
1681
1682 raw_spin_lock_irqsave(&ioapic_lock, flags);
1683 if (irq < nr_legacy_irqs()) {
1684 legacy_pic->mask(irq);
1685 if (legacy_pic->irq_pending(irq))
1686 was_pending = 1;
1687 }
1688 __unmask_ioapic(data->chip_data);
1689 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1690
1691 return was_pending;
1692}
1693
1694atomic_t irq_mis_count;
1695
1696#ifdef CONFIG_GENERIC_PENDING_IRQ
1697static bool io_apic_level_ack_pending(struct mp_chip_data *data)
1698{
1699 struct irq_pin_list *entry;
1700 unsigned long flags;
1701
1702 raw_spin_lock_irqsave(&ioapic_lock, flags);
1703 for_each_irq_pin(entry, data->irq_2_pin) {
1704 struct IO_APIC_route_entry e;
1705 int pin;
1706
1707 pin = entry->pin;
1708 e.w1 = io_apic_read(entry->apic, 0x10 + pin*2);
1709 /* Is the remote IRR bit set? */
1710 if (e.irr) {
1711 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1712 return true;
1713 }
1714 }
1715 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1716
1717 return false;
1718}
1719
1720static inline bool ioapic_prepare_move(struct irq_data *data)
1721{
1722 /* If we are moving the IRQ we need to mask it */
1723 if (unlikely(irqd_is_setaffinity_pending(data))) {
1724 if (!irqd_irq_masked(data))
1725 mask_ioapic_irq(data);
1726 return true;
1727 }
1728 return false;
1729}
1730
1731static inline void ioapic_finish_move(struct irq_data *data, bool moveit)
1732{
1733 if (unlikely(moveit)) {
1734 /* Only migrate the irq if the ack has been received.
1735 *
1736 * On rare occasions the broadcast level triggered ack gets
1737 * delayed going to ioapics, and if we reprogram the
1738 * vector while Remote IRR is still set the irq will never
1739 * fire again.
1740 *
1741 * To prevent this scenario we read the Remote IRR bit
1742 * of the ioapic. This has two effects.
1743 * - On any sane system the read of the ioapic will
1744 * flush writes (and acks) going to the ioapic from
1745 * this cpu.
1746 * - We get to see if the ACK has actually been delivered.
1747 *
1748 * Based on failed experiments of reprogramming the
1749 * ioapic entry from outside of irq context starting
1750 * with masking the ioapic entry and then polling until
1751 * Remote IRR was clear before reprogramming the
1752 * ioapic I don't trust the Remote IRR bit to be
1753 * completely accurate.
1754 *
1755 * However there appears to be no other way to plug
1756 * this race, so if the Remote IRR bit is not
1757 * accurate and is causing problems then it is a hardware bug
1758 * and you can go talk to the chipset vendor about it.
1759 */
1760 if (!io_apic_level_ack_pending(data->chip_data))
1761 irq_move_masked_irq(data);
1762 /* If the IRQ is masked in the core, leave it: */
1763 if (!irqd_irq_masked(data))
1764 unmask_ioapic_irq(data);
1765 }
1766}
1767#else
1768static inline bool ioapic_prepare_move(struct irq_data *data)
1769{
1770 return false;
1771}
1772static inline void ioapic_finish_move(struct irq_data *data, bool moveit)
1773{
1774}
1775#endif
1776
1777static void ioapic_ack_level(struct irq_data *irq_data)
1778{
1779 struct irq_cfg *cfg = irqd_cfg(irq_data);
1780 unsigned long v;
1781 bool moveit;
1782 int i;
1783
1784 irq_complete_move(cfg);
1785 moveit = ioapic_prepare_move(irq_data);
1786
1787 /*
1788 * It appears there is an erratum which affects at least version 0x11
1789 * of I/O APIC (that's the 82093AA and cores integrated into various
1790 * chipsets). Under certain conditions a level-triggered interrupt is
1791 * erroneously delivered as edge-triggered one but the respective IRR
1792 * bit gets set nevertheless. As a result the I/O unit expects an EOI
1793 * message but it will never arrive and further interrupts are blocked
1794 * from the source. The exact reason is so far unknown, but the
1795 * phenomenon was observed when two consecutive interrupt requests
1796 * from a given source get delivered to the same CPU and the source is
1797 * temporarily disabled in between.
1798 *
1799 * A workaround is to simulate an EOI message manually. We achieve it
1800 * by setting the trigger mode to edge and then to level when the edge
1801 * trigger mode gets detected in the TMR of a local APIC for a
1802 * level-triggered interrupt. We mask the source for the time of the
1803 * operation to prevent an edge-triggered interrupt escaping meanwhile.
1804 * The idea is from Manfred Spraul. --macro
1805 *
1806 * Also in the case when cpu goes offline, fixup_irqs() will forward
1807 * any unhandled interrupt on the offlined cpu to the new cpu
1808 * destination that is handling the corresponding interrupt. This
1809 * interrupt forwarding is done via IPI's. Hence, in this case also
1810 * level-triggered io-apic interrupt will be seen as an edge
1811 * interrupt in the IRR. And we can't rely on the cpu's EOI
1812 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
1813 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
1814 * supporting EOI register, we do an explicit EOI to clear the
1815 * remote IRR and on IO-APIC's which don't have an EOI register,
1816 * we use the above logic (mask+edge followed by unmask+level) from
1817 * Manfred Spraul to clear the remote IRR.
1818 */
1819 i = cfg->vector;
1820 v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
1821
1822 /*
1823 * We must acknowledge the irq before we move it or the acknowledge will
1824 * not propagate properly.
1825 */
1826 apic_eoi();
1827
1828 /*
1829 * Tail end of clearing remote IRR bit (either by delivering the EOI
1830 * message via io-apic EOI register write or simulating it using
1831 * mask+edge followed by unmask+level logic) manually when the
1832 * level triggered interrupt is seen as the edge triggered interrupt
1833 * at the cpu.
1834 */
1835 if (!(v & (1 << (i & 0x1f)))) {
1836 atomic_inc(&irq_mis_count);
1837 eoi_ioapic_pin(cfg->vector, irq_data->chip_data);
1838 }
1839
1840 ioapic_finish_move(irq_data, moveit);
1841}
1842
1843static void ioapic_ir_ack_level(struct irq_data *irq_data)
1844{
1845 struct mp_chip_data *data = irq_data->chip_data;
1846
1847 /*
1848 * Intr-remapping uses pin number as the virtual vector
1849 * in the RTE. Actual vector is programmed in
1850 * intr-remapping table entry. Hence for the io-apic
1851 * EOI we use the pin number.
1852 */
1853 apic_ack_irq(irq_data);
1854 eoi_ioapic_pin(data->entry.vector, data);
1855}
1856
1857/*
1858 * The I/OAPIC is just a device for generating MSI messages from legacy
1859 * interrupt pins. Various fields of the RTE translate into bits of the
1860 * resulting MSI which had a historical meaning.
1861 *
1862 * With interrupt remapping, many of those bits have different meanings
1863 * in the underlying MSI, but the way that the I/OAPIC transforms them
1864 * from its RTE to the MSI message is the same. This function allows
1865 * the parent IRQ domain to compose the MSI message, then takes the
1866 * relevant bits to put them in the appropriate places in the RTE in
1867 * order to generate that message when the IRQ happens.
1868 *
1869 * The setup here relies on a preconfigured route entry (is_level,
1870 * active_low, masked) because the parent domain is merely composing the
1871 * generic message routing information which is used for the MSI.
1872 */
1873static void ioapic_setup_msg_from_msi(struct irq_data *irq_data,
1874 struct IO_APIC_route_entry *entry)
1875{
1876 struct msi_msg msg;
1877
1878 /* Let the parent domain compose the MSI message */
1879 irq_chip_compose_msi_msg(irq_data, &msg);
1880
1881 /*
1882 * - Real vector
1883 * - DMAR/IR: 8bit subhandle (ioapic.pin)
1884 * - AMD/IR: 8bit IRTE index
1885 */
1886 entry->vector = msg.arch_data.vector;
1887 /* Delivery mode (for DMAR/IR all 0) */
1888 entry->delivery_mode = msg.arch_data.delivery_mode;
1889 /* Destination mode or DMAR/IR index bit 15 */
1890 entry->dest_mode_logical = msg.arch_addr_lo.dest_mode_logical;
1891 /* DMAR/IR: 1, 0 for all other modes */
1892 entry->ir_format = msg.arch_addr_lo.dmar_format;
1893 /*
1894 * - DMAR/IR: index bit 0-14.
1895 *
1896 * - Virt: If the host supports x2apic without a virtualized IR
1897 * unit then bit 0-6 of dmar_index_0_14 are providing bit
1898 * 8-14 of the destination id.
1899 *
1900 * All other modes have bit 0-6 of dmar_index_0_14 cleared and the
1901 * topmost 8 bits are destination id bit 0-7 (entry::destid_0_7).
1902 */
1903 entry->ir_index_0_14 = msg.arch_addr_lo.dmar_index_0_14;
1904}
1905
1906static void ioapic_configure_entry(struct irq_data *irqd)
1907{
1908 struct mp_chip_data *mpd = irqd->chip_data;
1909 struct irq_pin_list *entry;
1910
1911 ioapic_setup_msg_from_msi(irqd, &mpd->entry);
1912
1913 for_each_irq_pin(entry, mpd->irq_2_pin)
1914 __ioapic_write_entry(entry->apic, entry->pin, mpd->entry);
1915}
1916
1917static int ioapic_set_affinity(struct irq_data *irq_data,
1918 const struct cpumask *mask, bool force)
1919{
1920 struct irq_data *parent = irq_data->parent_data;
1921 unsigned long flags;
1922 int ret;
1923
1924 ret = parent->chip->irq_set_affinity(parent, mask, force);
1925 raw_spin_lock_irqsave(&ioapic_lock, flags);
1926 if (ret >= 0 && ret != IRQ_SET_MASK_OK_DONE)
1927 ioapic_configure_entry(irq_data);
1928 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1929
1930 return ret;
1931}
1932
1933/*
1934 * Interrupt shutdown masks the ioapic pin, but the interrupt might already
1935 * be in flight, but not yet serviced by the target CPU. That means
1936 * __synchronize_hardirq() would return and claim that everything is calmed
1937 * down. So free_irq() would proceed and deactivate the interrupt and free
1938 * resources.
1939 *
1940 * Once the target CPU comes around to service it it will find a cleared
1941 * vector and complain. While the spurious interrupt is harmless, the full
1942 * release of resources might prevent the interrupt from being acknowledged
1943 * which keeps the hardware in a weird state.
1944 *
1945 * Verify that the corresponding Remote-IRR bits are clear.
1946 */
1947static int ioapic_irq_get_chip_state(struct irq_data *irqd,
1948 enum irqchip_irq_state which,
1949 bool *state)
1950{
1951 struct mp_chip_data *mcd = irqd->chip_data;
1952 struct IO_APIC_route_entry rentry;
1953 struct irq_pin_list *p;
1954
1955 if (which != IRQCHIP_STATE_ACTIVE)
1956 return -EINVAL;
1957
1958 *state = false;
1959 raw_spin_lock(&ioapic_lock);
1960 for_each_irq_pin(p, mcd->irq_2_pin) {
1961 rentry = __ioapic_read_entry(p->apic, p->pin);
1962 /*
1963 * The remote IRR is only valid in level trigger mode. It's
1964 * meaning is undefined for edge triggered interrupts and
1965 * irrelevant because the IO-APIC treats them as fire and
1966 * forget.
1967 */
1968 if (rentry.irr && rentry.is_level) {
1969 *state = true;
1970 break;
1971 }
1972 }
1973 raw_spin_unlock(&ioapic_lock);
1974 return 0;
1975}
1976
1977static struct irq_chip ioapic_chip __read_mostly = {
1978 .name = "IO-APIC",
1979 .irq_startup = startup_ioapic_irq,
1980 .irq_mask = mask_ioapic_irq,
1981 .irq_unmask = unmask_ioapic_irq,
1982 .irq_ack = irq_chip_ack_parent,
1983 .irq_eoi = ioapic_ack_level,
1984 .irq_set_affinity = ioapic_set_affinity,
1985 .irq_retrigger = irq_chip_retrigger_hierarchy,
1986 .irq_get_irqchip_state = ioapic_irq_get_chip_state,
1987 .flags = IRQCHIP_SKIP_SET_WAKE |
1988 IRQCHIP_AFFINITY_PRE_STARTUP,
1989};
1990
1991static struct irq_chip ioapic_ir_chip __read_mostly = {
1992 .name = "IR-IO-APIC",
1993 .irq_startup = startup_ioapic_irq,
1994 .irq_mask = mask_ioapic_irq,
1995 .irq_unmask = unmask_ioapic_irq,
1996 .irq_ack = irq_chip_ack_parent,
1997 .irq_eoi = ioapic_ir_ack_level,
1998 .irq_set_affinity = ioapic_set_affinity,
1999 .irq_retrigger = irq_chip_retrigger_hierarchy,
2000 .irq_get_irqchip_state = ioapic_irq_get_chip_state,
2001 .flags = IRQCHIP_SKIP_SET_WAKE |
2002 IRQCHIP_AFFINITY_PRE_STARTUP,
2003};
2004
2005static inline void init_IO_APIC_traps(void)
2006{
2007 struct irq_cfg *cfg;
2008 unsigned int irq;
2009
2010 for_each_active_irq(irq) {
2011 cfg = irq_cfg(irq);
2012 if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
2013 /*
2014 * Hmm.. We don't have an entry for this,
2015 * so default to an old-fashioned 8259
2016 * interrupt if we can..
2017 */
2018 if (irq < nr_legacy_irqs())
2019 legacy_pic->make_irq(irq);
2020 else
2021 /* Strange. Oh, well.. */
2022 irq_set_chip(irq, &no_irq_chip);
2023 }
2024 }
2025}
2026
2027/*
2028 * The local APIC irq-chip implementation:
2029 */
2030
2031static void mask_lapic_irq(struct irq_data *data)
2032{
2033 unsigned long v;
2034
2035 v = apic_read(APIC_LVT0);
2036 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
2037}
2038
2039static void unmask_lapic_irq(struct irq_data *data)
2040{
2041 unsigned long v;
2042
2043 v = apic_read(APIC_LVT0);
2044 apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2045}
2046
2047static void ack_lapic_irq(struct irq_data *data)
2048{
2049 apic_eoi();
2050}
2051
2052static struct irq_chip lapic_chip __read_mostly = {
2053 .name = "local-APIC",
2054 .irq_mask = mask_lapic_irq,
2055 .irq_unmask = unmask_lapic_irq,
2056 .irq_ack = ack_lapic_irq,
2057};
2058
2059static void lapic_register_intr(int irq)
2060{
2061 irq_clear_status_flags(irq, IRQ_LEVEL);
2062 irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2063 "edge");
2064}
2065
2066/*
2067 * This looks a bit hackish but it's about the only one way of sending
2068 * a few INTA cycles to 8259As and any associated glue logic. ICR does
2069 * not support the ExtINT mode, unfortunately. We need to send these
2070 * cycles as some i82489DX-based boards have glue logic that keeps the
2071 * 8259A interrupt line asserted until INTA. --macro
2072 */
2073static inline void __init unlock_ExtINT_logic(void)
2074{
2075 int apic, pin, i;
2076 struct IO_APIC_route_entry entry0, entry1;
2077 unsigned char save_control, save_freq_select;
2078 u32 apic_id;
2079
2080 pin = find_isa_irq_pin(8, mp_INT);
2081 if (pin == -1) {
2082 WARN_ON_ONCE(1);
2083 return;
2084 }
2085 apic = find_isa_irq_apic(8, mp_INT);
2086 if (apic == -1) {
2087 WARN_ON_ONCE(1);
2088 return;
2089 }
2090
2091 entry0 = ioapic_read_entry(apic, pin);
2092 clear_IO_APIC_pin(apic, pin);
2093
2094 apic_id = read_apic_id();
2095 memset(&entry1, 0, sizeof(entry1));
2096
2097 entry1.dest_mode_logical = true;
2098 entry1.masked = false;
2099 entry1.destid_0_7 = apic_id & 0xFF;
2100 entry1.virt_destid_8_14 = apic_id >> 8;
2101 entry1.delivery_mode = APIC_DELIVERY_MODE_EXTINT;
2102 entry1.active_low = entry0.active_low;
2103 entry1.is_level = false;
2104 entry1.vector = 0;
2105
2106 ioapic_write_entry(apic, pin, entry1);
2107
2108 save_control = CMOS_READ(RTC_CONTROL);
2109 save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
2110 CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
2111 RTC_FREQ_SELECT);
2112 CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
2113
2114 i = 100;
2115 while (i-- > 0) {
2116 mdelay(10);
2117 if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
2118 i -= 10;
2119 }
2120
2121 CMOS_WRITE(save_control, RTC_CONTROL);
2122 CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2123 clear_IO_APIC_pin(apic, pin);
2124
2125 ioapic_write_entry(apic, pin, entry0);
2126}
2127
2128static int disable_timer_pin_1 __initdata;
2129/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2130static int __init disable_timer_pin_setup(char *arg)
2131{
2132 disable_timer_pin_1 = 1;
2133 return 0;
2134}
2135early_param("disable_timer_pin_1", disable_timer_pin_setup);
2136
2137static int mp_alloc_timer_irq(int ioapic, int pin)
2138{
2139 int irq = -1;
2140 struct irq_domain *domain = mp_ioapic_irqdomain(ioapic);
2141
2142 if (domain) {
2143 struct irq_alloc_info info;
2144
2145 ioapic_set_alloc_attr(&info, NUMA_NO_NODE, 0, 0);
2146 info.devid = mpc_ioapic_id(ioapic);
2147 info.ioapic.pin = pin;
2148 mutex_lock(&ioapic_mutex);
2149 irq = alloc_isa_irq_from_domain(domain, 0, ioapic, pin, &info);
2150 mutex_unlock(&ioapic_mutex);
2151 }
2152
2153 return irq;
2154}
2155
2156/*
2157 * This code may look a bit paranoid, but it's supposed to cooperate with
2158 * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
2159 * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
2160 * fanatically on his truly buggy board.
2161 *
2162 * FIXME: really need to revamp this for all platforms.
2163 */
2164static inline void __init check_timer(void)
2165{
2166 struct irq_data *irq_data = irq_get_irq_data(0);
2167 struct mp_chip_data *data = irq_data->chip_data;
2168 struct irq_cfg *cfg = irqd_cfg(irq_data);
2169 int node = cpu_to_node(0);
2170 int apic1, pin1, apic2, pin2;
2171 int no_pin1 = 0;
2172
2173 if (!global_clock_event)
2174 return;
2175
2176 local_irq_disable();
2177
2178 /*
2179 * get/set the timer IRQ vector:
2180 */
2181 legacy_pic->mask(0);
2182
2183 /*
2184 * As IRQ0 is to be enabled in the 8259A, the virtual
2185 * wire has to be disabled in the local APIC. Also
2186 * timer interrupts need to be acknowledged manually in
2187 * the 8259A for the i82489DX when using the NMI
2188 * watchdog as that APIC treats NMIs as level-triggered.
2189 * The AEOI mode will finish them in the 8259A
2190 * automatically.
2191 */
2192 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2193 legacy_pic->init(1);
2194
2195 pin1 = find_isa_irq_pin(0, mp_INT);
2196 apic1 = find_isa_irq_apic(0, mp_INT);
2197 pin2 = ioapic_i8259.pin;
2198 apic2 = ioapic_i8259.apic;
2199
2200 apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
2201 "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2202 cfg->vector, apic1, pin1, apic2, pin2);
2203
2204 /*
2205 * Some BIOS writers are clueless and report the ExtINTA
2206 * I/O APIC input from the cascaded 8259A as the timer
2207 * interrupt input. So just in case, if only one pin
2208 * was found above, try it both directly and through the
2209 * 8259A.
2210 */
2211 if (pin1 == -1) {
2212 panic_if_irq_remap("BIOS bug: timer not connected to IO-APIC");
2213 pin1 = pin2;
2214 apic1 = apic2;
2215 no_pin1 = 1;
2216 } else if (pin2 == -1) {
2217 pin2 = pin1;
2218 apic2 = apic1;
2219 }
2220
2221 if (pin1 != -1) {
2222 /* Ok, does IRQ0 through the IOAPIC work? */
2223 if (no_pin1) {
2224 mp_alloc_timer_irq(apic1, pin1);
2225 } else {
2226 /*
2227 * for edge trigger, it's already unmasked,
2228 * so only need to unmask if it is level-trigger
2229 * do we really have level trigger timer?
2230 */
2231 int idx = find_irq_entry(apic1, pin1, mp_INT);
2232
2233 if (idx != -1 && irq_is_level(idx))
2234 unmask_ioapic_irq(irq_get_irq_data(0));
2235 }
2236 irq_domain_deactivate_irq(irq_data);
2237 irq_domain_activate_irq(irq_data, false);
2238 if (timer_irq_works()) {
2239 if (disable_timer_pin_1 > 0)
2240 clear_IO_APIC_pin(0, pin1);
2241 goto out;
2242 }
2243 panic_if_irq_remap("timer doesn't work through Interrupt-remapped IO-APIC");
2244 clear_IO_APIC_pin(apic1, pin1);
2245 if (!no_pin1)
2246 apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
2247 "8254 timer not connected to IO-APIC\n");
2248
2249 apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
2250 "(IRQ0) through the 8259A ...\n");
2251 apic_printk(APIC_QUIET, KERN_INFO
2252 "..... (found apic %d pin %d) ...\n", apic2, pin2);
2253 /*
2254 * legacy devices should be connected to IO APIC #0
2255 */
2256 replace_pin_at_irq_node(data, node, apic1, pin1, apic2, pin2);
2257 irq_domain_deactivate_irq(irq_data);
2258 irq_domain_activate_irq(irq_data, false);
2259 legacy_pic->unmask(0);
2260 if (timer_irq_works()) {
2261 apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2262 goto out;
2263 }
2264 /*
2265 * Cleanup, just in case ...
2266 */
2267 legacy_pic->mask(0);
2268 clear_IO_APIC_pin(apic2, pin2);
2269 apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
2270 }
2271
2272 apic_printk(APIC_QUIET, KERN_INFO
2273 "...trying to set up timer as Virtual Wire IRQ...\n");
2274
2275 lapic_register_intr(0);
2276 apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
2277 legacy_pic->unmask(0);
2278
2279 if (timer_irq_works()) {
2280 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2281 goto out;
2282 }
2283 legacy_pic->mask(0);
2284 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2285 apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
2286
2287 apic_printk(APIC_QUIET, KERN_INFO
2288 "...trying to set up timer as ExtINT IRQ...\n");
2289
2290 legacy_pic->init(0);
2291 legacy_pic->make_irq(0);
2292 apic_write(APIC_LVT0, APIC_DM_EXTINT);
2293 legacy_pic->unmask(0);
2294
2295 unlock_ExtINT_logic();
2296
2297 if (timer_irq_works()) {
2298 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2299 goto out;
2300 }
2301 apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2302 if (apic_is_x2apic_enabled())
2303 apic_printk(APIC_QUIET, KERN_INFO
2304 "Perhaps problem with the pre-enabled x2apic mode\n"
2305 "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
2306 panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
2307 "report. Then try booting with the 'noapic' option.\n");
2308out:
2309 local_irq_enable();
2310}
2311
2312/*
2313 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
2314 * to devices. However there may be an I/O APIC pin available for
2315 * this interrupt regardless. The pin may be left unconnected, but
2316 * typically it will be reused as an ExtINT cascade interrupt for
2317 * the master 8259A. In the MPS case such a pin will normally be
2318 * reported as an ExtINT interrupt in the MP table. With ACPI
2319 * there is no provision for ExtINT interrupts, and in the absence
2320 * of an override it would be treated as an ordinary ISA I/O APIC
2321 * interrupt, that is edge-triggered and unmasked by default. We
2322 * used to do this, but it caused problems on some systems because
2323 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
2324 * the same ExtINT cascade interrupt to drive the local APIC of the
2325 * bootstrap processor. Therefore we refrain from routing IRQ2 to
2326 * the I/O APIC in all cases now. No actual device should request
2327 * it anyway. --macro
2328 */
2329#define PIC_IRQS (1UL << PIC_CASCADE_IR)
2330
2331static int mp_irqdomain_create(int ioapic)
2332{
2333 struct irq_domain *parent;
2334 int hwirqs = mp_ioapic_pin_count(ioapic);
2335 struct ioapic *ip = &ioapics[ioapic];
2336 struct ioapic_domain_cfg *cfg = &ip->irqdomain_cfg;
2337 struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);
2338 struct fwnode_handle *fn;
2339 struct irq_fwspec fwspec;
2340
2341 if (cfg->type == IOAPIC_DOMAIN_INVALID)
2342 return 0;
2343
2344 /* Handle device tree enumerated APICs proper */
2345 if (cfg->dev) {
2346 fn = of_node_to_fwnode(cfg->dev);
2347 } else {
2348 fn = irq_domain_alloc_named_id_fwnode("IO-APIC", mpc_ioapic_id(ioapic));
2349 if (!fn)
2350 return -ENOMEM;
2351 }
2352
2353 fwspec.fwnode = fn;
2354 fwspec.param_count = 1;
2355 fwspec.param[0] = mpc_ioapic_id(ioapic);
2356
2357 parent = irq_find_matching_fwspec(&fwspec, DOMAIN_BUS_ANY);
2358 if (!parent) {
2359 if (!cfg->dev)
2360 irq_domain_free_fwnode(fn);
2361 return -ENODEV;
2362 }
2363
2364 ip->irqdomain = irq_domain_create_hierarchy(parent, 0, hwirqs, fn, cfg->ops,
2365 (void *)(long)ioapic);
2366 if (!ip->irqdomain) {
2367 /* Release fw handle if it was allocated above */
2368 if (!cfg->dev)
2369 irq_domain_free_fwnode(fn);
2370 return -ENOMEM;
2371 }
2372
2373 if (cfg->type == IOAPIC_DOMAIN_LEGACY ||
2374 cfg->type == IOAPIC_DOMAIN_STRICT)
2375 ioapic_dynirq_base = max(ioapic_dynirq_base,
2376 gsi_cfg->gsi_end + 1);
2377
2378 return 0;
2379}
2380
2381static void ioapic_destroy_irqdomain(int idx)
2382{
2383 struct ioapic_domain_cfg *cfg = &ioapics[idx].irqdomain_cfg;
2384 struct fwnode_handle *fn = ioapics[idx].irqdomain->fwnode;
2385
2386 if (ioapics[idx].irqdomain) {
2387 irq_domain_remove(ioapics[idx].irqdomain);
2388 if (!cfg->dev)
2389 irq_domain_free_fwnode(fn);
2390 ioapics[idx].irqdomain = NULL;
2391 }
2392}
2393
2394void __init setup_IO_APIC(void)
2395{
2396 int ioapic;
2397
2398 if (ioapic_is_disabled || !nr_ioapics)
2399 return;
2400
2401 io_apic_irqs = nr_legacy_irqs() ? ~PIC_IRQS : ~0UL;
2402
2403 apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
2404 for_each_ioapic(ioapic)
2405 BUG_ON(mp_irqdomain_create(ioapic));
2406
2407 /*
2408 * Set up IO-APIC IRQ routing.
2409 */
2410 x86_init.mpparse.setup_ioapic_ids();
2411
2412 sync_Arb_IDs();
2413 setup_IO_APIC_irqs();
2414 init_IO_APIC_traps();
2415 if (nr_legacy_irqs())
2416 check_timer();
2417
2418 ioapic_initialized = 1;
2419}
2420
2421static void resume_ioapic_id(int ioapic_idx)
2422{
2423 unsigned long flags;
2424 union IO_APIC_reg_00 reg_00;
2425
2426 raw_spin_lock_irqsave(&ioapic_lock, flags);
2427 reg_00.raw = io_apic_read(ioapic_idx, 0);
2428 if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
2429 reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
2430 io_apic_write(ioapic_idx, 0, reg_00.raw);
2431 }
2432 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2433}
2434
2435static void ioapic_resume(void)
2436{
2437 int ioapic_idx;
2438
2439 for_each_ioapic_reverse(ioapic_idx)
2440 resume_ioapic_id(ioapic_idx);
2441
2442 restore_ioapic_entries();
2443}
2444
2445static struct syscore_ops ioapic_syscore_ops = {
2446 .suspend = save_ioapic_entries,
2447 .resume = ioapic_resume,
2448};
2449
2450static int __init ioapic_init_ops(void)
2451{
2452 register_syscore_ops(&ioapic_syscore_ops);
2453
2454 return 0;
2455}
2456
2457device_initcall(ioapic_init_ops);
2458
2459static int io_apic_get_redir_entries(int ioapic)
2460{
2461 union IO_APIC_reg_01 reg_01;
2462 unsigned long flags;
2463
2464 raw_spin_lock_irqsave(&ioapic_lock, flags);
2465 reg_01.raw = io_apic_read(ioapic, 1);
2466 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2467
2468 /* The register returns the maximum index redir index
2469 * supported, which is one less than the total number of redir
2470 * entries.
2471 */
2472 return reg_01.bits.entries + 1;
2473}
2474
2475unsigned int arch_dynirq_lower_bound(unsigned int from)
2476{
2477 unsigned int ret;
2478
2479 /*
2480 * dmar_alloc_hwirq() may be called before setup_IO_APIC(), so use
2481 * gsi_top if ioapic_dynirq_base hasn't been initialized yet.
2482 */
2483 ret = ioapic_dynirq_base ? : gsi_top;
2484
2485 /*
2486 * For DT enabled machines ioapic_dynirq_base is irrelevant and
2487 * always 0. gsi_top can be 0 if there is no IO/APIC registered.
2488 * 0 is an invalid interrupt number for dynamic allocations. Return
2489 * @from instead.
2490 */
2491 return ret ? : from;
2492}
2493
2494#ifdef CONFIG_X86_32
2495static int io_apic_get_unique_id(int ioapic, int apic_id)
2496{
2497 union IO_APIC_reg_00 reg_00;
2498 static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
2499 physid_mask_t tmp;
2500 unsigned long flags;
2501 int i = 0;
2502
2503 /*
2504 * The P4 platform supports up to 256 APIC IDs on two separate APIC
2505 * buses (one for LAPICs, one for IOAPICs), where predecessors only
2506 * supports up to 16 on one shared APIC bus.
2507 *
2508 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
2509 * advantage of new APIC bus architecture.
2510 */
2511
2512 if (physids_empty(apic_id_map))
2513 apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
2514
2515 raw_spin_lock_irqsave(&ioapic_lock, flags);
2516 reg_00.raw = io_apic_read(ioapic, 0);
2517 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2518
2519 if (apic_id >= get_physical_broadcast()) {
2520 printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
2521 "%d\n", ioapic, apic_id, reg_00.bits.ID);
2522 apic_id = reg_00.bits.ID;
2523 }
2524
2525 /*
2526 * Every APIC in a system must have a unique ID or we get lots of nice
2527 * 'stuck on smp_invalidate_needed IPI wait' messages.
2528 */
2529 if (apic->check_apicid_used(&apic_id_map, apic_id)) {
2530
2531 for (i = 0; i < get_physical_broadcast(); i++) {
2532 if (!apic->check_apicid_used(&apic_id_map, i))
2533 break;
2534 }
2535
2536 if (i == get_physical_broadcast())
2537 panic("Max apic_id exceeded!\n");
2538
2539 printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
2540 "trying %d\n", ioapic, apic_id, i);
2541
2542 apic_id = i;
2543 }
2544
2545 physid_set_mask_of_physid(apic_id, &tmp);
2546 physids_or(apic_id_map, apic_id_map, tmp);
2547
2548 if (reg_00.bits.ID != apic_id) {
2549 reg_00.bits.ID = apic_id;
2550
2551 raw_spin_lock_irqsave(&ioapic_lock, flags);
2552 io_apic_write(ioapic, 0, reg_00.raw);
2553 reg_00.raw = io_apic_read(ioapic, 0);
2554 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2555
2556 /* Sanity check */
2557 if (reg_00.bits.ID != apic_id) {
2558 pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
2559 ioapic);
2560 return -1;
2561 }
2562 }
2563
2564 apic_printk(APIC_VERBOSE, KERN_INFO
2565 "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
2566
2567 return apic_id;
2568}
2569
2570static u8 io_apic_unique_id(int idx, u8 id)
2571{
2572 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
2573 !APIC_XAPIC(boot_cpu_apic_version))
2574 return io_apic_get_unique_id(idx, id);
2575 else
2576 return id;
2577}
2578#else
2579static u8 io_apic_unique_id(int idx, u8 id)
2580{
2581 union IO_APIC_reg_00 reg_00;
2582 DECLARE_BITMAP(used, 256);
2583 unsigned long flags;
2584 u8 new_id;
2585 int i;
2586
2587 bitmap_zero(used, 256);
2588 for_each_ioapic(i)
2589 __set_bit(mpc_ioapic_id(i), used);
2590
2591 /* Hand out the requested id if available */
2592 if (!test_bit(id, used))
2593 return id;
2594
2595 /*
2596 * Read the current id from the ioapic and keep it if
2597 * available.
2598 */
2599 raw_spin_lock_irqsave(&ioapic_lock, flags);
2600 reg_00.raw = io_apic_read(idx, 0);
2601 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2602 new_id = reg_00.bits.ID;
2603 if (!test_bit(new_id, used)) {
2604 apic_printk(APIC_VERBOSE, KERN_INFO
2605 "IOAPIC[%d]: Using reg apic_id %d instead of %d\n",
2606 idx, new_id, id);
2607 return new_id;
2608 }
2609
2610 /*
2611 * Get the next free id and write it to the ioapic.
2612 */
2613 new_id = find_first_zero_bit(used, 256);
2614 reg_00.bits.ID = new_id;
2615 raw_spin_lock_irqsave(&ioapic_lock, flags);
2616 io_apic_write(idx, 0, reg_00.raw);
2617 reg_00.raw = io_apic_read(idx, 0);
2618 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2619 /* Sanity check */
2620 BUG_ON(reg_00.bits.ID != new_id);
2621
2622 return new_id;
2623}
2624#endif
2625
2626static int io_apic_get_version(int ioapic)
2627{
2628 union IO_APIC_reg_01 reg_01;
2629 unsigned long flags;
2630
2631 raw_spin_lock_irqsave(&ioapic_lock, flags);
2632 reg_01.raw = io_apic_read(ioapic, 1);
2633 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2634
2635 return reg_01.bits.version;
2636}
2637
2638/*
2639 * This function updates target affinity of IOAPIC interrupts to include
2640 * the CPUs which came online during SMP bringup.
2641 */
2642#define IOAPIC_RESOURCE_NAME_SIZE 11
2643
2644static struct resource *ioapic_resources;
2645
2646static struct resource * __init ioapic_setup_resources(void)
2647{
2648 unsigned long n;
2649 struct resource *res;
2650 char *mem;
2651 int i;
2652
2653 if (nr_ioapics == 0)
2654 return NULL;
2655
2656 n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
2657 n *= nr_ioapics;
2658
2659 mem = memblock_alloc(n, SMP_CACHE_BYTES);
2660 if (!mem)
2661 panic("%s: Failed to allocate %lu bytes\n", __func__, n);
2662 res = (void *)mem;
2663
2664 mem += sizeof(struct resource) * nr_ioapics;
2665
2666 for_each_ioapic(i) {
2667 res[i].name = mem;
2668 res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
2669 snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
2670 mem += IOAPIC_RESOURCE_NAME_SIZE;
2671 ioapics[i].iomem_res = &res[i];
2672 }
2673
2674 ioapic_resources = res;
2675
2676 return res;
2677}
2678
2679static void io_apic_set_fixmap(enum fixed_addresses idx, phys_addr_t phys)
2680{
2681 pgprot_t flags = FIXMAP_PAGE_NOCACHE;
2682
2683 /*
2684 * Ensure fixmaps for IO-APIC MMIO respect memory encryption pgprot
2685 * bits, just like normal ioremap():
2686 */
2687 if (cc_platform_has(CC_ATTR_GUEST_MEM_ENCRYPT)) {
2688 if (x86_platform.hyper.is_private_mmio(phys))
2689 flags = pgprot_encrypted(flags);
2690 else
2691 flags = pgprot_decrypted(flags);
2692 }
2693
2694 __set_fixmap(idx, phys, flags);
2695}
2696
2697void __init io_apic_init_mappings(void)
2698{
2699 unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
2700 struct resource *ioapic_res;
2701 int i;
2702
2703 ioapic_res = ioapic_setup_resources();
2704 for_each_ioapic(i) {
2705 if (smp_found_config) {
2706 ioapic_phys = mpc_ioapic_addr(i);
2707#ifdef CONFIG_X86_32
2708 if (!ioapic_phys) {
2709 printk(KERN_ERR
2710 "WARNING: bogus zero IO-APIC "
2711 "address found in MPTABLE, "
2712 "disabling IO/APIC support!\n");
2713 smp_found_config = 0;
2714 ioapic_is_disabled = true;
2715 goto fake_ioapic_page;
2716 }
2717#endif
2718 } else {
2719#ifdef CONFIG_X86_32
2720fake_ioapic_page:
2721#endif
2722 ioapic_phys = (unsigned long)memblock_alloc(PAGE_SIZE,
2723 PAGE_SIZE);
2724 if (!ioapic_phys)
2725 panic("%s: Failed to allocate %lu bytes align=0x%lx\n",
2726 __func__, PAGE_SIZE, PAGE_SIZE);
2727 ioapic_phys = __pa(ioapic_phys);
2728 }
2729 io_apic_set_fixmap(idx, ioapic_phys);
2730 apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
2731 __fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
2732 ioapic_phys);
2733 idx++;
2734
2735 ioapic_res->start = ioapic_phys;
2736 ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
2737 ioapic_res++;
2738 }
2739}
2740
2741void __init ioapic_insert_resources(void)
2742{
2743 int i;
2744 struct resource *r = ioapic_resources;
2745
2746 if (!r) {
2747 if (nr_ioapics > 0)
2748 printk(KERN_ERR
2749 "IO APIC resources couldn't be allocated.\n");
2750 return;
2751 }
2752
2753 for_each_ioapic(i) {
2754 insert_resource(&iomem_resource, r);
2755 r++;
2756 }
2757}
2758
2759int mp_find_ioapic(u32 gsi)
2760{
2761 int i;
2762
2763 if (nr_ioapics == 0)
2764 return -1;
2765
2766 /* Find the IOAPIC that manages this GSI. */
2767 for_each_ioapic(i) {
2768 struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
2769 if (gsi >= gsi_cfg->gsi_base && gsi <= gsi_cfg->gsi_end)
2770 return i;
2771 }
2772
2773 printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
2774 return -1;
2775}
2776
2777int mp_find_ioapic_pin(int ioapic, u32 gsi)
2778{
2779 struct mp_ioapic_gsi *gsi_cfg;
2780
2781 if (WARN_ON(ioapic < 0))
2782 return -1;
2783
2784 gsi_cfg = mp_ioapic_gsi_routing(ioapic);
2785 if (WARN_ON(gsi > gsi_cfg->gsi_end))
2786 return -1;
2787
2788 return gsi - gsi_cfg->gsi_base;
2789}
2790
2791static int bad_ioapic_register(int idx)
2792{
2793 union IO_APIC_reg_00 reg_00;
2794 union IO_APIC_reg_01 reg_01;
2795 union IO_APIC_reg_02 reg_02;
2796
2797 reg_00.raw = io_apic_read(idx, 0);
2798 reg_01.raw = io_apic_read(idx, 1);
2799 reg_02.raw = io_apic_read(idx, 2);
2800
2801 if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
2802 pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
2803 mpc_ioapic_addr(idx));
2804 return 1;
2805 }
2806
2807 return 0;
2808}
2809
2810static int find_free_ioapic_entry(void)
2811{
2812 int idx;
2813
2814 for (idx = 0; idx < MAX_IO_APICS; idx++)
2815 if (ioapics[idx].nr_registers == 0)
2816 return idx;
2817
2818 return MAX_IO_APICS;
2819}
2820
2821/**
2822 * mp_register_ioapic - Register an IOAPIC device
2823 * @id: hardware IOAPIC ID
2824 * @address: physical address of IOAPIC register area
2825 * @gsi_base: base of GSI associated with the IOAPIC
2826 * @cfg: configuration information for the IOAPIC
2827 */
2828int mp_register_ioapic(int id, u32 address, u32 gsi_base,
2829 struct ioapic_domain_cfg *cfg)
2830{
2831 bool hotplug = !!ioapic_initialized;
2832 struct mp_ioapic_gsi *gsi_cfg;
2833 int idx, ioapic, entries;
2834 u32 gsi_end;
2835
2836 if (!address) {
2837 pr_warn("Bogus (zero) I/O APIC address found, skipping!\n");
2838 return -EINVAL;
2839 }
2840 for_each_ioapic(ioapic)
2841 if (ioapics[ioapic].mp_config.apicaddr == address) {
2842 pr_warn("address 0x%x conflicts with IOAPIC%d\n",
2843 address, ioapic);
2844 return -EEXIST;
2845 }
2846
2847 idx = find_free_ioapic_entry();
2848 if (idx >= MAX_IO_APICS) {
2849 pr_warn("Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
2850 MAX_IO_APICS, idx);
2851 return -ENOSPC;
2852 }
2853
2854 ioapics[idx].mp_config.type = MP_IOAPIC;
2855 ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
2856 ioapics[idx].mp_config.apicaddr = address;
2857
2858 io_apic_set_fixmap(FIX_IO_APIC_BASE_0 + idx, address);
2859 if (bad_ioapic_register(idx)) {
2860 clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
2861 return -ENODEV;
2862 }
2863
2864 ioapics[idx].mp_config.apicid = io_apic_unique_id(idx, id);
2865 ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
2866
2867 /*
2868 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
2869 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
2870 */
2871 entries = io_apic_get_redir_entries(idx);
2872 gsi_end = gsi_base + entries - 1;
2873 for_each_ioapic(ioapic) {
2874 gsi_cfg = mp_ioapic_gsi_routing(ioapic);
2875 if ((gsi_base >= gsi_cfg->gsi_base &&
2876 gsi_base <= gsi_cfg->gsi_end) ||
2877 (gsi_end >= gsi_cfg->gsi_base &&
2878 gsi_end <= gsi_cfg->gsi_end)) {
2879 pr_warn("GSI range [%u-%u] for new IOAPIC conflicts with GSI[%u-%u]\n",
2880 gsi_base, gsi_end,
2881 gsi_cfg->gsi_base, gsi_cfg->gsi_end);
2882 clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
2883 return -ENOSPC;
2884 }
2885 }
2886 gsi_cfg = mp_ioapic_gsi_routing(idx);
2887 gsi_cfg->gsi_base = gsi_base;
2888 gsi_cfg->gsi_end = gsi_end;
2889
2890 ioapics[idx].irqdomain = NULL;
2891 ioapics[idx].irqdomain_cfg = *cfg;
2892
2893 /*
2894 * If mp_register_ioapic() is called during early boot stage when
2895 * walking ACPI/DT tables, it's too early to create irqdomain,
2896 * we are still using bootmem allocator. So delay it to setup_IO_APIC().
2897 */
2898 if (hotplug) {
2899 if (mp_irqdomain_create(idx)) {
2900 clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
2901 return -ENOMEM;
2902 }
2903 alloc_ioapic_saved_registers(idx);
2904 }
2905
2906 if (gsi_cfg->gsi_end >= gsi_top)
2907 gsi_top = gsi_cfg->gsi_end + 1;
2908 if (nr_ioapics <= idx)
2909 nr_ioapics = idx + 1;
2910
2911 /* Set nr_registers to mark entry present */
2912 ioapics[idx].nr_registers = entries;
2913
2914 pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
2915 idx, mpc_ioapic_id(idx),
2916 mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
2917 gsi_cfg->gsi_base, gsi_cfg->gsi_end);
2918
2919 return 0;
2920}
2921
2922int mp_unregister_ioapic(u32 gsi_base)
2923{
2924 int ioapic, pin;
2925 int found = 0;
2926
2927 for_each_ioapic(ioapic)
2928 if (ioapics[ioapic].gsi_config.gsi_base == gsi_base) {
2929 found = 1;
2930 break;
2931 }
2932 if (!found) {
2933 pr_warn("can't find IOAPIC for GSI %d\n", gsi_base);
2934 return -ENODEV;
2935 }
2936
2937 for_each_pin(ioapic, pin) {
2938 u32 gsi = mp_pin_to_gsi(ioapic, pin);
2939 int irq = mp_map_gsi_to_irq(gsi, 0, NULL);
2940 struct mp_chip_data *data;
2941
2942 if (irq >= 0) {
2943 data = irq_get_chip_data(irq);
2944 if (data && data->count) {
2945 pr_warn("pin%d on IOAPIC%d is still in use.\n",
2946 pin, ioapic);
2947 return -EBUSY;
2948 }
2949 }
2950 }
2951
2952 /* Mark entry not present */
2953 ioapics[ioapic].nr_registers = 0;
2954 ioapic_destroy_irqdomain(ioapic);
2955 free_ioapic_saved_registers(ioapic);
2956 if (ioapics[ioapic].iomem_res)
2957 release_resource(ioapics[ioapic].iomem_res);
2958 clear_fixmap(FIX_IO_APIC_BASE_0 + ioapic);
2959 memset(&ioapics[ioapic], 0, sizeof(ioapics[ioapic]));
2960
2961 return 0;
2962}
2963
2964int mp_ioapic_registered(u32 gsi_base)
2965{
2966 int ioapic;
2967
2968 for_each_ioapic(ioapic)
2969 if (ioapics[ioapic].gsi_config.gsi_base == gsi_base)
2970 return 1;
2971
2972 return 0;
2973}
2974
2975static void mp_irqdomain_get_attr(u32 gsi, struct mp_chip_data *data,
2976 struct irq_alloc_info *info)
2977{
2978 if (info && info->ioapic.valid) {
2979 data->is_level = info->ioapic.is_level;
2980 data->active_low = info->ioapic.active_low;
2981 } else if (__acpi_get_override_irq(gsi, &data->is_level,
2982 &data->active_low) < 0) {
2983 /* PCI interrupts are always active low level triggered. */
2984 data->is_level = true;
2985 data->active_low = true;
2986 }
2987}
2988
2989/*
2990 * Configure the I/O-APIC specific fields in the routing entry.
2991 *
2992 * This is important to setup the I/O-APIC specific bits (is_level,
2993 * active_low, masked) because the underlying parent domain will only
2994 * provide the routing information and is oblivious of the I/O-APIC
2995 * specific bits.
2996 *
2997 * The entry is just preconfigured at this point and not written into the
2998 * RTE. This happens later during activation which will fill in the actual
2999 * routing information.
3000 */
3001static void mp_preconfigure_entry(struct mp_chip_data *data)
3002{
3003 struct IO_APIC_route_entry *entry = &data->entry;
3004
3005 memset(entry, 0, sizeof(*entry));
3006 entry->is_level = data->is_level;
3007 entry->active_low = data->active_low;
3008 /*
3009 * Mask level triggered irqs. Edge triggered irqs are masked
3010 * by the irq core code in case they fire.
3011 */
3012 entry->masked = data->is_level;
3013}
3014
3015int mp_irqdomain_alloc(struct irq_domain *domain, unsigned int virq,
3016 unsigned int nr_irqs, void *arg)
3017{
3018 struct irq_alloc_info *info = arg;
3019 struct mp_chip_data *data;
3020 struct irq_data *irq_data;
3021 int ret, ioapic, pin;
3022 unsigned long flags;
3023
3024 if (!info || nr_irqs > 1)
3025 return -EINVAL;
3026 irq_data = irq_domain_get_irq_data(domain, virq);
3027 if (!irq_data)
3028 return -EINVAL;
3029
3030 ioapic = mp_irqdomain_ioapic_idx(domain);
3031 pin = info->ioapic.pin;
3032 if (irq_find_mapping(domain, (irq_hw_number_t)pin) > 0)
3033 return -EEXIST;
3034
3035 data = kzalloc(sizeof(*data), GFP_KERNEL);
3036 if (!data)
3037 return -ENOMEM;
3038
3039 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, info);
3040 if (ret < 0) {
3041 kfree(data);
3042 return ret;
3043 }
3044
3045 INIT_LIST_HEAD(&data->irq_2_pin);
3046 irq_data->hwirq = info->ioapic.pin;
3047 irq_data->chip = (domain->parent == x86_vector_domain) ?
3048 &ioapic_chip : &ioapic_ir_chip;
3049 irq_data->chip_data = data;
3050 mp_irqdomain_get_attr(mp_pin_to_gsi(ioapic, pin), data, info);
3051
3052 add_pin_to_irq_node(data, ioapic_alloc_attr_node(info), ioapic, pin);
3053
3054 mp_preconfigure_entry(data);
3055 mp_register_handler(virq, data->is_level);
3056
3057 local_irq_save(flags);
3058 if (virq < nr_legacy_irqs())
3059 legacy_pic->mask(virq);
3060 local_irq_restore(flags);
3061
3062 apic_printk(APIC_VERBOSE, KERN_DEBUG
3063 "IOAPIC[%d]: Preconfigured routing entry (%d-%d -> IRQ %d Level:%i ActiveLow:%i)\n",
3064 ioapic, mpc_ioapic_id(ioapic), pin, virq,
3065 data->is_level, data->active_low);
3066 return 0;
3067}
3068
3069void mp_irqdomain_free(struct irq_domain *domain, unsigned int virq,
3070 unsigned int nr_irqs)
3071{
3072 struct irq_data *irq_data;
3073 struct mp_chip_data *data;
3074
3075 BUG_ON(nr_irqs != 1);
3076 irq_data = irq_domain_get_irq_data(domain, virq);
3077 if (irq_data && irq_data->chip_data) {
3078 data = irq_data->chip_data;
3079 __remove_pin_from_irq(data, mp_irqdomain_ioapic_idx(domain),
3080 (int)irq_data->hwirq);
3081 WARN_ON(!list_empty(&data->irq_2_pin));
3082 kfree(irq_data->chip_data);
3083 }
3084 irq_domain_free_irqs_top(domain, virq, nr_irqs);
3085}
3086
3087int mp_irqdomain_activate(struct irq_domain *domain,
3088 struct irq_data *irq_data, bool reserve)
3089{
3090 unsigned long flags;
3091
3092 raw_spin_lock_irqsave(&ioapic_lock, flags);
3093 ioapic_configure_entry(irq_data);
3094 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3095 return 0;
3096}
3097
3098void mp_irqdomain_deactivate(struct irq_domain *domain,
3099 struct irq_data *irq_data)
3100{
3101 /* It won't be called for IRQ with multiple IOAPIC pins associated */
3102 ioapic_mask_entry(mp_irqdomain_ioapic_idx(domain),
3103 (int)irq_data->hwirq);
3104}
3105
3106int mp_irqdomain_ioapic_idx(struct irq_domain *domain)
3107{
3108 return (int)(long)domain->host_data;
3109}
3110
3111const struct irq_domain_ops mp_ioapic_irqdomain_ops = {
3112 .alloc = mp_irqdomain_alloc,
3113 .free = mp_irqdomain_free,
3114 .activate = mp_irqdomain_activate,
3115 .deactivate = mp_irqdomain_deactivate,
3116};