Linux Audio

Check our new training course

Loading...
v5.4
   1// SPDX-License-Identifier: GPL-2.0
   2/*
   3 *	Intel IO-APIC support for multi-Pentium hosts.
   4 *
   5 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
   6 *
   7 *	Many thanks to Stig Venaas for trying out countless experimental
   8 *	patches and reporting/debugging problems patiently!
   9 *
  10 *	(c) 1999, Multiple IO-APIC support, developed by
  11 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  12 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  13 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
  14 *	and Ingo Molnar <mingo@redhat.com>
  15 *
  16 *	Fixes
  17 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
  18 *					thanks to Eric Gilmore
  19 *					and Rolf G. Tews
  20 *					for testing these extensively
  21 *	Paul Diefenbaugh	:	Added full ACPI support
  22 *
  23 * Historical information which is worth to be preserved:
  24 *
  25 * - SiS APIC rmw bug:
  26 *
  27 *	We used to have a workaround for a bug in SiS chips which
  28 *	required to rewrite the index register for a read-modify-write
  29 *	operation as the chip lost the index information which was
  30 *	setup for the read already. We cache the data now, so that
  31 *	workaround has been removed.
  32 */
  33
  34#include <linux/mm.h>
  35#include <linux/interrupt.h>
  36#include <linux/irq.h>
  37#include <linux/init.h>
  38#include <linux/delay.h>
  39#include <linux/sched.h>
  40#include <linux/pci.h>
  41#include <linux/mc146818rtc.h>
  42#include <linux/compiler.h>
  43#include <linux/acpi.h>
  44#include <linux/export.h>
  45#include <linux/syscore_ops.h>
  46#include <linux/freezer.h>
  47#include <linux/kthread.h>
  48#include <linux/jiffies.h>	/* time_after() */
  49#include <linux/slab.h>
  50#include <linux/memblock.h>
  51
  52#include <asm/irqdomain.h>
  53#include <asm/io.h>
  54#include <asm/smp.h>
  55#include <asm/cpu.h>
  56#include <asm/desc.h>
  57#include <asm/proto.h>
  58#include <asm/acpi.h>
  59#include <asm/dma.h>
  60#include <asm/timer.h>
  61#include <asm/time.h>
  62#include <asm/i8259.h>
  63#include <asm/setup.h>
  64#include <asm/irq_remapping.h>
  65#include <asm/hw_irq.h>
  66
  67#include <asm/apic.h>
  68
  69#define	for_each_ioapic(idx)		\
  70	for ((idx) = 0; (idx) < nr_ioapics; (idx)++)
  71#define	for_each_ioapic_reverse(idx)	\
  72	for ((idx) = nr_ioapics - 1; (idx) >= 0; (idx)--)
  73#define	for_each_pin(idx, pin)		\
  74	for ((pin) = 0; (pin) < ioapics[(idx)].nr_registers; (pin)++)
  75#define	for_each_ioapic_pin(idx, pin)	\
  76	for_each_ioapic((idx))		\
  77		for_each_pin((idx), (pin))
  78#define for_each_irq_pin(entry, head) \
  79	list_for_each_entry(entry, &head, list)
  80
  81static DEFINE_RAW_SPINLOCK(ioapic_lock);
  82static DEFINE_MUTEX(ioapic_mutex);
  83static unsigned int ioapic_dynirq_base;
  84static int ioapic_initialized;
  85
  86struct irq_pin_list {
  87	struct list_head list;
  88	int apic, pin;
  89};
  90
  91struct mp_chip_data {
  92	struct list_head irq_2_pin;
  93	struct IO_APIC_route_entry entry;
  94	int trigger;
  95	int polarity;
  96	u32 count;
  97	bool isa_irq;
  98};
  99
 100struct mp_ioapic_gsi {
 101	u32 gsi_base;
 102	u32 gsi_end;
 103};
 104
 105static struct ioapic {
 106	/*
 107	 * # of IRQ routing registers
 108	 */
 109	int nr_registers;
 110	/*
 111	 * Saved state during suspend/resume, or while enabling intr-remap.
 112	 */
 113	struct IO_APIC_route_entry *saved_registers;
 114	/* I/O APIC config */
 115	struct mpc_ioapic mp_config;
 116	/* IO APIC gsi routing info */
 117	struct mp_ioapic_gsi  gsi_config;
 118	struct ioapic_domain_cfg irqdomain_cfg;
 119	struct irq_domain *irqdomain;
 120	struct resource *iomem_res;
 121} ioapics[MAX_IO_APICS];
 122
 123#define mpc_ioapic_ver(ioapic_idx)	ioapics[ioapic_idx].mp_config.apicver
 124
 125int mpc_ioapic_id(int ioapic_idx)
 126{
 127	return ioapics[ioapic_idx].mp_config.apicid;
 128}
 129
 130unsigned int mpc_ioapic_addr(int ioapic_idx)
 131{
 132	return ioapics[ioapic_idx].mp_config.apicaddr;
 133}
 134
 135static inline struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
 136{
 137	return &ioapics[ioapic_idx].gsi_config;
 138}
 139
 140static inline int mp_ioapic_pin_count(int ioapic)
 141{
 142	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);
 143
 144	return gsi_cfg->gsi_end - gsi_cfg->gsi_base + 1;
 145}
 146
 147static inline u32 mp_pin_to_gsi(int ioapic, int pin)
 148{
 149	return mp_ioapic_gsi_routing(ioapic)->gsi_base + pin;
 150}
 151
 152static inline bool mp_is_legacy_irq(int irq)
 153{
 154	return irq >= 0 && irq < nr_legacy_irqs();
 155}
 156
 157/*
 158 * Initialize all legacy IRQs and all pins on the first IOAPIC
 159 * if we have legacy interrupt controller. Kernel boot option "pirq="
 160 * may rely on non-legacy pins on the first IOAPIC.
 161 */
 162static inline int mp_init_irq_at_boot(int ioapic, int irq)
 163{
 164	if (!nr_legacy_irqs())
 165		return 0;
 166
 167	return ioapic == 0 || mp_is_legacy_irq(irq);
 168}
 169
 170static inline struct irq_domain *mp_ioapic_irqdomain(int ioapic)
 171{
 172	return ioapics[ioapic].irqdomain;
 173}
 174
 175int nr_ioapics;
 176
 177/* The one past the highest gsi number used */
 178u32 gsi_top;
 179
 180/* MP IRQ source entries */
 181struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
 182
 183/* # of MP IRQ source entries */
 184int mp_irq_entries;
 185
 186#ifdef CONFIG_EISA
 187int mp_bus_id_to_type[MAX_MP_BUSSES];
 188#endif
 189
 190DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
 191
 192int skip_ioapic_setup;
 193
 194/**
 195 * disable_ioapic_support() - disables ioapic support at runtime
 196 */
 197void disable_ioapic_support(void)
 198{
 199#ifdef CONFIG_PCI
 200	noioapicquirk = 1;
 201	noioapicreroute = -1;
 202#endif
 203	skip_ioapic_setup = 1;
 204}
 205
 206static int __init parse_noapic(char *str)
 207{
 208	/* disable IO-APIC */
 209	disable_ioapic_support();
 210	return 0;
 211}
 212early_param("noapic", parse_noapic);
 213
 214/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
 215void mp_save_irq(struct mpc_intsrc *m)
 216{
 217	int i;
 218
 219	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
 220		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
 221		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
 222		m->srcbusirq, m->dstapic, m->dstirq);
 223
 224	for (i = 0; i < mp_irq_entries; i++) {
 225		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
 226			return;
 227	}
 228
 229	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
 230	if (++mp_irq_entries == MAX_IRQ_SOURCES)
 231		panic("Max # of irq sources exceeded!!\n");
 232}
 233
 234static void alloc_ioapic_saved_registers(int idx)
 235{
 236	size_t size;
 237
 238	if (ioapics[idx].saved_registers)
 239		return;
 240
 241	size = sizeof(struct IO_APIC_route_entry) * ioapics[idx].nr_registers;
 242	ioapics[idx].saved_registers = kzalloc(size, GFP_KERNEL);
 243	if (!ioapics[idx].saved_registers)
 244		pr_err("IOAPIC %d: suspend/resume impossible!\n", idx);
 245}
 246
 247static void free_ioapic_saved_registers(int idx)
 248{
 249	kfree(ioapics[idx].saved_registers);
 250	ioapics[idx].saved_registers = NULL;
 251}
 252
 253int __init arch_early_ioapic_init(void)
 254{
 255	int i;
 256
 257	if (!nr_legacy_irqs())
 258		io_apic_irqs = ~0UL;
 259
 260	for_each_ioapic(i)
 261		alloc_ioapic_saved_registers(i);
 262
 263	return 0;
 264}
 265
 266struct io_apic {
 267	unsigned int index;
 268	unsigned int unused[3];
 269	unsigned int data;
 270	unsigned int unused2[11];
 271	unsigned int eoi;
 272};
 273
 274static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
 275{
 276	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
 277		+ (mpc_ioapic_addr(idx) & ~PAGE_MASK);
 278}
 279
 280static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
 281{
 282	struct io_apic __iomem *io_apic = io_apic_base(apic);
 283	writel(vector, &io_apic->eoi);
 284}
 285
 286unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
 287{
 288	struct io_apic __iomem *io_apic = io_apic_base(apic);
 289	writel(reg, &io_apic->index);
 290	return readl(&io_apic->data);
 291}
 292
 293static void io_apic_write(unsigned int apic, unsigned int reg,
 294			  unsigned int value)
 295{
 296	struct io_apic __iomem *io_apic = io_apic_base(apic);
 297
 298	writel(reg, &io_apic->index);
 299	writel(value, &io_apic->data);
 300}
 301
 302union entry_union {
 303	struct { u32 w1, w2; };
 304	struct IO_APIC_route_entry entry;
 305};
 306
 307static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
 308{
 309	union entry_union eu;
 310
 311	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
 312	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
 313
 314	return eu.entry;
 315}
 316
 317static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
 318{
 319	union entry_union eu;
 320	unsigned long flags;
 321
 322	raw_spin_lock_irqsave(&ioapic_lock, flags);
 323	eu.entry = __ioapic_read_entry(apic, pin);
 324	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
 325
 326	return eu.entry;
 327}
 328
 329/*
 330 * When we write a new IO APIC routing entry, we need to write the high
 331 * word first! If the mask bit in the low word is clear, we will enable
 332 * the interrupt, and we need to make sure the entry is fully populated
 333 * before that happens.
 334 */
 335static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
 336{
 337	union entry_union eu = {{0, 0}};
 338
 339	eu.entry = e;
 340	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
 341	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
 342}
 343
 344static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
 345{
 346	unsigned long flags;
 347
 348	raw_spin_lock_irqsave(&ioapic_lock, flags);
 349	__ioapic_write_entry(apic, pin, e);
 350	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
 351}
 352
 353/*
 354 * When we mask an IO APIC routing entry, we need to write the low
 355 * word first, in order to set the mask bit before we change the
 356 * high bits!
 357 */
 358static void ioapic_mask_entry(int apic, int pin)
 359{
 360	unsigned long flags;
 361	union entry_union eu = { .entry.mask = IOAPIC_MASKED };
 362
 363	raw_spin_lock_irqsave(&ioapic_lock, flags);
 364	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
 365	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
 366	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
 367}
 368
 369/*
 370 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 371 * shared ISA-space IRQs, so we have to support them. We are super
 372 * fast in the common case, and fast for shared ISA-space IRQs.
 373 */
 374static int __add_pin_to_irq_node(struct mp_chip_data *data,
 375				 int node, int apic, int pin)
 376{
 377	struct irq_pin_list *entry;
 378
 379	/* don't allow duplicates */
 380	for_each_irq_pin(entry, data->irq_2_pin)
 381		if (entry->apic == apic && entry->pin == pin)
 382			return 0;
 383
 384	entry = kzalloc_node(sizeof(struct irq_pin_list), GFP_ATOMIC, node);
 385	if (!entry) {
 386		pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
 387		       node, apic, pin);
 388		return -ENOMEM;
 389	}
 390	entry->apic = apic;
 391	entry->pin = pin;
 392	list_add_tail(&entry->list, &data->irq_2_pin);
 393
 394	return 0;
 395}
 396
 397static void __remove_pin_from_irq(struct mp_chip_data *data, int apic, int pin)
 398{
 399	struct irq_pin_list *tmp, *entry;
 400
 401	list_for_each_entry_safe(entry, tmp, &data->irq_2_pin, list)
 402		if (entry->apic == apic && entry->pin == pin) {
 403			list_del(&entry->list);
 404			kfree(entry);
 405			return;
 406		}
 407}
 408
 409static void add_pin_to_irq_node(struct mp_chip_data *data,
 410				int node, int apic, int pin)
 411{
 412	if (__add_pin_to_irq_node(data, node, apic, pin))
 413		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
 414}
 415
 416/*
 417 * Reroute an IRQ to a different pin.
 418 */
 419static void __init replace_pin_at_irq_node(struct mp_chip_data *data, int node,
 420					   int oldapic, int oldpin,
 421					   int newapic, int newpin)
 422{
 423	struct irq_pin_list *entry;
 424
 425	for_each_irq_pin(entry, data->irq_2_pin) {
 426		if (entry->apic == oldapic && entry->pin == oldpin) {
 427			entry->apic = newapic;
 428			entry->pin = newpin;
 429			/* every one is different, right? */
 430			return;
 431		}
 432	}
 433
 434	/* old apic/pin didn't exist, so just add new ones */
 435	add_pin_to_irq_node(data, node, newapic, newpin);
 436}
 437
 438static void io_apic_modify_irq(struct mp_chip_data *data,
 439			       int mask_and, int mask_or,
 440			       void (*final)(struct irq_pin_list *entry))
 441{
 442	union entry_union eu;
 443	struct irq_pin_list *entry;
 444
 445	eu.entry = data->entry;
 446	eu.w1 &= mask_and;
 447	eu.w1 |= mask_or;
 448	data->entry = eu.entry;
 449
 450	for_each_irq_pin(entry, data->irq_2_pin) {
 451		io_apic_write(entry->apic, 0x10 + 2 * entry->pin, eu.w1);
 452		if (final)
 453			final(entry);
 454	}
 455}
 456
 457static void io_apic_sync(struct irq_pin_list *entry)
 458{
 459	/*
 460	 * Synchronize the IO-APIC and the CPU by doing
 461	 * a dummy read from the IO-APIC
 462	 */
 463	struct io_apic __iomem *io_apic;
 464
 465	io_apic = io_apic_base(entry->apic);
 466	readl(&io_apic->data);
 467}
 468
 469static void mask_ioapic_irq(struct irq_data *irq_data)
 470{
 471	struct mp_chip_data *data = irq_data->chip_data;
 472	unsigned long flags;
 473
 474	raw_spin_lock_irqsave(&ioapic_lock, flags);
 475	io_apic_modify_irq(data, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
 476	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
 477}
 478
 479static void __unmask_ioapic(struct mp_chip_data *data)
 480{
 481	io_apic_modify_irq(data, ~IO_APIC_REDIR_MASKED, 0, NULL);
 482}
 483
 484static void unmask_ioapic_irq(struct irq_data *irq_data)
 485{
 486	struct mp_chip_data *data = irq_data->chip_data;
 487	unsigned long flags;
 488
 489	raw_spin_lock_irqsave(&ioapic_lock, flags);
 490	__unmask_ioapic(data);
 491	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
 492}
 493
 494/*
 495 * IO-APIC versions below 0x20 don't support EOI register.
 496 * For the record, here is the information about various versions:
 497 *     0Xh     82489DX
 498 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 499 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 500 *     30h-FFh Reserved
 501 *
 502 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 503 * version as 0x2. This is an error with documentation and these ICH chips
 504 * use io-apic's of version 0x20.
 505 *
 506 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 507 * Otherwise, we simulate the EOI message manually by changing the trigger
 508 * mode to edge and then back to level, with RTE being masked during this.
 509 */
 510static void __eoi_ioapic_pin(int apic, int pin, int vector)
 511{
 512	if (mpc_ioapic_ver(apic) >= 0x20) {
 513		io_apic_eoi(apic, vector);
 514	} else {
 515		struct IO_APIC_route_entry entry, entry1;
 516
 517		entry = entry1 = __ioapic_read_entry(apic, pin);
 518
 519		/*
 520		 * Mask the entry and change the trigger mode to edge.
 521		 */
 522		entry1.mask = IOAPIC_MASKED;
 523		entry1.trigger = IOAPIC_EDGE;
 524
 525		__ioapic_write_entry(apic, pin, entry1);
 526
 527		/*
 528		 * Restore the previous level triggered entry.
 529		 */
 530		__ioapic_write_entry(apic, pin, entry);
 531	}
 532}
 533
 534static void eoi_ioapic_pin(int vector, struct mp_chip_data *data)
 535{
 536	unsigned long flags;
 537	struct irq_pin_list *entry;
 538
 539	raw_spin_lock_irqsave(&ioapic_lock, flags);
 540	for_each_irq_pin(entry, data->irq_2_pin)
 541		__eoi_ioapic_pin(entry->apic, entry->pin, vector);
 542	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
 543}
 544
 545static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
 546{
 547	struct IO_APIC_route_entry entry;
 548
 549	/* Check delivery_mode to be sure we're not clearing an SMI pin */
 550	entry = ioapic_read_entry(apic, pin);
 551	if (entry.delivery_mode == dest_SMI)
 552		return;
 553
 554	/*
 555	 * Make sure the entry is masked and re-read the contents to check
 556	 * if it is a level triggered pin and if the remote-IRR is set.
 557	 */
 558	if (entry.mask == IOAPIC_UNMASKED) {
 559		entry.mask = IOAPIC_MASKED;
 560		ioapic_write_entry(apic, pin, entry);
 561		entry = ioapic_read_entry(apic, pin);
 562	}
 563
 564	if (entry.irr) {
 565		unsigned long flags;
 566
 567		/*
 568		 * Make sure the trigger mode is set to level. Explicit EOI
 569		 * doesn't clear the remote-IRR if the trigger mode is not
 570		 * set to level.
 571		 */
 572		if (entry.trigger == IOAPIC_EDGE) {
 573			entry.trigger = IOAPIC_LEVEL;
 574			ioapic_write_entry(apic, pin, entry);
 575		}
 576		raw_spin_lock_irqsave(&ioapic_lock, flags);
 577		__eoi_ioapic_pin(apic, pin, entry.vector);
 578		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
 579	}
 580
 581	/*
 582	 * Clear the rest of the bits in the IO-APIC RTE except for the mask
 583	 * bit.
 584	 */
 585	ioapic_mask_entry(apic, pin);
 586	entry = ioapic_read_entry(apic, pin);
 587	if (entry.irr)
 588		pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
 589		       mpc_ioapic_id(apic), pin);
 590}
 591
 592void clear_IO_APIC (void)
 593{
 594	int apic, pin;
 595
 596	for_each_ioapic_pin(apic, pin)
 597		clear_IO_APIC_pin(apic, pin);
 598}
 599
 600#ifdef CONFIG_X86_32
 601/*
 602 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 603 * specific CPU-side IRQs.
 604 */
 605
 606#define MAX_PIRQS 8
 607static int pirq_entries[MAX_PIRQS] = {
 608	[0 ... MAX_PIRQS - 1] = -1
 609};
 610
 611static int __init ioapic_pirq_setup(char *str)
 612{
 613	int i, max;
 614	int ints[MAX_PIRQS+1];
 615
 616	get_options(str, ARRAY_SIZE(ints), ints);
 617
 618	apic_printk(APIC_VERBOSE, KERN_INFO
 619			"PIRQ redirection, working around broken MP-BIOS.\n");
 620	max = MAX_PIRQS;
 621	if (ints[0] < MAX_PIRQS)
 622		max = ints[0];
 623
 624	for (i = 0; i < max; i++) {
 625		apic_printk(APIC_VERBOSE, KERN_DEBUG
 626				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
 627		/*
 628		 * PIRQs are mapped upside down, usually.
 629		 */
 630		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
 631	}
 632	return 1;
 633}
 634
 635__setup("pirq=", ioapic_pirq_setup);
 636#endif /* CONFIG_X86_32 */
 637
 638/*
 639 * Saves all the IO-APIC RTE's
 640 */
 641int save_ioapic_entries(void)
 642{
 643	int apic, pin;
 644	int err = 0;
 645
 646	for_each_ioapic(apic) {
 647		if (!ioapics[apic].saved_registers) {
 648			err = -ENOMEM;
 649			continue;
 650		}
 651
 652		for_each_pin(apic, pin)
 653			ioapics[apic].saved_registers[pin] =
 654				ioapic_read_entry(apic, pin);
 655	}
 656
 657	return err;
 658}
 659
 660/*
 661 * Mask all IO APIC entries.
 662 */
 663void mask_ioapic_entries(void)
 664{
 665	int apic, pin;
 666
 667	for_each_ioapic(apic) {
 668		if (!ioapics[apic].saved_registers)
 669			continue;
 670
 671		for_each_pin(apic, pin) {
 672			struct IO_APIC_route_entry entry;
 673
 674			entry = ioapics[apic].saved_registers[pin];
 675			if (entry.mask == IOAPIC_UNMASKED) {
 676				entry.mask = IOAPIC_MASKED;
 677				ioapic_write_entry(apic, pin, entry);
 678			}
 679		}
 680	}
 681}
 682
 683/*
 684 * Restore IO APIC entries which was saved in the ioapic structure.
 685 */
 686int restore_ioapic_entries(void)
 687{
 688	int apic, pin;
 689
 690	for_each_ioapic(apic) {
 691		if (!ioapics[apic].saved_registers)
 692			continue;
 693
 694		for_each_pin(apic, pin)
 695			ioapic_write_entry(apic, pin,
 696					   ioapics[apic].saved_registers[pin]);
 697	}
 698	return 0;
 699}
 700
 701/*
 702 * Find the IRQ entry number of a certain pin.
 703 */
 704static int find_irq_entry(int ioapic_idx, int pin, int type)
 705{
 706	int i;
 707
 708	for (i = 0; i < mp_irq_entries; i++)
 709		if (mp_irqs[i].irqtype == type &&
 710		    (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
 711		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
 712		    mp_irqs[i].dstirq == pin)
 713			return i;
 714
 715	return -1;
 716}
 717
 718/*
 719 * Find the pin to which IRQ[irq] (ISA) is connected
 720 */
 721static int __init find_isa_irq_pin(int irq, int type)
 722{
 723	int i;
 724
 725	for (i = 0; i < mp_irq_entries; i++) {
 726		int lbus = mp_irqs[i].srcbus;
 727
 728		if (test_bit(lbus, mp_bus_not_pci) &&
 729		    (mp_irqs[i].irqtype == type) &&
 730		    (mp_irqs[i].srcbusirq == irq))
 731
 732			return mp_irqs[i].dstirq;
 733	}
 734	return -1;
 735}
 736
 737static int __init find_isa_irq_apic(int irq, int type)
 738{
 739	int i;
 740
 741	for (i = 0; i < mp_irq_entries; i++) {
 742		int lbus = mp_irqs[i].srcbus;
 743
 744		if (test_bit(lbus, mp_bus_not_pci) &&
 745		    (mp_irqs[i].irqtype == type) &&
 746		    (mp_irqs[i].srcbusirq == irq))
 747			break;
 748	}
 749
 750	if (i < mp_irq_entries) {
 751		int ioapic_idx;
 752
 753		for_each_ioapic(ioapic_idx)
 754			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
 755				return ioapic_idx;
 756	}
 757
 758	return -1;
 759}
 760
 761#ifdef CONFIG_EISA
 762/*
 763 * EISA Edge/Level control register, ELCR
 764 */
 765static int EISA_ELCR(unsigned int irq)
 766{
 767	if (irq < nr_legacy_irqs()) {
 768		unsigned int port = 0x4d0 + (irq >> 3);
 769		return (inb(port) >> (irq & 7)) & 1;
 770	}
 771	apic_printk(APIC_VERBOSE, KERN_INFO
 772			"Broken MPtable reports ISA irq %d\n", irq);
 773	return 0;
 774}
 775
 776#endif
 777
 778/* ISA interrupts are always active high edge triggered,
 779 * when listed as conforming in the MP table. */
 780
 781#define default_ISA_trigger(idx)	(IOAPIC_EDGE)
 782#define default_ISA_polarity(idx)	(IOAPIC_POL_HIGH)
 783
 784/* EISA interrupts are always polarity zero and can be edge or level
 785 * trigger depending on the ELCR value.  If an interrupt is listed as
 786 * EISA conforming in the MP table, that means its trigger type must
 787 * be read in from the ELCR */
 788
 789#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
 790#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
 791
 792/* PCI interrupts are always active low level triggered,
 793 * when listed as conforming in the MP table. */
 794
 795#define default_PCI_trigger(idx)	(IOAPIC_LEVEL)
 796#define default_PCI_polarity(idx)	(IOAPIC_POL_LOW)
 797
 798static int irq_polarity(int idx)
 799{
 800	int bus = mp_irqs[idx].srcbus;
 801
 802	/*
 803	 * Determine IRQ line polarity (high active or low active):
 804	 */
 805	switch (mp_irqs[idx].irqflag & MP_IRQPOL_MASK) {
 806	case MP_IRQPOL_DEFAULT:
 807		/* conforms to spec, ie. bus-type dependent polarity */
 808		if (test_bit(bus, mp_bus_not_pci))
 809			return default_ISA_polarity(idx);
 810		else
 811			return default_PCI_polarity(idx);
 812	case MP_IRQPOL_ACTIVE_HIGH:
 813		return IOAPIC_POL_HIGH;
 814	case MP_IRQPOL_RESERVED:
 815		pr_warn("IOAPIC: Invalid polarity: 2, defaulting to low\n");
 816		/* fall through */
 817	case MP_IRQPOL_ACTIVE_LOW:
 818	default: /* Pointless default required due to do gcc stupidity */
 819		return IOAPIC_POL_LOW;
 820	}
 821}
 822
 823#ifdef CONFIG_EISA
 824static int eisa_irq_trigger(int idx, int bus, int trigger)
 825{
 826	switch (mp_bus_id_to_type[bus]) {
 827	case MP_BUS_PCI:
 828	case MP_BUS_ISA:
 829		return trigger;
 830	case MP_BUS_EISA:
 831		return default_EISA_trigger(idx);
 832	}
 833	pr_warn("IOAPIC: Invalid srcbus: %d defaulting to level\n", bus);
 834	return IOAPIC_LEVEL;
 835}
 836#else
 837static inline int eisa_irq_trigger(int idx, int bus, int trigger)
 838{
 839	return trigger;
 840}
 841#endif
 842
 843static int irq_trigger(int idx)
 844{
 845	int bus = mp_irqs[idx].srcbus;
 846	int trigger;
 847
 848	/*
 849	 * Determine IRQ trigger mode (edge or level sensitive):
 850	 */
 851	switch (mp_irqs[idx].irqflag & MP_IRQTRIG_MASK) {
 852	case MP_IRQTRIG_DEFAULT:
 853		/* conforms to spec, ie. bus-type dependent trigger mode */
 854		if (test_bit(bus, mp_bus_not_pci))
 855			trigger = default_ISA_trigger(idx);
 856		else
 857			trigger = default_PCI_trigger(idx);
 858		/* Take EISA into account */
 859		return eisa_irq_trigger(idx, bus, trigger);
 860	case MP_IRQTRIG_EDGE:
 861		return IOAPIC_EDGE;
 862	case MP_IRQTRIG_RESERVED:
 863		pr_warn("IOAPIC: Invalid trigger mode 2 defaulting to level\n");
 864		/* fall through */
 865	case MP_IRQTRIG_LEVEL:
 866	default: /* Pointless default required due to do gcc stupidity */
 867		return IOAPIC_LEVEL;
 868	}
 869}
 870
 871void ioapic_set_alloc_attr(struct irq_alloc_info *info, int node,
 872			   int trigger, int polarity)
 873{
 874	init_irq_alloc_info(info, NULL);
 875	info->type = X86_IRQ_ALLOC_TYPE_IOAPIC;
 876	info->ioapic_node = node;
 877	info->ioapic_trigger = trigger;
 878	info->ioapic_polarity = polarity;
 879	info->ioapic_valid = 1;
 880}
 881
 882#ifndef CONFIG_ACPI
 883int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity);
 884#endif
 885
 886static void ioapic_copy_alloc_attr(struct irq_alloc_info *dst,
 887				   struct irq_alloc_info *src,
 888				   u32 gsi, int ioapic_idx, int pin)
 889{
 890	int trigger, polarity;
 891
 892	copy_irq_alloc_info(dst, src);
 893	dst->type = X86_IRQ_ALLOC_TYPE_IOAPIC;
 894	dst->ioapic_id = mpc_ioapic_id(ioapic_idx);
 895	dst->ioapic_pin = pin;
 896	dst->ioapic_valid = 1;
 897	if (src && src->ioapic_valid) {
 898		dst->ioapic_node = src->ioapic_node;
 899		dst->ioapic_trigger = src->ioapic_trigger;
 900		dst->ioapic_polarity = src->ioapic_polarity;
 901	} else {
 902		dst->ioapic_node = NUMA_NO_NODE;
 903		if (acpi_get_override_irq(gsi, &trigger, &polarity) >= 0) {
 904			dst->ioapic_trigger = trigger;
 905			dst->ioapic_polarity = polarity;
 906		} else {
 907			/*
 908			 * PCI interrupts are always active low level
 909			 * triggered.
 910			 */
 911			dst->ioapic_trigger = IOAPIC_LEVEL;
 912			dst->ioapic_polarity = IOAPIC_POL_LOW;
 913		}
 914	}
 915}
 916
 917static int ioapic_alloc_attr_node(struct irq_alloc_info *info)
 918{
 919	return (info && info->ioapic_valid) ? info->ioapic_node : NUMA_NO_NODE;
 920}
 921
 922static void mp_register_handler(unsigned int irq, unsigned long trigger)
 923{
 924	irq_flow_handler_t hdl;
 925	bool fasteoi;
 926
 927	if (trigger) {
 928		irq_set_status_flags(irq, IRQ_LEVEL);
 929		fasteoi = true;
 930	} else {
 931		irq_clear_status_flags(irq, IRQ_LEVEL);
 932		fasteoi = false;
 933	}
 934
 935	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
 936	__irq_set_handler(irq, hdl, 0, fasteoi ? "fasteoi" : "edge");
 937}
 938
 939static bool mp_check_pin_attr(int irq, struct irq_alloc_info *info)
 940{
 941	struct mp_chip_data *data = irq_get_chip_data(irq);
 942
 943	/*
 944	 * setup_IO_APIC_irqs() programs all legacy IRQs with default trigger
 945	 * and polarity attirbutes. So allow the first user to reprogram the
 946	 * pin with real trigger and polarity attributes.
 947	 */
 948	if (irq < nr_legacy_irqs() && data->count == 1) {
 949		if (info->ioapic_trigger != data->trigger)
 950			mp_register_handler(irq, info->ioapic_trigger);
 951		data->entry.trigger = data->trigger = info->ioapic_trigger;
 952		data->entry.polarity = data->polarity = info->ioapic_polarity;
 953	}
 954
 955	return data->trigger == info->ioapic_trigger &&
 956	       data->polarity == info->ioapic_polarity;
 957}
 958
 959static int alloc_irq_from_domain(struct irq_domain *domain, int ioapic, u32 gsi,
 960				 struct irq_alloc_info *info)
 961{
 962	bool legacy = false;
 963	int irq = -1;
 964	int type = ioapics[ioapic].irqdomain_cfg.type;
 965
 966	switch (type) {
 967	case IOAPIC_DOMAIN_LEGACY:
 968		/*
 969		 * Dynamically allocate IRQ number for non-ISA IRQs in the first
 970		 * 16 GSIs on some weird platforms.
 971		 */
 972		if (!ioapic_initialized || gsi >= nr_legacy_irqs())
 973			irq = gsi;
 974		legacy = mp_is_legacy_irq(irq);
 975		break;
 976	case IOAPIC_DOMAIN_STRICT:
 977		irq = gsi;
 978		break;
 979	case IOAPIC_DOMAIN_DYNAMIC:
 980		break;
 981	default:
 982		WARN(1, "ioapic: unknown irqdomain type %d\n", type);
 983		return -1;
 984	}
 985
 986	return __irq_domain_alloc_irqs(domain, irq, 1,
 987				       ioapic_alloc_attr_node(info),
 988				       info, legacy, NULL);
 989}
 990
 991/*
 992 * Need special handling for ISA IRQs because there may be multiple IOAPIC pins
 993 * sharing the same ISA IRQ number and irqdomain only supports 1:1 mapping
 994 * between IOAPIC pin and IRQ number. A typical IOAPIC has 24 pins, pin 0-15 are
 995 * used for legacy IRQs and pin 16-23 are used for PCI IRQs (PIRQ A-H).
 996 * When ACPI is disabled, only legacy IRQ numbers (IRQ0-15) are available, and
 997 * some BIOSes may use MP Interrupt Source records to override IRQ numbers for
 998 * PIRQs instead of reprogramming the interrupt routing logic. Thus there may be
 999 * multiple pins sharing the same legacy IRQ number when ACPI is disabled.
1000 */
1001static int alloc_isa_irq_from_domain(struct irq_domain *domain,
1002				     int irq, int ioapic, int pin,
1003				     struct irq_alloc_info *info)
1004{
1005	struct mp_chip_data *data;
1006	struct irq_data *irq_data = irq_get_irq_data(irq);
1007	int node = ioapic_alloc_attr_node(info);
1008
1009	/*
1010	 * Legacy ISA IRQ has already been allocated, just add pin to
1011	 * the pin list assoicated with this IRQ and program the IOAPIC
1012	 * entry. The IOAPIC entry
1013	 */
1014	if (irq_data && irq_data->parent_data) {
1015		if (!mp_check_pin_attr(irq, info))
1016			return -EBUSY;
1017		if (__add_pin_to_irq_node(irq_data->chip_data, node, ioapic,
1018					  info->ioapic_pin))
1019			return -ENOMEM;
1020	} else {
1021		info->flags |= X86_IRQ_ALLOC_LEGACY;
1022		irq = __irq_domain_alloc_irqs(domain, irq, 1, node, info, true,
1023					      NULL);
1024		if (irq >= 0) {
1025			irq_data = irq_domain_get_irq_data(domain, irq);
1026			data = irq_data->chip_data;
1027			data->isa_irq = true;
1028		}
1029	}
1030
1031	return irq;
1032}
1033
1034static int mp_map_pin_to_irq(u32 gsi, int idx, int ioapic, int pin,
1035			     unsigned int flags, struct irq_alloc_info *info)
1036{
1037	int irq;
1038	bool legacy = false;
1039	struct irq_alloc_info tmp;
1040	struct mp_chip_data *data;
1041	struct irq_domain *domain = mp_ioapic_irqdomain(ioapic);
1042
1043	if (!domain)
1044		return -ENOSYS;
1045
1046	if (idx >= 0 && test_bit(mp_irqs[idx].srcbus, mp_bus_not_pci)) {
1047		irq = mp_irqs[idx].srcbusirq;
1048		legacy = mp_is_legacy_irq(irq);
1049	}
1050
1051	mutex_lock(&ioapic_mutex);
1052	if (!(flags & IOAPIC_MAP_ALLOC)) {
1053		if (!legacy) {
1054			irq = irq_find_mapping(domain, pin);
1055			if (irq == 0)
1056				irq = -ENOENT;
1057		}
1058	} else {
1059		ioapic_copy_alloc_attr(&tmp, info, gsi, ioapic, pin);
1060		if (legacy)
1061			irq = alloc_isa_irq_from_domain(domain, irq,
1062							ioapic, pin, &tmp);
1063		else if ((irq = irq_find_mapping(domain, pin)) == 0)
1064			irq = alloc_irq_from_domain(domain, ioapic, gsi, &tmp);
1065		else if (!mp_check_pin_attr(irq, &tmp))
1066			irq = -EBUSY;
1067		if (irq >= 0) {
1068			data = irq_get_chip_data(irq);
1069			data->count++;
1070		}
1071	}
1072	mutex_unlock(&ioapic_mutex);
1073
1074	return irq;
1075}
1076
1077static int pin_2_irq(int idx, int ioapic, int pin, unsigned int flags)
1078{
1079	u32 gsi = mp_pin_to_gsi(ioapic, pin);
1080
1081	/*
1082	 * Debugging check, we are in big trouble if this message pops up!
1083	 */
1084	if (mp_irqs[idx].dstirq != pin)
1085		pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
1086
1087#ifdef CONFIG_X86_32
1088	/*
1089	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
1090	 */
1091	if ((pin >= 16) && (pin <= 23)) {
1092		if (pirq_entries[pin-16] != -1) {
1093			if (!pirq_entries[pin-16]) {
1094				apic_printk(APIC_VERBOSE, KERN_DEBUG
1095						"disabling PIRQ%d\n", pin-16);
1096			} else {
1097				int irq = pirq_entries[pin-16];
1098				apic_printk(APIC_VERBOSE, KERN_DEBUG
1099						"using PIRQ%d -> IRQ %d\n",
1100						pin-16, irq);
1101				return irq;
1102			}
1103		}
1104	}
1105#endif
1106
1107	return  mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags, NULL);
1108}
1109
1110int mp_map_gsi_to_irq(u32 gsi, unsigned int flags, struct irq_alloc_info *info)
1111{
1112	int ioapic, pin, idx;
1113
1114	ioapic = mp_find_ioapic(gsi);
1115	if (ioapic < 0)
1116		return -ENODEV;
1117
1118	pin = mp_find_ioapic_pin(ioapic, gsi);
1119	idx = find_irq_entry(ioapic, pin, mp_INT);
1120	if ((flags & IOAPIC_MAP_CHECK) && idx < 0)
1121		return -ENODEV;
1122
1123	return mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags, info);
1124}
1125
1126void mp_unmap_irq(int irq)
1127{
1128	struct irq_data *irq_data = irq_get_irq_data(irq);
1129	struct mp_chip_data *data;
1130
1131	if (!irq_data || !irq_data->domain)
1132		return;
1133
1134	data = irq_data->chip_data;
1135	if (!data || data->isa_irq)
1136		return;
1137
1138	mutex_lock(&ioapic_mutex);
1139	if (--data->count == 0)
1140		irq_domain_free_irqs(irq, 1);
1141	mutex_unlock(&ioapic_mutex);
1142}
1143
1144/*
1145 * Find a specific PCI IRQ entry.
1146 * Not an __init, possibly needed by modules
1147 */
1148int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
1149{
1150	int irq, i, best_ioapic = -1, best_idx = -1;
1151
1152	apic_printk(APIC_DEBUG,
1153		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
1154		    bus, slot, pin);
1155	if (test_bit(bus, mp_bus_not_pci)) {
1156		apic_printk(APIC_VERBOSE,
1157			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
1158		return -1;
1159	}
1160
1161	for (i = 0; i < mp_irq_entries; i++) {
1162		int lbus = mp_irqs[i].srcbus;
1163		int ioapic_idx, found = 0;
1164
1165		if (bus != lbus || mp_irqs[i].irqtype != mp_INT ||
1166		    slot != ((mp_irqs[i].srcbusirq >> 2) & 0x1f))
1167			continue;
1168
1169		for_each_ioapic(ioapic_idx)
1170			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
1171			    mp_irqs[i].dstapic == MP_APIC_ALL) {
1172				found = 1;
1173				break;
1174			}
1175		if (!found)
1176			continue;
1177
1178		/* Skip ISA IRQs */
1179		irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq, 0);
1180		if (irq > 0 && !IO_APIC_IRQ(irq))
1181			continue;
1182
1183		if (pin == (mp_irqs[i].srcbusirq & 3)) {
1184			best_idx = i;
1185			best_ioapic = ioapic_idx;
1186			goto out;
1187		}
1188
1189		/*
1190		 * Use the first all-but-pin matching entry as a
1191		 * best-guess fuzzy result for broken mptables.
1192		 */
1193		if (best_idx < 0) {
1194			best_idx = i;
1195			best_ioapic = ioapic_idx;
1196		}
1197	}
1198	if (best_idx < 0)
1199		return -1;
1200
1201out:
1202	return pin_2_irq(best_idx, best_ioapic, mp_irqs[best_idx].dstirq,
1203			 IOAPIC_MAP_ALLOC);
1204}
1205EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
1206
1207static struct irq_chip ioapic_chip, ioapic_ir_chip;
1208
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1209static void __init setup_IO_APIC_irqs(void)
1210{
1211	unsigned int ioapic, pin;
1212	int idx;
1213
1214	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
1215
1216	for_each_ioapic_pin(ioapic, pin) {
1217		idx = find_irq_entry(ioapic, pin, mp_INT);
1218		if (idx < 0)
1219			apic_printk(APIC_VERBOSE,
1220				    KERN_DEBUG " apic %d pin %d not connected\n",
1221				    mpc_ioapic_id(ioapic), pin);
1222		else
1223			pin_2_irq(idx, ioapic, pin,
1224				  ioapic ? 0 : IOAPIC_MAP_ALLOC);
1225	}
1226}
1227
1228void ioapic_zap_locks(void)
1229{
1230	raw_spin_lock_init(&ioapic_lock);
1231}
1232
1233static void io_apic_print_entries(unsigned int apic, unsigned int nr_entries)
1234{
1235	int i;
1236	char buf[256];
1237	struct IO_APIC_route_entry entry;
1238	struct IR_IO_APIC_route_entry *ir_entry = (void *)&entry;
1239
1240	printk(KERN_DEBUG "IOAPIC %d:\n", apic);
1241	for (i = 0; i <= nr_entries; i++) {
1242		entry = ioapic_read_entry(apic, i);
1243		snprintf(buf, sizeof(buf),
1244			 " pin%02x, %s, %s, %s, V(%02X), IRR(%1d), S(%1d)",
1245			 i,
1246			 entry.mask == IOAPIC_MASKED ? "disabled" : "enabled ",
1247			 entry.trigger == IOAPIC_LEVEL ? "level" : "edge ",
1248			 entry.polarity == IOAPIC_POL_LOW ? "low " : "high",
1249			 entry.vector, entry.irr, entry.delivery_status);
1250		if (ir_entry->format)
1251			printk(KERN_DEBUG "%s, remapped, I(%04X),  Z(%X)\n",
1252			       buf, (ir_entry->index2 << 15) | ir_entry->index,
1253			       ir_entry->zero);
1254		else
1255			printk(KERN_DEBUG "%s, %s, D(%02X), M(%1d)\n",
1256			       buf,
1257			       entry.dest_mode == IOAPIC_DEST_MODE_LOGICAL ?
1258			       "logical " : "physical",
1259			       entry.dest, entry.delivery_mode);
1260	}
1261}
1262
1263static void __init print_IO_APIC(int ioapic_idx)
1264{
1265	union IO_APIC_reg_00 reg_00;
1266	union IO_APIC_reg_01 reg_01;
1267	union IO_APIC_reg_02 reg_02;
1268	union IO_APIC_reg_03 reg_03;
1269	unsigned long flags;
1270
1271	raw_spin_lock_irqsave(&ioapic_lock, flags);
1272	reg_00.raw = io_apic_read(ioapic_idx, 0);
1273	reg_01.raw = io_apic_read(ioapic_idx, 1);
1274	if (reg_01.bits.version >= 0x10)
1275		reg_02.raw = io_apic_read(ioapic_idx, 2);
1276	if (reg_01.bits.version >= 0x20)
1277		reg_03.raw = io_apic_read(ioapic_idx, 3);
1278	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1279
1280	printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
1281	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
1282	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
1283	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
1284	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);
1285
1286	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1287	printk(KERN_DEBUG ".......     : max redirection entries: %02X\n",
1288		reg_01.bits.entries);
1289
1290	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1291	printk(KERN_DEBUG ".......     : IO APIC version: %02X\n",
1292		reg_01.bits.version);
1293
1294	/*
1295	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
1296	 * but the value of reg_02 is read as the previous read register
1297	 * value, so ignore it if reg_02 == reg_01.
1298	 */
1299	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
1300		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
1301		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
1302	}
1303
1304	/*
1305	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
1306	 * or reg_03, but the value of reg_0[23] is read as the previous read
1307	 * register value, so ignore it if reg_03 == reg_0[12].
1308	 */
1309	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
1310	    reg_03.raw != reg_01.raw) {
1311		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
1312		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
1313	}
1314
1315	printk(KERN_DEBUG ".... IRQ redirection table:\n");
1316	io_apic_print_entries(ioapic_idx, reg_01.bits.entries);
1317}
1318
1319void __init print_IO_APICs(void)
1320{
1321	int ioapic_idx;
1322	unsigned int irq;
1323
1324	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1325	for_each_ioapic(ioapic_idx)
1326		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1327		       mpc_ioapic_id(ioapic_idx),
1328		       ioapics[ioapic_idx].nr_registers);
1329
1330	/*
1331	 * We are a bit conservative about what we expect.  We have to
1332	 * know about every hardware change ASAP.
1333	 */
1334	printk(KERN_INFO "testing the IO APIC.......................\n");
1335
1336	for_each_ioapic(ioapic_idx)
1337		print_IO_APIC(ioapic_idx);
1338
1339	printk(KERN_DEBUG "IRQ to pin mappings:\n");
1340	for_each_active_irq(irq) {
1341		struct irq_pin_list *entry;
1342		struct irq_chip *chip;
1343		struct mp_chip_data *data;
1344
1345		chip = irq_get_chip(irq);
1346		if (chip != &ioapic_chip && chip != &ioapic_ir_chip)
1347			continue;
1348		data = irq_get_chip_data(irq);
1349		if (!data)
1350			continue;
1351		if (list_empty(&data->irq_2_pin))
1352			continue;
1353
1354		printk(KERN_DEBUG "IRQ%d ", irq);
1355		for_each_irq_pin(entry, data->irq_2_pin)
1356			pr_cont("-> %d:%d", entry->apic, entry->pin);
1357		pr_cont("\n");
1358	}
1359
1360	printk(KERN_INFO ".................................... done.\n");
1361}
1362
1363/* Where if anywhere is the i8259 connect in external int mode */
1364static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
1365
1366void __init enable_IO_APIC(void)
1367{
1368	int i8259_apic, i8259_pin;
1369	int apic, pin;
1370
1371	if (skip_ioapic_setup)
1372		nr_ioapics = 0;
1373
1374	if (!nr_legacy_irqs() || !nr_ioapics)
1375		return;
1376
1377	for_each_ioapic_pin(apic, pin) {
1378		/* See if any of the pins is in ExtINT mode */
1379		struct IO_APIC_route_entry entry = ioapic_read_entry(apic, pin);
1380
1381		/* If the interrupt line is enabled and in ExtInt mode
1382		 * I have found the pin where the i8259 is connected.
1383		 */
1384		if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
1385			ioapic_i8259.apic = apic;
1386			ioapic_i8259.pin  = pin;
1387			goto found_i8259;
1388		}
1389	}
1390 found_i8259:
1391	/* Look to see what if the MP table has reported the ExtINT */
1392	/* If we could not find the appropriate pin by looking at the ioapic
1393	 * the i8259 probably is not connected the ioapic but give the
1394	 * mptable a chance anyway.
1395	 */
1396	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
1397	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
1398	/* Trust the MP table if nothing is setup in the hardware */
1399	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
1400		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
1401		ioapic_i8259.pin  = i8259_pin;
1402		ioapic_i8259.apic = i8259_apic;
1403	}
1404	/* Complain if the MP table and the hardware disagree */
1405	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
1406		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
1407	{
1408		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
1409	}
1410
1411	/*
1412	 * Do not trust the IO-APIC being empty at bootup
1413	 */
1414	clear_IO_APIC();
1415}
1416
1417void native_restore_boot_irq_mode(void)
1418{
1419	/*
1420	 * If the i8259 is routed through an IOAPIC
1421	 * Put that IOAPIC in virtual wire mode
1422	 * so legacy interrupts can be delivered.
1423	 */
1424	if (ioapic_i8259.pin != -1) {
1425		struct IO_APIC_route_entry entry;
1426
1427		memset(&entry, 0, sizeof(entry));
1428		entry.mask		= IOAPIC_UNMASKED;
1429		entry.trigger		= IOAPIC_EDGE;
1430		entry.polarity		= IOAPIC_POL_HIGH;
1431		entry.dest_mode		= IOAPIC_DEST_MODE_PHYSICAL;
1432		entry.delivery_mode	= dest_ExtINT;
1433		entry.dest		= read_apic_id();
1434
1435		/*
1436		 * Add it to the IO-APIC irq-routing table:
1437		 */
1438		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1439	}
1440
1441	if (boot_cpu_has(X86_FEATURE_APIC) || apic_from_smp_config())
1442		disconnect_bsp_APIC(ioapic_i8259.pin != -1);
1443}
1444
1445void restore_boot_irq_mode(void)
 
 
 
1446{
 
 
 
 
 
1447	if (!nr_legacy_irqs())
1448		return;
1449
1450	x86_apic_ops.restore();
1451}
1452
1453#ifdef CONFIG_X86_32
1454/*
1455 * function to set the IO-APIC physical IDs based on the
1456 * values stored in the MPC table.
1457 *
1458 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
1459 */
1460void __init setup_ioapic_ids_from_mpc_nocheck(void)
1461{
1462	union IO_APIC_reg_00 reg_00;
1463	physid_mask_t phys_id_present_map;
1464	int ioapic_idx;
1465	int i;
1466	unsigned char old_id;
1467	unsigned long flags;
1468
1469	/*
1470	 * This is broken; anything with a real cpu count has to
1471	 * circumvent this idiocy regardless.
1472	 */
1473	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
1474
1475	/*
1476	 * Set the IOAPIC ID to the value stored in the MPC table.
1477	 */
1478	for_each_ioapic(ioapic_idx) {
1479		/* Read the register 0 value */
1480		raw_spin_lock_irqsave(&ioapic_lock, flags);
1481		reg_00.raw = io_apic_read(ioapic_idx, 0);
1482		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1483
1484		old_id = mpc_ioapic_id(ioapic_idx);
1485
1486		if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
1487			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
1488				ioapic_idx, mpc_ioapic_id(ioapic_idx));
1489			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
1490				reg_00.bits.ID);
1491			ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
1492		}
1493
1494		/*
1495		 * Sanity check, is the ID really free? Every APIC in a
1496		 * system must have a unique ID or we get lots of nice
1497		 * 'stuck on smp_invalidate_needed IPI wait' messages.
1498		 */
1499		if (apic->check_apicid_used(&phys_id_present_map,
1500					    mpc_ioapic_id(ioapic_idx))) {
1501			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
1502				ioapic_idx, mpc_ioapic_id(ioapic_idx));
1503			for (i = 0; i < get_physical_broadcast(); i++)
1504				if (!physid_isset(i, phys_id_present_map))
1505					break;
1506			if (i >= get_physical_broadcast())
1507				panic("Max APIC ID exceeded!\n");
1508			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
1509				i);
1510			physid_set(i, phys_id_present_map);
1511			ioapics[ioapic_idx].mp_config.apicid = i;
1512		} else {
1513			physid_mask_t tmp;
1514			apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
1515						    &tmp);
1516			apic_printk(APIC_VERBOSE, "Setting %d in the "
1517					"phys_id_present_map\n",
1518					mpc_ioapic_id(ioapic_idx));
1519			physids_or(phys_id_present_map, phys_id_present_map, tmp);
1520		}
1521
1522		/*
1523		 * We need to adjust the IRQ routing table
1524		 * if the ID changed.
1525		 */
1526		if (old_id != mpc_ioapic_id(ioapic_idx))
1527			for (i = 0; i < mp_irq_entries; i++)
1528				if (mp_irqs[i].dstapic == old_id)
1529					mp_irqs[i].dstapic
1530						= mpc_ioapic_id(ioapic_idx);
1531
1532		/*
1533		 * Update the ID register according to the right value
1534		 * from the MPC table if they are different.
1535		 */
1536		if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
1537			continue;
1538
1539		apic_printk(APIC_VERBOSE, KERN_INFO
1540			"...changing IO-APIC physical APIC ID to %d ...",
1541			mpc_ioapic_id(ioapic_idx));
1542
1543		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
1544		raw_spin_lock_irqsave(&ioapic_lock, flags);
1545		io_apic_write(ioapic_idx, 0, reg_00.raw);
1546		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1547
1548		/*
1549		 * Sanity check
1550		 */
1551		raw_spin_lock_irqsave(&ioapic_lock, flags);
1552		reg_00.raw = io_apic_read(ioapic_idx, 0);
1553		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1554		if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
1555			pr_cont("could not set ID!\n");
1556		else
1557			apic_printk(APIC_VERBOSE, " ok.\n");
1558	}
1559}
1560
1561void __init setup_ioapic_ids_from_mpc(void)
1562{
1563
1564	if (acpi_ioapic)
1565		return;
1566	/*
1567	 * Don't check I/O APIC IDs for xAPIC systems.  They have
1568	 * no meaning without the serial APIC bus.
1569	 */
1570	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
1571		|| APIC_XAPIC(boot_cpu_apic_version))
1572		return;
1573	setup_ioapic_ids_from_mpc_nocheck();
1574}
1575#endif
1576
1577int no_timer_check __initdata;
1578
1579static int __init notimercheck(char *s)
1580{
1581	no_timer_check = 1;
1582	return 1;
1583}
1584__setup("no_timer_check", notimercheck);
1585
1586static void __init delay_with_tsc(void)
1587{
1588	unsigned long long start, now;
1589	unsigned long end = jiffies + 4;
1590
1591	start = rdtsc();
1592
1593	/*
1594	 * We don't know the TSC frequency yet, but waiting for
1595	 * 40000000000/HZ TSC cycles is safe:
1596	 * 4 GHz == 10 jiffies
1597	 * 1 GHz == 40 jiffies
1598	 */
1599	do {
1600		rep_nop();
1601		now = rdtsc();
1602	} while ((now - start) < 40000000000ULL / HZ &&
1603		time_before_eq(jiffies, end));
1604}
1605
1606static void __init delay_without_tsc(void)
1607{
1608	unsigned long end = jiffies + 4;
1609	int band = 1;
1610
1611	/*
1612	 * We don't know any frequency yet, but waiting for
1613	 * 40940000000/HZ cycles is safe:
1614	 * 4 GHz == 10 jiffies
1615	 * 1 GHz == 40 jiffies
1616	 * 1 << 1 + 1 << 2 +...+ 1 << 11 = 4094
1617	 */
1618	do {
1619		__delay(((1U << band++) * 10000000UL) / HZ);
1620	} while (band < 12 && time_before_eq(jiffies, end));
1621}
1622
1623/*
1624 * There is a nasty bug in some older SMP boards, their mptable lies
1625 * about the timer IRQ. We do the following to work around the situation:
1626 *
1627 *	- timer IRQ defaults to IO-APIC IRQ
1628 *	- if this function detects that timer IRQs are defunct, then we fall
1629 *	  back to ISA timer IRQs
1630 */
1631static int __init timer_irq_works(void)
1632{
1633	unsigned long t1 = jiffies;
1634	unsigned long flags;
1635
1636	if (no_timer_check)
1637		return 1;
1638
1639	local_save_flags(flags);
1640	local_irq_enable();
1641
1642	if (boot_cpu_has(X86_FEATURE_TSC))
1643		delay_with_tsc();
1644	else
1645		delay_without_tsc();
1646
1647	local_irq_restore(flags);
1648
1649	/*
1650	 * Expect a few ticks at least, to be sure some possible
1651	 * glue logic does not lock up after one or two first
1652	 * ticks in a non-ExtINT mode.  Also the local APIC
1653	 * might have cached one ExtINT interrupt.  Finally, at
1654	 * least one tick may be lost due to delays.
1655	 */
1656
1657	/* jiffies wrap? */
1658	if (time_after(jiffies, t1 + 4))
1659		return 1;
1660	return 0;
1661}
1662
1663/*
1664 * In the SMP+IOAPIC case it might happen that there are an unspecified
1665 * number of pending IRQ events unhandled. These cases are very rare,
1666 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
1667 * better to do it this way as thus we do not have to be aware of
1668 * 'pending' interrupts in the IRQ path, except at this point.
1669 */
1670/*
1671 * Edge triggered needs to resend any interrupt
1672 * that was delayed but this is now handled in the device
1673 * independent code.
1674 */
1675
1676/*
1677 * Starting up a edge-triggered IO-APIC interrupt is
1678 * nasty - we need to make sure that we get the edge.
1679 * If it is already asserted for some reason, we need
1680 * return 1 to indicate that is was pending.
1681 *
1682 * This is not complete - we should be able to fake
1683 * an edge even if it isn't on the 8259A...
1684 */
1685static unsigned int startup_ioapic_irq(struct irq_data *data)
1686{
1687	int was_pending = 0, irq = data->irq;
1688	unsigned long flags;
1689
1690	raw_spin_lock_irqsave(&ioapic_lock, flags);
1691	if (irq < nr_legacy_irqs()) {
1692		legacy_pic->mask(irq);
1693		if (legacy_pic->irq_pending(irq))
1694			was_pending = 1;
1695	}
1696	__unmask_ioapic(data->chip_data);
1697	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1698
1699	return was_pending;
1700}
1701
1702atomic_t irq_mis_count;
1703
1704#ifdef CONFIG_GENERIC_PENDING_IRQ
1705static bool io_apic_level_ack_pending(struct mp_chip_data *data)
1706{
1707	struct irq_pin_list *entry;
1708	unsigned long flags;
1709
1710	raw_spin_lock_irqsave(&ioapic_lock, flags);
1711	for_each_irq_pin(entry, data->irq_2_pin) {
1712		unsigned int reg;
1713		int pin;
1714
1715		pin = entry->pin;
1716		reg = io_apic_read(entry->apic, 0x10 + pin*2);
1717		/* Is the remote IRR bit set? */
1718		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
1719			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1720			return true;
1721		}
1722	}
1723	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1724
1725	return false;
1726}
1727
1728static inline bool ioapic_irqd_mask(struct irq_data *data)
1729{
1730	/* If we are moving the irq we need to mask it */
1731	if (unlikely(irqd_is_setaffinity_pending(data))) {
1732		mask_ioapic_irq(data);
1733		return true;
1734	}
1735	return false;
1736}
1737
1738static inline void ioapic_irqd_unmask(struct irq_data *data, bool masked)
1739{
1740	if (unlikely(masked)) {
1741		/* Only migrate the irq if the ack has been received.
1742		 *
1743		 * On rare occasions the broadcast level triggered ack gets
1744		 * delayed going to ioapics, and if we reprogram the
1745		 * vector while Remote IRR is still set the irq will never
1746		 * fire again.
1747		 *
1748		 * To prevent this scenario we read the Remote IRR bit
1749		 * of the ioapic.  This has two effects.
1750		 * - On any sane system the read of the ioapic will
1751		 *   flush writes (and acks) going to the ioapic from
1752		 *   this cpu.
1753		 * - We get to see if the ACK has actually been delivered.
1754		 *
1755		 * Based on failed experiments of reprogramming the
1756		 * ioapic entry from outside of irq context starting
1757		 * with masking the ioapic entry and then polling until
1758		 * Remote IRR was clear before reprogramming the
1759		 * ioapic I don't trust the Remote IRR bit to be
1760		 * completey accurate.
1761		 *
1762		 * However there appears to be no other way to plug
1763		 * this race, so if the Remote IRR bit is not
1764		 * accurate and is causing problems then it is a hardware bug
1765		 * and you can go talk to the chipset vendor about it.
1766		 */
1767		if (!io_apic_level_ack_pending(data->chip_data))
1768			irq_move_masked_irq(data);
1769		unmask_ioapic_irq(data);
1770	}
1771}
1772#else
1773static inline bool ioapic_irqd_mask(struct irq_data *data)
1774{
1775	return false;
1776}
1777static inline void ioapic_irqd_unmask(struct irq_data *data, bool masked)
1778{
1779}
1780#endif
1781
1782static void ioapic_ack_level(struct irq_data *irq_data)
1783{
1784	struct irq_cfg *cfg = irqd_cfg(irq_data);
1785	unsigned long v;
1786	bool masked;
1787	int i;
1788
1789	irq_complete_move(cfg);
1790	masked = ioapic_irqd_mask(irq_data);
1791
1792	/*
1793	 * It appears there is an erratum which affects at least version 0x11
1794	 * of I/O APIC (that's the 82093AA and cores integrated into various
1795	 * chipsets).  Under certain conditions a level-triggered interrupt is
1796	 * erroneously delivered as edge-triggered one but the respective IRR
1797	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
1798	 * message but it will never arrive and further interrupts are blocked
1799	 * from the source.  The exact reason is so far unknown, but the
1800	 * phenomenon was observed when two consecutive interrupt requests
1801	 * from a given source get delivered to the same CPU and the source is
1802	 * temporarily disabled in between.
1803	 *
1804	 * A workaround is to simulate an EOI message manually.  We achieve it
1805	 * by setting the trigger mode to edge and then to level when the edge
1806	 * trigger mode gets detected in the TMR of a local APIC for a
1807	 * level-triggered interrupt.  We mask the source for the time of the
1808	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
1809	 * The idea is from Manfred Spraul.  --macro
1810	 *
1811	 * Also in the case when cpu goes offline, fixup_irqs() will forward
1812	 * any unhandled interrupt on the offlined cpu to the new cpu
1813	 * destination that is handling the corresponding interrupt. This
1814	 * interrupt forwarding is done via IPI's. Hence, in this case also
1815	 * level-triggered io-apic interrupt will be seen as an edge
1816	 * interrupt in the IRR. And we can't rely on the cpu's EOI
1817	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
1818	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
1819	 * supporting EOI register, we do an explicit EOI to clear the
1820	 * remote IRR and on IO-APIC's which don't have an EOI register,
1821	 * we use the above logic (mask+edge followed by unmask+level) from
1822	 * Manfred Spraul to clear the remote IRR.
1823	 */
1824	i = cfg->vector;
1825	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
1826
1827	/*
1828	 * We must acknowledge the irq before we move it or the acknowledge will
1829	 * not propagate properly.
1830	 */
1831	ack_APIC_irq();
1832
1833	/*
1834	 * Tail end of clearing remote IRR bit (either by delivering the EOI
1835	 * message via io-apic EOI register write or simulating it using
1836	 * mask+edge followed by unnask+level logic) manually when the
1837	 * level triggered interrupt is seen as the edge triggered interrupt
1838	 * at the cpu.
1839	 */
1840	if (!(v & (1 << (i & 0x1f)))) {
1841		atomic_inc(&irq_mis_count);
1842		eoi_ioapic_pin(cfg->vector, irq_data->chip_data);
1843	}
1844
1845	ioapic_irqd_unmask(irq_data, masked);
1846}
1847
1848static void ioapic_ir_ack_level(struct irq_data *irq_data)
1849{
1850	struct mp_chip_data *data = irq_data->chip_data;
1851
1852	/*
1853	 * Intr-remapping uses pin number as the virtual vector
1854	 * in the RTE. Actual vector is programmed in
1855	 * intr-remapping table entry. Hence for the io-apic
1856	 * EOI we use the pin number.
1857	 */
1858	apic_ack_irq(irq_data);
1859	eoi_ioapic_pin(data->entry.vector, data);
1860}
1861
1862static void ioapic_configure_entry(struct irq_data *irqd)
1863{
1864	struct mp_chip_data *mpd = irqd->chip_data;
1865	struct irq_cfg *cfg = irqd_cfg(irqd);
1866	struct irq_pin_list *entry;
1867
1868	/*
1869	 * Only update when the parent is the vector domain, don't touch it
1870	 * if the parent is the remapping domain. Check the installed
1871	 * ioapic chip to verify that.
1872	 */
1873	if (irqd->chip == &ioapic_chip) {
1874		mpd->entry.dest = cfg->dest_apicid;
1875		mpd->entry.vector = cfg->vector;
1876	}
1877	for_each_irq_pin(entry, mpd->irq_2_pin)
1878		__ioapic_write_entry(entry->apic, entry->pin, mpd->entry);
1879}
1880
1881static int ioapic_set_affinity(struct irq_data *irq_data,
1882			       const struct cpumask *mask, bool force)
1883{
1884	struct irq_data *parent = irq_data->parent_data;
 
 
 
1885	unsigned long flags;
1886	int ret;
1887
1888	ret = parent->chip->irq_set_affinity(parent, mask, force);
1889	raw_spin_lock_irqsave(&ioapic_lock, flags);
1890	if (ret >= 0 && ret != IRQ_SET_MASK_OK_DONE)
1891		ioapic_configure_entry(irq_data);
 
 
 
 
 
 
1892	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1893
1894	return ret;
1895}
1896
1897/*
1898 * Interrupt shutdown masks the ioapic pin, but the interrupt might already
1899 * be in flight, but not yet serviced by the target CPU. That means
1900 * __synchronize_hardirq() would return and claim that everything is calmed
1901 * down. So free_irq() would proceed and deactivate the interrupt and free
1902 * resources.
1903 *
1904 * Once the target CPU comes around to service it it will find a cleared
1905 * vector and complain. While the spurious interrupt is harmless, the full
1906 * release of resources might prevent the interrupt from being acknowledged
1907 * which keeps the hardware in a weird state.
1908 *
1909 * Verify that the corresponding Remote-IRR bits are clear.
1910 */
1911static int ioapic_irq_get_chip_state(struct irq_data *irqd,
1912				   enum irqchip_irq_state which,
1913				   bool *state)
1914{
1915	struct mp_chip_data *mcd = irqd->chip_data;
1916	struct IO_APIC_route_entry rentry;
1917	struct irq_pin_list *p;
1918
1919	if (which != IRQCHIP_STATE_ACTIVE)
1920		return -EINVAL;
1921
1922	*state = false;
1923	raw_spin_lock(&ioapic_lock);
1924	for_each_irq_pin(p, mcd->irq_2_pin) {
1925		rentry = __ioapic_read_entry(p->apic, p->pin);
1926		/*
1927		 * The remote IRR is only valid in level trigger mode. It's
1928		 * meaning is undefined for edge triggered interrupts and
1929		 * irrelevant because the IO-APIC treats them as fire and
1930		 * forget.
1931		 */
1932		if (rentry.irr && rentry.trigger) {
1933			*state = true;
1934			break;
1935		}
1936	}
1937	raw_spin_unlock(&ioapic_lock);
1938	return 0;
1939}
1940
1941static struct irq_chip ioapic_chip __read_mostly = {
1942	.name			= "IO-APIC",
1943	.irq_startup		= startup_ioapic_irq,
1944	.irq_mask		= mask_ioapic_irq,
1945	.irq_unmask		= unmask_ioapic_irq,
1946	.irq_ack		= irq_chip_ack_parent,
1947	.irq_eoi		= ioapic_ack_level,
1948	.irq_set_affinity	= ioapic_set_affinity,
1949	.irq_retrigger		= irq_chip_retrigger_hierarchy,
1950	.irq_get_irqchip_state	= ioapic_irq_get_chip_state,
1951	.flags			= IRQCHIP_SKIP_SET_WAKE,
1952};
1953
1954static struct irq_chip ioapic_ir_chip __read_mostly = {
1955	.name			= "IR-IO-APIC",
1956	.irq_startup		= startup_ioapic_irq,
1957	.irq_mask		= mask_ioapic_irq,
1958	.irq_unmask		= unmask_ioapic_irq,
1959	.irq_ack		= irq_chip_ack_parent,
1960	.irq_eoi		= ioapic_ir_ack_level,
1961	.irq_set_affinity	= ioapic_set_affinity,
1962	.irq_retrigger		= irq_chip_retrigger_hierarchy,
1963	.irq_get_irqchip_state	= ioapic_irq_get_chip_state,
1964	.flags			= IRQCHIP_SKIP_SET_WAKE,
1965};
1966
1967static inline void init_IO_APIC_traps(void)
1968{
1969	struct irq_cfg *cfg;
1970	unsigned int irq;
1971
1972	for_each_active_irq(irq) {
1973		cfg = irq_cfg(irq);
1974		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
1975			/*
1976			 * Hmm.. We don't have an entry for this,
1977			 * so default to an old-fashioned 8259
1978			 * interrupt if we can..
1979			 */
1980			if (irq < nr_legacy_irqs())
1981				legacy_pic->make_irq(irq);
1982			else
1983				/* Strange. Oh, well.. */
1984				irq_set_chip(irq, &no_irq_chip);
1985		}
1986	}
1987}
1988
1989/*
1990 * The local APIC irq-chip implementation:
1991 */
1992
1993static void mask_lapic_irq(struct irq_data *data)
1994{
1995	unsigned long v;
1996
1997	v = apic_read(APIC_LVT0);
1998	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
1999}
2000
2001static void unmask_lapic_irq(struct irq_data *data)
2002{
2003	unsigned long v;
2004
2005	v = apic_read(APIC_LVT0);
2006	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2007}
2008
2009static void ack_lapic_irq(struct irq_data *data)
2010{
2011	ack_APIC_irq();
2012}
2013
2014static struct irq_chip lapic_chip __read_mostly = {
2015	.name		= "local-APIC",
2016	.irq_mask	= mask_lapic_irq,
2017	.irq_unmask	= unmask_lapic_irq,
2018	.irq_ack	= ack_lapic_irq,
2019};
2020
2021static void lapic_register_intr(int irq)
2022{
2023	irq_clear_status_flags(irq, IRQ_LEVEL);
2024	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2025				      "edge");
2026}
2027
2028/*
2029 * This looks a bit hackish but it's about the only one way of sending
2030 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
2031 * not support the ExtINT mode, unfortunately.  We need to send these
2032 * cycles as some i82489DX-based boards have glue logic that keeps the
2033 * 8259A interrupt line asserted until INTA.  --macro
2034 */
2035static inline void __init unlock_ExtINT_logic(void)
2036{
2037	int apic, pin, i;
2038	struct IO_APIC_route_entry entry0, entry1;
2039	unsigned char save_control, save_freq_select;
2040
2041	pin  = find_isa_irq_pin(8, mp_INT);
2042	if (pin == -1) {
2043		WARN_ON_ONCE(1);
2044		return;
2045	}
2046	apic = find_isa_irq_apic(8, mp_INT);
2047	if (apic == -1) {
2048		WARN_ON_ONCE(1);
2049		return;
2050	}
2051
2052	entry0 = ioapic_read_entry(apic, pin);
2053	clear_IO_APIC_pin(apic, pin);
2054
2055	memset(&entry1, 0, sizeof(entry1));
2056
2057	entry1.dest_mode = IOAPIC_DEST_MODE_PHYSICAL;
2058	entry1.mask = IOAPIC_UNMASKED;
2059	entry1.dest = hard_smp_processor_id();
2060	entry1.delivery_mode = dest_ExtINT;
2061	entry1.polarity = entry0.polarity;
2062	entry1.trigger = IOAPIC_EDGE;
2063	entry1.vector = 0;
2064
2065	ioapic_write_entry(apic, pin, entry1);
2066
2067	save_control = CMOS_READ(RTC_CONTROL);
2068	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
2069	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
2070		   RTC_FREQ_SELECT);
2071	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
2072
2073	i = 100;
2074	while (i-- > 0) {
2075		mdelay(10);
2076		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
2077			i -= 10;
2078	}
2079
2080	CMOS_WRITE(save_control, RTC_CONTROL);
2081	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2082	clear_IO_APIC_pin(apic, pin);
2083
2084	ioapic_write_entry(apic, pin, entry0);
2085}
2086
2087static int disable_timer_pin_1 __initdata;
2088/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2089static int __init disable_timer_pin_setup(char *arg)
2090{
2091	disable_timer_pin_1 = 1;
2092	return 0;
2093}
2094early_param("disable_timer_pin_1", disable_timer_pin_setup);
2095
2096static int mp_alloc_timer_irq(int ioapic, int pin)
2097{
2098	int irq = -1;
2099	struct irq_domain *domain = mp_ioapic_irqdomain(ioapic);
2100
2101	if (domain) {
2102		struct irq_alloc_info info;
2103
2104		ioapic_set_alloc_attr(&info, NUMA_NO_NODE, 0, 0);
2105		info.ioapic_id = mpc_ioapic_id(ioapic);
2106		info.ioapic_pin = pin;
2107		mutex_lock(&ioapic_mutex);
2108		irq = alloc_isa_irq_from_domain(domain, 0, ioapic, pin, &info);
2109		mutex_unlock(&ioapic_mutex);
2110	}
2111
2112	return irq;
2113}
2114
2115/*
2116 * This code may look a bit paranoid, but it's supposed to cooperate with
2117 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
2118 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
2119 * fanatically on his truly buggy board.
2120 *
2121 * FIXME: really need to revamp this for all platforms.
2122 */
2123static inline void __init check_timer(void)
2124{
2125	struct irq_data *irq_data = irq_get_irq_data(0);
2126	struct mp_chip_data *data = irq_data->chip_data;
2127	struct irq_cfg *cfg = irqd_cfg(irq_data);
2128	int node = cpu_to_node(0);
2129	int apic1, pin1, apic2, pin2;
2130	unsigned long flags;
2131	int no_pin1 = 0;
2132
2133	if (!global_clock_event)
2134		return;
2135
2136	local_irq_save(flags);
2137
2138	/*
2139	 * get/set the timer IRQ vector:
2140	 */
2141	legacy_pic->mask(0);
2142
2143	/*
2144	 * As IRQ0 is to be enabled in the 8259A, the virtual
2145	 * wire has to be disabled in the local APIC.  Also
2146	 * timer interrupts need to be acknowledged manually in
2147	 * the 8259A for the i82489DX when using the NMI
2148	 * watchdog as that APIC treats NMIs as level-triggered.
2149	 * The AEOI mode will finish them in the 8259A
2150	 * automatically.
2151	 */
2152	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2153	legacy_pic->init(1);
2154
2155	pin1  = find_isa_irq_pin(0, mp_INT);
2156	apic1 = find_isa_irq_apic(0, mp_INT);
2157	pin2  = ioapic_i8259.pin;
2158	apic2 = ioapic_i8259.apic;
2159
2160	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
2161		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2162		    cfg->vector, apic1, pin1, apic2, pin2);
2163
2164	/*
2165	 * Some BIOS writers are clueless and report the ExtINTA
2166	 * I/O APIC input from the cascaded 8259A as the timer
2167	 * interrupt input.  So just in case, if only one pin
2168	 * was found above, try it both directly and through the
2169	 * 8259A.
2170	 */
2171	if (pin1 == -1) {
2172		panic_if_irq_remap("BIOS bug: timer not connected to IO-APIC");
2173		pin1 = pin2;
2174		apic1 = apic2;
2175		no_pin1 = 1;
2176	} else if (pin2 == -1) {
2177		pin2 = pin1;
2178		apic2 = apic1;
2179	}
2180
2181	if (pin1 != -1) {
2182		/* Ok, does IRQ0 through the IOAPIC work? */
2183		if (no_pin1) {
2184			mp_alloc_timer_irq(apic1, pin1);
2185		} else {
2186			/*
2187			 * for edge trigger, it's already unmasked,
2188			 * so only need to unmask if it is level-trigger
2189			 * do we really have level trigger timer?
2190			 */
2191			int idx;
2192			idx = find_irq_entry(apic1, pin1, mp_INT);
2193			if (idx != -1 && irq_trigger(idx))
2194				unmask_ioapic_irq(irq_get_irq_data(0));
2195		}
2196		irq_domain_deactivate_irq(irq_data);
2197		irq_domain_activate_irq(irq_data, false);
2198		if (timer_irq_works()) {
2199			if (disable_timer_pin_1 > 0)
2200				clear_IO_APIC_pin(0, pin1);
2201			goto out;
2202		}
2203		panic_if_irq_remap("timer doesn't work through Interrupt-remapped IO-APIC");
2204		local_irq_disable();
2205		clear_IO_APIC_pin(apic1, pin1);
2206		if (!no_pin1)
2207			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
2208				    "8254 timer not connected to IO-APIC\n");
2209
2210		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
2211			    "(IRQ0) through the 8259A ...\n");
2212		apic_printk(APIC_QUIET, KERN_INFO
2213			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
2214		/*
2215		 * legacy devices should be connected to IO APIC #0
2216		 */
2217		replace_pin_at_irq_node(data, node, apic1, pin1, apic2, pin2);
2218		irq_domain_deactivate_irq(irq_data);
2219		irq_domain_activate_irq(irq_data, false);
2220		legacy_pic->unmask(0);
2221		if (timer_irq_works()) {
2222			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2223			goto out;
2224		}
2225		/*
2226		 * Cleanup, just in case ...
2227		 */
2228		local_irq_disable();
2229		legacy_pic->mask(0);
2230		clear_IO_APIC_pin(apic2, pin2);
2231		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
2232	}
2233
2234	apic_printk(APIC_QUIET, KERN_INFO
2235		    "...trying to set up timer as Virtual Wire IRQ...\n");
2236
2237	lapic_register_intr(0);
2238	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2239	legacy_pic->unmask(0);
2240
2241	if (timer_irq_works()) {
2242		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2243		goto out;
2244	}
2245	local_irq_disable();
2246	legacy_pic->mask(0);
2247	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2248	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
2249
2250	apic_printk(APIC_QUIET, KERN_INFO
2251		    "...trying to set up timer as ExtINT IRQ...\n");
2252
2253	legacy_pic->init(0);
2254	legacy_pic->make_irq(0);
2255	apic_write(APIC_LVT0, APIC_DM_EXTINT);
2256
2257	unlock_ExtINT_logic();
2258
2259	if (timer_irq_works()) {
2260		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2261		goto out;
2262	}
2263	local_irq_disable();
2264	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2265	if (apic_is_x2apic_enabled())
2266		apic_printk(APIC_QUIET, KERN_INFO
2267			    "Perhaps problem with the pre-enabled x2apic mode\n"
2268			    "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
2269	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2270		"report.  Then try booting with the 'noapic' option.\n");
2271out:
2272	local_irq_restore(flags);
2273}
2274
2275/*
2276 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
2277 * to devices.  However there may be an I/O APIC pin available for
2278 * this interrupt regardless.  The pin may be left unconnected, but
2279 * typically it will be reused as an ExtINT cascade interrupt for
2280 * the master 8259A.  In the MPS case such a pin will normally be
2281 * reported as an ExtINT interrupt in the MP table.  With ACPI
2282 * there is no provision for ExtINT interrupts, and in the absence
2283 * of an override it would be treated as an ordinary ISA I/O APIC
2284 * interrupt, that is edge-triggered and unmasked by default.  We
2285 * used to do this, but it caused problems on some systems because
2286 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
2287 * the same ExtINT cascade interrupt to drive the local APIC of the
2288 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
2289 * the I/O APIC in all cases now.  No actual device should request
2290 * it anyway.  --macro
2291 */
2292#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
2293
2294static int mp_irqdomain_create(int ioapic)
2295{
2296	struct irq_alloc_info info;
2297	struct irq_domain *parent;
2298	int hwirqs = mp_ioapic_pin_count(ioapic);
2299	struct ioapic *ip = &ioapics[ioapic];
2300	struct ioapic_domain_cfg *cfg = &ip->irqdomain_cfg;
2301	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);
2302	struct fwnode_handle *fn;
2303	char *name = "IO-APIC";
2304
2305	if (cfg->type == IOAPIC_DOMAIN_INVALID)
2306		return 0;
2307
2308	init_irq_alloc_info(&info, NULL);
2309	info.type = X86_IRQ_ALLOC_TYPE_IOAPIC;
2310	info.ioapic_id = mpc_ioapic_id(ioapic);
2311	parent = irq_remapping_get_ir_irq_domain(&info);
2312	if (!parent)
2313		parent = x86_vector_domain;
2314	else
2315		name = "IO-APIC-IR";
2316
2317	/* Handle device tree enumerated APICs proper */
2318	if (cfg->dev) {
2319		fn = of_node_to_fwnode(cfg->dev);
2320	} else {
2321		fn = irq_domain_alloc_named_id_fwnode(name, ioapic);
2322		if (!fn)
2323			return -ENOMEM;
2324	}
2325
2326	ip->irqdomain = irq_domain_create_linear(fn, hwirqs, cfg->ops,
2327						 (void *)(long)ioapic);
2328
2329	/* Release fw handle if it was allocated above */
2330	if (!cfg->dev)
2331		irq_domain_free_fwnode(fn);
2332
 
 
2333	if (!ip->irqdomain)
2334		return -ENOMEM;
2335
2336	ip->irqdomain->parent = parent;
2337
2338	if (cfg->type == IOAPIC_DOMAIN_LEGACY ||
2339	    cfg->type == IOAPIC_DOMAIN_STRICT)
2340		ioapic_dynirq_base = max(ioapic_dynirq_base,
2341					 gsi_cfg->gsi_end + 1);
2342
2343	return 0;
2344}
2345
2346static void ioapic_destroy_irqdomain(int idx)
2347{
2348	if (ioapics[idx].irqdomain) {
2349		irq_domain_remove(ioapics[idx].irqdomain);
2350		ioapics[idx].irqdomain = NULL;
2351	}
2352}
2353
2354void __init setup_IO_APIC(void)
2355{
2356	int ioapic;
2357
2358	if (skip_ioapic_setup || !nr_ioapics)
2359		return;
2360
2361	io_apic_irqs = nr_legacy_irqs() ? ~PIC_IRQS : ~0UL;
2362
2363	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
2364	for_each_ioapic(ioapic)
2365		BUG_ON(mp_irqdomain_create(ioapic));
2366
2367	/*
2368         * Set up IO-APIC IRQ routing.
2369         */
2370	x86_init.mpparse.setup_ioapic_ids();
2371
2372	sync_Arb_IDs();
2373	setup_IO_APIC_irqs();
2374	init_IO_APIC_traps();
2375	if (nr_legacy_irqs())
2376		check_timer();
2377
2378	ioapic_initialized = 1;
2379}
2380
2381static void resume_ioapic_id(int ioapic_idx)
2382{
2383	unsigned long flags;
2384	union IO_APIC_reg_00 reg_00;
2385
2386	raw_spin_lock_irqsave(&ioapic_lock, flags);
2387	reg_00.raw = io_apic_read(ioapic_idx, 0);
2388	if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
2389		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
2390		io_apic_write(ioapic_idx, 0, reg_00.raw);
2391	}
2392	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2393}
2394
2395static void ioapic_resume(void)
2396{
2397	int ioapic_idx;
2398
2399	for_each_ioapic_reverse(ioapic_idx)
2400		resume_ioapic_id(ioapic_idx);
2401
2402	restore_ioapic_entries();
2403}
2404
2405static struct syscore_ops ioapic_syscore_ops = {
2406	.suspend = save_ioapic_entries,
2407	.resume = ioapic_resume,
2408};
2409
2410static int __init ioapic_init_ops(void)
2411{
2412	register_syscore_ops(&ioapic_syscore_ops);
2413
2414	return 0;
2415}
2416
2417device_initcall(ioapic_init_ops);
2418
2419static int io_apic_get_redir_entries(int ioapic)
2420{
2421	union IO_APIC_reg_01	reg_01;
2422	unsigned long flags;
2423
2424	raw_spin_lock_irqsave(&ioapic_lock, flags);
2425	reg_01.raw = io_apic_read(ioapic, 1);
2426	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2427
2428	/* The register returns the maximum index redir index
2429	 * supported, which is one less than the total number of redir
2430	 * entries.
2431	 */
2432	return reg_01.bits.entries + 1;
2433}
2434
2435unsigned int arch_dynirq_lower_bound(unsigned int from)
2436{
2437	/*
2438	 * dmar_alloc_hwirq() may be called before setup_IO_APIC(), so use
2439	 * gsi_top if ioapic_dynirq_base hasn't been initialized yet.
2440	 */
2441	if (!ioapic_initialized)
2442		return gsi_top;
2443	/*
2444	 * For DT enabled machines ioapic_dynirq_base is irrelevant and not
2445	 * updated. So simply return @from if ioapic_dynirq_base == 0.
2446	 */
2447	return ioapic_dynirq_base ? : from;
2448}
2449
2450#ifdef CONFIG_X86_32
2451static int io_apic_get_unique_id(int ioapic, int apic_id)
2452{
2453	union IO_APIC_reg_00 reg_00;
2454	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
2455	physid_mask_t tmp;
2456	unsigned long flags;
2457	int i = 0;
2458
2459	/*
2460	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
2461	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
2462	 * supports up to 16 on one shared APIC bus.
2463	 *
2464	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
2465	 *      advantage of new APIC bus architecture.
2466	 */
2467
2468	if (physids_empty(apic_id_map))
2469		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
2470
2471	raw_spin_lock_irqsave(&ioapic_lock, flags);
2472	reg_00.raw = io_apic_read(ioapic, 0);
2473	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2474
2475	if (apic_id >= get_physical_broadcast()) {
2476		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
2477			"%d\n", ioapic, apic_id, reg_00.bits.ID);
2478		apic_id = reg_00.bits.ID;
2479	}
2480
2481	/*
2482	 * Every APIC in a system must have a unique ID or we get lots of nice
2483	 * 'stuck on smp_invalidate_needed IPI wait' messages.
2484	 */
2485	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
2486
2487		for (i = 0; i < get_physical_broadcast(); i++) {
2488			if (!apic->check_apicid_used(&apic_id_map, i))
2489				break;
2490		}
2491
2492		if (i == get_physical_broadcast())
2493			panic("Max apic_id exceeded!\n");
2494
2495		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
2496			"trying %d\n", ioapic, apic_id, i);
2497
2498		apic_id = i;
2499	}
2500
2501	apic->apicid_to_cpu_present(apic_id, &tmp);
2502	physids_or(apic_id_map, apic_id_map, tmp);
2503
2504	if (reg_00.bits.ID != apic_id) {
2505		reg_00.bits.ID = apic_id;
2506
2507		raw_spin_lock_irqsave(&ioapic_lock, flags);
2508		io_apic_write(ioapic, 0, reg_00.raw);
2509		reg_00.raw = io_apic_read(ioapic, 0);
2510		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2511
2512		/* Sanity check */
2513		if (reg_00.bits.ID != apic_id) {
2514			pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
2515			       ioapic);
2516			return -1;
2517		}
2518	}
2519
2520	apic_printk(APIC_VERBOSE, KERN_INFO
2521			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
2522
2523	return apic_id;
2524}
2525
2526static u8 io_apic_unique_id(int idx, u8 id)
2527{
2528	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
2529	    !APIC_XAPIC(boot_cpu_apic_version))
2530		return io_apic_get_unique_id(idx, id);
2531	else
2532		return id;
2533}
2534#else
2535static u8 io_apic_unique_id(int idx, u8 id)
2536{
2537	union IO_APIC_reg_00 reg_00;
2538	DECLARE_BITMAP(used, 256);
2539	unsigned long flags;
2540	u8 new_id;
2541	int i;
2542
2543	bitmap_zero(used, 256);
2544	for_each_ioapic(i)
2545		__set_bit(mpc_ioapic_id(i), used);
2546
2547	/* Hand out the requested id if available */
2548	if (!test_bit(id, used))
2549		return id;
2550
2551	/*
2552	 * Read the current id from the ioapic and keep it if
2553	 * available.
2554	 */
2555	raw_spin_lock_irqsave(&ioapic_lock, flags);
2556	reg_00.raw = io_apic_read(idx, 0);
2557	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2558	new_id = reg_00.bits.ID;
2559	if (!test_bit(new_id, used)) {
2560		apic_printk(APIC_VERBOSE, KERN_INFO
2561			"IOAPIC[%d]: Using reg apic_id %d instead of %d\n",
2562			 idx, new_id, id);
2563		return new_id;
2564	}
2565
2566	/*
2567	 * Get the next free id and write it to the ioapic.
2568	 */
2569	new_id = find_first_zero_bit(used, 256);
2570	reg_00.bits.ID = new_id;
2571	raw_spin_lock_irqsave(&ioapic_lock, flags);
2572	io_apic_write(idx, 0, reg_00.raw);
2573	reg_00.raw = io_apic_read(idx, 0);
2574	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2575	/* Sanity check */
2576	BUG_ON(reg_00.bits.ID != new_id);
2577
2578	return new_id;
2579}
2580#endif
2581
2582static int io_apic_get_version(int ioapic)
2583{
2584	union IO_APIC_reg_01	reg_01;
2585	unsigned long flags;
2586
2587	raw_spin_lock_irqsave(&ioapic_lock, flags);
2588	reg_01.raw = io_apic_read(ioapic, 1);
2589	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2590
2591	return reg_01.bits.version;
2592}
2593
2594int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
2595{
2596	int ioapic, pin, idx;
2597
2598	if (skip_ioapic_setup)
2599		return -1;
2600
2601	ioapic = mp_find_ioapic(gsi);
2602	if (ioapic < 0)
2603		return -1;
2604
2605	pin = mp_find_ioapic_pin(ioapic, gsi);
2606	if (pin < 0)
2607		return -1;
2608
2609	idx = find_irq_entry(ioapic, pin, mp_INT);
2610	if (idx < 0)
2611		return -1;
2612
2613	*trigger = irq_trigger(idx);
2614	*polarity = irq_polarity(idx);
2615	return 0;
2616}
2617
2618/*
2619 * This function updates target affinity of IOAPIC interrupts to include
2620 * the CPUs which came online during SMP bringup.
2621 */
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2622#define IOAPIC_RESOURCE_NAME_SIZE 11
2623
2624static struct resource *ioapic_resources;
2625
2626static struct resource * __init ioapic_setup_resources(void)
2627{
2628	unsigned long n;
2629	struct resource *res;
2630	char *mem;
2631	int i;
2632
2633	if (nr_ioapics == 0)
2634		return NULL;
2635
2636	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
2637	n *= nr_ioapics;
2638
2639	mem = memblock_alloc(n, SMP_CACHE_BYTES);
2640	if (!mem)
2641		panic("%s: Failed to allocate %lu bytes\n", __func__, n);
2642	res = (void *)mem;
2643
2644	mem += sizeof(struct resource) * nr_ioapics;
2645
2646	for_each_ioapic(i) {
2647		res[i].name = mem;
2648		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
2649		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
2650		mem += IOAPIC_RESOURCE_NAME_SIZE;
2651		ioapics[i].iomem_res = &res[i];
2652	}
2653
2654	ioapic_resources = res;
2655
2656	return res;
2657}
2658
2659void __init io_apic_init_mappings(void)
2660{
2661	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
2662	struct resource *ioapic_res;
2663	int i;
2664
2665	ioapic_res = ioapic_setup_resources();
2666	for_each_ioapic(i) {
2667		if (smp_found_config) {
2668			ioapic_phys = mpc_ioapic_addr(i);
2669#ifdef CONFIG_X86_32
2670			if (!ioapic_phys) {
2671				printk(KERN_ERR
2672				       "WARNING: bogus zero IO-APIC "
2673				       "address found in MPTABLE, "
2674				       "disabling IO/APIC support!\n");
2675				smp_found_config = 0;
2676				skip_ioapic_setup = 1;
2677				goto fake_ioapic_page;
2678			}
2679#endif
2680		} else {
2681#ifdef CONFIG_X86_32
2682fake_ioapic_page:
2683#endif
2684			ioapic_phys = (unsigned long)memblock_alloc(PAGE_SIZE,
2685								    PAGE_SIZE);
2686			if (!ioapic_phys)
2687				panic("%s: Failed to allocate %lu bytes align=0x%lx\n",
2688				      __func__, PAGE_SIZE, PAGE_SIZE);
2689			ioapic_phys = __pa(ioapic_phys);
2690		}
2691		set_fixmap_nocache(idx, ioapic_phys);
2692		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
2693			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
2694			ioapic_phys);
2695		idx++;
2696
2697		ioapic_res->start = ioapic_phys;
2698		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
2699		ioapic_res++;
2700	}
2701}
2702
2703void __init ioapic_insert_resources(void)
2704{
2705	int i;
2706	struct resource *r = ioapic_resources;
2707
2708	if (!r) {
2709		if (nr_ioapics > 0)
2710			printk(KERN_ERR
2711				"IO APIC resources couldn't be allocated.\n");
2712		return;
2713	}
2714
2715	for_each_ioapic(i) {
2716		insert_resource(&iomem_resource, r);
2717		r++;
2718	}
2719}
2720
2721int mp_find_ioapic(u32 gsi)
2722{
2723	int i;
2724
2725	if (nr_ioapics == 0)
2726		return -1;
2727
2728	/* Find the IOAPIC that manages this GSI. */
2729	for_each_ioapic(i) {
2730		struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
2731		if (gsi >= gsi_cfg->gsi_base && gsi <= gsi_cfg->gsi_end)
2732			return i;
2733	}
2734
2735	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
2736	return -1;
2737}
2738
2739int mp_find_ioapic_pin(int ioapic, u32 gsi)
2740{
2741	struct mp_ioapic_gsi *gsi_cfg;
2742
2743	if (WARN_ON(ioapic < 0))
2744		return -1;
2745
2746	gsi_cfg = mp_ioapic_gsi_routing(ioapic);
2747	if (WARN_ON(gsi > gsi_cfg->gsi_end))
2748		return -1;
2749
2750	return gsi - gsi_cfg->gsi_base;
2751}
2752
2753static int bad_ioapic_register(int idx)
2754{
2755	union IO_APIC_reg_00 reg_00;
2756	union IO_APIC_reg_01 reg_01;
2757	union IO_APIC_reg_02 reg_02;
2758
2759	reg_00.raw = io_apic_read(idx, 0);
2760	reg_01.raw = io_apic_read(idx, 1);
2761	reg_02.raw = io_apic_read(idx, 2);
2762
2763	if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
2764		pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
2765			mpc_ioapic_addr(idx));
2766		return 1;
2767	}
2768
2769	return 0;
2770}
2771
2772static int find_free_ioapic_entry(void)
2773{
2774	int idx;
2775
2776	for (idx = 0; idx < MAX_IO_APICS; idx++)
2777		if (ioapics[idx].nr_registers == 0)
2778			return idx;
2779
2780	return MAX_IO_APICS;
2781}
2782
2783/**
2784 * mp_register_ioapic - Register an IOAPIC device
2785 * @id:		hardware IOAPIC ID
2786 * @address:	physical address of IOAPIC register area
2787 * @gsi_base:	base of GSI associated with the IOAPIC
2788 * @cfg:	configuration information for the IOAPIC
2789 */
2790int mp_register_ioapic(int id, u32 address, u32 gsi_base,
2791		       struct ioapic_domain_cfg *cfg)
2792{
2793	bool hotplug = !!ioapic_initialized;
2794	struct mp_ioapic_gsi *gsi_cfg;
2795	int idx, ioapic, entries;
2796	u32 gsi_end;
2797
2798	if (!address) {
2799		pr_warn("Bogus (zero) I/O APIC address found, skipping!\n");
2800		return -EINVAL;
2801	}
2802	for_each_ioapic(ioapic)
2803		if (ioapics[ioapic].mp_config.apicaddr == address) {
2804			pr_warn("address 0x%x conflicts with IOAPIC%d\n",
2805				address, ioapic);
2806			return -EEXIST;
2807		}
2808
2809	idx = find_free_ioapic_entry();
2810	if (idx >= MAX_IO_APICS) {
2811		pr_warn("Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
2812			MAX_IO_APICS, idx);
2813		return -ENOSPC;
2814	}
2815
2816	ioapics[idx].mp_config.type = MP_IOAPIC;
2817	ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
2818	ioapics[idx].mp_config.apicaddr = address;
2819
2820	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
2821	if (bad_ioapic_register(idx)) {
2822		clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
2823		return -ENODEV;
2824	}
2825
2826	ioapics[idx].mp_config.apicid = io_apic_unique_id(idx, id);
2827	ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
2828
2829	/*
2830	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
2831	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
2832	 */
2833	entries = io_apic_get_redir_entries(idx);
2834	gsi_end = gsi_base + entries - 1;
2835	for_each_ioapic(ioapic) {
2836		gsi_cfg = mp_ioapic_gsi_routing(ioapic);
2837		if ((gsi_base >= gsi_cfg->gsi_base &&
2838		     gsi_base <= gsi_cfg->gsi_end) ||
2839		    (gsi_end >= gsi_cfg->gsi_base &&
2840		     gsi_end <= gsi_cfg->gsi_end)) {
2841			pr_warn("GSI range [%u-%u] for new IOAPIC conflicts with GSI[%u-%u]\n",
2842				gsi_base, gsi_end,
2843				gsi_cfg->gsi_base, gsi_cfg->gsi_end);
2844			clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
2845			return -ENOSPC;
2846		}
2847	}
2848	gsi_cfg = mp_ioapic_gsi_routing(idx);
2849	gsi_cfg->gsi_base = gsi_base;
2850	gsi_cfg->gsi_end = gsi_end;
2851
2852	ioapics[idx].irqdomain = NULL;
2853	ioapics[idx].irqdomain_cfg = *cfg;
2854
2855	/*
2856	 * If mp_register_ioapic() is called during early boot stage when
2857	 * walking ACPI/SFI/DT tables, it's too early to create irqdomain,
2858	 * we are still using bootmem allocator. So delay it to setup_IO_APIC().
2859	 */
2860	if (hotplug) {
2861		if (mp_irqdomain_create(idx)) {
2862			clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
2863			return -ENOMEM;
2864		}
2865		alloc_ioapic_saved_registers(idx);
2866	}
2867
2868	if (gsi_cfg->gsi_end >= gsi_top)
2869		gsi_top = gsi_cfg->gsi_end + 1;
2870	if (nr_ioapics <= idx)
2871		nr_ioapics = idx + 1;
2872
2873	/* Set nr_registers to mark entry present */
2874	ioapics[idx].nr_registers = entries;
2875
2876	pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
2877		idx, mpc_ioapic_id(idx),
2878		mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
2879		gsi_cfg->gsi_base, gsi_cfg->gsi_end);
2880
2881	return 0;
2882}
2883
2884int mp_unregister_ioapic(u32 gsi_base)
2885{
2886	int ioapic, pin;
2887	int found = 0;
2888
2889	for_each_ioapic(ioapic)
2890		if (ioapics[ioapic].gsi_config.gsi_base == gsi_base) {
2891			found = 1;
2892			break;
2893		}
2894	if (!found) {
2895		pr_warn("can't find IOAPIC for GSI %d\n", gsi_base);
2896		return -ENODEV;
2897	}
2898
2899	for_each_pin(ioapic, pin) {
2900		u32 gsi = mp_pin_to_gsi(ioapic, pin);
2901		int irq = mp_map_gsi_to_irq(gsi, 0, NULL);
2902		struct mp_chip_data *data;
2903
2904		if (irq >= 0) {
2905			data = irq_get_chip_data(irq);
2906			if (data && data->count) {
2907				pr_warn("pin%d on IOAPIC%d is still in use.\n",
2908					pin, ioapic);
2909				return -EBUSY;
2910			}
2911		}
2912	}
2913
2914	/* Mark entry not present */
2915	ioapics[ioapic].nr_registers  = 0;
2916	ioapic_destroy_irqdomain(ioapic);
2917	free_ioapic_saved_registers(ioapic);
2918	if (ioapics[ioapic].iomem_res)
2919		release_resource(ioapics[ioapic].iomem_res);
2920	clear_fixmap(FIX_IO_APIC_BASE_0 + ioapic);
2921	memset(&ioapics[ioapic], 0, sizeof(ioapics[ioapic]));
2922
2923	return 0;
2924}
2925
2926int mp_ioapic_registered(u32 gsi_base)
2927{
2928	int ioapic;
2929
2930	for_each_ioapic(ioapic)
2931		if (ioapics[ioapic].gsi_config.gsi_base == gsi_base)
2932			return 1;
2933
2934	return 0;
2935}
2936
2937static void mp_irqdomain_get_attr(u32 gsi, struct mp_chip_data *data,
2938				  struct irq_alloc_info *info)
2939{
2940	if (info && info->ioapic_valid) {
2941		data->trigger = info->ioapic_trigger;
2942		data->polarity = info->ioapic_polarity;
2943	} else if (acpi_get_override_irq(gsi, &data->trigger,
2944					 &data->polarity) < 0) {
2945		/* PCI interrupts are always active low level triggered. */
2946		data->trigger = IOAPIC_LEVEL;
2947		data->polarity = IOAPIC_POL_LOW;
2948	}
2949}
2950
2951static void mp_setup_entry(struct irq_cfg *cfg, struct mp_chip_data *data,
2952			   struct IO_APIC_route_entry *entry)
2953{
2954	memset(entry, 0, sizeof(*entry));
2955	entry->delivery_mode = apic->irq_delivery_mode;
2956	entry->dest_mode     = apic->irq_dest_mode;
2957	entry->dest	     = cfg->dest_apicid;
2958	entry->vector	     = cfg->vector;
2959	entry->trigger	     = data->trigger;
2960	entry->polarity	     = data->polarity;
2961	/*
2962	 * Mask level triggered irqs. Edge triggered irqs are masked
2963	 * by the irq core code in case they fire.
2964	 */
2965	if (data->trigger == IOAPIC_LEVEL)
2966		entry->mask = IOAPIC_MASKED;
2967	else
2968		entry->mask = IOAPIC_UNMASKED;
2969}
2970
2971int mp_irqdomain_alloc(struct irq_domain *domain, unsigned int virq,
2972		       unsigned int nr_irqs, void *arg)
2973{
2974	int ret, ioapic, pin;
2975	struct irq_cfg *cfg;
2976	struct irq_data *irq_data;
2977	struct mp_chip_data *data;
2978	struct irq_alloc_info *info = arg;
2979	unsigned long flags;
2980
2981	if (!info || nr_irqs > 1)
2982		return -EINVAL;
2983	irq_data = irq_domain_get_irq_data(domain, virq);
2984	if (!irq_data)
2985		return -EINVAL;
2986
2987	ioapic = mp_irqdomain_ioapic_idx(domain);
2988	pin = info->ioapic_pin;
2989	if (irq_find_mapping(domain, (irq_hw_number_t)pin) > 0)
2990		return -EEXIST;
2991
2992	data = kzalloc(sizeof(*data), GFP_KERNEL);
2993	if (!data)
2994		return -ENOMEM;
2995
2996	info->ioapic_entry = &data->entry;
2997	ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, info);
2998	if (ret < 0) {
2999		kfree(data);
3000		return ret;
3001	}
3002
3003	INIT_LIST_HEAD(&data->irq_2_pin);
3004	irq_data->hwirq = info->ioapic_pin;
3005	irq_data->chip = (domain->parent == x86_vector_domain) ?
3006			  &ioapic_chip : &ioapic_ir_chip;
3007	irq_data->chip_data = data;
3008	mp_irqdomain_get_attr(mp_pin_to_gsi(ioapic, pin), data, info);
3009
3010	cfg = irqd_cfg(irq_data);
3011	add_pin_to_irq_node(data, ioapic_alloc_attr_node(info), ioapic, pin);
3012
3013	local_irq_save(flags);
3014	if (info->ioapic_entry)
3015		mp_setup_entry(cfg, data, info->ioapic_entry);
3016	mp_register_handler(virq, data->trigger);
3017	if (virq < nr_legacy_irqs())
3018		legacy_pic->mask(virq);
3019	local_irq_restore(flags);
3020
3021	apic_printk(APIC_VERBOSE, KERN_DEBUG
3022		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> IRQ %d Mode:%i Active:%i Dest:%d)\n",
3023		    ioapic, mpc_ioapic_id(ioapic), pin, cfg->vector,
3024		    virq, data->trigger, data->polarity, cfg->dest_apicid);
3025
3026	return 0;
3027}
3028
3029void mp_irqdomain_free(struct irq_domain *domain, unsigned int virq,
3030		       unsigned int nr_irqs)
3031{
3032	struct irq_data *irq_data;
3033	struct mp_chip_data *data;
3034
3035	BUG_ON(nr_irqs != 1);
3036	irq_data = irq_domain_get_irq_data(domain, virq);
3037	if (irq_data && irq_data->chip_data) {
3038		data = irq_data->chip_data;
3039		__remove_pin_from_irq(data, mp_irqdomain_ioapic_idx(domain),
3040				      (int)irq_data->hwirq);
3041		WARN_ON(!list_empty(&data->irq_2_pin));
3042		kfree(irq_data->chip_data);
3043	}
3044	irq_domain_free_irqs_top(domain, virq, nr_irqs);
3045}
3046
3047int mp_irqdomain_activate(struct irq_domain *domain,
3048			  struct irq_data *irq_data, bool reserve)
3049{
3050	unsigned long flags;
 
 
3051
3052	raw_spin_lock_irqsave(&ioapic_lock, flags);
3053	ioapic_configure_entry(irq_data);
 
3054	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3055	return 0;
3056}
3057
3058void mp_irqdomain_deactivate(struct irq_domain *domain,
3059			     struct irq_data *irq_data)
3060{
3061	/* It won't be called for IRQ with multiple IOAPIC pins associated */
3062	ioapic_mask_entry(mp_irqdomain_ioapic_idx(domain),
3063			  (int)irq_data->hwirq);
3064}
3065
3066int mp_irqdomain_ioapic_idx(struct irq_domain *domain)
3067{
3068	return (int)(long)domain->host_data;
3069}
3070
3071const struct irq_domain_ops mp_ioapic_irqdomain_ops = {
3072	.alloc		= mp_irqdomain_alloc,
3073	.free		= mp_irqdomain_free,
3074	.activate	= mp_irqdomain_activate,
3075	.deactivate	= mp_irqdomain_deactivate,
3076};
v4.10.11
 
   1/*
   2 *	Intel IO-APIC support for multi-Pentium hosts.
   3 *
   4 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
   5 *
   6 *	Many thanks to Stig Venaas for trying out countless experimental
   7 *	patches and reporting/debugging problems patiently!
   8 *
   9 *	(c) 1999, Multiple IO-APIC support, developed by
  10 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
  13 *	and Ingo Molnar <mingo@redhat.com>
  14 *
  15 *	Fixes
  16 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
  17 *					thanks to Eric Gilmore
  18 *					and Rolf G. Tews
  19 *					for testing these extensively
  20 *	Paul Diefenbaugh	:	Added full ACPI support
  21 *
  22 * Historical information which is worth to be preserved:
  23 *
  24 * - SiS APIC rmw bug:
  25 *
  26 *	We used to have a workaround for a bug in SiS chips which
  27 *	required to rewrite the index register for a read-modify-write
  28 *	operation as the chip lost the index information which was
  29 *	setup for the read already. We cache the data now, so that
  30 *	workaround has been removed.
  31 */
  32
  33#include <linux/mm.h>
  34#include <linux/interrupt.h>
 
  35#include <linux/init.h>
  36#include <linux/delay.h>
  37#include <linux/sched.h>
  38#include <linux/pci.h>
  39#include <linux/mc146818rtc.h>
  40#include <linux/compiler.h>
  41#include <linux/acpi.h>
  42#include <linux/export.h>
  43#include <linux/syscore_ops.h>
  44#include <linux/freezer.h>
  45#include <linux/kthread.h>
  46#include <linux/jiffies.h>	/* time_after() */
  47#include <linux/slab.h>
  48#include <linux/bootmem.h>
  49
  50#include <asm/irqdomain.h>
  51#include <asm/io.h>
  52#include <asm/smp.h>
  53#include <asm/cpu.h>
  54#include <asm/desc.h>
  55#include <asm/proto.h>
  56#include <asm/acpi.h>
  57#include <asm/dma.h>
  58#include <asm/timer.h>
 
  59#include <asm/i8259.h>
  60#include <asm/setup.h>
  61#include <asm/irq_remapping.h>
  62#include <asm/hw_irq.h>
  63
  64#include <asm/apic.h>
  65
  66#define	for_each_ioapic(idx)		\
  67	for ((idx) = 0; (idx) < nr_ioapics; (idx)++)
  68#define	for_each_ioapic_reverse(idx)	\
  69	for ((idx) = nr_ioapics - 1; (idx) >= 0; (idx)--)
  70#define	for_each_pin(idx, pin)		\
  71	for ((pin) = 0; (pin) < ioapics[(idx)].nr_registers; (pin)++)
  72#define	for_each_ioapic_pin(idx, pin)	\
  73	for_each_ioapic((idx))		\
  74		for_each_pin((idx), (pin))
  75#define for_each_irq_pin(entry, head) \
  76	list_for_each_entry(entry, &head, list)
  77
  78static DEFINE_RAW_SPINLOCK(ioapic_lock);
  79static DEFINE_MUTEX(ioapic_mutex);
  80static unsigned int ioapic_dynirq_base;
  81static int ioapic_initialized;
  82
  83struct irq_pin_list {
  84	struct list_head list;
  85	int apic, pin;
  86};
  87
  88struct mp_chip_data {
  89	struct list_head irq_2_pin;
  90	struct IO_APIC_route_entry entry;
  91	int trigger;
  92	int polarity;
  93	u32 count;
  94	bool isa_irq;
  95};
  96
  97struct mp_ioapic_gsi {
  98	u32 gsi_base;
  99	u32 gsi_end;
 100};
 101
 102static struct ioapic {
 103	/*
 104	 * # of IRQ routing registers
 105	 */
 106	int nr_registers;
 107	/*
 108	 * Saved state during suspend/resume, or while enabling intr-remap.
 109	 */
 110	struct IO_APIC_route_entry *saved_registers;
 111	/* I/O APIC config */
 112	struct mpc_ioapic mp_config;
 113	/* IO APIC gsi routing info */
 114	struct mp_ioapic_gsi  gsi_config;
 115	struct ioapic_domain_cfg irqdomain_cfg;
 116	struct irq_domain *irqdomain;
 117	struct resource *iomem_res;
 118} ioapics[MAX_IO_APICS];
 119
 120#define mpc_ioapic_ver(ioapic_idx)	ioapics[ioapic_idx].mp_config.apicver
 121
 122int mpc_ioapic_id(int ioapic_idx)
 123{
 124	return ioapics[ioapic_idx].mp_config.apicid;
 125}
 126
 127unsigned int mpc_ioapic_addr(int ioapic_idx)
 128{
 129	return ioapics[ioapic_idx].mp_config.apicaddr;
 130}
 131
 132static inline struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
 133{
 134	return &ioapics[ioapic_idx].gsi_config;
 135}
 136
 137static inline int mp_ioapic_pin_count(int ioapic)
 138{
 139	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);
 140
 141	return gsi_cfg->gsi_end - gsi_cfg->gsi_base + 1;
 142}
 143
 144static inline u32 mp_pin_to_gsi(int ioapic, int pin)
 145{
 146	return mp_ioapic_gsi_routing(ioapic)->gsi_base + pin;
 147}
 148
 149static inline bool mp_is_legacy_irq(int irq)
 150{
 151	return irq >= 0 && irq < nr_legacy_irqs();
 152}
 153
 154/*
 155 * Initialize all legacy IRQs and all pins on the first IOAPIC
 156 * if we have legacy interrupt controller. Kernel boot option "pirq="
 157 * may rely on non-legacy pins on the first IOAPIC.
 158 */
 159static inline int mp_init_irq_at_boot(int ioapic, int irq)
 160{
 161	if (!nr_legacy_irqs())
 162		return 0;
 163
 164	return ioapic == 0 || mp_is_legacy_irq(irq);
 165}
 166
 167static inline struct irq_domain *mp_ioapic_irqdomain(int ioapic)
 168{
 169	return ioapics[ioapic].irqdomain;
 170}
 171
 172int nr_ioapics;
 173
 174/* The one past the highest gsi number used */
 175u32 gsi_top;
 176
 177/* MP IRQ source entries */
 178struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
 179
 180/* # of MP IRQ source entries */
 181int mp_irq_entries;
 182
 183#ifdef CONFIG_EISA
 184int mp_bus_id_to_type[MAX_MP_BUSSES];
 185#endif
 186
 187DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
 188
 189int skip_ioapic_setup;
 190
 191/**
 192 * disable_ioapic_support() - disables ioapic support at runtime
 193 */
 194void disable_ioapic_support(void)
 195{
 196#ifdef CONFIG_PCI
 197	noioapicquirk = 1;
 198	noioapicreroute = -1;
 199#endif
 200	skip_ioapic_setup = 1;
 201}
 202
 203static int __init parse_noapic(char *str)
 204{
 205	/* disable IO-APIC */
 206	disable_ioapic_support();
 207	return 0;
 208}
 209early_param("noapic", parse_noapic);
 210
 211/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
 212void mp_save_irq(struct mpc_intsrc *m)
 213{
 214	int i;
 215
 216	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
 217		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
 218		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
 219		m->srcbusirq, m->dstapic, m->dstirq);
 220
 221	for (i = 0; i < mp_irq_entries; i++) {
 222		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
 223			return;
 224	}
 225
 226	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
 227	if (++mp_irq_entries == MAX_IRQ_SOURCES)
 228		panic("Max # of irq sources exceeded!!\n");
 229}
 230
 231static void alloc_ioapic_saved_registers(int idx)
 232{
 233	size_t size;
 234
 235	if (ioapics[idx].saved_registers)
 236		return;
 237
 238	size = sizeof(struct IO_APIC_route_entry) * ioapics[idx].nr_registers;
 239	ioapics[idx].saved_registers = kzalloc(size, GFP_KERNEL);
 240	if (!ioapics[idx].saved_registers)
 241		pr_err("IOAPIC %d: suspend/resume impossible!\n", idx);
 242}
 243
 244static void free_ioapic_saved_registers(int idx)
 245{
 246	kfree(ioapics[idx].saved_registers);
 247	ioapics[idx].saved_registers = NULL;
 248}
 249
 250int __init arch_early_ioapic_init(void)
 251{
 252	int i;
 253
 254	if (!nr_legacy_irqs())
 255		io_apic_irqs = ~0UL;
 256
 257	for_each_ioapic(i)
 258		alloc_ioapic_saved_registers(i);
 259
 260	return 0;
 261}
 262
 263struct io_apic {
 264	unsigned int index;
 265	unsigned int unused[3];
 266	unsigned int data;
 267	unsigned int unused2[11];
 268	unsigned int eoi;
 269};
 270
 271static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
 272{
 273	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
 274		+ (mpc_ioapic_addr(idx) & ~PAGE_MASK);
 275}
 276
 277static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
 278{
 279	struct io_apic __iomem *io_apic = io_apic_base(apic);
 280	writel(vector, &io_apic->eoi);
 281}
 282
 283unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
 284{
 285	struct io_apic __iomem *io_apic = io_apic_base(apic);
 286	writel(reg, &io_apic->index);
 287	return readl(&io_apic->data);
 288}
 289
 290static void io_apic_write(unsigned int apic, unsigned int reg,
 291			  unsigned int value)
 292{
 293	struct io_apic __iomem *io_apic = io_apic_base(apic);
 294
 295	writel(reg, &io_apic->index);
 296	writel(value, &io_apic->data);
 297}
 298
 299union entry_union {
 300	struct { u32 w1, w2; };
 301	struct IO_APIC_route_entry entry;
 302};
 303
 304static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
 305{
 306	union entry_union eu;
 307
 308	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
 309	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
 310
 311	return eu.entry;
 312}
 313
 314static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
 315{
 316	union entry_union eu;
 317	unsigned long flags;
 318
 319	raw_spin_lock_irqsave(&ioapic_lock, flags);
 320	eu.entry = __ioapic_read_entry(apic, pin);
 321	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
 322
 323	return eu.entry;
 324}
 325
 326/*
 327 * When we write a new IO APIC routing entry, we need to write the high
 328 * word first! If the mask bit in the low word is clear, we will enable
 329 * the interrupt, and we need to make sure the entry is fully populated
 330 * before that happens.
 331 */
 332static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
 333{
 334	union entry_union eu = {{0, 0}};
 335
 336	eu.entry = e;
 337	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
 338	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
 339}
 340
 341static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
 342{
 343	unsigned long flags;
 344
 345	raw_spin_lock_irqsave(&ioapic_lock, flags);
 346	__ioapic_write_entry(apic, pin, e);
 347	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
 348}
 349
 350/*
 351 * When we mask an IO APIC routing entry, we need to write the low
 352 * word first, in order to set the mask bit before we change the
 353 * high bits!
 354 */
 355static void ioapic_mask_entry(int apic, int pin)
 356{
 357	unsigned long flags;
 358	union entry_union eu = { .entry.mask = IOAPIC_MASKED };
 359
 360	raw_spin_lock_irqsave(&ioapic_lock, flags);
 361	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
 362	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
 363	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
 364}
 365
 366/*
 367 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 368 * shared ISA-space IRQs, so we have to support them. We are super
 369 * fast in the common case, and fast for shared ISA-space IRQs.
 370 */
 371static int __add_pin_to_irq_node(struct mp_chip_data *data,
 372				 int node, int apic, int pin)
 373{
 374	struct irq_pin_list *entry;
 375
 376	/* don't allow duplicates */
 377	for_each_irq_pin(entry, data->irq_2_pin)
 378		if (entry->apic == apic && entry->pin == pin)
 379			return 0;
 380
 381	entry = kzalloc_node(sizeof(struct irq_pin_list), GFP_ATOMIC, node);
 382	if (!entry) {
 383		pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
 384		       node, apic, pin);
 385		return -ENOMEM;
 386	}
 387	entry->apic = apic;
 388	entry->pin = pin;
 389	list_add_tail(&entry->list, &data->irq_2_pin);
 390
 391	return 0;
 392}
 393
 394static void __remove_pin_from_irq(struct mp_chip_data *data, int apic, int pin)
 395{
 396	struct irq_pin_list *tmp, *entry;
 397
 398	list_for_each_entry_safe(entry, tmp, &data->irq_2_pin, list)
 399		if (entry->apic == apic && entry->pin == pin) {
 400			list_del(&entry->list);
 401			kfree(entry);
 402			return;
 403		}
 404}
 405
 406static void add_pin_to_irq_node(struct mp_chip_data *data,
 407				int node, int apic, int pin)
 408{
 409	if (__add_pin_to_irq_node(data, node, apic, pin))
 410		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
 411}
 412
 413/*
 414 * Reroute an IRQ to a different pin.
 415 */
 416static void __init replace_pin_at_irq_node(struct mp_chip_data *data, int node,
 417					   int oldapic, int oldpin,
 418					   int newapic, int newpin)
 419{
 420	struct irq_pin_list *entry;
 421
 422	for_each_irq_pin(entry, data->irq_2_pin) {
 423		if (entry->apic == oldapic && entry->pin == oldpin) {
 424			entry->apic = newapic;
 425			entry->pin = newpin;
 426			/* every one is different, right? */
 427			return;
 428		}
 429	}
 430
 431	/* old apic/pin didn't exist, so just add new ones */
 432	add_pin_to_irq_node(data, node, newapic, newpin);
 433}
 434
 435static void io_apic_modify_irq(struct mp_chip_data *data,
 436			       int mask_and, int mask_or,
 437			       void (*final)(struct irq_pin_list *entry))
 438{
 439	union entry_union eu;
 440	struct irq_pin_list *entry;
 441
 442	eu.entry = data->entry;
 443	eu.w1 &= mask_and;
 444	eu.w1 |= mask_or;
 445	data->entry = eu.entry;
 446
 447	for_each_irq_pin(entry, data->irq_2_pin) {
 448		io_apic_write(entry->apic, 0x10 + 2 * entry->pin, eu.w1);
 449		if (final)
 450			final(entry);
 451	}
 452}
 453
 454static void io_apic_sync(struct irq_pin_list *entry)
 455{
 456	/*
 457	 * Synchronize the IO-APIC and the CPU by doing
 458	 * a dummy read from the IO-APIC
 459	 */
 460	struct io_apic __iomem *io_apic;
 461
 462	io_apic = io_apic_base(entry->apic);
 463	readl(&io_apic->data);
 464}
 465
 466static void mask_ioapic_irq(struct irq_data *irq_data)
 467{
 468	struct mp_chip_data *data = irq_data->chip_data;
 469	unsigned long flags;
 470
 471	raw_spin_lock_irqsave(&ioapic_lock, flags);
 472	io_apic_modify_irq(data, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
 473	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
 474}
 475
 476static void __unmask_ioapic(struct mp_chip_data *data)
 477{
 478	io_apic_modify_irq(data, ~IO_APIC_REDIR_MASKED, 0, NULL);
 479}
 480
 481static void unmask_ioapic_irq(struct irq_data *irq_data)
 482{
 483	struct mp_chip_data *data = irq_data->chip_data;
 484	unsigned long flags;
 485
 486	raw_spin_lock_irqsave(&ioapic_lock, flags);
 487	__unmask_ioapic(data);
 488	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
 489}
 490
 491/*
 492 * IO-APIC versions below 0x20 don't support EOI register.
 493 * For the record, here is the information about various versions:
 494 *     0Xh     82489DX
 495 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 496 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 497 *     30h-FFh Reserved
 498 *
 499 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 500 * version as 0x2. This is an error with documentation and these ICH chips
 501 * use io-apic's of version 0x20.
 502 *
 503 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 504 * Otherwise, we simulate the EOI message manually by changing the trigger
 505 * mode to edge and then back to level, with RTE being masked during this.
 506 */
 507static void __eoi_ioapic_pin(int apic, int pin, int vector)
 508{
 509	if (mpc_ioapic_ver(apic) >= 0x20) {
 510		io_apic_eoi(apic, vector);
 511	} else {
 512		struct IO_APIC_route_entry entry, entry1;
 513
 514		entry = entry1 = __ioapic_read_entry(apic, pin);
 515
 516		/*
 517		 * Mask the entry and change the trigger mode to edge.
 518		 */
 519		entry1.mask = IOAPIC_MASKED;
 520		entry1.trigger = IOAPIC_EDGE;
 521
 522		__ioapic_write_entry(apic, pin, entry1);
 523
 524		/*
 525		 * Restore the previous level triggered entry.
 526		 */
 527		__ioapic_write_entry(apic, pin, entry);
 528	}
 529}
 530
 531static void eoi_ioapic_pin(int vector, struct mp_chip_data *data)
 532{
 533	unsigned long flags;
 534	struct irq_pin_list *entry;
 535
 536	raw_spin_lock_irqsave(&ioapic_lock, flags);
 537	for_each_irq_pin(entry, data->irq_2_pin)
 538		__eoi_ioapic_pin(entry->apic, entry->pin, vector);
 539	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
 540}
 541
 542static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
 543{
 544	struct IO_APIC_route_entry entry;
 545
 546	/* Check delivery_mode to be sure we're not clearing an SMI pin */
 547	entry = ioapic_read_entry(apic, pin);
 548	if (entry.delivery_mode == dest_SMI)
 549		return;
 550
 551	/*
 552	 * Make sure the entry is masked and re-read the contents to check
 553	 * if it is a level triggered pin and if the remote-IRR is set.
 554	 */
 555	if (entry.mask == IOAPIC_UNMASKED) {
 556		entry.mask = IOAPIC_MASKED;
 557		ioapic_write_entry(apic, pin, entry);
 558		entry = ioapic_read_entry(apic, pin);
 559	}
 560
 561	if (entry.irr) {
 562		unsigned long flags;
 563
 564		/*
 565		 * Make sure the trigger mode is set to level. Explicit EOI
 566		 * doesn't clear the remote-IRR if the trigger mode is not
 567		 * set to level.
 568		 */
 569		if (entry.trigger == IOAPIC_EDGE) {
 570			entry.trigger = IOAPIC_LEVEL;
 571			ioapic_write_entry(apic, pin, entry);
 572		}
 573		raw_spin_lock_irqsave(&ioapic_lock, flags);
 574		__eoi_ioapic_pin(apic, pin, entry.vector);
 575		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
 576	}
 577
 578	/*
 579	 * Clear the rest of the bits in the IO-APIC RTE except for the mask
 580	 * bit.
 581	 */
 582	ioapic_mask_entry(apic, pin);
 583	entry = ioapic_read_entry(apic, pin);
 584	if (entry.irr)
 585		pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
 586		       mpc_ioapic_id(apic), pin);
 587}
 588
 589static void clear_IO_APIC (void)
 590{
 591	int apic, pin;
 592
 593	for_each_ioapic_pin(apic, pin)
 594		clear_IO_APIC_pin(apic, pin);
 595}
 596
 597#ifdef CONFIG_X86_32
 598/*
 599 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 600 * specific CPU-side IRQs.
 601 */
 602
 603#define MAX_PIRQS 8
 604static int pirq_entries[MAX_PIRQS] = {
 605	[0 ... MAX_PIRQS - 1] = -1
 606};
 607
 608static int __init ioapic_pirq_setup(char *str)
 609{
 610	int i, max;
 611	int ints[MAX_PIRQS+1];
 612
 613	get_options(str, ARRAY_SIZE(ints), ints);
 614
 615	apic_printk(APIC_VERBOSE, KERN_INFO
 616			"PIRQ redirection, working around broken MP-BIOS.\n");
 617	max = MAX_PIRQS;
 618	if (ints[0] < MAX_PIRQS)
 619		max = ints[0];
 620
 621	for (i = 0; i < max; i++) {
 622		apic_printk(APIC_VERBOSE, KERN_DEBUG
 623				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
 624		/*
 625		 * PIRQs are mapped upside down, usually.
 626		 */
 627		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
 628	}
 629	return 1;
 630}
 631
 632__setup("pirq=", ioapic_pirq_setup);
 633#endif /* CONFIG_X86_32 */
 634
 635/*
 636 * Saves all the IO-APIC RTE's
 637 */
 638int save_ioapic_entries(void)
 639{
 640	int apic, pin;
 641	int err = 0;
 642
 643	for_each_ioapic(apic) {
 644		if (!ioapics[apic].saved_registers) {
 645			err = -ENOMEM;
 646			continue;
 647		}
 648
 649		for_each_pin(apic, pin)
 650			ioapics[apic].saved_registers[pin] =
 651				ioapic_read_entry(apic, pin);
 652	}
 653
 654	return err;
 655}
 656
 657/*
 658 * Mask all IO APIC entries.
 659 */
 660void mask_ioapic_entries(void)
 661{
 662	int apic, pin;
 663
 664	for_each_ioapic(apic) {
 665		if (!ioapics[apic].saved_registers)
 666			continue;
 667
 668		for_each_pin(apic, pin) {
 669			struct IO_APIC_route_entry entry;
 670
 671			entry = ioapics[apic].saved_registers[pin];
 672			if (entry.mask == IOAPIC_UNMASKED) {
 673				entry.mask = IOAPIC_MASKED;
 674				ioapic_write_entry(apic, pin, entry);
 675			}
 676		}
 677	}
 678}
 679
 680/*
 681 * Restore IO APIC entries which was saved in the ioapic structure.
 682 */
 683int restore_ioapic_entries(void)
 684{
 685	int apic, pin;
 686
 687	for_each_ioapic(apic) {
 688		if (!ioapics[apic].saved_registers)
 689			continue;
 690
 691		for_each_pin(apic, pin)
 692			ioapic_write_entry(apic, pin,
 693					   ioapics[apic].saved_registers[pin]);
 694	}
 695	return 0;
 696}
 697
 698/*
 699 * Find the IRQ entry number of a certain pin.
 700 */
 701static int find_irq_entry(int ioapic_idx, int pin, int type)
 702{
 703	int i;
 704
 705	for (i = 0; i < mp_irq_entries; i++)
 706		if (mp_irqs[i].irqtype == type &&
 707		    (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
 708		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
 709		    mp_irqs[i].dstirq == pin)
 710			return i;
 711
 712	return -1;
 713}
 714
 715/*
 716 * Find the pin to which IRQ[irq] (ISA) is connected
 717 */
 718static int __init find_isa_irq_pin(int irq, int type)
 719{
 720	int i;
 721
 722	for (i = 0; i < mp_irq_entries; i++) {
 723		int lbus = mp_irqs[i].srcbus;
 724
 725		if (test_bit(lbus, mp_bus_not_pci) &&
 726		    (mp_irqs[i].irqtype == type) &&
 727		    (mp_irqs[i].srcbusirq == irq))
 728
 729			return mp_irqs[i].dstirq;
 730	}
 731	return -1;
 732}
 733
 734static int __init find_isa_irq_apic(int irq, int type)
 735{
 736	int i;
 737
 738	for (i = 0; i < mp_irq_entries; i++) {
 739		int lbus = mp_irqs[i].srcbus;
 740
 741		if (test_bit(lbus, mp_bus_not_pci) &&
 742		    (mp_irqs[i].irqtype == type) &&
 743		    (mp_irqs[i].srcbusirq == irq))
 744			break;
 745	}
 746
 747	if (i < mp_irq_entries) {
 748		int ioapic_idx;
 749
 750		for_each_ioapic(ioapic_idx)
 751			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
 752				return ioapic_idx;
 753	}
 754
 755	return -1;
 756}
 757
 758#ifdef CONFIG_EISA
 759/*
 760 * EISA Edge/Level control register, ELCR
 761 */
 762static int EISA_ELCR(unsigned int irq)
 763{
 764	if (irq < nr_legacy_irqs()) {
 765		unsigned int port = 0x4d0 + (irq >> 3);
 766		return (inb(port) >> (irq & 7)) & 1;
 767	}
 768	apic_printk(APIC_VERBOSE, KERN_INFO
 769			"Broken MPtable reports ISA irq %d\n", irq);
 770	return 0;
 771}
 772
 773#endif
 774
 775/* ISA interrupts are always active high edge triggered,
 776 * when listed as conforming in the MP table. */
 777
 778#define default_ISA_trigger(idx)	(IOAPIC_EDGE)
 779#define default_ISA_polarity(idx)	(IOAPIC_POL_HIGH)
 780
 781/* EISA interrupts are always polarity zero and can be edge or level
 782 * trigger depending on the ELCR value.  If an interrupt is listed as
 783 * EISA conforming in the MP table, that means its trigger type must
 784 * be read in from the ELCR */
 785
 786#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
 787#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
 788
 789/* PCI interrupts are always active low level triggered,
 790 * when listed as conforming in the MP table. */
 791
 792#define default_PCI_trigger(idx)	(IOAPIC_LEVEL)
 793#define default_PCI_polarity(idx)	(IOAPIC_POL_LOW)
 794
 795static int irq_polarity(int idx)
 796{
 797	int bus = mp_irqs[idx].srcbus;
 798
 799	/*
 800	 * Determine IRQ line polarity (high active or low active):
 801	 */
 802	switch (mp_irqs[idx].irqflag & 0x03) {
 803	case 0:
 804		/* conforms to spec, ie. bus-type dependent polarity */
 805		if (test_bit(bus, mp_bus_not_pci))
 806			return default_ISA_polarity(idx);
 807		else
 808			return default_PCI_polarity(idx);
 809	case 1:
 810		return IOAPIC_POL_HIGH;
 811	case 2:
 812		pr_warn("IOAPIC: Invalid polarity: 2, defaulting to low\n");
 813	case 3:
 
 814	default: /* Pointless default required due to do gcc stupidity */
 815		return IOAPIC_POL_LOW;
 816	}
 817}
 818
 819#ifdef CONFIG_EISA
 820static int eisa_irq_trigger(int idx, int bus, int trigger)
 821{
 822	switch (mp_bus_id_to_type[bus]) {
 823	case MP_BUS_PCI:
 824	case MP_BUS_ISA:
 825		return trigger;
 826	case MP_BUS_EISA:
 827		return default_EISA_trigger(idx);
 828	}
 829	pr_warn("IOAPIC: Invalid srcbus: %d defaulting to level\n", bus);
 830	return IOAPIC_LEVEL;
 831}
 832#else
 833static inline int eisa_irq_trigger(int idx, int bus, int trigger)
 834{
 835	return trigger;
 836}
 837#endif
 838
 839static int irq_trigger(int idx)
 840{
 841	int bus = mp_irqs[idx].srcbus;
 842	int trigger;
 843
 844	/*
 845	 * Determine IRQ trigger mode (edge or level sensitive):
 846	 */
 847	switch ((mp_irqs[idx].irqflag >> 2) & 0x03) {
 848	case 0:
 849		/* conforms to spec, ie. bus-type dependent trigger mode */
 850		if (test_bit(bus, mp_bus_not_pci))
 851			trigger = default_ISA_trigger(idx);
 852		else
 853			trigger = default_PCI_trigger(idx);
 854		/* Take EISA into account */
 855		return eisa_irq_trigger(idx, bus, trigger);
 856	case 1:
 857		return IOAPIC_EDGE;
 858	case 2:
 859		pr_warn("IOAPIC: Invalid trigger mode 2 defaulting to level\n");
 860	case 3:
 
 861	default: /* Pointless default required due to do gcc stupidity */
 862		return IOAPIC_LEVEL;
 863	}
 864}
 865
 866void ioapic_set_alloc_attr(struct irq_alloc_info *info, int node,
 867			   int trigger, int polarity)
 868{
 869	init_irq_alloc_info(info, NULL);
 870	info->type = X86_IRQ_ALLOC_TYPE_IOAPIC;
 871	info->ioapic_node = node;
 872	info->ioapic_trigger = trigger;
 873	info->ioapic_polarity = polarity;
 874	info->ioapic_valid = 1;
 875}
 876
 877#ifndef CONFIG_ACPI
 878int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity);
 879#endif
 880
 881static void ioapic_copy_alloc_attr(struct irq_alloc_info *dst,
 882				   struct irq_alloc_info *src,
 883				   u32 gsi, int ioapic_idx, int pin)
 884{
 885	int trigger, polarity;
 886
 887	copy_irq_alloc_info(dst, src);
 888	dst->type = X86_IRQ_ALLOC_TYPE_IOAPIC;
 889	dst->ioapic_id = mpc_ioapic_id(ioapic_idx);
 890	dst->ioapic_pin = pin;
 891	dst->ioapic_valid = 1;
 892	if (src && src->ioapic_valid) {
 893		dst->ioapic_node = src->ioapic_node;
 894		dst->ioapic_trigger = src->ioapic_trigger;
 895		dst->ioapic_polarity = src->ioapic_polarity;
 896	} else {
 897		dst->ioapic_node = NUMA_NO_NODE;
 898		if (acpi_get_override_irq(gsi, &trigger, &polarity) >= 0) {
 899			dst->ioapic_trigger = trigger;
 900			dst->ioapic_polarity = polarity;
 901		} else {
 902			/*
 903			 * PCI interrupts are always active low level
 904			 * triggered.
 905			 */
 906			dst->ioapic_trigger = IOAPIC_LEVEL;
 907			dst->ioapic_polarity = IOAPIC_POL_LOW;
 908		}
 909	}
 910}
 911
 912static int ioapic_alloc_attr_node(struct irq_alloc_info *info)
 913{
 914	return (info && info->ioapic_valid) ? info->ioapic_node : NUMA_NO_NODE;
 915}
 916
 917static void mp_register_handler(unsigned int irq, unsigned long trigger)
 918{
 919	irq_flow_handler_t hdl;
 920	bool fasteoi;
 921
 922	if (trigger) {
 923		irq_set_status_flags(irq, IRQ_LEVEL);
 924		fasteoi = true;
 925	} else {
 926		irq_clear_status_flags(irq, IRQ_LEVEL);
 927		fasteoi = false;
 928	}
 929
 930	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
 931	__irq_set_handler(irq, hdl, 0, fasteoi ? "fasteoi" : "edge");
 932}
 933
 934static bool mp_check_pin_attr(int irq, struct irq_alloc_info *info)
 935{
 936	struct mp_chip_data *data = irq_get_chip_data(irq);
 937
 938	/*
 939	 * setup_IO_APIC_irqs() programs all legacy IRQs with default trigger
 940	 * and polarity attirbutes. So allow the first user to reprogram the
 941	 * pin with real trigger and polarity attributes.
 942	 */
 943	if (irq < nr_legacy_irqs() && data->count == 1) {
 944		if (info->ioapic_trigger != data->trigger)
 945			mp_register_handler(irq, info->ioapic_trigger);
 946		data->entry.trigger = data->trigger = info->ioapic_trigger;
 947		data->entry.polarity = data->polarity = info->ioapic_polarity;
 948	}
 949
 950	return data->trigger == info->ioapic_trigger &&
 951	       data->polarity == info->ioapic_polarity;
 952}
 953
 954static int alloc_irq_from_domain(struct irq_domain *domain, int ioapic, u32 gsi,
 955				 struct irq_alloc_info *info)
 956{
 957	bool legacy = false;
 958	int irq = -1;
 959	int type = ioapics[ioapic].irqdomain_cfg.type;
 960
 961	switch (type) {
 962	case IOAPIC_DOMAIN_LEGACY:
 963		/*
 964		 * Dynamically allocate IRQ number for non-ISA IRQs in the first
 965		 * 16 GSIs on some weird platforms.
 966		 */
 967		if (!ioapic_initialized || gsi >= nr_legacy_irqs())
 968			irq = gsi;
 969		legacy = mp_is_legacy_irq(irq);
 970		break;
 971	case IOAPIC_DOMAIN_STRICT:
 972		irq = gsi;
 973		break;
 974	case IOAPIC_DOMAIN_DYNAMIC:
 975		break;
 976	default:
 977		WARN(1, "ioapic: unknown irqdomain type %d\n", type);
 978		return -1;
 979	}
 980
 981	return __irq_domain_alloc_irqs(domain, irq, 1,
 982				       ioapic_alloc_attr_node(info),
 983				       info, legacy, NULL);
 984}
 985
 986/*
 987 * Need special handling for ISA IRQs because there may be multiple IOAPIC pins
 988 * sharing the same ISA IRQ number and irqdomain only supports 1:1 mapping
 989 * between IOAPIC pin and IRQ number. A typical IOAPIC has 24 pins, pin 0-15 are
 990 * used for legacy IRQs and pin 16-23 are used for PCI IRQs (PIRQ A-H).
 991 * When ACPI is disabled, only legacy IRQ numbers (IRQ0-15) are available, and
 992 * some BIOSes may use MP Interrupt Source records to override IRQ numbers for
 993 * PIRQs instead of reprogramming the interrupt routing logic. Thus there may be
 994 * multiple pins sharing the same legacy IRQ number when ACPI is disabled.
 995 */
 996static int alloc_isa_irq_from_domain(struct irq_domain *domain,
 997				     int irq, int ioapic, int pin,
 998				     struct irq_alloc_info *info)
 999{
1000	struct mp_chip_data *data;
1001	struct irq_data *irq_data = irq_get_irq_data(irq);
1002	int node = ioapic_alloc_attr_node(info);
1003
1004	/*
1005	 * Legacy ISA IRQ has already been allocated, just add pin to
1006	 * the pin list assoicated with this IRQ and program the IOAPIC
1007	 * entry. The IOAPIC entry
1008	 */
1009	if (irq_data && irq_data->parent_data) {
1010		if (!mp_check_pin_attr(irq, info))
1011			return -EBUSY;
1012		if (__add_pin_to_irq_node(irq_data->chip_data, node, ioapic,
1013					  info->ioapic_pin))
1014			return -ENOMEM;
1015	} else {
 
1016		irq = __irq_domain_alloc_irqs(domain, irq, 1, node, info, true,
1017					      NULL);
1018		if (irq >= 0) {
1019			irq_data = irq_domain_get_irq_data(domain, irq);
1020			data = irq_data->chip_data;
1021			data->isa_irq = true;
1022		}
1023	}
1024
1025	return irq;
1026}
1027
1028static int mp_map_pin_to_irq(u32 gsi, int idx, int ioapic, int pin,
1029			     unsigned int flags, struct irq_alloc_info *info)
1030{
1031	int irq;
1032	bool legacy = false;
1033	struct irq_alloc_info tmp;
1034	struct mp_chip_data *data;
1035	struct irq_domain *domain = mp_ioapic_irqdomain(ioapic);
1036
1037	if (!domain)
1038		return -ENOSYS;
1039
1040	if (idx >= 0 && test_bit(mp_irqs[idx].srcbus, mp_bus_not_pci)) {
1041		irq = mp_irqs[idx].srcbusirq;
1042		legacy = mp_is_legacy_irq(irq);
1043	}
1044
1045	mutex_lock(&ioapic_mutex);
1046	if (!(flags & IOAPIC_MAP_ALLOC)) {
1047		if (!legacy) {
1048			irq = irq_find_mapping(domain, pin);
1049			if (irq == 0)
1050				irq = -ENOENT;
1051		}
1052	} else {
1053		ioapic_copy_alloc_attr(&tmp, info, gsi, ioapic, pin);
1054		if (legacy)
1055			irq = alloc_isa_irq_from_domain(domain, irq,
1056							ioapic, pin, &tmp);
1057		else if ((irq = irq_find_mapping(domain, pin)) == 0)
1058			irq = alloc_irq_from_domain(domain, ioapic, gsi, &tmp);
1059		else if (!mp_check_pin_attr(irq, &tmp))
1060			irq = -EBUSY;
1061		if (irq >= 0) {
1062			data = irq_get_chip_data(irq);
1063			data->count++;
1064		}
1065	}
1066	mutex_unlock(&ioapic_mutex);
1067
1068	return irq;
1069}
1070
1071static int pin_2_irq(int idx, int ioapic, int pin, unsigned int flags)
1072{
1073	u32 gsi = mp_pin_to_gsi(ioapic, pin);
1074
1075	/*
1076	 * Debugging check, we are in big trouble if this message pops up!
1077	 */
1078	if (mp_irqs[idx].dstirq != pin)
1079		pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
1080
1081#ifdef CONFIG_X86_32
1082	/*
1083	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
1084	 */
1085	if ((pin >= 16) && (pin <= 23)) {
1086		if (pirq_entries[pin-16] != -1) {
1087			if (!pirq_entries[pin-16]) {
1088				apic_printk(APIC_VERBOSE, KERN_DEBUG
1089						"disabling PIRQ%d\n", pin-16);
1090			} else {
1091				int irq = pirq_entries[pin-16];
1092				apic_printk(APIC_VERBOSE, KERN_DEBUG
1093						"using PIRQ%d -> IRQ %d\n",
1094						pin-16, irq);
1095				return irq;
1096			}
1097		}
1098	}
1099#endif
1100
1101	return  mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags, NULL);
1102}
1103
1104int mp_map_gsi_to_irq(u32 gsi, unsigned int flags, struct irq_alloc_info *info)
1105{
1106	int ioapic, pin, idx;
1107
1108	ioapic = mp_find_ioapic(gsi);
1109	if (ioapic < 0)
1110		return -1;
1111
1112	pin = mp_find_ioapic_pin(ioapic, gsi);
1113	idx = find_irq_entry(ioapic, pin, mp_INT);
1114	if ((flags & IOAPIC_MAP_CHECK) && idx < 0)
1115		return -1;
1116
1117	return mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags, info);
1118}
1119
1120void mp_unmap_irq(int irq)
1121{
1122	struct irq_data *irq_data = irq_get_irq_data(irq);
1123	struct mp_chip_data *data;
1124
1125	if (!irq_data || !irq_data->domain)
1126		return;
1127
1128	data = irq_data->chip_data;
1129	if (!data || data->isa_irq)
1130		return;
1131
1132	mutex_lock(&ioapic_mutex);
1133	if (--data->count == 0)
1134		irq_domain_free_irqs(irq, 1);
1135	mutex_unlock(&ioapic_mutex);
1136}
1137
1138/*
1139 * Find a specific PCI IRQ entry.
1140 * Not an __init, possibly needed by modules
1141 */
1142int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
1143{
1144	int irq, i, best_ioapic = -1, best_idx = -1;
1145
1146	apic_printk(APIC_DEBUG,
1147		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
1148		    bus, slot, pin);
1149	if (test_bit(bus, mp_bus_not_pci)) {
1150		apic_printk(APIC_VERBOSE,
1151			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
1152		return -1;
1153	}
1154
1155	for (i = 0; i < mp_irq_entries; i++) {
1156		int lbus = mp_irqs[i].srcbus;
1157		int ioapic_idx, found = 0;
1158
1159		if (bus != lbus || mp_irqs[i].irqtype != mp_INT ||
1160		    slot != ((mp_irqs[i].srcbusirq >> 2) & 0x1f))
1161			continue;
1162
1163		for_each_ioapic(ioapic_idx)
1164			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
1165			    mp_irqs[i].dstapic == MP_APIC_ALL) {
1166				found = 1;
1167				break;
1168			}
1169		if (!found)
1170			continue;
1171
1172		/* Skip ISA IRQs */
1173		irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq, 0);
1174		if (irq > 0 && !IO_APIC_IRQ(irq))
1175			continue;
1176
1177		if (pin == (mp_irqs[i].srcbusirq & 3)) {
1178			best_idx = i;
1179			best_ioapic = ioapic_idx;
1180			goto out;
1181		}
1182
1183		/*
1184		 * Use the first all-but-pin matching entry as a
1185		 * best-guess fuzzy result for broken mptables.
1186		 */
1187		if (best_idx < 0) {
1188			best_idx = i;
1189			best_ioapic = ioapic_idx;
1190		}
1191	}
1192	if (best_idx < 0)
1193		return -1;
1194
1195out:
1196	return pin_2_irq(best_idx, best_ioapic, mp_irqs[best_idx].dstirq,
1197			 IOAPIC_MAP_ALLOC);
1198}
1199EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
1200
1201static struct irq_chip ioapic_chip, ioapic_ir_chip;
1202
1203#ifdef CONFIG_X86_32
1204static inline int IO_APIC_irq_trigger(int irq)
1205{
1206	int apic, idx, pin;
1207
1208	for_each_ioapic_pin(apic, pin) {
1209		idx = find_irq_entry(apic, pin, mp_INT);
1210		if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin, 0)))
1211			return irq_trigger(idx);
1212	}
1213	/*
1214         * nonexistent IRQs are edge default
1215         */
1216	return 0;
1217}
1218#else
1219static inline int IO_APIC_irq_trigger(int irq)
1220{
1221	return 1;
1222}
1223#endif
1224
1225static void __init setup_IO_APIC_irqs(void)
1226{
1227	unsigned int ioapic, pin;
1228	int idx;
1229
1230	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
1231
1232	for_each_ioapic_pin(ioapic, pin) {
1233		idx = find_irq_entry(ioapic, pin, mp_INT);
1234		if (idx < 0)
1235			apic_printk(APIC_VERBOSE,
1236				    KERN_DEBUG " apic %d pin %d not connected\n",
1237				    mpc_ioapic_id(ioapic), pin);
1238		else
1239			pin_2_irq(idx, ioapic, pin,
1240				  ioapic ? 0 : IOAPIC_MAP_ALLOC);
1241	}
1242}
1243
1244void ioapic_zap_locks(void)
1245{
1246	raw_spin_lock_init(&ioapic_lock);
1247}
1248
1249static void io_apic_print_entries(unsigned int apic, unsigned int nr_entries)
1250{
1251	int i;
1252	char buf[256];
1253	struct IO_APIC_route_entry entry;
1254	struct IR_IO_APIC_route_entry *ir_entry = (void *)&entry;
1255
1256	printk(KERN_DEBUG "IOAPIC %d:\n", apic);
1257	for (i = 0; i <= nr_entries; i++) {
1258		entry = ioapic_read_entry(apic, i);
1259		snprintf(buf, sizeof(buf),
1260			 " pin%02x, %s, %s, %s, V(%02X), IRR(%1d), S(%1d)",
1261			 i,
1262			 entry.mask == IOAPIC_MASKED ? "disabled" : "enabled ",
1263			 entry.trigger == IOAPIC_LEVEL ? "level" : "edge ",
1264			 entry.polarity == IOAPIC_POL_LOW ? "low " : "high",
1265			 entry.vector, entry.irr, entry.delivery_status);
1266		if (ir_entry->format)
1267			printk(KERN_DEBUG "%s, remapped, I(%04X),  Z(%X)\n",
1268			       buf, (ir_entry->index << 15) | ir_entry->index,
1269			       ir_entry->zero);
1270		else
1271			printk(KERN_DEBUG "%s, %s, D(%02X), M(%1d)\n",
1272			       buf,
1273			       entry.dest_mode == IOAPIC_DEST_MODE_LOGICAL ?
1274			       "logical " : "physical",
1275			       entry.dest, entry.delivery_mode);
1276	}
1277}
1278
1279static void __init print_IO_APIC(int ioapic_idx)
1280{
1281	union IO_APIC_reg_00 reg_00;
1282	union IO_APIC_reg_01 reg_01;
1283	union IO_APIC_reg_02 reg_02;
1284	union IO_APIC_reg_03 reg_03;
1285	unsigned long flags;
1286
1287	raw_spin_lock_irqsave(&ioapic_lock, flags);
1288	reg_00.raw = io_apic_read(ioapic_idx, 0);
1289	reg_01.raw = io_apic_read(ioapic_idx, 1);
1290	if (reg_01.bits.version >= 0x10)
1291		reg_02.raw = io_apic_read(ioapic_idx, 2);
1292	if (reg_01.bits.version >= 0x20)
1293		reg_03.raw = io_apic_read(ioapic_idx, 3);
1294	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1295
1296	printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
1297	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
1298	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
1299	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
1300	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);
1301
1302	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1303	printk(KERN_DEBUG ".......     : max redirection entries: %02X\n",
1304		reg_01.bits.entries);
1305
1306	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1307	printk(KERN_DEBUG ".......     : IO APIC version: %02X\n",
1308		reg_01.bits.version);
1309
1310	/*
1311	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
1312	 * but the value of reg_02 is read as the previous read register
1313	 * value, so ignore it if reg_02 == reg_01.
1314	 */
1315	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
1316		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
1317		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
1318	}
1319
1320	/*
1321	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
1322	 * or reg_03, but the value of reg_0[23] is read as the previous read
1323	 * register value, so ignore it if reg_03 == reg_0[12].
1324	 */
1325	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
1326	    reg_03.raw != reg_01.raw) {
1327		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
1328		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
1329	}
1330
1331	printk(KERN_DEBUG ".... IRQ redirection table:\n");
1332	io_apic_print_entries(ioapic_idx, reg_01.bits.entries);
1333}
1334
1335void __init print_IO_APICs(void)
1336{
1337	int ioapic_idx;
1338	unsigned int irq;
1339
1340	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1341	for_each_ioapic(ioapic_idx)
1342		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1343		       mpc_ioapic_id(ioapic_idx),
1344		       ioapics[ioapic_idx].nr_registers);
1345
1346	/*
1347	 * We are a bit conservative about what we expect.  We have to
1348	 * know about every hardware change ASAP.
1349	 */
1350	printk(KERN_INFO "testing the IO APIC.......................\n");
1351
1352	for_each_ioapic(ioapic_idx)
1353		print_IO_APIC(ioapic_idx);
1354
1355	printk(KERN_DEBUG "IRQ to pin mappings:\n");
1356	for_each_active_irq(irq) {
1357		struct irq_pin_list *entry;
1358		struct irq_chip *chip;
1359		struct mp_chip_data *data;
1360
1361		chip = irq_get_chip(irq);
1362		if (chip != &ioapic_chip && chip != &ioapic_ir_chip)
1363			continue;
1364		data = irq_get_chip_data(irq);
1365		if (!data)
1366			continue;
1367		if (list_empty(&data->irq_2_pin))
1368			continue;
1369
1370		printk(KERN_DEBUG "IRQ%d ", irq);
1371		for_each_irq_pin(entry, data->irq_2_pin)
1372			pr_cont("-> %d:%d", entry->apic, entry->pin);
1373		pr_cont("\n");
1374	}
1375
1376	printk(KERN_INFO ".................................... done.\n");
1377}
1378
1379/* Where if anywhere is the i8259 connect in external int mode */
1380static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
1381
1382void __init enable_IO_APIC(void)
1383{
1384	int i8259_apic, i8259_pin;
1385	int apic, pin;
1386
1387	if (skip_ioapic_setup)
1388		nr_ioapics = 0;
1389
1390	if (!nr_legacy_irqs() || !nr_ioapics)
1391		return;
1392
1393	for_each_ioapic_pin(apic, pin) {
1394		/* See if any of the pins is in ExtINT mode */
1395		struct IO_APIC_route_entry entry = ioapic_read_entry(apic, pin);
1396
1397		/* If the interrupt line is enabled and in ExtInt mode
1398		 * I have found the pin where the i8259 is connected.
1399		 */
1400		if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
1401			ioapic_i8259.apic = apic;
1402			ioapic_i8259.pin  = pin;
1403			goto found_i8259;
1404		}
1405	}
1406 found_i8259:
1407	/* Look to see what if the MP table has reported the ExtINT */
1408	/* If we could not find the appropriate pin by looking at the ioapic
1409	 * the i8259 probably is not connected the ioapic but give the
1410	 * mptable a chance anyway.
1411	 */
1412	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
1413	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
1414	/* Trust the MP table if nothing is setup in the hardware */
1415	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
1416		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
1417		ioapic_i8259.pin  = i8259_pin;
1418		ioapic_i8259.apic = i8259_apic;
1419	}
1420	/* Complain if the MP table and the hardware disagree */
1421	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
1422		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
1423	{
1424		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
1425	}
1426
1427	/*
1428	 * Do not trust the IO-APIC being empty at bootup
1429	 */
1430	clear_IO_APIC();
1431}
1432
1433void native_disable_io_apic(void)
1434{
1435	/*
1436	 * If the i8259 is routed through an IOAPIC
1437	 * Put that IOAPIC in virtual wire mode
1438	 * so legacy interrupts can be delivered.
1439	 */
1440	if (ioapic_i8259.pin != -1) {
1441		struct IO_APIC_route_entry entry;
1442
1443		memset(&entry, 0, sizeof(entry));
1444		entry.mask		= IOAPIC_UNMASKED;
1445		entry.trigger		= IOAPIC_EDGE;
1446		entry.polarity		= IOAPIC_POL_HIGH;
1447		entry.dest_mode		= IOAPIC_DEST_MODE_PHYSICAL;
1448		entry.delivery_mode	= dest_ExtINT;
1449		entry.dest		= read_apic_id();
1450
1451		/*
1452		 * Add it to the IO-APIC irq-routing table:
1453		 */
1454		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1455	}
1456
1457	if (boot_cpu_has(X86_FEATURE_APIC) || apic_from_smp_config())
1458		disconnect_bsp_APIC(ioapic_i8259.pin != -1);
1459}
1460
1461/*
1462 * Not an __init, needed by the reboot code
1463 */
1464void disable_IO_APIC(void)
1465{
1466	/*
1467	 * Clear the IO-APIC before rebooting:
1468	 */
1469	clear_IO_APIC();
1470
1471	if (!nr_legacy_irqs())
1472		return;
1473
1474	x86_io_apic_ops.disable();
1475}
1476
1477#ifdef CONFIG_X86_32
1478/*
1479 * function to set the IO-APIC physical IDs based on the
1480 * values stored in the MPC table.
1481 *
1482 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
1483 */
1484void __init setup_ioapic_ids_from_mpc_nocheck(void)
1485{
1486	union IO_APIC_reg_00 reg_00;
1487	physid_mask_t phys_id_present_map;
1488	int ioapic_idx;
1489	int i;
1490	unsigned char old_id;
1491	unsigned long flags;
1492
1493	/*
1494	 * This is broken; anything with a real cpu count has to
1495	 * circumvent this idiocy regardless.
1496	 */
1497	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
1498
1499	/*
1500	 * Set the IOAPIC ID to the value stored in the MPC table.
1501	 */
1502	for_each_ioapic(ioapic_idx) {
1503		/* Read the register 0 value */
1504		raw_spin_lock_irqsave(&ioapic_lock, flags);
1505		reg_00.raw = io_apic_read(ioapic_idx, 0);
1506		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1507
1508		old_id = mpc_ioapic_id(ioapic_idx);
1509
1510		if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
1511			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
1512				ioapic_idx, mpc_ioapic_id(ioapic_idx));
1513			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
1514				reg_00.bits.ID);
1515			ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
1516		}
1517
1518		/*
1519		 * Sanity check, is the ID really free? Every APIC in a
1520		 * system must have a unique ID or we get lots of nice
1521		 * 'stuck on smp_invalidate_needed IPI wait' messages.
1522		 */
1523		if (apic->check_apicid_used(&phys_id_present_map,
1524					    mpc_ioapic_id(ioapic_idx))) {
1525			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
1526				ioapic_idx, mpc_ioapic_id(ioapic_idx));
1527			for (i = 0; i < get_physical_broadcast(); i++)
1528				if (!physid_isset(i, phys_id_present_map))
1529					break;
1530			if (i >= get_physical_broadcast())
1531				panic("Max APIC ID exceeded!\n");
1532			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
1533				i);
1534			physid_set(i, phys_id_present_map);
1535			ioapics[ioapic_idx].mp_config.apicid = i;
1536		} else {
1537			physid_mask_t tmp;
1538			apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
1539						    &tmp);
1540			apic_printk(APIC_VERBOSE, "Setting %d in the "
1541					"phys_id_present_map\n",
1542					mpc_ioapic_id(ioapic_idx));
1543			physids_or(phys_id_present_map, phys_id_present_map, tmp);
1544		}
1545
1546		/*
1547		 * We need to adjust the IRQ routing table
1548		 * if the ID changed.
1549		 */
1550		if (old_id != mpc_ioapic_id(ioapic_idx))
1551			for (i = 0; i < mp_irq_entries; i++)
1552				if (mp_irqs[i].dstapic == old_id)
1553					mp_irqs[i].dstapic
1554						= mpc_ioapic_id(ioapic_idx);
1555
1556		/*
1557		 * Update the ID register according to the right value
1558		 * from the MPC table if they are different.
1559		 */
1560		if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
1561			continue;
1562
1563		apic_printk(APIC_VERBOSE, KERN_INFO
1564			"...changing IO-APIC physical APIC ID to %d ...",
1565			mpc_ioapic_id(ioapic_idx));
1566
1567		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
1568		raw_spin_lock_irqsave(&ioapic_lock, flags);
1569		io_apic_write(ioapic_idx, 0, reg_00.raw);
1570		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1571
1572		/*
1573		 * Sanity check
1574		 */
1575		raw_spin_lock_irqsave(&ioapic_lock, flags);
1576		reg_00.raw = io_apic_read(ioapic_idx, 0);
1577		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1578		if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
1579			pr_cont("could not set ID!\n");
1580		else
1581			apic_printk(APIC_VERBOSE, " ok.\n");
1582	}
1583}
1584
1585void __init setup_ioapic_ids_from_mpc(void)
1586{
1587
1588	if (acpi_ioapic)
1589		return;
1590	/*
1591	 * Don't check I/O APIC IDs for xAPIC systems.  They have
1592	 * no meaning without the serial APIC bus.
1593	 */
1594	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
1595		|| APIC_XAPIC(boot_cpu_apic_version))
1596		return;
1597	setup_ioapic_ids_from_mpc_nocheck();
1598}
1599#endif
1600
1601int no_timer_check __initdata;
1602
1603static int __init notimercheck(char *s)
1604{
1605	no_timer_check = 1;
1606	return 1;
1607}
1608__setup("no_timer_check", notimercheck);
1609
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1610/*
1611 * There is a nasty bug in some older SMP boards, their mptable lies
1612 * about the timer IRQ. We do the following to work around the situation:
1613 *
1614 *	- timer IRQ defaults to IO-APIC IRQ
1615 *	- if this function detects that timer IRQs are defunct, then we fall
1616 *	  back to ISA timer IRQs
1617 */
1618static int __init timer_irq_works(void)
1619{
1620	unsigned long t1 = jiffies;
1621	unsigned long flags;
1622
1623	if (no_timer_check)
1624		return 1;
1625
1626	local_save_flags(flags);
1627	local_irq_enable();
1628	/* Let ten ticks pass... */
1629	mdelay((10 * 1000) / HZ);
 
 
 
 
1630	local_irq_restore(flags);
1631
1632	/*
1633	 * Expect a few ticks at least, to be sure some possible
1634	 * glue logic does not lock up after one or two first
1635	 * ticks in a non-ExtINT mode.  Also the local APIC
1636	 * might have cached one ExtINT interrupt.  Finally, at
1637	 * least one tick may be lost due to delays.
1638	 */
1639
1640	/* jiffies wrap? */
1641	if (time_after(jiffies, t1 + 4))
1642		return 1;
1643	return 0;
1644}
1645
1646/*
1647 * In the SMP+IOAPIC case it might happen that there are an unspecified
1648 * number of pending IRQ events unhandled. These cases are very rare,
1649 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
1650 * better to do it this way as thus we do not have to be aware of
1651 * 'pending' interrupts in the IRQ path, except at this point.
1652 */
1653/*
1654 * Edge triggered needs to resend any interrupt
1655 * that was delayed but this is now handled in the device
1656 * independent code.
1657 */
1658
1659/*
1660 * Starting up a edge-triggered IO-APIC interrupt is
1661 * nasty - we need to make sure that we get the edge.
1662 * If it is already asserted for some reason, we need
1663 * return 1 to indicate that is was pending.
1664 *
1665 * This is not complete - we should be able to fake
1666 * an edge even if it isn't on the 8259A...
1667 */
1668static unsigned int startup_ioapic_irq(struct irq_data *data)
1669{
1670	int was_pending = 0, irq = data->irq;
1671	unsigned long flags;
1672
1673	raw_spin_lock_irqsave(&ioapic_lock, flags);
1674	if (irq < nr_legacy_irqs()) {
1675		legacy_pic->mask(irq);
1676		if (legacy_pic->irq_pending(irq))
1677			was_pending = 1;
1678	}
1679	__unmask_ioapic(data->chip_data);
1680	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1681
1682	return was_pending;
1683}
1684
1685atomic_t irq_mis_count;
1686
1687#ifdef CONFIG_GENERIC_PENDING_IRQ
1688static bool io_apic_level_ack_pending(struct mp_chip_data *data)
1689{
1690	struct irq_pin_list *entry;
1691	unsigned long flags;
1692
1693	raw_spin_lock_irqsave(&ioapic_lock, flags);
1694	for_each_irq_pin(entry, data->irq_2_pin) {
1695		unsigned int reg;
1696		int pin;
1697
1698		pin = entry->pin;
1699		reg = io_apic_read(entry->apic, 0x10 + pin*2);
1700		/* Is the remote IRR bit set? */
1701		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
1702			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1703			return true;
1704		}
1705	}
1706	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1707
1708	return false;
1709}
1710
1711static inline bool ioapic_irqd_mask(struct irq_data *data)
1712{
1713	/* If we are moving the irq we need to mask it */
1714	if (unlikely(irqd_is_setaffinity_pending(data))) {
1715		mask_ioapic_irq(data);
1716		return true;
1717	}
1718	return false;
1719}
1720
1721static inline void ioapic_irqd_unmask(struct irq_data *data, bool masked)
1722{
1723	if (unlikely(masked)) {
1724		/* Only migrate the irq if the ack has been received.
1725		 *
1726		 * On rare occasions the broadcast level triggered ack gets
1727		 * delayed going to ioapics, and if we reprogram the
1728		 * vector while Remote IRR is still set the irq will never
1729		 * fire again.
1730		 *
1731		 * To prevent this scenario we read the Remote IRR bit
1732		 * of the ioapic.  This has two effects.
1733		 * - On any sane system the read of the ioapic will
1734		 *   flush writes (and acks) going to the ioapic from
1735		 *   this cpu.
1736		 * - We get to see if the ACK has actually been delivered.
1737		 *
1738		 * Based on failed experiments of reprogramming the
1739		 * ioapic entry from outside of irq context starting
1740		 * with masking the ioapic entry and then polling until
1741		 * Remote IRR was clear before reprogramming the
1742		 * ioapic I don't trust the Remote IRR bit to be
1743		 * completey accurate.
1744		 *
1745		 * However there appears to be no other way to plug
1746		 * this race, so if the Remote IRR bit is not
1747		 * accurate and is causing problems then it is a hardware bug
1748		 * and you can go talk to the chipset vendor about it.
1749		 */
1750		if (!io_apic_level_ack_pending(data->chip_data))
1751			irq_move_masked_irq(data);
1752		unmask_ioapic_irq(data);
1753	}
1754}
1755#else
1756static inline bool ioapic_irqd_mask(struct irq_data *data)
1757{
1758	return false;
1759}
1760static inline void ioapic_irqd_unmask(struct irq_data *data, bool masked)
1761{
1762}
1763#endif
1764
1765static void ioapic_ack_level(struct irq_data *irq_data)
1766{
1767	struct irq_cfg *cfg = irqd_cfg(irq_data);
1768	unsigned long v;
1769	bool masked;
1770	int i;
1771
1772	irq_complete_move(cfg);
1773	masked = ioapic_irqd_mask(irq_data);
1774
1775	/*
1776	 * It appears there is an erratum which affects at least version 0x11
1777	 * of I/O APIC (that's the 82093AA and cores integrated into various
1778	 * chipsets).  Under certain conditions a level-triggered interrupt is
1779	 * erroneously delivered as edge-triggered one but the respective IRR
1780	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
1781	 * message but it will never arrive and further interrupts are blocked
1782	 * from the source.  The exact reason is so far unknown, but the
1783	 * phenomenon was observed when two consecutive interrupt requests
1784	 * from a given source get delivered to the same CPU and the source is
1785	 * temporarily disabled in between.
1786	 *
1787	 * A workaround is to simulate an EOI message manually.  We achieve it
1788	 * by setting the trigger mode to edge and then to level when the edge
1789	 * trigger mode gets detected in the TMR of a local APIC for a
1790	 * level-triggered interrupt.  We mask the source for the time of the
1791	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
1792	 * The idea is from Manfred Spraul.  --macro
1793	 *
1794	 * Also in the case when cpu goes offline, fixup_irqs() will forward
1795	 * any unhandled interrupt on the offlined cpu to the new cpu
1796	 * destination that is handling the corresponding interrupt. This
1797	 * interrupt forwarding is done via IPI's. Hence, in this case also
1798	 * level-triggered io-apic interrupt will be seen as an edge
1799	 * interrupt in the IRR. And we can't rely on the cpu's EOI
1800	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
1801	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
1802	 * supporting EOI register, we do an explicit EOI to clear the
1803	 * remote IRR and on IO-APIC's which don't have an EOI register,
1804	 * we use the above logic (mask+edge followed by unmask+level) from
1805	 * Manfred Spraul to clear the remote IRR.
1806	 */
1807	i = cfg->vector;
1808	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
1809
1810	/*
1811	 * We must acknowledge the irq before we move it or the acknowledge will
1812	 * not propagate properly.
1813	 */
1814	ack_APIC_irq();
1815
1816	/*
1817	 * Tail end of clearing remote IRR bit (either by delivering the EOI
1818	 * message via io-apic EOI register write or simulating it using
1819	 * mask+edge followed by unnask+level logic) manually when the
1820	 * level triggered interrupt is seen as the edge triggered interrupt
1821	 * at the cpu.
1822	 */
1823	if (!(v & (1 << (i & 0x1f)))) {
1824		atomic_inc(&irq_mis_count);
1825		eoi_ioapic_pin(cfg->vector, irq_data->chip_data);
1826	}
1827
1828	ioapic_irqd_unmask(irq_data, masked);
1829}
1830
1831static void ioapic_ir_ack_level(struct irq_data *irq_data)
1832{
1833	struct mp_chip_data *data = irq_data->chip_data;
1834
1835	/*
1836	 * Intr-remapping uses pin number as the virtual vector
1837	 * in the RTE. Actual vector is programmed in
1838	 * intr-remapping table entry. Hence for the io-apic
1839	 * EOI we use the pin number.
1840	 */
1841	ack_APIC_irq();
1842	eoi_ioapic_pin(data->entry.vector, data);
1843}
1844
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1845static int ioapic_set_affinity(struct irq_data *irq_data,
1846			       const struct cpumask *mask, bool force)
1847{
1848	struct irq_data *parent = irq_data->parent_data;
1849	struct mp_chip_data *data = irq_data->chip_data;
1850	struct irq_pin_list *entry;
1851	struct irq_cfg *cfg;
1852	unsigned long flags;
1853	int ret;
1854
1855	ret = parent->chip->irq_set_affinity(parent, mask, force);
1856	raw_spin_lock_irqsave(&ioapic_lock, flags);
1857	if (ret >= 0 && ret != IRQ_SET_MASK_OK_DONE) {
1858		cfg = irqd_cfg(irq_data);
1859		data->entry.dest = cfg->dest_apicid;
1860		data->entry.vector = cfg->vector;
1861		for_each_irq_pin(entry, data->irq_2_pin)
1862			__ioapic_write_entry(entry->apic, entry->pin,
1863					     data->entry);
1864	}
1865	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1866
1867	return ret;
1868}
1869
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1870static struct irq_chip ioapic_chip __read_mostly = {
1871	.name			= "IO-APIC",
1872	.irq_startup		= startup_ioapic_irq,
1873	.irq_mask		= mask_ioapic_irq,
1874	.irq_unmask		= unmask_ioapic_irq,
1875	.irq_ack		= irq_chip_ack_parent,
1876	.irq_eoi		= ioapic_ack_level,
1877	.irq_set_affinity	= ioapic_set_affinity,
 
 
1878	.flags			= IRQCHIP_SKIP_SET_WAKE,
1879};
1880
1881static struct irq_chip ioapic_ir_chip __read_mostly = {
1882	.name			= "IR-IO-APIC",
1883	.irq_startup		= startup_ioapic_irq,
1884	.irq_mask		= mask_ioapic_irq,
1885	.irq_unmask		= unmask_ioapic_irq,
1886	.irq_ack		= irq_chip_ack_parent,
1887	.irq_eoi		= ioapic_ir_ack_level,
1888	.irq_set_affinity	= ioapic_set_affinity,
 
 
1889	.flags			= IRQCHIP_SKIP_SET_WAKE,
1890};
1891
1892static inline void init_IO_APIC_traps(void)
1893{
1894	struct irq_cfg *cfg;
1895	unsigned int irq;
1896
1897	for_each_active_irq(irq) {
1898		cfg = irq_cfg(irq);
1899		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
1900			/*
1901			 * Hmm.. We don't have an entry for this,
1902			 * so default to an old-fashioned 8259
1903			 * interrupt if we can..
1904			 */
1905			if (irq < nr_legacy_irqs())
1906				legacy_pic->make_irq(irq);
1907			else
1908				/* Strange. Oh, well.. */
1909				irq_set_chip(irq, &no_irq_chip);
1910		}
1911	}
1912}
1913
1914/*
1915 * The local APIC irq-chip implementation:
1916 */
1917
1918static void mask_lapic_irq(struct irq_data *data)
1919{
1920	unsigned long v;
1921
1922	v = apic_read(APIC_LVT0);
1923	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
1924}
1925
1926static void unmask_lapic_irq(struct irq_data *data)
1927{
1928	unsigned long v;
1929
1930	v = apic_read(APIC_LVT0);
1931	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
1932}
1933
1934static void ack_lapic_irq(struct irq_data *data)
1935{
1936	ack_APIC_irq();
1937}
1938
1939static struct irq_chip lapic_chip __read_mostly = {
1940	.name		= "local-APIC",
1941	.irq_mask	= mask_lapic_irq,
1942	.irq_unmask	= unmask_lapic_irq,
1943	.irq_ack	= ack_lapic_irq,
1944};
1945
1946static void lapic_register_intr(int irq)
1947{
1948	irq_clear_status_flags(irq, IRQ_LEVEL);
1949	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
1950				      "edge");
1951}
1952
1953/*
1954 * This looks a bit hackish but it's about the only one way of sending
1955 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
1956 * not support the ExtINT mode, unfortunately.  We need to send these
1957 * cycles as some i82489DX-based boards have glue logic that keeps the
1958 * 8259A interrupt line asserted until INTA.  --macro
1959 */
1960static inline void __init unlock_ExtINT_logic(void)
1961{
1962	int apic, pin, i;
1963	struct IO_APIC_route_entry entry0, entry1;
1964	unsigned char save_control, save_freq_select;
1965
1966	pin  = find_isa_irq_pin(8, mp_INT);
1967	if (pin == -1) {
1968		WARN_ON_ONCE(1);
1969		return;
1970	}
1971	apic = find_isa_irq_apic(8, mp_INT);
1972	if (apic == -1) {
1973		WARN_ON_ONCE(1);
1974		return;
1975	}
1976
1977	entry0 = ioapic_read_entry(apic, pin);
1978	clear_IO_APIC_pin(apic, pin);
1979
1980	memset(&entry1, 0, sizeof(entry1));
1981
1982	entry1.dest_mode = IOAPIC_DEST_MODE_PHYSICAL;
1983	entry1.mask = IOAPIC_UNMASKED;
1984	entry1.dest = hard_smp_processor_id();
1985	entry1.delivery_mode = dest_ExtINT;
1986	entry1.polarity = entry0.polarity;
1987	entry1.trigger = IOAPIC_EDGE;
1988	entry1.vector = 0;
1989
1990	ioapic_write_entry(apic, pin, entry1);
1991
1992	save_control = CMOS_READ(RTC_CONTROL);
1993	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
1994	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
1995		   RTC_FREQ_SELECT);
1996	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
1997
1998	i = 100;
1999	while (i-- > 0) {
2000		mdelay(10);
2001		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
2002			i -= 10;
2003	}
2004
2005	CMOS_WRITE(save_control, RTC_CONTROL);
2006	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2007	clear_IO_APIC_pin(apic, pin);
2008
2009	ioapic_write_entry(apic, pin, entry0);
2010}
2011
2012static int disable_timer_pin_1 __initdata;
2013/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2014static int __init disable_timer_pin_setup(char *arg)
2015{
2016	disable_timer_pin_1 = 1;
2017	return 0;
2018}
2019early_param("disable_timer_pin_1", disable_timer_pin_setup);
2020
2021static int mp_alloc_timer_irq(int ioapic, int pin)
2022{
2023	int irq = -1;
2024	struct irq_domain *domain = mp_ioapic_irqdomain(ioapic);
2025
2026	if (domain) {
2027		struct irq_alloc_info info;
2028
2029		ioapic_set_alloc_attr(&info, NUMA_NO_NODE, 0, 0);
2030		info.ioapic_id = mpc_ioapic_id(ioapic);
2031		info.ioapic_pin = pin;
2032		mutex_lock(&ioapic_mutex);
2033		irq = alloc_isa_irq_from_domain(domain, 0, ioapic, pin, &info);
2034		mutex_unlock(&ioapic_mutex);
2035	}
2036
2037	return irq;
2038}
2039
2040/*
2041 * This code may look a bit paranoid, but it's supposed to cooperate with
2042 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
2043 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
2044 * fanatically on his truly buggy board.
2045 *
2046 * FIXME: really need to revamp this for all platforms.
2047 */
2048static inline void __init check_timer(void)
2049{
2050	struct irq_data *irq_data = irq_get_irq_data(0);
2051	struct mp_chip_data *data = irq_data->chip_data;
2052	struct irq_cfg *cfg = irqd_cfg(irq_data);
2053	int node = cpu_to_node(0);
2054	int apic1, pin1, apic2, pin2;
2055	unsigned long flags;
2056	int no_pin1 = 0;
2057
 
 
 
2058	local_irq_save(flags);
2059
2060	/*
2061	 * get/set the timer IRQ vector:
2062	 */
2063	legacy_pic->mask(0);
2064
2065	/*
2066	 * As IRQ0 is to be enabled in the 8259A, the virtual
2067	 * wire has to be disabled in the local APIC.  Also
2068	 * timer interrupts need to be acknowledged manually in
2069	 * the 8259A for the i82489DX when using the NMI
2070	 * watchdog as that APIC treats NMIs as level-triggered.
2071	 * The AEOI mode will finish them in the 8259A
2072	 * automatically.
2073	 */
2074	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2075	legacy_pic->init(1);
2076
2077	pin1  = find_isa_irq_pin(0, mp_INT);
2078	apic1 = find_isa_irq_apic(0, mp_INT);
2079	pin2  = ioapic_i8259.pin;
2080	apic2 = ioapic_i8259.apic;
2081
2082	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
2083		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2084		    cfg->vector, apic1, pin1, apic2, pin2);
2085
2086	/*
2087	 * Some BIOS writers are clueless and report the ExtINTA
2088	 * I/O APIC input from the cascaded 8259A as the timer
2089	 * interrupt input.  So just in case, if only one pin
2090	 * was found above, try it both directly and through the
2091	 * 8259A.
2092	 */
2093	if (pin1 == -1) {
2094		panic_if_irq_remap("BIOS bug: timer not connected to IO-APIC");
2095		pin1 = pin2;
2096		apic1 = apic2;
2097		no_pin1 = 1;
2098	} else if (pin2 == -1) {
2099		pin2 = pin1;
2100		apic2 = apic1;
2101	}
2102
2103	if (pin1 != -1) {
2104		/* Ok, does IRQ0 through the IOAPIC work? */
2105		if (no_pin1) {
2106			mp_alloc_timer_irq(apic1, pin1);
2107		} else {
2108			/*
2109			 * for edge trigger, it's already unmasked,
2110			 * so only need to unmask if it is level-trigger
2111			 * do we really have level trigger timer?
2112			 */
2113			int idx;
2114			idx = find_irq_entry(apic1, pin1, mp_INT);
2115			if (idx != -1 && irq_trigger(idx))
2116				unmask_ioapic_irq(irq_get_chip_data(0));
2117		}
2118		irq_domain_deactivate_irq(irq_data);
2119		irq_domain_activate_irq(irq_data);
2120		if (timer_irq_works()) {
2121			if (disable_timer_pin_1 > 0)
2122				clear_IO_APIC_pin(0, pin1);
2123			goto out;
2124		}
2125		panic_if_irq_remap("timer doesn't work through Interrupt-remapped IO-APIC");
2126		local_irq_disable();
2127		clear_IO_APIC_pin(apic1, pin1);
2128		if (!no_pin1)
2129			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
2130				    "8254 timer not connected to IO-APIC\n");
2131
2132		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
2133			    "(IRQ0) through the 8259A ...\n");
2134		apic_printk(APIC_QUIET, KERN_INFO
2135			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
2136		/*
2137		 * legacy devices should be connected to IO APIC #0
2138		 */
2139		replace_pin_at_irq_node(data, node, apic1, pin1, apic2, pin2);
2140		irq_domain_deactivate_irq(irq_data);
2141		irq_domain_activate_irq(irq_data);
2142		legacy_pic->unmask(0);
2143		if (timer_irq_works()) {
2144			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2145			goto out;
2146		}
2147		/*
2148		 * Cleanup, just in case ...
2149		 */
2150		local_irq_disable();
2151		legacy_pic->mask(0);
2152		clear_IO_APIC_pin(apic2, pin2);
2153		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
2154	}
2155
2156	apic_printk(APIC_QUIET, KERN_INFO
2157		    "...trying to set up timer as Virtual Wire IRQ...\n");
2158
2159	lapic_register_intr(0);
2160	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2161	legacy_pic->unmask(0);
2162
2163	if (timer_irq_works()) {
2164		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2165		goto out;
2166	}
2167	local_irq_disable();
2168	legacy_pic->mask(0);
2169	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2170	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
2171
2172	apic_printk(APIC_QUIET, KERN_INFO
2173		    "...trying to set up timer as ExtINT IRQ...\n");
2174
2175	legacy_pic->init(0);
2176	legacy_pic->make_irq(0);
2177	apic_write(APIC_LVT0, APIC_DM_EXTINT);
2178
2179	unlock_ExtINT_logic();
2180
2181	if (timer_irq_works()) {
2182		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2183		goto out;
2184	}
2185	local_irq_disable();
2186	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2187	if (apic_is_x2apic_enabled())
2188		apic_printk(APIC_QUIET, KERN_INFO
2189			    "Perhaps problem with the pre-enabled x2apic mode\n"
2190			    "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
2191	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2192		"report.  Then try booting with the 'noapic' option.\n");
2193out:
2194	local_irq_restore(flags);
2195}
2196
2197/*
2198 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
2199 * to devices.  However there may be an I/O APIC pin available for
2200 * this interrupt regardless.  The pin may be left unconnected, but
2201 * typically it will be reused as an ExtINT cascade interrupt for
2202 * the master 8259A.  In the MPS case such a pin will normally be
2203 * reported as an ExtINT interrupt in the MP table.  With ACPI
2204 * there is no provision for ExtINT interrupts, and in the absence
2205 * of an override it would be treated as an ordinary ISA I/O APIC
2206 * interrupt, that is edge-triggered and unmasked by default.  We
2207 * used to do this, but it caused problems on some systems because
2208 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
2209 * the same ExtINT cascade interrupt to drive the local APIC of the
2210 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
2211 * the I/O APIC in all cases now.  No actual device should request
2212 * it anyway.  --macro
2213 */
2214#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
2215
2216static int mp_irqdomain_create(int ioapic)
2217{
2218	struct irq_alloc_info info;
2219	struct irq_domain *parent;
2220	int hwirqs = mp_ioapic_pin_count(ioapic);
2221	struct ioapic *ip = &ioapics[ioapic];
2222	struct ioapic_domain_cfg *cfg = &ip->irqdomain_cfg;
2223	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);
 
 
2224
2225	if (cfg->type == IOAPIC_DOMAIN_INVALID)
2226		return 0;
2227
2228	init_irq_alloc_info(&info, NULL);
2229	info.type = X86_IRQ_ALLOC_TYPE_IOAPIC;
2230	info.ioapic_id = mpc_ioapic_id(ioapic);
2231	parent = irq_remapping_get_ir_irq_domain(&info);
2232	if (!parent)
2233		parent = x86_vector_domain;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2234
2235	ip->irqdomain = irq_domain_add_linear(cfg->dev, hwirqs, cfg->ops,
2236					      (void *)(long)ioapic);
2237	if (!ip->irqdomain)
2238		return -ENOMEM;
2239
2240	ip->irqdomain->parent = parent;
2241
2242	if (cfg->type == IOAPIC_DOMAIN_LEGACY ||
2243	    cfg->type == IOAPIC_DOMAIN_STRICT)
2244		ioapic_dynirq_base = max(ioapic_dynirq_base,
2245					 gsi_cfg->gsi_end + 1);
2246
2247	return 0;
2248}
2249
2250static void ioapic_destroy_irqdomain(int idx)
2251{
2252	if (ioapics[idx].irqdomain) {
2253		irq_domain_remove(ioapics[idx].irqdomain);
2254		ioapics[idx].irqdomain = NULL;
2255	}
2256}
2257
2258void __init setup_IO_APIC(void)
2259{
2260	int ioapic;
2261
2262	if (skip_ioapic_setup || !nr_ioapics)
2263		return;
2264
2265	io_apic_irqs = nr_legacy_irqs() ? ~PIC_IRQS : ~0UL;
2266
2267	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
2268	for_each_ioapic(ioapic)
2269		BUG_ON(mp_irqdomain_create(ioapic));
2270
2271	/*
2272         * Set up IO-APIC IRQ routing.
2273         */
2274	x86_init.mpparse.setup_ioapic_ids();
2275
2276	sync_Arb_IDs();
2277	setup_IO_APIC_irqs();
2278	init_IO_APIC_traps();
2279	if (nr_legacy_irqs())
2280		check_timer();
2281
2282	ioapic_initialized = 1;
2283}
2284
2285static void resume_ioapic_id(int ioapic_idx)
2286{
2287	unsigned long flags;
2288	union IO_APIC_reg_00 reg_00;
2289
2290	raw_spin_lock_irqsave(&ioapic_lock, flags);
2291	reg_00.raw = io_apic_read(ioapic_idx, 0);
2292	if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
2293		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
2294		io_apic_write(ioapic_idx, 0, reg_00.raw);
2295	}
2296	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2297}
2298
2299static void ioapic_resume(void)
2300{
2301	int ioapic_idx;
2302
2303	for_each_ioapic_reverse(ioapic_idx)
2304		resume_ioapic_id(ioapic_idx);
2305
2306	restore_ioapic_entries();
2307}
2308
2309static struct syscore_ops ioapic_syscore_ops = {
2310	.suspend = save_ioapic_entries,
2311	.resume = ioapic_resume,
2312};
2313
2314static int __init ioapic_init_ops(void)
2315{
2316	register_syscore_ops(&ioapic_syscore_ops);
2317
2318	return 0;
2319}
2320
2321device_initcall(ioapic_init_ops);
2322
2323static int io_apic_get_redir_entries(int ioapic)
2324{
2325	union IO_APIC_reg_01	reg_01;
2326	unsigned long flags;
2327
2328	raw_spin_lock_irqsave(&ioapic_lock, flags);
2329	reg_01.raw = io_apic_read(ioapic, 1);
2330	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2331
2332	/* The register returns the maximum index redir index
2333	 * supported, which is one less than the total number of redir
2334	 * entries.
2335	 */
2336	return reg_01.bits.entries + 1;
2337}
2338
2339unsigned int arch_dynirq_lower_bound(unsigned int from)
2340{
2341	/*
2342	 * dmar_alloc_hwirq() may be called before setup_IO_APIC(), so use
2343	 * gsi_top if ioapic_dynirq_base hasn't been initialized yet.
2344	 */
2345	return ioapic_initialized ? ioapic_dynirq_base : gsi_top;
 
 
 
 
 
 
2346}
2347
2348#ifdef CONFIG_X86_32
2349static int io_apic_get_unique_id(int ioapic, int apic_id)
2350{
2351	union IO_APIC_reg_00 reg_00;
2352	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
2353	physid_mask_t tmp;
2354	unsigned long flags;
2355	int i = 0;
2356
2357	/*
2358	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
2359	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
2360	 * supports up to 16 on one shared APIC bus.
2361	 *
2362	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
2363	 *      advantage of new APIC bus architecture.
2364	 */
2365
2366	if (physids_empty(apic_id_map))
2367		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
2368
2369	raw_spin_lock_irqsave(&ioapic_lock, flags);
2370	reg_00.raw = io_apic_read(ioapic, 0);
2371	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2372
2373	if (apic_id >= get_physical_broadcast()) {
2374		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
2375			"%d\n", ioapic, apic_id, reg_00.bits.ID);
2376		apic_id = reg_00.bits.ID;
2377	}
2378
2379	/*
2380	 * Every APIC in a system must have a unique ID or we get lots of nice
2381	 * 'stuck on smp_invalidate_needed IPI wait' messages.
2382	 */
2383	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
2384
2385		for (i = 0; i < get_physical_broadcast(); i++) {
2386			if (!apic->check_apicid_used(&apic_id_map, i))
2387				break;
2388		}
2389
2390		if (i == get_physical_broadcast())
2391			panic("Max apic_id exceeded!\n");
2392
2393		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
2394			"trying %d\n", ioapic, apic_id, i);
2395
2396		apic_id = i;
2397	}
2398
2399	apic->apicid_to_cpu_present(apic_id, &tmp);
2400	physids_or(apic_id_map, apic_id_map, tmp);
2401
2402	if (reg_00.bits.ID != apic_id) {
2403		reg_00.bits.ID = apic_id;
2404
2405		raw_spin_lock_irqsave(&ioapic_lock, flags);
2406		io_apic_write(ioapic, 0, reg_00.raw);
2407		reg_00.raw = io_apic_read(ioapic, 0);
2408		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2409
2410		/* Sanity check */
2411		if (reg_00.bits.ID != apic_id) {
2412			pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
2413			       ioapic);
2414			return -1;
2415		}
2416	}
2417
2418	apic_printk(APIC_VERBOSE, KERN_INFO
2419			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
2420
2421	return apic_id;
2422}
2423
2424static u8 io_apic_unique_id(int idx, u8 id)
2425{
2426	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
2427	    !APIC_XAPIC(boot_cpu_apic_version))
2428		return io_apic_get_unique_id(idx, id);
2429	else
2430		return id;
2431}
2432#else
2433static u8 io_apic_unique_id(int idx, u8 id)
2434{
2435	union IO_APIC_reg_00 reg_00;
2436	DECLARE_BITMAP(used, 256);
2437	unsigned long flags;
2438	u8 new_id;
2439	int i;
2440
2441	bitmap_zero(used, 256);
2442	for_each_ioapic(i)
2443		__set_bit(mpc_ioapic_id(i), used);
2444
2445	/* Hand out the requested id if available */
2446	if (!test_bit(id, used))
2447		return id;
2448
2449	/*
2450	 * Read the current id from the ioapic and keep it if
2451	 * available.
2452	 */
2453	raw_spin_lock_irqsave(&ioapic_lock, flags);
2454	reg_00.raw = io_apic_read(idx, 0);
2455	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2456	new_id = reg_00.bits.ID;
2457	if (!test_bit(new_id, used)) {
2458		apic_printk(APIC_VERBOSE, KERN_INFO
2459			"IOAPIC[%d]: Using reg apic_id %d instead of %d\n",
2460			 idx, new_id, id);
2461		return new_id;
2462	}
2463
2464	/*
2465	 * Get the next free id and write it to the ioapic.
2466	 */
2467	new_id = find_first_zero_bit(used, 256);
2468	reg_00.bits.ID = new_id;
2469	raw_spin_lock_irqsave(&ioapic_lock, flags);
2470	io_apic_write(idx, 0, reg_00.raw);
2471	reg_00.raw = io_apic_read(idx, 0);
2472	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2473	/* Sanity check */
2474	BUG_ON(reg_00.bits.ID != new_id);
2475
2476	return new_id;
2477}
2478#endif
2479
2480static int io_apic_get_version(int ioapic)
2481{
2482	union IO_APIC_reg_01	reg_01;
2483	unsigned long flags;
2484
2485	raw_spin_lock_irqsave(&ioapic_lock, flags);
2486	reg_01.raw = io_apic_read(ioapic, 1);
2487	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2488
2489	return reg_01.bits.version;
2490}
2491
2492int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
2493{
2494	int ioapic, pin, idx;
2495
2496	if (skip_ioapic_setup)
2497		return -1;
2498
2499	ioapic = mp_find_ioapic(gsi);
2500	if (ioapic < 0)
2501		return -1;
2502
2503	pin = mp_find_ioapic_pin(ioapic, gsi);
2504	if (pin < 0)
2505		return -1;
2506
2507	idx = find_irq_entry(ioapic, pin, mp_INT);
2508	if (idx < 0)
2509		return -1;
2510
2511	*trigger = irq_trigger(idx);
2512	*polarity = irq_polarity(idx);
2513	return 0;
2514}
2515
2516/*
2517 * This function currently is only a helper for the i386 smp boot process where
2518 * we need to reprogram the ioredtbls to cater for the cpus which have come online
2519 * so mask in all cases should simply be apic->target_cpus()
2520 */
2521#ifdef CONFIG_SMP
2522void __init setup_ioapic_dest(void)
2523{
2524	int pin, ioapic, irq, irq_entry;
2525	const struct cpumask *mask;
2526	struct irq_desc *desc;
2527	struct irq_data *idata;
2528	struct irq_chip *chip;
2529
2530	if (skip_ioapic_setup == 1)
2531		return;
2532
2533	for_each_ioapic_pin(ioapic, pin) {
2534		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
2535		if (irq_entry == -1)
2536			continue;
2537
2538		irq = pin_2_irq(irq_entry, ioapic, pin, 0);
2539		if (irq < 0 || !mp_init_irq_at_boot(ioapic, irq))
2540			continue;
2541
2542		desc = irq_to_desc(irq);
2543		raw_spin_lock_irq(&desc->lock);
2544		idata = irq_desc_get_irq_data(desc);
2545
2546		/*
2547		 * Honour affinities which have been set in early boot
2548		 */
2549		if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
2550			mask = irq_data_get_affinity_mask(idata);
2551		else
2552			mask = apic->target_cpus();
2553
2554		chip = irq_data_get_irq_chip(idata);
2555		/* Might be lapic_chip for irq 0 */
2556		if (chip->irq_set_affinity)
2557			chip->irq_set_affinity(idata, mask, false);
2558		raw_spin_unlock_irq(&desc->lock);
2559	}
2560}
2561#endif
2562
2563#define IOAPIC_RESOURCE_NAME_SIZE 11
2564
2565static struct resource *ioapic_resources;
2566
2567static struct resource * __init ioapic_setup_resources(void)
2568{
2569	unsigned long n;
2570	struct resource *res;
2571	char *mem;
2572	int i;
2573
2574	if (nr_ioapics == 0)
2575		return NULL;
2576
2577	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
2578	n *= nr_ioapics;
2579
2580	mem = alloc_bootmem(n);
 
 
2581	res = (void *)mem;
2582
2583	mem += sizeof(struct resource) * nr_ioapics;
2584
2585	for_each_ioapic(i) {
2586		res[i].name = mem;
2587		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
2588		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
2589		mem += IOAPIC_RESOURCE_NAME_SIZE;
2590		ioapics[i].iomem_res = &res[i];
2591	}
2592
2593	ioapic_resources = res;
2594
2595	return res;
2596}
2597
2598void __init io_apic_init_mappings(void)
2599{
2600	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
2601	struct resource *ioapic_res;
2602	int i;
2603
2604	ioapic_res = ioapic_setup_resources();
2605	for_each_ioapic(i) {
2606		if (smp_found_config) {
2607			ioapic_phys = mpc_ioapic_addr(i);
2608#ifdef CONFIG_X86_32
2609			if (!ioapic_phys) {
2610				printk(KERN_ERR
2611				       "WARNING: bogus zero IO-APIC "
2612				       "address found in MPTABLE, "
2613				       "disabling IO/APIC support!\n");
2614				smp_found_config = 0;
2615				skip_ioapic_setup = 1;
2616				goto fake_ioapic_page;
2617			}
2618#endif
2619		} else {
2620#ifdef CONFIG_X86_32
2621fake_ioapic_page:
2622#endif
2623			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
 
 
 
 
2624			ioapic_phys = __pa(ioapic_phys);
2625		}
2626		set_fixmap_nocache(idx, ioapic_phys);
2627		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
2628			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
2629			ioapic_phys);
2630		idx++;
2631
2632		ioapic_res->start = ioapic_phys;
2633		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
2634		ioapic_res++;
2635	}
2636}
2637
2638void __init ioapic_insert_resources(void)
2639{
2640	int i;
2641	struct resource *r = ioapic_resources;
2642
2643	if (!r) {
2644		if (nr_ioapics > 0)
2645			printk(KERN_ERR
2646				"IO APIC resources couldn't be allocated.\n");
2647		return;
2648	}
2649
2650	for_each_ioapic(i) {
2651		insert_resource(&iomem_resource, r);
2652		r++;
2653	}
2654}
2655
2656int mp_find_ioapic(u32 gsi)
2657{
2658	int i;
2659
2660	if (nr_ioapics == 0)
2661		return -1;
2662
2663	/* Find the IOAPIC that manages this GSI. */
2664	for_each_ioapic(i) {
2665		struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
2666		if (gsi >= gsi_cfg->gsi_base && gsi <= gsi_cfg->gsi_end)
2667			return i;
2668	}
2669
2670	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
2671	return -1;
2672}
2673
2674int mp_find_ioapic_pin(int ioapic, u32 gsi)
2675{
2676	struct mp_ioapic_gsi *gsi_cfg;
2677
2678	if (WARN_ON(ioapic < 0))
2679		return -1;
2680
2681	gsi_cfg = mp_ioapic_gsi_routing(ioapic);
2682	if (WARN_ON(gsi > gsi_cfg->gsi_end))
2683		return -1;
2684
2685	return gsi - gsi_cfg->gsi_base;
2686}
2687
2688static int bad_ioapic_register(int idx)
2689{
2690	union IO_APIC_reg_00 reg_00;
2691	union IO_APIC_reg_01 reg_01;
2692	union IO_APIC_reg_02 reg_02;
2693
2694	reg_00.raw = io_apic_read(idx, 0);
2695	reg_01.raw = io_apic_read(idx, 1);
2696	reg_02.raw = io_apic_read(idx, 2);
2697
2698	if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
2699		pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
2700			mpc_ioapic_addr(idx));
2701		return 1;
2702	}
2703
2704	return 0;
2705}
2706
2707static int find_free_ioapic_entry(void)
2708{
2709	int idx;
2710
2711	for (idx = 0; idx < MAX_IO_APICS; idx++)
2712		if (ioapics[idx].nr_registers == 0)
2713			return idx;
2714
2715	return MAX_IO_APICS;
2716}
2717
2718/**
2719 * mp_register_ioapic - Register an IOAPIC device
2720 * @id:		hardware IOAPIC ID
2721 * @address:	physical address of IOAPIC register area
2722 * @gsi_base:	base of GSI associated with the IOAPIC
2723 * @cfg:	configuration information for the IOAPIC
2724 */
2725int mp_register_ioapic(int id, u32 address, u32 gsi_base,
2726		       struct ioapic_domain_cfg *cfg)
2727{
2728	bool hotplug = !!ioapic_initialized;
2729	struct mp_ioapic_gsi *gsi_cfg;
2730	int idx, ioapic, entries;
2731	u32 gsi_end;
2732
2733	if (!address) {
2734		pr_warn("Bogus (zero) I/O APIC address found, skipping!\n");
2735		return -EINVAL;
2736	}
2737	for_each_ioapic(ioapic)
2738		if (ioapics[ioapic].mp_config.apicaddr == address) {
2739			pr_warn("address 0x%x conflicts with IOAPIC%d\n",
2740				address, ioapic);
2741			return -EEXIST;
2742		}
2743
2744	idx = find_free_ioapic_entry();
2745	if (idx >= MAX_IO_APICS) {
2746		pr_warn("Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
2747			MAX_IO_APICS, idx);
2748		return -ENOSPC;
2749	}
2750
2751	ioapics[idx].mp_config.type = MP_IOAPIC;
2752	ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
2753	ioapics[idx].mp_config.apicaddr = address;
2754
2755	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
2756	if (bad_ioapic_register(idx)) {
2757		clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
2758		return -ENODEV;
2759	}
2760
2761	ioapics[idx].mp_config.apicid = io_apic_unique_id(idx, id);
2762	ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
2763
2764	/*
2765	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
2766	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
2767	 */
2768	entries = io_apic_get_redir_entries(idx);
2769	gsi_end = gsi_base + entries - 1;
2770	for_each_ioapic(ioapic) {
2771		gsi_cfg = mp_ioapic_gsi_routing(ioapic);
2772		if ((gsi_base >= gsi_cfg->gsi_base &&
2773		     gsi_base <= gsi_cfg->gsi_end) ||
2774		    (gsi_end >= gsi_cfg->gsi_base &&
2775		     gsi_end <= gsi_cfg->gsi_end)) {
2776			pr_warn("GSI range [%u-%u] for new IOAPIC conflicts with GSI[%u-%u]\n",
2777				gsi_base, gsi_end,
2778				gsi_cfg->gsi_base, gsi_cfg->gsi_end);
2779			clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
2780			return -ENOSPC;
2781		}
2782	}
2783	gsi_cfg = mp_ioapic_gsi_routing(idx);
2784	gsi_cfg->gsi_base = gsi_base;
2785	gsi_cfg->gsi_end = gsi_end;
2786
2787	ioapics[idx].irqdomain = NULL;
2788	ioapics[idx].irqdomain_cfg = *cfg;
2789
2790	/*
2791	 * If mp_register_ioapic() is called during early boot stage when
2792	 * walking ACPI/SFI/DT tables, it's too early to create irqdomain,
2793	 * we are still using bootmem allocator. So delay it to setup_IO_APIC().
2794	 */
2795	if (hotplug) {
2796		if (mp_irqdomain_create(idx)) {
2797			clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
2798			return -ENOMEM;
2799		}
2800		alloc_ioapic_saved_registers(idx);
2801	}
2802
2803	if (gsi_cfg->gsi_end >= gsi_top)
2804		gsi_top = gsi_cfg->gsi_end + 1;
2805	if (nr_ioapics <= idx)
2806		nr_ioapics = idx + 1;
2807
2808	/* Set nr_registers to mark entry present */
2809	ioapics[idx].nr_registers = entries;
2810
2811	pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
2812		idx, mpc_ioapic_id(idx),
2813		mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
2814		gsi_cfg->gsi_base, gsi_cfg->gsi_end);
2815
2816	return 0;
2817}
2818
2819int mp_unregister_ioapic(u32 gsi_base)
2820{
2821	int ioapic, pin;
2822	int found = 0;
2823
2824	for_each_ioapic(ioapic)
2825		if (ioapics[ioapic].gsi_config.gsi_base == gsi_base) {
2826			found = 1;
2827			break;
2828		}
2829	if (!found) {
2830		pr_warn("can't find IOAPIC for GSI %d\n", gsi_base);
2831		return -ENODEV;
2832	}
2833
2834	for_each_pin(ioapic, pin) {
2835		u32 gsi = mp_pin_to_gsi(ioapic, pin);
2836		int irq = mp_map_gsi_to_irq(gsi, 0, NULL);
2837		struct mp_chip_data *data;
2838
2839		if (irq >= 0) {
2840			data = irq_get_chip_data(irq);
2841			if (data && data->count) {
2842				pr_warn("pin%d on IOAPIC%d is still in use.\n",
2843					pin, ioapic);
2844				return -EBUSY;
2845			}
2846		}
2847	}
2848
2849	/* Mark entry not present */
2850	ioapics[ioapic].nr_registers  = 0;
2851	ioapic_destroy_irqdomain(ioapic);
2852	free_ioapic_saved_registers(ioapic);
2853	if (ioapics[ioapic].iomem_res)
2854		release_resource(ioapics[ioapic].iomem_res);
2855	clear_fixmap(FIX_IO_APIC_BASE_0 + ioapic);
2856	memset(&ioapics[ioapic], 0, sizeof(ioapics[ioapic]));
2857
2858	return 0;
2859}
2860
2861int mp_ioapic_registered(u32 gsi_base)
2862{
2863	int ioapic;
2864
2865	for_each_ioapic(ioapic)
2866		if (ioapics[ioapic].gsi_config.gsi_base == gsi_base)
2867			return 1;
2868
2869	return 0;
2870}
2871
2872static void mp_irqdomain_get_attr(u32 gsi, struct mp_chip_data *data,
2873				  struct irq_alloc_info *info)
2874{
2875	if (info && info->ioapic_valid) {
2876		data->trigger = info->ioapic_trigger;
2877		data->polarity = info->ioapic_polarity;
2878	} else if (acpi_get_override_irq(gsi, &data->trigger,
2879					 &data->polarity) < 0) {
2880		/* PCI interrupts are always active low level triggered. */
2881		data->trigger = IOAPIC_LEVEL;
2882		data->polarity = IOAPIC_POL_LOW;
2883	}
2884}
2885
2886static void mp_setup_entry(struct irq_cfg *cfg, struct mp_chip_data *data,
2887			   struct IO_APIC_route_entry *entry)
2888{
2889	memset(entry, 0, sizeof(*entry));
2890	entry->delivery_mode = apic->irq_delivery_mode;
2891	entry->dest_mode     = apic->irq_dest_mode;
2892	entry->dest	     = cfg->dest_apicid;
2893	entry->vector	     = cfg->vector;
2894	entry->trigger	     = data->trigger;
2895	entry->polarity	     = data->polarity;
2896	/*
2897	 * Mask level triggered irqs. Edge triggered irqs are masked
2898	 * by the irq core code in case they fire.
2899	 */
2900	if (data->trigger == IOAPIC_LEVEL)
2901		entry->mask = IOAPIC_MASKED;
2902	else
2903		entry->mask = IOAPIC_UNMASKED;
2904}
2905
2906int mp_irqdomain_alloc(struct irq_domain *domain, unsigned int virq,
2907		       unsigned int nr_irqs, void *arg)
2908{
2909	int ret, ioapic, pin;
2910	struct irq_cfg *cfg;
2911	struct irq_data *irq_data;
2912	struct mp_chip_data *data;
2913	struct irq_alloc_info *info = arg;
2914	unsigned long flags;
2915
2916	if (!info || nr_irqs > 1)
2917		return -EINVAL;
2918	irq_data = irq_domain_get_irq_data(domain, virq);
2919	if (!irq_data)
2920		return -EINVAL;
2921
2922	ioapic = mp_irqdomain_ioapic_idx(domain);
2923	pin = info->ioapic_pin;
2924	if (irq_find_mapping(domain, (irq_hw_number_t)pin) > 0)
2925		return -EEXIST;
2926
2927	data = kzalloc(sizeof(*data), GFP_KERNEL);
2928	if (!data)
2929		return -ENOMEM;
2930
2931	info->ioapic_entry = &data->entry;
2932	ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, info);
2933	if (ret < 0) {
2934		kfree(data);
2935		return ret;
2936	}
2937
2938	INIT_LIST_HEAD(&data->irq_2_pin);
2939	irq_data->hwirq = info->ioapic_pin;
2940	irq_data->chip = (domain->parent == x86_vector_domain) ?
2941			  &ioapic_chip : &ioapic_ir_chip;
2942	irq_data->chip_data = data;
2943	mp_irqdomain_get_attr(mp_pin_to_gsi(ioapic, pin), data, info);
2944
2945	cfg = irqd_cfg(irq_data);
2946	add_pin_to_irq_node(data, ioapic_alloc_attr_node(info), ioapic, pin);
2947
2948	local_irq_save(flags);
2949	if (info->ioapic_entry)
2950		mp_setup_entry(cfg, data, info->ioapic_entry);
2951	mp_register_handler(virq, data->trigger);
2952	if (virq < nr_legacy_irqs())
2953		legacy_pic->mask(virq);
2954	local_irq_restore(flags);
2955
2956	apic_printk(APIC_VERBOSE, KERN_DEBUG
2957		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> IRQ %d Mode:%i Active:%i Dest:%d)\n",
2958		    ioapic, mpc_ioapic_id(ioapic), pin, cfg->vector,
2959		    virq, data->trigger, data->polarity, cfg->dest_apicid);
2960
2961	return 0;
2962}
2963
2964void mp_irqdomain_free(struct irq_domain *domain, unsigned int virq,
2965		       unsigned int nr_irqs)
2966{
2967	struct irq_data *irq_data;
2968	struct mp_chip_data *data;
2969
2970	BUG_ON(nr_irqs != 1);
2971	irq_data = irq_domain_get_irq_data(domain, virq);
2972	if (irq_data && irq_data->chip_data) {
2973		data = irq_data->chip_data;
2974		__remove_pin_from_irq(data, mp_irqdomain_ioapic_idx(domain),
2975				      (int)irq_data->hwirq);
2976		WARN_ON(!list_empty(&data->irq_2_pin));
2977		kfree(irq_data->chip_data);
2978	}
2979	irq_domain_free_irqs_top(domain, virq, nr_irqs);
2980}
2981
2982void mp_irqdomain_activate(struct irq_domain *domain,
2983			   struct irq_data *irq_data)
2984{
2985	unsigned long flags;
2986	struct irq_pin_list *entry;
2987	struct mp_chip_data *data = irq_data->chip_data;
2988
2989	raw_spin_lock_irqsave(&ioapic_lock, flags);
2990	for_each_irq_pin(entry, data->irq_2_pin)
2991		__ioapic_write_entry(entry->apic, entry->pin, data->entry);
2992	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
 
2993}
2994
2995void mp_irqdomain_deactivate(struct irq_domain *domain,
2996			     struct irq_data *irq_data)
2997{
2998	/* It won't be called for IRQ with multiple IOAPIC pins associated */
2999	ioapic_mask_entry(mp_irqdomain_ioapic_idx(domain),
3000			  (int)irq_data->hwirq);
3001}
3002
3003int mp_irqdomain_ioapic_idx(struct irq_domain *domain)
3004{
3005	return (int)(long)domain->host_data;
3006}
3007
3008const struct irq_domain_ops mp_ioapic_irqdomain_ops = {
3009	.alloc		= mp_irqdomain_alloc,
3010	.free		= mp_irqdomain_free,
3011	.activate	= mp_irqdomain_activate,
3012	.deactivate	= mp_irqdomain_deactivate,
3013};