Loading...
1// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (C) 2017-2018 Bartosz Golaszewski <brgl@bgdev.pl>
4 */
5
6#include <linux/slab.h>
7#include <linux/irq_sim.h>
8#include <linux/irq.h>
9
10struct irq_sim_devres {
11 struct irq_sim *sim;
12};
13
14static void irq_sim_irqmask(struct irq_data *data)
15{
16 struct irq_sim_irq_ctx *irq_ctx = irq_data_get_irq_chip_data(data);
17
18 irq_ctx->enabled = false;
19}
20
21static void irq_sim_irqunmask(struct irq_data *data)
22{
23 struct irq_sim_irq_ctx *irq_ctx = irq_data_get_irq_chip_data(data);
24
25 irq_ctx->enabled = true;
26}
27
28static int irq_sim_set_type(struct irq_data *data, unsigned int type)
29{
30 /* We only support rising and falling edge trigger types. */
31 if (type & ~IRQ_TYPE_EDGE_BOTH)
32 return -EINVAL;
33
34 irqd_set_trigger_type(data, type);
35
36 return 0;
37}
38
39static struct irq_chip irq_sim_irqchip = {
40 .name = "irq_sim",
41 .irq_mask = irq_sim_irqmask,
42 .irq_unmask = irq_sim_irqunmask,
43 .irq_set_type = irq_sim_set_type,
44};
45
46static void irq_sim_handle_irq(struct irq_work *work)
47{
48 struct irq_sim_work_ctx *work_ctx;
49 unsigned int offset = 0;
50 struct irq_sim *sim;
51 int irqnum;
52
53 work_ctx = container_of(work, struct irq_sim_work_ctx, work);
54 sim = container_of(work_ctx, struct irq_sim, work_ctx);
55
56 while (!bitmap_empty(work_ctx->pending, sim->irq_count)) {
57 offset = find_next_bit(work_ctx->pending,
58 sim->irq_count, offset);
59 clear_bit(offset, work_ctx->pending);
60 irqnum = irq_sim_irqnum(sim, offset);
61 handle_simple_irq(irq_to_desc(irqnum));
62 }
63}
64
65/**
66 * irq_sim_init - Initialize the interrupt simulator: allocate a range of
67 * dummy interrupts.
68 *
69 * @sim: The interrupt simulator object to initialize.
70 * @num_irqs: Number of interrupts to allocate
71 *
72 * On success: return the base of the allocated interrupt range.
73 * On failure: a negative errno.
74 */
75int irq_sim_init(struct irq_sim *sim, unsigned int num_irqs)
76{
77 int i;
78
79 sim->irqs = kmalloc_array(num_irqs, sizeof(*sim->irqs), GFP_KERNEL);
80 if (!sim->irqs)
81 return -ENOMEM;
82
83 sim->irq_base = irq_alloc_descs(-1, 0, num_irqs, 0);
84 if (sim->irq_base < 0) {
85 kfree(sim->irqs);
86 return sim->irq_base;
87 }
88
89 sim->work_ctx.pending = bitmap_zalloc(num_irqs, GFP_KERNEL);
90 if (!sim->work_ctx.pending) {
91 kfree(sim->irqs);
92 irq_free_descs(sim->irq_base, num_irqs);
93 return -ENOMEM;
94 }
95
96 for (i = 0; i < num_irqs; i++) {
97 sim->irqs[i].irqnum = sim->irq_base + i;
98 sim->irqs[i].enabled = false;
99 irq_set_chip(sim->irq_base + i, &irq_sim_irqchip);
100 irq_set_chip_data(sim->irq_base + i, &sim->irqs[i]);
101 irq_set_handler(sim->irq_base + i, &handle_simple_irq);
102 irq_modify_status(sim->irq_base + i,
103 IRQ_NOREQUEST | IRQ_NOAUTOEN, IRQ_NOPROBE);
104 }
105
106 init_irq_work(&sim->work_ctx.work, irq_sim_handle_irq);
107 sim->irq_count = num_irqs;
108
109 return sim->irq_base;
110}
111EXPORT_SYMBOL_GPL(irq_sim_init);
112
113/**
114 * irq_sim_fini - Deinitialize the interrupt simulator: free the interrupt
115 * descriptors and allocated memory.
116 *
117 * @sim: The interrupt simulator to tear down.
118 */
119void irq_sim_fini(struct irq_sim *sim)
120{
121 irq_work_sync(&sim->work_ctx.work);
122 bitmap_free(sim->work_ctx.pending);
123 irq_free_descs(sim->irq_base, sim->irq_count);
124 kfree(sim->irqs);
125}
126EXPORT_SYMBOL_GPL(irq_sim_fini);
127
128static void devm_irq_sim_release(struct device *dev, void *res)
129{
130 struct irq_sim_devres *this = res;
131
132 irq_sim_fini(this->sim);
133}
134
135/**
136 * irq_sim_init - Initialize the interrupt simulator for a managed device.
137 *
138 * @dev: Device to initialize the simulator object for.
139 * @sim: The interrupt simulator object to initialize.
140 * @num_irqs: Number of interrupts to allocate
141 *
142 * On success: return the base of the allocated interrupt range.
143 * On failure: a negative errno.
144 */
145int devm_irq_sim_init(struct device *dev, struct irq_sim *sim,
146 unsigned int num_irqs)
147{
148 struct irq_sim_devres *dr;
149 int rv;
150
151 dr = devres_alloc(devm_irq_sim_release, sizeof(*dr), GFP_KERNEL);
152 if (!dr)
153 return -ENOMEM;
154
155 rv = irq_sim_init(sim, num_irqs);
156 if (rv < 0) {
157 devres_free(dr);
158 return rv;
159 }
160
161 dr->sim = sim;
162 devres_add(dev, dr);
163
164 return rv;
165}
166EXPORT_SYMBOL_GPL(devm_irq_sim_init);
167
168/**
169 * irq_sim_fire - Enqueue an interrupt.
170 *
171 * @sim: The interrupt simulator object.
172 * @offset: Offset of the simulated interrupt which should be fired.
173 */
174void irq_sim_fire(struct irq_sim *sim, unsigned int offset)
175{
176 if (sim->irqs[offset].enabled) {
177 set_bit(offset, sim->work_ctx.pending);
178 irq_work_queue(&sim->work_ctx.work);
179 }
180}
181EXPORT_SYMBOL_GPL(irq_sim_fire);
182
183/**
184 * irq_sim_irqnum - Get the allocated number of a dummy interrupt.
185 *
186 * @sim: The interrupt simulator object.
187 * @offset: Offset of the simulated interrupt for which to retrieve
188 * the number.
189 */
190int irq_sim_irqnum(struct irq_sim *sim, unsigned int offset)
191{
192 return sim->irqs[offset].irqnum;
193}
194EXPORT_SYMBOL_GPL(irq_sim_irqnum);
1// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (C) 2017-2018 Bartosz Golaszewski <brgl@bgdev.pl>
4 * Copyright (C) 2020 Bartosz Golaszewski <bgolaszewski@baylibre.com>
5 */
6
7#include <linux/irq.h>
8#include <linux/irq_sim.h>
9#include <linux/irq_work.h>
10#include <linux/interrupt.h>
11#include <linux/slab.h>
12
13struct irq_sim_work_ctx {
14 struct irq_work work;
15 int irq_base;
16 unsigned int irq_count;
17 unsigned long *pending;
18 struct irq_domain *domain;
19};
20
21struct irq_sim_irq_ctx {
22 int irqnum;
23 bool enabled;
24 struct irq_sim_work_ctx *work_ctx;
25};
26
27static void irq_sim_irqmask(struct irq_data *data)
28{
29 struct irq_sim_irq_ctx *irq_ctx = irq_data_get_irq_chip_data(data);
30
31 irq_ctx->enabled = false;
32}
33
34static void irq_sim_irqunmask(struct irq_data *data)
35{
36 struct irq_sim_irq_ctx *irq_ctx = irq_data_get_irq_chip_data(data);
37
38 irq_ctx->enabled = true;
39}
40
41static int irq_sim_set_type(struct irq_data *data, unsigned int type)
42{
43 /* We only support rising and falling edge trigger types. */
44 if (type & ~IRQ_TYPE_EDGE_BOTH)
45 return -EINVAL;
46
47 irqd_set_trigger_type(data, type);
48
49 return 0;
50}
51
52static int irq_sim_get_irqchip_state(struct irq_data *data,
53 enum irqchip_irq_state which, bool *state)
54{
55 struct irq_sim_irq_ctx *irq_ctx = irq_data_get_irq_chip_data(data);
56 irq_hw_number_t hwirq = irqd_to_hwirq(data);
57
58 switch (which) {
59 case IRQCHIP_STATE_PENDING:
60 if (irq_ctx->enabled)
61 *state = test_bit(hwirq, irq_ctx->work_ctx->pending);
62 break;
63 default:
64 return -EINVAL;
65 }
66
67 return 0;
68}
69
70static int irq_sim_set_irqchip_state(struct irq_data *data,
71 enum irqchip_irq_state which, bool state)
72{
73 struct irq_sim_irq_ctx *irq_ctx = irq_data_get_irq_chip_data(data);
74 irq_hw_number_t hwirq = irqd_to_hwirq(data);
75
76 switch (which) {
77 case IRQCHIP_STATE_PENDING:
78 if (irq_ctx->enabled) {
79 assign_bit(hwirq, irq_ctx->work_ctx->pending, state);
80 if (state)
81 irq_work_queue(&irq_ctx->work_ctx->work);
82 }
83 break;
84 default:
85 return -EINVAL;
86 }
87
88 return 0;
89}
90
91static struct irq_chip irq_sim_irqchip = {
92 .name = "irq_sim",
93 .irq_mask = irq_sim_irqmask,
94 .irq_unmask = irq_sim_irqunmask,
95 .irq_set_type = irq_sim_set_type,
96 .irq_get_irqchip_state = irq_sim_get_irqchip_state,
97 .irq_set_irqchip_state = irq_sim_set_irqchip_state,
98};
99
100static void irq_sim_handle_irq(struct irq_work *work)
101{
102 struct irq_sim_work_ctx *work_ctx;
103 unsigned int offset = 0;
104 int irqnum;
105
106 work_ctx = container_of(work, struct irq_sim_work_ctx, work);
107
108 while (!bitmap_empty(work_ctx->pending, work_ctx->irq_count)) {
109 offset = find_next_bit(work_ctx->pending,
110 work_ctx->irq_count, offset);
111 clear_bit(offset, work_ctx->pending);
112 irqnum = irq_find_mapping(work_ctx->domain, offset);
113 handle_simple_irq(irq_to_desc(irqnum));
114 }
115}
116
117static int irq_sim_domain_map(struct irq_domain *domain,
118 unsigned int virq, irq_hw_number_t hw)
119{
120 struct irq_sim_work_ctx *work_ctx = domain->host_data;
121 struct irq_sim_irq_ctx *irq_ctx;
122
123 irq_ctx = kzalloc(sizeof(*irq_ctx), GFP_KERNEL);
124 if (!irq_ctx)
125 return -ENOMEM;
126
127 irq_set_chip(virq, &irq_sim_irqchip);
128 irq_set_chip_data(virq, irq_ctx);
129 irq_set_handler(virq, handle_simple_irq);
130 irq_modify_status(virq, IRQ_NOREQUEST | IRQ_NOAUTOEN, IRQ_NOPROBE);
131 irq_ctx->work_ctx = work_ctx;
132
133 return 0;
134}
135
136static void irq_sim_domain_unmap(struct irq_domain *domain, unsigned int virq)
137{
138 struct irq_sim_irq_ctx *irq_ctx;
139 struct irq_data *irqd;
140
141 irqd = irq_domain_get_irq_data(domain, virq);
142 irq_ctx = irq_data_get_irq_chip_data(irqd);
143
144 irq_set_handler(virq, NULL);
145 irq_domain_reset_irq_data(irqd);
146 kfree(irq_ctx);
147}
148
149static const struct irq_domain_ops irq_sim_domain_ops = {
150 .map = irq_sim_domain_map,
151 .unmap = irq_sim_domain_unmap,
152};
153
154/**
155 * irq_domain_create_sim - Create a new interrupt simulator irq_domain and
156 * allocate a range of dummy interrupts.
157 *
158 * @fwnode: struct fwnode_handle to be associated with this domain.
159 * @num_irqs: Number of interrupts to allocate.
160 *
161 * On success: return a new irq_domain object.
162 * On failure: a negative errno wrapped with ERR_PTR().
163 */
164struct irq_domain *irq_domain_create_sim(struct fwnode_handle *fwnode,
165 unsigned int num_irqs)
166{
167 struct irq_sim_work_ctx *work_ctx;
168
169 work_ctx = kmalloc(sizeof(*work_ctx), GFP_KERNEL);
170 if (!work_ctx)
171 goto err_out;
172
173 work_ctx->pending = bitmap_zalloc(num_irqs, GFP_KERNEL);
174 if (!work_ctx->pending)
175 goto err_free_work_ctx;
176
177 work_ctx->domain = irq_domain_create_linear(fwnode, num_irqs,
178 &irq_sim_domain_ops,
179 work_ctx);
180 if (!work_ctx->domain)
181 goto err_free_bitmap;
182
183 work_ctx->irq_count = num_irqs;
184 work_ctx->work = IRQ_WORK_INIT_HARD(irq_sim_handle_irq);
185
186 return work_ctx->domain;
187
188err_free_bitmap:
189 bitmap_free(work_ctx->pending);
190err_free_work_ctx:
191 kfree(work_ctx);
192err_out:
193 return ERR_PTR(-ENOMEM);
194}
195EXPORT_SYMBOL_GPL(irq_domain_create_sim);
196
197/**
198 * irq_domain_remove_sim - Deinitialize the interrupt simulator domain: free
199 * the interrupt descriptors and allocated memory.
200 *
201 * @domain: The interrupt simulator domain to tear down.
202 */
203void irq_domain_remove_sim(struct irq_domain *domain)
204{
205 struct irq_sim_work_ctx *work_ctx = domain->host_data;
206
207 irq_work_sync(&work_ctx->work);
208 bitmap_free(work_ctx->pending);
209 kfree(work_ctx);
210
211 irq_domain_remove(domain);
212}
213EXPORT_SYMBOL_GPL(irq_domain_remove_sim);
214
215static void devm_irq_domain_remove_sim(void *data)
216{
217 struct irq_domain *domain = data;
218
219 irq_domain_remove_sim(domain);
220}
221
222/**
223 * devm_irq_domain_create_sim - Create a new interrupt simulator for
224 * a managed device.
225 *
226 * @dev: Device to initialize the simulator object for.
227 * @fwnode: struct fwnode_handle to be associated with this domain.
228 * @num_irqs: Number of interrupts to allocate
229 *
230 * On success: return a new irq_domain object.
231 * On failure: a negative errno wrapped with ERR_PTR().
232 */
233struct irq_domain *devm_irq_domain_create_sim(struct device *dev,
234 struct fwnode_handle *fwnode,
235 unsigned int num_irqs)
236{
237 struct irq_domain *domain;
238 int ret;
239
240 domain = irq_domain_create_sim(fwnode, num_irqs);
241 if (IS_ERR(domain))
242 return domain;
243
244 ret = devm_add_action_or_reset(dev, devm_irq_domain_remove_sim, domain);
245 if (ret)
246 return ERR_PTR(ret);
247
248 return domain;
249}
250EXPORT_SYMBOL_GPL(devm_irq_domain_create_sim);